blob: 7f073d7c0a1e16075918a82f7a9e65147552a56c [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
164 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
165 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000166 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
167 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000168 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
169 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000170 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
171 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000172 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000174 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000175 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000176 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000177 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000178 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
179 unsigned Op) const { return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000180 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
181 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000182
183 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
184 const {
185 // {17-13} = reg
186 // {12} = (U)nsigned (add == '1', sub == '0')
187 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000188 const MachineOperand &MO = MI.getOperand(Op);
189 const MachineOperand &MO1 = MI.getOperand(Op + 1);
190 if (!MO.isReg()) {
191 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
192 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000193 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000194 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000195 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000196 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000197 Binary = Imm12 & 0xfff;
198 if (Imm12 >= 0)
199 Binary |= (1 << 12);
200 Binary |= (Reg << 13);
201 return Binary;
202 }
203 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
204 // {12-9} = reg
205 // {8} = (U)nsigned (add == '1', sub == '0')
206 // {7-0} = imm12
207 const MachineOperand &MO = MI.getOperand(Op);
208 const MachineOperand &MO1 = MI.getOperand(Op + 1);
209 if (!MO.isReg()) {
210 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
211 return 0;
212 }
213 unsigned Reg = getARMRegisterNumbering(MO.getReg());
214 int32_t Imm8 = MO1.getImm();
215 uint32_t Binary;
216 Binary = Imm8 & 0xff;
217 if (Imm8 >= 0)
218 Binary |= (1 << 8);
219 Binary |= (Reg << 9);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000220 return Binary;
221 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000222 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
223 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000224
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000225 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
226 const { return 0; }
227
Shih-wei Liao5170b712010-05-26 00:02:28 +0000228 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000229 /// machine operand requires relocation, record the relocation and return
230 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000231 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000232 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000233
Evan Cheng83b5cf02008-11-05 23:22:34 +0000234 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000235 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000236 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000237
238 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000239 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000240 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000241 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000242 intptr_t ACPV = 0) const;
243 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
244 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
245 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000246 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000247 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000248 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000249}
250
Chris Lattner33fabd72010-02-02 21:48:51 +0000251char ARMCodeEmitter::ID = 0;
252
Bob Wilson87949d42010-03-17 21:16:45 +0000253/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000254/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000255FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
256 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000257 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000258}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000259
Chris Lattner33fabd72010-02-02 21:48:51 +0000260bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000261 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
262 MF.getTarget().getRelocationModel() != Reloc::Static) &&
263 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000264 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
265 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
266 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000267 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000268 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000269 MJTEs = 0;
270 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000271 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000272 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000273 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000274 MMI = &getAnalysis<MachineModuleInfo>();
275 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000276
277 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000278 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000279 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000280 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000281 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000282 MBB != E; ++MBB) {
283 MCE.StartMachineBasicBlock(MBB);
284 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
285 I != E; ++I)
286 emitInstruction(*I);
287 }
288 } while (MCE.finishFunction(MF));
289
290 return false;
291}
292
Evan Cheng83b5cf02008-11-05 23:22:34 +0000293/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000294///
Chris Lattner33fabd72010-02-02 21:48:51 +0000295unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000296 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000297 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000298 case ARM_AM::asr: return 2;
299 case ARM_AM::lsl: return 0;
300 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000301 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000302 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000303 }
Evan Cheng7602e112008-09-02 06:52:38 +0000304 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000305}
306
Shih-wei Liao5170b712010-05-26 00:02:28 +0000307/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000308/// machine operand requires relocation, record the relocation and return zero.
309unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000310 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000311 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000312 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000313 && "Relocation to this function should be for movt or movw");
314
315 if (MO.isImm())
316 return static_cast<unsigned>(MO.getImm());
317 else if (MO.isGlobal())
318 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
319 else if (MO.isSymbol())
320 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
321 else if (MO.isMBB())
322 emitMachineBasicBlock(MO.getMBB(), Reloc);
323 else {
324#ifndef NDEBUG
325 errs() << MO;
326#endif
327 llvm_unreachable("Unsupported operand type for movw/movt");
328 }
329 return 0;
330}
331
Evan Cheng7602e112008-09-02 06:52:38 +0000332/// getMachineOpValue - Return binary encoding of operand. If the machine
333/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000334unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000335 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000336 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000337 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000338 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000339 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000340 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000341 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000342 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000343 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000344 else if (MO.isCPI()) {
345 const TargetInstrDesc &TID = MI.getDesc();
346 // For VFP load, the immediate offset is multiplied by 4.
347 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
348 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
349 emitConstPoolAddress(MO.getIndex(), Reloc);
350 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000351 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000352 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000353 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000354 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000355#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000356 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000357#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000358 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000359 }
Evan Cheng7602e112008-09-02 06:52:38 +0000360 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000361}
362
Evan Cheng057d0c32008-09-18 07:28:19 +0000363/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000364///
Dan Gohman46510a72010-04-15 01:51:59 +0000365void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000366 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000367 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000368 MachineRelocation MR = Indirect
369 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000370 const_cast<GlobalValue *>(GV),
371 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000372 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000373 const_cast<GlobalValue *>(GV), ACPV,
374 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000375 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000376}
377
378/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
379/// be emitted to the current location in the function, and allow it to be PC
380/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000381void ARMCodeEmitter::
382emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000383 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
384 Reloc, ES));
385}
386
387/// emitConstPoolAddress - Arrange for the address of an constant pool
388/// to be emitted to the current location in the function, and allow it to be PC
389/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000390void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000391 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000392 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000393 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000394}
395
396/// emitJumpTableAddress - Arrange for the address of a jump table to
397/// be emitted to the current location in the function, and allow it to be PC
398/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000399void ARMCodeEmitter::
400emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000401 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000402 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000403}
404
Raul Herbster9c1a3822007-08-30 23:29:26 +0000405/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000406void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000407 unsigned Reloc,
408 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000409 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000410 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000411}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000412
Chris Lattner33fabd72010-02-02 21:48:51 +0000413void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000414 DEBUG(errs() << " 0x";
415 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000416 MCE.emitWordLE(Binary);
417}
418
Chris Lattner33fabd72010-02-02 21:48:51 +0000419void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000420 DEBUG(errs() << " 0x";
421 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000422 MCE.emitDWordLE(Binary);
423}
424
Chris Lattner33fabd72010-02-02 21:48:51 +0000425void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000426 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000427
Devang Patelaf0e2722009-10-06 02:19:11 +0000428 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000429
Dan Gohmanfe601042010-06-22 15:08:57 +0000430 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000431 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000432 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000433 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000434 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000435 }
Evan Chengedda31c2008-11-05 18:35:52 +0000436 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000437 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000438 break;
439 case ARMII::DPFrm:
440 case ARMII::DPSoRegFrm:
441 emitDataProcessingInstruction(MI);
442 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000443 case ARMII::LdFrm:
444 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000445 emitLoadStoreInstruction(MI);
446 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000447 case ARMII::LdMiscFrm:
448 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000449 emitMiscLoadStoreInstruction(MI);
450 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000451 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000452 emitLoadStoreMultipleInstruction(MI);
453 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000454 case ARMII::MulFrm:
455 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000456 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000457 case ARMII::ExtFrm:
458 emitExtendInstruction(MI);
459 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000460 case ARMII::ArithMiscFrm:
461 emitMiscArithInstruction(MI);
462 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000463 case ARMII::SatFrm:
464 emitSaturateInstruction(MI);
465 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000466 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000467 emitBranchInstruction(MI);
468 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000469 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000470 emitMiscBranchInstruction(MI);
471 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000472 // VFP instructions.
473 case ARMII::VFPUnaryFrm:
474 case ARMII::VFPBinaryFrm:
475 emitVFPArithInstruction(MI);
476 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000477 case ARMII::VFPConv1Frm:
478 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000479 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000480 case ARMII::VFPConv4Frm:
481 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000482 emitVFPConversionInstruction(MI);
483 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000484 case ARMII::VFPLdStFrm:
485 emitVFPLoadStoreInstruction(MI);
486 break;
487 case ARMII::VFPLdStMulFrm:
488 emitVFPLoadStoreMultipleInstruction(MI);
489 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000490
Bob Wilson1a913ed2010-06-11 21:34:50 +0000491 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000492 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000493 case ARMII::NSetLnFrm:
494 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000495 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000496 case ARMII::NDupFrm:
497 emitNEONDupInstruction(MI);
498 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000499 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000500 emitNEON1RegModImmInstruction(MI);
501 break;
502 case ARMII::N2RegFrm:
503 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000504 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000505 case ARMII::N3RegFrm:
506 emitNEON3RegInstruction(MI);
507 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000508 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000509 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000510}
511
Chris Lattner33fabd72010-02-02 21:48:51 +0000512void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000513 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
514 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000515 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000516
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000517 // Remember the CONSTPOOL_ENTRY address for later relocation.
518 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
519
520 // Emit constpool island entry. In most cases, the actual values will be
521 // resolved and relocated after code emission.
522 if (MCPE.isMachineConstantPoolEntry()) {
523 ARMConstantPoolValue *ACPV =
524 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
525
Chris Lattner705e07f2009-08-23 03:41:05 +0000526 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
527 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000528
Bob Wilson28989a82009-11-02 16:59:06 +0000529 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000530 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000531 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000532 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000533 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000534 isa<Function>(GV),
535 Subtarget->GVIsIndirectSymbol(GV, RelocM),
536 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000537 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000538 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
539 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000540 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000541 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000542 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000543
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000544 DEBUG({
545 errs() << " ** Constant pool #" << CPI << " @ "
546 << (void*)MCE.getCurrentPCValue() << " ";
547 if (const Function *F = dyn_cast<Function>(CV))
548 errs() << F->getName();
549 else
550 errs() << *CV;
551 errs() << '\n';
552 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000553
Dan Gohman46510a72010-04-15 01:51:59 +0000554 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000555 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000556 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000557 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000558 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000559 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000560 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000561 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000562 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000563 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000564 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
565 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000566 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000567 }
568 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000569 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000570 }
571 }
572}
573
Zonr Changf86399b2010-05-25 08:42:45 +0000574void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
575 const MachineOperand &MO0 = MI.getOperand(0);
576 const MachineOperand &MO1 = MI.getOperand(1);
577
578 // Emit the 'movw' instruction.
579 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
580
581 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
582
583 // Set the conditional execution predicate.
584 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
585
586 // Encode Rd.
587 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
588
589 // Encode imm16 as imm4:imm12
590 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
591 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
592 emitWordLE(Binary);
593
594 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
595 // Emit the 'movt' instruction.
596 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
597
598 // Set the conditional execution predicate.
599 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
600
601 // Encode Rd.
602 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
603
604 // Encode imm16 as imm4:imm1, same as movw above.
605 Binary |= Hi16 & 0xFFF;
606 Binary |= ((Hi16 >> 12) & 0xF) << 16;
607 emitWordLE(Binary);
608}
609
Chris Lattner33fabd72010-02-02 21:48:51 +0000610void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000611 const MachineOperand &MO0 = MI.getOperand(0);
612 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000613 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
614 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000615 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
616 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
617
618 // Emit the 'mov' instruction.
619 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
620
621 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000622 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000623
624 // Encode Rd.
625 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
626
627 // Encode so_imm.
628 // Set bit I(25) to identify this is the immediate form of <shifter_op>
629 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000630 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000631 emitWordLE(Binary);
632
633 // Now the 'orr' instruction.
634 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
635
636 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000637 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000638
639 // Encode Rd.
640 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
641
642 // Encode Rn.
643 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
644
645 // Encode so_imm.
646 // Set bit I(25) to identify this is the immediate form of <shifter_op>
647 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000648 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000649 emitWordLE(Binary);
650}
651
Chris Lattner33fabd72010-02-02 21:48:51 +0000652void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000653 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000654
Evan Cheng4df60f52008-11-07 09:06:08 +0000655 const TargetInstrDesc &TID = MI.getDesc();
656
657 // Emit the 'add' instruction.
658 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
659
660 // Set the conditional execution predicate
661 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
662
663 // Encode S bit if MI modifies CPSR.
664 Binary |= getAddrModeSBit(MI, TID);
665
666 // Encode Rd.
667 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
668
669 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000670 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000671
672 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000673 Binary |= 1 << ARMII::I_BitShift;
674 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
675
676 emitWordLE(Binary);
677}
678
Chris Lattner33fabd72010-02-02 21:48:51 +0000679void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000680 unsigned Opcode = MI.getDesc().Opcode;
681
682 // Part of binary is determined by TableGn.
683 unsigned Binary = getBinaryCodeForInstr(MI);
684
685 // Set the conditional execution predicate
686 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
687
688 // Encode S bit if MI modifies CPSR.
689 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
690 Binary |= 1 << ARMII::S_BitShift;
691
692 // Encode register def if there is one.
693 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
694
695 // Encode the shift operation.
696 switch (Opcode) {
697 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000698 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000699 // rrx
700 Binary |= 0x6 << 4;
701 break;
702 case ARM::MOVsrl_flag:
703 // lsr #1
704 Binary |= (0x2 << 4) | (1 << 7);
705 break;
706 case ARM::MOVsra_flag:
707 // asr #1
708 Binary |= (0x4 << 4) | (1 << 7);
709 break;
710 }
711
712 // Encode register Rm.
713 Binary |= getMachineOpValue(MI, 1);
714
715 emitWordLE(Binary);
716}
717
Chris Lattner33fabd72010-02-02 21:48:51 +0000718void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000719 DEBUG(errs() << " ** LPC" << LabelID << " @ "
720 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000721 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
722}
723
Chris Lattner33fabd72010-02-02 21:48:51 +0000724void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000725 unsigned Opcode = MI.getDesc().Opcode;
726 switch (Opcode) {
727 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000728 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000729 case ARM::BX:
730 case ARM::BMOVPCRX:
731 case ARM::BXr9:
732 case ARM::BMOVPCRXr9: {
733 // First emit mov lr, pc
734 unsigned Binary = 0x01a0e00f;
735 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
736 emitWordLE(Binary);
737
738 // and then emit the branch.
739 emitMiscBranchInstruction(MI);
740 break;
741 }
Chris Lattner518bb532010-02-09 19:54:29 +0000742 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000743 // We allow inline assembler nodes with empty bodies - they can
744 // implicitly define registers, which is ok for JIT.
745 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000746 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000747 }
Evan Chengffa6d962008-11-13 23:36:57 +0000748 break;
749 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000750 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000751 case TargetOpcode::EH_LABEL:
752 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
753 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000754 case TargetOpcode::IMPLICIT_DEF:
755 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000756 // Do nothing.
757 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000758 case ARM::CONSTPOOL_ENTRY:
759 emitConstPoolInstruction(MI);
760 break;
761 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000762 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000763 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000764 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000765 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000766 break;
767 }
768 case ARM::PICLDR:
769 case ARM::PICLDRB:
770 case ARM::PICSTR:
771 case ARM::PICSTRB: {
772 // Remember of the address of the PC label for relocation later.
773 addPCLabel(MI.getOperand(2).getImm());
774 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000775 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000776 break;
777 }
778 case ARM::PICLDRH:
779 case ARM::PICLDRSH:
780 case ARM::PICLDRSB:
781 case ARM::PICSTRH: {
782 // Remember of the address of the PC label for relocation later.
783 addPCLabel(MI.getOperand(2).getImm());
784 // These are just load / store instructions that implicitly read pc.
785 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000786 break;
787 }
Zonr Changf86399b2010-05-25 08:42:45 +0000788
789 case ARM::MOVi32imm:
790 emitMOVi32immInstruction(MI);
791 break;
792
Evan Cheng90922132008-11-06 02:25:39 +0000793 case ARM::MOVi2pieces:
794 // Two instructions to materialize a constant.
795 emitMOVi2piecesInstruction(MI);
796 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000797 case ARM::LEApcrelJT:
798 // Materialize jumptable address.
799 emitLEApcrelJTInstruction(MI);
800 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000801 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000802 case ARM::MOVsrl_flag:
803 case ARM::MOVsra_flag:
804 emitPseudoMoveInstruction(MI);
805 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000806 }
807}
808
Bob Wilson87949d42010-03-17 21:16:45 +0000809unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000810 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000811 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000812 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000813 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000814
815 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
816 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
817 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
818
819 // Encode the shift opcode.
820 unsigned SBits = 0;
821 unsigned Rs = MO1.getReg();
822 if (Rs) {
823 // Set shift operand (bit[7:4]).
824 // LSL - 0001
825 // LSR - 0011
826 // ASR - 0101
827 // ROR - 0111
828 // RRX - 0110 and bit[11:8] clear.
829 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000830 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000831 case ARM_AM::lsl: SBits = 0x1; break;
832 case ARM_AM::lsr: SBits = 0x3; break;
833 case ARM_AM::asr: SBits = 0x5; break;
834 case ARM_AM::ror: SBits = 0x7; break;
835 case ARM_AM::rrx: SBits = 0x6; break;
836 }
837 } else {
838 // Set shift operand (bit[6:4]).
839 // LSL - 000
840 // LSR - 010
841 // ASR - 100
842 // ROR - 110
843 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000844 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000845 case ARM_AM::lsl: SBits = 0x0; break;
846 case ARM_AM::lsr: SBits = 0x2; break;
847 case ARM_AM::asr: SBits = 0x4; break;
848 case ARM_AM::ror: SBits = 0x6; break;
849 }
850 }
851 Binary |= SBits << 4;
852 if (SOpc == ARM_AM::rrx)
853 return Binary;
854
855 // Encode the shift operation Rs or shift_imm (except rrx).
856 if (Rs) {
857 // Encode Rs bit[11:8].
858 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000859 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000860 }
861
862 // Encode shift_imm bit[11:7].
863 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
864}
865
Chris Lattner33fabd72010-02-02 21:48:51 +0000866unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000867 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
868 assert(SoImmVal != -1 && "Not a valid so_imm value!");
869
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000870 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000871 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000872 << ARMII::SoRotImmShift;
873
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000874 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000875 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000876 return Binary;
877}
878
Chris Lattner33fabd72010-02-02 21:48:51 +0000879unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000880 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000881 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000882 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000883 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000884 return 1 << ARMII::S_BitShift;
885 }
886 return 0;
887}
888
Bob Wilson87949d42010-03-17 21:16:45 +0000889void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000890 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000891 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000892 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000893
894 // Part of binary is determined by TableGn.
895 unsigned Binary = getBinaryCodeForInstr(MI);
896
Jim Grosbach33412622008-10-07 19:05:35 +0000897 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000898 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000899
Evan Cheng49a9f292008-09-12 22:45:55 +0000900 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000901 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000902
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000903 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000904 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000905 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000906 if (NumDefs)
907 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
908 else if (ImplicitRd)
909 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000910 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000911
Zonr Changf86399b2010-05-25 08:42:45 +0000912 if (TID.Opcode == ARM::MOVi16) {
913 // Get immediate from MI.
914 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
915 ARM::reloc_arm_movw);
916 // Encode imm which is the same as in emitMOVi32immInstruction().
917 Binary |= Lo16 & 0xFFF;
918 Binary |= ((Lo16 >> 12) & 0xF) << 16;
919 emitWordLE(Binary);
920 return;
921 } else if(TID.Opcode == ARM::MOVTi16) {
922 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
923 ARM::reloc_arm_movt) >> 16);
924 Binary |= Hi16 & 0xFFF;
925 Binary |= ((Hi16 >> 12) & 0xF) << 16;
926 emitWordLE(Binary);
927 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000928 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000929 uint32_t v = ~MI.getOperand(2).getImm();
930 int32_t lsb = CountTrailingZeros_32(v);
931 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000932 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000933 Binary |= (msb & 0x1F) << 16;
934 Binary |= (lsb & 0x1F) << 7;
935 emitWordLE(Binary);
936 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000937 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
938 // Encode Rn in Instr{0-3}
939 Binary |= getMachineOpValue(MI, OpIdx++);
940
941 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
942 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
943
944 // Instr{20-16} = widthm1, Instr{11-7} = lsb
945 Binary |= (widthm1 & 0x1F) << 16;
946 Binary |= (lsb & 0x1F) << 7;
947 emitWordLE(Binary);
948 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000949 }
950
Evan Chengd87293c2008-11-06 08:47:38 +0000951 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
952 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
953 ++OpIdx;
954
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000955 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000956 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
957 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000958 if (ImplicitRn)
959 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000960 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000961 else {
962 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
963 ++OpIdx;
964 }
Evan Cheng7602e112008-09-02 06:52:38 +0000965 }
966
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000967 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000968 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000969 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000970 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000971 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000972 return;
973 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000974
Evan Chengedda31c2008-11-05 18:35:52 +0000975 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000976 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000977 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000978 return;
979 }
Evan Cheng7602e112008-09-02 06:52:38 +0000980
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000981 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000982 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000983
Evan Cheng83b5cf02008-11-05 23:22:34 +0000984 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000985}
986
Bob Wilson87949d42010-03-17 21:16:45 +0000987void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000988 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000989 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000990 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000991 unsigned Form = TID.TSFlags & ARMII::FormMask;
992 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000993
Evan Chengedda31c2008-11-05 18:35:52 +0000994 // Part of binary is determined by TableGn.
995 unsigned Binary = getBinaryCodeForInstr(MI);
996
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000997 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
998 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
999 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001000 emitWordLE(Binary);
1001 return;
1002 }
1003
Jim Grosbach33412622008-10-07 19:05:35 +00001004 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001005 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001006
Evan Cheng4df60f52008-11-07 09:06:08 +00001007 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001008
1009 // Operand 0 of a pre- and post-indexed store is the address base
1010 // writeback. Skip it.
1011 bool Skipped = false;
1012 if (IsPrePost && Form == ARMII::StFrm) {
1013 ++OpIdx;
1014 Skipped = true;
1015 }
1016
1017 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001018 if (ImplicitRd)
1019 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001020 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001021 else
1022 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001023
1024 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001025 if (ImplicitRn)
1026 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001027 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001028 else
1029 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001030
Evan Cheng05c356e2008-11-08 01:44:13 +00001031 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001032 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001033 ++OpIdx;
1034
Evan Cheng83b5cf02008-11-05 23:22:34 +00001035 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001036 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001037 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001038
Evan Chenge7de7e32008-09-13 01:44:01 +00001039 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001040 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001041 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001042 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001043 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001044 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001045 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1046 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001047 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001048 }
1049
Bill Wendling7d31a162010-10-20 22:44:54 +00001050 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001051 Binary |= 1 << ARMII::I_BitShift;
1052 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1053 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001054 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001055
Evan Cheng70632912008-11-12 07:34:37 +00001056 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001057 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001058 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001059 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1060 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001061 }
1062
Evan Cheng83b5cf02008-11-05 23:22:34 +00001063 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001064}
1065
Chris Lattner33fabd72010-02-02 21:48:51 +00001066void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001067 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001068 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001069 unsigned Form = TID.TSFlags & ARMII::FormMask;
1070 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001071
Evan Chengedda31c2008-11-05 18:35:52 +00001072 // Part of binary is determined by TableGn.
1073 unsigned Binary = getBinaryCodeForInstr(MI);
1074
Jim Grosbach33412622008-10-07 19:05:35 +00001075 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001076 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001077
Evan Cheng148cad82008-11-13 07:34:59 +00001078 unsigned OpIdx = 0;
1079
1080 // Operand 0 of a pre- and post-indexed store is the address base
1081 // writeback. Skip it.
1082 bool Skipped = false;
1083 if (IsPrePost && Form == ARMII::StMiscFrm) {
1084 ++OpIdx;
1085 Skipped = true;
1086 }
1087
Evan Cheng7602e112008-09-02 06:52:38 +00001088 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001089 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001090
Evan Cheng358dec52009-06-15 08:28:29 +00001091 // Skip LDRD and STRD's second operand.
1092 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1093 ++OpIdx;
1094
Evan Cheng7602e112008-09-02 06:52:38 +00001095 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001096 if (ImplicitRn)
1097 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001098 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001099 else
1100 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001101
Evan Cheng05c356e2008-11-08 01:44:13 +00001102 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001103 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001104 ++OpIdx;
1105
Evan Cheng83b5cf02008-11-05 23:22:34 +00001106 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001107 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001108 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001109
Evan Chenge7de7e32008-09-13 01:44:01 +00001110 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001111 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001112 ARMII::U_BitShift);
1113
1114 // If this instr is in register offset/index encoding, set bit[3:0]
1115 // to the corresponding Rm register.
1116 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001117 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001118 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001119 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001120 }
1121
Evan Chengd87293c2008-11-06 08:47:38 +00001122 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001123 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001124 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001125 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001126 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1127 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001128 }
1129
Evan Cheng83b5cf02008-11-05 23:22:34 +00001130 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001131}
1132
Evan Chengcd8e66a2008-11-11 21:48:44 +00001133static unsigned getAddrModeUPBits(unsigned Mode) {
1134 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001135
1136 // Set addressing mode by modifying bits U(23) and P(24)
1137 // IA - Increment after - bit U = 1 and bit P = 0
1138 // IB - Increment before - bit U = 1 and bit P = 1
1139 // DA - Decrement after - bit U = 0 and bit P = 0
1140 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001141 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001142 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001143 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001144 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1145 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1146 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001147 }
1148
Evan Chengcd8e66a2008-11-11 21:48:44 +00001149 return Binary;
1150}
1151
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001152void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1153 const TargetInstrDesc &TID = MI.getDesc();
1154 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1155
Evan Chengcd8e66a2008-11-11 21:48:44 +00001156 // Part of binary is determined by TableGn.
1157 unsigned Binary = getBinaryCodeForInstr(MI);
1158
1159 // Set the conditional execution predicate
1160 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1161
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001162 // Skip operand 0 of an instruction with base register update.
1163 unsigned OpIdx = 0;
1164 if (IsUpdating)
1165 ++OpIdx;
1166
Evan Chengcd8e66a2008-11-11 21:48:44 +00001167 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001168 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001169
1170 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001171 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001172 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1173
Evan Cheng7602e112008-09-02 06:52:38 +00001174 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001175 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001176 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001177
1178 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001179 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001180 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001181 if (!MO.isReg() || MO.isImplicit())
1182 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001183 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001184 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1185 RegNum < 16);
1186 Binary |= 0x1 << RegNum;
1187 }
1188
Evan Cheng83b5cf02008-11-05 23:22:34 +00001189 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001190}
1191
Chris Lattner33fabd72010-02-02 21:48:51 +00001192void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001193 const TargetInstrDesc &TID = MI.getDesc();
1194
1195 // Part of binary is determined by TableGn.
1196 unsigned Binary = getBinaryCodeForInstr(MI);
1197
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001198 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001199 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001200
1201 // Encode S bit if MI modifies CPSR.
1202 Binary |= getAddrModeSBit(MI, TID);
1203
1204 // 32x32->64bit operations have two destination registers. The number
1205 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001206 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001207 if (TID.getNumDefs() == 2)
1208 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1209
1210 // Encode Rd
1211 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1212
1213 // Encode Rm
1214 Binary |= getMachineOpValue(MI, OpIdx++);
1215
1216 // Encode Rs
1217 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1218
Evan Chengfbc9d412008-11-06 01:21:28 +00001219 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1220 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001221 if (TID.getNumOperands() > OpIdx &&
1222 !TID.OpInfo[OpIdx].isPredicate() &&
1223 !TID.OpInfo[OpIdx].isOptionalDef())
1224 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1225
1226 emitWordLE(Binary);
1227}
1228
Chris Lattner33fabd72010-02-02 21:48:51 +00001229void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001230 const TargetInstrDesc &TID = MI.getDesc();
1231
1232 // Part of binary is determined by TableGn.
1233 unsigned Binary = getBinaryCodeForInstr(MI);
1234
1235 // Set the conditional execution predicate
1236 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1237
1238 unsigned OpIdx = 0;
1239
1240 // Encode Rd
1241 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1242
1243 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1244 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1245 if (MO2.isReg()) {
1246 // Two register operand form.
1247 // Encode Rn.
1248 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1249
1250 // Encode Rm.
1251 Binary |= getMachineOpValue(MI, MO2);
1252 ++OpIdx;
1253 } else {
1254 Binary |= getMachineOpValue(MI, MO1);
1255 }
1256
1257 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1258 if (MI.getOperand(OpIdx).isImm() &&
1259 !TID.OpInfo[OpIdx].isPredicate() &&
1260 !TID.OpInfo[OpIdx].isOptionalDef())
1261 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001262
Evan Cheng83b5cf02008-11-05 23:22:34 +00001263 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001264}
1265
Chris Lattner33fabd72010-02-02 21:48:51 +00001266void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001267 const TargetInstrDesc &TID = MI.getDesc();
1268
1269 // Part of binary is determined by TableGn.
1270 unsigned Binary = getBinaryCodeForInstr(MI);
1271
1272 // Set the conditional execution predicate
1273 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1274
1275 unsigned OpIdx = 0;
1276
1277 // Encode Rd
1278 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1279
1280 const MachineOperand &MO = MI.getOperand(OpIdx++);
1281 if (OpIdx == TID.getNumOperands() ||
1282 TID.OpInfo[OpIdx].isPredicate() ||
1283 TID.OpInfo[OpIdx].isOptionalDef()) {
1284 // Encode Rm and it's done.
1285 Binary |= getMachineOpValue(MI, MO);
1286 emitWordLE(Binary);
1287 return;
1288 }
1289
1290 // Encode Rn.
1291 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1292
1293 // Encode Rm.
1294 Binary |= getMachineOpValue(MI, OpIdx++);
1295
1296 // Encode shift_imm.
1297 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001298 if (TID.Opcode == ARM::PKHTB) {
1299 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1300 if (ShiftAmt == 32)
1301 ShiftAmt = 0;
1302 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001303 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1304 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001305
Evan Cheng8b59db32008-11-07 01:41:35 +00001306 emitWordLE(Binary);
1307}
1308
Bob Wilson9a1c1892010-08-11 00:01:18 +00001309void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1310 const TargetInstrDesc &TID = MI.getDesc();
1311
1312 // Part of binary is determined by TableGen.
1313 unsigned Binary = getBinaryCodeForInstr(MI);
1314
1315 // Set the conditional execution predicate
1316 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1317
1318 // Encode Rd
1319 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1320
1321 // Encode saturate bit position.
1322 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001323 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001324 Pos -= 1;
1325 assert((Pos < 16 || (Pos < 32 &&
1326 TID.Opcode != ARM::SSAT16 &&
1327 TID.Opcode != ARM::USAT16)) &&
1328 "saturate bit position out of range");
1329 Binary |= Pos << 16;
1330
1331 // Encode Rm
1332 Binary |= getMachineOpValue(MI, 2);
1333
1334 // Encode shift_imm.
1335 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001336 unsigned ShiftOp = MI.getOperand(3).getImm();
1337 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1338 if (Opc == ARM_AM::asr)
1339 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001340 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001341 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001342 ShiftAmt = 0;
1343 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1344 Binary |= ShiftAmt << ARMII::ShiftShift;
1345 }
1346
1347 emitWordLE(Binary);
1348}
1349
Chris Lattner33fabd72010-02-02 21:48:51 +00001350void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001351 const TargetInstrDesc &TID = MI.getDesc();
1352
Torok Edwindac237e2009-07-08 20:53:28 +00001353 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001354 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001355 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001356
Evan Cheng7602e112008-09-02 06:52:38 +00001357 // Part of binary is determined by TableGn.
1358 unsigned Binary = getBinaryCodeForInstr(MI);
1359
Evan Chengedda31c2008-11-05 18:35:52 +00001360 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001361 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001362
1363 // Set signed_immed_24 field
1364 Binary |= getMachineOpValue(MI, 0);
1365
Evan Cheng83b5cf02008-11-05 23:22:34 +00001366 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001367}
1368
Chris Lattner33fabd72010-02-02 21:48:51 +00001369void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001370 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001371 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001372 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001373 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1374 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001375
1376 // Now emit the jump table entries.
1377 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1378 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1379 if (IsPIC)
1380 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001381 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001382 else
1383 // Absolute DestBB address.
1384 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1385 emitWordLE(0);
1386 }
1387}
1388
Chris Lattner33fabd72010-02-02 21:48:51 +00001389void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001390 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001391
Evan Cheng437c1732008-11-07 22:30:53 +00001392 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001393 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001394 // First emit a ldr pc, [] instruction.
1395 emitDataProcessingInstruction(MI, ARM::PC);
1396
1397 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001398 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001399 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001400 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1401 emitInlineJumpTable(JTIndex);
1402 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001403 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001404 // First emit a ldr pc, [] instruction.
1405 emitLoadStoreInstruction(MI, ARM::PC);
1406
1407 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001408 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001409 return;
1410 }
1411
Evan Chengedda31c2008-11-05 18:35:52 +00001412 // Part of binary is determined by TableGn.
1413 unsigned Binary = getBinaryCodeForInstr(MI);
1414
1415 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001416 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001417
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001418 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001419 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001420 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001421 else
Evan Chengedda31c2008-11-05 18:35:52 +00001422 // otherwise, set the return register
1423 Binary |= getMachineOpValue(MI, 0);
1424
Evan Cheng83b5cf02008-11-05 23:22:34 +00001425 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001426}
Evan Cheng7602e112008-09-02 06:52:38 +00001427
Evan Cheng80a11982008-11-12 06:41:41 +00001428static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001429 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001430 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001431 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001432 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001433 if (!isSPVFP)
1434 Binary |= RegD << ARMII::RegRdShift;
1435 else {
1436 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1437 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1438 }
Evan Cheng80a11982008-11-12 06:41:41 +00001439 return Binary;
1440}
Evan Cheng78be83d2008-11-11 19:40:26 +00001441
Evan Cheng80a11982008-11-12 06:41:41 +00001442static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001443 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001444 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001445 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001446 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001447 if (!isSPVFP)
1448 Binary |= RegN << ARMII::RegRnShift;
1449 else {
1450 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1451 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1452 }
Evan Cheng80a11982008-11-12 06:41:41 +00001453 return Binary;
1454}
Evan Chengd06d48d2008-11-12 02:19:38 +00001455
Evan Cheng80a11982008-11-12 06:41:41 +00001456static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1457 unsigned RegM = MI.getOperand(OpIdx).getReg();
1458 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001459 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001460 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001461 if (!isSPVFP)
1462 Binary |= RegM;
1463 else {
1464 Binary |= ((RegM & 0x1E) >> 1);
1465 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001466 }
Evan Cheng80a11982008-11-12 06:41:41 +00001467 return Binary;
1468}
1469
Chris Lattner33fabd72010-02-02 21:48:51 +00001470void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001471 const TargetInstrDesc &TID = MI.getDesc();
1472
1473 // Part of binary is determined by TableGn.
1474 unsigned Binary = getBinaryCodeForInstr(MI);
1475
1476 // Set the conditional execution predicate
1477 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1478
1479 unsigned OpIdx = 0;
1480 assert((Binary & ARMII::D_BitShift) == 0 &&
1481 (Binary & ARMII::N_BitShift) == 0 &&
1482 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1483
1484 // Encode Dd / Sd.
1485 Binary |= encodeVFPRd(MI, OpIdx++);
1486
1487 // If this is a two-address operand, skip it, e.g. FMACD.
1488 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1489 ++OpIdx;
1490
1491 // Encode Dn / Sn.
1492 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001493 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001494
1495 if (OpIdx == TID.getNumOperands() ||
1496 TID.OpInfo[OpIdx].isPredicate() ||
1497 TID.OpInfo[OpIdx].isOptionalDef()) {
1498 // FCMPEZD etc. has only one operand.
1499 emitWordLE(Binary);
1500 return;
1501 }
1502
1503 // Encode Dm / Sm.
1504 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001505
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001506 emitWordLE(Binary);
1507}
1508
Bob Wilson87949d42010-03-17 21:16:45 +00001509void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001510 const TargetInstrDesc &TID = MI.getDesc();
1511 unsigned Form = TID.TSFlags & ARMII::FormMask;
1512
1513 // Part of binary is determined by TableGn.
1514 unsigned Binary = getBinaryCodeForInstr(MI);
1515
1516 // Set the conditional execution predicate
1517 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1518
1519 switch (Form) {
1520 default: break;
1521 case ARMII::VFPConv1Frm:
1522 case ARMII::VFPConv2Frm:
1523 case ARMII::VFPConv3Frm:
1524 // Encode Dd / Sd.
1525 Binary |= encodeVFPRd(MI, 0);
1526 break;
1527 case ARMII::VFPConv4Frm:
1528 // Encode Dn / Sn.
1529 Binary |= encodeVFPRn(MI, 0);
1530 break;
1531 case ARMII::VFPConv5Frm:
1532 // Encode Dm / Sm.
1533 Binary |= encodeVFPRm(MI, 0);
1534 break;
1535 }
1536
1537 switch (Form) {
1538 default: break;
1539 case ARMII::VFPConv1Frm:
1540 // Encode Dm / Sm.
1541 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001542 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001543 case ARMII::VFPConv2Frm:
1544 case ARMII::VFPConv3Frm:
1545 // Encode Dn / Sn.
1546 Binary |= encodeVFPRn(MI, 1);
1547 break;
1548 case ARMII::VFPConv4Frm:
1549 case ARMII::VFPConv5Frm:
1550 // Encode Dd / Sd.
1551 Binary |= encodeVFPRd(MI, 1);
1552 break;
1553 }
1554
1555 if (Form == ARMII::VFPConv5Frm)
1556 // Encode Dn / Sn.
1557 Binary |= encodeVFPRn(MI, 2);
1558 else if (Form == ARMII::VFPConv3Frm)
1559 // Encode Dm / Sm.
1560 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001561
1562 emitWordLE(Binary);
1563}
1564
Chris Lattner33fabd72010-02-02 21:48:51 +00001565void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001566 // Part of binary is determined by TableGn.
1567 unsigned Binary = getBinaryCodeForInstr(MI);
1568
1569 // Set the conditional execution predicate
1570 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1571
1572 unsigned OpIdx = 0;
1573
1574 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001575 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001576
1577 // Encode address base.
1578 const MachineOperand &Base = MI.getOperand(OpIdx++);
1579 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1580
1581 // If there is a non-zero immediate offset, encode it.
1582 if (Base.isReg()) {
1583 const MachineOperand &Offset = MI.getOperand(OpIdx);
1584 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1585 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1586 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001587 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001588 emitWordLE(Binary);
1589 return;
1590 }
1591 }
1592
1593 // If immediate offset is omitted, default to +0.
1594 Binary |= 1 << ARMII::U_BitShift;
1595
1596 emitWordLE(Binary);
1597}
1598
Bob Wilson87949d42010-03-17 21:16:45 +00001599void
1600ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001601 const TargetInstrDesc &TID = MI.getDesc();
1602 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1603
Evan Chengcd8e66a2008-11-11 21:48:44 +00001604 // Part of binary is determined by TableGn.
1605 unsigned Binary = getBinaryCodeForInstr(MI);
1606
1607 // Set the conditional execution predicate
1608 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1609
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001610 // Skip operand 0 of an instruction with base register update.
1611 unsigned OpIdx = 0;
1612 if (IsUpdating)
1613 ++OpIdx;
1614
Evan Chengcd8e66a2008-11-11 21:48:44 +00001615 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001616 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001617
1618 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001619 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001620 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001621
1622 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001623 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001624 Binary |= 0x1 << ARMII::W_BitShift;
1625
1626 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001627 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001628
Bob Wilsond4bfd542010-08-27 23:18:17 +00001629 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001630 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001631 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001632 const MachineOperand &MO = MI.getOperand(i);
1633 if (!MO.isReg() || MO.isImplicit())
1634 break;
1635 ++NumRegs;
1636 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001637 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1638 // Otherwise, it will be 0, in the case of 32-bit registers.
1639 if(Binary & 0x100)
1640 Binary |= NumRegs * 2;
1641 else
1642 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001643
1644 emitWordLE(Binary);
1645}
1646
Bob Wilson1a913ed2010-06-11 21:34:50 +00001647static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1648 unsigned RegD = MI.getOperand(OpIdx).getReg();
1649 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001650 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001651 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1652 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1653 return Binary;
1654}
1655
Bob Wilson5e7b6072010-06-25 22:40:46 +00001656static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1657 unsigned RegN = MI.getOperand(OpIdx).getReg();
1658 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001659 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001660 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1661 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1662 return Binary;
1663}
1664
Bob Wilson583a2a02010-06-25 21:17:19 +00001665static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1666 unsigned RegM = MI.getOperand(OpIdx).getReg();
1667 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001668 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001669 Binary |= (RegM & 0xf);
1670 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1671 return Binary;
1672}
1673
Bob Wilsond896a972010-06-28 21:12:19 +00001674/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1675/// data-processing instruction to the corresponding Thumb encoding.
1676static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1677 assert((Binary & 0xfe000000) == 0xf2000000 &&
1678 "not an ARM NEON data-processing instruction");
1679 unsigned UBit = (Binary >> 24) & 1;
1680 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1681}
1682
Bob Wilsond5a563d2010-06-29 17:34:07 +00001683void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001684 unsigned Binary = getBinaryCodeForInstr(MI);
1685
Bob Wilsond5a563d2010-06-29 17:34:07 +00001686 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1687 const TargetInstrDesc &TID = MI.getDesc();
1688 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1689 RegTOpIdx = 0;
1690 RegNOpIdx = 1;
1691 LnOpIdx = 2;
1692 } else { // ARMII::NSetLnFrm
1693 RegTOpIdx = 2;
1694 RegNOpIdx = 0;
1695 LnOpIdx = 3;
1696 }
1697
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001698 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001699 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001700
Bob Wilsond5a563d2010-06-29 17:34:07 +00001701 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001702 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001703 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001704 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001705
1706 unsigned LaneShift;
1707 if ((Binary & (1 << 22)) != 0)
1708 LaneShift = 0; // 8-bit elements
1709 else if ((Binary & (1 << 5)) != 0)
1710 LaneShift = 1; // 16-bit elements
1711 else
1712 LaneShift = 2; // 32-bit elements
1713
Bob Wilsond5a563d2010-06-29 17:34:07 +00001714 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001715 unsigned Opc1 = Lane >> 2;
1716 unsigned Opc2 = Lane & 3;
1717 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1718 Binary |= (Opc1 << 21);
1719 Binary |= (Opc2 << 5);
1720
1721 emitWordLE(Binary);
1722}
1723
Bob Wilson21773e72010-06-29 20:13:29 +00001724void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1725 unsigned Binary = getBinaryCodeForInstr(MI);
1726
1727 // Set the conditional execution predicate
1728 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1729
1730 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001731 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001732 Binary |= (RegT << ARMII::RegRdShift);
1733 Binary |= encodeNEONRn(MI, 0);
1734 emitWordLE(Binary);
1735}
1736
Bob Wilson583a2a02010-06-25 21:17:19 +00001737void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001738 unsigned Binary = getBinaryCodeForInstr(MI);
1739 // Destination register is encoded in Dd.
1740 Binary |= encodeNEONRd(MI, 0);
1741 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1742 unsigned Imm = MI.getOperand(1).getImm();
1743 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001744 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001745 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001746 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001747 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001748 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001749 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001750 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001751 emitWordLE(Binary);
1752}
1753
Bob Wilson583a2a02010-06-25 21:17:19 +00001754void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001755 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001756 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001757 // Destination register is encoded in Dd; source register in Dm.
1758 unsigned OpIdx = 0;
1759 Binary |= encodeNEONRd(MI, OpIdx++);
1760 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1761 ++OpIdx;
1762 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001763 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001764 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001765 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1766 emitWordLE(Binary);
1767}
1768
Bob Wilson5e7b6072010-06-25 22:40:46 +00001769void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1770 const TargetInstrDesc &TID = MI.getDesc();
1771 unsigned Binary = getBinaryCodeForInstr(MI);
1772 // Destination register is encoded in Dd; source registers in Dn and Dm.
1773 unsigned OpIdx = 0;
1774 Binary |= encodeNEONRd(MI, OpIdx++);
1775 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1776 ++OpIdx;
1777 Binary |= encodeNEONRn(MI, OpIdx++);
1778 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1779 ++OpIdx;
1780 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001781 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001782 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001783 // FIXME: This does not handle VMOVDneon or VMOVQ.
1784 emitWordLE(Binary);
1785}
1786
Evan Cheng7602e112008-09-02 06:52:38 +00001787#include "ARMGenCodeEmitter.inc"