blob: 0584dec51466e5661468ca75ceed70d0e6363bf4 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
164 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
165 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000166 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
167 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000168 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
169 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000170 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
171 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000172 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000174 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000175 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000176 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000177 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000178 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
179 unsigned Op) const { return 0; }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000180 uint32_t getAddrModeImmOpValue(const MachineInstr &MI, unsigned Op) const {
181 // {20-17} = reg
182 // {16} = (U)nsigned (add == '1', sub == '0')
183 // {15-0} = imm
184 const MachineOperand &MO = MI.getOperand(Op);
185 const MachineOperand &MO1 = MI.getOperand(Op + 1);
186 if (!MO.isReg()) {
187 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
188 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000189 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000190
191 unsigned Reg = getARMRegisterNumbering(MO.getReg());
192 int32_t Imm = MO1.getImm();
193 uint32_t Binary;
194 Binary = Imm & 0xffff;
195 if (Imm >= 0)
196 Binary |= (1 << 16);
197
198 Binary |= (Reg << 17);
199 return Binary;
200 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000201 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
202 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000203
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000204 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
205 const { return 0; }
206
Shih-wei Liao5170b712010-05-26 00:02:28 +0000207 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000208 /// machine operand requires relocation, record the relocation and return
209 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000210 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000211 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000212
Evan Cheng83b5cf02008-11-05 23:22:34 +0000213 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000214 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000215 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000216
217 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000218 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000219 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000220 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000221 intptr_t ACPV = 0) const;
222 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
223 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
224 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000225 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000226 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000227 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000228}
229
Chris Lattner33fabd72010-02-02 21:48:51 +0000230char ARMCodeEmitter::ID = 0;
231
Bob Wilson87949d42010-03-17 21:16:45 +0000232/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000233/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000234FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
235 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000236 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000237}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000238
Chris Lattner33fabd72010-02-02 21:48:51 +0000239bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000240 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
241 MF.getTarget().getRelocationModel() != Reloc::Static) &&
242 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000243 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
244 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
245 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000246 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000247 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000248 MJTEs = 0;
249 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000250 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000251 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000252 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000253 MMI = &getAnalysis<MachineModuleInfo>();
254 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000255
256 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000257 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000258 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000259 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000260 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000261 MBB != E; ++MBB) {
262 MCE.StartMachineBasicBlock(MBB);
263 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
264 I != E; ++I)
265 emitInstruction(*I);
266 }
267 } while (MCE.finishFunction(MF));
268
269 return false;
270}
271
Evan Cheng83b5cf02008-11-05 23:22:34 +0000272/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000273///
Chris Lattner33fabd72010-02-02 21:48:51 +0000274unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000275 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000276 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000277 case ARM_AM::asr: return 2;
278 case ARM_AM::lsl: return 0;
279 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000280 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000281 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000282 }
Evan Cheng7602e112008-09-02 06:52:38 +0000283 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000284}
285
Shih-wei Liao5170b712010-05-26 00:02:28 +0000286/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000287/// machine operand requires relocation, record the relocation and return zero.
288unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000289 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000290 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000291 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000292 && "Relocation to this function should be for movt or movw");
293
294 if (MO.isImm())
295 return static_cast<unsigned>(MO.getImm());
296 else if (MO.isGlobal())
297 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
298 else if (MO.isSymbol())
299 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
300 else if (MO.isMBB())
301 emitMachineBasicBlock(MO.getMBB(), Reloc);
302 else {
303#ifndef NDEBUG
304 errs() << MO;
305#endif
306 llvm_unreachable("Unsupported operand type for movw/movt");
307 }
308 return 0;
309}
310
Evan Cheng7602e112008-09-02 06:52:38 +0000311/// getMachineOpValue - Return binary encoding of operand. If the machine
312/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000313unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000314 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000315 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000316 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000317 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000318 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000319 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000320 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000321 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000322 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000323 else if (MO.isCPI()) {
324 const TargetInstrDesc &TID = MI.getDesc();
325 // For VFP load, the immediate offset is multiplied by 4.
326 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
327 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
328 emitConstPoolAddress(MO.getIndex(), Reloc);
329 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000330 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000331 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000332 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000333 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000334#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000335 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000336#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000337 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000338 }
Evan Cheng7602e112008-09-02 06:52:38 +0000339 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000340}
341
Evan Cheng057d0c32008-09-18 07:28:19 +0000342/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000343///
Dan Gohman46510a72010-04-15 01:51:59 +0000344void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000345 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000346 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000347 MachineRelocation MR = Indirect
348 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000349 const_cast<GlobalValue *>(GV),
350 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000351 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000352 const_cast<GlobalValue *>(GV), ACPV,
353 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000354 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000355}
356
357/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
358/// be emitted to the current location in the function, and allow it to be PC
359/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000360void ARMCodeEmitter::
361emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000362 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
363 Reloc, ES));
364}
365
366/// emitConstPoolAddress - Arrange for the address of an constant pool
367/// to be emitted to the current location in the function, and allow it to be PC
368/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000369void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000370 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000371 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000372 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000373}
374
375/// emitJumpTableAddress - Arrange for the address of a jump table to
376/// be emitted to the current location in the function, and allow it to be PC
377/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000378void ARMCodeEmitter::
379emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000380 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000381 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000382}
383
Raul Herbster9c1a3822007-08-30 23:29:26 +0000384/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000385void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000386 unsigned Reloc,
387 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000388 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000389 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000390}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000391
Chris Lattner33fabd72010-02-02 21:48:51 +0000392void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000393 DEBUG(errs() << " 0x";
394 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000395 MCE.emitWordLE(Binary);
396}
397
Chris Lattner33fabd72010-02-02 21:48:51 +0000398void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000399 DEBUG(errs() << " 0x";
400 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000401 MCE.emitDWordLE(Binary);
402}
403
Chris Lattner33fabd72010-02-02 21:48:51 +0000404void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000405 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000406
Devang Patelaf0e2722009-10-06 02:19:11 +0000407 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000408
Dan Gohmanfe601042010-06-22 15:08:57 +0000409 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000410 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000411 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000412 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000413 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000414 }
Evan Chengedda31c2008-11-05 18:35:52 +0000415 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000416 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000417 break;
418 case ARMII::DPFrm:
419 case ARMII::DPSoRegFrm:
420 emitDataProcessingInstruction(MI);
421 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000422 case ARMII::LdFrm:
423 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000424 emitLoadStoreInstruction(MI);
425 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000426 case ARMII::LdMiscFrm:
427 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000428 emitMiscLoadStoreInstruction(MI);
429 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000430 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000431 emitLoadStoreMultipleInstruction(MI);
432 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000433 case ARMII::MulFrm:
434 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000435 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000436 case ARMII::ExtFrm:
437 emitExtendInstruction(MI);
438 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000439 case ARMII::ArithMiscFrm:
440 emitMiscArithInstruction(MI);
441 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000442 case ARMII::SatFrm:
443 emitSaturateInstruction(MI);
444 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000445 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000446 emitBranchInstruction(MI);
447 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000448 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000449 emitMiscBranchInstruction(MI);
450 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000451 // VFP instructions.
452 case ARMII::VFPUnaryFrm:
453 case ARMII::VFPBinaryFrm:
454 emitVFPArithInstruction(MI);
455 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000456 case ARMII::VFPConv1Frm:
457 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000458 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000459 case ARMII::VFPConv4Frm:
460 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000461 emitVFPConversionInstruction(MI);
462 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000463 case ARMII::VFPLdStFrm:
464 emitVFPLoadStoreInstruction(MI);
465 break;
466 case ARMII::VFPLdStMulFrm:
467 emitVFPLoadStoreMultipleInstruction(MI);
468 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000469
Bob Wilson1a913ed2010-06-11 21:34:50 +0000470 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000471 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000472 case ARMII::NSetLnFrm:
473 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000474 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000475 case ARMII::NDupFrm:
476 emitNEONDupInstruction(MI);
477 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000478 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000479 emitNEON1RegModImmInstruction(MI);
480 break;
481 case ARMII::N2RegFrm:
482 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000483 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000484 case ARMII::N3RegFrm:
485 emitNEON3RegInstruction(MI);
486 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000487 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000488 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000489}
490
Chris Lattner33fabd72010-02-02 21:48:51 +0000491void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000492 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
493 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000494 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000495
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000496 // Remember the CONSTPOOL_ENTRY address for later relocation.
497 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
498
499 // Emit constpool island entry. In most cases, the actual values will be
500 // resolved and relocated after code emission.
501 if (MCPE.isMachineConstantPoolEntry()) {
502 ARMConstantPoolValue *ACPV =
503 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
504
Chris Lattner705e07f2009-08-23 03:41:05 +0000505 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
506 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000507
Bob Wilson28989a82009-11-02 16:59:06 +0000508 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000509 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000510 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000511 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000512 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000513 isa<Function>(GV),
514 Subtarget->GVIsIndirectSymbol(GV, RelocM),
515 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000516 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000517 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
518 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000519 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000520 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000521 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000522
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000523 DEBUG({
524 errs() << " ** Constant pool #" << CPI << " @ "
525 << (void*)MCE.getCurrentPCValue() << " ";
526 if (const Function *F = dyn_cast<Function>(CV))
527 errs() << F->getName();
528 else
529 errs() << *CV;
530 errs() << '\n';
531 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000532
Dan Gohman46510a72010-04-15 01:51:59 +0000533 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000534 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000535 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000536 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000537 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000538 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000539 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000540 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000541 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000542 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000543 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
544 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000545 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000546 }
547 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000548 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000549 }
550 }
551}
552
Zonr Changf86399b2010-05-25 08:42:45 +0000553void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
554 const MachineOperand &MO0 = MI.getOperand(0);
555 const MachineOperand &MO1 = MI.getOperand(1);
556
557 // Emit the 'movw' instruction.
558 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
559
560 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
561
562 // Set the conditional execution predicate.
563 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
564
565 // Encode Rd.
566 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
567
568 // Encode imm16 as imm4:imm12
569 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
570 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
571 emitWordLE(Binary);
572
573 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
574 // Emit the 'movt' instruction.
575 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
576
577 // Set the conditional execution predicate.
578 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
579
580 // Encode Rd.
581 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
582
583 // Encode imm16 as imm4:imm1, same as movw above.
584 Binary |= Hi16 & 0xFFF;
585 Binary |= ((Hi16 >> 12) & 0xF) << 16;
586 emitWordLE(Binary);
587}
588
Chris Lattner33fabd72010-02-02 21:48:51 +0000589void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000590 const MachineOperand &MO0 = MI.getOperand(0);
591 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000592 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
593 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000594 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
595 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
596
597 // Emit the 'mov' instruction.
598 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
599
600 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000601 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000602
603 // Encode Rd.
604 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
605
606 // Encode so_imm.
607 // Set bit I(25) to identify this is the immediate form of <shifter_op>
608 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000609 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000610 emitWordLE(Binary);
611
612 // Now the 'orr' instruction.
613 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
614
615 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000616 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000617
618 // Encode Rd.
619 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
620
621 // Encode Rn.
622 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
623
624 // Encode so_imm.
625 // Set bit I(25) to identify this is the immediate form of <shifter_op>
626 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000627 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000628 emitWordLE(Binary);
629}
630
Chris Lattner33fabd72010-02-02 21:48:51 +0000631void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000632 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000633
Evan Cheng4df60f52008-11-07 09:06:08 +0000634 const TargetInstrDesc &TID = MI.getDesc();
635
636 // Emit the 'add' instruction.
637 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
638
639 // Set the conditional execution predicate
640 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
641
642 // Encode S bit if MI modifies CPSR.
643 Binary |= getAddrModeSBit(MI, TID);
644
645 // Encode Rd.
646 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
647
648 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000649 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000650
651 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000652 Binary |= 1 << ARMII::I_BitShift;
653 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
654
655 emitWordLE(Binary);
656}
657
Chris Lattner33fabd72010-02-02 21:48:51 +0000658void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000659 unsigned Opcode = MI.getDesc().Opcode;
660
661 // Part of binary is determined by TableGn.
662 unsigned Binary = getBinaryCodeForInstr(MI);
663
664 // Set the conditional execution predicate
665 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
666
667 // Encode S bit if MI modifies CPSR.
668 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
669 Binary |= 1 << ARMII::S_BitShift;
670
671 // Encode register def if there is one.
672 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
673
674 // Encode the shift operation.
675 switch (Opcode) {
676 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000677 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000678 // rrx
679 Binary |= 0x6 << 4;
680 break;
681 case ARM::MOVsrl_flag:
682 // lsr #1
683 Binary |= (0x2 << 4) | (1 << 7);
684 break;
685 case ARM::MOVsra_flag:
686 // asr #1
687 Binary |= (0x4 << 4) | (1 << 7);
688 break;
689 }
690
691 // Encode register Rm.
692 Binary |= getMachineOpValue(MI, 1);
693
694 emitWordLE(Binary);
695}
696
Chris Lattner33fabd72010-02-02 21:48:51 +0000697void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000698 DEBUG(errs() << " ** LPC" << LabelID << " @ "
699 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000700 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
701}
702
Chris Lattner33fabd72010-02-02 21:48:51 +0000703void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000704 unsigned Opcode = MI.getDesc().Opcode;
705 switch (Opcode) {
706 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000707 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000708 case ARM::BX:
709 case ARM::BMOVPCRX:
710 case ARM::BXr9:
711 case ARM::BMOVPCRXr9: {
712 // First emit mov lr, pc
713 unsigned Binary = 0x01a0e00f;
714 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
715 emitWordLE(Binary);
716
717 // and then emit the branch.
718 emitMiscBranchInstruction(MI);
719 break;
720 }
Chris Lattner518bb532010-02-09 19:54:29 +0000721 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000722 // We allow inline assembler nodes with empty bodies - they can
723 // implicitly define registers, which is ok for JIT.
724 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000725 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000726 }
Evan Chengffa6d962008-11-13 23:36:57 +0000727 break;
728 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000729 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000730 case TargetOpcode::EH_LABEL:
731 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
732 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000733 case TargetOpcode::IMPLICIT_DEF:
734 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000735 // Do nothing.
736 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000737 case ARM::CONSTPOOL_ENTRY:
738 emitConstPoolInstruction(MI);
739 break;
740 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000741 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000742 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000743 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000744 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000745 break;
746 }
747 case ARM::PICLDR:
748 case ARM::PICLDRB:
749 case ARM::PICSTR:
750 case ARM::PICSTRB: {
751 // Remember of the address of the PC label for relocation later.
752 addPCLabel(MI.getOperand(2).getImm());
753 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000754 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000755 break;
756 }
757 case ARM::PICLDRH:
758 case ARM::PICLDRSH:
759 case ARM::PICLDRSB:
760 case ARM::PICSTRH: {
761 // Remember of the address of the PC label for relocation later.
762 addPCLabel(MI.getOperand(2).getImm());
763 // These are just load / store instructions that implicitly read pc.
764 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000765 break;
766 }
Zonr Changf86399b2010-05-25 08:42:45 +0000767
768 case ARM::MOVi32imm:
769 emitMOVi32immInstruction(MI);
770 break;
771
Evan Cheng90922132008-11-06 02:25:39 +0000772 case ARM::MOVi2pieces:
773 // Two instructions to materialize a constant.
774 emitMOVi2piecesInstruction(MI);
775 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000776 case ARM::LEApcrelJT:
777 // Materialize jumptable address.
778 emitLEApcrelJTInstruction(MI);
779 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000780 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000781 case ARM::MOVsrl_flag:
782 case ARM::MOVsra_flag:
783 emitPseudoMoveInstruction(MI);
784 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000785 }
786}
787
Bob Wilson87949d42010-03-17 21:16:45 +0000788unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000789 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000790 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000791 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000792 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000793
794 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
795 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
796 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
797
798 // Encode the shift opcode.
799 unsigned SBits = 0;
800 unsigned Rs = MO1.getReg();
801 if (Rs) {
802 // Set shift operand (bit[7:4]).
803 // LSL - 0001
804 // LSR - 0011
805 // ASR - 0101
806 // ROR - 0111
807 // RRX - 0110 and bit[11:8] clear.
808 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000809 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000810 case ARM_AM::lsl: SBits = 0x1; break;
811 case ARM_AM::lsr: SBits = 0x3; break;
812 case ARM_AM::asr: SBits = 0x5; break;
813 case ARM_AM::ror: SBits = 0x7; break;
814 case ARM_AM::rrx: SBits = 0x6; break;
815 }
816 } else {
817 // Set shift operand (bit[6:4]).
818 // LSL - 000
819 // LSR - 010
820 // ASR - 100
821 // ROR - 110
822 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000823 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000824 case ARM_AM::lsl: SBits = 0x0; break;
825 case ARM_AM::lsr: SBits = 0x2; break;
826 case ARM_AM::asr: SBits = 0x4; break;
827 case ARM_AM::ror: SBits = 0x6; break;
828 }
829 }
830 Binary |= SBits << 4;
831 if (SOpc == ARM_AM::rrx)
832 return Binary;
833
834 // Encode the shift operation Rs or shift_imm (except rrx).
835 if (Rs) {
836 // Encode Rs bit[11:8].
837 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000838 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000839 }
840
841 // Encode shift_imm bit[11:7].
842 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
843}
844
Chris Lattner33fabd72010-02-02 21:48:51 +0000845unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000846 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
847 assert(SoImmVal != -1 && "Not a valid so_imm value!");
848
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000849 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000850 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000851 << ARMII::SoRotImmShift;
852
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000853 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000854 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000855 return Binary;
856}
857
Chris Lattner33fabd72010-02-02 21:48:51 +0000858unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000859 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000860 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000861 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000862 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000863 return 1 << ARMII::S_BitShift;
864 }
865 return 0;
866}
867
Bob Wilson87949d42010-03-17 21:16:45 +0000868void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000869 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000870 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000871 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000872
873 // Part of binary is determined by TableGn.
874 unsigned Binary = getBinaryCodeForInstr(MI);
875
Jim Grosbach33412622008-10-07 19:05:35 +0000876 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000877 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000878
Evan Cheng49a9f292008-09-12 22:45:55 +0000879 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000880 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000881
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000882 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000883 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000884 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000885 if (NumDefs)
886 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
887 else if (ImplicitRd)
888 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000889 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000890
Zonr Changf86399b2010-05-25 08:42:45 +0000891 if (TID.Opcode == ARM::MOVi16) {
892 // Get immediate from MI.
893 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
894 ARM::reloc_arm_movw);
895 // Encode imm which is the same as in emitMOVi32immInstruction().
896 Binary |= Lo16 & 0xFFF;
897 Binary |= ((Lo16 >> 12) & 0xF) << 16;
898 emitWordLE(Binary);
899 return;
900 } else if(TID.Opcode == ARM::MOVTi16) {
901 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
902 ARM::reloc_arm_movt) >> 16);
903 Binary |= Hi16 & 0xFFF;
904 Binary |= ((Hi16 >> 12) & 0xF) << 16;
905 emitWordLE(Binary);
906 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000907 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000908 uint32_t v = ~MI.getOperand(2).getImm();
909 int32_t lsb = CountTrailingZeros_32(v);
910 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000911 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000912 Binary |= (msb & 0x1F) << 16;
913 Binary |= (lsb & 0x1F) << 7;
914 emitWordLE(Binary);
915 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000916 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
917 // Encode Rn in Instr{0-3}
918 Binary |= getMachineOpValue(MI, OpIdx++);
919
920 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
921 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
922
923 // Instr{20-16} = widthm1, Instr{11-7} = lsb
924 Binary |= (widthm1 & 0x1F) << 16;
925 Binary |= (lsb & 0x1F) << 7;
926 emitWordLE(Binary);
927 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000928 }
929
Evan Chengd87293c2008-11-06 08:47:38 +0000930 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
931 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
932 ++OpIdx;
933
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000934 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000935 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
936 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000937 if (ImplicitRn)
938 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000939 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000940 else {
941 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
942 ++OpIdx;
943 }
Evan Cheng7602e112008-09-02 06:52:38 +0000944 }
945
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000946 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000947 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000948 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000949 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000950 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000951 return;
952 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000953
Evan Chengedda31c2008-11-05 18:35:52 +0000954 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000955 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000956 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000957 return;
958 }
Evan Cheng7602e112008-09-02 06:52:38 +0000959
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000960 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000961 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000962
Evan Cheng83b5cf02008-11-05 23:22:34 +0000963 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000964}
965
Bob Wilson87949d42010-03-17 21:16:45 +0000966void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000967 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000968 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000969 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000970 unsigned Form = TID.TSFlags & ARMII::FormMask;
971 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000972
Evan Chengedda31c2008-11-05 18:35:52 +0000973 // Part of binary is determined by TableGn.
974 unsigned Binary = getBinaryCodeForInstr(MI);
975
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000976 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
977 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
978 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +0000979 emitWordLE(Binary);
980 return;
981 }
982
Jim Grosbach33412622008-10-07 19:05:35 +0000983 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000984 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000985
Evan Cheng4df60f52008-11-07 09:06:08 +0000986 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000987
988 // Operand 0 of a pre- and post-indexed store is the address base
989 // writeback. Skip it.
990 bool Skipped = false;
991 if (IsPrePost && Form == ARMII::StFrm) {
992 ++OpIdx;
993 Skipped = true;
994 }
995
996 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000997 if (ImplicitRd)
998 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000999 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001000 else
1001 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001002
1003 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001004 if (ImplicitRn)
1005 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001006 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001007 else
1008 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001009
Evan Cheng05c356e2008-11-08 01:44:13 +00001010 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001011 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001012 ++OpIdx;
1013
Evan Cheng83b5cf02008-11-05 23:22:34 +00001014 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001015 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001016 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001017
Evan Chenge7de7e32008-09-13 01:44:01 +00001018 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001019 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001020 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001021 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001022 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001023 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001024 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1025 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001026 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001027 }
1028
Bill Wendling7d31a162010-10-20 22:44:54 +00001029 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001030 Binary |= 1 << ARMII::I_BitShift;
1031 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1032 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001033 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001034
Evan Cheng70632912008-11-12 07:34:37 +00001035 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001036 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001037 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001038 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1039 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001040 }
1041
Evan Cheng83b5cf02008-11-05 23:22:34 +00001042 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001043}
1044
Chris Lattner33fabd72010-02-02 21:48:51 +00001045void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001046 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001047 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001048 unsigned Form = TID.TSFlags & ARMII::FormMask;
1049 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001050
Evan Chengedda31c2008-11-05 18:35:52 +00001051 // Part of binary is determined by TableGn.
1052 unsigned Binary = getBinaryCodeForInstr(MI);
1053
Jim Grosbach33412622008-10-07 19:05:35 +00001054 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001055 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001056
Evan Cheng148cad82008-11-13 07:34:59 +00001057 unsigned OpIdx = 0;
1058
1059 // Operand 0 of a pre- and post-indexed store is the address base
1060 // writeback. Skip it.
1061 bool Skipped = false;
1062 if (IsPrePost && Form == ARMII::StMiscFrm) {
1063 ++OpIdx;
1064 Skipped = true;
1065 }
1066
Evan Cheng7602e112008-09-02 06:52:38 +00001067 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001068 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001069
Evan Cheng358dec52009-06-15 08:28:29 +00001070 // Skip LDRD and STRD's second operand.
1071 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1072 ++OpIdx;
1073
Evan Cheng7602e112008-09-02 06:52:38 +00001074 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001075 if (ImplicitRn)
1076 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001077 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001078 else
1079 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001080
Evan Cheng05c356e2008-11-08 01:44:13 +00001081 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001082 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001083 ++OpIdx;
1084
Evan Cheng83b5cf02008-11-05 23:22:34 +00001085 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001086 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001087 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001088
Evan Chenge7de7e32008-09-13 01:44:01 +00001089 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001090 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001091 ARMII::U_BitShift);
1092
1093 // If this instr is in register offset/index encoding, set bit[3:0]
1094 // to the corresponding Rm register.
1095 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001096 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001097 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001098 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001099 }
1100
Evan Chengd87293c2008-11-06 08:47:38 +00001101 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001102 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001103 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001104 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001105 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1106 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001107 }
1108
Evan Cheng83b5cf02008-11-05 23:22:34 +00001109 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001110}
1111
Evan Chengcd8e66a2008-11-11 21:48:44 +00001112static unsigned getAddrModeUPBits(unsigned Mode) {
1113 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001114
1115 // Set addressing mode by modifying bits U(23) and P(24)
1116 // IA - Increment after - bit U = 1 and bit P = 0
1117 // IB - Increment before - bit U = 1 and bit P = 1
1118 // DA - Decrement after - bit U = 0 and bit P = 0
1119 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001120 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001121 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001122 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001123 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1124 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1125 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001126 }
1127
Evan Chengcd8e66a2008-11-11 21:48:44 +00001128 return Binary;
1129}
1130
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001131void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1132 const TargetInstrDesc &TID = MI.getDesc();
1133 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1134
Evan Chengcd8e66a2008-11-11 21:48:44 +00001135 // Part of binary is determined by TableGn.
1136 unsigned Binary = getBinaryCodeForInstr(MI);
1137
1138 // Set the conditional execution predicate
1139 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1140
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001141 // Skip operand 0 of an instruction with base register update.
1142 unsigned OpIdx = 0;
1143 if (IsUpdating)
1144 ++OpIdx;
1145
Evan Chengcd8e66a2008-11-11 21:48:44 +00001146 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001147 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001148
1149 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001150 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001151 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1152
Evan Cheng7602e112008-09-02 06:52:38 +00001153 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001154 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001155 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001156
1157 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001158 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001159 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001160 if (!MO.isReg() || MO.isImplicit())
1161 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001162 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001163 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1164 RegNum < 16);
1165 Binary |= 0x1 << RegNum;
1166 }
1167
Evan Cheng83b5cf02008-11-05 23:22:34 +00001168 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001169}
1170
Chris Lattner33fabd72010-02-02 21:48:51 +00001171void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001172 const TargetInstrDesc &TID = MI.getDesc();
1173
1174 // Part of binary is determined by TableGn.
1175 unsigned Binary = getBinaryCodeForInstr(MI);
1176
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001177 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001178 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001179
1180 // Encode S bit if MI modifies CPSR.
1181 Binary |= getAddrModeSBit(MI, TID);
1182
1183 // 32x32->64bit operations have two destination registers. The number
1184 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001185 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001186 if (TID.getNumDefs() == 2)
1187 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1188
1189 // Encode Rd
1190 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1191
1192 // Encode Rm
1193 Binary |= getMachineOpValue(MI, OpIdx++);
1194
1195 // Encode Rs
1196 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1197
Evan Chengfbc9d412008-11-06 01:21:28 +00001198 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1199 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001200 if (TID.getNumOperands() > OpIdx &&
1201 !TID.OpInfo[OpIdx].isPredicate() &&
1202 !TID.OpInfo[OpIdx].isOptionalDef())
1203 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1204
1205 emitWordLE(Binary);
1206}
1207
Chris Lattner33fabd72010-02-02 21:48:51 +00001208void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001209 const TargetInstrDesc &TID = MI.getDesc();
1210
1211 // Part of binary is determined by TableGn.
1212 unsigned Binary = getBinaryCodeForInstr(MI);
1213
1214 // Set the conditional execution predicate
1215 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1216
1217 unsigned OpIdx = 0;
1218
1219 // Encode Rd
1220 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1221
1222 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1223 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1224 if (MO2.isReg()) {
1225 // Two register operand form.
1226 // Encode Rn.
1227 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1228
1229 // Encode Rm.
1230 Binary |= getMachineOpValue(MI, MO2);
1231 ++OpIdx;
1232 } else {
1233 Binary |= getMachineOpValue(MI, MO1);
1234 }
1235
1236 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1237 if (MI.getOperand(OpIdx).isImm() &&
1238 !TID.OpInfo[OpIdx].isPredicate() &&
1239 !TID.OpInfo[OpIdx].isOptionalDef())
1240 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001241
Evan Cheng83b5cf02008-11-05 23:22:34 +00001242 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001243}
1244
Chris Lattner33fabd72010-02-02 21:48:51 +00001245void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001246 const TargetInstrDesc &TID = MI.getDesc();
1247
1248 // Part of binary is determined by TableGn.
1249 unsigned Binary = getBinaryCodeForInstr(MI);
1250
1251 // Set the conditional execution predicate
1252 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1253
1254 unsigned OpIdx = 0;
1255
1256 // Encode Rd
1257 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1258
1259 const MachineOperand &MO = MI.getOperand(OpIdx++);
1260 if (OpIdx == TID.getNumOperands() ||
1261 TID.OpInfo[OpIdx].isPredicate() ||
1262 TID.OpInfo[OpIdx].isOptionalDef()) {
1263 // Encode Rm and it's done.
1264 Binary |= getMachineOpValue(MI, MO);
1265 emitWordLE(Binary);
1266 return;
1267 }
1268
1269 // Encode Rn.
1270 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1271
1272 // Encode Rm.
1273 Binary |= getMachineOpValue(MI, OpIdx++);
1274
1275 // Encode shift_imm.
1276 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001277 if (TID.Opcode == ARM::PKHTB) {
1278 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1279 if (ShiftAmt == 32)
1280 ShiftAmt = 0;
1281 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001282 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1283 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001284
Evan Cheng8b59db32008-11-07 01:41:35 +00001285 emitWordLE(Binary);
1286}
1287
Bob Wilson9a1c1892010-08-11 00:01:18 +00001288void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1289 const TargetInstrDesc &TID = MI.getDesc();
1290
1291 // Part of binary is determined by TableGen.
1292 unsigned Binary = getBinaryCodeForInstr(MI);
1293
1294 // Set the conditional execution predicate
1295 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1296
1297 // Encode Rd
1298 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1299
1300 // Encode saturate bit position.
1301 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001302 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001303 Pos -= 1;
1304 assert((Pos < 16 || (Pos < 32 &&
1305 TID.Opcode != ARM::SSAT16 &&
1306 TID.Opcode != ARM::USAT16)) &&
1307 "saturate bit position out of range");
1308 Binary |= Pos << 16;
1309
1310 // Encode Rm
1311 Binary |= getMachineOpValue(MI, 2);
1312
1313 // Encode shift_imm.
1314 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001315 unsigned ShiftOp = MI.getOperand(3).getImm();
1316 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1317 if (Opc == ARM_AM::asr)
1318 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001319 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001320 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001321 ShiftAmt = 0;
1322 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1323 Binary |= ShiftAmt << ARMII::ShiftShift;
1324 }
1325
1326 emitWordLE(Binary);
1327}
1328
Chris Lattner33fabd72010-02-02 21:48:51 +00001329void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001330 const TargetInstrDesc &TID = MI.getDesc();
1331
Torok Edwindac237e2009-07-08 20:53:28 +00001332 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001333 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001334 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001335
Evan Cheng7602e112008-09-02 06:52:38 +00001336 // Part of binary is determined by TableGn.
1337 unsigned Binary = getBinaryCodeForInstr(MI);
1338
Evan Chengedda31c2008-11-05 18:35:52 +00001339 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001340 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001341
1342 // Set signed_immed_24 field
1343 Binary |= getMachineOpValue(MI, 0);
1344
Evan Cheng83b5cf02008-11-05 23:22:34 +00001345 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001346}
1347
Chris Lattner33fabd72010-02-02 21:48:51 +00001348void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001349 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001350 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001351 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001352 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1353 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001354
1355 // Now emit the jump table entries.
1356 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1357 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1358 if (IsPIC)
1359 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001360 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001361 else
1362 // Absolute DestBB address.
1363 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1364 emitWordLE(0);
1365 }
1366}
1367
Chris Lattner33fabd72010-02-02 21:48:51 +00001368void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001369 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001370
Evan Cheng437c1732008-11-07 22:30:53 +00001371 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001372 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001373 // First emit a ldr pc, [] instruction.
1374 emitDataProcessingInstruction(MI, ARM::PC);
1375
1376 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001377 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001378 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001379 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1380 emitInlineJumpTable(JTIndex);
1381 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001382 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001383 // First emit a ldr pc, [] instruction.
1384 emitLoadStoreInstruction(MI, ARM::PC);
1385
1386 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001387 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001388 return;
1389 }
1390
Evan Chengedda31c2008-11-05 18:35:52 +00001391 // Part of binary is determined by TableGn.
1392 unsigned Binary = getBinaryCodeForInstr(MI);
1393
1394 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001395 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001396
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001397 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001398 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001399 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001400 else
Evan Chengedda31c2008-11-05 18:35:52 +00001401 // otherwise, set the return register
1402 Binary |= getMachineOpValue(MI, 0);
1403
Evan Cheng83b5cf02008-11-05 23:22:34 +00001404 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001405}
Evan Cheng7602e112008-09-02 06:52:38 +00001406
Evan Cheng80a11982008-11-12 06:41:41 +00001407static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001408 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001409 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001410 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001411 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001412 if (!isSPVFP)
1413 Binary |= RegD << ARMII::RegRdShift;
1414 else {
1415 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1416 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1417 }
Evan Cheng80a11982008-11-12 06:41:41 +00001418 return Binary;
1419}
Evan Cheng78be83d2008-11-11 19:40:26 +00001420
Evan Cheng80a11982008-11-12 06:41:41 +00001421static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001422 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001423 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001424 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001425 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001426 if (!isSPVFP)
1427 Binary |= RegN << ARMII::RegRnShift;
1428 else {
1429 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1430 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1431 }
Evan Cheng80a11982008-11-12 06:41:41 +00001432 return Binary;
1433}
Evan Chengd06d48d2008-11-12 02:19:38 +00001434
Evan Cheng80a11982008-11-12 06:41:41 +00001435static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1436 unsigned RegM = MI.getOperand(OpIdx).getReg();
1437 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001438 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001439 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001440 if (!isSPVFP)
1441 Binary |= RegM;
1442 else {
1443 Binary |= ((RegM & 0x1E) >> 1);
1444 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001445 }
Evan Cheng80a11982008-11-12 06:41:41 +00001446 return Binary;
1447}
1448
Chris Lattner33fabd72010-02-02 21:48:51 +00001449void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001450 const TargetInstrDesc &TID = MI.getDesc();
1451
1452 // Part of binary is determined by TableGn.
1453 unsigned Binary = getBinaryCodeForInstr(MI);
1454
1455 // Set the conditional execution predicate
1456 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1457
1458 unsigned OpIdx = 0;
1459 assert((Binary & ARMII::D_BitShift) == 0 &&
1460 (Binary & ARMII::N_BitShift) == 0 &&
1461 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1462
1463 // Encode Dd / Sd.
1464 Binary |= encodeVFPRd(MI, OpIdx++);
1465
1466 // If this is a two-address operand, skip it, e.g. FMACD.
1467 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1468 ++OpIdx;
1469
1470 // Encode Dn / Sn.
1471 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001472 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001473
1474 if (OpIdx == TID.getNumOperands() ||
1475 TID.OpInfo[OpIdx].isPredicate() ||
1476 TID.OpInfo[OpIdx].isOptionalDef()) {
1477 // FCMPEZD etc. has only one operand.
1478 emitWordLE(Binary);
1479 return;
1480 }
1481
1482 // Encode Dm / Sm.
1483 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001484
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001485 emitWordLE(Binary);
1486}
1487
Bob Wilson87949d42010-03-17 21:16:45 +00001488void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001489 const TargetInstrDesc &TID = MI.getDesc();
1490 unsigned Form = TID.TSFlags & ARMII::FormMask;
1491
1492 // Part of binary is determined by TableGn.
1493 unsigned Binary = getBinaryCodeForInstr(MI);
1494
1495 // Set the conditional execution predicate
1496 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1497
1498 switch (Form) {
1499 default: break;
1500 case ARMII::VFPConv1Frm:
1501 case ARMII::VFPConv2Frm:
1502 case ARMII::VFPConv3Frm:
1503 // Encode Dd / Sd.
1504 Binary |= encodeVFPRd(MI, 0);
1505 break;
1506 case ARMII::VFPConv4Frm:
1507 // Encode Dn / Sn.
1508 Binary |= encodeVFPRn(MI, 0);
1509 break;
1510 case ARMII::VFPConv5Frm:
1511 // Encode Dm / Sm.
1512 Binary |= encodeVFPRm(MI, 0);
1513 break;
1514 }
1515
1516 switch (Form) {
1517 default: break;
1518 case ARMII::VFPConv1Frm:
1519 // Encode Dm / Sm.
1520 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001521 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001522 case ARMII::VFPConv2Frm:
1523 case ARMII::VFPConv3Frm:
1524 // Encode Dn / Sn.
1525 Binary |= encodeVFPRn(MI, 1);
1526 break;
1527 case ARMII::VFPConv4Frm:
1528 case ARMII::VFPConv5Frm:
1529 // Encode Dd / Sd.
1530 Binary |= encodeVFPRd(MI, 1);
1531 break;
1532 }
1533
1534 if (Form == ARMII::VFPConv5Frm)
1535 // Encode Dn / Sn.
1536 Binary |= encodeVFPRn(MI, 2);
1537 else if (Form == ARMII::VFPConv3Frm)
1538 // Encode Dm / Sm.
1539 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001540
1541 emitWordLE(Binary);
1542}
1543
Chris Lattner33fabd72010-02-02 21:48:51 +00001544void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001545 // Part of binary is determined by TableGn.
1546 unsigned Binary = getBinaryCodeForInstr(MI);
1547
1548 // Set the conditional execution predicate
1549 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1550
1551 unsigned OpIdx = 0;
1552
1553 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001554 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001555
1556 // Encode address base.
1557 const MachineOperand &Base = MI.getOperand(OpIdx++);
1558 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1559
1560 // If there is a non-zero immediate offset, encode it.
1561 if (Base.isReg()) {
1562 const MachineOperand &Offset = MI.getOperand(OpIdx);
1563 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1564 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1565 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001566 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001567 emitWordLE(Binary);
1568 return;
1569 }
1570 }
1571
1572 // If immediate offset is omitted, default to +0.
1573 Binary |= 1 << ARMII::U_BitShift;
1574
1575 emitWordLE(Binary);
1576}
1577
Bob Wilson87949d42010-03-17 21:16:45 +00001578void
1579ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001580 const TargetInstrDesc &TID = MI.getDesc();
1581 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1582
Evan Chengcd8e66a2008-11-11 21:48:44 +00001583 // Part of binary is determined by TableGn.
1584 unsigned Binary = getBinaryCodeForInstr(MI);
1585
1586 // Set the conditional execution predicate
1587 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1588
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001589 // Skip operand 0 of an instruction with base register update.
1590 unsigned OpIdx = 0;
1591 if (IsUpdating)
1592 ++OpIdx;
1593
Evan Chengcd8e66a2008-11-11 21:48:44 +00001594 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001595 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001596
1597 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001598 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001599 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001600
1601 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001602 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001603 Binary |= 0x1 << ARMII::W_BitShift;
1604
1605 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001606 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001607
Bob Wilsond4bfd542010-08-27 23:18:17 +00001608 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001609 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001610 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001611 const MachineOperand &MO = MI.getOperand(i);
1612 if (!MO.isReg() || MO.isImplicit())
1613 break;
1614 ++NumRegs;
1615 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001616 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1617 // Otherwise, it will be 0, in the case of 32-bit registers.
1618 if(Binary & 0x100)
1619 Binary |= NumRegs * 2;
1620 else
1621 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001622
1623 emitWordLE(Binary);
1624}
1625
Bob Wilson1a913ed2010-06-11 21:34:50 +00001626static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1627 unsigned RegD = MI.getOperand(OpIdx).getReg();
1628 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001629 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001630 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1631 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1632 return Binary;
1633}
1634
Bob Wilson5e7b6072010-06-25 22:40:46 +00001635static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1636 unsigned RegN = MI.getOperand(OpIdx).getReg();
1637 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001638 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001639 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1640 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1641 return Binary;
1642}
1643
Bob Wilson583a2a02010-06-25 21:17:19 +00001644static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1645 unsigned RegM = MI.getOperand(OpIdx).getReg();
1646 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001647 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001648 Binary |= (RegM & 0xf);
1649 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1650 return Binary;
1651}
1652
Bob Wilsond896a972010-06-28 21:12:19 +00001653/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1654/// data-processing instruction to the corresponding Thumb encoding.
1655static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1656 assert((Binary & 0xfe000000) == 0xf2000000 &&
1657 "not an ARM NEON data-processing instruction");
1658 unsigned UBit = (Binary >> 24) & 1;
1659 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1660}
1661
Bob Wilsond5a563d2010-06-29 17:34:07 +00001662void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001663 unsigned Binary = getBinaryCodeForInstr(MI);
1664
Bob Wilsond5a563d2010-06-29 17:34:07 +00001665 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1666 const TargetInstrDesc &TID = MI.getDesc();
1667 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1668 RegTOpIdx = 0;
1669 RegNOpIdx = 1;
1670 LnOpIdx = 2;
1671 } else { // ARMII::NSetLnFrm
1672 RegTOpIdx = 2;
1673 RegNOpIdx = 0;
1674 LnOpIdx = 3;
1675 }
1676
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001677 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001678 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001679
Bob Wilsond5a563d2010-06-29 17:34:07 +00001680 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001681 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001682 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001683 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001684
1685 unsigned LaneShift;
1686 if ((Binary & (1 << 22)) != 0)
1687 LaneShift = 0; // 8-bit elements
1688 else if ((Binary & (1 << 5)) != 0)
1689 LaneShift = 1; // 16-bit elements
1690 else
1691 LaneShift = 2; // 32-bit elements
1692
Bob Wilsond5a563d2010-06-29 17:34:07 +00001693 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001694 unsigned Opc1 = Lane >> 2;
1695 unsigned Opc2 = Lane & 3;
1696 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1697 Binary |= (Opc1 << 21);
1698 Binary |= (Opc2 << 5);
1699
1700 emitWordLE(Binary);
1701}
1702
Bob Wilson21773e72010-06-29 20:13:29 +00001703void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1704 unsigned Binary = getBinaryCodeForInstr(MI);
1705
1706 // Set the conditional execution predicate
1707 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1708
1709 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001710 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001711 Binary |= (RegT << ARMII::RegRdShift);
1712 Binary |= encodeNEONRn(MI, 0);
1713 emitWordLE(Binary);
1714}
1715
Bob Wilson583a2a02010-06-25 21:17:19 +00001716void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001717 unsigned Binary = getBinaryCodeForInstr(MI);
1718 // Destination register is encoded in Dd.
1719 Binary |= encodeNEONRd(MI, 0);
1720 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1721 unsigned Imm = MI.getOperand(1).getImm();
1722 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001723 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001724 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001725 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001726 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001727 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001728 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001729 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001730 emitWordLE(Binary);
1731}
1732
Bob Wilson583a2a02010-06-25 21:17:19 +00001733void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001734 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001735 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001736 // Destination register is encoded in Dd; source register in Dm.
1737 unsigned OpIdx = 0;
1738 Binary |= encodeNEONRd(MI, OpIdx++);
1739 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1740 ++OpIdx;
1741 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001742 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001743 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001744 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1745 emitWordLE(Binary);
1746}
1747
Bob Wilson5e7b6072010-06-25 22:40:46 +00001748void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1749 const TargetInstrDesc &TID = MI.getDesc();
1750 unsigned Binary = getBinaryCodeForInstr(MI);
1751 // Destination register is encoded in Dd; source registers in Dn and Dm.
1752 unsigned OpIdx = 0;
1753 Binary |= encodeNEONRd(MI, OpIdx++);
1754 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1755 ++OpIdx;
1756 Binary |= encodeNEONRn(MI, OpIdx++);
1757 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1758 ++OpIdx;
1759 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001760 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001761 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001762 // FIXME: This does not handle VMOVDneon or VMOVQ.
1763 emitWordLE(Binary);
1764}
1765
Evan Cheng7602e112008-09-02 06:52:38 +00001766#include "ARMGenCodeEmitter.inc"