blob: 0ef65bb23ce213eb93e683385ee225a236d70972 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
164 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
165 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000166 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
167 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000168 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
169 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000170 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
171 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000172 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000174 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000175 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000176 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000177 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000178 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
179 unsigned Op) const { return 0; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000180 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
Jim Grosbachf31430f2010-10-27 19:55:59 +0000181 const {
182 // {17-13} = reg
183 // {12} = (U)nsigned (add == '1', sub == '0')
184 // {11-0} = imm12
185 const MachineOperand &MO = MI.getOperand(Op);
186 const MachineOperand &MO1 = MI.getOperand(Op + 1);
Jim Grosbachccf72ca2010-10-27 20:39:40 +0000187 if (!MO.isReg()) {
188 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
189 return 0;
190 }
Jim Grosbachf31430f2010-10-27 19:55:59 +0000191 unsigned Reg = getARMRegisterNumbering(MO.getReg());
192 int32_t Imm12 = MO1.getImm();
193 uint32_t Binary;
194 Binary = Imm12 & 0xfff;
195 if (Imm12 >= 0)
196 Binary |= (1 << 12);
197 Binary |= (Reg << 13);
198 return Binary;
199 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000200 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
201 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000202
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000203 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
204 const { return 0; }
205
Shih-wei Liao5170b712010-05-26 00:02:28 +0000206 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000207 /// machine operand requires relocation, record the relocation and return
208 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000209 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000210 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000211
Evan Cheng83b5cf02008-11-05 23:22:34 +0000212 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000213 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000214 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000215
216 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000217 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000218 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000219 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000220 intptr_t ACPV = 0) const;
221 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
222 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
223 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000224 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000225 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000226 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000227}
228
Chris Lattner33fabd72010-02-02 21:48:51 +0000229char ARMCodeEmitter::ID = 0;
230
Bob Wilson87949d42010-03-17 21:16:45 +0000231/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000232/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000233FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
234 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000235 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000236}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000237
Chris Lattner33fabd72010-02-02 21:48:51 +0000238bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000239 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
240 MF.getTarget().getRelocationModel() != Reloc::Static) &&
241 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000242 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
243 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
244 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000245 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000246 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000247 MJTEs = 0;
248 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000249 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000250 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000251 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000252 MMI = &getAnalysis<MachineModuleInfo>();
253 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000254
255 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000256 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000257 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000258 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000259 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000260 MBB != E; ++MBB) {
261 MCE.StartMachineBasicBlock(MBB);
262 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
263 I != E; ++I)
264 emitInstruction(*I);
265 }
266 } while (MCE.finishFunction(MF));
267
268 return false;
269}
270
Evan Cheng83b5cf02008-11-05 23:22:34 +0000271/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000272///
Chris Lattner33fabd72010-02-02 21:48:51 +0000273unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000274 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000275 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000276 case ARM_AM::asr: return 2;
277 case ARM_AM::lsl: return 0;
278 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000279 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000280 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000281 }
Evan Cheng7602e112008-09-02 06:52:38 +0000282 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000283}
284
Shih-wei Liao5170b712010-05-26 00:02:28 +0000285/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000286/// machine operand requires relocation, record the relocation and return zero.
287unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000288 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000289 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000290 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000291 && "Relocation to this function should be for movt or movw");
292
293 if (MO.isImm())
294 return static_cast<unsigned>(MO.getImm());
295 else if (MO.isGlobal())
296 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
297 else if (MO.isSymbol())
298 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
299 else if (MO.isMBB())
300 emitMachineBasicBlock(MO.getMBB(), Reloc);
301 else {
302#ifndef NDEBUG
303 errs() << MO;
304#endif
305 llvm_unreachable("Unsupported operand type for movw/movt");
306 }
307 return 0;
308}
309
Evan Cheng7602e112008-09-02 06:52:38 +0000310/// getMachineOpValue - Return binary encoding of operand. If the machine
311/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000312unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000313 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000314 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000315 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000316 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000317 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000318 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000319 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000320 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000321 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000322 else if (MO.isCPI()) {
323 const TargetInstrDesc &TID = MI.getDesc();
324 // For VFP load, the immediate offset is multiplied by 4.
325 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
326 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
327 emitConstPoolAddress(MO.getIndex(), Reloc);
328 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000329 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000330 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000331 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000332 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000333#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000334 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000335#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000336 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000337 }
Evan Cheng7602e112008-09-02 06:52:38 +0000338 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000339}
340
Evan Cheng057d0c32008-09-18 07:28:19 +0000341/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000342///
Dan Gohman46510a72010-04-15 01:51:59 +0000343void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000344 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000345 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000346 MachineRelocation MR = Indirect
347 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000348 const_cast<GlobalValue *>(GV),
349 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000350 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000351 const_cast<GlobalValue *>(GV), ACPV,
352 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000353 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000354}
355
356/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
357/// be emitted to the current location in the function, and allow it to be PC
358/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000359void ARMCodeEmitter::
360emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000361 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
362 Reloc, ES));
363}
364
365/// emitConstPoolAddress - Arrange for the address of an constant pool
366/// to be emitted to the current location in the function, and allow it to be PC
367/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000368void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000369 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000370 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000371 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000372}
373
374/// emitJumpTableAddress - Arrange for the address of a jump table to
375/// be emitted to the current location in the function, and allow it to be PC
376/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000377void ARMCodeEmitter::
378emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000379 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000380 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000381}
382
Raul Herbster9c1a3822007-08-30 23:29:26 +0000383/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000384void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000385 unsigned Reloc,
386 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000387 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000388 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000389}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000390
Chris Lattner33fabd72010-02-02 21:48:51 +0000391void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000392 DEBUG(errs() << " 0x";
393 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000394 MCE.emitWordLE(Binary);
395}
396
Chris Lattner33fabd72010-02-02 21:48:51 +0000397void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000398 DEBUG(errs() << " 0x";
399 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000400 MCE.emitDWordLE(Binary);
401}
402
Chris Lattner33fabd72010-02-02 21:48:51 +0000403void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000404 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000405
Devang Patelaf0e2722009-10-06 02:19:11 +0000406 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000407
Dan Gohmanfe601042010-06-22 15:08:57 +0000408 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000409 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000410 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000411 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000412 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000413 }
Evan Chengedda31c2008-11-05 18:35:52 +0000414 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000415 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000416 break;
417 case ARMII::DPFrm:
418 case ARMII::DPSoRegFrm:
419 emitDataProcessingInstruction(MI);
420 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000421 case ARMII::LdFrm:
422 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000423 emitLoadStoreInstruction(MI);
424 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000425 case ARMII::LdMiscFrm:
426 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000427 emitMiscLoadStoreInstruction(MI);
428 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000429 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000430 emitLoadStoreMultipleInstruction(MI);
431 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000432 case ARMII::MulFrm:
433 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000434 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000435 case ARMII::ExtFrm:
436 emitExtendInstruction(MI);
437 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000438 case ARMII::ArithMiscFrm:
439 emitMiscArithInstruction(MI);
440 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000441 case ARMII::SatFrm:
442 emitSaturateInstruction(MI);
443 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000444 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000445 emitBranchInstruction(MI);
446 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000447 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000448 emitMiscBranchInstruction(MI);
449 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000450 // VFP instructions.
451 case ARMII::VFPUnaryFrm:
452 case ARMII::VFPBinaryFrm:
453 emitVFPArithInstruction(MI);
454 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000455 case ARMII::VFPConv1Frm:
456 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000457 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000458 case ARMII::VFPConv4Frm:
459 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000460 emitVFPConversionInstruction(MI);
461 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000462 case ARMII::VFPLdStFrm:
463 emitVFPLoadStoreInstruction(MI);
464 break;
465 case ARMII::VFPLdStMulFrm:
466 emitVFPLoadStoreMultipleInstruction(MI);
467 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000468
Bob Wilson1a913ed2010-06-11 21:34:50 +0000469 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000470 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000471 case ARMII::NSetLnFrm:
472 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000473 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000474 case ARMII::NDupFrm:
475 emitNEONDupInstruction(MI);
476 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000477 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000478 emitNEON1RegModImmInstruction(MI);
479 break;
480 case ARMII::N2RegFrm:
481 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000482 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000483 case ARMII::N3RegFrm:
484 emitNEON3RegInstruction(MI);
485 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000486 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000487 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000488}
489
Chris Lattner33fabd72010-02-02 21:48:51 +0000490void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000491 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
492 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000493 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000494
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000495 // Remember the CONSTPOOL_ENTRY address for later relocation.
496 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
497
498 // Emit constpool island entry. In most cases, the actual values will be
499 // resolved and relocated after code emission.
500 if (MCPE.isMachineConstantPoolEntry()) {
501 ARMConstantPoolValue *ACPV =
502 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
503
Chris Lattner705e07f2009-08-23 03:41:05 +0000504 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
505 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000506
Bob Wilson28989a82009-11-02 16:59:06 +0000507 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000508 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000509 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000510 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000511 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000512 isa<Function>(GV),
513 Subtarget->GVIsIndirectSymbol(GV, RelocM),
514 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000515 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000516 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
517 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000518 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000519 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000520 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000521
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000522 DEBUG({
523 errs() << " ** Constant pool #" << CPI << " @ "
524 << (void*)MCE.getCurrentPCValue() << " ";
525 if (const Function *F = dyn_cast<Function>(CV))
526 errs() << F->getName();
527 else
528 errs() << *CV;
529 errs() << '\n';
530 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000531
Dan Gohman46510a72010-04-15 01:51:59 +0000532 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000533 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000534 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000535 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000536 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000537 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000538 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000539 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000540 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000541 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000542 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
543 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000544 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000545 }
546 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000547 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000548 }
549 }
550}
551
Zonr Changf86399b2010-05-25 08:42:45 +0000552void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
553 const MachineOperand &MO0 = MI.getOperand(0);
554 const MachineOperand &MO1 = MI.getOperand(1);
555
556 // Emit the 'movw' instruction.
557 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
558
559 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
560
561 // Set the conditional execution predicate.
562 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
563
564 // Encode Rd.
565 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
566
567 // Encode imm16 as imm4:imm12
568 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
569 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
570 emitWordLE(Binary);
571
572 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
573 // Emit the 'movt' instruction.
574 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
575
576 // Set the conditional execution predicate.
577 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
578
579 // Encode Rd.
580 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
581
582 // Encode imm16 as imm4:imm1, same as movw above.
583 Binary |= Hi16 & 0xFFF;
584 Binary |= ((Hi16 >> 12) & 0xF) << 16;
585 emitWordLE(Binary);
586}
587
Chris Lattner33fabd72010-02-02 21:48:51 +0000588void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000589 const MachineOperand &MO0 = MI.getOperand(0);
590 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000591 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
592 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000593 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
594 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
595
596 // Emit the 'mov' instruction.
597 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
598
599 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000600 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000601
602 // Encode Rd.
603 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
604
605 // Encode so_imm.
606 // Set bit I(25) to identify this is the immediate form of <shifter_op>
607 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000608 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000609 emitWordLE(Binary);
610
611 // Now the 'orr' instruction.
612 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
613
614 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000615 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000616
617 // Encode Rd.
618 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
619
620 // Encode Rn.
621 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
622
623 // Encode so_imm.
624 // Set bit I(25) to identify this is the immediate form of <shifter_op>
625 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000626 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000627 emitWordLE(Binary);
628}
629
Chris Lattner33fabd72010-02-02 21:48:51 +0000630void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000631 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000632
Evan Cheng4df60f52008-11-07 09:06:08 +0000633 const TargetInstrDesc &TID = MI.getDesc();
634
635 // Emit the 'add' instruction.
636 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
637
638 // Set the conditional execution predicate
639 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
640
641 // Encode S bit if MI modifies CPSR.
642 Binary |= getAddrModeSBit(MI, TID);
643
644 // Encode Rd.
645 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
646
647 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000648 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000649
650 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000651 Binary |= 1 << ARMII::I_BitShift;
652 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
653
654 emitWordLE(Binary);
655}
656
Chris Lattner33fabd72010-02-02 21:48:51 +0000657void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000658 unsigned Opcode = MI.getDesc().Opcode;
659
660 // Part of binary is determined by TableGn.
661 unsigned Binary = getBinaryCodeForInstr(MI);
662
663 // Set the conditional execution predicate
664 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
665
666 // Encode S bit if MI modifies CPSR.
667 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
668 Binary |= 1 << ARMII::S_BitShift;
669
670 // Encode register def if there is one.
671 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
672
673 // Encode the shift operation.
674 switch (Opcode) {
675 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000676 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000677 // rrx
678 Binary |= 0x6 << 4;
679 break;
680 case ARM::MOVsrl_flag:
681 // lsr #1
682 Binary |= (0x2 << 4) | (1 << 7);
683 break;
684 case ARM::MOVsra_flag:
685 // asr #1
686 Binary |= (0x4 << 4) | (1 << 7);
687 break;
688 }
689
690 // Encode register Rm.
691 Binary |= getMachineOpValue(MI, 1);
692
693 emitWordLE(Binary);
694}
695
Chris Lattner33fabd72010-02-02 21:48:51 +0000696void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000697 DEBUG(errs() << " ** LPC" << LabelID << " @ "
698 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000699 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
700}
701
Chris Lattner33fabd72010-02-02 21:48:51 +0000702void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000703 unsigned Opcode = MI.getDesc().Opcode;
704 switch (Opcode) {
705 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000706 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000707 case ARM::BX:
708 case ARM::BMOVPCRX:
709 case ARM::BXr9:
710 case ARM::BMOVPCRXr9: {
711 // First emit mov lr, pc
712 unsigned Binary = 0x01a0e00f;
713 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
714 emitWordLE(Binary);
715
716 // and then emit the branch.
717 emitMiscBranchInstruction(MI);
718 break;
719 }
Chris Lattner518bb532010-02-09 19:54:29 +0000720 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000721 // We allow inline assembler nodes with empty bodies - they can
722 // implicitly define registers, which is ok for JIT.
723 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000724 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000725 }
Evan Chengffa6d962008-11-13 23:36:57 +0000726 break;
727 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000728 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000729 case TargetOpcode::EH_LABEL:
730 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
731 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000732 case TargetOpcode::IMPLICIT_DEF:
733 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000734 // Do nothing.
735 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000736 case ARM::CONSTPOOL_ENTRY:
737 emitConstPoolInstruction(MI);
738 break;
739 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000740 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000741 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000742 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000743 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000744 break;
745 }
746 case ARM::PICLDR:
747 case ARM::PICLDRB:
748 case ARM::PICSTR:
749 case ARM::PICSTRB: {
750 // Remember of the address of the PC label for relocation later.
751 addPCLabel(MI.getOperand(2).getImm());
752 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000753 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000754 break;
755 }
756 case ARM::PICLDRH:
757 case ARM::PICLDRSH:
758 case ARM::PICLDRSB:
759 case ARM::PICSTRH: {
760 // Remember of the address of the PC label for relocation later.
761 addPCLabel(MI.getOperand(2).getImm());
762 // These are just load / store instructions that implicitly read pc.
763 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000764 break;
765 }
Zonr Changf86399b2010-05-25 08:42:45 +0000766
767 case ARM::MOVi32imm:
768 emitMOVi32immInstruction(MI);
769 break;
770
Evan Cheng90922132008-11-06 02:25:39 +0000771 case ARM::MOVi2pieces:
772 // Two instructions to materialize a constant.
773 emitMOVi2piecesInstruction(MI);
774 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000775 case ARM::LEApcrelJT:
776 // Materialize jumptable address.
777 emitLEApcrelJTInstruction(MI);
778 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000779 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000780 case ARM::MOVsrl_flag:
781 case ARM::MOVsra_flag:
782 emitPseudoMoveInstruction(MI);
783 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000784 }
785}
786
Bob Wilson87949d42010-03-17 21:16:45 +0000787unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000788 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000789 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000790 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000791 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000792
793 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
794 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
795 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
796
797 // Encode the shift opcode.
798 unsigned SBits = 0;
799 unsigned Rs = MO1.getReg();
800 if (Rs) {
801 // Set shift operand (bit[7:4]).
802 // LSL - 0001
803 // LSR - 0011
804 // ASR - 0101
805 // ROR - 0111
806 // RRX - 0110 and bit[11:8] clear.
807 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000808 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000809 case ARM_AM::lsl: SBits = 0x1; break;
810 case ARM_AM::lsr: SBits = 0x3; break;
811 case ARM_AM::asr: SBits = 0x5; break;
812 case ARM_AM::ror: SBits = 0x7; break;
813 case ARM_AM::rrx: SBits = 0x6; break;
814 }
815 } else {
816 // Set shift operand (bit[6:4]).
817 // LSL - 000
818 // LSR - 010
819 // ASR - 100
820 // ROR - 110
821 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000822 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000823 case ARM_AM::lsl: SBits = 0x0; break;
824 case ARM_AM::lsr: SBits = 0x2; break;
825 case ARM_AM::asr: SBits = 0x4; break;
826 case ARM_AM::ror: SBits = 0x6; break;
827 }
828 }
829 Binary |= SBits << 4;
830 if (SOpc == ARM_AM::rrx)
831 return Binary;
832
833 // Encode the shift operation Rs or shift_imm (except rrx).
834 if (Rs) {
835 // Encode Rs bit[11:8].
836 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000837 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000838 }
839
840 // Encode shift_imm bit[11:7].
841 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
842}
843
Chris Lattner33fabd72010-02-02 21:48:51 +0000844unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000845 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
846 assert(SoImmVal != -1 && "Not a valid so_imm value!");
847
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000848 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000849 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000850 << ARMII::SoRotImmShift;
851
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000852 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000853 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000854 return Binary;
855}
856
Chris Lattner33fabd72010-02-02 21:48:51 +0000857unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000858 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000859 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000860 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000861 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000862 return 1 << ARMII::S_BitShift;
863 }
864 return 0;
865}
866
Bob Wilson87949d42010-03-17 21:16:45 +0000867void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000868 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000869 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000870 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000871
872 // Part of binary is determined by TableGn.
873 unsigned Binary = getBinaryCodeForInstr(MI);
874
Jim Grosbach33412622008-10-07 19:05:35 +0000875 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000876 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000877
Evan Cheng49a9f292008-09-12 22:45:55 +0000878 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000879 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000880
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000881 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000882 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000883 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000884 if (NumDefs)
885 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
886 else if (ImplicitRd)
887 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000888 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000889
Zonr Changf86399b2010-05-25 08:42:45 +0000890 if (TID.Opcode == ARM::MOVi16) {
891 // Get immediate from MI.
892 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
893 ARM::reloc_arm_movw);
894 // Encode imm which is the same as in emitMOVi32immInstruction().
895 Binary |= Lo16 & 0xFFF;
896 Binary |= ((Lo16 >> 12) & 0xF) << 16;
897 emitWordLE(Binary);
898 return;
899 } else if(TID.Opcode == ARM::MOVTi16) {
900 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
901 ARM::reloc_arm_movt) >> 16);
902 Binary |= Hi16 & 0xFFF;
903 Binary |= ((Hi16 >> 12) & 0xF) << 16;
904 emitWordLE(Binary);
905 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000906 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000907 uint32_t v = ~MI.getOperand(2).getImm();
908 int32_t lsb = CountTrailingZeros_32(v);
909 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000910 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000911 Binary |= (msb & 0x1F) << 16;
912 Binary |= (lsb & 0x1F) << 7;
913 emitWordLE(Binary);
914 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000915 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
916 // Encode Rn in Instr{0-3}
917 Binary |= getMachineOpValue(MI, OpIdx++);
918
919 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
920 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
921
922 // Instr{20-16} = widthm1, Instr{11-7} = lsb
923 Binary |= (widthm1 & 0x1F) << 16;
924 Binary |= (lsb & 0x1F) << 7;
925 emitWordLE(Binary);
926 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000927 }
928
Evan Chengd87293c2008-11-06 08:47:38 +0000929 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
930 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
931 ++OpIdx;
932
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000933 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000934 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
935 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000936 if (ImplicitRn)
937 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000938 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000939 else {
940 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
941 ++OpIdx;
942 }
Evan Cheng7602e112008-09-02 06:52:38 +0000943 }
944
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000945 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000946 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000947 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000948 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000949 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000950 return;
951 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000952
Evan Chengedda31c2008-11-05 18:35:52 +0000953 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000954 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000955 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000956 return;
957 }
Evan Cheng7602e112008-09-02 06:52:38 +0000958
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000959 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000960 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000961
Evan Cheng83b5cf02008-11-05 23:22:34 +0000962 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000963}
964
Bob Wilson87949d42010-03-17 21:16:45 +0000965void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000966 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000967 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000968 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000969 unsigned Form = TID.TSFlags & ARMII::FormMask;
970 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000971
Evan Chengedda31c2008-11-05 18:35:52 +0000972 // Part of binary is determined by TableGn.
973 unsigned Binary = getBinaryCodeForInstr(MI);
974
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000975 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
976 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
977 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +0000978 emitWordLE(Binary);
979 return;
980 }
981
Jim Grosbach33412622008-10-07 19:05:35 +0000982 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000983 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000984
Evan Cheng4df60f52008-11-07 09:06:08 +0000985 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000986
987 // Operand 0 of a pre- and post-indexed store is the address base
988 // writeback. Skip it.
989 bool Skipped = false;
990 if (IsPrePost && Form == ARMII::StFrm) {
991 ++OpIdx;
992 Skipped = true;
993 }
994
995 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000996 if (ImplicitRd)
997 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000998 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000999 else
1000 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001001
1002 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001003 if (ImplicitRn)
1004 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001005 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001006 else
1007 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001008
Evan Cheng05c356e2008-11-08 01:44:13 +00001009 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001010 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001011 ++OpIdx;
1012
Evan Cheng83b5cf02008-11-05 23:22:34 +00001013 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001014 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001015 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001016
Evan Chenge7de7e32008-09-13 01:44:01 +00001017 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001018 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001019 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001020 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001021 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001022 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001023 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1024 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001025 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001026 }
1027
Bill Wendling7d31a162010-10-20 22:44:54 +00001028 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001029 Binary |= 1 << ARMII::I_BitShift;
1030 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1031 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001032 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001033
Evan Cheng70632912008-11-12 07:34:37 +00001034 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001035 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001036 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001037 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1038 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001039 }
1040
Evan Cheng83b5cf02008-11-05 23:22:34 +00001041 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001042}
1043
Chris Lattner33fabd72010-02-02 21:48:51 +00001044void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001045 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001046 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001047 unsigned Form = TID.TSFlags & ARMII::FormMask;
1048 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001049
Evan Chengedda31c2008-11-05 18:35:52 +00001050 // Part of binary is determined by TableGn.
1051 unsigned Binary = getBinaryCodeForInstr(MI);
1052
Jim Grosbach33412622008-10-07 19:05:35 +00001053 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001054 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001055
Evan Cheng148cad82008-11-13 07:34:59 +00001056 unsigned OpIdx = 0;
1057
1058 // Operand 0 of a pre- and post-indexed store is the address base
1059 // writeback. Skip it.
1060 bool Skipped = false;
1061 if (IsPrePost && Form == ARMII::StMiscFrm) {
1062 ++OpIdx;
1063 Skipped = true;
1064 }
1065
Evan Cheng7602e112008-09-02 06:52:38 +00001066 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001067 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001068
Evan Cheng358dec52009-06-15 08:28:29 +00001069 // Skip LDRD and STRD's second operand.
1070 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1071 ++OpIdx;
1072
Evan Cheng7602e112008-09-02 06:52:38 +00001073 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001074 if (ImplicitRn)
1075 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001076 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001077 else
1078 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001079
Evan Cheng05c356e2008-11-08 01:44:13 +00001080 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001081 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001082 ++OpIdx;
1083
Evan Cheng83b5cf02008-11-05 23:22:34 +00001084 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001085 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001086 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001087
Evan Chenge7de7e32008-09-13 01:44:01 +00001088 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001089 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001090 ARMII::U_BitShift);
1091
1092 // If this instr is in register offset/index encoding, set bit[3:0]
1093 // to the corresponding Rm register.
1094 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001095 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001096 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001097 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001098 }
1099
Evan Chengd87293c2008-11-06 08:47:38 +00001100 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001101 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001102 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001103 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001104 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1105 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001106 }
1107
Evan Cheng83b5cf02008-11-05 23:22:34 +00001108 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001109}
1110
Evan Chengcd8e66a2008-11-11 21:48:44 +00001111static unsigned getAddrModeUPBits(unsigned Mode) {
1112 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001113
1114 // Set addressing mode by modifying bits U(23) and P(24)
1115 // IA - Increment after - bit U = 1 and bit P = 0
1116 // IB - Increment before - bit U = 1 and bit P = 1
1117 // DA - Decrement after - bit U = 0 and bit P = 0
1118 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001119 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001120 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001121 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001122 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1123 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1124 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001125 }
1126
Evan Chengcd8e66a2008-11-11 21:48:44 +00001127 return Binary;
1128}
1129
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001130void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1131 const TargetInstrDesc &TID = MI.getDesc();
1132 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1133
Evan Chengcd8e66a2008-11-11 21:48:44 +00001134 // Part of binary is determined by TableGn.
1135 unsigned Binary = getBinaryCodeForInstr(MI);
1136
1137 // Set the conditional execution predicate
1138 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1139
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001140 // Skip operand 0 of an instruction with base register update.
1141 unsigned OpIdx = 0;
1142 if (IsUpdating)
1143 ++OpIdx;
1144
Evan Chengcd8e66a2008-11-11 21:48:44 +00001145 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001146 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001147
1148 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001149 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001150 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
1151
Evan Cheng7602e112008-09-02 06:52:38 +00001152 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001153 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001154 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001155
1156 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001157 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001158 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001159 if (!MO.isReg() || MO.isImplicit())
1160 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001161 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001162 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1163 RegNum < 16);
1164 Binary |= 0x1 << RegNum;
1165 }
1166
Evan Cheng83b5cf02008-11-05 23:22:34 +00001167 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001168}
1169
Chris Lattner33fabd72010-02-02 21:48:51 +00001170void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001171 const TargetInstrDesc &TID = MI.getDesc();
1172
1173 // Part of binary is determined by TableGn.
1174 unsigned Binary = getBinaryCodeForInstr(MI);
1175
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001176 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001177 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001178
1179 // Encode S bit if MI modifies CPSR.
1180 Binary |= getAddrModeSBit(MI, TID);
1181
1182 // 32x32->64bit operations have two destination registers. The number
1183 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001184 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001185 if (TID.getNumDefs() == 2)
1186 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1187
1188 // Encode Rd
1189 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1190
1191 // Encode Rm
1192 Binary |= getMachineOpValue(MI, OpIdx++);
1193
1194 // Encode Rs
1195 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1196
Evan Chengfbc9d412008-11-06 01:21:28 +00001197 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1198 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001199 if (TID.getNumOperands() > OpIdx &&
1200 !TID.OpInfo[OpIdx].isPredicate() &&
1201 !TID.OpInfo[OpIdx].isOptionalDef())
1202 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1203
1204 emitWordLE(Binary);
1205}
1206
Chris Lattner33fabd72010-02-02 21:48:51 +00001207void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001208 const TargetInstrDesc &TID = MI.getDesc();
1209
1210 // Part of binary is determined by TableGn.
1211 unsigned Binary = getBinaryCodeForInstr(MI);
1212
1213 // Set the conditional execution predicate
1214 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1215
1216 unsigned OpIdx = 0;
1217
1218 // Encode Rd
1219 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1220
1221 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1222 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1223 if (MO2.isReg()) {
1224 // Two register operand form.
1225 // Encode Rn.
1226 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1227
1228 // Encode Rm.
1229 Binary |= getMachineOpValue(MI, MO2);
1230 ++OpIdx;
1231 } else {
1232 Binary |= getMachineOpValue(MI, MO1);
1233 }
1234
1235 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1236 if (MI.getOperand(OpIdx).isImm() &&
1237 !TID.OpInfo[OpIdx].isPredicate() &&
1238 !TID.OpInfo[OpIdx].isOptionalDef())
1239 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001240
Evan Cheng83b5cf02008-11-05 23:22:34 +00001241 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001242}
1243
Chris Lattner33fabd72010-02-02 21:48:51 +00001244void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001245 const TargetInstrDesc &TID = MI.getDesc();
1246
1247 // Part of binary is determined by TableGn.
1248 unsigned Binary = getBinaryCodeForInstr(MI);
1249
1250 // Set the conditional execution predicate
1251 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1252
1253 unsigned OpIdx = 0;
1254
1255 // Encode Rd
1256 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1257
1258 const MachineOperand &MO = MI.getOperand(OpIdx++);
1259 if (OpIdx == TID.getNumOperands() ||
1260 TID.OpInfo[OpIdx].isPredicate() ||
1261 TID.OpInfo[OpIdx].isOptionalDef()) {
1262 // Encode Rm and it's done.
1263 Binary |= getMachineOpValue(MI, MO);
1264 emitWordLE(Binary);
1265 return;
1266 }
1267
1268 // Encode Rn.
1269 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1270
1271 // Encode Rm.
1272 Binary |= getMachineOpValue(MI, OpIdx++);
1273
1274 // Encode shift_imm.
1275 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001276 if (TID.Opcode == ARM::PKHTB) {
1277 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1278 if (ShiftAmt == 32)
1279 ShiftAmt = 0;
1280 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001281 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1282 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001283
Evan Cheng8b59db32008-11-07 01:41:35 +00001284 emitWordLE(Binary);
1285}
1286
Bob Wilson9a1c1892010-08-11 00:01:18 +00001287void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1288 const TargetInstrDesc &TID = MI.getDesc();
1289
1290 // Part of binary is determined by TableGen.
1291 unsigned Binary = getBinaryCodeForInstr(MI);
1292
1293 // Set the conditional execution predicate
1294 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1295
1296 // Encode Rd
1297 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1298
1299 // Encode saturate bit position.
1300 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001301 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001302 Pos -= 1;
1303 assert((Pos < 16 || (Pos < 32 &&
1304 TID.Opcode != ARM::SSAT16 &&
1305 TID.Opcode != ARM::USAT16)) &&
1306 "saturate bit position out of range");
1307 Binary |= Pos << 16;
1308
1309 // Encode Rm
1310 Binary |= getMachineOpValue(MI, 2);
1311
1312 // Encode shift_imm.
1313 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001314 unsigned ShiftOp = MI.getOperand(3).getImm();
1315 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1316 if (Opc == ARM_AM::asr)
1317 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001318 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001319 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001320 ShiftAmt = 0;
1321 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1322 Binary |= ShiftAmt << ARMII::ShiftShift;
1323 }
1324
1325 emitWordLE(Binary);
1326}
1327
Chris Lattner33fabd72010-02-02 21:48:51 +00001328void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001329 const TargetInstrDesc &TID = MI.getDesc();
1330
Torok Edwindac237e2009-07-08 20:53:28 +00001331 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001332 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001333 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001334
Evan Cheng7602e112008-09-02 06:52:38 +00001335 // Part of binary is determined by TableGn.
1336 unsigned Binary = getBinaryCodeForInstr(MI);
1337
Evan Chengedda31c2008-11-05 18:35:52 +00001338 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001339 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001340
1341 // Set signed_immed_24 field
1342 Binary |= getMachineOpValue(MI, 0);
1343
Evan Cheng83b5cf02008-11-05 23:22:34 +00001344 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001345}
1346
Chris Lattner33fabd72010-02-02 21:48:51 +00001347void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001348 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001349 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001350 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001351 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1352 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001353
1354 // Now emit the jump table entries.
1355 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1356 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1357 if (IsPIC)
1358 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001359 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001360 else
1361 // Absolute DestBB address.
1362 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1363 emitWordLE(0);
1364 }
1365}
1366
Chris Lattner33fabd72010-02-02 21:48:51 +00001367void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001368 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001369
Evan Cheng437c1732008-11-07 22:30:53 +00001370 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001371 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001372 // First emit a ldr pc, [] instruction.
1373 emitDataProcessingInstruction(MI, ARM::PC);
1374
1375 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001376 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001377 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001378 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1379 emitInlineJumpTable(JTIndex);
1380 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001381 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001382 // First emit a ldr pc, [] instruction.
1383 emitLoadStoreInstruction(MI, ARM::PC);
1384
1385 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001386 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001387 return;
1388 }
1389
Evan Chengedda31c2008-11-05 18:35:52 +00001390 // Part of binary is determined by TableGn.
1391 unsigned Binary = getBinaryCodeForInstr(MI);
1392
1393 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001394 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001395
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001396 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001397 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001398 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001399 else
Evan Chengedda31c2008-11-05 18:35:52 +00001400 // otherwise, set the return register
1401 Binary |= getMachineOpValue(MI, 0);
1402
Evan Cheng83b5cf02008-11-05 23:22:34 +00001403 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001404}
Evan Cheng7602e112008-09-02 06:52:38 +00001405
Evan Cheng80a11982008-11-12 06:41:41 +00001406static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001407 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001408 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001409 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001410 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001411 if (!isSPVFP)
1412 Binary |= RegD << ARMII::RegRdShift;
1413 else {
1414 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1415 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1416 }
Evan Cheng80a11982008-11-12 06:41:41 +00001417 return Binary;
1418}
Evan Cheng78be83d2008-11-11 19:40:26 +00001419
Evan Cheng80a11982008-11-12 06:41:41 +00001420static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001421 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001422 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001423 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001424 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001425 if (!isSPVFP)
1426 Binary |= RegN << ARMII::RegRnShift;
1427 else {
1428 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1429 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1430 }
Evan Cheng80a11982008-11-12 06:41:41 +00001431 return Binary;
1432}
Evan Chengd06d48d2008-11-12 02:19:38 +00001433
Evan Cheng80a11982008-11-12 06:41:41 +00001434static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1435 unsigned RegM = MI.getOperand(OpIdx).getReg();
1436 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001437 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001438 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001439 if (!isSPVFP)
1440 Binary |= RegM;
1441 else {
1442 Binary |= ((RegM & 0x1E) >> 1);
1443 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001444 }
Evan Cheng80a11982008-11-12 06:41:41 +00001445 return Binary;
1446}
1447
Chris Lattner33fabd72010-02-02 21:48:51 +00001448void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001449 const TargetInstrDesc &TID = MI.getDesc();
1450
1451 // Part of binary is determined by TableGn.
1452 unsigned Binary = getBinaryCodeForInstr(MI);
1453
1454 // Set the conditional execution predicate
1455 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1456
1457 unsigned OpIdx = 0;
1458 assert((Binary & ARMII::D_BitShift) == 0 &&
1459 (Binary & ARMII::N_BitShift) == 0 &&
1460 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1461
1462 // Encode Dd / Sd.
1463 Binary |= encodeVFPRd(MI, OpIdx++);
1464
1465 // If this is a two-address operand, skip it, e.g. FMACD.
1466 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1467 ++OpIdx;
1468
1469 // Encode Dn / Sn.
1470 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001471 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001472
1473 if (OpIdx == TID.getNumOperands() ||
1474 TID.OpInfo[OpIdx].isPredicate() ||
1475 TID.OpInfo[OpIdx].isOptionalDef()) {
1476 // FCMPEZD etc. has only one operand.
1477 emitWordLE(Binary);
1478 return;
1479 }
1480
1481 // Encode Dm / Sm.
1482 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001483
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001484 emitWordLE(Binary);
1485}
1486
Bob Wilson87949d42010-03-17 21:16:45 +00001487void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001488 const TargetInstrDesc &TID = MI.getDesc();
1489 unsigned Form = TID.TSFlags & ARMII::FormMask;
1490
1491 // Part of binary is determined by TableGn.
1492 unsigned Binary = getBinaryCodeForInstr(MI);
1493
1494 // Set the conditional execution predicate
1495 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1496
1497 switch (Form) {
1498 default: break;
1499 case ARMII::VFPConv1Frm:
1500 case ARMII::VFPConv2Frm:
1501 case ARMII::VFPConv3Frm:
1502 // Encode Dd / Sd.
1503 Binary |= encodeVFPRd(MI, 0);
1504 break;
1505 case ARMII::VFPConv4Frm:
1506 // Encode Dn / Sn.
1507 Binary |= encodeVFPRn(MI, 0);
1508 break;
1509 case ARMII::VFPConv5Frm:
1510 // Encode Dm / Sm.
1511 Binary |= encodeVFPRm(MI, 0);
1512 break;
1513 }
1514
1515 switch (Form) {
1516 default: break;
1517 case ARMII::VFPConv1Frm:
1518 // Encode Dm / Sm.
1519 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001520 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001521 case ARMII::VFPConv2Frm:
1522 case ARMII::VFPConv3Frm:
1523 // Encode Dn / Sn.
1524 Binary |= encodeVFPRn(MI, 1);
1525 break;
1526 case ARMII::VFPConv4Frm:
1527 case ARMII::VFPConv5Frm:
1528 // Encode Dd / Sd.
1529 Binary |= encodeVFPRd(MI, 1);
1530 break;
1531 }
1532
1533 if (Form == ARMII::VFPConv5Frm)
1534 // Encode Dn / Sn.
1535 Binary |= encodeVFPRn(MI, 2);
1536 else if (Form == ARMII::VFPConv3Frm)
1537 // Encode Dm / Sm.
1538 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001539
1540 emitWordLE(Binary);
1541}
1542
Chris Lattner33fabd72010-02-02 21:48:51 +00001543void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001544 // Part of binary is determined by TableGn.
1545 unsigned Binary = getBinaryCodeForInstr(MI);
1546
1547 // Set the conditional execution predicate
1548 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1549
1550 unsigned OpIdx = 0;
1551
1552 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001553 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001554
1555 // Encode address base.
1556 const MachineOperand &Base = MI.getOperand(OpIdx++);
1557 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1558
1559 // If there is a non-zero immediate offset, encode it.
1560 if (Base.isReg()) {
1561 const MachineOperand &Offset = MI.getOperand(OpIdx);
1562 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1563 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1564 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001565 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001566 emitWordLE(Binary);
1567 return;
1568 }
1569 }
1570
1571 // If immediate offset is omitted, default to +0.
1572 Binary |= 1 << ARMII::U_BitShift;
1573
1574 emitWordLE(Binary);
1575}
1576
Bob Wilson87949d42010-03-17 21:16:45 +00001577void
1578ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001579 const TargetInstrDesc &TID = MI.getDesc();
1580 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1581
Evan Chengcd8e66a2008-11-11 21:48:44 +00001582 // Part of binary is determined by TableGn.
1583 unsigned Binary = getBinaryCodeForInstr(MI);
1584
1585 // Set the conditional execution predicate
1586 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1587
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001588 // Skip operand 0 of an instruction with base register update.
1589 unsigned OpIdx = 0;
1590 if (IsUpdating)
1591 ++OpIdx;
1592
Evan Chengcd8e66a2008-11-11 21:48:44 +00001593 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001594 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001595
1596 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001597 const MachineOperand &MO = MI.getOperand(OpIdx++);
Bob Wilsond4bfd542010-08-27 23:18:17 +00001598 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001599
1600 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001601 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001602 Binary |= 0x1 << ARMII::W_BitShift;
1603
1604 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001605 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001606
Bob Wilsond4bfd542010-08-27 23:18:17 +00001607 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001608 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001609 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001610 const MachineOperand &MO = MI.getOperand(i);
1611 if (!MO.isReg() || MO.isImplicit())
1612 break;
1613 ++NumRegs;
1614 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001615 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1616 // Otherwise, it will be 0, in the case of 32-bit registers.
1617 if(Binary & 0x100)
1618 Binary |= NumRegs * 2;
1619 else
1620 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001621
1622 emitWordLE(Binary);
1623}
1624
Bob Wilson1a913ed2010-06-11 21:34:50 +00001625static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1626 unsigned RegD = MI.getOperand(OpIdx).getReg();
1627 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001628 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001629 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1630 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1631 return Binary;
1632}
1633
Bob Wilson5e7b6072010-06-25 22:40:46 +00001634static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1635 unsigned RegN = MI.getOperand(OpIdx).getReg();
1636 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001637 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001638 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1639 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1640 return Binary;
1641}
1642
Bob Wilson583a2a02010-06-25 21:17:19 +00001643static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1644 unsigned RegM = MI.getOperand(OpIdx).getReg();
1645 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001646 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001647 Binary |= (RegM & 0xf);
1648 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1649 return Binary;
1650}
1651
Bob Wilsond896a972010-06-28 21:12:19 +00001652/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1653/// data-processing instruction to the corresponding Thumb encoding.
1654static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1655 assert((Binary & 0xfe000000) == 0xf2000000 &&
1656 "not an ARM NEON data-processing instruction");
1657 unsigned UBit = (Binary >> 24) & 1;
1658 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1659}
1660
Bob Wilsond5a563d2010-06-29 17:34:07 +00001661void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001662 unsigned Binary = getBinaryCodeForInstr(MI);
1663
Bob Wilsond5a563d2010-06-29 17:34:07 +00001664 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1665 const TargetInstrDesc &TID = MI.getDesc();
1666 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1667 RegTOpIdx = 0;
1668 RegNOpIdx = 1;
1669 LnOpIdx = 2;
1670 } else { // ARMII::NSetLnFrm
1671 RegTOpIdx = 2;
1672 RegNOpIdx = 0;
1673 LnOpIdx = 3;
1674 }
1675
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001676 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001677 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001678
Bob Wilsond5a563d2010-06-29 17:34:07 +00001679 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001680 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001681 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001682 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001683
1684 unsigned LaneShift;
1685 if ((Binary & (1 << 22)) != 0)
1686 LaneShift = 0; // 8-bit elements
1687 else if ((Binary & (1 << 5)) != 0)
1688 LaneShift = 1; // 16-bit elements
1689 else
1690 LaneShift = 2; // 32-bit elements
1691
Bob Wilsond5a563d2010-06-29 17:34:07 +00001692 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001693 unsigned Opc1 = Lane >> 2;
1694 unsigned Opc2 = Lane & 3;
1695 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1696 Binary |= (Opc1 << 21);
1697 Binary |= (Opc2 << 5);
1698
1699 emitWordLE(Binary);
1700}
1701
Bob Wilson21773e72010-06-29 20:13:29 +00001702void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1703 unsigned Binary = getBinaryCodeForInstr(MI);
1704
1705 // Set the conditional execution predicate
1706 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1707
1708 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001709 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001710 Binary |= (RegT << ARMII::RegRdShift);
1711 Binary |= encodeNEONRn(MI, 0);
1712 emitWordLE(Binary);
1713}
1714
Bob Wilson583a2a02010-06-25 21:17:19 +00001715void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001716 unsigned Binary = getBinaryCodeForInstr(MI);
1717 // Destination register is encoded in Dd.
1718 Binary |= encodeNEONRd(MI, 0);
1719 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1720 unsigned Imm = MI.getOperand(1).getImm();
1721 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001722 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001723 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001724 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001725 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001726 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001727 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001728 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001729 emitWordLE(Binary);
1730}
1731
Bob Wilson583a2a02010-06-25 21:17:19 +00001732void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001733 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001734 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001735 // Destination register is encoded in Dd; source register in Dm.
1736 unsigned OpIdx = 0;
1737 Binary |= encodeNEONRd(MI, OpIdx++);
1738 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1739 ++OpIdx;
1740 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001741 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001742 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001743 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1744 emitWordLE(Binary);
1745}
1746
Bob Wilson5e7b6072010-06-25 22:40:46 +00001747void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1748 const TargetInstrDesc &TID = MI.getDesc();
1749 unsigned Binary = getBinaryCodeForInstr(MI);
1750 // Destination register is encoded in Dd; source registers in Dn and Dm.
1751 unsigned OpIdx = 0;
1752 Binary |= encodeNEONRd(MI, OpIdx++);
1753 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1754 ++OpIdx;
1755 Binary |= encodeNEONRn(MI, OpIdx++);
1756 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1757 ++OpIdx;
1758 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001759 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001760 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001761 // FIXME: This does not handle VMOVDneon or VMOVQ.
1762 emitWordLE(Binary);
1763}
1764
Evan Cheng7602e112008-09-02 06:52:38 +00001765#include "ARMGenCodeEmitter.inc"