blob: 618586425f1ec057793d44073188ddf1f2e72d1a [file] [log] [blame]
Andrew Trick5429a6b2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Trick96f678f2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trickc174eaf2012-03-08 01:41:12 +000017#include "llvm/CodeGen/MachineScheduler.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/OwningPtr.h"
19#include "llvm/ADT/PriorityQueue.h"
20#include "llvm/Analysis/AliasAnalysis.h"
21#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakub Staszak760fa5d2013-03-10 13:11:23 +000022#include "llvm/CodeGen/MachineDominators.h"
23#include "llvm/CodeGen/MachineLoopInfo.h"
Andrew Trick1f8b48a2013-06-21 18:32:58 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000025#include "llvm/CodeGen/Passes.h"
Andrew Trick15252602012-06-06 20:29:31 +000026#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trick53e98a22012-11-28 05:13:24 +000027#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick0a39d4e2012-05-24 22:11:09 +000028#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000029#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
Andrew Trick30849792013-01-25 07:45:29 +000032#include "llvm/Support/GraphWriter.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000033#include "llvm/Support/raw_ostream.h"
Jakub Staszak38084db2013-06-14 00:00:13 +000034#include "llvm/Target/TargetInstrInfo.h"
Andrew Trickc6cf11b2012-01-17 06:55:07 +000035#include <queue>
36
Andrew Trick96f678f2012-01-13 06:30:30 +000037using namespace llvm;
38
Andrew Trick78e5efe2012-09-11 00:39:15 +000039namespace llvm {
40cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
41 cl::desc("Force top-down list scheduling"));
42cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
43 cl::desc("Force bottom-up list scheduling"));
44}
Andrew Trick17d35e52012-03-14 04:00:41 +000045
Andrew Trick0df7f882012-03-07 00:18:25 +000046#ifndef NDEBUG
47static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
48 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hames23f1cbb2012-03-19 18:38:38 +000049
50static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
51 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick0df7f882012-03-07 00:18:25 +000052#else
53static bool ViewMISchedDAGs = false;
54#endif // NDEBUG
55
Andrew Trick42ebb3a2013-09-04 20:59:59 +000056static cl::opt<bool> EnableRegPressure("misched-regpressure", cl::Hidden,
57 cl::desc("Enable register pressure scheduling."), cl::init(true));
58
Andrew Trickea574332013-08-23 17:48:43 +000059static cl::opt<bool> EnableCyclicPath("misched-cyclicpath", cl::Hidden,
60 cl::desc("Enable cyclic critical path analysis."), cl::init(false));
61
Andrew Trick9b5caaa2012-11-12 19:40:10 +000062static cl::opt<bool> EnableLoadCluster("misched-cluster", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000063 cl::desc("Enable load clustering."), cl::init(true));
Andrew Trick9b5caaa2012-11-12 19:40:10 +000064
Andrew Trick6996fd02012-11-12 19:52:20 +000065// Experimental heuristics
66static cl::opt<bool> EnableMacroFusion("misched-fusion", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000067 cl::desc("Enable scheduling for macro fusion."), cl::init(true));
Andrew Trick6996fd02012-11-12 19:52:20 +000068
Andrew Trickfff2d3a2013-03-08 05:40:34 +000069static cl::opt<bool> VerifyScheduling("verify-misched", cl::Hidden,
70 cl::desc("Verify machine instrs before and after machine scheduling"));
71
Andrew Trick178f7d02013-01-25 04:01:04 +000072// DAG subtrees must have at least this many nodes.
73static const unsigned MinSubtreeSize = 8;
74
Andrew Trick5edf2f02012-01-14 02:17:06 +000075//===----------------------------------------------------------------------===//
76// Machine Instruction Scheduling Pass and Registry
77//===----------------------------------------------------------------------===//
78
Andrew Trick86b7e2a2012-04-24 20:36:19 +000079MachineSchedContext::MachineSchedContext():
80 MF(0), MLI(0), MDT(0), PassConfig(0), AA(0), LIS(0) {
81 RegClassInfo = new RegisterClassInfo();
82}
83
84MachineSchedContext::~MachineSchedContext() {
85 delete RegClassInfo;
86}
87
Andrew Trick96f678f2012-01-13 06:30:30 +000088namespace {
Andrew Trick42b7a712012-01-17 06:55:03 +000089/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickc174eaf2012-03-08 01:41:12 +000090class MachineScheduler : public MachineSchedContext,
91 public MachineFunctionPass {
Andrew Trick96f678f2012-01-13 06:30:30 +000092public:
Andrew Trick42b7a712012-01-17 06:55:03 +000093 MachineScheduler();
Andrew Trick96f678f2012-01-13 06:30:30 +000094
95 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
96
97 virtual void releaseMemory() {}
98
99 virtual bool runOnMachineFunction(MachineFunction&);
100
101 virtual void print(raw_ostream &O, const Module* = 0) const;
102
103 static char ID; // Class identification, replacement for typeinfo
104};
105} // namespace
106
Andrew Trick42b7a712012-01-17 06:55:03 +0000107char MachineScheduler::ID = 0;
Andrew Trick96f678f2012-01-13 06:30:30 +0000108
Andrew Trick42b7a712012-01-17 06:55:03 +0000109char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Trick96f678f2012-01-13 06:30:30 +0000110
Andrew Trick42b7a712012-01-17 06:55:03 +0000111INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000112 "Machine Instruction Scheduler", false, false)
113INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
114INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
115INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Trick42b7a712012-01-17 06:55:03 +0000116INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000117 "Machine Instruction Scheduler", false, false)
118
Andrew Trick42b7a712012-01-17 06:55:03 +0000119MachineScheduler::MachineScheduler()
Andrew Trickc174eaf2012-03-08 01:41:12 +0000120: MachineFunctionPass(ID) {
Andrew Trick42b7a712012-01-17 06:55:03 +0000121 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +0000122}
123
Andrew Trick42b7a712012-01-17 06:55:03 +0000124void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000125 AU.setPreservesCFG();
126 AU.addRequiredID(MachineDominatorsID);
127 AU.addRequired<MachineLoopInfo>();
128 AU.addRequired<AliasAnalysis>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000129 AU.addRequired<TargetPassConfig>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000130 AU.addRequired<SlotIndexes>();
131 AU.addPreserved<SlotIndexes>();
132 AU.addRequired<LiveIntervals>();
133 AU.addPreserved<LiveIntervals>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000134 MachineFunctionPass::getAnalysisUsage(AU);
135}
136
Andrew Trick96f678f2012-01-13 06:30:30 +0000137MachinePassRegistry MachineSchedRegistry::Registry;
138
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000139/// A dummy default scheduler factory indicates whether the scheduler
140/// is overridden on the command line.
141static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
142 return 0;
143}
Andrew Trick96f678f2012-01-13 06:30:30 +0000144
145/// MachineSchedOpt allows command line selection of the scheduler.
146static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
147 RegisterPassParser<MachineSchedRegistry> >
148MachineSchedOpt("misched",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000149 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Trick96f678f2012-01-13 06:30:30 +0000150 cl::desc("Machine instruction scheduler to use"));
151
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000152static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000153DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000154 useDefaultMachineSched);
155
Andrew Trick17d35e52012-03-14 04:00:41 +0000156/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000157/// default scheduler if the target does not set a default.
Andrew Trick17d35e52012-03-14 04:00:41 +0000158static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C);
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000159
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000160
161/// Decrement this iterator until reaching the top or a non-debug instr.
Andrew Trick663bd992013-08-30 04:36:57 +0000162static MachineBasicBlock::const_iterator
163priorNonDebug(MachineBasicBlock::const_iterator I,
164 MachineBasicBlock::const_iterator Beg) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000165 assert(I != Beg && "reached the top of the region, cannot decrement");
166 while (--I != Beg) {
167 if (!I->isDebugValue())
168 break;
169 }
170 return I;
171}
172
Andrew Trick663bd992013-08-30 04:36:57 +0000173/// Non-const version.
174static MachineBasicBlock::iterator
175priorNonDebug(MachineBasicBlock::iterator I,
176 MachineBasicBlock::const_iterator Beg) {
177 return const_cast<MachineInstr*>(
178 &*priorNonDebug(MachineBasicBlock::const_iterator(I), Beg));
179}
180
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000181/// If this iterator is a debug value, increment until reaching the End or a
182/// non-debug instruction.
Andrew Trickc94e7b52013-08-31 05:17:58 +0000183static MachineBasicBlock::const_iterator
184nextIfDebug(MachineBasicBlock::const_iterator I,
185 MachineBasicBlock::const_iterator End) {
Andrew Trick811d92682012-05-17 18:35:03 +0000186 for(; I != End; ++I) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000187 if (!I->isDebugValue())
188 break;
189 }
190 return I;
191}
192
Andrew Trickc94e7b52013-08-31 05:17:58 +0000193/// Non-const version.
194static MachineBasicBlock::iterator
195nextIfDebug(MachineBasicBlock::iterator I,
196 MachineBasicBlock::const_iterator End) {
197 // Cast the return value to nonconst MachineInstr, then cast to an
198 // instr_iterator, which does not check for null, finally return a
199 // bundle_iterator.
200 return MachineBasicBlock::instr_iterator(
201 const_cast<MachineInstr*>(
202 &*nextIfDebug(MachineBasicBlock::const_iterator(I), End)));
203}
204
Andrew Trickcb058d52012-03-14 04:00:38 +0000205/// Top-level MachineScheduler pass driver.
206///
207/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick17d35e52012-03-14 04:00:41 +0000208/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
209/// consistent with the DAG builder, which traverses the interior of the
210/// scheduling regions bottom-up.
Andrew Trickcb058d52012-03-14 04:00:38 +0000211///
212/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick17d35e52012-03-14 04:00:41 +0000213/// simplifying the DAG builder's support for "special" target instructions.
214/// At the same time the design allows target schedulers to operate across
Andrew Trickcb058d52012-03-14 04:00:38 +0000215/// scheduling boundaries, for example to bundle the boudary instructions
216/// without reordering them. This creates complexity, because the target
217/// scheduler must update the RegionBegin and RegionEnd positions cached by
218/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
219/// design would be to split blocks at scheduling boundaries, but LLVM has a
220/// general bias against block splitting purely for implementation simplicity.
Andrew Trick42b7a712012-01-17 06:55:03 +0000221bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trick89c324b2012-05-10 21:06:21 +0000222 DEBUG(dbgs() << "Before MISsched:\n"; mf.print(dbgs()));
223
Andrew Trick96f678f2012-01-13 06:30:30 +0000224 // Initialize the context of the pass.
225 MF = &mf;
226 MLI = &getAnalysis<MachineLoopInfo>();
227 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000228 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000229 AA = &getAnalysis<AliasAnalysis>();
230
Lang Hames907cc8f2012-01-27 22:36:19 +0000231 LIS = &getAnalysis<LiveIntervals>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000232 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Trick96f678f2012-01-13 06:30:30 +0000233
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000234 if (VerifyScheduling) {
Andrew Trick5dca6132013-07-25 07:26:26 +0000235 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000236 MF->verify(this, "Before machine scheduling.");
237 }
Andrew Trick86b7e2a2012-04-24 20:36:19 +0000238 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000239
Andrew Trick96f678f2012-01-13 06:30:30 +0000240 // Select the scheduler, or set the default.
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000241 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
242 if (Ctor == useDefaultMachineSched) {
243 // Get the default scheduler set by the target.
244 Ctor = MachineSchedRegistry::getDefault();
245 if (!Ctor) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000246 Ctor = createConvergingSched;
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000247 MachineSchedRegistry::setDefault(Ctor);
248 }
Andrew Trick96f678f2012-01-13 06:30:30 +0000249 }
250 // Instantiate the selected scheduler.
251 OwningPtr<ScheduleDAGInstrs> Scheduler(Ctor(this));
252
253 // Visit all machine basic blocks.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000254 //
255 // TODO: Visit blocks in global postorder or postorder within the bottom-up
256 // loop tree. Then we can optionally compute global RegPressure.
Andrew Trick96f678f2012-01-13 06:30:30 +0000257 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
258 MBB != MBBEnd; ++MBB) {
259
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000260 Scheduler->startBlock(MBB);
261
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000262 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +0000263 // region as soon as it is discovered. RegionEnd points the scheduling
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000264 // boundary at the bottom of the region. The DAG does not include RegionEnd,
265 // but the region does (i.e. the next RegionEnd is above the previous
266 // RegionBegin). If the current block has no terminator then RegionEnd ==
267 // MBB->end() for the bottom region.
268 //
269 // The Scheduler may insert instructions during either schedule() or
270 // exitRegion(), even for empty regions. So the local iterators 'I' and
271 // 'RegionEnd' are invalid across these calls.
Andrew Trick22764532012-11-06 07:10:34 +0000272 unsigned RemainingInstrs = MBB->size();
Andrew Trick7799eb42012-03-09 03:46:39 +0000273 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000274 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick006e1ab2012-04-24 17:56:43 +0000275
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000276 // Avoid decrementing RegionEnd for blocks with no terminator.
277 if (RegionEnd != MBB->end()
278 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
279 --RegionEnd;
280 // Count the boundary instruction.
Andrew Trick22764532012-11-06 07:10:34 +0000281 --RemainingInstrs;
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000282 }
283
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000284 // The next region starts above the previous region. Look backward in the
285 // instruction stream until we find the nearest boundary.
Andrew Trickd2763f62013-08-23 17:48:33 +0000286 unsigned NumRegionInstrs = 0;
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000287 MachineBasicBlock::iterator I = RegionEnd;
Andrew Trickd2763f62013-08-23 17:48:33 +0000288 for(;I != MBB->begin(); --I, --RemainingInstrs, ++NumRegionInstrs) {
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000289 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
290 break;
291 }
Andrew Trick47c14452012-03-07 05:21:52 +0000292 // Notify the scheduler of the region, even if we may skip scheduling
293 // it. Perhaps it still needs to be bundled.
Andrew Trickd2763f62013-08-23 17:48:33 +0000294 Scheduler->enterRegion(MBB, I, RegionEnd, NumRegionInstrs);
Andrew Trick47c14452012-03-07 05:21:52 +0000295
296 // Skip empty scheduling regions (0 or 1 schedulable instructions).
297 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000298 // Close the current region. Bundle the terminator if needed.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000299 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick47c14452012-03-07 05:21:52 +0000300 Scheduler->exitRegion();
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000301 continue;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000302 }
Andrew Trickbb0a2422012-05-24 22:11:14 +0000303 DEBUG(dbgs() << "********** MI Scheduling **********\n");
Craig Topper96601ca2012-08-22 06:07:19 +0000304 DEBUG(dbgs() << MF->getName()
Andrew Trickc8554232013-01-25 07:45:31 +0000305 << ":BB#" << MBB->getNumber() << " " << MBB->getName()
306 << "\n From: " << *I << " To: ";
Andrew Trick291411c2012-02-08 02:17:21 +0000307 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
308 else dbgs() << "End";
Andrew Trickd2763f62013-08-23 17:48:33 +0000309 dbgs() << " RegionInstrs: " << NumRegionInstrs
310 << " Remaining: " << RemainingInstrs << "\n");
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000311
Andrew Trickd24da972012-03-09 03:46:42 +0000312 // Schedule a region: possibly reorder instructions.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000313 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick953be892012-03-07 23:00:49 +0000314 Scheduler->schedule();
Andrew Trickd24da972012-03-09 03:46:42 +0000315
316 // Close the current region.
Andrew Trick47c14452012-03-07 05:21:52 +0000317 Scheduler->exitRegion();
318
319 // Scheduling has invalidated the current iterator 'I'. Ask the
320 // scheduler for the top of it's scheduled region.
321 RegionEnd = Scheduler->begin();
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000322 }
Andrew Trick22764532012-11-06 07:10:34 +0000323 assert(RemainingInstrs == 0 && "Instruction count mismatch!");
Andrew Trick953be892012-03-07 23:00:49 +0000324 Scheduler->finishBlock();
Andrew Trick96f678f2012-01-13 06:30:30 +0000325 }
Andrew Trick830da402012-04-01 07:24:23 +0000326 Scheduler->finalizeSchedule();
Andrew Trick5dca6132013-07-25 07:26:26 +0000327 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000328 if (VerifyScheduling)
329 MF->verify(this, "After machine scheduling.");
Andrew Trick96f678f2012-01-13 06:30:30 +0000330 return true;
331}
332
Andrew Trick42b7a712012-01-17 06:55:03 +0000333void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000334 // unimplemented
335}
336
Manman Renb720be62012-09-11 22:23:19 +0000337#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Andrew Trick78e5efe2012-09-11 00:39:15 +0000338void ReadyQueue::dump() {
Andrew Tricke52d5022013-06-17 21:45:05 +0000339 dbgs() << Name << ": ";
Andrew Trick78e5efe2012-09-11 00:39:15 +0000340 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
341 dbgs() << Queue[i]->NodeNum << " ";
342 dbgs() << "\n";
343}
344#endif
Andrew Trick17d35e52012-03-14 04:00:41 +0000345
346//===----------------------------------------------------------------------===//
347// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
348// preservation.
349//===----------------------------------------------------------------------===//
350
Andrew Trick178f7d02013-01-25 04:01:04 +0000351ScheduleDAGMI::~ScheduleDAGMI() {
352 delete DFSResult;
353 DeleteContainerPointers(Mutations);
354 delete SchedImpl;
355}
356
Andrew Tricke38afe12013-04-24 15:54:43 +0000357bool ScheduleDAGMI::canAddEdge(SUnit *SuccSU, SUnit *PredSU) {
358 return SuccSU == &ExitSU || !Topo.IsReachable(PredSU, SuccSU);
359}
360
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000361bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick6996fd02012-11-12 19:52:20 +0000362 if (SuccSU != &ExitSU) {
363 // Do not use WillCreateCycle, it assumes SD scheduling.
364 // If Pred is reachable from Succ, then the edge creates a cycle.
365 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
366 return false;
367 Topo.AddPred(SuccSU, PredDep.getSUnit());
368 }
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000369 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
370 // Return true regardless of whether a new edge needed to be inserted.
371 return true;
372}
373
Andrew Trickc174eaf2012-03-08 01:41:12 +0000374/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
375/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000376///
377/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000378void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000379 SUnit *SuccSU = SuccEdge->getSUnit();
380
Andrew Trickae692f22012-11-12 19:28:57 +0000381 if (SuccEdge->isWeak()) {
382 --SuccSU->WeakPredsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000383 if (SuccEdge->isCluster())
384 NextClusterSucc = SuccSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000385 return;
386 }
Andrew Trickc174eaf2012-03-08 01:41:12 +0000387#ifndef NDEBUG
388 if (SuccSU->NumPredsLeft == 0) {
389 dbgs() << "*** Scheduling failed! ***\n";
390 SuccSU->dump(this);
391 dbgs() << " has been released too many times!\n";
392 llvm_unreachable(0);
393 }
394#endif
395 --SuccSU->NumPredsLeft;
396 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick17d35e52012-03-14 04:00:41 +0000397 SchedImpl->releaseTopNode(SuccSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000398}
399
400/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick17d35e52012-03-14 04:00:41 +0000401void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000402 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
403 I != E; ++I) {
404 releaseSucc(SU, &*I);
405 }
406}
407
Andrew Trick17d35e52012-03-14 04:00:41 +0000408/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
409/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000410///
411/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000412void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
413 SUnit *PredSU = PredEdge->getSUnit();
414
Andrew Trickae692f22012-11-12 19:28:57 +0000415 if (PredEdge->isWeak()) {
416 --PredSU->WeakSuccsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000417 if (PredEdge->isCluster())
418 NextClusterPred = PredSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000419 return;
420 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000421#ifndef NDEBUG
422 if (PredSU->NumSuccsLeft == 0) {
423 dbgs() << "*** Scheduling failed! ***\n";
424 PredSU->dump(this);
425 dbgs() << " has been released too many times!\n";
426 llvm_unreachable(0);
427 }
428#endif
429 --PredSU->NumSuccsLeft;
430 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
431 SchedImpl->releaseBottomNode(PredSU);
432}
433
434/// releasePredecessors - Call releasePred on each of SU's predecessors.
435void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
436 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
437 I != E; ++I) {
438 releasePred(SU, &*I);
439 }
440}
441
Andrew Trick4392f0f2013-04-13 06:07:40 +0000442/// This is normally called from the main scheduler loop but may also be invoked
443/// by the scheduling strategy to perform additional code motion.
Andrew Trick17d35e52012-03-14 04:00:41 +0000444void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
445 MachineBasicBlock::iterator InsertPos) {
Andrew Trick811d92682012-05-17 18:35:03 +0000446 // Advance RegionBegin if the first instruction moves down.
Andrew Trick1ce062f2012-03-21 04:12:10 +0000447 if (&*RegionBegin == MI)
Andrew Trick811d92682012-05-17 18:35:03 +0000448 ++RegionBegin;
449
450 // Update the instruction stream.
Andrew Trick17d35e52012-03-14 04:00:41 +0000451 BB->splice(InsertPos, BB, MI);
Andrew Trick811d92682012-05-17 18:35:03 +0000452
453 // Update LiveIntervals
Andrew Trick27c28ce2012-10-16 00:22:51 +0000454 LIS->handleMove(MI, /*UpdateFlags=*/true);
Andrew Trick811d92682012-05-17 18:35:03 +0000455
456 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick17d35e52012-03-14 04:00:41 +0000457 if (RegionBegin == InsertPos)
458 RegionBegin = MI;
459}
460
Andrew Trick0b0d8992012-03-21 04:12:07 +0000461bool ScheduleDAGMI::checkSchedLimit() {
462#ifndef NDEBUG
463 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
464 CurrentTop = CurrentBottom;
465 return false;
466 }
467 ++NumInstrsScheduled;
468#endif
469 return true;
470}
471
Andrew Trick006e1ab2012-04-24 17:56:43 +0000472/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
473/// crossing a scheduling boundary. [begin, end) includes all instructions in
474/// the region, including the boundary itself and single-instruction regions
475/// that don't get scheduled.
476void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
477 MachineBasicBlock::iterator begin,
478 MachineBasicBlock::iterator end,
Andrew Trickd2763f62013-08-23 17:48:33 +0000479 unsigned regioninstrs)
Andrew Trick006e1ab2012-04-24 17:56:43 +0000480{
Andrew Trickd2763f62013-08-23 17:48:33 +0000481 ScheduleDAGInstrs::enterRegion(bb, begin, end, regioninstrs);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000482
483 // For convenience remember the end of the liveness region.
484 LiveRegionEnd =
485 (RegionEnd == bb->end()) ? RegionEnd : llvm::next(RegionEnd);
Andrew Trick38e61122013-09-06 17:32:34 +0000486
487 SchedImpl->initPolicy(begin, end, regioninstrs);
488
489 ShouldTrackPressure = SchedImpl->shouldTrackPressure();
Andrew Trick7f8ab782012-05-10 21:06:10 +0000490}
491
492// Setup the register pressure trackers for the top scheduled top and bottom
493// scheduled regions.
494void ScheduleDAGMI::initRegPressure() {
495 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
496 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
497
498 // Close the RPTracker to finalize live ins.
499 RPTracker.closeRegion();
500
Andrew Trickd71efff2013-07-30 19:59:12 +0000501 DEBUG(RPTracker.dump());
Andrew Trickbb0a2422012-05-24 22:11:14 +0000502
Andrew Trick7f8ab782012-05-10 21:06:10 +0000503 // Initialize the live ins and live outs.
504 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
505 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
506
507 // Close one end of the tracker so we can call
508 // getMaxUpward/DownwardPressureDelta before advancing across any
509 // instructions. This converts currently live regs into live ins/outs.
510 TopRPTracker.closeTop();
511 BotRPTracker.closeBottom();
512
Andrew Trickd71efff2013-07-30 19:59:12 +0000513 BotRPTracker.initLiveThru(RPTracker);
514 if (!BotRPTracker.getLiveThru().empty()) {
515 TopRPTracker.initLiveThru(BotRPTracker.getLiveThru());
516 DEBUG(dbgs() << "Live Thru: ";
517 dumpRegSetPressure(BotRPTracker.getLiveThru(), TRI));
518 };
519
Andrew Trick663bd992013-08-30 04:36:57 +0000520 // For each live out vreg reduce the pressure change associated with other
521 // uses of the same vreg below the live-out reaching def.
522 updatePressureDiffs(RPTracker.getPressure().LiveOutRegs);
523
Andrew Trick7f8ab782012-05-10 21:06:10 +0000524 // Account for liveness generated by the region boundary.
Andrew Trick663bd992013-08-30 04:36:57 +0000525 if (LiveRegionEnd != RegionEnd) {
526 SmallVector<unsigned, 8> LiveUses;
527 BotRPTracker.recede(&LiveUses);
528 updatePressureDiffs(LiveUses);
529 }
Andrew Trick7f8ab782012-05-10 21:06:10 +0000530
531 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000532
533 // Cache the list of excess pressure sets in this region. This will also track
534 // the max pressure in the scheduled code for these sets.
535 RegionCriticalPSets.clear();
Jakub Staszakb74564a2013-01-25 21:44:27 +0000536 const std::vector<unsigned> &RegionPressure =
537 RPTracker.getPressure().MaxSetPressure;
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000538 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000539 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick3bf23302013-06-21 18:33:01 +0000540 if (RegionPressure[i] > Limit) {
541 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
542 << " Limit " << Limit
543 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000544 RegionCriticalPSets.push_back(PressureChange(i));
Andrew Trick3bf23302013-06-21 18:33:01 +0000545 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000546 }
547 DEBUG(dbgs() << "Excess PSets: ";
548 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
549 dbgs() << TRI->getRegPressureSetName(
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000550 RegionCriticalPSets[i].getPSet()) << " ";
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000551 dbgs() << "\n");
552}
553
554// FIXME: When the pressure tracker deals in pressure differences then we won't
555// iterate over all RegionCriticalPSets[i].
556void ScheduleDAGMI::
Jakub Staszakb717a502013-02-16 15:47:26 +0000557updateScheduledPressure(const std::vector<unsigned> &NewMaxPressure) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000558 for (unsigned i = 0, e = RegionCriticalPSets.size(); i < e; ++i) {
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000559 unsigned ID = RegionCriticalPSets[i].getPSet();
560 if ((int)NewMaxPressure[ID] > RegionCriticalPSets[i].getUnitInc()
561 && NewMaxPressure[ID] <= INT16_MAX)
562 RegionCriticalPSets[i].setUnitInc(NewMaxPressure[ID]);
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000563 }
Andrew Trick811a3722013-04-24 15:54:36 +0000564 DEBUG(
565 for (unsigned i = 0, e = NewMaxPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000566 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick811a3722013-04-24 15:54:36 +0000567 if (NewMaxPressure[i] > Limit ) {
568 dbgs() << " " << TRI->getRegPressureSetName(i) << ": "
Andrew Trick6bf0c6c2013-09-06 17:32:44 +0000569 << NewMaxPressure[i] << " > " << Limit << "(+ "
570 << BotRPTracker.getLiveThru()[i] << " livethru)\n";
Andrew Trick811a3722013-04-24 15:54:36 +0000571 }
572 });
Andrew Trick006e1ab2012-04-24 17:56:43 +0000573}
574
Andrew Trick663bd992013-08-30 04:36:57 +0000575/// Update the PressureDiff array for liveness after scheduling this
576/// instruction.
577void ScheduleDAGMI::updatePressureDiffs(ArrayRef<unsigned> LiveUses) {
578 for (unsigned LUIdx = 0, LUEnd = LiveUses.size(); LUIdx != LUEnd; ++LUIdx) {
579 /// FIXME: Currently assuming single-use physregs.
580 unsigned Reg = LiveUses[LUIdx];
Andrew Trick1251bcc2013-09-06 17:32:39 +0000581 DEBUG(dbgs() << " LiveReg: " << PrintVRegOrUnit(Reg, TRI) << "\n");
Andrew Trick663bd992013-08-30 04:36:57 +0000582 if (!TRI->isVirtualRegister(Reg))
583 continue;
Andrew Trick1251bcc2013-09-06 17:32:39 +0000584
Andrew Trick663bd992013-08-30 04:36:57 +0000585 // This may be called before CurrentBottom has been initialized. However,
586 // BotRPTracker must have a valid position. We want the value live into the
587 // instruction or live out of the block, so ask for the previous
588 // instruction's live-out.
589 const LiveInterval &LI = LIS->getInterval(Reg);
590 VNInfo *VNI;
Andrew Trickc94e7b52013-08-31 05:17:58 +0000591 MachineBasicBlock::const_iterator I =
592 nextIfDebug(BotRPTracker.getPos(), BB->end());
593 if (I == BB->end())
Andrew Trick663bd992013-08-30 04:36:57 +0000594 VNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
595 else {
Andrew Trickc94e7b52013-08-31 05:17:58 +0000596 LiveRangeQuery LRQ(LI, LIS->getInstructionIndex(I));
Andrew Trick663bd992013-08-30 04:36:57 +0000597 VNI = LRQ.valueIn();
598 }
599 // RegisterPressureTracker guarantees that readsReg is true for LiveUses.
600 assert(VNI && "No live value at use.");
601 for (VReg2UseMap::iterator
602 UI = VRegUses.find(Reg); UI != VRegUses.end(); ++UI) {
603 SUnit *SU = UI->SU;
Andrew Trick1251bcc2013-09-06 17:32:39 +0000604 DEBUG(dbgs() << " UpdateRegP: SU(" << SU->NodeNum << ") "
605 << *SU->getInstr());
Andrew Trick663bd992013-08-30 04:36:57 +0000606 // If this use comes before the reaching def, it cannot be a last use, so
607 // descrease its pressure change.
608 if (!SU->isScheduled && SU != &ExitSU) {
609 LiveRangeQuery LRQ(LI, LIS->getInstructionIndex(SU->getInstr()));
610 if (LRQ.valueIn() == VNI)
611 getPressureDiff(SU).addPressureChange(Reg, true, &MRI);
612 }
613 }
614 }
615}
616
Andrew Trick17d35e52012-03-14 04:00:41 +0000617/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick006e1ab2012-04-24 17:56:43 +0000618/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
619/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick78e5efe2012-09-11 00:39:15 +0000620///
621/// This is a skeletal driver, with all the functionality pushed into helpers,
622/// so that it can be easilly extended by experimental schedulers. Generally,
623/// implementing MachineSchedStrategy should be sufficient to implement a new
624/// scheduling algorithm. However, if a scheduler further subclasses
625/// ScheduleDAGMI then it will want to override this virtual method in order to
626/// update any specialized state.
Andrew Trick17d35e52012-03-14 04:00:41 +0000627void ScheduleDAGMI::schedule() {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000628 buildDAGWithRegPressure();
629
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000630 Topo.InitDAGTopologicalSorting();
631
Andrew Trickd039b382012-09-14 17:22:42 +0000632 postprocessDAG();
633
Andrew Trick4e1fb182013-01-25 06:33:57 +0000634 SmallVector<SUnit*, 8> TopRoots, BotRoots;
635 findRootsAndBiasEdges(TopRoots, BotRoots);
636
637 // Initialize the strategy before modifying the DAG.
638 // This may initialize a DFSResult to be used for queue priority.
639 SchedImpl->initialize(this);
640
Andrew Trick78e5efe2012-09-11 00:39:15 +0000641 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
642 SUnits[su].dumpAll(this));
Andrew Trick4e1fb182013-01-25 06:33:57 +0000643 if (ViewMISchedDAGs) viewGraph();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000644
Andrew Trick4e1fb182013-01-25 06:33:57 +0000645 // Initialize ready queues now that the DAG and priority data are finalized.
646 initQueues(TopRoots, BotRoots);
Andrew Trick78e5efe2012-09-11 00:39:15 +0000647
648 bool IsTopNode = false;
649 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
Andrew Trick30c6ec22012-10-08 18:53:53 +0000650 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick78e5efe2012-09-11 00:39:15 +0000651 if (!checkSchedLimit())
652 break;
653
654 scheduleMI(SU, IsTopNode);
655
656 updateQueues(SU, IsTopNode);
657 }
658 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
659
660 placeDebugValues();
Andrew Trick3b87f622012-11-07 07:05:09 +0000661
662 DEBUG({
Andrew Trickb4221042012-11-28 03:42:47 +0000663 unsigned BBNum = begin()->getParent()->getNumber();
Andrew Trick3b87f622012-11-07 07:05:09 +0000664 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
665 dumpSchedule();
666 dbgs() << '\n';
667 });
Andrew Trick78e5efe2012-09-11 00:39:15 +0000668}
669
670/// Build the DAG and setup three register pressure trackers.
671void ScheduleDAGMI::buildDAGWithRegPressure() {
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000672 if (!ShouldTrackPressure) {
673 RPTracker.reset();
674 RegionCriticalPSets.clear();
675 buildSchedGraph(AA);
676 return;
677 }
678
Andrew Trick7f8ab782012-05-10 21:06:10 +0000679 // Initialize the register pressure tracker used by buildSchedGraph.
Andrew Trickd71efff2013-07-30 19:59:12 +0000680 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd,
681 /*TrackUntiedDefs=*/true);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000682
Andrew Trick7f8ab782012-05-10 21:06:10 +0000683 // Account for liveness generate by the region boundary.
684 if (LiveRegionEnd != RegionEnd)
685 RPTracker.recede();
686
687 // Build the DAG, and compute current register pressure.
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000688 buildSchedGraph(AA, &RPTracker, &SUPressureDiffs);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000689
Andrew Trick7f8ab782012-05-10 21:06:10 +0000690 // Initialize top/bottom trackers after computing region pressure.
691 initRegPressure();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000692}
Andrew Trick7f8ab782012-05-10 21:06:10 +0000693
Andrew Trickd039b382012-09-14 17:22:42 +0000694/// Apply each ScheduleDAGMutation step in order.
695void ScheduleDAGMI::postprocessDAG() {
696 for (unsigned i = 0, e = Mutations.size(); i < e; ++i) {
697 Mutations[i]->apply(this);
698 }
699}
700
Andrew Trick4e1fb182013-01-25 06:33:57 +0000701void ScheduleDAGMI::computeDFSResult() {
Andrew Trick178f7d02013-01-25 04:01:04 +0000702 if (!DFSResult)
703 DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
704 DFSResult->clear();
Andrew Trick178f7d02013-01-25 04:01:04 +0000705 ScheduledTrees.clear();
Andrew Trick4e1fb182013-01-25 06:33:57 +0000706 DFSResult->resize(SUnits.size());
707 DFSResult->compute(SUnits);
Andrew Trick178f7d02013-01-25 04:01:04 +0000708 ScheduledTrees.resize(DFSResult->getNumSubtrees());
709}
710
Andrew Trick4e1fb182013-01-25 06:33:57 +0000711void ScheduleDAGMI::findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
712 SmallVectorImpl<SUnit*> &BotRoots) {
Andrew Trick1e94e982012-10-15 18:02:27 +0000713 for (std::vector<SUnit>::iterator
714 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
Andrew Trickae692f22012-11-12 19:28:57 +0000715 SUnit *SU = &(*I);
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000716 assert(!SU->isBoundaryNode() && "Boundary node should not be in SUnits");
Andrew Trickdb417062013-01-24 02:09:57 +0000717
718 // Order predecessors so DFSResult follows the critical path.
719 SU->biasCriticalPath();
720
Andrew Trick1e94e982012-10-15 18:02:27 +0000721 // A SUnit is ready to top schedule if it has no predecessors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000722 if (!I->NumPredsLeft)
Andrew Trick4e1fb182013-01-25 06:33:57 +0000723 TopRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000724 // A SUnit is ready to bottom schedule if it has no successors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000725 if (!I->NumSuccsLeft)
Andrew Trickae692f22012-11-12 19:28:57 +0000726 BotRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000727 }
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000728 ExitSU.biasCriticalPath();
Andrew Trick1e94e982012-10-15 18:02:27 +0000729}
730
Andrew Trick851bb2c2013-08-29 18:04:49 +0000731/// Compute the max cyclic critical path through the DAG. The scheduling DAG
732/// only provides the critical path for single block loops. To handle loops that
733/// span blocks, we could use the vreg path latencies provided by
734/// MachineTraceMetrics instead. However, MachineTraceMetrics is not currently
735/// available for use in the scheduler.
736///
737/// The cyclic path estimation identifies a def-use pair that crosses the back
Andrew Trick6dc6a892013-08-30 02:02:12 +0000738/// edge and considers the depth and height of the nodes. For example, consider
Andrew Trick851bb2c2013-08-29 18:04:49 +0000739/// the following instruction sequence where each instruction has unit latency
740/// and defines an epomymous virtual register:
741///
742/// a->b(a,c)->c(b)->d(c)->exit
743///
744/// The cyclic critical path is a two cycles: b->c->b
745/// The acyclic critical path is four cycles: a->b->c->d->exit
746/// LiveOutHeight = height(c) = len(c->d->exit) = 2
747/// LiveOutDepth = depth(c) + 1 = len(a->b->c) + 1 = 3
748/// LiveInHeight = height(b) + 1 = len(b->c->d->exit) + 1 = 4
749/// LiveInDepth = depth(b) = len(a->b) = 1
750///
751/// LiveOutDepth - LiveInDepth = 3 - 1 = 2
752/// LiveInHeight - LiveOutHeight = 4 - 2 = 2
753/// CyclicCriticalPath = min(2, 2) = 2
754unsigned ScheduleDAGMI::computeCyclicCriticalPath() {
755 // This only applies to single block loop.
756 if (!BB->isSuccessor(BB))
757 return 0;
758
759 unsigned MaxCyclicLatency = 0;
760 // Visit each live out vreg def to find def/use pairs that cross iterations.
761 ArrayRef<unsigned> LiveOuts = RPTracker.getPressure().LiveOutRegs;
762 for (ArrayRef<unsigned>::iterator RI = LiveOuts.begin(), RE = LiveOuts.end();
763 RI != RE; ++RI) {
764 unsigned Reg = *RI;
765 if (!TRI->isVirtualRegister(Reg))
766 continue;
767 const LiveInterval &LI = LIS->getInterval(Reg);
768 const VNInfo *DefVNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
769 if (!DefVNI)
770 continue;
771
772 MachineInstr *DefMI = LIS->getInstructionFromIndex(DefVNI->def);
773 const SUnit *DefSU = getSUnit(DefMI);
774 if (!DefSU)
775 continue;
776
777 unsigned LiveOutHeight = DefSU->getHeight();
778 unsigned LiveOutDepth = DefSU->getDepth() + DefSU->Latency;
779 // Visit all local users of the vreg def.
780 for (VReg2UseMap::iterator
781 UI = VRegUses.find(Reg); UI != VRegUses.end(); ++UI) {
782 if (UI->SU == &ExitSU)
783 continue;
784
785 // Only consider uses of the phi.
786 LiveRangeQuery LRQ(LI, LIS->getInstructionIndex(UI->SU->getInstr()));
787 if (!LRQ.valueIn()->isPHIDef())
788 continue;
789
790 // Assume that a path spanning two iterations is a cycle, which could
791 // overestimate in strange cases. This allows cyclic latency to be
792 // estimated as the minimum slack of the vreg's depth or height.
793 unsigned CyclicLatency = 0;
794 if (LiveOutDepth > UI->SU->getDepth())
795 CyclicLatency = LiveOutDepth - UI->SU->getDepth();
796
797 unsigned LiveInHeight = UI->SU->getHeight() + DefSU->Latency;
798 if (LiveInHeight > LiveOutHeight) {
799 if (LiveInHeight - LiveOutHeight < CyclicLatency)
800 CyclicLatency = LiveInHeight - LiveOutHeight;
801 }
802 else
803 CyclicLatency = 0;
804
805 DEBUG(dbgs() << "Cyclic Path: SU(" << DefSU->NodeNum << ") -> SU("
806 << UI->SU->NodeNum << ") = " << CyclicLatency << "c\n");
807 if (CyclicLatency > MaxCyclicLatency)
808 MaxCyclicLatency = CyclicLatency;
809 }
810 }
811 DEBUG(dbgs() << "Cyclic Critical Path: " << MaxCyclicLatency << "c\n");
812 return MaxCyclicLatency;
813}
814
Andrew Trick78e5efe2012-09-11 00:39:15 +0000815/// Identify DAG roots and setup scheduler queues.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000816void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
817 ArrayRef<SUnit*> BotRoots) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000818 NextClusterSucc = NULL;
819 NextClusterPred = NULL;
Andrew Trick1e94e982012-10-15 18:02:27 +0000820
Andrew Trickae692f22012-11-12 19:28:57 +0000821 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000822 //
823 // Nodes with unreleased weak edges can still be roots.
824 // Release top roots in forward order.
825 for (SmallVectorImpl<SUnit*>::const_iterator
826 I = TopRoots.begin(), E = TopRoots.end(); I != E; ++I) {
827 SchedImpl->releaseTopNode(*I);
828 }
829 // Release bottom roots in reverse order so the higher priority nodes appear
830 // first. This is more natural and slightly more efficient.
831 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
832 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
833 SchedImpl->releaseBottomNode(*I);
834 }
Andrew Trickae692f22012-11-12 19:28:57 +0000835
Andrew Trickc174eaf2012-03-08 01:41:12 +0000836 releaseSuccessors(&EntrySU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000837 releasePredecessors(&ExitSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000838
Andrew Trick1e94e982012-10-15 18:02:27 +0000839 SchedImpl->registerRoots();
840
Andrew Trick657b75b2012-12-01 01:22:49 +0000841 // Advance past initial DebugValues.
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000842 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
Andrew Trick17d35e52012-03-14 04:00:41 +0000843 CurrentBottom = RegionEnd;
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000844
845 if (ShouldTrackPressure) {
846 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
847 TopRPTracker.setPos(CurrentTop);
848 }
Andrew Trick78e5efe2012-09-11 00:39:15 +0000849}
Andrew Trickc174eaf2012-03-08 01:41:12 +0000850
Andrew Trick78e5efe2012-09-11 00:39:15 +0000851/// Move an instruction and update register pressure.
852void ScheduleDAGMI::scheduleMI(SUnit *SU, bool IsTopNode) {
853 // Move the instruction to its new location in the instruction stream.
854 MachineInstr *MI = SU->getInstr();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000855
Andrew Trick78e5efe2012-09-11 00:39:15 +0000856 if (IsTopNode) {
857 assert(SU->isTopReady() && "node still has unscheduled dependencies");
858 if (&*CurrentTop == MI)
859 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick17d35e52012-03-14 04:00:41 +0000860 else {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000861 moveInstruction(MI, CurrentTop);
862 TopRPTracker.setPos(MI);
Andrew Trick17d35e52012-03-14 04:00:41 +0000863 }
Andrew Trick000b2502012-04-24 18:04:37 +0000864
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000865 if (ShouldTrackPressure) {
866 // Update top scheduled pressure.
867 TopRPTracker.advance();
868 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
869 updateScheduledPressure(TopRPTracker.getPressure().MaxSetPressure);
870 }
Andrew Trick78e5efe2012-09-11 00:39:15 +0000871 }
872 else {
873 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
874 MachineBasicBlock::iterator priorII =
875 priorNonDebug(CurrentBottom, CurrentTop);
876 if (&*priorII == MI)
877 CurrentBottom = priorII;
878 else {
879 if (&*CurrentTop == MI) {
880 CurrentTop = nextIfDebug(++CurrentTop, priorII);
881 TopRPTracker.setPos(CurrentTop);
882 }
883 moveInstruction(MI, CurrentBottom);
884 CurrentBottom = MI;
885 }
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000886 if (ShouldTrackPressure) {
887 // Update bottom scheduled pressure.
888 SmallVector<unsigned, 8> LiveUses;
889 BotRPTracker.recede(&LiveUses);
890 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
891 updatePressureDiffs(LiveUses);
892 updateScheduledPressure(BotRPTracker.getPressure().MaxSetPressure);
893 }
Andrew Trick78e5efe2012-09-11 00:39:15 +0000894 }
895}
896
897/// Update scheduler queues after scheduling an instruction.
898void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
899 // Release dependent instructions for scheduling.
900 if (IsTopNode)
901 releaseSuccessors(SU);
902 else
903 releasePredecessors(SU);
904
905 SU->isScheduled = true;
906
Andrew Trick178f7d02013-01-25 04:01:04 +0000907 if (DFSResult) {
908 unsigned SubtreeID = DFSResult->getSubtreeID(SU);
909 if (!ScheduledTrees.test(SubtreeID)) {
910 ScheduledTrees.set(SubtreeID);
911 DFSResult->scheduleTree(SubtreeID);
912 SchedImpl->scheduleTree(SubtreeID);
913 }
914 }
915
Andrew Trick78e5efe2012-09-11 00:39:15 +0000916 // Notify the scheduling strategy after updating the DAG.
917 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick000b2502012-04-24 18:04:37 +0000918}
919
920/// Reinsert any remaining debug_values, just like the PostRA scheduler.
921void ScheduleDAGMI::placeDebugValues() {
922 // If first instruction was a DBG_VALUE then put it back.
923 if (FirstDbgValue) {
924 BB->splice(RegionBegin, BB, FirstDbgValue);
925 RegionBegin = FirstDbgValue;
926 }
927
928 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
929 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
930 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
931 MachineInstr *DbgValue = P.first;
932 MachineBasicBlock::iterator OrigPrevMI = P.second;
Andrew Trick67bdd422012-12-01 01:22:38 +0000933 if (&*RegionBegin == DbgValue)
934 ++RegionBegin;
Andrew Trick000b2502012-04-24 18:04:37 +0000935 BB->splice(++OrigPrevMI, BB, DbgValue);
936 if (OrigPrevMI == llvm::prior(RegionEnd))
937 RegionEnd = DbgValue;
938 }
939 DbgValues.clear();
940 FirstDbgValue = NULL;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000941}
942
Andrew Trick3b87f622012-11-07 07:05:09 +0000943#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
944void ScheduleDAGMI::dumpSchedule() const {
945 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
946 if (SUnit *SU = getSUnit(&(*MI)))
947 SU->dump(this);
948 else
949 dbgs() << "Missing SUnit\n";
950 }
951}
952#endif
953
Andrew Trick6996fd02012-11-12 19:52:20 +0000954//===----------------------------------------------------------------------===//
955// LoadClusterMutation - DAG post-processing to cluster loads.
956//===----------------------------------------------------------------------===//
957
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000958namespace {
959/// \brief Post-process the DAG to create cluster edges between neighboring
960/// loads.
961class LoadClusterMutation : public ScheduleDAGMutation {
962 struct LoadInfo {
963 SUnit *SU;
964 unsigned BaseReg;
965 unsigned Offset;
966 LoadInfo(SUnit *su, unsigned reg, unsigned ofs)
967 : SU(su), BaseReg(reg), Offset(ofs) {}
968 };
969 static bool LoadInfoLess(const LoadClusterMutation::LoadInfo &LHS,
970 const LoadClusterMutation::LoadInfo &RHS);
971
972 const TargetInstrInfo *TII;
973 const TargetRegisterInfo *TRI;
974public:
975 LoadClusterMutation(const TargetInstrInfo *tii,
976 const TargetRegisterInfo *tri)
977 : TII(tii), TRI(tri) {}
978
979 virtual void apply(ScheduleDAGMI *DAG);
980protected:
981 void clusterNeighboringLoads(ArrayRef<SUnit*> Loads, ScheduleDAGMI *DAG);
982};
983} // anonymous
984
985bool LoadClusterMutation::LoadInfoLess(
986 const LoadClusterMutation::LoadInfo &LHS,
987 const LoadClusterMutation::LoadInfo &RHS) {
988 if (LHS.BaseReg != RHS.BaseReg)
989 return LHS.BaseReg < RHS.BaseReg;
990 return LHS.Offset < RHS.Offset;
991}
992
993void LoadClusterMutation::clusterNeighboringLoads(ArrayRef<SUnit*> Loads,
994 ScheduleDAGMI *DAG) {
995 SmallVector<LoadClusterMutation::LoadInfo,32> LoadRecords;
996 for (unsigned Idx = 0, End = Loads.size(); Idx != End; ++Idx) {
997 SUnit *SU = Loads[Idx];
998 unsigned BaseReg;
999 unsigned Offset;
1000 if (TII->getLdStBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI))
1001 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset));
1002 }
1003 if (LoadRecords.size() < 2)
1004 return;
1005 std::sort(LoadRecords.begin(), LoadRecords.end(), LoadInfoLess);
1006 unsigned ClusterLength = 1;
1007 for (unsigned Idx = 0, End = LoadRecords.size(); Idx < (End - 1); ++Idx) {
1008 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) {
1009 ClusterLength = 1;
1010 continue;
1011 }
1012
1013 SUnit *SUa = LoadRecords[Idx].SU;
1014 SUnit *SUb = LoadRecords[Idx+1].SU;
Andrew Tricka7d2d562012-11-12 21:28:10 +00001015 if (TII->shouldClusterLoads(SUa->getInstr(), SUb->getInstr(), ClusterLength)
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001016 && DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
1017
1018 DEBUG(dbgs() << "Cluster loads SU(" << SUa->NodeNum << ") - SU("
1019 << SUb->NodeNum << ")\n");
1020 // Copy successor edges from SUa to SUb. Interleaving computation
1021 // dependent on SUa can prevent load combining due to register reuse.
1022 // Predecessor edges do not need to be copied from SUb to SUa since nearby
1023 // loads should have effectively the same inputs.
1024 for (SUnit::const_succ_iterator
1025 SI = SUa->Succs.begin(), SE = SUa->Succs.end(); SI != SE; ++SI) {
1026 if (SI->getSUnit() == SUb)
1027 continue;
1028 DEBUG(dbgs() << " Copy Succ SU(" << SI->getSUnit()->NodeNum << ")\n");
1029 DAG->addEdge(SI->getSUnit(), SDep(SUb, SDep::Artificial));
1030 }
1031 ++ClusterLength;
1032 }
1033 else
1034 ClusterLength = 1;
1035 }
1036}
1037
1038/// \brief Callback from DAG postProcessing to create cluster edges for loads.
1039void LoadClusterMutation::apply(ScheduleDAGMI *DAG) {
1040 // Map DAG NodeNum to store chain ID.
1041 DenseMap<unsigned, unsigned> StoreChainIDs;
1042 // Map each store chain to a set of dependent loads.
1043 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
1044 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1045 SUnit *SU = &DAG->SUnits[Idx];
1046 if (!SU->getInstr()->mayLoad())
1047 continue;
1048 unsigned ChainPredID = DAG->SUnits.size();
1049 for (SUnit::const_pred_iterator
1050 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
1051 if (PI->isCtrl()) {
1052 ChainPredID = PI->getSUnit()->NodeNum;
1053 break;
1054 }
1055 }
1056 // Check if this chain-like pred has been seen
1057 // before. ChainPredID==MaxNodeID for loads at the top of the schedule.
1058 unsigned NumChains = StoreChainDependents.size();
1059 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
1060 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
1061 if (Result.second)
1062 StoreChainDependents.resize(NumChains + 1);
1063 StoreChainDependents[Result.first->second].push_back(SU);
1064 }
1065 // Iterate over the store chains.
1066 for (unsigned Idx = 0, End = StoreChainDependents.size(); Idx != End; ++Idx)
1067 clusterNeighboringLoads(StoreChainDependents[Idx], DAG);
1068}
1069
Andrew Trickc174eaf2012-03-08 01:41:12 +00001070//===----------------------------------------------------------------------===//
Andrew Trick6996fd02012-11-12 19:52:20 +00001071// MacroFusion - DAG post-processing to encourage fusion of macro ops.
1072//===----------------------------------------------------------------------===//
1073
1074namespace {
1075/// \brief Post-process the DAG to create cluster edges between instructions
1076/// that may be fused by the processor into a single operation.
1077class MacroFusion : public ScheduleDAGMutation {
1078 const TargetInstrInfo *TII;
1079public:
1080 MacroFusion(const TargetInstrInfo *tii): TII(tii) {}
1081
1082 virtual void apply(ScheduleDAGMI *DAG);
1083};
1084} // anonymous
1085
1086/// \brief Callback from DAG postProcessing to create cluster edges to encourage
1087/// fused operations.
1088void MacroFusion::apply(ScheduleDAGMI *DAG) {
1089 // For now, assume targets can only fuse with the branch.
1090 MachineInstr *Branch = DAG->ExitSU.getInstr();
1091 if (!Branch)
1092 return;
1093
1094 for (unsigned Idx = DAG->SUnits.size(); Idx > 0;) {
1095 SUnit *SU = &DAG->SUnits[--Idx];
1096 if (!TII->shouldScheduleAdjacent(SU->getInstr(), Branch))
1097 continue;
1098
1099 // Create a single weak edge from SU to ExitSU. The only effect is to cause
1100 // bottom-up scheduling to heavily prioritize the clustered SU. There is no
1101 // need to copy predecessor edges from ExitSU to SU, since top-down
1102 // scheduling cannot prioritize ExitSU anyway. To defer top-down scheduling
1103 // of SU, we could create an artificial edge from the deepest root, but it
1104 // hasn't been needed yet.
1105 bool Success = DAG->addEdge(&DAG->ExitSU, SDep(SU, SDep::Cluster));
1106 (void)Success;
1107 assert(Success && "No DAG nodes should be reachable from ExitSU");
1108
1109 DEBUG(dbgs() << "Macro Fuse SU(" << SU->NodeNum << ")\n");
1110 break;
1111 }
1112}
1113
1114//===----------------------------------------------------------------------===//
Andrew Tricke38afe12013-04-24 15:54:43 +00001115// CopyConstrain - DAG post-processing to encourage copy elimination.
1116//===----------------------------------------------------------------------===//
1117
1118namespace {
1119/// \brief Post-process the DAG to create weak edges from all uses of a copy to
1120/// the one use that defines the copy's source vreg, most likely an induction
1121/// variable increment.
1122class CopyConstrain : public ScheduleDAGMutation {
1123 // Transient state.
1124 SlotIndex RegionBeginIdx;
Andrew Tricka264a202013-04-24 23:19:56 +00001125 // RegionEndIdx is the slot index of the last non-debug instruction in the
1126 // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
Andrew Tricke38afe12013-04-24 15:54:43 +00001127 SlotIndex RegionEndIdx;
1128public:
1129 CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
1130
1131 virtual void apply(ScheduleDAGMI *DAG);
1132
1133protected:
1134 void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG);
1135};
1136} // anonymous
1137
1138/// constrainLocalCopy handles two possibilities:
1139/// 1) Local src:
1140/// I0: = dst
1141/// I1: src = ...
1142/// I2: = dst
1143/// I3: dst = src (copy)
1144/// (create pred->succ edges I0->I1, I2->I1)
1145///
1146/// 2) Local copy:
1147/// I0: dst = src (copy)
1148/// I1: = dst
1149/// I2: src = ...
1150/// I3: = dst
1151/// (create pred->succ edges I1->I2, I3->I2)
1152///
1153/// Although the MachineScheduler is currently constrained to single blocks,
1154/// this algorithm should handle extended blocks. An EBB is a set of
1155/// contiguously numbered blocks such that the previous block in the EBB is
1156/// always the single predecessor.
1157void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG) {
1158 LiveIntervals *LIS = DAG->getLIS();
1159 MachineInstr *Copy = CopySU->getInstr();
1160
1161 // Check for pure vreg copies.
1162 unsigned SrcReg = Copy->getOperand(1).getReg();
1163 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
1164 return;
1165
1166 unsigned DstReg = Copy->getOperand(0).getReg();
1167 if (!TargetRegisterInfo::isVirtualRegister(DstReg))
1168 return;
1169
1170 // Check if either the dest or source is local. If it's live across a back
1171 // edge, it's not local. Note that if both vregs are live across the back
1172 // edge, we cannot successfully contrain the copy without cyclic scheduling.
1173 unsigned LocalReg = DstReg;
1174 unsigned GlobalReg = SrcReg;
1175 LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
1176 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
1177 LocalReg = SrcReg;
1178 GlobalReg = DstReg;
1179 LocalLI = &LIS->getInterval(LocalReg);
1180 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
1181 return;
1182 }
1183 LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
1184
1185 // Find the global segment after the start of the local LI.
1186 LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
1187 // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
1188 // local live range. We could create edges from other global uses to the local
1189 // start, but the coalescer should have already eliminated these cases, so
1190 // don't bother dealing with it.
1191 if (GlobalSegment == GlobalLI->end())
1192 return;
1193
1194 // If GlobalSegment is killed at the LocalLI->start, the call to find()
1195 // returned the next global segment. But if GlobalSegment overlaps with
1196 // LocalLI->start, then advance to the next segement. If a hole in GlobalLI
1197 // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1198 if (GlobalSegment->contains(LocalLI->beginIndex()))
1199 ++GlobalSegment;
1200
1201 if (GlobalSegment == GlobalLI->end())
1202 return;
1203
1204 // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1205 if (GlobalSegment != GlobalLI->begin()) {
1206 // Two address defs have no hole.
1207 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->end,
1208 GlobalSegment->start)) {
1209 return;
1210 }
Andrew Trick1e46fcd2013-07-30 19:59:08 +00001211 // If the prior global segment may be defined by the same two-address
1212 // instruction that also defines LocalLI, then can't make a hole here.
1213 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->start,
1214 LocalLI->beginIndex())) {
1215 return;
1216 }
Andrew Tricke38afe12013-04-24 15:54:43 +00001217 // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1218 // it would be a disconnected component in the live range.
1219 assert(llvm::prior(GlobalSegment)->start < LocalLI->beginIndex() &&
1220 "Disconnected LRG within the scheduling region.");
1221 }
1222 MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1223 if (!GlobalDef)
1224 return;
1225
1226 SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1227 if (!GlobalSU)
1228 return;
1229
1230 // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1231 // constraining the uses of the last local def to precede GlobalDef.
1232 SmallVector<SUnit*,8> LocalUses;
1233 const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1234 MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1235 SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
1236 for (SUnit::const_succ_iterator
1237 I = LastLocalSU->Succs.begin(), E = LastLocalSU->Succs.end();
1238 I != E; ++I) {
1239 if (I->getKind() != SDep::Data || I->getReg() != LocalReg)
1240 continue;
1241 if (I->getSUnit() == GlobalSU)
1242 continue;
1243 if (!DAG->canAddEdge(GlobalSU, I->getSUnit()))
1244 return;
1245 LocalUses.push_back(I->getSUnit());
1246 }
1247 // Open the top of the GlobalLI hole by constraining any earlier global uses
1248 // to precede the start of LocalLI.
1249 SmallVector<SUnit*,8> GlobalUses;
1250 MachineInstr *FirstLocalDef =
1251 LIS->getInstructionFromIndex(LocalLI->beginIndex());
1252 SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
1253 for (SUnit::const_pred_iterator
1254 I = GlobalSU->Preds.begin(), E = GlobalSU->Preds.end(); I != E; ++I) {
1255 if (I->getKind() != SDep::Anti || I->getReg() != GlobalReg)
1256 continue;
1257 if (I->getSUnit() == FirstLocalSU)
1258 continue;
1259 if (!DAG->canAddEdge(FirstLocalSU, I->getSUnit()))
1260 return;
1261 GlobalUses.push_back(I->getSUnit());
1262 }
1263 DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1264 // Add the weak edges.
1265 for (SmallVectorImpl<SUnit*>::const_iterator
1266 I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1267 DEBUG(dbgs() << " Local use SU(" << (*I)->NodeNum << ") -> SU("
1268 << GlobalSU->NodeNum << ")\n");
1269 DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1270 }
1271 for (SmallVectorImpl<SUnit*>::const_iterator
1272 I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1273 DEBUG(dbgs() << " Global use SU(" << (*I)->NodeNum << ") -> SU("
1274 << FirstLocalSU->NodeNum << ")\n");
1275 DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1276 }
1277}
1278
1279/// \brief Callback from DAG postProcessing to create weak edges to encourage
1280/// copy elimination.
1281void CopyConstrain::apply(ScheduleDAGMI *DAG) {
Andrew Tricka264a202013-04-24 23:19:56 +00001282 MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1283 if (FirstPos == DAG->end())
1284 return;
1285 RegionBeginIdx = DAG->getLIS()->getInstructionIndex(&*FirstPos);
Andrew Tricke38afe12013-04-24 15:54:43 +00001286 RegionEndIdx = DAG->getLIS()->getInstructionIndex(
1287 &*priorNonDebug(DAG->end(), DAG->begin()));
1288
1289 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1290 SUnit *SU = &DAG->SUnits[Idx];
1291 if (!SU->getInstr()->isCopy())
1292 continue;
1293
1294 constrainLocalCopy(SU, DAG);
1295 }
1296}
1297
1298//===----------------------------------------------------------------------===//
Andrew Trickfa989e72013-06-15 05:39:19 +00001299// ConvergingScheduler - Implementation of the generic MachineSchedStrategy.
Andrew Trick42b7a712012-01-17 06:55:03 +00001300//===----------------------------------------------------------------------===//
1301
1302namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00001303/// ConvergingScheduler shrinks the unscheduled zone using heuristics to balance
1304/// the schedule.
1305class ConvergingScheduler : public MachineSchedStrategy {
Andrew Trick3b87f622012-11-07 07:05:09 +00001306public:
1307 /// Represent the type of SchedCandidate found within a single queue.
1308 /// pickNodeBidirectional depends on these listed by decreasing priority.
1309 enum CandReason {
Andrew Tricka626f502013-06-17 21:45:13 +00001310 NoCand, PhysRegCopy, RegExcess, RegCritical, Cluster, Weak, RegMax,
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001311 ResourceReduce, ResourceDemand, BotHeightReduce, BotPathReduce,
Andrew Tricka626f502013-06-17 21:45:13 +00001312 TopDepthReduce, TopPathReduce, NextDefUse, NodeOrder};
Andrew Trick3b87f622012-11-07 07:05:09 +00001313
1314#ifndef NDEBUG
1315 static const char *getReasonStr(ConvergingScheduler::CandReason Reason);
1316#endif
1317
1318 /// Policy for scheduling the next instruction in the candidate's zone.
1319 struct CandPolicy {
1320 bool ReduceLatency;
1321 unsigned ReduceResIdx;
1322 unsigned DemandResIdx;
1323
1324 CandPolicy(): ReduceLatency(false), ReduceResIdx(0), DemandResIdx(0) {}
1325 };
1326
1327 /// Status of an instruction's critical resource consumption.
1328 struct SchedResourceDelta {
1329 // Count critical resources in the scheduled region required by SU.
1330 unsigned CritResources;
1331
1332 // Count critical resources from another region consumed by SU.
1333 unsigned DemandedResources;
1334
1335 SchedResourceDelta(): CritResources(0), DemandedResources(0) {}
1336
1337 bool operator==(const SchedResourceDelta &RHS) const {
1338 return CritResources == RHS.CritResources
1339 && DemandedResources == RHS.DemandedResources;
1340 }
1341 bool operator!=(const SchedResourceDelta &RHS) const {
1342 return !operator==(RHS);
1343 }
1344 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001345
1346 /// Store the state used by ConvergingScheduler heuristics, required for the
1347 /// lifetime of one invocation of pickNode().
1348 struct SchedCandidate {
Andrew Trick3b87f622012-11-07 07:05:09 +00001349 CandPolicy Policy;
1350
Andrew Trick7196a8f2012-05-10 21:06:16 +00001351 // The best SUnit candidate.
1352 SUnit *SU;
1353
Andrew Trick3b87f622012-11-07 07:05:09 +00001354 // The reason for this candidate.
1355 CandReason Reason;
1356
Andrew Tricke52d5022013-06-17 21:45:05 +00001357 // Set of reasons that apply to multiple candidates.
1358 uint32_t RepeatReasonSet;
1359
Andrew Trick7196a8f2012-05-10 21:06:16 +00001360 // Register pressure values for the best candidate.
1361 RegPressureDelta RPDelta;
1362
Andrew Trick3b87f622012-11-07 07:05:09 +00001363 // Critical resource consumption of the best candidate.
1364 SchedResourceDelta ResDelta;
1365
1366 SchedCandidate(const CandPolicy &policy)
Andrew Tricke52d5022013-06-17 21:45:05 +00001367 : Policy(policy), SU(NULL), Reason(NoCand), RepeatReasonSet(0) {}
Andrew Trick3b87f622012-11-07 07:05:09 +00001368
1369 bool isValid() const { return SU; }
1370
1371 // Copy the status of another candidate without changing policy.
1372 void setBest(SchedCandidate &Best) {
1373 assert(Best.Reason != NoCand && "uninitialized Sched candidate");
1374 SU = Best.SU;
1375 Reason = Best.Reason;
1376 RPDelta = Best.RPDelta;
1377 ResDelta = Best.ResDelta;
1378 }
1379
Andrew Tricke52d5022013-06-17 21:45:05 +00001380 bool isRepeat(CandReason R) { return RepeatReasonSet & (1 << R); }
1381 void setRepeat(CandReason R) { RepeatReasonSet |= (1 << R); }
1382
Andrew Trick3b87f622012-11-07 07:05:09 +00001383 void initResourceDelta(const ScheduleDAGMI *DAG,
1384 const TargetSchedModel *SchedModel);
Andrew Trick7196a8f2012-05-10 21:06:16 +00001385 };
Andrew Trick3b87f622012-11-07 07:05:09 +00001386
1387 /// Summarize the unscheduled region.
1388 struct SchedRemainder {
1389 // Critical path through the DAG in expected latency.
1390 unsigned CriticalPath;
Andrew Trickea574332013-08-23 17:48:43 +00001391 unsigned CyclicCritPath;
Andrew Trick3b87f622012-11-07 07:05:09 +00001392
Andrew Trickfa989e72013-06-15 05:39:19 +00001393 // Scaled count of micro-ops left to schedule.
1394 unsigned RemIssueCount;
1395
Andrew Trickea574332013-08-23 17:48:43 +00001396 bool IsAcyclicLatencyLimited;
1397
Andrew Trick3b87f622012-11-07 07:05:09 +00001398 // Unscheduled resources
1399 SmallVector<unsigned, 16> RemainingCounts;
Andrew Trick3b87f622012-11-07 07:05:09 +00001400
Andrew Trick3b87f622012-11-07 07:05:09 +00001401 void reset() {
1402 CriticalPath = 0;
Andrew Trickea574332013-08-23 17:48:43 +00001403 CyclicCritPath = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001404 RemIssueCount = 0;
Andrew Trickea574332013-08-23 17:48:43 +00001405 IsAcyclicLatencyLimited = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001406 RemainingCounts.clear();
Andrew Trick3b87f622012-11-07 07:05:09 +00001407 }
1408
1409 SchedRemainder() { reset(); }
1410
1411 void init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel);
1412 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001413
Andrew Trickf3234242012-05-24 22:11:12 +00001414 /// Each Scheduling boundary is associated with ready queues. It tracks the
Andrew Trick3b87f622012-11-07 07:05:09 +00001415 /// current cycle in the direction of movement, and maintains the state
Andrew Trickf3234242012-05-24 22:11:12 +00001416 /// of "hazards" and other interlocks at the current cycle.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001417 struct SchedBoundary {
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001418 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001419 const TargetSchedModel *SchedModel;
Andrew Trick3b87f622012-11-07 07:05:09 +00001420 SchedRemainder *Rem;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001421
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001422 ReadyQueue Available;
1423 ReadyQueue Pending;
1424 bool CheckPending;
1425
Andrew Trick3b87f622012-11-07 07:05:09 +00001426 // For heuristics, keep a list of the nodes that immediately depend on the
1427 // most recently scheduled node.
1428 SmallPtrSet<const SUnit*, 8> NextSUs;
1429
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001430 ScheduleHazardRecognizer *HazardRec;
1431
Andrew Trickfa989e72013-06-15 05:39:19 +00001432 /// Number of cycles it takes to issue the instructions scheduled in this
1433 /// zone. It is defined as: scheduled-micro-ops / issue-width + stalls.
1434 /// See getStalls().
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001435 unsigned CurrCycle;
Andrew Trickfa989e72013-06-15 05:39:19 +00001436
1437 /// Micro-ops issued in the current cycle
Andrew Trickbacb2492013-06-15 04:49:49 +00001438 unsigned CurrMOps;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001439
1440 /// MinReadyCycle - Cycle of the soonest available instruction.
1441 unsigned MinReadyCycle;
1442
Andrew Trick3b87f622012-11-07 07:05:09 +00001443 // The expected latency of the critical path in this scheduled zone.
1444 unsigned ExpectedLatency;
1445
Andrew Trick2c465a32013-06-15 04:49:44 +00001446 // The latency of dependence chains leading into this zone.
Andrew Trickcc47c122013-08-07 17:20:32 +00001447 // For each node scheduled bottom-up: DLat = max DLat, N.Depth.
Andrew Trick2c465a32013-06-15 04:49:44 +00001448 // For each cycle scheduled: DLat -= 1.
1449 unsigned DependentLatency;
1450
Andrew Trickfa989e72013-06-15 05:39:19 +00001451 /// Count the scheduled (issued) micro-ops that can be retired by
1452 /// time=CurrCycle assuming the first scheduled instr is retired at time=0.
1453 unsigned RetiredMOps;
1454
1455 // Count scheduled resources that have been executed. Resources are
1456 // considered executed if they become ready in the time that it takes to
1457 // saturate any resource including the one in question. Counts are scaled
Andrew Trick4e389802013-07-19 00:20:07 +00001458 // for direct comparison with other resources. Counts can be compared with
Andrew Trickfa989e72013-06-15 05:39:19 +00001459 // MOps * getMicroOpFactor and Latency * getLatencyFactor.
1460 SmallVector<unsigned, 16> ExecutedResCounts;
1461
1462 /// Cache the max count for a single resource.
1463 unsigned MaxExecutedResCount;
Andrew Trick3b87f622012-11-07 07:05:09 +00001464
1465 // Cache the critical resources ID in this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00001466 unsigned ZoneCritResIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001467
1468 // Is the scheduled region resource limited vs. latency limited.
1469 bool IsResourceLimited;
1470
Andrew Trick3b87f622012-11-07 07:05:09 +00001471#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001472 // Remember the greatest operand latency as an upper bound on the number of
1473 // times we should retry the pending queue because of a hazard.
1474 unsigned MaxObservedLatency;
Andrew Trick3b87f622012-11-07 07:05:09 +00001475#endif
1476
1477 void reset() {
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001478 // A new HazardRec is created for each DAG and owned by SchedBoundary.
Andrew Trick3d6e70c2013-09-04 21:12:05 +00001479 // Destroying and reconstructing it is very expensive though. So keep
Andrew Trick00b5fa42013-09-04 21:00:05 +00001480 // invalid, placeholder HazardRecs.
1481 if (HazardRec && HazardRec->isEnabled()) {
1482 delete HazardRec;
1483 HazardRec = 0;
1484 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001485 Available.clear();
1486 Pending.clear();
1487 CheckPending = false;
1488 NextSUs.clear();
Andrew Trick3b87f622012-11-07 07:05:09 +00001489 CurrCycle = 0;
Andrew Trickbacb2492013-06-15 04:49:49 +00001490 CurrMOps = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001491 MinReadyCycle = UINT_MAX;
1492 ExpectedLatency = 0;
Andrew Trick2c465a32013-06-15 04:49:44 +00001493 DependentLatency = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001494 RetiredMOps = 0;
1495 MaxExecutedResCount = 0;
1496 ZoneCritResIdx = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001497 IsResourceLimited = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001498#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001499 MaxObservedLatency = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001500#endif
1501 // Reserve a zero-count for invalid CritResIdx.
Andrew Trickfa989e72013-06-15 05:39:19 +00001502 ExecutedResCounts.resize(1);
1503 assert(!ExecutedResCounts[0] && "nonzero count for bad resource");
Andrew Trick3b87f622012-11-07 07:05:09 +00001504 }
Andrew Trickb7e02892012-06-05 21:11:27 +00001505
Andrew Trickf3234242012-05-24 22:11:12 +00001506 /// Pending queues extend the ready queues with the same ID and the
1507 /// PendingFlag set.
1508 SchedBoundary(unsigned ID, const Twine &Name):
Andrew Trick3b87f622012-11-07 07:05:09 +00001509 DAG(0), SchedModel(0), Rem(0), Available(ID, Name+".A"),
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001510 Pending(ID << ConvergingScheduler::LogMaxQID, Name+".P"),
1511 HazardRec(0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001512 reset();
1513 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001514
1515 ~SchedBoundary() { delete HazardRec; }
1516
Andrew Trick3b87f622012-11-07 07:05:09 +00001517 void init(ScheduleDAGMI *dag, const TargetSchedModel *smodel,
1518 SchedRemainder *rem);
Andrew Trick412cd2f2012-10-10 05:43:09 +00001519
Andrew Trickf3234242012-05-24 22:11:12 +00001520 bool isTop() const {
1521 return Available.getID() == ConvergingScheduler::TopQID;
1522 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001523
Andrew Trickaaaae512013-06-15 05:46:47 +00001524#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001525 const char *getResourceName(unsigned PIdx) {
1526 if (!PIdx)
1527 return "MOps";
1528 return SchedModel->getProcResource(PIdx)->Name;
Andrew Trick3b87f622012-11-07 07:05:09 +00001529 }
Andrew Trickaaaae512013-06-15 05:46:47 +00001530#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00001531
Andrew Trickfa989e72013-06-15 05:39:19 +00001532 /// Get the number of latency cycles "covered" by the scheduled
1533 /// instructions. This is the larger of the critical path within the zone
1534 /// and the number of cycles required to issue the instructions.
1535 unsigned getScheduledLatency() const {
1536 return std::max(ExpectedLatency, CurrCycle);
1537 }
1538
1539 unsigned getUnscheduledLatency(SUnit *SU) const {
1540 return isTop() ? SU->getHeight() : SU->getDepth();
1541 }
1542
1543 unsigned getResourceCount(unsigned ResIdx) const {
1544 return ExecutedResCounts[ResIdx];
1545 }
1546
1547 /// Get the scaled count of scheduled micro-ops and resources, including
1548 /// executed resources.
Andrew Trick3b87f622012-11-07 07:05:09 +00001549 unsigned getCriticalCount() const {
Andrew Trickfa989e72013-06-15 05:39:19 +00001550 if (!ZoneCritResIdx)
1551 return RetiredMOps * SchedModel->getMicroOpFactor();
1552 return getResourceCount(ZoneCritResIdx);
1553 }
1554
1555 /// Get a scaled count for the minimum execution time of the scheduled
1556 /// micro-ops that are ready to execute by getExecutedCount. Notice the
1557 /// feedback loop.
1558 unsigned getExecutedCount() const {
1559 return std::max(CurrCycle * SchedModel->getLatencyFactor(),
1560 MaxExecutedResCount);
Andrew Trick3b87f622012-11-07 07:05:09 +00001561 }
1562
Andrew Trick5559ffa2012-06-29 03:23:24 +00001563 bool checkHazard(SUnit *SU);
1564
Andrew Trickfa989e72013-06-15 05:39:19 +00001565 unsigned findMaxLatency(ArrayRef<SUnit*> ReadySUs);
1566
1567 unsigned getOtherResourceCount(unsigned &OtherCritIdx);
1568
1569 void setPolicy(CandPolicy &Policy, SchedBoundary &OtherZone);
Andrew Trick3b87f622012-11-07 07:05:09 +00001570
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001571 void releaseNode(SUnit *SU, unsigned ReadyCycle);
1572
Andrew Trickfa989e72013-06-15 05:39:19 +00001573 void bumpCycle(unsigned NextCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001574
Andrew Trickfa989e72013-06-15 05:39:19 +00001575 void incExecutedResources(unsigned PIdx, unsigned Count);
1576
1577 unsigned countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle);
Andrew Trick3b87f622012-11-07 07:05:09 +00001578
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001579 void bumpNode(SUnit *SU);
Andrew Trickb7e02892012-06-05 21:11:27 +00001580
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001581 void releasePending();
1582
1583 void removeReady(SUnit *SU);
1584
1585 SUnit *pickOnlyChoice();
Andrew Trickfa989e72013-06-15 05:39:19 +00001586
Andrew Trickaaaae512013-06-15 05:46:47 +00001587#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001588 void dumpScheduledState();
Andrew Trickaaaae512013-06-15 05:46:47 +00001589#endif
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001590 };
1591
Andrew Trick3b87f622012-11-07 07:05:09 +00001592private:
Andrew Trick16bb45c2013-09-04 21:00:11 +00001593 const MachineSchedContext *Context;
Andrew Trick17d35e52012-03-14 04:00:41 +00001594 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001595 const TargetSchedModel *SchedModel;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001596 const TargetRegisterInfo *TRI;
Andrew Trick42b7a712012-01-17 06:55:03 +00001597
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001598 // State of the top and bottom scheduled instruction boundaries.
Andrew Trick3b87f622012-11-07 07:05:09 +00001599 SchedRemainder Rem;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001600 SchedBoundary Top;
1601 SchedBoundary Bot;
Andrew Trick17d35e52012-03-14 04:00:41 +00001602
Andrew Trick38e61122013-09-06 17:32:34 +00001603 MachineSchedPolicy RegionPolicy;
Andrew Trick17d35e52012-03-14 04:00:41 +00001604public:
Andrew Trickf3234242012-05-24 22:11:12 +00001605 /// SUnit::NodeQueueId: 0 (none), 1 (top), 2 (bot), 3 (both)
Andrew Trick7196a8f2012-05-10 21:06:16 +00001606 enum {
1607 TopQID = 1,
Andrew Trickf3234242012-05-24 22:11:12 +00001608 BotQID = 2,
1609 LogMaxQID = 2
Andrew Trick7196a8f2012-05-10 21:06:16 +00001610 };
1611
Andrew Trick16bb45c2013-09-04 21:00:11 +00001612 ConvergingScheduler(const MachineSchedContext *C):
1613 Context(C), DAG(0), SchedModel(0), TRI(0),
Andrew Trick38e61122013-09-06 17:32:34 +00001614 Top(TopQID, "TopQ"), Bot(BotQID, "BotQ") {}
Andrew Trick16bb45c2013-09-04 21:00:11 +00001615
Andrew Trick38e61122013-09-06 17:32:34 +00001616 virtual void initPolicy(MachineBasicBlock::iterator Begin,
1617 MachineBasicBlock::iterator End,
1618 unsigned NumRegionInstrs);
1619
1620 bool shouldTrackPressure() const { return RegionPolicy.ShouldTrackPressure; }
Andrew Trickd38f87e2012-05-10 21:06:12 +00001621
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001622 virtual void initialize(ScheduleDAGMI *dag);
Andrew Trick17d35e52012-03-14 04:00:41 +00001623
Andrew Trick7196a8f2012-05-10 21:06:16 +00001624 virtual SUnit *pickNode(bool &IsTopNode);
Andrew Trick17d35e52012-03-14 04:00:41 +00001625
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001626 virtual void schedNode(SUnit *SU, bool IsTopNode);
1627
1628 virtual void releaseTopNode(SUnit *SU);
1629
1630 virtual void releaseBottomNode(SUnit *SU);
1631
Andrew Trick3b87f622012-11-07 07:05:09 +00001632 virtual void registerRoots();
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001633
Andrew Trick3b87f622012-11-07 07:05:09 +00001634protected:
Andrew Trickea574332013-08-23 17:48:43 +00001635 void checkAcyclicLatency();
1636
Andrew Trick3b87f622012-11-07 07:05:09 +00001637 void tryCandidate(SchedCandidate &Cand,
1638 SchedCandidate &TryCand,
1639 SchedBoundary &Zone,
1640 const RegPressureTracker &RPTracker,
1641 RegPressureTracker &TempTracker);
1642
1643 SUnit *pickNodeBidirectional(bool &IsTopNode);
1644
1645 void pickNodeFromQueue(SchedBoundary &Zone,
1646 const RegPressureTracker &RPTracker,
1647 SchedCandidate &Candidate);
1648
Andrew Trick4392f0f2013-04-13 06:07:40 +00001649 void reschedulePhysRegCopies(SUnit *SU, bool isTop);
1650
Andrew Trick28ebc892012-05-10 21:06:19 +00001651#ifndef NDEBUG
Andrew Trick11189f72013-04-05 00:31:29 +00001652 void traceCandidate(const SchedCandidate &Cand);
Andrew Trick28ebc892012-05-10 21:06:19 +00001653#endif
Andrew Trick42b7a712012-01-17 06:55:03 +00001654};
1655} // namespace
1656
Andrew Trick3b87f622012-11-07 07:05:09 +00001657void ConvergingScheduler::SchedRemainder::
1658init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1659 reset();
1660 if (!SchedModel->hasInstrSchedModel())
1661 return;
1662 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1663 for (std::vector<SUnit>::iterator
1664 I = DAG->SUnits.begin(), E = DAG->SUnits.end(); I != E; ++I) {
1665 const MCSchedClassDesc *SC = DAG->getSchedClass(&*I);
Andrew Trickfa989e72013-06-15 05:39:19 +00001666 RemIssueCount += SchedModel->getNumMicroOps(I->getInstr(), SC)
1667 * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00001668 for (TargetSchedModel::ProcResIter
1669 PI = SchedModel->getWriteProcResBegin(SC),
1670 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1671 unsigned PIdx = PI->ProcResourceIdx;
1672 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1673 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1674 }
1675 }
1676}
1677
1678void ConvergingScheduler::SchedBoundary::
1679init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1680 reset();
1681 DAG = dag;
1682 SchedModel = smodel;
1683 Rem = rem;
1684 if (SchedModel->hasInstrSchedModel())
Andrew Trickfa989e72013-06-15 05:39:19 +00001685 ExecutedResCounts.resize(SchedModel->getNumProcResourceKinds());
Andrew Trick3b87f622012-11-07 07:05:09 +00001686}
1687
Andrew Trick38e61122013-09-06 17:32:34 +00001688/// Initialize the per-region scheduling policy.
1689void ConvergingScheduler::initPolicy(MachineBasicBlock::iterator Begin,
1690 MachineBasicBlock::iterator End,
1691 unsigned NumRegionInstrs) {
1692 const TargetMachine &TM = Context->MF->getTarget();
Andrew Trick16bb45c2013-09-04 21:00:11 +00001693
Andrew Trick38e61122013-09-06 17:32:34 +00001694 // Avoid setting up the register pressure tracker for small regions to save
1695 // compile time. As a rough heuristic, only track pressure when the number of
1696 // schedulable instructions exceeds half the integer register file.
1697 unsigned NIntRegs = Context->RegClassInfo->getNumAllocatableRegs(
1698 TM.getTargetLowering()->getRegClassFor(MVT::i32));
1699
1700 RegionPolicy.ShouldTrackPressure = NumRegionInstrs > (NIntRegs / 2);
1701
1702 // For generic targets, we default to bottom-up, because it's simpler and more
1703 // compile-time optimizations have been implemented in that direction.
1704 RegionPolicy.OnlyBottomUp = true;
1705
1706 // Allow the subtarget to override default policy.
1707 const TargetSubtargetInfo &ST = TM.getSubtarget<TargetSubtargetInfo>();
1708 ST.overrideSchedPolicy(RegionPolicy, Begin, End, NumRegionInstrs);
1709
1710 // After subtarget overrides, apply command line options.
1711 if (!EnableRegPressure)
1712 RegionPolicy.ShouldTrackPressure = false;
1713
1714 // Check -misched-topdown/bottomup can force or unforce scheduling direction.
1715 // e.g. -misched-bottomup=false allows scheduling in both directions.
1716 assert((!ForceTopDown || !ForceBottomUp) &&
1717 "-misched-topdown incompatible with -misched-bottomup");
1718 if (ForceBottomUp.getNumOccurrences() > 0) {
1719 RegionPolicy.OnlyBottomUp = ForceBottomUp;
1720 if (RegionPolicy.OnlyBottomUp)
1721 RegionPolicy.OnlyTopDown = false;
1722 }
1723 if (ForceTopDown.getNumOccurrences() > 0) {
1724 RegionPolicy.OnlyTopDown = ForceTopDown;
1725 if (RegionPolicy.OnlyTopDown)
1726 RegionPolicy.OnlyBottomUp = false;
1727 }
Andrew Trick16bb45c2013-09-04 21:00:11 +00001728}
1729
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001730void ConvergingScheduler::initialize(ScheduleDAGMI *dag) {
1731 DAG = dag;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001732 SchedModel = DAG->getSchedModel();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001733 TRI = DAG->TRI;
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001734
Andrew Trick3b87f622012-11-07 07:05:09 +00001735 Rem.init(DAG, SchedModel);
1736 Top.init(DAG, SchedModel, &Rem);
1737 Bot.init(DAG, SchedModel, &Rem);
1738
1739 // Initialize resource counts.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001740
Andrew Trick412cd2f2012-10-10 05:43:09 +00001741 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
1742 // are disabled, then these HazardRecs will be disabled.
1743 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001744 const TargetMachine &TM = DAG->MF.getTarget();
Andrew Trick00b5fa42013-09-04 21:00:05 +00001745 if (!Top.HazardRec) {
1746 Top.HazardRec =
1747 TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1748 }
1749 if (!Bot.HazardRec) {
1750 Bot.HazardRec =
1751 TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1752 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001753}
1754
1755void ConvergingScheduler::releaseTopNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001756 if (SU->isScheduled)
1757 return;
1758
Andrew Trickd4539602012-12-18 20:52:52 +00001759 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Andrew Trickb7e02892012-06-05 21:11:27 +00001760 I != E; ++I) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001761 if (I->isWeak())
1762 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001763 unsigned PredReadyCycle = I->getSUnit()->TopReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001764 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001765#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001766 Top.MaxObservedLatency = std::max(Latency, Top.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001767#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001768 if (SU->TopReadyCycle < PredReadyCycle + Latency)
1769 SU->TopReadyCycle = PredReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001770 }
1771 Top.releaseNode(SU, SU->TopReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001772}
1773
1774void ConvergingScheduler::releaseBottomNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001775 if (SU->isScheduled)
1776 return;
1777
1778 assert(SU->getInstr() && "Scheduled SUnit must have instr");
1779
1780 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1781 I != E; ++I) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001782 if (I->isWeak())
1783 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001784 unsigned SuccReadyCycle = I->getSUnit()->BotReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001785 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001786#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001787 Bot.MaxObservedLatency = std::max(Latency, Bot.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001788#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001789 if (SU->BotReadyCycle < SuccReadyCycle + Latency)
1790 SU->BotReadyCycle = SuccReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001791 }
1792 Bot.releaseNode(SU, SU->BotReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001793}
1794
Andrew Trick851bb2c2013-08-29 18:04:49 +00001795/// Set IsAcyclicLatencyLimited if the acyclic path is longer than the cyclic
1796/// critical path by more cycles than it takes to drain the instruction buffer.
1797/// We estimate an upper bounds on in-flight instructions as:
1798///
1799/// CyclesPerIteration = max( CyclicPath, Loop-Resource-Height )
1800/// InFlightIterations = AcyclicPath / CyclesPerIteration
1801/// InFlightResources = InFlightIterations * LoopResources
1802///
1803/// TODO: Check execution resources in addition to IssueCount.
Andrew Trickea574332013-08-23 17:48:43 +00001804void ConvergingScheduler::checkAcyclicLatency() {
1805 if (Rem.CyclicCritPath == 0 || Rem.CyclicCritPath >= Rem.CriticalPath)
1806 return;
1807
Andrew Trick851bb2c2013-08-29 18:04:49 +00001808 // Scaled number of cycles per loop iteration.
1809 unsigned IterCount =
1810 std::max(Rem.CyclicCritPath * SchedModel->getLatencyFactor(),
1811 Rem.RemIssueCount);
1812 // Scaled acyclic critical path.
1813 unsigned AcyclicCount = Rem.CriticalPath * SchedModel->getLatencyFactor();
1814 // InFlightCount = (AcyclicPath / IterCycles) * InstrPerLoop
1815 unsigned InFlightCount =
1816 (AcyclicCount * Rem.RemIssueCount + IterCount-1) / IterCount;
Andrew Trickea574332013-08-23 17:48:43 +00001817 unsigned BufferLimit =
1818 SchedModel->getMicroOpBufferSize() * SchedModel->getMicroOpFactor();
Andrew Trickea574332013-08-23 17:48:43 +00001819
Andrew Trick851bb2c2013-08-29 18:04:49 +00001820 Rem.IsAcyclicLatencyLimited = InFlightCount > BufferLimit;
1821
1822 DEBUG(dbgs() << "IssueCycles="
1823 << Rem.RemIssueCount / SchedModel->getLatencyFactor() << "c "
1824 << "IterCycles=" << IterCount / SchedModel->getLatencyFactor()
1825 << "c NumIters=" << (AcyclicCount + IterCount-1) / IterCount
1826 << " InFlight=" << InFlightCount / SchedModel->getMicroOpFactor()
1827 << "m BufferLim=" << SchedModel->getMicroOpBufferSize() << "m\n";
Andrew Trickea574332013-08-23 17:48:43 +00001828 if (Rem.IsAcyclicLatencyLimited)
1829 dbgs() << " ACYCLIC LATENCY LIMIT\n");
1830}
1831
Andrew Trick3b87f622012-11-07 07:05:09 +00001832void ConvergingScheduler::registerRoots() {
1833 Rem.CriticalPath = DAG->ExitSU.getDepth();
Andrew Trickea574332013-08-23 17:48:43 +00001834
Andrew Trick3b87f622012-11-07 07:05:09 +00001835 // Some roots may not feed into ExitSU. Check all of them in case.
1836 for (std::vector<SUnit*>::const_iterator
1837 I = Bot.Available.begin(), E = Bot.Available.end(); I != E; ++I) {
1838 if ((*I)->getDepth() > Rem.CriticalPath)
1839 Rem.CriticalPath = (*I)->getDepth();
1840 }
1841 DEBUG(dbgs() << "Critical Path: " << Rem.CriticalPath << '\n');
Andrew Trick851bb2c2013-08-29 18:04:49 +00001842
1843 if (EnableCyclicPath) {
1844 Rem.CyclicCritPath = DAG->computeCyclicCriticalPath();
1845 checkAcyclicLatency();
1846 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001847}
1848
Andrew Trick5559ffa2012-06-29 03:23:24 +00001849/// Does this SU have a hazard within the current instruction group.
1850///
1851/// The scheduler supports two modes of hazard recognition. The first is the
1852/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1853/// supports highly complicated in-order reservation tables
1854/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1855///
1856/// The second is a streamlined mechanism that checks for hazards based on
1857/// simple counters that the scheduler itself maintains. It explicitly checks
1858/// for instruction dispatch limitations, including the number of micro-ops that
1859/// can dispatch per cycle.
1860///
1861/// TODO: Also check whether the SU must start a new group.
1862bool ConvergingScheduler::SchedBoundary::checkHazard(SUnit *SU) {
1863 if (HazardRec->isEnabled())
1864 return HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard;
1865
Andrew Trick412cd2f2012-10-10 05:43:09 +00001866 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Trickbacb2492013-06-15 04:49:49 +00001867 if ((CurrMOps > 0) && (CurrMOps + uops > SchedModel->getIssueWidth())) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001868 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1869 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick5559ffa2012-06-29 03:23:24 +00001870 return true;
Andrew Trick3b87f622012-11-07 07:05:09 +00001871 }
Andrew Trick5559ffa2012-06-29 03:23:24 +00001872 return false;
1873}
1874
Andrew Trickfa989e72013-06-15 05:39:19 +00001875// Find the unscheduled node in ReadySUs with the highest latency.
1876unsigned ConvergingScheduler::SchedBoundary::
1877findMaxLatency(ArrayRef<SUnit*> ReadySUs) {
1878 SUnit *LateSU = 0;
1879 unsigned RemLatency = 0;
1880 for (ArrayRef<SUnit*>::iterator I = ReadySUs.begin(), E = ReadySUs.end();
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001881 I != E; ++I) {
1882 unsigned L = getUnscheduledLatency(*I);
Andrew Trick2c465a32013-06-15 04:49:44 +00001883 if (L > RemLatency) {
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001884 RemLatency = L;
Andrew Trickfa989e72013-06-15 05:39:19 +00001885 LateSU = *I;
Andrew Trick2c465a32013-06-15 04:49:44 +00001886 }
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001887 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001888 if (LateSU) {
1889 DEBUG(dbgs() << Available.getName() << " RemLatency SU("
1890 << LateSU->NodeNum << ") " << RemLatency << "c\n");
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001891 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001892 return RemLatency;
1893}
Andrew Trick2c465a32013-06-15 04:49:44 +00001894
Andrew Trickfa989e72013-06-15 05:39:19 +00001895// Count resources in this zone and the remaining unscheduled
1896// instruction. Return the max count, scaled. Set OtherCritIdx to the critical
1897// resource index, or zero if the zone is issue limited.
1898unsigned ConvergingScheduler::SchedBoundary::
1899getOtherResourceCount(unsigned &OtherCritIdx) {
Alexey Samsonov86dc6f92013-07-19 08:55:18 +00001900 OtherCritIdx = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001901 if (!SchedModel->hasInstrSchedModel())
1902 return 0;
1903
1904 unsigned OtherCritCount = Rem->RemIssueCount
1905 + (RetiredMOps * SchedModel->getMicroOpFactor());
1906 DEBUG(dbgs() << " " << Available.getName() << " + Remain MOps: "
1907 << OtherCritCount / SchedModel->getMicroOpFactor() << '\n');
Andrew Trickfa989e72013-06-15 05:39:19 +00001908 for (unsigned PIdx = 1, PEnd = SchedModel->getNumProcResourceKinds();
1909 PIdx != PEnd; ++PIdx) {
1910 unsigned OtherCount = getResourceCount(PIdx) + Rem->RemainingCounts[PIdx];
1911 if (OtherCount > OtherCritCount) {
1912 OtherCritCount = OtherCount;
1913 OtherCritIdx = PIdx;
1914 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001915 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001916 if (OtherCritIdx) {
1917 DEBUG(dbgs() << " " << Available.getName() << " + Remain CritRes: "
1918 << OtherCritCount / SchedModel->getResourceFactor(OtherCritIdx)
1919 << " " << getResourceName(OtherCritIdx) << "\n");
1920 }
1921 return OtherCritCount;
1922}
1923
1924/// Set the CandPolicy for this zone given the current resources and latencies
1925/// inside and outside the zone.
1926void ConvergingScheduler::SchedBoundary::setPolicy(CandPolicy &Policy,
1927 SchedBoundary &OtherZone) {
1928 // Now that potential stalls have been considered, apply preemptive heuristics
1929 // based on the the total latency and resources inside and outside this
1930 // zone.
1931
1932 // Compute remaining latency. We need this both to determine whether the
1933 // overall schedule has become latency-limited and whether the instructions
1934 // outside this zone are resource or latency limited.
1935 //
1936 // The "dependent" latency is updated incrementally during scheduling as the
1937 // max height/depth of scheduled nodes minus the cycles since it was
1938 // scheduled:
1939 // DLat = max (N.depth - (CurrCycle - N.ReadyCycle) for N in Zone
1940 //
1941 // The "independent" latency is the max ready queue depth:
1942 // ILat = max N.depth for N in Available|Pending
1943 //
1944 // RemainingLatency is the greater of independent and dependent latency.
1945 unsigned RemLatency = DependentLatency;
1946 RemLatency = std::max(RemLatency, findMaxLatency(Available.elements()));
1947 RemLatency = std::max(RemLatency, findMaxLatency(Pending.elements()));
1948
1949 // Compute the critical resource outside the zone.
1950 unsigned OtherCritIdx;
1951 unsigned OtherCount = OtherZone.getOtherResourceCount(OtherCritIdx);
1952
1953 bool OtherResLimited = false;
1954 if (SchedModel->hasInstrSchedModel()) {
1955 unsigned LFactor = SchedModel->getLatencyFactor();
1956 OtherResLimited = (int)(OtherCount - (RemLatency * LFactor)) > (int)LFactor;
1957 }
1958 if (!OtherResLimited && (RemLatency + CurrCycle > Rem->CriticalPath)) {
1959 Policy.ReduceLatency |= true;
1960 DEBUG(dbgs() << " " << Available.getName() << " RemainingLatency "
1961 << RemLatency << " + " << CurrCycle << "c > CritPath "
1962 << Rem->CriticalPath << "\n");
1963 }
1964 // If the same resource is limiting inside and outside the zone, do nothing.
Andrew Trick4e389802013-07-19 00:20:07 +00001965 if (ZoneCritResIdx == OtherCritIdx)
Andrew Trickfa989e72013-06-15 05:39:19 +00001966 return;
1967
1968 DEBUG(
1969 if (IsResourceLimited) {
1970 dbgs() << " " << Available.getName() << " ResourceLimited: "
1971 << getResourceName(ZoneCritResIdx) << "\n";
1972 }
1973 if (OtherResLimited)
Andrew Trick3bf23302013-06-21 18:33:01 +00001974 dbgs() << " RemainingLimit: " << getResourceName(OtherCritIdx) << "\n";
Andrew Trickfa989e72013-06-15 05:39:19 +00001975 if (!IsResourceLimited && !OtherResLimited)
1976 dbgs() << " Latency limited both directions.\n");
1977
1978 if (IsResourceLimited && !Policy.ReduceResIdx)
1979 Policy.ReduceResIdx = ZoneCritResIdx;
1980
1981 if (OtherResLimited)
1982 Policy.DemandResIdx = OtherCritIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001983}
1984
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001985void ConvergingScheduler::SchedBoundary::releaseNode(SUnit *SU,
1986 unsigned ReadyCycle) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001987 if (ReadyCycle < MinReadyCycle)
1988 MinReadyCycle = ReadyCycle;
1989
1990 // Check for interlocks first. For the purpose of other heuristics, an
1991 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trickfa989e72013-06-15 05:39:19 +00001992 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
1993 if ((!IsBuffered && ReadyCycle > CurrCycle) || checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001994 Pending.push(SU);
1995 else
1996 Available.push(SU);
Andrew Trick3b87f622012-11-07 07:05:09 +00001997
1998 // Record this node as an immediate dependent of the scheduled node.
1999 NextSUs.insert(SU);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002000}
2001
2002/// Move the boundary of scheduled code by one cycle.
Andrew Trickfa989e72013-06-15 05:39:19 +00002003void ConvergingScheduler::SchedBoundary::bumpCycle(unsigned NextCycle) {
2004 if (SchedModel->getMicroOpBufferSize() == 0) {
2005 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
2006 if (MinReadyCycle > NextCycle)
2007 NextCycle = MinReadyCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00002008 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002009 // Update the current micro-ops, which will issue in the next cycle.
2010 unsigned DecMOps = SchedModel->getIssueWidth() * (NextCycle - CurrCycle);
2011 CurrMOps = (CurrMOps <= DecMOps) ? 0 : CurrMOps - DecMOps;
2012
2013 // Decrement DependentLatency based on the next cycle.
Andrew Trick2c465a32013-06-15 04:49:44 +00002014 if ((NextCycle - CurrCycle) > DependentLatency)
2015 DependentLatency = 0;
2016 else
2017 DependentLatency -= (NextCycle - CurrCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002018
2019 if (!HazardRec->isEnabled()) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002020 // Bypass HazardRec virtual calls.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002021 CurrCycle = NextCycle;
2022 }
2023 else {
Andrew Trickb7e02892012-06-05 21:11:27 +00002024 // Bypass getHazardType calls in case of long latency.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002025 for (; CurrCycle != NextCycle; ++CurrCycle) {
2026 if (isTop())
2027 HazardRec->AdvanceCycle();
2028 else
2029 HazardRec->RecedeCycle();
2030 }
2031 }
2032 CheckPending = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00002033 unsigned LFactor = SchedModel->getLatencyFactor();
2034 IsResourceLimited =
2035 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
2036 > (int)LFactor;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002037
Andrew Trickfa989e72013-06-15 05:39:19 +00002038 DEBUG(dbgs() << "Cycle: " << CurrCycle << ' ' << Available.getName() << '\n');
2039}
2040
2041void ConvergingScheduler::SchedBoundary::incExecutedResources(unsigned PIdx,
2042 unsigned Count) {
2043 ExecutedResCounts[PIdx] += Count;
2044 if (ExecutedResCounts[PIdx] > MaxExecutedResCount)
2045 MaxExecutedResCount = ExecutedResCounts[PIdx];
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002046}
2047
Andrew Trick3b87f622012-11-07 07:05:09 +00002048/// Add the given processor resource to this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00002049///
2050/// \param Cycles indicates the number of consecutive (non-pipelined) cycles
2051/// during which this resource is consumed.
2052///
2053/// \return the next cycle at which the instruction may execute without
2054/// oversubscribing resources.
2055unsigned ConvergingScheduler::SchedBoundary::
2056countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002057 unsigned Factor = SchedModel->getResourceFactor(PIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00002058 unsigned Count = Factor * Cycles;
Andrew Trickfa989e72013-06-15 05:39:19 +00002059 DEBUG(dbgs() << " " << getResourceName(PIdx)
2060 << " +" << Cycles << "x" << Factor << "u\n");
2061
2062 // Update Executed resources counts.
2063 incExecutedResources(PIdx, Count);
Andrew Trick3b87f622012-11-07 07:05:09 +00002064 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
2065 Rem->RemainingCounts[PIdx] -= Count;
2066
Andrew Trick4e389802013-07-19 00:20:07 +00002067 // Check if this resource exceeds the current critical resource. If so, it
2068 // becomes the critical resource.
2069 if (ZoneCritResIdx != PIdx && (getResourceCount(PIdx) > getCriticalCount())) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002070 ZoneCritResIdx = PIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00002071 DEBUG(dbgs() << " *** Critical resource "
Andrew Trickfa989e72013-06-15 05:39:19 +00002072 << getResourceName(PIdx) << ": "
2073 << getResourceCount(PIdx) / SchedModel->getLatencyFactor() << "c\n");
Andrew Trick3b87f622012-11-07 07:05:09 +00002074 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002075 // TODO: We don't yet model reserved resources. It's not hard though.
2076 return CurrCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00002077}
2078
Andrew Trickb7e02892012-06-05 21:11:27 +00002079/// Move the boundary of scheduled code by one SUnit.
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002080void ConvergingScheduler::SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002081 // Update the reservation table.
2082 if (HazardRec->isEnabled()) {
2083 if (!isTop() && SU->isCall) {
2084 // Calls are scheduled with their preceding instructions. For bottom-up
2085 // scheduling, clear the pipeline state before emitting.
2086 HazardRec->Reset();
2087 }
2088 HazardRec->EmitInstruction(SU);
2089 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002090 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2091 unsigned IncMOps = SchedModel->getNumMicroOps(SU->getInstr());
2092 CurrMOps += IncMOps;
Andrew Trick3b87f622012-11-07 07:05:09 +00002093 // checkHazard prevents scheduling multiple instructions per cycle that exceed
2094 // issue width. However, we commonly reach the maximum. In this case
2095 // opportunistically bump the cycle to avoid uselessly checking everything in
2096 // the readyQ. Furthermore, a single instruction may produce more than one
2097 // cycle's worth of micro-ops.
Andrew Trickfa989e72013-06-15 05:39:19 +00002098 //
2099 // TODO: Also check if this SU must end a dispatch group.
2100 unsigned NextCycle = CurrCycle;
Andrew Trickbacb2492013-06-15 04:49:49 +00002101 if (CurrMOps >= SchedModel->getIssueWidth()) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002102 ++NextCycle;
2103 DEBUG(dbgs() << " *** Max MOps " << CurrMOps
2104 << " at cycle " << CurrCycle << '\n');
Andrew Trickb7e02892012-06-05 21:11:27 +00002105 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002106 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
2107 DEBUG(dbgs() << " Ready @" << ReadyCycle << "c\n");
2108
2109 switch (SchedModel->getMicroOpBufferSize()) {
2110 case 0:
2111 assert(ReadyCycle <= CurrCycle && "Broken PendingQueue");
2112 break;
2113 case 1:
2114 if (ReadyCycle > NextCycle) {
2115 NextCycle = ReadyCycle;
2116 DEBUG(dbgs() << " *** Stall until: " << ReadyCycle << "\n");
2117 }
2118 break;
2119 default:
2120 // We don't currently model the OOO reorder buffer, so consider all
2121 // scheduled MOps to be "retired".
2122 break;
2123 }
2124 RetiredMOps += IncMOps;
2125
2126 // Update resource counts and critical resource.
2127 if (SchedModel->hasInstrSchedModel()) {
2128 unsigned DecRemIssue = IncMOps * SchedModel->getMicroOpFactor();
2129 assert(Rem->RemIssueCount >= DecRemIssue && "MOps double counted");
2130 Rem->RemIssueCount -= DecRemIssue;
2131 if (ZoneCritResIdx) {
2132 // Scale scheduled micro-ops for comparing with the critical resource.
2133 unsigned ScaledMOps =
2134 RetiredMOps * SchedModel->getMicroOpFactor();
2135
2136 // If scaled micro-ops are now more than the previous critical resource by
2137 // a full cycle, then micro-ops issue becomes critical.
2138 if ((int)(ScaledMOps - getResourceCount(ZoneCritResIdx))
2139 >= (int)SchedModel->getLatencyFactor()) {
2140 ZoneCritResIdx = 0;
2141 DEBUG(dbgs() << " *** Critical resource NumMicroOps: "
2142 << ScaledMOps / SchedModel->getLatencyFactor() << "c\n");
2143 }
2144 }
2145 for (TargetSchedModel::ProcResIter
2146 PI = SchedModel->getWriteProcResBegin(SC),
2147 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2148 unsigned RCycle =
2149 countResource(PI->ProcResourceIdx, PI->Cycles, ReadyCycle);
2150 if (RCycle > NextCycle)
2151 NextCycle = RCycle;
2152 }
2153 }
2154 // Update ExpectedLatency and DependentLatency.
2155 unsigned &TopLatency = isTop() ? ExpectedLatency : DependentLatency;
2156 unsigned &BotLatency = isTop() ? DependentLatency : ExpectedLatency;
2157 if (SU->getDepth() > TopLatency) {
2158 TopLatency = SU->getDepth();
2159 DEBUG(dbgs() << " " << Available.getName()
2160 << " TopLatency SU(" << SU->NodeNum << ") " << TopLatency << "c\n");
2161 }
2162 if (SU->getHeight() > BotLatency) {
2163 BotLatency = SU->getHeight();
2164 DEBUG(dbgs() << " " << Available.getName()
2165 << " BotLatency SU(" << SU->NodeNum << ") " << BotLatency << "c\n");
2166 }
2167 // If we stall for any reason, bump the cycle.
2168 if (NextCycle > CurrCycle) {
2169 bumpCycle(NextCycle);
2170 }
2171 else {
2172 // After updating ZoneCritResIdx and ExpectedLatency, check if we're
2173 // resource limited. If a stall occured, bumpCycle does this.
2174 unsigned LFactor = SchedModel->getLatencyFactor();
2175 IsResourceLimited =
2176 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
2177 > (int)LFactor;
2178 }
2179 DEBUG(dumpScheduledState());
Andrew Trickb7e02892012-06-05 21:11:27 +00002180}
2181
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002182/// Release pending ready nodes in to the available queue. This makes them
2183/// visible to heuristics.
2184void ConvergingScheduler::SchedBoundary::releasePending() {
2185 // If the available queue is empty, it is safe to reset MinReadyCycle.
2186 if (Available.empty())
2187 MinReadyCycle = UINT_MAX;
2188
2189 // Check to see if any of the pending instructions are ready to issue. If
2190 // so, add them to the available queue.
Andrew Trickfa989e72013-06-15 05:39:19 +00002191 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002192 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
2193 SUnit *SU = *(Pending.begin()+i);
Andrew Trickb7e02892012-06-05 21:11:27 +00002194 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002195
2196 if (ReadyCycle < MinReadyCycle)
2197 MinReadyCycle = ReadyCycle;
2198
Andrew Trickfa989e72013-06-15 05:39:19 +00002199 if (!IsBuffered && ReadyCycle > CurrCycle)
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002200 continue;
2201
Andrew Trick5559ffa2012-06-29 03:23:24 +00002202 if (checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002203 continue;
2204
2205 Available.push(SU);
2206 Pending.remove(Pending.begin()+i);
2207 --i; --e;
2208 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002209 DEBUG(if (!Pending.empty()) Pending.dump());
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002210 CheckPending = false;
2211}
2212
2213/// Remove SU from the ready set for this boundary.
2214void ConvergingScheduler::SchedBoundary::removeReady(SUnit *SU) {
2215 if (Available.isInQueue(SU))
2216 Available.remove(Available.find(SU));
2217 else {
2218 assert(Pending.isInQueue(SU) && "bad ready count");
2219 Pending.remove(Pending.find(SU));
2220 }
2221}
2222
2223/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3b87f622012-11-07 07:05:09 +00002224/// defer any nodes that now hit a hazard, and advance the cycle until at least
2225/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002226SUnit *ConvergingScheduler::SchedBoundary::pickOnlyChoice() {
2227 if (CheckPending)
2228 releasePending();
2229
Andrew Trickbacb2492013-06-15 04:49:49 +00002230 if (CurrMOps > 0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002231 // Defer any ready instrs that now have a hazard.
2232 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
2233 if (checkHazard(*I)) {
2234 Pending.push(*I);
2235 I = Available.remove(I);
2236 continue;
2237 }
2238 ++I;
2239 }
2240 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002241 for (unsigned i = 0; Available.empty(); ++i) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00002242 assert(i <= (HazardRec->getMaxLookAhead() + MaxObservedLatency) &&
Andrew Trickb7e02892012-06-05 21:11:27 +00002243 "permanent hazard"); (void)i;
Andrew Trickfa989e72013-06-15 05:39:19 +00002244 bumpCycle(CurrCycle + 1);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002245 releasePending();
2246 }
2247 if (Available.size() == 1)
2248 return *Available.begin();
2249 return NULL;
2250}
2251
Andrew Trickaaaae512013-06-15 05:46:47 +00002252#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00002253// This is useful information to dump after bumpNode.
2254// Note that the Queue contents are more useful before pickNodeFromQueue.
2255void ConvergingScheduler::SchedBoundary::dumpScheduledState() {
2256 unsigned ResFactor;
2257 unsigned ResCount;
2258 if (ZoneCritResIdx) {
2259 ResFactor = SchedModel->getResourceFactor(ZoneCritResIdx);
2260 ResCount = getResourceCount(ZoneCritResIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00002261 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002262 else {
2263 ResFactor = SchedModel->getMicroOpFactor();
2264 ResCount = RetiredMOps * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00002265 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002266 unsigned LFactor = SchedModel->getLatencyFactor();
2267 dbgs() << Available.getName() << " @" << CurrCycle << "c\n"
2268 << " Retired: " << RetiredMOps;
2269 dbgs() << "\n Executed: " << getExecutedCount() / LFactor << "c";
2270 dbgs() << "\n Critical: " << ResCount / LFactor << "c, "
2271 << ResCount / ResFactor << " " << getResourceName(ZoneCritResIdx)
2272 << "\n ExpectedLatency: " << ExpectedLatency << "c\n"
2273 << (IsResourceLimited ? " - Resource" : " - Latency")
2274 << " limited.\n";
Andrew Trick3b87f622012-11-07 07:05:09 +00002275}
Andrew Trickaaaae512013-06-15 05:46:47 +00002276#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00002277
2278void ConvergingScheduler::SchedCandidate::
2279initResourceDelta(const ScheduleDAGMI *DAG,
2280 const TargetSchedModel *SchedModel) {
2281 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
2282 return;
2283
2284 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2285 for (TargetSchedModel::ProcResIter
2286 PI = SchedModel->getWriteProcResBegin(SC),
2287 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2288 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
2289 ResDelta.CritResources += PI->Cycles;
2290 if (PI->ProcResourceIdx == Policy.DemandResIdx)
2291 ResDelta.DemandedResources += PI->Cycles;
2292 }
2293}
2294
Andrew Tricke52d5022013-06-17 21:45:05 +00002295
Andrew Trick3b87f622012-11-07 07:05:09 +00002296/// Return true if this heuristic determines order.
Andrew Trick614dacc2013-04-05 00:31:34 +00002297static bool tryLess(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00002298 ConvergingScheduler::SchedCandidate &TryCand,
2299 ConvergingScheduler::SchedCandidate &Cand,
2300 ConvergingScheduler::CandReason Reason) {
2301 if (TryVal < CandVal) {
2302 TryCand.Reason = Reason;
2303 return true;
2304 }
2305 if (TryVal > CandVal) {
2306 if (Cand.Reason > Reason)
2307 Cand.Reason = Reason;
2308 return true;
2309 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002310 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002311 return false;
2312}
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002313
Andrew Trick614dacc2013-04-05 00:31:34 +00002314static bool tryGreater(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00002315 ConvergingScheduler::SchedCandidate &TryCand,
2316 ConvergingScheduler::SchedCandidate &Cand,
2317 ConvergingScheduler::CandReason Reason) {
2318 if (TryVal > CandVal) {
2319 TryCand.Reason = Reason;
2320 return true;
2321 }
2322 if (TryVal < CandVal) {
2323 if (Cand.Reason > Reason)
2324 Cand.Reason = Reason;
2325 return true;
2326 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002327 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002328 return false;
2329}
2330
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002331static bool tryPressure(const PressureChange &TryP,
2332 const PressureChange &CandP,
Andrew Trick13372882013-07-25 07:26:35 +00002333 ConvergingScheduler::SchedCandidate &TryCand,
2334 ConvergingScheduler::SchedCandidate &Cand,
2335 ConvergingScheduler::CandReason Reason) {
Andrew Trickda6fc152013-08-30 04:27:29 +00002336 int TryRank = TryP.getPSetOrMax();
2337 int CandRank = CandP.getPSetOrMax();
2338 // If both candidates affect the same set, go with the smallest increase.
2339 if (TryRank == CandRank) {
2340 return tryLess(TryP.getUnitInc(), CandP.getUnitInc(), TryCand, Cand,
2341 Reason);
Andrew Trick13372882013-07-25 07:26:35 +00002342 }
Andrew Trickda6fc152013-08-30 04:27:29 +00002343 // If one candidate decreases and the other increases, go with it.
2344 // Invalid candidates have UnitInc==0.
2345 if (tryLess(TryP.getUnitInc() < 0, CandP.getUnitInc() < 0, TryCand, Cand,
2346 Reason)) {
2347 return true;
2348 }
Andrew Trick13372882013-07-25 07:26:35 +00002349 // If the candidates are decreasing pressure, reverse priority.
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002350 if (TryP.getUnitInc() < 0)
Andrew Trick13372882013-07-25 07:26:35 +00002351 std::swap(TryRank, CandRank);
2352 return tryGreater(TryRank, CandRank, TryCand, Cand, Reason);
2353}
2354
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002355static unsigned getWeakLeft(const SUnit *SU, bool isTop) {
2356 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
2357}
2358
Andrew Trick4392f0f2013-04-13 06:07:40 +00002359/// Minimize physical register live ranges. Regalloc wants them adjacent to
2360/// their physreg def/use.
2361///
2362/// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
2363/// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
2364/// with the operation that produces or consumes the physreg. We'll do this when
2365/// regalloc has support for parallel copies.
2366static int biasPhysRegCopy(const SUnit *SU, bool isTop) {
2367 const MachineInstr *MI = SU->getInstr();
2368 if (!MI->isCopy())
2369 return 0;
2370
2371 unsigned ScheduledOper = isTop ? 1 : 0;
2372 unsigned UnscheduledOper = isTop ? 0 : 1;
2373 // If we have already scheduled the physreg produce/consumer, immediately
2374 // schedule the copy.
2375 if (TargetRegisterInfo::isPhysicalRegister(
2376 MI->getOperand(ScheduledOper).getReg()))
2377 return 1;
2378 // If the physreg is at the boundary, defer it. Otherwise schedule it
2379 // immediately to free the dependent. We can hoist the copy later.
2380 bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
2381 if (TargetRegisterInfo::isPhysicalRegister(
2382 MI->getOperand(UnscheduledOper).getReg()))
2383 return AtBoundary ? -1 : 1;
2384 return 0;
2385}
2386
Andrew Trickea574332013-08-23 17:48:43 +00002387static bool tryLatency(ConvergingScheduler::SchedCandidate &TryCand,
2388 ConvergingScheduler::SchedCandidate &Cand,
2389 ConvergingScheduler::SchedBoundary &Zone) {
2390 if (Zone.isTop()) {
2391 if (Cand.SU->getDepth() > Zone.getScheduledLatency()) {
2392 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2393 TryCand, Cand, ConvergingScheduler::TopDepthReduce))
2394 return true;
2395 }
2396 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2397 TryCand, Cand, ConvergingScheduler::TopPathReduce))
2398 return true;
2399 }
2400 else {
2401 if (Cand.SU->getHeight() > Zone.getScheduledLatency()) {
2402 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2403 TryCand, Cand, ConvergingScheduler::BotHeightReduce))
2404 return true;
2405 }
2406 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2407 TryCand, Cand, ConvergingScheduler::BotPathReduce))
2408 return true;
2409 }
2410 return false;
2411}
2412
Andrew Trick3b87f622012-11-07 07:05:09 +00002413/// Apply a set of heursitics to a new candidate. Heuristics are currently
2414/// hierarchical. This may be more efficient than a graduated cost model because
2415/// we don't need to evaluate all aspects of the model for each node in the
2416/// queue. But it's really done to make the heuristics easier to debug and
2417/// statistically analyze.
2418///
2419/// \param Cand provides the policy and current best candidate.
2420/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
2421/// \param Zone describes the scheduled zone that we are extending.
2422/// \param RPTracker describes reg pressure within the scheduled zone.
2423/// \param TempTracker is a scratch pressure tracker to reuse in queries.
2424void ConvergingScheduler::tryCandidate(SchedCandidate &Cand,
2425 SchedCandidate &TryCand,
2426 SchedBoundary &Zone,
2427 const RegPressureTracker &RPTracker,
2428 RegPressureTracker &TempTracker) {
2429
Andrew Trick16bb45c2013-09-04 21:00:11 +00002430 if (DAG->isTrackingPressure()) {
Andrew Trick40b52bb2013-09-04 21:00:02 +00002431 // Always initialize TryCand's RPDelta.
2432 if (Zone.isTop()) {
2433 TempTracker.getMaxDownwardPressureDelta(
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002434 TryCand.SU->getInstr(),
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002435 TryCand.RPDelta,
2436 DAG->getRegionCriticalPSets(),
2437 DAG->getRegPressure().MaxSetPressure);
2438 }
2439 else {
Andrew Trick40b52bb2013-09-04 21:00:02 +00002440 if (VerifyScheduling) {
2441 TempTracker.getMaxUpwardPressureDelta(
2442 TryCand.SU->getInstr(),
2443 &DAG->getPressureDiff(TryCand.SU),
2444 TryCand.RPDelta,
2445 DAG->getRegionCriticalPSets(),
2446 DAG->getRegPressure().MaxSetPressure);
2447 }
2448 else {
2449 RPTracker.getUpwardPressureDelta(
2450 TryCand.SU->getInstr(),
2451 DAG->getPressureDiff(TryCand.SU),
2452 TryCand.RPDelta,
2453 DAG->getRegionCriticalPSets(),
2454 DAG->getRegPressure().MaxSetPressure);
2455 }
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002456 }
2457 }
Andrew Trick6bf0c6c2013-09-06 17:32:44 +00002458 DEBUG(if (TryCand.RPDelta.Excess.isValid())
2459 dbgs() << " SU(" << TryCand.SU->NodeNum << ") "
2460 << TRI->getRegPressureSetName(TryCand.RPDelta.Excess.getPSet())
2461 << ":" << TryCand.RPDelta.Excess.getUnitInc() << "\n");
Andrew Trick3b87f622012-11-07 07:05:09 +00002462
2463 // Initialize the candidate if needed.
2464 if (!Cand.isValid()) {
2465 TryCand.Reason = NodeOrder;
2466 return;
2467 }
Andrew Trick4392f0f2013-04-13 06:07:40 +00002468
2469 if (tryGreater(biasPhysRegCopy(TryCand.SU, Zone.isTop()),
2470 biasPhysRegCopy(Cand.SU, Zone.isTop()),
2471 TryCand, Cand, PhysRegCopy))
2472 return;
2473
Andrew Trick13372882013-07-25 07:26:35 +00002474 // Avoid exceeding the target's limit. If signed PSetID is negative, it is
2475 // invalid; convert it to INT_MAX to give it lowest priority.
Andrew Trick16bb45c2013-09-04 21:00:11 +00002476 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.Excess,
2477 Cand.RPDelta.Excess,
2478 TryCand, Cand, RegExcess))
Andrew Trick3b87f622012-11-07 07:05:09 +00002479 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002480
2481 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick16bb45c2013-09-04 21:00:11 +00002482 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CriticalMax,
2483 Cand.RPDelta.CriticalMax,
2484 TryCand, Cand, RegCritical))
Andrew Trick3b87f622012-11-07 07:05:09 +00002485 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002486
Andrew Trickf9c2fa82013-09-06 17:32:36 +00002487 // For loops that are acyclic path limited, aggressively schedule for latency.
2488 if (Rem.IsAcyclicLatencyLimited && tryLatency(TryCand, Cand, Zone))
2489 return;
2490
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002491 // Keep clustered nodes together to encourage downstream peephole
2492 // optimizations which may reduce resource requirements.
2493 //
2494 // This is a best effort to set things up for a post-RA pass. Optimizations
2495 // like generating loads of multiple registers should ideally be done within
2496 // the scheduler pass by combining the loads during DAG postprocessing.
2497 const SUnit *NextClusterSU =
2498 Zone.isTop() ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
2499 if (tryGreater(TryCand.SU == NextClusterSU, Cand.SU == NextClusterSU,
2500 TryCand, Cand, Cluster))
2501 return;
Andrew Tricke38afe12013-04-24 15:54:43 +00002502
2503 // Weak edges are for clustering and other constraints.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002504 if (tryLess(getWeakLeft(TryCand.SU, Zone.isTop()),
2505 getWeakLeft(Cand.SU, Zone.isTop()),
Andrew Tricke38afe12013-04-24 15:54:43 +00002506 TryCand, Cand, Weak)) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002507 return;
2508 }
Andrew Tricka626f502013-06-17 21:45:13 +00002509 // Avoid increasing the max pressure of the entire region.
Andrew Trick16bb45c2013-09-04 21:00:11 +00002510 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CurrentMax,
2511 Cand.RPDelta.CurrentMax,
2512 TryCand, Cand, RegMax))
Andrew Tricka626f502013-06-17 21:45:13 +00002513 return;
2514
Andrew Trick3b87f622012-11-07 07:05:09 +00002515 // Avoid critical resource consumption and balance the schedule.
2516 TryCand.initResourceDelta(DAG, SchedModel);
2517 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2518 TryCand, Cand, ResourceReduce))
2519 return;
2520 if (tryGreater(TryCand.ResDelta.DemandedResources,
2521 Cand.ResDelta.DemandedResources,
2522 TryCand, Cand, ResourceDemand))
2523 return;
2524
2525 // Avoid serializing long latency dependence chains.
Andrew Trickea574332013-08-23 17:48:43 +00002526 // For acyclic path limited loops, latency was already checked above.
2527 if (Cand.Policy.ReduceLatency && !Rem.IsAcyclicLatencyLimited
2528 && tryLatency(TryCand, Cand, Zone)) {
2529 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002530 }
2531
Andrew Trick3b87f622012-11-07 07:05:09 +00002532 // Prefer immediate defs/users of the last scheduled instruction. This is a
Andrew Trickfa989e72013-06-15 05:39:19 +00002533 // local pressure avoidance strategy that also makes the machine code
2534 // readable.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002535 if (tryGreater(Zone.NextSUs.count(TryCand.SU), Zone.NextSUs.count(Cand.SU),
2536 TryCand, Cand, NextDefUse))
Andrew Trick3b87f622012-11-07 07:05:09 +00002537 return;
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002538
Andrew Trick3b87f622012-11-07 07:05:09 +00002539 // Fall through to original instruction order.
2540 if ((Zone.isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
2541 || (!Zone.isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
2542 TryCand.Reason = NodeOrder;
2543 }
2544}
Andrew Trick28ebc892012-05-10 21:06:19 +00002545
Andrew Trick3b87f622012-11-07 07:05:09 +00002546#ifndef NDEBUG
2547const char *ConvergingScheduler::getReasonStr(
2548 ConvergingScheduler::CandReason Reason) {
2549 switch (Reason) {
2550 case NoCand: return "NOCAND ";
Andrew Trick4392f0f2013-04-13 06:07:40 +00002551 case PhysRegCopy: return "PREG-COPY";
Andrew Tricke52d5022013-06-17 21:45:05 +00002552 case RegExcess: return "REG-EXCESS";
2553 case RegCritical: return "REG-CRIT ";
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002554 case Cluster: return "CLUSTER ";
Andrew Tricke38afe12013-04-24 15:54:43 +00002555 case Weak: return "WEAK ";
Andrew Tricka626f502013-06-17 21:45:13 +00002556 case RegMax: return "REG-MAX ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002557 case ResourceReduce: return "RES-REDUCE";
2558 case ResourceDemand: return "RES-DEMAND";
2559 case TopDepthReduce: return "TOP-DEPTH ";
2560 case TopPathReduce: return "TOP-PATH ";
2561 case BotHeightReduce:return "BOT-HEIGHT";
2562 case BotPathReduce: return "BOT-PATH ";
2563 case NextDefUse: return "DEF-USE ";
2564 case NodeOrder: return "ORDER ";
2565 };
Benjamin Kramerb7546872012-11-09 15:45:22 +00002566 llvm_unreachable("Unknown reason!");
Andrew Trick3b87f622012-11-07 07:05:09 +00002567}
2568
Andrew Trick11189f72013-04-05 00:31:29 +00002569void ConvergingScheduler::traceCandidate(const SchedCandidate &Cand) {
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002570 PressureChange P;
Andrew Trick3b87f622012-11-07 07:05:09 +00002571 unsigned ResIdx = 0;
2572 unsigned Latency = 0;
2573 switch (Cand.Reason) {
2574 default:
2575 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002576 case RegExcess:
Andrew Trick3b87f622012-11-07 07:05:09 +00002577 P = Cand.RPDelta.Excess;
2578 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002579 case RegCritical:
Andrew Trick3b87f622012-11-07 07:05:09 +00002580 P = Cand.RPDelta.CriticalMax;
2581 break;
Andrew Tricka626f502013-06-17 21:45:13 +00002582 case RegMax:
Andrew Trick3b87f622012-11-07 07:05:09 +00002583 P = Cand.RPDelta.CurrentMax;
2584 break;
2585 case ResourceReduce:
2586 ResIdx = Cand.Policy.ReduceResIdx;
2587 break;
2588 case ResourceDemand:
2589 ResIdx = Cand.Policy.DemandResIdx;
2590 break;
2591 case TopDepthReduce:
2592 Latency = Cand.SU->getDepth();
2593 break;
2594 case TopPathReduce:
2595 Latency = Cand.SU->getHeight();
2596 break;
2597 case BotHeightReduce:
2598 Latency = Cand.SU->getHeight();
2599 break;
2600 case BotPathReduce:
2601 Latency = Cand.SU->getDepth();
2602 break;
2603 }
Andrew Trick11189f72013-04-05 00:31:29 +00002604 dbgs() << " SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002605 if (P.isValid())
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002606 dbgs() << " " << TRI->getRegPressureSetName(P.getPSet())
2607 << ":" << P.getUnitInc() << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002608 else
Andrew Trick11189f72013-04-05 00:31:29 +00002609 dbgs() << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002610 if (ResIdx)
Andrew Trick11189f72013-04-05 00:31:29 +00002611 dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002612 else
2613 dbgs() << " ";
Andrew Trick11189f72013-04-05 00:31:29 +00002614 if (Latency)
2615 dbgs() << " " << Latency << " cycles ";
2616 else
2617 dbgs() << " ";
2618 dbgs() << '\n';
Andrew Trick3b87f622012-11-07 07:05:09 +00002619}
2620#endif
2621
Andrew Trick6bf0c6c2013-09-06 17:32:44 +00002622/// Pick the best candidate from the queue.
Andrew Trick7196a8f2012-05-10 21:06:16 +00002623///
2624/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
2625/// DAG building. To adjust for the current scheduling location we need to
2626/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick3b87f622012-11-07 07:05:09 +00002627void ConvergingScheduler::pickNodeFromQueue(SchedBoundary &Zone,
2628 const RegPressureTracker &RPTracker,
2629 SchedCandidate &Cand) {
2630 ReadyQueue &Q = Zone.Available;
2631
Andrew Trickf3234242012-05-24 22:11:12 +00002632 DEBUG(Q.dump());
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002633
Andrew Trick7196a8f2012-05-10 21:06:16 +00002634 // getMaxPressureDelta temporarily modifies the tracker.
2635 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
2636
Andrew Trick8c2d9212012-05-24 22:11:03 +00002637 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7196a8f2012-05-10 21:06:16 +00002638
Andrew Trick3b87f622012-11-07 07:05:09 +00002639 SchedCandidate TryCand(Cand.Policy);
2640 TryCand.SU = *I;
2641 tryCandidate(Cand, TryCand, Zone, RPTracker, TempTracker);
2642 if (TryCand.Reason != NoCand) {
2643 // Initialize resource delta if needed in case future heuristics query it.
2644 if (TryCand.ResDelta == SchedResourceDelta())
2645 TryCand.initResourceDelta(DAG, SchedModel);
2646 Cand.setBest(TryCand);
Andrew Trick11189f72013-04-05 00:31:29 +00002647 DEBUG(traceCandidate(Cand));
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002648 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002649 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002650}
2651
2652static void tracePick(const ConvergingScheduler::SchedCandidate &Cand,
2653 bool IsTop) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002654 DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
Andrew Trick3b87f622012-11-07 07:05:09 +00002655 << ConvergingScheduler::getReasonStr(Cand.Reason) << '\n');
Andrew Trick7196a8f2012-05-10 21:06:16 +00002656}
2657
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002658/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick3b87f622012-11-07 07:05:09 +00002659SUnit *ConvergingScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002660 // Schedule as far as possible in the direction of no choice. This is most
2661 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002662 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002663 IsTopNode = false;
Andrew Trickfa989e72013-06-15 05:39:19 +00002664 DEBUG(dbgs() << "Pick Bot NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002665 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002666 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002667 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002668 IsTopNode = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00002669 DEBUG(dbgs() << "Pick Top NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002670 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002671 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002672 CandPolicy NoPolicy;
2673 SchedCandidate BotCand(NoPolicy);
2674 SchedCandidate TopCand(NoPolicy);
Andrew Trickfa989e72013-06-15 05:39:19 +00002675 Bot.setPolicy(BotCand.Policy, Top);
2676 Top.setPolicy(TopCand.Policy, Bot);
Andrew Trick3b87f622012-11-07 07:05:09 +00002677
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002678 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick3b87f622012-11-07 07:05:09 +00002679 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2680 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002681
2682 // If either Q has a single candidate that provides the least increase in
2683 // Excess pressure, we can immediately schedule from that Q.
2684 //
2685 // RegionCriticalPSets summarizes the pressure within the scheduled region and
2686 // affects picking from either Q. If scheduling in one direction must
2687 // increase pressure for one of the excess PSets, then schedule in that
2688 // direction first to provide more freedom in the other direction.
Andrew Tricke52d5022013-06-17 21:45:05 +00002689 if ((BotCand.Reason == RegExcess && !BotCand.isRepeat(RegExcess))
2690 || (BotCand.Reason == RegCritical
2691 && !BotCand.isRepeat(RegCritical)))
2692 {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002693 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002694 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002695 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002696 }
2697 // Check if the top Q has a better candidate.
Andrew Trick3b87f622012-11-07 07:05:09 +00002698 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2699 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002700
Andrew Tricke52d5022013-06-17 21:45:05 +00002701 // Choose the queue with the most important (lowest enum) reason.
Andrew Trick3b87f622012-11-07 07:05:09 +00002702 if (TopCand.Reason < BotCand.Reason) {
2703 IsTopNode = true;
2704 tracePick(TopCand, IsTopNode);
2705 return TopCand.SU;
2706 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002707 // Otherwise prefer the bottom candidate, in node order if all else failed.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002708 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002709 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002710 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002711}
2712
2713/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick7196a8f2012-05-10 21:06:16 +00002714SUnit *ConvergingScheduler::pickNode(bool &IsTopNode) {
2715 if (DAG->top() == DAG->bottom()) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002716 assert(Top.Available.empty() && Top.Pending.empty() &&
2717 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Andrew Trick7196a8f2012-05-10 21:06:16 +00002718 return NULL;
2719 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002720 SUnit *SU;
Andrew Trick30c6ec22012-10-08 18:53:53 +00002721 do {
Andrew Trick38e61122013-09-06 17:32:34 +00002722 if (RegionPolicy.OnlyTopDown) {
Andrew Trick30c6ec22012-10-08 18:53:53 +00002723 SU = Top.pickOnlyChoice();
2724 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002725 CandPolicy NoPolicy;
2726 SchedCandidate TopCand(NoPolicy);
2727 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
Andrew Trick85d7f0b2013-09-04 21:00:13 +00002728 assert(TopCand.Reason != NoCand && "failed to find a candidate");
Andrew Trickee5fd9c2013-09-04 21:00:16 +00002729 tracePick(TopCand, true);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002730 SU = TopCand.SU;
2731 }
2732 IsTopNode = true;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002733 }
Andrew Trick38e61122013-09-06 17:32:34 +00002734 else if (RegionPolicy.OnlyBottomUp) {
Andrew Trick30c6ec22012-10-08 18:53:53 +00002735 SU = Bot.pickOnlyChoice();
2736 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002737 CandPolicy NoPolicy;
2738 SchedCandidate BotCand(NoPolicy);
2739 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
Andrew Trick85d7f0b2013-09-04 21:00:13 +00002740 assert(BotCand.Reason != NoCand && "failed to find a candidate");
Andrew Trickee5fd9c2013-09-04 21:00:16 +00002741 tracePick(BotCand, false);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002742 SU = BotCand.SU;
2743 }
2744 IsTopNode = false;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002745 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002746 else {
Andrew Trick3b87f622012-11-07 07:05:09 +00002747 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002748 }
2749 } while (SU->isScheduled);
2750
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002751 if (SU->isTopReady())
2752 Top.removeReady(SU);
2753 if (SU->isBottomReady())
2754 Bot.removeReady(SU);
Andrew Trickc7a098f2012-05-25 02:02:39 +00002755
Andrew Trickbaedcd72013-04-13 06:07:49 +00002756 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trick7196a8f2012-05-10 21:06:16 +00002757 return SU;
2758}
2759
Andrew Trick4392f0f2013-04-13 06:07:40 +00002760void ConvergingScheduler::reschedulePhysRegCopies(SUnit *SU, bool isTop) {
2761
2762 MachineBasicBlock::iterator InsertPos = SU->getInstr();
2763 if (!isTop)
2764 ++InsertPos;
2765 SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
2766
2767 // Find already scheduled copies with a single physreg dependence and move
2768 // them just above the scheduled instruction.
2769 for (SmallVectorImpl<SDep>::iterator I = Deps.begin(), E = Deps.end();
2770 I != E; ++I) {
2771 if (I->getKind() != SDep::Data || !TRI->isPhysicalRegister(I->getReg()))
2772 continue;
2773 SUnit *DepSU = I->getSUnit();
2774 if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
2775 continue;
2776 MachineInstr *Copy = DepSU->getInstr();
2777 if (!Copy->isCopy())
2778 continue;
2779 DEBUG(dbgs() << " Rescheduling physreg copy ";
2780 I->getSUnit()->dump(DAG));
2781 DAG->moveInstruction(Copy, InsertPos);
2782 }
2783}
2784
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002785/// Update the scheduler's state after scheduling a node. This is the same node
2786/// that was just returned by pickNode(). However, ScheduleDAGMI needs to update
Andrew Trickb7e02892012-06-05 21:11:27 +00002787/// it's state based on the current cycle before MachineSchedStrategy does.
Andrew Trick4392f0f2013-04-13 06:07:40 +00002788///
2789/// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
2790/// them here. See comments in biasPhysRegCopy.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002791void ConvergingScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002792 if (IsTopNode) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002793 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002794 Top.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002795 if (SU->hasPhysRegUses)
2796 reschedulePhysRegCopies(SU, true);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002797 }
Andrew Trickb7e02892012-06-05 21:11:27 +00002798 else {
Andrew Trickfa989e72013-06-15 05:39:19 +00002799 SU->BotReadyCycle = std::max(SU->BotReadyCycle, Bot.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002800 Bot.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002801 if (SU->hasPhysRegDefs)
2802 reschedulePhysRegCopies(SU, false);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002803 }
2804}
2805
Andrew Trick17d35e52012-03-14 04:00:41 +00002806/// Create the standard converging machine scheduler. This will be used as the
2807/// default scheduler if the target does not set a default.
2808static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C) {
Andrew Trick16bb45c2013-09-04 21:00:11 +00002809 ScheduleDAGMI *DAG = new ScheduleDAGMI(C, new ConvergingScheduler(C));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002810 // Register DAG post-processors.
Andrew Tricke38afe12013-04-24 15:54:43 +00002811 //
2812 // FIXME: extend the mutation API to allow earlier mutations to instantiate
2813 // data and pass it to later mutations. Have a single mutation that gathers
2814 // the interesting nodes in one pass.
Andrew Trick63a8d822013-06-15 04:49:46 +00002815 DAG->addMutation(new CopyConstrain(DAG->TII, DAG->TRI));
Andrew Trickd1d0d372013-09-04 21:00:08 +00002816 if (EnableLoadCluster && DAG->TII->enableClusterLoads())
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002817 DAG->addMutation(new LoadClusterMutation(DAG->TII, DAG->TRI));
Andrew Trick6996fd02012-11-12 19:52:20 +00002818 if (EnableMacroFusion)
2819 DAG->addMutation(new MacroFusion(DAG->TII));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002820 return DAG;
Andrew Trick42b7a712012-01-17 06:55:03 +00002821}
2822static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +00002823ConvergingSchedRegistry("converge", "Standard converging scheduler.",
2824 createConvergingSched);
Andrew Trick42b7a712012-01-17 06:55:03 +00002825
2826//===----------------------------------------------------------------------===//
Andrew Trick1e94e982012-10-15 18:02:27 +00002827// ILP Scheduler. Currently for experimental analysis of heuristics.
2828//===----------------------------------------------------------------------===//
2829
2830namespace {
2831/// \brief Order nodes by the ILP metric.
2832struct ILPOrder {
Andrew Trick178f7d02013-01-25 04:01:04 +00002833 const SchedDFSResult *DFSResult;
2834 const BitVector *ScheduledTrees;
Andrew Trick1e94e982012-10-15 18:02:27 +00002835 bool MaximizeILP;
2836
Andrew Trick178f7d02013-01-25 04:01:04 +00002837 ILPOrder(bool MaxILP): DFSResult(0), ScheduledTrees(0), MaximizeILP(MaxILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002838
2839 /// \brief Apply a less-than relation on node priority.
Andrew Trick8b1496c2012-11-28 05:13:28 +00002840 ///
2841 /// (Return true if A comes after B in the Q.)
Andrew Trick1e94e982012-10-15 18:02:27 +00002842 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002843 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
2844 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
2845 if (SchedTreeA != SchedTreeB) {
2846 // Unscheduled trees have lower priority.
2847 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
2848 return ScheduledTrees->test(SchedTreeB);
2849
2850 // Trees with shallower connections have have lower priority.
2851 if (DFSResult->getSubtreeLevel(SchedTreeA)
2852 != DFSResult->getSubtreeLevel(SchedTreeB)) {
2853 return DFSResult->getSubtreeLevel(SchedTreeA)
2854 < DFSResult->getSubtreeLevel(SchedTreeB);
2855 }
2856 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002857 if (MaximizeILP)
Andrew Trick8b1496c2012-11-28 05:13:28 +00002858 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002859 else
Andrew Trick8b1496c2012-11-28 05:13:28 +00002860 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002861 }
2862};
2863
2864/// \brief Schedule based on the ILP metric.
2865class ILPScheduler : public MachineSchedStrategy {
Andrew Trick178f7d02013-01-25 04:01:04 +00002866 ScheduleDAGMI *DAG;
Andrew Trick1e94e982012-10-15 18:02:27 +00002867 ILPOrder Cmp;
2868
2869 std::vector<SUnit*> ReadyQ;
2870public:
Andrew Trick178f7d02013-01-25 04:01:04 +00002871 ILPScheduler(bool MaximizeILP): DAG(0), Cmp(MaximizeILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002872
Andrew Trick178f7d02013-01-25 04:01:04 +00002873 virtual void initialize(ScheduleDAGMI *dag) {
2874 DAG = dag;
Andrew Trick4e1fb182013-01-25 06:33:57 +00002875 DAG->computeDFSResult();
Andrew Trick178f7d02013-01-25 04:01:04 +00002876 Cmp.DFSResult = DAG->getDFSResult();
2877 Cmp.ScheduledTrees = &DAG->getScheduledTrees();
Andrew Trick1e94e982012-10-15 18:02:27 +00002878 ReadyQ.clear();
Andrew Trick1e94e982012-10-15 18:02:27 +00002879 }
2880
2881 virtual void registerRoots() {
Benjamin Kramer5175fd92012-11-29 14:36:26 +00002882 // Restore the heap in ReadyQ with the updated DFS results.
2883 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002884 }
2885
2886 /// Implement MachineSchedStrategy interface.
2887 /// -----------------------------------------
2888
Andrew Trick8b1496c2012-11-28 05:13:28 +00002889 /// Callback to select the highest priority node from the ready Q.
Andrew Trick1e94e982012-10-15 18:02:27 +00002890 virtual SUnit *pickNode(bool &IsTopNode) {
2891 if (ReadyQ.empty()) return NULL;
Matt Arsenault26c417b2013-03-21 00:57:21 +00002892 std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002893 SUnit *SU = ReadyQ.back();
2894 ReadyQ.pop_back();
2895 IsTopNode = false;
Andrew Trickbaedcd72013-04-13 06:07:49 +00002896 DEBUG(dbgs() << "Pick node " << "SU(" << SU->NodeNum << ") "
Andrew Trick178f7d02013-01-25 04:01:04 +00002897 << " ILP: " << DAG->getDFSResult()->getILP(SU)
2898 << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU) << " @"
2899 << DAG->getDFSResult()->getSubtreeLevel(
Andrew Trickbaedcd72013-04-13 06:07:49 +00002900 DAG->getDFSResult()->getSubtreeID(SU)) << '\n'
2901 << "Scheduling " << *SU->getInstr());
Andrew Trick1e94e982012-10-15 18:02:27 +00002902 return SU;
2903 }
2904
Andrew Trick178f7d02013-01-25 04:01:04 +00002905 /// \brief Scheduler callback to notify that a new subtree is scheduled.
2906 virtual void scheduleTree(unsigned SubtreeID) {
2907 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2908 }
2909
Andrew Trick8b1496c2012-11-28 05:13:28 +00002910 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
2911 /// DFSResults, and resort the priority Q.
2912 virtual void schedNode(SUnit *SU, bool IsTopNode) {
2913 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
Andrew Trick8b1496c2012-11-28 05:13:28 +00002914 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002915
2916 virtual void releaseTopNode(SUnit *) { /*only called for top roots*/ }
2917
2918 virtual void releaseBottomNode(SUnit *SU) {
2919 ReadyQ.push_back(SU);
2920 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2921 }
2922};
2923} // namespace
2924
2925static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
2926 return new ScheduleDAGMI(C, new ILPScheduler(true));
2927}
2928static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
2929 return new ScheduleDAGMI(C, new ILPScheduler(false));
2930}
2931static MachineSchedRegistry ILPMaxRegistry(
2932 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
2933static MachineSchedRegistry ILPMinRegistry(
2934 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
2935
2936//===----------------------------------------------------------------------===//
Andrew Trick5edf2f02012-01-14 02:17:06 +00002937// Machine Instruction Shuffler for Correctness Testing
2938//===----------------------------------------------------------------------===//
2939
Andrew Trick96f678f2012-01-13 06:30:30 +00002940#ifndef NDEBUG
2941namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00002942/// Apply a less-than relation on the node order, which corresponds to the
2943/// instruction order prior to scheduling. IsReverse implements greater-than.
2944template<bool IsReverse>
2945struct SUnitOrder {
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002946 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick17d35e52012-03-14 04:00:41 +00002947 if (IsReverse)
2948 return A->NodeNum > B->NodeNum;
2949 else
2950 return A->NodeNum < B->NodeNum;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002951 }
2952};
2953
Andrew Trick96f678f2012-01-13 06:30:30 +00002954/// Reorder instructions as much as possible.
Andrew Trick17d35e52012-03-14 04:00:41 +00002955class InstructionShuffler : public MachineSchedStrategy {
2956 bool IsAlternating;
2957 bool IsTopDown;
2958
2959 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
2960 // gives nodes with a higher number higher priority causing the latest
2961 // instructions to be scheduled first.
2962 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
2963 TopQ;
2964 // When scheduling bottom-up, use greater-than as the queue priority.
2965 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
2966 BottomQ;
Andrew Trick96f678f2012-01-13 06:30:30 +00002967public:
Andrew Trick17d35e52012-03-14 04:00:41 +00002968 InstructionShuffler(bool alternate, bool topdown)
2969 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Trick96f678f2012-01-13 06:30:30 +00002970
Andrew Trick17d35e52012-03-14 04:00:41 +00002971 virtual void initialize(ScheduleDAGMI *) {
2972 TopQ.clear();
2973 BottomQ.clear();
2974 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002975
Andrew Trick17d35e52012-03-14 04:00:41 +00002976 /// Implement MachineSchedStrategy interface.
2977 /// -----------------------------------------
2978
2979 virtual SUnit *pickNode(bool &IsTopNode) {
2980 SUnit *SU;
2981 if (IsTopDown) {
2982 do {
2983 if (TopQ.empty()) return NULL;
2984 SU = TopQ.top();
2985 TopQ.pop();
2986 } while (SU->isScheduled);
2987 IsTopNode = true;
2988 }
2989 else {
2990 do {
2991 if (BottomQ.empty()) return NULL;
2992 SU = BottomQ.top();
2993 BottomQ.pop();
2994 } while (SU->isScheduled);
2995 IsTopNode = false;
2996 }
2997 if (IsAlternating)
2998 IsTopDown = !IsTopDown;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002999 return SU;
3000 }
3001
Andrew Trick0a39d4e2012-05-24 22:11:09 +00003002 virtual void schedNode(SUnit *SU, bool IsTopNode) {}
3003
Andrew Trick17d35e52012-03-14 04:00:41 +00003004 virtual void releaseTopNode(SUnit *SU) {
3005 TopQ.push(SU);
3006 }
3007 virtual void releaseBottomNode(SUnit *SU) {
3008 BottomQ.push(SU);
Andrew Trick96f678f2012-01-13 06:30:30 +00003009 }
3010};
3011} // namespace
3012
Andrew Trickc174eaf2012-03-08 01:41:12 +00003013static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick17d35e52012-03-14 04:00:41 +00003014 bool Alternate = !ForceTopDown && !ForceBottomUp;
3015 bool TopDown = !ForceBottomUp;
Benjamin Kramer689e0b42012-03-14 11:26:37 +00003016 assert((TopDown || !ForceTopDown) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00003017 "-misched-topdown incompatible with -misched-bottomup");
3018 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Trick96f678f2012-01-13 06:30:30 +00003019}
Andrew Trick17d35e52012-03-14 04:00:41 +00003020static MachineSchedRegistry ShufflerRegistry(
3021 "shuffle", "Shuffle machine instructions alternating directions",
3022 createInstructionShuffler);
Andrew Trick96f678f2012-01-13 06:30:30 +00003023#endif // !NDEBUG
Andrew Trick30849792013-01-25 07:45:29 +00003024
3025//===----------------------------------------------------------------------===//
3026// GraphWriter support for ScheduleDAGMI.
3027//===----------------------------------------------------------------------===//
3028
3029#ifndef NDEBUG
3030namespace llvm {
3031
3032template<> struct GraphTraits<
3033 ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
3034
3035template<>
3036struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
3037
3038 DOTGraphTraits (bool isSimple=false) : DefaultDOTGraphTraits(isSimple) {}
3039
3040 static std::string getGraphName(const ScheduleDAG *G) {
3041 return G->MF.getName();
3042 }
3043
3044 static bool renderGraphFromBottomUp() {
3045 return true;
3046 }
3047
3048 static bool isNodeHidden(const SUnit *Node) {
Andrew Trickda9f4412013-09-04 21:00:18 +00003049 return (Node->Preds.size() > 10 || Node->Succs.size() > 10);
Andrew Trick30849792013-01-25 07:45:29 +00003050 }
3051
3052 static bool hasNodeAddressLabel(const SUnit *Node,
3053 const ScheduleDAG *Graph) {
3054 return false;
3055 }
3056
3057 /// If you want to override the dot attributes printed for a particular
3058 /// edge, override this method.
3059 static std::string getEdgeAttributes(const SUnit *Node,
3060 SUnitIterator EI,
3061 const ScheduleDAG *Graph) {
3062 if (EI.isArtificialDep())
3063 return "color=cyan,style=dashed";
3064 if (EI.isCtrlDep())
3065 return "color=blue,style=dashed";
3066 return "";
3067 }
3068
3069 static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
3070 std::string Str;
3071 raw_string_ostream SS(Str);
Andrew Trickfd303122013-09-06 17:32:42 +00003072 const SchedDFSResult *DFS =
3073 static_cast<const ScheduleDAGMI*>(G)->getDFSResult();
3074 SS << "SU:" << SU->NodeNum;
3075 if (DFS)
3076 SS << " I:" << DFS->getNumInstrs(SU);
Andrew Trick30849792013-01-25 07:45:29 +00003077 return SS.str();
3078 }
3079 static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
3080 return G->getGraphNodeLabel(SU);
3081 }
3082
3083 static std::string getNodeAttributes(const SUnit *N,
3084 const ScheduleDAG *Graph) {
3085 std::string Str("shape=Mrecord");
3086 const SchedDFSResult *DFS =
3087 static_cast<const ScheduleDAGMI*>(Graph)->getDFSResult();
3088 if (DFS) {
3089 Str += ",style=filled,fillcolor=\"#";
3090 Str += DOT::getColorString(DFS->getSubtreeID(N));
3091 Str += '"';
3092 }
3093 return Str;
3094 }
3095};
3096} // namespace llvm
3097#endif // NDEBUG
3098
3099/// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
3100/// rendered using 'dot'.
3101///
3102void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
3103#ifndef NDEBUG
3104 ViewGraph(this, Name, false, Title);
3105#else
3106 errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
3107 << "systems with Graphviz or gv!\n";
3108#endif // NDEBUG
3109}
3110
3111/// Out-of-line implementation with no arguments is handy for gdb.
3112void ScheduleDAGMI::viewGraph() {
3113 viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
3114}