blob: 42bd7dc98322de40ed13eca8c876ae9c6149e7bb [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000025#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000026#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000027#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000028#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000029#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000039#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000040#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000041#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000042#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000043#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000044using namespace llvm;
45
Mon P Wang3c81d352008-11-23 04:37:22 +000046static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000047DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000048
Evan Cheng10e86422008-04-25 19:11:04 +000049// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000050static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
51 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000052
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000053X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000055 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000056 X86ScalarSSEf64 = Subtarget->hasSSE2();
57 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000058 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000059
Anton Korobeynikov2365f512007-07-14 14:06:15 +000060 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000061 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000062
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000063 // Set up the TargetLowering object.
64
65 // X86 is weird, it always uses i8 for shift amounts and setcc results.
66 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000067 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000068 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000069 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000070
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000071 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000072 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(false);
74 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000075 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000076 // MS runtime is weird: it exports _setjmp, but longjmp!
77 setUseUnderscoreSetJmp(true);
78 setUseUnderscoreLongJmp(false);
79 } else {
80 setUseUnderscoreSetJmp(true);
81 setUseUnderscoreLongJmp(true);
82 }
Scott Michelfdc40a02009-02-17 22:15:04 +000083
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000084 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000085 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
86 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
87 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000088 if (Subtarget->is64Bit())
89 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090
Evan Cheng03294662008-10-14 21:26:46 +000091 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000092
Scott Michelfdc40a02009-02-17 22:15:04 +000093 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +000094 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
95 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
96 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
97 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
98 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +000099 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
100
101 // SETOEQ and SETUNE require checking two conditions.
102 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
103 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
104 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
105 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
107 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000108
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000109 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
110 // operation.
111 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
112 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
113 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000114
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000116 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000117 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000118 } else if (!UseSoftFloat) {
119 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000120 // We have an impenetrably clever algorithm for ui64->double only.
121 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000122 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000123 // We have an algorithm for SSE2, and we turn this into a 64-bit
124 // FILD for other targets.
125 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000126 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000127
128 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
129 // this operation.
130 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
131 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000132
Devang Patel6a784892009-06-05 18:48:29 +0000133 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000134 // SSE has no i16 to fp conversion, only i32
135 if (X86ScalarSSEf32) {
136 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
137 // f32 and f64 cases are Legal, f80 case is not
138 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
139 } else {
140 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
141 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
142 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000143 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000144 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
145 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000146 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000147
Dale Johannesen73328d12007-09-19 23:55:34 +0000148 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
149 // are Legal, f80 is custom lowered.
150 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
151 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000152
Evan Cheng02568ff2006-01-30 22:13:22 +0000153 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
154 // this operation.
155 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
156 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
157
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000158 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000159 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000160 // f32 and f64 cases are Legal, f80 case is not
161 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000162 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000163 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000164 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165 }
166
167 // Handle FP_TO_UINT by promoting the destination to a larger signed
168 // conversion.
169 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
170 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
171 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
172
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 if (Subtarget->is64Bit()) {
174 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000175 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000176 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000177 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000178 // Expand FP_TO_UINT into a select.
179 // FIXME: We would like to use a Custom expander here eventually to do
180 // the optimal thing for SSE vs. the default expansion in the legalizer.
181 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
182 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000183 // With SSE3 we can use fisttpll to convert to a signed i64; without
184 // SSE, we're stuck with a fistpll.
185 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000186 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000187
Chris Lattner399610a2006-12-05 18:22:22 +0000188 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000189 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000190 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
191 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
192 }
Chris Lattner21f66852005-12-23 05:15:23 +0000193
Dan Gohmanb00ee212008-02-18 19:34:53 +0000194 // Scalar integer divide and remainder are lowered to use operations that
195 // produce two results, to match the available instructions. This exposes
196 // the two-result form to trivial CSE, which is able to combine x/y and x%y
197 // into a single instruction.
198 //
199 // Scalar integer multiply-high is also lowered to use two-result
200 // operations, to match the available instructions. However, plain multiply
201 // (low) operations are left as Legal, as there are single-result
202 // instructions for this in x86. Using the two-result multiply instructions
203 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000204 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
205 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
206 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
207 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
208 setOperationAction(ISD::SREM , MVT::i8 , Expand);
209 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000210 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
211 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
212 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
213 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
214 setOperationAction(ISD::SREM , MVT::i16 , Expand);
215 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000216 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
217 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
218 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
219 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
220 setOperationAction(ISD::SREM , MVT::i32 , Expand);
221 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000222 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
223 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
224 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
225 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
226 setOperationAction(ISD::SREM , MVT::i64 , Expand);
227 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000228
Evan Chengc35497f2006-10-30 08:02:39 +0000229 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000230 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000231 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
232 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000233 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000234 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
236 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000237 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
238 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000239 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000240 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000241 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000242 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000243
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000244 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000245 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
246 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000247 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000248 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
249 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000251 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
252 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000253 if (Subtarget->is64Bit()) {
254 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000255 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
256 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000257 }
258
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000259 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000260 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000261
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000262 // These should be promoted to a larger select which is supported.
263 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
264 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000265 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000266 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
267 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
268 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
269 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000270 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000271 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
272 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
273 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
274 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
275 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000276 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000277 if (Subtarget->is64Bit()) {
278 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
279 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
280 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000281 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000282 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000283 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000284
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000285 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000286 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000287 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000288 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000289 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000290 if (Subtarget->is64Bit())
291 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000292 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 if (Subtarget->is64Bit()) {
294 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
295 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
296 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000297 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000299 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000300 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
301 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
302 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000303 if (Subtarget->is64Bit()) {
304 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
305 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
306 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
307 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000308
Evan Chengd2cde682008-03-10 19:38:10 +0000309 if (Subtarget->hasSSE1())
310 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000311
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000312 if (!Subtarget->hasSSE2())
313 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
314
Mon P Wang63307c32008-05-05 19:05:59 +0000315 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000316 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
317 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
318 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
319 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000320
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000321 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
322 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
324 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000325
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000326 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000327 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
328 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
329 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
330 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
331 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
332 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
333 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000334 }
335
Dan Gohman7f460202008-06-30 20:59:49 +0000336 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
337 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000338 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000339 if (!Subtarget->isTargetDarwin() &&
340 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000341 !Subtarget->isTargetCygMing()) {
342 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
343 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
344 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000345
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000346 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
347 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
348 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
349 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
350 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000351 setExceptionPointerRegister(X86::RAX);
352 setExceptionSelectorRegister(X86::RDX);
353 } else {
354 setExceptionPointerRegister(X86::EAX);
355 setExceptionSelectorRegister(X86::EDX);
356 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000357 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000358 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
359
Duncan Sandsf7331b32007-09-11 14:10:23 +0000360 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000361
Chris Lattnerda68d302008-01-15 21:58:22 +0000362 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000363
Nate Begemanacc398c2006-01-25 18:21:52 +0000364 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
365 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000366 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000367 if (Subtarget->is64Bit()) {
368 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000369 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000370 } else {
371 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000372 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000373 }
Evan Chengae642192007-03-02 23:16:35 +0000374
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000375 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000376 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000377 if (Subtarget->is64Bit())
378 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000379 if (Subtarget->isTargetCygMing())
380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
381 else
382 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000383
Evan Chengc7ce29b2009-02-13 22:36:38 +0000384 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000385 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000386 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000387 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
388 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000389
Evan Cheng223547a2006-01-31 22:28:30 +0000390 // Use ANDPD to simulate FABS.
391 setOperationAction(ISD::FABS , MVT::f64, Custom);
392 setOperationAction(ISD::FABS , MVT::f32, Custom);
393
394 // Use XORP to simulate FNEG.
395 setOperationAction(ISD::FNEG , MVT::f64, Custom);
396 setOperationAction(ISD::FNEG , MVT::f32, Custom);
397
Evan Cheng68c47cb2007-01-05 07:55:56 +0000398 // Use ANDPD and ORPD to simulate FCOPYSIGN.
399 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
400 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
401
Evan Chengd25e9e82006-02-02 00:28:23 +0000402 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000403 setOperationAction(ISD::FSIN , MVT::f64, Expand);
404 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000405 setOperationAction(ISD::FSIN , MVT::f32, Expand);
406 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000407
Chris Lattnera54aa942006-01-29 06:26:08 +0000408 // Expand FP immediates into loads from the stack, except for the special
409 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000410 addLegalFPImmediate(APFloat(+0.0)); // xorpd
411 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000412 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000413 // Use SSE for f32, x87 for f64.
414 // Set up the FP register classes.
415 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
416 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
417
418 // Use ANDPS to simulate FABS.
419 setOperationAction(ISD::FABS , MVT::f32, Custom);
420
421 // Use XORP to simulate FNEG.
422 setOperationAction(ISD::FNEG , MVT::f32, Custom);
423
424 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
425
426 // Use ANDPS and ORPS to simulate FCOPYSIGN.
427 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
428 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
429
430 // We don't support sin/cos/fmod
431 setOperationAction(ISD::FSIN , MVT::f32, Expand);
432 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000433
Nate Begemane1795842008-02-14 08:57:00 +0000434 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000435 addLegalFPImmediate(APFloat(+0.0f)); // xorps
436 addLegalFPImmediate(APFloat(+0.0)); // FLD0
437 addLegalFPImmediate(APFloat(+1.0)); // FLD1
438 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
439 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
440
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000441 if (!UnsafeFPMath) {
442 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
443 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
444 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000445 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000446 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000447 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000448 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
449 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000450
Evan Cheng68c47cb2007-01-05 07:55:56 +0000451 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000452 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000453 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
454 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000455
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000456 if (!UnsafeFPMath) {
457 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
458 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
459 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000460 addLegalFPImmediate(APFloat(+0.0)); // FLD0
461 addLegalFPImmediate(APFloat(+1.0)); // FLD1
462 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
463 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000464 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
465 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
466 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
467 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000468 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000469
Dale Johannesen59a58732007-08-05 18:49:15 +0000470 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000471 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000472 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
473 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
474 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
475 {
476 bool ignored;
477 APFloat TmpFlt(+0.0);
478 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
479 &ignored);
480 addLegalFPImmediate(TmpFlt); // FLD0
481 TmpFlt.changeSign();
482 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
483 APFloat TmpFlt2(+1.0);
484 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
485 &ignored);
486 addLegalFPImmediate(TmpFlt2); // FLD1
487 TmpFlt2.changeSign();
488 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
489 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000490
Evan Chengc7ce29b2009-02-13 22:36:38 +0000491 if (!UnsafeFPMath) {
492 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
493 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
494 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000495 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000496
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000497 // Always use a library call for pow.
498 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
499 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
500 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
501
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000502 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000503 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000504 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000505 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000506 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
507
Mon P Wangf007a8b2008-11-06 05:31:54 +0000508 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000509 // (for widening) or expand (for scalarization). Then we will selectively
510 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000511 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
512 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000513 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
514 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
515 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
516 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
517 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
525 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000526 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
527 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000528 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000529 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000530 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000552 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000557 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000561 }
562
Evan Chengc7ce29b2009-02-13 22:36:38 +0000563 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
564 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000565 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000566 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
567 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
568 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000569 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000570 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000571
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000572 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
573 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
574 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000575 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000576
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000577 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
578 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
579 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000580 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000581
Bill Wendling74027e92007-03-15 21:24:36 +0000582 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
583 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
584
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000585 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000586 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000587 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000588 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
589 setOperationAction(ISD::AND, MVT::v2i32, Promote);
590 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
591 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000592
593 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000594 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000595 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000596 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
597 setOperationAction(ISD::OR, MVT::v2i32, Promote);
598 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
599 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000600
601 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000602 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000603 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000604 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
605 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
606 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
607 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000608
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000609 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000610 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000611 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000612 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
613 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
614 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000615 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
616 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000617 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000618
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000619 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
620 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
621 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000622 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000623 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000624
625 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
626 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
627 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000628 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000629
Evan Cheng52672b82008-07-22 18:39:19 +0000630 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000631 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
632 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000633 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000634
635 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000636
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000637 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000638 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
639 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
640 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
641 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
642 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Eli Friedman3dae2842009-07-22 01:06:52 +0000643 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
644 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
645 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000646 }
647
Evan Cheng92722532009-03-26 23:06:32 +0000648 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000649 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
650
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000651 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
652 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
653 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
654 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000655 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
656 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000657 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
658 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
659 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000660 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000661 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000662 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000663 }
664
Evan Cheng92722532009-03-26 23:06:32 +0000665 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000666 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000667
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000668 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
669 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000670 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
671 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
672 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
673 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
674
Evan Chengf7c378e2006-04-10 07:23:14 +0000675 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
676 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
677 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000678 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000679 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000680 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
681 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
682 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000683 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000684 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000685 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
686 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
687 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
688 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000689 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
690 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000691
Nate Begeman30a0de92008-07-17 16:51:19 +0000692 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
693 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
694 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
695 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000696
Evan Chengf7c378e2006-04-10 07:23:14 +0000697 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
698 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000699 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000700 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000701 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000702
Evan Cheng2c3ae372006-04-12 21:21:57 +0000703 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000704 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
705 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000706 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000707 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000708 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000709 // Do not attempt to custom lower non-128-bit vectors
710 if (!VT.is128BitVector())
711 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000712 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
713 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
714 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000715 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000716
Evan Cheng2c3ae372006-04-12 21:21:57 +0000717 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
718 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
719 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
720 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000721 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000722 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723
Nate Begemancdd1eec2008-02-12 22:51:28 +0000724 if (Subtarget->is64Bit()) {
725 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000726 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000727 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000728
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000729 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000730 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
731 MVT VT = (MVT::SimpleValueType)i;
732
733 // Do not attempt to promote non-128-bit vectors
734 if (!VT.is128BitVector()) {
735 continue;
736 }
737 setOperationAction(ISD::AND, VT, Promote);
738 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
739 setOperationAction(ISD::OR, VT, Promote);
740 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
741 setOperationAction(ISD::XOR, VT, Promote);
742 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
743 setOperationAction(ISD::LOAD, VT, Promote);
744 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
745 setOperationAction(ISD::SELECT, VT, Promote);
746 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000747 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000748
Chris Lattnerddf89562008-01-17 19:59:44 +0000749 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000750
Evan Cheng2c3ae372006-04-12 21:21:57 +0000751 // Custom lower v2i64 and v2f64 selects.
752 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000753 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000754 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000755 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000756
Eli Friedman23ef1052009-06-06 03:57:58 +0000757 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
758 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
759 if (!DisableMMX && Subtarget->hasMMX()) {
760 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
761 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
762 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000763 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000764
Nate Begeman14d12ca2008-02-11 04:19:36 +0000765 if (Subtarget->hasSSE41()) {
766 // FIXME: Do we need to handle scalar-to-vector here?
767 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
768
769 // i8 and i16 vectors are custom , because the source register and source
770 // source memory operand types are not the same width. f32 vectors are
771 // custom since the immediate controlling the insert encodes additional
772 // information.
773 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
774 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000775 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000776 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
777
778 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
779 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000780 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000782
783 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
785 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000786 }
787 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000788
Nate Begeman30a0de92008-07-17 16:51:19 +0000789 if (Subtarget->hasSSE42()) {
790 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
791 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000792
David Greene9b9838d2009-06-29 16:47:10 +0000793 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000794 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
795 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
796 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
797 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
798
David Greene9b9838d2009-06-29 16:47:10 +0000799 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
800 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
801 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
802 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
803 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
804 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
805 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
806 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
807 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
808 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
809 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
810 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
811 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
812 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
813 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
814
815 // Operations to consider commented out -v16i16 v32i8
816 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
817 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
818 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
819 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
820 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
821 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
822 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
823 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
824 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
825 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
826 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
827 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
828 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
829 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
830
831 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
832 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
833 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
834 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
835
836 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
837 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
838 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
841
842 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
843 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
844 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
845 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
848
849#if 0
850 // Not sure we want to do this since there are no 256-bit integer
851 // operations in AVX
852
853 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
854 // This includes 256-bit vectors
855 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
856 MVT VT = (MVT::SimpleValueType)i;
857
858 // Do not attempt to custom lower non-power-of-2 vectors
859 if (!isPowerOf2_32(VT.getVectorNumElements()))
860 continue;
861
862 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
863 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
864 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
865 }
866
867 if (Subtarget->is64Bit()) {
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
869 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
870 }
871#endif
872
873#if 0
874 // Not sure we want to do this since there are no 256-bit integer
875 // operations in AVX
876
877 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
878 // Including 256-bit vectors
879 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
880 MVT VT = (MVT::SimpleValueType)i;
881
882 if (!VT.is256BitVector()) {
883 continue;
884 }
885 setOperationAction(ISD::AND, VT, Promote);
886 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
887 setOperationAction(ISD::OR, VT, Promote);
888 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
889 setOperationAction(ISD::XOR, VT, Promote);
890 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
891 setOperationAction(ISD::LOAD, VT, Promote);
892 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
893 setOperationAction(ISD::SELECT, VT, Promote);
894 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
895 }
896
897 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
898#endif
899 }
900
Evan Cheng6be2c582006-04-05 23:38:46 +0000901 // We want to custom lower some of our intrinsics.
902 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
903
Bill Wendling74c37652008-12-09 22:08:41 +0000904 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000905 setOperationAction(ISD::SADDO, MVT::i32, Custom);
906 setOperationAction(ISD::SADDO, MVT::i64, Custom);
907 setOperationAction(ISD::UADDO, MVT::i32, Custom);
908 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000909 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
910 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
911 setOperationAction(ISD::USUBO, MVT::i32, Custom);
912 setOperationAction(ISD::USUBO, MVT::i64, Custom);
913 setOperationAction(ISD::SMULO, MVT::i32, Custom);
914 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000915
Evan Chengd54f2d52009-03-31 19:38:51 +0000916 if (!Subtarget->is64Bit()) {
917 // These libcalls are not available in 32-bit.
918 setLibcallName(RTLIB::SHL_I128, 0);
919 setLibcallName(RTLIB::SRL_I128, 0);
920 setLibcallName(RTLIB::SRA_I128, 0);
921 }
922
Evan Cheng206ee9d2006-07-07 08:33:52 +0000923 // We have target-specific dag combine patterns for the following nodes:
924 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000925 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000926 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000927 setTargetDAGCombine(ISD::SHL);
928 setTargetDAGCombine(ISD::SRA);
929 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000930 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000931 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000932 if (Subtarget->is64Bit())
933 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000934
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000935 computeRegisterProperties();
936
Evan Cheng87ed7162006-02-14 08:25:08 +0000937 // FIXME: These should be based on subtarget info. Plus, the values should
938 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000939 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
940 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
941 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000942 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000943 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000944 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000945}
946
Scott Michel5b8f82e2008-03-10 15:42:14 +0000947
Duncan Sands5480c042009-01-01 15:52:00 +0000948MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000949 return MVT::i8;
950}
951
952
Evan Cheng29286502008-01-23 23:17:41 +0000953/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
954/// the desired ByVal argument alignment.
955static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
956 if (MaxAlign == 16)
957 return;
958 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
959 if (VTy->getBitWidth() == 128)
960 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000961 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
962 unsigned EltAlign = 0;
963 getMaxByValAlign(ATy->getElementType(), EltAlign);
964 if (EltAlign > MaxAlign)
965 MaxAlign = EltAlign;
966 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
967 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
968 unsigned EltAlign = 0;
969 getMaxByValAlign(STy->getElementType(i), EltAlign);
970 if (EltAlign > MaxAlign)
971 MaxAlign = EltAlign;
972 if (MaxAlign == 16)
973 break;
974 }
975 }
976 return;
977}
978
979/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
980/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000981/// that contain SSE vectors are placed at 16-byte boundaries while the rest
982/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000983unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +0000984 if (Subtarget->is64Bit()) {
985 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000986 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +0000987 if (TyAlign > 8)
988 return TyAlign;
989 return 8;
990 }
991
Evan Cheng29286502008-01-23 23:17:41 +0000992 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000993 if (Subtarget->hasSSE1())
994 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000995 return Align;
996}
Chris Lattner2b02a442007-02-25 08:29:00 +0000997
Evan Chengf0df0312008-05-15 08:39:06 +0000998/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000999/// and store operations as a result of memset, memcpy, and memmove
1000/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001001/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001002MVT
Evan Chengf0df0312008-05-15 08:39:06 +00001003X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001004 bool isSrcConst, bool isSrcStr,
1005 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001006 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1007 // linux. This is because the stack realignment code can't handle certain
1008 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001009 const Function *F = DAG.getMachineFunction().getFunction();
1010 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1011 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001012 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1013 return MVT::v4i32;
1014 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1015 return MVT::v4f32;
1016 }
Evan Chengf0df0312008-05-15 08:39:06 +00001017 if (Subtarget->is64Bit() && Size >= 8)
1018 return MVT::i64;
1019 return MVT::i32;
1020}
1021
Evan Chengcc415862007-11-09 01:32:10 +00001022/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1023/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001024SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001025 SelectionDAG &DAG) const {
1026 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001027 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001028 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001029 // This doesn't have DebugLoc associated with it, but is not really the
1030 // same as a Register.
1031 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1032 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001033 return Table;
1034}
1035
Bill Wendlingb4202b82009-07-01 18:50:55 +00001036/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001037unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1038 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1039}
1040
Chris Lattner2b02a442007-02-25 08:29:00 +00001041//===----------------------------------------------------------------------===//
1042// Return Value Calling Convention Implementation
1043//===----------------------------------------------------------------------===//
1044
Chris Lattner59ed56b2007-02-28 04:55:35 +00001045#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001046
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001047/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001048SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001049 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001050 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001051
Chris Lattner9774c912007-02-27 05:28:59 +00001052 SmallVector<CCValAssign, 16> RVLocs;
1053 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001054 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Owen Andersone922c022009-07-22 00:24:57 +00001055 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs, *DAG.getContext());
Gabor Greifba36cb52008-08-28 21:40:38 +00001056 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001057
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001058 // If this is the first return lowered for this function, add the regs to the
1059 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001060 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001061 for (unsigned i = 0; i != RVLocs.size(); ++i)
1062 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001063 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001064 }
Dan Gohman475871a2008-07-27 21:46:04 +00001065 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001066
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001067 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001068 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001069 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001070 SDValue TailCall = Chain;
1071 SDValue TargetAddress = TailCall.getOperand(1);
1072 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001073 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001074 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001075 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001076 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001077 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001078 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001079 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1080 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001081
Dan Gohman475871a2008-07-27 21:46:04 +00001082 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001083 Operands.push_back(Chain.getOperand(0));
1084 Operands.push_back(TargetAddress);
1085 Operands.push_back(StackAdjustment);
1086 // Copy registers used by the call. Last operand is a flag so it is not
1087 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001088 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001089 Operands.push_back(Chain.getOperand(i));
1090 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001091 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001092 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001093 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001094
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001095 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001096 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001097
Dan Gohman475871a2008-07-27 21:46:04 +00001098 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001099 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1100 // Operand #1 = Bytes To Pop
1101 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001102
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001103 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001104 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1105 CCValAssign &VA = RVLocs[i];
1106 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001107 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001108
Chris Lattner447ff682008-03-11 03:23:40 +00001109 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1110 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001111 if (VA.getLocReg() == X86::ST0 ||
1112 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001113 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1114 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001115 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001116 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001117 RetOps.push_back(ValToCopy);
1118 // Don't emit a copytoreg.
1119 continue;
1120 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001121
Evan Cheng242b38b2009-02-23 09:03:22 +00001122 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1123 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001124 if (Subtarget->is64Bit()) {
1125 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001126 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001127 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001128 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1129 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1130 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001131 }
1132
Dale Johannesendd64c412009-02-04 00:33:20 +00001133 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001134 Flag = Chain.getValue(1);
1135 }
Dan Gohman61a92132008-04-21 23:59:07 +00001136
1137 // The x86-64 ABI for returning structs by value requires that we copy
1138 // the sret argument into %rax for the return. We saved the argument into
1139 // a virtual register in the entry block, so now we copy the value out
1140 // and into %rax.
1141 if (Subtarget->is64Bit() &&
1142 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1143 MachineFunction &MF = DAG.getMachineFunction();
1144 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1145 unsigned Reg = FuncInfo->getSRetReturnReg();
1146 if (!Reg) {
1147 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1148 FuncInfo->setSRetReturnReg(Reg);
1149 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001150 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001151
Dale Johannesendd64c412009-02-04 00:33:20 +00001152 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001153 Flag = Chain.getValue(1);
1154 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001155
Chris Lattner447ff682008-03-11 03:23:40 +00001156 RetOps[0] = Chain; // Update chain.
1157
1158 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001159 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001160 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001161
1162 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001163 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001164}
1165
1166
Chris Lattner3085e152007-02-25 08:59:22 +00001167/// LowerCallResult - Lower the result values of an ISD::CALL into the
1168/// appropriate copies out of appropriate physical registers. This assumes that
1169/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1170/// being lowered. The returns a SDNode with the same number of values as the
1171/// ISD::CALL.
1172SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001173LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001174 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001175
Scott Michelfdc40a02009-02-17 22:15:04 +00001176 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001177 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001178 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001179 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001180 bool Is64Bit = Subtarget->is64Bit();
Owen Andersond1474d02009-07-09 17:57:24 +00001181 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001182 RVLocs, *DAG.getContext());
Chris Lattnere32bbf62007-02-28 07:09:55 +00001183 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1184
Dan Gohman475871a2008-07-27 21:46:04 +00001185 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001186
Chris Lattner3085e152007-02-25 08:59:22 +00001187 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001188 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001189 CCValAssign &VA = RVLocs[i];
1190 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001191
Torok Edwin3f142c32009-02-01 18:15:56 +00001192 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001193 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001194 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001195 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001196 }
1197
Chris Lattner8e6da152008-03-10 21:08:41 +00001198 // If this is a call to a function that returns an fp value on the floating
1199 // point stack, but where we prefer to use the value in xmm registers, copy
1200 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001201 if ((VA.getLocReg() == X86::ST0 ||
1202 VA.getLocReg() == X86::ST1) &&
1203 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001204 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001205 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001206
Evan Cheng79fb3b42009-02-20 20:43:02 +00001207 SDValue Val;
1208 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001209 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1210 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1211 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1212 MVT::v2i64, InFlag).getValue(1);
1213 Val = Chain.getValue(0);
1214 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1215 Val, DAG.getConstant(0, MVT::i64));
1216 } else {
1217 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1218 MVT::i64, InFlag).getValue(1);
1219 Val = Chain.getValue(0);
1220 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001221 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1222 } else {
1223 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1224 CopyVT, InFlag).getValue(1);
1225 Val = Chain.getValue(0);
1226 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001227 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001228
Dan Gohman37eed792009-02-04 17:28:58 +00001229 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001230 // Round the F80 the right size, which also moves to the appropriate xmm
1231 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001232 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001233 // This truncation won't change the value.
1234 DAG.getIntPtrConstant(1));
1235 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001236
Chris Lattner8e6da152008-03-10 21:08:41 +00001237 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001238 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001239
Chris Lattner3085e152007-02-25 08:59:22 +00001240 // Merge everything together with a MERGE_VALUES node.
1241 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001242 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1243 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001244}
1245
1246
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001248// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001249//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001250// StdCall calling convention seems to be standard for many Windows' API
1251// routines and around. It differs from C calling convention just a little:
1252// callee should clean up the stack, not caller. Symbols should be also
1253// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001254// For info on fast calling convention see Fast Calling Convention (tail call)
1255// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001256
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001257/// CallIsStructReturn - Determines whether a CALL node uses struct return
1258/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001259static bool CallIsStructReturn(CallSDNode *TheCall) {
1260 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001261 if (!NumOps)
1262 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001263
Dan Gohman095cc292008-09-13 01:54:27 +00001264 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001265}
1266
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001267/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1268/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001269static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001270 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001271 if (!NumArgs)
1272 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001273
1274 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001275}
1276
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001277/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1278/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001279/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001280bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001281 if (IsVarArg)
1282 return false;
1283
Dan Gohman095cc292008-09-13 01:54:27 +00001284 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001285 default:
1286 return false;
1287 case CallingConv::X86_StdCall:
1288 return !Subtarget->is64Bit();
1289 case CallingConv::X86_FastCall:
1290 return !Subtarget->is64Bit();
1291 case CallingConv::Fast:
1292 return PerformTailCallOpt;
1293 }
1294}
1295
Dan Gohman095cc292008-09-13 01:54:27 +00001296/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1297/// given CallingConvention value.
1298CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001299 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001300 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001301 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001302 else
1303 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001304 }
1305
Gordon Henriksen86737662008-01-05 16:56:59 +00001306 if (CC == CallingConv::X86_FastCall)
1307 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001308 else if (CC == CallingConv::Fast)
1309 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001310 else
1311 return CC_X86_32_C;
1312}
1313
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001314/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1315/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001316NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001317X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001318 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001319 if (CC == CallingConv::X86_FastCall)
1320 return FastCall;
1321 else if (CC == CallingConv::X86_StdCall)
1322 return StdCall;
1323 return None;
1324}
1325
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001326
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001327/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1328/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001329/// the specific parameter attribute. The copy will be passed as a byval
1330/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001331static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001332CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001333 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1334 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001335 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001336 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001337 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001338}
1339
Dan Gohman475871a2008-07-27 21:46:04 +00001340SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001341 const CCValAssign &VA,
1342 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001343 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001344 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001345 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001346 ISD::ArgFlagsTy Flags =
1347 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001348 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001349 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001350
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001351 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001352 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001353 // In case of tail call optimization mark all arguments mutable. Since they
1354 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001355 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001356 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001357 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001358 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001359 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001360 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001361 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001362}
1363
Dan Gohman475871a2008-07-27 21:46:04 +00001364SDValue
1365X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001366 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001367 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001368 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001369
Gordon Henriksen86737662008-01-05 16:56:59 +00001370 const Function* Fn = MF.getFunction();
1371 if (Fn->hasExternalLinkage() &&
1372 Subtarget->isTargetCygMing() &&
1373 Fn->getName() == "main")
1374 FuncInfo->setForceFramePointer(true);
1375
1376 // Decorate the function name.
1377 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001378
Evan Cheng1bc78042006-04-26 01:20:17 +00001379 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001380 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001381 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001382 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001383 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001384 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001385
1386 assert(!(isVarArg && CC == CallingConv::Fast) &&
1387 "Var args not supported with calling convention fastcc");
1388
Chris Lattner638402b2007-02-28 07:00:42 +00001389 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001390 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001391 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001392 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001393
Dan Gohman475871a2008-07-27 21:46:04 +00001394 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001395 unsigned LastVal = ~0U;
1396 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1397 CCValAssign &VA = ArgLocs[i];
1398 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1399 // places.
1400 assert(VA.getValNo() != LastVal &&
1401 "Don't support value assigned to multiple locs yet");
1402 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001403
Chris Lattnerf39f7712007-02-28 05:46:49 +00001404 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001405 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001406 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001407 if (RegVT == MVT::i32)
1408 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001409 else if (Is64Bit && RegVT == MVT::i64)
1410 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001411 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001412 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001413 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001415 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001416 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001417 else if (RegVT.isVector()) {
1418 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001419 if (!Is64Bit)
1420 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1421 else {
1422 // Darwin calling convention passes MMX values in either GPRs or
1423 // XMMs in x86-64. Other targets pass them in memory.
1424 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1425 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1426 RegVT = MVT::v2i64;
1427 } else {
1428 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1429 RegVT = MVT::i64;
1430 }
1431 }
1432 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00001433 llvm_unreachable("Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001434 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001435
Bob Wilson998e1252009-04-20 18:36:57 +00001436 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001437 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001438
Chris Lattnerf39f7712007-02-28 05:46:49 +00001439 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1440 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1441 // right size.
1442 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001443 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001444 DAG.getValueType(VA.getValVT()));
1445 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001446 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001447 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001448
Chris Lattnerf39f7712007-02-28 05:46:49 +00001449 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001450 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001451
Gordon Henriksen86737662008-01-05 16:56:59 +00001452 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001453 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001454 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001455 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001456 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001457 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1458 ArgValue, DAG.getConstant(0, MVT::i64));
1459 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001460 }
1461 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001462
Chris Lattnerf39f7712007-02-28 05:46:49 +00001463 ArgValues.push_back(ArgValue);
1464 } else {
1465 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001466 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001467 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001468 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001469
Dan Gohman61a92132008-04-21 23:59:07 +00001470 // The x86-64 ABI for returning structs by value requires that we copy
1471 // the sret argument into %rax for the return. Save the argument into
1472 // a virtual register so that we can access it from the return points.
1473 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1474 MachineFunction &MF = DAG.getMachineFunction();
1475 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1476 unsigned Reg = FuncInfo->getSRetReturnReg();
1477 if (!Reg) {
1478 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1479 FuncInfo->setSRetReturnReg(Reg);
1480 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001481 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001482 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001483 }
1484
Chris Lattnerf39f7712007-02-28 05:46:49 +00001485 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001486 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001487 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001488 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001489
Evan Cheng1bc78042006-04-26 01:20:17 +00001490 // If the function takes variable number of arguments, make a frame index for
1491 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001492 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001493 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1494 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1495 }
1496 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001497 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1498
1499 // FIXME: We should really autogenerate these arrays
1500 static const unsigned GPR64ArgRegsWin64[] = {
1501 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001502 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001503 static const unsigned XMMArgRegsWin64[] = {
1504 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1505 };
1506 static const unsigned GPR64ArgRegs64Bit[] = {
1507 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1508 };
1509 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001510 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1511 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1512 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001513 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1514
1515 if (IsWin64) {
1516 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1517 GPR64ArgRegs = GPR64ArgRegsWin64;
1518 XMMArgRegs = XMMArgRegsWin64;
1519 } else {
1520 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1521 GPR64ArgRegs = GPR64ArgRegs64Bit;
1522 XMMArgRegs = XMMArgRegs64Bit;
1523 }
1524 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1525 TotalNumIntRegs);
1526 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1527 TotalNumXMMRegs);
1528
Devang Patel578efa92009-06-05 21:57:13 +00001529 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001530 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001531 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001532 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001533 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001534 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001535 // Kernel mode asks for SSE to be disabled, so don't push them
1536 // on the stack.
1537 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001538
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 // For X86-64, if there are vararg parameters that are passed via
1540 // registers, then we must store them to their spots on the stack so they
1541 // may be loaded by deferencing the result of va_next.
1542 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001543 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1544 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1545 TotalNumXMMRegs * 16, 16);
1546
Gordon Henriksen86737662008-01-05 16:56:59 +00001547 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001548 SmallVector<SDValue, 8> MemOps;
1549 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001550 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001551 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001552 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001553 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1554 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001555 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001556 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001557 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001558 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001559 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001560 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001561 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001562 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001563
Gordon Henriksen86737662008-01-05 16:56:59 +00001564 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001565 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001566 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001567 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001568 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1569 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001570 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001571 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001572 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001573 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001574 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001575 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001576 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001577 }
1578 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001579 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001580 &MemOps[0], MemOps.size());
1581 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001582 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001583
Gordon Henriksenae636f82008-01-03 16:47:34 +00001584 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001585
Gordon Henriksen86737662008-01-05 16:56:59 +00001586 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001587 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001588 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001589 BytesCallerReserves = 0;
1590 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001591 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001592 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001593 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001594 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001595 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001596 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001597
Gordon Henriksen86737662008-01-05 16:56:59 +00001598 if (!Is64Bit) {
1599 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1600 if (CC == CallingConv::X86_FastCall)
1601 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1602 }
Evan Cheng25caf632006-05-23 21:06:34 +00001603
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001604 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001605
Evan Cheng25caf632006-05-23 21:06:34 +00001606 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001607 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001608 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001609}
1610
Dan Gohman475871a2008-07-27 21:46:04 +00001611SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001612X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001613 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001614 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001615 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001616 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001617 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001618 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001619 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001620 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001621 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001622 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001623 }
Dale Johannesenace16102009-02-03 19:33:06 +00001624 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001625 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001626}
1627
Bill Wendling64e87322009-01-16 19:25:27 +00001628/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001629/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001630SDValue
1631X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001632 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001633 SDValue Chain,
1634 bool IsTailCall,
1635 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001636 int FPDiff,
1637 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001638 if (!IsTailCall || FPDiff==0) return Chain;
1639
1640 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001641 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001642 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001643
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001644 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001645 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001646 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001647}
1648
1649/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1650/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001651static SDValue
1652EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001653 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001654 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001655 // Store the return address to the appropriate stack slot.
1656 if (!FPDiff) return Chain;
1657 // Calculate the new stack slot for the return address.
1658 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001659 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001660 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001661 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001662 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001663 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001664 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001665 return Chain;
1666}
1667
Dan Gohman475871a2008-07-27 21:46:04 +00001668SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001669 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001670 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1671 SDValue Chain = TheCall->getChain();
1672 unsigned CC = TheCall->getCallingConv();
1673 bool isVarArg = TheCall->isVarArg();
1674 bool IsTailCall = TheCall->isTailCall() &&
1675 CC == CallingConv::Fast && PerformTailCallOpt;
1676 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001678 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001679 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001680
1681 assert(!(isVarArg && CC == CallingConv::Fast) &&
1682 "Var args not supported with calling convention fastcc");
1683
Chris Lattner638402b2007-02-28 07:00:42 +00001684 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001685 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001686 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohman095cc292008-09-13 01:54:27 +00001687 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001688
Chris Lattner423c5f42007-02-28 05:31:48 +00001689 // Get a count of how many bytes are to be pushed on the stack.
1690 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001691 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001692 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693
Gordon Henriksen86737662008-01-05 16:56:59 +00001694 int FPDiff = 0;
1695 if (IsTailCall) {
1696 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001697 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1699 FPDiff = NumBytesCallerPushed - NumBytes;
1700
1701 // Set the delta of movement of the returnaddr stackslot.
1702 // But only set if delta is greater than previous delta.
1703 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1704 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1705 }
1706
Chris Lattnere563bbc2008-10-11 22:08:30 +00001707 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001708
Dan Gohman475871a2008-07-27 21:46:04 +00001709 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001710 // Load return adress for tail calls.
1711 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001712 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001713
Dan Gohman475871a2008-07-27 21:46:04 +00001714 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1715 SmallVector<SDValue, 8> MemOpChains;
1716 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001717
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001718 // Walk the register/memloc assignments, inserting copies/loads. In the case
1719 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001720 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1721 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001722 SDValue Arg = TheCall->getArg(i);
1723 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1724 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001725
Chris Lattner423c5f42007-02-28 05:31:48 +00001726 // Promote the value if needed.
1727 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001728 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001729 case CCValAssign::Full: break;
1730 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001731 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001732 break;
1733 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001734 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001735 break;
1736 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001737 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001738 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001739 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001740
Chris Lattner423c5f42007-02-28 05:31:48 +00001741 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001742 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001743 MVT RegVT = VA.getLocVT();
1744 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001745 switch (VA.getLocReg()) {
1746 default:
1747 break;
1748 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1749 case X86::R8: {
1750 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001751 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001752 break;
1753 }
1754 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1755 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1756 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001757 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1758 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001759 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001760 break;
1761 }
1762 }
1763 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001764 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1765 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001766 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001767 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001768 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001769 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001770
Dan Gohman095cc292008-09-13 01:54:27 +00001771 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1772 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001773 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001774 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001775 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001776
Evan Cheng32fe1032006-05-25 00:59:30 +00001777 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001778 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001779 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001780
Evan Cheng347d5f72006-04-28 21:29:37 +00001781 // Build a sequence of copy-to-reg nodes chained together with token chain
1782 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001783 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001784 // Tail call byval lowering might overwrite argument registers so in case of
1785 // tail call optimization the copies to registers are lowered later.
1786 if (!IsTailCall)
1787 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001788 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001789 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001790 InFlag = Chain.getValue(1);
1791 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001792
Chris Lattner951bf7d2009-07-09 02:44:11 +00001793
Chris Lattner88e1fd52009-07-09 04:24:46 +00001794 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001795 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1796 // GOT pointer.
1797 if (!IsTailCall) {
1798 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1799 DAG.getNode(X86ISD::GlobalBaseReg,
1800 DebugLoc::getUnknownLoc(),
1801 getPointerTy()),
1802 InFlag);
1803 InFlag = Chain.getValue(1);
1804 } else {
1805 // If we are tail calling and generating PIC/GOT style code load the
1806 // address of the callee into ECX. The value in ecx is used as target of
1807 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1808 // for tail calls on PIC/GOT architectures. Normally we would just put the
1809 // address of GOT into ebx and then call target@PLT. But for tail calls
1810 // ebx would be restored (since ebx is callee saved) before jumping to the
1811 // target@PLT.
1812
1813 // Note: The actual moving to ECX is done further down.
1814 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1815 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1816 !G->getGlobal()->hasProtectedVisibility())
1817 Callee = LowerGlobalAddress(Callee, DAG);
1818 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001819 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001820 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001821 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001822
Gordon Henriksen86737662008-01-05 16:56:59 +00001823 if (Is64Bit && isVarArg) {
1824 // From AMD64 ABI document:
1825 // For calls that may call functions that use varargs or stdargs
1826 // (prototype-less calls or calls to functions containing ellipsis (...) in
1827 // the declaration) %al is used as hidden argument to specify the number
1828 // of SSE registers used. The contents of %al do not need to match exactly
1829 // the number of registers, but must be an ubound on the number of SSE
1830 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001831
1832 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001833 // Count the number of XMM registers allocated.
1834 static const unsigned XMMArgRegs[] = {
1835 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1836 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1837 };
1838 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001839 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001840 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001841
Dale Johannesendd64c412009-02-04 00:33:20 +00001842 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001843 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1844 InFlag = Chain.getValue(1);
1845 }
1846
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001847
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001848 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001850 SmallVector<SDValue, 8> MemOpChains2;
1851 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001852 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001853 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001854 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001855 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1856 CCValAssign &VA = ArgLocs[i];
1857 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001858 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001859 SDValue Arg = TheCall->getArg(i);
1860 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001861 // Create frame index.
1862 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001863 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001864 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001865 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001866
Duncan Sands276dcbd2008-03-21 09:14:45 +00001867 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001868 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001869 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001870 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001871 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001872 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001873 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001874
1875 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001876 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001877 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001878 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001879 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001880 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001881 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001882 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001883 }
1884 }
1885
1886 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001887 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001888 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001889
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001890 // Copy arguments to their registers.
1891 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001892 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001893 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001894 InFlag = Chain.getValue(1);
1895 }
Dan Gohman475871a2008-07-27 21:46:04 +00001896 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001897
Gordon Henriksen86737662008-01-05 16:56:59 +00001898 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001899 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001900 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001901 }
1902
Evan Cheng32fe1032006-05-25 00:59:30 +00001903 // If the callee is a GlobalAddress node (quite common, every direct call is)
1904 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001905 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001906 // We should use extra load for direct calls to dllimported functions in
1907 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001908 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001909 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001910 unsigned char OpFlags = 0;
1911
1912 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1913 // external symbols most go through the PLT in PIC mode. If the symbol
1914 // has hidden or protected visibility, or if it is static or local, then
1915 // we don't need to use the PLT - we can directly call it.
1916 if (Subtarget->isTargetELF() &&
1917 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001918 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001919 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001920 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001921 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1922 Subtarget->getDarwinVers() < 9) {
1923 // PC-relative references to external symbols should go through $stub,
1924 // unless we're building with the leopard linker or later, which
1925 // automatically synthesizes these stubs.
1926 OpFlags = X86II::MO_DARWIN_STUB;
1927 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001928
Chris Lattner74e726e2009-07-09 05:27:35 +00001929 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001930 G->getOffset(), OpFlags);
1931 }
Bill Wendling056292f2008-09-16 21:48:12 +00001932 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001933 unsigned char OpFlags = 0;
1934
1935 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1936 // symbols should go through the PLT.
1937 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001938 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001939 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001940 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001941 Subtarget->getDarwinVers() < 9) {
1942 // PC-relative references to external symbols should go through $stub,
1943 // unless we're building with the leopard linker or later, which
1944 // automatically synthesizes these stubs.
1945 OpFlags = X86II::MO_DARWIN_STUB;
1946 }
1947
Chris Lattner48a7d022009-07-09 05:02:21 +00001948 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1949 OpFlags);
Gordon Henriksen86737662008-01-05 16:56:59 +00001950 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001951 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001952
Dale Johannesendd64c412009-02-04 00:33:20 +00001953 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001954 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001955 Callee,InFlag);
1956 Callee = DAG.getRegister(Opc, getPointerTy());
1957 // Add register as live out.
1958 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001959 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001960
Chris Lattnerd96d0722007-02-25 06:40:16 +00001961 // Returns a chain & a flag for retval copy to use.
1962 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001963 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001964
1965 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001966 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1967 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001968 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001969
Gordon Henriksen86737662008-01-05 16:56:59 +00001970 // Returns a chain & a flag for retval copy to use.
1971 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1972 Ops.clear();
1973 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001974
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001975 Ops.push_back(Chain);
1976 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001977
Gordon Henriksen86737662008-01-05 16:56:59 +00001978 if (IsTailCall)
1979 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001980
Gordon Henriksen86737662008-01-05 16:56:59 +00001981 // Add argument registers to the end of the list so that they are known live
1982 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001983 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1984 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1985 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001986
Evan Cheng586ccac2008-03-18 23:36:35 +00001987 // Add an implicit use GOT pointer in EBX.
Chris Lattner88e1fd52009-07-09 04:24:46 +00001988 if (!IsTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00001989 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1990
1991 // Add an implicit use of AL for x86 vararg functions.
1992 if (Is64Bit && isVarArg)
1993 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1994
Gabor Greifba36cb52008-08-28 21:40:38 +00001995 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001996 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001997
Gordon Henriksen86737662008-01-05 16:56:59 +00001998 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001999 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00002001 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00002002 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00002003
Gabor Greifba36cb52008-08-28 21:40:38 +00002004 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 }
2006
Dale Johannesenace16102009-02-03 19:33:06 +00002007 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002008 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002009
Chris Lattner2d297092006-05-23 18:50:38 +00002010 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002011 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00002012 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00002013 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00002014 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002015 // If this is is a call to a struct-return function, the callee
2016 // pops the hidden struct pointer, so we have to push it back.
2017 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002018 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002019 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002020 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002021
Gordon Henriksenae636f82008-01-03 16:47:34 +00002022 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002023 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002024 DAG.getIntPtrConstant(NumBytes, true),
2025 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2026 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002027 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002028 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002029
Chris Lattner3085e152007-02-25 08:59:22 +00002030 // Handle result values, copying them out of physregs into vregs that we
2031 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00002032 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00002033 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002034}
2035
Evan Cheng25ab6902006-09-08 06:48:29 +00002036
2037//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002038// Fast Calling Convention (tail call) implementation
2039//===----------------------------------------------------------------------===//
2040
2041// Like std call, callee cleans arguments, convention except that ECX is
2042// reserved for storing the tail called function address. Only 2 registers are
2043// free for argument passing (inreg). Tail call optimization is performed
2044// provided:
2045// * tailcallopt is enabled
2046// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002047// On X86_64 architecture with GOT-style position independent code only local
2048// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002049// To keep the stack aligned according to platform abi the function
2050// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2051// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002052// If a tail called function callee has more arguments than the caller the
2053// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002054// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002055// original REtADDR, but before the saved framepointer or the spilled registers
2056// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2057// stack layout:
2058// arg1
2059// arg2
2060// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002061// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002062// move area ]
2063// (possible EBP)
2064// ESI
2065// EDI
2066// local1 ..
2067
2068/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2069/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002070unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002071 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002072 MachineFunction &MF = DAG.getMachineFunction();
2073 const TargetMachine &TM = MF.getTarget();
2074 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2075 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002076 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002077 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002078 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002079 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2080 // Number smaller than 12 so just add the difference.
2081 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2082 } else {
2083 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002084 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002085 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002086 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002087 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002088}
2089
2090/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002091/// following the call is a return. A function is eligible if caller/callee
2092/// calling conventions match, currently only fastcc supports tail calls, and
2093/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002094bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002095 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002096 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002097 if (!PerformTailCallOpt)
2098 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002099
Dan Gohman095cc292008-09-13 01:54:27 +00002100 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Chris Lattner3fff30d2009-07-09 04:27:47 +00002101 unsigned CallerCC =
2102 DAG.getMachineFunction().getFunction()->getCallingConv();
2103 unsigned CalleeCC = TheCall->getCallingConv();
2104 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC)
2105 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002106 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002107
2108 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002109}
2110
Dan Gohman3df24e62008-09-03 23:12:08 +00002111FastISel *
2112X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002113 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002114 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002115 DenseMap<const Value *, unsigned> &vm,
2116 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002117 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002118 DenseMap<const AllocaInst *, int> &am
2119#ifndef NDEBUG
2120 , SmallSet<Instruction*, 8> &cil
2121#endif
2122 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002123 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002124#ifndef NDEBUG
2125 , cil
2126#endif
2127 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002128}
2129
2130
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002131//===----------------------------------------------------------------------===//
2132// Other Lowering Hooks
2133//===----------------------------------------------------------------------===//
2134
2135
Dan Gohman475871a2008-07-27 21:46:04 +00002136SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002137 MachineFunction &MF = DAG.getMachineFunction();
2138 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2139 int ReturnAddrIndex = FuncInfo->getRAIndex();
2140
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002141 if (ReturnAddrIndex == 0) {
2142 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002143 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002144 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002145 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002146 }
2147
Evan Cheng25ab6902006-09-08 06:48:29 +00002148 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002149}
2150
2151
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002152/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2153/// specific condition code, returning the condition code and the LHS/RHS of the
2154/// comparison to make.
2155static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2156 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002157 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002158 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2159 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2160 // X > -1 -> X == 0, jump !sign.
2161 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002162 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002163 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2164 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002165 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002166 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002167 // X < 1 -> X <= 0
2168 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002169 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002170 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002171 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002172
Evan Chengd9558e02006-01-06 00:43:03 +00002173 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002174 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002175 case ISD::SETEQ: return X86::COND_E;
2176 case ISD::SETGT: return X86::COND_G;
2177 case ISD::SETGE: return X86::COND_GE;
2178 case ISD::SETLT: return X86::COND_L;
2179 case ISD::SETLE: return X86::COND_LE;
2180 case ISD::SETNE: return X86::COND_NE;
2181 case ISD::SETULT: return X86::COND_B;
2182 case ISD::SETUGT: return X86::COND_A;
2183 case ISD::SETULE: return X86::COND_BE;
2184 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002185 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002186 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002187
Chris Lattner4c78e022008-12-23 23:42:27 +00002188 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002189
Chris Lattner4c78e022008-12-23 23:42:27 +00002190 // If LHS is a foldable load, but RHS is not, flip the condition.
2191 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2192 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2193 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2194 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002195 }
2196
Chris Lattner4c78e022008-12-23 23:42:27 +00002197 switch (SetCCOpcode) {
2198 default: break;
2199 case ISD::SETOLT:
2200 case ISD::SETOLE:
2201 case ISD::SETUGT:
2202 case ISD::SETUGE:
2203 std::swap(LHS, RHS);
2204 break;
2205 }
2206
2207 // On a floating point condition, the flags are set as follows:
2208 // ZF PF CF op
2209 // 0 | 0 | 0 | X > Y
2210 // 0 | 0 | 1 | X < Y
2211 // 1 | 0 | 0 | X == Y
2212 // 1 | 1 | 1 | unordered
2213 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002214 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002215 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002216 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002217 case ISD::SETOLT: // flipped
2218 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002219 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002220 case ISD::SETOLE: // flipped
2221 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002222 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002223 case ISD::SETUGT: // flipped
2224 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002225 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002226 case ISD::SETUGE: // flipped
2227 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002228 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002229 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002230 case ISD::SETNE: return X86::COND_NE;
2231 case ISD::SETUO: return X86::COND_P;
2232 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002233 }
Evan Chengd9558e02006-01-06 00:43:03 +00002234}
2235
Evan Cheng4a460802006-01-11 00:33:36 +00002236/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2237/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002238/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002239static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002240 switch (X86CC) {
2241 default:
2242 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002243 case X86::COND_B:
2244 case X86::COND_BE:
2245 case X86::COND_E:
2246 case X86::COND_P:
2247 case X86::COND_A:
2248 case X86::COND_AE:
2249 case X86::COND_NE:
2250 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002251 return true;
2252 }
2253}
2254
Nate Begeman9008ca62009-04-27 18:41:29 +00002255/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2256/// the specified range (L, H].
2257static bool isUndefOrInRange(int Val, int Low, int Hi) {
2258 return (Val < 0) || (Val >= Low && Val < Hi);
2259}
2260
2261/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2262/// specified value.
2263static bool isUndefOrEqual(int Val, int CmpVal) {
2264 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002265 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002266 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002267}
2268
Nate Begeman9008ca62009-04-27 18:41:29 +00002269/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2270/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2271/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002272static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002273 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2274 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2275 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2276 return (Mask[0] < 2 && Mask[1] < 2);
2277 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002278}
2279
Nate Begeman9008ca62009-04-27 18:41:29 +00002280bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2281 SmallVector<int, 8> M;
2282 N->getMask(M);
2283 return ::isPSHUFDMask(M, N->getValueType(0));
2284}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002285
Nate Begeman9008ca62009-04-27 18:41:29 +00002286/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2287/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002288static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002289 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002290 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002291
2292 // Lower quadword copied in order or undef.
2293 for (int i = 0; i != 4; ++i)
2294 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002295 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002296
Evan Cheng506d3df2006-03-29 23:07:14 +00002297 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002298 for (int i = 4; i != 8; ++i)
2299 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002300 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002301
Evan Cheng506d3df2006-03-29 23:07:14 +00002302 return true;
2303}
2304
Nate Begeman9008ca62009-04-27 18:41:29 +00002305bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2306 SmallVector<int, 8> M;
2307 N->getMask(M);
2308 return ::isPSHUFHWMask(M, N->getValueType(0));
2309}
Evan Cheng506d3df2006-03-29 23:07:14 +00002310
Nate Begeman9008ca62009-04-27 18:41:29 +00002311/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2312/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002313static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002314 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002315 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002316
Rafael Espindola15684b22009-04-24 12:40:33 +00002317 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002318 for (int i = 4; i != 8; ++i)
2319 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002320 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002321
Rafael Espindola15684b22009-04-24 12:40:33 +00002322 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002323 for (int i = 0; i != 4; ++i)
2324 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002325 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002326
Rafael Espindola15684b22009-04-24 12:40:33 +00002327 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002328}
2329
Nate Begeman9008ca62009-04-27 18:41:29 +00002330bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2331 SmallVector<int, 8> M;
2332 N->getMask(M);
2333 return ::isPSHUFLWMask(M, N->getValueType(0));
2334}
2335
Evan Cheng14aed5e2006-03-24 01:18:28 +00002336/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2337/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002338static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002339 int NumElems = VT.getVectorNumElements();
2340 if (NumElems != 2 && NumElems != 4)
2341 return false;
2342
2343 int Half = NumElems / 2;
2344 for (int i = 0; i < Half; ++i)
2345 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002346 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002347 for (int i = Half; i < NumElems; ++i)
2348 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002349 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002350
Evan Cheng14aed5e2006-03-24 01:18:28 +00002351 return true;
2352}
2353
Nate Begeman9008ca62009-04-27 18:41:29 +00002354bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2355 SmallVector<int, 8> M;
2356 N->getMask(M);
2357 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002358}
2359
Evan Cheng213d2cf2007-05-17 18:45:50 +00002360/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002361/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2362/// half elements to come from vector 1 (which would equal the dest.) and
2363/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002364static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002365 int NumElems = VT.getVectorNumElements();
2366
2367 if (NumElems != 2 && NumElems != 4)
2368 return false;
2369
2370 int Half = NumElems / 2;
2371 for (int i = 0; i < Half; ++i)
2372 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002373 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002374 for (int i = Half; i < NumElems; ++i)
2375 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002376 return false;
2377 return true;
2378}
2379
Nate Begeman9008ca62009-04-27 18:41:29 +00002380static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2381 SmallVector<int, 8> M;
2382 N->getMask(M);
2383 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002384}
2385
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002386/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2387/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002388bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2389 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002390 return false;
2391
Evan Cheng2064a2b2006-03-28 06:50:32 +00002392 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002393 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2394 isUndefOrEqual(N->getMaskElt(1), 7) &&
2395 isUndefOrEqual(N->getMaskElt(2), 2) &&
2396 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002397}
2398
Evan Cheng5ced1d82006-04-06 23:23:56 +00002399/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2400/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002401bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2402 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002403
Evan Cheng5ced1d82006-04-06 23:23:56 +00002404 if (NumElems != 2 && NumElems != 4)
2405 return false;
2406
Evan Chengc5cdff22006-04-07 21:53:05 +00002407 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002408 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002409 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002410
Evan Chengc5cdff22006-04-07 21:53:05 +00002411 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002412 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002413 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002414
2415 return true;
2416}
2417
2418/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002419/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2420/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002421bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2422 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002423
Evan Cheng5ced1d82006-04-06 23:23:56 +00002424 if (NumElems != 2 && NumElems != 4)
2425 return false;
2426
Evan Chengc5cdff22006-04-07 21:53:05 +00002427 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002428 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002429 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002430
Nate Begeman9008ca62009-04-27 18:41:29 +00002431 for (unsigned i = 0; i < NumElems/2; ++i)
2432 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002433 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002434
2435 return true;
2436}
2437
Nate Begeman9008ca62009-04-27 18:41:29 +00002438/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2439/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2440/// <2, 3, 2, 3>
2441bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2442 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2443
2444 if (NumElems != 4)
2445 return false;
2446
2447 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2448 isUndefOrEqual(N->getMaskElt(1), 3) &&
2449 isUndefOrEqual(N->getMaskElt(2), 2) &&
2450 isUndefOrEqual(N->getMaskElt(3), 3);
2451}
2452
Evan Cheng0038e592006-03-28 00:39:58 +00002453/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2454/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002455static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002456 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002457 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002458 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002459 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002460
2461 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2462 int BitI = Mask[i];
2463 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002464 if (!isUndefOrEqual(BitI, j))
2465 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002466 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002467 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002468 return false;
2469 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002470 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002471 return false;
2472 }
Evan Cheng0038e592006-03-28 00:39:58 +00002473 }
Evan Cheng0038e592006-03-28 00:39:58 +00002474 return true;
2475}
2476
Nate Begeman9008ca62009-04-27 18:41:29 +00002477bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2478 SmallVector<int, 8> M;
2479 N->getMask(M);
2480 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002481}
2482
Evan Cheng4fcb9222006-03-28 02:43:26 +00002483/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2484/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002485static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002486 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002487 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002488 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002489 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002490
2491 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2492 int BitI = Mask[i];
2493 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002494 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002495 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002496 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002497 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002498 return false;
2499 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002500 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002501 return false;
2502 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002503 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002504 return true;
2505}
2506
Nate Begeman9008ca62009-04-27 18:41:29 +00002507bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2508 SmallVector<int, 8> M;
2509 N->getMask(M);
2510 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002511}
2512
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002513/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2514/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2515/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002516static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002517 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002518 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002519 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002520
2521 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2522 int BitI = Mask[i];
2523 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002524 if (!isUndefOrEqual(BitI, j))
2525 return false;
2526 if (!isUndefOrEqual(BitI1, j))
2527 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002528 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002529 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002530}
2531
Nate Begeman9008ca62009-04-27 18:41:29 +00002532bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2533 SmallVector<int, 8> M;
2534 N->getMask(M);
2535 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2536}
2537
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002538/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2539/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2540/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002541static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002542 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002543 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2544 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002545
2546 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2547 int BitI = Mask[i];
2548 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002549 if (!isUndefOrEqual(BitI, j))
2550 return false;
2551 if (!isUndefOrEqual(BitI1, j))
2552 return false;
2553 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002554 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002555}
2556
Nate Begeman9008ca62009-04-27 18:41:29 +00002557bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2558 SmallVector<int, 8> M;
2559 N->getMask(M);
2560 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2561}
2562
Evan Cheng017dcc62006-04-21 01:05:10 +00002563/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2564/// specifies a shuffle of elements that is suitable for input to MOVSS,
2565/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002566static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002567 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002568 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002569
2570 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002571
2572 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002573 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002574
2575 for (int i = 1; i < NumElts; ++i)
2576 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002577 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002578
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002579 return true;
2580}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002581
Nate Begeman9008ca62009-04-27 18:41:29 +00002582bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2583 SmallVector<int, 8> M;
2584 N->getMask(M);
2585 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002586}
2587
Evan Cheng017dcc62006-04-21 01:05:10 +00002588/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2589/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002590/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002591static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002592 bool V2IsSplat = false, bool V2IsUndef = false) {
2593 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002594 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002595 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002596
2597 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002598 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002599
2600 for (int i = 1; i < NumOps; ++i)
2601 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2602 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2603 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002604 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002605
Evan Cheng39623da2006-04-20 08:58:49 +00002606 return true;
2607}
2608
Nate Begeman9008ca62009-04-27 18:41:29 +00002609static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002610 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002611 SmallVector<int, 8> M;
2612 N->getMask(M);
2613 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002614}
2615
Evan Chengd9539472006-04-14 21:59:03 +00002616/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2617/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002618bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2619 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002620 return false;
2621
2622 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002623 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002624 int Elt = N->getMaskElt(i);
2625 if (Elt >= 0 && Elt != 1)
2626 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002627 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002628
2629 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002630 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 int Elt = N->getMaskElt(i);
2632 if (Elt >= 0 && Elt != 3)
2633 return false;
2634 if (Elt == 3)
2635 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002636 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002637 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002638 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002639 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002640}
2641
2642/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2643/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002644bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2645 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002646 return false;
2647
2648 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002649 for (unsigned i = 0; i < 2; ++i)
2650 if (N->getMaskElt(i) > 0)
2651 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002652
2653 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002654 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002655 int Elt = N->getMaskElt(i);
2656 if (Elt >= 0 && Elt != 2)
2657 return false;
2658 if (Elt == 2)
2659 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002660 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002661 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002662 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002663}
2664
Evan Cheng0b457f02008-09-25 20:50:48 +00002665/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2666/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002667bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2668 int e = N->getValueType(0).getVectorNumElements() / 2;
2669
2670 for (int i = 0; i < e; ++i)
2671 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002672 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002673 for (int i = 0; i < e; ++i)
2674 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002675 return false;
2676 return true;
2677}
2678
Evan Cheng63d33002006-03-22 08:01:21 +00002679/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2680/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2681/// instructions.
2682unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002683 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2684 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2685
Evan Chengb9df0ca2006-03-22 02:53:00 +00002686 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2687 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002688 for (int i = 0; i < NumOperands; ++i) {
2689 int Val = SVOp->getMaskElt(NumOperands-i-1);
2690 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002691 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002692 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002693 if (i != NumOperands - 1)
2694 Mask <<= Shift;
2695 }
Evan Cheng63d33002006-03-22 08:01:21 +00002696 return Mask;
2697}
2698
Evan Cheng506d3df2006-03-29 23:07:14 +00002699/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2700/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2701/// instructions.
2702unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002703 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002704 unsigned Mask = 0;
2705 // 8 nodes, but we only care about the last 4.
2706 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002707 int Val = SVOp->getMaskElt(i);
2708 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002709 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002710 if (i != 4)
2711 Mask <<= 2;
2712 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002713 return Mask;
2714}
2715
2716/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2717/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2718/// instructions.
2719unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002720 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002721 unsigned Mask = 0;
2722 // 8 nodes, but we only care about the first 4.
2723 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002724 int Val = SVOp->getMaskElt(i);
2725 if (Val >= 0)
2726 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002727 if (i != 0)
2728 Mask <<= 2;
2729 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002730 return Mask;
2731}
2732
Nate Begeman9008ca62009-04-27 18:41:29 +00002733/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2734/// their permute mask.
2735static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2736 SelectionDAG &DAG) {
2737 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002738 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 SmallVector<int, 8> MaskVec;
2740
Nate Begeman5a5ca152009-04-29 05:20:52 +00002741 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002742 int idx = SVOp->getMaskElt(i);
2743 if (idx < 0)
2744 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002745 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002746 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002747 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002748 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002749 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002750 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2751 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002752}
2753
Evan Cheng779ccea2007-12-07 21:30:01 +00002754/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2755/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002756static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002757 unsigned NumElems = VT.getVectorNumElements();
2758 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002759 int idx = Mask[i];
2760 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002761 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002762 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002763 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002764 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002765 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002766 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002767}
2768
Evan Cheng533a0aa2006-04-19 20:35:22 +00002769/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2770/// match movhlps. The lower half elements should come from upper half of
2771/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002772/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002773static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2774 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002775 return false;
2776 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002777 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002778 return false;
2779 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002781 return false;
2782 return true;
2783}
2784
Evan Cheng5ced1d82006-04-06 23:23:56 +00002785/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002786/// is promoted to a vector. It also returns the LoadSDNode by reference if
2787/// required.
2788static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002789 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2790 return false;
2791 N = N->getOperand(0).getNode();
2792 if (!ISD::isNON_EXTLoad(N))
2793 return false;
2794 if (LD)
2795 *LD = cast<LoadSDNode>(N);
2796 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002797}
2798
Evan Cheng533a0aa2006-04-19 20:35:22 +00002799/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2800/// match movlp{s|d}. The lower half elements should come from lower half of
2801/// V1 (and in order), and the upper half elements should come from the upper
2802/// half of V2 (and in order). And since V1 will become the source of the
2803/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002804static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2805 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002806 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002807 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002808 // Is V2 is a vector load, don't do this transformation. We will try to use
2809 // load folding shufps op.
2810 if (ISD::isNON_EXTLoad(V2))
2811 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002812
Nate Begeman5a5ca152009-04-29 05:20:52 +00002813 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002814
Evan Cheng533a0aa2006-04-19 20:35:22 +00002815 if (NumElems != 2 && NumElems != 4)
2816 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002817 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002818 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002819 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002820 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002821 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002822 return false;
2823 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002824}
2825
Evan Cheng39623da2006-04-20 08:58:49 +00002826/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2827/// all the same.
2828static bool isSplatVector(SDNode *N) {
2829 if (N->getOpcode() != ISD::BUILD_VECTOR)
2830 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002831
Dan Gohman475871a2008-07-27 21:46:04 +00002832 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002833 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2834 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002835 return false;
2836 return true;
2837}
2838
Evan Cheng213d2cf2007-05-17 18:45:50 +00002839/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2840/// constant +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002841static inline bool isZeroNode(SDValue Elt) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002842 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002843 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Evan Cheng213d2cf2007-05-17 18:45:50 +00002844 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002845 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002846}
2847
2848/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002849/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002850/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002851static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002852 SDValue V1 = N->getOperand(0);
2853 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002854 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2855 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002856 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002857 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002858 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002859 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2860 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems)))
2862 return false;
2863 } else if (Idx >= 0) {
2864 unsigned Opc = V1.getOpcode();
2865 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2866 continue;
2867 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002868 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002869 }
2870 }
2871 return true;
2872}
2873
2874/// getZeroVector - Returns a vector of specified type with all zero elements.
2875///
Dale Johannesenace16102009-02-03 19:33:06 +00002876static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2877 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002878 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002879
Chris Lattner8a594482007-11-25 00:24:49 +00002880 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2881 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002882 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002883 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002884 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002885 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002886 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002887 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002888 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002889 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002890 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002891 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002892 }
Dale Johannesenace16102009-02-03 19:33:06 +00002893 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002894}
2895
Chris Lattner8a594482007-11-25 00:24:49 +00002896/// getOnesVector - Returns a vector of specified type with all bits set.
2897///
Dale Johannesenace16102009-02-03 19:33:06 +00002898static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002899 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002900
Chris Lattner8a594482007-11-25 00:24:49 +00002901 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2902 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002903 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2904 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002905 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002906 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002907 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002908 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002909 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002910}
2911
2912
Evan Cheng39623da2006-04-20 08:58:49 +00002913/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2914/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002915static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2916 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002917 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002918
Evan Cheng39623da2006-04-20 08:58:49 +00002919 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 SmallVector<int, 8> MaskVec;
2921 SVOp->getMask(MaskVec);
2922
Nate Begeman5a5ca152009-04-29 05:20:52 +00002923 for (unsigned i = 0; i != NumElems; ++i) {
2924 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 MaskVec[i] = NumElems;
2926 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002927 }
Evan Cheng39623da2006-04-20 08:58:49 +00002928 }
Evan Cheng39623da2006-04-20 08:58:49 +00002929 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002930 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2931 SVOp->getOperand(1), &MaskVec[0]);
2932 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002933}
2934
Evan Cheng017dcc62006-04-21 01:05:10 +00002935/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2936/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002937static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2938 SDValue V2) {
2939 unsigned NumElems = VT.getVectorNumElements();
2940 SmallVector<int, 8> Mask;
2941 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002942 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002943 Mask.push_back(i);
2944 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002945}
2946
Nate Begeman9008ca62009-04-27 18:41:29 +00002947/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2948static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2949 SDValue V2) {
2950 unsigned NumElems = VT.getVectorNumElements();
2951 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002952 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002953 Mask.push_back(i);
2954 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002955 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002957}
2958
Nate Begeman9008ca62009-04-27 18:41:29 +00002959/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2960static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2961 SDValue V2) {
2962 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002963 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002965 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002966 Mask.push_back(i + Half);
2967 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002968 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002969 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002970}
2971
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002972/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002973static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2974 bool HasSSE2) {
2975 if (SV->getValueType(0).getVectorNumElements() <= 4)
2976 return SDValue(SV, 0);
2977
2978 MVT PVT = MVT::v4f32;
2979 MVT VT = SV->getValueType(0);
2980 DebugLoc dl = SV->getDebugLoc();
2981 SDValue V1 = SV->getOperand(0);
2982 int NumElems = VT.getVectorNumElements();
2983 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002984
Nate Begeman9008ca62009-04-27 18:41:29 +00002985 // unpack elements to the correct location
2986 while (NumElems > 4) {
2987 if (EltNo < NumElems/2) {
2988 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2989 } else {
2990 V1 = getUnpackh(DAG, dl, VT, V1, V1);
2991 EltNo -= NumElems/2;
2992 }
2993 NumElems >>= 1;
2994 }
2995
2996 // Perform the splat.
2997 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00002998 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00002999 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3000 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003001}
3002
Evan Chengba05f722006-04-21 23:03:30 +00003003/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003004/// vector of zero or undef vector. This produces a shuffle where the low
3005/// element of V2 is swizzled into the zero/undef vector, landing at element
3006/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003007static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003008 bool isZero, bool HasSSE2,
3009 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003010 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003011 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3013 unsigned NumElems = VT.getVectorNumElements();
3014 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003015 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003016 // If this is the insertion idx, put the low elt of V2 here.
3017 MaskVec.push_back(i == Idx ? NumElems : i);
3018 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003019}
3020
Evan Chengf26ffe92008-05-29 08:22:04 +00003021/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3022/// a shuffle that is zero.
3023static
Nate Begeman9008ca62009-04-27 18:41:29 +00003024unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3025 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003026 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003028 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003029 int Idx = SVOp->getMaskElt(Index);
3030 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003031 ++NumZeros;
3032 continue;
3033 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003034 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Gabor Greifba36cb52008-08-28 21:40:38 +00003035 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003036 ++NumZeros;
3037 else
3038 break;
3039 }
3040 return NumZeros;
3041}
3042
3043/// isVectorShift - Returns true if the shuffle can be implemented as a
3044/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003045/// FIXME: split into pslldqi, psrldqi, palignr variants.
3046static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003047 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003048 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003049
3050 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003052 if (!NumZeros) {
3053 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003054 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003055 if (!NumZeros)
3056 return false;
3057 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003058 bool SeenV1 = false;
3059 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003060 for (int i = NumZeros; i < NumElems; ++i) {
3061 int Val = isLeft ? (i - NumZeros) : i;
3062 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3063 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003064 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003066 SeenV1 = true;
3067 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003068 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003069 SeenV2 = true;
3070 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003071 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003072 return false;
3073 }
3074 if (SeenV1 && SeenV2)
3075 return false;
3076
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003078 ShAmt = NumZeros;
3079 return true;
3080}
3081
3082
Evan Chengc78d3b42006-04-24 18:01:45 +00003083/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3084///
Dan Gohman475871a2008-07-27 21:46:04 +00003085static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003086 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003087 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003088 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003089 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003090
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003091 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003092 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003093 bool First = true;
3094 for (unsigned i = 0; i < 16; ++i) {
3095 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3096 if (ThisIsNonZero && First) {
3097 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003098 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003099 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003100 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003101 First = false;
3102 }
3103
3104 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003105 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003106 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3107 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003108 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003109 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003110 }
3111 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003112 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3113 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003114 ThisElt, DAG.getConstant(8, MVT::i8));
3115 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003116 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003117 } else
3118 ThisElt = LastElt;
3119
Gabor Greifba36cb52008-08-28 21:40:38 +00003120 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003121 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003122 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003123 }
3124 }
3125
Dale Johannesenace16102009-02-03 19:33:06 +00003126 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003127}
3128
Bill Wendlinga348c562007-03-22 18:42:45 +00003129/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003130///
Dan Gohman475871a2008-07-27 21:46:04 +00003131static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003132 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003133 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003134 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003135 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003136
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003137 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003138 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003139 bool First = true;
3140 for (unsigned i = 0; i < 8; ++i) {
3141 bool isNonZero = (NonZeros & (1 << i)) != 0;
3142 if (isNonZero) {
3143 if (First) {
3144 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003145 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003146 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003147 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003148 First = false;
3149 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003150 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003151 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003152 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003153 }
3154 }
3155
3156 return V;
3157}
3158
Evan Chengf26ffe92008-05-29 08:22:04 +00003159/// getVShift - Return a vector logical shift node.
3160///
Dan Gohman475871a2008-07-27 21:46:04 +00003161static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003162 unsigned NumBits, SelectionDAG &DAG,
3163 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003164 bool isMMX = VT.getSizeInBits() == 64;
3165 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003166 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003167 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3168 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3169 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003170 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003171}
3172
Dan Gohman475871a2008-07-27 21:46:04 +00003173SDValue
3174X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003175 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003176 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003177 if (ISD::isBuildVectorAllZeros(Op.getNode())
3178 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003179 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3180 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3181 // eliminated on x86-32 hosts.
3182 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3183 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003184
Gabor Greifba36cb52008-08-28 21:40:38 +00003185 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003186 return getOnesVector(Op.getValueType(), DAG, dl);
3187 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003188 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003189
Duncan Sands83ec4b62008-06-06 12:08:01 +00003190 MVT VT = Op.getValueType();
3191 MVT EVT = VT.getVectorElementType();
3192 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003193
3194 unsigned NumElems = Op.getNumOperands();
3195 unsigned NumZero = 0;
3196 unsigned NumNonZero = 0;
3197 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003198 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003199 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003200 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003201 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003202 if (Elt.getOpcode() == ISD::UNDEF)
3203 continue;
3204 Values.insert(Elt);
3205 if (Elt.getOpcode() != ISD::Constant &&
3206 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003207 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003208 if (isZeroNode(Elt))
3209 NumZero++;
3210 else {
3211 NonZeros |= (1 << i);
3212 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003213 }
3214 }
3215
Dan Gohman7f321562007-06-25 16:23:39 +00003216 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003217 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003218 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003219 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003220
Chris Lattner67f453a2008-03-09 05:42:06 +00003221 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003222 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003223 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003224 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003225
Chris Lattner62098042008-03-09 01:05:04 +00003226 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3227 // the value are obviously zero, truncate the value to i32 and do the
3228 // insertion that way. Only do this if the value is non-constant or if the
3229 // value is a constant being inserted into element 0. It is cheaper to do
3230 // a constant pool load than it is to do a movd + shuffle.
3231 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3232 (!IsAllConstants || Idx == 0)) {
3233 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3234 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003235 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3236 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003237
Chris Lattner62098042008-03-09 01:05:04 +00003238 // Truncate the value (which may itself be a constant) to i32, and
3239 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003240 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3241 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003242 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3243 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003244
Chris Lattner62098042008-03-09 01:05:04 +00003245 // Now we have our 32-bit value zero extended in the low element of
3246 // a vector. If Idx != 0, swizzle it into place.
3247 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 SmallVector<int, 4> Mask;
3249 Mask.push_back(Idx);
3250 for (unsigned i = 1; i != VecElts; ++i)
3251 Mask.push_back(i);
3252 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3253 DAG.getUNDEF(Item.getValueType()),
3254 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003255 }
Dale Johannesenace16102009-02-03 19:33:06 +00003256 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003257 }
3258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003259
Chris Lattner19f79692008-03-08 22:59:52 +00003260 // If we have a constant or non-constant insertion into the low element of
3261 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3262 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003263 // depending on what the source datatype is.
3264 if (Idx == 0) {
3265 if (NumZero == 0) {
3266 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3267 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3268 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3269 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3270 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3271 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3272 DAG);
3273 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3274 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3275 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3276 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3277 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3278 Subtarget->hasSSE2(), DAG);
3279 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3280 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003281 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003282
3283 // Is it a vector logical left shift?
3284 if (NumElems == 2 && Idx == 1 &&
3285 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003286 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003287 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003288 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003289 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003290 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003291 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003292
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003293 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003294 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003295
Chris Lattner19f79692008-03-08 22:59:52 +00003296 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3297 // is a non-constant being inserted into an element other than the low one,
3298 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3299 // movd/movss) to move this into the low element, then shuffle it into
3300 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003301 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003302 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003303
Evan Cheng0db9fe62006-04-25 20:13:52 +00003304 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003305 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3306 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003307 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003308 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003309 MaskVec.push_back(i == Idx ? 0 : 1);
3310 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003311 }
3312 }
3313
Chris Lattner67f453a2008-03-09 05:42:06 +00003314 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3315 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003316 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003317
Dan Gohmana3941172007-07-24 22:55:08 +00003318 // A vector full of immediates; various special cases are already
3319 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003320 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003321 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003322
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003323 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003324 if (EVTBits == 64) {
3325 if (NumNonZero == 1) {
3326 // One half is zero or undef.
3327 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003328 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003329 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003330 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3331 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003332 }
Dan Gohman475871a2008-07-27 21:46:04 +00003333 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003334 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003335
3336 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003337 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003338 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003339 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003340 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003341 }
3342
Bill Wendling826f36f2007-03-28 00:57:11 +00003343 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003344 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003345 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003346 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003347 }
3348
3349 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003350 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003351 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003352 if (NumElems == 4 && NumZero > 0) {
3353 for (unsigned i = 0; i < 4; ++i) {
3354 bool isZero = !(NonZeros & (1 << i));
3355 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003356 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003357 else
Dale Johannesenace16102009-02-03 19:33:06 +00003358 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003359 }
3360
3361 for (unsigned i = 0; i < 2; ++i) {
3362 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3363 default: break;
3364 case 0:
3365 V[i] = V[i*2]; // Must be a zero vector.
3366 break;
3367 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003368 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003369 break;
3370 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003371 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003372 break;
3373 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003374 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003375 break;
3376 }
3377 }
3378
Nate Begeman9008ca62009-04-27 18:41:29 +00003379 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003380 bool Reverse = (NonZeros & 0x3) == 2;
3381 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003382 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003383 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3384 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3386 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003387 }
3388
3389 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3391 // values to be inserted is equal to the number of elements, in which case
3392 // use the unpack code below in the hopes of matching the consecutive elts
3393 // load merge pattern for shuffles.
3394 // FIXME: We could probably just check that here directly.
3395 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3396 getSubtarget()->hasSSE41()) {
3397 V[0] = DAG.getUNDEF(VT);
3398 for (unsigned i = 0; i < NumElems; ++i)
3399 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3400 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3401 Op.getOperand(i), DAG.getIntPtrConstant(i));
3402 return V[0];
3403 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003404 // Expand into a number of unpckl*.
3405 // e.g. for v4f32
3406 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3407 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3408 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003409 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003410 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003411 NumElems >>= 1;
3412 while (NumElems != 0) {
3413 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003415 NumElems >>= 1;
3416 }
3417 return V[0];
3418 }
3419
Dan Gohman475871a2008-07-27 21:46:04 +00003420 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003421}
3422
Nate Begemanb9a47b82009-02-23 08:49:38 +00003423// v8i16 shuffles - Prefer shuffles in the following order:
3424// 1. [all] pshuflw, pshufhw, optional move
3425// 2. [ssse3] 1 x pshufb
3426// 3. [ssse3] 2 x pshufb + 1 x por
3427// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003428static
Nate Begeman9008ca62009-04-27 18:41:29 +00003429SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3430 SelectionDAG &DAG, X86TargetLowering &TLI) {
3431 SDValue V1 = SVOp->getOperand(0);
3432 SDValue V2 = SVOp->getOperand(1);
3433 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003434 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003435
Nate Begemanb9a47b82009-02-23 08:49:38 +00003436 // Determine if more than 1 of the words in each of the low and high quadwords
3437 // of the result come from the same quadword of one of the two inputs. Undef
3438 // mask values count as coming from any quadword, for better codegen.
3439 SmallVector<unsigned, 4> LoQuad(4);
3440 SmallVector<unsigned, 4> HiQuad(4);
3441 BitVector InputQuads(4);
3442 for (unsigned i = 0; i < 8; ++i) {
3443 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003444 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003445 MaskVals.push_back(EltIdx);
3446 if (EltIdx < 0) {
3447 ++Quad[0];
3448 ++Quad[1];
3449 ++Quad[2];
3450 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003451 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003452 }
3453 ++Quad[EltIdx / 4];
3454 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003455 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003456
Nate Begemanb9a47b82009-02-23 08:49:38 +00003457 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003458 unsigned MaxQuad = 1;
3459 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003460 if (LoQuad[i] > MaxQuad) {
3461 BestLoQuad = i;
3462 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003463 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003464 }
3465
Nate Begemanb9a47b82009-02-23 08:49:38 +00003466 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003467 MaxQuad = 1;
3468 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003469 if (HiQuad[i] > MaxQuad) {
3470 BestHiQuad = i;
3471 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003472 }
3473 }
3474
Nate Begemanb9a47b82009-02-23 08:49:38 +00003475 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3476 // of the two input vectors, shuffle them into one input vector so only a
3477 // single pshufb instruction is necessary. If There are more than 2 input
3478 // quads, disable the next transformation since it does not help SSSE3.
3479 bool V1Used = InputQuads[0] || InputQuads[1];
3480 bool V2Used = InputQuads[2] || InputQuads[3];
3481 if (TLI.getSubtarget()->hasSSSE3()) {
3482 if (InputQuads.count() == 2 && V1Used && V2Used) {
3483 BestLoQuad = InputQuads.find_first();
3484 BestHiQuad = InputQuads.find_next(BestLoQuad);
3485 }
3486 if (InputQuads.count() > 2) {
3487 BestLoQuad = -1;
3488 BestHiQuad = -1;
3489 }
3490 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003491
Nate Begemanb9a47b82009-02-23 08:49:38 +00003492 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3493 // the shuffle mask. If a quad is scored as -1, that means that it contains
3494 // words from all 4 input quadwords.
3495 SDValue NewV;
3496 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003497 SmallVector<int, 8> MaskV;
3498 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3499 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3500 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3501 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3502 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003503 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003504
Nate Begemanb9a47b82009-02-23 08:49:38 +00003505 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3506 // source words for the shuffle, to aid later transformations.
3507 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003508 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003509 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003510 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003511 if (idx != (int)i)
3512 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003513 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003514 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003515 AllWordsInNewV = false;
3516 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003517 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003518
Nate Begemanb9a47b82009-02-23 08:49:38 +00003519 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3520 if (AllWordsInNewV) {
3521 for (int i = 0; i != 8; ++i) {
3522 int idx = MaskVals[i];
3523 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003524 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003525 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3526 if ((idx != i) && idx < 4)
3527 pshufhw = false;
3528 if ((idx != i) && idx > 3)
3529 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003530 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003531 V1 = NewV;
3532 V2Used = false;
3533 BestLoQuad = 0;
3534 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003535 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003536
Nate Begemanb9a47b82009-02-23 08:49:38 +00003537 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3538 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003539 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003540 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3541 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003542 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003543 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003544
3545 // If we have SSSE3, and all words of the result are from 1 input vector,
3546 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3547 // is present, fall back to case 4.
3548 if (TLI.getSubtarget()->hasSSSE3()) {
3549 SmallVector<SDValue,16> pshufbMask;
3550
3551 // If we have elements from both input vectors, set the high bit of the
3552 // shuffle mask element to zero out elements that come from V2 in the V1
3553 // mask, and elements that come from V1 in the V2 mask, so that the two
3554 // results can be OR'd together.
3555 bool TwoInputs = V1Used && V2Used;
3556 for (unsigned i = 0; i != 8; ++i) {
3557 int EltIdx = MaskVals[i] * 2;
3558 if (TwoInputs && (EltIdx >= 16)) {
3559 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3560 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3561 continue;
3562 }
3563 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3564 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3565 }
3566 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3567 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003568 DAG.getNode(ISD::BUILD_VECTOR, dl,
3569 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003570 if (!TwoInputs)
3571 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3572
3573 // Calculate the shuffle mask for the second input, shuffle it, and
3574 // OR it with the first shuffled input.
3575 pshufbMask.clear();
3576 for (unsigned i = 0; i != 8; ++i) {
3577 int EltIdx = MaskVals[i] * 2;
3578 if (EltIdx < 16) {
3579 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3580 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3581 continue;
3582 }
3583 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3584 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3585 }
3586 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3587 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003588 DAG.getNode(ISD::BUILD_VECTOR, dl,
3589 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003590 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3591 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3592 }
3593
3594 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3595 // and update MaskVals with new element order.
3596 BitVector InOrder(8);
3597 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003598 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003599 for (int i = 0; i != 4; ++i) {
3600 int idx = MaskVals[i];
3601 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003602 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003603 InOrder.set(i);
3604 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003605 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003606 InOrder.set(i);
3607 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003608 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003609 }
3610 }
3611 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003612 MaskV.push_back(i);
3613 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3614 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003615 }
3616
3617 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3618 // and update MaskVals with the new element order.
3619 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003620 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003621 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003622 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003623 for (unsigned i = 4; i != 8; ++i) {
3624 int idx = MaskVals[i];
3625 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003626 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003627 InOrder.set(i);
3628 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003629 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003630 InOrder.set(i);
3631 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003632 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003633 }
3634 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003635 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3636 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003637 }
3638
3639 // In case BestHi & BestLo were both -1, which means each quadword has a word
3640 // from each of the four input quadwords, calculate the InOrder bitvector now
3641 // before falling through to the insert/extract cleanup.
3642 if (BestLoQuad == -1 && BestHiQuad == -1) {
3643 NewV = V1;
3644 for (int i = 0; i != 8; ++i)
3645 if (MaskVals[i] < 0 || MaskVals[i] == i)
3646 InOrder.set(i);
3647 }
3648
3649 // The other elements are put in the right place using pextrw and pinsrw.
3650 for (unsigned i = 0; i != 8; ++i) {
3651 if (InOrder[i])
3652 continue;
3653 int EltIdx = MaskVals[i];
3654 if (EltIdx < 0)
3655 continue;
3656 SDValue ExtOp = (EltIdx < 8)
3657 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3658 DAG.getIntPtrConstant(EltIdx))
3659 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3660 DAG.getIntPtrConstant(EltIdx - 8));
3661 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3662 DAG.getIntPtrConstant(i));
3663 }
3664 return NewV;
3665}
3666
3667// v16i8 shuffles - Prefer shuffles in the following order:
3668// 1. [ssse3] 1 x pshufb
3669// 2. [ssse3] 2 x pshufb + 1 x por
3670// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3671static
Nate Begeman9008ca62009-04-27 18:41:29 +00003672SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3673 SelectionDAG &DAG, X86TargetLowering &TLI) {
3674 SDValue V1 = SVOp->getOperand(0);
3675 SDValue V2 = SVOp->getOperand(1);
3676 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003677 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003678 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003679
3680 // If we have SSSE3, case 1 is generated when all result bytes come from
3681 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3682 // present, fall back to case 3.
3683 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3684 bool V1Only = true;
3685 bool V2Only = true;
3686 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003687 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003688 if (EltIdx < 0)
3689 continue;
3690 if (EltIdx < 16)
3691 V2Only = false;
3692 else
3693 V1Only = false;
3694 }
3695
3696 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3697 if (TLI.getSubtarget()->hasSSSE3()) {
3698 SmallVector<SDValue,16> pshufbMask;
3699
3700 // If all result elements are from one input vector, then only translate
3701 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3702 //
3703 // Otherwise, we have elements from both input vectors, and must zero out
3704 // elements that come from V2 in the first mask, and V1 in the second mask
3705 // so that we can OR them together.
3706 bool TwoInputs = !(V1Only || V2Only);
3707 for (unsigned i = 0; i != 16; ++i) {
3708 int EltIdx = MaskVals[i];
3709 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3710 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3711 continue;
3712 }
3713 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3714 }
3715 // If all the elements are from V2, assign it to V1 and return after
3716 // building the first pshufb.
3717 if (V2Only)
3718 V1 = V2;
3719 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003720 DAG.getNode(ISD::BUILD_VECTOR, dl,
3721 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003722 if (!TwoInputs)
3723 return V1;
3724
3725 // Calculate the shuffle mask for the second input, shuffle it, and
3726 // OR it with the first shuffled input.
3727 pshufbMask.clear();
3728 for (unsigned i = 0; i != 16; ++i) {
3729 int EltIdx = MaskVals[i];
3730 if (EltIdx < 16) {
3731 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3732 continue;
3733 }
3734 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3735 }
3736 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003737 DAG.getNode(ISD::BUILD_VECTOR, dl,
3738 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003739 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3740 }
3741
3742 // No SSSE3 - Calculate in place words and then fix all out of place words
3743 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3744 // the 16 different words that comprise the two doublequadword input vectors.
3745 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3746 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3747 SDValue NewV = V2Only ? V2 : V1;
3748 for (int i = 0; i != 8; ++i) {
3749 int Elt0 = MaskVals[i*2];
3750 int Elt1 = MaskVals[i*2+1];
3751
3752 // This word of the result is all undef, skip it.
3753 if (Elt0 < 0 && Elt1 < 0)
3754 continue;
3755
3756 // This word of the result is already in the correct place, skip it.
3757 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3758 continue;
3759 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3760 continue;
3761
3762 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3763 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3764 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003765
3766 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3767 // using a single extract together, load it and store it.
3768 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3769 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3770 DAG.getIntPtrConstant(Elt1 / 2));
3771 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3772 DAG.getIntPtrConstant(i));
3773 continue;
3774 }
3775
Nate Begemanb9a47b82009-02-23 08:49:38 +00003776 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003777 // source byte is not also odd, shift the extracted word left 8 bits
3778 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003779 if (Elt1 >= 0) {
3780 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3781 DAG.getIntPtrConstant(Elt1 / 2));
3782 if ((Elt1 & 1) == 0)
3783 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3784 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003785 else if (Elt0 >= 0)
3786 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3787 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003788 }
3789 // If Elt0 is defined, extract it from the appropriate source. If the
3790 // source byte is not also even, shift the extracted word right 8 bits. If
3791 // Elt1 was also defined, OR the extracted values together before
3792 // inserting them in the result.
3793 if (Elt0 >= 0) {
3794 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3795 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3796 if ((Elt0 & 1) != 0)
3797 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3798 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003799 else if (Elt1 >= 0)
3800 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3801 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003802 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3803 : InsElt0;
3804 }
3805 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3806 DAG.getIntPtrConstant(i));
3807 }
3808 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003809}
3810
Evan Cheng7a831ce2007-12-15 03:00:47 +00003811/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3812/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3813/// done when every pair / quad of shuffle mask elements point to elements in
3814/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003815/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3816static
Nate Begeman9008ca62009-04-27 18:41:29 +00003817SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3818 SelectionDAG &DAG,
3819 TargetLowering &TLI, DebugLoc dl) {
3820 MVT VT = SVOp->getValueType(0);
3821 SDValue V1 = SVOp->getOperand(0);
3822 SDValue V2 = SVOp->getOperand(1);
3823 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003824 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003825 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003826 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003827 MVT NewVT = MaskVT;
3828 switch (VT.getSimpleVT()) {
3829 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003830 case MVT::v4f32: NewVT = MVT::v2f64; break;
3831 case MVT::v4i32: NewVT = MVT::v2i64; break;
3832 case MVT::v8i16: NewVT = MVT::v4i32; break;
3833 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003834 }
3835
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003836 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003837 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003838 NewVT = MVT::v2i64;
3839 else
3840 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003841 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003842 int Scale = NumElems / NewWidth;
3843 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003844 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003845 int StartIdx = -1;
3846 for (int j = 0; j < Scale; ++j) {
3847 int EltIdx = SVOp->getMaskElt(i+j);
3848 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003849 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003850 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003851 StartIdx = EltIdx - (EltIdx % Scale);
3852 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003853 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003854 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003855 if (StartIdx == -1)
3856 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003857 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003858 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003859 }
3860
Dale Johannesenace16102009-02-03 19:33:06 +00003861 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3862 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003863 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003864}
3865
Evan Chengd880b972008-05-09 21:53:03 +00003866/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003867///
Dan Gohman475871a2008-07-27 21:46:04 +00003868static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003869 SDValue SrcOp, SelectionDAG &DAG,
3870 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003871 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3872 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003873 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003874 LD = dyn_cast<LoadSDNode>(SrcOp);
3875 if (!LD) {
3876 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3877 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003878 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003879 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3880 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3881 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3882 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3883 // PR2108
3884 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003885 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3886 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3887 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3888 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003889 SrcOp.getOperand(0)
3890 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003891 }
3892 }
3893 }
3894
Dale Johannesenace16102009-02-03 19:33:06 +00003895 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3896 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003897 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003898 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003899}
3900
Evan Chengace3c172008-07-22 21:13:36 +00003901/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3902/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003903static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003904LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3905 SDValue V1 = SVOp->getOperand(0);
3906 SDValue V2 = SVOp->getOperand(1);
3907 DebugLoc dl = SVOp->getDebugLoc();
3908 MVT VT = SVOp->getValueType(0);
3909
Evan Chengace3c172008-07-22 21:13:36 +00003910 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003911 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003912 SmallVector<int, 8> Mask1(4U, -1);
3913 SmallVector<int, 8> PermMask;
3914 SVOp->getMask(PermMask);
3915
Evan Chengace3c172008-07-22 21:13:36 +00003916 unsigned NumHi = 0;
3917 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003918 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003919 int Idx = PermMask[i];
3920 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003921 Locs[i] = std::make_pair(-1, -1);
3922 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003923 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3924 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003925 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003926 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003927 NumLo++;
3928 } else {
3929 Locs[i] = std::make_pair(1, NumHi);
3930 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003931 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003932 NumHi++;
3933 }
3934 }
3935 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003936
Evan Chengace3c172008-07-22 21:13:36 +00003937 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003938 // If no more than two elements come from either vector. This can be
3939 // implemented with two shuffles. First shuffle gather the elements.
3940 // The second shuffle, which takes the first shuffle as both of its
3941 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003942 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003943
Nate Begeman9008ca62009-04-27 18:41:29 +00003944 SmallVector<int, 8> Mask2(4U, -1);
3945
Evan Chengace3c172008-07-22 21:13:36 +00003946 for (unsigned i = 0; i != 4; ++i) {
3947 if (Locs[i].first == -1)
3948 continue;
3949 else {
3950 unsigned Idx = (i < 2) ? 0 : 4;
3951 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003952 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003953 }
3954 }
3955
Nate Begeman9008ca62009-04-27 18:41:29 +00003956 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003957 } else if (NumLo == 3 || NumHi == 3) {
3958 // Otherwise, we must have three elements from one vector, call it X, and
3959 // one element from the other, call it Y. First, use a shufps to build an
3960 // intermediate vector with the one element from Y and the element from X
3961 // that will be in the same half in the final destination (the indexes don't
3962 // matter). Then, use a shufps to build the final vector, taking the half
3963 // containing the element from Y from the intermediate, and the other half
3964 // from X.
3965 if (NumHi == 3) {
3966 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003967 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003968 std::swap(V1, V2);
3969 }
3970
3971 // Find the element from V2.
3972 unsigned HiIndex;
3973 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003974 int Val = PermMask[HiIndex];
3975 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003976 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003977 if (Val >= 4)
3978 break;
3979 }
3980
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 Mask1[0] = PermMask[HiIndex];
3982 Mask1[1] = -1;
3983 Mask1[2] = PermMask[HiIndex^1];
3984 Mask1[3] = -1;
3985 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003986
3987 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003988 Mask1[0] = PermMask[0];
3989 Mask1[1] = PermMask[1];
3990 Mask1[2] = HiIndex & 1 ? 6 : 4;
3991 Mask1[3] = HiIndex & 1 ? 4 : 6;
3992 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003993 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003994 Mask1[0] = HiIndex & 1 ? 2 : 0;
3995 Mask1[1] = HiIndex & 1 ? 0 : 2;
3996 Mask1[2] = PermMask[2];
3997 Mask1[3] = PermMask[3];
3998 if (Mask1[2] >= 0)
3999 Mask1[2] += 4;
4000 if (Mask1[3] >= 0)
4001 Mask1[3] += 4;
4002 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004003 }
Evan Chengace3c172008-07-22 21:13:36 +00004004 }
4005
4006 // Break it into (shuffle shuffle_hi, shuffle_lo).
4007 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004008 SmallVector<int,8> LoMask(4U, -1);
4009 SmallVector<int,8> HiMask(4U, -1);
4010
4011 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004012 unsigned MaskIdx = 0;
4013 unsigned LoIdx = 0;
4014 unsigned HiIdx = 2;
4015 for (unsigned i = 0; i != 4; ++i) {
4016 if (i == 2) {
4017 MaskPtr = &HiMask;
4018 MaskIdx = 1;
4019 LoIdx = 0;
4020 HiIdx = 2;
4021 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 int Idx = PermMask[i];
4023 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004024 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004025 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004026 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004027 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004028 LoIdx++;
4029 } else {
4030 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004031 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004032 HiIdx++;
4033 }
4034 }
4035
Nate Begeman9008ca62009-04-27 18:41:29 +00004036 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4037 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4038 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004039 for (unsigned i = 0; i != 4; ++i) {
4040 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004041 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004042 } else {
4043 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004044 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004045 }
4046 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004048}
4049
Dan Gohman475871a2008-07-27 21:46:04 +00004050SDValue
4051X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004052 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004053 SDValue V1 = Op.getOperand(0);
4054 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004055 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004056 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004058 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004059 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4060 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004061 bool V1IsSplat = false;
4062 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004063
Nate Begeman9008ca62009-04-27 18:41:29 +00004064 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004065 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004066
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 // Promote splats to v4f32.
4068 if (SVOp->isSplat()) {
4069 if (isMMX || NumElems < 4)
4070 return Op;
4071 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004072 }
4073
Evan Cheng7a831ce2007-12-15 03:00:47 +00004074 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4075 // do it!
4076 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004078 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004079 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004080 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004081 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4082 // FIXME: Figure out a cleaner way to do this.
4083 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004084 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004085 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004086 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004087 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4088 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4089 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004090 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004091 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4093 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004094 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004096 }
4097 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004098
4099 if (X86::isPSHUFDMask(SVOp))
4100 return Op;
4101
Evan Chengf26ffe92008-05-29 08:22:04 +00004102 // Check if this can be converted into a logical shift.
4103 bool isLeft = false;
4104 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004105 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 bool isShift = getSubtarget()->hasSSE2() &&
4107 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004108 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004109 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004110 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004111 MVT EVT = VT.getVectorElementType();
4112 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004113 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004114 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004115
4116 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004117 if (V1IsUndef)
4118 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004119 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004120 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004121 if (!isMMX)
4122 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004123 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004124
4125 // FIXME: fold these into legal mask.
4126 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4127 X86::isMOVSLDUPMask(SVOp) ||
4128 X86::isMOVHLPSMask(SVOp) ||
4129 X86::isMOVHPMask(SVOp) ||
4130 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004131 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004132
Nate Begeman9008ca62009-04-27 18:41:29 +00004133 if (ShouldXformToMOVHLPS(SVOp) ||
4134 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4135 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004136
Evan Chengf26ffe92008-05-29 08:22:04 +00004137 if (isShift) {
4138 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004139 MVT EVT = VT.getVectorElementType();
4140 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004141 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004142 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004143
Evan Cheng9eca5e82006-10-25 21:49:50 +00004144 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004145 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4146 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004147 V1IsSplat = isSplatVector(V1.getNode());
4148 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004149
Chris Lattner8a594482007-11-25 00:24:49 +00004150 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004151 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004152 Op = CommuteVectorShuffle(SVOp, DAG);
4153 SVOp = cast<ShuffleVectorSDNode>(Op);
4154 V1 = SVOp->getOperand(0);
4155 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004156 std::swap(V1IsSplat, V2IsSplat);
4157 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004158 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004159 }
4160
Nate Begeman9008ca62009-04-27 18:41:29 +00004161 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4162 // Shuffling low element of v1 into undef, just return v1.
4163 if (V2IsUndef)
4164 return V1;
4165 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4166 // the instruction selector will not match, so get a canonical MOVL with
4167 // swapped operands to undo the commute.
4168 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004169 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004170
Nate Begeman9008ca62009-04-27 18:41:29 +00004171 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4172 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4173 X86::isUNPCKLMask(SVOp) ||
4174 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004175 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004176
Evan Cheng9bbbb982006-10-25 20:48:19 +00004177 if (V2IsSplat) {
4178 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004179 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004180 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004181 SDValue NewMask = NormalizeMask(SVOp, DAG);
4182 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4183 if (NSVOp != SVOp) {
4184 if (X86::isUNPCKLMask(NSVOp, true)) {
4185 return NewMask;
4186 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4187 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004188 }
4189 }
4190 }
4191
Evan Cheng9eca5e82006-10-25 21:49:50 +00004192 if (Commuted) {
4193 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004194 // FIXME: this seems wrong.
4195 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4196 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4197 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4198 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4199 X86::isUNPCKLMask(NewSVOp) ||
4200 X86::isUNPCKHMask(NewSVOp))
4201 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004202 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004203
Nate Begemanb9a47b82009-02-23 08:49:38 +00004204 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004205
4206 // Normalize the node to match x86 shuffle ops if needed
4207 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4208 return CommuteVectorShuffle(SVOp, DAG);
4209
4210 // Check for legal shuffle and return?
4211 SmallVector<int, 16> PermMask;
4212 SVOp->getMask(PermMask);
4213 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004214 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004215
Evan Cheng14b32e12007-12-11 01:46:18 +00004216 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4217 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004218 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004219 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004220 return NewOp;
4221 }
4222
Nate Begemanb9a47b82009-02-23 08:49:38 +00004223 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004224 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004225 if (NewOp.getNode())
4226 return NewOp;
4227 }
4228
Evan Chengace3c172008-07-22 21:13:36 +00004229 // Handle all 4 wide cases with a number of shuffles except for MMX.
4230 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004232
Dan Gohman475871a2008-07-27 21:46:04 +00004233 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004234}
4235
Dan Gohman475871a2008-07-27 21:46:04 +00004236SDValue
4237X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004238 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004239 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004240 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004241 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004242 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004243 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004244 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004245 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004246 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004247 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004248 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4249 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4250 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004251 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4252 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4253 DAG.getNode(ISD::BIT_CONVERT, dl,
4254 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004255 Op.getOperand(0)),
4256 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004257 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004258 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004259 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004260 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004261 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004262 } else if (VT == MVT::f32) {
4263 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4264 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004265 // result has a single use which is a store or a bitcast to i32. And in
4266 // the case of a store, it's not worth it if the index is a constant 0,
4267 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004268 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004269 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004270 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004271 if ((User->getOpcode() != ISD::STORE ||
4272 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4273 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004274 (User->getOpcode() != ISD::BIT_CONVERT ||
4275 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004276 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004277 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004278 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004279 Op.getOperand(0)),
4280 Op.getOperand(1));
4281 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004282 } else if (VT == MVT::i32) {
4283 // ExtractPS works with constant index.
4284 if (isa<ConstantSDNode>(Op.getOperand(1)))
4285 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004286 }
Dan Gohman475871a2008-07-27 21:46:04 +00004287 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004288}
4289
4290
Dan Gohman475871a2008-07-27 21:46:04 +00004291SDValue
4292X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004293 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004294 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004295
Evan Cheng62a3f152008-03-24 21:52:23 +00004296 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004297 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004298 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004299 return Res;
4300 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004301
Duncan Sands83ec4b62008-06-06 12:08:01 +00004302 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004303 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004304 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004305 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004306 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004307 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004308 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004309 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4310 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004311 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004312 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004313 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004314 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004315 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004316 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004317 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004318 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004319 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004320 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004321 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004322 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004323 if (Idx == 0)
4324 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004325
Evan Cheng0db9fe62006-04-25 20:13:52 +00004326 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004327 int Mask[4] = { Idx, -1, -1, -1 };
4328 MVT VVT = Op.getOperand(0).getValueType();
4329 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4330 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004331 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004332 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004333 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004334 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4335 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4336 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004337 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004338 if (Idx == 0)
4339 return Op;
4340
4341 // UNPCKHPD the element to the lowest double word, then movsd.
4342 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4343 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 int Mask[2] = { 1, -1 };
4345 MVT VVT = Op.getOperand(0).getValueType();
4346 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4347 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004348 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004349 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004350 }
4351
Dan Gohman475871a2008-07-27 21:46:04 +00004352 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004353}
4354
Dan Gohman475871a2008-07-27 21:46:04 +00004355SDValue
4356X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004357 MVT VT = Op.getValueType();
4358 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004359 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004360
Dan Gohman475871a2008-07-27 21:46:04 +00004361 SDValue N0 = Op.getOperand(0);
4362 SDValue N1 = Op.getOperand(1);
4363 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004364
Dan Gohmanef521f12008-08-14 22:53:18 +00004365 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4366 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004367 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004368 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004369 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4370 // argument.
4371 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004372 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004373 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004374 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004375 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004376 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004377 // Bits [7:6] of the constant are the source select. This will always be
4378 // zero here. The DAG Combiner may combine an extract_elt index into these
4379 // bits. For example (insert (extract, 3), 2) could be matched by putting
4380 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004381 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004382 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004383 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004384 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004385 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004386 // Create this as a scalar to vector..
4387 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004388 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Eric Christopherfbd66872009-07-24 00:33:09 +00004389 } else if (EVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
4390 // PINSR* works with constant index.
4391 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004392 }
Dan Gohman475871a2008-07-27 21:46:04 +00004393 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004394}
4395
Dan Gohman475871a2008-07-27 21:46:04 +00004396SDValue
4397X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004398 MVT VT = Op.getValueType();
4399 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004400
4401 if (Subtarget->hasSSE41())
4402 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4403
Evan Cheng794405e2007-12-12 07:55:34 +00004404 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004405 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004406
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004407 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004408 SDValue N0 = Op.getOperand(0);
4409 SDValue N1 = Op.getOperand(1);
4410 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004411
Eli Friedman30e71eb2009-06-06 06:32:50 +00004412 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004413 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4414 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004415 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004416 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004417 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004418 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004419 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004420 }
Dan Gohman475871a2008-07-27 21:46:04 +00004421 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004422}
4423
Dan Gohman475871a2008-07-27 21:46:04 +00004424SDValue
4425X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004426 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004427 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004428 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4429 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4430 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004431 Op.getOperand(0))));
4432
Dale Johannesenace16102009-02-03 19:33:06 +00004433 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004434 MVT VT = MVT::v2i32;
4435 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004436 default: break;
4437 case MVT::v16i8:
4438 case MVT::v8i16:
4439 VT = MVT::v4i32;
4440 break;
4441 }
Dale Johannesenace16102009-02-03 19:33:06 +00004442 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4443 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004444}
4445
Bill Wendling056292f2008-09-16 21:48:12 +00004446// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4447// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4448// one of the above mentioned nodes. It has to be wrapped because otherwise
4449// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4450// be used to form addressing mode. These wrapped nodes will be selected
4451// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004452SDValue
4453X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004454 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004455
4456 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4457 // global base reg.
4458 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004459 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004460
Chris Lattner4f066492009-07-11 20:29:19 +00004461 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004462 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004463 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004464 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004465 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004466 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004467 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004468
Evan Cheng1606e8e2009-03-13 07:51:59 +00004469 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004470 CP->getAlignment(),
4471 CP->getOffset(), OpFlag);
4472 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004473 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004474 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004475 if (OpFlag) {
4476 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004477 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004478 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004479 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004480 }
4481
4482 return Result;
4483}
4484
Chris Lattner18c59872009-06-27 04:16:01 +00004485SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4486 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4487
4488 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4489 // global base reg.
4490 unsigned char OpFlag = 0;
4491 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004492
Chris Lattner4f066492009-07-11 20:29:19 +00004493 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004494 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004495 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004496 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004497 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004498 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004499 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004500
4501 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4502 OpFlag);
4503 DebugLoc DL = JT->getDebugLoc();
4504 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4505
4506 // With PIC, the address is actually $g + Offset.
4507 if (OpFlag) {
4508 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4509 DAG.getNode(X86ISD::GlobalBaseReg,
4510 DebugLoc::getUnknownLoc(), getPointerTy()),
4511 Result);
4512 }
4513
4514 return Result;
4515}
4516
4517SDValue
4518X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4519 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4520
4521 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4522 // global base reg.
4523 unsigned char OpFlag = 0;
4524 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattner4f066492009-07-11 20:29:19 +00004525 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004526 getTargetMachine().getCodeModel() == CodeModel::Small)
Chris Lattnere4df7562009-07-09 03:15:51 +00004527 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004528 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004529 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004530 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004531 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004532
4533 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4534
4535 DebugLoc DL = Op.getDebugLoc();
4536 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4537
4538
4539 // With PIC, the address is actually $g + Offset.
4540 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004541 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004542 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4543 DAG.getNode(X86ISD::GlobalBaseReg,
4544 DebugLoc::getUnknownLoc(),
4545 getPointerTy()),
4546 Result);
4547 }
4548
4549 return Result;
4550}
4551
Dan Gohman475871a2008-07-27 21:46:04 +00004552SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004553X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004554 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004555 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004556 // Create the TargetGlobalAddress node, folding in the constant
4557 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004558 unsigned char OpFlags =
4559 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Dan Gohman6520e202008-10-18 02:06:02 +00004560 SDValue Result;
Chris Lattner36c25012009-07-10 07:34:39 +00004561 if (OpFlags == X86II::MO_NO_FLAG && isInt32(Offset)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004562 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004563 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004564 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004565 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004566 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004567 }
4568
Chris Lattner4f066492009-07-11 20:29:19 +00004569 if (Subtarget->isPICStyleRIPRel() &&
Chris Lattner18c59872009-06-27 04:16:01 +00004570 getTargetMachine().getCodeModel() == CodeModel::Small)
4571 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4572 else
4573 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004574
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004575 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004576 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004577 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4578 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004579 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004580 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004581
Chris Lattner36c25012009-07-10 07:34:39 +00004582 // For globals that require a load from a stub to get the address, emit the
4583 // load.
4584 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004585 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004586 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004587
Dan Gohman6520e202008-10-18 02:06:02 +00004588 // If there was a non-zero offset that we didn't fold, create an explicit
4589 // addition for it.
4590 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004591 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004592 DAG.getConstant(Offset, getPointerTy()));
4593
Evan Cheng0db9fe62006-04-25 20:13:52 +00004594 return Result;
4595}
4596
Evan Chengda43bcf2008-09-24 00:05:32 +00004597SDValue
4598X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4599 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004600 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004601 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004602}
4603
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004604static SDValue
4605GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004606 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4607 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004608 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4609 DebugLoc dl = GA->getDebugLoc();
4610 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4611 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004612 GA->getOffset(),
4613 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004614 if (InFlag) {
4615 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004616 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004617 } else {
4618 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004619 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004620 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004621 SDValue Flag = Chain.getValue(1);
4622 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004623}
4624
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004625// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004626static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004627LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004628 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004629 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004630 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4631 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004632 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004633 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004634 PtrVT), InFlag);
4635 InFlag = Chain.getValue(1);
4636
Chris Lattnerb903bed2009-06-26 21:20:29 +00004637 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004638}
4639
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004640// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004641static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004642LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004643 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004644 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4645 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004646}
4647
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004648// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4649// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004650static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004651 const MVT PtrVT, TLSModel::Model model,
4652 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004653 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004654 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004655 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4656 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004657 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4658 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004659
4660 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4661 NULL, 0);
4662
Chris Lattnerb903bed2009-06-26 21:20:29 +00004663 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004664 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4665 // initialexec.
4666 unsigned WrapperKind = X86ISD::Wrapper;
4667 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004668 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004669 } else if (is64Bit) {
4670 assert(model == TLSModel::InitialExec);
4671 OperandFlags = X86II::MO_GOTTPOFF;
4672 WrapperKind = X86ISD::WrapperRIP;
4673 } else {
4674 assert(model == TLSModel::InitialExec);
4675 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004676 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004677
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004678 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4679 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004680 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004681 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004682 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004683
Rafael Espindola9a580232009-02-27 13:37:18 +00004684 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004685 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004686 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004687
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004688 // The address of the thread local variable is the add of the thread
4689 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004690 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004691}
4692
Dan Gohman475871a2008-07-27 21:46:04 +00004693SDValue
4694X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004695 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004696 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004697 assert(Subtarget->isTargetELF() &&
4698 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004699 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004700 const GlobalValue *GV = GA->getGlobal();
4701
4702 // If GV is an alias then use the aliasee for determining
4703 // thread-localness.
4704 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4705 GV = GA->resolveAliasedGlobal(false);
4706
4707 TLSModel::Model model = getTLSModel(GV,
4708 getTargetMachine().getRelocationModel());
4709
4710 switch (model) {
4711 case TLSModel::GeneralDynamic:
4712 case TLSModel::LocalDynamic: // not implemented
4713 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004714 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004715 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4716
4717 case TLSModel::InitialExec:
4718 case TLSModel::LocalExec:
4719 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4720 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004721 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004722
Torok Edwinc23197a2009-07-14 16:55:14 +00004723 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004724 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004725}
4726
Evan Cheng0db9fe62006-04-25 20:13:52 +00004727
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004728/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004729/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004730SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004731 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004732 MVT VT = Op.getValueType();
4733 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004734 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004735 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004736 SDValue ShOpLo = Op.getOperand(0);
4737 SDValue ShOpHi = Op.getOperand(1);
4738 SDValue ShAmt = Op.getOperand(2);
4739 SDValue Tmp1 = isSRA ?
Scott Michelfdc40a02009-02-17 22:15:04 +00004740 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesenace16102009-02-03 19:33:06 +00004741 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman4c1fa612008-03-03 22:22:09 +00004742 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004743
Dan Gohman475871a2008-07-27 21:46:04 +00004744 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004745 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004746 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4747 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004748 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004749 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4750 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004751 }
Evan Chenge3413162006-01-09 18:33:28 +00004752
Dale Johannesenace16102009-02-03 19:33:06 +00004753 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004754 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004755 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004756 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004757
Dan Gohman475871a2008-07-27 21:46:04 +00004758 SDValue Hi, Lo;
4759 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4760 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4761 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004762
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004763 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004764 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4765 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004766 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004767 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4768 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004769 }
4770
Dan Gohman475871a2008-07-27 21:46:04 +00004771 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004772 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004773}
Evan Chenga3195e82006-01-12 22:54:21 +00004774
Dan Gohman475871a2008-07-27 21:46:04 +00004775SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004776 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004777
4778 if (SrcVT.isVector()) {
4779 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4780 return Op;
4781 }
4782 return SDValue();
4783 }
4784
Duncan Sands8e4eb092008-06-08 20:54:56 +00004785 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004786 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004787
Eli Friedman36df4992009-05-27 00:47:34 +00004788 // These are really Legal; return the operand so the caller accepts it as
4789 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004790 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004791 return Op;
4792 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4793 Subtarget->is64Bit()) {
4794 return Op;
4795 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004796
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004797 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004798 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004799 MachineFunction &MF = DAG.getMachineFunction();
4800 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004801 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004802 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004803 StackSlot,
4804 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004805 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4806}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004807
Eli Friedman948e95a2009-05-23 09:59:16 +00004808SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4809 SDValue StackSlot,
4810 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004811 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004812 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004813 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004814 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004815 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004816 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4817 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004818 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004819 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004820 Ops.push_back(Chain);
4821 Ops.push_back(StackSlot);
4822 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004823 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004824 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004825
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004826 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004827 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004828 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004829
4830 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4831 // shouldn't be necessary except that RFP cannot be live across
4832 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004833 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004834 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004835 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004836 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004837 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004838 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004839 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004840 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004841 Ops.push_back(DAG.getValueType(Op.getValueType()));
4842 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004843 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4844 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004845 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004846 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004847
Evan Cheng0db9fe62006-04-25 20:13:52 +00004848 return Result;
4849}
4850
Bill Wendling8b8a6362009-01-17 03:56:04 +00004851// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4852SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4853 // This algorithm is not obvious. Here it is in C code, more or less:
4854 /*
4855 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4856 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4857 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004858
Bill Wendling8b8a6362009-01-17 03:56:04 +00004859 // Copy ints to xmm registers.
4860 __m128i xh = _mm_cvtsi32_si128( hi );
4861 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004862
Bill Wendling8b8a6362009-01-17 03:56:04 +00004863 // Combine into low half of a single xmm register.
4864 __m128i x = _mm_unpacklo_epi32( xh, xl );
4865 __m128d d;
4866 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004867
Bill Wendling8b8a6362009-01-17 03:56:04 +00004868 // Merge in appropriate exponents to give the integer bits the right
4869 // magnitude.
4870 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004871
Bill Wendling8b8a6362009-01-17 03:56:04 +00004872 // Subtract away the biases to deal with the IEEE-754 double precision
4873 // implicit 1.
4874 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004875
Bill Wendling8b8a6362009-01-17 03:56:04 +00004876 // All conversions up to here are exact. The correctly rounded result is
4877 // calculated using the current rounding mode using the following
4878 // horizontal add.
4879 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4880 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4881 // store doesn't really need to be here (except
4882 // maybe to zero the other double)
4883 return sd;
4884 }
4885 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004886
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004887 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004888 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004889
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004890 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004891 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00004892 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
4893 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
4894 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
4895 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004896 Constant *C0 = Context->getConstantVector(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004897 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004898
Bill Wendling8b8a6362009-01-17 03:56:04 +00004899 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004900 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004901 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004902 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004903 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004904 Constant *C1 = Context->getConstantVector(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004905 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004906
Dale Johannesenace16102009-02-03 19:33:06 +00004907 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4908 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004909 Op.getOperand(0),
4910 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004911 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4912 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004913 Op.getOperand(0),
4914 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004915 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004916 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004917 PseudoSourceValue::getConstantPool(), 0,
4918 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004919 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004920 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4921 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004922 PseudoSourceValue::getConstantPool(), 0,
4923 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004924 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004925
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004926 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004927 int ShufMask[2] = { 1, -1 };
4928 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4929 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004930 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4931 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004932 DAG.getIntPtrConstant(0));
4933}
4934
Bill Wendling8b8a6362009-01-17 03:56:04 +00004935// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4936SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004937 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004938 // FP constant to bias correct the final result.
4939 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4940 MVT::f64);
4941
4942 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004943 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4944 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004945 Op.getOperand(0),
4946 DAG.getIntPtrConstant(0)));
4947
Dale Johannesenace16102009-02-03 19:33:06 +00004948 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4949 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004950 DAG.getIntPtrConstant(0));
4951
4952 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004953 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4954 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4955 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004956 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004957 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4958 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004959 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004960 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4961 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004962 DAG.getIntPtrConstant(0));
4963
4964 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004965 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004966
4967 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004968 MVT DestVT = Op.getValueType();
4969
4970 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004971 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004972 DAG.getIntPtrConstant(0));
4973 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004974 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004975 }
4976
4977 // Handle final rounding.
4978 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004979}
4980
4981SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00004982 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004983 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004984
Evan Chenga06ec9e2009-01-19 08:08:22 +00004985 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
4986 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
4987 // the optimization here.
4988 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00004989 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00004990
4991 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004992 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00004993 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004994 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00004995 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00004996
Bill Wendling8b8a6362009-01-17 03:56:04 +00004997 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00004998 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00004999 return LowerUINT_TO_FP_i32(Op, DAG);
5000 }
5001
Eli Friedman948e95a2009-05-23 09:59:16 +00005002 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
5003
5004 // Make a 64-bit buffer, and use it to build an FILD.
5005 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
5006 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5007 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5008 getPointerTy(), StackSlot, WordOff);
5009 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5010 StackSlot, NULL, 0);
5011 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5012 OffsetSlot, NULL, 0);
5013 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005014}
5015
Dan Gohman475871a2008-07-27 21:46:04 +00005016std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005017FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005018 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005019
5020 MVT DstTy = Op.getValueType();
5021
5022 if (!IsSigned) {
5023 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5024 DstTy = MVT::i64;
5025 }
5026
5027 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5028 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005029 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005030
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005031 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005032 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005033 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005034 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005035 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005036 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005037 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005038 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005039
Evan Cheng87c89352007-10-15 20:11:21 +00005040 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5041 // stack slot.
5042 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005043 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005044 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005045 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005046
Evan Cheng0db9fe62006-04-25 20:13:52 +00005047 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005048 switch (DstTy.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005049 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Chris Lattner27a6c732007-11-24 07:07:01 +00005050 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5051 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5052 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005053 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005054
Dan Gohman475871a2008-07-27 21:46:04 +00005055 SDValue Chain = DAG.getEntryNode();
5056 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005057 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005058 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005059 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005060 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005061 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005062 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005063 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5064 };
Dale Johannesenace16102009-02-03 19:33:06 +00005065 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005066 Chain = Value.getValue(1);
5067 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5068 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5069 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005070
Evan Cheng0db9fe62006-04-25 20:13:52 +00005071 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005072 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005073 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005074
Chris Lattner27a6c732007-11-24 07:07:01 +00005075 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005076}
5077
Dan Gohman475871a2008-07-27 21:46:04 +00005078SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005079 if (Op.getValueType().isVector()) {
5080 if (Op.getValueType() == MVT::v2i32 &&
5081 Op.getOperand(0).getValueType() == MVT::v2f64) {
5082 return Op;
5083 }
5084 return SDValue();
5085 }
5086
Eli Friedman948e95a2009-05-23 09:59:16 +00005087 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005088 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005089 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5090 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005091
Chris Lattner27a6c732007-11-24 07:07:01 +00005092 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005093 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005094 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005095}
5096
Eli Friedman948e95a2009-05-23 09:59:16 +00005097SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5098 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5099 SDValue FIST = Vals.first, StackSlot = Vals.second;
5100 assert(FIST.getNode() && "Unexpected failure");
5101
5102 // Load the result.
5103 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5104 FIST, StackSlot, NULL, 0);
5105}
5106
Dan Gohman475871a2008-07-27 21:46:04 +00005107SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005108 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005109 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005110 MVT VT = Op.getValueType();
5111 MVT EltVT = VT;
5112 if (VT.isVector())
5113 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005114 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005115 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005116 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005117 CV.push_back(C);
5118 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005119 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005120 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005121 CV.push_back(C);
5122 CV.push_back(C);
5123 CV.push_back(C);
5124 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005125 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005126 Constant *C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005127 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005128 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005129 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005130 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005131 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005132}
5133
Dan Gohman475871a2008-07-27 21:46:04 +00005134SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005135 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005136 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005137 MVT VT = Op.getValueType();
5138 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005139 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005140 if (VT.isVector()) {
5141 EltVT = VT.getVectorElementType();
5142 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005143 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005144 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005145 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005146 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005147 CV.push_back(C);
5148 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005149 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005150 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005151 CV.push_back(C);
5152 CV.push_back(C);
5153 CV.push_back(C);
5154 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005155 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005156 Constant *C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005157 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005158 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005159 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005160 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005161 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005162 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5163 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005164 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005165 Op.getOperand(0)),
5166 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005167 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005168 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005169 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005170}
5171
Dan Gohman475871a2008-07-27 21:46:04 +00005172SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005173 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005174 SDValue Op0 = Op.getOperand(0);
5175 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005176 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005177 MVT VT = Op.getValueType();
5178 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005179
5180 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005181 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005182 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005183 SrcVT = VT;
5184 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005185 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005186 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005187 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005188 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005189 }
5190
5191 // At this point the operands and the result should have the same
5192 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005193
Evan Cheng68c47cb2007-01-05 07:55:56 +00005194 // First get the sign bit of second operand.
5195 std::vector<Constant*> CV;
5196 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005197 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5198 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005199 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005200 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5201 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5202 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5203 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005204 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005205 Constant *C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005206 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005207 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005208 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005209 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005210 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005211
5212 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005213 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005214 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005215 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5216 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005217 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005218 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5219 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005220 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005221 }
5222
Evan Cheng73d6cf12007-01-05 21:37:56 +00005223 // Clear first operand sign bit.
5224 CV.clear();
5225 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005226 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5227 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005228 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005229 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5230 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5231 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5232 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005233 }
Owen Andersona90b3dc2009-07-15 21:51:10 +00005234 C = Context->getConstantVector(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005235 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005236 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005237 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005238 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005239 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005240
5241 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005242 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005243}
5244
Dan Gohman076aee32009-03-04 19:44:21 +00005245/// Emit nodes that will be selected as "test Op0,Op0", or something
5246/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005247SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5248 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005249 DebugLoc dl = Op.getDebugLoc();
5250
Dan Gohman31125812009-03-07 01:58:32 +00005251 // CF and OF aren't always set the way we want. Determine which
5252 // of these we need.
5253 bool NeedCF = false;
5254 bool NeedOF = false;
5255 switch (X86CC) {
5256 case X86::COND_A: case X86::COND_AE:
5257 case X86::COND_B: case X86::COND_BE:
5258 NeedCF = true;
5259 break;
5260 case X86::COND_G: case X86::COND_GE:
5261 case X86::COND_L: case X86::COND_LE:
5262 case X86::COND_O: case X86::COND_NO:
5263 NeedOF = true;
5264 break;
5265 default: break;
5266 }
5267
Dan Gohman076aee32009-03-04 19:44:21 +00005268 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005269 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5270 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5271 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005272 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005273 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005274 switch (Op.getNode()->getOpcode()) {
5275 case ISD::ADD:
5276 // Due to an isel shortcoming, be conservative if this add is likely to
5277 // be selected as part of a load-modify-store instruction. When the root
5278 // node in a match is a store, isel doesn't know how to remap non-chain
5279 // non-flag uses of other nodes in the match, such as the ADD in this
5280 // case. This leads to the ADD being left around and reselected, with
5281 // the result being two adds in the output.
5282 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5283 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5284 if (UI->getOpcode() == ISD::STORE)
5285 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005286 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005287 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5288 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005289 if (C->getAPIntValue() == 1) {
5290 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005291 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005292 break;
5293 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005294 // An add of negative one (subtract of one) will be selected as a DEC.
5295 if (C->getAPIntValue().isAllOnesValue()) {
5296 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005297 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005298 break;
5299 }
5300 }
Dan Gohman076aee32009-03-04 19:44:21 +00005301 // Otherwise use a regular EFLAGS-setting add.
5302 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005303 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005304 break;
5305 case ISD::SUB:
5306 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5307 // likely to be selected as part of a load-modify-store instruction.
5308 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5309 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5310 if (UI->getOpcode() == ISD::STORE)
5311 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005312 // Otherwise use a regular EFLAGS-setting sub.
5313 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005314 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005315 break;
5316 case X86ISD::ADD:
5317 case X86ISD::SUB:
5318 case X86ISD::INC:
5319 case X86ISD::DEC:
5320 return SDValue(Op.getNode(), 1);
5321 default:
5322 default_case:
5323 break;
5324 }
5325 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005326 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005327 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005328 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005329 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005330 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005331 DAG.ReplaceAllUsesWith(Op, New);
5332 return SDValue(New.getNode(), 1);
5333 }
5334 }
5335
5336 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5337 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5338 DAG.getConstant(0, Op.getValueType()));
5339}
5340
5341/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5342/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005343SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5344 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005345 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5346 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005347 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005348
5349 DebugLoc dl = Op0.getDebugLoc();
5350 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5351}
5352
Dan Gohman475871a2008-07-27 21:46:04 +00005353SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005354 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005355 SDValue Op0 = Op.getOperand(0);
5356 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005357 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005358 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005359
Dan Gohmane5af2d32009-01-29 01:59:02 +00005360 // Lower (X & (1 << N)) == 0 to BT(X, N).
5361 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5362 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005363 if (Op0.getOpcode() == ISD::AND &&
5364 Op0.hasOneUse() &&
5365 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005366 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005367 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005368 SDValue LHS, RHS;
5369 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5370 if (ConstantSDNode *Op010C =
5371 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5372 if (Op010C->getZExtValue() == 1) {
5373 LHS = Op0.getOperand(0);
5374 RHS = Op0.getOperand(1).getOperand(1);
5375 }
5376 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5377 if (ConstantSDNode *Op000C =
5378 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5379 if (Op000C->getZExtValue() == 1) {
5380 LHS = Op0.getOperand(1);
5381 RHS = Op0.getOperand(0).getOperand(1);
5382 }
5383 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5384 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5385 SDValue AndLHS = Op0.getOperand(0);
5386 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5387 LHS = AndLHS.getOperand(0);
5388 RHS = AndLHS.getOperand(1);
5389 }
5390 }
Evan Cheng0488db92007-09-25 01:57:46 +00005391
Dan Gohmane5af2d32009-01-29 01:59:02 +00005392 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005393 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5394 // instruction. Since the shift amount is in-range-or-undefined, we know
5395 // that doing a bittest on the i16 value is ok. We extend to i32 because
5396 // the encoding for the i16 version is larger than the i32 version.
5397 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005398 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005399
5400 // If the operand types disagree, extend the shift amount to match. Since
5401 // BT ignores high bits (like shifts) we can use anyextend.
5402 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005403 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005404
Dale Johannesenace16102009-02-03 19:33:06 +00005405 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005406 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005407 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005408 DAG.getConstant(Cond, MVT::i8), BT);
5409 }
5410 }
5411
5412 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5413 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005414
Dan Gohman31125812009-03-07 01:58:32 +00005415 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005416 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005417 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005418}
5419
Dan Gohman475871a2008-07-27 21:46:04 +00005420SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5421 SDValue Cond;
5422 SDValue Op0 = Op.getOperand(0);
5423 SDValue Op1 = Op.getOperand(1);
5424 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005425 MVT VT = Op.getValueType();
5426 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5427 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005428 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005429
5430 if (isFP) {
5431 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005432 MVT VT0 = Op0.getValueType();
5433 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5434 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005435 bool Swap = false;
5436
5437 switch (SetCCOpcode) {
5438 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005439 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005440 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005441 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005442 case ISD::SETGT: Swap = true; // Fallthrough
5443 case ISD::SETLT:
5444 case ISD::SETOLT: SSECC = 1; break;
5445 case ISD::SETOGE:
5446 case ISD::SETGE: Swap = true; // Fallthrough
5447 case ISD::SETLE:
5448 case ISD::SETOLE: SSECC = 2; break;
5449 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005450 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005451 case ISD::SETNE: SSECC = 4; break;
5452 case ISD::SETULE: Swap = true;
5453 case ISD::SETUGE: SSECC = 5; break;
5454 case ISD::SETULT: Swap = true;
5455 case ISD::SETUGT: SSECC = 6; break;
5456 case ISD::SETO: SSECC = 7; break;
5457 }
5458 if (Swap)
5459 std::swap(Op0, Op1);
5460
Nate Begemanfb8ead02008-07-25 19:05:58 +00005461 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005462 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005463 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005464 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005465 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5466 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5467 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005468 }
5469 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005470 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005471 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5472 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5473 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005474 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005475 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005476 }
5477 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005478 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005479 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005480
Nate Begeman30a0de92008-07-17 16:51:19 +00005481 // We are handling one of the integer comparisons here. Since SSE only has
5482 // GT and EQ comparisons for integer, swapping operands and multiple
5483 // operations may be required for some comparisons.
5484 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5485 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005486
Nate Begeman30a0de92008-07-17 16:51:19 +00005487 switch (VT.getSimpleVT()) {
5488 default: break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005489 case MVT::v8i8:
Nate Begeman30a0de92008-07-17 16:51:19 +00005490 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005491 case MVT::v4i16:
Nate Begeman30a0de92008-07-17 16:51:19 +00005492 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Eli Friedman3dae2842009-07-22 01:06:52 +00005493 case MVT::v2i32:
Nate Begeman30a0de92008-07-17 16:51:19 +00005494 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5495 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5496 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005497
Nate Begeman30a0de92008-07-17 16:51:19 +00005498 switch (SetCCOpcode) {
5499 default: break;
5500 case ISD::SETNE: Invert = true;
5501 case ISD::SETEQ: Opc = EQOpc; break;
5502 case ISD::SETLT: Swap = true;
5503 case ISD::SETGT: Opc = GTOpc; break;
5504 case ISD::SETGE: Swap = true;
5505 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5506 case ISD::SETULT: Swap = true;
5507 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5508 case ISD::SETUGE: Swap = true;
5509 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5510 }
5511 if (Swap)
5512 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005513
Nate Begeman30a0de92008-07-17 16:51:19 +00005514 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5515 // bits of the inputs before performing those operations.
5516 if (FlipSigns) {
5517 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005518 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5519 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005520 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005521 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5522 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005523 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5524 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005525 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005526
Dale Johannesenace16102009-02-03 19:33:06 +00005527 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005528
5529 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005530 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005531 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005532
Nate Begeman30a0de92008-07-17 16:51:19 +00005533 return Result;
5534}
Evan Cheng0488db92007-09-25 01:57:46 +00005535
Evan Cheng370e5342008-12-03 08:38:43 +00005536// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005537static bool isX86LogicalCmp(SDValue Op) {
5538 unsigned Opc = Op.getNode()->getOpcode();
5539 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5540 return true;
5541 if (Op.getResNo() == 1 &&
5542 (Opc == X86ISD::ADD ||
5543 Opc == X86ISD::SUB ||
5544 Opc == X86ISD::SMUL ||
5545 Opc == X86ISD::UMUL ||
5546 Opc == X86ISD::INC ||
5547 Opc == X86ISD::DEC))
5548 return true;
5549
5550 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005551}
5552
Dan Gohman475871a2008-07-27 21:46:04 +00005553SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005554 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005555 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005556 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005557 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005558
Evan Cheng734503b2006-09-11 02:19:56 +00005559 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005560 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005561
Evan Cheng3f41d662007-10-08 22:16:29 +00005562 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5563 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005564 if (Cond.getOpcode() == X86ISD::SETCC) {
5565 CC = Cond.getOperand(0);
5566
Dan Gohman475871a2008-07-27 21:46:04 +00005567 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005568 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005569 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005570
Evan Cheng3f41d662007-10-08 22:16:29 +00005571 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005572 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005573 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005574 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005575
Chris Lattnerd1980a52009-03-12 06:52:53 +00005576 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5577 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005578 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005579 addTest = false;
5580 }
5581 }
5582
5583 if (addTest) {
5584 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005585 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005586 }
5587
Dan Gohmanfc166572009-04-09 23:54:40 +00005588 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005589 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005590 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5591 // condition is true.
5592 Ops.push_back(Op.getOperand(2));
5593 Ops.push_back(Op.getOperand(1));
5594 Ops.push_back(CC);
5595 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005596 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005597}
5598
Evan Cheng370e5342008-12-03 08:38:43 +00005599// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5600// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5601// from the AND / OR.
5602static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5603 Opc = Op.getOpcode();
5604 if (Opc != ISD::OR && Opc != ISD::AND)
5605 return false;
5606 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5607 Op.getOperand(0).hasOneUse() &&
5608 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5609 Op.getOperand(1).hasOneUse());
5610}
5611
Evan Cheng961d6d42009-02-02 08:19:07 +00005612// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5613// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005614static bool isXor1OfSetCC(SDValue Op) {
5615 if (Op.getOpcode() != ISD::XOR)
5616 return false;
5617 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5618 if (N1C && N1C->getAPIntValue() == 1) {
5619 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5620 Op.getOperand(0).hasOneUse();
5621 }
5622 return false;
5623}
5624
Dan Gohman475871a2008-07-27 21:46:04 +00005625SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005626 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005627 SDValue Chain = Op.getOperand(0);
5628 SDValue Cond = Op.getOperand(1);
5629 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005630 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005631 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005632
Evan Cheng0db9fe62006-04-25 20:13:52 +00005633 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005634 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005635#if 0
5636 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005637 else if (Cond.getOpcode() == X86ISD::ADD ||
5638 Cond.getOpcode() == X86ISD::SUB ||
5639 Cond.getOpcode() == X86ISD::SMUL ||
5640 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005641 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005642#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005643
Evan Cheng3f41d662007-10-08 22:16:29 +00005644 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5645 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005646 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005647 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005648
Dan Gohman475871a2008-07-27 21:46:04 +00005649 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005650 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005651 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005652 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005653 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005654 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005655 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005656 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005657 default: break;
5658 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005659 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005660 // These can only come from an arithmetic instruction with overflow,
5661 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005662 Cond = Cond.getNode()->getOperand(1);
5663 addTest = false;
5664 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005665 }
Evan Cheng0488db92007-09-25 01:57:46 +00005666 }
Evan Cheng370e5342008-12-03 08:38:43 +00005667 } else {
5668 unsigned CondOpc;
5669 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5670 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005671 if (CondOpc == ISD::OR) {
5672 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5673 // two branches instead of an explicit OR instruction with a
5674 // separate test.
5675 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005676 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005677 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005678 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005679 Chain, Dest, CC, Cmp);
5680 CC = Cond.getOperand(1).getOperand(0);
5681 Cond = Cmp;
5682 addTest = false;
5683 }
5684 } else { // ISD::AND
5685 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5686 // two branches instead of an explicit AND instruction with a
5687 // separate test. However, we only do this if this block doesn't
5688 // have a fall-through edge, because this requires an explicit
5689 // jmp when the condition is false.
5690 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005691 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005692 Op.getNode()->hasOneUse()) {
5693 X86::CondCode CCode =
5694 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5695 CCode = X86::GetOppositeBranchCondition(CCode);
5696 CC = DAG.getConstant(CCode, MVT::i8);
5697 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5698 // Look for an unconditional branch following this conditional branch.
5699 // We need this because we need to reverse the successors in order
5700 // to implement FCMP_OEQ.
5701 if (User.getOpcode() == ISD::BR) {
5702 SDValue FalseBB = User.getOperand(1);
5703 SDValue NewBR =
5704 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5705 assert(NewBR == User);
5706 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005707
Dale Johannesene4d209d2009-02-03 20:21:25 +00005708 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005709 Chain, Dest, CC, Cmp);
5710 X86::CondCode CCode =
5711 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5712 CCode = X86::GetOppositeBranchCondition(CCode);
5713 CC = DAG.getConstant(CCode, MVT::i8);
5714 Cond = Cmp;
5715 addTest = false;
5716 }
5717 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005718 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005719 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5720 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5721 // It should be transformed during dag combiner except when the condition
5722 // is set by a arithmetics with overflow node.
5723 X86::CondCode CCode =
5724 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5725 CCode = X86::GetOppositeBranchCondition(CCode);
5726 CC = DAG.getConstant(CCode, MVT::i8);
5727 Cond = Cond.getOperand(0).getOperand(1);
5728 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005729 }
Evan Cheng0488db92007-09-25 01:57:46 +00005730 }
5731
5732 if (addTest) {
5733 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005734 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005735 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005736 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005737 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005738}
5739
Anton Korobeynikove060b532007-04-17 19:34:00 +00005740
5741// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5742// Calls to _alloca is needed to probe the stack when allocating more than 4k
5743// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5744// that the guard pages used by the OS virtual memory manager are allocated in
5745// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005746SDValue
5747X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005748 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005749 assert(Subtarget->isTargetCygMing() &&
5750 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005751 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005752
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005753 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005754 SDValue Chain = Op.getOperand(0);
5755 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005756 // FIXME: Ensure alignment here
5757
Dan Gohman475871a2008-07-27 21:46:04 +00005758 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005759
Duncan Sands83ec4b62008-06-06 12:08:01 +00005760 MVT IntPtr = getPointerTy();
5761 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005762
Chris Lattnere563bbc2008-10-11 22:08:30 +00005763 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005764
Dale Johannesendd64c412009-02-04 00:33:20 +00005765 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005766 Flag = Chain.getValue(1);
5767
5768 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005769 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005770 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005771 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005772 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005773 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005774 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005775 Flag = Chain.getValue(1);
5776
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005777 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005778 DAG.getIntPtrConstant(0, true),
5779 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005780 Flag);
5781
Dale Johannesendd64c412009-02-04 00:33:20 +00005782 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005783
Dan Gohman475871a2008-07-27 21:46:04 +00005784 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005785 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005786}
5787
Dan Gohman475871a2008-07-27 21:46:04 +00005788SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005789X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005790 SDValue Chain,
5791 SDValue Dst, SDValue Src,
5792 SDValue Size, unsigned Align,
5793 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005794 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005795 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005796
Bill Wendling6f287b22008-09-30 21:22:07 +00005797 // If not DWORD aligned or size is more than the threshold, call the library.
5798 // The libc version is likely to be faster for these cases. It can use the
5799 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005800 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005801 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005802 ConstantSize->getZExtValue() >
5803 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005804 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005805
5806 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005807 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005808
Bill Wendling6158d842008-10-01 00:59:58 +00005809 if (const char *bzeroEntry = V &&
5810 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5811 MVT IntPtr = getPointerTy();
5812 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005813 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005814 TargetLowering::ArgListEntry Entry;
5815 Entry.Node = Dst;
5816 Entry.Ty = IntPtrTy;
5817 Args.push_back(Entry);
5818 Entry.Node = Size;
5819 Args.push_back(Entry);
5820 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005821 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005822 0, CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005823 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005824 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005825 }
5826
Dan Gohman707e0182008-04-12 04:36:06 +00005827 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005828 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005829 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005830
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005831 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005832 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005833 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005834 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005835 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005836 unsigned BytesLeft = 0;
5837 bool TwoRepStos = false;
5838 if (ValC) {
5839 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005840 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005841
Evan Cheng0db9fe62006-04-25 20:13:52 +00005842 // If the value is a constant, then we can potentially use larger sets.
5843 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005844 case 2: // WORD aligned
5845 AVT = MVT::i16;
5846 ValReg = X86::AX;
5847 Val = (Val << 8) | Val;
5848 break;
5849 case 0: // DWORD aligned
5850 AVT = MVT::i32;
5851 ValReg = X86::EAX;
5852 Val = (Val << 8) | Val;
5853 Val = (Val << 16) | Val;
5854 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5855 AVT = MVT::i64;
5856 ValReg = X86::RAX;
5857 Val = (Val << 32) | Val;
5858 }
5859 break;
5860 default: // Byte aligned
5861 AVT = MVT::i8;
5862 ValReg = X86::AL;
5863 Count = DAG.getIntPtrConstant(SizeVal);
5864 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005865 }
5866
Duncan Sands8e4eb092008-06-08 20:54:56 +00005867 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005868 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005869 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5870 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005871 }
5872
Dale Johannesen0f502f62009-02-03 22:26:09 +00005873 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005874 InFlag);
5875 InFlag = Chain.getValue(1);
5876 } else {
5877 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005878 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005879 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005880 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005881 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005882
Scott Michelfdc40a02009-02-17 22:15:04 +00005883 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005884 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005885 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005886 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005887 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005888 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005889 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005890 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005891
Chris Lattnerd96d0722007-02-25 06:40:16 +00005892 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005893 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005894 Ops.push_back(Chain);
5895 Ops.push_back(DAG.getValueType(AVT));
5896 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005897 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005898
Evan Cheng0db9fe62006-04-25 20:13:52 +00005899 if (TwoRepStos) {
5900 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005901 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005902 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005903 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005904 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005905 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005906 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005907 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005908 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005909 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005910 Ops.clear();
5911 Ops.push_back(Chain);
5912 Ops.push_back(DAG.getValueType(MVT::i8));
5913 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005914 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005915 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005916 // Handle the last 1 - 7 bytes.
5917 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005918 MVT AddrVT = Dst.getValueType();
5919 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005920
Dale Johannesen0f502f62009-02-03 22:26:09 +00005921 Chain = DAG.getMemset(Chain, dl,
5922 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005923 DAG.getConstant(Offset, AddrVT)),
5924 Src,
5925 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005926 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005927 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005928
Dan Gohman707e0182008-04-12 04:36:06 +00005929 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005930 return Chain;
5931}
Evan Cheng11e15b32006-04-03 20:53:28 +00005932
Dan Gohman475871a2008-07-27 21:46:04 +00005933SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005934X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005935 SDValue Chain, SDValue Dst, SDValue Src,
5936 SDValue Size, unsigned Align,
5937 bool AlwaysInline,
5938 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005939 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005940 // This requires the copy size to be a constant, preferrably
5941 // within a subtarget-specific limit.
5942 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5943 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005944 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005945 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005946 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005947 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005948
Evan Cheng1887c1c2008-08-21 21:00:15 +00005949 /// If not DWORD aligned, call the library.
5950 if ((Align & 3) != 0)
5951 return SDValue();
5952
5953 // DWORD aligned
5954 MVT AVT = MVT::i32;
5955 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005956 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005957
Duncan Sands83ec4b62008-06-06 12:08:01 +00005958 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005959 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005960 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005961 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005962
Dan Gohman475871a2008-07-27 21:46:04 +00005963 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005964 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005965 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005966 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005967 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005968 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005969 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005970 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005971 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005972 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005973 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005974 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005975 InFlag = Chain.getValue(1);
5976
Chris Lattnerd96d0722007-02-25 06:40:16 +00005977 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005978 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005979 Ops.push_back(Chain);
5980 Ops.push_back(DAG.getValueType(AVT));
5981 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005982 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005983
Dan Gohman475871a2008-07-27 21:46:04 +00005984 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00005985 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00005986 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005987 // Handle the last 1 - 7 bytes.
5988 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005989 MVT DstVT = Dst.getValueType();
5990 MVT SrcVT = Src.getValueType();
5991 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005992 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005993 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00005994 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00005995 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00005996 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00005997 DAG.getConstant(BytesLeft, SizeVT),
5998 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00005999 DstSV, DstSVOff + Offset,
6000 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006001 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006002
Scott Michelfdc40a02009-02-17 22:15:04 +00006003 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006004 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006005}
6006
Dan Gohman475871a2008-07-27 21:46:04 +00006007SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006008 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006009 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006010
Evan Cheng25ab6902006-09-08 06:48:29 +00006011 if (!Subtarget->is64Bit()) {
6012 // vastart just stores the address of the VarArgsFrameIndex slot into the
6013 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006014 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006015 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006016 }
6017
6018 // __va_list_tag:
6019 // gp_offset (0 - 6 * 8)
6020 // fp_offset (48 - 48 + 8 * 16)
6021 // overflow_arg_area (point to parameters coming in memory).
6022 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006023 SmallVector<SDValue, 8> MemOps;
6024 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006025 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006026 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006027 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006028 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006029 MemOps.push_back(Store);
6030
6031 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006032 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006033 FIN, DAG.getIntPtrConstant(4));
6034 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006035 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006036 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006037 MemOps.push_back(Store);
6038
6039 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006040 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006041 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006042 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006043 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006044 MemOps.push_back(Store);
6045
6046 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006047 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006048 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006049 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006050 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006051 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006052 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006053 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006054}
6055
Dan Gohman475871a2008-07-27 21:46:04 +00006056SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006057 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6058 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006059 SDValue Chain = Op.getOperand(0);
6060 SDValue SrcPtr = Op.getOperand(1);
6061 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006062
Torok Edwindac237e2009-07-08 20:53:28 +00006063 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006064 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006065}
6066
Dan Gohman475871a2008-07-27 21:46:04 +00006067SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006068 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006069 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006070 SDValue Chain = Op.getOperand(0);
6071 SDValue DstPtr = Op.getOperand(1);
6072 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006073 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6074 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006075 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006076
Dale Johannesendd64c412009-02-04 00:33:20 +00006077 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006078 DAG.getIntPtrConstant(24), 8, false,
6079 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006080}
6081
Dan Gohman475871a2008-07-27 21:46:04 +00006082SDValue
6083X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006084 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006085 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006086 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006087 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006088 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006089 case Intrinsic::x86_sse_comieq_ss:
6090 case Intrinsic::x86_sse_comilt_ss:
6091 case Intrinsic::x86_sse_comile_ss:
6092 case Intrinsic::x86_sse_comigt_ss:
6093 case Intrinsic::x86_sse_comige_ss:
6094 case Intrinsic::x86_sse_comineq_ss:
6095 case Intrinsic::x86_sse_ucomieq_ss:
6096 case Intrinsic::x86_sse_ucomilt_ss:
6097 case Intrinsic::x86_sse_ucomile_ss:
6098 case Intrinsic::x86_sse_ucomigt_ss:
6099 case Intrinsic::x86_sse_ucomige_ss:
6100 case Intrinsic::x86_sse_ucomineq_ss:
6101 case Intrinsic::x86_sse2_comieq_sd:
6102 case Intrinsic::x86_sse2_comilt_sd:
6103 case Intrinsic::x86_sse2_comile_sd:
6104 case Intrinsic::x86_sse2_comigt_sd:
6105 case Intrinsic::x86_sse2_comige_sd:
6106 case Intrinsic::x86_sse2_comineq_sd:
6107 case Intrinsic::x86_sse2_ucomieq_sd:
6108 case Intrinsic::x86_sse2_ucomilt_sd:
6109 case Intrinsic::x86_sse2_ucomile_sd:
6110 case Intrinsic::x86_sse2_ucomigt_sd:
6111 case Intrinsic::x86_sse2_ucomige_sd:
6112 case Intrinsic::x86_sse2_ucomineq_sd: {
6113 unsigned Opc = 0;
6114 ISD::CondCode CC = ISD::SETCC_INVALID;
6115 switch (IntNo) {
6116 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006117 case Intrinsic::x86_sse_comieq_ss:
6118 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006119 Opc = X86ISD::COMI;
6120 CC = ISD::SETEQ;
6121 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006122 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006123 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006124 Opc = X86ISD::COMI;
6125 CC = ISD::SETLT;
6126 break;
6127 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006128 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006129 Opc = X86ISD::COMI;
6130 CC = ISD::SETLE;
6131 break;
6132 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006133 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006134 Opc = X86ISD::COMI;
6135 CC = ISD::SETGT;
6136 break;
6137 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006138 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006139 Opc = X86ISD::COMI;
6140 CC = ISD::SETGE;
6141 break;
6142 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006143 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006144 Opc = X86ISD::COMI;
6145 CC = ISD::SETNE;
6146 break;
6147 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006148 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006149 Opc = X86ISD::UCOMI;
6150 CC = ISD::SETEQ;
6151 break;
6152 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006153 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006154 Opc = X86ISD::UCOMI;
6155 CC = ISD::SETLT;
6156 break;
6157 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006158 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006159 Opc = X86ISD::UCOMI;
6160 CC = ISD::SETLE;
6161 break;
6162 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006163 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006164 Opc = X86ISD::UCOMI;
6165 CC = ISD::SETGT;
6166 break;
6167 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006168 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006169 Opc = X86ISD::UCOMI;
6170 CC = ISD::SETGE;
6171 break;
6172 case Intrinsic::x86_sse_ucomineq_ss:
6173 case Intrinsic::x86_sse2_ucomineq_sd:
6174 Opc = X86ISD::UCOMI;
6175 CC = ISD::SETNE;
6176 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006177 }
Evan Cheng734503b2006-09-11 02:19:56 +00006178
Dan Gohman475871a2008-07-27 21:46:04 +00006179 SDValue LHS = Op.getOperand(1);
6180 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006181 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006182 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6183 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006184 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006185 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006186 }
Evan Cheng5759f972008-05-04 09:15:50 +00006187
6188 // Fix vector shift instructions where the last operand is a non-immediate
6189 // i32 value.
6190 case Intrinsic::x86_sse2_pslli_w:
6191 case Intrinsic::x86_sse2_pslli_d:
6192 case Intrinsic::x86_sse2_pslli_q:
6193 case Intrinsic::x86_sse2_psrli_w:
6194 case Intrinsic::x86_sse2_psrli_d:
6195 case Intrinsic::x86_sse2_psrli_q:
6196 case Intrinsic::x86_sse2_psrai_w:
6197 case Intrinsic::x86_sse2_psrai_d:
6198 case Intrinsic::x86_mmx_pslli_w:
6199 case Intrinsic::x86_mmx_pslli_d:
6200 case Intrinsic::x86_mmx_pslli_q:
6201 case Intrinsic::x86_mmx_psrli_w:
6202 case Intrinsic::x86_mmx_psrli_d:
6203 case Intrinsic::x86_mmx_psrli_q:
6204 case Intrinsic::x86_mmx_psrai_w:
6205 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006206 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006207 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006208 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006209
6210 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006211 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006212 switch (IntNo) {
6213 case Intrinsic::x86_sse2_pslli_w:
6214 NewIntNo = Intrinsic::x86_sse2_psll_w;
6215 break;
6216 case Intrinsic::x86_sse2_pslli_d:
6217 NewIntNo = Intrinsic::x86_sse2_psll_d;
6218 break;
6219 case Intrinsic::x86_sse2_pslli_q:
6220 NewIntNo = Intrinsic::x86_sse2_psll_q;
6221 break;
6222 case Intrinsic::x86_sse2_psrli_w:
6223 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6224 break;
6225 case Intrinsic::x86_sse2_psrli_d:
6226 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6227 break;
6228 case Intrinsic::x86_sse2_psrli_q:
6229 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6230 break;
6231 case Intrinsic::x86_sse2_psrai_w:
6232 NewIntNo = Intrinsic::x86_sse2_psra_w;
6233 break;
6234 case Intrinsic::x86_sse2_psrai_d:
6235 NewIntNo = Intrinsic::x86_sse2_psra_d;
6236 break;
6237 default: {
6238 ShAmtVT = MVT::v2i32;
6239 switch (IntNo) {
6240 case Intrinsic::x86_mmx_pslli_w:
6241 NewIntNo = Intrinsic::x86_mmx_psll_w;
6242 break;
6243 case Intrinsic::x86_mmx_pslli_d:
6244 NewIntNo = Intrinsic::x86_mmx_psll_d;
6245 break;
6246 case Intrinsic::x86_mmx_pslli_q:
6247 NewIntNo = Intrinsic::x86_mmx_psll_q;
6248 break;
6249 case Intrinsic::x86_mmx_psrli_w:
6250 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6251 break;
6252 case Intrinsic::x86_mmx_psrli_d:
6253 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6254 break;
6255 case Intrinsic::x86_mmx_psrli_q:
6256 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6257 break;
6258 case Intrinsic::x86_mmx_psrai_w:
6259 NewIntNo = Intrinsic::x86_mmx_psra_w;
6260 break;
6261 case Intrinsic::x86_mmx_psrai_d:
6262 NewIntNo = Intrinsic::x86_mmx_psra_d;
6263 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006264 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006265 }
6266 break;
6267 }
6268 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006269 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006270 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6271 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6272 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006273 DAG.getConstant(NewIntNo, MVT::i32),
6274 Op.getOperand(1), ShAmt);
6275 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006276 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006277}
Evan Cheng72261582005-12-20 06:22:03 +00006278
Dan Gohman475871a2008-07-27 21:46:04 +00006279SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006280 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006281 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006282
6283 if (Depth > 0) {
6284 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6285 SDValue Offset =
6286 DAG.getConstant(TD->getPointerSize(),
6287 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006288 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006289 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006290 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006291 NULL, 0);
6292 }
6293
6294 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006295 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006296 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006297 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006298}
6299
Dan Gohman475871a2008-07-27 21:46:04 +00006300SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006301 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6302 MFI->setFrameAddressIsTaken(true);
6303 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006304 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006305 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6306 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006307 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006308 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006309 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006310 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006311}
6312
Dan Gohman475871a2008-07-27 21:46:04 +00006313SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006314 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006315 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006316}
6317
Dan Gohman475871a2008-07-27 21:46:04 +00006318SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006319{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006320 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006321 SDValue Chain = Op.getOperand(0);
6322 SDValue Offset = Op.getOperand(1);
6323 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006324 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006325
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006326 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6327 getPointerTy());
6328 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006329
Dale Johannesene4d209d2009-02-03 20:21:25 +00006330 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006331 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006332 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6333 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006334 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006335 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006336
Dale Johannesene4d209d2009-02-03 20:21:25 +00006337 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006338 MVT::Other,
6339 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006340}
6341
Dan Gohman475871a2008-07-27 21:46:04 +00006342SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006343 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006344 SDValue Root = Op.getOperand(0);
6345 SDValue Trmp = Op.getOperand(1); // trampoline
6346 SDValue FPtr = Op.getOperand(2); // nested function
6347 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006348 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006349
Dan Gohman69de1932008-02-06 22:27:42 +00006350 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006351
Duncan Sands339e14f2008-01-16 22:55:25 +00006352 const X86InstrInfo *TII =
6353 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6354
Duncan Sandsb116fac2007-07-27 20:02:49 +00006355 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006356 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006357
6358 // Large code-model.
6359
6360 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6361 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6362
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006363 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6364 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006365
6366 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6367
6368 // Load the pointer to the nested function into R11.
6369 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006370 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006371 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6372 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006373
Scott Michelfdc40a02009-02-17 22:15:04 +00006374 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006375 DAG.getConstant(2, MVT::i64));
6376 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006377
6378 // Load the 'nest' parameter value into R10.
6379 // R10 is specified in X86CallingConv.td
6380 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006381 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006382 DAG.getConstant(10, MVT::i64));
6383 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6384 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006385
Scott Michelfdc40a02009-02-17 22:15:04 +00006386 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006387 DAG.getConstant(12, MVT::i64));
6388 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006389
6390 // Jump to the nested function.
6391 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006392 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006393 DAG.getConstant(20, MVT::i64));
6394 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6395 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006396
6397 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006398 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006399 DAG.getConstant(22, MVT::i64));
6400 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006401 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006402
Dan Gohman475871a2008-07-27 21:46:04 +00006403 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006404 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6405 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006406 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006407 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006408 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6409 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006410 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006411
6412 switch (CC) {
6413 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006414 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006415 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006416 case CallingConv::X86_StdCall: {
6417 // Pass 'nest' parameter in ECX.
6418 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006419 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006420
6421 // Check that ECX wasn't needed by an 'inreg' parameter.
6422 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006423 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006424
Chris Lattner58d74912008-03-12 17:45:29 +00006425 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006426 unsigned InRegCount = 0;
6427 unsigned Idx = 1;
6428
6429 for (FunctionType::param_iterator I = FTy->param_begin(),
6430 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006431 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006432 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006433 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006434
6435 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006436 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006437 }
6438 }
6439 break;
6440 }
6441 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006442 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006443 // Pass 'nest' parameter in EAX.
6444 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006445 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006446 break;
6447 }
6448
Dan Gohman475871a2008-07-27 21:46:04 +00006449 SDValue OutChains[4];
6450 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006451
Scott Michelfdc40a02009-02-17 22:15:04 +00006452 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006453 DAG.getConstant(10, MVT::i32));
6454 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006455
Duncan Sands339e14f2008-01-16 22:55:25 +00006456 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006457 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006458 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006459 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006460 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006461
Scott Michelfdc40a02009-02-17 22:15:04 +00006462 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006463 DAG.getConstant(1, MVT::i32));
6464 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006465
Duncan Sands339e14f2008-01-16 22:55:25 +00006466 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006467 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006468 DAG.getConstant(5, MVT::i32));
6469 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006470 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006471
Scott Michelfdc40a02009-02-17 22:15:04 +00006472 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006473 DAG.getConstant(6, MVT::i32));
6474 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006475
Dan Gohman475871a2008-07-27 21:46:04 +00006476 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006477 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6478 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006479 }
6480}
6481
Dan Gohman475871a2008-07-27 21:46:04 +00006482SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006483 /*
6484 The rounding mode is in bits 11:10 of FPSR, and has the following
6485 settings:
6486 00 Round to nearest
6487 01 Round to -inf
6488 10 Round to +inf
6489 11 Round to 0
6490
6491 FLT_ROUNDS, on the other hand, expects the following:
6492 -1 Undefined
6493 0 Round to 0
6494 1 Round to nearest
6495 2 Round to +inf
6496 3 Round to -inf
6497
6498 To perform the conversion, we do:
6499 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6500 */
6501
6502 MachineFunction &MF = DAG.getMachineFunction();
6503 const TargetMachine &TM = MF.getTarget();
6504 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6505 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006506 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006507 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006508
6509 // Save FP Control Word to stack slot
6510 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006511 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006512
Dale Johannesene4d209d2009-02-03 20:21:25 +00006513 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006514 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006515
6516 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006517 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006518
6519 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006520 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006521 DAG.getNode(ISD::SRL, dl, MVT::i16,
6522 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006523 CWD, DAG.getConstant(0x800, MVT::i16)),
6524 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006525 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006526 DAG.getNode(ISD::SRL, dl, MVT::i16,
6527 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006528 CWD, DAG.getConstant(0x400, MVT::i16)),
6529 DAG.getConstant(9, MVT::i8));
6530
Dan Gohman475871a2008-07-27 21:46:04 +00006531 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006532 DAG.getNode(ISD::AND, dl, MVT::i16,
6533 DAG.getNode(ISD::ADD, dl, MVT::i16,
6534 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006535 DAG.getConstant(1, MVT::i16)),
6536 DAG.getConstant(3, MVT::i16));
6537
6538
Duncan Sands83ec4b62008-06-06 12:08:01 +00006539 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006540 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006541}
6542
Dan Gohman475871a2008-07-27 21:46:04 +00006543SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006544 MVT VT = Op.getValueType();
6545 MVT OpVT = VT;
6546 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006547 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006548
6549 Op = Op.getOperand(0);
6550 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006551 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006552 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006553 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006554 }
Evan Cheng18efe262007-12-14 02:13:44 +00006555
Evan Cheng152804e2007-12-14 08:30:15 +00006556 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6557 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006558 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006559
6560 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006561 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006562 Ops.push_back(Op);
6563 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6564 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6565 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006566 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006567
6568 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006569 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006570
Evan Cheng18efe262007-12-14 02:13:44 +00006571 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006572 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006573 return Op;
6574}
6575
Dan Gohman475871a2008-07-27 21:46:04 +00006576SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006577 MVT VT = Op.getValueType();
6578 MVT OpVT = VT;
6579 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006580 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006581
6582 Op = Op.getOperand(0);
6583 if (VT == MVT::i8) {
6584 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006585 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006586 }
Evan Cheng152804e2007-12-14 08:30:15 +00006587
6588 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6589 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006590 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006591
6592 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006593 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006594 Ops.push_back(Op);
6595 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6596 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6597 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006598 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006599
Evan Cheng18efe262007-12-14 02:13:44 +00006600 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006601 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006602 return Op;
6603}
6604
Mon P Wangaf9b9522008-12-18 21:42:19 +00006605SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6606 MVT VT = Op.getValueType();
6607 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006608 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006609
Mon P Wangaf9b9522008-12-18 21:42:19 +00006610 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6611 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6612 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6613 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6614 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6615 //
6616 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6617 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6618 // return AloBlo + AloBhi + AhiBlo;
6619
6620 SDValue A = Op.getOperand(0);
6621 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006622
Dale Johannesene4d209d2009-02-03 20:21:25 +00006623 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006624 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6625 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006626 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006627 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6628 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006629 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006630 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6631 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006632 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006633 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6634 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006635 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006636 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6637 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006638 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006639 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6640 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006641 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006642 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6643 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006644 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6645 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006646 return Res;
6647}
6648
6649
Bill Wendling74c37652008-12-09 22:08:41 +00006650SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6651 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6652 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006653 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6654 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006655 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006656 SDValue LHS = N->getOperand(0);
6657 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006658 unsigned BaseOp = 0;
6659 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006660 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006661
6662 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006663 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006664 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006665 // A subtract of one will be selected as a INC. Note that INC doesn't
6666 // set CF, so we can't do this for UADDO.
6667 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6668 if (C->getAPIntValue() == 1) {
6669 BaseOp = X86ISD::INC;
6670 Cond = X86::COND_O;
6671 break;
6672 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006673 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006674 Cond = X86::COND_O;
6675 break;
6676 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006677 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006678 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006679 break;
6680 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006681 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6682 // set CF, so we can't do this for USUBO.
6683 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6684 if (C->getAPIntValue() == 1) {
6685 BaseOp = X86ISD::DEC;
6686 Cond = X86::COND_O;
6687 break;
6688 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006689 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006690 Cond = X86::COND_O;
6691 break;
6692 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006693 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006694 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006695 break;
6696 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006697 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006698 Cond = X86::COND_O;
6699 break;
6700 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006701 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006702 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006703 break;
6704 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006705
Bill Wendling61edeb52008-12-02 01:06:39 +00006706 // Also sets EFLAGS.
6707 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006708 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006709
Bill Wendling61edeb52008-12-02 01:06:39 +00006710 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006711 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006712 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006713
Bill Wendling61edeb52008-12-02 01:06:39 +00006714 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6715 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006716}
6717
Dan Gohman475871a2008-07-27 21:46:04 +00006718SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006719 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006720 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006721 unsigned Reg = 0;
6722 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006723 switch(T.getSimpleVT()) {
6724 default:
6725 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006726 case MVT::i8: Reg = X86::AL; size = 1; break;
6727 case MVT::i16: Reg = X86::AX; size = 2; break;
6728 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006729 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006730 assert(Subtarget->is64Bit() && "Node not type legal!");
6731 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006732 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006733 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006734 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006735 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006736 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006737 Op.getOperand(1),
6738 Op.getOperand(3),
6739 DAG.getTargetConstant(size, MVT::i8),
6740 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006741 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006742 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006743 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006744 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006745 return cpOut;
6746}
6747
Duncan Sands1607f052008-12-01 11:39:25 +00006748SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006749 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006750 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006751 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006752 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006753 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006754 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006755 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6756 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006757 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006758 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006759 DAG.getConstant(32, MVT::i8));
6760 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006761 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006762 rdx.getValue(1)
6763 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006764 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006765}
6766
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006767SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6768 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006769 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006770 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006771 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006772 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006773 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006774 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006775 Node->getOperand(0),
6776 Node->getOperand(1), negOp,
6777 cast<AtomicSDNode>(Node)->getSrcValue(),
6778 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006779}
6780
Evan Cheng0db9fe62006-04-25 20:13:52 +00006781/// LowerOperation - Provide custom lowering hooks for some operations.
6782///
Dan Gohman475871a2008-07-27 21:46:04 +00006783SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006784 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006785 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006786 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6787 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006788 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6789 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6790 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6791 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6792 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6793 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6794 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006795 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006796 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006797 case ISD::SHL_PARTS:
6798 case ISD::SRA_PARTS:
6799 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6800 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006801 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006802 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006803 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006804 case ISD::FABS: return LowerFABS(Op, DAG);
6805 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006806 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006807 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006808 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006809 case ISD::SELECT: return LowerSELECT(Op, DAG);
6810 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006811 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006812 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006813 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006814 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006815 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006816 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006817 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006818 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006819 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6820 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006821 case ISD::FRAME_TO_ARGS_OFFSET:
6822 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006823 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006824 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006825 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006826 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006827 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6828 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006829 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006830 case ISD::SADDO:
6831 case ISD::UADDO:
6832 case ISD::SSUBO:
6833 case ISD::USUBO:
6834 case ISD::SMULO:
6835 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006836 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006837 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006838}
6839
Duncan Sands1607f052008-12-01 11:39:25 +00006840void X86TargetLowering::
6841ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6842 SelectionDAG &DAG, unsigned NewOp) {
6843 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006844 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006845 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6846
6847 SDValue Chain = Node->getOperand(0);
6848 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006849 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006850 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006851 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006852 Node->getOperand(2), DAG.getIntPtrConstant(1));
6853 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6854 // have a MemOperand. Pass the info through as a normal operand.
6855 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6856 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6857 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006858 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006859 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006860 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006861 Results.push_back(Result.getValue(2));
6862}
6863
Duncan Sands126d9072008-07-04 11:47:58 +00006864/// ReplaceNodeResults - Replace a node with an illegal result type
6865/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006866void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6867 SmallVectorImpl<SDValue>&Results,
6868 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006869 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006870 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006871 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006872 assert(false && "Do not know how to custom type legalize this operation!");
6873 return;
6874 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006875 std::pair<SDValue,SDValue> Vals =
6876 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006877 SDValue FIST = Vals.first, StackSlot = Vals.second;
6878 if (FIST.getNode() != 0) {
6879 MVT VT = N->getValueType(0);
6880 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006881 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006882 }
6883 return;
6884 }
6885 case ISD::READCYCLECOUNTER: {
6886 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6887 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006888 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006889 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006890 rd.getValue(1));
6891 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006892 eax.getValue(2));
6893 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6894 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006895 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006896 Results.push_back(edx.getValue(1));
6897 return;
6898 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006899 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006900 MVT T = N->getValueType(0);
6901 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6902 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006903 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006904 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006905 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006906 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006907 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6908 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006909 cpInL.getValue(1));
6910 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006911 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006912 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006913 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006914 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006915 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006916 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006917 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006918 swapInL.getValue(1));
6919 SDValue Ops[] = { swapInH.getValue(0),
6920 N->getOperand(1),
6921 swapInH.getValue(1) };
6922 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006923 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006924 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6925 MVT::i32, Result.getValue(1));
6926 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6927 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006928 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006929 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006930 Results.push_back(cpOutH.getValue(1));
6931 return;
6932 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006933 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006934 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6935 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006936 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006937 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6938 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006939 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006940 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6941 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006942 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006943 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6944 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006945 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006946 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6947 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006948 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006949 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6950 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006951 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006952 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6953 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006954 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006955}
6956
Evan Cheng72261582005-12-20 06:22:03 +00006957const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6958 switch (Opcode) {
6959 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006960 case X86ISD::BSF: return "X86ISD::BSF";
6961 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006962 case X86ISD::SHLD: return "X86ISD::SHLD";
6963 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00006964 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006965 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00006966 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006967 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00006968 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00006969 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00006970 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6971 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6972 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00006973 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00006974 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00006975 case X86ISD::CALL: return "X86ISD::CALL";
6976 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6977 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00006978 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00006979 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00006980 case X86ISD::COMI: return "X86ISD::COMI";
6981 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00006982 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00006983 case X86ISD::CMOV: return "X86ISD::CMOV";
6984 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00006985 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00006986 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6987 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00006988 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00006989 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00006990 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006991 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00006992 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006993 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6994 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00006995 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00006996 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00006997 case X86ISD::FMAX: return "X86ISD::FMAX";
6998 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00006999 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7000 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007001 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007002 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007003 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007004 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007005 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007006 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7007 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007008 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7009 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7010 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7011 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7012 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7013 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007014 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7015 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007016 case X86ISD::VSHL: return "X86ISD::VSHL";
7017 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007018 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7019 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7020 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7021 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7022 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7023 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7024 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7025 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7026 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7027 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007028 case X86ISD::ADD: return "X86ISD::ADD";
7029 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007030 case X86ISD::SMUL: return "X86ISD::SMUL";
7031 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007032 case X86ISD::INC: return "X86ISD::INC";
7033 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007034 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Evan Cheng72261582005-12-20 06:22:03 +00007035 }
7036}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007037
Chris Lattnerc9addb72007-03-30 23:15:24 +00007038// isLegalAddressingMode - Return true if the addressing mode represented
7039// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007040bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007041 const Type *Ty) const {
7042 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007043
Chris Lattnerc9addb72007-03-30 23:15:24 +00007044 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7045 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7046 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007047
Chris Lattnerc9addb72007-03-30 23:15:24 +00007048 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007049 unsigned GVFlags =
7050 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
7051
7052 // If a reference to this global requires an extra load, we can't fold it.
7053 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007054 return false;
Chris Lattnerdfed4132009-07-10 07:38:24 +00007055
7056 // If BaseGV requires a register for the PIC base, we cannot also have a
7057 // BaseReg specified.
7058 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007059 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007060
7061 // X86-64 only supports addr of globals in small code model.
7062 if (Subtarget->is64Bit()) {
7063 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7064 return false;
7065 // If lower 4G is not available, then we must use rip-relative addressing.
7066 if (AM.BaseOffs || AM.Scale > 1)
7067 return false;
7068 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007069 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007070
Chris Lattnerc9addb72007-03-30 23:15:24 +00007071 switch (AM.Scale) {
7072 case 0:
7073 case 1:
7074 case 2:
7075 case 4:
7076 case 8:
7077 // These scales always work.
7078 break;
7079 case 3:
7080 case 5:
7081 case 9:
7082 // These scales are formed with basereg+scalereg. Only accept if there is
7083 // no basereg yet.
7084 if (AM.HasBaseReg)
7085 return false;
7086 break;
7087 default: // Other stuff never works.
7088 return false;
7089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007090
Chris Lattnerc9addb72007-03-30 23:15:24 +00007091 return true;
7092}
7093
7094
Evan Cheng2bd122c2007-10-26 01:56:11 +00007095bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7096 if (!Ty1->isInteger() || !Ty2->isInteger())
7097 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007098 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7099 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007100 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007101 return false;
7102 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007103}
7104
Duncan Sands83ec4b62008-06-06 12:08:01 +00007105bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7106 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007107 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007108 unsigned NumBits1 = VT1.getSizeInBits();
7109 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007110 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007111 return false;
7112 return Subtarget->is64Bit() || NumBits1 < 64;
7113}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007114
Dan Gohman97121ba2009-04-08 00:15:30 +00007115bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007116 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007117 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7118}
7119
7120bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007121 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007122 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7123}
7124
Evan Cheng8b944d32009-05-28 00:35:15 +00007125bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7126 // i16 instructions are longer (0x66 prefix) and potentially slower.
7127 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7128}
7129
Evan Cheng60c07e12006-07-05 22:17:51 +00007130/// isShuffleMaskLegal - Targets can use this to indicate that they only
7131/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7132/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7133/// are assumed to be legal.
7134bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007135X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7136 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007137 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007138 if (VT.getSizeInBits() == 64)
7139 return false;
7140
7141 // FIXME: pshufb, blends, palignr, shifts.
7142 return (VT.getVectorNumElements() == 2 ||
7143 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7144 isMOVLMask(M, VT) ||
7145 isSHUFPMask(M, VT) ||
7146 isPSHUFDMask(M, VT) ||
7147 isPSHUFHWMask(M, VT) ||
7148 isPSHUFLWMask(M, VT) ||
7149 isUNPCKLMask(M, VT) ||
7150 isUNPCKHMask(M, VT) ||
7151 isUNPCKL_v_undef_Mask(M, VT) ||
7152 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007153}
7154
Dan Gohman7d8143f2008-04-09 20:09:42 +00007155bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007156X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007157 MVT VT) const {
7158 unsigned NumElts = VT.getVectorNumElements();
7159 // FIXME: This collection of masks seems suspect.
7160 if (NumElts == 2)
7161 return true;
7162 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7163 return (isMOVLMask(Mask, VT) ||
7164 isCommutedMOVLMask(Mask, VT, true) ||
7165 isSHUFPMask(Mask, VT) ||
7166 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007167 }
7168 return false;
7169}
7170
7171//===----------------------------------------------------------------------===//
7172// X86 Scheduler Hooks
7173//===----------------------------------------------------------------------===//
7174
Mon P Wang63307c32008-05-05 19:05:59 +00007175// private utility function
7176MachineBasicBlock *
7177X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7178 MachineBasicBlock *MBB,
7179 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007180 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007181 unsigned LoadOpc,
7182 unsigned CXchgOpc,
7183 unsigned copyOpc,
7184 unsigned notOpc,
7185 unsigned EAXreg,
7186 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007187 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007188 // For the atomic bitwise operator, we generate
7189 // thisMBB:
7190 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007191 // ld t1 = [bitinstr.addr]
7192 // op t2 = t1, [bitinstr.val]
7193 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007194 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7195 // bz newMBB
7196 // fallthrough -->nextMBB
7197 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7198 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007199 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007200 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007201
Mon P Wang63307c32008-05-05 19:05:59 +00007202 /// First build the CFG
7203 MachineFunction *F = MBB->getParent();
7204 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007205 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7206 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7207 F->insert(MBBIter, newMBB);
7208 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007209
Mon P Wang63307c32008-05-05 19:05:59 +00007210 // Move all successors to thisMBB to nextMBB
7211 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007212
Mon P Wang63307c32008-05-05 19:05:59 +00007213 // Update thisMBB to fall through to newMBB
7214 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007215
Mon P Wang63307c32008-05-05 19:05:59 +00007216 // newMBB jumps to itself and fall through to nextMBB
7217 newMBB->addSuccessor(nextMBB);
7218 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007219
Mon P Wang63307c32008-05-05 19:05:59 +00007220 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007221 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007222 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007223 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007224 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007225 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007226 int numArgs = bInstr->getNumOperands() - 1;
7227 for (int i=0; i < numArgs; ++i)
7228 argOpers[i] = &bInstr->getOperand(i+1);
7229
7230 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007231 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7232 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007233
Dale Johannesen140be2d2008-08-19 18:47:28 +00007234 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007235 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007236 for (int i=0; i <= lastAddrIndx; ++i)
7237 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007238
Dale Johannesen140be2d2008-08-19 18:47:28 +00007239 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007240 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007241 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007242 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007243 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007244 tt = t1;
7245
Dale Johannesen140be2d2008-08-19 18:47:28 +00007246 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007247 assert((argOpers[valArgIndx]->isReg() ||
7248 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007249 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007250 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007251 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007252 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007253 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007254 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007255 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007256
Dale Johannesene4d209d2009-02-03 20:21:25 +00007257 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007258 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007259
Dale Johannesene4d209d2009-02-03 20:21:25 +00007260 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007261 for (int i=0; i <= lastAddrIndx; ++i)
7262 (*MIB).addOperand(*argOpers[i]);
7263 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007264 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7265 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7266
Dale Johannesene4d209d2009-02-03 20:21:25 +00007267 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007268 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007269
Mon P Wang63307c32008-05-05 19:05:59 +00007270 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007271 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007272
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007273 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007274 return nextMBB;
7275}
7276
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007277// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007278MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007279X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7280 MachineBasicBlock *MBB,
7281 unsigned regOpcL,
7282 unsigned regOpcH,
7283 unsigned immOpcL,
7284 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007285 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007286 // For the atomic bitwise operator, we generate
7287 // thisMBB (instructions are in pairs, except cmpxchg8b)
7288 // ld t1,t2 = [bitinstr.addr]
7289 // newMBB:
7290 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7291 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007292 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007293 // mov ECX, EBX <- t5, t6
7294 // mov EAX, EDX <- t1, t2
7295 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7296 // mov t3, t4 <- EAX, EDX
7297 // bz newMBB
7298 // result in out1, out2
7299 // fallthrough -->nextMBB
7300
7301 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7302 const unsigned LoadOpc = X86::MOV32rm;
7303 const unsigned copyOpc = X86::MOV32rr;
7304 const unsigned NotOpc = X86::NOT32r;
7305 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7306 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7307 MachineFunction::iterator MBBIter = MBB;
7308 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007309
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007310 /// First build the CFG
7311 MachineFunction *F = MBB->getParent();
7312 MachineBasicBlock *thisMBB = MBB;
7313 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7314 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7315 F->insert(MBBIter, newMBB);
7316 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007317
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007318 // Move all successors to thisMBB to nextMBB
7319 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007320
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007321 // Update thisMBB to fall through to newMBB
7322 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007323
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007324 // newMBB jumps to itself and fall through to nextMBB
7325 newMBB->addSuccessor(nextMBB);
7326 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007327
Dale Johannesene4d209d2009-02-03 20:21:25 +00007328 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007329 // Insert instructions into newMBB based on incoming instruction
7330 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007331 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007332 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007333 MachineOperand& dest1Oper = bInstr->getOperand(0);
7334 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007335 MachineOperand* argOpers[2 + X86AddrNumOperands];
7336 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007337 argOpers[i] = &bInstr->getOperand(i+2);
7338
7339 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007340 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007341
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007342 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007343 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007344 for (int i=0; i <= lastAddrIndx; ++i)
7345 (*MIB).addOperand(*argOpers[i]);
7346 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007347 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007348 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007349 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007350 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007351 MachineOperand newOp3 = *(argOpers[3]);
7352 if (newOp3.isImm())
7353 newOp3.setImm(newOp3.getImm()+4);
7354 else
7355 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007356 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007357 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007358
7359 // t3/4 are defined later, at the bottom of the loop
7360 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7361 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007362 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007363 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007364 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007365 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7366
7367 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7368 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007369 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007370 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7371 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007372 } else {
7373 tt1 = t1;
7374 tt2 = t2;
7375 }
7376
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007377 int valArgIndx = lastAddrIndx + 1;
7378 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007379 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007380 "invalid operand");
7381 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7382 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007383 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007384 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007385 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007386 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007387 if (regOpcL != X86::MOV32rr)
7388 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007389 (*MIB).addOperand(*argOpers[valArgIndx]);
7390 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007391 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007392 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007393 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007394 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007395 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007396 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007397 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007398 if (regOpcH != X86::MOV32rr)
7399 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007400 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007401
Dale Johannesene4d209d2009-02-03 20:21:25 +00007402 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007403 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007404 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007405 MIB.addReg(t2);
7406
Dale Johannesene4d209d2009-02-03 20:21:25 +00007407 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007408 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007409 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007410 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007411
Dale Johannesene4d209d2009-02-03 20:21:25 +00007412 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007413 for (int i=0; i <= lastAddrIndx; ++i)
7414 (*MIB).addOperand(*argOpers[i]);
7415
7416 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7417 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7418
Dale Johannesene4d209d2009-02-03 20:21:25 +00007419 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007420 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007421 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007422 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007423
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007424 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007425 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007426
7427 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7428 return nextMBB;
7429}
7430
7431// private utility function
7432MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007433X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7434 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007435 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007436 // For the atomic min/max operator, we generate
7437 // thisMBB:
7438 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007439 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007440 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007441 // cmp t1, t2
7442 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007443 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007444 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7445 // bz newMBB
7446 // fallthrough -->nextMBB
7447 //
7448 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7449 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007450 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007451 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007452
Mon P Wang63307c32008-05-05 19:05:59 +00007453 /// First build the CFG
7454 MachineFunction *F = MBB->getParent();
7455 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007456 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7457 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7458 F->insert(MBBIter, newMBB);
7459 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007460
Mon P Wang63307c32008-05-05 19:05:59 +00007461 // Move all successors to thisMBB to nextMBB
7462 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007463
Mon P Wang63307c32008-05-05 19:05:59 +00007464 // Update thisMBB to fall through to newMBB
7465 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007466
Mon P Wang63307c32008-05-05 19:05:59 +00007467 // newMBB jumps to newMBB and fall through to nextMBB
7468 newMBB->addSuccessor(nextMBB);
7469 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007470
Dale Johannesene4d209d2009-02-03 20:21:25 +00007471 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007472 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007473 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007474 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007475 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007476 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007477 int numArgs = mInstr->getNumOperands() - 1;
7478 for (int i=0; i < numArgs; ++i)
7479 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007480
Mon P Wang63307c32008-05-05 19:05:59 +00007481 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007482 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7483 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007484
Mon P Wangab3e7472008-05-05 22:56:23 +00007485 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007486 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007487 for (int i=0; i <= lastAddrIndx; ++i)
7488 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007489
Mon P Wang63307c32008-05-05 19:05:59 +00007490 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007491 assert((argOpers[valArgIndx]->isReg() ||
7492 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007493 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007494
7495 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007496 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007497 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007498 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007499 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007500 (*MIB).addOperand(*argOpers[valArgIndx]);
7501
Dale Johannesene4d209d2009-02-03 20:21:25 +00007502 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007503 MIB.addReg(t1);
7504
Dale Johannesene4d209d2009-02-03 20:21:25 +00007505 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007506 MIB.addReg(t1);
7507 MIB.addReg(t2);
7508
7509 // Generate movc
7510 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007511 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007512 MIB.addReg(t2);
7513 MIB.addReg(t1);
7514
7515 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007516 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007517 for (int i=0; i <= lastAddrIndx; ++i)
7518 (*MIB).addOperand(*argOpers[i]);
7519 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007520 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7521 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007522
Dale Johannesene4d209d2009-02-03 20:21:25 +00007523 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007524 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007525
Mon P Wang63307c32008-05-05 19:05:59 +00007526 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007527 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007528
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007529 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007530 return nextMBB;
7531}
7532
7533
Evan Cheng60c07e12006-07-05 22:17:51 +00007534MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007535X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007536 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007537 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007538 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007539 switch (MI->getOpcode()) {
7540 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007541 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007542 case X86::CMOV_FR32:
7543 case X86::CMOV_FR64:
7544 case X86::CMOV_V4F32:
7545 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007546 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007547 // To "insert" a SELECT_CC instruction, we actually have to insert the
7548 // diamond control-flow pattern. The incoming instruction knows the
7549 // destination vreg to set, the condition code register to branch on, the
7550 // true/false values to select between, and a branch opcode to use.
7551 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007552 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007553 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007554
Evan Cheng60c07e12006-07-05 22:17:51 +00007555 // thisMBB:
7556 // ...
7557 // TrueVal = ...
7558 // cmpTY ccX, r1, r2
7559 // bCC copy1MBB
7560 // fallthrough --> copy0MBB
7561 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007562 MachineFunction *F = BB->getParent();
7563 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7564 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007565 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007566 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007567 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007568 F->insert(It, copy0MBB);
7569 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007570 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007571 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007572 sinkMBB->transferSuccessors(BB);
7573
7574 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007575 BB->addSuccessor(copy0MBB);
7576 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007577
Evan Cheng60c07e12006-07-05 22:17:51 +00007578 // copy0MBB:
7579 // %FalseValue = ...
7580 // # fallthrough to sinkMBB
7581 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007582
Evan Cheng60c07e12006-07-05 22:17:51 +00007583 // Update machine-CFG edges
7584 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007585
Evan Cheng60c07e12006-07-05 22:17:51 +00007586 // sinkMBB:
7587 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7588 // ...
7589 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007590 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007591 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7592 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7593
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007594 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007595 return BB;
7596 }
7597
Dale Johannesen849f2142007-07-03 00:53:03 +00007598 case X86::FP32_TO_INT16_IN_MEM:
7599 case X86::FP32_TO_INT32_IN_MEM:
7600 case X86::FP32_TO_INT64_IN_MEM:
7601 case X86::FP64_TO_INT16_IN_MEM:
7602 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007603 case X86::FP64_TO_INT64_IN_MEM:
7604 case X86::FP80_TO_INT16_IN_MEM:
7605 case X86::FP80_TO_INT32_IN_MEM:
7606 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007607 // Change the floating point control register to use "round towards zero"
7608 // mode when truncating to an integer value.
7609 MachineFunction *F = BB->getParent();
7610 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007611 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007612
7613 // Load the old value of the high byte of the control word...
7614 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007615 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007616 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007617 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007618
7619 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007620 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007621 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007622
7623 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007624 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007625
7626 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007627 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007628 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007629
7630 // Get the X86 opcode to use.
7631 unsigned Opc;
7632 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007633 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007634 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7635 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7636 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7637 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7638 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7639 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007640 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7641 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7642 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007643 }
7644
7645 X86AddressMode AM;
7646 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007647 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007648 AM.BaseType = X86AddressMode::RegBase;
7649 AM.Base.Reg = Op.getReg();
7650 } else {
7651 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007652 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007653 }
7654 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007655 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007656 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007657 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007658 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007659 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007660 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007661 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007662 AM.GV = Op.getGlobal();
7663 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007664 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007665 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007666 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007667 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007668
7669 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007670 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007671
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007672 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007673 return BB;
7674 }
Mon P Wang63307c32008-05-05 19:05:59 +00007675 case X86::ATOMAND32:
7676 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007677 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007678 X86::LCMPXCHG32, X86::MOV32rr,
7679 X86::NOT32r, X86::EAX,
7680 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007681 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007682 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7683 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007684 X86::LCMPXCHG32, X86::MOV32rr,
7685 X86::NOT32r, X86::EAX,
7686 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007687 case X86::ATOMXOR32:
7688 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007689 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007690 X86::LCMPXCHG32, X86::MOV32rr,
7691 X86::NOT32r, X86::EAX,
7692 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007693 case X86::ATOMNAND32:
7694 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007695 X86::AND32ri, X86::MOV32rm,
7696 X86::LCMPXCHG32, X86::MOV32rr,
7697 X86::NOT32r, X86::EAX,
7698 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007699 case X86::ATOMMIN32:
7700 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7701 case X86::ATOMMAX32:
7702 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7703 case X86::ATOMUMIN32:
7704 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7705 case X86::ATOMUMAX32:
7706 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007707
7708 case X86::ATOMAND16:
7709 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7710 X86::AND16ri, X86::MOV16rm,
7711 X86::LCMPXCHG16, X86::MOV16rr,
7712 X86::NOT16r, X86::AX,
7713 X86::GR16RegisterClass);
7714 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007715 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007716 X86::OR16ri, X86::MOV16rm,
7717 X86::LCMPXCHG16, X86::MOV16rr,
7718 X86::NOT16r, X86::AX,
7719 X86::GR16RegisterClass);
7720 case X86::ATOMXOR16:
7721 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7722 X86::XOR16ri, X86::MOV16rm,
7723 X86::LCMPXCHG16, X86::MOV16rr,
7724 X86::NOT16r, X86::AX,
7725 X86::GR16RegisterClass);
7726 case X86::ATOMNAND16:
7727 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7728 X86::AND16ri, X86::MOV16rm,
7729 X86::LCMPXCHG16, X86::MOV16rr,
7730 X86::NOT16r, X86::AX,
7731 X86::GR16RegisterClass, true);
7732 case X86::ATOMMIN16:
7733 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7734 case X86::ATOMMAX16:
7735 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7736 case X86::ATOMUMIN16:
7737 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7738 case X86::ATOMUMAX16:
7739 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7740
7741 case X86::ATOMAND8:
7742 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7743 X86::AND8ri, X86::MOV8rm,
7744 X86::LCMPXCHG8, X86::MOV8rr,
7745 X86::NOT8r, X86::AL,
7746 X86::GR8RegisterClass);
7747 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007748 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007749 X86::OR8ri, X86::MOV8rm,
7750 X86::LCMPXCHG8, X86::MOV8rr,
7751 X86::NOT8r, X86::AL,
7752 X86::GR8RegisterClass);
7753 case X86::ATOMXOR8:
7754 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7755 X86::XOR8ri, X86::MOV8rm,
7756 X86::LCMPXCHG8, X86::MOV8rr,
7757 X86::NOT8r, X86::AL,
7758 X86::GR8RegisterClass);
7759 case X86::ATOMNAND8:
7760 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7761 X86::AND8ri, X86::MOV8rm,
7762 X86::LCMPXCHG8, X86::MOV8rr,
7763 X86::NOT8r, X86::AL,
7764 X86::GR8RegisterClass, true);
7765 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007766 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007767 case X86::ATOMAND64:
7768 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007769 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007770 X86::LCMPXCHG64, X86::MOV64rr,
7771 X86::NOT64r, X86::RAX,
7772 X86::GR64RegisterClass);
7773 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007774 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7775 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007776 X86::LCMPXCHG64, X86::MOV64rr,
7777 X86::NOT64r, X86::RAX,
7778 X86::GR64RegisterClass);
7779 case X86::ATOMXOR64:
7780 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007781 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007782 X86::LCMPXCHG64, X86::MOV64rr,
7783 X86::NOT64r, X86::RAX,
7784 X86::GR64RegisterClass);
7785 case X86::ATOMNAND64:
7786 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7787 X86::AND64ri32, X86::MOV64rm,
7788 X86::LCMPXCHG64, X86::MOV64rr,
7789 X86::NOT64r, X86::RAX,
7790 X86::GR64RegisterClass, true);
7791 case X86::ATOMMIN64:
7792 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7793 case X86::ATOMMAX64:
7794 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7795 case X86::ATOMUMIN64:
7796 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7797 case X86::ATOMUMAX64:
7798 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007799
7800 // This group does 64-bit operations on a 32-bit host.
7801 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007802 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007803 X86::AND32rr, X86::AND32rr,
7804 X86::AND32ri, X86::AND32ri,
7805 false);
7806 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007807 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007808 X86::OR32rr, X86::OR32rr,
7809 X86::OR32ri, X86::OR32ri,
7810 false);
7811 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007812 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007813 X86::XOR32rr, X86::XOR32rr,
7814 X86::XOR32ri, X86::XOR32ri,
7815 false);
7816 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007817 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007818 X86::AND32rr, X86::AND32rr,
7819 X86::AND32ri, X86::AND32ri,
7820 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007821 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007822 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007823 X86::ADD32rr, X86::ADC32rr,
7824 X86::ADD32ri, X86::ADC32ri,
7825 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007826 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007827 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007828 X86::SUB32rr, X86::SBB32rr,
7829 X86::SUB32ri, X86::SBB32ri,
7830 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007831 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007832 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007833 X86::MOV32rr, X86::MOV32rr,
7834 X86::MOV32ri, X86::MOV32ri,
7835 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007836 }
7837}
7838
7839//===----------------------------------------------------------------------===//
7840// X86 Optimization Hooks
7841//===----------------------------------------------------------------------===//
7842
Dan Gohman475871a2008-07-27 21:46:04 +00007843void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007844 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007845 APInt &KnownZero,
7846 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007847 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007848 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007849 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007850 assert((Opc >= ISD::BUILTIN_OP_END ||
7851 Opc == ISD::INTRINSIC_WO_CHAIN ||
7852 Opc == ISD::INTRINSIC_W_CHAIN ||
7853 Opc == ISD::INTRINSIC_VOID) &&
7854 "Should use MaskedValueIsZero if you don't know whether Op"
7855 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007856
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007857 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007858 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007859 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007860 case X86ISD::ADD:
7861 case X86ISD::SUB:
7862 case X86ISD::SMUL:
7863 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007864 case X86ISD::INC:
7865 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007866 // These nodes' second result is a boolean.
7867 if (Op.getResNo() == 0)
7868 break;
7869 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007870 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007871 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7872 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007873 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007874 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007875}
Chris Lattner259e97c2006-01-31 19:43:35 +00007876
Evan Cheng206ee9d2006-07-07 08:33:52 +00007877/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007878/// node is a GlobalAddress + offset.
7879bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7880 GlobalValue* &GA, int64_t &Offset) const{
7881 if (N->getOpcode() == X86ISD::Wrapper) {
7882 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007883 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007884 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007885 return true;
7886 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007887 }
Evan Chengad4196b2008-05-12 19:56:52 +00007888 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007889}
7890
Evan Chengad4196b2008-05-12 19:56:52 +00007891static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7892 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007893 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007894 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007895 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007896 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007897 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007898 return false;
7899}
7900
Nate Begeman9008ca62009-04-27 18:41:29 +00007901static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007902 MVT EVT, LoadSDNode *&LDBase,
7903 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007904 SelectionDAG &DAG, MachineFrameInfo *MFI,
7905 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007906 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007907 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007908 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007909 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007910 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007911 return false;
7912 continue;
7913 }
7914
Dan Gohman475871a2008-07-27 21:46:04 +00007915 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007916 if (!Elt.getNode() ||
7917 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007918 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007919 if (!LDBase) {
7920 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007921 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007922 LDBase = cast<LoadSDNode>(Elt.getNode());
7923 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007924 continue;
7925 }
7926 if (Elt.getOpcode() == ISD::UNDEF)
7927 continue;
7928
Nate Begemanabc01992009-06-05 21:37:30 +00007929 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007930 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007931 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007932 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007933 }
7934 return true;
7935}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007936
7937/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7938/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7939/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007940/// order. In the case of v2i64, it will see if it can rewrite the
7941/// shuffle to be an appropriate build vector so it can take advantage of
7942// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007943static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007944 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007945 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007946 MVT VT = N->getValueType(0);
7947 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007948 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7949 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007950
Eli Friedman7a5e5552009-06-07 06:52:44 +00007951 if (VT.getSizeInBits() != 128)
7952 return SDValue();
7953
Mon P Wang1e955802009-04-03 02:43:30 +00007954 // Try to combine a vector_shuffle into a 128-bit load.
7955 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00007956 LoadSDNode *LD = NULL;
7957 unsigned LastLoadedElt;
7958 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
7959 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007960 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007961
Eli Friedman7a5e5552009-06-07 06:52:44 +00007962 if (LastLoadedElt == NumElems - 1) {
7963 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
7964 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7965 LD->getSrcValue(), LD->getSrcValueOffset(),
7966 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007967 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007968 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00007969 LD->isVolatile(), LD->getAlignment());
7970 } else if (NumElems == 4 && LastLoadedElt == 1) {
7971 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00007972 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7973 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00007974 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
7975 }
7976 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007977}
Evan Chengd880b972008-05-09 21:53:03 +00007978
Chris Lattner83e6c992006-10-04 06:57:07 +00007979/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00007980static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00007981 const X86Subtarget *Subtarget) {
7982 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007983 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00007984 // Get the LHS/RHS of the select.
7985 SDValue LHS = N->getOperand(1);
7986 SDValue RHS = N->getOperand(2);
7987
Chris Lattner83e6c992006-10-04 06:57:07 +00007988 // If we have SSE[12] support, try to form min/max nodes.
7989 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00007990 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
7991 Cond.getOpcode() == ISD::SETCC) {
7992 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007993
Chris Lattner47b4ce82009-03-11 05:48:52 +00007994 unsigned Opcode = 0;
7995 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7996 switch (CC) {
7997 default: break;
7998 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7999 case ISD::SETULE:
8000 case ISD::SETLE:
8001 if (!UnsafeFPMath) break;
8002 // FALL THROUGH.
8003 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8004 case ISD::SETLT:
8005 Opcode = X86ISD::FMIN;
8006 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008007
Chris Lattner47b4ce82009-03-11 05:48:52 +00008008 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8009 case ISD::SETUGT:
8010 case ISD::SETGT:
8011 if (!UnsafeFPMath) break;
8012 // FALL THROUGH.
8013 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8014 case ISD::SETGE:
8015 Opcode = X86ISD::FMAX;
8016 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008017 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008018 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8019 switch (CC) {
8020 default: break;
8021 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8022 case ISD::SETUGT:
8023 case ISD::SETGT:
8024 if (!UnsafeFPMath) break;
8025 // FALL THROUGH.
8026 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8027 case ISD::SETGE:
8028 Opcode = X86ISD::FMIN;
8029 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008030
Chris Lattner47b4ce82009-03-11 05:48:52 +00008031 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8032 case ISD::SETULE:
8033 case ISD::SETLE:
8034 if (!UnsafeFPMath) break;
8035 // FALL THROUGH.
8036 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8037 case ISD::SETLT:
8038 Opcode = X86ISD::FMAX;
8039 break;
8040 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008041 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008042
Chris Lattner47b4ce82009-03-11 05:48:52 +00008043 if (Opcode)
8044 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008045 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008046
Chris Lattnerd1980a52009-03-12 06:52:53 +00008047 // If this is a select between two integer constants, try to do some
8048 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008049 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8050 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008051 // Don't do this for crazy integer types.
8052 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8053 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008054 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008055 bool NeedsCondInvert = false;
8056
Chris Lattnercee56e72009-03-13 05:53:31 +00008057 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008058 // Efficiently invertible.
8059 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8060 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8061 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8062 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008063 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008064 }
8065
8066 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008067 if (FalseC->getAPIntValue() == 0 &&
8068 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008069 if (NeedsCondInvert) // Invert the condition if needed.
8070 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8071 DAG.getConstant(1, Cond.getValueType()));
8072
8073 // Zero extend the condition if needed.
8074 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8075
Chris Lattnercee56e72009-03-13 05:53:31 +00008076 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008077 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8078 DAG.getConstant(ShAmt, MVT::i8));
8079 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008080
8081 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008082 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008083 if (NeedsCondInvert) // Invert the condition if needed.
8084 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8085 DAG.getConstant(1, Cond.getValueType()));
8086
8087 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008088 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8089 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008090 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008091 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008092 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008093
8094 // Optimize cases that will turn into an LEA instruction. This requires
8095 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8096 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8097 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8098 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8099
8100 bool isFastMultiplier = false;
8101 if (Diff < 10) {
8102 switch ((unsigned char)Diff) {
8103 default: break;
8104 case 1: // result = add base, cond
8105 case 2: // result = lea base( , cond*2)
8106 case 3: // result = lea base(cond, cond*2)
8107 case 4: // result = lea base( , cond*4)
8108 case 5: // result = lea base(cond, cond*4)
8109 case 8: // result = lea base( , cond*8)
8110 case 9: // result = lea base(cond, cond*8)
8111 isFastMultiplier = true;
8112 break;
8113 }
8114 }
8115
8116 if (isFastMultiplier) {
8117 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8118 if (NeedsCondInvert) // Invert the condition if needed.
8119 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8120 DAG.getConstant(1, Cond.getValueType()));
8121
8122 // Zero extend the condition if needed.
8123 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8124 Cond);
8125 // Scale the condition by the difference.
8126 if (Diff != 1)
8127 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8128 DAG.getConstant(Diff, Cond.getValueType()));
8129
8130 // Add the base if non-zero.
8131 if (FalseC->getAPIntValue() != 0)
8132 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8133 SDValue(FalseC, 0));
8134 return Cond;
8135 }
8136 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008137 }
8138 }
8139
Dan Gohman475871a2008-07-27 21:46:04 +00008140 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008141}
8142
Chris Lattnerd1980a52009-03-12 06:52:53 +00008143/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8144static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8145 TargetLowering::DAGCombinerInfo &DCI) {
8146 DebugLoc DL = N->getDebugLoc();
8147
8148 // If the flag operand isn't dead, don't touch this CMOV.
8149 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8150 return SDValue();
8151
8152 // If this is a select between two integer constants, try to do some
8153 // optimizations. Note that the operands are ordered the opposite of SELECT
8154 // operands.
8155 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8156 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8157 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8158 // larger than FalseC (the false value).
8159 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8160
8161 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8162 CC = X86::GetOppositeBranchCondition(CC);
8163 std::swap(TrueC, FalseC);
8164 }
8165
8166 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008167 // This is efficient for any integer data type (including i8/i16) and
8168 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008169 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8170 SDValue Cond = N->getOperand(3);
8171 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8172 DAG.getConstant(CC, MVT::i8), Cond);
8173
8174 // Zero extend the condition if needed.
8175 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8176
8177 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8178 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8179 DAG.getConstant(ShAmt, MVT::i8));
8180 if (N->getNumValues() == 2) // Dead flag value?
8181 return DCI.CombineTo(N, Cond, SDValue());
8182 return Cond;
8183 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008184
8185 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8186 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008187 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8188 SDValue Cond = N->getOperand(3);
8189 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8190 DAG.getConstant(CC, MVT::i8), Cond);
8191
8192 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008193 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8194 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008195 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8196 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008197
Chris Lattner97a29a52009-03-13 05:22:11 +00008198 if (N->getNumValues() == 2) // Dead flag value?
8199 return DCI.CombineTo(N, Cond, SDValue());
8200 return Cond;
8201 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008202
8203 // Optimize cases that will turn into an LEA instruction. This requires
8204 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8205 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8206 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8207 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8208
8209 bool isFastMultiplier = false;
8210 if (Diff < 10) {
8211 switch ((unsigned char)Diff) {
8212 default: break;
8213 case 1: // result = add base, cond
8214 case 2: // result = lea base( , cond*2)
8215 case 3: // result = lea base(cond, cond*2)
8216 case 4: // result = lea base( , cond*4)
8217 case 5: // result = lea base(cond, cond*4)
8218 case 8: // result = lea base( , cond*8)
8219 case 9: // result = lea base(cond, cond*8)
8220 isFastMultiplier = true;
8221 break;
8222 }
8223 }
8224
8225 if (isFastMultiplier) {
8226 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8227 SDValue Cond = N->getOperand(3);
8228 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8229 DAG.getConstant(CC, MVT::i8), Cond);
8230 // Zero extend the condition if needed.
8231 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8232 Cond);
8233 // Scale the condition by the difference.
8234 if (Diff != 1)
8235 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8236 DAG.getConstant(Diff, Cond.getValueType()));
8237
8238 // Add the base if non-zero.
8239 if (FalseC->getAPIntValue() != 0)
8240 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8241 SDValue(FalseC, 0));
8242 if (N->getNumValues() == 2) // Dead flag value?
8243 return DCI.CombineTo(N, Cond, SDValue());
8244 return Cond;
8245 }
8246 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008247 }
8248 }
8249 return SDValue();
8250}
8251
8252
Evan Cheng0b0cd912009-03-28 05:57:29 +00008253/// PerformMulCombine - Optimize a single multiply with constant into two
8254/// in order to implement it with two cheaper instructions, e.g.
8255/// LEA + SHL, LEA + LEA.
8256static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8257 TargetLowering::DAGCombinerInfo &DCI) {
8258 if (DAG.getMachineFunction().
8259 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8260 return SDValue();
8261
8262 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8263 return SDValue();
8264
8265 MVT VT = N->getValueType(0);
8266 if (VT != MVT::i64)
8267 return SDValue();
8268
8269 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8270 if (!C)
8271 return SDValue();
8272 uint64_t MulAmt = C->getZExtValue();
8273 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8274 return SDValue();
8275
8276 uint64_t MulAmt1 = 0;
8277 uint64_t MulAmt2 = 0;
8278 if ((MulAmt % 9) == 0) {
8279 MulAmt1 = 9;
8280 MulAmt2 = MulAmt / 9;
8281 } else if ((MulAmt % 5) == 0) {
8282 MulAmt1 = 5;
8283 MulAmt2 = MulAmt / 5;
8284 } else if ((MulAmt % 3) == 0) {
8285 MulAmt1 = 3;
8286 MulAmt2 = MulAmt / 3;
8287 }
8288 if (MulAmt2 &&
8289 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8290 DebugLoc DL = N->getDebugLoc();
8291
8292 if (isPowerOf2_64(MulAmt2) &&
8293 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8294 // If second multiplifer is pow2, issue it first. We want the multiply by
8295 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8296 // is an add.
8297 std::swap(MulAmt1, MulAmt2);
8298
8299 SDValue NewMul;
8300 if (isPowerOf2_64(MulAmt1))
8301 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8302 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8303 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008304 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008305 DAG.getConstant(MulAmt1, VT));
8306
8307 if (isPowerOf2_64(MulAmt2))
8308 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8309 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8310 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008311 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008312 DAG.getConstant(MulAmt2, VT));
8313
8314 // Do not add new nodes to DAG combiner worklist.
8315 DCI.CombineTo(N, NewMul, false);
8316 }
8317 return SDValue();
8318}
8319
8320
Nate Begeman740ab032009-01-26 00:52:55 +00008321/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8322/// when possible.
8323static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8324 const X86Subtarget *Subtarget) {
8325 // On X86 with SSE2 support, we can transform this to a vector shift if
8326 // all elements are shifted by the same amount. We can't do this in legalize
8327 // because the a constant vector is typically transformed to a constant pool
8328 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008329 if (!Subtarget->hasSSE2())
8330 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008331
Nate Begeman740ab032009-01-26 00:52:55 +00008332 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008333 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8334 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008335
Mon P Wang3becd092009-01-28 08:12:05 +00008336 SDValue ShAmtOp = N->getOperand(1);
8337 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008338 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008339 SDValue BaseShAmt;
8340 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8341 unsigned NumElts = VT.getVectorNumElements();
8342 unsigned i = 0;
8343 for (; i != NumElts; ++i) {
8344 SDValue Arg = ShAmtOp.getOperand(i);
8345 if (Arg.getOpcode() == ISD::UNDEF) continue;
8346 BaseShAmt = Arg;
8347 break;
8348 }
8349 for (; i != NumElts; ++i) {
8350 SDValue Arg = ShAmtOp.getOperand(i);
8351 if (Arg.getOpcode() == ISD::UNDEF) continue;
8352 if (Arg != BaseShAmt) {
8353 return SDValue();
8354 }
8355 }
8356 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008357 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8358 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8359 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008360 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008361 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008362
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008363 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008364 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008365 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008366 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008367
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008368 // The shift amount is identical so we can do a vector shift.
8369 SDValue ValOp = N->getOperand(0);
8370 switch (N->getOpcode()) {
8371 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008372 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008373 break;
8374 case ISD::SHL:
8375 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008376 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008377 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8378 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008379 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008380 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008381 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8382 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008383 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008384 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008385 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8386 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008387 break;
8388 case ISD::SRA:
8389 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008390 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008391 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8392 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008393 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008394 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008395 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8396 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008397 break;
8398 case ISD::SRL:
8399 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008400 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008401 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8402 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008403 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008404 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008405 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8406 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008407 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008408 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008409 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8410 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008411 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008412 }
8413 return SDValue();
8414}
8415
Chris Lattner149a4e52008-02-22 02:09:43 +00008416/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008417static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008418 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008419 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8420 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008421 // A preferable solution to the general problem is to figure out the right
8422 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008423
8424 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008425 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008426 MVT VT = St->getValue().getValueType();
8427 if (VT.getSizeInBits() != 64)
8428 return SDValue();
8429
Devang Patel578efa92009-06-05 21:57:13 +00008430 const Function *F = DAG.getMachineFunction().getFunction();
8431 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8432 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8433 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008434 if ((VT.isVector() ||
8435 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008436 isa<LoadSDNode>(St->getValue()) &&
8437 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8438 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008439 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008440 LoadSDNode *Ld = 0;
8441 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008442 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008443 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008444 // Must be a store of a load. We currently handle two cases: the load
8445 // is a direct child, and it's under an intervening TokenFactor. It is
8446 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008447 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008448 Ld = cast<LoadSDNode>(St->getChain());
8449 else if (St->getValue().hasOneUse() &&
8450 ChainVal->getOpcode() == ISD::TokenFactor) {
8451 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008452 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008453 TokenFactorIndex = i;
8454 Ld = cast<LoadSDNode>(St->getValue());
8455 } else
8456 Ops.push_back(ChainVal->getOperand(i));
8457 }
8458 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008459
Evan Cheng536e6672009-03-12 05:59:15 +00008460 if (!Ld || !ISD::isNormalLoad(Ld))
8461 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008462
Evan Cheng536e6672009-03-12 05:59:15 +00008463 // If this is not the MMX case, i.e. we are just turning i64 load/store
8464 // into f64 load/store, avoid the transformation if there are multiple
8465 // uses of the loaded value.
8466 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8467 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008468
Evan Cheng536e6672009-03-12 05:59:15 +00008469 DebugLoc LdDL = Ld->getDebugLoc();
8470 DebugLoc StDL = N->getDebugLoc();
8471 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8472 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8473 // pair instead.
8474 if (Subtarget->is64Bit() || F64IsLegal) {
8475 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8476 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8477 Ld->getBasePtr(), Ld->getSrcValue(),
8478 Ld->getSrcValueOffset(), Ld->isVolatile(),
8479 Ld->getAlignment());
8480 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008481 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008482 Ops.push_back(NewChain);
8483 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008484 Ops.size());
8485 }
Evan Cheng536e6672009-03-12 05:59:15 +00008486 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008487 St->getSrcValue(), St->getSrcValueOffset(),
8488 St->isVolatile(), St->getAlignment());
8489 }
Evan Cheng536e6672009-03-12 05:59:15 +00008490
8491 // Otherwise, lower to two pairs of 32-bit loads / stores.
8492 SDValue LoAddr = Ld->getBasePtr();
8493 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8494 DAG.getConstant(4, MVT::i32));
8495
8496 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8497 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8498 Ld->isVolatile(), Ld->getAlignment());
8499 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8500 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8501 Ld->isVolatile(),
8502 MinAlign(Ld->getAlignment(), 4));
8503
8504 SDValue NewChain = LoLd.getValue(1);
8505 if (TokenFactorIndex != -1) {
8506 Ops.push_back(LoLd);
8507 Ops.push_back(HiLd);
8508 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8509 Ops.size());
8510 }
8511
8512 LoAddr = St->getBasePtr();
8513 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8514 DAG.getConstant(4, MVT::i32));
8515
8516 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8517 St->getSrcValue(), St->getSrcValueOffset(),
8518 St->isVolatile(), St->getAlignment());
8519 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8520 St->getSrcValue(),
8521 St->getSrcValueOffset() + 4,
8522 St->isVolatile(),
8523 MinAlign(St->getAlignment(), 4));
8524 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008525 }
Dan Gohman475871a2008-07-27 21:46:04 +00008526 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008527}
8528
Chris Lattner6cf73262008-01-25 06:14:17 +00008529/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8530/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008531static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008532 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8533 // F[X]OR(0.0, x) -> x
8534 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008535 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8536 if (C->getValueAPF().isPosZero())
8537 return N->getOperand(1);
8538 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8539 if (C->getValueAPF().isPosZero())
8540 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008541 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008542}
8543
8544/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008545static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008546 // FAND(0.0, x) -> 0.0
8547 // FAND(x, 0.0) -> 0.0
8548 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8549 if (C->getValueAPF().isPosZero())
8550 return N->getOperand(0);
8551 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8552 if (C->getValueAPF().isPosZero())
8553 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008554 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008555}
8556
Dan Gohmane5af2d32009-01-29 01:59:02 +00008557static SDValue PerformBTCombine(SDNode *N,
8558 SelectionDAG &DAG,
8559 TargetLowering::DAGCombinerInfo &DCI) {
8560 // BT ignores high bits in the bit index operand.
8561 SDValue Op1 = N->getOperand(1);
8562 if (Op1.hasOneUse()) {
8563 unsigned BitWidth = Op1.getValueSizeInBits();
8564 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8565 APInt KnownZero, KnownOne;
8566 TargetLowering::TargetLoweringOpt TLO(DAG);
8567 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8568 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8569 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8570 DCI.CommitTargetLoweringOpt(TLO);
8571 }
8572 return SDValue();
8573}
Chris Lattner83e6c992006-10-04 06:57:07 +00008574
Eli Friedman7a5e5552009-06-07 06:52:44 +00008575static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8576 SDValue Op = N->getOperand(0);
8577 if (Op.getOpcode() == ISD::BIT_CONVERT)
8578 Op = Op.getOperand(0);
8579 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8580 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8581 VT.getVectorElementType().getSizeInBits() ==
8582 OpVT.getVectorElementType().getSizeInBits()) {
8583 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8584 }
8585 return SDValue();
8586}
8587
Owen Anderson99177002009-06-29 18:04:45 +00008588// On X86 and X86-64, atomic operations are lowered to locked instructions.
8589// Locked instructions, in turn, have implicit fence semantics (all memory
8590// operations are flushed before issuing the locked instruction, and the
8591// are not buffered), so we can fold away the common pattern of
8592// fence-atomic-fence.
8593static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8594 SDValue atomic = N->getOperand(0);
8595 switch (atomic.getOpcode()) {
8596 case ISD::ATOMIC_CMP_SWAP:
8597 case ISD::ATOMIC_SWAP:
8598 case ISD::ATOMIC_LOAD_ADD:
8599 case ISD::ATOMIC_LOAD_SUB:
8600 case ISD::ATOMIC_LOAD_AND:
8601 case ISD::ATOMIC_LOAD_OR:
8602 case ISD::ATOMIC_LOAD_XOR:
8603 case ISD::ATOMIC_LOAD_NAND:
8604 case ISD::ATOMIC_LOAD_MIN:
8605 case ISD::ATOMIC_LOAD_MAX:
8606 case ISD::ATOMIC_LOAD_UMIN:
8607 case ISD::ATOMIC_LOAD_UMAX:
8608 break;
8609 default:
8610 return SDValue();
8611 }
8612
8613 SDValue fence = atomic.getOperand(0);
8614 if (fence.getOpcode() != ISD::MEMBARRIER)
8615 return SDValue();
8616
8617 switch (atomic.getOpcode()) {
8618 case ISD::ATOMIC_CMP_SWAP:
8619 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8620 atomic.getOperand(1), atomic.getOperand(2),
8621 atomic.getOperand(3));
8622 case ISD::ATOMIC_SWAP:
8623 case ISD::ATOMIC_LOAD_ADD:
8624 case ISD::ATOMIC_LOAD_SUB:
8625 case ISD::ATOMIC_LOAD_AND:
8626 case ISD::ATOMIC_LOAD_OR:
8627 case ISD::ATOMIC_LOAD_XOR:
8628 case ISD::ATOMIC_LOAD_NAND:
8629 case ISD::ATOMIC_LOAD_MIN:
8630 case ISD::ATOMIC_LOAD_MAX:
8631 case ISD::ATOMIC_LOAD_UMIN:
8632 case ISD::ATOMIC_LOAD_UMAX:
8633 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8634 atomic.getOperand(1), atomic.getOperand(2));
8635 default:
8636 return SDValue();
8637 }
8638}
8639
Dan Gohman475871a2008-07-27 21:46:04 +00008640SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008641 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008642 SelectionDAG &DAG = DCI.DAG;
8643 switch (N->getOpcode()) {
8644 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008645 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008646 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008647 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008648 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008649 case ISD::SHL:
8650 case ISD::SRA:
8651 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008652 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008653 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008654 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8655 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008656 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008657 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008658 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008659 }
8660
Dan Gohman475871a2008-07-27 21:46:04 +00008661 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008662}
8663
Evan Cheng60c07e12006-07-05 22:17:51 +00008664//===----------------------------------------------------------------------===//
8665// X86 Inline Assembly Support
8666//===----------------------------------------------------------------------===//
8667
Chris Lattnerb8105652009-07-20 17:51:36 +00008668static bool LowerToBSwap(CallInst *CI) {
8669 // FIXME: this should verify that we are targetting a 486 or better. If not,
8670 // we will turn this bswap into something that will be lowered to logical ops
8671 // instead of emitting the bswap asm. For now, we don't support 486 or lower
8672 // so don't worry about this.
8673
8674 // Verify this is a simple bswap.
8675 if (CI->getNumOperands() != 2 ||
8676 CI->getType() != CI->getOperand(1)->getType() ||
8677 !CI->getType()->isInteger())
8678 return false;
8679
8680 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
8681 if (!Ty || Ty->getBitWidth() % 16 != 0)
8682 return false;
8683
8684 // Okay, we can do this xform, do so now.
8685 const Type *Tys[] = { Ty };
8686 Module *M = CI->getParent()->getParent()->getParent();
8687 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
8688
8689 Value *Op = CI->getOperand(1);
8690 Op = CallInst::Create(Int, Op, CI->getName(), CI);
8691
8692 CI->replaceAllUsesWith(Op);
8693 CI->eraseFromParent();
8694 return true;
8695}
8696
8697bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
8698 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8699 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
8700
8701 std::string AsmStr = IA->getAsmString();
8702
8703 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
8704 std::vector<std::string> AsmPieces;
8705 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
8706
8707 switch (AsmPieces.size()) {
8708 default: return false;
8709 case 1:
8710 AsmStr = AsmPieces[0];
8711 AsmPieces.clear();
8712 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
8713
8714 // bswap $0
8715 if (AsmPieces.size() == 2 &&
8716 (AsmPieces[0] == "bswap" ||
8717 AsmPieces[0] == "bswapq" ||
8718 AsmPieces[0] == "bswapl") &&
8719 (AsmPieces[1] == "$0" ||
8720 AsmPieces[1] == "${0:q}")) {
8721 // No need to check constraints, nothing other than the equivalent of
8722 // "=r,0" would be valid here.
8723 return LowerToBSwap(CI);
8724 }
8725 // rorw $$8, ${0:w} --> llvm.bswap.i16
8726 if (CI->getType() == Type::Int16Ty &&
8727 AsmPieces.size() == 3 &&
8728 AsmPieces[0] == "rorw" &&
8729 AsmPieces[1] == "$$8," &&
8730 AsmPieces[2] == "${0:w}" &&
8731 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
8732 return LowerToBSwap(CI);
8733 }
8734 break;
8735 case 3:
8736 if (CI->getType() == Type::Int64Ty && Constraints.size() >= 2 &&
8737 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
8738 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
8739 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
8740 std::vector<std::string> Words;
8741 SplitString(AsmPieces[0], Words, " \t");
8742 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
8743 Words.clear();
8744 SplitString(AsmPieces[1], Words, " \t");
8745 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
8746 Words.clear();
8747 SplitString(AsmPieces[2], Words, " \t,");
8748 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
8749 Words[2] == "%edx") {
8750 return LowerToBSwap(CI);
8751 }
8752 }
8753 }
8754 }
8755 break;
8756 }
8757 return false;
8758}
8759
8760
8761
Chris Lattnerf4dff842006-07-11 02:54:03 +00008762/// getConstraintType - Given a constraint letter, return the type of
8763/// constraint it is for this target.
8764X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008765X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8766 if (Constraint.size() == 1) {
8767 switch (Constraint[0]) {
8768 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008769 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008770 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008771 case 'r':
8772 case 'R':
8773 case 'l':
8774 case 'q':
8775 case 'Q':
8776 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008777 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008778 case 'Y':
8779 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008780 case 'e':
8781 case 'Z':
8782 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008783 default:
8784 break;
8785 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008786 }
Chris Lattner4234f572007-03-25 02:14:49 +00008787 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008788}
8789
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008790/// LowerXConstraint - try to replace an X constraint, which matches anything,
8791/// with another that has more specific requirements based on the type of the
8792/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008793const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008794LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008795 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8796 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008797 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008798 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008799 return "Y";
8800 if (Subtarget->hasSSE1())
8801 return "x";
8802 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008803
Chris Lattner5e764232008-04-26 23:02:14 +00008804 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008805}
8806
Chris Lattner48884cd2007-08-25 00:47:38 +00008807/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8808/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008809void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008810 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008811 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008812 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008813 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008814 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008815
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008816 switch (Constraint) {
8817 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008818 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008819 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008820 if (C->getZExtValue() <= 31) {
8821 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008822 break;
8823 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008824 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008825 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008826 case 'J':
8827 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008828 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008829 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8830 break;
8831 }
8832 }
8833 return;
8834 case 'K':
8835 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008836 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008837 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8838 break;
8839 }
8840 }
8841 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008842 case 'N':
8843 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008844 if (C->getZExtValue() <= 255) {
8845 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008846 break;
8847 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008848 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008849 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008850 case 'e': {
8851 // 32-bit signed value
8852 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8853 const ConstantInt *CI = C->getConstantIntValue();
8854 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8855 // Widen to 64 bits here to get it sign extended.
8856 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8857 break;
8858 }
8859 // FIXME gcc accepts some relocatable values here too, but only in certain
8860 // memory models; it's complicated.
8861 }
8862 return;
8863 }
8864 case 'Z': {
8865 // 32-bit unsigned value
8866 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8867 const ConstantInt *CI = C->getConstantIntValue();
8868 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8869 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8870 break;
8871 }
8872 }
8873 // FIXME gcc accepts some relocatable values here too, but only in certain
8874 // memory models; it's complicated.
8875 return;
8876 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008877 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008878 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008879 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008880 // Widen to 64 bits here to get it sign extended.
8881 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008882 break;
8883 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008884
Chris Lattnerdc43a882007-05-03 16:52:29 +00008885 // If we are in non-pic codegen mode, we allow the address of a global (with
8886 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008887 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008888 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008889
Chris Lattner49921962009-05-08 18:23:14 +00008890 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8891 while (1) {
8892 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8893 Offset += GA->getOffset();
8894 break;
8895 } else if (Op.getOpcode() == ISD::ADD) {
8896 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8897 Offset += C->getZExtValue();
8898 Op = Op.getOperand(0);
8899 continue;
8900 }
8901 } else if (Op.getOpcode() == ISD::SUB) {
8902 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8903 Offset += -C->getZExtValue();
8904 Op = Op.getOperand(0);
8905 continue;
8906 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008907 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008908
Chris Lattner49921962009-05-08 18:23:14 +00008909 // Otherwise, this isn't something we can handle, reject it.
8910 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008911 }
Chris Lattner3b6b36d2009-07-10 06:29:59 +00008912
Chris Lattner36c25012009-07-10 07:34:39 +00008913 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008914 // If we require an extra load to get this address, as in PIC mode, we
8915 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00008916 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
8917 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008918 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008919
Dale Johannesen60b3ba02009-07-21 00:12:29 +00008920 if (hasMemory)
8921 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
8922 else
8923 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00008924 Result = Op;
8925 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008926 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008927 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008928
Gabor Greifba36cb52008-08-28 21:40:38 +00008929 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008930 Ops.push_back(Result);
8931 return;
8932 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008933 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8934 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008935}
8936
Chris Lattner259e97c2006-01-31 19:43:35 +00008937std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008938getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008939 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008940 if (Constraint.size() == 1) {
8941 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008942 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008943 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00008944 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
8945 if (Subtarget->is64Bit()) {
8946 if (VT == MVT::i32)
8947 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
8948 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
8949 X86::R10D,X86::R11D,X86::R12D,
8950 X86::R13D,X86::R14D,X86::R15D,
8951 X86::EBP, X86::ESP, 0);
8952 else if (VT == MVT::i16)
8953 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
8954 X86::SI, X86::DI, X86::R8W,X86::R9W,
8955 X86::R10W,X86::R11W,X86::R12W,
8956 X86::R13W,X86::R14W,X86::R15W,
8957 X86::BP, X86::SP, 0);
8958 else if (VT == MVT::i8)
8959 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
8960 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
8961 X86::R10B,X86::R11B,X86::R12B,
8962 X86::R13B,X86::R14B,X86::R15B,
8963 X86::BPL, X86::SPL, 0);
8964
8965 else if (VT == MVT::i64)
8966 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
8967 X86::RSI, X86::RDI, X86::R8, X86::R9,
8968 X86::R10, X86::R11, X86::R12,
8969 X86::R13, X86::R14, X86::R15,
8970 X86::RBP, X86::RSP, 0);
8971
8972 break;
8973 }
8974 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00008975 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00008976 if (VT == MVT::i32)
8977 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8978 else if (VT == MVT::i16)
8979 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8980 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00008981 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00008982 else if (VT == MVT::i64)
8983 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8984 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00008985 }
8986 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008987
Chris Lattner1efa40f2006-02-22 00:56:39 +00008988 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00008989}
Chris Lattnerf76d1802006-07-31 23:26:50 +00008990
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008991std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00008992X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008993 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00008994 // First, see if this is a constraint that directly corresponds to an LLVM
8995 // register class.
8996 if (Constraint.size() == 1) {
8997 // GCC Constraint Letters
8998 switch (Constraint[0]) {
8999 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009000 case 'r': // GENERAL_REGS
9001 case 'R': // LEGACY_REGS
9002 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00009003 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009004 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009005 if (VT == MVT::i16)
9006 return std::make_pair(0U, X86::GR16RegisterClass);
9007 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009008 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009009 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009010 case 'f': // FP Stack registers.
9011 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9012 // value to the correct fpstack register class.
9013 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
9014 return std::make_pair(0U, X86::RFP32RegisterClass);
9015 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
9016 return std::make_pair(0U, X86::RFP64RegisterClass);
9017 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009018 case 'y': // MMX_REGS if MMX allowed.
9019 if (!Subtarget->hasMMX()) break;
9020 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009021 case 'Y': // SSE_REGS if SSE2 allowed
9022 if (!Subtarget->hasSSE2()) break;
9023 // FALL THROUGH.
9024 case 'x': // SSE_REGS if SSE1 allowed
9025 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009026
9027 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009028 default: break;
9029 // Scalar SSE types.
9030 case MVT::f32:
9031 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009032 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009033 case MVT::f64:
9034 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009035 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009036 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00009037 case MVT::v16i8:
9038 case MVT::v8i16:
9039 case MVT::v4i32:
9040 case MVT::v2i64:
9041 case MVT::v4f32:
9042 case MVT::v2f64:
9043 return std::make_pair(0U, X86::VR128RegisterClass);
9044 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009045 break;
9046 }
9047 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009048
Chris Lattnerf76d1802006-07-31 23:26:50 +00009049 // Use the default implementation in TargetLowering to convert the register
9050 // constraint into a member of a register class.
9051 std::pair<unsigned, const TargetRegisterClass*> Res;
9052 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009053
9054 // Not found as a standard register?
9055 if (Res.second == 0) {
9056 // GCC calls "st(0)" just plain "st".
9057 if (StringsEqualNoCase("{st}", Constraint)) {
9058 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009059 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009060 }
Dale Johannesen330169f2008-11-13 21:52:36 +00009061 // 'A' means EAX + EDX.
9062 if (Constraint == "A") {
9063 Res.first = X86::EAX;
9064 Res.second = X86::GRADRegisterClass;
9065 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009066 return Res;
9067 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009068
Chris Lattnerf76d1802006-07-31 23:26:50 +00009069 // Otherwise, check to see if this is a register class of the wrong value
9070 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9071 // turn into {ax},{dx}.
9072 if (Res.second->hasType(VT))
9073 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009074
Chris Lattnerf76d1802006-07-31 23:26:50 +00009075 // All of the single-register GCC register classes map their values onto
9076 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9077 // really want an 8-bit or 32-bit register, map to the appropriate register
9078 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009079 if (Res.second == X86::GR16RegisterClass) {
9080 if (VT == MVT::i8) {
9081 unsigned DestReg = 0;
9082 switch (Res.first) {
9083 default: break;
9084 case X86::AX: DestReg = X86::AL; break;
9085 case X86::DX: DestReg = X86::DL; break;
9086 case X86::CX: DestReg = X86::CL; break;
9087 case X86::BX: DestReg = X86::BL; break;
9088 }
9089 if (DestReg) {
9090 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009091 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009092 }
9093 } else if (VT == MVT::i32) {
9094 unsigned DestReg = 0;
9095 switch (Res.first) {
9096 default: break;
9097 case X86::AX: DestReg = X86::EAX; break;
9098 case X86::DX: DestReg = X86::EDX; break;
9099 case X86::CX: DestReg = X86::ECX; break;
9100 case X86::BX: DestReg = X86::EBX; break;
9101 case X86::SI: DestReg = X86::ESI; break;
9102 case X86::DI: DestReg = X86::EDI; break;
9103 case X86::BP: DestReg = X86::EBP; break;
9104 case X86::SP: DestReg = X86::ESP; break;
9105 }
9106 if (DestReg) {
9107 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009108 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009109 }
9110 } else if (VT == MVT::i64) {
9111 unsigned DestReg = 0;
9112 switch (Res.first) {
9113 default: break;
9114 case X86::AX: DestReg = X86::RAX; break;
9115 case X86::DX: DestReg = X86::RDX; break;
9116 case X86::CX: DestReg = X86::RCX; break;
9117 case X86::BX: DestReg = X86::RBX; break;
9118 case X86::SI: DestReg = X86::RSI; break;
9119 case X86::DI: DestReg = X86::RDI; break;
9120 case X86::BP: DestReg = X86::RBP; break;
9121 case X86::SP: DestReg = X86::RSP; break;
9122 }
9123 if (DestReg) {
9124 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009125 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009126 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009127 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009128 } else if (Res.second == X86::FR32RegisterClass ||
9129 Res.second == X86::FR64RegisterClass ||
9130 Res.second == X86::VR128RegisterClass) {
9131 // Handle references to XMM physical registers that got mapped into the
9132 // wrong class. This can happen with constraints like {xmm0} where the
9133 // target independent register mapper will just pick the first match it can
9134 // find, ignoring the required type.
9135 if (VT == MVT::f32)
9136 Res.second = X86::FR32RegisterClass;
9137 else if (VT == MVT::f64)
9138 Res.second = X86::FR64RegisterClass;
9139 else if (X86::VR128RegisterClass->hasType(VT))
9140 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009141 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009142
Chris Lattnerf76d1802006-07-31 23:26:50 +00009143 return Res;
9144}
Mon P Wang0c397192008-10-30 08:01:45 +00009145
9146//===----------------------------------------------------------------------===//
9147// X86 Widen vector type
9148//===----------------------------------------------------------------------===//
9149
9150/// getWidenVectorType: given a vector type, returns the type to widen
9151/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
9152/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009153/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009154/// scalarizing vs using the wider vector type.
9155
Dan Gohmanc13cf132009-01-15 17:34:08 +00009156MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009157 assert(VT.isVector());
9158 if (isTypeLegal(VT))
9159 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009160
Mon P Wang0c397192008-10-30 08:01:45 +00009161 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9162 // type based on element type. This would speed up our search (though
9163 // it may not be worth it since the size of the list is relatively
9164 // small).
9165 MVT EltVT = VT.getVectorElementType();
9166 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009167
Mon P Wang0c397192008-10-30 08:01:45 +00009168 // On X86, it make sense to widen any vector wider than 1
9169 if (NElts <= 1)
9170 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009171
9172 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009173 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9174 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009175
9176 if (isTypeLegal(SVT) &&
9177 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009178 SVT.getVectorNumElements() > NElts)
9179 return SVT;
9180 }
9181 return MVT::Other;
9182}