blob: 03ce575f6ad9964ac374dd50f5433ab0d2678600 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000046// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000047def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000048def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
49 return ARM_AM::getT2SOImmVal(Imm) != -1;
50 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000051 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000052 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000053 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000054}
Anton Korobeynikov52237112009-06-17 18:13:58 +000055
Jim Grosbach64171712010-02-16 21:07:46 +000056// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000057// of a t2_so_imm.
58def t2_so_imm_not : Operand<i32>,
59 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000060 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
61}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000062
63// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
64def t2_so_imm_neg : Operand<i32>,
65 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000066 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000067}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000068
Evan Chenga67efd12009-06-23 19:39:13 +000069/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
Owen Anderson6d746312011-08-08 20:42:17 +000070def imm1_31 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +000071 return (int32_t)Imm >= 1 && (int32_t)Imm < 32;
Evan Chenga67efd12009-06-23 19:39:13 +000072}]>;
73
Evan Chengf49810c2009-06-23 17:48:47 +000074/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000075def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000076 ImmLeaf<i32, [{
77 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000078}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000079
Jim Grosbach64171712010-02-16 21:07:46 +000080def imm0_4095_neg : PatLeaf<(i32 imm), [{
81 return (uint32_t)(-N->getZExtValue()) < 4096;
82}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000083
Evan Chengfa2ea1a2009-08-04 01:41:15 +000084def imm0_255_neg : PatLeaf<(i32 imm), [{
85 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000086}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000087
Jim Grosbach502e0aa2010-07-14 17:45:16 +000088def imm0_255_not : PatLeaf<(i32 imm), [{
89 return (uint32_t)(~N->getZExtValue()) < 255;
90}], imm_comp_XFORM>;
91
Andrew Trickd49ffe82011-04-29 14:18:15 +000092def lo5AllOne : PatLeaf<(i32 imm), [{
93 // Returns true if all low 5-bits are 1.
94 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
95}]>;
96
Evan Cheng055b0312009-06-29 07:51:04 +000097// Define Thumb2 specific addressing modes.
98
99// t2addrmode_imm12 := reg + imm12
100def t2addrmode_imm12 : Operand<i32>,
101 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000102 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000103 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000104 let DecoderMethod = "DecodeT2AddrModeImm12";
Evan Cheng055b0312009-06-29 07:51:04 +0000105 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
106}
107
Owen Andersonc9bd4962011-03-18 17:42:55 +0000108// t2ldrlabel := imm12
109def t2ldrlabel : Operand<i32> {
110 let EncoderMethod = "getAddrModeImm12OpValue";
111}
112
113
Owen Andersona838a252010-12-14 00:36:49 +0000114// ADR instruction labels.
115def t2adrlabel : Operand<i32> {
116 let EncoderMethod = "getT2AdrLabelOpValue";
117}
118
119
Johnny Chen0635fc52010-03-04 17:40:44 +0000120// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000121def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000122def t2addrmode_imm8 : Operand<i32>,
123 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
124 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000125 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000126 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000127 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000128 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
129}
130
Evan Cheng6d94f112009-07-03 00:06:39 +0000131def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000132 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
133 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000134 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000135 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000136 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000137}
138
Evan Cheng5c874172009-07-09 22:21:59 +0000139// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000140def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000141 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000142 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000143 let DecoderMethod = "DecodeT2AddrModeImm8s4";
David Goodwin6647cea2009-06-30 22:50:01 +0000144 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
145}
146
Johnny Chenae1757b2010-03-11 01:13:36 +0000147def t2am_imm8s4_offset : Operand<i32> {
148 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Owen Anderson14c903a2011-08-04 23:18:05 +0000149 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000150}
151
Evan Chengcba962d2009-07-09 20:40:44 +0000152// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000153def t2addrmode_so_reg : Operand<i32>,
154 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
155 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000156 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000157 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000158 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000159}
160
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000161// t2addrmode_reg := reg
162// Used by load/store exclusive instructions. Useful to enable right assembly
163// parsing and printing. Not used for any codegen matching.
164//
165def t2addrmode_reg : Operand<i32> {
166 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000167 let DecoderMethod = "DecodeGPRRegisterClass";
Cameron Zwarichd6ffcd82011-05-17 23:26:20 +0000168 let MIOperandInfo = (ops GPR);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000169}
Evan Cheng055b0312009-06-29 07:51:04 +0000170
Anton Korobeynikov52237112009-06-17 18:13:58 +0000171//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000172// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000173//
174
Owen Andersona99e7782010-11-15 18:45:17 +0000175
176class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000177 string opc, string asm, list<dag> pattern>
178 : T2I<oops, iops, itin, opc, asm, pattern> {
179 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000180 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000181
Jim Grosbach86386922010-12-08 22:10:43 +0000182 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000183 let Inst{26} = imm{11};
184 let Inst{14-12} = imm{10-8};
185 let Inst{7-0} = imm{7-0};
186}
187
Owen Andersonbb6315d2010-11-15 19:58:36 +0000188
Owen Andersona99e7782010-11-15 18:45:17 +0000189class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
190 string opc, string asm, list<dag> pattern>
191 : T2sI<oops, iops, itin, opc, asm, pattern> {
192 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000193 bits<4> Rn;
194 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000195
Jim Grosbach86386922010-12-08 22:10:43 +0000196 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000197 let Inst{26} = imm{11};
198 let Inst{14-12} = imm{10-8};
199 let Inst{7-0} = imm{7-0};
200}
201
Owen Andersonbb6315d2010-11-15 19:58:36 +0000202class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
203 string opc, string asm, list<dag> pattern>
204 : T2I<oops, iops, itin, opc, asm, pattern> {
205 bits<4> Rn;
206 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000207
Jim Grosbach86386922010-12-08 22:10:43 +0000208 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000209 let Inst{26} = imm{11};
210 let Inst{14-12} = imm{10-8};
211 let Inst{7-0} = imm{7-0};
212}
213
214
Owen Andersona99e7782010-11-15 18:45:17 +0000215class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
216 string opc, string asm, list<dag> pattern>
217 : T2I<oops, iops, itin, opc, asm, pattern> {
218 bits<4> Rd;
219 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000220
Jim Grosbach86386922010-12-08 22:10:43 +0000221 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000222 let Inst{3-0} = ShiftedRm{3-0};
223 let Inst{5-4} = ShiftedRm{6-5};
224 let Inst{14-12} = ShiftedRm{11-9};
225 let Inst{7-6} = ShiftedRm{8-7};
226}
227
228class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
229 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000230 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000231 bits<4> Rd;
232 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000233
Jim Grosbach86386922010-12-08 22:10:43 +0000234 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000235 let Inst{3-0} = ShiftedRm{3-0};
236 let Inst{5-4} = ShiftedRm{6-5};
237 let Inst{14-12} = ShiftedRm{11-9};
238 let Inst{7-6} = ShiftedRm{8-7};
239}
240
Owen Andersonbb6315d2010-11-15 19:58:36 +0000241class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
242 string opc, string asm, list<dag> pattern>
243 : T2I<oops, iops, itin, opc, asm, pattern> {
244 bits<4> Rn;
245 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000246
Jim Grosbach86386922010-12-08 22:10:43 +0000247 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000248 let Inst{3-0} = ShiftedRm{3-0};
249 let Inst{5-4} = ShiftedRm{6-5};
250 let Inst{14-12} = ShiftedRm{11-9};
251 let Inst{7-6} = ShiftedRm{8-7};
252}
253
Owen Andersona99e7782010-11-15 18:45:17 +0000254class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
255 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000256 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000257 bits<4> Rd;
258 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000259
Jim Grosbach86386922010-12-08 22:10:43 +0000260 let Inst{11-8} = Rd;
261 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000262}
263
264class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
265 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000266 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000267 bits<4> Rd;
268 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000269
Jim Grosbach86386922010-12-08 22:10:43 +0000270 let Inst{11-8} = Rd;
271 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000272}
273
Owen Andersonbb6315d2010-11-15 19:58:36 +0000274class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
275 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000276 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000277 bits<4> Rn;
278 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000279
Jim Grosbach86386922010-12-08 22:10:43 +0000280 let Inst{19-16} = Rn;
281 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000282}
283
Owen Andersona99e7782010-11-15 18:45:17 +0000284
285class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
286 string opc, string asm, list<dag> pattern>
287 : T2I<oops, iops, itin, opc, asm, pattern> {
288 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000289 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000290 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000291
Jim Grosbach86386922010-12-08 22:10:43 +0000292 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000293 let Inst{19-16} = Rn;
294 let Inst{26} = imm{11};
295 let Inst{14-12} = imm{10-8};
296 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000297}
298
Owen Anderson83da6cd2010-11-14 05:37:38 +0000299class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000300 string opc, string asm, list<dag> pattern>
301 : T2sI<oops, iops, itin, opc, asm, pattern> {
302 bits<4> Rd;
303 bits<4> Rn;
304 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000305
Jim Grosbach86386922010-12-08 22:10:43 +0000306 let Inst{11-8} = Rd;
307 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000308 let Inst{26} = imm{11};
309 let Inst{14-12} = imm{10-8};
310 let Inst{7-0} = imm{7-0};
311}
312
Owen Andersonbb6315d2010-11-15 19:58:36 +0000313class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
314 string opc, string asm, list<dag> pattern>
315 : T2I<oops, iops, itin, opc, asm, pattern> {
316 bits<4> Rd;
317 bits<4> Rm;
318 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000319
Jim Grosbach86386922010-12-08 22:10:43 +0000320 let Inst{11-8} = Rd;
321 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000322 let Inst{14-12} = imm{4-2};
323 let Inst{7-6} = imm{1-0};
324}
325
326class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
327 string opc, string asm, list<dag> pattern>
328 : T2sI<oops, iops, itin, opc, asm, pattern> {
329 bits<4> Rd;
330 bits<4> Rm;
331 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000332
Jim Grosbach86386922010-12-08 22:10:43 +0000333 let Inst{11-8} = Rd;
334 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000335 let Inst{14-12} = imm{4-2};
336 let Inst{7-6} = imm{1-0};
337}
338
Owen Anderson5de6d842010-11-12 21:12:40 +0000339class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
340 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000341 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000342 bits<4> Rd;
343 bits<4> Rn;
344 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000345
Jim Grosbach86386922010-12-08 22:10:43 +0000346 let Inst{11-8} = Rd;
347 let Inst{19-16} = Rn;
348 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000349}
350
351class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
352 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000353 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000354 bits<4> Rd;
355 bits<4> Rn;
356 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000357
Jim Grosbach86386922010-12-08 22:10:43 +0000358 let Inst{11-8} = Rd;
359 let Inst{19-16} = Rn;
360 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000361}
362
363class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
364 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000365 : T2I<oops, iops, itin, opc, asm, pattern> {
366 bits<4> Rd;
367 bits<4> Rn;
368 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000369
Jim Grosbach86386922010-12-08 22:10:43 +0000370 let Inst{11-8} = Rd;
371 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000372 let Inst{3-0} = ShiftedRm{3-0};
373 let Inst{5-4} = ShiftedRm{6-5};
374 let Inst{14-12} = ShiftedRm{11-9};
375 let Inst{7-6} = ShiftedRm{8-7};
376}
377
378class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
379 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000380 : T2sI<oops, iops, itin, opc, asm, pattern> {
381 bits<4> Rd;
382 bits<4> Rn;
383 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000384
Jim Grosbach86386922010-12-08 22:10:43 +0000385 let Inst{11-8} = Rd;
386 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000387 let Inst{3-0} = ShiftedRm{3-0};
388 let Inst{5-4} = ShiftedRm{6-5};
389 let Inst{14-12} = ShiftedRm{11-9};
390 let Inst{7-6} = ShiftedRm{8-7};
391}
392
Owen Anderson35141a92010-11-18 01:08:42 +0000393class T2FourReg<dag oops, dag iops, InstrItinClass itin,
394 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000395 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000396 bits<4> Rd;
397 bits<4> Rn;
398 bits<4> Rm;
399 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000400
Jim Grosbach86386922010-12-08 22:10:43 +0000401 let Inst{19-16} = Rn;
402 let Inst{15-12} = Ra;
403 let Inst{11-8} = Rd;
404 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000405}
406
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000407class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
408 dag oops, dag iops, InstrItinClass itin,
409 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000410 : T2I<oops, iops, itin, opc, asm, pattern> {
411 bits<4> RdLo;
412 bits<4> RdHi;
413 bits<4> Rn;
414 bits<4> Rm;
415
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000416 let Inst{31-23} = 0b111110111;
417 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000418 let Inst{19-16} = Rn;
419 let Inst{15-12} = RdLo;
420 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000421 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000422 let Inst{3-0} = Rm;
423}
424
Owen Anderson35141a92010-11-18 01:08:42 +0000425
Evan Chenga67efd12009-06-23 19:39:13 +0000426/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000427/// unary operation that produces a value. These are predicable and can be
428/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000429multiclass T2I_un_irs<bits<4> opcod, string opc,
430 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
431 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000432 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000433 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
434 opc, "\t$Rd, $imm",
435 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000436 let isAsCheapAsAMove = Cheap;
437 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000438 let Inst{31-27} = 0b11110;
439 let Inst{25} = 0;
440 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000441 let Inst{19-16} = 0b1111; // Rn
442 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000443 }
444 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000445 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
446 opc, ".w\t$Rd, $Rm",
447 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000448 let Inst{31-27} = 0b11101;
449 let Inst{26-25} = 0b01;
450 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000451 let Inst{19-16} = 0b1111; // Rn
452 let Inst{14-12} = 0b000; // imm3
453 let Inst{7-6} = 0b00; // imm2
454 let Inst{5-4} = 0b00; // type
455 }
Evan Chenga67efd12009-06-23 19:39:13 +0000456 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000457 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
458 opc, ".w\t$Rd, $ShiftedRm",
459 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000460 let Inst{31-27} = 0b11101;
461 let Inst{26-25} = 0b01;
462 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000463 let Inst{19-16} = 0b1111; // Rn
464 }
Evan Chenga67efd12009-06-23 19:39:13 +0000465}
466
467/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000468/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000469/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000470multiclass T2I_bin_irs<bits<4> opcod, string opc,
471 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000472 PatFrag opnode, string baseOpc, bit Commutable = 0,
473 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000474 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000475 def ri : T2sTwoRegImm<
476 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
477 opc, "\t$Rd, $Rn, $imm",
478 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000479 let Inst{31-27} = 0b11110;
480 let Inst{25} = 0;
481 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000482 let Inst{15} = 0;
483 }
Evan Chenga67efd12009-06-23 19:39:13 +0000484 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000485 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
486 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
487 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000488 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000489 let Inst{31-27} = 0b11101;
490 let Inst{26-25} = 0b01;
491 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000492 let Inst{14-12} = 0b000; // imm3
493 let Inst{7-6} = 0b00; // imm2
494 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000495 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000496 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000497 def rs : T2sTwoRegShiftedReg<
498 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
499 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
500 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000501 let Inst{31-27} = 0b11101;
502 let Inst{26-25} = 0b01;
503 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000504 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000505 // Assembly aliases for optional destination operand when it's the same
506 // as the source operand.
507 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
508 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
509 t2_so_imm:$imm, pred:$p,
510 cc_out:$s)>,
511 Requires<[IsThumb2]>;
512 def : InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
513 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
514 rGPR:$Rm, pred:$p,
515 cc_out:$s)>,
516 Requires<[IsThumb2]>;
517 def : InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
518 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
519 t2_so_reg:$shift, pred:$p,
520 cc_out:$s)>,
521 Requires<[IsThumb2]>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000522}
523
David Goodwin1f096272009-07-27 23:34:12 +0000524/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000525// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000526multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
527 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000528 PatFrag opnode, string baseOpc, bit Commutable = 0> :
529 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000530
Evan Cheng1e249e32009-06-25 20:59:23 +0000531/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000532/// reversed. The 'rr' form is only defined for the disassembler; for codegen
533/// it is equivalent to the T2I_bin_irs counterpart.
534multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000535 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000536 def ri : T2sTwoRegImm<
537 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
538 opc, ".w\t$Rd, $Rn, $imm",
539 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000540 let Inst{31-27} = 0b11110;
541 let Inst{25} = 0;
542 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000543 let Inst{15} = 0;
544 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000545 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000546 def rr : T2sThreeReg<
547 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
548 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000549 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000550 let Inst{31-27} = 0b11101;
551 let Inst{26-25} = 0b01;
552 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000553 let Inst{14-12} = 0b000; // imm3
554 let Inst{7-6} = 0b00; // imm2
555 let Inst{5-4} = 0b00; // type
556 }
Evan Chengf49810c2009-06-23 17:48:47 +0000557 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000558 def rs : T2sTwoRegShiftedReg<
559 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
560 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
561 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000562 let Inst{31-27} = 0b11101;
563 let Inst{26-25} = 0b01;
564 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000565 }
Evan Chengf49810c2009-06-23 17:48:47 +0000566}
567
Evan Chenga67efd12009-06-23 19:39:13 +0000568/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000569/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000570let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000571multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
572 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
573 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000574 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000575 def ri : T2TwoRegImm<
576 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
577 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
578 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000579 let Inst{31-27} = 0b11110;
580 let Inst{25} = 0;
581 let Inst{24-21} = opcod;
582 let Inst{20} = 1; // The S bit.
583 let Inst{15} = 0;
584 }
Evan Chenga67efd12009-06-23 19:39:13 +0000585 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000586 def rr : T2ThreeReg<
587 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
588 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
589 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000590 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000591 let Inst{31-27} = 0b11101;
592 let Inst{26-25} = 0b01;
593 let Inst{24-21} = opcod;
594 let Inst{20} = 1; // The S bit.
595 let Inst{14-12} = 0b000; // imm3
596 let Inst{7-6} = 0b00; // imm2
597 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000598 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000599 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000600 def rs : T2TwoRegShiftedReg<
601 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
602 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
603 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000604 let Inst{31-27} = 0b11101;
605 let Inst{26-25} = 0b01;
606 let Inst{24-21} = opcod;
607 let Inst{20} = 1; // The S bit.
608 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000609}
610}
611
Evan Chenga67efd12009-06-23 19:39:13 +0000612/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
613/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000614multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
615 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000616 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000617 // The register-immediate version is re-materializable. This is useful
618 // in particular for taking the address of a local.
619 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000620 def ri : T2sTwoRegImm<
621 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
622 opc, ".w\t$Rd, $Rn, $imm",
623 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000624 let Inst{31-27} = 0b11110;
625 let Inst{25} = 0;
626 let Inst{24} = 1;
627 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000628 let Inst{15} = 0;
629 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000630 }
Evan Chengf49810c2009-06-23 17:48:47 +0000631 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000632 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000633 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
634 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
635 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000636 bits<4> Rd;
637 bits<4> Rn;
638 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000639 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000640 let Inst{26} = imm{11};
641 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000642 let Inst{23-21} = op23_21;
643 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000644 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000645 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000646 let Inst{14-12} = imm{10-8};
647 let Inst{11-8} = Rd;
648 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000649 }
Evan Chenga67efd12009-06-23 19:39:13 +0000650 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000651 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
652 opc, ".w\t$Rd, $Rn, $Rm",
653 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000654 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000655 let Inst{31-27} = 0b11101;
656 let Inst{26-25} = 0b01;
657 let Inst{24} = 1;
658 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000659 let Inst{14-12} = 0b000; // imm3
660 let Inst{7-6} = 0b00; // imm2
661 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000662 }
Evan Chengf49810c2009-06-23 17:48:47 +0000663 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000664 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000665 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000666 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
667 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000668 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000669 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000670 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000671 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000672 }
Evan Chengf49810c2009-06-23 17:48:47 +0000673}
674
Jim Grosbach6935efc2009-11-24 00:20:27 +0000675/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000676/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000677/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000678let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000679multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
680 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000681 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000682 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000683 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
684 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000685 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000686 let Inst{31-27} = 0b11110;
687 let Inst{25} = 0;
688 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000689 let Inst{15} = 0;
690 }
Evan Chenga67efd12009-06-23 19:39:13 +0000691 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000692 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000693 opc, ".w\t$Rd, $Rn, $Rm",
694 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000695 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000696 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000697 let Inst{31-27} = 0b11101;
698 let Inst{26-25} = 0b01;
699 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000700 let Inst{14-12} = 0b000; // imm3
701 let Inst{7-6} = 0b00; // imm2
702 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000703 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000704 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000705 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000706 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000707 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
708 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000709 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000710 let Inst{31-27} = 0b11101;
711 let Inst{26-25} = 0b01;
712 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000713 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000714}
Andrew Trick1c3af772011-04-23 03:55:32 +0000715}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000716
717// Carry setting variants
Andrew Trick1c3af772011-04-23 03:55:32 +0000718// NOTE: CPSR def omitted because it will be handled by the custom inserter.
719let usesCustomInserter = 1 in {
720multiclass T2I_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000721 // shifted imm
Andrew Trick1c3af772011-04-23 03:55:32 +0000722 def ri : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +0000723 4, IIC_iALUi,
Andrew Trick1c3af772011-04-23 03:55:32 +0000724 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>;
Evan Cheng62674222009-06-25 23:34:10 +0000725 // register
Andrew Trick1c3af772011-04-23 03:55:32 +0000726 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +0000727 4, IIC_iALUr,
Andrew Trick1c3af772011-04-23 03:55:32 +0000728 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000729 let isCommutable = Commutable;
Evan Cheng8de898a2009-06-26 00:19:44 +0000730 }
Evan Cheng62674222009-06-25 23:34:10 +0000731 // shifted register
Andrew Trick1c3af772011-04-23 03:55:32 +0000732 def rs : t2PseudoInst<
733 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson16884412011-07-13 23:22:26 +0000734 4, IIC_iALUsi,
Andrew Trick1c3af772011-04-23 03:55:32 +0000735 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000736}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000737}
Evan Chengf49810c2009-06-23 17:48:47 +0000738
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000739/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
740/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000741let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000742multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000743 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000744 def ri : T2TwoRegImm<
745 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
746 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
747 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000748 let Inst{31-27} = 0b11110;
749 let Inst{25} = 0;
750 let Inst{24-21} = opcod;
751 let Inst{20} = 1; // The S bit.
752 let Inst{15} = 0;
753 }
Evan Chengf49810c2009-06-23 17:48:47 +0000754 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000755 def rs : T2TwoRegShiftedReg<
756 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
757 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
758 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000759 let Inst{31-27} = 0b11101;
760 let Inst{26-25} = 0b01;
761 let Inst{24-21} = opcod;
762 let Inst{20} = 1; // The S bit.
763 }
Evan Chengf49810c2009-06-23 17:48:47 +0000764}
765}
766
Evan Chenga67efd12009-06-23 19:39:13 +0000767/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
768// rotate operation that produces a value.
Owen Anderson6d746312011-08-08 20:42:17 +0000769multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000770 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000771 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000772 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000773 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000774 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000775 let Inst{31-27} = 0b11101;
776 let Inst{26-21} = 0b010010;
777 let Inst{19-16} = 0b1111; // Rn
778 let Inst{5-4} = opcod;
779 }
Evan Chenga67efd12009-06-23 19:39:13 +0000780 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000781 def rr : T2sThreeReg<
782 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
783 opc, ".w\t$Rd, $Rn, $Rm",
784 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000785 let Inst{31-27} = 0b11111;
786 let Inst{26-23} = 0b0100;
787 let Inst{22-21} = opcod;
788 let Inst{15-12} = 0b1111;
789 let Inst{7-4} = 0b0000;
790 }
Evan Chenga67efd12009-06-23 19:39:13 +0000791}
Evan Chengf49810c2009-06-23 17:48:47 +0000792
Johnny Chend68e1192009-12-15 17:24:14 +0000793/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000794/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000795/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000796let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000797multiclass T2I_cmp_irs<bits<4> opcod, string opc,
798 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
799 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000800 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000801 def ri : T2OneRegCmpImm<
802 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
803 opc, ".w\t$Rn, $imm",
804 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000805 let Inst{31-27} = 0b11110;
806 let Inst{25} = 0;
807 let Inst{24-21} = opcod;
808 let Inst{20} = 1; // The S bit.
809 let Inst{15} = 0;
810 let Inst{11-8} = 0b1111; // Rd
811 }
Evan Chenga67efd12009-06-23 19:39:13 +0000812 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000813 def rr : T2TwoRegCmp<
814 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000815 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000816 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000817 let Inst{31-27} = 0b11101;
818 let Inst{26-25} = 0b01;
819 let Inst{24-21} = opcod;
820 let Inst{20} = 1; // The S bit.
821 let Inst{14-12} = 0b000; // imm3
822 let Inst{11-8} = 0b1111; // Rd
823 let Inst{7-6} = 0b00; // imm2
824 let Inst{5-4} = 0b00; // type
825 }
Evan Chengf49810c2009-06-23 17:48:47 +0000826 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000827 def rs : T2OneRegCmpShiftedReg<
828 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
829 opc, ".w\t$Rn, $ShiftedRm",
830 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000831 let Inst{31-27} = 0b11101;
832 let Inst{26-25} = 0b01;
833 let Inst{24-21} = opcod;
834 let Inst{20} = 1; // The S bit.
835 let Inst{11-8} = 0b1111; // Rd
836 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000837}
838}
839
Evan Chengf3c21b82009-06-30 02:15:48 +0000840/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000841multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000842 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
843 PatFrag opnode> {
844 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000845 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000846 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000847 let Inst{31-27} = 0b11111;
848 let Inst{26-25} = 0b00;
849 let Inst{24} = signed;
850 let Inst{23} = 1;
851 let Inst{22-21} = opcod;
852 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000853
Owen Anderson75579f72010-11-29 22:44:32 +0000854 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000855 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000856
Owen Anderson80dd3e02010-11-30 22:45:47 +0000857 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000858 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000859 let Inst{19-16} = addr{16-13}; // Rn
860 let Inst{23} = addr{12}; // U
861 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000862 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000863 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000864 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000865 [(set target:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000866 let Inst{31-27} = 0b11111;
867 let Inst{26-25} = 0b00;
868 let Inst{24} = signed;
869 let Inst{23} = 0;
870 let Inst{22-21} = opcod;
871 let Inst{20} = 1; // load
872 let Inst{11} = 1;
873 // Offset: index==TRUE, wback==FALSE
874 let Inst{10} = 1; // The P bit.
875 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000876
Owen Anderson75579f72010-11-29 22:44:32 +0000877 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000878 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000879
Owen Anderson75579f72010-11-29 22:44:32 +0000880 bits<13> addr;
881 let Inst{19-16} = addr{12-9}; // Rn
882 let Inst{9} = addr{8}; // U
883 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000884 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000885 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000886 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000887 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000888 let Inst{31-27} = 0b11111;
889 let Inst{26-25} = 0b00;
890 let Inst{24} = signed;
891 let Inst{23} = 0;
892 let Inst{22-21} = opcod;
893 let Inst{20} = 1; // load
894 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000895
Owen Anderson75579f72010-11-29 22:44:32 +0000896 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000897 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000898
Owen Anderson75579f72010-11-29 22:44:32 +0000899 bits<10> addr;
900 let Inst{19-16} = addr{9-6}; // Rn
901 let Inst{3-0} = addr{5-2}; // Rm
902 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000903
904 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000905 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000906
Owen Anderson971b83b2011-02-08 22:39:40 +0000907 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000908 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000909 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000910 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000911 let isReMaterializable = 1;
912 let Inst{31-27} = 0b11111;
913 let Inst{26-25} = 0b00;
914 let Inst{24} = signed;
915 let Inst{23} = ?; // add = (U == '1')
916 let Inst{22-21} = opcod;
917 let Inst{20} = 1; // load
918 let Inst{19-16} = 0b1111; // Rn
919 bits<4> Rt;
920 bits<12> addr;
921 let Inst{15-12} = Rt{3-0};
922 let Inst{11-0} = addr{11-0};
923 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000924}
925
David Goodwin73b8f162009-06-30 22:11:34 +0000926/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000927multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000928 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
929 PatFrag opnode> {
930 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000931 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000932 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000933 let Inst{31-27} = 0b11111;
934 let Inst{26-23} = 0b0001;
935 let Inst{22-21} = opcod;
936 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000937
Owen Anderson75579f72010-11-29 22:44:32 +0000938 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000939 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000940
Owen Anderson80dd3e02010-11-30 22:45:47 +0000941 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000942 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000943 let Inst{19-16} = addr{16-13}; // Rn
944 let Inst{23} = addr{12}; // U
945 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000946 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000947 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_imm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000948 opc, "\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000949 [(opnode target:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000950 let Inst{31-27} = 0b11111;
951 let Inst{26-23} = 0b0000;
952 let Inst{22-21} = opcod;
953 let Inst{20} = 0; // !load
954 let Inst{11} = 1;
955 // Offset: index==TRUE, wback==FALSE
956 let Inst{10} = 1; // The P bit.
957 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000958
Owen Anderson75579f72010-11-29 22:44:32 +0000959 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000960 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000961
Owen Anderson75579f72010-11-29 22:44:32 +0000962 bits<13> addr;
963 let Inst{19-16} = addr{12-9}; // Rn
964 let Inst{9} = addr{8}; // U
965 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000966 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000967 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000968 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000969 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000970 let Inst{31-27} = 0b11111;
971 let Inst{26-23} = 0b0000;
972 let Inst{22-21} = opcod;
973 let Inst{20} = 0; // !load
974 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000975
Owen Anderson75579f72010-11-29 22:44:32 +0000976 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000977 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000978
Owen Anderson75579f72010-11-29 22:44:32 +0000979 bits<10> addr;
980 let Inst{19-16} = addr{9-6}; // Rn
981 let Inst{3-0} = addr{5-2}; // Rm
982 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000983 }
David Goodwin73b8f162009-06-30 22:11:34 +0000984}
985
Evan Cheng0e55fd62010-09-30 01:08:25 +0000986/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000987/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000988class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
989 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
990 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +0000991 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
992 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000993 let Inst{31-27} = 0b11111;
994 let Inst{26-23} = 0b0100;
995 let Inst{22-20} = opcod;
996 let Inst{19-16} = 0b1111; // Rn
997 let Inst{15-12} = 0b1111;
998 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000999
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001000 bits<2> rot;
1001 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001002}
1003
Eli Friedman761fa7a2010-06-24 18:20:04 +00001004// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001005class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
1006 : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
1007 IIC_iEXTr, opc, "\t$dst, $Rm$rot",
1008 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1009 Requires<[HasT2ExtractPack, IsThumb2]> {
1010 bits<2> rot;
1011 let Inst{31-27} = 0b11111;
1012 let Inst{26-23} = 0b0100;
1013 let Inst{22-20} = opcod;
1014 let Inst{19-16} = 0b1111; // Rn
1015 let Inst{15-12} = 0b1111;
1016 let Inst{7} = 1;
1017 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001018}
1019
Eli Friedman761fa7a2010-06-24 18:20:04 +00001020// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1021// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001022class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1023 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1024 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001025 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001026 bits<2> rot;
1027 let Inst{31-27} = 0b11111;
1028 let Inst{26-23} = 0b0100;
1029 let Inst{22-20} = opcod;
1030 let Inst{19-16} = 0b1111; // Rn
1031 let Inst{15-12} = 0b1111;
1032 let Inst{7} = 1;
1033 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001034}
1035
Evan Cheng0e55fd62010-09-30 01:08:25 +00001036/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001037/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001038class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1039 : T2ThreeReg<(outs rGPR:$Rd),
1040 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1041 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1042 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1043 Requires<[HasT2ExtractPack, IsThumb2]> {
1044 bits<2> rot;
1045 let Inst{31-27} = 0b11111;
1046 let Inst{26-23} = 0b0100;
1047 let Inst{22-20} = opcod;
1048 let Inst{15-12} = 0b1111;
1049 let Inst{7} = 1;
1050 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001051}
1052
Jim Grosbach70327412011-07-27 17:48:13 +00001053class T2I_exta_rrot_np<bits<3> opcod, string opc>
1054 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1055 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1056 bits<2> rot;
1057 let Inst{31-27} = 0b11111;
1058 let Inst{26-23} = 0b0100;
1059 let Inst{22-20} = opcod;
1060 let Inst{15-12} = 0b1111;
1061 let Inst{7} = 1;
1062 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001063}
1064
Anton Korobeynikov52237112009-06-17 18:13:58 +00001065//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001066// Instructions
1067//===----------------------------------------------------------------------===//
1068
1069//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001070// Miscellaneous Instructions.
1071//
1072
Owen Andersonda663f72010-11-15 21:30:39 +00001073class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1074 string asm, list<dag> pattern>
1075 : T2XI<oops, iops, itin, asm, pattern> {
1076 bits<4> Rd;
1077 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001078
Jim Grosbach86386922010-12-08 22:10:43 +00001079 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001080 let Inst{26} = label{11};
1081 let Inst{14-12} = label{10-8};
1082 let Inst{7-0} = label{7-0};
1083}
1084
Evan Chenga09b9ca2009-06-24 23:47:58 +00001085// LEApcrel - Load a pc-relative address into a register without offending the
1086// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001087def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1088 (ins t2adrlabel:$addr, pred:$p),
1089 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001090 let Inst{31-27} = 0b11110;
1091 let Inst{25-24} = 0b10;
1092 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1093 let Inst{22} = 0;
1094 let Inst{20} = 0;
1095 let Inst{19-16} = 0b1111; // Rn
1096 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001097
Owen Andersona838a252010-12-14 00:36:49 +00001098 bits<4> Rd;
1099 bits<13> addr;
1100 let Inst{11-8} = Rd;
1101 let Inst{23} = addr{12};
1102 let Inst{21} = addr{12};
1103 let Inst{26} = addr{11};
1104 let Inst{14-12} = addr{10-8};
1105 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001106}
Owen Andersona838a252010-12-14 00:36:49 +00001107
1108let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001109def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001110 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001111def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1112 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001113 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001114 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001115
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001116
Evan Chenga09b9ca2009-06-24 23:47:58 +00001117//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001118// Load / store Instructions.
1119//
1120
Evan Cheng055b0312009-06-29 07:51:04 +00001121// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001122let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001123defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001124 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001125
Evan Chengf3c21b82009-06-30 02:15:48 +00001126// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001127defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001128 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001129defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001130 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001131
Evan Chengf3c21b82009-06-30 02:15:48 +00001132// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001133defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001134 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001135defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001136 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001137
Owen Anderson9d63d902010-12-01 19:18:46 +00001138let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001139// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001140def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001141 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001142 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001143} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001144
1145// zextload i1 -> zextload i8
1146def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1147 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1148def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1149 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1150def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1151 (t2LDRBs t2addrmode_so_reg:$addr)>;
1152def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1153 (t2LDRBpci tconstpool:$addr)>;
1154
1155// extload -> zextload
1156// FIXME: Reduce the number of patterns by legalizing extload to zextload
1157// earlier?
1158def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1159 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1160def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1161 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1162def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1163 (t2LDRBs t2addrmode_so_reg:$addr)>;
1164def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1165 (t2LDRBpci tconstpool:$addr)>;
1166
1167def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1168 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1169def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1170 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1171def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1172 (t2LDRBs t2addrmode_so_reg:$addr)>;
1173def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1174 (t2LDRBpci tconstpool:$addr)>;
1175
1176def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1177 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1178def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1179 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1180def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1181 (t2LDRHs t2addrmode_so_reg:$addr)>;
1182def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1183 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001184
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001185// FIXME: The destination register of the loads and stores can't be PC, but
1186// can be SP. We need another regclass (similar to rGPR) to represent
1187// that. Not a pressing issue since these are selected manually,
1188// not via pattern.
1189
Evan Chenge88d5ce2009-07-02 07:28:31 +00001190// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001191
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001192let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001193def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001194 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001195 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001196 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001197 []>;
1198
Owen Anderson6b0fa632010-12-09 02:56:12 +00001199def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1200 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001201 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001202 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001203 []>;
1204
Owen Anderson6b0fa632010-12-09 02:56:12 +00001205def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001206 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001207 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001208 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001209 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001210def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1211 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001212 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001213 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001214 []>;
1215
Owen Anderson6b0fa632010-12-09 02:56:12 +00001216def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001217 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001218 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001219 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001220 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001221def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1222 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001223 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001224 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001225 []>;
1226
Owen Anderson6b0fa632010-12-09 02:56:12 +00001227def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001228 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001229 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001230 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001231 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001232def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1233 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001234 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001235 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001236 []>;
1237
Owen Anderson6b0fa632010-12-09 02:56:12 +00001238def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001239 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001240 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001241 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001242 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001243def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1244 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001245 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001246 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001247 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001248} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001249
Johnny Chene54a3ef2010-03-03 18:45:36 +00001250// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1251// for disassembly only.
1252// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001253class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001254 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001255 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001256 let Inst{31-27} = 0b11111;
1257 let Inst{26-25} = 0b00;
1258 let Inst{24} = signed;
1259 let Inst{23} = 0;
1260 let Inst{22-21} = type;
1261 let Inst{20} = 1; // load
1262 let Inst{11} = 1;
1263 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001264
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001265 bits<4> Rt;
1266 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001267 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001268 let Inst{19-16} = addr{12-9};
1269 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001270}
1271
Evan Cheng0e55fd62010-09-30 01:08:25 +00001272def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1273def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1274def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1275def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1276def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001277
David Goodwin73b8f162009-06-30 22:11:34 +00001278// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001279defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001280 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001281defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001282 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001283defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001284 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001285
David Goodwin6647cea2009-06-30 22:50:01 +00001286// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001287let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001288def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001289 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1290 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001291
Evan Cheng6d94f112009-07-03 00:06:39 +00001292// Indexed stores
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001293def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPRnopc:$base_wb),
1294 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001295 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001296 "str", "\t$Rt, [$Rn, $addr]!",
1297 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001298 [(set GPRnopc:$base_wb,
1299 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001300
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001301def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPRnopc:$base_wb),
1302 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001303 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001304 "str", "\t$Rt, [$Rn], $addr",
1305 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001306 [(set GPRnopc:$base_wb,
1307 (post_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001308
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001309def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPRnopc:$base_wb),
1310 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001311 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001312 "strh", "\t$Rt, [$Rn, $addr]!",
1313 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001314 [(set GPRnopc:$base_wb,
1315 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001316
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001317def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPRnopc:$base_wb),
1318 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001319 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001320 "strh", "\t$Rt, [$Rn], $addr",
1321 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001322 [(set GPRnopc:$base_wb,
1323 (post_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001324
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001325def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPRnopc:$base_wb),
1326 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001327 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001328 "strb", "\t$Rt, [$Rn, $addr]!",
1329 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001330 [(set GPRnopc:$base_wb,
1331 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001332
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001333def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPRnopc:$base_wb),
1334 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001335 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001336 "strb", "\t$Rt, [$Rn], $addr",
1337 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001338 [(set GPRnopc:$base_wb,
1339 (post_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001340
Johnny Chene54a3ef2010-03-03 18:45:36 +00001341// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1342// only.
1343// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001344class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001345 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001346 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001347 let Inst{31-27} = 0b11111;
1348 let Inst{26-25} = 0b00;
1349 let Inst{24} = 0; // not signed
1350 let Inst{23} = 0;
1351 let Inst{22-21} = type;
1352 let Inst{20} = 0; // store
1353 let Inst{11} = 1;
1354 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001355
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001356 bits<4> Rt;
1357 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001358 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001359 let Inst{19-16} = addr{12-9};
1360 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001361}
1362
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1364def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1365def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001366
Johnny Chenae1757b2010-03-11 01:13:36 +00001367// ldrd / strd pre / post variants
1368// For disassembly only.
1369
Owen Anderson14c903a2011-08-04 23:18:05 +00001370def t2LDRD_PRE : T2Ii8s4Tied<1, 1, 1,
1371 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001372 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001373 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001374
Owen Anderson14c903a2011-08-04 23:18:05 +00001375def t2LDRD_POST : T2Ii8s4Tied<0, 1, 1,
1376 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001377 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001378 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001379
Owen Anderson14c903a2011-08-04 23:18:05 +00001380def t2STRD_PRE : T2Ii8s4Tied<1, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001381 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001382 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001383
Owen Anderson14c903a2011-08-04 23:18:05 +00001384def t2STRD_POST : T2Ii8s4Tied<0, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001385 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001386 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001387
Johnny Chen0635fc52010-03-04 17:40:44 +00001388// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1389// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001390// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1391// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001392multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001393
Evan Chengdfed19f2010-11-03 06:34:55 +00001394 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001395 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001396 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001397 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001398 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001399 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001400 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001401 let Inst{20} = 1;
1402 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001403
Owen Anderson80dd3e02010-11-30 22:45:47 +00001404 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001405 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001406 let Inst{19-16} = addr{16-13}; // Rn
1407 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001408 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001409 }
1410
Evan Chengdfed19f2010-11-03 06:34:55 +00001411 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001412 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001413 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001414 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001415 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001416 let Inst{23} = 0; // U = 0
1417 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001418 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001419 let Inst{20} = 1;
1420 let Inst{15-12} = 0b1111;
1421 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001422
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001423 bits<13> addr;
1424 let Inst{19-16} = addr{12-9}; // Rn
1425 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001426 }
1427
Evan Chengdfed19f2010-11-03 06:34:55 +00001428 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001429 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001430 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001431 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001432 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001433 let Inst{23} = 0; // add = TRUE for T1
1434 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001435 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001436 let Inst{20} = 1;
1437 let Inst{15-12} = 0b1111;
1438 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001439
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001440 bits<10> addr;
1441 let Inst{19-16} = addr{9-6}; // Rn
1442 let Inst{3-0} = addr{5-2}; // Rm
1443 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001444
1445 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001446 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001447}
1448
Evan Cheng416941d2010-11-04 05:19:35 +00001449defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1450defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1451defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001452
Evan Cheng2889cce2009-07-03 00:18:36 +00001453//===----------------------------------------------------------------------===//
1454// Load / store multiple Instructions.
1455//
1456
Bill Wendling6c470b82010-11-13 09:09:38 +00001457multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1458 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001459 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001460 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001461 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001462 bits<4> Rn;
1463 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001464
Bill Wendling6c470b82010-11-13 09:09:38 +00001465 let Inst{31-27} = 0b11101;
1466 let Inst{26-25} = 0b00;
1467 let Inst{24-23} = 0b01; // Increment After
1468 let Inst{22} = 0;
1469 let Inst{21} = 0; // No writeback
1470 let Inst{20} = L_bit;
1471 let Inst{19-16} = Rn;
1472 let Inst{15-0} = regs;
1473 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001474 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001475 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001476 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001477 bits<4> Rn;
1478 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001479
Bill Wendling6c470b82010-11-13 09:09:38 +00001480 let Inst{31-27} = 0b11101;
1481 let Inst{26-25} = 0b00;
1482 let Inst{24-23} = 0b01; // Increment After
1483 let Inst{22} = 0;
1484 let Inst{21} = 1; // Writeback
1485 let Inst{20} = L_bit;
1486 let Inst{19-16} = Rn;
1487 let Inst{15-0} = regs;
1488 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001489 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001490 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1491 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1492 bits<4> Rn;
1493 bits<16> regs;
1494
1495 let Inst{31-27} = 0b11101;
1496 let Inst{26-25} = 0b00;
1497 let Inst{24-23} = 0b10; // Decrement Before
1498 let Inst{22} = 0;
1499 let Inst{21} = 0; // No writeback
1500 let Inst{20} = L_bit;
1501 let Inst{19-16} = Rn;
1502 let Inst{15-0} = regs;
1503 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001504 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001505 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1506 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1507 bits<4> Rn;
1508 bits<16> regs;
1509
1510 let Inst{31-27} = 0b11101;
1511 let Inst{26-25} = 0b00;
1512 let Inst{24-23} = 0b10; // Decrement Before
1513 let Inst{22} = 0;
1514 let Inst{21} = 1; // Writeback
1515 let Inst{20} = L_bit;
1516 let Inst{19-16} = Rn;
1517 let Inst{15-0} = regs;
1518 }
1519}
1520
Bill Wendlingc93989a2010-11-13 11:20:05 +00001521let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001522
1523let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1524defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1525
1526let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1527defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1528
1529} // neverHasSideEffects
1530
Bob Wilson815baeb2010-03-13 01:08:20 +00001531
Evan Cheng9cb9e672009-06-27 02:26:13 +00001532//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001533// Move Instructions.
1534//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001535
Evan Chengf49810c2009-06-23 17:48:47 +00001536let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001537def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1538 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001539 let Inst{31-27} = 0b11101;
1540 let Inst{26-25} = 0b01;
1541 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001542 let Inst{19-16} = 0b1111; // Rn
1543 let Inst{14-12} = 0b000;
1544 let Inst{7-4} = 0b0000;
1545}
Evan Chengf49810c2009-06-23 17:48:47 +00001546
Evan Cheng5adb66a2009-09-28 09:14:39 +00001547// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001548let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1549 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001550def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1551 "mov", ".w\t$Rd, $imm",
1552 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001553 let Inst{31-27} = 0b11110;
1554 let Inst{25} = 0;
1555 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001556 let Inst{19-16} = 0b1111; // Rn
1557 let Inst{15} = 0;
1558}
David Goodwin83b35932009-06-26 16:10:07 +00001559
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001560def : InstAlias<"mov${s}${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1561 pred:$p, cc_out:$s)>,
1562 Requires<[IsThumb2]>;
1563
Evan Chengc4af4632010-11-17 20:13:28 +00001564let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001565def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001566 "movw", "\t$Rd, $imm",
1567 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001568 let Inst{31-27} = 0b11110;
1569 let Inst{25} = 1;
1570 let Inst{24-21} = 0b0010;
1571 let Inst{20} = 0; // The S bit.
1572 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001573
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001574 bits<4> Rd;
1575 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001576
Jim Grosbach86386922010-12-08 22:10:43 +00001577 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001578 let Inst{19-16} = imm{15-12};
1579 let Inst{26} = imm{11};
1580 let Inst{14-12} = imm{10-8};
1581 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001582}
Evan Chengf49810c2009-06-23 17:48:47 +00001583
Evan Cheng53519f02011-01-21 18:55:51 +00001584def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001585 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1586
1587let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001588def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001589 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001590 "movt", "\t$Rd, $imm",
1591 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001592 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001593 let Inst{31-27} = 0b11110;
1594 let Inst{25} = 1;
1595 let Inst{24-21} = 0b0110;
1596 let Inst{20} = 0; // The S bit.
1597 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001598
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001599 bits<4> Rd;
1600 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001601
Jim Grosbach86386922010-12-08 22:10:43 +00001602 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001603 let Inst{19-16} = imm{15-12};
1604 let Inst{26} = imm{11};
1605 let Inst{14-12} = imm{10-8};
1606 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001607}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001608
Evan Cheng53519f02011-01-21 18:55:51 +00001609def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001610 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1611} // Constraints
1612
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001613def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001614
Anton Korobeynikov52237112009-06-17 18:13:58 +00001615//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001616// Extend Instructions.
1617//
1618
1619// Sign extenders
1620
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001621def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001622 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001623def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001624 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001625def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001626
Jim Grosbach70327412011-07-27 17:48:13 +00001627def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001628 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001629def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001630 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001631def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001632
Jim Grosbach70327412011-07-27 17:48:13 +00001633// TODO: SXT(A){B|H}16
Evan Chengd27c9fc2009-07-03 01:43:10 +00001634
1635// Zero extenders
1636
1637let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001638def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001639 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001640def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001641 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001642def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001643 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001644
Jim Grosbach79464942010-07-28 23:17:45 +00001645// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1646// The transformation should probably be done as a combiner action
1647// instead so we can include a check for masking back in the upper
1648// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001649//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001650// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001651// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001652def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001653 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001654 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001655
Jim Grosbach70327412011-07-27 17:48:13 +00001656def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001657 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001658def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001659 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001660def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001661}
1662
1663//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001664// Arithmetic Instructions.
1665//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001666
Johnny Chend68e1192009-12-15 17:24:14 +00001667defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1668 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1669defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1670 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001671
Evan Chengf49810c2009-06-23 17:48:47 +00001672// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001673defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001674 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001675 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1676defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001677 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001678 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001679
Johnny Chend68e1192009-12-15 17:24:14 +00001680defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001681 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001682defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001683 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001684defm t2ADCS : T2I_adde_sube_s_irs<BinOpFrag<(adde_live_carry node:$LHS,
1685 node:$RHS)>, 1>;
1686defm t2SBCS : T2I_adde_sube_s_irs<BinOpFrag<(sube_live_carry node:$LHS,
1687 node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001688
David Goodwin752aa7d2009-07-27 16:39:05 +00001689// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001690defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001691 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1692defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1693 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001694
1695// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001696// The assume-no-carry-in form uses the negation of the input since add/sub
1697// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1698// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1699// details.
1700// The AddedComplexity preferences the first variant over the others since
1701// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001702let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001703def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1704 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1705def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1706 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1707def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1708 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1709let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001710def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1711 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1712def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1713 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001714// The with-carry-in form matches bitwise not instead of the negation.
1715// Effectively, the inverse interpretation of the carry flag already accounts
1716// for part of the negation.
1717let AddedComplexity = 1 in
Andrew Trick1c3af772011-04-23 03:55:32 +00001718def : T2Pat<(adde_dead_carry rGPR:$src, imm0_255_not:$imm),
1719 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
1720def : T2Pat<(adde_dead_carry rGPR:$src, t2_so_imm_not:$imm),
1721 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
1722let AddedComplexity = 1 in
1723def : T2Pat<(adde_live_carry rGPR:$src, imm0_255_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001724 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001725def : T2Pat<(adde_live_carry rGPR:$src, t2_so_imm_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001726 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001727
Johnny Chen93042d12010-03-02 18:14:57 +00001728// Select Bytes -- for disassembly only
1729
Owen Andersonc7373f82010-11-30 20:00:01 +00001730def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001731 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1732 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001733 let Inst{31-27} = 0b11111;
1734 let Inst{26-24} = 0b010;
1735 let Inst{23} = 0b1;
1736 let Inst{22-20} = 0b010;
1737 let Inst{15-12} = 0b1111;
1738 let Inst{7} = 0b1;
1739 let Inst{6-4} = 0b000;
1740}
1741
Johnny Chenadc77332010-02-26 22:04:29 +00001742// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1743// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001744class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001745 list<dag> pat = [/* For disassembly only; pattern left blank */],
1746 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1747 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001748 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1749 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001750 let Inst{31-27} = 0b11111;
1751 let Inst{26-23} = 0b0101;
1752 let Inst{22-20} = op22_20;
1753 let Inst{15-12} = 0b1111;
1754 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001755
Owen Anderson46c478e2010-11-17 19:57:38 +00001756 bits<4> Rd;
1757 bits<4> Rn;
1758 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001759
Jim Grosbach86386922010-12-08 22:10:43 +00001760 let Inst{11-8} = Rd;
1761 let Inst{19-16} = Rn;
1762 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001763}
1764
1765// Saturating add/subtract -- for disassembly only
1766
Nate Begeman692433b2010-07-29 17:56:55 +00001767def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001768 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1769 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001770def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1771def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1772def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001773def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1774 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1775def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1776 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001777def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001778def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001779 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1780 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001781def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1782def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1783def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1784def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1785def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1786def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1787def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1788def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1789
1790// Signed/Unsigned add/subtract -- for disassembly only
1791
1792def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1793def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1794def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1795def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1796def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1797def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1798def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1799def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1800def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1801def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1802def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1803def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1804
1805// Signed/Unsigned halving add/subtract -- for disassembly only
1806
1807def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1808def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1809def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1810def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1811def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1812def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1813def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1814def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1815def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1816def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1817def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1818def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1819
Owen Anderson821752e2010-11-18 20:32:18 +00001820// Helper class for disassembly only
1821// A6.3.16 & A6.3.17
1822// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1823class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1824 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1825 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1826 let Inst{31-27} = 0b11111;
1827 let Inst{26-24} = 0b011;
1828 let Inst{23} = long;
1829 let Inst{22-20} = op22_20;
1830 let Inst{7-4} = op7_4;
1831}
1832
1833class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1834 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1835 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1836 let Inst{31-27} = 0b11111;
1837 let Inst{26-24} = 0b011;
1838 let Inst{23} = long;
1839 let Inst{22-20} = op22_20;
1840 let Inst{7-4} = op7_4;
1841}
1842
Johnny Chenadc77332010-02-26 22:04:29 +00001843// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1844
Owen Anderson821752e2010-11-18 20:32:18 +00001845def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1846 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001847 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
1848 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001849 let Inst{15-12} = 0b1111;
1850}
Owen Anderson821752e2010-11-18 20:32:18 +00001851def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001852 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00001853 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
1854 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001855
1856// Signed/Unsigned saturate -- for disassembly only
1857
Owen Anderson46c478e2010-11-17 19:57:38 +00001858class T2SatI<dag oops, dag iops, InstrItinClass itin,
1859 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001860 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001861 bits<4> Rd;
1862 bits<4> Rn;
1863 bits<5> sat_imm;
1864 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001865
Jim Grosbach86386922010-12-08 22:10:43 +00001866 let Inst{11-8} = Rd;
1867 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001868 let Inst{4-0} = sat_imm;
1869 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00001870 let Inst{14-12} = sh{4-2};
1871 let Inst{7-6} = sh{1-0};
1872}
1873
Owen Andersonc7373f82010-11-30 20:00:01 +00001874def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00001875 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001876 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
1877 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001878 let Inst{31-27} = 0b11110;
1879 let Inst{25-22} = 0b1100;
1880 let Inst{20} = 0;
1881 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001882}
1883
Owen Andersonc7373f82010-11-30 20:00:01 +00001884def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00001885 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001886 "ssat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001887 [/* For disassembly only; pattern left blank */]>,
1888 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001889 let Inst{31-27} = 0b11110;
1890 let Inst{25-22} = 0b1100;
1891 let Inst{20} = 0;
1892 let Inst{15} = 0;
1893 let Inst{21} = 1; // sh = '1'
1894 let Inst{14-12} = 0b000; // imm3 = '000'
1895 let Inst{7-6} = 0b00; // imm2 = '00'
1896}
1897
Owen Andersonc7373f82010-11-30 20:00:01 +00001898def t2USAT: T2SatI<
1899 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1900 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001901 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001902 let Inst{31-27} = 0b11110;
1903 let Inst{25-22} = 0b1110;
1904 let Inst{20} = 0;
1905 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001906}
1907
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001908def t2USAT16: T2SatI<(outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn),
1909 NoItinerary,
1910 "usat16", "\t$dst, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001911 [/* For disassembly only; pattern left blank */]>,
1912 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001913 let Inst{31-27} = 0b11110;
1914 let Inst{25-22} = 0b1110;
1915 let Inst{20} = 0;
1916 let Inst{15} = 0;
1917 let Inst{21} = 1; // sh = '1'
1918 let Inst{14-12} = 0b000; // imm3 = '000'
1919 let Inst{7-6} = 0b00; // imm2 = '00'
1920}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001921
Bob Wilson38aa2872010-08-13 21:48:10 +00001922def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1923def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001924
Evan Chengf49810c2009-06-23 17:48:47 +00001925//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001926// Shift and rotate Instructions.
1927//
1928
Owen Anderson6d746312011-08-08 20:42:17 +00001929defm t2LSL : T2I_sh_ir<0b00, "lsl", imm1_31, BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1930defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr, BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1931defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr, BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1932defm t2ROR : T2I_sh_ir<0b11, "ror", imm1_31, BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001933
Andrew Trickd49ffe82011-04-29 14:18:15 +00001934// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
1935def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
1936 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
1937
David Goodwinca01a8d2009-09-01 18:32:09 +00001938let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00001939def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1940 "rrx", "\t$Rd, $Rm",
1941 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001942 let Inst{31-27} = 0b11101;
1943 let Inst{26-25} = 0b01;
1944 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001945 let Inst{19-16} = 0b1111; // Rn
1946 let Inst{14-12} = 0b000;
1947 let Inst{7-4} = 0b0011;
1948}
David Goodwinca01a8d2009-09-01 18:32:09 +00001949}
Evan Chenga67efd12009-06-23 19:39:13 +00001950
Daniel Dunbar8d66b782011-01-10 15:26:39 +00001951let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00001952def t2MOVsrl_flag : T2TwoRegShiftImm<
1953 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1954 "lsrs", ".w\t$Rd, $Rm, #1",
1955 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001956 let Inst{31-27} = 0b11101;
1957 let Inst{26-25} = 0b01;
1958 let Inst{24-21} = 0b0010;
1959 let Inst{20} = 1; // The S bit.
1960 let Inst{19-16} = 0b1111; // Rn
1961 let Inst{5-4} = 0b01; // Shift type.
1962 // Shift amount = Inst{14-12:7-6} = 1.
1963 let Inst{14-12} = 0b000;
1964 let Inst{7-6} = 0b01;
1965}
Owen Andersonbb6315d2010-11-15 19:58:36 +00001966def t2MOVsra_flag : T2TwoRegShiftImm<
1967 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1968 "asrs", ".w\t$Rd, $Rm, #1",
1969 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001970 let Inst{31-27} = 0b11101;
1971 let Inst{26-25} = 0b01;
1972 let Inst{24-21} = 0b0010;
1973 let Inst{20} = 1; // The S bit.
1974 let Inst{19-16} = 0b1111; // Rn
1975 let Inst{5-4} = 0b10; // Shift type.
1976 // Shift amount = Inst{14-12:7-6} = 1.
1977 let Inst{14-12} = 0b000;
1978 let Inst{7-6} = 0b01;
1979}
David Goodwin3583df72009-07-28 17:06:49 +00001980}
1981
Evan Chenga67efd12009-06-23 19:39:13 +00001982//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00001983// Bitwise Instructions.
1984//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001985
Johnny Chend68e1192009-12-15 17:24:14 +00001986defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001987 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001988 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001989defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001990 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001991 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001992defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001993 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001994 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00001995
Johnny Chend68e1192009-12-15 17:24:14 +00001996defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001997 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00001998 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
1999 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002000
Owen Anderson2f7aed32010-11-17 22:16:31 +00002001class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2002 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002003 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002004 bits<4> Rd;
2005 bits<5> msb;
2006 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002007
Jim Grosbach86386922010-12-08 22:10:43 +00002008 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002009 let Inst{4-0} = msb{4-0};
2010 let Inst{14-12} = lsb{4-2};
2011 let Inst{7-6} = lsb{1-0};
2012}
2013
2014class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2015 string opc, string asm, list<dag> pattern>
2016 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2017 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002018
Jim Grosbach86386922010-12-08 22:10:43 +00002019 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002020}
2021
2022let Constraints = "$src = $Rd" in
2023def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2024 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2025 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002026 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002027 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002028 let Inst{25} = 1;
2029 let Inst{24-20} = 0b10110;
2030 let Inst{19-16} = 0b1111; // Rn
2031 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002032 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002033
Owen Anderson2f7aed32010-11-17 22:16:31 +00002034 bits<10> imm;
2035 let msb{4-0} = imm{9-5};
2036 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002037}
Evan Chengf49810c2009-06-23 17:48:47 +00002038
Owen Anderson2f7aed32010-11-17 22:16:31 +00002039def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002040 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002041 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002042 let Inst{31-27} = 0b11110;
2043 let Inst{25} = 1;
2044 let Inst{24-20} = 0b10100;
2045 let Inst{15} = 0;
2046}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002047
Owen Anderson2f7aed32010-11-17 22:16:31 +00002048def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002049 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002050 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002051 let Inst{31-27} = 0b11110;
2052 let Inst{25} = 1;
2053 let Inst{24-20} = 0b11100;
2054 let Inst{15} = 0;
2055}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002056
Johnny Chen9474d552010-02-02 19:31:58 +00002057// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002058let Constraints = "$src = $Rd" in {
2059 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2060 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2061 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2062 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2063 bf_inv_mask_imm:$imm))]> {
2064 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002065 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002066 let Inst{25} = 1;
2067 let Inst{24-20} = 0b10110;
2068 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002069 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002070
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002071 bits<10> imm;
2072 let msb{4-0} = imm{9-5};
2073 let lsb{4-0} = imm{4-0};
2074 }
2075
2076 // GNU as only supports this form of bfi (w/ 4 arguments)
2077 let isAsmParserOnly = 1 in
2078 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2079 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2080 width_imm:$width),
2081 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2082 []> {
2083 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002084 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002085 let Inst{25} = 1;
2086 let Inst{24-20} = 0b10110;
2087 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002088 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002089
2090 bits<5> lsbit;
2091 bits<5> width;
2092 let msb{4-0} = width; // Custom encoder => lsb+width-1
2093 let lsb{4-0} = lsbit;
2094 }
Johnny Chen9474d552010-02-02 19:31:58 +00002095}
Evan Chengf49810c2009-06-23 17:48:47 +00002096
Evan Cheng7e1bf302010-09-29 00:27:46 +00002097defm t2ORN : T2I_bin_irs<0b0011, "orn",
2098 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002099 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2100 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002101
2102// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2103let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002104defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002105 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002106 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002107
2108
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002109let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002110def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2111 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002112
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002113// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002114def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2115 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002116 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002117
2118def : T2Pat<(t2_so_imm_not:$src),
2119 (t2MVNi t2_so_imm_not:$src)>;
2120
Evan Chengf49810c2009-06-23 17:48:47 +00002121//===----------------------------------------------------------------------===//
2122// Multiply Instructions.
2123//
Evan Cheng8de898a2009-06-26 00:19:44 +00002124let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002125def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2126 "mul", "\t$Rd, $Rn, $Rm",
2127 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002128 let Inst{31-27} = 0b11111;
2129 let Inst{26-23} = 0b0110;
2130 let Inst{22-20} = 0b000;
2131 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2132 let Inst{7-4} = 0b0000; // Multiply
2133}
Evan Chengf49810c2009-06-23 17:48:47 +00002134
Owen Anderson35141a92010-11-18 01:08:42 +00002135def t2MLA: T2FourReg<
2136 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2137 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2138 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002139 let Inst{31-27} = 0b11111;
2140 let Inst{26-23} = 0b0110;
2141 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002142 let Inst{7-4} = 0b0000; // Multiply
2143}
Evan Chengf49810c2009-06-23 17:48:47 +00002144
Owen Anderson35141a92010-11-18 01:08:42 +00002145def t2MLS: T2FourReg<
2146 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2147 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2148 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002149 let Inst{31-27} = 0b11111;
2150 let Inst{26-23} = 0b0110;
2151 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002152 let Inst{7-4} = 0b0001; // Multiply and Subtract
2153}
Evan Chengf49810c2009-06-23 17:48:47 +00002154
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002155// Extra precision multiplies with low / high results
2156let neverHasSideEffects = 1 in {
2157let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002158def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002159 (outs rGPR:$Rd, rGPR:$Ra),
2160 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002161 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002162
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002163def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002164 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002165 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002166 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002167} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002168
2169// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002170def t2SMLAL : T2MulLong<0b100, 0b0000,
2171 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002172 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002173 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002174
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002175def t2UMLAL : T2MulLong<0b110, 0b0000,
2176 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002177 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002178 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002179
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002180def t2UMAAL : T2MulLong<0b110, 0b0110,
2181 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002182 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002183 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2184 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002185} // neverHasSideEffects
2186
Johnny Chen93042d12010-03-02 18:14:57 +00002187// Rounding variants of the below included for disassembly only
2188
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002189// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002190def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2191 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002192 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2193 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002194 let Inst{31-27} = 0b11111;
2195 let Inst{26-23} = 0b0110;
2196 let Inst{22-20} = 0b101;
2197 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2198 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2199}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002200
Owen Anderson821752e2010-11-18 20:32:18 +00002201def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002202 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2203 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002204 let Inst{31-27} = 0b11111;
2205 let Inst{26-23} = 0b0110;
2206 let Inst{22-20} = 0b101;
2207 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2208 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2209}
2210
Owen Anderson821752e2010-11-18 20:32:18 +00002211def t2SMMLA : T2FourReg<
2212 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2213 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002214 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2215 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002216 let Inst{31-27} = 0b11111;
2217 let Inst{26-23} = 0b0110;
2218 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002219 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2220}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002221
Owen Anderson821752e2010-11-18 20:32:18 +00002222def t2SMMLAR: T2FourReg<
2223 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002224 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2225 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002226 let Inst{31-27} = 0b11111;
2227 let Inst{26-23} = 0b0110;
2228 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002229 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2230}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002231
Owen Anderson821752e2010-11-18 20:32:18 +00002232def t2SMMLS: T2FourReg<
2233 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2234 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002235 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2236 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002237 let Inst{31-27} = 0b11111;
2238 let Inst{26-23} = 0b0110;
2239 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002240 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2241}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002242
Owen Anderson821752e2010-11-18 20:32:18 +00002243def t2SMMLSR:T2FourReg<
2244 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002245 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2246 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002247 let Inst{31-27} = 0b11111;
2248 let Inst{26-23} = 0b0110;
2249 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002250 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2251}
2252
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002253multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002254 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2255 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2256 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002257 (sext_inreg rGPR:$Rm, i16)))]>,
2258 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002259 let Inst{31-27} = 0b11111;
2260 let Inst{26-23} = 0b0110;
2261 let Inst{22-20} = 0b001;
2262 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2263 let Inst{7-6} = 0b00;
2264 let Inst{5-4} = 0b00;
2265 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002266
Owen Anderson821752e2010-11-18 20:32:18 +00002267 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2268 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2269 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002270 (sra rGPR:$Rm, (i32 16))))]>,
2271 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002272 let Inst{31-27} = 0b11111;
2273 let Inst{26-23} = 0b0110;
2274 let Inst{22-20} = 0b001;
2275 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2276 let Inst{7-6} = 0b00;
2277 let Inst{5-4} = 0b01;
2278 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002279
Owen Anderson821752e2010-11-18 20:32:18 +00002280 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2281 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2282 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002283 (sext_inreg rGPR:$Rm, i16)))]>,
2284 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002285 let Inst{31-27} = 0b11111;
2286 let Inst{26-23} = 0b0110;
2287 let Inst{22-20} = 0b001;
2288 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2289 let Inst{7-6} = 0b00;
2290 let Inst{5-4} = 0b10;
2291 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002292
Owen Anderson821752e2010-11-18 20:32:18 +00002293 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2294 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2295 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002296 (sra rGPR:$Rm, (i32 16))))]>,
2297 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002298 let Inst{31-27} = 0b11111;
2299 let Inst{26-23} = 0b0110;
2300 let Inst{22-20} = 0b001;
2301 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2302 let Inst{7-6} = 0b00;
2303 let Inst{5-4} = 0b11;
2304 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002305
Owen Anderson821752e2010-11-18 20:32:18 +00002306 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2307 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2308 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002309 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2310 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002311 let Inst{31-27} = 0b11111;
2312 let Inst{26-23} = 0b0110;
2313 let Inst{22-20} = 0b011;
2314 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2315 let Inst{7-6} = 0b00;
2316 let Inst{5-4} = 0b00;
2317 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002318
Owen Anderson821752e2010-11-18 20:32:18 +00002319 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2320 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2321 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002322 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2323 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002324 let Inst{31-27} = 0b11111;
2325 let Inst{26-23} = 0b0110;
2326 let Inst{22-20} = 0b011;
2327 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2328 let Inst{7-6} = 0b00;
2329 let Inst{5-4} = 0b01;
2330 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002331}
2332
2333
2334multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002335 def BB : T2FourReg<
2336 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2337 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2338 [(set rGPR:$Rd, (add rGPR:$Ra,
2339 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002340 (sext_inreg rGPR:$Rm, i16))))]>,
2341 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002342 let Inst{31-27} = 0b11111;
2343 let Inst{26-23} = 0b0110;
2344 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002345 let Inst{7-6} = 0b00;
2346 let Inst{5-4} = 0b00;
2347 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002348
Owen Anderson821752e2010-11-18 20:32:18 +00002349 def BT : T2FourReg<
2350 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2351 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2352 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002353 (sra rGPR:$Rm, (i32 16)))))]>,
2354 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002355 let Inst{31-27} = 0b11111;
2356 let Inst{26-23} = 0b0110;
2357 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002358 let Inst{7-6} = 0b00;
2359 let Inst{5-4} = 0b01;
2360 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002361
Owen Anderson821752e2010-11-18 20:32:18 +00002362 def TB : T2FourReg<
2363 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2364 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2365 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002366 (sext_inreg rGPR:$Rm, i16))))]>,
2367 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002368 let Inst{31-27} = 0b11111;
2369 let Inst{26-23} = 0b0110;
2370 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002371 let Inst{7-6} = 0b00;
2372 let Inst{5-4} = 0b10;
2373 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002374
Owen Anderson821752e2010-11-18 20:32:18 +00002375 def TT : T2FourReg<
2376 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2377 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2378 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002379 (sra rGPR:$Rm, (i32 16)))))]>,
2380 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002381 let Inst{31-27} = 0b11111;
2382 let Inst{26-23} = 0b0110;
2383 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002384 let Inst{7-6} = 0b00;
2385 let Inst{5-4} = 0b11;
2386 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002387
Owen Anderson821752e2010-11-18 20:32:18 +00002388 def WB : T2FourReg<
2389 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2390 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2391 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002392 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2393 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002394 let Inst{31-27} = 0b11111;
2395 let Inst{26-23} = 0b0110;
2396 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002397 let Inst{7-6} = 0b00;
2398 let Inst{5-4} = 0b00;
2399 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002400
Owen Anderson821752e2010-11-18 20:32:18 +00002401 def WT : T2FourReg<
2402 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2403 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2404 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002405 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2406 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002407 let Inst{31-27} = 0b11111;
2408 let Inst{26-23} = 0b0110;
2409 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002410 let Inst{7-6} = 0b00;
2411 let Inst{5-4} = 0b01;
2412 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002413}
2414
2415defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2416defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2417
Johnny Chenadc77332010-02-26 22:04:29 +00002418// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002419def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2420 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002421 [/* For disassembly only; pattern left blank */]>,
2422 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002423def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2424 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002425 [/* For disassembly only; pattern left blank */]>,
2426 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002427def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2428 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002429 [/* For disassembly only; pattern left blank */]>,
2430 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002431def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2432 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002433 [/* For disassembly only; pattern left blank */]>,
2434 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002435
Johnny Chenadc77332010-02-26 22:04:29 +00002436// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2437// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002438
Owen Anderson821752e2010-11-18 20:32:18 +00002439def t2SMUAD: T2ThreeReg_mac<
2440 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002441 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2442 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002443 let Inst{15-12} = 0b1111;
2444}
Owen Anderson821752e2010-11-18 20:32:18 +00002445def t2SMUADX:T2ThreeReg_mac<
2446 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002447 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2448 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002449 let Inst{15-12} = 0b1111;
2450}
Owen Anderson821752e2010-11-18 20:32:18 +00002451def t2SMUSD: T2ThreeReg_mac<
2452 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002453 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2454 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002455 let Inst{15-12} = 0b1111;
2456}
Owen Anderson821752e2010-11-18 20:32:18 +00002457def t2SMUSDX:T2ThreeReg_mac<
2458 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002459 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2460 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002461 let Inst{15-12} = 0b1111;
2462}
Owen Anderson821752e2010-11-18 20:32:18 +00002463def t2SMLAD : T2ThreeReg_mac<
2464 0, 0b010, 0b0000, (outs rGPR:$Rd),
2465 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002466 "\t$Rd, $Rn, $Rm, $Ra", []>,
2467 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002468def t2SMLADX : T2FourReg_mac<
2469 0, 0b010, 0b0001, (outs rGPR:$Rd),
2470 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002471 "\t$Rd, $Rn, $Rm, $Ra", []>,
2472 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002473def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2474 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002475 "\t$Rd, $Rn, $Rm, $Ra", []>,
2476 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002477def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2478 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002479 "\t$Rd, $Rn, $Rm, $Ra", []>,
2480 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002481def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2482 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
Jim Grosbacha7603982011-07-01 21:12:19 +00002483 "\t$Ra, $Rd, $Rm, $Rn", []>,
2484 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002485def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2486 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002487 "\t$Ra, $Rd, $Rm, $Rn", []>,
2488 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002489def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2490 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
Jim Grosbacha7603982011-07-01 21:12:19 +00002491 "\t$Ra, $Rd, $Rm, $Rn", []>,
2492 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002493def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2494 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002495 "\t$Ra, $Rd, $Rm, $Rn", []>,
2496 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002497
2498//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002499// Division Instructions.
2500// Signed and unsigned division on v7-M
2501//
2502def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2503 "sdiv", "\t$Rd, $Rn, $Rm",
2504 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2505 Requires<[HasDivide, IsThumb2]> {
2506 let Inst{31-27} = 0b11111;
2507 let Inst{26-21} = 0b011100;
2508 let Inst{20} = 0b1;
2509 let Inst{15-12} = 0b1111;
2510 let Inst{7-4} = 0b1111;
2511}
2512
2513def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2514 "udiv", "\t$Rd, $Rn, $Rm",
2515 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2516 Requires<[HasDivide, IsThumb2]> {
2517 let Inst{31-27} = 0b11111;
2518 let Inst{26-21} = 0b011101;
2519 let Inst{20} = 0b1;
2520 let Inst{15-12} = 0b1111;
2521 let Inst{7-4} = 0b1111;
2522}
2523
2524//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002525// Misc. Arithmetic Instructions.
2526//
2527
Jim Grosbach80dc1162010-02-16 21:23:02 +00002528class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2529 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002530 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002531 let Inst{31-27} = 0b11111;
2532 let Inst{26-22} = 0b01010;
2533 let Inst{21-20} = op1;
2534 let Inst{15-12} = 0b1111;
2535 let Inst{7-6} = 0b10;
2536 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002537 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002538}
Evan Chengf49810c2009-06-23 17:48:47 +00002539
Owen Anderson612fb5b2010-11-18 21:15:19 +00002540def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2541 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002542
Owen Anderson612fb5b2010-11-18 21:15:19 +00002543def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2544 "rbit", "\t$Rd, $Rm",
2545 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002546
Owen Anderson612fb5b2010-11-18 21:15:19 +00002547def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2548 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002549
Owen Anderson612fb5b2010-11-18 21:15:19 +00002550def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2551 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002552 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002553
Owen Anderson612fb5b2010-11-18 21:15:19 +00002554def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2555 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002556 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002557
Evan Chengf60ceac2011-06-15 17:17:48 +00002558def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002559 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002560 (t2REVSH rGPR:$Rm)>;
2561
Owen Anderson612fb5b2010-11-18 21:15:19 +00002562def t2PKHBT : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002563 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2564 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm, lsl $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002565 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002566 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002567 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002568 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002569 let Inst{31-27} = 0b11101;
2570 let Inst{26-25} = 0b01;
2571 let Inst{24-20} = 0b01100;
2572 let Inst{5} = 0; // BT form
2573 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002574
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002575 bits<5> sh;
2576 let Inst{14-12} = sh{4-2};
2577 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002578}
Evan Cheng40289b02009-07-07 05:35:52 +00002579
2580// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002581def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2582 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002583 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002584def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002585 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002586 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002587
Bob Wilsondc66eda2010-08-16 22:26:55 +00002588// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2589// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002590def t2PKHTB : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002591 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2592 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm, asr $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002593 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002594 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002595 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002596 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002597 let Inst{31-27} = 0b11101;
2598 let Inst{26-25} = 0b01;
2599 let Inst{24-20} = 0b01100;
2600 let Inst{5} = 1; // TB form
2601 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002602
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002603 bits<5> sh;
2604 let Inst{14-12} = sh{4-2};
2605 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002606}
Evan Cheng40289b02009-07-07 05:35:52 +00002607
2608// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2609// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002610def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002611 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002612 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002613def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002614 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002615 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002616 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002617
2618//===----------------------------------------------------------------------===//
2619// Comparison Instructions...
2620//
Johnny Chend68e1192009-12-15 17:24:14 +00002621defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002622 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002623 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002624
2625def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2626 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2627def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2628 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2629def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2630 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002631
Dan Gohman4b7dff92010-08-26 15:50:25 +00002632//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2633// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002634//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2635// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002636defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002637 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002638 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2639
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002640//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2641// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002642
2643def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2644 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002645
Johnny Chend68e1192009-12-15 17:24:14 +00002646defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002647 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002648 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002649defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002650 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002651 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002652
Evan Chenge253c952009-07-07 20:39:03 +00002653// Conditional moves
2654// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002655// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002656let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002657def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2658 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002659 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002660 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002661 RegConstraint<"$false = $Rd">;
2662
2663let isMoveImm = 1 in
2664def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2665 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002666 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002667[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2668 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002669
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002670// FIXME: Pseudo-ize these. For now, just mark codegen only.
2671let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002672let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002673def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002674 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002675 "movw", "\t$Rd, $imm", []>,
2676 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002677 let Inst{31-27} = 0b11110;
2678 let Inst{25} = 1;
2679 let Inst{24-21} = 0b0010;
2680 let Inst{20} = 0; // The S bit.
2681 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002682
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002683 bits<4> Rd;
2684 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002685
Jim Grosbach86386922010-12-08 22:10:43 +00002686 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002687 let Inst{19-16} = imm{15-12};
2688 let Inst{26} = imm{11};
2689 let Inst{14-12} = imm{10-8};
2690 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002691}
2692
Evan Chengc4af4632010-11-17 20:13:28 +00002693let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002694def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2695 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002696 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002697
Evan Chengc4af4632010-11-17 20:13:28 +00002698let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002699def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2700 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2701[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002702 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002703 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002704 let Inst{31-27} = 0b11110;
2705 let Inst{25} = 0;
2706 let Inst{24-21} = 0b0011;
2707 let Inst{20} = 0; // The S bit.
2708 let Inst{19-16} = 0b1111; // Rn
2709 let Inst{15} = 0;
2710}
2711
Johnny Chend68e1192009-12-15 17:24:14 +00002712class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2713 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002714 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002715 let Inst{31-27} = 0b11101;
2716 let Inst{26-25} = 0b01;
2717 let Inst{24-21} = 0b0010;
2718 let Inst{20} = 0; // The S bit.
2719 let Inst{19-16} = 0b1111; // Rn
2720 let Inst{5-4} = opcod; // Shift type.
2721}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002722def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2723 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2724 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2725 RegConstraint<"$false = $Rd">;
2726def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2727 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2728 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2729 RegConstraint<"$false = $Rd">;
2730def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2731 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2732 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2733 RegConstraint<"$false = $Rd">;
2734def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2735 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2736 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2737 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002738} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002739} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002740
David Goodwin5e47a9a2009-06-30 18:04:13 +00002741//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002742// Atomic operations intrinsics
2743//
2744
2745// memory barriers protect the atomic sequences
2746let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002747def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2748 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2749 Requires<[IsThumb, HasDB]> {
2750 bits<4> opt;
2751 let Inst{31-4} = 0xf3bf8f5;
2752 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002753}
2754}
2755
Bob Wilsonf74a4292010-10-30 00:54:37 +00002756def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2757 "dsb", "\t$opt",
2758 [/* For disassembly only; pattern left blank */]>,
2759 Requires<[IsThumb, HasDB]> {
2760 bits<4> opt;
2761 let Inst{31-4} = 0xf3bf8f4;
2762 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002763}
2764
Johnny Chena4339822010-03-03 00:16:28 +00002765// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002766def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002767 [/* For disassembly only; pattern left blank */]>,
2768 Requires<[IsThumb2, HasV7]> {
2769 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002770 let Inst{3-0} = 0b1111;
2771}
2772
Owen Anderson16884412011-07-13 23:22:26 +00002773class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002774 InstrItinClass itin, string opc, string asm, string cstr,
2775 list<dag> pattern, bits<4> rt2 = 0b1111>
2776 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2777 let Inst{31-27} = 0b11101;
2778 let Inst{26-20} = 0b0001101;
2779 let Inst{11-8} = rt2;
2780 let Inst{7-6} = 0b01;
2781 let Inst{5-4} = opcod;
2782 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002783
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002784 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002785 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002786 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002787 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002788}
Owen Anderson16884412011-07-13 23:22:26 +00002789class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002790 InstrItinClass itin, string opc, string asm, string cstr,
2791 list<dag> pattern, bits<4> rt2 = 0b1111>
2792 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2793 let Inst{31-27} = 0b11101;
2794 let Inst{26-20} = 0b0001100;
2795 let Inst{11-8} = rt2;
2796 let Inst{7-6} = 0b01;
2797 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002798
Owen Anderson91a7c592010-11-19 00:28:38 +00002799 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002800 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002801 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002802 let Inst{3-0} = Rd;
2803 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002804 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002805}
2806
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002807let mayLoad = 1 in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002808def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002809 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002810 "ldrexb", "\t$Rt, $addr", "", []>;
2811def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002812 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002813 "ldrexh", "\t$Rt, $addr", "", []>;
2814def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002815 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002816 "ldrex", "\t$Rt, $addr", "", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002817 let Inst{31-27} = 0b11101;
2818 let Inst{26-20} = 0b0000101;
2819 let Inst{11-8} = 0b1111;
2820 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002821
Owen Anderson808c7d12010-12-10 21:52:38 +00002822 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002823 bits<4> addr;
2824 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002825 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002826}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002827let hasExtraDefRegAllocReq = 1 in
2828def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
2829 (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002830 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002831 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002832 [], {?, ?, ?, ?}> {
2833 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002834 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002835}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002836}
2837
Owen Anderson91a7c592010-11-19 00:28:38 +00002838let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002839def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
2840 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002841 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002842 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2843def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
2844 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002845 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002846 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002847def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002848 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002849 "strex", "\t$Rd, $Rt, $addr", "",
2850 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002851 let Inst{31-27} = 0b11101;
2852 let Inst{26-20} = 0b0000100;
2853 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002854
Owen Anderson808c7d12010-12-10 21:52:38 +00002855 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002856 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002857 bits<4> Rt;
2858 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002859 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002860 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002861}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002862}
2863
2864let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00002865def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002866 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002867 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002868 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002869 {?, ?, ?, ?}> {
2870 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002871 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002872}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002873
Johnny Chen10a77e12010-03-02 22:11:06 +00002874// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002875def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2876 [/* For disassembly only; pattern left blank */]>,
2877 Requires<[IsThumb2, HasV7]> {
2878 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002879 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002880 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002881 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002882 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002883 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002884 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002885}
2886
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002887//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002888// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002889// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002890// address and save #0 in R0 for the non-longjmp case.
2891// Since by its nature we may be coming from some other function to get
2892// here, and we're using the stack frame for the containing function to
2893// save/restore registers, we can't keep anything live in regs across
2894// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002895// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002896// except for our own input by listing the relevant registers in Defs. By
2897// doing so, we also cause the prologue/epilogue code to actively preserve
2898// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002899// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002900let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002901 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00002902 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
2903 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002904 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002905 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002906 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002907 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002908}
2909
Bob Wilsonec80e262010-04-09 20:41:18 +00002910let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002911 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002912 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002913 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002914 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002915 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002916 Requires<[IsThumb2, NoVFP]>;
2917}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002918
2919
2920//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002921// Control-Flow Instructions
2922//
2923
Evan Chengc50a1cb2009-07-09 22:58:39 +00002924// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00002925// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002926let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002927 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002928def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00002929 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002930 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002931 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00002932 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00002933
David Goodwin5e47a9a2009-06-30 18:04:13 +00002934let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2935let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002936def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002937 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002938 [(br bb:$target)]> {
2939 let Inst{31-27} = 0b11110;
2940 let Inst{15-14} = 0b10;
2941 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002942
2943 bits<20> target;
2944 let Inst{26} = target{19};
2945 let Inst{11} = target{18};
2946 let Inst{13} = target{17};
2947 let Inst{21-16} = target{16-11};
2948 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002949}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002950
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002951let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00002952def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002953 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002954 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002955 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002956
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002957// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00002958def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002959 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002960 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002961
Jim Grosbachd4811102010-12-15 19:03:16 +00002962def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002963 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002964 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002965
2966def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2967 "tbb", "\t[$Rn, $Rm]", []> {
2968 bits<4> Rn;
2969 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002970 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002971 let Inst{19-16} = Rn;
2972 let Inst{15-5} = 0b11110000000;
2973 let Inst{4} = 0; // B form
2974 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002975}
Evan Cheng5657c012009-07-29 02:18:14 +00002976
Jim Grosbach5ca66692010-11-29 22:37:40 +00002977def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2978 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
2979 bits<4> Rn;
2980 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002981 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002982 let Inst{19-16} = Rn;
2983 let Inst{15-5} = 0b11110000000;
2984 let Inst{4} = 1; // H form
2985 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00002986}
Evan Cheng5657c012009-07-29 02:18:14 +00002987} // isNotDuplicable, isIndirectBranch
2988
David Goodwinc9a59b52009-06-30 19:50:22 +00002989} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002990
2991// FIXME: should be able to write a pattern for ARMBrcond, but can't use
2992// a two-value operand where a dag node expects two operands. :(
2993let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002994def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002995 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002996 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
2997 let Inst{31-27} = 0b11110;
2998 let Inst{15-14} = 0b10;
2999 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003000
Owen Andersonfb20d892010-12-09 00:27:41 +00003001 bits<4> p;
3002 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003003
Owen Andersonfb20d892010-12-09 00:27:41 +00003004 bits<21> target;
3005 let Inst{26} = target{20};
3006 let Inst{11} = target{19};
3007 let Inst{13} = target{18};
3008 let Inst{21-16} = target{17-12};
3009 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003010
3011 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003012}
Evan Chengf49810c2009-06-23 17:48:47 +00003013
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003014// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3015// it goes here.
3016let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3017 // Darwin version.
3018 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3019 Uses = [SP] in
3020 def tTAILJMPd: tPseudoExpand<(outs), (ins uncondbrtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003021 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003022 (t2B uncondbrtarget:$dst)>,
3023 Requires<[IsThumb2, IsDarwin]>;
3024}
Evan Cheng06e16582009-07-10 01:54:42 +00003025
3026// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003027let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003028def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003029 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003030 "it$mask\t$cc", "", []> {
3031 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003032 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003033 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003034
3035 bits<4> cc;
3036 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003037 let Inst{7-4} = cc;
3038 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003039}
Evan Cheng06e16582009-07-10 01:54:42 +00003040
Johnny Chence6275f2010-02-25 19:05:29 +00003041// Branch and Exchange Jazelle -- for disassembly only
3042// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003043def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003044 [/* For disassembly only; pattern left blank */]> {
3045 let Inst{31-27} = 0b11110;
3046 let Inst{26} = 0;
3047 let Inst{25-20} = 0b111100;
3048 let Inst{15-14} = 0b10;
3049 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003050
Owen Anderson05bf5952010-11-29 18:54:38 +00003051 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003052 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003053}
3054
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003055// Change Processor State is a system instruction -- for disassembly and
3056// parsing only.
3057// FIXME: Since the asm parser has currently no clean way to handle optional
3058// operands, create 3 versions of the same instruction. Once there's a clean
3059// framework to represent optional operands, change this behavior.
3060class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3061 !strconcat("cps", asm_op),
3062 [/* For disassembly only; pattern left blank */]> {
3063 bits<2> imod;
3064 bits<3> iflags;
3065 bits<5> mode;
3066 bit M;
3067
Johnny Chen93042d12010-03-02 18:14:57 +00003068 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003069 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003070 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003071 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003072 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003073 let Inst{12} = 0;
3074 let Inst{10-9} = imod;
3075 let Inst{8} = M;
3076 let Inst{7-5} = iflags;
3077 let Inst{4-0} = mode;
Johnny Chen93042d12010-03-02 18:14:57 +00003078}
3079
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003080let M = 1 in
3081 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3082 "$imod.w\t$iflags, $mode">;
3083let mode = 0, M = 0 in
3084 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3085 "$imod.w\t$iflags">;
3086let imod = 0, iflags = 0, M = 1 in
3087 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3088
Johnny Chen0f7866e2010-03-03 02:09:43 +00003089// A6.3.4 Branches and miscellaneous control
3090// Table A6-14 Change Processor State, and hint instructions
3091// Helper class for disassembly only.
3092class T2I_hint<bits<8> op7_0, string opc, string asm>
3093 : T2I<(outs), (ins), NoItinerary, opc, asm,
3094 [/* For disassembly only; pattern left blank */]> {
3095 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003096 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003097 let Inst{15-14} = 0b10;
3098 let Inst{12} = 0;
3099 let Inst{10-8} = 0b000;
3100 let Inst{7-0} = op7_0;
3101}
3102
3103def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3104def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3105def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3106def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3107def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3108
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003109def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003110 let Inst{31-20} = 0xf3a;
3111 let Inst{15-14} = 0b10;
3112 let Inst{12} = 0;
3113 let Inst{10-8} = 0b000;
3114 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003115
Owen Andersonc7373f82010-11-30 20:00:01 +00003116 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003117 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003118}
3119
Johnny Chen6341c5a2010-02-25 20:25:24 +00003120// Secure Monitor Call is a system instruction -- for disassembly only
3121// Option = Inst{19-16}
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00003122def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003123 [/* For disassembly only; pattern left blank */]> {
3124 let Inst{31-27} = 0b11110;
3125 let Inst{26-20} = 0b1111111;
3126 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003127
Owen Andersond18a9c92010-11-29 19:22:08 +00003128 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003129 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003130}
3131
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003132class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003133 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003134 string opc, string asm, list<dag> pattern>
3135 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003136 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003137
Owen Andersond18a9c92010-11-29 19:22:08 +00003138 bits<5> mode;
3139 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003140}
3141
3142// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003143def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003144 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003145 [/* For disassembly only; pattern left blank */]>;
3146def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003147 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003148 [/* For disassembly only; pattern left blank */]>;
3149def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003150 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003151 [/* For disassembly only; pattern left blank */]>;
3152def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003153 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003154 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003155
3156// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003157
Owen Anderson5404c2b2010-11-29 20:38:48 +00003158class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003159 string opc, string asm, list<dag> pattern>
3160 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003161 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003162
Owen Andersond18a9c92010-11-29 19:22:08 +00003163 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003164 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003165 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003166}
3167
Owen Anderson5404c2b2010-11-29 20:38:48 +00003168def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003169 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003170 [/* For disassembly only; pattern left blank */]>;
3171def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003172 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003173 [/* For disassembly only; pattern left blank */]>;
3174def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003175 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003176 [/* For disassembly only; pattern left blank */]>;
3177def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003178 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003179 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003180
Evan Chengf49810c2009-06-23 17:48:47 +00003181//===----------------------------------------------------------------------===//
3182// Non-Instruction Patterns
3183//
3184
Evan Cheng5adb66a2009-09-28 09:14:39 +00003185// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003186// This is a single pseudo instruction to make it re-materializable.
3187// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003188let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003189def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003190 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003191 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003192
Evan Cheng53519f02011-01-21 18:55:51 +00003193// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003194// It also makes it possible to rematerialize the instructions.
3195// FIXME: Remove this when we can do generalized remat and when machine licm
3196// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003197let isReMaterializable = 1 in {
3198def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3199 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003200 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3201 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003202
Evan Cheng53519f02011-01-21 18:55:51 +00003203def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3204 IIC_iMOVix2,
3205 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3206 Requires<[IsThumb2, UseMovt]>;
3207}
3208
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003209// ConstantPool, GlobalAddress, and JumpTable
3210def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3211 Requires<[IsThumb2, DontUseMovt]>;
3212def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3213def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3214 Requires<[IsThumb2, UseMovt]>;
3215
3216def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3217 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3218
Evan Chengb9803a82009-11-06 23:52:48 +00003219// Pseudo instruction that combines ldr from constpool and add pc. This should
3220// be expanded into two instructions late to allow if-conversion and
3221// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003222let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003223def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003224 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003225 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003226 imm:$cp))]>,
3227 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003228
3229//===----------------------------------------------------------------------===//
3230// Move between special register and ARM core register -- for disassembly only
3231//
3232
Owen Anderson5404c2b2010-11-29 20:38:48 +00003233class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3234 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003235 string opc, string asm, list<dag> pattern>
3236 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003237 let Inst{31-20} = op31_20{11-0};
3238 let Inst{15-14} = op15_14{1-0};
3239 let Inst{12} = op12{0};
3240}
3241
3242class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3243 dag oops, dag iops, InstrItinClass itin,
3244 string opc, string asm, list<dag> pattern>
3245 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003246 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003247 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003248 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003249}
3250
Owen Anderson5404c2b2010-11-29 20:38:48 +00003251def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3252 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3253 [/* For disassembly only; pattern left blank */]>;
3254def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003255 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003256 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003257
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003258// Move from ARM core register to Special Register
3259//
3260// No need to have both system and application versions, the encodings are the
3261// same and the assembly parser has no way to distinguish between them. The mask
3262// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3263// the mask with the fields to be accessed in the special register.
3264def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3265 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3266 NoItinerary, "msr", "\t$mask, $Rn",
3267 [/* For disassembly only; pattern left blank */]> {
3268 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003269 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003270 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003271 let Inst{20} = mask{4}; // R Bit
3272 let Inst{13} = 0b0;
3273 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003274}
3275
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003276//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003277// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003278//
3279
Jim Grosbache35c5e02011-07-13 21:35:10 +00003280class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3281 list<dag> pattern>
3282 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003283 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003284 pattern> {
3285 let Inst{27-24} = 0b1110;
3286 let Inst{20} = direction;
3287 let Inst{4} = 1;
3288
3289 bits<4> Rt;
3290 bits<4> cop;
3291 bits<3> opc1;
3292 bits<3> opc2;
3293 bits<4> CRm;
3294 bits<4> CRn;
3295
3296 let Inst{15-12} = Rt;
3297 let Inst{11-8} = cop;
3298 let Inst{23-21} = opc1;
3299 let Inst{7-5} = opc2;
3300 let Inst{3-0} = CRm;
3301 let Inst{19-16} = CRn;
3302}
3303
Jim Grosbache35c5e02011-07-13 21:35:10 +00003304class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3305 list<dag> pattern = []>
3306 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003307 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003308 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3309 let Inst{27-24} = 0b1100;
3310 let Inst{23-21} = 0b010;
3311 let Inst{20} = direction;
3312
3313 bits<4> Rt;
3314 bits<4> Rt2;
3315 bits<4> cop;
3316 bits<4> opc1;
3317 bits<4> CRm;
3318
3319 let Inst{15-12} = Rt;
3320 let Inst{19-16} = Rt2;
3321 let Inst{11-8} = cop;
3322 let Inst{7-4} = opc1;
3323 let Inst{3-0} = CRm;
3324}
3325
3326/* from ARM core register to coprocessor */
3327def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003328 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003329 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3330 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003331 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3332 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003333def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003334 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3335 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003336 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3337 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003338
3339/* from coprocessor to ARM core register */
3340def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003341 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3342 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003343
3344def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003345 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3346 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003347
Jim Grosbache35c5e02011-07-13 21:35:10 +00003348def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3349 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3350
3351def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003352 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3353
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003354
Jim Grosbache35c5e02011-07-13 21:35:10 +00003355/* from ARM core register to coprocessor */
3356def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3357 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3358 imm:$CRm)]>;
3359def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003360 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3361 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003362/* from coprocessor to ARM core register */
3363def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3364
3365def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003366
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003367//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003368// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003369//
3370
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003371def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003372 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003373 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3374 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3375 imm:$CRm, imm:$opc2)]> {
3376 let Inst{27-24} = 0b1110;
3377
3378 bits<4> opc1;
3379 bits<4> CRn;
3380 bits<4> CRd;
3381 bits<4> cop;
3382 bits<3> opc2;
3383 bits<4> CRm;
3384
3385 let Inst{3-0} = CRm;
3386 let Inst{4} = 0;
3387 let Inst{7-5} = opc2;
3388 let Inst{11-8} = cop;
3389 let Inst{15-12} = CRd;
3390 let Inst{19-16} = CRn;
3391 let Inst{23-20} = opc1;
3392}
3393
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003394def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003395 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003396 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003397 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3398 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003399 let Inst{27-24} = 0b1110;
3400
3401 bits<4> opc1;
3402 bits<4> CRn;
3403 bits<4> CRd;
3404 bits<4> cop;
3405 bits<3> opc2;
3406 bits<4> CRm;
3407
3408 let Inst{3-0} = CRm;
3409 let Inst{4} = 0;
3410 let Inst{7-5} = opc2;
3411 let Inst{11-8} = cop;
3412 let Inst{15-12} = CRd;
3413 let Inst{19-16} = CRn;
3414 let Inst{23-20} = opc1;
3415}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003416
3417
3418
3419//===----------------------------------------------------------------------===//
3420// Non-Instruction Patterns
3421//
3422
3423// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003424let AddedComplexity = 16 in {
3425def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003426 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003427def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003428 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003429def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3430 Requires<[HasT2ExtractPack, IsThumb2]>;
3431def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3432 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3433 Requires<[HasT2ExtractPack, IsThumb2]>;
3434def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3435 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3436 Requires<[HasT2ExtractPack, IsThumb2]>;
3437}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003438
Jim Grosbach70327412011-07-27 17:48:13 +00003439def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003440 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003441def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003442 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003443def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3444 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3445 Requires<[HasT2ExtractPack, IsThumb2]>;
3446def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3447 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3448 Requires<[HasT2ExtractPack, IsThumb2]>;