blob: e4e92ccbf1462f035e2ff5edf490f79e95be8899 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000018// SSE 1 & 2 Instructions Classes
19//===----------------------------------------------------------------------===//
20
21/// sse12_fp_scalar - SSE 1 & 2 scalar instructions class
22multiclass sse12_fp_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000023 RegisterClass RC, X86MemOperand x86memop,
24 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000025 let isCommutable = 1 in {
26 def rr : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000027 !if(Is2Addr,
28 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
29 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
30 [(set RC:$dst, (OpNode RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000031 }
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000032 def rm : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000033 !if(Is2Addr,
34 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
35 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
36 [(set RC:$dst, (OpNode RC:$src1, (load addr:$src2)))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000037}
38
39/// sse12_fp_scalar_int - SSE 1 & 2 scalar instructions intrinsics class
40multiclass sse12_fp_scalar_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000041 string asm, string SSEVer, string FPSizeStr,
42 Operand memopr, ComplexPattern mem_cpat,
43 bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000044 def rr_Int : SI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000045 !if(Is2Addr,
46 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
47 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Chris Lattnerc7252ce2010-10-06 00:19:21 +000048 [(set RC:$dst, (!cast<Intrinsic>(
49 !strconcat("int_x86_sse", SSEVer, "_", OpcodeStr, FPSizeStr))
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000050 RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopesb7cc3f62010-06-21 21:28:07 +000051 def rm_Int : SI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, memopr:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000052 !if(Is2Addr,
53 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
54 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Chris Lattnerc7252ce2010-10-06 00:19:21 +000055 [(set RC:$dst, (!cast<Intrinsic>(!strconcat("int_x86_sse",
56 SSEVer, "_", OpcodeStr, FPSizeStr))
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000057 RC:$src1, mem_cpat:$src2))]>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000058}
59
60/// sse12_fp_packed - SSE 1 & 2 packed instructions class
61multiclass sse12_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
62 RegisterClass RC, ValueType vt,
63 X86MemOperand x86memop, PatFrag mem_frag,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000064 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000065 let isCommutable = 1 in
66 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000067 !if(Is2Addr,
68 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
69 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
70 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], d>;
71 let mayLoad = 1 in
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +000072 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000073 !if(Is2Addr,
74 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
75 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
76 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000077}
78
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +000079/// sse12_fp_packed_logical_rm - SSE 1 & 2 packed instructions class
80multiclass sse12_fp_packed_logical_rm<bits<8> opc, RegisterClass RC, Domain d,
81 string OpcodeStr, X86MemOperand x86memop,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000082 list<dag> pat_rr, list<dag> pat_rm,
83 bit Is2Addr = 1> {
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +000084 let isCommutable = 1 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000085 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
86 !if(Is2Addr,
87 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
88 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
89 pat_rr, d>;
90 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
91 !if(Is2Addr,
92 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
93 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
94 pat_rm, d>;
Bruno Cardoso Lopesf6ff0032010-06-19 04:09:22 +000095}
96
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +000097/// sse12_fp_packed_int - SSE 1 & 2 packed instructions intrinsics class
98multiclass sse12_fp_packed_int<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +000099 string asm, string SSEVer, string FPSizeStr,
100 X86MemOperand x86memop, PatFrag mem_frag,
101 Domain d, bit Is2Addr = 1> {
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000102 def rr_Int : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000103 !if(Is2Addr,
104 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
105 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Chris Lattnerc7252ce2010-10-06 00:19:21 +0000106 [(set RC:$dst, (!cast<Intrinsic>(
107 !strconcat("int_x86_", SSEVer, "_", OpcodeStr, FPSizeStr))
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000108 RC:$src1, RC:$src2))], d>;
109 def rm_Int : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1,x86memop:$src2),
110 !if(Is2Addr,
111 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
112 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Chris Lattnerc7252ce2010-10-06 00:19:21 +0000113 [(set RC:$dst, (!cast<Intrinsic>(
114 !strconcat("int_x86_", SSEVer, "_", OpcodeStr, FPSizeStr))
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +0000115 RC:$src1, (mem_frag addr:$src2)))], d>;
Bruno Cardoso Lopes1e8d0622010-06-19 01:32:46 +0000116}
117
118//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000119// SSE 1 & 2 - Move Instructions
120//===----------------------------------------------------------------------===//
121
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000122class sse12_move_rr<RegisterClass RC, ValueType vt, string asm> :
123 SI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, RC:$src2), asm,
124 [(set (vt VR128:$dst), (movl VR128:$src1, (scalar_to_vector RC:$src2)))]>;
125
126// Loading from memory automatically zeroing upper bits.
127class sse12_move_rm<RegisterClass RC, X86MemOperand x86memop,
128 PatFrag mem_pat, string OpcodeStr> :
129 SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
130 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
131 [(set RC:$dst, (mem_pat addr:$src))]>;
132
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000133// Move Instructions. Register-to-register movss/movsd is not used for FR32/64
134// register copies because it's a partial register update; FsMOVAPSrr/FsMOVAPDrr
135// is used instead. Register-to-register movss/movsd is not modeled as an
136// INSERT_SUBREG because INSERT_SUBREG requires that the insert be implementable
137// in terms of a copy, and just mentioned, we don't use movss/movsd for copies.
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000138let isAsmParserOnly = 1 in {
139 def VMOVSSrr : sse12_move_rr<FR32, v4f32,
140 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XS, VEX_4V;
141 def VMOVSDrr : sse12_move_rr<FR64, v2f64,
142 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}">, XD, VEX_4V;
143
144 let canFoldAsLoad = 1, isReMaterializable = 1 in {
145 def VMOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS, VEX;
146
147 let AddedComplexity = 20 in
148 def VMOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD, VEX;
149 }
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000150}
151
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000152let Constraints = "$src1 = $dst" in {
153 def MOVSSrr : sse12_move_rr<FR32, v4f32,
154 "movss\t{$src2, $dst|$dst, $src2}">, XS;
155 def MOVSDrr : sse12_move_rr<FR64, v2f64,
156 "movsd\t{$src2, $dst|$dst, $src2}">, XD;
157}
158
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000159let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000160 def MOVSSrm : sse12_move_rm<FR32, f32mem, loadf32, "movss">, XS;
161
162 let AddedComplexity = 20 in
163 def MOVSDrm : sse12_move_rm<FR64, f64mem, loadf64, "movsd">, XD;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000164}
165
166let AddedComplexity = 15 in {
167// Extract the low 32-bit value from one vector and insert it into another.
168def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
169 (MOVSSrr (v4f32 VR128:$src1),
170 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
171// Extract the low 64-bit value from one vector and insert it into another.
172def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
173 (MOVSDrr (v2f64 VR128:$src1),
174 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
175}
176
177// Implicitly promote a 32-bit scalar to a vector.
178def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
179 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, sub_ss)>;
180// Implicitly promote a 64-bit scalar to a vector.
181def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
182 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, sub_sd)>;
183
184let AddedComplexity = 20 in {
185// MOVSSrm zeros the high parts of the register; represent this
186// with SUBREG_TO_REG.
187def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
188 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
189def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
190 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
191def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
192 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), sub_ss)>;
193// MOVSDrm zeros the high parts of the register; represent this
194// with SUBREG_TO_REG.
195def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
196 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
197def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
198 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
199def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
200 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
201def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
202 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
203def : Pat<(v2f64 (X86vzload addr:$src)),
204 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), sub_sd)>;
205}
206
207// Store scalar value to memory.
208def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
209 "movss\t{$src, $dst|$dst, $src}",
210 [(store FR32:$src, addr:$dst)]>;
211def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
212 "movsd\t{$src, $dst|$dst, $src}",
213 [(store FR64:$src, addr:$dst)]>;
214
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000215let isAsmParserOnly = 1 in {
216def VMOVSSmr : SI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
217 "movss\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000218 [(store FR32:$src, addr:$dst)]>, XS, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000219def VMOVSDmr : SI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
220 "movsd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +0000221 [(store FR64:$src, addr:$dst)]>, XD, VEX;
Bruno Cardoso Lopesc3d57b12010-06-22 22:38:56 +0000222}
223
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000224// Extract and store.
225def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
226 addr:$dst),
227 (MOVSSmr addr:$dst,
228 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
229def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
230 addr:$dst),
231 (MOVSDmr addr:$dst,
232 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
233
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000234// Move Aligned/Unaligned floating point values
235multiclass sse12_mov_packed<bits<8> opc, RegisterClass RC,
236 X86MemOperand x86memop, PatFrag ld_frag,
237 string asm, Domain d,
238 bit IsReMaterializable = 1> {
239let neverHasSideEffects = 1 in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000240 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
241 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000242let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000243 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
244 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000245 [(set RC:$dst, (ld_frag addr:$src))], d>;
246}
247
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000248let isAsmParserOnly = 1 in {
249defm VMOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
250 "movaps", SSEPackedSingle>, VEX;
251defm VMOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
252 "movapd", SSEPackedDouble>, OpSize, VEX;
253defm VMOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
254 "movups", SSEPackedSingle>, VEX;
255defm VMOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
256 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000257
258defm VMOVAPSY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv8f32,
259 "movaps", SSEPackedSingle>, VEX;
260defm VMOVAPDY : sse12_mov_packed<0x28, VR256, f256mem, alignedloadv4f64,
261 "movapd", SSEPackedDouble>, OpSize, VEX;
262defm VMOVUPSY : sse12_mov_packed<0x10, VR256, f256mem, loadv8f32,
263 "movups", SSEPackedSingle>, VEX;
264defm VMOVUPDY : sse12_mov_packed<0x10, VR256, f256mem, loadv4f64,
265 "movupd", SSEPackedDouble, 0>, OpSize, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000266}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000267defm MOVAPS : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000268 "movaps", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000269defm MOVAPD : sse12_mov_packed<0x28, VR128, f128mem, alignedloadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000270 "movapd", SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000271defm MOVUPS : sse12_mov_packed<0x10, VR128, f128mem, loadv4f32,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000272 "movups", SSEPackedSingle>, TB;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000273defm MOVUPD : sse12_mov_packed<0x10, VR128, f128mem, loadv2f64,
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000274 "movupd", SSEPackedDouble, 0>, TB, OpSize;
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000275
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000276let isAsmParserOnly = 1 in {
277def VMOVAPSmr : VPSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
278 "movaps\t{$src, $dst|$dst, $src}",
279 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>, VEX;
280def VMOVAPDmr : VPDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
281 "movapd\t{$src, $dst|$dst, $src}",
282 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>, VEX;
283def VMOVUPSmr : VPSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
284 "movups\t{$src, $dst|$dst, $src}",
285 [(store (v4f32 VR128:$src), addr:$dst)]>, VEX;
286def VMOVUPDmr : VPDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
287 "movupd\t{$src, $dst|$dst, $src}",
288 [(store (v2f64 VR128:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +0000289def VMOVAPSYmr : VPSI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
290 "movaps\t{$src, $dst|$dst, $src}",
291 [(alignedstore (v8f32 VR256:$src), addr:$dst)]>, VEX;
292def VMOVAPDYmr : VPDI<0x29, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
293 "movapd\t{$src, $dst|$dst, $src}",
294 [(alignedstore (v4f64 VR256:$src), addr:$dst)]>, VEX;
295def VMOVUPSYmr : VPSI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
296 "movups\t{$src, $dst|$dst, $src}",
297 [(store (v8f32 VR256:$src), addr:$dst)]>, VEX;
298def VMOVUPDYmr : VPDI<0x11, MRMDestMem, (outs), (ins f256mem:$dst, VR256:$src),
299 "movupd\t{$src, $dst|$dst, $src}",
300 [(store (v4f64 VR256:$src), addr:$dst)]>, VEX;
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000301}
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000302
303def : Pat<(int_x86_avx_loadu_ps_256 addr:$src), (VMOVUPSYrm addr:$src)>;
304def : Pat<(int_x86_avx_storeu_ps_256 addr:$dst, VR256:$src),
305 (VMOVUPSYmr addr:$dst, VR256:$src)>;
306
307def : Pat<(int_x86_avx_loadu_pd_256 addr:$src), (VMOVUPDYrm addr:$src)>;
308def : Pat<(int_x86_avx_storeu_pd_256 addr:$dst, VR256:$src),
309 (VMOVUPDYmr addr:$dst, VR256:$src)>;
310
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000311def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
312 "movaps\t{$src, $dst|$dst, $src}",
313 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
314def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
315 "movapd\t{$src, $dst|$dst, $src}",
316 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
317def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
318 "movups\t{$src, $dst|$dst, $src}",
319 [(store (v4f32 VR128:$src), addr:$dst)]>;
320def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
321 "movupd\t{$src, $dst|$dst, $src}",
322 [(store (v2f64 VR128:$src), addr:$dst)]>;
323
324// Intrinsic forms of MOVUPS/D load and store
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000325let isAsmParserOnly = 1 in {
326 let canFoldAsLoad = 1, isReMaterializable = 1 in
327 def VMOVUPSrm_Int : VPSI<0x10, MRMSrcMem, (outs VR128:$dst),
328 (ins f128mem:$src),
329 "movups\t{$src, $dst|$dst, $src}",
330 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>, VEX;
331 def VMOVUPDrm_Int : VPDI<0x10, MRMSrcMem, (outs VR128:$dst),
332 (ins f128mem:$src),
333 "movupd\t{$src, $dst|$dst, $src}",
334 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>, VEX;
335 def VMOVUPSmr_Int : VPSI<0x11, MRMDestMem, (outs),
336 (ins f128mem:$dst, VR128:$src),
337 "movups\t{$src, $dst|$dst, $src}",
338 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>, VEX;
339 def VMOVUPDmr_Int : VPDI<0x11, MRMDestMem, (outs),
340 (ins f128mem:$dst, VR128:$src),
341 "movupd\t{$src, $dst|$dst, $src}",
342 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>, VEX;
343}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000344let canFoldAsLoad = 1, isReMaterializable = 1 in
345def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
346 "movups\t{$src, $dst|$dst, $src}",
347 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
348def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
349 "movupd\t{$src, $dst|$dst, $src}",
350 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
351
352def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
353 "movups\t{$src, $dst|$dst, $src}",
354 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
355def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
356 "movupd\t{$src, $dst|$dst, $src}",
357 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
358
359// Move Low/High packed floating point values
360multiclass sse12_mov_hilo_packed<bits<8>opc, RegisterClass RC,
361 PatFrag mov_frag, string base_opc,
362 string asm_opr> {
363 def PSrm : PI<opc, MRMSrcMem,
364 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Chris Lattner8d978a72010-10-05 23:58:18 +0000365 !strconcat(base_opc, "s", asm_opr),
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000366 [(set RC:$dst,
367 (mov_frag RC:$src1,
368 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))],
369 SSEPackedSingle>, TB;
370
371 def PDrm : PI<opc, MRMSrcMem,
372 (outs RC:$dst), (ins RC:$src1, f64mem:$src2),
Chris Lattner8d978a72010-10-05 23:58:18 +0000373 !strconcat(base_opc, "d", asm_opr),
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000374 [(set RC:$dst, (v2f64 (mov_frag RC:$src1,
375 (scalar_to_vector (loadf64 addr:$src2)))))],
376 SSEPackedDouble>, TB, OpSize;
377}
378
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000379let isAsmParserOnly = 1, AddedComplexity = 20 in {
380 defm VMOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
381 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
382 defm VMOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
383 "\t{$src2, $src1, $dst|$dst, $src1, $src2}">, VEX_4V;
384}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000385let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
386 defm MOVL : sse12_mov_hilo_packed<0x12, VR128, movlp, "movlp",
387 "\t{$src2, $dst|$dst, $src2}">;
388 defm MOVH : sse12_mov_hilo_packed<0x16, VR128, movlhps, "movhp",
389 "\t{$src2, $dst|$dst, $src2}">;
390}
391
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000392let isAsmParserOnly = 1 in {
393def VMOVLPSmr : VPSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
394 "movlps\t{$src, $dst|$dst, $src}",
395 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
396 (iPTR 0))), addr:$dst)]>, VEX;
397def VMOVLPDmr : VPDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
398 "movlpd\t{$src, $dst|$dst, $src}",
399 [(store (f64 (vector_extract (v2f64 VR128:$src),
400 (iPTR 0))), addr:$dst)]>, VEX;
401}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000402def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
403 "movlps\t{$src, $dst|$dst, $src}",
404 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
405 (iPTR 0))), addr:$dst)]>;
406def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
407 "movlpd\t{$src, $dst|$dst, $src}",
408 [(store (f64 (vector_extract (v2f64 VR128:$src),
409 (iPTR 0))), addr:$dst)]>;
410
411// v2f64 extract element 1 is always custom lowered to unpack high to low
412// and extract element 0 so the non-store version isn't too horrible.
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000413let isAsmParserOnly = 1 in {
414def VMOVHPSmr : VPSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
415 "movhps\t{$src, $dst|$dst, $src}",
416 [(store (f64 (vector_extract
417 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
418 (undef)), (iPTR 0))), addr:$dst)]>,
419 VEX;
420def VMOVHPDmr : VPDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
421 "movhpd\t{$src, $dst|$dst, $src}",
422 [(store (f64 (vector_extract
423 (v2f64 (unpckh VR128:$src, (undef))),
424 (iPTR 0))), addr:$dst)]>,
425 VEX;
426}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000427def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
428 "movhps\t{$src, $dst|$dst, $src}",
429 [(store (f64 (vector_extract
430 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
431 (undef)), (iPTR 0))), addr:$dst)]>;
432def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
433 "movhpd\t{$src, $dst|$dst, $src}",
434 [(store (f64 (vector_extract
435 (v2f64 (unpckh VR128:$src, (undef))),
436 (iPTR 0))), addr:$dst)]>;
437
Bruno Cardoso Lopes161476e2010-06-25 23:33:42 +0000438let isAsmParserOnly = 1, AddedComplexity = 20 in {
439 def VMOVLHPSrr : VPSI<0x16, MRMSrcReg, (outs VR128:$dst),
440 (ins VR128:$src1, VR128:$src2),
441 "movlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
442 [(set VR128:$dst,
443 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>,
444 VEX_4V;
445 def VMOVHLPSrr : VPSI<0x12, MRMSrcReg, (outs VR128:$dst),
446 (ins VR128:$src1, VR128:$src2),
447 "movhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
448 [(set VR128:$dst,
449 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>,
450 VEX_4V;
451}
Bruno Cardoso Lopes6560ed32010-06-25 20:22:12 +0000452let Constraints = "$src1 = $dst", AddedComplexity = 20 in {
453 def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
454 (ins VR128:$src1, VR128:$src2),
455 "movlhps\t{$src2, $dst|$dst, $src2}",
456 [(set VR128:$dst,
457 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
458 def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
459 (ins VR128:$src1, VR128:$src2),
460 "movhlps\t{$src2, $dst|$dst, $src2}",
461 [(set VR128:$dst,
462 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
463}
464
465def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
466 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
467let AddedComplexity = 20 in {
468 def : Pat<(v4f32 (movddup VR128:$src, (undef))),
469 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
470 def : Pat<(v2i64 (movddup VR128:$src, (undef))),
471 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
472}
473
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000474//===----------------------------------------------------------------------===//
475// SSE 1 & 2 - Conversion Instructions
476//===----------------------------------------------------------------------===//
477
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000478multiclass sse12_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000479 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
480 string asm> {
481 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
482 [(set DstRC:$dst, (OpNode SrcRC:$src))]>;
483 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
484 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>;
485}
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000486
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000487multiclass sse12_cvt_s_np<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
488 X86MemOperand x86memop, string asm> {
489 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
490 []>;
491 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
492 []>;
493}
494
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000495multiclass sse12_cvt_p<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
496 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
497 string asm, Domain d> {
498 def rr : PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
499 [(set DstRC:$dst, (OpNode SrcRC:$src))], d>;
500 def rm : PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
501 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))], d>;
502}
503
504multiclass sse12_vcvt_avx<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000505 X86MemOperand x86memop, string asm> {
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000506 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000507 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000508 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000509 (ins DstRC:$src1, x86memop:$src),
510 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000511}
512
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000513let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000514defm VCVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
515 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX;
516defm VCVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
517 "cvttss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
518 VEX_W;
519defm VCVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
520 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
521defm VCVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
522 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD,
523 VEX, VEX_W;
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000524
525// The assembler can recognize rr 64-bit instructions by seeing a rxx
526// register, but the same isn't true when only using memory operands,
527// provide other assembly "l" and "q" forms to address this explicitly
528// where appropriate to do so.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000529defm VCVTSI2SS : sse12_vcvt_avx<0x2A, GR32, FR32, i32mem, "cvtsi2ss">, XS,
530 VEX_4V;
531defm VCVTSI2SS64 : sse12_vcvt_avx<0x2A, GR64, FR32, i64mem, "cvtsi2ss{q}">, XS,
532 VEX_4V, VEX_W;
533defm VCVTSI2SD : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd">, XD,
534 VEX_4V;
535defm VCVTSI2SDL : sse12_vcvt_avx<0x2A, GR32, FR64, i32mem, "cvtsi2sd{l}">, XD,
536 VEX_4V;
537defm VCVTSI2SD64 : sse12_vcvt_avx<0x2A, GR64, FR64, i64mem, "cvtsi2sd{q}">, XD,
538 VEX_4V, VEX_W;
Bruno Cardoso Lopesa0ae87f2010-06-25 00:39:30 +0000539}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000540
541defm CVTTSS2SI : sse12_cvt_s<0x2C, FR32, GR32, fp_to_sint, f32mem, loadf32,
542 "cvttss2si\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000543defm CVTTSS2SI64 : sse12_cvt_s<0x2C, FR32, GR64, fp_to_sint, f32mem, loadf32,
544 "cvttss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000545defm CVTTSD2SI : sse12_cvt_s<0x2C, FR64, GR32, fp_to_sint, f64mem, loadf64,
546 "cvttsd2si\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000547defm CVTTSD2SI64 : sse12_cvt_s<0x2C, FR64, GR64, fp_to_sint, f64mem, loadf64,
548 "cvttsd2si{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000549defm CVTSI2SS : sse12_cvt_s<0x2A, GR32, FR32, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000550 "cvtsi2ss\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000551defm CVTSI2SS64 : sse12_cvt_s<0x2A, GR64, FR32, sint_to_fp, i64mem, loadi64,
552 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000553defm CVTSI2SD : sse12_cvt_s<0x2A, GR32, FR64, sint_to_fp, i32mem, loadi32,
Bruno Cardoso Lopesf241b262010-06-24 22:22:21 +0000554 "cvtsi2sd\t{$src, $dst|$dst, $src}">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000555defm CVTSI2SD64 : sse12_cvt_s<0x2A, GR64, FR64, sint_to_fp, i64mem, loadi64,
556 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}">, XD, REX_W;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +0000557
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000558// Conversion Instructions Intrinsics - Match intrinsics which expect MM
559// and/or XMM operand(s).
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000560
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000561multiclass sse12_cvt_sint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
562 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
563 string asm> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000564 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
565 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
566 [(set DstRC:$dst, (Int SrcRC:$src))]>;
567 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
568 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
569 [(set DstRC:$dst, (Int (ld_frag addr:$src)))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000570}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000571
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000572multiclass sse12_cvt_sint_3addr<bits<8> opc, RegisterClass SrcRC,
573 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000574 PatFrag ld_frag, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000575 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000576 !if(Is2Addr,
577 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
578 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
579 [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))]>;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000580 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000581 (ins DstRC:$src1, x86memop:$src2),
582 !if(Is2Addr,
583 !strconcat(asm, "\t{$src2, $dst|$dst, $src2}"),
584 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000585 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))]>;
586}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000587
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000588let isAsmParserOnly = 1 in {
589 defm Int_VCVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000590 f32mem, load, "cvtss2si">, XS, VEX;
591 defm Int_VCVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
592 int_x86_sse_cvtss2si64, f32mem, load, "cvtss2si">,
593 XS, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000594 defm Int_VCVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000595 f128mem, load, "cvtsd2si">, XD, VEX;
596 defm Int_VCVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64,
597 int_x86_sse2_cvtsd2si64, f128mem, load, "cvtsd2si">,
598 XD, VEX, VEX_W;
599
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000600 // FIXME: The asm matcher has a hack to ignore instructions with _Int and Int_
601 // Get rid of this hack or rename the intrinsics, there are several
602 // intructions that only match with the intrinsic form, why create duplicates
603 // to let them be recognized by the assembler?
604 defm VCVTSD2SI_alt : sse12_cvt_s_np<0x2D, FR64, GR32, f64mem,
605 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX;
606 defm VCVTSD2SI64 : sse12_cvt_s_np<0x2D, FR64, GR64, f64mem,
607 "cvtsd2si\t{$src, $dst|$dst, $src}">, XD, VEX, VEX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000608}
609defm Int_CVTSS2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse_cvtss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000610 f32mem, load, "cvtss2si">, XS;
611defm Int_CVTSS2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse_cvtss2si64,
612 f32mem, load, "cvtss2si{q}">, XS, REX_W;
Chris Lattner0c04e4f2010-09-29 02:24:57 +0000613defm CVTSD2SI : sse12_cvt_sint<0x2D, VR128, GR32, int_x86_sse2_cvtsd2si,
Chris Lattnerf3654db2010-09-29 04:55:40 +0000614 f128mem, load, "cvtsd2si{l}">, XD;
Chris Lattner0c04e4f2010-09-29 02:24:57 +0000615defm CVTSD2SI64 : sse12_cvt_sint<0x2D, VR128, GR64, int_x86_sse2_cvtsd2si64,
Chris Lattnerf3654db2010-09-29 04:55:40 +0000616 f128mem, load, "cvtsd2si{q}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000617
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000618
619let isAsmParserOnly = 1 in {
620 defm Int_VCVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
621 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss", 0>, XS, VEX_4V;
622 defm Int_VCVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
623 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss", 0>, XS, VEX_4V,
624 VEX_W;
625 defm Int_VCVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
626 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd", 0>, XD, VEX_4V;
627 defm Int_VCVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
628 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd", 0>, XD,
629 VEX_4V, VEX_W;
630}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000631
632let Constraints = "$src1 = $dst" in {
633 defm Int_CVTSI2SS : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
634 int_x86_sse_cvtsi2ss, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000635 "cvtsi2ss">, XS;
636 defm Int_CVTSI2SS64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
637 int_x86_sse_cvtsi642ss, i64mem, loadi64,
638 "cvtsi2ss{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000639 defm Int_CVTSI2SD : sse12_cvt_sint_3addr<0x2A, GR32, VR128,
640 int_x86_sse2_cvtsi2sd, i32mem, loadi32,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000641 "cvtsi2sd">, XD;
642 defm Int_CVTSI2SD64 : sse12_cvt_sint_3addr<0x2A, GR64, VR128,
643 int_x86_sse2_cvtsi642sd, i64mem, loadi64,
644 "cvtsi2sd">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000645}
646
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000647/// SSE 1 Only
648
649// Aliases for intrinsics
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000650let isAsmParserOnly = 1 in {
651defm Int_VCVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
652 f32mem, load, "cvttss2si">, XS, VEX;
653defm Int_VCVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
654 int_x86_sse_cvttss2si64, f32mem, load,
655 "cvttss2si">, XS, VEX, VEX_W;
656defm Int_VCVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
Dale Johannesene49406f2010-10-28 00:35:54 +0000657 f128mem, load, "cvttsd2si">, XD, VEX;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000658defm Int_VCVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
659 int_x86_sse2_cvttsd2si64, f128mem, load,
Dale Johannesene49406f2010-10-28 00:35:54 +0000660 "cvttsd2si">, XD, VEX, VEX_W;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000661}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000662defm Int_CVTTSS2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse_cvttss2si,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000663 f32mem, load, "cvttss2si">, XS;
664defm Int_CVTTSS2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
665 int_x86_sse_cvttss2si64, f32mem, load,
666 "cvttss2si{q}">, XS, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000667defm Int_CVTTSD2SI : sse12_cvt_sint<0x2C, VR128, GR32, int_x86_sse2_cvttsd2si,
Dale Johannesene49406f2010-10-28 00:35:54 +0000668 f128mem, load, "cvttsd2si">, XD;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000669defm Int_CVTTSD2SI64 : sse12_cvt_sint<0x2C, VR128, GR64,
670 int_x86_sse2_cvttsd2si64, f128mem, load,
Dale Johannesene49406f2010-10-28 00:35:54 +0000671 "cvttsd2si{q}">, XD, REX_W;
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000672
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000673let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000674defm VCVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load,
675 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS, VEX;
676defm VCVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load,
677 "cvtss2si\t{$src, $dst|$dst, $src}">, XS, VEX,
678 VEX_W;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000679defm VCVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, i128mem, load,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000680 "cvtdq2ps\t{$src, $dst|$dst, $src}",
681 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000682defm VCVTDQ2PSY : sse12_cvt_p<0x5B, VR256, VR256, undef, i256mem, load,
Bruno Cardoso Lopese29f37f2010-07-21 21:37:59 +0000683 "cvtdq2ps\t{$src, $dst|$dst, $src}",
684 SSEPackedSingle>, TB, VEX;
Bruno Cardoso Lopesbdffc162010-06-25 23:47:23 +0000685}
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000686let Pattern = []<dag> in {
687defm CVTSS2SI : sse12_cvt_s<0x2D, FR32, GR32, undef, f32mem, load /*dummy*/,
688 "cvtss2si{l}\t{$src, $dst|$dst, $src}">, XS;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000689defm CVTSS2SI64 : sse12_cvt_s<0x2D, FR32, GR64, undef, f32mem, load /*dummy*/,
690 "cvtss2si{q}\t{$src, $dst|$dst, $src}">, XS, REX_W;
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000691defm CVTDQ2PS : sse12_cvt_p<0x5B, VR128, VR128, undef, i128mem, load /*dummy*/,
Bruno Cardoso Lopes0491e132010-06-25 18:06:22 +0000692 "cvtdq2ps\t{$src, $dst|$dst, $src}",
693 SSEPackedSingle>, TB; /* PD SSE3 form is avaiable */
694}
Bruno Cardoso Lopes8b942972010-06-24 23:37:07 +0000695
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000696/// SSE 2 Only
697
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000698// Convert scalar double to scalar single
699let isAsmParserOnly = 1 in {
700def VCVTSD2SSrr : VSDI<0x5A, MRMSrcReg, (outs FR32:$dst),
701 (ins FR64:$src1, FR64:$src2),
702 "cvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
703 VEX_4V;
704def VCVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst),
705 (ins FR64:$src1, f64mem:$src2),
706 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000707 []>, XD, Requires<[HasAVX, OptForSize]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000708}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000709def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
710 "cvtsd2ss\t{$src, $dst|$dst, $src}",
711 [(set FR32:$dst, (fround FR64:$src))]>;
712def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
713 "cvtsd2ss\t{$src, $dst|$dst, $src}",
714 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
715 Requires<[HasSSE2, OptForSize]>;
716
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000717let isAsmParserOnly = 1 in
718defm Int_VCVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000719 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss", 0>,
720 XS, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000721let Constraints = "$src1 = $dst" in
722defm Int_CVTSD2SS: sse12_cvt_sint_3addr<0x5A, VR128, VR128,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000723 int_x86_sse2_cvtsd2ss, f64mem, load, "cvtsd2ss">, XS;
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000724
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000725// Convert scalar single to scalar double
726let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
727def VCVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst),
728 (ins FR32:$src1, FR32:$src2),
729 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000730 []>, XS, Requires<[HasAVX]>, VEX_4V;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000731def VCVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst),
732 (ins FR32:$src1, f32mem:$src2),
733 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000734 []>, XS, VEX_4V, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000735}
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000736def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
737 "cvtss2sd\t{$src, $dst|$dst, $src}",
738 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
739 Requires<[HasSSE2]>;
740def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
741 "cvtss2sd\t{$src, $dst|$dst, $src}",
742 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
743 Requires<[HasSSE2, OptForSize]>;
744
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000745let isAsmParserOnly = 1 in {
746def Int_VCVTSS2SDrr: I<0x5A, MRMSrcReg,
747 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
748 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
749 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
750 VR128:$src2))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000751 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000752def Int_VCVTSS2SDrm: I<0x5A, MRMSrcMem,
753 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
754 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
755 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
756 (load addr:$src2)))]>, XS, VEX_4V,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000757 Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000758}
759let Constraints = "$src1 = $dst" in { // SSE2 instructions with XS prefix
Bruno Cardoso Lopes39afa902010-06-25 20:29:27 +0000760def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
761 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
762 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
763 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
764 VR128:$src2))]>, XS,
765 Requires<[HasSSE2]>;
766def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
767 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
768 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
769 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
770 (load addr:$src2)))]>, XS,
771 Requires<[HasSSE2]>;
772}
773
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000774def : Pat<(extloadf32 addr:$src),
775 (CVTSS2SDrr (MOVSSrm addr:$src))>,
776 Requires<[HasSSE2, OptForSpeed]>;
777
778// Convert doubleword to packed single/double fp
779let isAsmParserOnly = 1 in { // SSE2 instructions without OpSize prefix
780def Int_VCVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
781 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
782 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000783 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000784def Int_VCVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
785 "vcvtdq2ps\t{$src, $dst|$dst, $src}",
786 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
787 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000788 TB, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000789}
790def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
791 "cvtdq2ps\t{$src, $dst|$dst, $src}",
792 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
793 TB, Requires<[HasSSE2]>;
794def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
795 "cvtdq2ps\t{$src, $dst|$dst, $src}",
796 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
797 (bitconvert (memopv2i64 addr:$src))))]>,
798 TB, Requires<[HasSSE2]>;
799
800// FIXME: why the non-intrinsic version is described as SSE3?
801let isAsmParserOnly = 1 in { // SSE2 instructions with XS prefix
802def Int_VCVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
803 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
804 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000805 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000806def Int_VCVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
807 "vcvtdq2pd\t{$src, $dst|$dst, $src}",
808 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
809 (bitconvert (memopv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000810 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000811}
812def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
813 "cvtdq2pd\t{$src, $dst|$dst, $src}",
814 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
815 XS, Requires<[HasSSE2]>;
816def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
817 "cvtdq2pd\t{$src, $dst|$dst, $src}",
818 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
819 (bitconvert (memopv2i64 addr:$src))))]>,
820 XS, Requires<[HasSSE2]>;
821
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +0000822
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000823// Convert packed single/double fp to doubleword
824let isAsmParserOnly = 1 in {
825def VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000826 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000827def VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000828 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
829def VCVTPS2DQYrr : VPDI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
830 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
831def VCVTPS2DQYrm : VPDI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
832 "cvtps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000833}
834def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
835 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
836def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
837 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
838
839let isAsmParserOnly = 1 in {
840def Int_VCVTPS2DQrr : VPDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
841 "cvtps2dq\t{$src, $dst|$dst, $src}",
842 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>,
843 VEX;
844def Int_VCVTPS2DQrm : VPDI<0x5B, MRMSrcMem, (outs VR128:$dst),
845 (ins f128mem:$src),
846 "cvtps2dq\t{$src, $dst|$dst, $src}",
847 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
848 (memop addr:$src)))]>, VEX;
849}
850def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
851 "cvtps2dq\t{$src, $dst|$dst, $src}",
852 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
853def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
854 "cvtps2dq\t{$src, $dst|$dst, $src}",
855 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
856 (memop addr:$src)))]>;
857
858let isAsmParserOnly = 1 in { // SSE2 packed instructions with XD prefix
859def Int_VCVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
860 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
861 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000862 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000863def Int_VCVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
864 "vcvtpd2dq\t{$src, $dst|$dst, $src}",
865 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
866 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000867 XD, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000868}
869def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
870 "cvtpd2dq\t{$src, $dst|$dst, $src}",
871 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
872 XD, Requires<[HasSSE2]>;
873def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
874 "cvtpd2dq\t{$src, $dst|$dst, $src}",
875 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
876 (memop addr:$src)))]>,
877 XD, Requires<[HasSSE2]>;
878
879
880// Convert with truncation packed single/double fp to doubleword
881let isAsmParserOnly = 1 in { // SSE2 packed instructions with XS prefix
882def VCVTTPS2DQrr : VSSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
883 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
884def VCVTTPS2DQrm : VSSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
885 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000886def VCVTTPS2DQYrr : VSSI<0x5B, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
887 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
888def VCVTTPS2DQYrm : VSSI<0x5B, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
889 "cvttps2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000890}
891def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Chris Lattnerbf6018a2010-09-29 02:36:32 +0000892 "cvttps2dq\t{$src, $dst|$dst, $src}",
893 [(set VR128:$dst,
894 (int_x86_sse2_cvttps2dq VR128:$src))]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000895def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Chris Lattnerbf6018a2010-09-29 02:36:32 +0000896 "cvttps2dq\t{$src, $dst|$dst, $src}",
897 [(set VR128:$dst,
898 (int_x86_sse2_cvttps2dq (memop addr:$src)))]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000899
900
901let isAsmParserOnly = 1 in {
902def Int_VCVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
903 "vcvttps2dq\t{$src, $dst|$dst, $src}",
904 [(set VR128:$dst,
905 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000906 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000907def Int_VCVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
908 "vcvttps2dq\t{$src, $dst|$dst, $src}",
909 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
910 (memop addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000911 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000912}
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000913
914let isAsmParserOnly = 1 in {
915def Int_VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst),
916 (ins VR128:$src),
917 "cvttpd2dq\t{$src, $dst|$dst, $src}",
918 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>,
919 VEX;
920def Int_VCVTTPD2DQrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst),
921 (ins f128mem:$src),
922 "cvttpd2dq\t{$src, $dst|$dst, $src}",
923 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
924 (memop addr:$src)))]>, VEX;
925}
Chris Lattnerbf6018a2010-09-29 02:36:32 +0000926def CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
927 "cvttpd2dq\t{$src, $dst|$dst, $src}",
928 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
929def CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
930 "cvttpd2dq\t{$src, $dst|$dst, $src}",
931 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
932 (memop addr:$src)))]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000933
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000934let isAsmParserOnly = 1 in {
935// The assembler can recognize rr 256-bit instructions by seeing a ymm
936// register, but the same isn't true when using memory operands instead.
937// Provide other assembly rr and rm forms to address this explicitly.
938def VCVTTPD2DQrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
939 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
940def VCVTTPD2DQXrYr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
941 "cvttpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
942
943// XMM only
944def VCVTTPD2DQXrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
945 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
946def VCVTTPD2DQXrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
947 "cvttpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
948
949// YMM only
950def VCVTTPD2DQYrr : VPDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
951 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
952def VCVTTPD2DQYrm : VPDI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
953 "cvttpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
954}
955
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000956// Convert packed single to packed double
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000957let isAsmParserOnly = 1, Predicates = [HasAVX] in {
958 // SSE2 instructions without OpSize prefix
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000959def VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000960 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000961def VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000962 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
963def VCVTPS2PDYrr : I<0x5A, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
964 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
965def VCVTPS2PDYrm : I<0x5A, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
966 "vcvtps2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000967}
968def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
969 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
970def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
971 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
972
973let isAsmParserOnly = 1 in {
974def Int_VCVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000975 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000976 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000977 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000978def Int_VCVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +0000979 "vcvtps2pd\t{$src, $dst|$dst, $src}",
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000980 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
981 (load addr:$src)))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +0000982 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000983}
984def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
985 "cvtps2pd\t{$src, $dst|$dst, $src}",
986 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
987 TB, Requires<[HasSSE2]>;
988def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
989 "cvtps2pd\t{$src, $dst|$dst, $src}",
990 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
991 (load addr:$src)))]>,
992 TB, Requires<[HasSSE2]>;
993
994// Convert packed double to packed single
995let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000996// The assembler can recognize rr 256-bit instructions by seeing a ymm
997// register, but the same isn't true when using memory operands instead.
998// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +0000999def VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00001000 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1001def VCVTPD2PSXrYr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1002 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>, VEX;
1003
1004// XMM only
1005def VCVTPD2PSXrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1006 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1007def VCVTPD2PSXrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1008 "cvtpd2psx\t{$src, $dst|$dst, $src}", []>, VEX;
1009
1010// YMM only
1011def VCVTPD2PSYrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
1012 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX;
1013def VCVTPD2PSYrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
1014 "cvtpd2psy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes45482602010-06-29 00:36:02 +00001015}
1016def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1017 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1018def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1019 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1020
1021
1022let isAsmParserOnly = 1 in {
1023def Int_VCVTPD2PSrr : VPDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1024 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1025 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1026def Int_VCVTPD2PSrm : VPDI<0x5A, MRMSrcMem, (outs VR128:$dst),
1027 (ins f128mem:$src),
1028 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1029 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1030 (memop addr:$src)))]>;
1031}
1032def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1033 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1034 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
1035def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1036 "cvtpd2ps\t{$src, $dst|$dst, $src}",
1037 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1038 (memop addr:$src)))]>;
1039
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00001040// AVX 256-bit register conversion intrinsics
1041// FIXME: Migrate SSE conversion intrinsics matching to use patterns as below
1042// whenever possible to avoid declaring two versions of each one.
1043def : Pat<(int_x86_avx_cvtdq2_ps_256 VR256:$src),
1044 (VCVTDQ2PSYrr VR256:$src)>;
1045def : Pat<(int_x86_avx_cvtdq2_ps_256 (memopv8i32 addr:$src)),
1046 (VCVTDQ2PSYrm addr:$src)>;
1047
Bruno Cardoso Lopes93f6c1e2010-08-09 21:51:56 +00001048def : Pat<(int_x86_avx_cvt_pd2_ps_256 VR256:$src),
1049 (VCVTPD2PSYrr VR256:$src)>;
1050def : Pat<(int_x86_avx_cvt_pd2_ps_256 (memopv4f64 addr:$src)),
1051 (VCVTPD2PSYrm addr:$src)>;
1052
1053def : Pat<(int_x86_avx_cvt_ps2dq_256 VR256:$src),
1054 (VCVTPS2DQYrr VR256:$src)>;
1055def : Pat<(int_x86_avx_cvt_ps2dq_256 (memopv8f32 addr:$src)),
1056 (VCVTPS2DQYrm addr:$src)>;
1057
1058def : Pat<(int_x86_avx_cvt_ps2_pd_256 VR128:$src),
1059 (VCVTPS2PDYrr VR128:$src)>;
1060def : Pat<(int_x86_avx_cvt_ps2_pd_256 (memopv4f32 addr:$src)),
1061 (VCVTPS2PDYrm addr:$src)>;
1062
1063def : Pat<(int_x86_avx_cvtt_pd2dq_256 VR256:$src),
1064 (VCVTTPD2DQYrr VR256:$src)>;
1065def : Pat<(int_x86_avx_cvtt_pd2dq_256 (memopv4f64 addr:$src)),
1066 (VCVTTPD2DQYrm addr:$src)>;
1067
1068def : Pat<(int_x86_avx_cvtt_ps2dq_256 VR256:$src),
1069 (VCVTTPS2DQYrr VR256:$src)>;
1070def : Pat<(int_x86_avx_cvtt_ps2dq_256 (memopv8f32 addr:$src)),
1071 (VCVTTPS2DQYrm addr:$src)>;
1072
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001073//===----------------------------------------------------------------------===//
1074// SSE 1 & 2 - Compare Instructions
1075//===----------------------------------------------------------------------===//
1076
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001077// sse12_cmp_scalar - sse 1 & 2 compare scalar instructions
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001078multiclass sse12_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001079 string asm, string asm_alt> {
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001080 def rr : SIi8<0xC2, MRMSrcReg,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001081 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001082 asm, []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001083 let mayLoad = 1 in
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001084 def rm : SIi8<0xC2, MRMSrcMem,
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001085 (outs RC:$dst), (ins RC:$src1, x86memop:$src, SSECC:$cc),
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001086 asm, []>;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001087 // Accept explicit immediate argument form instead of comparison code.
1088 let isAsmParserOnly = 1 in {
1089 def rr_alt : SIi8<0xC2, MRMSrcReg,
1090 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1091 asm_alt, []>;
1092 let mayLoad = 1 in
1093 def rm_alt : SIi8<0xC2, MRMSrcMem,
1094 (outs RC:$dst), (ins RC:$src1, x86memop:$src, i8imm:$src2),
1095 asm_alt, []>;
1096 }
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001097}
1098
1099let neverHasSideEffects = 1, isAsmParserOnly = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001100 defm VCMPSS : sse12_cmp_scalar<FR32, f32mem,
1101 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}",
1102 "cmpss\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1103 XS, VEX_4V;
1104 defm VCMPSD : sse12_cmp_scalar<FR64, f64mem,
1105 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}",
1106 "cmpsd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}">,
1107 XD, VEX_4V;
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001108}
1109
1110let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001111 defm CMPSS : sse12_cmp_scalar<FR32, f32mem,
1112 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
1113 "cmpss\t{$src2, $src, $dst|$dst, $src, $src2}">, XS;
1114 defm CMPSD : sse12_cmp_scalar<FR64, f64mem,
1115 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
1116 "cmpsd\t{$src2, $src, $dst|$dst, $src, $src2}">, XD;
1117}
Bruno Cardoso Lopes6539dc62010-06-24 00:32:06 +00001118
Dale Johannesen1b405102010-08-13 18:43:45 +00001119multiclass sse12_cmp_scalar_int<RegisterClass RC, X86MemOperand x86memop,
1120 Intrinsic Int, string asm> {
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001121 def rr : SIi8<0xC2, MRMSrcReg, (outs VR128:$dst),
1122 (ins VR128:$src1, VR128:$src, SSECC:$cc), asm,
1123 [(set VR128:$dst, (Int VR128:$src1,
1124 VR128:$src, imm:$cc))]>;
1125 def rm : SIi8<0xC2, MRMSrcMem, (outs VR128:$dst),
Dale Johannesen1b405102010-08-13 18:43:45 +00001126 (ins VR128:$src1, f32mem:$src, SSECC:$cc), asm,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001127 [(set VR128:$dst, (Int VR128:$src1,
Dale Johannesen1b405102010-08-13 18:43:45 +00001128 (load addr:$src), imm:$cc))]>;
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001129}
1130
1131// Aliases to match intrinsics which expect XMM operand(s).
1132let isAsmParserOnly = 1 in {
Dale Johannesen1b405102010-08-13 18:43:45 +00001133 defm Int_VCMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001134 "cmp${cc}ss\t{$src, $src1, $dst|$dst, $src1, $src}">,
1135 XS, VEX_4V;
Dale Johannesen1b405102010-08-13 18:43:45 +00001136 defm Int_VCMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001137 "cmp${cc}sd\t{$src, $src1, $dst|$dst, $src1, $src}">,
1138 XD, VEX_4V;
1139}
1140let Constraints = "$src1 = $dst" in {
Dale Johannesen1b405102010-08-13 18:43:45 +00001141 defm Int_CMPSS : sse12_cmp_scalar_int<VR128, f32mem, int_x86_sse_cmp_ss,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001142 "cmp${cc}ss\t{$src, $dst|$dst, $src}">, XS;
Dale Johannesen1b405102010-08-13 18:43:45 +00001143 defm Int_CMPSD : sse12_cmp_scalar_int<VR128, f64mem, int_x86_sse2_cmp_sd,
Bruno Cardoso Lopese0c43732010-06-24 22:04:40 +00001144 "cmp${cc}sd\t{$src, $dst|$dst, $src}">, XD;
1145}
1146
1147
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001148// sse12_ord_cmp - Unordered/Ordered scalar fp compare and set EFLAGS
1149multiclass sse12_ord_cmp<bits<8> opc, RegisterClass RC, SDNode OpNode,
1150 ValueType vt, X86MemOperand x86memop,
1151 PatFrag ld_frag, string OpcodeStr, Domain d> {
1152 def rr: PI<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
1153 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1154 [(set EFLAGS, (OpNode (vt RC:$src1), RC:$src2))], d>;
1155 def rm: PI<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
1156 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1157 [(set EFLAGS, (OpNode (vt RC:$src1),
1158 (ld_frag addr:$src2)))], d>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001159}
1160
Evan Cheng24f2ea32007-09-14 21:48:26 +00001161let Defs = [EFLAGS] in {
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001162 let isAsmParserOnly = 1 in {
1163 defm VUCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1164 "ucomiss", SSEPackedSingle>, VEX;
1165 defm VUCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1166 "ucomisd", SSEPackedDouble>, OpSize, VEX;
1167 let Pattern = []<dag> in {
1168 defm VCOMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1169 "comiss", SSEPackedSingle>, VEX;
1170 defm VCOMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1171 "comisd", SSEPackedDouble>, OpSize, VEX;
1172 }
1173
1174 defm Int_VUCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1175 load, "ucomiss", SSEPackedSingle>, VEX;
1176 defm Int_VUCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1177 load, "ucomisd", SSEPackedDouble>, OpSize, VEX;
1178
1179 defm Int_VCOMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem,
1180 load, "comiss", SSEPackedSingle>, VEX;
1181 defm Int_VCOMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem,
1182 load, "comisd", SSEPackedDouble>, OpSize, VEX;
1183 }
1184 defm UCOMISS : sse12_ord_cmp<0x2E, FR32, X86cmp, f32, f32mem, loadf32,
1185 "ucomiss", SSEPackedSingle>, TB;
1186 defm UCOMISD : sse12_ord_cmp<0x2E, FR64, X86cmp, f64, f64mem, loadf64,
1187 "ucomisd", SSEPackedDouble>, TB, OpSize;
1188
1189 let Pattern = []<dag> in {
1190 defm COMISS : sse12_ord_cmp<0x2F, VR128, undef, v4f32, f128mem, load,
1191 "comiss", SSEPackedSingle>, TB;
1192 defm COMISD : sse12_ord_cmp<0x2F, VR128, undef, v2f64, f128mem, load,
1193 "comisd", SSEPackedDouble>, TB, OpSize;
1194 }
1195
1196 defm Int_UCOMISS : sse12_ord_cmp<0x2E, VR128, X86ucomi, v4f32, f128mem,
1197 load, "ucomiss", SSEPackedSingle>, TB;
1198 defm Int_UCOMISD : sse12_ord_cmp<0x2E, VR128, X86ucomi, v2f64, f128mem,
1199 load, "ucomisd", SSEPackedDouble>, TB, OpSize;
1200
1201 defm Int_COMISS : sse12_ord_cmp<0x2F, VR128, X86comi, v4f32, f128mem, load,
1202 "comiss", SSEPackedSingle>, TB;
1203 defm Int_COMISD : sse12_ord_cmp<0x2F, VR128, X86comi, v2f64, f128mem, load,
1204 "comisd", SSEPackedDouble>, TB, OpSize;
Evan Cheng24f2ea32007-09-14 21:48:26 +00001205} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001206
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001207// sse12_cmp_packed - sse 1 & 2 compared packed instructions
1208multiclass sse12_cmp_packed<RegisterClass RC, X86MemOperand x86memop,
1209 Intrinsic Int, string asm, string asm_alt,
1210 Domain d> {
1211 def rri : PIi8<0xC2, MRMSrcReg,
1212 (outs RC:$dst), (ins RC:$src1, RC:$src, SSECC:$cc), asm,
1213 [(set RC:$dst, (Int RC:$src1, RC:$src, imm:$cc))], d>;
1214 def rmi : PIi8<0xC2, MRMSrcMem,
1215 (outs RC:$dst), (ins RC:$src1, f128mem:$src, SSECC:$cc), asm,
1216 [(set RC:$dst, (Int RC:$src1, (memop addr:$src), imm:$cc))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001217 // Accept explicit immediate argument form instead of comparison code.
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001218 let isAsmParserOnly = 1 in {
1219 def rri_alt : PIi8<0xC2, MRMSrcReg,
1220 (outs RC:$dst), (ins RC:$src1, RC:$src, i8imm:$src2),
1221 asm_alt, [], d>;
1222 def rmi_alt : PIi8<0xC2, MRMSrcMem,
1223 (outs RC:$dst), (ins RC:$src1, f128mem:$src, i8imm:$src2),
1224 asm_alt, [], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001225 }
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001226}
1227
1228let isAsmParserOnly = 1 in {
1229 defm VCMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1230 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1231 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1232 SSEPackedSingle>, VEX_4V;
1233 defm VCMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1234 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001235 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001236 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes67197842010-08-10 00:13:20 +00001237 defm VCMPPSY : sse12_cmp_packed<VR256, f256mem, int_x86_avx_cmp_ps_256,
1238 "cmp${cc}ps\t{$src, $src1, $dst|$dst, $src1, $src}",
1239 "cmpps\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1240 SSEPackedSingle>, VEX_4V;
1241 defm VCMPPDY : sse12_cmp_packed<VR256, f256mem, int_x86_avx_cmp_pd_256,
1242 "cmp${cc}pd\t{$src, $src1, $dst|$dst, $src1, $src}",
1243 "cmppd\t{$src2, $src, $src1, $dst|$dst, $src1, $src, $src2}",
1244 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes78818432010-06-24 20:48:23 +00001245}
1246let Constraints = "$src1 = $dst" in {
1247 defm CMPPS : sse12_cmp_packed<VR128, f128mem, int_x86_sse_cmp_ps,
1248 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1249 "cmpps\t{$src2, $src, $dst|$dst, $src, $src2}",
1250 SSEPackedSingle>, TB;
1251 defm CMPPD : sse12_cmp_packed<VR128, f128mem, int_x86_sse2_cmp_pd,
1252 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1253 "cmppd\t{$src2, $src, $dst|$dst, $src, $src2}",
1254 SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001255}
1256
1257def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
1258 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
1259def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
1260 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
1261def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
1262 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
1263def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
1264 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
1265
1266//===----------------------------------------------------------------------===//
1267// SSE 1 & 2 - Shuffle Instructions
1268//===----------------------------------------------------------------------===//
1269
1270/// sse12_shuffle - sse 1 & 2 shuffle instructions
1271multiclass sse12_shuffle<RegisterClass RC, X86MemOperand x86memop,
1272 ValueType vt, string asm, PatFrag mem_frag,
1273 Domain d, bit IsConvertibleToThreeAddress = 0> {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001274 def rmi : PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
1275 (ins RC:$src1, f128mem:$src2, i8imm:$src3), asm,
1276 [(set RC:$dst, (vt (shufp:$src3
1277 RC:$src1, (mem_frag addr:$src2))))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001278 let isConvertibleToThreeAddress = IsConvertibleToThreeAddress in
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001279 def rri : PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
1280 (ins RC:$src1, RC:$src2, i8imm:$src3), asm,
1281 [(set RC:$dst,
1282 (vt (shufp:$src3 RC:$src1, RC:$src2)))], d>;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001283}
1284
1285let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00001286 defm VSHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1287 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1288 memopv4f32, SSEPackedSingle>, VEX_4V;
1289 defm VSHUFPSY : sse12_shuffle<VR256, f256mem, v8f32,
1290 "shufps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
1291 memopv8f32, SSEPackedSingle>, VEX_4V;
1292 defm VSHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1293 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1294 memopv2f64, SSEPackedDouble>, OpSize, VEX_4V;
1295 defm VSHUFPDY : sse12_shuffle<VR256, f256mem, v4f64,
1296 "shufpd\t{$src3, $src2, $src1, $dst|$dst, $src2, $src2, $src3}",
1297 memopv4f64, SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001298}
1299
1300let Constraints = "$src1 = $dst" in {
1301 defm SHUFPS : sse12_shuffle<VR128, f128mem, v4f32,
1302 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1303 memopv4f32, SSEPackedSingle, 1 /* cvt to pshufd */>,
1304 TB;
1305 defm SHUFPD : sse12_shuffle<VR128, f128mem, v2f64,
1306 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1307 memopv2f64, SSEPackedDouble>, TB, OpSize;
1308}
1309
1310//===----------------------------------------------------------------------===//
1311// SSE 1 & 2 - Unpack Instructions
1312//===----------------------------------------------------------------------===//
1313
1314/// sse12_unpack_interleave - sse 1 & 2 unpack and interleave
1315multiclass sse12_unpack_interleave<bits<8> opc, PatFrag OpNode, ValueType vt,
1316 PatFrag mem_frag, RegisterClass RC,
1317 X86MemOperand x86memop, string asm,
1318 Domain d> {
1319 def rr : PI<opc, MRMSrcReg,
1320 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1321 asm, [(set RC:$dst,
1322 (vt (OpNode RC:$src1, RC:$src2)))], d>;
1323 def rm : PI<opc, MRMSrcMem,
1324 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1325 asm, [(set RC:$dst,
1326 (vt (OpNode RC:$src1,
1327 (mem_frag addr:$src2))))], d>;
1328}
1329
1330let AddedComplexity = 10 in {
1331 let isAsmParserOnly = 1 in {
1332 defm VUNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1333 VR128, f128mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1334 SSEPackedSingle>, VEX_4V;
1335 defm VUNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1336 VR128, f128mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1337 SSEPackedDouble>, OpSize, VEX_4V;
1338 defm VUNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1339 VR128, f128mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1340 SSEPackedSingle>, VEX_4V;
1341 defm VUNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1342 VR128, f128mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1343 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes2bfb8f62010-07-09 21:20:35 +00001344
1345 defm VUNPCKHPSY: sse12_unpack_interleave<0x15, unpckh, v8f32, memopv8f32,
1346 VR256, f256mem, "unpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1347 SSEPackedSingle>, VEX_4V;
1348 defm VUNPCKHPDY: sse12_unpack_interleave<0x15, unpckh, v4f64, memopv4f64,
1349 VR256, f256mem, "unpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1350 SSEPackedDouble>, OpSize, VEX_4V;
1351 defm VUNPCKLPSY: sse12_unpack_interleave<0x14, unpckl, v8f32, memopv8f32,
1352 VR256, f256mem, "unpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1353 SSEPackedSingle>, VEX_4V;
1354 defm VUNPCKLPDY: sse12_unpack_interleave<0x14, unpckl, v4f64, memopv4f64,
1355 VR256, f256mem, "unpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1356 SSEPackedDouble>, OpSize, VEX_4V;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001357 }
1358
1359 let Constraints = "$src1 = $dst" in {
1360 defm UNPCKHPS: sse12_unpack_interleave<0x15, unpckh, v4f32, memopv4f32,
1361 VR128, f128mem, "unpckhps\t{$src2, $dst|$dst, $src2}",
1362 SSEPackedSingle>, TB;
1363 defm UNPCKHPD: sse12_unpack_interleave<0x15, unpckh, v2f64, memopv2f64,
1364 VR128, f128mem, "unpckhpd\t{$src2, $dst|$dst, $src2}",
1365 SSEPackedDouble>, TB, OpSize;
1366 defm UNPCKLPS: sse12_unpack_interleave<0x14, unpckl, v4f32, memopv4f32,
1367 VR128, f128mem, "unpcklps\t{$src2, $dst|$dst, $src2}",
1368 SSEPackedSingle>, TB;
1369 defm UNPCKLPD: sse12_unpack_interleave<0x14, unpckl, v2f64, memopv2f64,
1370 VR128, f128mem, "unpcklpd\t{$src2, $dst|$dst, $src2}",
1371 SSEPackedDouble>, TB, OpSize;
1372 } // Constraints = "$src1 = $dst"
1373} // AddedComplexity
1374
1375//===----------------------------------------------------------------------===//
1376// SSE 1 & 2 - Extract Floating-Point Sign mask
1377//===----------------------------------------------------------------------===//
1378
1379/// sse12_extr_sign_mask - sse 1 & 2 unpack and interleave
1380multiclass sse12_extr_sign_mask<RegisterClass RC, Intrinsic Int, string asm,
1381 Domain d> {
Chris Lattner6f420272010-09-29 05:05:03 +00001382 def rr32 : PI<0x50, MRMSrcReg, (outs GR32:$dst), (ins RC:$src),
1383 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001384 [(set GR32:$dst, (Int RC:$src))], d>;
Chris Lattner6f420272010-09-29 05:05:03 +00001385 def rr64 : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins RC:$src),
1386 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>, REX_W;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001387}
1388
1389// Mask creation
1390defm MOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps, "movmskps",
1391 SSEPackedSingle>, TB;
1392defm MOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd, "movmskpd",
1393 SSEPackedDouble>, TB, OpSize;
1394
1395let isAsmParserOnly = 1 in {
1396 defm VMOVMSKPS : sse12_extr_sign_mask<VR128, int_x86_sse_movmsk_ps,
1397 "movmskps", SSEPackedSingle>, VEX;
1398 defm VMOVMSKPD : sse12_extr_sign_mask<VR128, int_x86_sse2_movmsk_pd,
1399 "movmskpd", SSEPackedDouble>, OpSize,
1400 VEX;
Bruno Cardoso Lopesfcfcca12010-08-10 02:34:56 +00001401 defm VMOVMSKPSY : sse12_extr_sign_mask<VR256, int_x86_avx_movmsk_ps_256,
1402 "movmskps", SSEPackedSingle>, VEX;
1403 defm VMOVMSKPDY : sse12_extr_sign_mask<VR256, int_x86_avx_movmsk_pd_256,
1404 "movmskpd", SSEPackedDouble>, OpSize,
1405 VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001406
Bruno Cardoso Lopesfcfcca12010-08-10 02:34:56 +00001407 // Assembler Only
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001408 def VMOVMSKPSr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1409 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1410 def VMOVMSKPDr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
1411 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1412 VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00001413 def VMOVMSKPSYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1414 "movmskps\t{$src, $dst|$dst, $src}", [], SSEPackedSingle>, VEX;
1415 def VMOVMSKPDYr64r : PI<0x50, MRMSrcReg, (outs GR64:$dst), (ins VR256:$src),
1416 "movmskpd\t{$src, $dst|$dst, $src}", [], SSEPackedDouble>, OpSize,
1417 VEX;
Bruno Cardoso Lopes34a491b2010-06-24 00:15:50 +00001418}
1419
1420//===----------------------------------------------------------------------===//
1421// SSE 1 & 2 - Misc aliasing of packed SSE 1 & 2 instructions
1422//===----------------------------------------------------------------------===//
1423
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001424// Aliases of packed SSE1 & SSE2 instructions for scalar use. These all have
1425// names that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001426
1427// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001428let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001429 canFoldAsLoad = 1 in {
Chris Lattner28c1d292010-02-05 21:30:49 +00001430 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001431def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
1432 [(set FR32:$dst, fp32imm0)]>,
1433 Requires<[HasSSE1]>, TB, OpSize;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001434def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1435 [(set FR64:$dst, fpimm0)]>,
1436 Requires<[HasSSE2]>, TB, OpSize;
1437}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001438
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001439// Alias instruction to do FR32 or FR64 reg-to-reg copy using movaps. Upper
1440// bits are disregarded.
1441let neverHasSideEffects = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001442def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001443 "movaps\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001444def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1445 "movapd\t{$src, $dst|$dst, $src}", []>;
1446}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001447
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001448// Alias instruction to load FR32 or FR64 from f128mem using movaps. Upper
1449// bits are disregarded.
1450let canFoldAsLoad = 1, isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001451def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001452 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001453 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00001454def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
1455 "movapd\t{$src, $dst|$dst, $src}",
1456 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
1457}
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001458
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001459//===----------------------------------------------------------------------===//
1460// SSE 1 & 2 - Logical Instructions
1461//===----------------------------------------------------------------------===//
1462
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001463/// sse12_fp_alias_pack_logical - SSE 1 & 2 aliased packed FP logical ops
1464///
1465multiclass sse12_fp_alias_pack_logical<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001466 SDNode OpNode> {
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001467 let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001468 defm V#NAME#PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
1469 FR32, f32, f128mem, memopfsf32, SSEPackedSingle, 0>, VEX_4V;
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001470
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001471 defm V#NAME#PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
1472 FR64, f64, f128mem, memopfsf64, SSEPackedDouble, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001473 }
1474
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001475 let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001476 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, FR32,
1477 f32, f128mem, memopfsf32, SSEPackedSingle>, TB;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001478
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001479 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, FR64,
1480 f64, f128mem, memopfsf64, SSEPackedDouble>, TB, OpSize;
Bruno Cardoso Lopesf39e0ce2010-05-28 22:47:03 +00001481 }
1482}
1483
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001484// Alias bitwise logical operations using SSE logical ops on packed FP values.
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001485let mayLoad = 0 in {
1486 defm FsAND : sse12_fp_alias_pack_logical<0x54, "and", X86fand>;
1487 defm FsOR : sse12_fp_alias_pack_logical<0x56, "or", X86for>;
1488 defm FsXOR : sse12_fp_alias_pack_logical<0x57, "xor", X86fxor>;
1489}
Bill Wendlingddd35322007-05-02 23:11:52 +00001490
Bruno Cardoso Lopesf4f4bad2010-06-19 02:44:01 +00001491let neverHasSideEffects = 1, Pattern = []<dag>, isCommutable = 0 in
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001492 defm FsANDN : sse12_fp_alias_pack_logical<0x55, "andn", undef>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001493
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001494/// sse12_fp_packed_logical - SSE 1 & 2 packed FP logical ops
1495///
1496multiclass sse12_fp_packed_logical<bits<8> opc, string OpcodeStr,
1497 SDNode OpNode, int HasPat = 0,
1498 list<list<dag>> Pattern = []> {
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001499 let isAsmParserOnly = 1, Pattern = []<dag> in {
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001500 defm V#NAME#PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001501 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001502 !if(HasPat, Pattern[0], // rr
1503 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1504 VR128:$src2)))]),
1505 !if(HasPat, Pattern[2], // rm
1506 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001507 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001508 VEX_4V;
1509
1510 defm V#NAME#PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001511 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001512 !if(HasPat, Pattern[1], // rr
1513 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1514 (bc_v2i64 (v2f64
1515 VR128:$src2))))]),
1516 !if(HasPat, Pattern[3], // rm
1517 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001518 (memopv2i64 addr:$src2)))]), 0>,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001519 OpSize, VEX_4V;
1520 }
1521 let Constraints = "$src1 = $dst" in {
1522 defm PS : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedSingle,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001523 !strconcat(OpcodeStr, "ps"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001524 !if(HasPat, Pattern[0], // rr
1525 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1,
1526 VR128:$src2)))]),
1527 !if(HasPat, Pattern[2], // rm
1528 [(set VR128:$dst, (OpNode (bc_v2i64 (v4f32 VR128:$src1)),
1529 (memopv2i64 addr:$src2)))])>, TB;
1530
1531 defm PD : sse12_fp_packed_logical_rm<opc, VR128, SSEPackedDouble,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001532 !strconcat(OpcodeStr, "pd"), f128mem,
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001533 !if(HasPat, Pattern[1], // rr
1534 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1535 (bc_v2i64 (v2f64
1536 VR128:$src2))))]),
1537 !if(HasPat, Pattern[3], // rm
1538 [(set VR128:$dst, (OpNode (bc_v2i64 (v2f64 VR128:$src1)),
1539 (memopv2i64 addr:$src2)))])>,
1540 TB, OpSize;
1541 }
1542}
1543
Bruno Cardoso Lopesfd920fa2010-07-13 02:38:35 +00001544/// sse12_fp_packed_logical_y - AVX 256-bit SSE 1 & 2 logical ops forms
1545///
1546let isAsmParserOnly = 1 in {
1547multiclass sse12_fp_packed_logical_y<bits<8> opc, string OpcodeStr> {
1548 defm PSY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedSingle,
1549 !strconcat(OpcodeStr, "ps"), f256mem, [], [], 0>, VEX_4V;
1550
1551 defm PDY : sse12_fp_packed_logical_rm<opc, VR256, SSEPackedDouble,
1552 !strconcat(OpcodeStr, "pd"), f256mem, [], [], 0>, OpSize, VEX_4V;
1553}
1554}
1555
1556// AVX 256-bit packed logical ops forms
1557defm VAND : sse12_fp_packed_logical_y<0x54, "and">;
1558defm VOR : sse12_fp_packed_logical_y<0x56, "or">;
1559defm VXOR : sse12_fp_packed_logical_y<0x57, "xor">;
1560let isCommutable = 0 in
1561 defm VANDN : sse12_fp_packed_logical_y<0x55, "andn">;
1562
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001563defm AND : sse12_fp_packed_logical<0x54, "and", and>;
1564defm OR : sse12_fp_packed_logical<0x56, "or", or>;
1565defm XOR : sse12_fp_packed_logical<0x57, "xor", xor>;
1566let isCommutable = 0 in
1567 defm ANDN : sse12_fp_packed_logical<0x55, "andn", undef /* dummy */, 1, [
1568 // single r+r
1569 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1570 (bc_v2i64 (v4i32 immAllOnesV))),
1571 VR128:$src2)))],
1572 // double r+r
1573 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1574 (bc_v2i64 (v2f64 VR128:$src2))))],
1575 // single r+m
1576 [(set VR128:$dst, (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
1577 (bc_v2i64 (v4i32 immAllOnesV))),
1578 (memopv2i64 addr:$src2))))],
1579 // double r+m
1580 [(set VR128:$dst, (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1581 (memopv2i64 addr:$src2)))]]>;
1582
1583//===----------------------------------------------------------------------===//
1584// SSE 1 & 2 - Arithmetic Instructions
1585//===----------------------------------------------------------------------===//
1586
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001587/// basic_sse12_fp_binop_xxx - SSE 1 & 2 binops come in both scalar and
Bruno Cardoso Lopesaa02ff12010-05-27 18:17:40 +00001588/// vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001589///
Dan Gohman20382522007-07-10 00:05:58 +00001590/// In addition, we also have a special variant of the scalar form here to
1591/// represent the associated intrinsic operation. This form is unlike the
1592/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +00001593/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +00001594///
Bruno Cardoso Lopesd3a067b2010-06-22 18:17:40 +00001595/// These three forms can each be reg+reg or reg+mem.
Bill Wendlingddd35322007-05-02 23:11:52 +00001596///
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001597
1598/// FIXME: once all 256-bit intrinsics are matched, cleanup and refactor those
1599/// classes below
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001600multiclass basic_sse12_fp_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
1601 bit Is2Addr = 1> {
1602 defm SS : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"),
1603 OpNode, FR32, f32mem, Is2Addr>, XS;
1604 defm SD : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"),
1605 OpNode, FR64, f64mem, Is2Addr>, XD;
1606}
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001607
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001608multiclass basic_sse12_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
1609 bit Is2Addr = 1> {
1610 let mayLoad = 0 in {
1611 defm PS : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR128,
1612 v4f32, f128mem, memopv4f32, SSEPackedSingle, Is2Addr>, TB;
1613 defm PD : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR128,
1614 v2f64, f128mem, memopv2f64, SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001615 }
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001616}
Bill Wendlingddd35322007-05-02 23:11:52 +00001617
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001618multiclass basic_sse12_fp_binop_p_y<bits<8> opc, string OpcodeStr,
1619 SDNode OpNode> {
1620 let mayLoad = 0 in {
1621 defm PSY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, VR256,
1622 v8f32, f256mem, memopv8f32, SSEPackedSingle, 0>, TB;
1623 defm PDY : sse12_fp_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, VR256,
1624 v4f64, f256mem, memopv4f64, SSEPackedDouble, 0>, TB, OpSize;
1625 }
1626}
1627
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001628multiclass basic_sse12_fp_binop_s_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001629 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001630 defm SS : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1631 !strconcat(OpcodeStr, "ss"), "", "_ss", ssmem, sse_load_f32, Is2Addr>, XS;
1632 defm SD : sse12_fp_scalar_int<opc, OpcodeStr, VR128,
1633 !strconcat(OpcodeStr, "sd"), "2", "_sd", sdmem, sse_load_f64, Is2Addr>, XD;
1634}
Bruno Cardoso Lopes8af5ed92010-06-18 23:13:35 +00001635
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001636multiclass basic_sse12_fp_binop_p_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001637 bit Is2Addr = 1> {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001638 defm PS : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001639 !strconcat(OpcodeStr, "ps"), "sse", "_ps", f128mem, memopv4f32,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001640 SSEPackedSingle, Is2Addr>, TB;
Bruno Cardoso Lopesc902a592010-06-11 23:50:47 +00001641
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001642 defm PD : sse12_fp_packed_int<opc, OpcodeStr, VR128,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001643 !strconcat(OpcodeStr, "pd"), "sse2", "_pd", f128mem, memopv2f64,
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001644 SSEPackedDouble, Is2Addr>, TB, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00001645}
Bill Wendlingddd35322007-05-02 23:11:52 +00001646
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001647multiclass basic_sse12_fp_binop_p_y_int<bits<8> opc, string OpcodeStr> {
1648 defm PSY : sse12_fp_packed_int<opc, OpcodeStr, VR256,
1649 !strconcat(OpcodeStr, "ps"), "avx", "_ps_256", f256mem, memopv8f32,
1650 SSEPackedSingle, 0>, TB;
1651
1652 defm PDY : sse12_fp_packed_int<opc, OpcodeStr, VR256,
1653 !strconcat(OpcodeStr, "pd"), "avx", "_pd_256", f256mem, memopv4f64,
1654 SSEPackedDouble, 0>, TB, OpSize;
1655}
1656
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001657// Binary Arithmetic instructions
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001658let isAsmParserOnly = 1 in {
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001659 defm VADD : basic_sse12_fp_binop_s<0x58, "add", fadd, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001660 basic_sse12_fp_binop_s_int<0x58, "add", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001661 basic_sse12_fp_binop_p<0x58, "add", fadd, 0>,
1662 basic_sse12_fp_binop_p_y<0x58, "add", fadd>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001663 defm VMUL : basic_sse12_fp_binop_s<0x59, "mul", fmul, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001664 basic_sse12_fp_binop_s_int<0x59, "mul", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001665 basic_sse12_fp_binop_p<0x59, "mul", fmul, 0>,
1666 basic_sse12_fp_binop_p_y<0x59, "mul", fmul>, VEX_4V;
Bruno Cardoso Lopes597ec8e2010-06-17 23:05:30 +00001667
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001668 let isCommutable = 0 in {
1669 defm VSUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001670 basic_sse12_fp_binop_s_int<0x5C, "sub", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001671 basic_sse12_fp_binop_p<0x5C, "sub", fsub, 0>,
1672 basic_sse12_fp_binop_p_y<0x5C, "sub", fsub>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001673 defm VDIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001674 basic_sse12_fp_binop_s_int<0x5E, "div", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001675 basic_sse12_fp_binop_p<0x5E, "div", fdiv, 0>,
1676 basic_sse12_fp_binop_p_y<0x5E, "div", fdiv>, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001677 defm VMAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001678 basic_sse12_fp_binop_s_int<0x5F, "max", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001679 basic_sse12_fp_binop_p<0x5F, "max", X86fmax, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001680 basic_sse12_fp_binop_p_int<0x5F, "max", 0>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001681 basic_sse12_fp_binop_p_y<0x5F, "max", X86fmax>,
1682 basic_sse12_fp_binop_p_y_int<0x5F, "max">, VEX_4V;
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001683 defm VMIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001684 basic_sse12_fp_binop_s_int<0x5D, "min", 0>,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001685 basic_sse12_fp_binop_p<0x5D, "min", X86fmin, 0>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001686 basic_sse12_fp_binop_p_int<0x5D, "min", 0>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001687 basic_sse12_fp_binop_p_y_int<0x5D, "min">,
Bruno Cardoso Lopesa0d09a82010-07-12 23:04:15 +00001688 basic_sse12_fp_binop_p_y<0x5D, "min", X86fmin>, VEX_4V;
Dan Gohman20382522007-07-10 00:05:58 +00001689 }
Dan Gohman20382522007-07-10 00:05:58 +00001690}
1691
Bruno Cardoso Lopesf428fee2010-07-12 22:41:32 +00001692let Constraints = "$src1 = $dst" in {
1693 defm ADD : basic_sse12_fp_binop_s<0x58, "add", fadd>,
1694 basic_sse12_fp_binop_p<0x58, "add", fadd>,
1695 basic_sse12_fp_binop_s_int<0x58, "add">;
1696 defm MUL : basic_sse12_fp_binop_s<0x59, "mul", fmul>,
1697 basic_sse12_fp_binop_p<0x59, "mul", fmul>,
1698 basic_sse12_fp_binop_s_int<0x59, "mul">;
1699
1700 let isCommutable = 0 in {
1701 defm SUB : basic_sse12_fp_binop_s<0x5C, "sub", fsub>,
1702 basic_sse12_fp_binop_p<0x5C, "sub", fsub>,
1703 basic_sse12_fp_binop_s_int<0x5C, "sub">;
1704 defm DIV : basic_sse12_fp_binop_s<0x5E, "div", fdiv>,
1705 basic_sse12_fp_binop_p<0x5E, "div", fdiv>,
1706 basic_sse12_fp_binop_s_int<0x5E, "div">;
1707 defm MAX : basic_sse12_fp_binop_s<0x5F, "max", X86fmax>,
1708 basic_sse12_fp_binop_p<0x5F, "max", X86fmax>,
1709 basic_sse12_fp_binop_s_int<0x5F, "max">,
1710 basic_sse12_fp_binop_p_int<0x5F, "max">;
1711 defm MIN : basic_sse12_fp_binop_s<0x5D, "min", X86fmin>,
1712 basic_sse12_fp_binop_p<0x5D, "min", X86fmin>,
1713 basic_sse12_fp_binop_s_int<0x5D, "min">,
1714 basic_sse12_fp_binop_p_int<0x5D, "min">;
1715 }
Bruno Cardoso Lopesd7f9cc42010-06-18 01:12:56 +00001716}
Bill Wendlingddd35322007-05-02 23:11:52 +00001717
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001718/// Unop Arithmetic
Dan Gohman20382522007-07-10 00:05:58 +00001719/// In addition, we also have a special variant of the scalar form here to
1720/// represent the associated intrinsic operation. This form is unlike the
1721/// plain scalar form, in that it takes an entire vector (instead of a
1722/// scalar) and leaves the top elements undefined.
1723///
1724/// And, we have a special variant form for a full-vector intrinsic form.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001725
1726/// sse1_fp_unop_s - SSE1 unops in scalar form.
1727multiclass sse1_fp_unop_s<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001728 SDNode OpNode, Intrinsic F32Int> {
Evan Cheng64d80e32007-07-19 01:14:50 +00001729 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001730 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001731 [(set FR32:$dst, (OpNode FR32:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001732 // For scalar unary operations, fold a load into the operation
1733 // only in OptForSize mode. It eliminates an instruction, but it also
1734 // eliminates a whole-register clobber (the load), so it introduces a
1735 // partial register update condition.
Evan Cheng400073d2009-12-18 07:40:29 +00001736 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001737 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +00001738 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001739 Requires<[HasSSE1, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001740 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001741 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001742 [(set VR128:$dst, (F32Int VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001743 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001744 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001745 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001746}
Dan Gohman20382522007-07-10 00:05:58 +00001747
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001748/// sse1_fp_unop_s_avx - AVX SSE1 unops in scalar form.
1749multiclass sse1_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1750 SDNode OpNode, Intrinsic F32Int> {
1751 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001752 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001753 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1754 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001755 !strconcat(OpcodeStr,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001756 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00001757 []>, XS, Requires<[HasAVX, OptForSize]>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001758 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1759 !strconcat(OpcodeStr,
1760 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1761 [(set VR128:$dst, (F32Int VR128:$src))]>;
1762 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
1763 !strconcat(OpcodeStr,
1764 "ss\t{$src, $dst, $dst|$dst, $dst, $src}"),
1765 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001766}
1767
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001768/// sse1_fp_unop_p - SSE1 unops in packed form.
1769multiclass sse1_fp_unop_p<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1770 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1771 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1772 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]>;
1773 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1774 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1775 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
1776}
1777
1778/// sse1_fp_unop_p_y - AVX 256-bit SSE1 unops in packed form.
1779multiclass sse1_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1780 def PSYr : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1781 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1782 [(set VR256:$dst, (v8f32 (OpNode VR256:$src)))]>;
1783 def PSYm : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1784 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1785 [(set VR256:$dst, (OpNode (memopv8f32 addr:$src)))]>;
1786}
1787
1788/// sse1_fp_unop_p_int - SSE1 intrinsics unops in packed forms.
1789multiclass sse1_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1790 Intrinsic V4F32Int> {
1791 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1792 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1793 [(set VR128:$dst, (V4F32Int VR128:$src))]>;
1794 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1795 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1796 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
1797}
1798
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001799/// sse1_fp_unop_p_y_int - AVX 256-bit intrinsics unops in packed forms.
1800multiclass sse1_fp_unop_p_y_int<bits<8> opc, string OpcodeStr,
1801 Intrinsic V4F32Int> {
1802 def PSYr_Int : PSI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1803 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1804 [(set VR256:$dst, (V4F32Int VR256:$src))]>;
1805 def PSYm_Int : PSI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1806 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
1807 [(set VR256:$dst, (V4F32Int (memopv8f32 addr:$src)))]>;
1808}
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001809
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001810/// sse2_fp_unop_s - SSE2 unops in scalar form.
1811multiclass sse2_fp_unop_s<bits<8> opc, string OpcodeStr,
1812 SDNode OpNode, Intrinsic F64Int> {
1813 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
1814 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1815 [(set FR64:$dst, (OpNode FR64:$src))]>;
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001816 // See the comments in sse1_fp_unop_s for why this is OptForSize.
1817 def SDm : I<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001818 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmancfbf0ed2010-07-12 20:46:04 +00001819 [(set FR64:$dst, (OpNode (load addr:$src)))]>, XD,
1820 Requires<[HasSSE2, OptForSize]>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001821 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1822 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1823 [(set VR128:$dst, (F64Int VR128:$src))]>;
1824 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1825 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
1826 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1827}
1828
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001829/// sse2_fp_unop_s_avx - AVX SSE2 unops in scalar form.
1830multiclass sse2_fp_unop_s_avx<bits<8> opc, string OpcodeStr,
1831 SDNode OpNode, Intrinsic F64Int> {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001832 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
1833 !strconcat(OpcodeStr,
1834 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1835 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1836 (ins FR64:$src1, f64mem:$src2),
1837 !strconcat(OpcodeStr,
1838 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
1839 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1840 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1841 [(set VR128:$dst, (F64Int VR128:$src))]>;
1842 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
1843 !strconcat(OpcodeStr, "sd\t{$src, $dst, $dst|$dst, $dst, $src}"),
1844 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001845}
1846
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001847/// sse2_fp_unop_p - SSE2 unops in vector forms.
1848multiclass sse2_fp_unop_p<bits<8> opc, string OpcodeStr,
1849 SDNode OpNode> {
1850 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1851 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1852 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]>;
1853 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1854 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1855 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
1856}
1857
1858/// sse2_fp_unop_p_y - AVX SSE2 256-bit unops in vector forms.
1859multiclass sse2_fp_unop_p_y<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1860 def PDYr : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1861 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1862 [(set VR256:$dst, (v4f64 (OpNode VR256:$src)))]>;
1863 def PDYm : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1864 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1865 [(set VR256:$dst, (OpNode (memopv4f64 addr:$src)))]>;
1866}
1867
1868/// sse2_fp_unop_p_int - SSE2 intrinsic unops in vector forms.
1869multiclass sse2_fp_unop_p_int<bits<8> opc, string OpcodeStr,
1870 Intrinsic V2F64Int> {
1871 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1872 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1873 [(set VR128:$dst, (V2F64Int VR128:$src))]>;
1874 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1875 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1876 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
1877}
1878
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001879/// sse2_fp_unop_p_y_int - AVX 256-bit intrinsic unops in vector forms.
1880multiclass sse2_fp_unop_p_y_int<bits<8> opc, string OpcodeStr,
1881 Intrinsic V2F64Int> {
1882 def PDYr_Int : PDI<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
1883 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1884 [(set VR256:$dst, (V2F64Int VR256:$src))]>;
1885 def PDYm_Int : PDI<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
1886 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
1887 [(set VR256:$dst, (V2F64Int (memopv4f64 addr:$src)))]>;
1888}
1889
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001890let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001891 // Square root.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001892 defm VSQRT : sse1_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse_sqrt_ss>,
1893 sse2_fp_unop_s_avx<0x51, "vsqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001894 VEX_4V;
1895
1896 defm VSQRT : sse1_fp_unop_p<0x51, "vsqrt", fsqrt>,
1897 sse2_fp_unop_p<0x51, "vsqrt", fsqrt>,
1898 sse1_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
1899 sse2_fp_unop_p_y<0x51, "vsqrt", fsqrt>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001900 sse1_fp_unop_p_int<0x51, "vsqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001901 sse2_fp_unop_p_int<0x51, "vsqrt", int_x86_sse2_sqrt_pd>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001902 sse1_fp_unop_p_y_int<0x51, "vsqrt", int_x86_avx_sqrt_ps_256>,
1903 sse2_fp_unop_p_y_int<0x51, "vsqrt", int_x86_avx_sqrt_pd_256>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001904 VEX;
1905
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001906 // Reciprocal approximations. Note that these typically require refinement
1907 // in order to obtain suitable precision.
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001908 defm VRSQRT : sse1_fp_unop_s_avx<0x52, "vrsqrt", X86frsqrt,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001909 int_x86_sse_rsqrt_ss>, VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001910 defm VRSQRT : sse1_fp_unop_p<0x52, "vrsqrt", X86frsqrt>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001911 sse1_fp_unop_p_y<0x52, "vrsqrt", X86frsqrt>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001912 sse1_fp_unop_p_y_int<0x52, "vrsqrt", int_x86_avx_rsqrt_ps_256>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001913 sse1_fp_unop_p_int<0x52, "vrsqrt", int_x86_sse_rsqrt_ps>, VEX;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001914
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001915 defm VRCP : sse1_fp_unop_s_avx<0x53, "vrcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001916 VEX_4V;
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001917 defm VRCP : sse1_fp_unop_p<0x53, "vrcp", X86frcp>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001918 sse1_fp_unop_p_y<0x53, "vrcp", X86frcp>,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00001919 sse1_fp_unop_p_y_int<0x53, "vrcp", int_x86_avx_rcp_ps_256>,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00001920 sse1_fp_unop_p_int<0x53, "vrcp", int_x86_sse_rcp_ps>, VEX;
Bruno Cardoso Lopesea864232010-06-29 17:26:30 +00001921}
1922
Dan Gohman20382522007-07-10 00:05:58 +00001923// Square root.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001924defm SQRT : sse1_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse_sqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001925 sse1_fp_unop_p<0x51, "sqrt", fsqrt>,
1926 sse1_fp_unop_p_int<0x51, "sqrt", int_x86_sse_sqrt_ps>,
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001927 sse2_fp_unop_s<0x51, "sqrt", fsqrt, int_x86_sse2_sqrt_sd>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001928 sse2_fp_unop_p<0x51, "sqrt", fsqrt>,
1929 sse2_fp_unop_p_int<0x51, "sqrt", int_x86_sse2_sqrt_pd>;
Dan Gohman20382522007-07-10 00:05:58 +00001930
1931// Reciprocal approximations. Note that these typically require refinement
1932// in order to obtain suitable precision.
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001933defm RSQRT : sse1_fp_unop_s<0x52, "rsqrt", X86frsqrt, int_x86_sse_rsqrt_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001934 sse1_fp_unop_p<0x52, "rsqrt", X86frsqrt>,
1935 sse1_fp_unop_p_int<0x52, "rsqrt", int_x86_sse_rsqrt_ps>;
Bruno Cardoso Lopesb22dc702010-06-29 01:33:09 +00001936defm RCP : sse1_fp_unop_s<0x53, "rcp", X86frcp, int_x86_sse_rcp_ss>,
Bruno Cardoso Lopes69916232010-07-13 01:53:31 +00001937 sse1_fp_unop_p<0x53, "rcp", X86frcp>,
1938 sse1_fp_unop_p_int<0x53, "rcp", int_x86_sse_rcp_ps>;
Dan Gohman20382522007-07-10 00:05:58 +00001939
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00001940// There is no f64 version of the reciprocal approximation instructions.
1941
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00001942//===----------------------------------------------------------------------===//
1943// SSE 1 & 2 - Non-temporal stores
1944//===----------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001945
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00001946let isAsmParserOnly = 1 in {
1947 def VMOVNTPSmr_Int : VPSI<0x2B, MRMDestMem, (outs),
1948 (ins i128mem:$dst, VR128:$src),
1949 "movntps\t{$src, $dst|$dst, $src}",
1950 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>, VEX;
1951 def VMOVNTPDmr_Int : VPDI<0x2B, MRMDestMem, (outs),
1952 (ins i128mem:$dst, VR128:$src),
1953 "movntpd\t{$src, $dst|$dst, $src}",
1954 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>, VEX;
1955
1956 let ExeDomain = SSEPackedInt in
1957 def VMOVNTDQmr_Int : VPDI<0xE7, MRMDestMem, (outs),
1958 (ins f128mem:$dst, VR128:$src),
1959 "movntdq\t{$src, $dst|$dst, $src}",
1960 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>, VEX;
1961
1962 let AddedComplexity = 400 in { // Prefer non-temporal versions
1963 def VMOVNTPSmr : VPSI<0x2B, MRMDestMem, (outs),
1964 (ins f128mem:$dst, VR128:$src),
1965 "movntps\t{$src, $dst|$dst, $src}",
1966 [(alignednontemporalstore (v4f32 VR128:$src),
1967 addr:$dst)]>, VEX;
1968 def VMOVNTPDmr : VPDI<0x2B, MRMDestMem, (outs),
1969 (ins f128mem:$dst, VR128:$src),
1970 "movntpd\t{$src, $dst|$dst, $src}",
1971 [(alignednontemporalstore (v2f64 VR128:$src),
1972 addr:$dst)]>, VEX;
1973 def VMOVNTDQ_64mr : VPDI<0xE7, MRMDestMem, (outs),
1974 (ins f128mem:$dst, VR128:$src),
1975 "movntdq\t{$src, $dst|$dst, $src}",
1976 [(alignednontemporalstore (v2f64 VR128:$src),
1977 addr:$dst)]>, VEX;
1978 let ExeDomain = SSEPackedInt in
1979 def VMOVNTDQmr : VPDI<0xE7, MRMDestMem, (outs),
1980 (ins f128mem:$dst, VR128:$src),
1981 "movntdq\t{$src, $dst|$dst, $src}",
1982 [(alignednontemporalstore (v4f32 VR128:$src),
1983 addr:$dst)]>, VEX;
Bruno Cardoso Lopesd52e78e2010-07-09 21:42:42 +00001984
1985 def VMOVNTPSYmr : VPSI<0x2B, MRMDestMem, (outs),
1986 (ins f256mem:$dst, VR256:$src),
1987 "movntps\t{$src, $dst|$dst, $src}",
1988 [(alignednontemporalstore (v8f32 VR256:$src),
1989 addr:$dst)]>, VEX;
1990 def VMOVNTPDYmr : VPDI<0x2B, MRMDestMem, (outs),
1991 (ins f256mem:$dst, VR256:$src),
1992 "movntpd\t{$src, $dst|$dst, $src}",
1993 [(alignednontemporalstore (v4f64 VR256:$src),
1994 addr:$dst)]>, VEX;
1995 def VMOVNTDQY_64mr : VPDI<0xE7, MRMDestMem, (outs),
1996 (ins f256mem:$dst, VR256:$src),
1997 "movntdq\t{$src, $dst|$dst, $src}",
1998 [(alignednontemporalstore (v4f64 VR256:$src),
1999 addr:$dst)]>, VEX;
2000 let ExeDomain = SSEPackedInt in
2001 def VMOVNTDQYmr : VPDI<0xE7, MRMDestMem, (outs),
2002 (ins f256mem:$dst, VR256:$src),
2003 "movntdq\t{$src, $dst|$dst, $src}",
2004 [(alignednontemporalstore (v8f32 VR256:$src),
2005 addr:$dst)]>, VEX;
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002006 }
2007}
2008
Bruno Cardoso Lopes9f798e92010-08-10 02:49:24 +00002009def : Pat<(int_x86_avx_movnt_dq_256 addr:$dst, VR256:$src),
2010 (VMOVNTDQYmr addr:$dst, VR256:$src)>;
2011def : Pat<(int_x86_avx_movnt_pd_256 addr:$dst, VR256:$src),
2012 (VMOVNTPDYmr addr:$dst, VR256:$src)>;
2013def : Pat<(int_x86_avx_movnt_ps_256 addr:$dst, VR256:$src),
2014 (VMOVNTPSYmr addr:$dst, VR256:$src)>;
2015
David Greene8939b0d2010-02-16 20:50:18 +00002016def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002017 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002018 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002019def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2020 "movntpd\t{$src, $dst|$dst, $src}",
2021 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002022
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002023let ExeDomain = SSEPackedInt in
2024def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2025 "movntdq\t{$src, $dst|$dst, $src}",
2026 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2027
David Greene8939b0d2010-02-16 20:50:18 +00002028let AddedComplexity = 400 in { // Prefer non-temporal versions
2029def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2030 "movntps\t{$src, $dst|$dst, $src}",
2031 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002032def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2033 "movntpd\t{$src, $dst|$dst, $src}",
2034 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002035
2036def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2037 "movntdq\t{$src, $dst|$dst, $src}",
2038 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
2039
Bruno Cardoso Lopes721ef732010-06-29 18:22:01 +00002040let ExeDomain = SSEPackedInt in
2041def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2042 "movntdq\t{$src, $dst|$dst, $src}",
2043 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
2044
2045// There is no AVX form for instructions below this point
David Greene8939b0d2010-02-16 20:50:18 +00002046def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2047 "movnti\t{$src, $dst|$dst, $src}",
2048 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
2049 TB, Requires<[HasSSE2]>;
2050
2051def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
2052 "movnti\t{$src, $dst|$dst, $src}",
2053 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
2054 TB, Requires<[HasSSE2]>;
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002055
David Greene8939b0d2010-02-16 20:50:18 +00002056}
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002057def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
2058 "movnti\t{$src, $dst|$dst, $src}",
2059 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2060 TB, Requires<[HasSSE2]>;
2061
2062//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002063// SSE 1 & 2 - Misc Instructions (No AVX form)
Bruno Cardoso Lopesde173ca2010-06-29 17:42:37 +00002064//===----------------------------------------------------------------------===//
2065
2066// Prefetch intrinsic.
2067def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
2068 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
2069def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
2070 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
2071def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
2072 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
2073def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
2074 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
2075
Bill Wendlingddd35322007-05-02 23:11:52 +00002076// Load, store, and memory fence
Dan Gohmanee5673b2010-05-20 01:23:41 +00002077def SFENCE : I<0xAE, MRM_F8, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>,
2078 TB, Requires<[HasSSE1]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00002079def : Pat<(X86SFence), (SFENCE)>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002080
Bill Wendlingddd35322007-05-02 23:11:52 +00002081// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002082// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002083// load of an all-zeros value if folding it would be beneficial.
Bruno Cardoso Lopesbbadd392010-08-13 17:44:10 +00002084// FIXME: Change encoding to pseudo! This is blocked right now by the x86
Chris Lattnera2283762010-10-07 23:57:02 +00002085// JIT implementation, it does not expand the instructions below like
Bruno Cardoso Lopesbbadd392010-08-13 17:44:10 +00002086// X86MCInstLower does.
Daniel Dunbar7417b762009-08-11 22:17:52 +00002087let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002088 isCodeGenOnly = 1 in {
Eric Christopher63f02ac2010-08-13 02:37:50 +00002089def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2090 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2091def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2092 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
2093let ExeDomain = SSEPackedInt in
2094def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
2095 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002096}
Bill Wendlingddd35322007-05-02 23:11:52 +00002097
Bruno Cardoso Lopes6da9cee2010-08-12 18:20:59 +00002098// The same as done above but for AVX. The 128-bit versions are the
2099// same, but re-encoded. The 256-bit does not support PI version.
Bruno Cardoso Lopesbbadd392010-08-13 17:44:10 +00002100// FIXME: Change encoding to pseudo! This is blocked right now by the x86
2101// JIT implementatioan, it does not expand the instructions below like
2102// X86MCInstLower does.
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00002103let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
2104 isCodeGenOnly = 1, Predicates = [HasAVX] in {
Eric Christopher63f02ac2010-08-13 02:37:50 +00002105def AVX_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2106 [(set VR128:$dst, (v4f32 immAllZerosV))]>, VEX_4V;
2107def AVX_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
2108 [(set VR128:$dst, (v2f64 immAllZerosV))]>, VEX_4V;
2109def AVX_SET0PSY : PSI<0x57, MRMInitReg, (outs VR256:$dst), (ins), "",
2110 [(set VR256:$dst, (v8f32 immAllZerosV))]>, VEX_4V;
2111def AVX_SET0PDY : PDI<0x57, MRMInitReg, (outs VR256:$dst), (ins), "",
2112 [(set VR256:$dst, (v4f64 immAllZerosV))]>, VEX_4V;
2113let ExeDomain = SSEPackedInt in
2114def AVX_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
2115 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00002116}
2117
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002118def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
2119def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
2120def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00002121
Dan Gohman874cada2010-02-28 00:17:42 +00002122def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002123 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002124
Bruno Cardoso Lopes147b7ca2010-06-29 20:35:48 +00002125//===----------------------------------------------------------------------===//
2126// SSE 1 & 2 - Load/Store XCSR register
2127//===----------------------------------------------------------------------===//
2128
2129let isAsmParserOnly = 1 in {
2130 def VLDMXCSR : VPSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2131 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>, VEX;
2132 def VSTMXCSR : VPSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2133 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>, VEX;
2134}
2135
2136def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
2137 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
2138def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
2139 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
2140
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002141//===---------------------------------------------------------------------===//
2142// SSE2 - Move Aligned/Unaligned Packed Integer Instructions
2143//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002144
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002145let ExeDomain = SSEPackedInt in { // SSE integer instructions
Bill Wendlingddd35322007-05-02 23:11:52 +00002146
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002147let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002148 let neverHasSideEffects = 1 in {
2149 def VMOVDQArr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2150 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2151 def VMOVDQAYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2152 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2153 }
2154 def VMOVDQUrr : VPDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2155 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
2156 def VMOVDQUYrr : VPDI<0x6F, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
2157 "movdqu\t{$src, $dst|$dst, $src}", []>, XS, VEX;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002158
2159 let canFoldAsLoad = 1, mayLoad = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002160 def VMOVDQArm : VPDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2161 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2162 def VMOVDQAYrm : VPDI<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2163 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2164 let Predicates = [HasAVX] in {
2165 def VMOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2166 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2167 def VMOVDQUYrm : I<0x6F, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
2168 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2169 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002170 }
2171
2172 let mayStore = 1 in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00002173 def VMOVDQAmr : VPDI<0x7F, MRMDestMem, (outs),
2174 (ins i128mem:$dst, VR128:$src),
2175 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2176 def VMOVDQAYmr : VPDI<0x7F, MRMDestMem, (outs),
2177 (ins i256mem:$dst, VR256:$src),
2178 "movdqa\t{$src, $dst|$dst, $src}", []>, VEX;
2179 let Predicates = [HasAVX] in {
2180 def VMOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2181 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2182 def VMOVDQUYmr : I<0x7F, MRMDestMem, (outs), (ins i256mem:$dst, VR256:$src),
2183 "vmovdqu\t{$src, $dst|$dst, $src}",[]>, XS, VEX;
2184 }
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002185 }
2186}
2187
Chris Lattnerf77e0372008-01-11 06:59:07 +00002188let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002189def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002190 "movdqa\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002191
2192let canFoldAsLoad = 1, mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002193def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002194 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002195 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002196def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002197 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002198 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002199 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002200}
2201
2202let mayStore = 1 in {
2203def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2204 "movdqa\t{$src, $dst|$dst, $src}",
2205 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002206def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002207 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00002208 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002209 XS, Requires<[HasSSE2]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002210}
Evan Cheng24dc1f52006-03-23 07:44:07 +00002211
Dan Gohman4106f372007-07-18 20:23:34 +00002212// Intrinsic forms of MOVDQU load and store
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002213let isAsmParserOnly = 1 in {
2214let canFoldAsLoad = 1 in
2215def VMOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2216 "vmovdqu\t{$src, $dst|$dst, $src}",
2217 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002218 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002219def VMOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2220 "vmovdqu\t{$src, $dst|$dst, $src}",
2221 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002222 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes8d3cebc2010-06-29 21:25:12 +00002223}
2224
Dan Gohman15511cf2008-12-03 18:15:48 +00002225let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00002226def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002227 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002228 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
2229 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002230def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002231 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00002232 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
2233 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002234
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002235} // ExeDomain = SSEPackedInt
Bill Wendlingddd35322007-05-02 23:11:52 +00002236
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00002237def : Pat<(int_x86_avx_loadu_dq_256 addr:$src), (VMOVDQUYrm addr:$src)>;
2238def : Pat<(int_x86_avx_storeu_dq_256 addr:$dst, VR256:$src),
2239 (VMOVDQUYmr addr:$dst, VR256:$src)>;
2240
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002241//===---------------------------------------------------------------------===//
2242// SSE2 - Packed Integer Arithmetic Instructions
2243//===---------------------------------------------------------------------===//
2244
2245let ExeDomain = SSEPackedInt in { // SSE integer instructions
2246
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002247multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002248 bit IsCommutable = 0, bit Is2Addr = 1> {
2249 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002250 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002251 (ins VR128:$src1, VR128:$src2),
2252 !if(Is2Addr,
2253 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2254 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2255 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002256 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002257 (ins VR128:$src1, i128mem:$src2),
2258 !if(Is2Addr,
2259 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2260 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2261 [(set VR128:$dst, (IntId VR128:$src1,
2262 (bitconvert (memopv2i64 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00002263}
Chris Lattner8139e282006-10-07 18:39:00 +00002264
Evan Cheng22b942a2008-05-03 00:52:09 +00002265multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002266 string OpcodeStr, Intrinsic IntId,
2267 Intrinsic IntId2, bit Is2Addr = 1> {
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002268 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002269 (ins VR128:$src1, VR128:$src2),
2270 !if(Is2Addr,
2271 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2272 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2273 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002274 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002275 (ins VR128:$src1, i128mem:$src2),
2276 !if(Is2Addr,
2277 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2278 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2279 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002280 (bitconvert (memopv2i64 addr:$src2))))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002281 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002282 (ins VR128:$src1, i32i8imm:$src2),
2283 !if(Is2Addr,
2284 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2285 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2286 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
Evan Cheng22b942a2008-05-03 00:52:09 +00002287}
2288
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002289/// PDI_binop_rm - Simple SSE2 binary operator.
2290multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002291 ValueType OpVT, bit IsCommutable = 0, bit Is2Addr = 1> {
2292 let isCommutable = IsCommutable in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002293 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002294 (ins VR128:$src1, VR128:$src2),
2295 !if(Is2Addr,
2296 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2297 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2298 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00002299 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002300 (ins VR128:$src1, i128mem:$src2),
2301 !if(Is2Addr,
2302 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2303 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2304 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002305 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002306}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002307
2308/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2309///
2310/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2311/// to collapse (bitconvert VT to VT) into its operand.
2312///
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002313multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002314 bit IsCommutable = 0, bit Is2Addr = 1> {
2315 let isCommutable = IsCommutable in
Eric Christopher44b93ff2009-07-31 20:07:27 +00002316 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002317 (ins VR128:$src1, VR128:$src2),
2318 !if(Is2Addr,
2319 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2320 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2321 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002322 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002323 (ins VR128:$src1, i128mem:$src2),
2324 !if(Is2Addr,
2325 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2326 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2327 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002328}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002329
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002330} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002331
2332// 128-bit Integer Arithmetic
2333
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002334let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002335defm VPADDB : PDI_binop_rm<0xFC, "vpaddb", add, v16i8, 1, 0 /*3addr*/>, VEX_4V;
2336defm VPADDW : PDI_binop_rm<0xFD, "vpaddw", add, v8i16, 1, 0>, VEX_4V;
2337defm VPADDD : PDI_binop_rm<0xFE, "vpaddd", add, v4i32, 1, 0>, VEX_4V;
2338defm VPADDQ : PDI_binop_rm_v2i64<0xD4, "vpaddq", add, 1, 0>, VEX_4V;
2339defm VPMULLW : PDI_binop_rm<0xD5, "vpmullw", mul, v8i16, 1, 0>, VEX_4V;
2340defm VPSUBB : PDI_binop_rm<0xF8, "vpsubb", sub, v16i8, 0, 0>, VEX_4V;
2341defm VPSUBW : PDI_binop_rm<0xF9, "vpsubw", sub, v8i16, 0, 0>, VEX_4V;
2342defm VPSUBD : PDI_binop_rm<0xFA, "vpsubd", sub, v4i32, 0, 0>, VEX_4V;
2343defm VPSUBQ : PDI_binop_rm_v2i64<0xFB, "vpsubq", sub, 0, 0>, VEX_4V;
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002344
2345// Intrinsic forms
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002346defm VPSUBSB : PDI_binop_rm_int<0xE8, "vpsubsb" , int_x86_sse2_psubs_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002347 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002348defm VPSUBSW : PDI_binop_rm_int<0xE9, "vpsubsw" , int_x86_sse2_psubs_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002349 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002350defm VPSUBUSB : PDI_binop_rm_int<0xD8, "vpsubusb", int_x86_sse2_psubus_b, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002351 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002352defm VPSUBUSW : PDI_binop_rm_int<0xD9, "vpsubusw", int_x86_sse2_psubus_w, 0, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002353 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002354defm VPADDSB : PDI_binop_rm_int<0xEC, "vpaddsb" , int_x86_sse2_padds_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002355 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002356defm VPADDSW : PDI_binop_rm_int<0xED, "vpaddsw" , int_x86_sse2_padds_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002357 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002358defm VPADDUSB : PDI_binop_rm_int<0xDC, "vpaddusb", int_x86_sse2_paddus_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002359 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002360defm VPADDUSW : PDI_binop_rm_int<0xDD, "vpaddusw", int_x86_sse2_paddus_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002361 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002362defm VPMULHUW : PDI_binop_rm_int<0xE4, "vpmulhuw", int_x86_sse2_pmulhu_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002363 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002364defm VPMULHW : PDI_binop_rm_int<0xE5, "vpmulhw" , int_x86_sse2_pmulh_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002365 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002366defm VPMULUDQ : PDI_binop_rm_int<0xF4, "vpmuludq", int_x86_sse2_pmulu_dq, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002367 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002368defm VPMADDWD : PDI_binop_rm_int<0xF5, "vpmaddwd", int_x86_sse2_pmadd_wd, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002369 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002370defm VPAVGB : PDI_binop_rm_int<0xE0, "vpavgb", int_x86_sse2_pavg_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002371 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002372defm VPAVGW : PDI_binop_rm_int<0xE3, "vpavgw", int_x86_sse2_pavg_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002373 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002374defm VPMINUB : PDI_binop_rm_int<0xDA, "vpminub", int_x86_sse2_pminu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002375 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002376defm VPMINSW : PDI_binop_rm_int<0xEA, "vpminsw", int_x86_sse2_pmins_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002377 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002378defm VPMAXUB : PDI_binop_rm_int<0xDE, "vpmaxub", int_x86_sse2_pmaxu_b, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002379 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002380defm VPMAXSW : PDI_binop_rm_int<0xEE, "vpmaxsw", int_x86_sse2_pmaxs_w, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002381 VEX_4V;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002382defm VPSADBW : PDI_binop_rm_int<0xF6, "vpsadbw", int_x86_sse2_psad_bw, 1, 0>,
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002383 VEX_4V;
2384}
Bruno Cardoso Lopes6c9fa432010-06-29 23:47:49 +00002385
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002386let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002387defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2388defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2389defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
2390defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
2391defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002392defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2393defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2394defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002395defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002396
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002397// Intrinsic forms
Chris Lattner45e123c2006-10-07 19:02:31 +00002398defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2399defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2400defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2401defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002402defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2403defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2404defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2405defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
2406defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2407defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w, 1>;
2408defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
2409defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
2410defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2411defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
2412defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2413defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2414defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2415defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
2416defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002417
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002418} // Constraints = "$src1 = $dst"
Evan Cheng00586942006-04-13 06:11:45 +00002419
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002420//===---------------------------------------------------------------------===//
2421// SSE2 - Packed Integer Logical Instructions
2422//===---------------------------------------------------------------------===//
Evan Cheng00586942006-04-13 06:11:45 +00002423
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002424let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002425defm VPSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "vpsllw",
2426 int_x86_sse2_psll_w, int_x86_sse2_pslli_w, 0>,
2427 VEX_4V;
2428defm VPSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "vpslld",
2429 int_x86_sse2_psll_d, int_x86_sse2_pslli_d, 0>,
2430 VEX_4V;
2431defm VPSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "vpsllq",
2432 int_x86_sse2_psll_q, int_x86_sse2_pslli_q, 0>,
2433 VEX_4V;
2434
2435defm VPSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "vpsrlw",
2436 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w, 0>,
2437 VEX_4V;
2438defm VPSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "vpsrld",
2439 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d, 0>,
2440 VEX_4V;
2441defm VPSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "vpsrlq",
2442 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q, 0>,
2443 VEX_4V;
2444
2445defm VPSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "vpsraw",
2446 int_x86_sse2_psra_w, int_x86_sse2_psrai_w, 0>,
2447 VEX_4V;
2448defm VPSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "vpsrad",
2449 int_x86_sse2_psra_d, int_x86_sse2_psrai_d, 0>,
2450 VEX_4V;
2451
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002452defm VPAND : PDI_binop_rm_v2i64<0xDB, "vpand", and, 1, 0>, VEX_4V;
2453defm VPOR : PDI_binop_rm_v2i64<0xEB, "vpor" , or, 1, 0>, VEX_4V;
2454defm VPXOR : PDI_binop_rm_v2i64<0xEF, "vpxor", xor, 1, 0>, VEX_4V;
Bruno Cardoso Lopes5a3a4762010-06-30 01:58:37 +00002455
2456let ExeDomain = SSEPackedInt in {
2457 let neverHasSideEffects = 1 in {
2458 // 128-bit logical shifts.
2459 def VPSLLDQri : PDIi8<0x73, MRM7r,
2460 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2461 "vpslldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2462 VEX_4V;
2463 def VPSRLDQri : PDIi8<0x73, MRM3r,
2464 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2465 "vpsrldq\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2466 VEX_4V;
2467 // PSRADQri doesn't exist in SSE[1-3].
2468 }
2469 def VPANDNrr : PDI<0xDF, MRMSrcReg,
2470 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2471 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2472 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2473 VR128:$src2)))]>, VEX_4V;
2474
2475 def VPANDNrm : PDI<0xDF, MRMSrcMem,
2476 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2477 "vpandn\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2478 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2479 (memopv2i64 addr:$src2))))]>,
2480 VEX_4V;
2481}
2482}
2483
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002484let Constraints = "$src1 = $dst" in {
Evan Cheng22b942a2008-05-03 00:52:09 +00002485defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2486 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2487defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2488 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2489defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2490 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002491
Evan Cheng22b942a2008-05-03 00:52:09 +00002492defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2493 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2494defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2495 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002496defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002497 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002498
Evan Cheng22b942a2008-05-03 00:52:09 +00002499defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2500 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002501defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002502 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002503
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002504defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2505defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or, 1>;
2506defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
Evan Chengff65e382006-04-04 21:49:39 +00002507
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002508let ExeDomain = SSEPackedInt in {
2509 let neverHasSideEffects = 1 in {
2510 // 128-bit logical shifts.
2511 def PSLLDQri : PDIi8<0x73, MRM7r,
2512 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2513 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
2514 def PSRLDQri : PDIi8<0x73, MRM3r,
2515 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
2516 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
2517 // PSRADQri doesn't exist in SSE[1-3].
2518 }
2519 def PANDNrr : PDI<0xDF, MRMSrcReg,
2520 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2521 "pandn\t{$src2, $dst|$dst, $src2}",
2522 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2523 VR128:$src2)))]>;
2524
2525 def PANDNrm : PDI<0xDF, MRMSrcMem,
2526 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2527 "pandn\t{$src2, $dst|$dst, $src2}",
2528 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2529 (memopv2i64 addr:$src2))))]>;
2530}
2531} // Constraints = "$src1 = $dst"
2532
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00002533let Predicates = [HasAVX] in {
2534 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
2535 (v2i64 (VPSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2536 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
2537 (v2i64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2538 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2539 (v2i64 (VPSLLDQri VR128:$src1, imm:$src2))>;
2540 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2541 (v2i64 (VPSRLDQri VR128:$src1, imm:$src2))>;
2542 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
2543 (v2f64 (VPSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
2544
2545 // Shift up / down and insert zero's.
2546 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
2547 (v2i64 (VPSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2548 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
2549 (v2i64 (VPSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
2550}
2551
Chris Lattner6970eda2006-10-07 19:49:05 +00002552let Predicates = [HasSSE2] in {
2553 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002554 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002555 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002556 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002557 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2558 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2559 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2560 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002561 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002562 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002563
2564 // Shift up / down and insert zero's.
2565 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002566 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002567 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002568 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002569}
2570
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002571//===---------------------------------------------------------------------===//
2572// SSE2 - Packed Integer Comparison Instructions
2573//===---------------------------------------------------------------------===//
Chris Lattnera7ebe552006-10-07 19:37:30 +00002574
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002575let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002576 defm VPCMPEQB : PDI_binop_rm_int<0x74, "vpcmpeqb", int_x86_sse2_pcmpeq_b, 1,
2577 0>, VEX_4V;
2578 defm VPCMPEQW : PDI_binop_rm_int<0x75, "vpcmpeqw", int_x86_sse2_pcmpeq_w, 1,
2579 0>, VEX_4V;
2580 defm VPCMPEQD : PDI_binop_rm_int<0x76, "vpcmpeqd", int_x86_sse2_pcmpeq_d, 1,
2581 0>, VEX_4V;
2582 defm VPCMPGTB : PDI_binop_rm_int<0x64, "vpcmpgtb", int_x86_sse2_pcmpgt_b, 0,
2583 0>, VEX_4V;
2584 defm VPCMPGTW : PDI_binop_rm_int<0x65, "vpcmpgtw", int_x86_sse2_pcmpgt_w, 0,
2585 0>, VEX_4V;
2586 defm VPCMPGTD : PDI_binop_rm_int<0x66, "vpcmpgtd", int_x86_sse2_pcmpgt_d, 0,
2587 0>, VEX_4V;
Bruno Cardoso Lopesc0ea94a2010-06-30 02:21:09 +00002588}
2589
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002590let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002591 defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b, 1>;
2592 defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w, 1>;
2593 defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d, 1>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002594 defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2595 defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2596 defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2597} // Constraints = "$src1 = $dst"
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002598
Nate Begeman30a0de92008-07-17 16:51:19 +00002599def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002600 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002601def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002602 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002603def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002604 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002605def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002606 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002607def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002608 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002609def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002610 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2611
Nate Begeman30a0de92008-07-17 16:51:19 +00002612def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002613 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002614def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002615 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002616def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002617 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002618def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002619 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002620def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002621 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002622def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002623 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2624
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002625//===---------------------------------------------------------------------===//
2626// SSE2 - Packed Integer Pack Instructions
2627//===---------------------------------------------------------------------===//
Nate Begeman0d1704b2008-05-12 23:09:43 +00002628
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002629let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002630defm VPACKSSWB : PDI_binop_rm_int<0x63, "vpacksswb", int_x86_sse2_packsswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002631 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002632defm VPACKSSDW : PDI_binop_rm_int<0x6B, "vpackssdw", int_x86_sse2_packssdw_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002633 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002634defm VPACKUSWB : PDI_binop_rm_int<0x67, "vpackuswb", int_x86_sse2_packuswb_128,
Bruno Cardoso Lopes130acd12010-06-30 18:06:01 +00002635 0, 0>, VEX_4V;
Bruno Cardoso Lopes6d5d2b52010-06-30 02:30:25 +00002636}
2637
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002638let Constraints = "$src1 = $dst" in {
Chris Lattner45e123c2006-10-07 19:02:31 +00002639defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2640defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2641defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002642} // Constraints = "$src1 = $dst"
2643
2644//===---------------------------------------------------------------------===//
2645// SSE2 - Packed Integer Shuffle Instructions
2646//===---------------------------------------------------------------------===//
Evan Cheng506d3df2006-03-29 23:07:14 +00002647
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002648let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002649multiclass sse2_pshuffle<string OpcodeStr, ValueType vt, PatFrag pshuf_frag,
2650 PatFrag bc_frag> {
2651def ri : Ii8<0x70, MRMSrcReg,
2652 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
2653 !strconcat(OpcodeStr,
2654 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2655 [(set VR128:$dst, (vt (pshuf_frag:$src2 VR128:$src1,
2656 (undef))))]>;
2657def mi : Ii8<0x70, MRMSrcMem,
2658 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
2659 !strconcat(OpcodeStr,
2660 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2661 [(set VR128:$dst, (vt (pshuf_frag:$src2
2662 (bc_frag (memopv2i64 addr:$src1)),
2663 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002664}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002665} // ExeDomain = SSEPackedInt
2666
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002667let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesd252fec2010-06-30 03:47:56 +00002668 let AddedComplexity = 5 in
2669 defm VPSHUFD : sse2_pshuffle<"vpshufd", v4i32, pshufd, bc_v4i32>, OpSize,
2670 VEX;
2671
2672 // SSE2 with ImmT == Imm8 and XS prefix.
2673 defm VPSHUFHW : sse2_pshuffle<"vpshufhw", v8i16, pshufhw, bc_v8i16>, XS,
2674 VEX;
2675
2676 // SSE2 with ImmT == Imm8 and XD prefix.
2677 defm VPSHUFLW : sse2_pshuffle<"vpshuflw", v8i16, pshuflw, bc_v8i16>, XD,
2678 VEX;
2679}
2680
Bruno Cardoso Lopes555bea62010-06-30 03:29:36 +00002681let Predicates = [HasSSE2] in {
2682 let AddedComplexity = 5 in
2683 defm PSHUFD : sse2_pshuffle<"pshufd", v4i32, pshufd, bc_v4i32>, TB, OpSize;
2684
2685 // SSE2 with ImmT == Imm8 and XS prefix.
2686 defm PSHUFHW : sse2_pshuffle<"pshufhw", v8i16, pshufhw, bc_v8i16>, XS;
2687
2688 // SSE2 with ImmT == Imm8 and XD prefix.
2689 defm PSHUFLW : sse2_pshuffle<"pshuflw", v8i16, pshuflw, bc_v8i16>, XD;
2690}
2691
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002692//===---------------------------------------------------------------------===//
2693// SSE2 - Packed Integer Unpack Instructions
2694//===---------------------------------------------------------------------===//
2695
2696let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002697multiclass sse2_unpack<bits<8> opc, string OpcodeStr, ValueType vt,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002698 PatFrag unp_frag, PatFrag bc_frag, bit Is2Addr = 1> {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002699 def rr : PDI<opc, MRMSrcReg,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002700 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2701 !if(Is2Addr,
2702 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2703 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2704 [(set VR128:$dst, (vt (unp_frag VR128:$src1, VR128:$src2)))]>;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002705 def rm : PDI<opc, MRMSrcMem,
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002706 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2707 !if(Is2Addr,
2708 !strconcat(OpcodeStr,"\t{$src2, $dst|$dst, $src2}"),
2709 !strconcat(OpcodeStr,"\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
2710 [(set VR128:$dst, (unp_frag VR128:$src1,
2711 (bc_frag (memopv2i64
2712 addr:$src2))))]>;
2713}
2714
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002715let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes876085d2010-06-30 04:06:39 +00002716 defm VPUNPCKLBW : sse2_unpack<0x60, "vpunpcklbw", v16i8, unpckl, bc_v16i8,
2717 0>, VEX_4V;
2718 defm VPUNPCKLWD : sse2_unpack<0x61, "vpunpcklwd", v8i16, unpckl, bc_v8i16,
2719 0>, VEX_4V;
2720 defm VPUNPCKLDQ : sse2_unpack<0x62, "vpunpckldq", v4i32, unpckl, bc_v4i32,
2721 0>, VEX_4V;
2722
2723 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2724 /// knew to collapse (bitconvert VT to VT) into its operand.
2725 def VPUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
2726 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2727 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2728 [(set VR128:$dst,
2729 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>, VEX_4V;
2730 def VPUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
2731 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2732 "vpunpcklqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2733 [(set VR128:$dst,
2734 (v2i64 (unpckl VR128:$src1,
2735 (memopv2i64 addr:$src2))))]>, VEX_4V;
2736
2737 defm VPUNPCKHBW : sse2_unpack<0x68, "vpunpckhbw", v16i8, unpckh, bc_v16i8,
2738 0>, VEX_4V;
2739 defm VPUNPCKHWD : sse2_unpack<0x69, "vpunpckhwd", v8i16, unpckh, bc_v8i16,
2740 0>, VEX_4V;
2741 defm VPUNPCKHDQ : sse2_unpack<0x6A, "vpunpckhdq", v4i32, unpckh, bc_v4i32,
2742 0>, VEX_4V;
2743
2744 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2745 /// knew to collapse (bitconvert VT to VT) into its operand.
2746 def VPUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
2747 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
2748 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2749 [(set VR128:$dst,
2750 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>, VEX_4V;
2751 def VPUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
2752 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
2753 "vpunpckhqdq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2754 [(set VR128:$dst,
2755 (v2i64 (unpckh VR128:$src1,
2756 (memopv2i64 addr:$src2))))]>, VEX_4V;
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002757}
Evan Chengc60bd972006-03-25 09:37:23 +00002758
Evan Chenge9083d62008-03-05 08:19:16 +00002759let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002760 defm PUNPCKLBW : sse2_unpack<0x60, "punpcklbw", v16i8, unpckl, bc_v16i8>;
2761 defm PUNPCKLWD : sse2_unpack<0x61, "punpcklwd", v8i16, unpckl, bc_v8i16>;
2762 defm PUNPCKLDQ : sse2_unpack<0x62, "punpckldq", v4i32, unpckl, bc_v4i32>;
2763
2764 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2765 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002766 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002767 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002768 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002769 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002771 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002772 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002773 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002774 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 (v2i64 (unpckl VR128:$src1,
2776 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002777
Bruno Cardoso Lopes7f5b0d82010-06-01 17:02:50 +00002778 defm PUNPCKHBW : sse2_unpack<0x68, "punpckhbw", v16i8, unpckh, bc_v16i8>;
2779 defm PUNPCKHWD : sse2_unpack<0x69, "punpckhwd", v8i16, unpckh, bc_v8i16>;
2780 defm PUNPCKHDQ : sse2_unpack<0x6A, "punpckhdq", v4i32, unpckh, bc_v4i32>;
2781
2782 /// FIXME: we could eliminate this and use sse2_unpack instead if tblgen
2783 /// knew to collapse (bitconvert VT to VT) into its operand.
Eric Christopher44b93ff2009-07-31 20:07:27 +00002784 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002785 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002786 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002787 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002789 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002790 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002791 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002792 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 (v2i64 (unpckh VR128:$src1,
2794 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002795}
Evan Cheng82521dd2006-03-21 07:09:35 +00002796
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002797} // ExeDomain = SSEPackedInt
2798
2799//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002800// SSE2 - Packed Integer Extract and Insert
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002801//===---------------------------------------------------------------------===//
2802
2803let ExeDomain = SSEPackedInt in {
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002804multiclass sse2_pinsrw<bit Is2Addr = 1> {
2805 def rri : Ii8<0xC4, MRMSrcReg,
2806 (outs VR128:$dst), (ins VR128:$src1,
2807 GR32:$src2, i32i8imm:$src3),
2808 !if(Is2Addr,
2809 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2810 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2811 [(set VR128:$dst,
2812 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
2813 def rmi : Ii8<0xC4, MRMSrcMem,
2814 (outs VR128:$dst), (ins VR128:$src1,
2815 i16mem:$src2, i32i8imm:$src3),
2816 !if(Is2Addr,
2817 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
2818 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
2819 [(set VR128:$dst,
2820 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2821 imm:$src3))]>;
2822}
Bruno Cardoso Lopes2c818072010-06-29 22:12:16 +00002823
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002824// Extract
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00002825let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002826def VPEXTRWri : Ii8<0xC5, MRMSrcReg,
2827 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
2828 "vpextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2829 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
2830 imm:$src2))]>, OpSize, VEX;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002831def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002832 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002833 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002834 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002835 imm:$src2))]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002836
2837// Insert
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002838let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002839 defm VPINSRW : sse2_pinsrw<0>, OpSize, VEX_4V;
2840 def VPINSRWrr64i : Ii8<0xC4, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002841 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
2842 "vpinsrw\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
2843 []>, OpSize, VEX_4V;
2844}
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002845
2846let Constraints = "$src1 = $dst" in
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00002847 defm PINSRW : sse2_pinsrw, TB, OpSize, Requires<[HasSSE2]>;
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002848
2849} // ExeDomain = SSEPackedInt
2850
2851//===---------------------------------------------------------------------===//
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002852// SSE2 - Packed Mask Creation
Bruno Cardoso Lopes1e4b7232010-06-30 17:03:03 +00002853//===---------------------------------------------------------------------===//
2854
2855let ExeDomain = SSEPackedInt in {
Evan Chengb067a1e2006-03-31 19:22:53 +00002856
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002857let isAsmParserOnly = 1 in {
2858def VPMOVMSKBrr : VPDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002859 "pmovmskb\t{$src, $dst|$dst, $src}",
2860 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00002861def VPMOVMSKBr64r : VPDI<0xD7, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
2862 "pmovmskb\t{$src, $dst|$dst, $src}", []>, VEX;
2863}
Evan Cheng64d80e32007-07-19 01:14:50 +00002864def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002865 "pmovmskb\t{$src, $dst|$dst, $src}",
2866 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Cheng1d768642009-02-10 22:06:28 +00002867
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002868} // ExeDomain = SSEPackedInt
2869
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002870//===---------------------------------------------------------------------===//
2871// SSE2 - Conditional Store
2872//===---------------------------------------------------------------------===//
2873
2874let ExeDomain = SSEPackedInt in {
2875
2876let isAsmParserOnly = 1 in {
2877let Uses = [EDI] in
2878def VMASKMOVDQU : VPDI<0xF7, MRMSrcReg, (outs),
2879 (ins VR128:$src, VR128:$mask),
2880 "maskmovdqu\t{$mask, $src|$src, $mask}",
2881 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>, VEX;
2882let Uses = [RDI] in
2883def VMASKMOVDQU64 : VPDI<0xF7, MRMSrcReg, (outs),
2884 (ins VR128:$src, VR128:$mask),
2885 "maskmovdqu\t{$mask, $src|$src, $mask}",
2886 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>, VEX;
2887}
2888
2889let Uses = [EDI] in
2890def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2891 "maskmovdqu\t{$mask, $src|$src, $mask}",
2892 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
2893let Uses = [RDI] in
2894def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2895 "maskmovdqu\t{$mask, $src|$src, $mask}",
2896 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2897
2898} // ExeDomain = SSEPackedInt
2899
2900//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00002901// SSE2 - Move Doubleword
Bruno Cardoso Lopese26f14d2010-06-30 18:38:10 +00002902//===---------------------------------------------------------------------===//
2903
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002904// Move Int Doubleword to Packed Double Int
2905let isAsmParserOnly = 1 in {
2906def VMOVDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
2907 "movd\t{$src, $dst|$dst, $src}",
2908 [(set VR128:$dst,
2909 (v4i32 (scalar_to_vector GR32:$src)))]>, VEX;
2910def VMOVDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
2911 "movd\t{$src, $dst|$dst, $src}",
2912 [(set VR128:$dst,
2913 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
2914 VEX;
2915}
Evan Cheng64d80e32007-07-19 01:14:50 +00002916def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002917 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002918 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002919 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002920def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002921 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002922 [(set VR128:$dst,
2923 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Chris Lattner748a2fe2010-10-05 20:49:15 +00002924def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2925 "mov{d|q}\t{$src, $dst|$dst, $src}",
2926 [(set VR128:$dst,
2927 (v2i64 (scalar_to_vector GR64:$src)))]>;
2928def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
2929 "mov{d|q}\t{$src, $dst|$dst, $src}",
2930 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002931
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002932
2933// Move Int Doubleword to Single Scalar
2934let isAsmParserOnly = 1 in {
2935def VMOVDI2SSrr : VPDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
2936 "movd\t{$src, $dst|$dst, $src}",
2937 [(set FR32:$dst, (bitconvert GR32:$src))]>, VEX;
2938
2939def VMOVDI2SSrm : VPDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
2940 "movd\t{$src, $dst|$dst, $src}",
2941 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>,
2942 VEX;
2943}
Evan Cheng64d80e32007-07-19 01:14:50 +00002944def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002945 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00002946 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2947
Evan Cheng64d80e32007-07-19 01:14:50 +00002948def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002949 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002950 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002951
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002952// Move Packed Doubleword Int to Packed Double Int
2953let isAsmParserOnly = 1 in {
2954def VMOVPDI2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
2955 "movd\t{$src, $dst|$dst, $src}",
2956 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2957 (iPTR 0)))]>, VEX;
2958def VMOVPDI2DImr : VPDI<0x7E, MRMDestMem, (outs),
2959 (ins i32mem:$dst, VR128:$src),
2960 "movd\t{$src, $dst|$dst, $src}",
2961 [(store (i32 (vector_extract (v4i32 VR128:$src),
2962 (iPTR 0))), addr:$dst)]>, VEX;
2963}
Evan Cheng64d80e32007-07-19 01:14:50 +00002964def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002965 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002966 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002967 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002968def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002969 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002970 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002971 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002972
Chris Lattner748a2fe2010-10-05 20:49:15 +00002973def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
2974 "mov{d|q}\t{$src, $dst|$dst, $src}",
2975 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
2976 (iPTR 0)))]>;
2977def MOV64toSDrm : S3SI<0x7E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
2978 "movq\t{$src, $dst|$dst, $src}",
2979 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
2980
2981def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
2982 "mov{d|q}\t{$src, $dst|$dst, $src}",
2983 [(set GR64:$dst, (bitconvert FR64:$src))]>;
2984def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
2985 "movq\t{$src, $dst|$dst, $src}",
2986 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;
2987
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00002988// Move Scalar Single to Double Int
2989let isAsmParserOnly = 1 in {
2990def VMOVSS2DIrr : VPDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
2991 "movd\t{$src, $dst|$dst, $src}",
2992 [(set GR32:$dst, (bitconvert FR32:$src))]>, VEX;
2993def VMOVSS2DImr : VPDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
2994 "movd\t{$src, $dst|$dst, $src}",
2995 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>, VEX;
2996}
Evan Cheng64d80e32007-07-19 01:14:50 +00002997def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002998 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002999 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00003000def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003001 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00003002 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00003003
Evan Cheng017dcc62006-04-21 01:05:10 +00003004// movd / movq to XMM register zero-extends
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003005let AddedComplexity = 15, isAsmParserOnly = 1 in {
3006def VMOVZDI2PDIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
3007 "movd\t{$src, $dst|$dst, $src}",
3008 [(set VR128:$dst, (v4i32 (X86vzmovl
3009 (v4i32 (scalar_to_vector GR32:$src)))))]>,
3010 VEX;
3011def VMOVZQI2PQIrr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3012 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
3013 [(set VR128:$dst, (v2i64 (X86vzmovl
3014 (v2i64 (scalar_to_vector GR64:$src)))))]>,
3015 VEX, VEX_W;
3016}
Evan Cheng7a831ce2007-12-15 03:00:47 +00003017let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003018def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003019 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003020 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003021 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003022def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003023 "mov{d|q}\t{$src, $dst|$dst, $src}", // X86-64 only
Evan Chengd880b972008-05-09 21:53:03 +00003024 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00003025 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003026}
3027
3028let AddedComplexity = 20 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003029let isAsmParserOnly = 1 in
3030def VMOVZDI2PDIrm : VPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3031 "movd\t{$src, $dst|$dst, $src}",
3032 [(set VR128:$dst,
3033 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
3034 (loadi32 addr:$src))))))]>,
3035 VEX;
Evan Cheng64d80e32007-07-19 01:14:50 +00003036def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003037 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00003038 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003039 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00003040 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00003041
3042def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
3043 (MOVZDI2PDIrm addr:$src)>;
3044def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3045 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00003046def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3047 (MOVZDI2PDIrm addr:$src)>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003048}
Evan Chengc36c0ab2008-05-22 18:56:56 +00003049
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003050//===---------------------------------------------------------------------===//
3051// SSE2 - Move Quadword
3052//===---------------------------------------------------------------------===//
3053
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003054// Move Quadword Int to Packed Quadword Int
3055let isAsmParserOnly = 1 in
3056def VMOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3057 "vmovq\t{$src, $dst|$dst, $src}",
3058 [(set VR128:$dst,
3059 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003060 VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003061def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3062 "movq\t{$src, $dst|$dst, $src}",
3063 [(set VR128:$dst,
3064 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003065 Requires<[HasSSE2]>; // SSE2 instruction with XS Prefix
3066
3067// Move Packed Quadword Int to Quadword Int
3068let isAsmParserOnly = 1 in
3069def VMOVPQI2QImr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3070 "movq\t{$src, $dst|$dst, $src}",
3071 [(store (i64 (vector_extract (v2i64 VR128:$src),
3072 (iPTR 0))), addr:$dst)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003073def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3074 "movq\t{$src, $dst|$dst, $src}",
3075 [(store (i64 (vector_extract (v2i64 VR128:$src),
3076 (iPTR 0))), addr:$dst)]>;
3077
3078def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
3079 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), sub_sd))>;
3080
3081// Store / copy lower 64-bits of a XMM register.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003082let isAsmParserOnly = 1 in
3083def VMOVLQ128mr : VPDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3084 "movq\t{$src, $dst|$dst, $src}",
3085 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>, VEX;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003086def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
3087 "movq\t{$src, $dst|$dst, $src}",
3088 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
3089
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003090let AddedComplexity = 20, isAsmParserOnly = 1 in
3091def VMOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3092 "vmovq\t{$src, $dst|$dst, $src}",
3093 [(set VR128:$dst,
3094 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
3095 (loadi64 addr:$src))))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003096 XS, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003097
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003098let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00003099def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00003100 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00003101 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00003102 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003103 (loadi64 addr:$src))))))]>,
3104 XS, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00003105
Evan Chengc36c0ab2008-05-22 18:56:56 +00003106def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3107 (MOVZQI2PQIrm addr:$src)>;
3108def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
3109 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003110def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00003111}
Evan Chengd880b972008-05-09 21:53:03 +00003112
Evan Cheng7a831ce2007-12-15 03:00:47 +00003113// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
3114// IA32 document. movq xmm1, xmm2 does clear the high bits.
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003115let isAsmParserOnly = 1, AddedComplexity = 15 in
3116def VMOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3117 "vmovq\t{$src, $dst|$dst, $src}",
3118 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003119 XS, VEX, Requires<[HasAVX]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003120let AddedComplexity = 15 in
3121def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3122 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003123 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003124 XS, Requires<[HasSSE2]>;
3125
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003126let AddedComplexity = 20, isAsmParserOnly = 1 in
3127def VMOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3128 "vmovq\t{$src, $dst|$dst, $src}",
3129 [(set VR128:$dst, (v2i64 (X86vzmovl
3130 (loadv2i64 addr:$src))))]>,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003131 XS, VEX, Requires<[HasAVX]>;
Evan Cheng8e8de682008-05-20 18:24:47 +00003132let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00003133def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3134 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00003135 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00003136 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003137 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003138
Evan Cheng8e8de682008-05-20 18:24:47 +00003139def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
3140 (MOVZPQILo2PQIrm addr:$src)>;
3141}
3142
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003143// Instructions to match in the assembler
3144let isAsmParserOnly = 1 in {
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003145def VMOVQs64rr : VPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
3146 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
3147def VMOVQd64rr : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3148 "movq\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003149// Recognize "movd" with GR64 destination, but encode as a "movq"
3150def VMOVQd64rr_alt : VPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
3151 "movd\t{$src, $dst|$dst, $src}", []>, VEX, VEX_W;
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003152}
3153
Sean Callanan108934c2009-12-18 00:01:26 +00003154// Instructions for the disassembler
3155// xr = XMM register
3156// xm = mem64
3157
Bruno Cardoso Lopes06e6e102010-07-23 00:14:54 +00003158let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes6596a622010-07-01 01:20:06 +00003159def VMOVQxrxr: I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3160 "vmovq\t{$src, $dst|$dst, $src}", []>, VEX, XS;
Sean Callanan108934c2009-12-18 00:01:26 +00003161def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3162 "movq\t{$src, $dst|$dst, $src}", []>, XS;
3163
Eric Christopher44b93ff2009-07-31 20:07:27 +00003164//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003165// SSE2 - Misc Instructions
3166//===---------------------------------------------------------------------===//
3167
3168// Flush cache
3169def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
3170 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
3171 TB, Requires<[HasSSE2]>;
3172
3173// Load, store, and memory fence
3174def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
3175 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
3176def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
3177 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Eric Christopher9a9d2752010-07-22 02:48:34 +00003178def : Pat<(X86LFence), (LFENCE)>;
3179def : Pat<(X86MFence), (MFENCE)>;
3180
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003181
3182// Pause. This "instruction" is encoded as "rep; nop", so even though it
3183// was introduced with SSE2, it's backward compatible.
3184def PAUSE : I<0x90, RawFrm, (outs), (ins), "pause", []>, REP;
3185
Eric Christopher63f02ac2010-08-13 02:37:50 +00003186// Alias instructions that map zero vector to pxor / xorp* for sse.
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003187// We set canFoldAsLoad because this can be converted to a constant-pool
3188// load of an all-ones value if folding it would be beneficial.
3189let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Eric Christopher63f02ac2010-08-13 02:37:50 +00003190 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
3191 // FIXME: Change encoding to pseudo.
3192 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
3193 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Bruno Cardoso Lopes7ac7ed82010-06-30 18:49:10 +00003194
3195//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003196// SSE3 - Conversion Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00003197//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003198
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003199// Convert Packed Double FP to Packed DW Integers
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003200let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003201// The assembler can recognize rr 256-bit instructions by seeing a ymm
3202// register, but the same isn't true when using memory operands instead.
3203// Provide other assembly rr and rm forms to address this explicitly.
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003204def VCVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3205 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003206def VCVTPD2DQXrYr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3207 "vcvtpd2dq\t{$src, $dst|$dst, $src}", []>, VEX;
3208
3209// XMM only
3210def VCVTPD2DQXrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3211 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3212def VCVTPD2DQXrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3213 "vcvtpd2dqx\t{$src, $dst|$dst, $src}", []>, VEX;
3214
3215// YMM only
3216def VCVTPD2DQYrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR256:$src),
3217 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX;
3218def VCVTPD2DQYrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f256mem:$src),
3219 "vcvtpd2dqy\t{$src, $dst|$dst, $src}", []>, VEX, VEX_L;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003220}
3221
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003222def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3223 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
3224def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3225 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003226
3227// Convert Packed DW Integers to Packed Double FP
3228let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3229def VCVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00003230 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003231def VCVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00003232 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003233def VCVTDQ2PDYrm : S3SI<0xE6, MRMSrcMem, (outs VR256:$dst), (ins f128mem:$src),
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003234 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003235def VCVTDQ2PDYrr : S3SI<0xE6, MRMSrcReg, (outs VR256:$dst), (ins VR128:$src),
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003236 "vcvtdq2pd\t{$src, $dst|$dst, $src}", []>, VEX;
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +00003237}
3238
Bruno Cardoso Lopesf23919b2010-06-22 18:09:32 +00003239def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3240 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3241def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3242 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
3243
Bruno Cardoso Lopes84681572010-08-09 21:24:59 +00003244// AVX 256-bit register conversion intrinsics
3245def : Pat<(int_x86_avx_cvtdq2_pd_256 VR128:$src),
3246 (VCVTDQ2PDYrr VR128:$src)>;
3247def : Pat<(int_x86_avx_cvtdq2_pd_256 (memopv4i32 addr:$src)),
3248 (VCVTDQ2PDYrm addr:$src)>;
3249
Bruno Cardoso Lopes93f6c1e2010-08-09 21:51:56 +00003250def : Pat<(int_x86_avx_cvt_pd2dq_256 VR256:$src),
3251 (VCVTPD2DQYrr VR256:$src)>;
3252def : Pat<(int_x86_avx_cvt_pd2dq_256 (memopv4f64 addr:$src)),
3253 (VCVTPD2DQYrm addr:$src)>;
3254
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003255//===---------------------------------------------------------------------===//
3256// SSE3 - Move Instructions
3257//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00003258
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003259// Replicate Single FP
3260multiclass sse3_replicate_sfp<bits<8> op, PatFrag rep_frag, string OpcodeStr> {
3261def rr : S3SI<op, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3262 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3263 [(set VR128:$dst, (v4f32 (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003264 VR128:$src, (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003265def rm : S3SI<op, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
3266 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3267 [(set VR128:$dst, (rep_frag
Nate Begeman9008ca62009-04-27 18:41:29 +00003268 (memopv4f32 addr:$src), (undef)))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003269}
Bill Wendlingddd35322007-05-02 23:11:52 +00003270
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003271multiclass sse3_replicate_sfp_y<bits<8> op, PatFrag rep_frag,
3272 string OpcodeStr> {
3273def rr : S3SI<op, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3274 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3275def rm : S3SI<op, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3276 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
3277}
3278
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003279let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003280 // FIXME: Merge above classes when we have patterns for the ymm version
3281 defm VMOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "vmovshdup">, VEX;
3282 defm VMOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "vmovsldup">, VEX;
3283 defm VMOVSHDUPY : sse3_replicate_sfp_y<0x16, movshdup, "vmovshdup">, VEX;
3284 defm VMOVSLDUPY : sse3_replicate_sfp_y<0x12, movsldup, "vmovsldup">, VEX;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003285}
3286defm MOVSHDUP : sse3_replicate_sfp<0x16, movshdup, "movshdup">;
3287defm MOVSLDUP : sse3_replicate_sfp<0x12, movsldup, "movsldup">;
3288
3289// Replicate Double FP
3290multiclass sse3_replicate_dfp<string OpcodeStr> {
3291def rr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3292 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3293 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
3294def rm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
3295 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng0b457f02008-09-25 20:50:48 +00003296 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00003297 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
3298 (undef))))]>;
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003299}
3300
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003301multiclass sse3_replicate_dfp_y<string OpcodeStr> {
3302def rr : S3DI<0x12, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
3303 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3304 []>;
3305def rm : S3DI<0x12, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
3306 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3307 []>;
3308}
3309
3310let isAsmParserOnly = 1, Predicates = [HasAVX] in {
3311 // FIXME: Merge above classes when we have patterns for the ymm version
3312 defm VMOVDDUP : sse3_replicate_dfp<"vmovddup">, VEX;
3313 defm VMOVDDUPY : sse3_replicate_dfp_y<"vmovddup">, VEX;
3314}
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003315defm MOVDDUP : sse3_replicate_dfp<"movddup">;
Evan Cheng0b457f02008-09-25 20:50:48 +00003316
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003317// Move Unaligned Integer
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003318let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003319 def VLDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00003320 "vlddqu\t{$src, $dst|$dst, $src}",
3321 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003322 def VLDDQUYrm : S3DI<0xF0, MRMSrcMem, (outs VR256:$dst), (ins i256mem:$src),
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00003323 "vlddqu\t{$src, $dst|$dst, $src}",
3324 [(set VR256:$dst, (int_x86_avx_ldu_dq_256 addr:$src))]>, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00003325}
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003326def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3327 "lddqu\t{$src, $dst|$dst, $src}",
3328 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
3329
Nate Begeman9008ca62009-04-27 18:41:29 +00003330def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
3331 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003332 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003333
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003334// Several Move patterns
Nate Begemanec8eee22009-04-29 22:47:44 +00003335let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003336def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00003337 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00003338def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
3339 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3340def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
3341 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3342def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
3343 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
3344}
Bill Wendlingddd35322007-05-02 23:11:52 +00003345
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003346// vector_shuffle v1, <undef> <1, 1, 3, 3>
3347let AddedComplexity = 15 in
3348def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
3349 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3350let AddedComplexity = 20 in
3351def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3352 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
3353
3354// vector_shuffle v1, <undef> <0, 0, 2, 2>
3355let AddedComplexity = 15 in
3356 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
3357 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
3358let AddedComplexity = 20 in
3359 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
3360 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
3361
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003362//===---------------------------------------------------------------------===//
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003363// SSE3 - Arithmetic
Bruno Cardoso Lopes79b634c2010-07-01 02:33:39 +00003364//===---------------------------------------------------------------------===//
3365
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003366multiclass sse3_addsub<Intrinsic Int, string OpcodeStr, RegisterClass RC,
3367 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003368 def rr : I<0xD0, MRMSrcReg,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003369 (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003370 !if(Is2Addr,
3371 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3372 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003373 [(set RC:$dst, (Int RC:$src1, RC:$src2))]>;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003374 def rm : I<0xD0, MRMSrcMem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003375 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003376 !if(Is2Addr,
3377 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3378 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003379 [(set RC:$dst, (Int RC:$src1, (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003380}
3381
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003382let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003383 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003384 defm VADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "vaddsubps", VR128,
3385 f128mem, 0>, XD, VEX_4V;
3386 defm VADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "vaddsubpd", VR128,
3387 f128mem, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00003388 defm VADDSUBPSY : sse3_addsub<int_x86_avx_addsub_ps_256, "vaddsubps", VR256,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003389 f256mem, 0>, XD, VEX_4V;
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00003390 defm VADDSUBPDY : sse3_addsub<int_x86_avx_addsub_pd_256, "vaddsubpd", VR256,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003391 f256mem, 0>, OpSize, VEX_4V;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003392}
3393let Constraints = "$src1 = $dst", Predicates = [HasSSE3],
3394 ExeDomain = SSEPackedDouble in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003395 defm ADDSUBPS : sse3_addsub<int_x86_sse3_addsub_ps, "addsubps", VR128,
3396 f128mem>, XD;
3397 defm ADDSUBPD : sse3_addsub<int_x86_sse3_addsub_pd, "addsubpd", VR128,
3398 f128mem>, TB, OpSize;
Bruno Cardoso Lopes71448212010-07-01 17:08:18 +00003399}
3400
3401//===---------------------------------------------------------------------===//
3402// SSE3 Instructions
3403//===---------------------------------------------------------------------===//
3404
Bill Wendlingddd35322007-05-02 23:11:52 +00003405// Horizontal ops
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003406multiclass S3D_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3407 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3408 def rr : S3DI<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003409 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003410 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003411 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003412 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3413
3414 def rm : S3DI<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003415 !if(Is2Addr,
Dan Gohmanb1576f52007-07-31 20:11:57 +00003416 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003417 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003418 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3419}
3420multiclass S3_Int<bits<8> o, string OpcodeStr, ValueType vt, RegisterClass RC,
3421 X86MemOperand x86memop, Intrinsic IntId, bit Is2Addr = 1> {
3422 def rr : S3I<o, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003423 !if(Is2Addr,
3424 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3425 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003426 [(set RC:$dst, (vt (IntId RC:$src1, RC:$src2)))]>;
3427
3428 def rm : S3I<o, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003429 !if(Is2Addr,
3430 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3431 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003432 [(set RC:$dst, (vt (IntId RC:$src1, (memop addr:$src2))))]>;
3433}
Bill Wendlingddd35322007-05-02 23:11:52 +00003434
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003435let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003436 defm VHADDPS : S3D_Int<0x7C, "vhaddps", v4f32, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003437 int_x86_sse3_hadd_ps, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003438 defm VHADDPD : S3_Int <0x7C, "vhaddpd", v2f64, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003439 int_x86_sse3_hadd_pd, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003440 defm VHSUBPS : S3D_Int<0x7D, "vhsubps", v4f32, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003441 int_x86_sse3_hsub_ps, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003442 defm VHSUBPD : S3_Int <0x7D, "vhsubpd", v2f64, VR128, f128mem,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003443 int_x86_sse3_hsub_pd, 0>, VEX_4V;
Bruno Cardoso Lopes9c380642010-08-06 02:10:30 +00003444 defm VHADDPSY : S3D_Int<0x7C, "vhaddps", v8f32, VR256, f256mem,
3445 int_x86_avx_hadd_ps_256, 0>, VEX_4V;
3446 defm VHADDPDY : S3_Int <0x7C, "vhaddpd", v4f64, VR256, f256mem,
3447 int_x86_avx_hadd_pd_256, 0>, VEX_4V;
3448 defm VHSUBPSY : S3D_Int<0x7D, "vhsubps", v8f32, VR256, f256mem,
3449 int_x86_avx_hsub_ps_256, 0>, VEX_4V;
3450 defm VHSUBPDY : S3_Int <0x7D, "vhsubpd", v4f64, VR256, f256mem,
3451 int_x86_avx_hsub_pd_256, 0>, VEX_4V;
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003452}
3453
Evan Chenge9083d62008-03-05 08:19:16 +00003454let Constraints = "$src1 = $dst" in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00003455 defm HADDPS : S3D_Int<0x7C, "haddps", v4f32, VR128, f128mem,
3456 int_x86_sse3_hadd_ps>;
3457 defm HADDPD : S3_Int<0x7C, "haddpd", v2f64, VR128, f128mem,
3458 int_x86_sse3_hadd_pd>;
3459 defm HSUBPS : S3D_Int<0x7D, "hsubps", v4f32, VR128, f128mem,
3460 int_x86_sse3_hsub_ps>;
3461 defm HSUBPD : S3_Int<0x7D, "hsubpd", v2f64, VR128, f128mem,
3462 int_x86_sse3_hsub_pd>;
Bill Wendlingddd35322007-05-02 23:11:52 +00003463}
3464
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003465//===---------------------------------------------------------------------===//
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003466// SSSE3 - Packed Absolute Instructions
Bruno Cardoso Lopesc6fcdeb2010-07-01 17:35:02 +00003467//===---------------------------------------------------------------------===//
3468
Nate Begemanfea2be52008-02-09 23:46:37 +00003469
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003470/// SS3I_unop_rm_int - Simple SSSE3 unary op whose type can be v*{i8,i16,i32}.
3471multiclass SS3I_unop_rm_int<bits<8> opc, string OpcodeStr,
3472 PatFrag mem_frag128, Intrinsic IntId128> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003473 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3474 (ins VR128:$src),
3475 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3476 [(set VR128:$dst, (IntId128 VR128:$src))]>,
3477 OpSize;
3478
3479 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3480 (ins i128mem:$src),
3481 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3482 [(set VR128:$dst,
3483 (IntId128
Bruno Cardoso Lopes944faca2010-07-01 22:33:18 +00003484 (bitconvert (mem_frag128 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00003485}
3486
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003487let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003488 defm VPABSB : SS3I_unop_rm_int<0x1C, "vpabsb", memopv16i8,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003489 int_x86_ssse3_pabs_b_128>, VEX;
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003490 defm VPABSW : SS3I_unop_rm_int<0x1D, "vpabsw", memopv8i16,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003491 int_x86_ssse3_pabs_w_128>, VEX;
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003492 defm VPABSD : SS3I_unop_rm_int<0x1E, "vpabsd", memopv4i32,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003493 int_x86_ssse3_pabs_d_128>, VEX;
3494}
3495
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003496defm PABSB : SS3I_unop_rm_int<0x1C, "pabsb", memopv16i8,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003497 int_x86_ssse3_pabs_b_128>;
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003498defm PABSW : SS3I_unop_rm_int<0x1D, "pabsw", memopv8i16,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003499 int_x86_ssse3_pabs_w_128>;
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003500defm PABSD : SS3I_unop_rm_int<0x1E, "pabsd", memopv4i32,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003501 int_x86_ssse3_pabs_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003502
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003503//===---------------------------------------------------------------------===//
3504// SSSE3 - Packed Binary Operator Instructions
3505//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003506
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003507/// SS3I_binop_rm_int - Simple SSSE3 bin op whose type can be v*{i8,i16,i32}.
3508multiclass SS3I_binop_rm_int<bits<8> opc, string OpcodeStr,
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003509 PatFrag mem_frag128, Intrinsic IntId128,
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003510 bit Is2Addr = 1> {
3511 let isCommutable = 1 in
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003512 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
3513 (ins VR128:$src1, VR128:$src2),
3514 !if(Is2Addr,
3515 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3516 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3517 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3518 OpSize;
3519 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
3520 (ins VR128:$src1, i128mem:$src2),
3521 !if(Is2Addr,
3522 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3523 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
3524 [(set VR128:$dst,
3525 (IntId128 VR128:$src1,
3526 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003527}
3528
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003529let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003530let isCommutable = 0 in {
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003531 defm VPHADDW : SS3I_binop_rm_int<0x01, "vphaddw", memopv8i16,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003532 int_x86_ssse3_phadd_w_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003533 defm VPHADDD : SS3I_binop_rm_int<0x02, "vphaddd", memopv4i32,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003534 int_x86_ssse3_phadd_d_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003535 defm VPHADDSW : SS3I_binop_rm_int<0x03, "vphaddsw", memopv8i16,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003536 int_x86_ssse3_phadd_sw_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003537 defm VPHSUBW : SS3I_binop_rm_int<0x05, "vphsubw", memopv8i16,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003538 int_x86_ssse3_phsub_w_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003539 defm VPHSUBD : SS3I_binop_rm_int<0x06, "vphsubd", memopv4i32,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003540 int_x86_ssse3_phsub_d_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003541 defm VPHSUBSW : SS3I_binop_rm_int<0x07, "vphsubsw", memopv8i16,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003542 int_x86_ssse3_phsub_sw_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003543 defm VPMADDUBSW : SS3I_binop_rm_int<0x04, "vpmaddubsw", memopv16i8,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003544 int_x86_ssse3_pmadd_ub_sw_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003545 defm VPSHUFB : SS3I_binop_rm_int<0x00, "vpshufb", memopv16i8,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003546 int_x86_ssse3_pshuf_b_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003547 defm VPSIGNB : SS3I_binop_rm_int<0x08, "vpsignb", memopv16i8,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003548 int_x86_ssse3_psign_b_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003549 defm VPSIGNW : SS3I_binop_rm_int<0x09, "vpsignw", memopv8i16,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003550 int_x86_ssse3_psign_w_128, 0>, VEX_4V;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003551 defm VPSIGND : SS3I_binop_rm_int<0x0A, "vpsignd", memopv4i32,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003552 int_x86_ssse3_psign_d_128, 0>, VEX_4V;
3553}
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003554defm VPMULHRSW : SS3I_binop_rm_int<0x0B, "vpmulhrsw", memopv8i16,
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003555 int_x86_ssse3_pmul_hr_sw_128, 0>, VEX_4V;
3556}
3557
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003558// None of these have i8 immediate fields.
3559let ImmT = NoImm, Constraints = "$src1 = $dst" in {
3560let isCommutable = 0 in {
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003561 defm PHADDW : SS3I_binop_rm_int<0x01, "phaddw", memopv8i16,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003562 int_x86_ssse3_phadd_w_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003563 defm PHADDD : SS3I_binop_rm_int<0x02, "phaddd", memopv4i32,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003564 int_x86_ssse3_phadd_d_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003565 defm PHADDSW : SS3I_binop_rm_int<0x03, "phaddsw", memopv8i16,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003566 int_x86_ssse3_phadd_sw_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003567 defm PHSUBW : SS3I_binop_rm_int<0x05, "phsubw", memopv8i16,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003568 int_x86_ssse3_phsub_w_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003569 defm PHSUBD : SS3I_binop_rm_int<0x06, "phsubd", memopv4i32,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003570 int_x86_ssse3_phsub_d_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003571 defm PHSUBSW : SS3I_binop_rm_int<0x07, "phsubsw", memopv8i16,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003572 int_x86_ssse3_phsub_sw_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003573 defm PMADDUBSW : SS3I_binop_rm_int<0x04, "pmaddubsw", memopv16i8,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003574 int_x86_ssse3_pmadd_ub_sw_128>;
Dale Johannesene5db19e2010-09-13 21:15:43 +00003575 defm PSHUFB : SS3I_binop_rm_int<0x00, "pshufb", memopv16i8,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003576 int_x86_ssse3_pshuf_b_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003577 defm PSIGNB : SS3I_binop_rm_int<0x08, "psignb", memopv16i8,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003578 int_x86_ssse3_psign_b_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003579 defm PSIGNW : SS3I_binop_rm_int<0x09, "psignw", memopv8i16,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003580 int_x86_ssse3_psign_w_128>;
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003581 defm PSIGND : SS3I_binop_rm_int<0x0A, "psignd", memopv4i32,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003582 int_x86_ssse3_psign_d_128>;
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003583}
Dale Johannesencaa9ba22010-09-03 21:23:00 +00003584defm PMULHRSW : SS3I_binop_rm_int<0x0B, "pmulhrsw", memopv8i16,
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003585 int_x86_ssse3_pmul_hr_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003586}
3587
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003588def : Pat<(X86pshufb VR128:$src, VR128:$mask),
3589 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
3590def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
3591 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00003592
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003593//===---------------------------------------------------------------------===//
3594// SSSE3 - Packed Align Instruction Patterns
3595//===---------------------------------------------------------------------===//
Bill Wendling76d708b2007-08-10 06:22:27 +00003596
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003597multiclass ssse3_palign<string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003598 def R128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
3599 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3600 !if(Is2Addr,
3601 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3602 !strconcat(asm,
3603 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3604 []>, OpSize;
3605 def R128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
3606 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3607 !if(Is2Addr,
3608 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3609 !strconcat(asm,
3610 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
3611 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00003612}
Bill Wendlingddd35322007-05-02 23:11:52 +00003613
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003614let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes95f1e2d2010-09-03 02:08:45 +00003615 defm VPALIGN : ssse3_palign<"vpalignr", 0>, VEX_4V;
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003616let Constraints = "$src1 = $dst" in
Dale Johannesen4efb0fe2010-09-09 01:02:39 +00003617 defm PALIGN : ssse3_palign<"palignr">;
Bruno Cardoso Lopesf5cd8c52010-07-02 22:06:54 +00003618
Eric Christopher6d972fd2010-04-20 00:59:54 +00003619let AddedComplexity = 5 in {
Nate Begemana09008b2009-10-19 02:17:23 +00003620def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
3621 (PALIGNR128rr VR128:$src2, VR128:$src1,
3622 (SHUFFLE_get_palign_imm VR128:$src3))>,
3623 Requires<[HasSSSE3]>;
3624def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
3625 (PALIGNR128rr VR128:$src2, VR128:$src1,
3626 (SHUFFLE_get_palign_imm VR128:$src3))>,
3627 Requires<[HasSSSE3]>;
3628def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
3629 (PALIGNR128rr VR128:$src2, VR128:$src1,
3630 (SHUFFLE_get_palign_imm VR128:$src3))>,
3631 Requires<[HasSSSE3]>;
3632def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
3633 (PALIGNR128rr VR128:$src2, VR128:$src1,
3634 (SHUFFLE_get_palign_imm VR128:$src3))>,
3635 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00003636}
Nate Begemana09008b2009-10-19 02:17:23 +00003637
Bruno Cardoso Lopesf12ad662010-07-01 23:10:49 +00003638//===---------------------------------------------------------------------===//
3639// SSSE3 Misc Instructions
3640//===---------------------------------------------------------------------===//
3641
3642// Thread synchronization
3643def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
3644 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
3645def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
3646 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003647
Eric Christopher44b93ff2009-07-31 20:07:27 +00003648//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003649// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00003650//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00003651
Eric Christopher44b93ff2009-07-31 20:07:27 +00003652// extload f32 -> f64. This matches load+fextend because we have a hack in
3653// the isel (PreprocessForFPConvert) that can introduce loads after dag
3654// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00003655// Since these loads aren't folded into the fextend, we have to match it
3656// explicitly here.
3657let Predicates = [HasSSE2] in
3658 def : Pat<(fextend (loadf32 addr:$src)),
3659 (CVTSS2SDrm addr:$src)>;
3660
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003661// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00003662let Predicates = [HasSSE2] in {
3663 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3664 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3665 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3666 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3667 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3668 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3669 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3670 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3671 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3672 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3673 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3674 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3675 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3676 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3677 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3678 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3679 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3680 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3681 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3682 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3683 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3684 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3685 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3686 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3687 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3688 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3689 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3690 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3691 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3692 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3693}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003694
Evan Cheng017dcc62006-04-21 01:05:10 +00003695// Move scalar to XMM zero-extended
3696// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003697let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003698// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003699def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003700 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003701def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003702 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003703def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003704 (MOVSSrr (v4f32 (V_SET0PS)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003705 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), sub_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003706def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003707 (MOVSSrr (v4i32 (V_SET0PI)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003708 (EXTRACT_SUBREG (v4i32 VR128:$src), sub_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003709}
Evan Chengbc4832b2006-03-24 23:15:12 +00003710
Evan Chengb9df0ca2006-03-22 02:53:00 +00003711// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003712let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003713def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003714 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003715def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003716 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003717def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003718 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003719def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003720 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003721}
Evan Cheng475aecf2006-03-29 03:04:49 +00003722
Evan Chengb7a5c522006-04-18 21:55:35 +00003723// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003724def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3725 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003726 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003727let AddedComplexity = 5 in
3728def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3729 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3730 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003731// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003732def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003733 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003734 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3735 Requires<[HasSSE2]>;
3736// Special unary SHUFPDrri case.
3737def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003738 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003739 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003740 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003741// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003742def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3743 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003744 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003745
Evan Cheng3d60df42006-04-10 22:35:16 +00003746// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003747def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003748 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003749 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003750 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003751def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003752 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003753 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003754 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003755// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003756def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003757 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003758 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003759 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003760
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003761// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003762let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003763def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3764 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003765 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003766def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3767 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003768 Requires<[OptForSpeed, HasSSE2]>;
3769}
Evan Chengfd111b52006-04-19 21:15:24 +00003770let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003771def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003772 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003773def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003774 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003775def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003776 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003777def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003778 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003779}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003780
Evan Cheng174f8032007-05-17 18:44:37 +00003781// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003782let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003783def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3784 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003785 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003786def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3787 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003788 Requires<[OptForSpeed, HasSSE2]>;
3789}
Evan Cheng174f8032007-05-17 18:44:37 +00003790let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003791def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003792 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003793def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003794 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003795def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003796 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003797def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003798 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003799}
3800
Evan Chengb7a75a52008-09-26 23:41:32 +00003801let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003802// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003803def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003804 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003805
3806// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003807def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003808 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003809
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003810// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003811def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003812 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003813def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003814 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003815}
Evan Cheng9d09b892006-05-31 00:51:37 +00003816
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003817let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003818// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003819def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003820 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003821def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003822 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003823def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003824 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003825def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003826 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003827}
Evan Cheng64e97692006-04-24 21:58:20 +00003828
Evan Chengcd0baf22008-05-23 21:23:16 +00003829// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003830def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003831 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003832def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003833 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003834def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3835 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003836 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003837def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003838 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003839
Evan Chengf2ea84a2006-10-09 21:42:15 +00003840let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003841// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003842def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003843 (MOVSSrr (v4i32 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003844 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003845def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003846 (MOVSDrr (v2i64 VR128:$src1),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003847 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003848
Dan Gohman874cada2010-02-28 00:17:42 +00003849// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003850def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003851 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003852 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003853def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00003854 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, sub_sd))>,
Dan Gohman874cada2010-02-28 00:17:42 +00003855 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003856}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003857
Eli Friedman7e2242b2009-06-19 07:00:55 +00003858// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3859// fall back to this for SSE1)
3860def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003861 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003862 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003863
Evan Chenga7fc6422006-04-24 23:34:56 +00003864// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003865def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003866 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003867
Evan Cheng2c3ae372006-04-12 21:21:57 +00003868// Some special case pandn patterns.
3869def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3870 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003871 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003872def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3873 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003874 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003875def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3876 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003877 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003878
Evan Cheng2c3ae372006-04-12 21:21:57 +00003879def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003880 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003881 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003882def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003883 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003884 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003885def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003886 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003887 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00003888
Nate Begemanb348d182007-11-17 03:58:34 +00003889// vector -> vector casts
3890def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3891 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3892def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
Chris Lattnerbf6018a2010-09-29 02:36:32 +00003893 (CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00003894
Evan Chengb4162fd2007-07-20 00:27:43 +00003895// Use movaps / movups for SSE integer load / store (one byte shorter).
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00003896let Predicates = [HasSSE1] in {
3897 def : Pat<(alignedloadv4i32 addr:$src),
3898 (MOVAPSrm addr:$src)>;
3899 def : Pat<(loadv4i32 addr:$src),
3900 (MOVUPSrm addr:$src)>;
3901 def : Pat<(alignedloadv2i64 addr:$src),
3902 (MOVAPSrm addr:$src)>;
3903 def : Pat<(loadv2i64 addr:$src),
3904 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003905
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00003906 def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3907 (MOVAPSmr addr:$dst, VR128:$src)>;
3908 def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3909 (MOVAPSmr addr:$dst, VR128:$src)>;
3910 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3911 (MOVAPSmr addr:$dst, VR128:$src)>;
3912 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3913 (MOVAPSmr addr:$dst, VR128:$src)>;
3914 def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3915 (MOVUPSmr addr:$dst, VR128:$src)>;
3916 def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3917 (MOVUPSmr addr:$dst, VR128:$src)>;
3918 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3919 (MOVUPSmr addr:$dst, VR128:$src)>;
3920 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3921 (MOVUPSmr addr:$dst, VR128:$src)>;
3922}
3923
3924// Use vmovaps/vmovups for AVX 128-bit integer load/store (one byte shorter).
3925let Predicates = [HasAVX] in {
3926 def : Pat<(alignedloadv4i32 addr:$src),
3927 (VMOVAPSrm addr:$src)>;
3928 def : Pat<(loadv4i32 addr:$src),
3929 (VMOVUPSrm addr:$src)>;
3930 def : Pat<(alignedloadv2i64 addr:$src),
3931 (VMOVAPSrm addr:$src)>;
3932 def : Pat<(loadv2i64 addr:$src),
3933 (VMOVUPSrm addr:$src)>;
3934
3935 def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3936 (VMOVAPSmr addr:$dst, VR128:$src)>;
3937 def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3938 (VMOVAPSmr addr:$dst, VR128:$src)>;
3939 def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3940 (VMOVAPSmr addr:$dst, VR128:$src)>;
3941 def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3942 (VMOVAPSmr addr:$dst, VR128:$src)>;
3943 def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3944 (VMOVUPSmr addr:$dst, VR128:$src)>;
3945 def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3946 (VMOVUPSmr addr:$dst, VR128:$src)>;
3947 def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3948 (VMOVUPSmr addr:$dst, VR128:$src)>;
3949 def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3950 (VMOVUPSmr addr:$dst, VR128:$src)>;
3951}
Eric Christopher44b93ff2009-07-31 20:07:27 +00003952
Nate Begeman63ec90a2008-02-03 07:18:54 +00003953//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003954// SSE4.1 - Packed Move with Sign/Zero Extend
3955//===----------------------------------------------------------------------===//
3956
3957multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3958 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3959 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3960 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3961
3962 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3963 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3964 [(set VR128:$dst,
3965 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3966 OpSize;
3967}
3968
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00003969let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00003970defm VPMOVSXBW : SS41I_binop_rm_int8<0x20, "vpmovsxbw", int_x86_sse41_pmovsxbw>,
3971 VEX;
3972defm VPMOVSXWD : SS41I_binop_rm_int8<0x23, "vpmovsxwd", int_x86_sse41_pmovsxwd>,
3973 VEX;
3974defm VPMOVSXDQ : SS41I_binop_rm_int8<0x25, "vpmovsxdq", int_x86_sse41_pmovsxdq>,
3975 VEX;
3976defm VPMOVZXBW : SS41I_binop_rm_int8<0x30, "vpmovzxbw", int_x86_sse41_pmovzxbw>,
3977 VEX;
3978defm VPMOVZXWD : SS41I_binop_rm_int8<0x33, "vpmovzxwd", int_x86_sse41_pmovzxwd>,
3979 VEX;
3980defm VPMOVZXDQ : SS41I_binop_rm_int8<0x35, "vpmovzxdq", int_x86_sse41_pmovzxdq>,
3981 VEX;
3982}
3983
3984defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3985defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3986defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3987defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3988defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3989defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3990
3991// Common patterns involving scalar load.
3992def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3993 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3994def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3995 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3996
3997def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3998 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3999def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
4000 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
4001
4002def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
4003 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4004def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
4005 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
4006
4007def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
4008 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4009def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
4010 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
4011
4012def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
4013 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4014def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
4015 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
4016
4017def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
4018 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4019def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
4020 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
4021
4022
4023multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4024 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4025 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4026 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4027
4028 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
4029 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4030 [(set VR128:$dst,
4031 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
4032 OpSize;
4033}
4034
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004035let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004036defm VPMOVSXBD : SS41I_binop_rm_int4<0x21, "vpmovsxbd", int_x86_sse41_pmovsxbd>,
4037 VEX;
4038defm VPMOVSXWQ : SS41I_binop_rm_int4<0x24, "vpmovsxwq", int_x86_sse41_pmovsxwq>,
4039 VEX;
4040defm VPMOVZXBD : SS41I_binop_rm_int4<0x31, "vpmovzxbd", int_x86_sse41_pmovzxbd>,
4041 VEX;
4042defm VPMOVZXWQ : SS41I_binop_rm_int4<0x34, "vpmovzxwq", int_x86_sse41_pmovzxwq>,
4043 VEX;
4044}
4045
4046defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
4047defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
4048defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
4049defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
4050
4051// Common patterns involving scalar load
4052def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
4053 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
4054def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
4055 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
4056
4057def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
4058 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
4059def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
4060 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
4061
4062
4063multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4064 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
4065 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4066 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
4067
4068 // Expecting a i16 load any extended to i32 value.
4069 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
4070 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4071 [(set VR128:$dst, (IntId (bitconvert
4072 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
4073 OpSize;
4074}
4075
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004076let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004077defm VPMOVSXBQ : SS41I_binop_rm_int2<0x22, "vpmovsxbq", int_x86_sse41_pmovsxbq>,
4078 VEX;
4079defm VPMOVZXBQ : SS41I_binop_rm_int2<0x32, "vpmovzxbq", int_x86_sse41_pmovzxbq>,
4080 VEX;
4081}
4082defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
4083defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
4084
4085// Common patterns involving scalar load
4086def : Pat<(int_x86_sse41_pmovsxbq
4087 (bitconvert (v4i32 (X86vzmovl
4088 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4089 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
4090
4091def : Pat<(int_x86_sse41_pmovzxbq
4092 (bitconvert (v4i32 (X86vzmovl
4093 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
4094 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
4095
4096//===----------------------------------------------------------------------===//
4097// SSE4.1 - Extract Instructions
4098//===----------------------------------------------------------------------===//
4099
4100/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
4101multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
4102 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4103 (ins VR128:$src1, i32i8imm:$src2),
4104 !strconcat(OpcodeStr,
4105 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4106 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
4107 OpSize;
4108 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4109 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
4110 !strconcat(OpcodeStr,
4111 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4112 []>, OpSize;
4113// FIXME:
4114// There's an AssertZext in the way of writing the store pattern
4115// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4116}
4117
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004118let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004119 defm VPEXTRB : SS41I_extract8<0x14, "vpextrb">, VEX;
Bruno Cardoso Lopesfb583a92010-07-22 21:18:49 +00004120 def VPEXTRBrr64 : SS4AIi8<0x14, MRMDestReg, (outs GR64:$dst),
4121 (ins VR128:$src1, i32i8imm:$src2),
4122 "vpextrb\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, OpSize, VEX;
4123}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004124
4125defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
4126
4127
4128/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
4129multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
4130 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4131 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
4132 !strconcat(OpcodeStr,
4133 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4134 []>, OpSize;
4135// FIXME:
4136// There's an AssertZext in the way of writing the store pattern
4137// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
4138}
4139
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004140let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004141 defm VPEXTRW : SS41I_extract16<0x15, "vpextrw">, VEX;
4142
4143defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
4144
4145
4146/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4147multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
4148 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4149 (ins VR128:$src1, i32i8imm:$src2),
4150 !strconcat(OpcodeStr,
4151 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4152 [(set GR32:$dst,
4153 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
4154 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4155 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
4156 !strconcat(OpcodeStr,
4157 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4158 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
4159 addr:$dst)]>, OpSize;
4160}
4161
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004162let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004163 defm VPEXTRD : SS41I_extract32<0x16, "vpextrd">, VEX;
4164
4165defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
4166
4167/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
4168multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
4169 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
4170 (ins VR128:$src1, i32i8imm:$src2),
4171 !strconcat(OpcodeStr,
4172 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4173 [(set GR64:$dst,
4174 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
4175 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4176 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
4177 !strconcat(OpcodeStr,
4178 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4179 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
4180 addr:$dst)]>, OpSize, REX_W;
4181}
4182
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004183let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004184 defm VPEXTRQ : SS41I_extract64<0x16, "vpextrq">, VEX, VEX_W;
4185
4186defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
4187
4188/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
4189/// destination
4190multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
4191 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
4192 (ins VR128:$src1, i32i8imm:$src2),
4193 !strconcat(OpcodeStr,
4194 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4195 [(set GR32:$dst,
4196 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
4197 OpSize;
4198 def mr : SS4AIi8<opc, MRMDestMem, (outs),
4199 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
4200 !strconcat(OpcodeStr,
4201 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4202 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
4203 addr:$dst)]>, OpSize;
4204}
4205
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004206let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004207 defm VEXTRACTPS : SS41I_extractf32<0x17, "vextractps">, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004208 def VEXTRACTPSrr64 : SS4AIi8<0x17, MRMDestReg, (outs GR64:$dst),
4209 (ins VR128:$src1, i32i8imm:$src2),
4210 "vextractps \t{$src2, $src1, $dst|$dst, $src1, $src2}",
4211 []>, OpSize, VEX;
4212}
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004213defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
4214
4215// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
4216def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
4217 imm:$src2))),
4218 addr:$dst),
4219 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
4220 Requires<[HasSSE41]>;
4221
4222//===----------------------------------------------------------------------===//
4223// SSE4.1 - Insert Instructions
4224//===----------------------------------------------------------------------===//
4225
4226multiclass SS41I_insert8<bits<8> opc, string asm, bit Is2Addr = 1> {
4227 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4228 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4229 !if(Is2Addr,
4230 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4231 !strconcat(asm,
4232 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4233 [(set VR128:$dst,
4234 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
4235 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4236 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
4237 !if(Is2Addr,
4238 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4239 !strconcat(asm,
4240 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4241 [(set VR128:$dst,
4242 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
4243 imm:$src3))]>, OpSize;
4244}
4245
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004246let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004247 defm VPINSRB : SS41I_insert8<0x20, "vpinsrb", 0>, VEX_4V;
4248let Constraints = "$src1 = $dst" in
4249 defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
4250
4251multiclass SS41I_insert32<bits<8> opc, string asm, bit Is2Addr = 1> {
4252 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4253 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
4254 !if(Is2Addr,
4255 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4256 !strconcat(asm,
4257 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4258 [(set VR128:$dst,
4259 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
4260 OpSize;
4261 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4262 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
4263 !if(Is2Addr,
4264 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4265 !strconcat(asm,
4266 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4267 [(set VR128:$dst,
4268 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
4269 imm:$src3)))]>, OpSize;
4270}
4271
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004272let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004273 defm VPINSRD : SS41I_insert32<0x22, "vpinsrd", 0>, VEX_4V;
4274let Constraints = "$src1 = $dst" in
4275 defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
4276
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004277multiclass SS41I_insert64<bits<8> opc, string asm, bit Is2Addr = 1> {
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004278 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004279 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
4280 !if(Is2Addr,
4281 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4282 !strconcat(asm,
4283 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4284 [(set VR128:$dst,
4285 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
4286 OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004287 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004288 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
4289 !if(Is2Addr,
4290 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4291 !strconcat(asm,
4292 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4293 [(set VR128:$dst,
4294 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
4295 imm:$src3)))]>, OpSize;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004296}
4297
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004298let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes332fce42010-07-07 01:43:01 +00004299 defm VPINSRQ : SS41I_insert64<0x22, "vpinsrq", 0>, VEX_4V, VEX_W;
4300let Constraints = "$src1 = $dst" in
4301 defm PINSRQ : SS41I_insert64<0x22, "pinsrq">, REX_W;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004302
4303// insertps has a few different modes, there's the first two here below which
4304// are optimized inserts that won't zero arbitrary elements in the destination
4305// vector. The next one matches the intrinsic and could zero arbitrary elements
4306// in the target vector.
4307multiclass SS41I_insertf32<bits<8> opc, string asm, bit Is2Addr = 1> {
4308 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
4309 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4310 !if(Is2Addr,
4311 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4312 !strconcat(asm,
4313 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4314 [(set VR128:$dst,
4315 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
4316 OpSize;
4317 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
4318 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
4319 !if(Is2Addr,
4320 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4321 !strconcat(asm,
4322 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4323 [(set VR128:$dst,
4324 (X86insrtps VR128:$src1,
4325 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
4326 imm:$src3))]>, OpSize;
4327}
4328
4329let Constraints = "$src1 = $dst" in
4330 defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004331let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004332 defm VINSERTPS : SS41I_insertf32<0x21, "vinsertps", 0>, VEX_4V;
4333
4334def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004335 (VINSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4336 Requires<[HasAVX]>;
4337def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
4338 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>,
4339 Requires<[HasSSE41]>;
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004340
4341//===----------------------------------------------------------------------===//
4342// SSE4.1 - Round Instructions
Nate Begeman63ec90a2008-02-03 07:18:54 +00004343//===----------------------------------------------------------------------===//
4344
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004345multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
4346 X86MemOperand x86memop, RegisterClass RC,
4347 PatFrag mem_frag32, PatFrag mem_frag64,
4348 Intrinsic V4F32Int, Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00004349 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00004350 // Vector intrinsic operation, reg
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004351 def PSr : SS4AIi8<opcps, MRMSrcReg,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004352 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004353 !strconcat(OpcodeStr,
4354 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004355 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004356 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004357
4358 // Vector intrinsic operation, mem
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004359 def PSm : Ii8<opcps, MRMSrcMem,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004360 (outs RC:$dst), (ins f256mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004361 !strconcat(OpcodeStr,
4362 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004363 [(set RC:$dst,
4364 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00004365 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00004366 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004367
Nate Begeman63ec90a2008-02-03 07:18:54 +00004368 // Vector intrinsic operation, reg
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004369 def PDr : SS4AIi8<opcpd, MRMSrcReg,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004370 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004371 !strconcat(OpcodeStr,
4372 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004373 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004374 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004375
4376 // Vector intrinsic operation, mem
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004377 def PDm : SS4AIi8<opcpd, MRMSrcMem,
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004378 (outs RC:$dst), (ins f256mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00004379 !strconcat(OpcodeStr,
4380 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004381 [(set RC:$dst,
4382 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004383 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00004384}
4385
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004386multiclass sse41_fp_unop_rm_avx_p<bits<8> opcps, bits<8> opcpd,
4387 RegisterClass RC, X86MemOperand x86memop, string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004388 // Intrinsic operation, reg.
4389 // Vector intrinsic operation, reg
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004390 def PSr_AVX : SS4AIi8<opcps, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004391 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004392 !strconcat(OpcodeStr,
4393 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4394 []>, OpSize;
4395
4396 // Vector intrinsic operation, mem
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004397 def PSm_AVX : Ii8<opcps, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004398 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004399 !strconcat(OpcodeStr,
4400 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4401 []>, TA, OpSize, Requires<[HasSSE41]>;
4402
4403 // Vector intrinsic operation, reg
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004404 def PDr_AVX : SS4AIi8<opcpd, MRMSrcReg,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004405 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004406 !strconcat(OpcodeStr,
4407 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4408 []>, OpSize;
4409
4410 // Vector intrinsic operation, mem
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004411 def PDm_AVX : SS4AIi8<opcpd, MRMSrcMem,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004412 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004413 !strconcat(OpcodeStr,
4414 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4415 []>, OpSize;
4416}
4417
Dale Johannesene397acc2008-10-10 23:51:03 +00004418multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4419 string OpcodeStr,
4420 Intrinsic F32Int,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004421 Intrinsic F64Int, bit Is2Addr = 1> {
Dale Johannesene397acc2008-10-10 23:51:03 +00004422 // Intrinsic operation, reg.
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004423 def SSr : SS4AIi8<opcss, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004424 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4425 !if(Is2Addr,
4426 !strconcat(OpcodeStr,
4427 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4428 !strconcat(OpcodeStr,
4429 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4430 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4431 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004432
4433 // Intrinsic operation, mem.
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004434 def SSm : SS4AIi8<opcss, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004435 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4436 !if(Is2Addr,
4437 !strconcat(OpcodeStr,
4438 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4439 !strconcat(OpcodeStr,
4440 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4441 [(set VR128:$dst,
4442 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
4443 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004444
4445 // Intrinsic operation, reg.
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004446 def SDr : SS4AIi8<opcsd, MRMSrcReg,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004447 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4448 !if(Is2Addr,
4449 !strconcat(OpcodeStr,
4450 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4451 !strconcat(OpcodeStr,
4452 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4453 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
4454 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004455
4456 // Intrinsic operation, mem.
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004457 def SDm : SS4AIi8<opcsd, MRMSrcMem,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004458 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4459 !if(Is2Addr,
4460 !strconcat(OpcodeStr,
4461 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4462 !strconcat(OpcodeStr,
4463 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
4464 [(set VR128:$dst,
4465 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
4466 OpSize;
Dale Johannesene397acc2008-10-10 23:51:03 +00004467}
4468
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004469multiclass sse41_fp_binop_rm_avx_s<bits<8> opcss, bits<8> opcsd,
4470 string OpcodeStr> {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004471 // Intrinsic operation, reg.
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004472 def SSr_AVX : SS4AIi8<opcss, MRMSrcReg,
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004473 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4474 !strconcat(OpcodeStr,
4475 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4476 []>, OpSize;
4477
4478 // Intrinsic operation, mem.
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004479 def SSm_AVX : SS4AIi8<opcss, MRMSrcMem,
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004480 (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
4481 !strconcat(OpcodeStr,
4482 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4483 []>, OpSize;
4484
4485 // Intrinsic operation, reg.
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004486 def SDr_AVX : SS4AIi8<opcsd, MRMSrcReg,
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004487 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
4488 !strconcat(OpcodeStr,
4489 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4490 []>, OpSize;
4491
4492 // Intrinsic operation, mem.
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00004493 def SDm_AVX : SS4AIi8<opcsd, MRMSrcMem,
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004494 (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
4495 !strconcat(OpcodeStr,
4496 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4497 []>, OpSize;
4498}
4499
Nate Begeman63ec90a2008-02-03 07:18:54 +00004500// FP round - roundss, roundps, roundsd, roundpd
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004501let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004502 // Intrinsic form
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004503 defm VROUND : sse41_fp_unop_rm<0x08, 0x09, "vround", f128mem, VR128,
4504 memopv4f32, memopv2f64,
4505 int_x86_sse41_round_ps,
4506 int_x86_sse41_round_pd>, VEX;
4507 defm VROUNDY : sse41_fp_unop_rm<0x08, 0x09, "vround", f256mem, VR256,
4508 memopv8f32, memopv4f64,
4509 int_x86_avx_round_ps_256,
4510 int_x86_avx_round_pd_256>, VEX;
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004511 defm VROUND : sse41_fp_binop_rm<0x0A, 0x0B, "vround",
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004512 int_x86_sse41_round_ss,
4513 int_x86_sse41_round_sd, 0>, VEX_4V;
4514
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004515 // Instructions for the assembler
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004516 defm VROUND : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR128, f128mem, "vround">,
4517 VEX;
4518 defm VROUNDY : sse41_fp_unop_rm_avx_p<0x08, 0x09, VR256, f256mem, "vround">,
4519 VEX;
4520 defm VROUND : sse41_fp_binop_rm_avx_s<0x0A, 0x0B, "vround">, VEX_4V;
Bruno Cardoso Lopes2c70d4a2010-07-03 00:37:44 +00004521}
4522
Bruno Cardoso Lopes9c09f162010-08-06 01:52:29 +00004523defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round", f128mem, VR128,
4524 memopv4f32, memopv2f64,
Dale Johannesene397acc2008-10-10 23:51:03 +00004525 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004526let Constraints = "$src1 = $dst" in
Dale Johannesene397acc2008-10-10 23:51:03 +00004527defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
4528 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004529
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004530//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004531// SSE4.1 - Packed Bit Test
4532//===----------------------------------------------------------------------===//
4533
4534// ptest instruction we'll lower to this in X86ISelLowering primarily from
4535// the intel intrinsic that corresponds to this.
4536let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
4537def VPTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004538 "vptest\t{$src2, $src1|$src1, $src2}",
4539 [(set EFLAGS, (X86ptest VR128:$src1, (v4f32 VR128:$src2)))]>,
4540 OpSize, VEX;
4541def VPTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
4542 "vptest\t{$src2, $src1|$src1, $src2}",
4543 [(set EFLAGS,(X86ptest VR128:$src1, (memopv4f32 addr:$src2)))]>,
4544 OpSize, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004545
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004546def VPTESTYrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR256:$src1, VR256:$src2),
4547 "vptest\t{$src2, $src1|$src1, $src2}",
4548 [(set EFLAGS, (X86ptest VR256:$src1, (v4i64 VR256:$src2)))]>,
4549 OpSize, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004550def VPTESTYrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR256:$src1, i256mem:$src2),
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004551 "vptest\t{$src2, $src1|$src1, $src2}",
4552 [(set EFLAGS,(X86ptest VR256:$src1, (memopv4i64 addr:$src2)))]>,
4553 OpSize, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004554}
4555
4556let Defs = [EFLAGS] in {
4557def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004558 "ptest \t{$src2, $src1|$src1, $src2}",
4559 [(set EFLAGS, (X86ptest VR128:$src1, (v4f32 VR128:$src2)))]>,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004560 OpSize;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004561def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
4562 "ptest \t{$src2, $src1|$src1, $src2}",
4563 [(set EFLAGS, (X86ptest VR128:$src1, (memopv4f32 addr:$src2)))]>,
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004564 OpSize;
4565}
4566
4567// The bit test instructions below are AVX only
4568multiclass avx_bittest<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004569 X86MemOperand x86memop, PatFrag mem_frag, ValueType vt> {
4570 def rr : SS48I<opc, MRMSrcReg, (outs), (ins RC:$src1, RC:$src2),
4571 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
4572 [(set EFLAGS, (X86testp RC:$src1, (vt RC:$src2)))]>, OpSize, VEX;
4573 def rm : SS48I<opc, MRMSrcMem, (outs), (ins RC:$src1, x86memop:$src2),
4574 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
4575 [(set EFLAGS, (X86testp RC:$src1, (mem_frag addr:$src2)))]>,
4576 OpSize, VEX;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004577}
4578
4579let Defs = [EFLAGS], isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00004580defm VTESTPS : avx_bittest<0x0E, "vtestps", VR128, f128mem, memopv4f32, v4f32>;
4581defm VTESTPSY : avx_bittest<0x0E, "vtestps", VR256, f256mem, memopv8f32, v8f32>;
4582defm VTESTPD : avx_bittest<0x0F, "vtestpd", VR128, f128mem, memopv2f64, v2f64>;
4583defm VTESTPDY : avx_bittest<0x0F, "vtestpd", VR256, f256mem, memopv4f64, v4f64>;
Bruno Cardoso Lopes2b691432010-07-21 23:53:50 +00004584}
4585
4586//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes5e9fa982010-07-07 01:33:38 +00004587// SSE4.1 - Misc Instructions
4588//===----------------------------------------------------------------------===//
4589
Chris Lattner5673e1d2010-10-05 06:41:40 +00004590def POPCNT16rr : I<0xB8, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
4591 "popcnt{w}\t{$src, $dst|$dst, $src}", []>, OpSize, XS;
4592let mayLoad = 1 in
4593def POPCNT16rm : I<0xB8, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
4594 "popcnt{w}\t{$src, $dst|$dst, $src}", []>, OpSize, XS;
4595
4596def POPCNT32rr : I<0xB8, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
4597 "popcnt{l}\t{$src, $dst|$dst, $src}", []>, XS;
4598let mayLoad = 1 in
4599def POPCNT32rm : I<0xB8, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
4600 "popcnt{l}\t{$src, $dst|$dst, $src}", []>, XS;
4601
4602def POPCNT64rr : RI<0xB8, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
4603 "popcnt{q}\t{$src, $dst|$dst, $src}", []>, XS;
4604let mayLoad = 1 in
4605def POPCNT64rm : RI<0xB8, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
4606 "popcnt{q}\t{$src, $dst|$dst, $src}", []>, XS;
4607
4608
4609
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004610// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
4611multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
4612 Intrinsic IntId128> {
4613 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4614 (ins VR128:$src),
4615 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4616 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
4617 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4618 (ins i128mem:$src),
4619 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
4620 [(set VR128:$dst,
4621 (IntId128
4622 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
4623}
4624
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004625let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopesc6075702010-07-03 00:49:21 +00004626defm VPHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "vphminposuw",
4627 int_x86_sse41_phminposuw>, VEX;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004628defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
4629 int_x86_sse41_phminposuw>;
4630
4631/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004632multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
4633 Intrinsic IntId128, bit Is2Addr = 1> {
4634 let isCommutable = 1 in
4635 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4636 (ins VR128:$src1, VR128:$src2),
4637 !if(Is2Addr,
4638 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4639 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4640 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>, OpSize;
4641 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4642 (ins VR128:$src1, i128mem:$src2),
4643 !if(Is2Addr,
4644 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4645 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4646 [(set VR128:$dst,
4647 (IntId128 VR128:$src1,
4648 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00004649}
4650
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004651let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4a544be2010-07-03 01:15:47 +00004652 let isCommutable = 0 in
4653 defm VPACKUSDW : SS41I_binop_rm_int<0x2B, "vpackusdw", int_x86_sse41_packusdw,
4654 0>, VEX_4V;
4655 defm VPCMPEQQ : SS41I_binop_rm_int<0x29, "vpcmpeqq", int_x86_sse41_pcmpeqq,
4656 0>, VEX_4V;
4657 defm VPMINSB : SS41I_binop_rm_int<0x38, "vpminsb", int_x86_sse41_pminsb,
4658 0>, VEX_4V;
4659 defm VPMINSD : SS41I_binop_rm_int<0x39, "vpminsd", int_x86_sse41_pminsd,
4660 0>, VEX_4V;
4661 defm VPMINUD : SS41I_binop_rm_int<0x3B, "vpminud", int_x86_sse41_pminud,
4662 0>, VEX_4V;
4663 defm VPMINUW : SS41I_binop_rm_int<0x3A, "vpminuw", int_x86_sse41_pminuw,
4664 0>, VEX_4V;
4665 defm VPMAXSB : SS41I_binop_rm_int<0x3C, "vpmaxsb", int_x86_sse41_pmaxsb,
4666 0>, VEX_4V;
4667 defm VPMAXSD : SS41I_binop_rm_int<0x3D, "vpmaxsd", int_x86_sse41_pmaxsd,
4668 0>, VEX_4V;
4669 defm VPMAXUD : SS41I_binop_rm_int<0x3F, "vpmaxud", int_x86_sse41_pmaxud,
4670 0>, VEX_4V;
4671 defm VPMAXUW : SS41I_binop_rm_int<0x3E, "vpmaxuw", int_x86_sse41_pmaxuw,
4672 0>, VEX_4V;
4673 defm VPMULDQ : SS41I_binop_rm_int<0x28, "vpmuldq", int_x86_sse41_pmuldq,
4674 0>, VEX_4V;
4675}
4676
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004677let Constraints = "$src1 = $dst" in {
4678 let isCommutable = 0 in
4679 defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw", int_x86_sse41_packusdw>;
4680 defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq", int_x86_sse41_pcmpeqq>;
4681 defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb", int_x86_sse41_pminsb>;
4682 defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd", int_x86_sse41_pminsd>;
4683 defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud", int_x86_sse41_pminud>;
4684 defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw", int_x86_sse41_pminuw>;
4685 defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb", int_x86_sse41_pmaxsb>;
4686 defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd", int_x86_sse41_pmaxsd>;
4687 defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud", int_x86_sse41_pmaxud>;
4688 defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw", int_x86_sse41_pmaxuw>;
4689 defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq>;
4690}
Mon P Wangaf9b9522008-12-18 21:42:19 +00004691
Nate Begeman30a0de92008-07-17 16:51:19 +00004692def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
4693 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
4694def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
4695 (PCMPEQQrm VR128:$src1, addr:$src2)>;
4696
Eric Christopher8258d0b2010-03-30 18:49:01 +00004697/// SS48I_binop_rm - Simple SSE41 binary operator.
Eric Christopher8258d0b2010-03-30 18:49:01 +00004698multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004699 ValueType OpVT, bit Is2Addr = 1> {
4700 let isCommutable = 1 in
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004701 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004702 (ins VR128:$src1, VR128:$src2),
4703 !if(Is2Addr,
4704 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4705 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4706 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
4707 OpSize;
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00004708 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004709 (ins VR128:$src1, i128mem:$src2),
4710 !if(Is2Addr,
4711 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4712 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4713 [(set VR128:$dst, (OpNode VR128:$src1,
Eric Christopher8258d0b2010-03-30 18:49:01 +00004714 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004715 OpSize;
Eric Christopher8258d0b2010-03-30 18:49:01 +00004716}
4717
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004718let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004719 defm VPMULLD : SS48I_binop_rm<0x40, "vpmulld", mul, v4i32, 0>, VEX_4V;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004720let Constraints = "$src1 = $dst" in
4721 defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32>;
Nate Begeman1426d522008-02-09 01:38:08 +00004722
Evan Cheng172b7942008-03-14 07:39:27 +00004723/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004724multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004725 Intrinsic IntId, RegisterClass RC, PatFrag memop_frag,
4726 X86MemOperand x86memop, bit Is2Addr = 1> {
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004727 let isCommutable = 1 in
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004728 def rri : SS4AIi8<opc, MRMSrcReg, (outs RC:$dst),
4729 (ins RC:$src1, RC:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004730 !if(Is2Addr,
4731 !strconcat(OpcodeStr,
4732 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4733 !strconcat(OpcodeStr,
4734 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004735 [(set RC:$dst, (IntId RC:$src1, RC:$src2, imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004736 OpSize;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004737 def rmi : SS4AIi8<opc, MRMSrcMem, (outs RC:$dst),
4738 (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004739 !if(Is2Addr,
4740 !strconcat(OpcodeStr,
4741 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4742 !strconcat(OpcodeStr,
4743 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}")),
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004744 [(set RC:$dst,
4745 (IntId RC:$src1,
4746 (bitconvert (memop_frag addr:$src2)), imm:$src3))]>,
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004747 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00004748}
4749
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004750let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004751 let isCommutable = 0 in {
4752 defm VBLENDPS : SS41I_binop_rmi_int<0x0C, "vblendps", int_x86_sse41_blendps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004753 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004754 defm VBLENDPD : SS41I_binop_rmi_int<0x0D, "vblendpd", int_x86_sse41_blendpd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004755 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004756 defm VBLENDPSY : SS41I_binop_rmi_int<0x0C, "vblendps",
4757 int_x86_avx_blend_ps_256, VR256, memopv32i8, i256mem, 0>, VEX_4V;
4758 defm VBLENDPDY : SS41I_binop_rmi_int<0x0D, "vblendpd",
4759 int_x86_avx_blend_pd_256, VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004760 defm VPBLENDW : SS41I_binop_rmi_int<0x0E, "vpblendw", int_x86_sse41_pblendw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004761 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004762 defm VMPSADBW : SS41I_binop_rmi_int<0x42, "vmpsadbw", int_x86_sse41_mpsadbw,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004763 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004764 }
4765 defm VDPPS : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_sse41_dpps,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004766 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004767 defm VDPPD : SS41I_binop_rmi_int<0x41, "vdppd", int_x86_sse41_dppd,
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004768 VR128, memopv16i8, i128mem, 0>, VEX_4V;
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +00004769 defm VDPPSY : SS41I_binop_rmi_int<0x40, "vdpps", int_x86_avx_dp_ps_256,
4770 VR256, memopv32i8, i256mem, 0>, VEX_4V;
Bruno Cardoso Lopes68b559e2010-07-03 01:37:03 +00004771}
4772
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004773let Constraints = "$src1 = $dst" in {
4774 let isCommutable = 0 in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004775 defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps", int_x86_sse41_blendps,
4776 VR128, memopv16i8, i128mem>;
4777 defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd", int_x86_sse41_blendpd,
4778 VR128, memopv16i8, i128mem>;
4779 defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw", int_x86_sse41_pblendw,
4780 VR128, memopv16i8, i128mem>;
4781 defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw", int_x86_sse41_mpsadbw,
4782 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004783 }
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004784 defm DPPS : SS41I_binop_rmi_int<0x40, "dpps", int_x86_sse41_dpps,
4785 VR128, memopv16i8, i128mem>;
4786 defm DPPD : SS41I_binop_rmi_int<0x41, "dppd", int_x86_sse41_dppd,
4787 VR128, memopv16i8, i128mem>;
Bruno Cardoso Lopes03560602010-07-02 23:27:59 +00004788}
Nate Begemanfea2be52008-02-09 23:46:37 +00004789
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004790/// SS41I_quaternary_int_avx - AVX SSE 4.1 with 4 operators
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004791let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004792multiclass SS41I_quaternary_int_avx<bits<8> opc, string OpcodeStr,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004793 RegisterClass RC, X86MemOperand x86memop,
4794 PatFrag mem_frag, Intrinsic IntId> {
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004795 def rr : I<opc, MRMSrcReg, (outs RC:$dst),
4796 (ins RC:$src1, RC:$src2, RC:$src3),
4797 !strconcat(OpcodeStr,
4798 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004799 [(set RC:$dst, (IntId RC:$src1, RC:$src2, RC:$src3))],
4800 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004801
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004802 def rm : I<opc, MRMSrcMem, (outs RC:$dst),
4803 (ins RC:$src1, x86memop:$src2, RC:$src3),
4804 !strconcat(OpcodeStr,
4805 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004806 [(set RC:$dst,
4807 (IntId RC:$src1, (bitconvert (mem_frag addr:$src2)),
4808 RC:$src3))],
4809 SSEPackedInt>, OpSize, TA, VEX_4V, VEX_I8IMM;
Bruno Cardoso Lopes94143ee2010-07-19 23:32:44 +00004810}
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004811}
4812
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004813defm VBLENDVPD : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR128, i128mem,
4814 memopv16i8, int_x86_sse41_blendvpd>;
4815defm VBLENDVPS : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR128, i128mem,
4816 memopv16i8, int_x86_sse41_blendvps>;
4817defm VPBLENDVB : SS41I_quaternary_int_avx<0x4C, "vpblendvb", VR128, i128mem,
4818 memopv16i8, int_x86_sse41_pblendvb>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004819defm VBLENDVPDY : SS41I_quaternary_int_avx<0x4B, "vblendvpd", VR256, i256mem,
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004820 memopv32i8, int_x86_avx_blendv_pd_256>;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004821defm VBLENDVPSY : SS41I_quaternary_int_avx<0x4A, "vblendvps", VR256, i256mem,
Bruno Cardoso Lopes533a7df2010-08-10 00:02:05 +00004822 memopv32i8, int_x86_avx_blendv_ps_256>;
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +00004823
Evan Cheng172b7942008-03-14 07:39:27 +00004824/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00004825let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00004826 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
4827 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
4828 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00004829 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00004830 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4831 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
4832 OpSize;
4833
4834 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
4835 (ins VR128:$src1, i128mem:$src2),
4836 !strconcat(OpcodeStr,
4837 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
4838 [(set VR128:$dst,
4839 (IntId VR128:$src1,
4840 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
4841 }
4842}
4843
4844defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
4845defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
4846defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
4847
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004848let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes09df2ae2010-07-07 01:14:56 +00004849def VMOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4850 "vmovntdqa\t{$src, $dst|$dst, $src}",
4851 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4852 OpSize, VEX;
Nate Begemanbc4efb82008-03-16 21:14:46 +00004853def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
4854 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00004855 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
4856 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004857
Eric Christopherb120ab42009-08-18 22:50:32 +00004858//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004859// SSE4.2 - Compare Instructions
Eric Christopherb120ab42009-08-18 22:50:32 +00004860//===----------------------------------------------------------------------===//
4861
Nate Begeman30a0de92008-07-17 16:51:19 +00004862/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004863multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
4864 Intrinsic IntId128, bit Is2Addr = 1> {
4865 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
4866 (ins VR128:$src1, VR128:$src2),
4867 !if(Is2Addr,
4868 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4869 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4870 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4871 OpSize;
4872 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
4873 (ins VR128:$src1, i128mem:$src2),
4874 !if(Is2Addr,
4875 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4876 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
4877 [(set VR128:$dst,
4878 (IntId128 VR128:$src1,
4879 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00004880}
4881
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004882let isAsmParserOnly = 1, Predicates = [HasAVX] in
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004883 defm VPCMPGTQ : SS42I_binop_rm_int<0x37, "vpcmpgtq", int_x86_sse42_pcmpgtq,
4884 0>, VEX_4V;
4885let Constraints = "$src1 = $dst" in
4886 defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00004887
4888def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
4889 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
4890def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
4891 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00004892
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004893//===----------------------------------------------------------------------===//
4894// SSE4.2 - String/text Processing Instructions
4895//===----------------------------------------------------------------------===//
4896
4897// Packed Compare Implicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004898multiclass pseudo_pcmpistrm<string asm> {
4899 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
4900 (ins VR128:$src1, VR128:$src2, i8imm:$src3), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004901 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004902 imm:$src3))]>;
4903 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
4904 (ins VR128:$src1, i128mem:$src2, i8imm:$src3), !strconcat(asm, "rm PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004905 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004906 VR128:$src1, (load addr:$src2), imm:$src3))]>;
4907}
4908
4909let Defs = [EFLAGS], usesCustomInserter = 1 in {
4910 defm PCMPISTRM128 : pseudo_pcmpistrm<"#PCMPISTRM128">, Requires<[HasSSE42]>;
4911 defm VPCMPISTRM128 : pseudo_pcmpistrm<"#VPCMPISTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004912}
4913
4914let Defs = [XMM0, EFLAGS], isAsmParserOnly = 1,
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004915 Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004916 def VPCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4917 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4918 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4919 def VPCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4920 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4921 "vpcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize, VEX;
4922}
4923
4924let Defs = [XMM0, EFLAGS] in {
4925 def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
4926 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4927 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4928 def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
4929 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4930 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
4931}
4932
4933// Packed Compare Explicit Length Strings, Return Mask
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004934multiclass pseudo_pcmpestrm<string asm> {
4935 def REG : Ii8<0, Pseudo, (outs VR128:$dst),
4936 (ins VR128:$src1, VR128:$src3, i8imm:$src5), !strconcat(asm, "rr PSEUDO"),
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004937 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00004938 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>;
4939 def MEM : Ii8<0, Pseudo, (outs VR128:$dst),
4940 (ins VR128:$src1, i128mem:$src3, i8imm:$src5), !strconcat(asm, "rm PSEUDO"),
4941 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
4942 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>;
4943}
4944
4945let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
4946 defm PCMPESTRM128 : pseudo_pcmpestrm<"#PCMPESTRM128">, Requires<[HasSSE42]>;
4947 defm VPCMPESTRM128 : pseudo_pcmpestrm<"#VPCMPESTRM128">, Requires<[HasAVX]>;
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004948}
4949
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004950let isAsmParserOnly = 1, Predicates = [HasAVX],
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004951 Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
4952 def VPCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
4953 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4954 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
4955 def VPCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
4956 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4957 "vpcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize, VEX;
4958}
4959
4960let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
4961 def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
4962 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4963 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
4964 def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
4965 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4966 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
4967}
4968
4969// Packed Compare Implicit Length Strings, Return Index
4970let Defs = [ECX, EFLAGS] in {
4971 multiclass SS42AI_pcmpistri<Intrinsic IntId128, string asm = "pcmpistri"> {
4972 def rr : SS42AI<0x63, MRMSrcReg, (outs),
4973 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
4974 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
4975 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
4976 (implicit EFLAGS)]>, OpSize;
4977 def rm : SS42AI<0x63, MRMSrcMem, (outs),
4978 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
4979 !strconcat(asm, "\t{$src3, $src2, $src1|$src1, $src2, $src3}"),
4980 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
4981 (implicit EFLAGS)]>, OpSize;
4982 }
4983}
4984
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00004985let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00004986defm VPCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128, "vpcmpistri">,
4987 VEX;
4988defm VPCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128, "vpcmpistri">,
4989 VEX;
4990defm VPCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128, "vpcmpistri">,
4991 VEX;
4992defm VPCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128, "vpcmpistri">,
4993 VEX;
4994defm VPCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128, "vpcmpistri">,
4995 VEX;
4996defm VPCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128, "vpcmpistri">,
4997 VEX;
4998}
4999
5000defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
5001defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
5002defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
5003defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
5004defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
5005defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
5006
5007// Packed Compare Explicit Length Strings, Return Index
5008let Defs = [ECX, EFLAGS], Uses = [EAX, EDX] in {
5009 multiclass SS42AI_pcmpestri<Intrinsic IntId128, string asm = "pcmpestri"> {
5010 def rr : SS42AI<0x61, MRMSrcReg, (outs),
5011 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
5012 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
5013 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
5014 (implicit EFLAGS)]>, OpSize;
5015 def rm : SS42AI<0x61, MRMSrcMem, (outs),
5016 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
5017 !strconcat(asm, "\t{$src5, $src3, $src1|$src1, $src3, $src5}"),
5018 [(set ECX,
5019 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
5020 (implicit EFLAGS)]>, OpSize;
5021 }
5022}
5023
Bruno Cardoso Lopes4344d852010-07-13 00:38:47 +00005024let isAsmParserOnly = 1, Predicates = [HasAVX] in {
Bruno Cardoso Lopes4f6bdf92010-07-07 03:39:29 +00005025defm VPCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128, "vpcmpestri">,
5026 VEX;
5027defm VPCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128, "vpcmpestri">,
5028 VEX;
5029defm VPCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128, "vpcmpestri">,
5030 VEX;
5031defm VPCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128, "vpcmpestri">,
5032 VEX;
5033defm VPCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128, "vpcmpestri">,
5034 VEX;
5035defm VPCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128, "vpcmpestri">,
5036 VEX;
5037}
5038
5039defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
5040defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
5041defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
5042defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
5043defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
5044defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
5045
5046//===----------------------------------------------------------------------===//
5047// SSE4.2 - CRC Instructions
5048//===----------------------------------------------------------------------===//
5049
5050// No CRC instructions have AVX equivalents
5051
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005052// crc intrinsic instruction
5053// This set of instructions are only rm, the only difference is the size
5054// of r and m.
5055let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00005056 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005057 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005058 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005059 [(set GR32:$dst,
5060 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005061 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005062 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005063 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005064 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005065 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005066 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005067 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005068 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005069 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005070 [(set GR32:$dst,
5071 (int_x86_sse42_crc32_16 GR32:$src1,
5072 (load addr:$src2)))]>,
5073 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005074 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005075 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005076 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005077 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00005078 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005079 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00005080 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005081 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005082 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005083 [(set GR32:$dst,
5084 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005085 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00005086 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005087 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005088 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005089 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005090 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
5091 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
5092 (ins GR64:$src1, i8mem:$src2),
5093 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005094 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005095 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005096 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005097 REX_W;
5098 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
5099 (ins GR64:$src1, GR8:$src2),
5100 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005101 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00005102 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
5103 REX_W;
5104 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
5105 (ins GR64:$src1, i64mem:$src2),
5106 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5107 [(set GR64:$dst,
5108 (int_x86_sse42_crc64_64 GR64:$src1,
5109 (load addr:$src2)))]>,
5110 REX_W;
5111 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
5112 (ins GR64:$src1, GR64:$src2),
5113 "crc32{q} \t{$src2, $src1|$src1, $src2}",
5114 [(set GR64:$dst,
5115 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
5116 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00005117}
Eric Christopherb120ab42009-08-18 22:50:32 +00005118
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005119//===----------------------------------------------------------------------===//
5120// AES-NI Instructions
5121//===----------------------------------------------------------------------===//
5122
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005123multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
5124 Intrinsic IntId128, bit Is2Addr = 1> {
5125 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
5126 (ins VR128:$src1, VR128:$src2),
5127 !if(Is2Addr,
5128 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5129 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5130 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
5131 OpSize;
5132 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
5133 (ins VR128:$src1, i128mem:$src2),
5134 !if(Is2Addr,
5135 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
5136 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}")),
5137 [(set VR128:$dst,
5138 (IntId128 VR128:$src1,
5139 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005140}
5141
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005142// Perform One Round of an AES Encryption/Decryption Flow
5143let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5144 defm VAESENC : AESI_binop_rm_int<0xDC, "vaesenc",
5145 int_x86_aesni_aesenc, 0>, VEX_4V;
5146 defm VAESENCLAST : AESI_binop_rm_int<0xDD, "vaesenclast",
5147 int_x86_aesni_aesenclast, 0>, VEX_4V;
5148 defm VAESDEC : AESI_binop_rm_int<0xDE, "vaesdec",
5149 int_x86_aesni_aesdec, 0>, VEX_4V;
5150 defm VAESDECLAST : AESI_binop_rm_int<0xDF, "vaesdeclast",
5151 int_x86_aesni_aesdeclast, 0>, VEX_4V;
5152}
5153
5154let Constraints = "$src1 = $dst" in {
5155 defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
5156 int_x86_aesni_aesenc>;
5157 defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
5158 int_x86_aesni_aesenclast>;
5159 defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
5160 int_x86_aesni_aesdec>;
5161 defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
5162 int_x86_aesni_aesdeclast>;
5163}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005164
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005165def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
5166 (AESENCrr VR128:$src1, VR128:$src2)>;
5167def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
5168 (AESENCrm VR128:$src1, addr:$src2)>;
5169def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
5170 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
5171def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
5172 (AESENCLASTrm VR128:$src1, addr:$src2)>;
5173def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
5174 (AESDECrr VR128:$src1, VR128:$src2)>;
5175def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
5176 (AESDECrm VR128:$src1, addr:$src2)>;
5177def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
5178 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
5179def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
5180 (AESDECLASTrm VR128:$src1, addr:$src2)>;
5181
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005182// Perform the AES InvMixColumn Transformation
5183let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5184 def VAESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5185 (ins VR128:$src1),
5186 "vaesimc\t{$src1, $dst|$dst, $src1}",
5187 [(set VR128:$dst,
5188 (int_x86_aesni_aesimc VR128:$src1))]>,
5189 OpSize, VEX;
5190 def VAESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5191 (ins i128mem:$src1),
5192 "vaesimc\t{$src1, $dst|$dst, $src1}",
5193 [(set VR128:$dst,
5194 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5195 OpSize, VEX;
5196}
Eric Christopherb3500fd2010-04-02 23:48:33 +00005197def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
5198 (ins VR128:$src1),
5199 "aesimc\t{$src1, $dst|$dst, $src1}",
5200 [(set VR128:$dst,
5201 (int_x86_aesni_aesimc VR128:$src1))]>,
5202 OpSize;
Eric Christopherb3500fd2010-04-02 23:48:33 +00005203def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
5204 (ins i128mem:$src1),
5205 "aesimc\t{$src1, $dst|$dst, $src1}",
5206 [(set VR128:$dst,
5207 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
5208 OpSize;
5209
Bruno Cardoso Lopesced9ec92010-07-07 18:24:20 +00005210// AES Round Key Generation Assist
5211let isAsmParserOnly = 1, Predicates = [HasAVX, HasAES] in {
5212 def VAESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
5213 (ins VR128:$src1, i8imm:$src2),
5214 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5215 [(set VR128:$dst,
5216 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5217 OpSize, VEX;
5218 def VAESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
5219 (ins i128mem:$src1, i8imm:$src2),
5220 "vaeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5221 [(set VR128:$dst,
5222 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5223 imm:$src2))]>,
5224 OpSize, VEX;
5225}
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005226def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005227 (ins VR128:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005228 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5229 [(set VR128:$dst,
5230 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
5231 OpSize;
5232def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
Eric Christopher7e2f5aa2010-05-25 17:33:22 +00005233 (ins i128mem:$src1, i8imm:$src2),
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00005234 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5235 [(set VR128:$dst,
5236 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
5237 imm:$src2))]>,
5238 OpSize;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005239
5240//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesf528d2b2010-07-23 18:41:12 +00005241// CLMUL Instructions
5242//===----------------------------------------------------------------------===//
5243
5244// Only the AVX version of CLMUL instructions are described here.
5245
5246// Carry-less Multiplication instructions
5247let isAsmParserOnly = 1 in {
5248def VPCLMULQDQrr : CLMULIi8<0x44, MRMSrcReg, (outs VR128:$dst),
5249 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
5250 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5251 []>;
5252
5253def VPCLMULQDQrm : CLMULIi8<0x44, MRMSrcMem, (outs VR128:$dst),
5254 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
5255 "vpclmulqdq\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5256 []>;
5257
5258// Assembler Only
5259multiclass avx_vpclmul<string asm> {
5260 def rr : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
5261 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5262 []>;
5263
5264 def rm : I<0, Pseudo, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
5265 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5266 []>;
5267}
5268defm VPCLMULHQHQDQ : avx_vpclmul<"vpclmulhqhqdq">;
5269defm VPCLMULHQLQDQ : avx_vpclmul<"vpclmulhqlqdq">;
5270defm VPCLMULLQHQDQ : avx_vpclmul<"vpclmullqhqdq">;
5271defm VPCLMULLQLQDQ : avx_vpclmul<"vpclmullqlqdq">;
5272
5273} // isAsmParserOnly
5274
5275//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005276// AVX Instructions
5277//===----------------------------------------------------------------------===//
5278
5279let isAsmParserOnly = 1 in {
5280
5281// Load from memory and broadcast to all elements of the destination operand
5282class avx_broadcast<bits<8> opc, string OpcodeStr, RegisterClass RC,
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005283 X86MemOperand x86memop, Intrinsic Int> :
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005284 AVX8I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005285 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
5286 [(set RC:$dst, (Int addr:$src))]>, VEX;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005287
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005288def VBROADCASTSS : avx_broadcast<0x18, "vbroadcastss", VR128, f32mem,
5289 int_x86_avx_vbroadcastss>;
5290def VBROADCASTSSY : avx_broadcast<0x18, "vbroadcastss", VR256, f32mem,
5291 int_x86_avx_vbroadcastss_256>;
5292def VBROADCASTSD : avx_broadcast<0x19, "vbroadcastsd", VR256, f64mem,
5293 int_x86_avx_vbroadcast_sd_256>;
5294def VBROADCASTF128 : avx_broadcast<0x1A, "vbroadcastf128", VR256, f128mem,
5295 int_x86_avx_vbroadcastf128_pd_256>;
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005296
Bruno Cardoso Lopese1c29be2010-07-20 19:44:51 +00005297// Insert packed floating-point values
5298def VINSERTF128rr : AVXAIi8<0x18, MRMSrcReg, (outs VR256:$dst),
5299 (ins VR256:$src1, VR128:$src2, i8imm:$src3),
5300 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5301 []>, VEX_4V;
5302def VINSERTF128rm : AVXAIi8<0x18, MRMSrcMem, (outs VR256:$dst),
5303 (ins VR256:$src1, f128mem:$src2, i8imm:$src3),
5304 "vinsertf128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5305 []>, VEX_4V;
5306
Bruno Cardoso Lopes1154f422010-07-20 23:19:02 +00005307// Extract packed floating-point values
5308def VEXTRACTF128rr : AVXAIi8<0x19, MRMDestReg, (outs VR128:$dst),
5309 (ins VR256:$src1, i8imm:$src2),
5310 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5311 []>, VEX;
5312def VEXTRACTF128mr : AVXAIi8<0x19, MRMDestMem, (outs),
5313 (ins f128mem:$dst, VR256:$src1, i8imm:$src2),
5314 "vextractf128\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5315 []>, VEX;
5316
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005317// Conditional SIMD Packed Loads and Stores
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005318multiclass avx_movmask_rm<bits<8> opc_rm, bits<8> opc_mr, string OpcodeStr,
5319 Intrinsic IntLd, Intrinsic IntLd256,
5320 Intrinsic IntSt, Intrinsic IntSt256,
5321 PatFrag pf128, PatFrag pf256> {
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005322 def rm : AVX8I<opc_rm, MRMSrcMem, (outs VR128:$dst),
5323 (ins VR128:$src1, f128mem:$src2),
5324 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005325 [(set VR128:$dst, (IntLd addr:$src2, VR128:$src1))]>,
5326 VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005327 def Yrm : AVX8I<opc_rm, MRMSrcMem, (outs VR256:$dst),
5328 (ins VR256:$src1, f256mem:$src2),
5329 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005330 [(set VR256:$dst, (IntLd256 addr:$src2, VR256:$src1))]>,
5331 VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005332 def mr : AVX8I<opc_mr, MRMDestMem, (outs),
5333 (ins f128mem:$dst, VR128:$src1, VR128:$src2),
5334 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005335 [(IntSt addr:$dst, VR128:$src1, VR128:$src2)]>, VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005336 def Ymr : AVX8I<opc_mr, MRMDestMem, (outs),
5337 (ins f256mem:$dst, VR256:$src1, VR256:$src2),
5338 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005339 [(IntSt256 addr:$dst, VR256:$src1, VR256:$src2)]>, VEX_4V;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005340}
5341
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005342defm VMASKMOVPS : avx_movmask_rm<0x2C, 0x2E, "vmaskmovps",
5343 int_x86_avx_maskload_ps,
5344 int_x86_avx_maskload_ps_256,
5345 int_x86_avx_maskstore_ps,
5346 int_x86_avx_maskstore_ps_256,
5347 memopv4f32, memopv8f32>;
5348defm VMASKMOVPD : avx_movmask_rm<0x2D, 0x2F, "vmaskmovpd",
5349 int_x86_avx_maskload_pd,
5350 int_x86_avx_maskload_pd_256,
5351 int_x86_avx_maskstore_pd,
5352 int_x86_avx_maskstore_pd_256,
5353 memopv2f64, memopv4f64>;
Bruno Cardoso Lopes4b13f3c2010-07-21 02:46:58 +00005354
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005355// Permute Floating-Point Values
5356multiclass avx_permil<bits<8> opc_rm, bits<8> opc_rmi, string OpcodeStr,
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005357 RegisterClass RC, X86MemOperand x86memop_f,
5358 X86MemOperand x86memop_i, PatFrag f_frag, PatFrag i_frag,
5359 Intrinsic IntVar, Intrinsic IntImm> {
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005360 def rr : AVX8I<opc_rm, MRMSrcReg, (outs RC:$dst),
5361 (ins RC:$src1, RC:$src2),
5362 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005363 [(set RC:$dst, (IntVar RC:$src1, RC:$src2))]>, VEX_4V;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005364 def rm : AVX8I<opc_rm, MRMSrcMem, (outs RC:$dst),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005365 (ins RC:$src1, x86memop_i:$src2),
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005366 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005367 [(set RC:$dst, (IntVar RC:$src1, (i_frag addr:$src2)))]>, VEX_4V;
5368
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005369 def ri : AVXAIi8<opc_rmi, MRMSrcReg, (outs RC:$dst),
5370 (ins RC:$src1, i8imm:$src2),
5371 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005372 [(set RC:$dst, (IntImm RC:$src1, imm:$src2))]>, VEX;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005373 def mi : AVXAIi8<opc_rmi, MRMSrcMem, (outs RC:$dst),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005374 (ins x86memop_f:$src1, i8imm:$src2),
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005375 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005376 [(set RC:$dst, (IntImm (f_frag addr:$src1), imm:$src2))]>, VEX;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005377}
5378
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005379defm VPERMILPS : avx_permil<0x0C, 0x04, "vpermilps", VR128, f128mem, i128mem,
5380 memopv4f32, memopv4i32,
5381 int_x86_avx_vpermilvar_ps,
5382 int_x86_avx_vpermil_ps>;
5383defm VPERMILPSY : avx_permil<0x0C, 0x04, "vpermilps", VR256, f256mem, i256mem,
5384 memopv8f32, memopv8i32,
5385 int_x86_avx_vpermilvar_ps_256,
5386 int_x86_avx_vpermil_ps_256>;
5387defm VPERMILPD : avx_permil<0x0D, 0x05, "vpermilpd", VR128, f128mem, i128mem,
5388 memopv2f64, memopv2i64,
5389 int_x86_avx_vpermilvar_pd,
5390 int_x86_avx_vpermil_pd>;
5391defm VPERMILPDY : avx_permil<0x0D, 0x05, "vpermilpd", VR256, f256mem, i256mem,
5392 memopv4f64, memopv4i64,
5393 int_x86_avx_vpermilvar_pd_256,
5394 int_x86_avx_vpermil_pd_256>;
Bruno Cardoso Lopes7d7d15a2010-07-21 03:07:42 +00005395
5396def VPERM2F128rr : AVXAIi8<0x06, MRMSrcReg, (outs VR256:$dst),
5397 (ins VR256:$src1, VR256:$src2, i8imm:$src3),
5398 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5399 []>, VEX_4V;
5400def VPERM2F128rm : AVXAIi8<0x06, MRMSrcMem, (outs VR256:$dst),
5401 (ins VR256:$src1, f256mem:$src2, i8imm:$src3),
5402 "vperm2f128\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
5403 []>, VEX_4V;
5404
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005405// Zero All YMM registers
Bruno Cardoso Lopes4945dd82010-08-06 22:10:01 +00005406def VZEROALL : I<0x77, RawFrm, (outs), (ins), "vzeroall",
5407 [(int_x86_avx_vzeroall)]>, VEX, VEX_L, Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005408
5409// Zero Upper bits of YMM registers
Bruno Cardoso Lopes4945dd82010-08-06 22:10:01 +00005410def VZEROUPPER : I<0x77, RawFrm, (outs), (ins), "vzeroupper",
5411 [(int_x86_avx_vzeroupper)]>, VEX, Requires<[HasAVX]>;
Bruno Cardoso Lopescf6ca032010-07-21 08:56:24 +00005412
Bruno Cardoso Lopes43945d92010-07-20 00:11:13 +00005413} // isAsmParserOnly
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005414
Bruno Cardoso Lopes251871c2010-08-09 18:03:43 +00005415def : Pat<(int_x86_avx_vinsertf128_pd_256 VR256:$src1, VR128:$src2, imm:$src3),
5416 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5417def : Pat<(int_x86_avx_vinsertf128_ps_256 VR256:$src1, VR128:$src2, imm:$src3),
5418 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5419def : Pat<(int_x86_avx_vinsertf128_si_256 VR256:$src1, VR128:$src2, imm:$src3),
5420 (VINSERTF128rr VR256:$src1, VR128:$src2, imm:$src3)>;
5421
5422def : Pat<(int_x86_avx_vextractf128_pd_256 VR256:$src1, imm:$src2),
5423 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5424def : Pat<(int_x86_avx_vextractf128_ps_256 VR256:$src1, imm:$src2),
5425 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5426def : Pat<(int_x86_avx_vextractf128_si_256 VR256:$src1, imm:$src2),
5427 (VEXTRACTF128rr VR256:$src1, imm:$src2)>;
5428
5429def : Pat<(int_x86_avx_vbroadcastf128_ps_256 addr:$src),
5430 (VBROADCASTF128 addr:$src)>;
5431
Bruno Cardoso Lopesbd2d90f2010-08-06 20:03:27 +00005432def : Pat<(int_x86_avx_vperm2f128_ps_256 VR256:$src1, VR256:$src2, imm:$src3),
5433 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5434def : Pat<(int_x86_avx_vperm2f128_pd_256 VR256:$src1, VR256:$src2, imm:$src3),
5435 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5436def : Pat<(int_x86_avx_vperm2f128_si_256 VR256:$src1, VR256:$src2, imm:$src3),
5437 (VPERM2F128rr VR256:$src1, VR256:$src2, imm:$src3)>;
5438
5439def : Pat<(int_x86_avx_vperm2f128_ps_256
5440 VR256:$src1, (memopv8f32 addr:$src2), imm:$src3),
5441 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5442def : Pat<(int_x86_avx_vperm2f128_pd_256
5443 VR256:$src1, (memopv4f64 addr:$src2), imm:$src3),
5444 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5445def : Pat<(int_x86_avx_vperm2f128_si_256
5446 VR256:$src1, (memopv8i32 addr:$src2), imm:$src3),
5447 (VPERM2F128rm VR256:$src1, addr:$src2, imm:$src3)>;
5448
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005449//===----------------------------------------------------------------------===//
5450// SSE Shuffle pattern fragments
5451//===----------------------------------------------------------------------===//
5452
5453// This is part of a "work in progress" refactoring. The idea is that all
5454// vector shuffles are going to be translated into target specific nodes and
5455// directly matched by the patterns below (which can be changed along the way)
5456// The AVX version of some but not all of them are described here, and more
5457// should come in a near future.
5458
5459// Shuffle with PSHUFD instruction folding loads. The first two patterns match
5460// SSE2 loads, which are always promoted to v2i64. The last one should match
5461// the SSE1 case, where the only legal load is v4f32, but there is no PSHUFD
5462// in SSE2, how does it ever worked? Anyway, the pattern will remain here until
5463// we investigate further.
5464def : Pat<(v4i32 (X86PShufd (bc_v4i32 (memopv2i64 addr:$src1)),
5465 (i8 imm:$imm))),
5466 (VPSHUFDmi addr:$src1, imm:$imm)>, Requires<[HasAVX]>;
5467def : Pat<(v4i32 (X86PShufd (bc_v4i32 (memopv2i64 addr:$src1)),
5468 (i8 imm:$imm))),
5469 (PSHUFDmi addr:$src1, imm:$imm)>;
5470def : Pat<(v4i32 (X86PShufd (bc_v4i32 (memopv4f32 addr:$src1)),
5471 (i8 imm:$imm))),
5472 (PSHUFDmi addr:$src1, imm:$imm)>; // FIXME: has this ever worked?
5473
5474// Shuffle with PSHUFD instruction.
5475def : Pat<(v4f32 (X86PShufd VR128:$src1, (i8 imm:$imm))),
5476 (VPSHUFDri VR128:$src1, imm:$imm)>, Requires<[HasAVX]>;
5477def : Pat<(v4f32 (X86PShufd VR128:$src1, (i8 imm:$imm))),
5478 (PSHUFDri VR128:$src1, imm:$imm)>;
5479
5480def : Pat<(v4i32 (X86PShufd VR128:$src1, (i8 imm:$imm))),
5481 (VPSHUFDri VR128:$src1, imm:$imm)>, Requires<[HasAVX]>;
5482def : Pat<(v4i32 (X86PShufd VR128:$src1, (i8 imm:$imm))),
5483 (PSHUFDri VR128:$src1, imm:$imm)>;
5484
5485// Shuffle with SHUFPD instruction.
5486def : Pat<(v2f64 (X86Shufps VR128:$src1,
5487 (memopv2f64 addr:$src2), (i8 imm:$imm))),
5488 (VSHUFPDrmi VR128:$src1, addr:$src2, imm:$imm)>, Requires<[HasAVX]>;
5489def : Pat<(v2f64 (X86Shufps VR128:$src1,
5490 (memopv2f64 addr:$src2), (i8 imm:$imm))),
5491 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$imm)>;
5492
5493def : Pat<(v2i64 (X86Shufpd VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5494 (VSHUFPDrri VR128:$src1, VR128:$src2, imm:$imm)>, Requires<[HasAVX]>;
5495def : Pat<(v2i64 (X86Shufpd VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5496 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$imm)>;
5497
5498def : Pat<(v2f64 (X86Shufpd VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5499 (VSHUFPDrri VR128:$src1, VR128:$src2, imm:$imm)>, Requires<[HasAVX]>;
5500def : Pat<(v2f64 (X86Shufpd VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5501 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$imm)>;
5502
5503// Shuffle with SHUFPS instruction.
5504def : Pat<(v4f32 (X86Shufps VR128:$src1,
5505 (memopv4f32 addr:$src2), (i8 imm:$imm))),
5506 (VSHUFPSrmi VR128:$src1, addr:$src2, imm:$imm)>, Requires<[HasAVX]>;
5507def : Pat<(v4f32 (X86Shufps VR128:$src1,
5508 (memopv4f32 addr:$src2), (i8 imm:$imm))),
5509 (SHUFPSrmi VR128:$src1, addr:$src2, imm:$imm)>;
5510
5511def : Pat<(v4f32 (X86Shufps VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5512 (VSHUFPSrri VR128:$src1, VR128:$src2, imm:$imm)>, Requires<[HasAVX]>;
5513def : Pat<(v4f32 (X86Shufps VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5514 (SHUFPSrri VR128:$src1, VR128:$src2, imm:$imm)>;
5515
5516def : Pat<(v4i32 (X86Shufps VR128:$src1,
5517 (bc_v4i32 (memopv2i64 addr:$src2)), (i8 imm:$imm))),
5518 (VSHUFPSrmi VR128:$src1, addr:$src2, imm:$imm)>, Requires<[HasAVX]>;
5519def : Pat<(v4i32 (X86Shufps VR128:$src1,
5520 (bc_v4i32 (memopv2i64 addr:$src2)), (i8 imm:$imm))),
5521 (SHUFPSrmi VR128:$src1, addr:$src2, imm:$imm)>;
5522
5523def : Pat<(v4i32 (X86Shufps VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5524 (VSHUFPSrri VR128:$src1, VR128:$src2, imm:$imm)>, Requires<[HasAVX]>;
5525def : Pat<(v4i32 (X86Shufps VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5526 (SHUFPSrri VR128:$src1, VR128:$src2, imm:$imm)>;
5527
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005528// Shuffle with MOVHLPS instruction
5529def : Pat<(v4f32 (X86Movhlps VR128:$src1, VR128:$src2)),
5530 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
5531def : Pat<(v4i32 (X86Movhlps VR128:$src1, VR128:$src2)),
5532 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
5533
5534// Shuffle with MOVDDUP instruction
5535def : Pat<(X86Movddup (memopv2f64 addr:$src)),
5536 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
5537def : Pat<(X86Movddup (memopv2f64 addr:$src)),
5538 (MOVDDUPrm addr:$src)>;
5539
Evan Cheng835580f2010-10-07 20:50:20 +00005540def : Pat<(X86Movddup (bc_v2f64 (memopv4f32 addr:$src))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005541 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
Evan Cheng835580f2010-10-07 20:50:20 +00005542def : Pat<(X86Movddup (bc_v2f64 (memopv4f32 addr:$src))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005543 (MOVDDUPrm addr:$src)>;
5544
Evan Cheng835580f2010-10-07 20:50:20 +00005545def : Pat<(X86Movddup (bc_v2f64 (memopv2i64 addr:$src))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005546 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
Evan Cheng835580f2010-10-07 20:50:20 +00005547def : Pat<(X86Movddup (bc_v2f64 (memopv2i64 addr:$src))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005548 (MOVDDUPrm addr:$src)>;
5549
5550def : Pat<(X86Movddup (v2f64 (scalar_to_vector (loadf64 addr:$src)))),
5551 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
5552def : Pat<(X86Movddup (v2f64 (scalar_to_vector (loadf64 addr:$src)))),
5553 (MOVDDUPrm addr:$src)>;
5554
5555def : Pat<(X86Movddup (bc_v2f64
5556 (v2i64 (scalar_to_vector (loadi64 addr:$src))))),
5557 (VMOVDDUPrm addr:$src)>, Requires<[HasAVX]>;
5558def : Pat<(X86Movddup (bc_v2f64
5559 (v2i64 (scalar_to_vector (loadi64 addr:$src))))),
5560 (MOVDDUPrm addr:$src)>;
5561
Evan Cheng835580f2010-10-07 20:50:20 +00005562
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005563// Shuffle with UNPCKLPS
5564def : Pat<(v4f32 (X86Unpcklps VR128:$src1, (memopv4f32 addr:$src2))),
5565 (VUNPCKLPSrm VR128:$src1, addr:$src2)>, Requires<[HasAVX]>;
5566def : Pat<(v4f32 (X86Unpcklps VR128:$src1, (memopv4f32 addr:$src2))),
5567 (UNPCKLPSrm VR128:$src1, addr:$src2)>;
5568
5569def : Pat<(v4f32 (X86Unpcklps VR128:$src1, VR128:$src2)),
5570 (VUNPCKLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasAVX]>;
5571def : Pat<(v4f32 (X86Unpcklps VR128:$src1, VR128:$src2)),
5572 (UNPCKLPSrr VR128:$src1, VR128:$src2)>;
5573
5574// Shuffle with UNPCKHPS
5575def : Pat<(v4f32 (X86Unpckhps VR128:$src1, (memopv4f32 addr:$src2))),
5576 (VUNPCKHPSrm VR128:$src1, addr:$src2)>, Requires<[HasAVX]>;
5577def : Pat<(v4f32 (X86Unpckhps VR128:$src1, (memopv4f32 addr:$src2))),
5578 (UNPCKHPSrm VR128:$src1, addr:$src2)>;
5579
5580def : Pat<(v4f32 (X86Unpckhps VR128:$src1, VR128:$src2)),
5581 (VUNPCKHPSrr VR128:$src1, VR128:$src2)>, Requires<[HasAVX]>;
5582def : Pat<(v4f32 (X86Unpckhps VR128:$src1, VR128:$src2)),
5583 (UNPCKHPSrr VR128:$src1, VR128:$src2)>;
5584
5585// Shuffle with UNPCKLPD
5586def : Pat<(v2f64 (X86Unpcklpd VR128:$src1, (memopv2f64 addr:$src2))),
5587 (VUNPCKLPSrm VR128:$src1, addr:$src2)>, Requires<[HasAVX]>;
5588def : Pat<(v2f64 (X86Unpcklpd VR128:$src1, (memopv2f64 addr:$src2))),
5589 (UNPCKLPSrm VR128:$src1, addr:$src2)>;
5590
5591def : Pat<(v2f64 (X86Unpcklpd VR128:$src1, VR128:$src2)),
5592 (VUNPCKLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasAVX]>;
5593def : Pat<(v2f64 (X86Unpcklpd VR128:$src1, VR128:$src2)),
5594 (UNPCKLPDrr VR128:$src1, VR128:$src2)>;
5595
5596// Shuffle with UNPCKHPD
5597def : Pat<(v2f64 (X86Unpckhpd VR128:$src1, (memopv2f64 addr:$src2))),
5598 (VUNPCKLPSrm VR128:$src1, addr:$src2)>, Requires<[HasAVX]>;
5599def : Pat<(v2f64 (X86Unpckhpd VR128:$src1, (memopv2f64 addr:$src2))),
5600 (UNPCKLPSrm VR128:$src1, addr:$src2)>;
5601
5602def : Pat<(v2f64 (X86Unpckhpd VR128:$src1, VR128:$src2)),
5603 (VUNPCKHPDrr VR128:$src1, VR128:$src2)>, Requires<[HasAVX]>;
5604def : Pat<(v2f64 (X86Unpckhpd VR128:$src1, VR128:$src2)),
5605 (UNPCKHPDrr VR128:$src1, VR128:$src2)>;
5606
5607// Shuffle with PUNPCKLBW
5608def : Pat<(v16i8 (X86Punpcklbw VR128:$src1,
5609 (bc_v16i8 (memopv2i64 addr:$src2)))),
5610 (PUNPCKLBWrm VR128:$src1, addr:$src2)>;
5611def : Pat<(v16i8 (X86Punpcklbw VR128:$src1, VR128:$src2)),
5612 (PUNPCKLBWrr VR128:$src1, VR128:$src2)>;
5613
5614// Shuffle with PUNPCKLWD
5615def : Pat<(v8i16 (X86Punpcklwd VR128:$src1,
5616 (bc_v8i16 (memopv2i64 addr:$src2)))),
5617 (PUNPCKLWDrm VR128:$src1, addr:$src2)>;
5618def : Pat<(v8i16 (X86Punpcklwd VR128:$src1, VR128:$src2)),
5619 (PUNPCKLWDrr VR128:$src1, VR128:$src2)>;
5620
5621// Shuffle with PUNPCKLDQ
5622def : Pat<(v4i32 (X86Punpckldq VR128:$src1,
5623 (bc_v4i32 (memopv2i64 addr:$src2)))),
5624 (PUNPCKLDQrm VR128:$src1, addr:$src2)>;
5625def : Pat<(v4i32 (X86Punpckldq VR128:$src1, VR128:$src2)),
5626 (PUNPCKLDQrr VR128:$src1, VR128:$src2)>;
5627
5628// Shuffle with PUNPCKLQDQ
5629def : Pat<(v2i64 (X86Punpcklqdq VR128:$src1, (memopv2i64 addr:$src2))),
5630 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>;
5631def : Pat<(v2i64 (X86Punpcklqdq VR128:$src1, VR128:$src2)),
5632 (PUNPCKLQDQrr VR128:$src1, VR128:$src2)>;
5633
5634// Shuffle with PUNPCKHBW
5635def : Pat<(v16i8 (X86Punpckhbw VR128:$src1,
5636 (bc_v16i8 (memopv2i64 addr:$src2)))),
5637 (PUNPCKHBWrm VR128:$src1, addr:$src2)>;
5638def : Pat<(v16i8 (X86Punpckhbw VR128:$src1, VR128:$src2)),
5639 (PUNPCKHBWrr VR128:$src1, VR128:$src2)>;
5640
5641// Shuffle with PUNPCKHWD
5642def : Pat<(v8i16 (X86Punpckhwd VR128:$src1,
5643 (bc_v8i16 (memopv2i64 addr:$src2)))),
5644 (PUNPCKHWDrm VR128:$src1, addr:$src2)>;
5645def : Pat<(v8i16 (X86Punpckhwd VR128:$src1, VR128:$src2)),
5646 (PUNPCKHWDrr VR128:$src1, VR128:$src2)>;
5647
5648// Shuffle with PUNPCKHDQ
5649def : Pat<(v4i32 (X86Punpckhdq VR128:$src1,
5650 (bc_v4i32 (memopv2i64 addr:$src2)))),
5651 (PUNPCKHDQrm VR128:$src1, addr:$src2)>;
5652def : Pat<(v4i32 (X86Punpckhdq VR128:$src1, VR128:$src2)),
5653 (PUNPCKHDQrr VR128:$src1, VR128:$src2)>;
5654
5655// Shuffle with PUNPCKHQDQ
5656def : Pat<(v2i64 (X86Punpckhqdq VR128:$src1, (memopv2i64 addr:$src2))),
5657 (PUNPCKHQDQrm VR128:$src1, addr:$src2)>;
5658def : Pat<(v2i64 (X86Punpckhqdq VR128:$src1, VR128:$src2)),
5659 (PUNPCKHQDQrr VR128:$src1, VR128:$src2)>;
5660
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005661// Shuffle with MOVLHPS
5662def : Pat<(X86Movlhps VR128:$src1,
5663 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005664 (MOVHPSrm VR128:$src1, addr:$src2)>;
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005665def : Pat<(X86Movlhps VR128:$src1,
5666 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005667 (MOVHPSrm VR128:$src1, addr:$src2)>;
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005668def : Pat<(v4f32 (X86Movlhps VR128:$src1, VR128:$src2)),
5669 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
5670def : Pat<(v4i32 (X86Movlhps VR128:$src1, VR128:$src2)),
5671 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
5672def : Pat<(v2i64 (X86Movlhps VR128:$src1, VR128:$src2)),
5673 (MOVLHPSrr (v2i64 VR128:$src1), VR128:$src2)>;
Evan Cheng835580f2010-10-07 20:50:20 +00005674
5675// FIXME: Instead of X86Movddup, there should be a X86Unpcklpd here, the problem
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005676// is during lowering, where it's not possible to recognize the load fold cause
5677// it has two uses through a bitcast. One use disappears at isel time and the
5678// fold opportunity reappears.
Bruno Cardoso Lopesae4f7422010-09-09 18:48:34 +00005679def : Pat<(v2f64 (X86Movddup VR128:$src)),
5680 (UNPCKLPDrr VR128:$src, VR128:$src)>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005681
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005682// Shuffle with MOVLHPD
5683def : Pat<(v2f64 (X86Movlhpd VR128:$src1,
5684 (scalar_to_vector (loadf64 addr:$src2)))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005685 (MOVHPDrm VR128:$src1, addr:$src2)>;
Evan Cheng835580f2010-10-07 20:50:20 +00005686
Bruno Cardoso Lopes190d0a52010-09-03 20:44:26 +00005687// FIXME: Instead of X86Unpcklpd, there should be a X86Movlhpd here, the problem
5688// is during lowering, where it's not possible to recognize the load fold cause
5689// it has two uses through a bitcast. One use disappears at isel time and the
5690// fold opportunity reappears.
5691def : Pat<(v2f64 (X86Unpcklpd VR128:$src1,
5692 (scalar_to_vector (loadf64 addr:$src2)))),
5693 (MOVHPDrm VR128:$src1, addr:$src2)>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005694
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005695// Shuffle with MOVSS
5696def : Pat<(v4f32 (X86Movss VR128:$src1, (scalar_to_vector FR32:$src2))),
5697 (MOVSSrr VR128:$src1, FR32:$src2)>;
5698def : Pat<(v4i32 (X86Movss VR128:$src1, VR128:$src2)),
5699 (MOVSSrr (v4i32 VR128:$src1),
5700 (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_ss))>;
5701def : Pat<(v4f32 (X86Movss VR128:$src1, VR128:$src2)),
5702 (MOVSSrr (v4f32 VR128:$src1),
5703 (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_ss))>;
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00005704// FIXME: Instead of a X86Movss there should be a X86Movlps here, the problem
5705// is during lowering, where it's not possible to recognize the load fold cause
5706// it has two uses through a bitcast. One use disappears at isel time and the
5707// fold opportunity reappears.
5708def : Pat<(X86Movss VR128:$src1,
5709 (bc_v4i32 (v2i64 (load addr:$src2)))),
5710 (MOVLPSrm VR128:$src1, addr:$src2)>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005711
5712// Shuffle with MOVSD
5713def : Pat<(v2f64 (X86Movsd VR128:$src1, (scalar_to_vector FR64:$src2))),
5714 (MOVSDrr VR128:$src1, FR64:$src2)>;
5715def : Pat<(v2i64 (X86Movsd VR128:$src1, VR128:$src2)),
5716 (MOVSDrr (v2i64 VR128:$src1),
5717 (EXTRACT_SUBREG (v2i64 VR128:$src2), sub_sd))>;
5718def : Pat<(v2f64 (X86Movsd VR128:$src1, VR128:$src2)),
5719 (MOVSDrr (v2f64 VR128:$src1),
5720 (EXTRACT_SUBREG (v2f64 VR128:$src2), sub_sd))>;
5721def : Pat<(v4f32 (X86Movsd VR128:$src1, VR128:$src2)),
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005722 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_sd))>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005723def : Pat<(v4i32 (X86Movsd VR128:$src1, VR128:$src2)),
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005724 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG (v4i32 VR128:$src2), sub_sd))>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005725
5726// Shuffle with MOVSHDUP
5727def : Pat<(v4i32 (X86Movshdup VR128:$src)),
5728 (MOVSHDUPrr VR128:$src)>;
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005729def : Pat<(X86Movshdup (bc_v4i32 (memopv2i64 addr:$src))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005730 (MOVSHDUPrm addr:$src)>;
5731
5732def : Pat<(v4f32 (X86Movshdup VR128:$src)),
5733 (MOVSHDUPrr VR128:$src)>;
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00005734def : Pat<(X86Movshdup (memopv4f32 addr:$src)),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005735 (MOVSHDUPrm addr:$src)>;
5736
5737// Shuffle with MOVSLDUP
5738def : Pat<(v4i32 (X86Movsldup VR128:$src)),
5739 (MOVSLDUPrr VR128:$src)>;
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005740def : Pat<(X86Movsldup (bc_v4i32 (memopv2i64 addr:$src))),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005741 (MOVSLDUPrm addr:$src)>;
5742
5743def : Pat<(v4f32 (X86Movsldup VR128:$src)),
5744 (MOVSLDUPrr VR128:$src)>;
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00005745def : Pat<(X86Movsldup (memopv4f32 addr:$src)),
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005746 (MOVSLDUPrm addr:$src)>;
5747
5748// Shuffle with PSHUFHW
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005749def : Pat<(v8i16 (X86PShufhw VR128:$src, (i8 imm:$imm))),
5750 (PSHUFHWri VR128:$src, imm:$imm)>;
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005751def : Pat<(v8i16 (X86PShufhw (bc_v8i16 (memopv2i64 addr:$src)), (i8 imm:$imm))),
5752 (PSHUFHWmi addr:$src, imm:$imm)>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005753
5754// Shuffle with PSHUFLW
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005755def : Pat<(v8i16 (X86PShuflw VR128:$src, (i8 imm:$imm))),
5756 (PSHUFLWri VR128:$src, imm:$imm)>;
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005757def : Pat<(v8i16 (X86PShuflw (bc_v8i16 (memopv2i64 addr:$src)), (i8 imm:$imm))),
5758 (PSHUFLWmi addr:$src, imm:$imm)>;
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005759
5760// Shuffle with PALIGN
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005761def : Pat<(v4i32 (X86PAlign VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5762 (PALIGNR128rr VR128:$src2, VR128:$src1, imm:$imm)>;
5763def : Pat<(v4f32 (X86PAlign VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5764 (PALIGNR128rr VR128:$src2, VR128:$src1, imm:$imm)>;
5765def : Pat<(v8i16 (X86PAlign VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5766 (PALIGNR128rr VR128:$src2, VR128:$src1, imm:$imm)>;
5767def : Pat<(v16i8 (X86PAlign VR128:$src1, VR128:$src2, (i8 imm:$imm))),
5768 (PALIGNR128rr VR128:$src2, VR128:$src1, imm:$imm)>;
5769
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005770// Shuffle with MOVLPS
5771def : Pat<(v4f32 (X86Movlps VR128:$src1, (load addr:$src2))),
5772 (MOVLPSrm VR128:$src1, addr:$src2)>;
5773def : Pat<(v4i32 (X86Movlps VR128:$src1, (load addr:$src2))),
5774 (MOVLPSrm VR128:$src1, addr:$src2)>;
5775def : Pat<(X86Movlps VR128:$src1,
5776 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5777 (MOVLPSrm VR128:$src1, addr:$src2)>;
Bruno Cardoso Lopesa84ad902010-11-08 21:24:59 +00005778// FIXME: Instead of a X86Movlps there should be a X86Movsd here, the problem
5779// is during lowering, where it's not possible to recognize the load fold cause
5780// it has two uses through a bitcast. One use disappears at isel time and the
5781// fold opportunity reappears.
5782def : Pat<(v4f32 (X86Movlps VR128:$src1, VR128:$src2)),
5783 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG (v4f32 VR128:$src2), sub_sd))>;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005784
5785// Shuffle with MOVLPD
5786def : Pat<(v2f64 (X86Movlpd VR128:$src1, (load addr:$src2))),
5787 (MOVLPDrm VR128:$src1, addr:$src2)>;
5788def : Pat<(v2i64 (X86Movlpd VR128:$src1, (load addr:$src2))),
5789 (MOVLPDrm VR128:$src1, addr:$src2)>;
5790def : Pat<(v2f64 (X86Movlpd VR128:$src1,
5791 (scalar_to_vector (loadf64 addr:$src2)))),
5792 (MOVLPDrm VR128:$src1, addr:$src2)>;
5793
5794// Extra patterns to match stores with MOVHPS/PD and MOVLPS/PD
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00005795def : Pat<(store (f64 (vector_extract
5796 (v2f64 (X86Unpckhps VR128:$src, (undef))), (iPTR 0))),addr:$dst),
5797 (MOVHPSmr addr:$dst, VR128:$src)>;
5798def : Pat<(store (f64 (vector_extract
5799 (v2f64 (X86Unpckhpd VR128:$src, (undef))), (iPTR 0))),addr:$dst),
5800 (MOVHPDmr addr:$dst, VR128:$src)>;
5801
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005802def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)),addr:$src1),
5803 (MOVLPSmr addr:$src1, VR128:$src2)>;
5804def : Pat<(store (v4i32 (X86Movlps
5805 (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)), addr:$src1),
5806 (MOVLPSmr addr:$src1, VR128:$src2)>;
5807
5808def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128:$src2)),addr:$src1),
5809 (MOVLPDmr addr:$src1, VR128:$src2)>;
5810def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128:$src2)),addr:$src1),
5811 (MOVLPDmr addr:$src1, VR128:$src2)>;