blob: 99a45b672b9a5fc7249c332f0c8495ec59b622b2 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000046// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000047def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000048def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
49 return ARM_AM::getT2SOImmVal(Imm) != -1;
50 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000051 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000052 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000053}
Anton Korobeynikov52237112009-06-17 18:13:58 +000054
Jim Grosbach64171712010-02-16 21:07:46 +000055// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000056// of a t2_so_imm.
57def t2_so_imm_not : Operand<i32>,
58 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000059 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
60}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000061
62// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
63def t2_so_imm_neg : Operand<i32>,
64 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000065 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000066}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000067
Evan Chenga67efd12009-06-23 19:39:13 +000068/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
Eric Christopher8f232d32011-04-28 05:49:04 +000069def imm1_31 : ImmLeaf<i32, [{
70 return (int32_t)Imm >= 1 && (int32_t)Imm < 32;
Evan Chenga67efd12009-06-23 19:39:13 +000071}]>;
72
Evan Chengf49810c2009-06-23 17:48:47 +000073/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000074def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000075 ImmLeaf<i32, [{
76 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000077}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000078
Jim Grosbach64171712010-02-16 21:07:46 +000079def imm0_4095_neg : PatLeaf<(i32 imm), [{
80 return (uint32_t)(-N->getZExtValue()) < 4096;
81}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000082
Evan Chengfa2ea1a2009-08-04 01:41:15 +000083def imm0_255_neg : PatLeaf<(i32 imm), [{
84 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000085}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000086
Jim Grosbach502e0aa2010-07-14 17:45:16 +000087def imm0_255_not : PatLeaf<(i32 imm), [{
88 return (uint32_t)(~N->getZExtValue()) < 255;
89}], imm_comp_XFORM>;
90
Andrew Trickd49ffe82011-04-29 14:18:15 +000091def lo5AllOne : PatLeaf<(i32 imm), [{
92 // Returns true if all low 5-bits are 1.
93 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
94}]>;
95
Evan Cheng055b0312009-06-29 07:51:04 +000096// Define Thumb2 specific addressing modes.
97
98// t2addrmode_imm12 := reg + imm12
99def t2addrmode_imm12 : Operand<i32>,
100 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000101 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000102 let EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000103 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000104 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000105}
106
Owen Andersonc9bd4962011-03-18 17:42:55 +0000107// t2ldrlabel := imm12
108def t2ldrlabel : Operand<i32> {
109 let EncoderMethod = "getAddrModeImm12OpValue";
110}
111
112
Owen Andersona838a252010-12-14 00:36:49 +0000113// ADR instruction labels.
114def t2adrlabel : Operand<i32> {
115 let EncoderMethod = "getT2AdrLabelOpValue";
116}
117
118
Johnny Chen0635fc52010-03-04 17:40:44 +0000119// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000120def t2addrmode_imm8 : Operand<i32>,
121 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
122 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000123 let EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000124 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000125 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000126}
127
Evan Cheng6d94f112009-07-03 00:06:39 +0000128def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000129 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
130 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000131 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000132 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000133 let ParserMatchClass = MemMode5AsmOperand;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000134}
135
Evan Cheng5c874172009-07-09 22:21:59 +0000136// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000137def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000138 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000139 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000140 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000141 let ParserMatchClass = MemMode5AsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000142}
143
Johnny Chenae1757b2010-03-11 01:13:36 +0000144def t2am_imm8s4_offset : Operand<i32> {
145 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
146}
147
Evan Chengcba962d2009-07-09 20:40:44 +0000148// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000149def t2addrmode_so_reg : Operand<i32>,
150 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
151 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000152 let EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000153 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000154 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000155}
156
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000157// t2addrmode_reg := reg
158// Used by load/store exclusive instructions. Useful to enable right assembly
159// parsing and printing. Not used for any codegen matching.
160//
161def t2addrmode_reg : Operand<i32> {
162 let PrintMethod = "printAddrMode7Operand";
Cameron Zwarichd6ffcd82011-05-17 23:26:20 +0000163 let MIOperandInfo = (ops GPR);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000164 let ParserMatchClass = MemMode7AsmOperand;
165}
Evan Cheng055b0312009-06-29 07:51:04 +0000166
Anton Korobeynikov52237112009-06-17 18:13:58 +0000167//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000168// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000169//
170
Owen Andersona99e7782010-11-15 18:45:17 +0000171
172class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000173 string opc, string asm, list<dag> pattern>
174 : T2I<oops, iops, itin, opc, asm, pattern> {
175 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000176 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000177
Jim Grosbach86386922010-12-08 22:10:43 +0000178 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000179 let Inst{26} = imm{11};
180 let Inst{14-12} = imm{10-8};
181 let Inst{7-0} = imm{7-0};
182}
183
Owen Andersonbb6315d2010-11-15 19:58:36 +0000184
Owen Andersona99e7782010-11-15 18:45:17 +0000185class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
186 string opc, string asm, list<dag> pattern>
187 : T2sI<oops, iops, itin, opc, asm, pattern> {
188 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000189 bits<4> Rn;
190 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000191
Jim Grosbach86386922010-12-08 22:10:43 +0000192 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000193 let Inst{26} = imm{11};
194 let Inst{14-12} = imm{10-8};
195 let Inst{7-0} = imm{7-0};
196}
197
Owen Andersonbb6315d2010-11-15 19:58:36 +0000198class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
199 string opc, string asm, list<dag> pattern>
200 : T2I<oops, iops, itin, opc, asm, pattern> {
201 bits<4> Rn;
202 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000203
Jim Grosbach86386922010-12-08 22:10:43 +0000204 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000205 let Inst{26} = imm{11};
206 let Inst{14-12} = imm{10-8};
207 let Inst{7-0} = imm{7-0};
208}
209
210
Owen Andersona99e7782010-11-15 18:45:17 +0000211class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
212 string opc, string asm, list<dag> pattern>
213 : T2I<oops, iops, itin, opc, asm, pattern> {
214 bits<4> Rd;
215 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000216
Jim Grosbach86386922010-12-08 22:10:43 +0000217 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000218 let Inst{3-0} = ShiftedRm{3-0};
219 let Inst{5-4} = ShiftedRm{6-5};
220 let Inst{14-12} = ShiftedRm{11-9};
221 let Inst{7-6} = ShiftedRm{8-7};
222}
223
224class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
225 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000226 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000227 bits<4> Rd;
228 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000229
Jim Grosbach86386922010-12-08 22:10:43 +0000230 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000231 let Inst{3-0} = ShiftedRm{3-0};
232 let Inst{5-4} = ShiftedRm{6-5};
233 let Inst{14-12} = ShiftedRm{11-9};
234 let Inst{7-6} = ShiftedRm{8-7};
235}
236
Owen Andersonbb6315d2010-11-15 19:58:36 +0000237class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
238 string opc, string asm, list<dag> pattern>
239 : T2I<oops, iops, itin, opc, asm, pattern> {
240 bits<4> Rn;
241 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000242
Jim Grosbach86386922010-12-08 22:10:43 +0000243 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000244 let Inst{3-0} = ShiftedRm{3-0};
245 let Inst{5-4} = ShiftedRm{6-5};
246 let Inst{14-12} = ShiftedRm{11-9};
247 let Inst{7-6} = ShiftedRm{8-7};
248}
249
Owen Andersona99e7782010-11-15 18:45:17 +0000250class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
251 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000252 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000253 bits<4> Rd;
254 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000255
Jim Grosbach86386922010-12-08 22:10:43 +0000256 let Inst{11-8} = Rd;
257 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000258}
259
260class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
261 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000262 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000263 bits<4> Rd;
264 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000265
Jim Grosbach86386922010-12-08 22:10:43 +0000266 let Inst{11-8} = Rd;
267 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000268}
269
Owen Andersonbb6315d2010-11-15 19:58:36 +0000270class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
271 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000272 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000273 bits<4> Rn;
274 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000275
Jim Grosbach86386922010-12-08 22:10:43 +0000276 let Inst{19-16} = Rn;
277 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000278}
279
Owen Andersona99e7782010-11-15 18:45:17 +0000280
281class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
282 string opc, string asm, list<dag> pattern>
283 : T2I<oops, iops, itin, opc, asm, pattern> {
284 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000285 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000286 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000287
Jim Grosbach86386922010-12-08 22:10:43 +0000288 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000289 let Inst{19-16} = Rn;
290 let Inst{26} = imm{11};
291 let Inst{14-12} = imm{10-8};
292 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000293}
294
Owen Anderson83da6cd2010-11-14 05:37:38 +0000295class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000296 string opc, string asm, list<dag> pattern>
297 : T2sI<oops, iops, itin, opc, asm, pattern> {
298 bits<4> Rd;
299 bits<4> Rn;
300 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000301
Jim Grosbach86386922010-12-08 22:10:43 +0000302 let Inst{11-8} = Rd;
303 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000304 let Inst{26} = imm{11};
305 let Inst{14-12} = imm{10-8};
306 let Inst{7-0} = imm{7-0};
307}
308
Owen Andersonbb6315d2010-11-15 19:58:36 +0000309class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
310 string opc, string asm, list<dag> pattern>
311 : T2I<oops, iops, itin, opc, asm, pattern> {
312 bits<4> Rd;
313 bits<4> Rm;
314 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000315
Jim Grosbach86386922010-12-08 22:10:43 +0000316 let Inst{11-8} = Rd;
317 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000318 let Inst{14-12} = imm{4-2};
319 let Inst{7-6} = imm{1-0};
320}
321
322class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
323 string opc, string asm, list<dag> pattern>
324 : T2sI<oops, iops, itin, opc, asm, pattern> {
325 bits<4> Rd;
326 bits<4> Rm;
327 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000328
Jim Grosbach86386922010-12-08 22:10:43 +0000329 let Inst{11-8} = Rd;
330 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000331 let Inst{14-12} = imm{4-2};
332 let Inst{7-6} = imm{1-0};
333}
334
Owen Anderson5de6d842010-11-12 21:12:40 +0000335class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
336 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000337 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000338 bits<4> Rd;
339 bits<4> Rn;
340 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000341
Jim Grosbach86386922010-12-08 22:10:43 +0000342 let Inst{11-8} = Rd;
343 let Inst{19-16} = Rn;
344 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000345}
346
347class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
348 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000349 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000350 bits<4> Rd;
351 bits<4> Rn;
352 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000353
Jim Grosbach86386922010-12-08 22:10:43 +0000354 let Inst{11-8} = Rd;
355 let Inst{19-16} = Rn;
356 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000357}
358
359class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
360 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000361 : T2I<oops, iops, itin, opc, asm, pattern> {
362 bits<4> Rd;
363 bits<4> Rn;
364 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000365
Jim Grosbach86386922010-12-08 22:10:43 +0000366 let Inst{11-8} = Rd;
367 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000368 let Inst{3-0} = ShiftedRm{3-0};
369 let Inst{5-4} = ShiftedRm{6-5};
370 let Inst{14-12} = ShiftedRm{11-9};
371 let Inst{7-6} = ShiftedRm{8-7};
372}
373
374class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
375 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000376 : T2sI<oops, iops, itin, opc, asm, pattern> {
377 bits<4> Rd;
378 bits<4> Rn;
379 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000380
Jim Grosbach86386922010-12-08 22:10:43 +0000381 let Inst{11-8} = Rd;
382 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000383 let Inst{3-0} = ShiftedRm{3-0};
384 let Inst{5-4} = ShiftedRm{6-5};
385 let Inst{14-12} = ShiftedRm{11-9};
386 let Inst{7-6} = ShiftedRm{8-7};
387}
388
Owen Anderson35141a92010-11-18 01:08:42 +0000389class T2FourReg<dag oops, dag iops, InstrItinClass itin,
390 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000391 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000392 bits<4> Rd;
393 bits<4> Rn;
394 bits<4> Rm;
395 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000396
Jim Grosbach86386922010-12-08 22:10:43 +0000397 let Inst{19-16} = Rn;
398 let Inst{15-12} = Ra;
399 let Inst{11-8} = Rd;
400 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000401}
402
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000403class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
404 dag oops, dag iops, InstrItinClass itin,
405 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000406 : T2I<oops, iops, itin, opc, asm, pattern> {
407 bits<4> RdLo;
408 bits<4> RdHi;
409 bits<4> Rn;
410 bits<4> Rm;
411
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000412 let Inst{31-23} = 0b111110111;
413 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000414 let Inst{19-16} = Rn;
415 let Inst{15-12} = RdLo;
416 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000417 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000418 let Inst{3-0} = Rm;
419}
420
Owen Anderson35141a92010-11-18 01:08:42 +0000421
Evan Chenga67efd12009-06-23 19:39:13 +0000422/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000423/// unary operation that produces a value. These are predicable and can be
424/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000425multiclass T2I_un_irs<bits<4> opcod, string opc,
426 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
427 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000428 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000429 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
430 opc, "\t$Rd, $imm",
431 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000432 let isAsCheapAsAMove = Cheap;
433 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000434 let Inst{31-27} = 0b11110;
435 let Inst{25} = 0;
436 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000437 let Inst{19-16} = 0b1111; // Rn
438 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000439 }
440 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000441 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
442 opc, ".w\t$Rd, $Rm",
443 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000444 let Inst{31-27} = 0b11101;
445 let Inst{26-25} = 0b01;
446 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{19-16} = 0b1111; // Rn
448 let Inst{14-12} = 0b000; // imm3
449 let Inst{7-6} = 0b00; // imm2
450 let Inst{5-4} = 0b00; // type
451 }
Evan Chenga67efd12009-06-23 19:39:13 +0000452 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000453 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
454 opc, ".w\t$Rd, $ShiftedRm",
455 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000456 let Inst{31-27} = 0b11101;
457 let Inst{26-25} = 0b01;
458 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000459 let Inst{19-16} = 0b1111; // Rn
460 }
Evan Chenga67efd12009-06-23 19:39:13 +0000461}
462
463/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000464/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000465/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000466multiclass T2I_bin_irs<bits<4> opcod, string opc,
467 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000468 PatFrag opnode, string baseOpc, bit Commutable = 0,
469 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000470 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000471 def ri : T2sTwoRegImm<
472 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
473 opc, "\t$Rd, $Rn, $imm",
474 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000475 let Inst{31-27} = 0b11110;
476 let Inst{25} = 0;
477 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000478 let Inst{15} = 0;
479 }
Evan Chenga67efd12009-06-23 19:39:13 +0000480 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000481 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
482 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
483 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000484 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000485 let Inst{31-27} = 0b11101;
486 let Inst{26-25} = 0b01;
487 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000488 let Inst{14-12} = 0b000; // imm3
489 let Inst{7-6} = 0b00; // imm2
490 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000491 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000492 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000493 def rs : T2sTwoRegShiftedReg<
494 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
495 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
496 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000497 let Inst{31-27} = 0b11101;
498 let Inst{26-25} = 0b01;
499 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000500 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000501 // Assembly aliases for optional destination operand when it's the same
502 // as the source operand.
503 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
504 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
505 t2_so_imm:$imm, pred:$p,
506 cc_out:$s)>,
507 Requires<[IsThumb2]>;
508 def : InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
509 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
510 rGPR:$Rm, pred:$p,
511 cc_out:$s)>,
512 Requires<[IsThumb2]>;
513 def : InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
514 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
515 t2_so_reg:$shift, pred:$p,
516 cc_out:$s)>,
517 Requires<[IsThumb2]>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000518}
519
David Goodwin1f096272009-07-27 23:34:12 +0000520/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000521// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000522multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
523 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000524 PatFrag opnode, string baseOpc, bit Commutable = 0> :
525 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000526
Evan Cheng1e249e32009-06-25 20:59:23 +0000527/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000528/// reversed. The 'rr' form is only defined for the disassembler; for codegen
529/// it is equivalent to the T2I_bin_irs counterpart.
530multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000531 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000532 def ri : T2sTwoRegImm<
533 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
534 opc, ".w\t$Rd, $Rn, $imm",
535 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000536 let Inst{31-27} = 0b11110;
537 let Inst{25} = 0;
538 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000539 let Inst{15} = 0;
540 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000541 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000542 def rr : T2sThreeReg<
543 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
544 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000545 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000546 let Inst{31-27} = 0b11101;
547 let Inst{26-25} = 0b01;
548 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000549 let Inst{14-12} = 0b000; // imm3
550 let Inst{7-6} = 0b00; // imm2
551 let Inst{5-4} = 0b00; // type
552 }
Evan Chengf49810c2009-06-23 17:48:47 +0000553 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000554 def rs : T2sTwoRegShiftedReg<
555 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
556 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
557 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000558 let Inst{31-27} = 0b11101;
559 let Inst{26-25} = 0b01;
560 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000561 }
Evan Chengf49810c2009-06-23 17:48:47 +0000562}
563
Evan Chenga67efd12009-06-23 19:39:13 +0000564/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000565/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000566let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000567multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
568 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
569 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000570 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000571 def ri : T2TwoRegImm<
572 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
573 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
574 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000575 let Inst{31-27} = 0b11110;
576 let Inst{25} = 0;
577 let Inst{24-21} = opcod;
578 let Inst{20} = 1; // The S bit.
579 let Inst{15} = 0;
580 }
Evan Chenga67efd12009-06-23 19:39:13 +0000581 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000582 def rr : T2ThreeReg<
583 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
584 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
585 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000586 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000587 let Inst{31-27} = 0b11101;
588 let Inst{26-25} = 0b01;
589 let Inst{24-21} = opcod;
590 let Inst{20} = 1; // The S bit.
591 let Inst{14-12} = 0b000; // imm3
592 let Inst{7-6} = 0b00; // imm2
593 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000594 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000595 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000596 def rs : T2TwoRegShiftedReg<
597 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
598 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
599 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000600 let Inst{31-27} = 0b11101;
601 let Inst{26-25} = 0b01;
602 let Inst{24-21} = opcod;
603 let Inst{20} = 1; // The S bit.
604 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000605}
606}
607
Evan Chenga67efd12009-06-23 19:39:13 +0000608/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
609/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000610multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
611 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000612 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000613 // The register-immediate version is re-materializable. This is useful
614 // in particular for taking the address of a local.
615 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000616 def ri : T2sTwoRegImm<
617 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
618 opc, ".w\t$Rd, $Rn, $imm",
619 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000620 let Inst{31-27} = 0b11110;
621 let Inst{25} = 0;
622 let Inst{24} = 1;
623 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000624 let Inst{15} = 0;
625 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000626 }
Evan Chengf49810c2009-06-23 17:48:47 +0000627 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000628 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000629 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
630 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
631 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000632 bits<4> Rd;
633 bits<4> Rn;
634 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000635 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000636 let Inst{26} = imm{11};
637 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000638 let Inst{23-21} = op23_21;
639 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000640 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000641 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000642 let Inst{14-12} = imm{10-8};
643 let Inst{11-8} = Rd;
644 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000645 }
Evan Chenga67efd12009-06-23 19:39:13 +0000646 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000647 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
648 opc, ".w\t$Rd, $Rn, $Rm",
649 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000650 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000651 let Inst{31-27} = 0b11101;
652 let Inst{26-25} = 0b01;
653 let Inst{24} = 1;
654 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000655 let Inst{14-12} = 0b000; // imm3
656 let Inst{7-6} = 0b00; // imm2
657 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000658 }
Evan Chengf49810c2009-06-23 17:48:47 +0000659 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000660 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000661 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000662 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
663 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000664 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000665 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000666 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000667 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000668 }
Evan Chengf49810c2009-06-23 17:48:47 +0000669}
670
Jim Grosbach6935efc2009-11-24 00:20:27 +0000671/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000672/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000673/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000674let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000675multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
676 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000677 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000678 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000679 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
680 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000681 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000682 let Inst{31-27} = 0b11110;
683 let Inst{25} = 0;
684 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000685 let Inst{15} = 0;
686 }
Evan Chenga67efd12009-06-23 19:39:13 +0000687 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000688 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000689 opc, ".w\t$Rd, $Rn, $Rm",
690 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000691 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000692 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000693 let Inst{31-27} = 0b11101;
694 let Inst{26-25} = 0b01;
695 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000696 let Inst{14-12} = 0b000; // imm3
697 let Inst{7-6} = 0b00; // imm2
698 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000699 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000700 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000701 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000702 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000703 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
704 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000705 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000706 let Inst{31-27} = 0b11101;
707 let Inst{26-25} = 0b01;
708 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000709 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000710}
Andrew Trick1c3af772011-04-23 03:55:32 +0000711}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000712
713// Carry setting variants
Andrew Trick1c3af772011-04-23 03:55:32 +0000714// NOTE: CPSR def omitted because it will be handled by the custom inserter.
715let usesCustomInserter = 1 in {
716multiclass T2I_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000717 // shifted imm
Andrew Trick1c3af772011-04-23 03:55:32 +0000718 def ri : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
719 Size4Bytes, IIC_iALUi,
720 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>;
Evan Cheng62674222009-06-25 23:34:10 +0000721 // register
Andrew Trick1c3af772011-04-23 03:55:32 +0000722 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
723 Size4Bytes, IIC_iALUr,
724 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000725 let isCommutable = Commutable;
Evan Cheng8de898a2009-06-26 00:19:44 +0000726 }
Evan Cheng62674222009-06-25 23:34:10 +0000727 // shifted register
Andrew Trick1c3af772011-04-23 03:55:32 +0000728 def rs : t2PseudoInst<
729 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
730 Size4Bytes, IIC_iALUsi,
731 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000732}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000733}
Evan Chengf49810c2009-06-23 17:48:47 +0000734
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000735/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
736/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000737let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000738multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000739 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000740 def ri : T2TwoRegImm<
741 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
742 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
743 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000744 let Inst{31-27} = 0b11110;
745 let Inst{25} = 0;
746 let Inst{24-21} = opcod;
747 let Inst{20} = 1; // The S bit.
748 let Inst{15} = 0;
749 }
Evan Chengf49810c2009-06-23 17:48:47 +0000750 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000751 def rs : T2TwoRegShiftedReg<
752 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
753 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
754 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000755 let Inst{31-27} = 0b11101;
756 let Inst{26-25} = 0b01;
757 let Inst{24-21} = opcod;
758 let Inst{20} = 1; // The S bit.
759 }
Evan Chengf49810c2009-06-23 17:48:47 +0000760}
761}
762
Evan Chenga67efd12009-06-23 19:39:13 +0000763/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
764// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000765multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000766 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000767 def ri : T2sTwoRegShiftImm<
768 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
769 opc, ".w\t$Rd, $Rm, $imm",
770 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000771 let Inst{31-27} = 0b11101;
772 let Inst{26-21} = 0b010010;
773 let Inst{19-16} = 0b1111; // Rn
774 let Inst{5-4} = opcod;
775 }
Evan Chenga67efd12009-06-23 19:39:13 +0000776 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000777 def rr : T2sThreeReg<
778 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
779 opc, ".w\t$Rd, $Rn, $Rm",
780 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000781 let Inst{31-27} = 0b11111;
782 let Inst{26-23} = 0b0100;
783 let Inst{22-21} = opcod;
784 let Inst{15-12} = 0b1111;
785 let Inst{7-4} = 0b0000;
786 }
Evan Chenga67efd12009-06-23 19:39:13 +0000787}
Evan Chengf49810c2009-06-23 17:48:47 +0000788
Johnny Chend68e1192009-12-15 17:24:14 +0000789/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000790/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000791/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000792let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000793multiclass T2I_cmp_irs<bits<4> opcod, string opc,
794 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
795 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000796 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000797 def ri : T2OneRegCmpImm<
798 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
799 opc, ".w\t$Rn, $imm",
800 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000801 let Inst{31-27} = 0b11110;
802 let Inst{25} = 0;
803 let Inst{24-21} = opcod;
804 let Inst{20} = 1; // The S bit.
805 let Inst{15} = 0;
806 let Inst{11-8} = 0b1111; // Rd
807 }
Evan Chenga67efd12009-06-23 19:39:13 +0000808 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000809 def rr : T2TwoRegCmp<
810 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000811 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000812 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000813 let Inst{31-27} = 0b11101;
814 let Inst{26-25} = 0b01;
815 let Inst{24-21} = opcod;
816 let Inst{20} = 1; // The S bit.
817 let Inst{14-12} = 0b000; // imm3
818 let Inst{11-8} = 0b1111; // Rd
819 let Inst{7-6} = 0b00; // imm2
820 let Inst{5-4} = 0b00; // type
821 }
Evan Chengf49810c2009-06-23 17:48:47 +0000822 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000823 def rs : T2OneRegCmpShiftedReg<
824 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
825 opc, ".w\t$Rn, $ShiftedRm",
826 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000827 let Inst{31-27} = 0b11101;
828 let Inst{26-25} = 0b01;
829 let Inst{24-21} = opcod;
830 let Inst{20} = 1; // The S bit.
831 let Inst{11-8} = 0b1111; // Rd
832 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000833}
834}
835
Evan Chengf3c21b82009-06-30 02:15:48 +0000836/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000837multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000838 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000839 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
840 opc, ".w\t$Rt, $addr",
841 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000842 let Inst{31-27} = 0b11111;
843 let Inst{26-25} = 0b00;
844 let Inst{24} = signed;
845 let Inst{23} = 1;
846 let Inst{22-21} = opcod;
847 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000848
Owen Anderson75579f72010-11-29 22:44:32 +0000849 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000850 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000851
Owen Anderson80dd3e02010-11-30 22:45:47 +0000852 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000853 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000854 let Inst{19-16} = addr{16-13}; // Rn
855 let Inst{23} = addr{12}; // U
856 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000857 }
Owen Anderson75579f72010-11-29 22:44:32 +0000858 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
859 opc, "\t$Rt, $addr",
860 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000861 let Inst{31-27} = 0b11111;
862 let Inst{26-25} = 0b00;
863 let Inst{24} = signed;
864 let Inst{23} = 0;
865 let Inst{22-21} = opcod;
866 let Inst{20} = 1; // load
867 let Inst{11} = 1;
868 // Offset: index==TRUE, wback==FALSE
869 let Inst{10} = 1; // The P bit.
870 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000871
Owen Anderson75579f72010-11-29 22:44:32 +0000872 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000873 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000874
Owen Anderson75579f72010-11-29 22:44:32 +0000875 bits<13> addr;
876 let Inst{19-16} = addr{12-9}; // Rn
877 let Inst{9} = addr{8}; // U
878 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000879 }
Owen Anderson75579f72010-11-29 22:44:32 +0000880 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
881 opc, ".w\t$Rt, $addr",
882 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000883 let Inst{31-27} = 0b11111;
884 let Inst{26-25} = 0b00;
885 let Inst{24} = signed;
886 let Inst{23} = 0;
887 let Inst{22-21} = opcod;
888 let Inst{20} = 1; // load
889 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000890
Owen Anderson75579f72010-11-29 22:44:32 +0000891 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000892 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000893
Owen Anderson75579f72010-11-29 22:44:32 +0000894 bits<10> addr;
895 let Inst{19-16} = addr{9-6}; // Rn
896 let Inst{3-0} = addr{5-2}; // Rm
897 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000898 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000899
Owen Anderson971b83b2011-02-08 22:39:40 +0000900 // FIXME: Is the pci variant actually needed?
Owen Andersonc9bd4962011-03-18 17:42:55 +0000901 def pci : T2Ipc <(outs GPR:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000902 opc, ".w\t$Rt, $addr",
903 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
904 let isReMaterializable = 1;
905 let Inst{31-27} = 0b11111;
906 let Inst{26-25} = 0b00;
907 let Inst{24} = signed;
908 let Inst{23} = ?; // add = (U == '1')
909 let Inst{22-21} = opcod;
910 let Inst{20} = 1; // load
911 let Inst{19-16} = 0b1111; // Rn
912 bits<4> Rt;
913 bits<12> addr;
914 let Inst{15-12} = Rt{3-0};
915 let Inst{11-0} = addr{11-0};
916 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000917}
918
David Goodwin73b8f162009-06-30 22:11:34 +0000919/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000920multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000921 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000922 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
923 opc, ".w\t$Rt, $addr",
924 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000925 let Inst{31-27} = 0b11111;
926 let Inst{26-23} = 0b0001;
927 let Inst{22-21} = opcod;
928 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000929
Owen Anderson75579f72010-11-29 22:44:32 +0000930 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000931 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000932
Owen Anderson80dd3e02010-11-30 22:45:47 +0000933 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000934 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000935 let Inst{19-16} = addr{16-13}; // Rn
936 let Inst{23} = addr{12}; // U
937 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000938 }
Owen Anderson75579f72010-11-29 22:44:32 +0000939 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
940 opc, "\t$Rt, $addr",
941 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000942 let Inst{31-27} = 0b11111;
943 let Inst{26-23} = 0b0000;
944 let Inst{22-21} = opcod;
945 let Inst{20} = 0; // !load
946 let Inst{11} = 1;
947 // Offset: index==TRUE, wback==FALSE
948 let Inst{10} = 1; // The P bit.
949 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000950
Owen Anderson75579f72010-11-29 22:44:32 +0000951 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000952 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000953
Owen Anderson75579f72010-11-29 22:44:32 +0000954 bits<13> addr;
955 let Inst{19-16} = addr{12-9}; // Rn
956 let Inst{9} = addr{8}; // U
957 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000958 }
Owen Anderson75579f72010-11-29 22:44:32 +0000959 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
960 opc, ".w\t$Rt, $addr",
961 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000962 let Inst{31-27} = 0b11111;
963 let Inst{26-23} = 0b0000;
964 let Inst{22-21} = opcod;
965 let Inst{20} = 0; // !load
966 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000967
Owen Anderson75579f72010-11-29 22:44:32 +0000968 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000969 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000970
Owen Anderson75579f72010-11-29 22:44:32 +0000971 bits<10> addr;
972 let Inst{19-16} = addr{9-6}; // Rn
973 let Inst{3-0} = addr{5-2}; // Rm
974 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000975 }
David Goodwin73b8f162009-06-30 22:11:34 +0000976}
977
Evan Cheng0e55fd62010-09-30 01:08:25 +0000978/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000979/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000980multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000981 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
982 opc, ".w\t$Rd, $Rm",
983 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000984 let Inst{31-27} = 0b11111;
985 let Inst{26-23} = 0b0100;
986 let Inst{22-20} = opcod;
987 let Inst{19-16} = 0b1111; // Rn
988 let Inst{15-12} = 0b1111;
989 let Inst{7} = 1;
990 let Inst{5-4} = 0b00; // rotate
991 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000992 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000993 opc, ".w\t$Rd, $Rm, ror $rot",
994 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000995 let Inst{31-27} = 0b11111;
996 let Inst{26-23} = 0b0100;
997 let Inst{22-20} = opcod;
998 let Inst{19-16} = 0b1111; // Rn
999 let Inst{15-12} = 0b1111;
1000 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001001
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001002 bits<2> rot;
1003 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001004 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001005}
1006
Eli Friedman761fa7a2010-06-24 18:20:04 +00001007// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001008multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001009 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1010 opc, "\t$Rd, $Rm",
1011 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001012 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001013 let Inst{31-27} = 0b11111;
1014 let Inst{26-23} = 0b0100;
1015 let Inst{22-20} = opcod;
1016 let Inst{19-16} = 0b1111; // Rn
1017 let Inst{15-12} = 0b1111;
1018 let Inst{7} = 1;
1019 let Inst{5-4} = 0b00; // rotate
1020 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001021 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
1022 IIC_iEXTr, opc, "\t$dst, $Rm, ror $rot",
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001023 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001024 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001025 let Inst{31-27} = 0b11111;
1026 let Inst{26-23} = 0b0100;
1027 let Inst{22-20} = opcod;
1028 let Inst{19-16} = 0b1111; // Rn
1029 let Inst{15-12} = 0b1111;
1030 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001031
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001032 bits<2> rot;
1033 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001034 }
1035}
1036
Eli Friedman761fa7a2010-06-24 18:20:04 +00001037// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1038// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001039multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001040 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1041 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001042 let Inst{31-27} = 0b11111;
1043 let Inst{26-23} = 0b0100;
1044 let Inst{22-20} = opcod;
1045 let Inst{19-16} = 0b1111; // Rn
1046 let Inst{15-12} = 0b1111;
1047 let Inst{7} = 1;
1048 let Inst{5-4} = 0b00; // rotate
1049 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001050 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1051 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001052 let Inst{31-27} = 0b11111;
1053 let Inst{26-23} = 0b0100;
1054 let Inst{22-20} = opcod;
1055 let Inst{19-16} = 0b1111; // Rn
1056 let Inst{15-12} = 0b1111;
1057 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001058
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001059 bits<2> rot;
1060 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001061 }
1062}
1063
Evan Cheng0e55fd62010-09-30 01:08:25 +00001064/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001065/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001066multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001067 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1068 opc, "\t$Rd, $Rn, $Rm",
1069 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001070 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001071 let Inst{31-27} = 0b11111;
1072 let Inst{26-23} = 0b0100;
1073 let Inst{22-20} = opcod;
1074 let Inst{15-12} = 0b1111;
1075 let Inst{7} = 1;
1076 let Inst{5-4} = 0b00; // rotate
1077 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001078 def rr_rot : T2ThreeReg<(outs rGPR:$Rd),
1079 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001080 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1081 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1082 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001083 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001084 let Inst{31-27} = 0b11111;
1085 let Inst{26-23} = 0b0100;
1086 let Inst{22-20} = opcod;
1087 let Inst{15-12} = 0b1111;
1088 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001089
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001090 bits<2> rot;
1091 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001092 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001093}
1094
Johnny Chen93042d12010-03-02 18:14:57 +00001095// DO variant - disassembly only, no pattern
1096
Evan Cheng0e55fd62010-09-30 01:08:25 +00001097multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001098 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1099 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001100 let Inst{31-27} = 0b11111;
1101 let Inst{26-23} = 0b0100;
1102 let Inst{22-20} = opcod;
1103 let Inst{15-12} = 0b1111;
1104 let Inst{7} = 1;
1105 let Inst{5-4} = 0b00; // rotate
1106 }
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001107 def rr_rot :T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001108 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001109 let Inst{31-27} = 0b11111;
1110 let Inst{26-23} = 0b0100;
1111 let Inst{22-20} = opcod;
1112 let Inst{15-12} = 0b1111;
1113 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001114
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001115 bits<2> rot;
1116 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001117 }
1118}
1119
Anton Korobeynikov52237112009-06-17 18:13:58 +00001120//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001121// Instructions
1122//===----------------------------------------------------------------------===//
1123
1124//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001125// Miscellaneous Instructions.
1126//
1127
Owen Andersonda663f72010-11-15 21:30:39 +00001128class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1129 string asm, list<dag> pattern>
1130 : T2XI<oops, iops, itin, asm, pattern> {
1131 bits<4> Rd;
1132 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001133
Jim Grosbach86386922010-12-08 22:10:43 +00001134 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001135 let Inst{26} = label{11};
1136 let Inst{14-12} = label{10-8};
1137 let Inst{7-0} = label{7-0};
1138}
1139
Evan Chenga09b9ca2009-06-24 23:47:58 +00001140// LEApcrel - Load a pc-relative address into a register without offending the
1141// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001142def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1143 (ins t2adrlabel:$addr, pred:$p),
1144 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001145 let Inst{31-27} = 0b11110;
1146 let Inst{25-24} = 0b10;
1147 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1148 let Inst{22} = 0;
1149 let Inst{20} = 0;
1150 let Inst{19-16} = 0b1111; // Rn
1151 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001152
Owen Andersona838a252010-12-14 00:36:49 +00001153 bits<4> Rd;
1154 bits<13> addr;
1155 let Inst{11-8} = Rd;
1156 let Inst{23} = addr{12};
1157 let Inst{21} = addr{12};
1158 let Inst{26} = addr{11};
1159 let Inst{14-12} = addr{10-8};
1160 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001161}
Owen Andersona838a252010-12-14 00:36:49 +00001162
1163let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001164def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
1165 Size4Bytes, IIC_iALUi, []>;
1166def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1167 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1168 Size4Bytes, IIC_iALUi,
1169 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001170
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001171
Evan Chenga09b9ca2009-06-24 23:47:58 +00001172//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001173// Load / store Instructions.
1174//
1175
Evan Cheng055b0312009-06-29 07:51:04 +00001176// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001177let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001178defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001179 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001180
Evan Chengf3c21b82009-06-30 02:15:48 +00001181// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001182defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001183 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001184defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001185 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001186
Evan Chengf3c21b82009-06-30 02:15:48 +00001187// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001188defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001189 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001190defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001191 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001192
Owen Anderson9d63d902010-12-01 19:18:46 +00001193let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001194// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001195def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001196 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001197 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001198} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001199
1200// zextload i1 -> zextload i8
1201def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1202 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1203def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1204 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1205def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1206 (t2LDRBs t2addrmode_so_reg:$addr)>;
1207def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1208 (t2LDRBpci tconstpool:$addr)>;
1209
1210// extload -> zextload
1211// FIXME: Reduce the number of patterns by legalizing extload to zextload
1212// earlier?
1213def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1214 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1215def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1216 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1217def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1218 (t2LDRBs t2addrmode_so_reg:$addr)>;
1219def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1220 (t2LDRBpci tconstpool:$addr)>;
1221
1222def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1223 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1224def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1225 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1226def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1227 (t2LDRBs t2addrmode_so_reg:$addr)>;
1228def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1229 (t2LDRBpci tconstpool:$addr)>;
1230
1231def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1232 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1233def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1234 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1235def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1236 (t2LDRHs t2addrmode_so_reg:$addr)>;
1237def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1238 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001239
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001240// FIXME: The destination register of the loads and stores can't be PC, but
1241// can be SP. We need another regclass (similar to rGPR) to represent
1242// that. Not a pressing issue since these are selected manually,
1243// not via pattern.
1244
Evan Chenge88d5ce2009-07-02 07:28:31 +00001245// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001246
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001247let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001248def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001249 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001250 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001251 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001252 []>;
1253
Owen Anderson6b0fa632010-12-09 02:56:12 +00001254def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1255 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001256 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001257 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001258 []>;
1259
Owen Anderson6b0fa632010-12-09 02:56:12 +00001260def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001261 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001262 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001263 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001264 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001265def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1266 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001267 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001268 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001269 []>;
1270
Owen Anderson6b0fa632010-12-09 02:56:12 +00001271def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001272 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001273 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001274 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001275 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001276def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1277 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001278 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001279 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001280 []>;
1281
Owen Anderson6b0fa632010-12-09 02:56:12 +00001282def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001283 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001284 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001285 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001286 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001287def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1288 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001289 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001290 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001291 []>;
1292
Owen Anderson6b0fa632010-12-09 02:56:12 +00001293def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001294 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001295 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001296 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001297 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001298def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1299 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001300 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001301 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001302 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001303} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001304
Johnny Chene54a3ef2010-03-03 18:45:36 +00001305// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1306// for disassembly only.
1307// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001308class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001309 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001310 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001311 let Inst{31-27} = 0b11111;
1312 let Inst{26-25} = 0b00;
1313 let Inst{24} = signed;
1314 let Inst{23} = 0;
1315 let Inst{22-21} = type;
1316 let Inst{20} = 1; // load
1317 let Inst{11} = 1;
1318 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001319
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001320 bits<4> Rt;
1321 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001322 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001323 let Inst{19-16} = addr{12-9};
1324 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001325}
1326
Evan Cheng0e55fd62010-09-30 01:08:25 +00001327def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1328def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1329def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1330def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1331def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001332
David Goodwin73b8f162009-06-30 22:11:34 +00001333// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001334defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001335 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001336defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001337 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001338defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001339 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001340
David Goodwin6647cea2009-06-30 22:50:01 +00001341// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001342let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001343def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001344 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1345 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001346
Evan Cheng6d94f112009-07-03 00:06:39 +00001347// Indexed stores
Owen Anderson6b0fa632010-12-09 02:56:12 +00001348def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001349 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001350 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001351 "str", "\t$Rt, [$Rn, $addr]!",
1352 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001353 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001354 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001355
Owen Anderson6b0fa632010-12-09 02:56:12 +00001356def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001357 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001358 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001359 "str", "\t$Rt, [$Rn], $addr",
1360 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001361 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001362 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001363
Owen Anderson6b0fa632010-12-09 02:56:12 +00001364def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001365 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001366 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001367 "strh", "\t$Rt, [$Rn, $addr]!",
1368 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001369 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001370 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001371
Owen Anderson6b0fa632010-12-09 02:56:12 +00001372def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001373 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001374 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001375 "strh", "\t$Rt, [$Rn], $addr",
1376 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001377 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001378 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001379
Owen Anderson6b0fa632010-12-09 02:56:12 +00001380def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001381 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001382 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001383 "strb", "\t$Rt, [$Rn, $addr]!",
1384 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001385 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001386 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001387
Owen Anderson6b0fa632010-12-09 02:56:12 +00001388def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001389 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001390 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001391 "strb", "\t$Rt, [$Rn], $addr",
1392 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001393 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001394 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001395
Johnny Chene54a3ef2010-03-03 18:45:36 +00001396// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1397// only.
1398// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001399class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001400 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001401 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001402 let Inst{31-27} = 0b11111;
1403 let Inst{26-25} = 0b00;
1404 let Inst{24} = 0; // not signed
1405 let Inst{23} = 0;
1406 let Inst{22-21} = type;
1407 let Inst{20} = 0; // store
1408 let Inst{11} = 1;
1409 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001410
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001411 bits<4> Rt;
1412 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001413 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001414 let Inst{19-16} = addr{12-9};
1415 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001416}
1417
Evan Cheng0e55fd62010-09-30 01:08:25 +00001418def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1419def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1420def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001421
Johnny Chenae1757b2010-03-11 01:13:36 +00001422// ldrd / strd pre / post variants
1423// For disassembly only.
1424
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001425def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001426 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001427 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001428
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001429def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001430 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001431 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001432
1433def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001434 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001435 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001436
1437def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001438 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001439 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001440
Johnny Chen0635fc52010-03-04 17:40:44 +00001441// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1442// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001443// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1444// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001445multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001446
Evan Chengdfed19f2010-11-03 06:34:55 +00001447 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001448 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001449 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001450 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001451 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001452 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001453 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001454 let Inst{20} = 1;
1455 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001456
Owen Anderson80dd3e02010-11-30 22:45:47 +00001457 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001458 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001459 let Inst{19-16} = addr{16-13}; // Rn
1460 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001461 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001462 }
1463
Evan Chengdfed19f2010-11-03 06:34:55 +00001464 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001465 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001466 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001467 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001468 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001469 let Inst{23} = 0; // U = 0
1470 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001471 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001472 let Inst{20} = 1;
1473 let Inst{15-12} = 0b1111;
1474 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001475
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001476 bits<13> addr;
1477 let Inst{19-16} = addr{12-9}; // Rn
1478 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001479 }
1480
Evan Chengdfed19f2010-11-03 06:34:55 +00001481 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001482 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001483 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001484 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001485 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001486 let Inst{23} = 0; // add = TRUE for T1
1487 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001488 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001489 let Inst{20} = 1;
1490 let Inst{15-12} = 0b1111;
1491 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001492
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001493 bits<10> addr;
1494 let Inst{19-16} = addr{9-6}; // Rn
1495 let Inst{3-0} = addr{5-2}; // Rm
1496 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001497 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001498}
1499
Evan Cheng416941d2010-11-04 05:19:35 +00001500defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1501defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1502defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001503
Evan Cheng2889cce2009-07-03 00:18:36 +00001504//===----------------------------------------------------------------------===//
1505// Load / store multiple Instructions.
1506//
1507
Bill Wendling6c470b82010-11-13 09:09:38 +00001508multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1509 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001510 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001511 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001512 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001513 bits<4> Rn;
1514 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001515
Bill Wendling6c470b82010-11-13 09:09:38 +00001516 let Inst{31-27} = 0b11101;
1517 let Inst{26-25} = 0b00;
1518 let Inst{24-23} = 0b01; // Increment After
1519 let Inst{22} = 0;
1520 let Inst{21} = 0; // No writeback
1521 let Inst{20} = L_bit;
1522 let Inst{19-16} = Rn;
1523 let Inst{15-0} = regs;
1524 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001525 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001526 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001527 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001528 bits<4> Rn;
1529 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001530
Bill Wendling6c470b82010-11-13 09:09:38 +00001531 let Inst{31-27} = 0b11101;
1532 let Inst{26-25} = 0b00;
1533 let Inst{24-23} = 0b01; // Increment After
1534 let Inst{22} = 0;
1535 let Inst{21} = 1; // Writeback
1536 let Inst{20} = L_bit;
1537 let Inst{19-16} = Rn;
1538 let Inst{15-0} = regs;
1539 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001540 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001541 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1542 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1543 bits<4> Rn;
1544 bits<16> regs;
1545
1546 let Inst{31-27} = 0b11101;
1547 let Inst{26-25} = 0b00;
1548 let Inst{24-23} = 0b10; // Decrement Before
1549 let Inst{22} = 0;
1550 let Inst{21} = 0; // No writeback
1551 let Inst{20} = L_bit;
1552 let Inst{19-16} = Rn;
1553 let Inst{15-0} = regs;
1554 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001555 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001556 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1557 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1558 bits<4> Rn;
1559 bits<16> regs;
1560
1561 let Inst{31-27} = 0b11101;
1562 let Inst{26-25} = 0b00;
1563 let Inst{24-23} = 0b10; // Decrement Before
1564 let Inst{22} = 0;
1565 let Inst{21} = 1; // Writeback
1566 let Inst{20} = L_bit;
1567 let Inst{19-16} = Rn;
1568 let Inst{15-0} = regs;
1569 }
1570}
1571
Bill Wendlingc93989a2010-11-13 11:20:05 +00001572let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001573
1574let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1575defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1576
1577let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1578defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1579
1580} // neverHasSideEffects
1581
Bob Wilson815baeb2010-03-13 01:08:20 +00001582
Evan Cheng9cb9e672009-06-27 02:26:13 +00001583//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001584// Move Instructions.
1585//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001586
Evan Chengf49810c2009-06-23 17:48:47 +00001587let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001588def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1589 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001590 let Inst{31-27} = 0b11101;
1591 let Inst{26-25} = 0b01;
1592 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001593 let Inst{19-16} = 0b1111; // Rn
1594 let Inst{14-12} = 0b000;
1595 let Inst{7-4} = 0b0000;
1596}
Evan Chengf49810c2009-06-23 17:48:47 +00001597
Evan Cheng5adb66a2009-09-28 09:14:39 +00001598// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001599let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1600 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001601def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1602 "mov", ".w\t$Rd, $imm",
1603 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001604 let Inst{31-27} = 0b11110;
1605 let Inst{25} = 0;
1606 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001607 let Inst{19-16} = 0b1111; // Rn
1608 let Inst{15} = 0;
1609}
David Goodwin83b35932009-06-26 16:10:07 +00001610
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001611def : InstAlias<"mov${s}${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1612 pred:$p, cc_out:$s)>,
1613 Requires<[IsThumb2]>;
1614
Evan Chengc4af4632010-11-17 20:13:28 +00001615let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001616def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001617 "movw", "\t$Rd, $imm",
1618 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001619 let Inst{31-27} = 0b11110;
1620 let Inst{25} = 1;
1621 let Inst{24-21} = 0b0010;
1622 let Inst{20} = 0; // The S bit.
1623 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001624
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001625 bits<4> Rd;
1626 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001627
Jim Grosbach86386922010-12-08 22:10:43 +00001628 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001629 let Inst{19-16} = imm{15-12};
1630 let Inst{26} = imm{11};
1631 let Inst{14-12} = imm{10-8};
1632 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001633}
Evan Chengf49810c2009-06-23 17:48:47 +00001634
Evan Cheng53519f02011-01-21 18:55:51 +00001635def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001636 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1637
1638let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001639def t2MOVTi16 : T2I<(outs rGPR:$Rd),
1640 (ins rGPR:$src, i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001641 "movt", "\t$Rd, $imm",
1642 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001643 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001644 let Inst{31-27} = 0b11110;
1645 let Inst{25} = 1;
1646 let Inst{24-21} = 0b0110;
1647 let Inst{20} = 0; // The S bit.
1648 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001649
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001650 bits<4> Rd;
1651 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001652
Jim Grosbach86386922010-12-08 22:10:43 +00001653 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001654 let Inst{19-16} = imm{15-12};
1655 let Inst{26} = imm{11};
1656 let Inst{14-12} = imm{10-8};
1657 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001658}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001659
Evan Cheng53519f02011-01-21 18:55:51 +00001660def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001661 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1662} // Constraints
1663
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001664def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001665
Anton Korobeynikov52237112009-06-17 18:13:58 +00001666//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001667// Extend Instructions.
1668//
1669
1670// Sign extenders
1671
Evan Cheng0e55fd62010-09-30 01:08:25 +00001672defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001673 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001674defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001675 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001676defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001677
Evan Cheng0e55fd62010-09-30 01:08:25 +00001678defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001679 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001680defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001681 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001682defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001683
Johnny Chen93042d12010-03-02 18:14:57 +00001684// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001685
1686// Zero extenders
1687
1688let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001689defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001690 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001691defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001692 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001693defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001694 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001695
Jim Grosbach79464942010-07-28 23:17:45 +00001696// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1697// The transformation should probably be done as a combiner action
1698// instead so we can include a check for masking back in the upper
1699// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001700//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001701// (t2UXTB16r_rot rGPR:$Src, 24)>,
1702// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001703def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001704 (t2UXTB16r_rot rGPR:$Src, 8)>,
1705 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001706
Evan Cheng0e55fd62010-09-30 01:08:25 +00001707defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001708 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001709defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001710 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001711defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001712}
1713
1714//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001715// Arithmetic Instructions.
1716//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001717
Johnny Chend68e1192009-12-15 17:24:14 +00001718defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1719 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1720defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1721 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001722
Evan Chengf49810c2009-06-23 17:48:47 +00001723// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001724defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001725 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001726 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1727defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001728 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001729 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001730
Johnny Chend68e1192009-12-15 17:24:14 +00001731defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001732 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001733defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001734 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001735defm t2ADCS : T2I_adde_sube_s_irs<BinOpFrag<(adde_live_carry node:$LHS,
1736 node:$RHS)>, 1>;
1737defm t2SBCS : T2I_adde_sube_s_irs<BinOpFrag<(sube_live_carry node:$LHS,
1738 node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001739
David Goodwin752aa7d2009-07-27 16:39:05 +00001740// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001741defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001742 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1743defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1744 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001745
1746// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001747// The assume-no-carry-in form uses the negation of the input since add/sub
1748// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1749// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1750// details.
1751// The AddedComplexity preferences the first variant over the others since
1752// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001753let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001754def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1755 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1756def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1757 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1758def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1759 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1760let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001761def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1762 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1763def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1764 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001765// The with-carry-in form matches bitwise not instead of the negation.
1766// Effectively, the inverse interpretation of the carry flag already accounts
1767// for part of the negation.
1768let AddedComplexity = 1 in
Andrew Trick1c3af772011-04-23 03:55:32 +00001769def : T2Pat<(adde_dead_carry rGPR:$src, imm0_255_not:$imm),
1770 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
1771def : T2Pat<(adde_dead_carry rGPR:$src, t2_so_imm_not:$imm),
1772 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
1773let AddedComplexity = 1 in
1774def : T2Pat<(adde_live_carry rGPR:$src, imm0_255_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001775 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001776def : T2Pat<(adde_live_carry rGPR:$src, t2_so_imm_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001777 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001778
Johnny Chen93042d12010-03-02 18:14:57 +00001779// Select Bytes -- for disassembly only
1780
Owen Andersonc7373f82010-11-30 20:00:01 +00001781def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1782 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001783 let Inst{31-27} = 0b11111;
1784 let Inst{26-24} = 0b010;
1785 let Inst{23} = 0b1;
1786 let Inst{22-20} = 0b010;
1787 let Inst{15-12} = 0b1111;
1788 let Inst{7} = 0b1;
1789 let Inst{6-4} = 0b000;
1790}
1791
Johnny Chenadc77332010-02-26 22:04:29 +00001792// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1793// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001794class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001795 list<dag> pat = [/* For disassembly only; pattern left blank */],
1796 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1797 string asm = "\t$Rd, $Rn, $Rm">
1798 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001799 let Inst{31-27} = 0b11111;
1800 let Inst{26-23} = 0b0101;
1801 let Inst{22-20} = op22_20;
1802 let Inst{15-12} = 0b1111;
1803 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001804
Owen Anderson46c478e2010-11-17 19:57:38 +00001805 bits<4> Rd;
1806 bits<4> Rn;
1807 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001808
Jim Grosbach86386922010-12-08 22:10:43 +00001809 let Inst{11-8} = Rd;
1810 let Inst{19-16} = Rn;
1811 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001812}
1813
1814// Saturating add/subtract -- for disassembly only
1815
Nate Begeman692433b2010-07-29 17:56:55 +00001816def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001817 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1818 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001819def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1820def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1821def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001822def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1823 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1824def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1825 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001826def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001827def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001828 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1829 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001830def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1831def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1832def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1833def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1834def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1835def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1836def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1837def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1838
1839// Signed/Unsigned add/subtract -- for disassembly only
1840
1841def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1842def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1843def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1844def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1845def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1846def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1847def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1848def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1849def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1850def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1851def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1852def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1853
1854// Signed/Unsigned halving add/subtract -- for disassembly only
1855
1856def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1857def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1858def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1859def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1860def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1861def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1862def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1863def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1864def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1865def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1866def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1867def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1868
Owen Anderson821752e2010-11-18 20:32:18 +00001869// Helper class for disassembly only
1870// A6.3.16 & A6.3.17
1871// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1872class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1873 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1874 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1875 let Inst{31-27} = 0b11111;
1876 let Inst{26-24} = 0b011;
1877 let Inst{23} = long;
1878 let Inst{22-20} = op22_20;
1879 let Inst{7-4} = op7_4;
1880}
1881
1882class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1883 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1884 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1885 let Inst{31-27} = 0b11111;
1886 let Inst{26-24} = 0b011;
1887 let Inst{23} = long;
1888 let Inst{22-20} = op22_20;
1889 let Inst{7-4} = op7_4;
1890}
1891
Johnny Chenadc77332010-02-26 22:04:29 +00001892// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1893
Owen Anderson821752e2010-11-18 20:32:18 +00001894def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1895 (ins rGPR:$Rn, rGPR:$Rm),
1896 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001897 let Inst{15-12} = 0b1111;
1898}
Owen Anderson821752e2010-11-18 20:32:18 +00001899def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001900 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001901 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001902
1903// Signed/Unsigned saturate -- for disassembly only
1904
Owen Anderson46c478e2010-11-17 19:57:38 +00001905class T2SatI<dag oops, dag iops, InstrItinClass itin,
1906 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001907 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001908 bits<4> Rd;
1909 bits<4> Rn;
1910 bits<5> sat_imm;
1911 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001912
Jim Grosbach86386922010-12-08 22:10:43 +00001913 let Inst{11-8} = Rd;
1914 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001915 let Inst{4-0} = sat_imm{4-0};
1916 let Inst{21} = sh{6};
1917 let Inst{14-12} = sh{4-2};
1918 let Inst{7-6} = sh{1-0};
1919}
1920
Owen Andersonc7373f82010-11-30 20:00:01 +00001921def t2SSAT: T2SatI<
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001922 (outs rGPR:$Rd), (ins ssat_imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1923 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
1924 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001925 let Inst{31-27} = 0b11110;
1926 let Inst{25-22} = 0b1100;
1927 let Inst{20} = 0;
1928 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001929}
1930
Owen Andersonc7373f82010-11-30 20:00:01 +00001931def t2SSAT16: T2SatI<
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001932 (outs rGPR:$Rd), (ins ssat_imm:$sat_imm, rGPR:$Rn), NoItinerary,
1933 "ssat16", "\t$Rd, $sat_imm, $Rn",
1934 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001935 let Inst{31-27} = 0b11110;
1936 let Inst{25-22} = 0b1100;
1937 let Inst{20} = 0;
1938 let Inst{15} = 0;
1939 let Inst{21} = 1; // sh = '1'
1940 let Inst{14-12} = 0b000; // imm3 = '000'
1941 let Inst{7-6} = 0b00; // imm2 = '00'
1942}
1943
Owen Andersonc7373f82010-11-30 20:00:01 +00001944def t2USAT: T2SatI<
1945 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1946 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001947 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001948 let Inst{31-27} = 0b11110;
1949 let Inst{25-22} = 0b1110;
1950 let Inst{20} = 0;
1951 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001952}
1953
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001954def t2USAT16: T2SatI<(outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn),
1955 NoItinerary,
1956 "usat16", "\t$dst, $sat_imm, $Rn",
1957 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001958 let Inst{31-27} = 0b11110;
1959 let Inst{25-22} = 0b1110;
1960 let Inst{20} = 0;
1961 let Inst{15} = 0;
1962 let Inst{21} = 1; // sh = '1'
1963 let Inst{14-12} = 0b000; // imm3 = '000'
1964 let Inst{7-6} = 0b00; // imm2 = '00'
1965}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001966
Bob Wilson38aa2872010-08-13 21:48:10 +00001967def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1968def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001969
Evan Chengf49810c2009-06-23 17:48:47 +00001970//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001971// Shift and rotate Instructions.
1972//
1973
Johnny Chend68e1192009-12-15 17:24:14 +00001974defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
1975defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
1976defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
1977defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00001978
Andrew Trickd49ffe82011-04-29 14:18:15 +00001979// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
1980def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
1981 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
1982
David Goodwinca01a8d2009-09-01 18:32:09 +00001983let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00001984def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1985 "rrx", "\t$Rd, $Rm",
1986 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001987 let Inst{31-27} = 0b11101;
1988 let Inst{26-25} = 0b01;
1989 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001990 let Inst{19-16} = 0b1111; // Rn
1991 let Inst{14-12} = 0b000;
1992 let Inst{7-4} = 0b0011;
1993}
David Goodwinca01a8d2009-09-01 18:32:09 +00001994}
Evan Chenga67efd12009-06-23 19:39:13 +00001995
Daniel Dunbar8d66b782011-01-10 15:26:39 +00001996let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00001997def t2MOVsrl_flag : T2TwoRegShiftImm<
1998 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1999 "lsrs", ".w\t$Rd, $Rm, #1",
2000 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002001 let Inst{31-27} = 0b11101;
2002 let Inst{26-25} = 0b01;
2003 let Inst{24-21} = 0b0010;
2004 let Inst{20} = 1; // The S bit.
2005 let Inst{19-16} = 0b1111; // Rn
2006 let Inst{5-4} = 0b01; // Shift type.
2007 // Shift amount = Inst{14-12:7-6} = 1.
2008 let Inst{14-12} = 0b000;
2009 let Inst{7-6} = 0b01;
2010}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002011def t2MOVsra_flag : T2TwoRegShiftImm<
2012 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2013 "asrs", ".w\t$Rd, $Rm, #1",
2014 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002015 let Inst{31-27} = 0b11101;
2016 let Inst{26-25} = 0b01;
2017 let Inst{24-21} = 0b0010;
2018 let Inst{20} = 1; // The S bit.
2019 let Inst{19-16} = 0b1111; // Rn
2020 let Inst{5-4} = 0b10; // Shift type.
2021 // Shift amount = Inst{14-12:7-6} = 1.
2022 let Inst{14-12} = 0b000;
2023 let Inst{7-6} = 0b01;
2024}
David Goodwin3583df72009-07-28 17:06:49 +00002025}
2026
Evan Chenga67efd12009-06-23 19:39:13 +00002027//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002028// Bitwise Instructions.
2029//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002030
Johnny Chend68e1192009-12-15 17:24:14 +00002031defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002032 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002033 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002034defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002035 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002036 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002037defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002038 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002039 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002040
Johnny Chend68e1192009-12-15 17:24:14 +00002041defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002042 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002043 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2044 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002045
Owen Anderson2f7aed32010-11-17 22:16:31 +00002046class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2047 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002048 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002049 bits<4> Rd;
2050 bits<5> msb;
2051 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002052
Jim Grosbach86386922010-12-08 22:10:43 +00002053 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002054 let Inst{4-0} = msb{4-0};
2055 let Inst{14-12} = lsb{4-2};
2056 let Inst{7-6} = lsb{1-0};
2057}
2058
2059class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2060 string opc, string asm, list<dag> pattern>
2061 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2062 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002063
Jim Grosbach86386922010-12-08 22:10:43 +00002064 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002065}
2066
2067let Constraints = "$src = $Rd" in
2068def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2069 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2070 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002071 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002072 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002073 let Inst{25} = 1;
2074 let Inst{24-20} = 0b10110;
2075 let Inst{19-16} = 0b1111; // Rn
2076 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002077 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002078
Owen Anderson2f7aed32010-11-17 22:16:31 +00002079 bits<10> imm;
2080 let msb{4-0} = imm{9-5};
2081 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002082}
Evan Chengf49810c2009-06-23 17:48:47 +00002083
Owen Anderson2f7aed32010-11-17 22:16:31 +00002084def t2SBFX: T2TwoRegBitFI<
2085 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2086 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002087 let Inst{31-27} = 0b11110;
2088 let Inst{25} = 1;
2089 let Inst{24-20} = 0b10100;
2090 let Inst{15} = 0;
2091}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002092
Owen Anderson2f7aed32010-11-17 22:16:31 +00002093def t2UBFX: T2TwoRegBitFI<
2094 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2095 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002096 let Inst{31-27} = 0b11110;
2097 let Inst{25} = 1;
2098 let Inst{24-20} = 0b11100;
2099 let Inst{15} = 0;
2100}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002101
Johnny Chen9474d552010-02-02 19:31:58 +00002102// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002103let Constraints = "$src = $Rd" in {
2104 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2105 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2106 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2107 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2108 bf_inv_mask_imm:$imm))]> {
2109 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002110 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002111 let Inst{25} = 1;
2112 let Inst{24-20} = 0b10110;
2113 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002114 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002115
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002116 bits<10> imm;
2117 let msb{4-0} = imm{9-5};
2118 let lsb{4-0} = imm{4-0};
2119 }
2120
2121 // GNU as only supports this form of bfi (w/ 4 arguments)
2122 let isAsmParserOnly = 1 in
2123 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2124 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2125 width_imm:$width),
2126 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2127 []> {
2128 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002129 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002130 let Inst{25} = 1;
2131 let Inst{24-20} = 0b10110;
2132 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002133 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002134
2135 bits<5> lsbit;
2136 bits<5> width;
2137 let msb{4-0} = width; // Custom encoder => lsb+width-1
2138 let lsb{4-0} = lsbit;
2139 }
Johnny Chen9474d552010-02-02 19:31:58 +00002140}
Evan Chengf49810c2009-06-23 17:48:47 +00002141
Evan Cheng7e1bf302010-09-29 00:27:46 +00002142defm t2ORN : T2I_bin_irs<0b0011, "orn",
2143 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002144 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2145 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002146
2147// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2148let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002149defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002150 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002151 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002152
2153
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002154let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002155def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2156 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002157
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002158// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002159def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2160 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002161 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002162
2163def : T2Pat<(t2_so_imm_not:$src),
2164 (t2MVNi t2_so_imm_not:$src)>;
2165
Evan Chengf49810c2009-06-23 17:48:47 +00002166//===----------------------------------------------------------------------===//
2167// Multiply Instructions.
2168//
Evan Cheng8de898a2009-06-26 00:19:44 +00002169let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002170def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2171 "mul", "\t$Rd, $Rn, $Rm",
2172 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002173 let Inst{31-27} = 0b11111;
2174 let Inst{26-23} = 0b0110;
2175 let Inst{22-20} = 0b000;
2176 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2177 let Inst{7-4} = 0b0000; // Multiply
2178}
Evan Chengf49810c2009-06-23 17:48:47 +00002179
Owen Anderson35141a92010-11-18 01:08:42 +00002180def t2MLA: T2FourReg<
2181 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2182 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2183 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002184 let Inst{31-27} = 0b11111;
2185 let Inst{26-23} = 0b0110;
2186 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002187 let Inst{7-4} = 0b0000; // Multiply
2188}
Evan Chengf49810c2009-06-23 17:48:47 +00002189
Owen Anderson35141a92010-11-18 01:08:42 +00002190def t2MLS: T2FourReg<
2191 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2192 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2193 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002194 let Inst{31-27} = 0b11111;
2195 let Inst{26-23} = 0b0110;
2196 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002197 let Inst{7-4} = 0b0001; // Multiply and Subtract
2198}
Evan Chengf49810c2009-06-23 17:48:47 +00002199
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002200// Extra precision multiplies with low / high results
2201let neverHasSideEffects = 1 in {
2202let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002203def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002204 (outs rGPR:$Rd, rGPR:$Ra),
2205 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002206 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002207
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002208def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002209 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002210 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002211 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002212} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002213
2214// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002215def t2SMLAL : T2MulLong<0b100, 0b0000,
2216 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002217 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002218 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002219
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002220def t2UMLAL : T2MulLong<0b110, 0b0000,
2221 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002222 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002223 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002224
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002225def t2UMAAL : T2MulLong<0b110, 0b0110,
2226 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002227 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002228 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002229} // neverHasSideEffects
2230
Johnny Chen93042d12010-03-02 18:14:57 +00002231// Rounding variants of the below included for disassembly only
2232
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002233// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002234def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2235 "smmul", "\t$Rd, $Rn, $Rm",
2236 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002237 let Inst{31-27} = 0b11111;
2238 let Inst{26-23} = 0b0110;
2239 let Inst{22-20} = 0b101;
2240 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2241 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2242}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002243
Owen Anderson821752e2010-11-18 20:32:18 +00002244def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2245 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002246 let Inst{31-27} = 0b11111;
2247 let Inst{26-23} = 0b0110;
2248 let Inst{22-20} = 0b101;
2249 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2250 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2251}
2252
Owen Anderson821752e2010-11-18 20:32:18 +00002253def t2SMMLA : T2FourReg<
2254 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2255 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2256 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002257 let Inst{31-27} = 0b11111;
2258 let Inst{26-23} = 0b0110;
2259 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002260 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2261}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002262
Owen Anderson821752e2010-11-18 20:32:18 +00002263def t2SMMLAR: T2FourReg<
2264 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2265 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002266 let Inst{31-27} = 0b11111;
2267 let Inst{26-23} = 0b0110;
2268 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002269 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2270}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002271
Owen Anderson821752e2010-11-18 20:32:18 +00002272def t2SMMLS: T2FourReg<
2273 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2274 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2275 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002276 let Inst{31-27} = 0b11111;
2277 let Inst{26-23} = 0b0110;
2278 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002279 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2280}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002281
Owen Anderson821752e2010-11-18 20:32:18 +00002282def t2SMMLSR:T2FourReg<
2283 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2284 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002285 let Inst{31-27} = 0b11111;
2286 let Inst{26-23} = 0b0110;
2287 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002288 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2289}
2290
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002291multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002292 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2293 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2294 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2295 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002296 let Inst{31-27} = 0b11111;
2297 let Inst{26-23} = 0b0110;
2298 let Inst{22-20} = 0b001;
2299 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2300 let Inst{7-6} = 0b00;
2301 let Inst{5-4} = 0b00;
2302 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002303
Owen Anderson821752e2010-11-18 20:32:18 +00002304 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2305 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2306 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2307 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002308 let Inst{31-27} = 0b11111;
2309 let Inst{26-23} = 0b0110;
2310 let Inst{22-20} = 0b001;
2311 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2312 let Inst{7-6} = 0b00;
2313 let Inst{5-4} = 0b01;
2314 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002315
Owen Anderson821752e2010-11-18 20:32:18 +00002316 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2317 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2318 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2319 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002320 let Inst{31-27} = 0b11111;
2321 let Inst{26-23} = 0b0110;
2322 let Inst{22-20} = 0b001;
2323 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2324 let Inst{7-6} = 0b00;
2325 let Inst{5-4} = 0b10;
2326 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002327
Owen Anderson821752e2010-11-18 20:32:18 +00002328 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2329 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2330 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2331 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002332 let Inst{31-27} = 0b11111;
2333 let Inst{26-23} = 0b0110;
2334 let Inst{22-20} = 0b001;
2335 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2336 let Inst{7-6} = 0b00;
2337 let Inst{5-4} = 0b11;
2338 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002339
Owen Anderson821752e2010-11-18 20:32:18 +00002340 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2341 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2342 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2343 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002344 let Inst{31-27} = 0b11111;
2345 let Inst{26-23} = 0b0110;
2346 let Inst{22-20} = 0b011;
2347 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2348 let Inst{7-6} = 0b00;
2349 let Inst{5-4} = 0b00;
2350 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002351
Owen Anderson821752e2010-11-18 20:32:18 +00002352 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2353 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2354 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2355 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002356 let Inst{31-27} = 0b11111;
2357 let Inst{26-23} = 0b0110;
2358 let Inst{22-20} = 0b011;
2359 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2360 let Inst{7-6} = 0b00;
2361 let Inst{5-4} = 0b01;
2362 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002363}
2364
2365
2366multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002367 def BB : T2FourReg<
2368 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2369 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2370 [(set rGPR:$Rd, (add rGPR:$Ra,
2371 (opnode (sext_inreg rGPR:$Rn, i16),
2372 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002373 let Inst{31-27} = 0b11111;
2374 let Inst{26-23} = 0b0110;
2375 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002376 let Inst{7-6} = 0b00;
2377 let Inst{5-4} = 0b00;
2378 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002379
Owen Anderson821752e2010-11-18 20:32:18 +00002380 def BT : T2FourReg<
2381 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2382 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2383 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2384 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002385 let Inst{31-27} = 0b11111;
2386 let Inst{26-23} = 0b0110;
2387 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002388 let Inst{7-6} = 0b00;
2389 let Inst{5-4} = 0b01;
2390 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002391
Owen Anderson821752e2010-11-18 20:32:18 +00002392 def TB : T2FourReg<
2393 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2394 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2395 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2396 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002397 let Inst{31-27} = 0b11111;
2398 let Inst{26-23} = 0b0110;
2399 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002400 let Inst{7-6} = 0b00;
2401 let Inst{5-4} = 0b10;
2402 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002403
Owen Anderson821752e2010-11-18 20:32:18 +00002404 def TT : T2FourReg<
2405 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2406 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2407 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2408 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002409 let Inst{31-27} = 0b11111;
2410 let Inst{26-23} = 0b0110;
2411 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002412 let Inst{7-6} = 0b00;
2413 let Inst{5-4} = 0b11;
2414 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002415
Owen Anderson821752e2010-11-18 20:32:18 +00002416 def WB : T2FourReg<
2417 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2418 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2419 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2420 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002421 let Inst{31-27} = 0b11111;
2422 let Inst{26-23} = 0b0110;
2423 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002424 let Inst{7-6} = 0b00;
2425 let Inst{5-4} = 0b00;
2426 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002427
Owen Anderson821752e2010-11-18 20:32:18 +00002428 def WT : T2FourReg<
2429 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2430 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2431 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2432 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002433 let Inst{31-27} = 0b11111;
2434 let Inst{26-23} = 0b0110;
2435 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002436 let Inst{7-6} = 0b00;
2437 let Inst{5-4} = 0b01;
2438 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002439}
2440
2441defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2442defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2443
Johnny Chenadc77332010-02-26 22:04:29 +00002444// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002445def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2446 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002447 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002448def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2449 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002450 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002451def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2452 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002453 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002454def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2455 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002456 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002457
Johnny Chenadc77332010-02-26 22:04:29 +00002458// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2459// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002460
Owen Anderson821752e2010-11-18 20:32:18 +00002461def t2SMUAD: T2ThreeReg_mac<
2462 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2463 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002464 let Inst{15-12} = 0b1111;
2465}
Owen Anderson821752e2010-11-18 20:32:18 +00002466def t2SMUADX:T2ThreeReg_mac<
2467 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2468 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002469 let Inst{15-12} = 0b1111;
2470}
Owen Anderson821752e2010-11-18 20:32:18 +00002471def t2SMUSD: T2ThreeReg_mac<
2472 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2473 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002474 let Inst{15-12} = 0b1111;
2475}
Owen Anderson821752e2010-11-18 20:32:18 +00002476def t2SMUSDX:T2ThreeReg_mac<
2477 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2478 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002479 let Inst{15-12} = 0b1111;
2480}
Owen Anderson821752e2010-11-18 20:32:18 +00002481def t2SMLAD : T2ThreeReg_mac<
2482 0, 0b010, 0b0000, (outs rGPR:$Rd),
2483 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2484 "\t$Rd, $Rn, $Rm, $Ra", []>;
2485def t2SMLADX : T2FourReg_mac<
2486 0, 0b010, 0b0001, (outs rGPR:$Rd),
2487 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2488 "\t$Rd, $Rn, $Rm, $Ra", []>;
2489def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2490 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2491 "\t$Rd, $Rn, $Rm, $Ra", []>;
2492def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2493 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2494 "\t$Rd, $Rn, $Rm, $Ra", []>;
2495def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2496 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2497 "\t$Ra, $Rd, $Rm, $Rn", []>;
2498def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2499 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2500 "\t$Ra, $Rd, $Rm, $Rn", []>;
2501def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2502 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2503 "\t$Ra, $Rd, $Rm, $Rn", []>;
2504def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2505 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2506 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002507
2508//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002509// Division Instructions.
2510// Signed and unsigned division on v7-M
2511//
2512def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2513 "sdiv", "\t$Rd, $Rn, $Rm",
2514 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2515 Requires<[HasDivide, IsThumb2]> {
2516 let Inst{31-27} = 0b11111;
2517 let Inst{26-21} = 0b011100;
2518 let Inst{20} = 0b1;
2519 let Inst{15-12} = 0b1111;
2520 let Inst{7-4} = 0b1111;
2521}
2522
2523def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2524 "udiv", "\t$Rd, $Rn, $Rm",
2525 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2526 Requires<[HasDivide, IsThumb2]> {
2527 let Inst{31-27} = 0b11111;
2528 let Inst{26-21} = 0b011101;
2529 let Inst{20} = 0b1;
2530 let Inst{15-12} = 0b1111;
2531 let Inst{7-4} = 0b1111;
2532}
2533
2534//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002535// Misc. Arithmetic Instructions.
2536//
2537
Jim Grosbach80dc1162010-02-16 21:23:02 +00002538class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2539 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002540 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002541 let Inst{31-27} = 0b11111;
2542 let Inst{26-22} = 0b01010;
2543 let Inst{21-20} = op1;
2544 let Inst{15-12} = 0b1111;
2545 let Inst{7-6} = 0b10;
2546 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002547 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002548}
Evan Chengf49810c2009-06-23 17:48:47 +00002549
Owen Anderson612fb5b2010-11-18 21:15:19 +00002550def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2551 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002552
Owen Anderson612fb5b2010-11-18 21:15:19 +00002553def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2554 "rbit", "\t$Rd, $Rm",
2555 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002556
Owen Anderson612fb5b2010-11-18 21:15:19 +00002557def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2558 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002559
Owen Anderson612fb5b2010-11-18 21:15:19 +00002560def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2561 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002562 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002563
Owen Anderson612fb5b2010-11-18 21:15:19 +00002564def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2565 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002566 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002567
Evan Chengf60ceac2011-06-15 17:17:48 +00002568def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002569 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002570 (t2REVSH rGPR:$Rm)>;
2571
Owen Anderson612fb5b2010-11-18 21:15:19 +00002572def t2PKHBT : T2ThreeReg<
2573 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2574 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2575 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2576 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002577 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002578 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002579 let Inst{31-27} = 0b11101;
2580 let Inst{26-25} = 0b01;
2581 let Inst{24-20} = 0b01100;
2582 let Inst{5} = 0; // BT form
2583 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002584
Owen Anderson71c11822010-11-18 23:29:56 +00002585 bits<8> sh;
2586 let Inst{14-12} = sh{7-5};
2587 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002588}
Evan Cheng40289b02009-07-07 05:35:52 +00002589
2590// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002591def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2592 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002593 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002594def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2595 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002596 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002597
Bob Wilsondc66eda2010-08-16 22:26:55 +00002598// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2599// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002600def t2PKHTB : T2ThreeReg<
2601 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2602 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2603 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2604 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002605 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002606 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002607 let Inst{31-27} = 0b11101;
2608 let Inst{26-25} = 0b01;
2609 let Inst{24-20} = 0b01100;
2610 let Inst{5} = 1; // TB form
2611 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002612
Owen Anderson71c11822010-11-18 23:29:56 +00002613 bits<8> sh;
2614 let Inst{14-12} = sh{7-5};
2615 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002616}
Evan Cheng40289b02009-07-07 05:35:52 +00002617
2618// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2619// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002620def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002621 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002622 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002623def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002624 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2625 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002626 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002627
2628//===----------------------------------------------------------------------===//
2629// Comparison Instructions...
2630//
Johnny Chend68e1192009-12-15 17:24:14 +00002631defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002632 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002633 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002634
2635def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2636 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2637def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2638 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2639def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2640 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002641
Dan Gohman4b7dff92010-08-26 15:50:25 +00002642//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2643// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002644//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2645// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002646defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002647 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002648 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2649
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002650//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2651// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002652
2653def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2654 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002655
Johnny Chend68e1192009-12-15 17:24:14 +00002656defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002657 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002658 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002659defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002660 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002661 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002662
Evan Chenge253c952009-07-07 20:39:03 +00002663// Conditional moves
2664// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002665// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002666let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002667def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2668 (ins rGPR:$false, rGPR:$Rm, pred:$p),
2669 Size4Bytes, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002670 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002671 RegConstraint<"$false = $Rd">;
2672
2673let isMoveImm = 1 in
2674def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2675 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
2676 Size4Bytes, IIC_iCMOVi,
2677[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2678 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002679
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002680// FIXME: Pseudo-ize these. For now, just mark codegen only.
2681let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002682let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002683def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm_hilo16:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002684 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002685 "movw", "\t$Rd, $imm", []>,
2686 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002687 let Inst{31-27} = 0b11110;
2688 let Inst{25} = 1;
2689 let Inst{24-21} = 0b0010;
2690 let Inst{20} = 0; // The S bit.
2691 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002692
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002693 bits<4> Rd;
2694 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002695
Jim Grosbach86386922010-12-08 22:10:43 +00002696 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002697 let Inst{19-16} = imm{15-12};
2698 let Inst{26} = imm{11};
2699 let Inst{14-12} = imm{10-8};
2700 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002701}
2702
Evan Chengc4af4632010-11-17 20:13:28 +00002703let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002704def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2705 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002706 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002707
Evan Chengc4af4632010-11-17 20:13:28 +00002708let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002709def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2710 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2711[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002712 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002713 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002714 let Inst{31-27} = 0b11110;
2715 let Inst{25} = 0;
2716 let Inst{24-21} = 0b0011;
2717 let Inst{20} = 0; // The S bit.
2718 let Inst{19-16} = 0b1111; // Rn
2719 let Inst{15} = 0;
2720}
2721
Johnny Chend68e1192009-12-15 17:24:14 +00002722class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2723 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002724 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002725 let Inst{31-27} = 0b11101;
2726 let Inst{26-25} = 0b01;
2727 let Inst{24-21} = 0b0010;
2728 let Inst{20} = 0; // The S bit.
2729 let Inst{19-16} = 0b1111; // Rn
2730 let Inst{5-4} = opcod; // Shift type.
2731}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002732def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2733 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2734 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2735 RegConstraint<"$false = $Rd">;
2736def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2737 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2738 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2739 RegConstraint<"$false = $Rd">;
2740def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2741 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2742 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2743 RegConstraint<"$false = $Rd">;
2744def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2745 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2746 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2747 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002748} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002749} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002750
David Goodwin5e47a9a2009-06-30 18:04:13 +00002751//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002752// Atomic operations intrinsics
2753//
2754
2755// memory barriers protect the atomic sequences
2756let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002757def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2758 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2759 Requires<[IsThumb, HasDB]> {
2760 bits<4> opt;
2761 let Inst{31-4} = 0xf3bf8f5;
2762 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002763}
2764}
2765
Bob Wilsonf74a4292010-10-30 00:54:37 +00002766def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2767 "dsb", "\t$opt",
2768 [/* For disassembly only; pattern left blank */]>,
2769 Requires<[IsThumb, HasDB]> {
2770 bits<4> opt;
2771 let Inst{31-4} = 0xf3bf8f4;
2772 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002773}
2774
Johnny Chena4339822010-03-03 00:16:28 +00002775// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002776def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002777 [/* For disassembly only; pattern left blank */]>,
2778 Requires<[IsThumb2, HasV7]> {
2779 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002780 let Inst{3-0} = 0b1111;
2781}
2782
Johnny Chend68e1192009-12-15 17:24:14 +00002783class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2784 InstrItinClass itin, string opc, string asm, string cstr,
2785 list<dag> pattern, bits<4> rt2 = 0b1111>
2786 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2787 let Inst{31-27} = 0b11101;
2788 let Inst{26-20} = 0b0001101;
2789 let Inst{11-8} = rt2;
2790 let Inst{7-6} = 0b01;
2791 let Inst{5-4} = opcod;
2792 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002793
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002794 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002795 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002796 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002797 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002798}
2799class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2800 InstrItinClass itin, string opc, string asm, string cstr,
2801 list<dag> pattern, bits<4> rt2 = 0b1111>
2802 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2803 let Inst{31-27} = 0b11101;
2804 let Inst{26-20} = 0b0001100;
2805 let Inst{11-8} = rt2;
2806 let Inst{7-6} = 0b01;
2807 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002808
Owen Anderson91a7c592010-11-19 00:28:38 +00002809 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002810 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002811 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002812 let Inst{3-0} = Rd;
2813 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002814 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002815}
2816
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002817let mayLoad = 1 in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002818def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
2819 AddrModeNone, Size4Bytes, NoItinerary,
2820 "ldrexb", "\t$Rt, $addr", "", []>;
2821def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
2822 AddrModeNone, Size4Bytes, NoItinerary,
2823 "ldrexh", "\t$Rt, $addr", "", []>;
2824def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
2825 AddrModeNone, Size4Bytes, NoItinerary,
2826 "ldrex", "\t$Rt, $addr", "", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002827 let Inst{31-27} = 0b11101;
2828 let Inst{26-20} = 0b0000101;
2829 let Inst{11-8} = 0b1111;
2830 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002831
Owen Anderson808c7d12010-12-10 21:52:38 +00002832 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002833 bits<4> addr;
2834 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002835 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002836}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002837let hasExtraDefRegAllocReq = 1 in
2838def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
2839 (ins t2addrmode_reg:$addr),
Johnny Chend68e1192009-12-15 17:24:14 +00002840 AddrModeNone, Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002841 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002842 [], {?, ?, ?, ?}> {
2843 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002844 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002845}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002846}
2847
Owen Anderson91a7c592010-11-19 00:28:38 +00002848let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002849def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
2850 (ins rGPR:$Rt, t2addrmode_reg:$addr),
2851 AddrModeNone, Size4Bytes, NoItinerary,
2852 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2853def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
2854 (ins rGPR:$Rt, t2addrmode_reg:$addr),
2855 AddrModeNone, Size4Bytes, NoItinerary,
2856 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002857def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
2858 AddrModeNone, Size4Bytes, NoItinerary,
2859 "strex", "\t$Rd, $Rt, $addr", "",
2860 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002861 let Inst{31-27} = 0b11101;
2862 let Inst{26-20} = 0b0000100;
2863 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002864
Owen Anderson808c7d12010-12-10 21:52:38 +00002865 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002866 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002867 bits<4> Rt;
2868 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002869 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002870 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002871}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002872}
2873
2874let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00002875def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002876 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Johnny Chend68e1192009-12-15 17:24:14 +00002877 AddrModeNone, Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002878 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002879 {?, ?, ?, ?}> {
2880 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002881 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002882}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002883
Johnny Chen10a77e12010-03-02 22:11:06 +00002884// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002885def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2886 [/* For disassembly only; pattern left blank */]>,
2887 Requires<[IsThumb2, HasV7]> {
2888 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002889 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002890 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002891 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002892 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002893 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002894 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002895}
2896
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002897//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002898// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002899// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002900// address and save #0 in R0 for the non-longjmp case.
2901// Since by its nature we may be coming from some other function to get
2902// here, and we're using the stack frame for the containing function to
2903// save/restore registers, we can't keep anything live in regs across
2904// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002905// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002906// except for our own input by listing the relevant registers in Defs. By
2907// doing so, we also cause the prologue/epilogue code to actively preserve
2908// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002909// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002910let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002911 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00002912 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
2913 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002914 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002915 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002916 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002917 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002918}
2919
Bob Wilsonec80e262010-04-09 20:41:18 +00002920let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002921 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002922 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002923 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002924 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002925 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002926 Requires<[IsThumb2, NoVFP]>;
2927}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002928
2929
2930//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002931// Control-Flow Instructions
2932//
2933
Evan Chengc50a1cb2009-07-09 22:58:39 +00002934// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00002935// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002936let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002937 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach16f99242011-06-30 18:25:42 +00002938def t2LDMIA_RET: t2PseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2939 reglist:$regs, variable_ops),
2940 Size4Bytes, IIC_iLoad_mBr, []>,
2941 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00002942
David Goodwin5e47a9a2009-06-30 18:04:13 +00002943let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2944let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002945def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002946 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002947 [(br bb:$target)]> {
2948 let Inst{31-27} = 0b11110;
2949 let Inst{15-14} = 0b10;
2950 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002951
2952 bits<20> target;
2953 let Inst{26} = target{19};
2954 let Inst{11} = target{18};
2955 let Inst{13} = target{17};
2956 let Inst{21-16} = target{16-11};
2957 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002958}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002959
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002960let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00002961def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002962 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002963 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002964 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002965
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002966// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00002967def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002968 (ins GPR:$index, i32imm:$jt, i32imm:$id),
2969 SizeSpecial, IIC_Br, []>;
2970
Jim Grosbachd4811102010-12-15 19:03:16 +00002971def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002972 (ins GPR:$index, i32imm:$jt, i32imm:$id),
2973 SizeSpecial, IIC_Br, []>;
2974
2975def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2976 "tbb", "\t[$Rn, $Rm]", []> {
2977 bits<4> Rn;
2978 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002979 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002980 let Inst{19-16} = Rn;
2981 let Inst{15-5} = 0b11110000000;
2982 let Inst{4} = 0; // B form
2983 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002984}
Evan Cheng5657c012009-07-29 02:18:14 +00002985
Jim Grosbach5ca66692010-11-29 22:37:40 +00002986def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
2987 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
2988 bits<4> Rn;
2989 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00002990 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00002991 let Inst{19-16} = Rn;
2992 let Inst{15-5} = 0b11110000000;
2993 let Inst{4} = 1; // H form
2994 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00002995}
Evan Cheng5657c012009-07-29 02:18:14 +00002996} // isNotDuplicable, isIndirectBranch
2997
David Goodwinc9a59b52009-06-30 19:50:22 +00002998} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00002999
3000// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3001// a two-value operand where a dag node expects two operands. :(
3002let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003003def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003004 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003005 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3006 let Inst{31-27} = 0b11110;
3007 let Inst{15-14} = 0b10;
3008 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003009
Owen Andersonfb20d892010-12-09 00:27:41 +00003010 bits<4> p;
3011 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003012
Owen Andersonfb20d892010-12-09 00:27:41 +00003013 bits<21> target;
3014 let Inst{26} = target{20};
3015 let Inst{11} = target{19};
3016 let Inst{13} = target{18};
3017 let Inst{21-16} = target{17-12};
3018 let Inst{10-0} = target{11-1};
Johnny Chend68e1192009-12-15 17:24:14 +00003019}
Evan Chengf49810c2009-06-23 17:48:47 +00003020
Evan Cheng06e16582009-07-10 01:54:42 +00003021
3022// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003023let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003024def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003025 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003026 "it$mask\t$cc", "", []> {
3027 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003028 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003029 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003030
3031 bits<4> cc;
3032 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003033 let Inst{7-4} = cc;
3034 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003035}
Evan Cheng06e16582009-07-10 01:54:42 +00003036
Johnny Chence6275f2010-02-25 19:05:29 +00003037// Branch and Exchange Jazelle -- for disassembly only
3038// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003039def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003040 [/* For disassembly only; pattern left blank */]> {
3041 let Inst{31-27} = 0b11110;
3042 let Inst{26} = 0;
3043 let Inst{25-20} = 0b111100;
3044 let Inst{15-14} = 0b10;
3045 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003046
Owen Anderson05bf5952010-11-29 18:54:38 +00003047 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003048 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003049}
3050
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003051// Change Processor State is a system instruction -- for disassembly and
3052// parsing only.
3053// FIXME: Since the asm parser has currently no clean way to handle optional
3054// operands, create 3 versions of the same instruction. Once there's a clean
3055// framework to represent optional operands, change this behavior.
3056class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3057 !strconcat("cps", asm_op),
3058 [/* For disassembly only; pattern left blank */]> {
3059 bits<2> imod;
3060 bits<3> iflags;
3061 bits<5> mode;
3062 bit M;
3063
Johnny Chen93042d12010-03-02 18:14:57 +00003064 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003065 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003066 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003067 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003068 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003069 let Inst{12} = 0;
3070 let Inst{10-9} = imod;
3071 let Inst{8} = M;
3072 let Inst{7-5} = iflags;
3073 let Inst{4-0} = mode;
Johnny Chen93042d12010-03-02 18:14:57 +00003074}
3075
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003076let M = 1 in
3077 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3078 "$imod.w\t$iflags, $mode">;
3079let mode = 0, M = 0 in
3080 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3081 "$imod.w\t$iflags">;
3082let imod = 0, iflags = 0, M = 1 in
3083 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3084
Johnny Chen0f7866e2010-03-03 02:09:43 +00003085// A6.3.4 Branches and miscellaneous control
3086// Table A6-14 Change Processor State, and hint instructions
3087// Helper class for disassembly only.
3088class T2I_hint<bits<8> op7_0, string opc, string asm>
3089 : T2I<(outs), (ins), NoItinerary, opc, asm,
3090 [/* For disassembly only; pattern left blank */]> {
3091 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003092 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003093 let Inst{15-14} = 0b10;
3094 let Inst{12} = 0;
3095 let Inst{10-8} = 0b000;
3096 let Inst{7-0} = op7_0;
3097}
3098
3099def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3100def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3101def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3102def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3103def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3104
3105def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3106 [/* For disassembly only; pattern left blank */]> {
3107 let Inst{31-20} = 0xf3a;
3108 let Inst{15-14} = 0b10;
3109 let Inst{12} = 0;
3110 let Inst{10-8} = 0b000;
3111 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003112
Owen Andersonc7373f82010-11-30 20:00:01 +00003113 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003114 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003115}
3116
Johnny Chen6341c5a2010-02-25 20:25:24 +00003117// Secure Monitor Call is a system instruction -- for disassembly only
3118// Option = Inst{19-16}
3119def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3120 [/* For disassembly only; pattern left blank */]> {
3121 let Inst{31-27} = 0b11110;
3122 let Inst{26-20} = 0b1111111;
3123 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003124
Owen Andersond18a9c92010-11-29 19:22:08 +00003125 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003126 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003127}
3128
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003129class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003130 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003131 string opc, string asm, list<dag> pattern>
3132 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003133 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003134
Owen Andersond18a9c92010-11-29 19:22:08 +00003135 bits<5> mode;
3136 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003137}
3138
3139// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003140def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003141 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003142 [/* For disassembly only; pattern left blank */]>;
3143def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003144 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003145 [/* For disassembly only; pattern left blank */]>;
3146def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003147 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003148 [/* For disassembly only; pattern left blank */]>;
3149def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003150 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003151 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003152
3153// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003154
Owen Anderson5404c2b2010-11-29 20:38:48 +00003155class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003156 string opc, string asm, list<dag> pattern>
3157 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003158 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003159
Owen Andersond18a9c92010-11-29 19:22:08 +00003160 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003161 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003162 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003163}
3164
Owen Anderson5404c2b2010-11-29 20:38:48 +00003165def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003166 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003167 [/* For disassembly only; pattern left blank */]>;
3168def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003169 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003170 [/* For disassembly only; pattern left blank */]>;
3171def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003172 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003173 [/* For disassembly only; pattern left blank */]>;
3174def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003175 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003176 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003177
Evan Chengf49810c2009-06-23 17:48:47 +00003178//===----------------------------------------------------------------------===//
3179// Non-Instruction Patterns
3180//
3181
Evan Cheng5adb66a2009-09-28 09:14:39 +00003182// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003183// This is a single pseudo instruction to make it re-materializable.
3184// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003185let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003186def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003187 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003188 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003189
Evan Cheng53519f02011-01-21 18:55:51 +00003190// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003191// It also makes it possible to rematerialize the instructions.
3192// FIXME: Remove this when we can do generalized remat and when machine licm
3193// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003194let isReMaterializable = 1 in {
3195def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3196 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003197 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3198 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003199
Evan Cheng53519f02011-01-21 18:55:51 +00003200def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3201 IIC_iMOVix2,
3202 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3203 Requires<[IsThumb2, UseMovt]>;
3204}
3205
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003206// ConstantPool, GlobalAddress, and JumpTable
3207def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3208 Requires<[IsThumb2, DontUseMovt]>;
3209def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3210def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3211 Requires<[IsThumb2, UseMovt]>;
3212
3213def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3214 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3215
Evan Chengb9803a82009-11-06 23:52:48 +00003216// Pseudo instruction that combines ldr from constpool and add pc. This should
3217// be expanded into two instructions late to allow if-conversion and
3218// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003219let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003220def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003221 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003222 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003223 imm:$cp))]>,
3224 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003225
3226//===----------------------------------------------------------------------===//
3227// Move between special register and ARM core register -- for disassembly only
3228//
3229
Owen Anderson5404c2b2010-11-29 20:38:48 +00003230class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3231 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003232 string opc, string asm, list<dag> pattern>
3233 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003234 let Inst{31-20} = op31_20{11-0};
3235 let Inst{15-14} = op15_14{1-0};
3236 let Inst{12} = op12{0};
3237}
3238
3239class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3240 dag oops, dag iops, InstrItinClass itin,
3241 string opc, string asm, list<dag> pattern>
3242 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003243 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003244 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003245 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003246}
3247
Owen Anderson5404c2b2010-11-29 20:38:48 +00003248def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3249 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3250 [/* For disassembly only; pattern left blank */]>;
3251def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003252 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003253 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003254
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003255// Move from ARM core register to Special Register
3256//
3257// No need to have both system and application versions, the encodings are the
3258// same and the assembly parser has no way to distinguish between them. The mask
3259// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3260// the mask with the fields to be accessed in the special register.
3261def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3262 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3263 NoItinerary, "msr", "\t$mask, $Rn",
3264 [/* For disassembly only; pattern left blank */]> {
3265 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003266 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003267 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003268 let Inst{20} = mask{4}; // R Bit
3269 let Inst{13} = 0b0;
3270 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003271}
3272
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003273//===----------------------------------------------------------------------===//
3274// Move between coprocessor and ARM core register -- for disassembly only
3275//
3276
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003277class t2MovRCopro<string opc, bit direction, dag oops, dag iops,
3278 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003279 : T2Cop<oops, iops, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003280 pattern> {
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003281 let Inst{27-24} = 0b1110;
3282 let Inst{20} = direction;
3283 let Inst{4} = 1;
3284
3285 bits<4> Rt;
3286 bits<4> cop;
3287 bits<3> opc1;
3288 bits<3> opc2;
3289 bits<4> CRm;
3290 bits<4> CRn;
3291
3292 let Inst{15-12} = Rt;
3293 let Inst{11-8} = cop;
3294 let Inst{23-21} = opc1;
3295 let Inst{7-5} = opc2;
3296 let Inst{3-0} = CRm;
3297 let Inst{19-16} = CRn;
3298}
3299
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003300def t2MCR2 : t2MovRCopro<"mcr2", 0 /* from ARM core register to coprocessor */,
3301 (outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003302 c_imm:$CRm, i32imm:$opc2),
3303 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3304 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003305def t2MRC2 : t2MovRCopro<"mrc2", 1 /* from coprocessor to ARM core register */,
3306 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003307 c_imm:$CRm, i32imm:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003308
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003309def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3310 imm:$CRm, imm:$opc2),
3311 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3312
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003313class t2MovRRCopro<string opc, bit direction,
3314 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003315 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003316 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003317 let Inst{27-24} = 0b1100;
3318 let Inst{23-21} = 0b010;
3319 let Inst{20} = direction;
3320
3321 bits<4> Rt;
3322 bits<4> Rt2;
3323 bits<4> cop;
3324 bits<4> opc1;
3325 bits<4> CRm;
3326
3327 let Inst{15-12} = Rt;
3328 let Inst{19-16} = Rt2;
3329 let Inst{11-8} = cop;
3330 let Inst{7-4} = opc1;
3331 let Inst{3-0} = CRm;
3332}
3333
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003334def t2MCRR2 : t2MovRRCopro<"mcrr2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003335 0 /* from ARM core register to coprocessor */,
3336 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3337 GPR:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003338def t2MRRC2 : t2MovRRCopro<"mrrc2",
3339 1 /* from coprocessor to ARM core register */>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003340
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003341//===----------------------------------------------------------------------===//
3342// Other Coprocessor Instructions. For disassembly only.
3343//
3344
3345def t2CDP2 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
3346 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3347 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003348 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3349 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003350 let Inst{27-24} = 0b1110;
3351
3352 bits<4> opc1;
3353 bits<4> CRn;
3354 bits<4> CRd;
3355 bits<4> cop;
3356 bits<3> opc2;
3357 bits<4> CRm;
3358
3359 let Inst{3-0} = CRm;
3360 let Inst{4} = 0;
3361 let Inst{7-5} = opc2;
3362 let Inst{11-8} = cop;
3363 let Inst{15-12} = CRd;
3364 let Inst{19-16} = CRn;
3365 let Inst{23-20} = opc1;
3366}