blob: bbc8c5287224f6fb831cedd6b50abd09cacd3784 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000023#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +000030#include "llvm/Support/CommandLine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Andrew Trickd35576b2012-02-13 20:44:42 +000034#include "llvm/ADT/DenseSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000036#include "LiveRangeCalc.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000037#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000038#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000039#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000040using namespace llvm;
41
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +000042// Switch to the new experimental algorithm for computing live intervals.
43static cl::opt<bool>
44NewLiveIntervals("new-live-intervals", cl::Hidden,
45 cl::desc("Use new algorithm forcomputing live intervals"));
46
Devang Patel19974732007-05-03 01:11:54 +000047char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000048INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
49 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000050INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000051INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000052INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000053INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000054INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000055 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000056
Chris Lattnerf7da2c72006-08-24 22:43:55 +000057void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000058 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000059 AU.addRequired<AliasAnalysis>();
60 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000061 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000062 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000063 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +000064 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000065 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000066 AU.addPreserved<SlotIndexes>();
67 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000069}
70
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000071LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
72 DomTree(0), LRCalc(0) {
73 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
74}
75
76LiveIntervals::~LiveIntervals() {
77 delete LRCalc;
78}
79
Chris Lattnerf7da2c72006-08-24 22:43:55 +000080void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000081 // Free the live intervals themselves.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +000082 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
83 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
84 VirtRegIntervals.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000085 RegMaskSlots.clear();
86 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000087 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000088
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000089 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
90 delete RegUnitIntervals[i];
91 RegUnitIntervals.clear();
92
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000093 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
94 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000095}
96
Owen Anderson80b3ce62008-05-28 20:54:50 +000097/// runOnMachineFunction - Register allocate the whole function
98///
99bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000100 MF = &fn;
101 MRI = &MF->getRegInfo();
102 TM = &fn.getTarget();
103 TRI = TM->getRegisterInfo();
104 TII = TM->getInstrInfo();
105 AA = &getAnalysis<AliasAnalysis>();
106 LV = &getAnalysis<LiveVariables>();
107 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000108 DomTree = &getAnalysis<MachineDominatorTree>();
109 if (!LRCalc)
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000110 LRCalc = new LiveRangeCalc();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000111 AllocatableRegs = TRI->getAllocatableSet(fn);
112 ReservedRegs = TRI->getReservedRegs(fn);
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000114 // Allocate space for all virtual registers.
115 VirtRegIntervals.resize(MRI->getNumVirtRegs());
116
117 if (NewLiveIntervals) {
118 // This is the new way of computing live intervals.
119 // It is independent of LiveVariables, and it can run at any time.
Jakob Stoklund Olesenc16bf792012-07-27 21:56:39 +0000120 computeVirtRegs();
121 computeRegMasks();
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000122 } else {
123 // This is the old way of computing live intervals.
124 // It depends on LiveVariables.
125 computeIntervals();
126 }
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000127 computeLiveInRegUnits();
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000128
Chris Lattner70ca3582004-09-30 15:59:17 +0000129 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000130 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000131}
132
Chris Lattner70ca3582004-09-30 15:59:17 +0000133/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000134void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000136
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000137 // Dump the regunits.
138 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
139 if (LiveInterval *LI = RegUnitIntervals[i])
140 OS << PrintRegUnit(i, TRI) << " = " << *LI << '\n';
141
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000142 // Dump the virtregs.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +0000143 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
144 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
145 if (hasInterval(Reg))
146 OS << PrintReg(Reg) << " = " << getInterval(Reg) << '\n';
147 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000148
Evan Cheng752195e2009-09-14 21:33:42 +0000149 printInstrs(OS);
150}
151
152void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000153 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000154 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000155}
156
Evan Cheng752195e2009-09-14 21:33:42 +0000157void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000158 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000159}
160
Evan Chengafff40a2010-05-04 20:26:52 +0000161static
Evan Cheng37499432010-05-05 18:27:40 +0000162bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000163 unsigned Reg = MI.getOperand(MOIdx).getReg();
164 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
165 const MachineOperand &MO = MI.getOperand(i);
166 if (!MO.isReg())
167 continue;
168 if (MO.getReg() == Reg && MO.isDef()) {
169 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
170 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000171 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000172 return true;
173 }
174 }
175 return false;
176}
177
Evan Cheng37499432010-05-05 18:27:40 +0000178/// isPartialRedef - Return true if the specified def at the specific index is
179/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000180/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000181bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
182 LiveInterval &interval) {
183 if (!MO.getSubReg() || MO.isEarlyClobber())
184 return false;
185
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000186 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000187 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000188 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000189 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
190 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000191 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
192 }
193 return false;
194}
195
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000196void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000197 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000198 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000199 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000200 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000201 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000202 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Evan Cheng419852c2008-04-03 16:39:43 +0000203
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000204 // Virtual registers may be defined multiple times (due to phi
205 // elimination and 2-addr elimination). Much of what we do only has to be
206 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000207 // time we see a vreg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000208 LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000209 if (interval.empty()) {
210 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000211 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000212
Jakob Stoklund Olesen92b7df02012-03-04 19:19:10 +0000213 // Make sure the first definition is not a partial redefinition.
214 assert(!MO.readsReg() && "First def cannot also read virtual register "
215 "missing <undef> flag?");
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000216
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000217 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000218 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000219
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000220 // Loop over all of the blocks that the vreg is defined in. There are
221 // two cases we have to handle here. The most common case is a vreg
222 // whose lifetime is contained within a basic block. In this case there
223 // will be a single kill, in MBB, which comes after the definition.
224 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
225 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000226 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000227 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000228 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000229 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000230 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000231
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000232 // If the kill happens after the definition, we have an intra-block
233 // live range.
234 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000235 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000236 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000237 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000238 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000239 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000240 return;
241 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000242 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000243
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000244 // The other case we handle is when a virtual register lives to the end
245 // of the defining block, potentially live across some blocks, then is
246 // live into some number of blocks, but gets killed. Start by adding a
247 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000248 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000249 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000250 interval.addRange(NewLR);
251
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000252 bool PHIJoin = LV->isPHIJoin(interval.reg);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000253
254 if (PHIJoin) {
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000255 // A phi join register is killed at the end of the MBB and revived as a
256 // new valno in the killing blocks.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000257 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
258 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000259 } else {
260 // Iterate over all of the blocks that the variable is completely
261 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
262 // live interval.
263 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
264 E = vi.AliveBlocks.end(); I != E; ++I) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000265 MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I);
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000266 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock),
267 ValNo);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000268 interval.addRange(LR);
269 DEBUG(dbgs() << " +" << LR);
270 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000271 }
272
273 // Finally, this virtual register is live from the start of any killing
274 // block to the 'use' slot of the killing instruction.
275 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
276 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000277 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000278 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000279
280 // Create interval with one of a NEW value number. Note that this value
281 // number isn't actually defined by an instruction, weird huh? :)
282 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000283 assert(getInstructionFromIndex(Start) == 0 &&
284 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000285 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000286 }
287 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000288 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000289 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000290 }
291
292 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000293 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000294 // Multiple defs of the same virtual register by the same instruction.
295 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000296 // This is likely due to elimination of REG_SEQUENCE instructions. Return
297 // here since there is nothing to do.
298 return;
299
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000300 // If this is the second time we see a virtual register definition, it
301 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000302 // the result of two address elimination, then the vreg is one of the
303 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000304
305 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000306 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
307 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000308 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
309 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000310 // If this is a two-address definition, then we have already processed
311 // the live range. The only problem is that we didn't realize there
312 // are actually two values in the live interval. Because of this we
313 // need to take the LiveRegion that defines this register and split it
314 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000315 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000316
Lang Hames35f291d2009-09-12 03:34:03 +0000317 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000318 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000319 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000320 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000321
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000322 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000323 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000324 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000325
Chris Lattner91725b72006-08-31 05:54:43 +0000326 // The new value number (#1) is defined by the instruction we claimed
327 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000328 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000329
Chris Lattner91725b72006-08-31 05:54:43 +0000330 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000331 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000332
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000333 // Add the new live interval which replaces the range for the input copy.
334 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000335 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000336 interval.addRange(LR);
337
338 // If this redefinition is dead, we need to add a dummy unit live
339 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000340 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000341 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000342 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000343
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000344 DEBUG(dbgs() << " RESULT: " << interval);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000345 } else if (LV->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000346 // In the case of PHI elimination, each variable definition is only
347 // live until the end of the block. We've already taken care of the
348 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000349
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000350 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000351 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000352 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000353
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000354 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000355
Lang Hames74ab5ee2009-12-22 00:11:50 +0000356 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000357 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000358 interval.addRange(LR);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000359 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000360 } else {
361 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000362 }
363 }
364
David Greene8a342292010-01-04 22:49:02 +0000365 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000366}
367
Chris Lattnerf35fef72004-07-23 21:24:19 +0000368void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
369 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000370 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000371 MachineOperand& MO,
372 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000373 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000374 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000375 getOrCreateInterval(MO.getReg()));
Evan Chengb371f452007-02-19 21:49:54 +0000376}
377
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000378/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000379/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000380/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000381/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000382void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000383 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000384 << "********** Function: "
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000385 << ((Value*)MF->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000386
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000387 RegMaskBlocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000388
Evan Chengd129d732009-07-17 19:43:40 +0000389 SmallVector<unsigned, 8> UndefUses;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000390 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Chris Lattner428b92e2006-09-15 03:57:23 +0000391 MBBI != E; ++MBBI) {
392 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000393 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
394
Evan Cheng00a99a32010-02-06 09:07:11 +0000395 if (MBB->empty())
396 continue;
397
Owen Anderson134eb732008-09-21 20:43:24 +0000398 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000399 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000400 DEBUG(dbgs() << "BB#" << MBB->getNumber()
401 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000402
Owen Anderson99500ae2008-09-15 22:00:38 +0000403 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000404 if (getInstructionFromIndex(MIIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000405 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000406
Dale Johannesen1caedd02010-01-22 22:38:21 +0000407 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
408 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000409 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000410 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000411 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000412 assert(Indexes->getInstructionFromIndex(MIIndex) == MI &&
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000413 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000414
Evan Cheng438f7bc2006-11-10 08:43:01 +0000415 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000416 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
417 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000418
419 // Collect register masks.
420 if (MO.isRegMask()) {
421 RegMaskSlots.push_back(MIIndex.getRegSlot());
422 RegMaskBits.push_back(MO.getRegMask());
423 continue;
424 }
425
Jakob Stoklund Olesen27b76692012-06-22 18:20:50 +0000426 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengd129d732009-07-17 19:43:40 +0000427 continue;
428
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000429 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000430 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000431 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000432 else if (MO.isUndef())
433 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000434 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000435
Lang Hames233a60e2009-11-03 23:52:08 +0000436 // Move to the next instr slot.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000437 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000438 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000439
440 // Compute the number of register mask instructions in this block.
441 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
442 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000443 }
Evan Chengd129d732009-07-17 19:43:40 +0000444
445 // Create empty intervals for registers defined by implicit_def's (except
446 // for those implicit_def that define values which are liveout of their
447 // blocks.
448 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
449 unsigned UndefReg = UndefUses[i];
450 (void)getOrCreateInterval(UndefReg);
451 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000452}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000453
Owen Anderson03857b22008-08-13 21:49:13 +0000454LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000455 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000456 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000457}
Evan Chengf2fbca62007-11-12 06:35:08 +0000458
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000459
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000460/// computeVirtRegInterval - Compute the live interval of a virtual register,
461/// based on defs and uses.
462void LiveIntervals::computeVirtRegInterval(LiveInterval *LI) {
463 assert(LRCalc && "LRCalc not initialized.");
464 assert(LI->empty() && "Should only compute empty intervals.");
465 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
466 LRCalc->createDeadDefs(LI);
467 LRCalc->extendToUses(LI);
468}
469
Jakob Stoklund Olesenc16bf792012-07-27 21:56:39 +0000470void LiveIntervals::computeVirtRegs() {
471 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
472 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
473 if (MRI->reg_nodbg_empty(Reg))
474 continue;
475 LiveInterval *LI = createInterval(Reg);
476 VirtRegIntervals[Reg] = LI;
477 computeVirtRegInterval(LI);
478 }
479}
480
481void LiveIntervals::computeRegMasks() {
482 RegMaskBlocks.resize(MF->getNumBlockIDs());
483
484 // Find all instructions with regmask operands.
485 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
486 MBBI != E; ++MBBI) {
487 MachineBasicBlock *MBB = MBBI;
488 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
489 RMB.first = RegMaskSlots.size();
490 for (MachineBasicBlock::iterator MI = MBB->begin(), ME = MBB->end();
491 MI != ME; ++MI)
492 for (MIOperands MO(MI); MO.isValid(); ++MO) {
493 if (!MO->isRegMask())
494 continue;
495 RegMaskSlots.push_back(Indexes->getInstructionIndex(MI).getRegSlot());
496 RegMaskBits.push_back(MO->getRegMask());
497 }
498 // Compute the number of register mask instructions in this block.
499 RMB.second = RegMaskSlots.size() - RMB.first;;
500 }
501}
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000502
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000503//===----------------------------------------------------------------------===//
504// Register Unit Liveness
505//===----------------------------------------------------------------------===//
506//
507// Fixed interference typically comes from ABI boundaries: Function arguments
508// and return values are passed in fixed registers, and so are exception
509// pointers entering landing pads. Certain instructions require values to be
510// present in specific registers. That is also represented through fixed
511// interference.
512//
513
514/// computeRegUnitInterval - Compute the live interval of a register unit, based
515/// on the uses and defs of aliasing registers. The interval should be empty,
516/// or contain only dead phi-defs from ABI blocks.
517void LiveIntervals::computeRegUnitInterval(LiveInterval *LI) {
518 unsigned Unit = LI->reg;
519
520 assert(LRCalc && "LRCalc not initialized.");
521 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
522
523 // The physregs aliasing Unit are the roots and their super-registers.
524 // Create all values as dead defs before extending to uses. Note that roots
525 // may share super-registers. That's OK because createDeadDefs() is
526 // idempotent. It is very rare for a register unit to have multiple roots, so
527 // uniquing super-registers is probably not worthwhile.
528 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
529 unsigned Root = *Roots;
530 if (!MRI->reg_empty(Root))
531 LRCalc->createDeadDefs(LI, Root);
532 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
533 if (!MRI->reg_empty(*Supers))
534 LRCalc->createDeadDefs(LI, *Supers);
535 }
536 }
537
538 // Now extend LI to reach all uses.
539 // Ignore uses of reserved registers. We only track defs of those.
540 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
541 unsigned Root = *Roots;
542 if (!isReserved(Root) && !MRI->reg_empty(Root))
543 LRCalc->extendToUses(LI, Root);
544 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
545 unsigned Reg = *Supers;
546 if (!isReserved(Reg) && !MRI->reg_empty(Reg))
547 LRCalc->extendToUses(LI, Reg);
548 }
549 }
550}
551
552
553/// computeLiveInRegUnits - Precompute the live ranges of any register units
554/// that are live-in to an ABI block somewhere. Register values can appear
555/// without a corresponding def when entering the entry block or a landing pad.
556///
557void LiveIntervals::computeLiveInRegUnits() {
558 RegUnitIntervals.resize(TRI->getNumRegUnits());
559 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
560
561 // Keep track of the intervals allocated.
562 SmallVector<LiveInterval*, 8> NewIntvs;
563
564 // Check all basic blocks for live-ins.
565 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
566 MFI != MFE; ++MFI) {
567 const MachineBasicBlock *MBB = MFI;
568
569 // We only care about ABI blocks: Entry + landing pads.
570 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
571 continue;
572
573 // Create phi-defs at Begin for all live-in registers.
574 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
575 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
576 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
577 LIE = MBB->livein_end(); LII != LIE; ++LII) {
578 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
579 unsigned Unit = *Units;
580 LiveInterval *Intv = RegUnitIntervals[Unit];
581 if (!Intv) {
582 Intv = RegUnitIntervals[Unit] = new LiveInterval(Unit, HUGE_VALF);
583 NewIntvs.push_back(Intv);
584 }
585 VNInfo *VNI = Intv->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay05b46f02012-06-05 23:00:03 +0000586 (void)VNI;
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000587 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
588 }
589 }
590 DEBUG(dbgs() << '\n');
591 }
592 DEBUG(dbgs() << "Created " << NewIntvs.size() << " new intervals.\n");
593
594 // Compute the 'normal' part of the intervals.
595 for (unsigned i = 0, e = NewIntvs.size(); i != e; ++i)
596 computeRegUnitInterval(NewIntvs[i]);
597}
598
599
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000600/// shrinkToUses - After removing some uses of a register, shrink its live
601/// range to just the remaining uses. This method does not compute reaching
602/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000603bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000604 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000605 DEBUG(dbgs() << "Shrink: " << *li << '\n');
606 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000607 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000608 // Find all the values used, including PHI kills.
609 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
610
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000611 // Blocks that have already been added to WorkList as live-out.
612 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
613
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000614 // Visit all instructions reading li->reg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000615 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000616 MachineInstr *UseMI = I.skipInstruction();) {
617 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
618 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000619 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000620 LiveRangeQuery LRQ(*li, Idx);
621 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000622 if (!VNI) {
623 // This shouldn't happen: readsVirtualRegister returns true, but there is
624 // no live value. It is likely caused by a target getting <undef> flags
625 // wrong.
626 DEBUG(dbgs() << Idx << '\t' << *UseMI
627 << "Warning: Instr claims to read non-existent value in "
628 << *li << '\n');
629 continue;
630 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000631 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000632 // register one slot early.
633 if (VNInfo *DefVNI = LRQ.valueDefined())
634 Idx = DefVNI->def;
635
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000636 WorkList.push_back(std::make_pair(Idx, VNI));
637 }
638
639 // Create a new live interval with only minimal live segments per def.
640 LiveInterval NewLI(li->reg, 0);
641 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
642 I != E; ++I) {
643 VNInfo *VNI = *I;
644 if (VNI->isUnused())
645 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000646 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000647 }
648
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000649 // Keep track of the PHIs that are in use.
650 SmallPtrSet<VNInfo*, 8> UsedPHIs;
651
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000652 // Extend intervals to reach all uses in WorkList.
653 while (!WorkList.empty()) {
654 SlotIndex Idx = WorkList.back().first;
655 VNInfo *VNI = WorkList.back().second;
656 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000657 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000658 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000659
660 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000661 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000662 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000663 assert(ExtVNI == VNI && "Unexpected existing value number");
664 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000665 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000666 continue;
667 // The PHI is live, make sure the predecessors are live-out.
668 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
669 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000670 if (!LiveOut.insert(*PI))
671 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000672 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000673 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000674 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000675 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000676 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000677 continue;
678 }
679
680 // VNI is live-in to MBB.
681 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000682 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000683
684 // Make sure VNI is live-out from the predecessors.
685 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
686 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000687 if (!LiveOut.insert(*PI))
688 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000689 SlotIndex Stop = getMBBEndIdx(*PI);
690 assert(li->getVNInfoBefore(Stop) == VNI &&
691 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000692 WorkList.push_back(std::make_pair(Stop, VNI));
693 }
694 }
695
696 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000697 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000698 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
699 I != E; ++I) {
700 VNInfo *VNI = *I;
701 if (VNI->isUnused())
702 continue;
703 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
704 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000705 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000706 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000707 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000708 // This is a dead PHI. Remove it.
709 VNI->setIsUnused(true);
710 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000711 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
712 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000713 } else {
714 // This is a dead def. Make sure the instruction knows.
715 MachineInstr *MI = getInstructionFromIndex(VNI->def);
716 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000717 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000718 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000719 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000720 dead->push_back(MI);
721 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000722 }
723 }
724
725 // Move the trimmed ranges back.
726 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000727 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000728 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000729}
730
731
Evan Chengf2fbca62007-11-12 06:35:08 +0000732//===----------------------------------------------------------------------===//
733// Register allocator hooks.
734//
735
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000736void LiveIntervals::addKillFlags() {
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000737 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
738 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000739 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000740 continue;
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000741 LiveInterval *LI = &getInterval(Reg);
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000742
743 // Every instruction that kills Reg corresponds to a live range end point.
744 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
745 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000746 // A block index indicates an MBB edge.
747 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000748 continue;
749 MachineInstr *MI = getInstructionFromIndex(RI->end);
750 if (!MI)
751 continue;
752 MI->addRegisterKilled(Reg, NULL);
753 }
754 }
755}
756
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000757MachineBasicBlock*
758LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
759 // A local live range must be fully contained inside the block, meaning it is
760 // defined and killed at instructions, not at block boundaries. It is not
761 // live in or or out of any block.
762 //
763 // It is technically possible to have a PHI-defined live range identical to a
764 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000765
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000766 SlotIndex Start = LI.beginIndex();
767 if (Start.isBlock())
768 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000769
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000770 SlotIndex Stop = LI.endIndex();
771 if (Stop.isBlock())
772 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000773
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000774 // getMBBFromIndex doesn't need to search the MBB table when both indexes
775 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000776 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
777 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000778 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +0000779}
780
Jakob Stoklund Olesen0ab71032012-08-03 20:10:24 +0000781bool
782LiveIntervals::hasPHIKill(const LiveInterval &LI, const VNInfo *VNI) const {
783 for (LiveInterval::const_vni_iterator I = LI.vni_begin(), E = LI.vni_end();
784 I != E; ++I) {
785 const VNInfo *PHI = *I;
786 if (PHI->isUnused() || !PHI->isPHIDef())
787 continue;
788 const MachineBasicBlock *PHIMBB = getMBBFromIndex(PHI->def);
789 // Conservatively return true instead of scanning huge predecessor lists.
790 if (PHIMBB->pred_size() > 100)
791 return true;
792 for (MachineBasicBlock::const_pred_iterator
793 PI = PHIMBB->pred_begin(), PE = PHIMBB->pred_end(); PI != PE; ++PI)
794 if (VNI == LI.getVNInfoBefore(Indexes->getMBBEndIdx(*PI)))
795 return true;
796 }
797 return false;
798}
799
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000800float
801LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
802 // Limit the loop depth ridiculousness.
803 if (loopDepth > 200)
804 loopDepth = 200;
805
806 // The loop depth is used to roughly estimate the number of times the
807 // instruction is executed. Something like 10^d is simple, but will quickly
808 // overflow a float. This expression behaves like 10^d for small d, but is
809 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
810 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +0000811 // By the way, powf() might be unavailable here. For consistency,
812 // We may take pow(double,double).
813 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000814
815 return (isDef + isUse) * lc;
816}
817
Owen Andersonc4dc1322008-06-05 17:15:43 +0000818LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +0000819 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +0000820 LiveInterval& Interval = getOrCreateInterval(reg);
821 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000822 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000823 getVNInfoAllocator());
Lang Hames86511252009-09-04 20:41:11 +0000824 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000825 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000826 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000827 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000828
Owen Andersonc4dc1322008-06-05 17:15:43 +0000829 return LR;
830}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000831
832
833//===----------------------------------------------------------------------===//
834// Register mask functions
835//===----------------------------------------------------------------------===//
836
837bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
838 BitVector &UsableRegs) {
839 if (LI.empty())
840 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000841 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
842
843 // Use a smaller arrays for local live ranges.
844 ArrayRef<SlotIndex> Slots;
845 ArrayRef<const uint32_t*> Bits;
846 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
847 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
848 Bits = getRegMaskBitsInBlock(MBB->getNumber());
849 } else {
850 Slots = getRegMaskSlots();
851 Bits = getRegMaskBits();
852 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000853
854 // We are going to enumerate all the register mask slots contained in LI.
855 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000856 ArrayRef<SlotIndex>::iterator SlotI =
857 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
858 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
859
860 // No slots in range, LI begins after the last call.
861 if (SlotI == SlotE)
862 return false;
863
864 bool Found = false;
865 for (;;) {
866 assert(*SlotI >= LiveI->start);
867 // Loop over all slots overlapping this segment.
868 while (*SlotI < LiveI->end) {
869 // *SlotI overlaps LI. Collect mask bits.
870 if (!Found) {
871 // This is the first overlap. Initialize UsableRegs to all ones.
872 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000873 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000874 Found = true;
875 }
876 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000877 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000878 if (++SlotI == SlotE)
879 return Found;
880 }
881 // *SlotI is beyond the current LI segment.
882 LiveI = LI.advanceTo(LiveI, *SlotI);
883 if (LiveI == LiveE)
884 return Found;
885 // Advance SlotI until it overlaps.
886 while (*SlotI < LiveI->start)
887 if (++SlotI == SlotE)
888 return Found;
889 }
890}
Lang Hames3dc7c512012-02-17 18:44:18 +0000891
892//===----------------------------------------------------------------------===//
893// IntervalUpdate class.
894//===----------------------------------------------------------------------===//
895
Lang Hamesfd6d3212012-02-21 00:00:36 +0000896// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +0000897class LiveIntervals::HMEditor {
898private:
Lang Hamesecb50622012-02-17 23:43:40 +0000899 LiveIntervals& LIS;
900 const MachineRegisterInfo& MRI;
901 const TargetRegisterInfo& TRI;
902 SlotIndex NewIdx;
Lang Hames3dc7c512012-02-17 18:44:18 +0000903
Lang Hames55fed622012-02-19 03:00:30 +0000904 typedef std::pair<LiveInterval*, LiveRange*> IntRangePair;
905 typedef DenseSet<IntRangePair> RangeSet;
906
Lang Hames6aceab12012-02-19 07:13:05 +0000907 struct RegRanges {
908 LiveRange* Use;
909 LiveRange* EC;
910 LiveRange* Dead;
911 LiveRange* Def;
912 RegRanges() : Use(0), EC(0), Dead(0), Def(0) {}
913 };
914 typedef DenseMap<unsigned, RegRanges> BundleRanges;
915
Lang Hames3dc7c512012-02-17 18:44:18 +0000916public:
Lang Hamesecb50622012-02-17 23:43:40 +0000917 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
918 const TargetRegisterInfo& TRI, SlotIndex NewIdx)
919 : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {}
Lang Hames3dc7c512012-02-17 18:44:18 +0000920
Lang Hames55fed622012-02-19 03:00:30 +0000921 // Update intervals for all operands of MI from OldIdx to NewIdx.
922 // This assumes that MI used to be at OldIdx, and now resides at
923 // NewIdx.
Lang Hames4586d252012-02-21 22:29:38 +0000924 void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) {
Lang Hames6aceab12012-02-19 07:13:05 +0000925 assert(NewIdx != OldIdx && "No-op move? That's a bit strange.");
926
Lang Hames55fed622012-02-19 03:00:30 +0000927 // Collect the operands.
928 RangeSet Entering, Internal, Exiting;
Lang Hamesac027142012-02-19 03:09:55 +0000929 bool hasRegMaskOp = false;
930 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames55fed622012-02-19 03:00:30 +0000931
Andrew Trickf70af522012-03-21 04:12:16 +0000932 // To keep the LiveRanges valid within an interval, move the ranges closest
933 // to the destination first. This prevents ranges from overlapping, to that
934 // APIs like removeRange still work.
935 if (NewIdx < OldIdx) {
936 moveAllEnteringFrom(OldIdx, Entering);
937 moveAllInternalFrom(OldIdx, Internal);
938 moveAllExitingFrom(OldIdx, Exiting);
939 }
940 else {
941 moveAllExitingFrom(OldIdx, Exiting);
942 moveAllInternalFrom(OldIdx, Internal);
943 moveAllEnteringFrom(OldIdx, Entering);
944 }
Lang Hames55fed622012-02-19 03:00:30 +0000945
Lang Hamesac027142012-02-19 03:09:55 +0000946 if (hasRegMaskOp)
947 updateRegMaskSlots(OldIdx);
948
Lang Hames55fed622012-02-19 03:00:30 +0000949#ifndef NDEBUG
950 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +0000951 validator = std::for_each(Entering.begin(), Entering.end(), validator);
952 validator = std::for_each(Internal.begin(), Internal.end(), validator);
953 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +0000954 assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness.");
Lang Hames55fed622012-02-19 03:00:30 +0000955#endif
956
Lang Hames3dc7c512012-02-17 18:44:18 +0000957 }
958
Lang Hames4586d252012-02-21 22:29:38 +0000959 // Update intervals for all operands of MI to refer to BundleStart's
960 // SlotIndex.
961 void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) {
Lang Hames6aceab12012-02-19 07:13:05 +0000962 if (MI == BundleStart)
963 return; // Bundling instr with itself - nothing to do.
964
Lang Hamesfd6d3212012-02-21 00:00:36 +0000965 SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI);
966 assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI &&
967 "SlotIndex <-> Instruction mapping broken for MI");
968
Lang Hames4586d252012-02-21 22:29:38 +0000969 // Collect all ranges already in the bundle.
970 MachineBasicBlock::instr_iterator BII(BundleStart);
Lang Hames6aceab12012-02-19 07:13:05 +0000971 RangeSet Entering, Internal, Exiting;
972 bool hasRegMaskOp = false;
Lang Hames4586d252012-02-21 22:29:38 +0000973 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
974 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
975 for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) {
976 if (&*BII == MI)
977 continue;
978 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
979 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
980 }
981
982 BundleRanges BR = createBundleRanges(Entering, Internal, Exiting);
983
Lang Hamesf905f692012-05-29 18:19:54 +0000984 Entering.clear();
985 Internal.clear();
986 Exiting.clear();
Lang Hames6aceab12012-02-19 07:13:05 +0000987 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames4586d252012-02-21 22:29:38 +0000988 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
989
990 DEBUG(dbgs() << "Entering: " << Entering.size() << "\n");
991 DEBUG(dbgs() << "Internal: " << Internal.size() << "\n");
992 DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n");
Lang Hames6aceab12012-02-19 07:13:05 +0000993
994 moveAllEnteringFromInto(OldIdx, Entering, BR);
995 moveAllInternalFromInto(OldIdx, Internal, BR);
996 moveAllExitingFromInto(OldIdx, Exiting, BR);
997
Lang Hames4586d252012-02-21 22:29:38 +0000998
Lang Hames6aceab12012-02-19 07:13:05 +0000999#ifndef NDEBUG
1000 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +00001001 validator = std::for_each(Entering.begin(), Entering.end(), validator);
1002 validator = std::for_each(Internal.begin(), Internal.end(), validator);
1003 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +00001004 assert(validator.rangesOk() && "moveAllOperandsInto broke liveness.");
1005#endif
1006 }
1007
Lang Hames55fed622012-02-19 03:00:30 +00001008private:
Lang Hames3dc7c512012-02-17 18:44:18 +00001009
Lang Hames55fed622012-02-19 03:00:30 +00001010#ifndef NDEBUG
1011 class LIValidator {
1012 private:
1013 DenseSet<const LiveInterval*> Checked, Bogus;
1014 public:
1015 void operator()(const IntRangePair& P) {
1016 const LiveInterval* LI = P.first;
1017 if (Checked.count(LI))
1018 return;
1019 Checked.insert(LI);
1020 if (LI->empty())
1021 return;
1022 SlotIndex LastEnd = LI->begin()->start;
1023 for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end();
1024 LRI != LRE; ++LRI) {
1025 const LiveRange& LR = *LRI;
1026 if (LastEnd > LR.start || LR.start >= LR.end)
1027 Bogus.insert(LI);
1028 LastEnd = LR.end;
Lang Hames3dc7c512012-02-17 18:44:18 +00001029 }
1030 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001031
Lang Hames55fed622012-02-19 03:00:30 +00001032 bool rangesOk() const {
1033 return Bogus.empty();
Lang Hames3dc7c512012-02-17 18:44:18 +00001034 }
Lang Hames55fed622012-02-19 03:00:30 +00001035 };
1036#endif
Lang Hames3dc7c512012-02-17 18:44:18 +00001037
Lang Hames55fed622012-02-19 03:00:30 +00001038 // Collect IntRangePairs for all operands of MI that may need fixing.
1039 // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes'
1040 // maps).
1041 void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal,
Lang Hamesac027142012-02-19 03:09:55 +00001042 RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) {
1043 hasRegMaskOp = false;
Lang Hamesecb50622012-02-17 23:43:40 +00001044 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1045 MOE = MI->operands_end();
1046 MOI != MOE; ++MOI) {
1047 const MachineOperand& MO = *MOI;
Lang Hamesac027142012-02-19 03:09:55 +00001048
1049 if (MO.isRegMask()) {
1050 hasRegMaskOp = true;
1051 continue;
1052 }
1053
Lang Hamesecb50622012-02-17 23:43:40 +00001054 if (!MO.isReg() || MO.getReg() == 0)
Lang Hames3dc7c512012-02-17 18:44:18 +00001055 continue;
1056
Lang Hamesecb50622012-02-17 23:43:40 +00001057 unsigned Reg = MO.getReg();
Lang Hames3dc7c512012-02-17 18:44:18 +00001058
1059 // TODO: Currently we're skipping uses that are reserved or have no
1060 // interval, but we're not updating their kills. This should be
1061 // fixed.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001062 if (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001063 continue;
1064
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001065 // Collect ranges for register units. These live ranges are computed on
1066 // demand, so just skip any that haven't been computed yet.
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001067 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001068 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
1069 if (LiveInterval *LI = LIS.getCachedRegUnit(*Units))
1070 collectRanges(MO, LI, Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001071 } else {
1072 // Collect ranges for individual virtual registers.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001073 collectRanges(MO, &LIS.getInterval(Reg),
1074 Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001075 }
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001076 }
1077 }
Lang Hames55fed622012-02-19 03:00:30 +00001078
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001079 void collectRanges(const MachineOperand &MO, LiveInterval *LI,
1080 RangeSet &Entering, RangeSet &Internal, RangeSet &Exiting,
1081 SlotIndex OldIdx) {
1082 if (MO.readsReg()) {
1083 LiveRange* LR = LI->getLiveRangeContaining(OldIdx);
1084 if (LR != 0)
1085 Entering.insert(std::make_pair(LI, LR));
1086 }
1087 if (MO.isDef()) {
1088 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot());
1089 assert(LR != 0 && "No live range for def?");
1090 if (LR->end > OldIdx.getDeadSlot())
1091 Exiting.insert(std::make_pair(LI, LR));
1092 else
1093 Internal.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001094 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001095 }
1096
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001097 BundleRanges createBundleRanges(RangeSet& Entering,
1098 RangeSet& Internal,
1099 RangeSet& Exiting) {
Lang Hames4586d252012-02-21 22:29:38 +00001100 BundleRanges BR;
Lang Hames6aceab12012-02-19 07:13:05 +00001101
1102 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001103 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001104 LiveInterval* LI = EI->first;
1105 LiveRange* LR = EI->second;
1106 BR[LI->reg].Use = LR;
1107 }
1108
1109 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001110 II != IE; ++II) {
Lang Hames6aceab12012-02-19 07:13:05 +00001111 LiveInterval* LI = II->first;
1112 LiveRange* LR = II->second;
1113 if (LR->end.isDead()) {
1114 BR[LI->reg].Dead = LR;
1115 } else {
1116 BR[LI->reg].EC = LR;
1117 }
1118 }
1119
1120 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001121 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001122 LiveInterval* LI = EI->first;
1123 LiveRange* LR = EI->second;
1124 BR[LI->reg].Def = LR;
1125 }
1126
1127 return BR;
1128 }
1129
Lang Hamesecb50622012-02-17 23:43:40 +00001130 void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) {
1131 MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx);
1132 if (!OldKillMI->killsRegister(reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001133 return; // Bail out if we don't have kill flags on the old register.
Lang Hamesecb50622012-02-17 23:43:40 +00001134 MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx);
1135 assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001136 assert(!NewKillMI->killsRegister(reg) &&
1137 "New kill instr is already a kill.");
Lang Hamesecb50622012-02-17 23:43:40 +00001138 OldKillMI->clearRegisterKills(reg, &TRI);
1139 NewKillMI->addRegisterKilled(reg, &TRI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001140 }
1141
Lang Hamesecb50622012-02-17 23:43:40 +00001142 void updateRegMaskSlots(SlotIndex OldIdx) {
1143 SmallVectorImpl<SlotIndex>::iterator RI =
1144 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1145 OldIdx);
1146 assert(*RI == OldIdx && "No RegMask at OldIdx.");
1147 *RI = NewIdx;
1148 assert(*prior(RI) < *RI && *RI < *next(RI) &&
Lang Hamesfbc8dd32012-02-17 21:29:41 +00001149 "RegSlots out of order. Did you move one call across another?");
1150 }
Lang Hames55fed622012-02-19 03:00:30 +00001151
1152 // Return the last use of reg between NewIdx and OldIdx.
1153 SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) {
1154 SlotIndex LastUse = NewIdx;
1155 for (MachineRegisterInfo::use_nodbg_iterator
1156 UI = MRI.use_nodbg_begin(Reg),
1157 UE = MRI.use_nodbg_end();
Lang Hames038d2d52012-02-19 04:38:25 +00001158 UI != UE; UI.skipInstruction()) {
Lang Hames55fed622012-02-19 03:00:30 +00001159 const MachineInstr* MI = &*UI;
1160 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1161 if (InstSlot > LastUse && InstSlot < OldIdx)
1162 LastUse = InstSlot;
1163 }
1164 return LastUse;
1165 }
1166
1167 void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) {
1168 LiveInterval* LI = P.first;
1169 LiveRange* LR = P.second;
1170 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1171 if (LiveThrough)
1172 return;
1173 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
1174 if (LastUse != NewIdx)
1175 moveKillFlags(LI->reg, NewIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001176 LR->end = LastUse.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001177 }
1178
1179 void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) {
1180 LiveInterval* LI = P.first;
1181 LiveRange* LR = P.second;
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001182 // Extend the LiveRange if NewIdx is past the end.
Lang Hames4a0b2d62012-02-19 06:13:56 +00001183 if (NewIdx > LR->end) {
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001184 // Move kill flags if OldIdx was not originally the end
1185 // (otherwise LR->end points to an invalid slot).
1186 if (LR->end.getRegSlot() != OldIdx.getRegSlot()) {
1187 assert(LR->end > OldIdx && "LiveRange does not cover original slot");
1188 moveKillFlags(LI->reg, LR->end, NewIdx);
1189 }
Lang Hames4a0b2d62012-02-19 06:13:56 +00001190 LR->end = NewIdx.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001191 }
1192 }
1193
1194 void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) {
1195 bool GoingUp = NewIdx < OldIdx;
1196
1197 if (GoingUp) {
1198 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1199 EI != EE; ++EI)
1200 moveEnteringUpFrom(OldIdx, *EI);
1201 } else {
1202 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1203 EI != EE; ++EI)
1204 moveEnteringDownFrom(OldIdx, *EI);
1205 }
1206 }
1207
1208 void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) {
1209 LiveInterval* LI = P.first;
1210 LiveRange* LR = P.second;
1211 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1212 LR->end <= OldIdx.getDeadSlot() &&
1213 "Range should be internal to OldIdx.");
1214 LiveRange Tmp(*LR);
1215 Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1216 Tmp.valno->def = Tmp.start;
1217 Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot();
1218 LI->removeRange(*LR);
1219 LI->addRange(Tmp);
1220 }
1221
1222 void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) {
1223 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1224 II != IE; ++II)
1225 moveInternalFrom(OldIdx, *II);
1226 }
1227
1228 void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) {
1229 LiveRange* LR = P.second;
1230 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1231 "Range should start in OldIdx.");
1232 assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx.");
1233 SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1234 LR->start = NewStart;
1235 LR->valno->def = NewStart;
1236 }
1237
1238 void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) {
1239 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1240 EI != EE; ++EI)
1241 moveExitingFrom(OldIdx, *EI);
1242 }
1243
Lang Hames6aceab12012-02-19 07:13:05 +00001244 void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P,
1245 BundleRanges& BR) {
1246 LiveInterval* LI = P.first;
1247 LiveRange* LR = P.second;
1248 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1249 if (LiveThrough) {
1250 assert((LR->start < NewIdx || BR[LI->reg].Def == LR) &&
1251 "Def in bundle should be def range.");
1252 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
1253 "If bundle has use for this reg it should be LR.");
1254 BR[LI->reg].Use = LR;
1255 return;
1256 }
1257
1258 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
Lang Hamesfd6d3212012-02-21 00:00:36 +00001259 moveKillFlags(LI->reg, OldIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001260
1261 if (LR->start < NewIdx) {
1262 // Becoming a new entering range.
1263 assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 &&
1264 "Bundle shouldn't be re-defining reg mid-range.");
Benjamin Kramer7db76e72012-02-19 12:25:07 +00001265 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
Lang Hames6aceab12012-02-19 07:13:05 +00001266 "Bundle shouldn't have different use range for same reg.");
1267 LR->end = LastUse.getRegSlot();
1268 BR[LI->reg].Use = LR;
1269 } else {
1270 // Becoming a new Dead-def.
1271 assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) &&
1272 "Live range starting at unexpected slot.");
1273 assert(BR[LI->reg].Def == LR && "Reg should have def range.");
1274 assert(BR[LI->reg].Dead == 0 &&
1275 "Can't have def and dead def of same reg in a bundle.");
1276 LR->end = LastUse.getDeadSlot();
1277 BR[LI->reg].Dead = BR[LI->reg].Def;
1278 BR[LI->reg].Def = 0;
1279 }
1280 }
1281
1282 void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P,
1283 BundleRanges& BR) {
1284 LiveInterval* LI = P.first;
1285 LiveRange* LR = P.second;
1286 if (NewIdx > LR->end) {
1287 // Range extended to bundle. Add to bundle uses.
1288 // Note: Currently adds kill flags to bundle start.
1289 assert(BR[LI->reg].Use == 0 &&
1290 "Bundle already has use range for reg.");
1291 moveKillFlags(LI->reg, LR->end, NewIdx);
1292 LR->end = NewIdx.getRegSlot();
1293 BR[LI->reg].Use = LR;
1294 } else {
1295 assert(BR[LI->reg].Use != 0 &&
1296 "Bundle should already have a use range for reg.");
1297 }
1298 }
1299
1300 void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering,
1301 BundleRanges& BR) {
1302 bool GoingUp = NewIdx < OldIdx;
1303
1304 if (GoingUp) {
1305 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1306 EI != EE; ++EI)
1307 moveEnteringUpFromInto(OldIdx, *EI, BR);
1308 } else {
1309 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1310 EI != EE; ++EI)
1311 moveEnteringDownFromInto(OldIdx, *EI, BR);
1312 }
1313 }
1314
1315 void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P,
1316 BundleRanges& BR) {
1317 // TODO: Sane rules for moving ranges into bundles.
1318 }
1319
1320 void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal,
1321 BundleRanges& BR) {
1322 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1323 II != IE; ++II)
1324 moveInternalFromInto(OldIdx, *II, BR);
1325 }
1326
1327 void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P,
1328 BundleRanges& BR) {
1329 LiveInterval* LI = P.first;
1330 LiveRange* LR = P.second;
1331
1332 assert(LR->start.isRegister() &&
1333 "Don't know how to merge exiting ECs into bundles yet.");
1334
1335 if (LR->end > NewIdx.getDeadSlot()) {
1336 // This range is becoming an exiting range on the bundle.
1337 // If there was an old dead-def of this reg, delete it.
1338 if (BR[LI->reg].Dead != 0) {
1339 LI->removeRange(*BR[LI->reg].Dead);
1340 BR[LI->reg].Dead = 0;
1341 }
1342 assert(BR[LI->reg].Def == 0 &&
1343 "Can't have two defs for the same variable exiting a bundle.");
1344 LR->start = NewIdx.getRegSlot();
1345 LR->valno->def = LR->start;
1346 BR[LI->reg].Def = LR;
1347 } else {
1348 // This range is becoming internal to the bundle.
1349 assert(LR->end == NewIdx.getRegSlot() &&
1350 "Can't bundle def whose kill is before the bundle");
1351 if (BR[LI->reg].Dead || BR[LI->reg].Def) {
1352 // Already have a def for this. Just delete range.
1353 LI->removeRange(*LR);
1354 } else {
1355 // Make range dead, record.
1356 LR->end = NewIdx.getDeadSlot();
1357 BR[LI->reg].Dead = LR;
1358 assert(BR[LI->reg].Use == LR &&
1359 "Range becoming dead should currently be use.");
1360 }
1361 // In both cases the range is no longer a use on the bundle.
1362 BR[LI->reg].Use = 0;
1363 }
1364 }
1365
1366 void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting,
1367 BundleRanges& BR) {
1368 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1369 EI != EE; ++EI)
1370 moveExitingFromInto(OldIdx, *EI, BR);
1371 }
1372
Lang Hames3dc7c512012-02-17 18:44:18 +00001373};
1374
Lang Hamesecb50622012-02-17 23:43:40 +00001375void LiveIntervals::handleMove(MachineInstr* MI) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001376 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1377 Indexes->removeMachineInstrFromMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001378 SlotIndex NewIndex = MI->isInsideBundle() ?
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001379 Indexes->getInstructionIndex(MI) :
1380 Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001381 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1382 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001383 "Cannot handle moves across basic block boundaries.");
Lang Hamesecb50622012-02-17 23:43:40 +00001384 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001385
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001386 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001387 HME.moveAllRangesFrom(MI, OldIndex);
1388}
1389
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001390void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
1391 MachineInstr* BundleStart) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001392 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
1393 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001394 HME.moveAllRangesInto(MI, BundleStart);
Lang Hames3dc7c512012-02-17 18:44:18 +00001395}