blob: c2453fa04b5ee2e431fc18ccede0a4e05bf8e727 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- SparcInstrInfo.td - Target Description for Sparc Target -----------===//
2//
Brian Gaekee785e532004-02-25 19:28:19 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Brian Gaekee785e532004-02-25 19:28:19 +00008//===----------------------------------------------------------------------===//
9//
Chris Lattner7c90f732006-02-05 05:50:24 +000010// This file describes the Sparc instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
Chris Lattner7c90f732006-02-05 05:50:24 +000018include "SparcInstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000019
Misha Brukman23e6c1f2004-02-26 00:37:12 +000020//===----------------------------------------------------------------------===//
Chris Lattner76afdc92006-01-30 05:35:57 +000021// Feature predicates.
22//===----------------------------------------------------------------------===//
23
Jakob Stoklund Olesena10fd6d2013-04-02 04:09:06 +000024// True when generating 32-bit code.
25def Is32Bit : Predicate<"!Subtarget.is64Bit()">;
26
27// True when generating 64-bit code. This also implies HasV9.
28def Is64Bit : Predicate<"Subtarget.is64Bit()">;
29
Chris Lattner76afdc92006-01-30 05:35:57 +000030// HasV9 - This predicate is true when the target processor supports V9
31// instructions. Note that the machine may be running in 32-bit mode.
32def HasV9 : Predicate<"Subtarget.isV9()">;
33
Chris Lattnerb34d3fd2006-01-30 05:48:37 +000034// HasNoV9 - This predicate is true when the target doesn't have V9
35// instructions. Use of this is just a hack for the isel not having proper
36// costs for V8 instructions that are more expensive than their V9 ones.
37def HasNoV9 : Predicate<"!Subtarget.isV9()">;
38
Chris Lattner76afdc92006-01-30 05:35:57 +000039// HasVIS - This is true when the target processor has VIS extensions.
40def HasVIS : Predicate<"Subtarget.isVIS()">;
41
42// UseDeprecatedInsts - This predicate is true when the target processor is a
43// V8, or when it is V9 but the V8 deprecated instructions are efficient enough
44// to use when appropriate. In either of these cases, the instruction selector
45// will pick deprecated instructions.
46def UseDeprecatedInsts : Predicate<"Subtarget.useDeprecatedV8Instructions()">;
47
48//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000049// Instruction Pattern Stuff
50//===----------------------------------------------------------------------===//
51
Jakob Stoklund Olesen4bb862d2010-08-17 18:17:12 +000052def simm11 : PatLeaf<(imm), [{ return isInt<11>(N->getSExtValue()); }]>;
Chris Lattner749d6fa2006-01-31 06:18:16 +000053
Jakob Stoklund Olesen4bb862d2010-08-17 18:17:12 +000054def simm13 : PatLeaf<(imm), [{ return isInt<13>(N->getSExtValue()); }]>;
Chris Lattner7b0902d2005-12-17 08:26:38 +000055
Chris Lattnerb71f9f82005-12-17 19:41:43 +000056def LO10 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return CurDAG->getTargetConstant((unsigned)N->getZExtValue() & 1023,
Owen Anderson825b72b2009-08-11 20:47:22 +000058 MVT::i32);
Chris Lattnerb71f9f82005-12-17 19:41:43 +000059}]>;
60
Chris Lattner57dd3bc2005-12-17 19:37:00 +000061def HI22 : SDNodeXForm<imm, [{
62 // Transformation function: shift the immediate value down into the low bits.
Owen Anderson825b72b2009-08-11 20:47:22 +000063 return CurDAG->getTargetConstant((unsigned)N->getZExtValue() >> 10, MVT::i32);
Chris Lattner57dd3bc2005-12-17 19:37:00 +000064}]>;
65
66def SETHIimm : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000067 return (((unsigned)N->getZExtValue() >> 10) << 10) ==
68 (unsigned)N->getZExtValue();
Chris Lattner57dd3bc2005-12-17 19:37:00 +000069}], HI22>;
70
Chris Lattnerbc83fd92005-12-17 20:04:49 +000071// Addressing modes.
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +000072def ADDRrr : ComplexPattern<iPTR, 2, "SelectADDRrr", [], []>;
73def ADDRri : ComplexPattern<iPTR, 2, "SelectADDRri", [frameindex], []>;
Chris Lattnerbc83fd92005-12-17 20:04:49 +000074
75// Address operands
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +000076def MEMrr : Operand<iPTR> {
Chris Lattnerbc83fd92005-12-17 20:04:49 +000077 let PrintMethod = "printMemOperand";
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +000078 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Chris Lattnerbc83fd92005-12-17 20:04:49 +000079}
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +000080def MEMri : Operand<iPTR> {
Chris Lattnerbc83fd92005-12-17 20:04:49 +000081 let PrintMethod = "printMemOperand";
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +000082 let MIOperandInfo = (ops ptr_rc, i32imm);
Chris Lattnerbc83fd92005-12-17 20:04:49 +000083}
84
Chris Lattner04dd6732005-12-18 01:46:58 +000085// Branch targets have OtherVT type.
86def brtarget : Operand<OtherVT>;
Chris Lattner2db3ff62005-12-18 15:55:15 +000087def calltarget : Operand<i32>;
Chris Lattner04dd6732005-12-18 01:46:58 +000088
Chris Lattner6788faa2006-01-31 06:49:09 +000089// Operand for printing out a condition code.
Chris Lattner7c90f732006-02-05 05:50:24 +000090let PrintMethod = "printCCOperand" in
91 def CCOp : Operand<i32>;
Chris Lattner6788faa2006-01-31 06:49:09 +000092
Chris Lattner7c90f732006-02-05 05:50:24 +000093def SDTSPcmpfcc :
Chris Lattnerf613fcb2006-02-10 06:58:25 +000094SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisSameAs<0, 1>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000095def SDTSPbrcc :
Chris Lattnerf613fcb2006-02-10 06:58:25 +000096SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000097def SDTSPselectcc :
Chris Lattnerf613fcb2006-02-10 06:58:25 +000098SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000099def SDTSPFTOI :
Chris Lattner3cb71872005-12-23 05:00:16 +0000100SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +0000101def SDTSPITOF :
Chris Lattner3cb71872005-12-23 05:00:16 +0000102SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000103
Chris Lattner036609b2010-12-23 18:28:41 +0000104def SPcmpicc : SDNode<"SPISD::CMPICC", SDTIntBinOp, [SDNPOutGlue]>;
105def SPcmpfcc : SDNode<"SPISD::CMPFCC", SDTSPcmpfcc, [SDNPOutGlue]>;
106def SPbricc : SDNode<"SPISD::BRICC", SDTSPbrcc, [SDNPHasChain, SDNPInGlue]>;
Jakob Stoklund Olesen8534e992013-04-03 04:41:44 +0000107def SPbrxcc : SDNode<"SPISD::BRXCC", SDTSPbrcc, [SDNPHasChain, SDNPInGlue]>;
Chris Lattner036609b2010-12-23 18:28:41 +0000108def SPbrfcc : SDNode<"SPISD::BRFCC", SDTSPbrcc, [SDNPHasChain, SDNPInGlue]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000109
Chris Lattner7c90f732006-02-05 05:50:24 +0000110def SPhi : SDNode<"SPISD::Hi", SDTIntUnaryOp>;
111def SPlo : SDNode<"SPISD::Lo", SDTIntUnaryOp>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000112
Chris Lattner7c90f732006-02-05 05:50:24 +0000113def SPftoi : SDNode<"SPISD::FTOI", SDTSPFTOI>;
114def SPitof : SDNode<"SPISD::ITOF", SDTSPITOF>;
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def SPselecticc : SDNode<"SPISD::SELECT_ICC", SDTSPselectcc, [SDNPInGlue]>;
117def SPselectfcc : SDNode<"SPISD::SELECT_FCC", SDTSPselectcc, [SDNPInGlue]>;
Chris Lattner33084492005-12-18 08:13:54 +0000118
Venkatraman Govindaraju765e08d2009-08-26 04:50:17 +0000119// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000120def SDT_SPCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
121def SDT_SPCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
122 SDTCisVT<1, i32> ]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000123
Bill Wendlingc69107c2007-11-13 09:19:02 +0000124def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000126def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000128
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000129def SDT_SPCall : SDTypeProfile<0, -1, [SDTCisVT<0, i32>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +0000130def call : SDNode<"SPISD::CALL", SDT_SPCall,
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000131 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
132 SDNPVariadic]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000133
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000134def SDT_SPRet : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
135def retflag : SDNode<"SPISD::RET_FLAG", SDT_SPRet,
Jakob Stoklund Olesen067e5a22013-02-05 18:16:58 +0000136 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000137
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +0000138def flushw : SDNode<"SPISD::FLUSHW", SDTNone,
Jakob Stoklund Olesen02c63802012-08-24 00:31:13 +0000139 [SDNPHasChain, SDNPSideEffect, SDNPMayStore]>;
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +0000140
Chris Lattnerdb486a62009-09-15 17:46:24 +0000141def getPCX : Operand<i32> {
142 let PrintMethod = "printGetPCX";
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000143}
Chris Lattnerdb486a62009-09-15 17:46:24 +0000144
Chris Lattner7b0902d2005-12-17 08:26:38 +0000145//===----------------------------------------------------------------------===//
Chris Lattner3772bcb2006-01-30 07:43:04 +0000146// SPARC Flag Conditions
147//===----------------------------------------------------------------------===//
148
Chris Lattner7c90f732006-02-05 05:50:24 +0000149// Note that these values must be kept in sync with the CCOp::CondCode enum
Chris Lattner3772bcb2006-01-30 07:43:04 +0000150// values.
Chris Lattner7a4d2912006-01-31 06:56:30 +0000151class ICC_VAL<int N> : PatLeaf<(i32 N)>;
Chris Lattner749d6fa2006-01-31 06:18:16 +0000152def ICC_NE : ICC_VAL< 9>; // Not Equal
153def ICC_E : ICC_VAL< 1>; // Equal
154def ICC_G : ICC_VAL<10>; // Greater
155def ICC_LE : ICC_VAL< 2>; // Less or Equal
156def ICC_GE : ICC_VAL<11>; // Greater or Equal
157def ICC_L : ICC_VAL< 3>; // Less
158def ICC_GU : ICC_VAL<12>; // Greater Unsigned
159def ICC_LEU : ICC_VAL< 4>; // Less or Equal Unsigned
160def ICC_CC : ICC_VAL<13>; // Carry Clear/Great or Equal Unsigned
161def ICC_CS : ICC_VAL< 5>; // Carry Set/Less Unsigned
162def ICC_POS : ICC_VAL<14>; // Positive
163def ICC_NEG : ICC_VAL< 6>; // Negative
164def ICC_VC : ICC_VAL<15>; // Overflow Clear
165def ICC_VS : ICC_VAL< 7>; // Overflow Set
Chris Lattner3772bcb2006-01-30 07:43:04 +0000166
Chris Lattner7a4d2912006-01-31 06:56:30 +0000167class FCC_VAL<int N> : PatLeaf<(i32 N)>;
Chris Lattner749d6fa2006-01-31 06:18:16 +0000168def FCC_U : FCC_VAL<23>; // Unordered
169def FCC_G : FCC_VAL<22>; // Greater
170def FCC_UG : FCC_VAL<21>; // Unordered or Greater
171def FCC_L : FCC_VAL<20>; // Less
172def FCC_UL : FCC_VAL<19>; // Unordered or Less
173def FCC_LG : FCC_VAL<18>; // Less or Greater
174def FCC_NE : FCC_VAL<17>; // Not Equal
175def FCC_E : FCC_VAL<25>; // Equal
176def FCC_UE : FCC_VAL<24>; // Unordered or Equal
177def FCC_GE : FCC_VAL<25>; // Greater or Equal
178def FCC_UGE : FCC_VAL<26>; // Unordered or Greater or Equal
179def FCC_LE : FCC_VAL<27>; // Less or Equal
180def FCC_ULE : FCC_VAL<28>; // Unordered or Less or Equal
181def FCC_O : FCC_VAL<29>; // Ordered
Chris Lattner3772bcb2006-01-30 07:43:04 +0000182
Chris Lattneraca36b92006-09-01 22:28:02 +0000183//===----------------------------------------------------------------------===//
184// Instruction Class Templates
185//===----------------------------------------------------------------------===//
186
187/// F3_12 multiclass - Define a normal F3_1/F3_2 pattern in one shot.
188multiclass F3_12<string OpcStr, bits<6> Op3Val, SDNode OpNode> {
189 def rr : F3_1<2, Op3Val,
Evan Cheng64d80e32007-07-19 01:14:50 +0000190 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattneraca36b92006-09-01 22:28:02 +0000191 !strconcat(OpcStr, " $b, $c, $dst"),
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000192 [(set i32:$dst, (OpNode i32:$b, i32:$c))]>;
Chris Lattneraca36b92006-09-01 22:28:02 +0000193 def ri : F3_2<2, Op3Val,
Evan Cheng64d80e32007-07-19 01:14:50 +0000194 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattneraca36b92006-09-01 22:28:02 +0000195 !strconcat(OpcStr, " $b, $c, $dst"),
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +0000196 [(set i32:$dst, (OpNode i32:$b, (i32 simm13:$c)))]>;
Chris Lattneraca36b92006-09-01 22:28:02 +0000197}
198
199/// F3_12np multiclass - Define a normal F3_1/F3_2 pattern in one shot, with no
200/// pattern.
201multiclass F3_12np<string OpcStr, bits<6> Op3Val> {
202 def rr : F3_1<2, Op3Val,
Evan Cheng64d80e32007-07-19 01:14:50 +0000203 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattneraca36b92006-09-01 22:28:02 +0000204 !strconcat(OpcStr, " $b, $c, $dst"), []>;
205 def ri : F3_2<2, Op3Val,
Evan Cheng64d80e32007-07-19 01:14:50 +0000206 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattneraca36b92006-09-01 22:28:02 +0000207 !strconcat(OpcStr, " $b, $c, $dst"), []>;
208}
Chris Lattner3772bcb2006-01-30 07:43:04 +0000209
210//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000211// Instructions
212//===----------------------------------------------------------------------===//
213
Chris Lattner275f6452004-02-28 19:37:18 +0000214// Pseudo instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000215class Pseudo<dag outs, dag ins, string asmstr, list<dag> pattern>
216 : InstSP<outs, ins, asmstr, pattern>;
Chris Lattnereee99bd2005-12-18 08:21:00 +0000217
Chris Lattnerdb486a62009-09-15 17:46:24 +0000218// GETPCX for PIC
Venkatraman Govindarajuc1783082011-01-12 03:52:59 +0000219let Defs = [O7] in {
Chris Lattnerdb486a62009-09-15 17:46:24 +0000220 def GETPCX : Pseudo<(outs getPCX:$getpcseq), (ins), "$getpcseq", [] >;
221}
222
Evan Cheng071a2792007-09-11 19:55:27 +0000223let Defs = [O6], Uses = [O6] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000224def ADJCALLSTACKDOWN : Pseudo<(outs), (ins i32imm:$amt),
Chris Lattner2db3ff62005-12-18 15:55:15 +0000225 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000226 [(callseq_start timm:$amt)]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000227def ADJCALLSTACKUP : Pseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
228 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000229 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000230}
Evan Cheng6e141fd2007-12-12 23:12:09 +0000231
Venkatraman Govindarajufc3faa72011-01-21 22:00:00 +0000232let hasSideEffects = 1, mayStore = 1 in {
233 let rd = 0, rs1 = 0, rs2 = 0 in
234 def FLUSHW : F3_1<0b10, 0b101011, (outs), (ins),
235 "flushw",
236 [(flushw)]>, Requires<[HasV9]>;
237 let rd = 0, rs1 = 1, simm13 = 3 in
238 def TA3 : F3_2<0b10, 0b111010, (outs), (ins),
239 "ta 3",
240 [(flushw)]>;
241}
Venkatraman Govindaraju860b64c2011-01-12 05:08:36 +0000242
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000243def UNIMP : F2_1<0b000, (outs), (ins i32imm:$val),
244 "unimp $val", []>;
245
Chris Lattnerbeecfd22005-12-19 00:50:12 +0000246// FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the
247// fpmover pass.
Chris Lattner2deb87f2006-02-21 18:04:32 +0000248let Predicates = [HasNoV9] in { // Only emit these in V8 mode.
Evan Cheng64d80e32007-07-19 01:14:50 +0000249 def FpMOVD : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000250 "!FpMOVD $src, $dst", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000251 def FpNEGD : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000252 "!FpNEGD $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000253 [(set f64:$dst, (fneg f64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000254 def FpABSD : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000255 "!FpABSD $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000256 [(set f64:$dst, (fabs f64:$src))]>;
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000257}
Chris Lattner33084492005-12-18 08:13:54 +0000258
Dan Gohman533297b2009-10-29 18:10:34 +0000259// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
260// instruction selection into a branch sequence. This has to handle all
261// permutations of selection between i32/f32/f64 on ICC and FCC.
Venkatraman Govindarajuf27df332011-01-11 22:38:28 +0000262 // Expanded after instruction selection.
263let Uses = [ICC], usesCustomInserter = 1 in {
Chris Lattner33084492005-12-18 08:13:54 +0000264 def SELECT_CC_Int_ICC
Evan Cheng64d80e32007-07-19 01:14:50 +0000265 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, i32imm:$Cond),
Chris Lattner33084492005-12-18 08:13:54 +0000266 "; SELECT_CC_Int_ICC PSEUDO!",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000267 [(set i32:$dst, (SPselecticc i32:$T, i32:$F, imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000268 def SELECT_CC_FP_ICC
Evan Cheng64d80e32007-07-19 01:14:50 +0000269 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, i32imm:$Cond),
Chris Lattner33084492005-12-18 08:13:54 +0000270 "; SELECT_CC_FP_ICC PSEUDO!",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000271 [(set f32:$dst, (SPselecticc f32:$T, f32:$F, imm:$Cond))]>;
Venkatraman Govindarajuf27df332011-01-11 22:38:28 +0000272
Chris Lattner33084492005-12-18 08:13:54 +0000273 def SELECT_CC_DFP_ICC
Evan Cheng64d80e32007-07-19 01:14:50 +0000274 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
Chris Lattner33084492005-12-18 08:13:54 +0000275 "; SELECT_CC_DFP_ICC PSEUDO!",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000276 [(set f64:$dst, (SPselecticc f64:$T, f64:$F, imm:$Cond))]>;
Venkatraman Govindarajuf27df332011-01-11 22:38:28 +0000277}
278
279let usesCustomInserter = 1, Uses = [FCC] in {
280
281 def SELECT_CC_Int_FCC
282 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, i32imm:$Cond),
283 "; SELECT_CC_Int_FCC PSEUDO!",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000284 [(set i32:$dst, (SPselectfcc i32:$T, i32:$F, imm:$Cond))]>;
Venkatraman Govindarajuf27df332011-01-11 22:38:28 +0000285
286 def SELECT_CC_FP_FCC
287 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, i32imm:$Cond),
288 "; SELECT_CC_FP_FCC PSEUDO!",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000289 [(set f32:$dst, (SPselectfcc f32:$T, f32:$F, imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000290 def SELECT_CC_DFP_FCC
Evan Cheng64d80e32007-07-19 01:14:50 +0000291 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
Chris Lattner33084492005-12-18 08:13:54 +0000292 "; SELECT_CC_DFP_FCC PSEUDO!",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000293 [(set f64:$dst, (SPselectfcc f64:$T, f64:$F, imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000294}
Chris Lattner275f6452004-02-28 19:37:18 +0000295
Chris Lattner76afdc92006-01-30 05:35:57 +0000296
Brian Gaekea8056fa2004-03-06 05:32:13 +0000297// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +0000298// special cases of JMPL:
Dan Gohmanadaace82009-11-11 18:11:07 +0000299let isReturn = 1, isTerminator = 1, hasDelaySlot = 1, isBarrier = 1 in {
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000300 let rd = O7.Num, rs1 = G0.Num in
301 def RETL: F3_2<2, 0b111000, (outs), (ins i32imm:$val),
302 "jmp %o7+$val", [(retflag simm13:$val)]>;
Venkatraman Govindaraju71e39da2011-01-20 05:08:26 +0000303
Venkatraman Govindaraju58269b92011-02-21 03:42:44 +0000304 let rd = I7.Num, rs1 = G0.Num in
305 def RET: F3_2<2, 0b111000, (outs), (ins i32imm:$val),
306 "jmp %i7+$val", []>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000307}
Brian Gaeke8542e082004-04-02 20:53:37 +0000308
309// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000310def LDSBrr : F3_1<3, 0b001001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000311 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner19637832005-12-17 20:26:45 +0000312 "ldsb [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000313 [(set i32:$dst, (sextloadi8 ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000314def LDSBri : F3_2<3, 0b001001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000315 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner84e2abf2005-12-17 20:18:24 +0000316 "ldsb [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000317 [(set i32:$dst, (sextloadi8 ADDRri:$addr))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000318def LDSHrr : F3_1<3, 0b001010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000319 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner19637832005-12-17 20:26:45 +0000320 "ldsh [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000321 [(set i32:$dst, (sextloadi16 ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000322def LDSHri : F3_2<3, 0b001010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000323 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner84e2abf2005-12-17 20:18:24 +0000324 "ldsh [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000325 [(set i32:$dst, (sextloadi16 ADDRri:$addr))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000326def LDUBrr : F3_1<3, 0b000001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000327 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner19637832005-12-17 20:26:45 +0000328 "ldub [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000329 [(set i32:$dst, (zextloadi8 ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000330def LDUBri : F3_2<3, 0b000001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000331 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner84e2abf2005-12-17 20:18:24 +0000332 "ldub [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000333 [(set i32:$dst, (zextloadi8 ADDRri:$addr))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000334def LDUHrr : F3_1<3, 0b000010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000335 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner19637832005-12-17 20:26:45 +0000336 "lduh [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000337 [(set i32:$dst, (zextloadi16 ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000338def LDUHri : F3_2<3, 0b000010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000339 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner84e2abf2005-12-17 20:18:24 +0000340 "lduh [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000341 [(set i32:$dst, (zextloadi16 ADDRri:$addr))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000342def LDrr : F3_1<3, 0b000000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000343 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner19637832005-12-17 20:26:45 +0000344 "ld [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000345 [(set i32:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000346def LDri : F3_2<3, 0b000000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000347 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner84e2abf2005-12-17 20:18:24 +0000348 "ld [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000349 [(set i32:$dst, (load ADDRri:$addr))]>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000350
Brian Gaeke562d5b02004-06-18 05:19:27 +0000351// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000352def LDFrr : F3_1<3, 0b100000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000353 (outs FPRegs:$dst), (ins MEMrr:$addr),
Chris Lattnerb575baf2005-12-17 20:32:47 +0000354 "ld [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000355 [(set f32:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000356def LDFri : F3_2<3, 0b100000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000357 (outs FPRegs:$dst), (ins MEMri:$addr),
Chris Lattnerb575baf2005-12-17 20:32:47 +0000358 "ld [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000359 [(set f32:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000360def LDDFrr : F3_1<3, 0b100011,
Evan Cheng64d80e32007-07-19 01:14:50 +0000361 (outs DFPRegs:$dst), (ins MEMrr:$addr),
Chris Lattnerb575baf2005-12-17 20:32:47 +0000362 "ldd [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000363 [(set f64:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000364def LDDFri : F3_2<3, 0b100011,
Evan Cheng64d80e32007-07-19 01:14:50 +0000365 (outs DFPRegs:$dst), (ins MEMri:$addr),
Chris Lattnerb575baf2005-12-17 20:32:47 +0000366 "ldd [$addr], $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000367 [(set f64:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000368
Brian Gaeke8542e082004-04-02 20:53:37 +0000369// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000370def STBrr : F3_1<3, 0b000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000371 (outs), (ins MEMrr:$addr, IntRegs:$src),
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000372 "stb $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000373 [(truncstorei8 i32:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000374def STBri : F3_2<3, 0b000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000375 (outs), (ins MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000376 "stb $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000377 [(truncstorei8 i32:$src, ADDRri:$addr)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000378def STHrr : F3_1<3, 0b000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000379 (outs), (ins MEMrr:$addr, IntRegs:$src),
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000380 "sth $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000381 [(truncstorei16 i32:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000382def STHri : F3_2<3, 0b000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000383 (outs), (ins MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000384 "sth $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000385 [(truncstorei16 i32:$src, ADDRri:$addr)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000386def STrr : F3_1<3, 0b000100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000387 (outs), (ins MEMrr:$addr, IntRegs:$src),
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000388 "st $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000389 [(store i32:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000390def STri : F3_2<3, 0b000100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000391 (outs), (ins MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000392 "st $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000393 [(store i32:$src, ADDRri:$addr)]>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000394
395// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000396def STFrr : F3_1<3, 0b100100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000397 (outs), (ins MEMrr:$addr, FPRegs:$src),
Chris Lattner53ec2032005-12-17 20:47:16 +0000398 "st $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000399 [(store f32:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000400def STFri : F3_2<3, 0b100100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000401 (outs), (ins MEMri:$addr, FPRegs:$src),
Chris Lattner53ec2032005-12-17 20:47:16 +0000402 "st $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000403 [(store f32:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000404def STDFrr : F3_1<3, 0b100111,
Evan Cheng64d80e32007-07-19 01:14:50 +0000405 (outs), (ins MEMrr:$addr, DFPRegs:$src),
Chris Lattner53ec2032005-12-17 20:47:16 +0000406 "std $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000407 [(store f64:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000408def STDFri : F3_2<3, 0b100111,
Evan Cheng64d80e32007-07-19 01:14:50 +0000409 (outs), (ins MEMri:$addr, DFPRegs:$src),
Chris Lattner53ec2032005-12-17 20:47:16 +0000410 "std $src, [$addr]",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000411 [(store f64:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000412
Brian Gaeke775158d2004-03-04 04:37:45 +0000413// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000414def SETHIi: F2_1<0b100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000415 (outs IntRegs:$dst), (ins i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000416 "sethi $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000417 [(set i32:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000418
Brian Gaeke8542e082004-04-02 20:53:37 +0000419// Section B.10 - NOP Instruction, p. 105
420// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000421let rd = 0, imm22 = 0 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000422 def NOP : F2_1<0b100, (outs), (ins), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000423
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000424// Section B.11 - Logical Instructions, p. 106
Chris Lattneraca36b92006-09-01 22:28:02 +0000425defm AND : F3_12<"and", 0b000001, and>;
426
Chris Lattner96b84be2005-12-16 06:25:42 +0000427def ANDNrr : F3_1<2, 0b000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000428 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000429 "andn $b, $c, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000430 [(set i32:$dst, (and i32:$b, (not i32:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000431def ANDNri : F3_2<2, 0b000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000432 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000433 "andn $b, $c, $dst", []>;
Chris Lattneraca36b92006-09-01 22:28:02 +0000434
435defm OR : F3_12<"or", 0b000010, or>;
436
Chris Lattner96b84be2005-12-16 06:25:42 +0000437def ORNrr : F3_1<2, 0b000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000438 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000439 "orn $b, $c, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000440 [(set i32:$dst, (or i32:$b, (not i32:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000441def ORNri : F3_2<2, 0b000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000442 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000443 "orn $b, $c, $dst", []>;
Chris Lattneraca36b92006-09-01 22:28:02 +0000444defm XOR : F3_12<"xor", 0b000011, xor>;
445
Chris Lattner96b84be2005-12-16 06:25:42 +0000446def XNORrr : F3_1<2, 0b000111,
Evan Cheng64d80e32007-07-19 01:14:50 +0000447 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000448 "xnor $b, $c, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000449 [(set i32:$dst, (not (xor i32:$b, i32:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000450def XNORri : F3_2<2, 0b000111,
Evan Cheng64d80e32007-07-19 01:14:50 +0000451 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000452 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000453
454// Section B.12 - Shift Instructions, p. 107
Chris Lattneraca36b92006-09-01 22:28:02 +0000455defm SLL : F3_12<"sll", 0b100101, shl>;
456defm SRL : F3_12<"srl", 0b100110, srl>;
457defm SRA : F3_12<"sra", 0b100111, sra>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000458
459// Section B.13 - Add Instructions, p. 108
Chris Lattneraca36b92006-09-01 22:28:02 +0000460defm ADD : F3_12<"add", 0b000000, add>;
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000461
462// "LEA" forms of add (patterns to make tblgen happy)
463def LEA_ADDri : F3_2<2, 0b000000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000464 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000465 "add ${addr:arith}, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000466 [(set i32:$dst, ADDRri:$addr)]>;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000467
468let Defs = [ICC] in
469 defm ADDCC : F3_12<"addcc", 0b010000, addc>;
470
Venkatraman Govindarajuf27df332011-01-11 22:38:28 +0000471let Uses = [ICC] in
472 defm ADDX : F3_12<"addx", 0b001000, adde>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000473
Brian Gaeke775158d2004-03-04 04:37:45 +0000474// Section B.15 - Subtract Instructions, p. 110
Chris Lattneraca36b92006-09-01 22:28:02 +0000475defm SUB : F3_12 <"sub" , 0b000100, sub>;
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000476let Uses = [ICC] in
477 defm SUBX : F3_12 <"subx" , 0b001100, sube>;
Chris Lattneraca36b92006-09-01 22:28:02 +0000478
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000479let Defs = [ICC] in
Chris Lattnerdb486a62009-09-15 17:46:24 +0000480 defm SUBCC : F3_12 <"subcc", 0b010100, SPcmpicc>;
481
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000482let Uses = [ICC], Defs = [ICC] in
Chris Lattnerdb486a62009-09-15 17:46:24 +0000483 def SUBXCCrr: F3_1<2, 0b011100,
484 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
485 "subxcc $b, $c, $dst", []>;
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000486
Brian Gaeke775158d2004-03-04 04:37:45 +0000487
Brian Gaeke032f80f2004-03-16 22:37:13 +0000488// Section B.18 - Multiply Instructions, p. 113
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000489let Defs = [Y] in {
490 defm UMUL : F3_12np<"umul", 0b001010>;
491 defm SMUL : F3_12 <"smul", 0b001011, mul>;
492}
Chris Lattner94136782006-02-09 05:06:36 +0000493
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000494// Section B.19 - Divide Instructions, p. 115
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000495let Defs = [Y] in {
496 defm UDIV : F3_12np<"udiv", 0b001110>;
497 defm SDIV : F3_12np<"sdiv", 0b001111>;
498}
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000499
Brian Gaekea8056fa2004-03-06 05:32:13 +0000500// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattneraca36b92006-09-01 22:28:02 +0000501defm SAVE : F3_12np<"save" , 0b111100>;
502defm RESTORE : F3_12np<"restore", 0b111101>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000503
Brian Gaekec3e97012004-05-08 04:21:32 +0000504// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000505
506// conditional branch class:
Evan Cheng64d80e32007-07-19 01:14:50 +0000507class BranchSP<bits<4> cc, dag ins, string asmstr, list<dag> pattern>
508 : F2_2<cc, 0b010, (outs), ins, asmstr, pattern> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000509 let isBranch = 1;
510 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000511 let hasDelaySlot = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000512}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000513
514let isBarrier = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000515 def BA : BranchSP<0b1000, (ins brtarget:$dst),
Chris Lattner04dd6732005-12-18 01:46:58 +0000516 "ba $dst",
517 [(br bb:$dst)]>;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000518
Chris Lattner7a4d2912006-01-31 06:56:30 +0000519// FIXME: the encoding for the JIT should look at the condition field.
Chris Lattnerdb486a62009-09-15 17:46:24 +0000520let Uses = [ICC] in
521 def BCOND : BranchSP<0, (ins brtarget:$dst, CCOp:$cc),
522 "b$cc $dst",
523 [(SPbricc bb:$dst, imm:$cc)]>;
Chris Lattner3772bcb2006-01-30 07:43:04 +0000524
Brian Gaekec3e97012004-05-08 04:21:32 +0000525
Brian Gaeke4185d032004-07-08 09:08:22 +0000526// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
527
528// floating-point conditional branch class:
Evan Cheng64d80e32007-07-19 01:14:50 +0000529class FPBranchSP<bits<4> cc, dag ins, string asmstr, list<dag> pattern>
530 : F2_2<cc, 0b110, (outs), ins, asmstr, pattern> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000531 let isBranch = 1;
532 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000533 let hasDelaySlot = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000534}
535
Chris Lattner7a4d2912006-01-31 06:56:30 +0000536// FIXME: the encoding for the JIT should look at the condition field.
Chris Lattnerdb486a62009-09-15 17:46:24 +0000537let Uses = [FCC] in
538 def FBCOND : FPBranchSP<0, (ins brtarget:$dst, CCOp:$cc),
539 "fb$cc $dst",
540 [(SPbrfcc bb:$dst, imm:$cc)]>;
Brian Gaekeb354b712004-11-16 07:32:09 +0000541
542
Brian Gaeke8542e082004-04-02 20:53:37 +0000543// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000544// This is the only Format 1 instruction
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000545let Uses = [O6],
Evan Chengffbacca2007-07-21 00:34:19 +0000546 hasDelaySlot = 1, isCall = 1,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000547 Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
Venkatraman Govindaraju71e39da2011-01-20 05:08:26 +0000548 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
549 ICC, FCC, Y] in {
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000550 def CALL : InstSP<(outs), (ins calltarget:$dst, variable_ops),
Evan Cheng171049d2005-12-23 22:14:32 +0000551 "call $dst", []> {
Brian Gaeke374b36d2004-09-29 20:45:05 +0000552 bits<30> disp;
553 let op = 1;
554 let Inst{29-0} = disp;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000555 }
Evan Cheng171049d2005-12-23 22:14:32 +0000556
Chris Lattner2db3ff62005-12-18 15:55:15 +0000557 // indirect calls
Chris Lattner1c4f4352005-12-16 06:52:00 +0000558 def JMPLrr : F3_1<2, 0b111000,
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000559 (outs), (ins MEMrr:$ptr, variable_ops),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000560 "call $ptr",
Chris Lattnerde3e05f2010-03-18 23:57:57 +0000561 [(call ADDRrr:$ptr)]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000562 def JMPLri : F3_2<2, 0b111000,
Venkatraman Govindaraju7d29ffb2011-01-12 03:18:21 +0000563 (outs), (ins MEMri:$ptr, variable_ops),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000564 "call $ptr",
Chris Lattnerde3e05f2010-03-18 23:57:57 +0000565 [(call ADDRri:$ptr)]>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000566}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000567
Chris Lattner37949f52005-12-17 22:22:53 +0000568// Section B.28 - Read State Register Instructions
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000569let Uses = [Y] in
570 def RDY : F3_1<2, 0b101000,
571 (outs IntRegs:$dst), (ins),
572 "rd %y, $dst", []>;
Chris Lattner37949f52005-12-17 22:22:53 +0000573
Chris Lattner22ede702004-04-07 04:06:46 +0000574// Section B.29 - Write State Register Instructions
Venkatraman Govindarajuf6612772010-12-28 20:39:17 +0000575let Defs = [Y] in {
576 def WRYrr : F3_1<2, 0b110000,
577 (outs), (ins IntRegs:$b, IntRegs:$c),
578 "wr $b, $c, %y", []>;
579 def WRYri : F3_2<2, 0b110000,
580 (outs), (ins IntRegs:$b, i32imm:$c),
581 "wr $b, $c, %y", []>;
582}
Brian Gaekec53105c2004-06-27 22:53:56 +0000583// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000584def FITOS : F3_3<2, 0b110100, 0b011000100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000585 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000586 "fitos $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000587 [(set FPRegs:$dst, (SPitof FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000588def FITOD : F3_3<2, 0b110100, 0b011001000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000589 (outs DFPRegs:$dst), (ins FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000590 "fitod $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000591 [(set DFPRegs:$dst, (SPitof FPRegs:$src))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000592
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000593// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000594def FSTOI : F3_3<2, 0b110100, 0b011010001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000595 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000596 "fstoi $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000597 [(set FPRegs:$dst, (SPftoi FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000598def FDTOI : F3_3<2, 0b110100, 0b011010010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000599 (outs FPRegs:$dst), (ins DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000600 "fdtoi $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000601 [(set FPRegs:$dst, (SPftoi DFPRegs:$src))]>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000602
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000603// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000604def FSTOD : F3_3<2, 0b110100, 0b011001001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000605 (outs DFPRegs:$dst), (ins FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000606 "fstod $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000607 [(set f64:$dst, (fextend f32:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000608def FDTOS : F3_3<2, 0b110100, 0b011000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000609 (outs FPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000610 "fdtos $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000611 [(set f32:$dst, (fround f64:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000612
Brian Gaekef89cc652004-06-18 06:28:10 +0000613// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000614def FMOVS : F3_3<2, 0b110100, 0b000000001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000615 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000616 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000617def FNEGS : F3_3<2, 0b110100, 0b000000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000618 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000619 "fnegs $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000620 [(set f32:$dst, (fneg f32:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000621def FABSS : F3_3<2, 0b110100, 0b000001001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000622 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000623 "fabss $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000624 [(set f32:$dst, (fabs f32:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000625
Chris Lattner294974b2005-12-17 23:20:27 +0000626
627// Floating-point Square Root Instructions, p.145
628def FSQRTS : F3_3<2, 0b110100, 0b000101001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000629 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000630 "fsqrts $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000631 [(set f32:$dst, (fsqrt f32:$src))]>;
Chris Lattner294974b2005-12-17 23:20:27 +0000632def FSQRTD : F3_3<2, 0b110100, 0b000101010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000633 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000634 "fsqrtd $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000635 [(set f64:$dst, (fsqrt f64:$src))]>;
Chris Lattner294974b2005-12-17 23:20:27 +0000636
637
Brian Gaekef89cc652004-06-18 06:28:10 +0000638
Brian Gaekec53105c2004-06-27 22:53:56 +0000639// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000640def FADDS : F3_3<2, 0b110100, 0b001000001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000641 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000642 "fadds $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000643 [(set f32:$dst, (fadd f32:$src1, f32:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000644def FADDD : F3_3<2, 0b110100, 0b001000010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000645 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000646 "faddd $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000647 [(set f64:$dst, (fadd f64:$src1, f64:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000648def FSUBS : F3_3<2, 0b110100, 0b001000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000649 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000650 "fsubs $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000651 [(set f32:$dst, (fsub f32:$src1, f32:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000652def FSUBD : F3_3<2, 0b110100, 0b001000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000653 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000654 "fsubd $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000655 [(set f64:$dst, (fsub f64:$src1, f64:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000656
657// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000658def FMULS : F3_3<2, 0b110100, 0b001001001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000659 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000660 "fmuls $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000661 [(set f32:$dst, (fmul f32:$src1, f32:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000662def FMULD : F3_3<2, 0b110100, 0b001001010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000663 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000664 "fmuld $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000665 [(set f64:$dst, (fmul f64:$src1, f64:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000666def FSMULD : F3_3<2, 0b110100, 0b001101001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000667 (outs DFPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000668 "fsmuld $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000669 [(set f64:$dst, (fmul (fextend f32:$src1),
670 (fextend f32:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000671def FDIVS : F3_3<2, 0b110100, 0b001001101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000672 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000673 "fdivs $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000674 [(set f32:$dst, (fdiv f32:$src1, f32:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000675def FDIVD : F3_3<2, 0b110100, 0b001001110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000676 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000677 "fdivd $src1, $src2, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000678 [(set f64:$dst, (fdiv f64:$src1, f64:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000679
Brian Gaeke4185d032004-07-08 09:08:22 +0000680// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000681// Note: the 2nd template arg is different for these guys.
682// Note 2: the result of a FCMP is not available until the 2nd cycle
683// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000684// is modelled with a forced noop after the instruction.
Chris Lattnerdb486a62009-09-15 17:46:24 +0000685let Defs = [FCC] in {
686 def FCMPS : F3_3<2, 0b110101, 0b001010001,
687 (outs), (ins FPRegs:$src1, FPRegs:$src2),
688 "fcmps $src1, $src2\n\tnop",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000689 [(SPcmpfcc f32:$src1, f32:$src2)]>;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000690 def FCMPD : F3_3<2, 0b110101, 0b001010010,
691 (outs), (ins DFPRegs:$src1, DFPRegs:$src2),
692 "fcmpd $src1, $src2\n\tnop",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000693 [(SPcmpfcc f64:$src1, f64:$src2)]>;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000694}
Chris Lattner76afdc92006-01-30 05:35:57 +0000695
696//===----------------------------------------------------------------------===//
697// V9 Instructions
698//===----------------------------------------------------------------------===//
699
700// V9 Conditional Moves.
Eric Christopherc63a4042010-06-21 20:22:35 +0000701let Predicates = [HasV9], Constraints = "$T = $dst" in {
Chris Lattner97f91022006-01-31 06:24:29 +0000702 // Move Integer Register on Condition (MOVcc) p. 194 of the V9 manual.
Chris Lattner76afdc92006-01-30 05:35:57 +0000703 // FIXME: Add instruction encodings for the JIT some day.
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000704 let Uses = [ICC] in {
705 def MOVICCrr
706 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, CCOp:$cc),
707 "mov$cc %icc, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000708 [(set i32:$dst, (SPselecticc i32:$F, i32:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000709 def MOVICCri
710 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, i32imm:$F, CCOp:$cc),
711 "mov$cc %icc, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000712 [(set i32:$dst, (SPselecticc simm11:$F, i32:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000713 }
Chris Lattner6dc83c72006-01-31 05:26:36 +0000714
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000715 let Uses = [FCC] in {
716 def MOVFCCrr
717 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, CCOp:$cc),
718 "mov$cc %fcc0, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000719 [(set i32:$dst, (SPselectfcc i32:$F, i32:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000720 def MOVFCCri
721 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, i32imm:$F, CCOp:$cc),
722 "mov$cc %fcc0, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000723 [(set i32:$dst, (SPselectfcc simm11:$F, i32:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000724 }
Chris Lattneraf370f72006-01-31 07:26:55 +0000725
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000726 let Uses = [ICC] in {
727 def FMOVS_ICC
728 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, CCOp:$cc),
729 "fmovs$cc %icc, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000730 [(set f32:$dst,
731 (SPselecticc f32:$F, f32:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000732 def FMOVD_ICC
733 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, CCOp:$cc),
734 "fmovd$cc %icc, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000735 [(set f64:$dst, (SPselecticc f64:$F, f64:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000736 }
737
738 let Uses = [FCC] in {
739 def FMOVS_FCC
740 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, CCOp:$cc),
741 "fmovs$cc %fcc0, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000742 [(set f32:$dst, (SPselectfcc f32:$F, f32:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000743 def FMOVD_FCC
744 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, CCOp:$cc),
745 "fmovd$cc %fcc0, $F, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000746 [(set f64:$dst, (SPselectfcc f64:$F, f64:$T, imm:$cc))]>;
Venkatraman Govindarajue105a392011-01-22 11:36:24 +0000747 }
Chris Lattneraf370f72006-01-31 07:26:55 +0000748
Chris Lattner76afdc92006-01-30 05:35:57 +0000749}
750
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000751// Floating-Point Move Instructions, p. 164 of the V9 manual.
752let Predicates = [HasV9] in {
753 def FMOVD : F3_3<2, 0b110100, 0b000000010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000754 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000755 "fmovd $src, $dst", []>;
756 def FNEGD : F3_3<2, 0b110100, 0b000000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000757 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000758 "fnegd $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000759 [(set f64:$dst, (fneg f64:$src))]>;
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000760 def FABSD : F3_3<2, 0b110100, 0b000001010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000761 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000762 "fabsd $src, $dst",
Jakob Stoklund Olesen15a3c182013-03-24 00:56:20 +0000763 [(set f64:$dst, (fabs f64:$src))]>;
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000764}
765
Chris Lattner9072c052006-01-30 06:14:02 +0000766// POPCrr - This does a ctpop of a 64-bit register. As such, we have to clear
767// the top 32-bits before using it. To do this clearing, we use a SLLri X,0.
768def POPCrr : F3_1<2, 0b101110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000769 (outs IntRegs:$dst), (ins IntRegs:$src),
Chris Lattner9072c052006-01-30 06:14:02 +0000770 "popc $src, $dst", []>, Requires<[HasV9]>;
Jakob Stoklund Olesenedf03822013-03-23 20:35:05 +0000771def : Pat<(ctpop i32:$src),
Jakob Stoklund Olesend28e30f2013-03-24 19:37:04 +0000772 (POPCrr (SLLri $src, 0))>;
Chris Lattner9072c052006-01-30 06:14:02 +0000773
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000774//===----------------------------------------------------------------------===//
775// Non-Instruction Patterns
776//===----------------------------------------------------------------------===//
777
778// Small immediates.
779def : Pat<(i32 simm13:$val),
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +0000780 (ORri (i32 G0), imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000781// Arbitrary immediates.
782def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000783 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
Chris Lattnere3572462005-12-18 02:10:39 +0000784
Nate Begeman551bf3f2006-02-17 05:43:56 +0000785// subc
Jakob Stoklund Olesenedf03822013-03-23 20:35:05 +0000786def : Pat<(subc i32:$b, i32:$c),
Jakob Stoklund Olesend28e30f2013-03-24 19:37:04 +0000787 (SUBCCrr $b, $c)>;
Jakob Stoklund Olesenedf03822013-03-23 20:35:05 +0000788def : Pat<(subc i32:$b, simm13:$val),
Jakob Stoklund Olesend28e30f2013-03-24 19:37:04 +0000789 (SUBCCri $b, imm:$val)>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000790
Chris Lattner76acc872005-12-18 02:37:35 +0000791// Global addresses, constant pool entries
Chris Lattner7c90f732006-02-05 05:50:24 +0000792def : Pat<(SPhi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +0000793def : Pat<(SPlo tglobaladdr:$in), (ORri (i32 G0), tglobaladdr:$in)>;
Chris Lattner7c90f732006-02-05 05:50:24 +0000794def : Pat<(SPhi tconstpool:$in), (SETHIi tconstpool:$in)>;
Jakob Stoklund Olesenfcb25e62013-04-02 04:08:54 +0000795def : Pat<(SPlo tconstpool:$in), (ORri (i32 G0), tconstpool:$in)>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000796
Chris Lattner4fca0172006-01-15 09:26:27 +0000797// Add reg, lo. This is used when taking the addr of a global/constpool entry.
Jakob Stoklund Olesenedf03822013-03-23 20:35:05 +0000798def : Pat<(add i32:$r, (SPlo tglobaladdr:$in)),
Jakob Stoklund Olesend28e30f2013-03-24 19:37:04 +0000799 (ADDri $r, tglobaladdr:$in)>;
Jakob Stoklund Olesenedf03822013-03-23 20:35:05 +0000800def : Pat<(add i32:$r, (SPlo tconstpool:$in)),
Jakob Stoklund Olesend28e30f2013-03-24 19:37:04 +0000801 (ADDri $r, tconstpool:$in)>;
Chris Lattner4fca0172006-01-15 09:26:27 +0000802
Evan Cheng171049d2005-12-23 22:14:32 +0000803// Calls:
804def : Pat<(call tglobaladdr:$dst),
805 (CALL tglobaladdr:$dst)>;
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000806def : Pat<(call texternalsym:$dst),
807 (CALL texternalsym:$dst)>;
Evan Cheng171049d2005-12-23 22:14:32 +0000808
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000809// Map integer extload's to zextloads.
Evan Cheng466685d2006-10-09 20:57:25 +0000810def : Pat<(i32 (extloadi1 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>;
811def : Pat<(i32 (extloadi1 ADDRri:$src)), (LDUBri ADDRri:$src)>;
812def : Pat<(i32 (extloadi8 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>;
813def : Pat<(i32 (extloadi8 ADDRri:$src)), (LDUBri ADDRri:$src)>;
814def : Pat<(i32 (extloadi16 ADDRrr:$src)), (LDUHrr ADDRrr:$src)>;
815def : Pat<(i32 (extloadi16 ADDRri:$src)), (LDUHri ADDRri:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000816
Chris Lattnera1251f22005-12-19 01:43:04 +0000817// zextload bool -> zextload byte
Evan Cheng466685d2006-10-09 20:57:25 +0000818def : Pat<(i32 (zextloadi1 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>;
819def : Pat<(i32 (zextloadi1 ADDRri:$src)), (LDUBri ADDRri:$src)>;
Jakob Stoklund Olesenc3ff3f42013-04-02 04:09:12 +0000820
821include "SparcInstr64Bit.td"