blob: 4fc1044cba96451521dfec2fdcb10c43f3e78640 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begemand77e59e2008-02-11 04:19:36 +000039def X86pextrb : SDNode<"X86ISD::PEXTRB",
40 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
41def X86pextrw : SDNode<"X86ISD::PEXTRW",
42 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
43def X86pinsrb : SDNode<"X86ISD::PINSRB",
44 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
45 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
46def X86pinsrw : SDNode<"X86ISD::PINSRW",
47 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
49def X86insrtps : SDNode<"X86ISD::INSERTPS",
50 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000052def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
53 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
54def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
55 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000056def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
57def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000058def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
59def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
60def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
61def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
62def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
63def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
65def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
66def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
67def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
69//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000070// SSE Complex Patterns
71//===----------------------------------------------------------------------===//
72
73// These are 'extloads' from a scalar to the low element of a vector, zeroing
74// the top elements. These are used for the SSE 'ss' and 'sd' instruction
75// forms.
76def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000077 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000079 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
81def ssmem : Operand<v4f32> {
82 let PrintMethod = "printf32mem";
83 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
84}
85def sdmem : Operand<v2f64> {
86 let PrintMethod = "printf64mem";
87 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
88}
89
90//===----------------------------------------------------------------------===//
91// SSE pattern fragments
92//===----------------------------------------------------------------------===//
93
Dan Gohmanf17a25c2007-07-18 16:29:46 +000094def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
95def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
96def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
97def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
98
Dan Gohman11821702007-07-27 17:16:43 +000099// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000100def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman2a174122008-10-15 06:50:19 +0000101 (store node:$val, node:$ptr), [{
102 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000103}]>;
104
Dan Gohman11821702007-07-27 17:16:43 +0000105// Like 'load', but always requires vector alignment.
Dan Gohman2a174122008-10-15 06:50:19 +0000106def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
107 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000108}]>;
109
Dan Gohman11821702007-07-27 17:16:43 +0000110def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
111def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000112def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
113def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
114def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
115def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
116
117// Like 'load', but uses special alignment checks suitable for use in
118// memory operands in most SSE instructions, which are required to
119// be naturally aligned on some targets but not on others.
120// FIXME: Actually implement support for targets that don't require the
121// alignment. This probably wants a subtarget predicate.
Dan Gohman2a174122008-10-15 06:50:19 +0000122def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
123 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000124}]>;
125
Dan Gohman11821702007-07-27 17:16:43 +0000126def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
127def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000128def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
129def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
130def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
131def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000132def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000133
Bill Wendling3b15d722007-08-11 09:52:53 +0000134// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
135// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000136// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohman61efc5a2008-10-16 00:03:00 +0000137def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman2a174122008-10-15 06:50:19 +0000138 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling3b15d722007-08-11 09:52:53 +0000139}]>;
140
141def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000142def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
143def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
144def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
145
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
147def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
148def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
149def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
150def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
151def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
152
Evan Cheng56ec77b2008-09-24 23:27:55 +0000153def vzmovl_v2i64 : PatFrag<(ops node:$src),
154 (bitconvert (v2i64 (X86vzmovl
155 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
156def vzmovl_v4i32 : PatFrag<(ops node:$src),
157 (bitconvert (v4i32 (X86vzmovl
158 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
159
160def vzload_v2i64 : PatFrag<(ops node:$src),
161 (bitconvert (v2i64 (X86vzload node:$src)))>;
162
163
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164def fp32imm0 : PatLeaf<(f32 fpimm), [{
165 return N->isExactlyValue(+0.0);
166}]>;
167
168def PSxLDQ_imm : SDNodeXForm<imm, [{
169 // Transformation function: imm >> 3
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000170 return getI32Imm(N->getZExtValue() >> 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171}]>;
172
173// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
174// SHUFP* etc. imm.
175def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
176 return getI8Imm(X86::getShuffleSHUFImmediate(N));
177}]>;
178
179// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
180// PSHUFHW imm.
181def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
182 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
183}]>;
184
185// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
186// PSHUFLW imm.
187def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
188 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
189}]>;
190
191def SSE_splat_mask : PatLeaf<(build_vector), [{
192 return X86::isSplatMask(N);
193}], SHUFFLE_get_shuf_imm>;
194
195def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
196 return X86::isSplatLoMask(N);
197}]>;
198
Evan Chenga2497eb2008-09-25 20:50:48 +0000199def MOVDDUP_shuffle_mask : PatLeaf<(build_vector), [{
200 return X86::isMOVDDUPMask(N);
201}]>;
202
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
204 return X86::isMOVHLPSMask(N);
205}]>;
206
207def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
208 return X86::isMOVHLPS_v_undef_Mask(N);
209}]>;
210
211def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
212 return X86::isMOVHPMask(N);
213}]>;
214
215def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
216 return X86::isMOVLPMask(N);
217}]>;
218
219def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
220 return X86::isMOVLMask(N);
221}]>;
222
223def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
224 return X86::isMOVSHDUPMask(N);
225}]>;
226
227def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
228 return X86::isMOVSLDUPMask(N);
229}]>;
230
231def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
232 return X86::isUNPCKLMask(N);
233}]>;
234
235def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
236 return X86::isUNPCKHMask(N);
237}]>;
238
239def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
240 return X86::isUNPCKL_v_undef_Mask(N);
241}]>;
242
243def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
244 return X86::isUNPCKH_v_undef_Mask(N);
245}]>;
246
247def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
248 return X86::isPSHUFDMask(N);
249}], SHUFFLE_get_shuf_imm>;
250
251def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
252 return X86::isPSHUFHWMask(N);
253}], SHUFFLE_get_pshufhw_imm>;
254
255def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
256 return X86::isPSHUFLWMask(N);
257}], SHUFFLE_get_pshuflw_imm>;
258
259def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
260 return X86::isPSHUFDMask(N);
261}], SHUFFLE_get_shuf_imm>;
262
263def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
264 return X86::isSHUFPMask(N);
265}], SHUFFLE_get_shuf_imm>;
266
267def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
268 return X86::isSHUFPMask(N);
269}], SHUFFLE_get_shuf_imm>;
270
Nate Begeman061db5f2008-05-12 20:34:32 +0000271
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272//===----------------------------------------------------------------------===//
273// SSE scalar FP Instructions
274//===----------------------------------------------------------------------===//
275
276// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
277// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000278// These are expanded by the scheduler.
279let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000281 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000283 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
284 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000286 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000288 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
289 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000291 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292 "#CMOV_V4F32 PSEUDO!",
293 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000294 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
295 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000297 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298 "#CMOV_V2F64 PSEUDO!",
299 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000300 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
301 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000303 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 "#CMOV_V2I64 PSEUDO!",
305 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000306 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000307 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308}
309
310//===----------------------------------------------------------------------===//
311// SSE1 Instructions
312//===----------------------------------------------------------------------===//
313
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000315let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000316def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000317 "movss\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000318let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000319def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000320 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000322def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000323 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 [(store FR32:$src, addr:$dst)]>;
325
326// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000327def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000328 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000330def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000331 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000333def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000334 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000336def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000337 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
339
340// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000341def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000342 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000344def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000345 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 [(set GR32:$dst, (int_x86_sse_cvtss2si
347 (load addr:$src)))]>;
348
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000349// Match intrinisics which expect MM and XMM operand(s).
350def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
351 "cvtps2pi\t{$src, $dst|$dst, $src}",
352 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
353def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
354 "cvtps2pi\t{$src, $dst|$dst, $src}",
355 [(set VR64:$dst, (int_x86_sse_cvtps2pi
356 (load addr:$src)))]>;
357def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
358 "cvttps2pi\t{$src, $dst|$dst, $src}",
359 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
360def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
361 "cvttps2pi\t{$src, $dst|$dst, $src}",
362 [(set VR64:$dst, (int_x86_sse_cvttps2pi
363 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000364let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000365 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
366 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
367 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
368 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
369 VR64:$src2))]>;
370 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
371 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
372 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
373 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
374 (load addr:$src2)))]>;
375}
376
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000378def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000379 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380 [(set GR32:$dst,
381 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000382def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000383 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384 [(set GR32:$dst,
385 (int_x86_sse_cvttss2si(load addr:$src)))]>;
386
Evan Cheng3ea4d672008-03-05 08:19:16 +0000387let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000389 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000390 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
392 GR32:$src2))]>;
393 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000394 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000395 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
397 (loadi32 addr:$src2)))]>;
398}
399
400// Comparison instructions
Dan Gohmanf221da12009-01-09 02:27:34 +0000401let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000402 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000403 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000404 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000405let mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000406 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000407 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000408 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409}
410
Evan Cheng55687072007-09-14 21:48:26 +0000411let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000412def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000413 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000414 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000415def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000416 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000417 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000418 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000419} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420
421// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000422let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000423 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000424 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000425 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
427 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000428 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000429 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000430 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
432 (load addr:$src), imm:$cc))]>;
433}
434
Evan Cheng55687072007-09-14 21:48:26 +0000435let Defs = [EFLAGS] in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000436def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000437 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000438 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000439 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000440def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000441 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000442 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000443 (implicit EFLAGS)]>;
444
Dan Gohmanf221da12009-01-09 02:27:34 +0000445def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000446 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000447 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000448 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000449def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000450 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000451 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000452 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000453} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454
455// Aliases of packed SSE1 instructions for scalar use. These all have names that
456// start with 'Fs'.
457
458// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +0000459let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000460def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000461 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462 Requires<[HasSSE1]>, TB, OpSize;
463
464// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
465// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000466let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000467def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000468 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469
470// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
471// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +0000472let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000473def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000474 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000475 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476
477// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000478let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479let isCommutable = 1 in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000480 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst),
481 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000482 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000483 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000484 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst),
485 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000486 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000488 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst),
489 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000490 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
492}
493
Dan Gohmanf221da12009-01-09 02:27:34 +0000494def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst),
495 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000496 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000498 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000499def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst),
500 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000501 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000503 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000504def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst),
505 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000506 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000508 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000509
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000510let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000511def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000512 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000513 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000514let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000516 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000517 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000518}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000519}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520
521/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
522///
523/// In addition, we also have a special variant of the scalar form here to
524/// represent the associated intrinsic operation. This form is unlike the
525/// plain scalar form, in that it takes an entire vector (instead of a scalar)
526/// and leaves the top elements undefined.
527///
528/// These three forms can each be reg+reg or reg+mem, so there are a total of
529/// six "instructions".
530///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000531let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
533 SDNode OpNode, Intrinsic F32Int,
534 bit Commutable = 0> {
535 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000536 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000537 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
539 let isCommutable = Commutable;
540 }
541
542 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000543 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
544 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000545 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
547
548 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000549 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
550 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000551 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
553 let isCommutable = Commutable;
554 }
555
556 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000557 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
558 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000559 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000560 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000561
562 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000563 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
564 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000565 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
567 let isCommutable = Commutable;
568 }
569
570 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000571 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
572 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000573 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000574 [(set VR128:$dst, (F32Int VR128:$src1,
575 sse_load_f32:$src2))]>;
576}
577}
578
579// Arithmetic instructions
580defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
581defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
582defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
583defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
584
585/// sse1_fp_binop_rm - Other SSE1 binops
586///
587/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
588/// instructions for a full-vector intrinsic form. Operations that map
589/// onto C operators don't use this form since they just use the plain
590/// vector form instead of having a separate vector intrinsic form.
591///
592/// This provides a total of eight "instructions".
593///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000594let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
596 SDNode OpNode,
597 Intrinsic F32Int,
598 Intrinsic V4F32Int,
599 bit Commutable = 0> {
600
601 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000602 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000603 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
605 let isCommutable = Commutable;
606 }
607
608 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000609 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
610 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000611 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000612 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
613
614 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000615 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
616 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000617 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
619 let isCommutable = Commutable;
620 }
621
622 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000623 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
624 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000625 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000626 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627
628 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000629 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
630 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000631 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
633 let isCommutable = Commutable;
634 }
635
636 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000637 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
638 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000639 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000640 [(set VR128:$dst, (F32Int VR128:$src1,
641 sse_load_f32:$src2))]>;
642
643 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000644 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
645 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000646 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
648 let isCommutable = Commutable;
649 }
650
651 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000652 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
653 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000654 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000655 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000656}
657}
658
659defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
660 int_x86_sse_max_ss, int_x86_sse_max_ps>;
661defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
662 int_x86_sse_min_ss, int_x86_sse_min_ps>;
663
664//===----------------------------------------------------------------------===//
665// SSE packed FP Instructions
666
667// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000668let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000669def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000670 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000671let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000672def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000673 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000674 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675
Evan Chengb783fa32007-07-19 01:14:50 +0000676def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000677 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000678 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000680let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000681def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000682 "movups\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000683let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000684def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000685 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000686 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000687def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000688 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000689 [(store (v4f32 VR128:$src), addr:$dst)]>;
690
691// Intrinsic forms of MOVUPS load and store
Dan Gohman5574cc72008-12-03 18:15:48 +0000692let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000693def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000694 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000695 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000696def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000697 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000698 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699
Evan Cheng3ea4d672008-03-05 08:19:16 +0000700let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000701 let AddedComplexity = 20 in {
702 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000703 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000704 "movlps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000705 [(set VR128:$dst,
706 (v4f32 (vector_shuffle VR128:$src1,
707 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
708 MOVLP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000710 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000711 "movhps\t{$src2, $dst|$dst, $src2}",
Evan Chengd743a5f2008-05-10 00:59:18 +0000712 [(set VR128:$dst,
713 (v4f32 (vector_shuffle VR128:$src1,
714 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
715 MOVHP_shuffle_mask)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000717} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718
Evan Chengd743a5f2008-05-10 00:59:18 +0000719
Evan Chengb783fa32007-07-19 01:14:50 +0000720def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000721 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
723 (iPTR 0))), addr:$dst)]>;
724
725// v2f64 extract element 1 is always custom lowered to unpack high to low
726// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000727def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000728 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729 [(store (f64 (vector_extract
730 (v2f64 (vector_shuffle
731 (bc_v2f64 (v4f32 VR128:$src)), (undef),
732 UNPCKH_shuffle_mask)), (iPTR 0))),
733 addr:$dst)]>;
734
Evan Cheng3ea4d672008-03-05 08:19:16 +0000735let Constraints = "$src1 = $dst" in {
Evan Cheng13559d62008-09-26 23:41:32 +0000736let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000737def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000738 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739 [(set VR128:$dst,
740 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
741 MOVHP_shuffle_mask)))]>;
742
Evan Chengb783fa32007-07-19 01:14:50 +0000743def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000744 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745 [(set VR128:$dst,
746 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
747 MOVHLPS_shuffle_mask)))]>;
748} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000749} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750
Evan Cheng13559d62008-09-26 23:41:32 +0000751let AddedComplexity = 20 in
Evan Chenga2497eb2008-09-25 20:50:48 +0000752def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef), MOVDDUP_shuffle_mask)),
753 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
754
755
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000756
757
758// Arithmetic
759
760/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
761///
762/// In addition, we also have a special variant of the scalar form here to
763/// represent the associated intrinsic operation. This form is unlike the
764/// plain scalar form, in that it takes an entire vector (instead of a
765/// scalar) and leaves the top elements undefined.
766///
767/// And, we have a special variant form for a full-vector intrinsic form.
768///
769/// These four forms can each have a reg or a mem operand, so there are a
770/// total of eight "instructions".
771///
772multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
773 SDNode OpNode,
774 Intrinsic F32Int,
775 Intrinsic V4F32Int,
776 bit Commutable = 0> {
777 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000778 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000779 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780 [(set FR32:$dst, (OpNode FR32:$src))]> {
781 let isCommutable = Commutable;
782 }
783
784 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000785 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000786 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
788
789 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000790 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000791 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000792 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
793 let isCommutable = Commutable;
794 }
795
796 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000797 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000798 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000799 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000800
801 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000802 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000803 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804 [(set VR128:$dst, (F32Int VR128:$src))]> {
805 let isCommutable = Commutable;
806 }
807
808 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000809 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000810 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
812
813 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000814 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000815 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
817 let isCommutable = Commutable;
818 }
819
820 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000821 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000822 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000823 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000824}
825
826// Square root.
827defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
828 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
829
830// Reciprocal approximations. Note that these typically require refinement
831// in order to obtain suitable precision.
832defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
833 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
834defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
835 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
836
837// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000838let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000839 let isCommutable = 1 in {
840 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000841 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000842 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 [(set VR128:$dst, (v2i64
844 (and VR128:$src1, VR128:$src2)))]>;
845 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000846 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000847 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 [(set VR128:$dst, (v2i64
849 (or VR128:$src1, VR128:$src2)))]>;
850 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000851 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000852 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 [(set VR128:$dst, (v2i64
854 (xor VR128:$src1, VR128:$src2)))]>;
855 }
856
857 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000858 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000859 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000860 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
861 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000863 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000864 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000865 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
866 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000868 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000869 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000870 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
871 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000873 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000874 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875 [(set VR128:$dst,
876 (v2i64 (and (xor VR128:$src1,
877 (bc_v2i64 (v4i32 immAllOnesV))),
878 VR128:$src2)))]>;
879 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000880 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000881 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000883 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000885 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886}
887
Evan Cheng3ea4d672008-03-05 08:19:16 +0000888let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000890 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
891 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
892 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
893 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000895 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
896 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
897 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000898 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899}
Nate Begeman03605a02008-07-17 16:51:19 +0000900def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
901 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
902def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
903 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904
905// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000906let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
908 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000909 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000910 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000911 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912 [(set VR128:$dst,
913 (v4f32 (vector_shuffle
914 VR128:$src1, VR128:$src2,
915 SHUFP_shuffle_mask:$src3)))]>;
916 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000917 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000919 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 [(set VR128:$dst,
921 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000922 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923 SHUFP_shuffle_mask:$src3)))]>;
924
925 let AddedComplexity = 10 in {
926 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000927 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000928 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929 [(set VR128:$dst,
930 (v4f32 (vector_shuffle
931 VR128:$src1, VR128:$src2,
932 UNPCKH_shuffle_mask)))]>;
933 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000934 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000935 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000936 [(set VR128:$dst,
937 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000938 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939 UNPCKH_shuffle_mask)))]>;
940
941 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000942 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000943 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000944 [(set VR128:$dst,
945 (v4f32 (vector_shuffle
946 VR128:$src1, VR128:$src2,
947 UNPCKL_shuffle_mask)))]>;
948 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000949 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000950 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000951 [(set VR128:$dst,
952 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000953 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000954 UNPCKL_shuffle_mask)))]>;
955 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000956} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000957
958// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000959def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000960 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000962def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000963 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
965
Evan Chengd1d68072008-03-08 00:58:38 +0000966// Prefetch intrinsic.
967def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
968 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
969def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
970 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
971def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
972 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
973def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
974 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975
976// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000977def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000978 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
980
981// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000982def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983
984// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000985def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000986 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000987def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000988 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989
990// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +0000991// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +0000992// load of an all-zeros value if folding it would be beneficial.
Dan Gohman5574cc72008-12-03 18:15:48 +0000993let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000994def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000995 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000996 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997
Evan Chenga15896e2008-03-12 07:02:50 +0000998let Predicates = [HasSSE1] in {
999 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
1000 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
1001 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
1002 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
1003 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
1004}
1005
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00001007def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001008 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 [(set VR128:$dst,
1010 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001011def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001012 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013 [(set VR128:$dst,
1014 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1015
1016// FIXME: may not be able to eliminate this movss with coalescing the src and
1017// dest register classes are different. We really want to write this pattern
1018// like this:
1019// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1020// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00001021def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001022 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1024 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001025def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001026 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027 [(store (f32 (vector_extract (v4f32 VR128:$src),
1028 (iPTR 0))), addr:$dst)]>;
1029
1030
1031// Move to lower bits of a VR128, leaving upper bits alone.
1032// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001033let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001034let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001036 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001037 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038
1039 let AddedComplexity = 15 in
1040 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001041 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001042 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 [(set VR128:$dst,
1044 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
1045 MOVL_shuffle_mask)))]>;
1046}
1047
1048// Move to lower bits of a VR128 and zeroing upper bits.
1049// Loading from memory automatically zeroing upper bits.
1050let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001051def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001052 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001053 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00001054 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001055
Evan Cheng056afe12008-05-20 18:24:47 +00001056def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001057 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058
1059//===----------------------------------------------------------------------===//
1060// SSE2 Instructions
1061//===----------------------------------------------------------------------===//
1062
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001064let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001065def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001066 "movsd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001067let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001068def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001069 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001071def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001072 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073 [(store FR64:$src, addr:$dst)]>;
1074
1075// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001076def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001077 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001079def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001080 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001082def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001083 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001085def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001086 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001087 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001088def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001089 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001091def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001092 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1094
1095// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001096def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001097 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001098 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1099 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001100def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001101 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1103 Requires<[HasSSE2]>;
1104
1105// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001106def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001107 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001108 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001109def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001110 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001111 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1112 (load addr:$src)))]>;
1113
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001114// Match intrinisics which expect MM and XMM operand(s).
1115def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1116 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1117 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1118def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1119 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1120 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001121 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001122def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1123 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1124 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1125def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1126 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1127 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001128 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001129def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1130 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1131 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1132def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1133 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1134 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1135 (load addr:$src)))]>;
1136
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001138def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001139 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 [(set GR32:$dst,
1141 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001142def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001143 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1145 (load addr:$src)))]>;
1146
1147// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001148let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001149 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001150 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001151 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001152let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001153 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001154 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001155 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156}
1157
Evan Cheng950aac02007-09-25 01:57:46 +00001158let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001159def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001160 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001161 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001162def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001163 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001164 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001165 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001166} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001167
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001168// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001169let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001170 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001171 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001172 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1174 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001175 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001176 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001177 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1179 (load addr:$src), imm:$cc))]>;
1180}
1181
Evan Cheng950aac02007-09-25 01:57:46 +00001182let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001183def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001184 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001185 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1186 (implicit EFLAGS)]>;
1187def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001188 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001189 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1190 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191
Evan Chengb783fa32007-07-19 01:14:50 +00001192def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001193 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001194 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1195 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001196def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001197 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001198 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001199 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001200} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001201
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001202// Aliases of packed SSE2 instructions for scalar use. These all have names that
1203// start with 'Fs'.
1204
1205// Alias instructions that map fld0 to pxor for sse.
Evan Chengbf81b9b2008-08-28 07:52:25 +00001206let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001207def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001208 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209 Requires<[HasSSE2]>, TB, OpSize;
1210
1211// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1212// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001213let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001214def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001215 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216
1217// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1218// disregarded.
Dan Gohman5574cc72008-12-03 18:15:48 +00001219let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001220def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001221 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001222 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223
1224// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001225let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001227 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1228 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001229 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001230 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001231 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1232 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001233 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001234 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001235 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1236 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001237 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1239}
1240
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001241def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1242 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001243 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001244 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001245 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001246def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1247 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001248 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001250 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001251def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1252 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001253 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001254 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001255 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001256
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001257let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001258def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001259 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001260 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001261let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001263 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001264 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001265}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001266}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267
1268/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1269///
1270/// In addition, we also have a special variant of the scalar form here to
1271/// represent the associated intrinsic operation. This form is unlike the
1272/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1273/// and leaves the top elements undefined.
1274///
1275/// These three forms can each be reg+reg or reg+mem, so there are a total of
1276/// six "instructions".
1277///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001278let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001279multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1280 SDNode OpNode, Intrinsic F64Int,
1281 bit Commutable = 0> {
1282 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001283 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001284 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001285 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1286 let isCommutable = Commutable;
1287 }
1288
1289 // Scalar operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001290 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1291 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001292 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001293 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1294
1295 // Vector operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001296 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1297 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001298 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001299 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1300 let isCommutable = Commutable;
1301 }
1302
1303 // Vector operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001304 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1305 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001306 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf221da12009-01-09 02:27:34 +00001307 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001308
1309 // Intrinsic operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001310 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1311 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001312 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001313 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1314 let isCommutable = Commutable;
1315 }
1316
1317 // Intrinsic operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001318 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1319 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001320 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001321 [(set VR128:$dst, (F64Int VR128:$src1,
1322 sse_load_f64:$src2))]>;
1323}
1324}
1325
1326// Arithmetic instructions
1327defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1328defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1329defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1330defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1331
1332/// sse2_fp_binop_rm - Other SSE2 binops
1333///
1334/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1335/// instructions for a full-vector intrinsic form. Operations that map
1336/// onto C operators don't use this form since they just use the plain
1337/// vector form instead of having a separate vector intrinsic form.
1338///
1339/// This provides a total of eight "instructions".
1340///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001341let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001342multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1343 SDNode OpNode,
1344 Intrinsic F64Int,
1345 Intrinsic V2F64Int,
1346 bit Commutable = 0> {
1347
1348 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001349 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001350 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001351 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1352 let isCommutable = Commutable;
1353 }
1354
1355 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001356 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1357 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001358 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001359 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1360
1361 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001362 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1363 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001364 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001365 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1366 let isCommutable = Commutable;
1367 }
1368
1369 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001370 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1371 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001372 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001373 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001374
1375 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001376 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1377 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001378 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001379 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1380 let isCommutable = Commutable;
1381 }
1382
1383 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001384 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1385 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001386 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001387 [(set VR128:$dst, (F64Int VR128:$src1,
1388 sse_load_f64:$src2))]>;
1389
1390 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001391 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1392 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001393 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001394 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1395 let isCommutable = Commutable;
1396 }
1397
1398 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001399 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1400 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001401 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001402 [(set VR128:$dst, (V2F64Int VR128:$src1,
1403 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001404}
1405}
1406
1407defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1408 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1409defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1410 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1411
1412//===----------------------------------------------------------------------===//
1413// SSE packed FP Instructions
1414
1415// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001416let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001417def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001418 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001419let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001420def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001421 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001422 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001423
Evan Chengb783fa32007-07-19 01:14:50 +00001424def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001425 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001426 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001427
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001428let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001429def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001430 "movupd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001431let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001432def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001433 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001434 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001435def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001436 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001437 [(store (v2f64 VR128:$src), addr:$dst)]>;
1438
1439// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001440def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001441 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001442 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001443def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001444 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001445 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001446
Evan Cheng3ea4d672008-03-05 08:19:16 +00001447let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001448 let AddedComplexity = 20 in {
1449 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001450 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001451 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001452 [(set VR128:$dst,
1453 (v2f64 (vector_shuffle VR128:$src1,
1454 (scalar_to_vector (loadf64 addr:$src2)),
1455 MOVLP_shuffle_mask)))]>;
1456 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001457 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001458 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001459 [(set VR128:$dst,
1460 (v2f64 (vector_shuffle VR128:$src1,
1461 (scalar_to_vector (loadf64 addr:$src2)),
1462 MOVHP_shuffle_mask)))]>;
1463 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001464} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001465
Evan Chengb783fa32007-07-19 01:14:50 +00001466def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001467 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001468 [(store (f64 (vector_extract (v2f64 VR128:$src),
1469 (iPTR 0))), addr:$dst)]>;
1470
1471// v2f64 extract element 1 is always custom lowered to unpack high to low
1472// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001473def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001474 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001475 [(store (f64 (vector_extract
1476 (v2f64 (vector_shuffle VR128:$src, (undef),
1477 UNPCKH_shuffle_mask)), (iPTR 0))),
1478 addr:$dst)]>;
1479
1480// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001481def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001482 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001483 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1484 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001485def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001486 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1487 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1488 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001489 TB, Requires<[HasSSE2]>;
1490
1491// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001492def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001493 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001494 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1495 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001496def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001497 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1498 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1499 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001500 XS, Requires<[HasSSE2]>;
1501
Evan Chengb783fa32007-07-19 01:14:50 +00001502def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001503 "cvtps2dq\t{$src, $dst|$dst, $src}",
1504 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001505def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001506 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001507 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001508 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001509// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001510def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001511 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001512 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1513 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001514def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001515 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001516 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001517 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001518 XS, Requires<[HasSSE2]>;
1519
1520// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001521def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001522 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001523 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1524 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001525def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001526 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001527 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001528 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001529 XD, Requires<[HasSSE2]>;
1530
Evan Chengb783fa32007-07-19 01:14:50 +00001531def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001532 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001533 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001534def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001535 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001536 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001537 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001538
1539// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001540def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001541 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001542 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1543 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001544def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001545 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001546 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1547 (load addr:$src)))]>,
1548 TB, Requires<[HasSSE2]>;
1549
Evan Chengb783fa32007-07-19 01:14:50 +00001550def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001551 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001552 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001553def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001554 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001555 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001556 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557
1558// Match intrinsics which expect XMM operand(s).
1559// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001560let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001561def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001562 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001563 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001564 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1565 GR32:$src2))]>;
1566def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001567 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001568 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001569 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1570 (loadi32 addr:$src2)))]>;
1571def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001572 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001573 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1575 VR128:$src2))]>;
1576def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001577 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001578 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001579 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1580 (load addr:$src2)))]>;
1581def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001582 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001583 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001584 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1585 VR128:$src2))]>, XS,
1586 Requires<[HasSSE2]>;
1587def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001588 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001589 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001590 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1591 (load addr:$src2)))]>, XS,
1592 Requires<[HasSSE2]>;
1593}
1594
1595// Arithmetic
1596
1597/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1598///
1599/// In addition, we also have a special variant of the scalar form here to
1600/// represent the associated intrinsic operation. This form is unlike the
1601/// plain scalar form, in that it takes an entire vector (instead of a
1602/// scalar) and leaves the top elements undefined.
1603///
1604/// And, we have a special variant form for a full-vector intrinsic form.
1605///
1606/// These four forms can each have a reg or a mem operand, so there are a
1607/// total of eight "instructions".
1608///
1609multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1610 SDNode OpNode,
1611 Intrinsic F64Int,
1612 Intrinsic V2F64Int,
1613 bit Commutable = 0> {
1614 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001615 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001616 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001617 [(set FR64:$dst, (OpNode FR64:$src))]> {
1618 let isCommutable = Commutable;
1619 }
1620
1621 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001622 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001623 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001624 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1625
1626 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001627 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001628 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001629 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1630 let isCommutable = Commutable;
1631 }
1632
1633 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001634 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001635 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001636 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001637
1638 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001639 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001640 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001641 [(set VR128:$dst, (F64Int VR128:$src))]> {
1642 let isCommutable = Commutable;
1643 }
1644
1645 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001646 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001647 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001648 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1649
1650 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001651 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001652 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001653 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1654 let isCommutable = Commutable;
1655 }
1656
1657 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001658 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001659 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001660 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001661}
1662
1663// Square root.
1664defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1665 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1666
1667// There is no f64 version of the reciprocal approximation instructions.
1668
1669// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001670let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001671 let isCommutable = 1 in {
1672 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001673 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001674 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001675 [(set VR128:$dst,
1676 (and (bc_v2i64 (v2f64 VR128:$src1)),
1677 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1678 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001679 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001680 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001681 [(set VR128:$dst,
1682 (or (bc_v2i64 (v2f64 VR128:$src1)),
1683 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1684 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001685 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001686 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001687 [(set VR128:$dst,
1688 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1689 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1690 }
1691
1692 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001693 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001694 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001695 [(set VR128:$dst,
1696 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001697 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001698 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001699 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001700 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701 [(set VR128:$dst,
1702 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001703 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001704 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001705 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001706 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001707 [(set VR128:$dst,
1708 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001709 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001710 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001711 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001712 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001713 [(set VR128:$dst,
1714 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1715 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1716 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001717 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001718 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001719 [(set VR128:$dst,
1720 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001721 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001722}
1723
Evan Cheng3ea4d672008-03-05 08:19:16 +00001724let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001725 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001726 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1727 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1728 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001729 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001730 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001731 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1732 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1733 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001734 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001735}
Evan Cheng33754092008-08-05 22:19:15 +00001736def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001737 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Cheng33754092008-08-05 22:19:15 +00001738def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001739 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001740
1741// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001742let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001743 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001744 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1745 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1746 [(set VR128:$dst, (v2f64 (vector_shuffle
1747 VR128:$src1, VR128:$src2,
1748 SHUFP_shuffle_mask:$src3)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001749 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001750 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001751 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001752 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001753 [(set VR128:$dst,
1754 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001755 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001756 SHUFP_shuffle_mask:$src3)))]>;
1757
1758 let AddedComplexity = 10 in {
1759 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001760 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001761 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001762 [(set VR128:$dst,
1763 (v2f64 (vector_shuffle
1764 VR128:$src1, VR128:$src2,
1765 UNPCKH_shuffle_mask)))]>;
1766 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001767 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001768 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001769 [(set VR128:$dst,
1770 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001771 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001772 UNPCKH_shuffle_mask)))]>;
1773
1774 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001775 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001776 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001777 [(set VR128:$dst,
1778 (v2f64 (vector_shuffle
1779 VR128:$src1, VR128:$src2,
1780 UNPCKL_shuffle_mask)))]>;
1781 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001782 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001783 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001784 [(set VR128:$dst,
1785 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001786 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001787 UNPCKL_shuffle_mask)))]>;
1788 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001789} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001790
1791
1792//===----------------------------------------------------------------------===//
1793// SSE integer instructions
1794
1795// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001796let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001797def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001798 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001799let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001800def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001801 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001802 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001803let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001804def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001805 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001806 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001807let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001808def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001809 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001810 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001811 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001812let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001813def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001814 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001815 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001816 XS, Requires<[HasSSE2]>;
1817
Dan Gohman4a4f1512007-07-18 20:23:34 +00001818// Intrinsic forms of MOVDQU load and store
Dan Gohman5574cc72008-12-03 18:15:48 +00001819let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001820def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001821 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001822 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1823 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001824def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001825 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001826 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1827 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001828
Evan Cheng88004752008-03-05 08:11:27 +00001829let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001830
1831multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1832 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001833 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001834 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001835 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1836 let isCommutable = Commutable;
1837 }
Evan Chengb783fa32007-07-19 01:14:50 +00001838 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001839 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001840 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001841 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001842}
1843
Evan Chengf90f8f82008-05-03 00:52:09 +00001844multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1845 string OpcodeStr,
1846 Intrinsic IntId, Intrinsic IntId2> {
1847 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
1848 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1849 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
1850 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
1851 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1852 [(set VR128:$dst, (IntId VR128:$src1,
1853 (bitconvert (memopv2i64 addr:$src2))))]>;
1854 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
1855 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1856 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1857}
1858
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001859/// PDI_binop_rm - Simple SSE2 binary operator.
1860multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1861 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001862 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001863 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001864 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1865 let isCommutable = Commutable;
1866 }
Evan Chengb783fa32007-07-19 01:14:50 +00001867 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001868 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001869 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001870 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001871}
1872
1873/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1874///
1875/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1876/// to collapse (bitconvert VT to VT) into its operand.
1877///
1878multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1879 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001880 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001881 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001882 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1883 let isCommutable = Commutable;
1884 }
Evan Chengb783fa32007-07-19 01:14:50 +00001885 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001886 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001887 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001888}
1889
Evan Cheng3ea4d672008-03-05 08:19:16 +00001890} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001891
1892// 128-bit Integer Arithmetic
1893
1894defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1895defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1896defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1897defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1898
1899defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1900defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1901defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1902defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1903
1904defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1905defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1906defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1907defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1908
1909defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1910defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1911defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1912defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1913
1914defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1915
1916defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1917defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1918defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1919
1920defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1921
1922defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1923defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1924
1925
1926defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1927defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1928defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1929defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1930defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1931
1932
Evan Chengf90f8f82008-05-03 00:52:09 +00001933defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
1934 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
1935defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
1936 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
1937defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
1938 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001939
Evan Chengf90f8f82008-05-03 00:52:09 +00001940defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
1941 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
1942defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
1943 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00001944defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00001945 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001946
Evan Chengf90f8f82008-05-03 00:52:09 +00001947defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
1948 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00001949defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00001950 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001951
1952// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001953let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001954 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001955 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001956 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001957 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001958 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001959 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001960 // PSRADQri doesn't exist in SSE[1-3].
1961}
1962
1963let Predicates = [HasSSE2] in {
1964 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1965 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1966 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1967 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Bill Wendling314ee052008-10-02 05:56:52 +00001968 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
1969 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
1970 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
1971 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001972 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1973 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00001974
1975 // Shift up / down and insert zero's.
1976 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
1977 (v2i64 (PSLLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
1978 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
1979 (v2i64 (PSRLDQri VR128:$src, (PSxLDQ_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001980}
1981
1982// Logical
1983defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1984defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1985defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1986
Evan Cheng3ea4d672008-03-05 08:19:16 +00001987let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001988 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001989 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001990 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001991 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1992 VR128:$src2)))]>;
1993
1994 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001995 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001996 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001997 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001998 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001999}
2000
2001// SSE2 Integer comparison
2002defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
2003defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
2004defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
2005defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2006defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2007defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2008
Nate Begeman03605a02008-07-17 16:51:19 +00002009def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002010 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002011def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002012 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002013def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002014 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002015def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002016 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002017def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002018 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002019def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002020 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2021
Nate Begeman03605a02008-07-17 16:51:19 +00002022def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002023 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002024def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002025 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002026def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002027 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002028def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002029 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002030def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002031 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002032def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002033 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2034
2035
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002036// Pack instructions
2037defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2038defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2039defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2040
2041// Shuffle and unpack instructions
2042def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002043 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002044 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002045 [(set VR128:$dst, (v4i32 (vector_shuffle
2046 VR128:$src1, (undef),
2047 PSHUFD_shuffle_mask:$src2)))]>;
2048def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002049 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002050 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002051 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002052 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002053 (undef),
2054 PSHUFD_shuffle_mask:$src2)))]>;
2055
2056// SSE2 with ImmT == Imm8 and XS prefix.
2057def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002058 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002059 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002060 [(set VR128:$dst, (v8i16 (vector_shuffle
2061 VR128:$src1, (undef),
2062 PSHUFHW_shuffle_mask:$src2)))]>,
2063 XS, Requires<[HasSSE2]>;
2064def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002065 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002066 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002067 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002068 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002069 (undef),
2070 PSHUFHW_shuffle_mask:$src2)))]>,
2071 XS, Requires<[HasSSE2]>;
2072
2073// SSE2 with ImmT == Imm8 and XD prefix.
2074def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002075 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002076 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002077 [(set VR128:$dst, (v8i16 (vector_shuffle
2078 VR128:$src1, (undef),
2079 PSHUFLW_shuffle_mask:$src2)))]>,
2080 XD, Requires<[HasSSE2]>;
2081def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002082 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002083 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002084 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002085 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002086 (undef),
2087 PSHUFLW_shuffle_mask:$src2)))]>,
2088 XD, Requires<[HasSSE2]>;
2089
2090
Evan Cheng3ea4d672008-03-05 08:19:16 +00002091let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002092 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002093 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002094 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002095 [(set VR128:$dst,
2096 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2097 UNPCKL_shuffle_mask)))]>;
2098 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002099 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002100 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002101 [(set VR128:$dst,
2102 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002103 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002104 UNPCKL_shuffle_mask)))]>;
2105 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002106 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002107 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002108 [(set VR128:$dst,
2109 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2110 UNPCKL_shuffle_mask)))]>;
2111 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002112 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002113 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002114 [(set VR128:$dst,
2115 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002116 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002117 UNPCKL_shuffle_mask)))]>;
2118 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002119 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002120 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002121 [(set VR128:$dst,
2122 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2123 UNPCKL_shuffle_mask)))]>;
2124 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002125 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002126 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002127 [(set VR128:$dst,
2128 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002129 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002130 UNPCKL_shuffle_mask)))]>;
2131 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002132 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002133 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134 [(set VR128:$dst,
2135 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2136 UNPCKL_shuffle_mask)))]>;
2137 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002138 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002139 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002140 [(set VR128:$dst,
2141 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002142 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002143 UNPCKL_shuffle_mask)))]>;
2144
2145 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002146 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002147 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002148 [(set VR128:$dst,
2149 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2150 UNPCKH_shuffle_mask)))]>;
2151 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002152 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002153 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002154 [(set VR128:$dst,
2155 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002156 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002157 UNPCKH_shuffle_mask)))]>;
2158 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002159 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002160 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002161 [(set VR128:$dst,
2162 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2163 UNPCKH_shuffle_mask)))]>;
2164 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002165 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002166 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002167 [(set VR128:$dst,
2168 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002169 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002170 UNPCKH_shuffle_mask)))]>;
2171 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002172 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002173 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002174 [(set VR128:$dst,
2175 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2176 UNPCKH_shuffle_mask)))]>;
2177 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002178 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002179 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002180 [(set VR128:$dst,
2181 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002182 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002183 UNPCKH_shuffle_mask)))]>;
2184 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002185 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002186 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002187 [(set VR128:$dst,
2188 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2189 UNPCKH_shuffle_mask)))]>;
2190 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002191 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002192 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002193 [(set VR128:$dst,
2194 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002195 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002196 UNPCKH_shuffle_mask)))]>;
2197}
2198
2199// Extract / Insert
2200def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002201 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002202 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002203 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002204 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002205let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002206 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002207 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002209 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002210 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002211 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002212 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002213 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002214 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002215 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002216 [(set VR128:$dst,
2217 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2218 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002219}
2220
2221// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002222def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002223 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002224 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2225
2226// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002227let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002228def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002229 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002230 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002231
2232// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002233def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002234 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002235 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002236def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002237 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002238 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002239def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002240 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002241 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2242 TB, Requires<[HasSSE2]>;
2243
2244// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002245def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002246 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002247 TB, Requires<[HasSSE2]>;
2248
2249// Load, store, and memory fence
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002250def LFENCE : I<0xAE, MRM5r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002251 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002252def MFENCE : I<0xAE, MRM6r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002253 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2254
Andrew Lenharth785610d2008-02-16 01:24:58 +00002255//TODO: custom lower this so as to never even generate the noop
2256def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2257 (i8 0)), (NOOP)>;
2258def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2259def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2260def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2261 (i8 1)), (MFENCE)>;
2262
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002263// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +00002264// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +00002265// load of an all-ones value if folding it would be beneficial.
Dan Gohman5574cc72008-12-03 18:15:48 +00002266let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002267 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002268 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002269 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002270
2271// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002272def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002273 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002274 [(set VR128:$dst,
2275 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002276def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002277 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002278 [(set VR128:$dst,
2279 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2280
Evan Chengb783fa32007-07-19 01:14:50 +00002281def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002282 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002283 [(set VR128:$dst,
2284 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002285def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002286 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002287 [(set VR128:$dst,
2288 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2289
Evan Chengb783fa32007-07-19 01:14:50 +00002290def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002291 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002292 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2293
Evan Chengb783fa32007-07-19 01:14:50 +00002294def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002295 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002296 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2297
2298// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002299def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002300 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002301 [(set VR128:$dst,
2302 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2303 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002304def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002305 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002306 [(store (i64 (vector_extract (v2i64 VR128:$src),
2307 (iPTR 0))), addr:$dst)]>;
2308
2309// FIXME: may not be able to eliminate this movss with coalescing the src and
2310// dest register classes are different. We really want to write this pattern
2311// like this:
2312// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2313// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002314def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002315 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002316 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2317 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002318def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002319 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002320 [(store (f64 (vector_extract (v2f64 VR128:$src),
2321 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002322def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002323 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002324 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2325 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002326def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002327 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002328 [(store (i32 (vector_extract (v4i32 VR128:$src),
2329 (iPTR 0))), addr:$dst)]>;
2330
Evan Chengb783fa32007-07-19 01:14:50 +00002331def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002332 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002333 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002334def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002335 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002336 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2337
2338
2339// Move to lower bits of a VR128, leaving upper bits alone.
2340// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002341let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002342 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002343 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002344 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002345 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002346
2347 let AddedComplexity = 15 in
2348 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002349 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002350 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002351 [(set VR128:$dst,
2352 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2353 MOVL_shuffle_mask)))]>;
2354}
2355
2356// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002357def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002358 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002359 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2360
2361// Move to lower bits of a VR128 and zeroing upper bits.
2362// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002363let AddedComplexity = 20 in {
2364def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2365 "movsd\t{$src, $dst|$dst, $src}",
2366 [(set VR128:$dst,
2367 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2368 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002369
Evan Cheng056afe12008-05-20 18:24:47 +00002370def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2371 (MOVZSD2PDrm addr:$src)>;
2372def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002373 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002374def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002375}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002376
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002377// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002378let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002379def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002380 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002381 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002382 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002383// This is X86-64 only.
2384def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2385 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002386 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002387 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002388}
2389
2390let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002391def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002392 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002393 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002394 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002395 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002396
2397def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2398 (MOVZDI2PDIrm addr:$src)>;
2399def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2400 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002401def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2402 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002403
Evan Chengb783fa32007-07-19 01:14:50 +00002404def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002405 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002406 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002407 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002408 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002409 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002410
Evan Cheng3ad16c42008-05-22 18:56:56 +00002411def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2412 (MOVZQI2PQIrm addr:$src)>;
2413def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2414 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002415def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002416}
Evan Chenge9b9c672008-05-09 21:53:03 +00002417
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002418// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2419// IA32 document. movq xmm1, xmm2 does clear the high bits.
2420let AddedComplexity = 15 in
2421def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2422 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002423 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002424 XS, Requires<[HasSSE2]>;
2425
Evan Cheng056afe12008-05-20 18:24:47 +00002426let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002427def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2428 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002429 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002430 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002431 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002432
Evan Cheng056afe12008-05-20 18:24:47 +00002433def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2434 (MOVZPQILo2PQIrm addr:$src)>;
2435}
2436
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002437//===----------------------------------------------------------------------===//
2438// SSE3 Instructions
2439//===----------------------------------------------------------------------===//
2440
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002441// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002442def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002443 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002444 [(set VR128:$dst, (v4f32 (vector_shuffle
2445 VR128:$src, (undef),
2446 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002447def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002448 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002449 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002450 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002451 MOVSHDUP_shuffle_mask)))]>;
2452
Evan Chengb783fa32007-07-19 01:14:50 +00002453def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002454 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002455 [(set VR128:$dst, (v4f32 (vector_shuffle
2456 VR128:$src, (undef),
2457 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002458def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002459 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002460 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002461 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002462 MOVSLDUP_shuffle_mask)))]>;
2463
Evan Chengb783fa32007-07-19 01:14:50 +00002464def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002465 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002466 [(set VR128:$dst,
2467 (v2f64 (vector_shuffle VR128:$src, (undef),
2468 MOVDDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002469def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002470 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002471 [(set VR128:$dst,
2472 (v2f64 (vector_shuffle
2473 (scalar_to_vector (loadf64 addr:$src)),
2474 (undef), MOVDDUP_shuffle_mask)))]>;
2475
2476def : Pat<(vector_shuffle
2477 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2478 (undef), MOVDDUP_shuffle_mask),
2479 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2480def : Pat<(vector_shuffle
2481 (memopv2f64 addr:$src), (undef), MOVDDUP_shuffle_mask),
2482 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2483
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002484
2485// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002486let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002487 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002488 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002489 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002490 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2491 VR128:$src2))]>;
2492 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002493 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002494 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002495 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002496 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002497 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002498 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002499 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002500 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2501 VR128:$src2))]>;
2502 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002503 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002504 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002505 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002506 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002507}
2508
Evan Chengb783fa32007-07-19 01:14:50 +00002509def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002510 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002511 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2512
2513// Horizontal ops
2514class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002515 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002516 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002517 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2518class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002519 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002520 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002521 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002522class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002523 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002524 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002525 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2526class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002527 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002528 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002529 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002530
Evan Cheng3ea4d672008-03-05 08:19:16 +00002531let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002532 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2533 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2534 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2535 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2536 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2537 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2538 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2539 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2540}
2541
2542// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002543def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002544 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002545def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002546 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2547
2548// vector_shuffle v1, <undef> <1, 1, 3, 3>
2549let AddedComplexity = 15 in
2550def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2551 MOVSHDUP_shuffle_mask)),
2552 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2553let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002554def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002555 MOVSHDUP_shuffle_mask)),
2556 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2557
2558// vector_shuffle v1, <undef> <0, 0, 2, 2>
2559let AddedComplexity = 15 in
2560 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2561 MOVSLDUP_shuffle_mask)),
2562 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2563let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002564 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002565 MOVSLDUP_shuffle_mask)),
2566 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2567
2568//===----------------------------------------------------------------------===//
2569// SSSE3 Instructions
2570//===----------------------------------------------------------------------===//
2571
Bill Wendling98680292007-08-10 06:22:27 +00002572/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002573multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2574 Intrinsic IntId64, Intrinsic IntId128> {
2575 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2576 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2577 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002578
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002579 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2580 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2581 [(set VR64:$dst,
2582 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2583
2584 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2585 (ins VR128:$src),
2586 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2587 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2588 OpSize;
2589
2590 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2591 (ins i128mem:$src),
2592 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2593 [(set VR128:$dst,
2594 (IntId128
2595 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002596}
2597
Bill Wendling98680292007-08-10 06:22:27 +00002598/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002599multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2600 Intrinsic IntId64, Intrinsic IntId128> {
2601 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2602 (ins VR64:$src),
2603 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2604 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002605
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002606 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2607 (ins i64mem:$src),
2608 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2609 [(set VR64:$dst,
2610 (IntId64
2611 (bitconvert (memopv4i16 addr:$src))))]>;
2612
2613 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2614 (ins VR128:$src),
2615 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2616 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2617 OpSize;
2618
2619 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2620 (ins i128mem:$src),
2621 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2622 [(set VR128:$dst,
2623 (IntId128
2624 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002625}
2626
2627/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002628multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2629 Intrinsic IntId64, Intrinsic IntId128> {
2630 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2631 (ins VR64:$src),
2632 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2633 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002634
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002635 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2636 (ins i64mem:$src),
2637 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2638 [(set VR64:$dst,
2639 (IntId64
2640 (bitconvert (memopv2i32 addr:$src))))]>;
2641
2642 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2643 (ins VR128:$src),
2644 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2645 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2646 OpSize;
2647
2648 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2649 (ins i128mem:$src),
2650 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2651 [(set VR128:$dst,
2652 (IntId128
2653 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002654}
2655
2656defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2657 int_x86_ssse3_pabs_b,
2658 int_x86_ssse3_pabs_b_128>;
2659defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2660 int_x86_ssse3_pabs_w,
2661 int_x86_ssse3_pabs_w_128>;
2662defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2663 int_x86_ssse3_pabs_d,
2664 int_x86_ssse3_pabs_d_128>;
2665
2666/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002667let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002668 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2669 Intrinsic IntId64, Intrinsic IntId128,
2670 bit Commutable = 0> {
2671 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2672 (ins VR64:$src1, VR64:$src2),
2673 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2674 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2675 let isCommutable = Commutable;
2676 }
2677 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2678 (ins VR64:$src1, i64mem:$src2),
2679 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2680 [(set VR64:$dst,
2681 (IntId64 VR64:$src1,
2682 (bitconvert (memopv8i8 addr:$src2))))]>;
2683
2684 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2685 (ins VR128:$src1, VR128:$src2),
2686 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2687 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2688 OpSize {
2689 let isCommutable = Commutable;
2690 }
2691 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2692 (ins VR128:$src1, i128mem:$src2),
2693 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2694 [(set VR128:$dst,
2695 (IntId128 VR128:$src1,
2696 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2697 }
2698}
2699
2700/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002701let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002702 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2703 Intrinsic IntId64, Intrinsic IntId128,
2704 bit Commutable = 0> {
2705 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2706 (ins VR64:$src1, VR64:$src2),
2707 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2708 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2709 let isCommutable = Commutable;
2710 }
2711 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2712 (ins VR64:$src1, i64mem:$src2),
2713 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2714 [(set VR64:$dst,
2715 (IntId64 VR64:$src1,
2716 (bitconvert (memopv4i16 addr:$src2))))]>;
2717
2718 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2719 (ins VR128:$src1, VR128:$src2),
2720 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2721 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2722 OpSize {
2723 let isCommutable = Commutable;
2724 }
2725 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2726 (ins VR128:$src1, i128mem:$src2),
2727 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2728 [(set VR128:$dst,
2729 (IntId128 VR128:$src1,
2730 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2731 }
2732}
2733
2734/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002735let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002736 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2737 Intrinsic IntId64, Intrinsic IntId128,
2738 bit Commutable = 0> {
2739 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2740 (ins VR64:$src1, VR64:$src2),
2741 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2742 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2743 let isCommutable = Commutable;
2744 }
2745 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2746 (ins VR64:$src1, i64mem:$src2),
2747 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2748 [(set VR64:$dst,
2749 (IntId64 VR64:$src1,
2750 (bitconvert (memopv2i32 addr:$src2))))]>;
2751
2752 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2753 (ins VR128:$src1, VR128:$src2),
2754 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2755 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2756 OpSize {
2757 let isCommutable = Commutable;
2758 }
2759 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2760 (ins VR128:$src1, i128mem:$src2),
2761 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2762 [(set VR128:$dst,
2763 (IntId128 VR128:$src1,
2764 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2765 }
2766}
2767
2768defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2769 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002770 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002771defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2772 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002773 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002774defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2775 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002776 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002777defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2778 int_x86_ssse3_phsub_w,
2779 int_x86_ssse3_phsub_w_128>;
2780defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2781 int_x86_ssse3_phsub_d,
2782 int_x86_ssse3_phsub_d_128>;
2783defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2784 int_x86_ssse3_phsub_sw,
2785 int_x86_ssse3_phsub_sw_128>;
2786defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2787 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002788 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002789defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2790 int_x86_ssse3_pmul_hr_sw,
2791 int_x86_ssse3_pmul_hr_sw_128, 1>;
2792defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2793 int_x86_ssse3_pshuf_b,
2794 int_x86_ssse3_pshuf_b_128>;
2795defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2796 int_x86_ssse3_psign_b,
2797 int_x86_ssse3_psign_b_128>;
2798defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2799 int_x86_ssse3_psign_w,
2800 int_x86_ssse3_psign_w_128>;
2801defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2802 int_x86_ssse3_psign_d,
2803 int_x86_ssse3_psign_d_128>;
2804
Evan Cheng3ea4d672008-03-05 08:19:16 +00002805let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002806 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2807 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002808 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002809 [(set VR64:$dst,
2810 (int_x86_ssse3_palign_r
2811 VR64:$src1, VR64:$src2,
2812 imm:$src3))]>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002813 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002814 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002815 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002816 [(set VR64:$dst,
2817 (int_x86_ssse3_palign_r
2818 VR64:$src1,
2819 (bitconvert (memopv2i32 addr:$src2)),
2820 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002821
Bill Wendling1dc817c2007-08-10 09:00:17 +00002822 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2823 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002824 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002825 [(set VR128:$dst,
2826 (int_x86_ssse3_palign_r_128
2827 VR128:$src1, VR128:$src2,
2828 imm:$src3))]>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002829 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Bill Wendling1dc817c2007-08-10 09:00:17 +00002830 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002831 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002832 [(set VR128:$dst,
2833 (int_x86_ssse3_palign_r_128
2834 VR128:$src1,
2835 (bitconvert (memopv4i32 addr:$src2)),
2836 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002837}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002838
2839//===----------------------------------------------------------------------===//
2840// Non-Instruction Patterns
2841//===----------------------------------------------------------------------===//
2842
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002843// extload f32 -> f64. This matches load+fextend because we have a hack in
2844// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2845// Since these loads aren't folded into the fextend, we have to match it
2846// explicitly here.
2847let Predicates = [HasSSE2] in
2848 def : Pat<(fextend (loadf32 addr:$src)),
2849 (CVTSS2SDrm addr:$src)>;
2850
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002851// bit_convert
2852let Predicates = [HasSSE2] in {
2853 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2854 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2855 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2856 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2857 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2858 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2859 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2860 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2861 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2862 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2863 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2864 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2865 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2866 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2867 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2868 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2869 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2870 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2871 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2872 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2873 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2874 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2875 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2876 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2877 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2878 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2879 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2880 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2881 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2882 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2883}
2884
2885// Move scalar to XMM zero-extended
2886// movd to XMM register zero-extends
2887let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002888// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002889def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002890 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002891def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002892 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE1]>;
Evan Chenge259e872008-05-09 23:37:55 +00002893def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002894 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00002895def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002896 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002897}
2898
2899// Splat v2f64 / v2i64
2900let AddedComplexity = 10 in {
2901def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2902 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2903def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2904 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2905def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2906 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2907def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2908 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2909}
2910
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002911// Special unary SHUFPSrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002912def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2913 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002914 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2915 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002916// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002917def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2918 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002919 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2920 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002921// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Chengbf8b2c52008-04-05 00:30:36 +00002922def : Pat<(vector_shuffle (bc_v4i32 (memopv4f32 addr:$src1)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002923 SHUFP_unary_shuffle_mask:$sm),
2924 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2925 Requires<[HasSSE2]>;
Evan Cheng13559d62008-09-26 23:41:32 +00002926
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002927// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002928def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2929 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002930 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2931 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002932def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2933 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002934 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2935 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002936// Special binary v2i64 shuffle cases using SHUFPDrri.
2937def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2938 SHUFP_shuffle_mask:$sm)),
2939 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2940 Requires<[HasSSE2]>;
2941// Special unary SHUFPDrri case.
2942def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
Evan Cheng13559d62008-09-26 23:41:32 +00002943 SHUFP_unary_shuffle_mask:$sm)),
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002944 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2945 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002946
2947// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002948let AddedComplexity = 15 in {
2949def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2950 UNPCKL_v_undef_shuffle_mask:$sm)),
2951 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2952 Requires<[OptForSpeed, HasSSE2]>;
2953def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2954 UNPCKL_v_undef_shuffle_mask:$sm)),
2955 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2956 Requires<[OptForSpeed, HasSSE2]>;
2957}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002958let AddedComplexity = 10 in {
2959def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2960 UNPCKL_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002961 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002962def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2963 UNPCKL_v_undef_shuffle_mask)),
2964 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2965def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2966 UNPCKL_v_undef_shuffle_mask)),
2967 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2968def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2969 UNPCKL_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002970 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002971}
2972
2973// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00002974let AddedComplexity = 15 in {
2975def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2976 UNPCKH_v_undef_shuffle_mask:$sm)),
2977 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2978 Requires<[OptForSpeed, HasSSE2]>;
2979def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2980 UNPCKH_v_undef_shuffle_mask:$sm)),
2981 (PSHUFDri VR128:$src, PSHUFD_shuffle_mask:$sm)>,
2982 Requires<[OptForSpeed, HasSSE2]>;
2983}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002984let AddedComplexity = 10 in {
2985def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2986 UNPCKH_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002987 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002988def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2989 UNPCKH_v_undef_shuffle_mask)),
2990 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2991def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2992 UNPCKH_v_undef_shuffle_mask)),
2993 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2994def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2995 UNPCKH_v_undef_shuffle_mask)),
Evan Cheng09d45072008-09-26 21:26:30 +00002996 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002997}
2998
Evan Cheng13559d62008-09-26 23:41:32 +00002999let AddedComplexity = 20 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003000// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
3001def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3002 MOVHP_shuffle_mask)),
3003 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
3004
3005// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
3006def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3007 MOVHLPS_shuffle_mask)),
3008 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
3009
3010// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
3011def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
3012 MOVHLPS_v_undef_shuffle_mask)),
3013 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
3014def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
3015 MOVHLPS_v_undef_shuffle_mask)),
3016 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
3017}
3018
3019let AddedComplexity = 20 in {
3020// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
3021// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003022def : Pat<(v4f32 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003023 MOVLP_shuffle_mask)),
3024 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003025def : Pat<(v2f64 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003026 MOVLP_shuffle_mask)),
3027 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003028def : Pat<(v4f32 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003029 MOVHP_shuffle_mask)),
3030 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003031def : Pat<(v2f64 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003032 MOVHP_shuffle_mask)),
3033 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3034
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003035def : Pat<(v4i32 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003036 MOVLP_shuffle_mask)),
3037 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003038def : Pat<(v2i64 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003039 MOVLP_shuffle_mask)),
3040 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003041def : Pat<(v4i32 (vector_shuffle VR128:$src1, (load addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003042 MOVHP_shuffle_mask)),
3043 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003044def : Pat<(v2i64 (vector_shuffle VR128:$src1, (load addr:$src2),
Evan Cheng1ff2ea52008-05-23 18:00:18 +00003045 MOVHP_shuffle_mask)),
3046 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003047}
3048
Evan Cheng2b2a7012008-05-23 21:23:16 +00003049// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
3050// (store (vector_shuffle (load addr), v2, <0, 1, 4, 5>), addr) using MOVHPS
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003051def : Pat<(store (v4f32 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003052 MOVLP_shuffle_mask)), addr:$src1),
3053 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003054def : Pat<(store (v2f64 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003055 MOVLP_shuffle_mask)), addr:$src1),
3056 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003057def : Pat<(store (v4f32 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003058 MOVHP_shuffle_mask)), addr:$src1),
3059 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003060def : Pat<(store (v2f64 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003061 MOVHP_shuffle_mask)), addr:$src1),
3062 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3063
3064def : Pat<(store (v4i32 (vector_shuffle
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003065 (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003066 MOVLP_shuffle_mask)), addr:$src1),
3067 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003068def : Pat<(store (v2i64 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003069 MOVLP_shuffle_mask)), addr:$src1),
3070 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3071def : Pat<(store (v4i32 (vector_shuffle
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003072 (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003073 MOVHP_shuffle_mask)), addr:$src1),
3074 (MOVHPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Evan Cheng2f3f5b52009-01-28 08:35:02 +00003075def : Pat<(store (v2i64 (vector_shuffle (load addr:$src1), VR128:$src2,
Evan Cheng2b2a7012008-05-23 21:23:16 +00003076 MOVHP_shuffle_mask)), addr:$src1),
3077 (MOVHPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3078
3079
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003080let AddedComplexity = 15 in {
3081// Setting the lowest element in the vector.
3082def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3083 MOVL_shuffle_mask)),
3084 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3085def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
3086 MOVL_shuffle_mask)),
3087 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3088
3089// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
3090def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
3091 MOVLP_shuffle_mask)),
3092 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3093def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
3094 MOVLP_shuffle_mask)),
3095 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3096}
3097
3098// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003099let AddedComplexity = 15 in
3100def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
3101 MOVL_shuffle_mask)),
3102 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003103def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003104 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003105
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003106// Some special case pandn patterns.
3107def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3108 VR128:$src2)),
3109 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3110def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3111 VR128:$src2)),
3112 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3113def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3114 VR128:$src2)),
3115 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3116
3117def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003118 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003119 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3120def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003121 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003122 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3123def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003124 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003125 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3126
Nate Begeman78246ca2007-11-17 03:58:34 +00003127// vector -> vector casts
3128def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3129 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3130def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3131 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedman7fa52ca2008-09-05 23:07:03 +00003132def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3133 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3134def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3135 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman78246ca2007-11-17 03:58:34 +00003136
Evan Cheng51a49b22007-07-20 00:27:43 +00003137// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003138def : Pat<(alignedloadv4i32 addr:$src),
3139 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3140def : Pat<(loadv4i32 addr:$src),
3141 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003142def : Pat<(alignedloadv2i64 addr:$src),
3143 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3144def : Pat<(loadv2i64 addr:$src),
3145 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3146
3147def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3148 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3149def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3150 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3151def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3152 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3153def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3154 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3155def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3156 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3157def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3158 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3159def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3160 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3161def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3162 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003163
3164//===----------------------------------------------------------------------===//
3165// SSE4.1 Instructions
3166//===----------------------------------------------------------------------===//
3167
Dale Johannesena7d2b442008-10-10 23:51:03 +00003168multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begemanb2975562008-02-03 07:18:54 +00003169 string OpcodeStr,
Nate Begemanb2975562008-02-03 07:18:54 +00003170 Intrinsic V4F32Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003171 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003172 // Intrinsic operation, reg.
Nate Begemanb2975562008-02-03 07:18:54 +00003173 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003174 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003175 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003176 !strconcat(OpcodeStr,
3177 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003178 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3179 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003180
3181 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003182 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003183 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003184 !strconcat(OpcodeStr,
3185 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003186 [(set VR128:$dst,
3187 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003188 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003189
Nate Begemanb2975562008-02-03 07:18:54 +00003190 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003191 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003192 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003193 !strconcat(OpcodeStr,
3194 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003195 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3196 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003197
3198 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003199 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003200 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003201 !strconcat(OpcodeStr,
3202 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003203 [(set VR128:$dst,
3204 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003205 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003206}
3207
Dale Johannesena7d2b442008-10-10 23:51:03 +00003208let Constraints = "$src1 = $dst" in {
3209multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3210 string OpcodeStr,
3211 Intrinsic F32Int,
3212 Intrinsic F64Int> {
3213 // Intrinsic operation, reg.
3214 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
3215 (outs VR128:$dst),
3216 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3217 !strconcat(OpcodeStr,
3218 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3219 [(set VR128:$dst,
3220 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3221 OpSize;
3222
3223 // Intrinsic operation, mem.
3224 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3225 (outs VR128:$dst),
3226 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
3227 !strconcat(OpcodeStr,
3228 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3229 [(set VR128:$dst,
3230 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3231 OpSize;
3232
3233 // Intrinsic operation, reg.
3234 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
3235 (outs VR128:$dst),
3236 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3237 !strconcat(OpcodeStr,
3238 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3239 [(set VR128:$dst,
3240 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3241 OpSize;
3242
3243 // Intrinsic operation, mem.
3244 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
3245 (outs VR128:$dst),
3246 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3247 !strconcat(OpcodeStr,
3248 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3249 [(set VR128:$dst,
3250 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3251 OpSize;
3252}
3253}
3254
Nate Begemanb2975562008-02-03 07:18:54 +00003255// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesena7d2b442008-10-10 23:51:03 +00003256defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3257 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3258defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3259 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003260
3261// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3262multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3263 Intrinsic IntId128> {
3264 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3265 (ins VR128:$src),
3266 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3267 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3268 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3269 (ins i128mem:$src),
3270 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3271 [(set VR128:$dst,
3272 (IntId128
3273 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3274}
3275
3276defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3277 int_x86_sse41_phminposuw>;
3278
3279/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003280let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003281 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3282 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003283 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3284 (ins VR128:$src1, VR128:$src2),
3285 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3286 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3287 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003288 let isCommutable = Commutable;
3289 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003290 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3291 (ins VR128:$src1, i128mem:$src2),
3292 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3293 [(set VR128:$dst,
3294 (IntId128 VR128:$src1,
3295 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003296 }
3297}
3298
3299defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3300 int_x86_sse41_pcmpeqq, 1>;
3301defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3302 int_x86_sse41_packusdw, 0>;
3303defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3304 int_x86_sse41_pminsb, 1>;
3305defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3306 int_x86_sse41_pminsd, 1>;
3307defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3308 int_x86_sse41_pminud, 1>;
3309defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3310 int_x86_sse41_pminuw, 1>;
3311defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3312 int_x86_sse41_pmaxsb, 1>;
3313defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3314 int_x86_sse41_pmaxsd, 1>;
3315defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3316 int_x86_sse41_pmaxud, 1>;
3317defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3318 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003319
Mon P Wang14edb092008-12-18 21:42:19 +00003320defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3321
Nate Begeman03605a02008-07-17 16:51:19 +00003322def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3323 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3324def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3325 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3326
Nate Begeman58057962008-02-09 01:38:08 +00003327/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003328let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003329 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3330 SDNode OpNode, Intrinsic IntId128,
3331 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003332 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3333 (ins VR128:$src1, VR128:$src2),
3334 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003335 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3336 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003337 let isCommutable = Commutable;
3338 }
3339 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3340 (ins VR128:$src1, VR128:$src2),
3341 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3342 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3343 OpSize {
3344 let isCommutable = Commutable;
3345 }
3346 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3347 (ins VR128:$src1, i128mem:$src2),
3348 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3349 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003350 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003351 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3352 (ins VR128:$src1, i128mem:$src2),
3353 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3354 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003355 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003356 OpSize;
3357 }
3358}
Dan Gohmane3731f52008-05-23 17:49:40 +00003359defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003360 int_x86_sse41_pmulld, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003361
Evan Cheng78d00612008-03-14 07:39:27 +00003362/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003363let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003364 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3365 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003366 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003367 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3368 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003369 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003370 [(set VR128:$dst,
3371 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3372 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003373 let isCommutable = Commutable;
3374 }
Evan Cheng78d00612008-03-14 07:39:27 +00003375 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003376 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3377 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003378 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003379 [(set VR128:$dst,
3380 (IntId128 VR128:$src1,
3381 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3382 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003383 }
3384}
3385
3386defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3387 int_x86_sse41_blendps, 0>;
3388defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3389 int_x86_sse41_blendpd, 0>;
3390defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3391 int_x86_sse41_pblendw, 0>;
3392defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3393 int_x86_sse41_dpps, 1>;
3394defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3395 int_x86_sse41_dppd, 1>;
3396defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003397 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003398
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003399
Evan Cheng78d00612008-03-14 07:39:27 +00003400/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003401let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003402 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3403 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3404 (ins VR128:$src1, VR128:$src2),
3405 !strconcat(OpcodeStr,
3406 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3407 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3408 OpSize;
3409
3410 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3411 (ins VR128:$src1, i128mem:$src2),
3412 !strconcat(OpcodeStr,
3413 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3414 [(set VR128:$dst,
3415 (IntId VR128:$src1,
3416 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3417 }
3418}
3419
3420defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3421defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3422defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3423
3424
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003425multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3426 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3427 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3428 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3429
3430 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3431 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003432 [(set VR128:$dst,
3433 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3434 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003435}
3436
3437defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3438defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3439defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3440defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3441defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3442defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3443
Evan Cheng56ec77b2008-09-24 23:27:55 +00003444// Common patterns involving scalar load.
3445def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3446 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3447def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3448 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3449
3450def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3451 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3452def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3453 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3454
3455def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3456 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3457def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3458 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3459
3460def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3461 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3462def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3463 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3464
3465def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3466 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3467def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3468 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3469
3470def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3471 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3472def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3473 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3474
3475
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003476multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3477 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3478 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3479 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3480
3481 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3482 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003483 [(set VR128:$dst,
3484 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3485 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003486}
3487
3488defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3489defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3490defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3491defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3492
Evan Cheng56ec77b2008-09-24 23:27:55 +00003493// Common patterns involving scalar load
3494def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003495 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003496def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003497 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003498
3499def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003500 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003501def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003502 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003503
3504
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003505multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3506 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3507 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3508 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3509
Evan Cheng56ec77b2008-09-24 23:27:55 +00003510 // Expecting a i16 load any extended to i32 value.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003511 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3512 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003513 [(set VR128:$dst, (IntId (bitconvert
3514 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3515 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003516}
3517
3518defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3519defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3520
Evan Cheng56ec77b2008-09-24 23:27:55 +00003521// Common patterns involving scalar load
3522def : Pat<(int_x86_sse41_pmovsxbq
3523 (bitconvert (v4i32 (X86vzmovl
3524 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003525 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003526
3527def : Pat<(int_x86_sse41_pmovzxbq
3528 (bitconvert (v4i32 (X86vzmovl
3529 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003530 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003531
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003532
Nate Begemand77e59e2008-02-11 04:19:36 +00003533/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3534multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003535 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003536 (ins VR128:$src1, i32i8imm:$src2),
3537 !strconcat(OpcodeStr,
3538 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003539 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3540 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003541 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003542 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3543 !strconcat(OpcodeStr,
3544 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003545 []>, OpSize;
3546// FIXME:
3547// There's an AssertZext in the way of writing the store pattern
3548// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003549}
3550
Nate Begemand77e59e2008-02-11 04:19:36 +00003551defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003552
Nate Begemand77e59e2008-02-11 04:19:36 +00003553
3554/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3555multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003556 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003557 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3558 !strconcat(OpcodeStr,
3559 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3560 []>, OpSize;
3561// FIXME:
3562// There's an AssertZext in the way of writing the store pattern
3563// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3564}
3565
3566defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3567
3568
3569/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3570multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003571 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003572 (ins VR128:$src1, i32i8imm:$src2),
3573 !strconcat(OpcodeStr,
3574 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3575 [(set GR32:$dst,
3576 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003577 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003578 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3579 !strconcat(OpcodeStr,
3580 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3581 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3582 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003583}
3584
Nate Begemand77e59e2008-02-11 04:19:36 +00003585defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003586
Nate Begemand77e59e2008-02-11 04:19:36 +00003587
Evan Cheng6c249332008-03-24 21:52:23 +00003588/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3589/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003590multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003591 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003592 (ins VR128:$src1, i32i8imm:$src2),
3593 !strconcat(OpcodeStr,
3594 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003595 [(set GR32:$dst,
3596 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003597 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003598 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003599 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3600 !strconcat(OpcodeStr,
3601 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003602 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003603 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003604}
3605
Nate Begemand77e59e2008-02-11 04:19:36 +00003606defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003607
Dan Gohmana41862a2008-08-08 18:30:21 +00003608// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3609def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3610 imm:$src2))),
3611 addr:$dst),
3612 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3613 Requires<[HasSSE41]>;
3614
Evan Cheng3ea4d672008-03-05 08:19:16 +00003615let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003616 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003617 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003618 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3619 !strconcat(OpcodeStr,
3620 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3621 [(set VR128:$dst,
3622 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003623 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003624 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3625 !strconcat(OpcodeStr,
3626 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3627 [(set VR128:$dst,
3628 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3629 imm:$src3))]>, OpSize;
3630 }
3631}
3632
3633defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3634
Evan Cheng3ea4d672008-03-05 08:19:16 +00003635let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003636 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003637 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003638 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3639 !strconcat(OpcodeStr,
3640 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3641 [(set VR128:$dst,
3642 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3643 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003644 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003645 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3646 !strconcat(OpcodeStr,
3647 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3648 [(set VR128:$dst,
3649 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3650 imm:$src3)))]>, OpSize;
3651 }
3652}
3653
3654defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3655
Evan Cheng3ea4d672008-03-05 08:19:16 +00003656let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003657 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003658 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003659 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3660 !strconcat(OpcodeStr,
3661 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3662 [(set VR128:$dst,
3663 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003664 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003665 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3666 !strconcat(OpcodeStr,
3667 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3668 [(set VR128:$dst,
3669 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3670 imm:$src3))]>, OpSize;
3671 }
3672}
3673
Evan Chengc2054be2008-03-26 08:11:49 +00003674defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003675
3676let Defs = [EFLAGS] in {
3677def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3678 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3679def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3680 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3681}
3682
3683def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3684 "movntdqa\t{$src, $dst|$dst, $src}",
3685 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;
Nate Begeman03605a02008-07-17 16:51:19 +00003686
3687/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3688let Constraints = "$src1 = $dst" in {
3689 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3690 Intrinsic IntId128, bit Commutable = 0> {
3691 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3692 (ins VR128:$src1, VR128:$src2),
3693 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3694 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3695 OpSize {
3696 let isCommutable = Commutable;
3697 }
3698 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3699 (ins VR128:$src1, i128mem:$src2),
3700 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3701 [(set VR128:$dst,
3702 (IntId128 VR128:$src1,
3703 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3704 }
3705}
3706
Nate Begeman235666b2008-07-17 17:04:58 +00003707defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003708
3709def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3710 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3711def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3712 (PCMPGTQrm VR128:$src1, addr:$src2)>;