blob: 15c1fcc603da4b4867550e526915fcb6282c4431 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000020def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000021 SDTCisSameAs<1, 2>,
22 SDTCisSameAs<3, 4>,
23 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
25def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000026def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000027 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000028 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000029 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000030def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000031 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000032 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000033
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000034def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
35
Akira Hatanakadb548262011-07-19 23:30:50 +000036def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000037
Akira Hatanaka40eda462011-09-22 23:31:54 +000038def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
39 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
40def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000042 SDTCisSameAs<0, 4>]>;
43
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000044def SDTMipsLoadLR : SDTypeProfile<1, 2,
45 [SDTCisInt<0>, SDTCisPtrTy<1>,
46 SDTCisSameAs<0, 2>]>;
47
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000048// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000049def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000050 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000051 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +000053// Tail call
54def MipsTailCall : SDNode<"MipsISD::TailCall", SDT_MipsJmpLink,
55 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
56
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Akira Hatanaka182ef6f2012-07-10 00:19:06 +000075def MipsRet : SDNode<"MipsISD::Ret", SDTNone, [SDNPHasChain, SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
77// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000079 [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000080def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000081 [SDNPHasChain, SDNPSideEffect,
82 SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000106// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000110def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000111
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000112def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>;
Akira Hatanakadb548262011-07-19 23:30:50 +0000113
Akira Hatanakabb15e112011-08-17 02:05:42 +0000114def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
115def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
116
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000117def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
118 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
119def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
120 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
121def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
122 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
123def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
124 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
125def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
126 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
127def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
128 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
129def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
130 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
131def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
132 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
133
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000134//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000135// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000136//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000137def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
138 AssemblerPredicate<"FeatureSEInReg">;
139def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
140 AssemblerPredicate<"FeatureBitCount">;
141def HasSwap : Predicate<"Subtarget.hasSwap()">,
142 AssemblerPredicate<"FeatureSwap">;
143def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
144 AssemblerPredicate<"FeatureCondMov">;
Akira Hatanaka0301bc52012-11-15 21:17:13 +0000145def HasFPIdx : Predicate<"Subtarget.hasFPIdx()">,
146 AssemblerPredicate<"FeatureFPIdx">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000147def HasMips32 : Predicate<"Subtarget.hasMips32()">,
148 AssemblerPredicate<"FeatureMips32">;
149def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
150 AssemblerPredicate<"FeatureMips32r2">;
151def HasMips64 : Predicate<"Subtarget.hasMips64()">,
152 AssemblerPredicate<"FeatureMips64">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000153def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
154 AssemblerPredicate<"!FeatureMips64">;
155def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
156 AssemblerPredicate<"FeatureMips64r2">;
157def IsN64 : Predicate<"Subtarget.isABI_N64()">,
158 AssemblerPredicate<"FeatureN64">;
159def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
160 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000161def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
162 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000163def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
164 AssemblerPredicate<"FeatureMips32">;
165def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
166 AssemblerPredicate<"FeatureMips32">;
167def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
168 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000169def HasStdEnc : Predicate<"Subtarget.hasStandardEncoding()">,
170 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000171
Akira Hatanaka14180452012-06-14 21:03:23 +0000172class MipsPat<dag pattern, dag result> : Pat<pattern, result> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000173 let Predicates = [HasStdEnc];
Akira Hatanaka14180452012-06-14 21:03:23 +0000174}
175
Akira Hatanaka02320642012-12-13 00:32:01 +0000176class IsCommutable {
177 bit isCommutable = 1;
178}
179
Akira Hatanaka1f027132012-10-19 21:11:03 +0000180class IsBranch {
181 bit isBranch = 1;
182}
183
184class IsReturn {
185 bit isReturn = 1;
186}
187
188class IsCall {
189 bit isCall = 1;
190}
191
Akira Hatanaka01a75c42012-10-19 21:14:34 +0000192class IsTailCall {
193 bit isCall = 1;
194 bit isTerminator = 1;
195 bit isReturn = 1;
196 bit isBarrier = 1;
197 bit hasExtraSrcRegAllocReq = 1;
198 bit isCodeGenOnly = 1;
199}
200
Akira Hatanaka497204a2012-10-31 18:37:55 +0000201class IsAsCheapAsAMove {
202 bit isAsCheapAsAMove = 1;
203}
204
Akira Hatanaka3c770332012-11-03 00:53:12 +0000205class NeverHasSideEffects {
206 bit neverHasSideEffects = 1;
207}
208
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000209//===----------------------------------------------------------------------===//
210// Instruction format superclass
211//===----------------------------------------------------------------------===//
212
213include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000214
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000215//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000216// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000217//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000218
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000219// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000220def jmptarget : Operand<OtherVT> {
221 let EncoderMethod = "getJumpTargetOpValue";
222}
223def brtarget : Operand<OtherVT> {
224 let EncoderMethod = "getBranchTargetOpValue";
225 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000226 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000227}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000228def calltarget : Operand<iPTR> {
229 let EncoderMethod = "getJumpTargetOpValue";
230}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000231def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000232def simm16 : Operand<i32> {
233 let DecoderMethod= "DecodeSimm16";
234}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000235def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000236def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000237
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000238// Unsigned Operand
239def uimm16 : Operand<i32> {
240 let PrintMethod = "printUnsignedImm";
241}
242
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000243def MipsMemAsmOperand : AsmOperandClass {
244 let Name = "Mem";
245 let ParserMethod = "parseMemOperand";
246}
247
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000248// Address operand
249def mem : Operand<i32> {
250 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000251 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000252 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000253 let ParserMatchClass = MipsMemAsmOperand;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000254}
255
Akira Hatanakad55bb382011-10-11 00:11:12 +0000256def mem64 : Operand<i64> {
257 let PrintMethod = "printMemOperand";
258 let MIOperandInfo = (ops CPU64Regs, simm16_64);
Jack Cartera6d6ef62012-06-27 23:13:42 +0000259 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000260 let ParserMatchClass = MipsMemAsmOperand;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000261}
262
Akira Hatanaka03236be2011-07-07 20:54:20 +0000263def mem_ea : Operand<i32> {
264 let PrintMethod = "printMemOperandEA";
265 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000266 let EncoderMethod = "getMemEncoding";
267}
268
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000269def mem_ea_64 : Operand<i64> {
270 let PrintMethod = "printMemOperandEA";
271 let MIOperandInfo = (ops CPU64Regs, simm16_64);
272 let EncoderMethod = "getMemEncoding";
273}
274
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000275// size operand of ext instruction
276def size_ext : Operand<i32> {
277 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000278 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000279}
280
281// size operand of ins instruction
282def size_ins : Operand<i32> {
283 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000284 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000285}
286
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000287// Transformation Function - get the lower 16 bits.
288def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000289 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000290}]>;
291
292// Transformation Function - get the higher 16 bits.
293def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000294 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000295}]>;
296
297// Node immediate fits as 16-bit sign extended on target immediate.
298// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000299def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000300
Reed Kotler0fd831322012-12-20 06:57:00 +0000301// Node immediate fits as 15-bit sign extended on target immediate.
302// e.g. addi, andi
303def immSExt15 : PatLeaf<(imm), [{ return isInt<15>(N->getSExtValue()); }]>;
304
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000305// Node immediate fits as 16-bit zero extended on target immediate.
306// The LO16 param means that only the lower 16 bits of the node
307// immediate are caught.
308// e.g. addiu, sltiu
309def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000311 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000312 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000313 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000314}], LO16>;
315
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000316// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000317def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000318 int64_t Val = N->getSExtValue();
319 return isInt<32>(Val) && !(Val & 0xffff);
320}]>;
321
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000322// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000323def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000324
Eric Christopher3c999a22007-10-26 04:00:13 +0000325// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000326// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000327def addr :
328 ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000329
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000330//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000331// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000332//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000333
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000334// Arithmetic and logical instructions with 3 register operands.
Akira Hatanaka24277732012-12-20 03:52:08 +0000335class ArithLogicR<string opstr, RegisterClass RC, bit isComm = 0,
336 InstrItinClass Itin = NoItinerary,
337 SDPatternOperator OpNode = null_frag>:
Akira Hatanaka23a3da02012-12-20 03:34:05 +0000338 InstSE<(outs RC:$rd), (ins RC:$rs, RC:$rt),
339 !strconcat(opstr, "\t$rd, $rs, $rt"),
340 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], Itin, FrmR> {
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000341 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000342 let isReMaterializable = 1;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000343}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000344
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000345// Arithmetic and logical instructions with 2 register operands.
Akira Hatanaka24277732012-12-20 03:52:08 +0000346class ArithLogicI<string opstr, Operand Od, RegisterClass RC,
347 SDPatternOperator imm_type = null_frag,
348 SDPatternOperator OpNode = null_frag> :
Akira Hatanakaab48c502012-12-20 03:40:03 +0000349 InstSE<(outs RC:$rt), (ins RC:$rs, Od:$imm16),
350 !strconcat(opstr, "\t$rt, $rs, $imm16"),
351 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu, FrmI> {
Akira Hatanakaa6953492012-04-18 18:52:10 +0000352 let isReMaterializable = 1;
353}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000354
355// Arithmetic Multiply ADD/SUB
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000356class MArithR<string opstr, SDNode op, bit isComm = 0> :
357 InstSE<(outs), (ins CPURegs:$rs, CPURegs:$rt),
358 !strconcat(opstr, "\t$rs, $rt"),
359 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul, FrmR> {
360 let Defs = [HI, LO];
361 let Uses = [HI, LO];
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000362 let isCommutable = isComm;
363}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000364
365// Logical
Akira Hatanaka2a732ec2012-12-21 22:35:47 +0000366class LogicNOR<string opstr, RegisterClass RC>:
367 InstSE<(outs RC:$rd), (ins RC:$rs, RC:$rt),
368 !strconcat(opstr, "\t$rd, $rs, $rt"),
369 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu, FrmR> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000370 let isCommutable = 1;
371}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000372
373// Shifts
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000374class shift_rotate_imm<string opstr, PatFrag PF, Operand ImmOpnd,
375 RegisterClass RC, SDPatternOperator OpNode> :
376 InstSE<(outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
377 !strconcat(opstr, "\t$rd, $rt, $shamt"),
378 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000379
Akira Hatanaka36393462011-10-17 18:06:56 +0000380// 32-bit shift instructions.
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000381class shift_rotate_imm32<string opstr, SDPatternOperator OpNode = null_frag> :
382 shift_rotate_imm<opstr, immZExt5, shamt, CPURegs, OpNode>;
Akira Hatanaka36393462011-10-17 18:06:56 +0000383
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000384class shift_rotate_reg<string opstr, SDNode OpNode, RegisterClass RC>:
385 InstSE<(outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
386 !strconcat(opstr, "\t$rd, $rt, $rs"),
387 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000388
389// Load Upper Imediate
Akira Hatanaka8e719fa2012-12-21 22:46:07 +0000390class LoadUpper<string opstr, RegisterClass RC, Operand Imm>:
391 InstSE<(outs RC:$rt), (ins Imm:$imm16), !strconcat(opstr, "\t$rt, $imm16"),
392 [], IIAlu, FrmI>, IsAsCheapAsAMove {
Akira Hatanaka02365942012-04-03 02:51:09 +0000393 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000394 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000395}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000396
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000397class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
398 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
399 bits<21> addr;
400 let Inst{25-21} = addr{20-16};
401 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000402 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000403}
404
Eric Christopher3c999a22007-10-26 04:00:13 +0000405// Memory Load/Store
Akira Hatanaka16164652012-12-21 22:58:55 +0000406class Load<string opstr, PatFrag OpNode, RegisterClass RC, Operand MemOpnd> :
407 InstSE<(outs RC:$rt), (ins MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
408 [(set RC:$rt, (OpNode addr:$addr))], NoItinerary, FrmI> {
409 let DecoderMethod = "DecodeMem";
410 let canFoldAsLoad = 1;
411}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000412
Akira Hatanaka16164652012-12-21 22:58:55 +0000413class Store<string opstr, PatFrag OpNode, RegisterClass RC, Operand MemOpnd> :
414 InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
415 [(OpNode RC:$rt, addr:$addr)], NoItinerary, FrmI> {
416 let DecoderMethod = "DecodeMem";
417}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000418
Akira Hatanaka16164652012-12-21 22:58:55 +0000419multiclass LoadM<string opstr, PatFrag OpNode, RegisterClass RC> {
420 def #NAME# : Load<opstr, OpNode, RC, mem>, Requires<[NotN64, HasStdEnc]>;
421 def _P8 : Load<opstr, OpNode, RC, mem64>, Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000422 let DecoderNamespace = "Mips64";
423 let isCodeGenOnly = 1;
424 }
Jia Liubb481f82012-02-28 07:46:26 +0000425}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000426
Akira Hatanaka16164652012-12-21 22:58:55 +0000427multiclass StoreM<string opstr, PatFrag OpNode, RegisterClass RC> {
428 def #NAME# : Store<opstr, OpNode, RC, mem>, Requires<[NotN64, HasStdEnc]>;
429 def _P8 : Store<opstr, OpNode, RC, mem64>, Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000430 let DecoderNamespace = "Mips64";
431 let isCodeGenOnly = 1;
432 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000433}
434
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000435// Load/Store Left/Right
436let canFoldAsLoad = 1 in
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000437class LoadLeftRight<string opstr, SDNode OpNode, RegisterClass RC,
438 Operand MemOpnd> :
439 InstSE<(outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
440 !strconcat(opstr, "\t$rt, $addr"),
441 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], NoItinerary, FrmI> {
442 let DecoderMethod = "DecodeMem";
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000443 string Constraints = "$src = $rt";
444}
445
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000446class StoreLeftRight<string opstr, SDNode OpNode, RegisterClass RC,
447 Operand MemOpnd>:
448 InstSE<(outs), (ins RC:$rt, MemOpnd:$addr), !strconcat(opstr, "\t$rt, $addr"),
449 [(OpNode RC:$rt, addr:$addr)], NoItinerary, FrmI> {
450 let DecoderMethod = "DecodeMem";
451}
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000452
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000453multiclass LoadLeftRightM<string opstr, SDNode OpNode, RegisterClass RC> {
454 def #NAME# : LoadLeftRight<opstr, OpNode, RC, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000455 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000456 def _P8 : LoadLeftRight<opstr, OpNode, RC, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000457 Requires<[IsN64, HasStdEnc]> {
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000458 let DecoderNamespace = "Mips64";
459 let isCodeGenOnly = 1;
460 }
461}
462
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000463multiclass StoreLeftRightM<string opstr, SDNode OpNode, RegisterClass RC> {
464 def #NAME# : StoreLeftRight<opstr, OpNode, RC, mem>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000465 Requires<[NotN64, HasStdEnc]>;
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000466 def _P8 : StoreLeftRight<opstr, OpNode, RC, mem64>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000467 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000468 let DecoderNamespace = "Mips64";
469 let isCodeGenOnly = 1;
470 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000471}
472
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000473// Conditional Branch
Akira Hatanakac4889012012-12-20 04:10:13 +0000474class CBranch<string opstr, PatFrag cond_op, RegisterClass RC> :
475 InstSE<(outs), (ins RC:$rs, RC:$rt, brtarget:$offset),
476 !strconcat(opstr, "\t$rs, $rt, $offset"),
477 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$offset)], IIBranch,
478 FrmI> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000479 let isBranch = 1;
480 let isTerminator = 1;
481 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000482 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000483}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000484
Akira Hatanaka5c540252012-12-20 04:13:23 +0000485class CBranchZero<string opstr, PatFrag cond_op, RegisterClass RC> :
486 InstSE<(outs), (ins RC:$rs, brtarget:$offset),
487 !strconcat(opstr, "\t$rs, $offset"),
488 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$offset)], IIBranch, FrmI> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000489 let isBranch = 1;
490 let isTerminator = 1;
491 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000492 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000493}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000494
Eric Christopher3c999a22007-10-26 04:00:13 +0000495// SetCC
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000496class SetCC_R<string opstr, PatFrag cond_op, RegisterClass RC> :
497 InstSE<(outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
498 !strconcat(opstr, "\t$rd, $rs, $rt"),
499 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))], IIAlu, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000500
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000501class SetCC_I<string opstr, PatFrag cond_op, Operand Od, PatLeaf imm_type,
502 RegisterClass RC>:
503 InstSE<(outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
504 !strconcat(opstr, "\t$rt, $rs, $imm16"),
505 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))], IIAlu, FrmI>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000506
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000507// Jump
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000508class JumpFJ<DAGOperand opnd, string opstr, SDPatternOperator operator,
509 SDPatternOperator targetoperator> :
510 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
511 [(operator targetoperator:$target)], IIBranch, FrmJ> {
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000512 let isTerminator=1;
513 let isBarrier=1;
514 let hasDelaySlot = 1;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000515 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000516 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000517}
518
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000519// Unconditional branch
Akira Hatanakac2306152012-12-20 04:22:39 +0000520class UncondBranch<string opstr> :
521 InstSE<(outs), (ins brtarget:$offset), !strconcat(opstr, "\t$offset"),
522 [(br bb:$offset)], IIBranch, FrmI> {
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000523 let isBranch = 1;
524 let isTerminator = 1;
525 let isBarrier = 1;
526 let hasDelaySlot = 1;
Akira Hatanaka249330e2012-12-07 03:06:09 +0000527 let Predicates = [RelocPIC, HasStdEnc];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000528 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000529}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000530
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000531// Base class for indirect branch and return instruction classes.
532let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Akira Hatanaka1f027132012-10-19 21:11:03 +0000533class JumpFR<RegisterClass RC, SDPatternOperator operator = null_frag>:
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000534 InstSE<(outs), (ins RC:$rs), "jr\t$rs", [(operator RC:$rs)], IIBranch, FrmR>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000535
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000536// Indirect branch
Akira Hatanaka1f027132012-10-19 21:11:03 +0000537class IndirectBranch<RegisterClass RC>: JumpFR<RC, brind> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000538 let isBranch = 1;
539 let isIndirectBranch = 1;
540}
541
542// Return instruction
Akira Hatanaka1f027132012-10-19 21:11:03 +0000543class RetBase<RegisterClass RC>: JumpFR<RC> {
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000544 let isReturn = 1;
545 let isCodeGenOnly = 1;
546 let hasCtrlDep = 1;
547 let hasExtraSrcRegAllocReq = 1;
548}
549
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000550// Jump and Link (Call)
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000551let isCall=1, hasDelaySlot=1, Defs = [RA] in {
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000552 class JumpLink<string opstr> :
553 InstSE<(outs), (ins calltarget:$target), !strconcat(opstr, "\t$target"),
554 [(MipsJmpLink imm:$target)], IIBranch, FrmJ> {
555 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000556 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000557
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000558 class JumpLinkReg<string opstr, RegisterClass RC>:
559 InstSE<(outs), (ins RC:$rs), !strconcat(opstr, "\t$rs"),
560 [(MipsJmpLink RC:$rs)], IIBranch, FrmR>;
561
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000562 class BGEZAL_FT<string opstr, RegisterClass RC> :
563 InstSE<(outs), (ins RC:$rs, brtarget:$offset),
564 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI>;
565
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000566}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000567
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000568class BAL_FT :
569 InstSE<(outs), (ins brtarget:$offset), "bal\t$offset", [], IIBranch, FrmI> {
570 let isBranch = 1;
571 let isTerminator = 1;
572 let isBarrier = 1;
573 let hasDelaySlot = 1;
574 let Defs = [RA];
575}
576
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000577// Sync
578let hasSideEffects = 1 in
579class SYNC_FT :
580 InstSE<(outs), (ins i32imm:$stype), "sync $stype", [(MipsSync imm:$stype)],
581 NoItinerary, FrmOther>;
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000582
Eric Christopher3c999a22007-10-26 04:00:13 +0000583// Mul, Div
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000584class Mult<string opstr, InstrItinClass itin, RegisterClass RC,
585 list<Register> DefRegs> :
586 InstSE<(outs), (ins RC:$rs, RC:$rt), !strconcat(opstr, "\t$rs, $rt"), [],
587 itin, FrmR> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000588 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000589 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000590 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000591}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000592
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000593class Div<SDNode op, string opstr, InstrItinClass itin, RegisterClass RC,
594 list<Register> DefRegs> :
595 InstSE<(outs), (ins RC:$rs, RC:$rt),
596 !strconcat(opstr, "\t$$zero, $rs, $rt"), [(op RC:$rs, RC:$rt)], itin,
597 FrmR> {
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000598 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000599}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000600
Eric Christopher3c999a22007-10-26 04:00:13 +0000601// Move from Hi/Lo
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000602class MoveFromLOHI<string opstr, RegisterClass RC, list<Register> UseRegs>:
603 InstSE<(outs RC:$rd), (ins), !strconcat(opstr, "\t$rd"), [], IIHiLo, FrmR> {
Akira Hatanaka89d30662011-10-17 18:24:15 +0000604 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000605 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000606}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000607
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000608class MoveToLOHI<string opstr, RegisterClass RC, list<Register> DefRegs>:
609 InstSE<(outs), (ins RC:$rs), !strconcat(opstr, "\t$rs"), [], IIHiLo, FrmR> {
Akira Hatanaka89d30662011-10-17 18:24:15 +0000610 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000611 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000612}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000613
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000614class EffectiveAddress<string opstr, RegisterClass RC, Operand Mem> :
615 InstSE<(outs RC:$rt), (ins Mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
616 [(set RC:$rt, addr:$addr)], NoItinerary, FrmI> {
617 let isCodeGenOnly = 1;
618 let DecoderMethod = "DecodeMem";
Jack Carter61de70d2012-08-06 23:29:06 +0000619}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000620
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000621// Count Leading Ones/Zeros in Word
Akira Hatanaka35242e22012-12-21 22:43:58 +0000622class CountLeading0<string opstr, RegisterClass RC>:
623 InstSE<(outs RC:$rd), (ins RC:$rs), !strconcat(opstr, "\t$rd, $rs"),
624 [(set RC:$rd, (ctlz RC:$rs))], IIAlu, FrmR>,
625 Requires<[HasBitCount, HasStdEnc]>;
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000626
Akira Hatanaka35242e22012-12-21 22:43:58 +0000627class CountLeading1<string opstr, RegisterClass RC>:
628 InstSE<(outs RC:$rd), (ins RC:$rs), !strconcat(opstr, "\t$rd, $rs"),
629 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu, FrmR>,
630 Requires<[HasBitCount, HasStdEnc]>;
631
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000632
633// Sign Extend in Register.
Akira Hatanaka8aaed992012-12-21 22:41:52 +0000634class SignExtInReg<string opstr, ValueType vt, RegisterClass RC> :
635 InstSE<(outs RC:$rd), (ins RC:$rt), !strconcat(opstr, "\t$rd, $rt"),
636 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000637 let Predicates = [HasSEInReg, HasStdEnc];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000638}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000639
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000640// Subword Swap
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000641class SubwordSwap<string opstr, RegisterClass RC>:
642 InstSE<(outs RC:$rd), (ins RC:$rt), !strconcat(opstr, "\t$rd, $rt"), [],
643 NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000644 let Predicates = [HasSwap, HasStdEnc];
Akira Hatanaka02365942012-04-03 02:51:09 +0000645 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000646}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000647
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000648// Read Hardware
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000649class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass> :
650 InstSE<(outs CPURegClass:$rt), (ins HWRegClass:$rd), "rdhwr\t$rt, $rd", [],
651 IIAlu, FrmR>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000652
Akira Hatanaka667645f2011-08-17 22:59:46 +0000653// Ext and Ins
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000654class ExtBase<string opstr, RegisterClass RC>:
655 InstSE<(outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$size),
656 !strconcat(opstr, " $rt, $rs, $pos, $size"),
657 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$size))], NoItinerary,
658 FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000659 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000660}
661
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000662class InsBase<string opstr, RegisterClass RC>:
663 InstSE<(outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ins:$size, RC:$src),
664 !strconcat(opstr, " $rt, $rs, $pos, $size"),
665 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$size, RC:$src))],
666 NoItinerary, FrmR> {
Akira Hatanaka249330e2012-12-07 03:06:09 +0000667 let Predicates = [HasMips32r2, HasStdEnc];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000668 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000669}
670
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000671// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000672class Atomic2Ops<PatFrag Op, RegisterClass DRC, RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000673 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000674 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000675
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000676multiclass Atomic2Ops32<PatFrag Op> {
677 def #NAME# : Atomic2Ops<Op, CPURegs, CPURegs>, Requires<[NotN64, HasStdEnc]>;
678 def _P8 : Atomic2Ops<Op, CPURegs, CPU64Regs>,
679 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000680 let DecoderNamespace = "Mips64";
681 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000682}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000683
684// Atomic Compare & Swap.
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000685class AtomicCmpSwap<PatFrag Op, RegisterClass DRC, RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000686 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000687 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000688
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000689multiclass AtomicCmpSwap32<PatFrag Op> {
690 def #NAME# : AtomicCmpSwap<Op, CPURegs, CPURegs>,
691 Requires<[NotN64, HasStdEnc]>;
692 def _P8 : AtomicCmpSwap<Op, CPURegs, CPU64Regs>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000693 Requires<[IsN64, HasStdEnc]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000694 let DecoderNamespace = "Mips64";
695 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000696}
697
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000698class LLBase<string opstr, RegisterClass RC, Operand Mem> :
699 InstSE<(outs RC:$rt), (ins Mem:$addr), !strconcat(opstr, "\t$rt, $addr"),
700 [], NoItinerary, FrmI> {
701 let DecoderMethod = "DecodeMem";
Akira Hatanaka59068062011-11-11 04:14:30 +0000702 let mayLoad = 1;
703}
704
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000705class SCBase<string opstr, RegisterClass RC, Operand Mem> :
706 InstSE<(outs RC:$dst), (ins RC:$rt, Mem:$addr),
707 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
708 let DecoderMethod = "DecodeMem";
Akira Hatanaka59068062011-11-11 04:14:30 +0000709 let mayStore = 1;
710 let Constraints = "$rt = $dst";
711}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000712
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000713class MFC3OP<dag outs, dag ins, string asmstr> :
714 InstSE<outs, ins, asmstr, [], NoItinerary, FrmFR>;
715
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000716//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000717// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000718//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000719
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000720// Return RA.
721let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000722def RetRA : PseudoSE<(outs), (ins), [(MipsRet)]>;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000723
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000724let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
725def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt),
Chris Lattnere563bbc2008-10-11 22:08:30 +0000726 [(callseq_start timm:$amt)]>;
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000727def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
Chris Lattnere563bbc2008-10-11 22:08:30 +0000728 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000729}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000730
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000731let usesCustomInserter = 1 in {
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000732 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8>;
733 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16>;
734 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32>;
735 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8>;
736 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16>;
737 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32>;
738 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8>;
739 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16>;
740 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32>;
741 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8>;
742 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16>;
743 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32>;
744 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8>;
745 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16>;
746 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32>;
747 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8>;
748 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16>;
749 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000750
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000751 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8>;
752 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16>;
753 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000754
Akira Hatanaka1e7739f2012-12-20 04:20:09 +0000755 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8>;
756 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16>;
757 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32>;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000758}
759
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000760//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000761// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000762//===----------------------------------------------------------------------===//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000763//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000764// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000765//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000766
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000767/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka24277732012-12-20 03:52:08 +0000768def ADDiu : ArithLogicI<"addiu", simm16, CPURegs, immSExt16, add>,
Akira Hatanakaab48c502012-12-20 03:40:03 +0000769 ADDI_FM<0x9>, IsAsCheapAsAMove;
Akira Hatanaka24277732012-12-20 03:52:08 +0000770def ADDi : ArithLogicI<"addi", simm16, CPURegs>, ADDI_FM<0x8>;
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000771def SLTi : SetCC_I<"slti", setlt, simm16, immSExt16, CPURegs>, SLTI_FM<0xa>;
772def SLTiu : SetCC_I<"sltiu", setult, simm16, immSExt16, CPURegs>, SLTI_FM<0xb>;
Akira Hatanaka24277732012-12-20 03:52:08 +0000773def ANDi : ArithLogicI<"andi", uimm16, CPURegs, immZExt16, and>, ADDI_FM<0xc>;
774def ORi : ArithLogicI<"ori", uimm16, CPURegs, immZExt16, or>, ADDI_FM<0xd>;
775def XORi : ArithLogicI<"xori", uimm16, CPURegs, immZExt16, xor>, ADDI_FM<0xe>;
Akira Hatanaka8e719fa2012-12-21 22:46:07 +0000776def LUi : LoadUpper<"lui", CPURegs, uimm16>, LUI_FM;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000777
778/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka24277732012-12-20 03:52:08 +0000779def ADDu : ArithLogicR<"addu", CPURegs, 1, IIAlu, add>, ADD_FM<0, 0x21>;
780def SUBu : ArithLogicR<"subu", CPURegs, 0, IIAlu, sub>, ADD_FM<0, 0x23>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000781def MUL : ArithLogicR<"mul", CPURegs, 1, IIImul, mul>, ADD_FM<0x1c, 2>;
Akira Hatanaka24277732012-12-20 03:52:08 +0000782def ADD : ArithLogicR<"add", CPURegs>, ADD_FM<0, 0x20>;
783def SUB : ArithLogicR<"sub", CPURegs>, ADD_FM<0, 0x22>;
Akira Hatanaka9bf571f2012-12-20 04:27:52 +0000784def SLT : SetCC_R<"slt", setlt, CPURegs>, ADD_FM<0, 0x2a>;
785def SLTu : SetCC_R<"sltu", setult, CPURegs>, ADD_FM<0, 0x2b>;
Akira Hatanaka24277732012-12-20 03:52:08 +0000786def AND : ArithLogicR<"and", CPURegs, 1, IIAlu, and>, ADD_FM<0, 0x24>;
787def OR : ArithLogicR<"or", CPURegs, 1, IIAlu, or>, ADD_FM<0, 0x25>;
788def XOR : ArithLogicR<"xor", CPURegs, 1, IIAlu, xor>, ADD_FM<0, 0x26>;
Akira Hatanaka2a732ec2012-12-21 22:35:47 +0000789def NOR : LogicNOR<"nor", CPURegs>, ADD_FM<0, 0x27>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000790
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000791/// Shift Instructions
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000792def SLL : shift_rotate_imm32<"sll", shl>, SRA_FM<0, 0>;
793def SRL : shift_rotate_imm32<"srl", srl>, SRA_FM<2, 0>;
794def SRA : shift_rotate_imm32<"sra", sra>, SRA_FM<3, 0>;
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000795def SLLV : shift_rotate_reg<"sllv", shl, CPURegs>, SRLV_FM<4, 0>;
796def SRLV : shift_rotate_reg<"srlv", srl, CPURegs>, SRLV_FM<6, 0>;
797def SRAV : shift_rotate_reg<"srav", sra, CPURegs>, SRLV_FM<7, 0>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000798
799// Rotate Instructions
Akira Hatanaka249330e2012-12-07 03:06:09 +0000800let Predicates = [HasMips32r2, HasStdEnc] in {
Akira Hatanaka0dad34a2012-12-20 03:44:41 +0000801 def ROTR : shift_rotate_imm32<"rotr", rotr>, SRA_FM<2, 1>;
Akira Hatanakacdc0c592012-12-20 03:48:24 +0000802 def ROTRV : shift_rotate_reg<"rotrv", rotr, CPURegs>, SRLV_FM<6, 1>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000803}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000804
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000805/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000806/// aligned
Akira Hatanaka16164652012-12-21 22:58:55 +0000807defm LB : LoadM<"lb", sextloadi8, CPURegs>, LW_FM<0x20>;
808defm LBu : LoadM<"lbu", zextloadi8, CPURegs>, LW_FM<0x24>;
809defm LH : LoadM<"lh", sextloadi16, CPURegs>, LW_FM<0x21>;
810defm LHu : LoadM<"lhu", zextloadi16, CPURegs>, LW_FM<0x25>;
811defm LW : LoadM<"lw", load, CPURegs>, LW_FM<0x23>;
812defm SB : StoreM<"sb", truncstorei8, CPURegs>, LW_FM<0x28>;
813defm SH : StoreM<"sh", truncstorei16, CPURegs>, LW_FM<0x29>;
814defm SW : StoreM<"sw", store, CPURegs>, LW_FM<0x2b>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000815
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000816/// load/store left/right
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000817defm LWL : LoadLeftRightM<"lwl", MipsLWL, CPURegs>, LW_FM<0x22>;
818defm LWR : LoadLeftRightM<"lwr", MipsLWR, CPURegs>, LW_FM<0x26>;
819defm SWL : StoreLeftRightM<"swl", MipsSWL, CPURegs>, LW_FM<0x2a>;
820defm SWR : StoreLeftRightM<"swr", MipsSWR, CPURegs>, LW_FM<0x2e>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000821
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000822def SYNC : SYNC_FT, SYNC_FM;
Akira Hatanakadb548262011-07-19 23:30:50 +0000823
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000824/// Load-linked, Store-conditional
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000825let Predicates = [NotN64, HasStdEnc] in {
826 def LL : LLBase<"ll", CPURegs, mem>, LW_FM<0x30>;
827 def SC : SCBase<"sc", CPURegs, mem>, LW_FM<0x38>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000828}
829
Akira Hatanaka0a57dc12012-12-21 23:01:24 +0000830let Predicates = [IsN64, HasStdEnc], DecoderNamespace = "Mips64" in {
831 def LL_P8 : LLBase<"ll", CPURegs, mem64>, LW_FM<0x30>;
832 def SC_P8 : SCBase<"sc", CPURegs, mem64>, LW_FM<0x38>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000833}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000834
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000835/// Jump and Branch Instructions
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000836def J : JumpFJ<jmptarget, "j", br, bb>, FJ<2>,
Akira Hatanaka249330e2012-12-07 03:06:09 +0000837 Requires<[RelocStatic, HasStdEnc]>, IsBranch;
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000838def JR : IndirectBranch<CPURegs>, MTLO_FM<8>;
Akira Hatanakac2306152012-12-20 04:22:39 +0000839def B : UncondBranch<"b">, B_FM;
Akira Hatanakac4889012012-12-20 04:10:13 +0000840def BEQ : CBranch<"beq", seteq, CPURegs>, BEQ_FM<4>;
841def BNE : CBranch<"bne", setne, CPURegs>, BEQ_FM<5>;
Akira Hatanaka5c540252012-12-20 04:13:23 +0000842def BGEZ : CBranchZero<"bgez", setge, CPURegs>, BGEZ_FM<1, 1>;
843def BGTZ : CBranchZero<"bgtz", setgt, CPURegs>, BGEZ_FM<7, 0>;
844def BLEZ : CBranchZero<"blez", setle, CPURegs>, BGEZ_FM<6, 0>;
845def BLTZ : CBranchZero<"bltz", setlt, CPURegs>, BGEZ_FM<1, 0>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000846
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000847def BAL_BR: BAL_FT, BAL_FM;
Akira Hatanaka60287962012-07-21 03:30:44 +0000848
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000849def JAL : JumpLink<"jal">, FJ<3>;
850def JALR : JumpLinkReg<"jalr", CPURegs>, JALR_FM;
Akira Hatanakaaa7c9cd2012-12-21 23:15:59 +0000851def BGEZAL : BGEZAL_FT<"bgezal", CPURegs>, BGEZAL_FM<0x11>;
852def BLTZAL : BGEZAL_FT<"bltzal", CPURegs>, BGEZAL_FM<0x10>;
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000853def TAILCALL : JumpFJ<calltarget, "j", MipsTailCall, imm>, FJ<2>, IsTailCall;
854def TAILCALL_R : JumpFR<CPURegs, MipsTailCall>, MTLO_FM<8>, IsTailCall;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000855
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000856def RET : RetBase<CPURegs>, MTLO_FM<8>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000857
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000858/// Multiply and Divide Instructions.
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000859def MULT : Mult<"mult", IIImul, CPURegs, [HI, LO]>, MULT_FM<0, 0x18>;
860def MULTu : Mult<"multu", IIImul, CPURegs, [HI, LO]>, MULT_FM<0, 0x19>;
861def SDIV : Div<MipsDivRem, "div", IIIdiv, CPURegs, [HI, LO]>, MULT_FM<0, 0x1a>;
862def UDIV : Div<MipsDivRemU, "divu", IIIdiv, CPURegs, [HI, LO]>,
863 MULT_FM<0, 0x1b>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000864
Akira Hatanaka7de001b2012-12-21 22:39:17 +0000865def MTHI : MoveToLOHI<"mthi", CPURegs, [HI]>, MTLO_FM<0x11>;
866def MTLO : MoveToLOHI<"mtlo", CPURegs, [LO]>, MTLO_FM<0x13>;
867def MFHI : MoveFromLOHI<"mfhi", CPURegs, [HI]>, MFLO_FM<0x10>;
868def MFLO : MoveFromLOHI<"mflo", CPURegs, [LO]>, MFLO_FM<0x12>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000869
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000870/// Sign Ext In Register Instructions.
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000871def SEB : SignExtInReg<"seb", i8, CPURegs>, SEB_FM<0x10, 0x20>;
872def SEH : SignExtInReg<"seh", i16, CPURegs>, SEB_FM<0x18, 0x20>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000873
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000874/// Count Leading
Akira Hatanaka35242e22012-12-21 22:43:58 +0000875def CLZ : CountLeading0<"clz", CPURegs>, CLO_FM<0x20>;
876def CLO : CountLeading1<"clo", CPURegs>, CLO_FM<0x21>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000877
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000878/// Word Swap Bytes Within Halfwords
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000879def WSBH : SubwordSwap<"wsbh", CPURegs>, SEB_FM<2, 0x20>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000880
Akira Hatanaka6a8309e2012-12-21 23:03:50 +0000881/// No operation.
882/// FIXME: NOP should be an alias of "sll $0, $0, 0".
883def NOP : InstSE<(outs), (ins), "nop", [], IIAlu, FrmJ>, NOP_FM;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000884
Eric Christopher3c999a22007-10-26 04:00:13 +0000885// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000886// instructions. The same not happens for stack address copies, so an
887// add op with mem ComplexPattern is used and the stack address copy
888// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000889def LEA_ADDiu : EffectiveAddress<"addiu", CPURegs, mem_ea>, LW_FM<9>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000890
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000891// MADD*/MSUB*
Akira Hatanakae8bc10b2012-12-21 23:17:36 +0000892def MADD : MArithR<"madd", MipsMAdd, 1>, MULT_FM<0x1c, 0>;
893def MADDU : MArithR<"maddu", MipsMAddu, 1>, MULT_FM<0x1c, 1>;
894def MSUB : MArithR<"msub", MipsMSub>, MULT_FM<0x1c, 4>;
895def MSUBU : MArithR<"msubu", MipsMSubu>, MULT_FM<0x1c, 5>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000896
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000897def RDHWR : ReadHardware<CPURegs, HWRegs>, RDHWR_FM;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000898
Akira Hatanakadbf51ee2012-12-21 23:21:32 +0000899def EXT : ExtBase<"ext", CPURegs>, EXT_FM<0>;
900def INS : InsBase<"ins", CPURegs>, EXT_FM<4>;
Akira Hatanakabb15e112011-08-17 02:05:42 +0000901
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000902/// Move Control Registers From/To CPU Registers
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000903def MFC0_3OP : MFC3OP<(outs CPURegs:$rt), (ins CPURegs:$rd, uimm16:$sel),
904 "mfc0\t$rt, $rd, $sel">, MFC3OP_FM<0x10, 0>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000905
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000906def MTC0_3OP : MFC3OP<(outs CPURegs:$rd, uimm16:$sel), (ins CPURegs:$rt),
907 "mtc0\t$rt, $rd, $sel">, MFC3OP_FM<0x10, 4>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000908
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000909def MFC2_3OP : MFC3OP<(outs CPURegs:$rt), (ins CPURegs:$rd, uimm16:$sel),
910 "mfc2\t$rt, $rd, $sel">, MFC3OP_FM<0x12, 0>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000911
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000912def MTC2_3OP : MFC3OP<(outs CPURegs:$rd, uimm16:$sel), (ins CPURegs:$rt),
913 "mtc2\t$rt, $rd, $sel">, MFC3OP_FM<0x12, 4>;
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000914
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000915//===----------------------------------------------------------------------===//
Jack Carter04376eb2012-09-07 01:42:38 +0000916// Instruction aliases
917//===----------------------------------------------------------------------===//
918def : InstAlias<"move $dst,$src", (ADD CPURegs:$dst,CPURegs:$src,ZERO)>;
919def : InstAlias<"bal $offset", (BGEZAL RA,brtarget:$offset)>;
920def : InstAlias<"addu $rs,$rt,$imm",
921 (ADDiu CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
922def : InstAlias<"add $rs,$rt,$imm",
923 (ADDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
924def : InstAlias<"and $rs,$rt,$imm",
925 (ANDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
926def : InstAlias<"j $rs", (JR CPURegs:$rs)>;
927def : InstAlias<"not $rt,$rs", (NOR CPURegs:$rt,CPURegs:$rs,ZERO)>;
928def : InstAlias<"neg $rt,$rs", (SUB CPURegs:$rt,ZERO,CPURegs:$rs)>;
929def : InstAlias<"negu $rt,$rs", (SUBu CPURegs:$rt,ZERO,CPURegs:$rs)>;
930def : InstAlias<"slt $rs,$rt,$imm",
931 (SLTi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
932def : InstAlias<"xor $rs,$rt,$imm",
933 (XORi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
Akira Hatanaka5f560bb2013-01-04 19:13:49 +0000934def : InstAlias<"mfc0 $rt, $rd", (MFC0_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
935def : InstAlias<"mtc0 $rt, $rd", (MTC0_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
936def : InstAlias<"mfc2 $rt, $rd", (MFC2_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
937def : InstAlias<"mtc2 $rt, $rd", (MTC2_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
Jack Carter04376eb2012-09-07 01:42:38 +0000938
939//===----------------------------------------------------------------------===//
Akira Hatanakaa8215f42012-12-21 22:33:43 +0000940// Assembler Pseudo Instructions
941//===----------------------------------------------------------------------===//
942
943class LoadImm32< string instr_asm, Operand Od, RegisterClass RC> :
944 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
945 !strconcat(instr_asm, "\t$rt, $imm32")> ;
946def LoadImm32Reg : LoadImm32<"li", shamt,CPURegs>;
947
948class LoadAddress<string instr_asm, Operand MemOpnd, RegisterClass RC> :
949 MipsAsmPseudoInst<(outs RC:$rt), (ins MemOpnd:$addr),
950 !strconcat(instr_asm, "\t$rt, $addr")> ;
951def LoadAddr32Reg : LoadAddress<"la", mem, CPURegs>;
952
953class LoadAddressImm<string instr_asm, Operand Od, RegisterClass RC> :
954 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
955 !strconcat(instr_asm, "\t$rt, $imm32")> ;
956def LoadAddr32Imm : LoadAddressImm<"la", shamt,CPURegs>;
957
958
959
960//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000961// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000962//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000963
964// Small immediates
Akira Hatanaka14180452012-06-14 21:03:23 +0000965def : MipsPat<(i32 immSExt16:$in),
966 (ADDiu ZERO, imm:$in)>;
967def : MipsPat<(i32 immZExt16:$in),
968 (ORi ZERO, imm:$in)>;
969def : MipsPat<(i32 immLow16Zero:$in),
970 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000971
972// Arbitrary immediates
Akira Hatanaka14180452012-06-14 21:03:23 +0000973def : MipsPat<(i32 imm:$imm),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000974 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
975
Akira Hatanaka14180452012-06-14 21:03:23 +0000976// Carry MipsPatterns
977def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs),
978 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
979def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs),
980 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
981def : MipsPat<(addc CPURegs:$src, immSExt16:$imm),
982 (ADDiu CPURegs:$src, imm:$imm)>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000983
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000984// Call
Akira Hatanaka14180452012-06-14 21:03:23 +0000985def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)),
986 (JAL tglobaladdr:$dst)>;
987def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
988 (JAL texternalsym:$dst)>;
989//def : MipsPat<(MipsJmpLink CPURegs:$dst),
990// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000991
Akira Hatanakae0509022012-10-19 21:30:15 +0000992// Tail call
993def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)),
994 (TAILCALL tglobaladdr:$dst)>;
995def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)),
996 (TAILCALL texternalsym:$dst)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000997// hi/lo relocs
Akira Hatanaka14180452012-06-14 21:03:23 +0000998def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
999def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
1000def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1001def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
1002def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001003def : MipsPat<(MipsHi texternalsym:$in), (LUi texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001004
Akira Hatanaka14180452012-06-14 21:03:23 +00001005def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1006def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
1007def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1008def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
1009def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001010def : MipsPat<(MipsLo texternalsym:$in), (ADDiu ZERO, texternalsym:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001011
Akira Hatanaka14180452012-06-14 21:03:23 +00001012def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
1013 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
1014def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1015 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
1016def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1017 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
1018def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1019 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
1020def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1021 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001022
1023// gp_rel relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001024def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
1025 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
1026def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
1027 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001028
Akira Hatanaka342837d2011-05-28 01:07:07 +00001029// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001030class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
Akira Hatanaka14180452012-06-14 21:03:23 +00001031 MipsPat<(MipsWrapper RC:$gp, node:$in),
1032 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001033
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001034def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1035def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1036def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1037def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1038def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1039def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001040
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001041// Mips does not have "not", so we expand our way
Akira Hatanaka14180452012-06-14 21:03:23 +00001042def : MipsPat<(not CPURegs:$in),
1043 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001044
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001045// extended loads
Akira Hatanaka249330e2012-12-07 03:06:09 +00001046let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001047 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1048 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001049 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001050}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001051let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001052 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1053 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001054 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001055}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001056
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001057// peepholes
Akira Hatanaka249330e2012-12-07 03:06:09 +00001058let Predicates = [NotN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001059 def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001060}
Akira Hatanaka249330e2012-12-07 03:06:09 +00001061let Predicates = [IsN64, HasStdEnc] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001062 def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001063}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001064
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001065// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001066multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1067 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1068 Instruction SLTiuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001069def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1070 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1071def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1072 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001073
Akira Hatanaka14180452012-06-14 21:03:23 +00001074def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1075 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1076def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1077 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1078def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1079 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1080def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1081 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001082
Akira Hatanaka14180452012-06-14 21:03:23 +00001083def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1084 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1085def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1086 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001087
Akira Hatanaka14180452012-06-14 21:03:23 +00001088def : MipsPat<(brcond RC:$cond, bb:$dst),
1089 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
Akira Hatanaka06f82312011-10-11 19:09:09 +00001090}
1091
1092defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001093
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001094// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001095multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1096 Instruction SLTuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001097 def : MipsPat<(seteq RC:$lhs, RC:$rhs),
1098 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1099 def : MipsPat<(setne RC:$lhs, RC:$rhs),
1100 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001101}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001102
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001103multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001104 def : MipsPat<(setle RC:$lhs, RC:$rhs),
1105 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1106 def : MipsPat<(setule RC:$lhs, RC:$rhs),
1107 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001108}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001109
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001110multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001111 def : MipsPat<(setgt RC:$lhs, RC:$rhs),
1112 (SLTOp RC:$rhs, RC:$lhs)>;
1113 def : MipsPat<(setugt RC:$lhs, RC:$rhs),
1114 (SLTuOp RC:$rhs, RC:$lhs)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001115}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001116
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001117multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001118 def : MipsPat<(setge RC:$lhs, RC:$rhs),
1119 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1120 def : MipsPat<(setuge RC:$lhs, RC:$rhs),
1121 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001122}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001123
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001124multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1125 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001126 def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
1127 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1128 def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
1129 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001130}
1131
1132defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1133defm : SetlePats<CPURegs, SLT, SLTu>;
1134defm : SetgtPats<CPURegs, SLT, SLTu>;
1135defm : SetgePats<CPURegs, SLT, SLTu>;
1136defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001137
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001138// bswap pattern
Akira Hatanaka14180452012-06-14 21:03:23 +00001139def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001140
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001141//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001142// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001143//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001144
1145include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001146include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001147include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001148
Akira Hatanakae10d9722012-05-08 19:08:58 +00001149//
1150// Mips16
1151
1152include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001153include "Mips16InstrInfo.td"
Akira Hatanaka7509ec12012-09-27 01:50:59 +00001154
1155// DSP
1156include "MipsDSPInstrFormats.td"
1157include "MipsDSPInstrInfo.td"
1158