blob: 536b132004ba24e14e8a0655fdd1855dc3c7d02b [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000132// Use vldmia to load a Q register as a D register pair.
133// This is equivalent to VLDMD except that it has a Q register operand
134// instead of a pair of D registers.
135def VLDMQ
Bob Wilsond4bfd542010-08-27 23:18:17 +0000136 : AXDI5<(outs QPR:$dst), (ins addrmode4:$addr, pred:$p),
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000137 IndexModeNone, IIC_fpLoadm,
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000138 "vldm${addr:submode}${p}\t$addr, ${dst:dregpair}", "",
139 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000140
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000141let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng69b9f982010-05-13 01:12:06 +0000142// Use vld1 to load a Q register as a D register pair.
143// This alternative to VLDMQ allows an alignment to be specified.
144// This is equivalent to VLD1q64 except that it has a Q register operand.
145def VLD1q
146 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr),
147 IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000148} // mayLoad = 1, neverHasSideEffects = 1
Bob Wilson621f1952010-03-23 05:25:43 +0000149
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000150// Use vstmia to store a Q register as a D register pair.
151// This is equivalent to VSTMD except that it has a Q register operand
152// instead of a pair of D registers.
153def VSTMQ
Bob Wilsond4bfd542010-08-27 23:18:17 +0000154 : AXDI5<(outs), (ins QPR:$src, addrmode4:$addr, pred:$p),
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000155 IndexModeNone, IIC_fpStorem,
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000156 "vstm${addr:submode}${p}\t$addr, ${src:dregpair}", "",
157 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000158
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000159let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng69b9f982010-05-13 01:12:06 +0000160// Use vst1 to store a Q register as a D register pair.
161// This alternative to VSTMQ allows an alignment to be specified.
162// This is equivalent to VST1q64 except that it has a Q register operand.
163def VST1q
164 : NLdSt<0,0b00,0b1010,0b1100, (outs), (ins addrmode6:$addr, QPR:$src),
165 IIC_VST, "vst1", "64", "${src:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000166} // mayStore = 1, neverHasSideEffects = 1
Bob Wilson11d98992010-03-23 06:20:33 +0000167
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000168let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000169
Bob Wilson205a5ca2009-07-08 18:11:30 +0000170// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000171class VLD1D<bits<4> op7_4, string Dt>
172 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
173 (ins addrmode6:$addr), IIC_VLD1,
174 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
175class VLD1Q<bits<4> op7_4, string Dt>
176 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
177 (ins addrmode6:$addr), IIC_VLD1,
178 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000179
Bob Wilson621f1952010-03-23 05:25:43 +0000180def VLD1d8 : VLD1D<0b0000, "8">;
181def VLD1d16 : VLD1D<0b0100, "16">;
182def VLD1d32 : VLD1D<0b1000, "32">;
183def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000184
Bob Wilson621f1952010-03-23 05:25:43 +0000185def VLD1q8 : VLD1Q<0b0000, "8">;
186def VLD1q16 : VLD1Q<0b0100, "16">;
187def VLD1q32 : VLD1Q<0b1000, "32">;
188def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000189
190// ...with address register writeback:
191class VLD1DWB<bits<4> op7_4, string Dt>
192 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000193 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
194 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000195 "$addr.addr = $wb", []>;
196class VLD1QWB<bits<4> op7_4, string Dt>
197 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000198 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
199 "vld1", Dt, "${dst:dregpair}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000200 "$addr.addr = $wb", []>;
201
202def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
203def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
204def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
205def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
206
207def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
208def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
209def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
210def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Bob Wilson052ba452010-03-22 18:22:06 +0000212// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000213class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000214 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000215 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000216 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000217class VLD1D3WB<bits<4> op7_4, string Dt>
218 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000219 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000220 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000221
222def VLD1d8T : VLD1D3<0b0000, "8">;
223def VLD1d16T : VLD1D3<0b0100, "16">;
224def VLD1d32T : VLD1D3<0b1000, "32">;
225def VLD1d64T : VLD1D3<0b1100, "64">;
226
227def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
228def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
229def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000230def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000231
232// ...with 4 registers (some of these are only for the disassembler):
233class VLD1D4<bits<4> op7_4, string Dt>
234 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
235 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
236 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000237class VLD1D4WB<bits<4> op7_4, string Dt>
238 : NLdSt<0,0b10,0b0010,op7_4,
239 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000240 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
241 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000242 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000243
Bob Wilson052ba452010-03-22 18:22:06 +0000244def VLD1d8Q : VLD1D4<0b0000, "8">;
245def VLD1d16Q : VLD1D4<0b0100, "16">;
246def VLD1d32Q : VLD1D4<0b1000, "32">;
247def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000248
249def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
250def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
251def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000252def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000253
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000254// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000255class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
256 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000257 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000258 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
259class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000260 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000261 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000262 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000263 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000264
Bob Wilson00bf1d92010-03-20 18:14:26 +0000265def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
266def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
267def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000268
Bob Wilson95808322010-03-18 20:18:39 +0000269def VLD2q8 : VLD2Q<0b0000, "8">;
270def VLD2q16 : VLD2Q<0b0100, "16">;
271def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000272
Bob Wilson92cb9322010-03-20 20:10:51 +0000273// ...with address register writeback:
274class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
275 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000276 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
277 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000278 "$addr.addr = $wb", []>;
279class VLD2QWB<bits<4> op7_4, string Dt>
280 : NLdSt<0, 0b10, 0b0011, op7_4,
281 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000282 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
283 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000284 "$addr.addr = $wb", []>;
285
286def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
287def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
288def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000289
290def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
291def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
292def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
293
Bob Wilson00bf1d92010-03-20 18:14:26 +0000294// ...with double-spaced registers (for disassembly only):
295def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
296def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
297def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000298def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
299def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
300def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000301
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000302// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000303class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
304 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000305 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000306 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000307
Bob Wilson00bf1d92010-03-20 18:14:26 +0000308def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
309def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
310def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000311
Bob Wilson92cb9322010-03-20 20:10:51 +0000312// ...with address register writeback:
313class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
314 : NLdSt<0, 0b10, op11_8, op7_4,
315 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000316 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
317 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000318 "$addr.addr = $wb", []>;
319
320def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
321def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
322def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000323
324// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000325def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
326def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
327def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000328def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
329def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
330def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000331
Bob Wilson92cb9322010-03-20 20:10:51 +0000332// ...alternate versions to be allocated odd register numbers:
333def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
334def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
335def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000336
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000337// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000338class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
339 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000340 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000341 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000342 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000343
Bob Wilson00bf1d92010-03-20 18:14:26 +0000344def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
345def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
346def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000347
Bob Wilson92cb9322010-03-20 20:10:51 +0000348// ...with address register writeback:
349class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
350 : NLdSt<0, 0b10, op11_8, op7_4,
351 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000352 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
353 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000354 "$addr.addr = $wb", []>;
355
356def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
357def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
358def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000359
360// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000361def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
362def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
363def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000364def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
365def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
366def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000367
Bob Wilson92cb9322010-03-20 20:10:51 +0000368// ...alternate versions to be allocated odd register numbers:
369def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
370def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
371def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000372
373// VLD1LN : Vector Load (single element to one lane)
374// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000375
Bob Wilson243fcc52009-09-01 04:26:28 +0000376// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000377class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
378 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000379 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
380 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
381 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000382
Bob Wilson39842552010-03-22 16:43:10 +0000383def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
384def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
385def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000386
Bob Wilson41315282010-03-20 20:39:53 +0000387// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000388def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
389def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000390
Bob Wilson41315282010-03-20 20:39:53 +0000391// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000392def VLD2LNq16odd : VLD2LN<0b0101, {?,?,1,?}, "16">;
393def VLD2LNq32odd : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000394
Bob Wilsona1023642010-03-20 20:47:18 +0000395// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000396class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
397 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000398 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000399 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000400 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000401 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
402
Bob Wilson39842552010-03-22 16:43:10 +0000403def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
404def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
405def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000406
Bob Wilson39842552010-03-22 16:43:10 +0000407def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
408def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000409
Bob Wilson243fcc52009-09-01 04:26:28 +0000410// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000411class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
412 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000413 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
414 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
415 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
416 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000417
Bob Wilson39842552010-03-22 16:43:10 +0000418def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
419def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
420def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000421
Bob Wilson41315282010-03-20 20:39:53 +0000422// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000423def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
424def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000425
Bob Wilson41315282010-03-20 20:39:53 +0000426// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000427def VLD3LNq16odd : VLD3LN<0b0110, {?,?,1,0}, "16">;
428def VLD3LNq32odd : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000429
Bob Wilsona1023642010-03-20 20:47:18 +0000430// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000431class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
432 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000433 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000434 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000435 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
436 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000437 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000438 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
439 []>;
440
Bob Wilson39842552010-03-22 16:43:10 +0000441def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
442def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
443def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000444
Bob Wilson39842552010-03-22 16:43:10 +0000445def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
446def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000447
Bob Wilson243fcc52009-09-01 04:26:28 +0000448// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000449class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
450 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000451 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
452 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
453 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000454 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000455 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000456
Bob Wilson39842552010-03-22 16:43:10 +0000457def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
458def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
459def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000460
Bob Wilson41315282010-03-20 20:39:53 +0000461// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000462def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
463def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000464
Bob Wilson41315282010-03-20 20:39:53 +0000465// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000466def VLD4LNq16odd : VLD4LN<0b0111, {?,?,1,?}, "16">;
467def VLD4LNq32odd : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000468
Bob Wilsona1023642010-03-20 20:47:18 +0000469// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000470class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
471 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000472 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000473 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000474 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
475 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000476"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000477"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
478 []>;
479
Bob Wilson39842552010-03-22 16:43:10 +0000480def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
481def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
482def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000483
Bob Wilson39842552010-03-22 16:43:10 +0000484def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
485def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000486
Bob Wilsonb07c1712009-10-07 21:53:04 +0000487// VLD1DUP : Vector Load (single element to all lanes)
488// VLD2DUP : Vector Load (single 2-element structure to all lanes)
489// VLD3DUP : Vector Load (single 3-element structure to all lanes)
490// VLD4DUP : Vector Load (single 4-element structure to all lanes)
491// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000492} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000493
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000494let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000495
Bob Wilson709d5922010-08-25 23:27:42 +0000496// Classes for VST* pseudo-instructions with multi-register operands.
497// These are expanded to real instructions after register allocation.
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000498class VSTQPseudo
499 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), IIC_VST, "">;
500class VSTQWBPseudo
501 : PseudoNLdSt<(outs GPR:$wb),
502 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
503 "$addr.addr = $wb">;
Bob Wilson709d5922010-08-25 23:27:42 +0000504class VSTQQPseudo
505 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), IIC_VST, "">;
506class VSTQQWBPseudo
507 : PseudoNLdSt<(outs GPR:$wb),
508 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), IIC_VST,
509 "$addr.addr = $wb">;
510class VSTQQQQWBPseudo
511 : PseudoNLdSt<(outs GPR:$wb),
512 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), IIC_VST,
513 "$addr.addr = $wb">;
514
Bob Wilson11d98992010-03-23 06:20:33 +0000515// VST1 : Vector Store (multiple single elements)
516class VST1D<bits<4> op7_4, string Dt>
517 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
518 "vst1", Dt, "\\{$src\\}, $addr", "", []>;
519class VST1Q<bits<4> op7_4, string Dt>
520 : NLdSt<0,0b00,0b1010,op7_4, (outs),
521 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
522 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
523
524def VST1d8 : VST1D<0b0000, "8">;
525def VST1d16 : VST1D<0b0100, "16">;
526def VST1d32 : VST1D<0b1000, "32">;
527def VST1d64 : VST1D<0b1100, "64">;
528
529def VST1q8 : VST1Q<0b0000, "8">;
530def VST1q16 : VST1Q<0b0100, "16">;
531def VST1q32 : VST1Q<0b1000, "32">;
532def VST1q64 : VST1Q<0b1100, "64">;
533
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000534def VST1q8Pseudo : VSTQPseudo;
535def VST1q16Pseudo : VSTQPseudo;
536def VST1q32Pseudo : VSTQPseudo;
537def VST1q64Pseudo : VSTQPseudo;
538
Bob Wilson25eb5012010-03-20 20:54:36 +0000539// ...with address register writeback:
540class VST1DWB<bits<4> op7_4, string Dt>
541 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000542 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
543 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000544class VST1QWB<bits<4> op7_4, string Dt>
545 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000546 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
547 "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000548
549def VST1d8_UPD : VST1DWB<0b0000, "8">;
550def VST1d16_UPD : VST1DWB<0b0100, "16">;
551def VST1d32_UPD : VST1DWB<0b1000, "32">;
552def VST1d64_UPD : VST1DWB<0b1100, "64">;
553
554def VST1q8_UPD : VST1QWB<0b0000, "8">;
555def VST1q16_UPD : VST1QWB<0b0100, "16">;
556def VST1q32_UPD : VST1QWB<0b1000, "32">;
557def VST1q64_UPD : VST1QWB<0b1100, "64">;
558
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000559def VST1q8Pseudo_UPD : VSTQWBPseudo;
560def VST1q16Pseudo_UPD : VSTQWBPseudo;
561def VST1q32Pseudo_UPD : VSTQWBPseudo;
562def VST1q64Pseudo_UPD : VSTQWBPseudo;
563
Bob Wilson052ba452010-03-22 18:22:06 +0000564// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000565class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000566 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000567 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000568 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000569class VST1D3WB<bits<4> op7_4, string Dt>
570 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000571 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000572 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000573 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000574 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000575
576def VST1d8T : VST1D3<0b0000, "8">;
577def VST1d16T : VST1D3<0b0100, "16">;
578def VST1d32T : VST1D3<0b1000, "32">;
579def VST1d64T : VST1D3<0b1100, "64">;
580
581def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
582def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
583def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
584def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
585
Bob Wilson01ba4612010-08-26 18:51:29 +0000586def VST1d64TPseudo : VSTQQPseudo;
587def VST1d64TPseudo_UPD : VSTQQWBPseudo;
588
Bob Wilson052ba452010-03-22 18:22:06 +0000589// ...with 4 registers (some of these are only for the disassembler):
590class VST1D4<bits<4> op7_4, string Dt>
591 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
592 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
593 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
594 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000595class VST1D4WB<bits<4> op7_4, string Dt>
596 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000597 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000598 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000599 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000600 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000601
Bob Wilson052ba452010-03-22 18:22:06 +0000602def VST1d8Q : VST1D4<0b0000, "8">;
603def VST1d16Q : VST1D4<0b0100, "16">;
604def VST1d32Q : VST1D4<0b1000, "32">;
605def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000606
607def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
608def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
609def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000610def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000611
Bob Wilson70e48b22010-08-26 05:33:30 +0000612def VST1d64QPseudo : VSTQQPseudo;
613def VST1d64QPseudo_UPD : VSTQQWBPseudo;
614
Bob Wilsonb36ec862009-08-06 18:47:44 +0000615// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000616class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
617 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
618 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
619 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000620class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000621 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000622 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000623 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000624 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000625
Bob Wilson068b18b2010-03-20 21:15:48 +0000626def VST2d8 : VST2D<0b1000, 0b0000, "8">;
627def VST2d16 : VST2D<0b1000, 0b0100, "16">;
628def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000629
Bob Wilson95808322010-03-18 20:18:39 +0000630def VST2q8 : VST2Q<0b0000, "8">;
631def VST2q16 : VST2Q<0b0100, "16">;
632def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000633
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000634def VST2d8Pseudo : VSTQPseudo;
635def VST2d16Pseudo : VSTQPseudo;
636def VST2d32Pseudo : VSTQPseudo;
637
638def VST2q8Pseudo : VSTQQPseudo;
639def VST2q16Pseudo : VSTQQPseudo;
640def VST2q32Pseudo : VSTQQPseudo;
641
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000642// ...with address register writeback:
643class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
644 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000645 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
646 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000647 "$addr.addr = $wb", []>;
648class VST2QWB<bits<4> op7_4, string Dt>
649 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000650 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000651 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000652 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000653 "$addr.addr = $wb", []>;
654
655def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
656def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
657def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000658
659def VST2q8_UPD : VST2QWB<0b0000, "8">;
660def VST2q16_UPD : VST2QWB<0b0100, "16">;
661def VST2q32_UPD : VST2QWB<0b1000, "32">;
662
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000663def VST2d8Pseudo_UPD : VSTQWBPseudo;
664def VST2d16Pseudo_UPD : VSTQWBPseudo;
665def VST2d32Pseudo_UPD : VSTQWBPseudo;
666
667def VST2q8Pseudo_UPD : VSTQQWBPseudo;
668def VST2q16Pseudo_UPD : VSTQQWBPseudo;
669def VST2q32Pseudo_UPD : VSTQQWBPseudo;
670
Bob Wilson068b18b2010-03-20 21:15:48 +0000671// ...with double-spaced registers (for disassembly only):
672def VST2b8 : VST2D<0b1001, 0b0000, "8">;
673def VST2b16 : VST2D<0b1001, 0b0100, "16">;
674def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000675def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
676def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
677def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000678
Bob Wilsonb36ec862009-08-06 18:47:44 +0000679// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000680class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
681 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000682 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000683 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000684
Bob Wilson068b18b2010-03-20 21:15:48 +0000685def VST3d8 : VST3D<0b0100, 0b0000, "8">;
686def VST3d16 : VST3D<0b0100, 0b0100, "16">;
687def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000688
Bob Wilson01ba4612010-08-26 18:51:29 +0000689def VST3d8Pseudo : VSTQQPseudo;
690def VST3d16Pseudo : VSTQQPseudo;
691def VST3d32Pseudo : VSTQQPseudo;
692
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000693// ...with address register writeback:
694class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
695 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000696 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000697 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000698 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000699 "$addr.addr = $wb", []>;
700
701def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
702def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
703def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000704
Bob Wilson01ba4612010-08-26 18:51:29 +0000705def VST3d8Pseudo_UPD : VSTQQWBPseudo;
706def VST3d16Pseudo_UPD : VSTQQWBPseudo;
707def VST3d32Pseudo_UPD : VSTQQWBPseudo;
708
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000709// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000710def VST3q8 : VST3D<0b0101, 0b0000, "8">;
711def VST3q16 : VST3D<0b0101, 0b0100, "16">;
712def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000713def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
714def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
715def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000716
Bob Wilson01ba4612010-08-26 18:51:29 +0000717def VST3q8Pseudo_UPD : VSTQQQQWBPseudo;
718def VST3q16Pseudo_UPD : VSTQQQQWBPseudo;
719def VST3q32Pseudo_UPD : VSTQQQQWBPseudo;
720
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000721// ...alternate versions to be allocated odd register numbers:
Bob Wilson01ba4612010-08-26 18:51:29 +0000722def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo;
723def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo;
724def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo;
Bob Wilson66a70632009-10-07 20:30:08 +0000725
Bob Wilsonb36ec862009-08-06 18:47:44 +0000726// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000727class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
728 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000729 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000730 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000731 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000732
Bob Wilson068b18b2010-03-20 21:15:48 +0000733def VST4d8 : VST4D<0b0000, 0b0000, "8">;
734def VST4d16 : VST4D<0b0000, 0b0100, "16">;
735def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000736
Bob Wilson709d5922010-08-25 23:27:42 +0000737def VST4d8Pseudo : VSTQQPseudo;
738def VST4d16Pseudo : VSTQQPseudo;
739def VST4d32Pseudo : VSTQQPseudo;
740
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000741// ...with address register writeback:
742class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
743 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000744 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000745 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000746 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000747 "$addr.addr = $wb", []>;
748
749def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
750def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
751def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000752
Bob Wilson709d5922010-08-25 23:27:42 +0000753def VST4d8Pseudo_UPD : VSTQQWBPseudo;
754def VST4d16Pseudo_UPD : VSTQQWBPseudo;
755def VST4d32Pseudo_UPD : VSTQQWBPseudo;
756
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000757// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000758def VST4q8 : VST4D<0b0001, 0b0000, "8">;
759def VST4q16 : VST4D<0b0001, 0b0100, "16">;
760def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000761def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
762def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
763def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000764
Bob Wilson709d5922010-08-25 23:27:42 +0000765def VST4q8Pseudo_UPD : VSTQQQQWBPseudo;
766def VST4q16Pseudo_UPD : VSTQQQQWBPseudo;
767def VST4q32Pseudo_UPD : VSTQQQQWBPseudo;
768
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000769// ...alternate versions to be allocated odd register numbers:
Bob Wilson709d5922010-08-25 23:27:42 +0000770def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo;
771def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo;
772def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000773
774// VST1LN : Vector Store (single element from one lane)
775// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000776
Bob Wilson8a3198b2009-09-01 18:51:56 +0000777// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000778class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
779 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000780 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000781 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000782 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000783
Bob Wilson39842552010-03-22 16:43:10 +0000784def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
785def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
786def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000787
Bob Wilson41315282010-03-20 20:39:53 +0000788// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000789def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
790def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000791
Bob Wilson41315282010-03-20 20:39:53 +0000792// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000793def VST2LNq16odd : VST2LN<0b0101, {?,?,1,?}, "16">;
794def VST2LNq32odd : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000795
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000796// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000797class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
798 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000799 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000800 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000801 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000802 "$addr.addr = $wb", []>;
803
Bob Wilson39842552010-03-22 16:43:10 +0000804def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
805def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
806def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000807
Bob Wilson39842552010-03-22 16:43:10 +0000808def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
809def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000810
Bob Wilson8a3198b2009-09-01 18:51:56 +0000811// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000812class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
813 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000814 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000815 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000816 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000817
Bob Wilson39842552010-03-22 16:43:10 +0000818def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
819def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
820def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000821
Bob Wilson41315282010-03-20 20:39:53 +0000822// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000823def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
824def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000825
Bob Wilson41315282010-03-20 20:39:53 +0000826// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000827def VST3LNq16odd : VST3LN<0b0110, {?,?,1,0}, "16">;
828def VST3LNq32odd : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000829
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000830// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000831class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
832 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000833 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000834 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
835 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000836 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000837 "$addr.addr = $wb", []>;
838
Bob Wilson39842552010-03-22 16:43:10 +0000839def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
840def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
841def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000842
Bob Wilson39842552010-03-22 16:43:10 +0000843def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
844def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000845
Bob Wilson8a3198b2009-09-01 18:51:56 +0000846// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000847class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
848 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000849 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000850 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000851 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000852 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000853
Bob Wilson39842552010-03-22 16:43:10 +0000854def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
855def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
856def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000857
Bob Wilson41315282010-03-20 20:39:53 +0000858// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000859def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
860def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000861
Bob Wilson41315282010-03-20 20:39:53 +0000862// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000863def VST4LNq16odd : VST4LN<0b0111, {?,?,1,?}, "16">;
864def VST4LNq32odd : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000865
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000866// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000867class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
868 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000869 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000870 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
871 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000872 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000873 "$addr.addr = $wb", []>;
874
Bob Wilson39842552010-03-22 16:43:10 +0000875def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
876def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
877def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000878
Bob Wilson39842552010-03-22 16:43:10 +0000879def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
880def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000881
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000882} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000883
Bob Wilson205a5ca2009-07-08 18:11:30 +0000884
Bob Wilson5bafff32009-06-22 23:27:02 +0000885//===----------------------------------------------------------------------===//
886// NEON pattern fragments
887//===----------------------------------------------------------------------===//
888
889// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000890def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000891 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
892 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000893}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000894def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000895 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
896 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000897}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000898def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000899 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
900 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000901}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000902def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000903 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
904 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000905}]>;
906
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000907// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000908def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000909 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
910 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000911}]>;
912
Bob Wilson5bafff32009-06-22 23:27:02 +0000913// Translate lane numbers from Q registers to D subregs.
914def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000916}]>;
917def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000919}]>;
920def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000922}]>;
923
924//===----------------------------------------------------------------------===//
925// Instruction Classes
926//===----------------------------------------------------------------------===//
927
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000928// Basic 2-register operations: single-, double- and quad-register.
929class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
930 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
931 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000932 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
933 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
934 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000935class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000936 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
937 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000938 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
939 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
940 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000941class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000942 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
943 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000944 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
945 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
946 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000947
Bob Wilson69bfbd62010-02-17 22:42:54 +0000948// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000949class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +0000950 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000951 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000952 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
953 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000954 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000955 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
956class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000957 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000958 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000959 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
960 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000961 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000962 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
963
Bob Wilson973a0742010-08-30 20:02:30 +0000964// Narrow 2-register operations.
965class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
966 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
967 InstrItinClass itin, string OpcodeStr, string Dt,
968 ValueType TyD, ValueType TyQ, SDNode OpNode>
969 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
970 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
971 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
972
Bob Wilson5bafff32009-06-22 23:27:02 +0000973// Narrow 2-register intrinsics.
974class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
975 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000976 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000977 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000978 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000979 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000980 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
981
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000982// Long 2-register operations (currently only used for VMOVL).
983class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
984 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
985 InstrItinClass itin, string OpcodeStr, string Dt,
986 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +0000987 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000988 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000989 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000990
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000991// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000992class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000993 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000994 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000995 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000996 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000997class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000998 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000999 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001000 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001001 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001002
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001003// Basic 3-register operations: single-, double- and quad-register.
1004class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1005 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1006 SDNode OpNode, bit Commutable>
1007 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001008 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1009 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001010 let isCommutable = Commutable;
1011}
1012
Bob Wilson5bafff32009-06-22 23:27:02 +00001013class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001014 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001015 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001016 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001017 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001018 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1019 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
1020 let isCommutable = Commutable;
1021}
1022// Same as N3VD but no data type.
1023class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1024 InstrItinClass itin, string OpcodeStr,
1025 ValueType ResTy, ValueType OpTy,
1026 SDNode OpNode, bit Commutable>
1027 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001028 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001029 OpcodeStr, "$dst, $src1, $src2", "",
1030 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001031 let isCommutable = Commutable;
1032}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001033
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001034class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001035 InstrItinClass itin, string OpcodeStr, string Dt,
1036 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001037 : N3V<0, 1, op21_20, op11_8, 1, 0,
1038 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1039 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1040 [(set (Ty DPR:$dst),
1041 (Ty (ShOp (Ty DPR:$src1),
1042 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001043 let isCommutable = 0;
1044}
1045class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001046 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001047 : N3V<0, 1, op21_20, op11_8, 1, 0,
1048 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1049 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1050 [(set (Ty DPR:$dst),
1051 (Ty (ShOp (Ty DPR:$src1),
1052 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001053 let isCommutable = 0;
1054}
1055
Bob Wilson5bafff32009-06-22 23:27:02 +00001056class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001057 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001058 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001059 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001060 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001061 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1062 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
1063 let isCommutable = Commutable;
1064}
1065class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1066 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001067 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001068 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001069 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001070 OpcodeStr, "$dst, $src1, $src2", "",
1071 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001072 let isCommutable = Commutable;
1073}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001074class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001075 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001076 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001077 : N3V<1, 1, op21_20, op11_8, 1, 0,
1078 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1079 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1080 [(set (ResTy QPR:$dst),
1081 (ResTy (ShOp (ResTy QPR:$src1),
1082 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1083 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001084 let isCommutable = 0;
1085}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001086class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001087 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001088 : N3V<1, 1, op21_20, op11_8, 1, 0,
1089 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1090 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1091 [(set (ResTy QPR:$dst),
1092 (ResTy (ShOp (ResTy QPR:$src1),
1093 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1094 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001095 let isCommutable = 0;
1096}
Bob Wilson5bafff32009-06-22 23:27:02 +00001097
1098// Basic 3-register intrinsics, both double- and quad-register.
1099class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001100 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001101 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001102 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1103 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), f, itin,
1104 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1105 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001106 let isCommutable = Commutable;
1107}
David Goodwin658ea602009-09-25 18:38:29 +00001108class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001109 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001110 : N3V<0, 1, op21_20, op11_8, 1, 0,
1111 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1112 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1113 [(set (Ty DPR:$dst),
1114 (Ty (IntOp (Ty DPR:$src1),
1115 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1116 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001117 let isCommutable = 0;
1118}
David Goodwin658ea602009-09-25 18:38:29 +00001119class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001120 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001121 : N3V<0, 1, op21_20, op11_8, 1, 0,
1122 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1123 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1124 [(set (Ty DPR:$dst),
1125 (Ty (IntOp (Ty DPR:$src1),
1126 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001127 let isCommutable = 0;
1128}
1129
Bob Wilson5bafff32009-06-22 23:27:02 +00001130class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001131 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001132 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001133 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1134 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), f, itin,
1135 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1136 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001137 let isCommutable = Commutable;
1138}
David Goodwin658ea602009-09-25 18:38:29 +00001139class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001140 string OpcodeStr, string Dt,
1141 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001142 : N3V<1, 1, op21_20, op11_8, 1, 0,
1143 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1144 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1145 [(set (ResTy QPR:$dst),
1146 (ResTy (IntOp (ResTy QPR:$src1),
1147 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1148 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001149 let isCommutable = 0;
1150}
David Goodwin658ea602009-09-25 18:38:29 +00001151class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001152 string OpcodeStr, string Dt,
1153 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001154 : N3V<1, 1, op21_20, op11_8, 1, 0,
1155 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1156 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1157 [(set (ResTy QPR:$dst),
1158 (ResTy (IntOp (ResTy QPR:$src1),
1159 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1160 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001161 let isCommutable = 0;
1162}
Bob Wilson5bafff32009-06-22 23:27:02 +00001163
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001164// Multiply-Add/Sub operations: single-, double- and quad-register.
1165class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1166 InstrItinClass itin, string OpcodeStr, string Dt,
1167 ValueType Ty, SDNode MulOp, SDNode OpNode>
1168 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1169 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001170 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001171 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1172
Bob Wilson5bafff32009-06-22 23:27:02 +00001173class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001174 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001175 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001176 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001177 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001178 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001179 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1180 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001181class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001182 string OpcodeStr, string Dt,
1183 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001184 : N3V<0, 1, op21_20, op11_8, 1, 0,
1185 (outs DPR:$dst),
1186 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1187 NVMulSLFrm, itin,
1188 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1189 [(set (Ty DPR:$dst),
1190 (Ty (ShOp (Ty DPR:$src1),
1191 (Ty (MulOp DPR:$src2,
1192 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1193 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001194class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001195 string OpcodeStr, string Dt,
1196 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001197 : N3V<0, 1, op21_20, op11_8, 1, 0,
1198 (outs DPR:$dst),
1199 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1200 NVMulSLFrm, itin,
1201 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1202 [(set (Ty DPR:$dst),
1203 (Ty (ShOp (Ty DPR:$src1),
1204 (Ty (MulOp DPR:$src2,
1205 (Ty (NEONvduplane (Ty DPR_8:$src3),
1206 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001207
Bob Wilson5bafff32009-06-22 23:27:02 +00001208class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001209 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001210 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001211 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001212 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001213 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001214 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1215 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001216class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001217 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001218 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001219 : N3V<1, 1, op21_20, op11_8, 1, 0,
1220 (outs QPR:$dst),
1221 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1222 NVMulSLFrm, itin,
1223 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1224 [(set (ResTy QPR:$dst),
1225 (ResTy (ShOp (ResTy QPR:$src1),
1226 (ResTy (MulOp QPR:$src2,
1227 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1228 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001229class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001230 string OpcodeStr, string Dt,
1231 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001232 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001233 : N3V<1, 1, op21_20, op11_8, 1, 0,
1234 (outs QPR:$dst),
1235 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1236 NVMulSLFrm, itin,
1237 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1238 [(set (ResTy QPR:$dst),
1239 (ResTy (ShOp (ResTy QPR:$src1),
1240 (ResTy (MulOp QPR:$src2,
1241 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1242 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001243
1244// Neon 3-argument intrinsics, both double- and quad-register.
1245// The destination register is also used as the first source operand register.
1246class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001247 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001248 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001249 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001250 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001251 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001252 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1253 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1254class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001255 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001256 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001257 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001258 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001259 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001260 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1261 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1262
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001263// Long Multiply-Add/Sub operations.
1264class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1265 InstrItinClass itin, string OpcodeStr, string Dt,
1266 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1267 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1268 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
1269 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1270 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1271 (TyQ (MulOp (TyD DPR:$src2),
1272 (TyD DPR:$src3)))))]>;
1273class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1274 InstrItinClass itin, string OpcodeStr, string Dt,
1275 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1276 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1277 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1278 NVMulSLFrm, itin,
1279 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1280 [(set QPR:$dst,
1281 (OpNode (TyQ QPR:$src1),
1282 (TyQ (MulOp (TyD DPR:$src2),
1283 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1284 imm:$lane))))))]>;
1285class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1286 InstrItinClass itin, string OpcodeStr, string Dt,
1287 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1288 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1289 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1290 NVMulSLFrm, itin,
1291 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1292 [(set QPR:$dst,
1293 (OpNode (TyQ QPR:$src1),
1294 (TyQ (MulOp (TyD DPR:$src2),
1295 (TyD (NEONvduplane (TyD DPR_8:$src3),
1296 imm:$lane))))))]>;
1297
1298
Bob Wilson5bafff32009-06-22 23:27:02 +00001299// Neon Long 3-argument intrinsic. The destination register is
1300// a quad-register and is also used as the first source operand register.
1301class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001302 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001303 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001304 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001305 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001306 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001307 [(set QPR:$dst,
1308 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001309class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001310 string OpcodeStr, string Dt,
1311 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001312 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1313 (outs QPR:$dst),
1314 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1315 NVMulSLFrm, itin,
1316 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1317 [(set (ResTy QPR:$dst),
1318 (ResTy (IntOp (ResTy QPR:$src1),
1319 (OpTy DPR:$src2),
1320 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1321 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001322class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1323 InstrItinClass itin, string OpcodeStr, string Dt,
1324 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001325 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1326 (outs QPR:$dst),
1327 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1328 NVMulSLFrm, itin,
1329 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1330 [(set (ResTy QPR:$dst),
1331 (ResTy (IntOp (ResTy QPR:$src1),
1332 (OpTy DPR:$src2),
1333 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1334 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001335
Bob Wilson5bafff32009-06-22 23:27:02 +00001336// Narrowing 3-register intrinsics.
1337class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001338 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001339 Intrinsic IntOp, bit Commutable>
1340 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001341 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001342 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001343 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1344 let isCommutable = Commutable;
1345}
1346
Bob Wilson04d6c282010-08-29 05:57:34 +00001347// Long 3-register operations.
1348class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1349 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001350 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1351 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1352 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1353 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1354 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1355 let isCommutable = Commutable;
1356}
1357class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1358 InstrItinClass itin, string OpcodeStr, string Dt,
1359 ValueType TyQ, ValueType TyD, SDNode OpNode>
1360 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1361 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1362 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1363 [(set QPR:$dst,
1364 (TyQ (OpNode (TyD DPR:$src1),
1365 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1366class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1367 InstrItinClass itin, string OpcodeStr, string Dt,
1368 ValueType TyQ, ValueType TyD, SDNode OpNode>
1369 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1370 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1371 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1372 [(set QPR:$dst,
1373 (TyQ (OpNode (TyD DPR:$src1),
1374 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1375
1376// Long 3-register operations with explicitly extended operands.
1377class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1378 InstrItinClass itin, string OpcodeStr, string Dt,
1379 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1380 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001381 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1382 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1383 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1384 [(set QPR:$dst, (OpNode (TyQ (ExtOp (TyD DPR:$src1))),
1385 (TyQ (ExtOp (TyD DPR:$src2)))))]> {
1386 let isCommutable = Commutable;
1387}
1388
Bob Wilson5bafff32009-06-22 23:27:02 +00001389// Long 3-register intrinsics.
1390class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001391 InstrItinClass itin, string OpcodeStr, string Dt,
1392 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001393 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001394 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001395 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001396 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1397 let isCommutable = Commutable;
1398}
David Goodwin658ea602009-09-25 18:38:29 +00001399class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001400 string OpcodeStr, string Dt,
1401 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001402 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1403 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1404 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1405 [(set (ResTy QPR:$dst),
1406 (ResTy (IntOp (OpTy DPR:$src1),
1407 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1408 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001409class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1410 InstrItinClass itin, string OpcodeStr, string Dt,
1411 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001412 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1413 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1414 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1415 [(set (ResTy QPR:$dst),
1416 (ResTy (IntOp (OpTy DPR:$src1),
1417 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1418 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001419
Bob Wilson04d6c282010-08-29 05:57:34 +00001420// Wide 3-register operations.
1421class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1422 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1423 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001424 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001425 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), N3RegFrm, IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001426 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson04d6c282010-08-29 05:57:34 +00001427 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1428 (TyQ (ExtOp (TyD DPR:$src2)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001429 let isCommutable = Commutable;
1430}
1431
1432// Pairwise long 2-register intrinsics, both double- and quad-register.
1433class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001434 bits<2> op17_16, bits<5> op11_7, bit op4,
1435 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001436 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1437 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001438 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001439 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1440class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001441 bits<2> op17_16, bits<5> op11_7, bit op4,
1442 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001443 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1444 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001445 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001446 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1447
1448// Pairwise long 2-register accumulate intrinsics,
1449// both double- and quad-register.
1450// The destination register is also used as the first source operand register.
1451class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001452 bits<2> op17_16, bits<5> op11_7, bit op4,
1453 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001454 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1455 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001456 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001457 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001458 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1459class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001460 bits<2> op17_16, bits<5> op11_7, bit op4,
1461 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001462 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1463 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001464 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001465 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001466 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1467
1468// Shift by immediate,
1469// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001470class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001471 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001472 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001473 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001474 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001475 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001476 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001477class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001478 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001479 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001480 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001481 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001482 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001483 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1484
Johnny Chen6c8648b2010-03-17 23:26:50 +00001485// Long shift by immediate.
1486class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1487 string OpcodeStr, string Dt,
1488 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1489 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001490 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001491 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001492 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1493 (i32 imm:$SIMM))))]>;
1494
Bob Wilson5bafff32009-06-22 23:27:02 +00001495// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001496class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001497 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001498 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001499 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001500 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001501 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001502 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1503 (i32 imm:$SIMM))))]>;
1504
1505// Shift right by immediate and accumulate,
1506// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001507class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001508 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001509 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001510 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001511 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001512 [(set DPR:$dst, (Ty (add DPR:$src1,
1513 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001514class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001515 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001516 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001517 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001518 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001519 [(set QPR:$dst, (Ty (add QPR:$src1,
1520 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1521
1522// Shift by immediate and insert,
1523// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001524class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001525 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001526 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001527 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001528 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001529 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001530class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001531 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001532 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001533 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001534 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001535 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1536
1537// Convert, with fractional bits immediate,
1538// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001539class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001540 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001541 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001542 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001543 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm,
1544 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001545 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001546class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001547 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001548 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001549 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001550 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm,
1551 IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001552 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1553
1554//===----------------------------------------------------------------------===//
1555// Multiclasses
1556//===----------------------------------------------------------------------===//
1557
Bob Wilson916ac5b2009-10-03 04:44:16 +00001558// Abbreviations used in multiclass suffixes:
1559// Q = quarter int (8 bit) elements
1560// H = half int (16 bit) elements
1561// S = single int (32 bit) elements
1562// D = double int (64 bit) elements
1563
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001564// Neon 2-register vector operations -- for disassembly only.
1565
1566// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001567multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1568 bits<5> op11_7, bit op4, string opc, string Dt,
1569 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001570 // 64-bit vector types.
1571 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1572 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001573 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001574 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1575 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001576 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001577 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1578 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001579 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001580 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1581 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1582 opc, "f32", asm, "", []> {
1583 let Inst{10} = 1; // overwrite F = 1
1584 }
1585
1586 // 128-bit vector types.
1587 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1588 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001589 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001590 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1591 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001592 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001593 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1594 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001595 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001596 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1597 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1598 opc, "f32", asm, "", []> {
1599 let Inst{10} = 1; // overwrite F = 1
1600 }
1601}
1602
Bob Wilson5bafff32009-06-22 23:27:02 +00001603// Neon 3-register vector operations.
1604
1605// First with only element sizes of 8, 16 and 32 bits:
1606multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001607 InstrItinClass itinD16, InstrItinClass itinD32,
1608 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001609 string OpcodeStr, string Dt,
1610 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001611 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001612 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001613 OpcodeStr, !strconcat(Dt, "8"),
1614 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001615 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001616 OpcodeStr, !strconcat(Dt, "16"),
1617 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001618 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001619 OpcodeStr, !strconcat(Dt, "32"),
1620 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001621
1622 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001623 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001624 OpcodeStr, !strconcat(Dt, "8"),
1625 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001626 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001627 OpcodeStr, !strconcat(Dt, "16"),
1628 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001629 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001630 OpcodeStr, !strconcat(Dt, "32"),
1631 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001632}
1633
Evan Chengf81bf152009-11-23 21:57:23 +00001634multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1635 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1636 v4i16, ShOp>;
1637 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001638 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001639 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001640 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001641 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001642 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001643}
1644
Bob Wilson5bafff32009-06-22 23:27:02 +00001645// ....then also with element size 64 bits:
1646multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001647 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001648 string OpcodeStr, string Dt,
1649 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001650 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001651 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001652 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001653 OpcodeStr, !strconcat(Dt, "64"),
1654 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001655 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001656 OpcodeStr, !strconcat(Dt, "64"),
1657 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001658}
1659
1660
Bob Wilson973a0742010-08-30 20:02:30 +00001661// Neon Narrowing 2-register vector operations,
1662// source operand element sizes of 16, 32 and 64 bits:
1663multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1664 bits<5> op11_7, bit op6, bit op4,
1665 InstrItinClass itin, string OpcodeStr, string Dt,
1666 SDNode OpNode> {
1667 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
1668 itin, OpcodeStr, !strconcat(Dt, "16"),
1669 v8i8, v8i16, OpNode>;
1670 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
1671 itin, OpcodeStr, !strconcat(Dt, "32"),
1672 v4i16, v4i32, OpNode>;
1673 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
1674 itin, OpcodeStr, !strconcat(Dt, "64"),
1675 v2i32, v2i64, OpNode>;
1676}
1677
Bob Wilson5bafff32009-06-22 23:27:02 +00001678// Neon Narrowing 2-register vector intrinsics,
1679// source operand element sizes of 16, 32 and 64 bits:
1680multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001681 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001682 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001683 Intrinsic IntOp> {
1684 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001685 itin, OpcodeStr, !strconcat(Dt, "16"),
1686 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001687 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001688 itin, OpcodeStr, !strconcat(Dt, "32"),
1689 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001690 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001691 itin, OpcodeStr, !strconcat(Dt, "64"),
1692 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001693}
1694
1695
1696// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1697// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001698multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1699 string OpcodeStr, string Dt, SDNode OpNode> {
1700 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1701 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
1702 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1703 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1704 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1705 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001706}
1707
1708
1709// Neon 3-register vector intrinsics.
1710
1711// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001712multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001713 InstrItinClass itinD16, InstrItinClass itinD32,
1714 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001715 string OpcodeStr, string Dt,
1716 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001717 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001718 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001719 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001720 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001721 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001722 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001723 v2i32, v2i32, IntOp, Commutable>;
1724
1725 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001726 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001727 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001728 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001729 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001730 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001731 v4i32, v4i32, IntOp, Commutable>;
1732}
1733
David Goodwin658ea602009-09-25 18:38:29 +00001734multiclass N3VIntSL_HS<bits<4> op11_8,
1735 InstrItinClass itinD16, InstrItinClass itinD32,
1736 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001737 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001738 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001739 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001740 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001741 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001742 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001743 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001744 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001745 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001746}
1747
Bob Wilson5bafff32009-06-22 23:27:02 +00001748// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001749multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001750 InstrItinClass itinD16, InstrItinClass itinD32,
1751 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001752 string OpcodeStr, string Dt,
1753 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001754 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001755 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001756 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001757 OpcodeStr, !strconcat(Dt, "8"),
1758 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001759 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001760 OpcodeStr, !strconcat(Dt, "8"),
1761 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001762}
1763
1764// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001765multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001766 InstrItinClass itinD16, InstrItinClass itinD32,
1767 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001768 string OpcodeStr, string Dt,
1769 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001770 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001771 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001772 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001773 OpcodeStr, !strconcat(Dt, "64"),
1774 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001775 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001776 OpcodeStr, !strconcat(Dt, "64"),
1777 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001778}
1779
Bob Wilson5bafff32009-06-22 23:27:02 +00001780// Neon Narrowing 3-register vector intrinsics,
1781// source operand element sizes of 16, 32 and 64 bits:
1782multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001783 string OpcodeStr, string Dt,
1784 Intrinsic IntOp, bit Commutable = 0> {
1785 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1786 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001787 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001788 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1789 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001790 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001791 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1792 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001793 v2i32, v2i64, IntOp, Commutable>;
1794}
1795
1796
Bob Wilson04d6c282010-08-29 05:57:34 +00001797// Neon Long 3-register vector operations.
1798
1799multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1800 InstrItinClass itin16, InstrItinClass itin32,
1801 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001802 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00001803 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
1804 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001805 v8i16, v8i8, OpNode, Commutable>;
1806 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
1807 OpcodeStr, !strconcat(Dt, "16"),
1808 v4i32, v4i16, OpNode, Commutable>;
1809 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
1810 OpcodeStr, !strconcat(Dt, "32"),
1811 v2i64, v2i32, OpNode, Commutable>;
1812}
1813
1814multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
1815 InstrItinClass itin, string OpcodeStr, string Dt,
1816 SDNode OpNode> {
1817 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
1818 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1819 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
1820 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
1821}
1822
1823multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1824 InstrItinClass itin16, InstrItinClass itin32,
1825 string OpcodeStr, string Dt,
1826 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
1827 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
1828 OpcodeStr, !strconcat(Dt, "8"),
1829 v8i16, v8i8, OpNode, ExtOp, Commutable>;
1830 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
1831 OpcodeStr, !strconcat(Dt, "16"),
1832 v4i32, v4i16, OpNode, ExtOp, Commutable>;
1833 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
1834 OpcodeStr, !strconcat(Dt, "32"),
1835 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00001836}
1837
Bob Wilson5bafff32009-06-22 23:27:02 +00001838// Neon Long 3-register vector intrinsics.
1839
1840// First with only element sizes of 16 and 32 bits:
1841multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001842 InstrItinClass itin16, InstrItinClass itin32,
1843 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001844 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001845 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001846 OpcodeStr, !strconcat(Dt, "16"),
1847 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001848 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001849 OpcodeStr, !strconcat(Dt, "32"),
1850 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001851}
1852
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001853multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001854 InstrItinClass itin, string OpcodeStr, string Dt,
1855 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001856 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001857 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001858 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001859 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001860}
1861
Bob Wilson5bafff32009-06-22 23:27:02 +00001862// ....then also with element size of 8 bits:
1863multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001864 InstrItinClass itin16, InstrItinClass itin32,
1865 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001866 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001867 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001868 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001869 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001870 OpcodeStr, !strconcat(Dt, "8"),
1871 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001872}
1873
1874
1875// Neon Wide 3-register vector intrinsics,
1876// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00001877multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1878 string OpcodeStr, string Dt,
1879 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
1880 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
1881 OpcodeStr, !strconcat(Dt, "8"),
1882 v8i16, v8i8, OpNode, ExtOp, Commutable>;
1883 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
1884 OpcodeStr, !strconcat(Dt, "16"),
1885 v4i32, v4i16, OpNode, ExtOp, Commutable>;
1886 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
1887 OpcodeStr, !strconcat(Dt, "32"),
1888 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001889}
1890
1891
1892// Neon Multiply-Op vector operations,
1893// element sizes of 8, 16 and 32 bits:
1894multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001895 InstrItinClass itinD16, InstrItinClass itinD32,
1896 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001897 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001898 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001899 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001900 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001901 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001902 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001903 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001904 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001905
1906 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001907 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001908 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001909 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001910 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001911 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001912 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001913}
1914
David Goodwin658ea602009-09-25 18:38:29 +00001915multiclass N3VMulOpSL_HS<bits<4> op11_8,
1916 InstrItinClass itinD16, InstrItinClass itinD32,
1917 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001918 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001919 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001920 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001921 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001922 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001923 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001924 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1925 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001926 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001927 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1928 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001929}
Bob Wilson5bafff32009-06-22 23:27:02 +00001930
1931// Neon 3-argument intrinsics,
1932// element sizes of 8, 16 and 32 bits:
1933multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001934 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001935 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001936 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001937 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001938 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001939 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001940 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001941 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001942 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001943
1944 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001945 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001946 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001947 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001948 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001949 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001950 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001951}
1952
1953
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001954// Neon Long Multiply-Op vector operations,
1955// element sizes of 8, 16 and 32 bits:
1956multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1957 InstrItinClass itin16, InstrItinClass itin32,
1958 string OpcodeStr, string Dt, SDNode MulOp,
1959 SDNode OpNode> {
1960 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
1961 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
1962 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
1963 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
1964 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
1965 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
1966}
1967
1968multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
1969 string Dt, SDNode MulOp, SDNode OpNode> {
1970 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
1971 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
1972 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
1973 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
1974}
1975
1976
Bob Wilson5bafff32009-06-22 23:27:02 +00001977// Neon Long 3-argument intrinsics.
1978
1979// First with only element sizes of 16 and 32 bits:
1980multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001981 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001982 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00001983 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001984 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00001985 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001986 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001987}
1988
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001989multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001990 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001991 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001992 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001993 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001994 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001995}
1996
Bob Wilson5bafff32009-06-22 23:27:02 +00001997// ....then also with element size of 8 bits:
1998multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001999 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002000 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002001 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2002 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002003 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002004}
2005
2006
2007// Neon 2-register vector intrinsics,
2008// element sizes of 8, 16 and 32 bits:
2009multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002010 bits<5> op11_7, bit op4,
2011 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002012 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002013 // 64-bit vector types.
2014 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002015 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002016 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002017 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002018 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002019 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002020
2021 // 128-bit vector types.
2022 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002023 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002024 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002025 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002026 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002027 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002028}
2029
2030
2031// Neon Pairwise long 2-register intrinsics,
2032// element sizes of 8, 16 and 32 bits:
2033multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2034 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002035 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002036 // 64-bit vector types.
2037 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002038 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002039 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002040 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002041 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002042 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002043
2044 // 128-bit vector types.
2045 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002046 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002047 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002048 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002049 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002050 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002051}
2052
2053
2054// Neon Pairwise long 2-register accumulate intrinsics,
2055// element sizes of 8, 16 and 32 bits:
2056multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2057 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002058 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002059 // 64-bit vector types.
2060 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002061 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002062 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002063 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002064 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002065 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002066
2067 // 128-bit vector types.
2068 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002069 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002070 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002071 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002072 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002073 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002074}
2075
2076
2077// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002078// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002079// element sizes of 8, 16, 32 and 64 bits:
2080multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002081 InstrItinClass itin, string OpcodeStr, string Dt,
2082 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002083 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002084 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002085 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002086 let Inst{21-19} = 0b001; // imm6 = 001xxx
2087 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002088 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002089 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002090 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2091 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002092 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002093 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002094 let Inst{21} = 0b1; // imm6 = 1xxxxx
2095 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002096 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002097 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002098 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002099
2100 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002101 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002102 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002103 let Inst{21-19} = 0b001; // imm6 = 001xxx
2104 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002105 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002106 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002107 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2108 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002109 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002110 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002111 let Inst{21} = 0b1; // imm6 = 1xxxxx
2112 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002113 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002114 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002115 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002116}
2117
Bob Wilson5bafff32009-06-22 23:27:02 +00002118// Neon Shift-Accumulate vector operations,
2119// element sizes of 8, 16, 32 and 64 bits:
2120multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002121 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002122 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002123 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002124 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002125 let Inst{21-19} = 0b001; // imm6 = 001xxx
2126 }
2127 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002128 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002129 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2130 }
2131 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002132 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002133 let Inst{21} = 0b1; // imm6 = 1xxxxx
2134 }
2135 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002136 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002137 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002138
2139 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002140 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002141 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002142 let Inst{21-19} = 0b001; // imm6 = 001xxx
2143 }
2144 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002145 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002146 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2147 }
2148 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002149 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002150 let Inst{21} = 0b1; // imm6 = 1xxxxx
2151 }
2152 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002153 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002154 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002155}
2156
2157
2158// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002159// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002160// element sizes of 8, 16, 32 and 64 bits:
2161multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002162 string OpcodeStr, SDNode ShOp,
2163 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002164 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002165 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002166 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002167 let Inst{21-19} = 0b001; // imm6 = 001xxx
2168 }
2169 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002170 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002171 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2172 }
2173 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002174 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002175 let Inst{21} = 0b1; // imm6 = 1xxxxx
2176 }
2177 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002178 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002179 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002180
2181 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002182 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002183 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002184 let Inst{21-19} = 0b001; // imm6 = 001xxx
2185 }
2186 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002187 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002188 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2189 }
2190 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002191 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002192 let Inst{21} = 0b1; // imm6 = 1xxxxx
2193 }
2194 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002195 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002196 // imm6 = xxxxxx
2197}
2198
2199// Neon Shift Long operations,
2200// element sizes of 8, 16, 32 bits:
2201multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002202 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002203 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002204 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002205 let Inst{21-19} = 0b001; // imm6 = 001xxx
2206 }
2207 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002208 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002209 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2210 }
2211 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002212 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002213 let Inst{21} = 0b1; // imm6 = 1xxxxx
2214 }
2215}
2216
2217// Neon Shift Narrow operations,
2218// element sizes of 16, 32, 64 bits:
2219multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002220 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002221 SDNode OpNode> {
2222 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002223 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002224 let Inst{21-19} = 0b001; // imm6 = 001xxx
2225 }
2226 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002227 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002228 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2229 }
2230 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002231 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002232 let Inst{21} = 0b1; // imm6 = 1xxxxx
2233 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002234}
2235
2236//===----------------------------------------------------------------------===//
2237// Instruction Definitions.
2238//===----------------------------------------------------------------------===//
2239
2240// Vector Add Operations.
2241
2242// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002243defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002244 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002245def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002246 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002247def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002248 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002249// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002250defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2251 "vaddl", "s", add, sext, 1>;
2252defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2253 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002254// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002255defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2256defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002257// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002258defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2259 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2260 "vhadd", "s", int_arm_neon_vhadds, 1>;
2261defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2262 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2263 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002264// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002265defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2266 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2267 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2268defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2269 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2270 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002271// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002272defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2273 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2274 "vqadd", "s", int_arm_neon_vqadds, 1>;
2275defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2276 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2277 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002278// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002279defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2280 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002281// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002282defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2283 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002284
2285// Vector Multiply Operations.
2286
2287// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002288defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002289 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002290def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2291 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2292def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2293 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002294def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002295 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002296def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002297 v4f32, v4f32, fmul, 1>;
2298defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2299def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2300def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2301 v2f32, fmul>;
2302
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002303def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2304 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2305 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2306 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002307 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002308 (SubReg_i16_lane imm:$lane)))>;
2309def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2310 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2311 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2312 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002313 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002314 (SubReg_i32_lane imm:$lane)))>;
2315def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2316 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2317 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2318 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002319 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002320 (SubReg_i32_lane imm:$lane)))>;
2321
Bob Wilson5bafff32009-06-22 23:27:02 +00002322// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002323defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002324 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002325 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002326defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2327 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002328 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002329def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002330 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2331 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002332 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2333 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002334 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002335 (SubReg_i16_lane imm:$lane)))>;
2336def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002337 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2338 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002339 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2340 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002341 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002342 (SubReg_i32_lane imm:$lane)))>;
2343
Bob Wilson5bafff32009-06-22 23:27:02 +00002344// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002345defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2346 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002347 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002348defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2349 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002350 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002351def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002352 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2353 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002354 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2355 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002356 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002357 (SubReg_i16_lane imm:$lane)))>;
2358def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002359 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2360 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002361 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2362 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002363 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002364 (SubReg_i32_lane imm:$lane)))>;
2365
Bob Wilson5bafff32009-06-22 23:27:02 +00002366// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002367defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2368 "vmull", "s", NEONvmulls, 1>;
2369defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2370 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002371def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002372 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002373defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2374defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002375
Bob Wilson5bafff32009-06-22 23:27:02 +00002376// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002377defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2378 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2379defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2380 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002381
2382// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2383
2384// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002385defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002386 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2387def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002388 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002389def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002390 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002391defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002392 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2393def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002394 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002395def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002396 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002397
2398def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002399 (mul (v8i16 QPR:$src2),
2400 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2401 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002402 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002403 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002404 (SubReg_i16_lane imm:$lane)))>;
2405
2406def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002407 (mul (v4i32 QPR:$src2),
2408 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2409 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002410 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002411 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002412 (SubReg_i32_lane imm:$lane)))>;
2413
2414def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002415 (fmul (v4f32 QPR:$src2),
2416 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002417 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2418 (v4f32 QPR:$src2),
2419 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002420 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002421 (SubReg_i32_lane imm:$lane)))>;
2422
Bob Wilson5bafff32009-06-22 23:27:02 +00002423// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002424defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2425 "vmlal", "s", NEONvmulls, add>;
2426defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2427 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002428
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002429defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
2430defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002431
Bob Wilson5bafff32009-06-22 23:27:02 +00002432// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002433defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002434 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002435defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002436
Bob Wilson5bafff32009-06-22 23:27:02 +00002437// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002438defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002439 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2440def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002441 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002442def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002443 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002444defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002445 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2446def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002447 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002448def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002449 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002450
2451def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002452 (mul (v8i16 QPR:$src2),
2453 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2454 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002455 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002456 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002457 (SubReg_i16_lane imm:$lane)))>;
2458
2459def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002460 (mul (v4i32 QPR:$src2),
2461 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2462 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002463 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002464 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002465 (SubReg_i32_lane imm:$lane)))>;
2466
2467def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002468 (fmul (v4f32 QPR:$src2),
2469 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2470 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002471 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002472 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002473 (SubReg_i32_lane imm:$lane)))>;
2474
Bob Wilson5bafff32009-06-22 23:27:02 +00002475// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002476defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2477 "vmlsl", "s", NEONvmulls, sub>;
2478defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2479 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002480
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002481defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
2482defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002483
Bob Wilson5bafff32009-06-22 23:27:02 +00002484// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002485defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002486 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002487defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002488
2489// Vector Subtract Operations.
2490
2491// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002492defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002493 "vsub", "i", sub, 0>;
2494def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002495 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002496def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002497 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002498// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002499defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2500 "vsubl", "s", sub, sext, 0>;
2501defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2502 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002503// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002504defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
2505defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002506// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002507defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002508 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002509 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002510defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002511 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002512 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002513// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002514defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002515 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002516 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002517defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002518 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002519 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002520// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002521defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2522 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002523// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002524defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2525 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002526
2527// Vector Comparisons.
2528
2529// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002530defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2531 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002532def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002533 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002534def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002535 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002536// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002537defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002538 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002539
Bob Wilson5bafff32009-06-22 23:27:02 +00002540// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002541defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2542 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2543defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2544 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002545def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2546 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002547def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002548 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002549// For disassembly only.
2550defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2551 "$dst, $src, #0">;
2552// For disassembly only.
2553defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2554 "$dst, $src, #0">;
2555
Bob Wilson5bafff32009-06-22 23:27:02 +00002556// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002557defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2558 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2559defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2560 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002561def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002562 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002563def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002564 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002565// For disassembly only.
2566defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2567 "$dst, $src, #0">;
2568// For disassembly only.
2569defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2570 "$dst, $src, #0">;
2571
Bob Wilson5bafff32009-06-22 23:27:02 +00002572// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002573def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2574 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2575def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2576 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002577// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002578def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2579 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2580def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2581 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002582// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002583defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002584 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002585
2586// Vector Bitwise Operations.
2587
Bob Wilsoncba270d2010-07-13 21:16:48 +00002588def vnotd : PatFrag<(ops node:$in),
2589 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
2590def vnotq : PatFrag<(ops node:$in),
2591 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002592
2593
Bob Wilson5bafff32009-06-22 23:27:02 +00002594// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002595def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2596 v2i32, v2i32, and, 1>;
2597def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2598 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002599
2600// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002601def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2602 v2i32, v2i32, xor, 1>;
2603def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2604 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002605
2606// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002607def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2608 v2i32, v2i32, or, 1>;
2609def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2610 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002611
2612// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002613def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002614 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2615 "vbic", "$dst, $src1, $src2", "",
2616 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002617 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002618def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002619 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2620 "vbic", "$dst, $src1, $src2", "",
2621 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002622 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002623
2624// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002625def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002626 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2627 "vorn", "$dst, $src1, $src2", "",
2628 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002629 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002630def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002631 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2632 "vorn", "$dst, $src1, $src2", "",
2633 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002634 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002635
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002636// VMVN : Vector Bitwise NOT (Immediate)
2637
2638let isReMaterializable = 1 in {
2639def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
2640 (ins nModImm:$SIMM), IIC_VMOVImm,
2641 "vmvn", "i16", "$dst, $SIMM", "",
2642 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]>;
2643def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
2644 (ins nModImm:$SIMM), IIC_VMOVImm,
2645 "vmvn", "i16", "$dst, $SIMM", "",
2646 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]>;
2647
2648def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
2649 (ins nModImm:$SIMM), IIC_VMOVImm,
2650 "vmvn", "i32", "$dst, $SIMM", "",
2651 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]>;
2652def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
2653 (ins nModImm:$SIMM), IIC_VMOVImm,
2654 "vmvn", "i32", "$dst, $SIMM", "",
2655 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]>;
2656}
2657
Bob Wilson5bafff32009-06-22 23:27:02 +00002658// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002659def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002660 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002661 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002662 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002663def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002664 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002665 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002666 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
2667def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
2668def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002669
2670// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002671def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002672 (ins DPR:$src1, DPR:$src2, DPR:$src3),
2673 N3RegFrm, IIC_VCNTiD,
2674 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2675 [(set DPR:$dst,
2676 (v2i32 (or (and DPR:$src2, DPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002677 (and DPR:$src3, (vnotd DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002678def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002679 (ins QPR:$src1, QPR:$src2, QPR:$src3),
2680 N3RegFrm, IIC_VCNTiQ,
2681 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2682 [(set QPR:$dst,
2683 (v4i32 (or (and QPR:$src2, QPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002684 (and QPR:$src3, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002685
2686// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002687// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002688def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2689 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002690 N3RegFrm, IIC_VBINiD,
2691 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002692 [/* For disassembly only; pattern left blank */]>;
2693def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2694 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002695 N3RegFrm, IIC_VBINiQ,
2696 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002697 [/* For disassembly only; pattern left blank */]>;
2698
Bob Wilson5bafff32009-06-22 23:27:02 +00002699// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002700// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002701def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2702 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002703 N3RegFrm, IIC_VBINiD,
2704 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002705 [/* For disassembly only; pattern left blank */]>;
2706def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2707 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002708 N3RegFrm, IIC_VBINiQ,
2709 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002710 [/* For disassembly only; pattern left blank */]>;
2711
2712// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002713// for equivalent operations with different register constraints; it just
2714// inserts copies.
2715
2716// Vector Absolute Differences.
2717
2718// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002719defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002720 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002721 "vabd", "s", int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002722defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002723 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002724 "vabd", "u", int_arm_neon_vabdu, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002725def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002726 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002727def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002728 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002729
2730// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002731defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002732 "vabdl", "s", int_arm_neon_vabdls, 0>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002733defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilson04d6c282010-08-29 05:57:34 +00002734 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002735
2736// VABA : Vector Absolute Difference and Accumulate
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002737defm VABAs : N3VInt3_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2738 "vaba", "s", int_arm_neon_vabas>;
2739defm VABAu : N3VInt3_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2740 "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002741
2742// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002743defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002744 "vabal", "s", int_arm_neon_vabals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002745defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002746 "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002747
2748// Vector Maximum and Minimum.
2749
2750// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002751defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002752 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002753 "vmax", "s", int_arm_neon_vmaxs, 1>;
2754defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002755 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002756 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002757def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
2758 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002759 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002760def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2761 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002762 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
2763
2764// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002765defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
2766 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2767 "vmin", "s", int_arm_neon_vmins, 1>;
2768defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
2769 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2770 "vmin", "u", int_arm_neon_vminu, 1>;
2771def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
2772 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002773 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002774def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2775 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002776 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002777
2778// Vector Pairwise Operations.
2779
2780// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002781def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2782 "vpadd", "i8",
2783 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2784def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2785 "vpadd", "i16",
2786 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2787def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2788 "vpadd", "i32",
2789 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00002790def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
2791 IIC_VBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002792 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002793
2794// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002795defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002796 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002797defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002798 int_arm_neon_vpaddlu>;
2799
2800// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002801defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002802 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002803defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002804 int_arm_neon_vpadalu>;
2805
2806// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002807def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002808 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002809def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002810 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002811def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002812 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002813def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002814 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002815def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002816 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002817def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002818 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002819def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002820 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002821
2822// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002823def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002824 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002825def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002826 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002827def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002828 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002829def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002830 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002831def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002832 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002833def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002834 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002835def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002836 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002837
2838// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2839
2840// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002841def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002842 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002843 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002844def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002845 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002846 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002847def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002848 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002849 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002850def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002851 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002852 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002853
2854// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002855def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002856 IIC_VRECSD, "vrecps", "f32",
2857 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002858def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002859 IIC_VRECSQ, "vrecps", "f32",
2860 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002861
2862// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002863def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002864 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002865 v2i32, v2i32, int_arm_neon_vrsqrte>;
2866def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002867 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002868 v4i32, v4i32, int_arm_neon_vrsqrte>;
2869def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002870 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002871 v2f32, v2f32, int_arm_neon_vrsqrte>;
2872def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002873 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002874 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002875
2876// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002877def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002878 IIC_VRECSD, "vrsqrts", "f32",
2879 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002880def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 IIC_VRECSQ, "vrsqrts", "f32",
2882 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002883
2884// Vector Shifts.
2885
2886// VSHL : Vector Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002887defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm,
2888 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2889 "vshl", "s", int_arm_neon_vshifts, 0>;
2890defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm,
2891 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2892 "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002893// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002894defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
2895 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002896// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002897defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
2898 N2RegVShRFrm>;
2899defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
2900 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002901
2902// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002903defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2904defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002905
2906// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002907class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002908 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002909 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002910 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2911 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002912 let Inst{21-16} = op21_16;
2913}
Evan Chengf81bf152009-11-23 21:57:23 +00002914def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002915 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002916def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002917 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002918def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002919 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002920
2921// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002922defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2923 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002924
2925// VRSHL : Vector Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002926defm VRSHLs : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm,
2927 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2928 "vrshl", "s", int_arm_neon_vrshifts, 0>;
2929defm VRSHLu : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm,
2930 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2931 "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002932// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00002933defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
2934 N2RegVShRFrm>;
2935defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
2936 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002937
2938// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002939defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002940 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002941
2942// VQSHL : Vector Saturating Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002943defm VQSHLs : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm,
2944 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2945 "vqshl", "s", int_arm_neon_vqshifts, 0>;
2946defm VQSHLu : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm,
2947 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2948 "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002949// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002950defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
2951 N2RegVShLFrm>;
2952defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
2953 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002954// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002955defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
2956 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002957
2958// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002959defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002960 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002961defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002962 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002963
2964// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002965defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002966 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002967
2968// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002969defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm,
2970 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2971 "vqrshl", "s", int_arm_neon_vqrshifts, 0>;
2972defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm,
2973 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2974 "vqrshl", "u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002975
2976// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002977defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002978 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002979defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002980 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002981
2982// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002983defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002984 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002985
2986// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002987defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2988defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002989// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002990defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2991defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002992
2993// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002994defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002995// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002996defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002997
2998// Vector Absolute and Saturating Absolute.
2999
3000// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003001defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003002 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003003 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003004def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003005 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003006 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003007def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003008 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003009 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003010
3011// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003012defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003013 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003014 int_arm_neon_vqabs>;
3015
3016// Vector Negate.
3017
Bob Wilsoncba270d2010-07-13 21:16:48 +00003018def vnegd : PatFrag<(ops node:$in),
3019 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3020def vnegq : PatFrag<(ops node:$in),
3021 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003022
Evan Chengf81bf152009-11-23 21:57:23 +00003023class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003024 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003025 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003026 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003027class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003028 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003029 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003030 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003031
Chris Lattner0a00ed92010-03-28 08:39:10 +00003032// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003033def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3034def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3035def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3036def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3037def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3038def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003039
3040// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003041def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003042 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003043 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003044 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3045def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003046 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003047 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003048 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3049
Bob Wilsoncba270d2010-07-13 21:16:48 +00003050def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3051def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3052def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3053def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3054def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3055def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003056
3057// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003058defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003059 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003060 int_arm_neon_vqneg>;
3061
3062// Vector Bit Counting Operations.
3063
3064// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003065defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003066 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003067 int_arm_neon_vcls>;
3068// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003069defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003070 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003071 int_arm_neon_vclz>;
3072// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003073def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003074 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003075 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003076def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003077 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003078 v16i8, v16i8, int_arm_neon_vcnt>;
3079
Johnny Chend8836042010-02-24 20:06:07 +00003080// Vector Swap -- for disassembly only.
3081def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3082 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3083 "vswp", "$dst, $src", "", []>;
3084def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3085 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3086 "vswp", "$dst, $src", "", []>;
3087
Bob Wilson5bafff32009-06-22 23:27:02 +00003088// Vector Move Operations.
3089
3090// VMOV : Vector Move (Register)
3091
Evan Cheng020cc1b2010-05-13 00:16:46 +00003092let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003093def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003094 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003095def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003096 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003097
Evan Cheng22c687b2010-05-14 02:13:41 +00003098// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003099// be expanded after register allocation is completed.
3100def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00003101 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003102
3103def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00003104 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003105} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003106
Bob Wilson5bafff32009-06-22 23:27:02 +00003107// VMOV : Vector Move (Immediate)
3108
Evan Cheng47006be2010-05-17 21:54:50 +00003109let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003110def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003111 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003112 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003113 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003114def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003115 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003116 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003117 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003118
Bob Wilson1a913ed2010-06-11 21:34:50 +00003119def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3120 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003121 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003122 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003123def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3124 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003125 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003126 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003127
Bob Wilson046afdb2010-07-14 06:30:44 +00003128def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003129 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003130 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003131 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson046afdb2010-07-14 06:30:44 +00003132def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003133 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003134 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003135 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003136
3137def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003138 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003139 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003140 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003141def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003142 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003143 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003144 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003145} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003146
3147// VMOV : Vector Get Lane (move scalar to ARM core register)
3148
Johnny Chen131c4a52009-11-23 17:48:17 +00003149def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003150 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003151 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003152 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
3153 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003154def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003155 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003156 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003157 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
3158 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003159def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003160 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003161 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003162 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
3163 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003164def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003165 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003166 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003167 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
3168 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003169def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00003170 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003171 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003172 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
3173 imm:$lane))]>;
3174// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3175def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3176 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003177 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003178 (SubReg_i8_lane imm:$lane))>;
3179def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3180 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003181 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003182 (SubReg_i16_lane imm:$lane))>;
3183def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3184 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003185 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003186 (SubReg_i8_lane imm:$lane))>;
3187def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3188 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003189 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003190 (SubReg_i16_lane imm:$lane))>;
3191def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3192 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003193 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003194 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003195def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003196 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003197 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003198def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003199 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003200 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003201//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003202// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003203def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003204 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003205
3206
3207// VMOV : Vector Set Lane (move ARM core register to scalar)
3208
3209let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00003210def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003211 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003212 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003213 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
3214 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003215def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003216 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003217 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003218 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
3219 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003220def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003221 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003222 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003223 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
3224 GPR:$src2, imm:$lane))]>;
3225}
3226def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3227 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003228 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003229 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003230 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003231 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003232def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3233 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003234 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003235 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003236 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003237 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003238def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3239 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003240 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003241 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003242 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003243 (DSubReg_i32_reg imm:$lane)))>;
3244
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003245def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003246 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3247 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003248def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003249 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3250 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003251
3252//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003253// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003254def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003255 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003256
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003257def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003258 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003259def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003260 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003261def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003262 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003263
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003264def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3265 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3266def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3267 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3268def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3269 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3270
3271def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3272 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3273 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003274 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003275def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3276 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3277 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003278 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003279def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3280 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3281 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003282 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003283
Bob Wilson5bafff32009-06-22 23:27:02 +00003284// VDUP : Vector Duplicate (from ARM core register to all elements)
3285
Evan Chengf81bf152009-11-23 21:57:23 +00003286class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003287 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003288 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003289 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003290class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003291 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003292 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003293 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003294
Evan Chengf81bf152009-11-23 21:57:23 +00003295def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3296def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3297def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3298def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3299def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3300def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003301
3302def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003303 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003304 [(set DPR:$dst, (v2f32 (NEONvdup
3305 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003306def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003307 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003308 [(set QPR:$dst, (v4f32 (NEONvdup
3309 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003310
3311// VDUP : Vector Duplicate Lane (from scalar to all elements)
3312
Johnny Chene4614f72010-03-25 17:01:27 +00003313class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3314 ValueType Ty>
3315 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3316 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3317 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003318
Johnny Chene4614f72010-03-25 17:01:27 +00003319class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003320 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003321 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3322 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3323 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3324 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003325
Bob Wilson507df402009-10-21 02:15:46 +00003326// Inst{19-16} is partially specified depending on the element size.
3327
Johnny Chene4614f72010-03-25 17:01:27 +00003328def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>;
3329def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>;
3330def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>;
3331def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>;
3332def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>;
3333def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>;
3334def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>;
3335def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003336
Bob Wilson0ce37102009-08-14 05:08:32 +00003337def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3338 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3339 (DSubReg_i8_reg imm:$lane))),
3340 (SubReg_i8_lane imm:$lane)))>;
3341def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3342 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3343 (DSubReg_i16_reg imm:$lane))),
3344 (SubReg_i16_lane imm:$lane)))>;
3345def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3346 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3347 (DSubReg_i32_reg imm:$lane))),
3348 (SubReg_i32_lane imm:$lane)))>;
3349def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3350 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3351 (DSubReg_i32_reg imm:$lane))),
3352 (SubReg_i32_lane imm:$lane)))>;
3353
Johnny Chenda1aea42009-11-23 21:00:43 +00003354def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3355 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003356 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003357 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003358
Johnny Chenda1aea42009-11-23 21:00:43 +00003359def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3360 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003361 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003362 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003363
Bob Wilson5bafff32009-06-22 23:27:02 +00003364// VMOVN : Vector Narrowing Move
Bob Wilson973a0742010-08-30 20:02:30 +00003365defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3366 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003367// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003368defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3369 "vqmovn", "s", int_arm_neon_vqmovns>;
3370defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3371 "vqmovn", "u", int_arm_neon_vqmovnu>;
3372defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3373 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003374// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003375defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3376defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003377
3378// Vector Conversions.
3379
Johnny Chen9e088762010-03-17 17:52:21 +00003380// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003381def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3382 v2i32, v2f32, fp_to_sint>;
3383def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3384 v2i32, v2f32, fp_to_uint>;
3385def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3386 v2f32, v2i32, sint_to_fp>;
3387def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3388 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003389
Johnny Chen6c8648b2010-03-17 23:26:50 +00003390def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3391 v4i32, v4f32, fp_to_sint>;
3392def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3393 v4i32, v4f32, fp_to_uint>;
3394def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3395 v4f32, v4i32, sint_to_fp>;
3396def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3397 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003398
3399// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003400def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003401 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003402def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003403 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003404def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003405 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003406def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003407 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3408
Evan Chengf81bf152009-11-23 21:57:23 +00003409def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003410 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003411def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003412 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003413def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003414 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003415def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003416 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3417
Bob Wilsond8e17572009-08-12 22:31:50 +00003418// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003419
3420// VREV64 : Vector Reverse elements within 64-bit doublewords
3421
Evan Chengf81bf152009-11-23 21:57:23 +00003422class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003423 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003424 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003425 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003426 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003427class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003428 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003429 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003430 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003431 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003432
Evan Chengf81bf152009-11-23 21:57:23 +00003433def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3434def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3435def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3436def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003437
Evan Chengf81bf152009-11-23 21:57:23 +00003438def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3439def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3440def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3441def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003442
3443// VREV32 : Vector Reverse elements within 32-bit words
3444
Evan Chengf81bf152009-11-23 21:57:23 +00003445class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003446 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003447 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003448 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003449 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003450class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003451 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003452 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003453 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003454 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003455
Evan Chengf81bf152009-11-23 21:57:23 +00003456def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3457def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003458
Evan Chengf81bf152009-11-23 21:57:23 +00003459def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3460def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003461
3462// VREV16 : Vector Reverse elements within 16-bit halfwords
3463
Evan Chengf81bf152009-11-23 21:57:23 +00003464class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003465 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003466 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003467 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003468 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003469class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003470 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003471 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003472 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003473 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003474
Evan Chengf81bf152009-11-23 21:57:23 +00003475def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3476def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003477
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003478// Other Vector Shuffles.
3479
3480// VEXT : Vector Extract
3481
Evan Chengf81bf152009-11-23 21:57:23 +00003482class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003483 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3484 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3485 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3486 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3487 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003488
Evan Chengf81bf152009-11-23 21:57:23 +00003489class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003490 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3491 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3492 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3493 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3494 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003495
Evan Chengf81bf152009-11-23 21:57:23 +00003496def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3497def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3498def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3499def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003500
Evan Chengf81bf152009-11-23 21:57:23 +00003501def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3502def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3503def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3504def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003505
Bob Wilson64efd902009-08-08 05:53:00 +00003506// VTRN : Vector Transpose
3507
Evan Chengf81bf152009-11-23 21:57:23 +00003508def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3509def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3510def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003511
Evan Chengf81bf152009-11-23 21:57:23 +00003512def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3513def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3514def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003515
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003516// VUZP : Vector Unzip (Deinterleave)
3517
Evan Chengf81bf152009-11-23 21:57:23 +00003518def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3519def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3520def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003521
Evan Chengf81bf152009-11-23 21:57:23 +00003522def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3523def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3524def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003525
3526// VZIP : Vector Zip (Interleave)
3527
Evan Chengf81bf152009-11-23 21:57:23 +00003528def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3529def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3530def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003531
Evan Chengf81bf152009-11-23 21:57:23 +00003532def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3533def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3534def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003535
Bob Wilson114a2662009-08-12 20:51:55 +00003536// Vector Table Lookup and Table Extension.
3537
3538// VTBL : Vector Table Lookup
3539def VTBL1
3540 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003541 (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003542 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003543 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003544let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003545def VTBL2
3546 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003547 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003548 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003549def VTBL3
3550 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003551 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003552 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003553def VTBL4
3554 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003555 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003556 NVTBLFrm, IIC_VTB4,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003557 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003558} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003559
3560// VTBX : Vector Table Extension
3561def VTBX1
3562 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003563 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003564 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003565 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3566 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003567let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003568def VTBX2
3569 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003570 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003571 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003572def VTBX3
3573 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003574 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003575 NVTBLFrm, IIC_VTBX3,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003576 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src",
3577 "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003578def VTBX4
3579 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
Johnny Chen79c4d822010-03-29 01:14:22 +00003580 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003581 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
Bob Wilson78dfbc32010-07-07 00:08:54 +00003582 "$orig = $dst", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003583} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003584
Bob Wilson5bafff32009-06-22 23:27:02 +00003585//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003586// NEON instructions for single-precision FP math
3587//===----------------------------------------------------------------------===//
3588
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003589class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3590 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003591 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003592 SPR:$a, ssub_0))),
3593 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003594
3595class N3VSPat<SDNode OpNode, NeonI Inst>
3596 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003597 (EXTRACT_SUBREG (v2f32
3598 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003599 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003600 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003601 SPR:$b, ssub_0))),
3602 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003603
3604class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3605 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3606 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003607 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003608 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003609 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003610 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003611 SPR:$b, ssub_0)),
3612 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003613
Evan Cheng1d2426c2009-08-07 19:30:41 +00003614// These need separate instructions because they must use DPR_VFP2 register
3615// class which have SPR sub-registers.
3616
3617// Vector Add Operations used for single-precision FP
3618let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003619def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3620def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003621
David Goodwin338268c2009-08-10 22:17:39 +00003622// Vector Sub Operations used for single-precision FP
3623let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003624def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3625def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003626
Evan Cheng1d2426c2009-08-07 19:30:41 +00003627// Vector Multiply Operations used for single-precision FP
3628let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003629def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3630def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003631
3632// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003633// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3634// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003635
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003636//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003637//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003638// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003639//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003640
3641//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003642//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003643// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003644//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003645
David Goodwin338268c2009-08-10 22:17:39 +00003646// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003647let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003648def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3649 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3650 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003651def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003652
David Goodwin338268c2009-08-10 22:17:39 +00003653// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003654let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003655def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3656 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3657 "vneg", "f32", "$dst, $src", "", []>;
3658def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003659
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003660// Vector Maximum used for single-precision FP
3661let neverHasSideEffects = 1 in
3662def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003663 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003664 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3665def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3666
3667// Vector Minimum used for single-precision FP
3668let neverHasSideEffects = 1 in
3669def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003670 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003671 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3672def : N3VSPat<NEONfmin, VMINfd_sfp>;
3673
David Goodwin338268c2009-08-10 22:17:39 +00003674// Vector Convert between single-precision FP and integer
3675let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003676def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3677 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003678def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003679
3680let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003681def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3682 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003683def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003684
3685let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003686def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3687 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003688def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003689
3690let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003691def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3692 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003693def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003694
Evan Cheng1d2426c2009-08-07 19:30:41 +00003695//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003696// Non-Instruction Patterns
3697//===----------------------------------------------------------------------===//
3698
3699// bit_convert
3700def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3701def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3702def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3703def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3704def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3705def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3706def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3707def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3708def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3709def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3710def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3711def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3712def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3713def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3714def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3715def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3716def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3717def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3718def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3719def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3720def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3721def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3722def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3723def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3724def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3725def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3726def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3727def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3728def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3729def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3730
3731def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3732def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3733def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3734def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3735def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3736def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3737def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3738def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3739def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3740def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3741def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3742def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3743def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3744def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3745def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3746def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3747def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3748def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3749def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3750def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3751def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3752def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3753def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3754def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3755def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3756def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3757def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3758def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3759def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3760def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;