blob: cd7e5a4b9914c3fead7550ff910225b9e3f78e38 [file] [log] [blame]
Dhaval Patel069d0af2014-01-03 16:55:15 -08001/* Copyright (c) 2012-2014, The Linux Foundation. All rights reserved.
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are met:
5 * * Redistributions of source code must retain the above copyright
6 * notice, this list of conditions and the following disclaimer.
7 * * Redistributions in binary form must reproduce the above copyright
8 * notice, this list of conditions and the following disclaimer in the
9 * documentation and/or other materials provided with the distribution.
10 * * Neither the name of The Linux Foundation nor
11 * the names of its contributors may be used to endorse or promote
12 * products derived from this software without specific prior written
13 * permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
19 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
20 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
21 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
22 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
23 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
24 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
25 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28#include <mdp5.h>
29#include <debug.h>
30#include <reg.h>
31#include <target/display.h>
32#include <platform/timer.h>
33#include <platform/iomap.h>
34#include <dev/lcdc.h>
35#include <dev/fbcon.h>
36#include <bits.h>
37#include <msm_panel.h>
38#include <mipi_dsi.h>
39#include <err.h>
40#include <clock.h>
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080041#include <scm.h>
42
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +053043#define MDP_MIN_FETCH 9
44#define MDSS_MDP_MAX_FETCH 12
45
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080046int restore_secure_cfg(uint32_t id);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080047
48static int mdp_rev;
49
50void mdp_set_revision(int rev)
51{
52 mdp_rev = rev;
53}
54
55int mdp_get_revision()
56{
57 return mdp_rev;
58}
59
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080060uint32_t mdss_mdp_intf_offset()
61{
62 uint32_t mdss_mdp_intf_off;
63 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
64
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +053065 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
66 (mdss_mdp_rev == MDSS_MDP_HW_REV_108))
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +053067 mdss_mdp_intf_off = 0x59100;
68 else if (mdss_mdp_rev >= MDSS_MDP_HW_REV_102)
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080069 mdss_mdp_intf_off = 0;
Aravind Venkateswarand78d1592013-06-19 15:39:54 -070070 else
Chandan Uddarajuaab58512013-06-25 17:47:39 -070071 mdss_mdp_intf_off = 0xEC00;
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080072
73 return mdss_mdp_intf_off;
74}
75
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080076void mdp_clk_gating_ctrl(void)
77{
78 writel(0x40000000, MDP_CLK_CTRL0);
79 udelay(20);
80 writel(0x40000040, MDP_CLK_CTRL0);
81 writel(0x40000000, MDP_CLK_CTRL1);
82 writel(0x00400000, MDP_CLK_CTRL3);
83 udelay(20);
84 writel(0x00404000, MDP_CLK_CTRL3);
85 writel(0x40000000, MDP_CLK_CTRL4);
86}
87
Jayant Shekhar07373922014-05-26 10:13:49 +053088static void mdp_select_pipe_type(struct msm_panel_info *pinfo,
89 uint32_t *left_pipe, uint32_t *right_pipe)
90{
91 switch (pinfo->pipe_type) {
92 case MDSS_MDP_PIPE_TYPE_RGB:
93 *left_pipe = MDP_VP_0_RGB_0_BASE;
94 *right_pipe = MDP_VP_0_RGB_1_BASE;
95 break;
96 case MDSS_MDP_PIPE_TYPE_DMA:
97 *left_pipe = MDP_VP_0_DMA_0_BASE;
98 *right_pipe = MDP_VP_0_DMA_1_BASE;
99 break;
100 case MDSS_MDP_PIPE_TYPE_VIG:
101 default:
102 *left_pipe = MDP_VP_0_VIG_0_BASE;
103 *right_pipe = MDP_VP_0_VIG_1_BASE;
104 break;
105 }
106}
107
108static void mdss_mdp_set_flush(struct msm_panel_info *pinfo,
109 uint32_t *ctl0_reg_val, uint32_t *ctl1_reg_val)
110{
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530111 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
Ujwal Patel190369c2014-11-06 14:18:55 -0800112 bool dual_pipe_single_ctl = pinfo->lcdc.dual_pipe &&
113 !pinfo->mipi.dual_dsi && !pinfo->lcdc.split_display;
Jayant Shekhar07373922014-05-26 10:13:49 +0530114 switch (pinfo->pipe_type) {
115 case MDSS_MDP_PIPE_TYPE_RGB:
Ujwal Patel190369c2014-11-06 14:18:55 -0800116 if (dual_pipe_single_ctl)
117 *ctl0_reg_val = 0x220D8;
118 else
119 *ctl0_reg_val = 0x22048;
Jayant Shekhar07373922014-05-26 10:13:49 +0530120 *ctl1_reg_val = 0x24090;
121 break;
122 case MDSS_MDP_PIPE_TYPE_DMA:
Ujwal Patel190369c2014-11-06 14:18:55 -0800123 if (dual_pipe_single_ctl)
124 *ctl0_reg_val = 0x238C0;
125 else
126 *ctl0_reg_val = 0x22840;
Jayant Shekhar07373922014-05-26 10:13:49 +0530127 *ctl1_reg_val = 0x25080;
128 break;
129 case MDSS_MDP_PIPE_TYPE_VIG:
130 default:
Ujwal Patel190369c2014-11-06 14:18:55 -0800131 if (dual_pipe_single_ctl)
132 *ctl0_reg_val = 0x220C3;
133 else
134 *ctl0_reg_val = 0x22041;
Jayant Shekhar07373922014-05-26 10:13:49 +0530135 *ctl1_reg_val = 0x24082;
136 break;
137 }
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530138 /* For targets from MDP v1.5, MDP INTF registers are double buffered */
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530139 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
140 (mdss_mdp_rev == MDSS_MDP_HW_REV_108)) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800141 if (pinfo->dest == DISPLAY_2) {
142 *ctl0_reg_val |= BIT(31);
143 *ctl1_reg_val |= BIT(30);
144 } else {
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530145 *ctl0_reg_val |= BIT(30);
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530146 *ctl1_reg_val |= BIT(31);
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800147 }
Chandan Uddaraju18a50372014-10-01 18:45:30 -0700148 } else if ((mdss_mdp_rev == MDSS_MDP_HW_REV_105) ||
149 (mdss_mdp_rev == MDSS_MDP_HW_REV_109)) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800150 if (pinfo->dest == DISPLAY_2) {
151 *ctl0_reg_val |= BIT(29);
152 *ctl1_reg_val |= BIT(30);
153 } else {
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530154 *ctl0_reg_val |= BIT(30);
155 *ctl1_reg_val |= BIT(29);
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800156 }
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530157 }
Jayant Shekhar07373922014-05-26 10:13:49 +0530158}
159
Jayant Shekhar32397f92014-03-27 13:30:41 +0530160static void mdss_source_pipe_config(struct fbcon_config *fb, struct msm_panel_info
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700161 *pinfo, uint32_t pipe_base)
162{
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700163 uint32_t src_size, out_size, stride;
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700164 uint32_t fb_off = 0;
Prashant Nukala64eeff92014-07-11 07:35:34 +0530165 uint32_t flip_bits = 0;
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700166 uint32_t src_xy = 0, dst_xy = 0;
167 uint32_t height, width;
168
169 height = fb->height - pinfo->border_top - pinfo->border_bottom;
170 width = fb->width - pinfo->border_left - pinfo->border_right;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700171
172 /* write active region size*/
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700173 src_size = (height << 16) + width;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700174 out_size = src_size;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700175 if (pinfo->lcdc.dual_pipe) {
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700176 out_size = (height << 16) + (width / 2);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700177 if ((pipe_base == MDP_VP_0_RGB_1_BASE) ||
178 (pipe_base == MDP_VP_0_DMA_1_BASE) ||
179 (pipe_base == MDP_VP_0_VIG_1_BASE))
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700180 fb_off = (pinfo->xres / 2);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700181 }
182
183 stride = (fb->stride * fb->bpp/8);
184
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700185 if (fb_off == 0) { /* left */
186 dst_xy = (pinfo->border_top << 16) | pinfo->border_left;
187 src_xy = dst_xy;
188 } else { /* right */
189 dst_xy = (pinfo->border_top << 16);
190 src_xy = (pinfo->border_top << 16) | fb_off;
191 }
192
193 dprintf(SPEW,"%s: src=%x fb_off=%x src_xy=%x dst_xy=%x\n",
194 __func__, out_size, fb_off, src_xy, dst_xy);
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800195 writel((uint32_t) fb->base, pipe_base + PIPE_SSPP_SRC0_ADDR);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700196 writel(stride, pipe_base + PIPE_SSPP_SRC_YSTRIDE);
197 writel(src_size, pipe_base + PIPE_SSPP_SRC_IMG_SIZE);
198 writel(out_size, pipe_base + PIPE_SSPP_SRC_SIZE);
199 writel(out_size, pipe_base + PIPE_SSPP_SRC_OUT_SIZE);
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700200 writel(src_xy, pipe_base + PIPE_SSPP_SRC_XY);
201 writel(dst_xy, pipe_base + PIPE_SSPP_OUT_XY);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700202
203 /* Tight Packing 3bpp 0-Alpha 8-bit R B G */
204 writel(0x0002243F, pipe_base + PIPE_SSPP_SRC_FORMAT);
205 writel(0x00020001, pipe_base + PIPE_SSPP_SRC_UNPACK_PATTERN);
Prashant Nukala64eeff92014-07-11 07:35:34 +0530206
207 /* bit(0) is set if hflip is required.
208 * bit(1) is set if vflip is required.
209 */
210 if (pinfo->orientation & 0x1)
211 flip_bits |= MDSS_MDP_OP_MODE_FLIP_LR;
212 if (pinfo->orientation & 0x2)
213 flip_bits |= MDSS_MDP_OP_MODE_FLIP_UD;
214 writel(flip_bits, pipe_base + PIPE_SSPP_SRC_OP_MODE);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700215}
216
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700217static void mdss_vbif_setup()
218{
219 int access_secure = restore_secure_cfg(SECURE_DEVICE_MDSS);
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700220 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700221
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530222 if (!access_secure) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700223 dprintf(SPEW, "MDSS VBIF registers unlocked by TZ.\n");
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700224
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530225 /* Force VBIF Clocks on, needed for 8974 and 8x26 */
226 if (mdp_hw_rev < MDSS_MDP_HW_REV_103)
Ujwal Patel00e19852013-12-18 20:40:38 -0800227 writel(0x1, VBIF_VBIF_DDR_FORCE_CLK_ON);
228
229 /*
230 * Following configuration is needed because on some versions,
231 * recommended reset values are not stored.
232 */
233 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
234 MDSS_MDP_HW_REV_100)) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700235 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
236 writel(0x00000030, VBIF_VBIF_DDR_ARB_CTRL );
237 writel(0x00000001, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
238 writel(0x00000FFF, VBIF_VBIF_DDR_OUT_AOOO_AXI_EN);
239 writel(0x0FFF0FFF, VBIF_VBIF_DDR_OUT_AX_AOOO);
240 writel(0x22222222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0);
241 writel(0x00002222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1);
Ujwal Patel00e19852013-12-18 20:40:38 -0800242 } else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530243 MDSS_MDP_HW_REV_101)) {
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700244 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530245 writel(0x00000003, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700246 }
247 }
248}
249
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800250static uint32_t mdss_smp_alloc(uint32_t client_id, uint32_t smp_cnt,
251 uint32_t fixed_smp_cnt, uint32_t free_smp_offset)
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700252{
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800253 uint32_t i, j;
254 uint32_t reg_val = 0;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700255
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800256 for (i = fixed_smp_cnt, j = 0; i < smp_cnt; i++) {
257 /* max 3 MMB per register */
258 reg_val |= client_id << (((j++) % 3) * 8);
259 if ((j % 3) == 0) {
260 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE +
261 free_smp_offset);
262 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE +
263 free_smp_offset);
264 reg_val = 0;
265 free_smp_offset += 4;
266 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700267 }
268
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800269 if (j % 3) {
270 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE + free_smp_offset);
271 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE + free_smp_offset);
272 free_smp_offset += 4;
273 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700274
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800275 return free_smp_offset;
276}
277
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530278static void mdp_select_pipe_client_id(struct msm_panel_info *pinfo,
279 uint32_t *left_sspp_client_id, uint32_t *right_sspp_client_id)
280{
281 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
282 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_101) ||
283 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_106) ||
284 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_108)) {
285 switch (pinfo->pipe_type) {
286 case MDSS_MDP_PIPE_TYPE_RGB:
287 *left_sspp_client_id = 0x7; /* 7 */
288 *right_sspp_client_id = 0x11; /* 17 */
289 break;
290 case MDSS_MDP_PIPE_TYPE_DMA:
291 *left_sspp_client_id = 0x4; /* 4 */
292 *right_sspp_client_id = 0xD; /* 13 */
293 break;
294 case MDSS_MDP_PIPE_TYPE_VIG:
295 default:
296 *left_sspp_client_id = 0x1; /* 1 */
297 *right_sspp_client_id = 0x4; /* 4 */
298 break;
299 }
300 } else {
301 switch (pinfo->pipe_type) {
302 case MDSS_MDP_PIPE_TYPE_RGB:
303 *left_sspp_client_id = 0x10; /* 16 */
304 *right_sspp_client_id = 0x11; /* 17 */
305 break;
306 case MDSS_MDP_PIPE_TYPE_DMA:
307 *left_sspp_client_id = 0xA; /* 10 */
308 *right_sspp_client_id = 0xD; /* 13 */
309 break;
310 case MDSS_MDP_PIPE_TYPE_VIG:
311 default:
312 *left_sspp_client_id = 0x1; /* 1 */
313 *right_sspp_client_id = 0x4; /* 4 */
314 break;
315 }
316 }
317}
318
319static void mdp_select_pipe_xin_id(struct msm_panel_info *pinfo,
320 uint32_t *left_pipe_xin_id, uint32_t *right_pipe_xin_id)
321{
322 switch (pinfo->pipe_type) {
323 case MDSS_MDP_PIPE_TYPE_RGB:
324 *left_pipe_xin_id = 0x1; /* 1 */
325 *right_pipe_xin_id = 0x5; /* 5 */
326 break;
327 case MDSS_MDP_PIPE_TYPE_DMA:
328 *left_pipe_xin_id = 0x2; /* 2 */
329 *right_pipe_xin_id = 0xA; /* 10 */
330 break;
331 case MDSS_MDP_PIPE_TYPE_VIG:
332 default:
333 *left_pipe_xin_id = 0x0; /* 0 */
334 *right_pipe_xin_id = 0x4; /* 4 */
335 break;
336 }
337}
338
Jayant Shekhar32397f92014-03-27 13:30:41 +0530339static void mdss_smp_setup(struct msm_panel_info *pinfo, uint32_t left_pipe,
340 uint32_t right_pipe)
341
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800342{
Jayant Shekhar32397f92014-03-27 13:30:41 +0530343 uint32_t left_sspp_client_id, right_sspp_client_id;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800344 uint32_t bpp = 3, free_smp_offset = 0, xres = MDSS_MAX_LINE_BUF_WIDTH;
345 uint32_t smp_cnt, smp_size = 4096, fixed_smp_cnt = 0;
346 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
347
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530348 if (mdss_mdp_rev == MDSS_MDP_HW_REV_106) {
349 /* 8Kb per SMP on 8916 */
350 smp_size = 8192;
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +0530351 } else if (mdss_mdp_rev == MDSS_MDP_HW_REV_108) {
352 /* 10Kb per SMP on 8939 */
353 smp_size = 10240;
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530354 } else if ((mdss_mdp_rev >= MDSS_MDP_HW_REV_103) &&
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800355 (mdss_mdp_rev < MDSS_MDP_HW_REV_200)) {
356 smp_size = 8192;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800357 free_smp_offset = 0xC;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530358 if (pinfo->pipe_type == MDSS_MDP_PIPE_TYPE_RGB)
359 fixed_smp_cnt = 2;
360 else
361 fixed_smp_cnt = 0;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800362 }
363
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530364 mdp_select_pipe_client_id(pinfo,
365 &left_sspp_client_id, &right_sspp_client_id);
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800366
367 /* Each pipe driving half the screen */
368 if (pinfo->lcdc.dual_pipe)
369 xres /= 2;
370
371 /* bpp = bytes per pixel of input image */
372 smp_cnt = (xres * bpp * 2) + smp_size - 1;
373 smp_cnt /= smp_size;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700374
375 if (smp_cnt > 4) {
376 dprintf(CRITICAL, "ERROR: %s: Out of SMP's, cnt=%d! \n", __func__,
377 smp_cnt);
378 ASSERT(0); /* Max 4 SMPs can be allocated per client */
379 }
380
Jayant Shekhar32397f92014-03-27 13:30:41 +0530381 writel(smp_cnt * 0x40, left_pipe + REQPRIORITY_FIFO_WATERMARK0);
382 writel(smp_cnt * 0x80, left_pipe + REQPRIORITY_FIFO_WATERMARK1);
383 writel(smp_cnt * 0xc0, left_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700384
385 if (pinfo->lcdc.dual_pipe) {
Jayant Shekhar32397f92014-03-27 13:30:41 +0530386 writel(smp_cnt * 0x40, right_pipe + REQPRIORITY_FIFO_WATERMARK0);
387 writel(smp_cnt * 0x80, right_pipe + REQPRIORITY_FIFO_WATERMARK1);
388 writel(smp_cnt * 0xc0, right_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700389 }
390
Jayant Shekhar32397f92014-03-27 13:30:41 +0530391 free_smp_offset = mdss_smp_alloc(left_sspp_client_id, smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800392 fixed_smp_cnt, free_smp_offset);
393 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530394 mdss_smp_alloc(right_sspp_client_id, smp_cnt, fixed_smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800395 free_smp_offset);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700396}
397
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800398static void mdss_intf_tg_setup(struct msm_panel_info *pinfo, uint32_t intf_base)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800399{
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800400 uint32_t hsync_period, vsync_period;
401 uint32_t hsync_start_x, hsync_end_x;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700402 uint32_t display_hctl, hsync_ctl, display_vstart, display_vend;
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700403 uint32_t adjust_xres = 0;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700404
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800405 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700406 struct intf_timing_params itp = {0};
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800407
408 if (pinfo == NULL)
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800409 return;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800410
411 lcdc = &(pinfo->lcdc);
412 if (lcdc == NULL)
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800413 return;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800414
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700415 adjust_xres = pinfo->xres;
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700416 if (pinfo->lcdc.split_display) {
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700417 adjust_xres /= 2;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700418 if (intf_base == MDP_INTF_1_BASE) {
Dhaval Patelfab2ec02014-01-03 17:33:39 -0800419 writel(BIT(8), MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
Ingrid Gallardo006f8032014-05-13 10:50:21 -0700420 writel(BIT(8), MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700421 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
422 }
423 }
424
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530425 if (pinfo->lcdc.dst_split && (intf_base == MDP_INTF_1_BASE)) {
426 writel(BIT(16), MDP_REG_PPB0_CONFIG);
427 writel(BIT(5), MDP_REG_PPB0_CNTL);
428 }
429
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700430 if (!pinfo->fbc.enabled || !pinfo->fbc.comp_ratio)
431 pinfo->fbc.comp_ratio = 1;
432
433 itp.xres = (adjust_xres / pinfo->fbc.comp_ratio);
434 itp.yres = pinfo->yres;
435 itp.width =((adjust_xres + pinfo->lcdc.xres_pad) / pinfo->fbc.comp_ratio);
436 itp.height = pinfo->yres + pinfo->lcdc.yres_pad;
437 itp.h_back_porch = pinfo->lcdc.h_back_porch;
438 itp.h_front_porch = pinfo->lcdc.h_front_porch;
439 itp.v_back_porch = pinfo->lcdc.v_back_porch;
440 itp.v_front_porch = pinfo->lcdc.v_front_porch;
441 itp.hsync_pulse_width = pinfo->lcdc.h_pulse_width;
442 itp.vsync_pulse_width = pinfo->lcdc.v_pulse_width;
443
444 itp.border_clr = pinfo->lcdc.border_clr;
445 itp.underflow_clr = pinfo->lcdc.underflow_clr;
446 itp.hsync_skew = pinfo->lcdc.hsync_skew;
447
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700448 hsync_period = itp.hsync_pulse_width + itp.h_back_porch +
449 itp.width + itp.h_front_porch;
450
451 vsync_period = itp.vsync_pulse_width + itp.v_back_porch +
452 itp.height + itp.v_front_porch;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800453
454 hsync_start_x =
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700455 itp.hsync_pulse_width +
456 itp.h_back_porch;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800457 hsync_end_x =
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700458 hsync_period - itp.h_front_porch - 1;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800459
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700460 display_vstart = (itp.vsync_pulse_width +
461 itp.v_back_porch)
462 * hsync_period + itp.hsync_skew;
463 display_vend = ((vsync_period - itp.v_front_porch) * hsync_period)
464 + itp.hsync_skew - 1;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800465
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300466 if (intf_base == MDP_INTF_0_BASE) { /* eDP */
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700467 display_vstart += itp.hsync_pulse_width + itp.h_back_porch;
468 display_vend -= itp.h_front_porch;
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300469 }
470
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700471 hsync_ctl = (hsync_period << 16) | itp.hsync_pulse_width;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800472 display_hctl = (hsync_end_x << 16) | hsync_start_x;
473
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800474 writel(hsync_ctl, MDP_HSYNC_CTL + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700475 writel(vsync_period*hsync_period, MDP_VSYNC_PERIOD_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800476 intf_base);
477 writel(0x00, MDP_VSYNC_PERIOD_F1 + intf_base);
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700478 writel(itp.vsync_pulse_width*hsync_period,
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700479 MDP_VSYNC_PULSE_WIDTH_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800480 intf_base);
481 writel(0x00, MDP_VSYNC_PULSE_WIDTH_F1 + intf_base);
482 writel(display_hctl, MDP_DISPLAY_HCTL + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700483 writel(display_vstart, MDP_DISPLAY_V_START_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800484 intf_base);
485 writel(0x00, MDP_DISPLAY_V_START_F1 + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700486 writel(display_vend, MDP_DISPLAY_V_END_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800487 intf_base);
488 writel(0x00, MDP_DISPLAY_V_END_F1 + intf_base);
489 writel(0x00, MDP_ACTIVE_HCTL + intf_base);
490 writel(0x00, MDP_ACTIVE_V_START_F0 + intf_base);
491 writel(0x00, MDP_ACTIVE_V_START_F1 + intf_base);
492 writel(0x00, MDP_ACTIVE_V_END_F0 + intf_base);
493 writel(0x00, MDP_ACTIVE_V_END_F1 + intf_base);
494 writel(0xFF, MDP_UNDERFFLOW_COLOR + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700495
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800496 if (intf_base == (MDP_INTF_0_BASE + mdss_mdp_intf_offset())) /* eDP */
497 writel(0x212A, MDP_PANEL_FORMAT + intf_base);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300498 else
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800499 writel(0x213F, MDP_PANEL_FORMAT + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700500}
501
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800502static void mdss_intf_fetch_start_config(struct msm_panel_info *pinfo,
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530503 uint32_t intf_base)
504{
505 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530506 uint32_t v_total, h_total, fetch_start, vfp_start, fetch_lines;
507 uint32_t adjust_xres = 0;
508
509 struct lcdc_panel_info *lcdc = NULL;
510
511 if (pinfo == NULL)
512 return;
513
514 lcdc = &(pinfo->lcdc);
515 if (lcdc == NULL)
516 return;
517
518 /*
519 * MDP programmable fetch is for MDP with rev >= 1.05.
520 * Programmable fetch is not needed if vertical back porch
521 * is >= 9.
522 */
523 if (mdp_hw_rev < MDSS_MDP_HW_REV_105 ||
524 lcdc->v_back_porch >= MDP_MIN_FETCH)
525 return;
526
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530527 adjust_xres = pinfo->xres;
528 if (pinfo->lcdc.split_display)
529 adjust_xres /= 2;
530
531 /*
532 * Fetch should always be outside the active lines. If the fetching
533 * is programmed within active region, hardware behavior is unknown.
534 */
535 v_total = lcdc->v_pulse_width + lcdc->v_back_porch + pinfo->yres +
536 lcdc->v_front_porch;
537 h_total = lcdc->h_pulse_width + lcdc->h_back_porch + adjust_xres +
538 lcdc->h_front_porch;
539 vfp_start = lcdc->v_pulse_width + lcdc->v_back_porch + pinfo->yres;
540
541 fetch_lines = v_total - vfp_start;
542
543 /*
544 * In some cases, vertical front porch is too high. In such cases limit
545 * the mdp fetch lines as the last 12 lines of vertical front porch.
546 */
547 if (fetch_lines > MDSS_MDP_MAX_FETCH)
548 fetch_lines = MDSS_MDP_MAX_FETCH;
549
550 fetch_start = (v_total - fetch_lines) * h_total + 1;
551
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800552 writel(fetch_start, MDP_PROG_FETCH_START + intf_base);
553 writel(BIT(31), MDP_INTF_CONFIG + intf_base);
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530554}
555
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700556void mdss_layer_mixer_setup(struct fbcon_config *fb, struct msm_panel_info
557 *pinfo)
558{
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530559 uint32_t mdp_rgb_size, height, width;
Jayant Shekhar07373922014-05-26 10:13:49 +0530560 uint32_t left_staging_level, right_staging_level;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700561
Dhaval Patel0a9ab812013-10-25 10:25:06 -0700562 height = fb->height;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700563 width = fb->width;
564
565 if (pinfo->lcdc.dual_pipe)
566 width /= 2;
567
568 /* write active region size*/
569 mdp_rgb_size = (height << 16) | width;
570
571 writel(mdp_rgb_size, MDP_VP_0_MIXER_0_BASE + LAYER_0_OUT_SIZE);
572 writel(0x00, MDP_VP_0_MIXER_0_BASE + LAYER_0_OP_MODE);
573 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND_OP);
574 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND0_FG_ALPHA);
575 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND_OP);
576 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND0_FG_ALPHA);
577 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND_OP);
578 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND0_FG_ALPHA);
579 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND_OP);
580 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND0_FG_ALPHA);
581
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530582 switch (pinfo->pipe_type) {
583 case MDSS_MDP_PIPE_TYPE_RGB:
Jayant Shekhar07373922014-05-26 10:13:49 +0530584 left_staging_level = 0x0000200;
585 right_staging_level = 0x1000;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530586 break;
587 case MDSS_MDP_PIPE_TYPE_DMA:
Jayant Shekhar07373922014-05-26 10:13:49 +0530588 left_staging_level = 0x0040000;
589 right_staging_level = 0x200000;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530590 break;
591 case MDSS_MDP_PIPE_TYPE_VIG:
592 default:
Jayant Shekhar07373922014-05-26 10:13:49 +0530593 left_staging_level = 0x1;
594 right_staging_level = 0x8;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530595 break;
596 }
597
Jayant Shekhar07373922014-05-26 10:13:49 +0530598 /* Base layer for layer mixer 0 */
599 writel(left_staging_level, MDP_CTL_0_BASE + CTL_LAYER_0);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700600
601 if (pinfo->lcdc.dual_pipe) {
602 writel(mdp_rgb_size, MDP_VP_0_MIXER_1_BASE + LAYER_0_OUT_SIZE);
603 writel(0x00, MDP_VP_0_MIXER_1_BASE + LAYER_0_OP_MODE);
604 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND_OP);
605 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND0_FG_ALPHA);
606 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND_OP);
607 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND0_FG_ALPHA);
608 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND_OP);
609 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND0_FG_ALPHA);
610 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND_OP);
611 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND0_FG_ALPHA);
612
Jayant Shekhar07373922014-05-26 10:13:49 +0530613 /* Base layer for layer mixer 1 */
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700614 if (pinfo->lcdc.split_display)
Jayant Shekhar07373922014-05-26 10:13:49 +0530615 writel(right_staging_level, MDP_CTL_1_BASE + CTL_LAYER_1);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700616 else
Jayant Shekhar07373922014-05-26 10:13:49 +0530617 writel(right_staging_level, MDP_CTL_0_BASE + CTL_LAYER_1);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700618 }
619}
620
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700621void mdss_fbc_cfg(struct msm_panel_info *pinfo)
622{
623 uint32_t mode = 0;
624 uint32_t budget_ctl = 0;
625 uint32_t lossy_mode = 0;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700626 struct fbc_panel_info *fbc;
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800627 uint32_t enc_mode, width;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700628
629 fbc = &pinfo->fbc;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700630
631 if (!pinfo->fbc.enabled)
632 return;
633
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700634 /* enc_mode defines FBC version. 0 = FBC 1.0 and 1 = FBC 2.0 */
635 enc_mode = (fbc->comp_ratio == 2) ? 0 : 1;
636
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800637 width = pinfo->xres;
638 if (enc_mode)
639 width = (pinfo->xres/fbc->comp_ratio);
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700640
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800641 if (pinfo->mipi.dual_dsi)
642 width /= 2;
643
644 mode = ((width) << 16) | ((fbc->slice_height) << 11) |
645 ((fbc->pred_mode) << 10) | (enc_mode) << 9 |
646 ((fbc->comp_mode) << 8) | ((fbc->qerr_enable) << 7) |
647 ((fbc->cd_bias) << 4) | ((fbc->pat_enable) << 3) |
648 ((fbc->vlc_enable) << 2) | ((fbc->bflc_enable) << 1) | 1;
649
650 dprintf(SPEW, "width = %d, slice height = %d, pred_mode =%d, enc_mode = %d, \
651 comp_mode %d, qerr_enable = %d, cd_bias = %d\n",
652 width, fbc->slice_height, fbc->pred_mode, enc_mode,
653 fbc->comp_mode, fbc->qerr_enable, fbc->cd_bias);
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800654 dprintf(SPEW, "pat_enable %d, vlc_enable = %d, bflc_enable = %d\n",
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700655 fbc->pat_enable, fbc->vlc_enable, fbc->bflc_enable);
656
657 budget_ctl = ((fbc->line_x_budget) << 12) |
658 ((fbc->block_x_budget) << 8) | fbc->block_budget;
659
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800660 lossy_mode = (((fbc->max_pred_err) << 28) | (fbc->lossless_mode_thd) << 16) |
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700661 ((fbc->lossy_mode_thd) << 8) |
662 ((fbc->lossy_rgb_thd) << 4) | fbc->lossy_mode_idx;
663
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800664 dprintf(SPEW, "mode= 0x%x, budget_ctl = 0x%x, lossy_mode= 0x%x\n",
665 mode, budget_ctl, lossy_mode);
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700666 writel(mode, MDP_PP_0_BASE + MDSS_MDP_REG_PP_FBC_MODE);
667 writel(budget_ctl, MDP_PP_0_BASE + MDSS_MDP_REG_PP_FBC_BUDGET_CTL);
668 writel(lossy_mode, MDP_PP_0_BASE + MDSS_MDP_REG_PP_FBC_LOSSY_MODE);
669
670 if (pinfo->mipi.dual_dsi) {
671 writel(mode, MDP_PP_1_BASE + MDSS_MDP_REG_PP_FBC_MODE);
672 writel(budget_ctl, MDP_PP_1_BASE +
673 MDSS_MDP_REG_PP_FBC_BUDGET_CTL);
674 writel(lossy_mode, MDP_PP_1_BASE +
675 MDSS_MDP_REG_PP_FBC_LOSSY_MODE);
676 }
677}
678
Dhaval Patel069d0af2014-01-03 16:55:15 -0800679void mdss_qos_remapper_setup(void)
680{
681 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
682 uint32_t map;
683
684 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_100) ||
685 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
686 MDSS_MDP_HW_REV_102))
687 map = 0xE9;
688 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530689 MDSS_MDP_HW_REV_101))
Dhaval Patel069d0af2014-01-03 16:55:15 -0800690 map = 0xA5;
691 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +0530692 MDSS_MDP_HW_REV_106) ||
693 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Ingrid Gallardo998ea442014-09-10 17:22:08 -0700694 MDSS_MDP_HW_REV_108))
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530695 map = 0xE4;
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530696 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Chandan Uddaraju18a50372014-10-01 18:45:30 -0700697 MDSS_MDP_HW_REV_105) ||
698 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
699 MDSS_MDP_HW_REV_109))
Ingrid Gallardo998ea442014-09-10 17:22:08 -0700700 map = 0xA4;
701 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
702 MDSS_MDP_HW_REV_103))
Dhaval Patel069d0af2014-01-03 16:55:15 -0800703 map = 0xFA;
704 else
705 return;
706
707 writel(map, MDP_QOS_REMAPPER_CLASS_0);
708}
709
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530710void mdss_vbif_qos_remapper_setup(struct msm_panel_info *pinfo)
711{
712 uint32_t mask, reg_val, i;
713 uint32_t left_pipe_xin_id, right_pipe_xin_id;
714 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
715 uint32_t vbif_qos[4] = {0, 0, 0, 0};
716
717 mdp_select_pipe_xin_id(pinfo,
718 &left_pipe_xin_id, &right_pipe_xin_id);
719
720 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_106) ||
721 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_108)) {
722 vbif_qos[0] = 2;
723 vbif_qos[1] = 2;
724 vbif_qos[2] = 2;
725 vbif_qos[3] = 2;
Chandan Uddaraju18a50372014-10-01 18:45:30 -0700726 } else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_105) ||
727 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_109)) {
Ingrid Gallardo998ea442014-09-10 17:22:08 -0700728 vbif_qos[0] = 1;
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530729 vbif_qos[1] = 2;
730 vbif_qos[2] = 2;
Ingrid Gallardo998ea442014-09-10 17:22:08 -0700731 vbif_qos[3] = 2;
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530732 } else {
733 return;
734 }
735
736 for (i = 0; i < 4; i++) {
737 reg_val = readl(VBIF_VBIF_QOS_REMAP_00 + i*4);
738 mask = 0x3 << (left_pipe_xin_id * 2);
739 reg_val &= ~(mask);
740 reg_val |= vbif_qos[i] << (left_pipe_xin_id * 2);
741
742 if (pinfo->lcdc.dual_pipe) {
743 mask = 0x3 << (right_pipe_xin_id * 2);
744 reg_val &= ~(mask);
745 reg_val |= vbif_qos[i] << (right_pipe_xin_id * 2);
746 }
747 writel(reg_val, VBIF_VBIF_QOS_REMAP_00 + i*4);
748 }
749}
750
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700751static uint32_t mdss_mdp_ctl_out_sel(struct msm_panel_info *pinfo,
752 int is_main_ctl)
753{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800754 uint32_t mctl_intf_sel;
755 uint32_t sctl_intf_sel;
756
757 if ((pinfo->dest == DISPLAY_2) ||
758 ((pinfo->dest = DISPLAY_1) && (pinfo->lcdc.pipe_swap))) {
759 mctl_intf_sel = BIT(4) | BIT(5); /* Interface 2 */
760 sctl_intf_sel = BIT(5); /* Interface 1 */
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700761 } else {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800762 mctl_intf_sel = BIT(5); /* Interface 1 */
763 sctl_intf_sel = BIT(4) | BIT(5); /* Interface 2 */
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700764 }
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800765 dprintf(SPEW, "%s: main ctl dest=%s sec ctl dest=%s\n", __func__,
766 (mctl_intf_sel & BIT(4)) ? "Intf2" : "Intf1",
767 (sctl_intf_sel & BIT(4)) ? "Intf2" : "Intf1");
768 return is_main_ctl ? mctl_intf_sel : sctl_intf_sel;
769}
770
771static void mdp_set_intf_base(struct msm_panel_info *pinfo,
772 uint32_t *intf_sel, uint32_t *sintf_sel,
773 uint32_t *intf_base, uint32_t *sintf_base)
774{
775 if (pinfo->dest == DISPLAY_2) {
776 *intf_sel = BIT(16);
777 *sintf_sel = BIT(8);
778 *intf_base = MDP_INTF_2_BASE + mdss_mdp_intf_offset();
779 *sintf_base = MDP_INTF_1_BASE + mdss_mdp_intf_offset();
780 } else {
781 *intf_sel = BIT(8);
782 *sintf_sel = BIT(16);
783 *intf_base = MDP_INTF_1_BASE + mdss_mdp_intf_offset();
784 *sintf_base = MDP_INTF_2_BASE + mdss_mdp_intf_offset();
785 }
786 dprintf(SPEW, "%s: main intf=%s, sec intf=%s\n", __func__,
787 (pinfo->dest == DISPLAY_2) ? "Intf2" : "Intf1",
788 (pinfo->dest == DISPLAY_2) ? "Intf1" : "Intf2");
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700789}
790
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700791int mdp_dsi_video_config(struct msm_panel_info *pinfo,
792 struct fbcon_config *fb)
793{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800794 uint32_t intf_sel, sintf_sel;
795 uint32_t intf_base, sintf_base;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530796 uint32_t left_pipe, right_pipe;
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700797 uint32_t reg;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700798
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800799 mdp_set_intf_base(pinfo, &intf_sel, &sintf_sel, &intf_base, &sintf_base);
800
801 mdss_intf_tg_setup(pinfo, intf_base);
802 mdss_intf_fetch_start_config(pinfo, intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700803
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530804 if (pinfo->mipi.dual_dsi) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800805 mdss_intf_tg_setup(pinfo, sintf_base);
806 mdss_intf_fetch_start_config(pinfo, sintf_base);
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530807 }
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800808
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800809 mdp_clk_gating_ctrl();
810
Jayant Shekhar07373922014-05-26 10:13:49 +0530811 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700812 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +0530813 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700814
Dhaval Patel069d0af2014-01-03 16:55:15 -0800815 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530816 mdss_vbif_qos_remapper_setup(pinfo);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700817
Jayant Shekhar32397f92014-03-27 13:30:41 +0530818 mdss_source_pipe_config(fb, pinfo, left_pipe);
819
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700820 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530821 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800822
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700823 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800824
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700825 reg = 0x1f00 | mdss_mdp_ctl_out_sel(pinfo, 1);
Ujwal Patel190369c2014-11-06 14:18:55 -0800826
827 /* enable 3D mux for dual_pipe but single interface config */
828 if (pinfo->lcdc.dual_pipe && !pinfo->mipi.dual_dsi &&
829 !pinfo->lcdc.split_display)
830 reg |= BIT(19) | BIT(20);
831
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700832 writel(reg, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800833
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530834 /*If dst_split is enabled only intf 2 needs to be enabled.
835 CTL_1 path should not be set since CTL_0 itself is going
836 to split after DSPP block*/
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700837 if (pinfo->fbc.enabled)
838 mdss_fbc_cfg(pinfo);
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530839
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700840 if (pinfo->mipi.dual_dsi) {
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530841 if (!pinfo->lcdc.dst_split) {
842 reg = 0x1f00 | mdss_mdp_ctl_out_sel(pinfo,0);
843 writel(reg, MDP_CTL_1_BASE + CTL_TOP);
844 }
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800845 intf_sel |= sintf_sel; /* INTF 2 enable */
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700846 }
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700847
848 writel(intf_sel, MDP_DISP_INTF_SEL);
849
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800850 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
851 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
852 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
853
854 return 0;
855}
856
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300857int mdp_edp_config(struct msm_panel_info *pinfo, struct fbcon_config *fb)
858{
Jayant Shekhar32397f92014-03-27 13:30:41 +0530859 uint32_t left_pipe, right_pipe;
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300860
861 mdss_intf_tg_setup(pinfo, MDP_INTF_0_BASE);
862
Jayant Shekhar07373922014-05-26 10:13:49 +0530863 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300864 mdp_clk_gating_ctrl();
865
866 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +0530867 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300868
Dhaval Patel069d0af2014-01-03 16:55:15 -0800869 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530870 mdss_vbif_qos_remapper_setup(pinfo);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300871
Jayant Shekhar32397f92014-03-27 13:30:41 +0530872 mdss_source_pipe_config(fb, pinfo, left_pipe);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700873 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530874 mdss_source_pipe_config(fb, pinfo, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300875
876 mdss_layer_mixer_setup(fb, pinfo);
877
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700878 if (pinfo->lcdc.dual_pipe)
879 writel(0x181F10, MDP_CTL_0_BASE + CTL_TOP);
880 else
881 writel(0x1F10, MDP_CTL_0_BASE + CTL_TOP);
882
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300883 writel(0x9, MDP_DISP_INTF_SEL);
884 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
885 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
886 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
887
888 return 0;
889}
890
Ajay Singh Parmar243d82b2014-07-23 23:01:44 -0700891int mdss_hdmi_config(struct msm_panel_info *pinfo, struct fbcon_config *fb)
Ajay Singh Parmar63c18502014-07-23 23:37:19 -0700892{
Ajay Singh Parmar63c18502014-07-23 23:37:19 -0700893 uint32_t left_pipe, right_pipe;
894
895 mdss_intf_tg_setup(pinfo, MDP_INTF_3_BASE);
896 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
897
898 mdp_clk_gating_ctrl();
899 mdss_vbif_setup();
900
901 mdss_smp_setup(pinfo, left_pipe, right_pipe);
902
903 mdss_qos_remapper_setup();
904
905 mdss_source_pipe_config(fb, pinfo, left_pipe);
906 if (pinfo->lcdc.dual_pipe)
907 mdss_source_pipe_config(fb, pinfo, right_pipe);
908
909 mdss_layer_mixer_setup(fb, pinfo);
910
911 if (pinfo->lcdc.dual_pipe)
912 writel(0x181F40, MDP_CTL_0_BASE + CTL_TOP);
913 else
914 writel(0x40, MDP_CTL_0_BASE + CTL_TOP);
915
916 writel(BIT(24) | BIT(25), MDP_DISP_INTF_SEL);
917 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
918 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
919 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
920
921 return 0;
922}
923
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800924int mdp_dsi_cmd_config(struct msm_panel_info *pinfo,
925 struct fbcon_config *fb)
926{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800927 uint32_t intf_sel, sintf_sel;
928 uint32_t intf_base, sintf_base;
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700929 uint32_t reg;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700930 int ret = NO_ERROR;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530931 uint32_t left_pipe, right_pipe;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800932
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700933 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700934
935 if (pinfo == NULL)
936 return ERR_INVALID_ARGS;
937
938 lcdc = &(pinfo->lcdc);
939 if (lcdc == NULL)
940 return ERR_INVALID_ARGS;
941
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800942 mdp_set_intf_base(pinfo, &intf_sel, &sintf_sel, &intf_base, &sintf_base);
943
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800944 if (pinfo->lcdc.split_display) {
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700945 reg = BIT(1); /* Command mode */
946 if (pinfo->lcdc.pipe_swap)
947 reg |= BIT(4); /* Use intf2 as trigger */
948 else
949 reg |= BIT(8); /* Use intf1 as trigger */
950 writel(reg, MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
951 writel(reg, MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800952 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
953 }
954
Padmanabhan Komanduru4677a122014-09-26 16:55:05 +0530955 if (pinfo->lcdc.dst_split) {
956 writel(BIT(16), MDP_REG_PPB0_CONFIG);
957 writel(BIT(5), MDP_REG_PPB0_CNTL);
958 }
959
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700960 mdp_clk_gating_ctrl();
961
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800962 if (pinfo->mipi.dual_dsi)
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800963 intf_sel |= sintf_sel; /* INTF 2 enable */
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800964
965 writel(intf_sel, MDP_DISP_INTF_SEL);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700966
Jayant Shekhar07373922014-05-26 10:13:49 +0530967 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700968 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +0530969 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Dhaval Patel069d0af2014-01-03 16:55:15 -0800970 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530971 mdss_vbif_qos_remapper_setup(pinfo);
Dhaval Patel069d0af2014-01-03 16:55:15 -0800972
Jayant Shekhar32397f92014-03-27 13:30:41 +0530973 mdss_source_pipe_config(fb, pinfo, left_pipe);
974
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800975 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530976 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700977
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700978 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700979
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800980 writel(0x213F, MDP_PANEL_FORMAT + intf_base);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700981 reg = 0x21f00 | mdss_mdp_ctl_out_sel(pinfo, 1);
982 writel(reg, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700983
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700984 if (pinfo->fbc.enabled)
985 mdss_fbc_cfg(pinfo);
986
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800987 if (pinfo->mipi.dual_dsi) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800988 writel(0x213F, sintf_base + MDP_PANEL_FORMAT);
Padmanabhan Komanduru4677a122014-09-26 16:55:05 +0530989 if (!pinfo->lcdc.dst_split) {
990 reg = 0x21f00 | mdss_mdp_ctl_out_sel(pinfo, 0);
991 writel(reg, MDP_CTL_1_BASE + CTL_TOP);
992 }
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800993 }
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700994
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800995 return ret;
996}
997
Jayant Shekhar32397f92014-03-27 13:30:41 +0530998int mdp_dsi_video_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800999{
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301000 uint32_t ctl0_reg_val, ctl1_reg_val;
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001001 uint32_t timing_engine_en;
1002
Jayant Shekhar07373922014-05-26 10:13:49 +05301003 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301004 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
1005 writel(ctl1_reg_val, MDP_CTL_1_BASE + CTL_FLUSH);
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001006
1007 if (pinfo->dest == DISPLAY_1)
1008 timing_engine_en = MDP_INTF_1_TIMING_ENGINE_EN;
1009 else
1010 timing_engine_en = MDP_INTF_2_TIMING_ENGINE_EN;
1011 writel(0x01, timing_engine_en + mdss_mdp_intf_offset());
Jayant Shekhar32397f92014-03-27 13:30:41 +05301012
1013 return NO_ERROR;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001014}
1015
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001016int mdp_dsi_video_off(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001017{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001018 uint32_t timing_engine_en;
1019
1020 if (pinfo->dest == DISPLAY_1)
1021 timing_engine_en = MDP_INTF_1_TIMING_ENGINE_EN;
1022 else
1023 timing_engine_en = MDP_INTF_2_TIMING_ENGINE_EN;
1024
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001025 if(!target_cont_splash_screen())
1026 {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001027 writel(0x00000000, timing_engine_en + mdss_mdp_intf_offset());
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001028 mdelay(60);
1029 /* Ping-Pong done Tear Check Read/Write */
1030 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
1031 writel(0xFF777713, MDP_INTR_CLEAR);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001032 }
1033
Siddhartha Agrawal6a598222013-02-17 18:33:27 -08001034 writel(0x00000000, MDP_INTR_EN);
1035
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001036 return NO_ERROR;
1037}
1038
1039int mdp_dsi_cmd_off()
1040{
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001041 if(!target_cont_splash_screen())
1042 {
1043 /* Ping-Pong done Tear Check Read/Write */
1044 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
1045 writel(0xFF777713, MDP_INTR_CLEAR);
1046 }
1047 writel(0x00000000, MDP_INTR_EN);
1048
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001049 return NO_ERROR;
1050}
1051
Jayant Shekhar32397f92014-03-27 13:30:41 +05301052int mdp_dma_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001053{
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301054 uint32_t ctl0_reg_val, ctl1_reg_val;
Jayant Shekhar07373922014-05-26 10:13:49 +05301055 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301056 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
1057 writel(ctl1_reg_val, MDP_CTL_1_BASE + CTL_FLUSH);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -07001058 writel(0x01, MDP_CTL_0_BASE + CTL_START);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001059 return NO_ERROR;
1060}
1061
1062void mdp_disable(void)
1063{
1064
1065}
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001066
Jayant Shekhar32397f92014-03-27 13:30:41 +05301067int mdp_edp_on(struct msm_panel_info *pinfo)
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001068{
Jayant Shekhar07373922014-05-26 10:13:49 +05301069 uint32_t ctl0_reg_val, ctl1_reg_val;
1070 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301071 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001072 writel(0x01, MDP_INTF_0_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
1073 return NO_ERROR;
1074}
1075
Ajay Singh Parmar243d82b2014-07-23 23:01:44 -07001076int mdss_hdmi_on(struct msm_panel_info *pinfo)
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001077{
1078 uint32_t ctl0_reg_val, ctl1_reg_val;
1079
1080 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
1081 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
1082
1083 writel(0x01, MDP_INTF_3_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
1084
1085 return NO_ERROR;
1086}
1087
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001088int mdp_edp_off(void)
1089{
1090 if (!target_cont_splash_screen()) {
1091
1092 writel(0x00000000, MDP_INTF_0_TIMING_ENGINE_EN +
1093 mdss_mdp_intf_offset());
1094 mdelay(60);
1095 /* Ping-Pong done Tear Check Read/Write */
1096 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
1097 writel(0xFF777713, MDP_INTR_CLEAR);
1098 writel(0x00000000, MDP_INTR_EN);
1099 }
1100
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -07001101 writel(0x00000000, MDP_INTR_EN);
1102
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001103 return NO_ERROR;
1104}