blob: 0b504c4ce73b92e80f71dc866a0a7101ef10e918 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
Dave Airlie0e32b392014-05-02 14:02:48 +1000117int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700120 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700121 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122
123 switch (max_link_bw) {
124 case DP_LINK_BW_1_62:
125 case DP_LINK_BW_2_7:
126 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300127 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300128 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
129 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700130 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
131 max_link_bw = DP_LINK_BW_5_4;
132 else
133 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300134 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300136 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
137 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 max_link_bw = DP_LINK_BW_1_62;
139 break;
140 }
141 return max_link_bw;
142}
143
Paulo Zanonieeb63242014-05-06 14:56:50 +0300144static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
145{
146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
147 struct drm_device *dev = intel_dig_port->base.base.dev;
148 u8 source_max, sink_max;
149
150 source_max = 4;
151 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
152 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
153 source_max = 2;
154
155 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
156
157 return min(source_max, sink_max);
158}
159
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400160/*
161 * The units on the numbers in the next two are... bizarre. Examples will
162 * make it clearer; this one parallels an example in the eDP spec.
163 *
164 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
165 *
166 * 270000 * 1 * 8 / 10 == 216000
167 *
168 * The actual data capacity of that configuration is 2.16Gbit/s, so the
169 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
170 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
171 * 119000. At 18bpp that's 2142000 kilobits per second.
172 *
173 * Thus the strange-looking division by 10 in intel_dp_link_required, to
174 * get the result in decakilobits instead of kilobits.
175 */
176
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177static int
Keith Packardc8982612012-01-25 08:16:25 -0800178intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400180 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181}
182
183static int
Dave Airliefe27d532010-06-30 11:46:17 +1000184intel_dp_max_data_rate(int max_link_clock, int max_lanes)
185{
186 return (max_link_clock * max_lanes * 8) / 10;
187}
188
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000189static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190intel_dp_mode_valid(struct drm_connector *connector,
191 struct drm_display_mode *mode)
192{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100193 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300194 struct intel_connector *intel_connector = to_intel_connector(connector);
195 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100196 int target_clock = mode->clock;
197 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198
Jani Nikuladd06f902012-10-19 14:51:50 +0300199 if (is_edp(intel_dp) && fixed_mode) {
200 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100201 return MODE_PANEL;
202
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200205
206 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 }
208
Daniel Vetter36008362013-03-27 00:44:59 +0100209 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300210 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100211
212 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
213 mode_rate = intel_dp_link_required(target_clock, 18);
214
215 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200216 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700217
218 if (mode->clock < 10000)
219 return MODE_CLOCK_LOW;
220
Daniel Vetter0af78a22012-05-23 11:30:55 +0200221 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
222 return MODE_H_ILLEGAL;
223
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700224 return MODE_OK;
225}
226
227static uint32_t
228pack_aux(uint8_t *src, int src_bytes)
229{
230 int i;
231 uint32_t v = 0;
232
233 if (src_bytes > 4)
234 src_bytes = 4;
235 for (i = 0; i < src_bytes; i++)
236 v |= ((uint32_t) src[i]) << ((3-i) * 8);
237 return v;
238}
239
240static void
241unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
242{
243 int i;
244 if (dst_bytes > 4)
245 dst_bytes = 4;
246 for (i = 0; i < dst_bytes; i++)
247 dst[i] = src >> ((3-i) * 8);
248}
249
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700250/* hrawclock is 1/4 the FSB frequency */
251static int
252intel_hrawclk(struct drm_device *dev)
253{
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 uint32_t clkcfg;
256
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530257 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
258 if (IS_VALLEYVIEW(dev))
259 return 200;
260
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700261 clkcfg = I915_READ(CLKCFG);
262 switch (clkcfg & CLKCFG_FSB_MASK) {
263 case CLKCFG_FSB_400:
264 return 100;
265 case CLKCFG_FSB_533:
266 return 133;
267 case CLKCFG_FSB_667:
268 return 166;
269 case CLKCFG_FSB_800:
270 return 200;
271 case CLKCFG_FSB_1067:
272 return 266;
273 case CLKCFG_FSB_1333:
274 return 333;
275 /* these two are just a guess; one of them might be right */
276 case CLKCFG_FSB_1600:
277 case CLKCFG_FSB_1600_ALT:
278 return 400;
279 default:
280 return 133;
281 }
282}
283
Jani Nikulabf13e812013-09-06 07:40:05 +0300284static void
285intel_dp_init_panel_power_sequencer(struct drm_device *dev,
286 struct intel_dp *intel_dp,
287 struct edp_power_seq *out);
288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
290 struct intel_dp *intel_dp,
291 struct edp_power_seq *out);
292
293static enum pipe
294vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
298 struct drm_device *dev = intel_dig_port->base.base.dev;
299 struct drm_i915_private *dev_priv = dev->dev_private;
300 enum port port = intel_dig_port->port;
301 enum pipe pipe;
302
303 /* modeset should have pipe */
304 if (crtc)
305 return to_intel_crtc(crtc)->pipe;
306
307 /* init time, try to find a pipe with this port selected */
308 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
309 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
310 PANEL_PORT_SELECT_MASK;
Ville Syrjäläad933b52014-08-18 22:15:56 +0300311 if (port_sel == PANEL_PORT_SELECT_VLV(port))
Jani Nikulabf13e812013-09-06 07:40:05 +0300312 return pipe;
313 }
314
315 /* shrug */
316 return PIPE_A;
317}
318
319static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
320{
321 struct drm_device *dev = intel_dp_to_dev(intel_dp);
322
323 if (HAS_PCH_SPLIT(dev))
324 return PCH_PP_CONTROL;
325 else
326 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
327}
328
329static u32 _pp_stat_reg(struct intel_dp *intel_dp)
330{
331 struct drm_device *dev = intel_dp_to_dev(intel_dp);
332
333 if (HAS_PCH_SPLIT(dev))
334 return PCH_PP_STATUS;
335 else
336 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
337}
338
Clint Taylor01527b32014-07-07 13:01:46 -0700339/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
340 This function only applicable when panel PM state is not to be tracked */
341static int edp_notify_handler(struct notifier_block *this, unsigned long code,
342 void *unused)
343{
344 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
345 edp_notifier);
346 struct drm_device *dev = intel_dp_to_dev(intel_dp);
347 struct drm_i915_private *dev_priv = dev->dev_private;
348 u32 pp_div;
349 u32 pp_ctrl_reg, pp_div_reg;
350 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
351
352 if (!is_edp(intel_dp) || code != SYS_RESTART)
353 return 0;
354
355 if (IS_VALLEYVIEW(dev)) {
356 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
357 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
358 pp_div = I915_READ(pp_div_reg);
359 pp_div &= PP_REFERENCE_DIVIDER_MASK;
360
361 /* 0x1F write to PP_DIV_REG sets max cycle delay */
362 I915_WRITE(pp_div_reg, pp_div | 0x1F);
363 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
364 msleep(intel_dp->panel_power_cycle_delay);
365 }
366
367 return 0;
368}
369
Daniel Vetter4be73782014-01-17 14:39:48 +0100370static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700371{
Paulo Zanoni30add222012-10-26 19:05:45 -0200372 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700373 struct drm_i915_private *dev_priv = dev->dev_private;
374
Jani Nikulabf13e812013-09-06 07:40:05 +0300375 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700376}
377
Daniel Vetter4be73782014-01-17 14:39:48 +0100378static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700379{
Paulo Zanoni30add222012-10-26 19:05:45 -0200380 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700381 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbb4932c2014-04-14 20:24:33 +0300382 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
383 struct intel_encoder *intel_encoder = &intel_dig_port->base;
384 enum intel_display_power_domain power_domain;
Keith Packardebf33b12011-09-29 15:53:27 -0700385
Imre Deakbb4932c2014-04-14 20:24:33 +0300386 power_domain = intel_display_port_power_domain(intel_encoder);
387 return intel_display_power_enabled(dev_priv, power_domain) &&
Paulo Zanoniefbc20a2014-04-01 14:55:09 -0300388 (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700389}
390
Keith Packard9b984da2011-09-19 13:54:47 -0700391static void
392intel_dp_check_edp(struct intel_dp *intel_dp)
393{
Paulo Zanoni30add222012-10-26 19:05:45 -0200394 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700395 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700396
Keith Packard9b984da2011-09-19 13:54:47 -0700397 if (!is_edp(intel_dp))
398 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700399
Daniel Vetter4be73782014-01-17 14:39:48 +0100400 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700401 WARN(1, "eDP powered off while attempting aux channel communication.\n");
402 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300403 I915_READ(_pp_stat_reg(intel_dp)),
404 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700405 }
406}
407
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100408static uint32_t
409intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
410{
411 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
412 struct drm_device *dev = intel_dig_port->base.base.dev;
413 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300414 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100415 uint32_t status;
416 bool done;
417
Daniel Vetteref04f002012-12-01 21:03:59 +0100418#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100419 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300420 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300421 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100422 else
423 done = wait_for_atomic(C, 10) == 0;
424 if (!done)
425 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
426 has_aux_irq);
427#undef C
428
429 return status;
430}
431
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000432static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
433{
434 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
435 struct drm_device *dev = intel_dig_port->base.base.dev;
436
437 /*
438 * The clock divider is based off the hrawclk, and would like to run at
439 * 2MHz. So, take the hrawclk value and divide by 2 and use that
440 */
441 return index ? 0 : intel_hrawclk(dev) / 2;
442}
443
444static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
445{
446 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
447 struct drm_device *dev = intel_dig_port->base.base.dev;
448
449 if (index)
450 return 0;
451
452 if (intel_dig_port->port == PORT_A) {
453 if (IS_GEN6(dev) || IS_GEN7(dev))
454 return 200; /* SNB & IVB eDP input clock at 400Mhz */
455 else
456 return 225; /* eDP input clock at 450Mhz */
457 } else {
458 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
459 }
460}
461
462static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300463{
464 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
465 struct drm_device *dev = intel_dig_port->base.base.dev;
466 struct drm_i915_private *dev_priv = dev->dev_private;
467
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000468 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100469 if (index)
470 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000471 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300472 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
473 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100474 switch (index) {
475 case 0: return 63;
476 case 1: return 72;
477 default: return 0;
478 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000479 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100480 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300481 }
482}
483
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000484static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
485{
486 return index ? 0 : 100;
487}
488
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000489static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
490 bool has_aux_irq,
491 int send_bytes,
492 uint32_t aux_clock_divider)
493{
494 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
495 struct drm_device *dev = intel_dig_port->base.base.dev;
496 uint32_t precharge, timeout;
497
498 if (IS_GEN6(dev))
499 precharge = 3;
500 else
501 precharge = 5;
502
503 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
504 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
505 else
506 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
507
508 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000509 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000510 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000511 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000512 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000513 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000514 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
515 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000516 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000517}
518
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700519static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100520intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700521 uint8_t *send, int send_bytes,
522 uint8_t *recv, int recv_size)
523{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200524 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
525 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700526 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300527 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100529 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100530 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700531 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000532 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100533 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200534 bool vdd;
535
Ville Syrjälä72c35002014-08-18 22:16:00 +0300536 /*
537 * We will be called with VDD already enabled for dpcd/edid/oui reads.
538 * In such cases we want to leave VDD enabled and it's up to upper layers
539 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
540 * ourselves.
541 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300542 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100543
544 /* dp aux is extremely sensitive to irq latency, hence request the
545 * lowest possible wakeup latency and so prevent the cpu from going into
546 * deep sleep states.
547 */
548 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700549
Keith Packard9b984da2011-09-19 13:54:47 -0700550 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800551
Paulo Zanonic67a4702013-08-19 13:18:09 -0300552 intel_aux_display_runtime_get(dev_priv);
553
Jesse Barnes11bee432011-08-01 15:02:20 -0700554 /* Try to wait for any previous AUX channel activity */
555 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100556 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700557 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
558 break;
559 msleep(1);
560 }
561
562 if (try == 3) {
563 WARN(1, "dp_aux_ch not started status 0x%08x\n",
564 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100565 ret = -EBUSY;
566 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100567 }
568
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300569 /* Only 5 data registers! */
570 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
571 ret = -E2BIG;
572 goto out;
573 }
574
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000575 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000576 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
577 has_aux_irq,
578 send_bytes,
579 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000580
Chris Wilsonbc866252013-07-21 16:00:03 +0100581 /* Must try at least 3 times according to DP spec */
582 for (try = 0; try < 5; try++) {
583 /* Load the send data into the aux channel data registers */
584 for (i = 0; i < send_bytes; i += 4)
585 I915_WRITE(ch_data + i,
586 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400587
Chris Wilsonbc866252013-07-21 16:00:03 +0100588 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000589 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100590
Chris Wilsonbc866252013-07-21 16:00:03 +0100591 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400592
Chris Wilsonbc866252013-07-21 16:00:03 +0100593 /* Clear done status and any errors */
594 I915_WRITE(ch_ctl,
595 status |
596 DP_AUX_CH_CTL_DONE |
597 DP_AUX_CH_CTL_TIME_OUT_ERROR |
598 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400599
Chris Wilsonbc866252013-07-21 16:00:03 +0100600 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
601 DP_AUX_CH_CTL_RECEIVE_ERROR))
602 continue;
603 if (status & DP_AUX_CH_CTL_DONE)
604 break;
605 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100606 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700607 break;
608 }
609
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700610 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700611 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100612 ret = -EBUSY;
613 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700614 }
615
616 /* Check for timeout or receive error.
617 * Timeouts occur when the sink is not connected
618 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700619 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700620 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100621 ret = -EIO;
622 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700623 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700624
625 /* Timeouts occur when the device isn't connected, so they're
626 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700627 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800628 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100629 ret = -ETIMEDOUT;
630 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700631 }
632
633 /* Unload any bytes sent back from the other side */
634 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
635 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700636 if (recv_bytes > recv_size)
637 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400638
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100639 for (i = 0; i < recv_bytes; i += 4)
640 unpack_aux(I915_READ(ch_data + i),
641 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700642
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100643 ret = recv_bytes;
644out:
645 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300646 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100647
Jani Nikula884f19e2014-03-14 16:51:14 +0200648 if (vdd)
649 edp_panel_vdd_off(intel_dp, false);
650
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100651 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700652}
653
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300654#define BARE_ADDRESS_SIZE 3
655#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200656static ssize_t
657intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700658{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200659 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
660 uint8_t txbuf[20], rxbuf[20];
661 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700662 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700663
Jani Nikula9d1a1032014-03-14 16:51:15 +0200664 txbuf[0] = msg->request << 4;
665 txbuf[1] = msg->address >> 8;
666 txbuf[2] = msg->address & 0xff;
667 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300668
Jani Nikula9d1a1032014-03-14 16:51:15 +0200669 switch (msg->request & ~DP_AUX_I2C_MOT) {
670 case DP_AUX_NATIVE_WRITE:
671 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300672 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200673 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200674
Jani Nikula9d1a1032014-03-14 16:51:15 +0200675 if (WARN_ON(txsize > 20))
676 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700677
Jani Nikula9d1a1032014-03-14 16:51:15 +0200678 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700679
Jani Nikula9d1a1032014-03-14 16:51:15 +0200680 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
681 if (ret > 0) {
682 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700683
Jani Nikula9d1a1032014-03-14 16:51:15 +0200684 /* Return payload size. */
685 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700686 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200687 break;
688
689 case DP_AUX_NATIVE_READ:
690 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300691 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200692 rxsize = msg->size + 1;
693
694 if (WARN_ON(rxsize > 20))
695 return -E2BIG;
696
697 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
698 if (ret > 0) {
699 msg->reply = rxbuf[0] >> 4;
700 /*
701 * Assume happy day, and copy the data. The caller is
702 * expected to check msg->reply before touching it.
703 *
704 * Return payload size.
705 */
706 ret--;
707 memcpy(msg->buffer, rxbuf + 1, ret);
708 }
709 break;
710
711 default:
712 ret = -EINVAL;
713 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700714 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200715
Jani Nikula9d1a1032014-03-14 16:51:15 +0200716 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700717}
718
Jani Nikula9d1a1032014-03-14 16:51:15 +0200719static void
720intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700721{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200722 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200723 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
724 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200725 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000726 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700727
Jani Nikula33ad6622014-03-14 16:51:16 +0200728 switch (port) {
729 case PORT_A:
730 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200731 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000732 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200733 case PORT_B:
734 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200735 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200736 break;
737 case PORT_C:
738 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200739 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200740 break;
741 case PORT_D:
742 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200743 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000744 break;
745 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200746 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000747 }
748
Jani Nikula33ad6622014-03-14 16:51:16 +0200749 if (!HAS_DDI(dev))
750 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000751
Jani Nikula0b998362014-03-14 16:51:17 +0200752 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200753 intel_dp->aux.dev = dev->dev;
754 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000755
Jani Nikula0b998362014-03-14 16:51:17 +0200756 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
757 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700758
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000759 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +0200760 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000761 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +0200762 name, ret);
763 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000764 }
David Flynn8316f332010-12-08 16:10:21 +0000765
Jani Nikula0b998362014-03-14 16:51:17 +0200766 ret = sysfs_create_link(&connector->base.kdev->kobj,
767 &intel_dp->aux.ddc.dev.kobj,
768 intel_dp->aux.ddc.dev.kobj.name);
769 if (ret < 0) {
770 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000771 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700772 }
773}
774
Imre Deak80f65de2014-02-11 17:12:49 +0200775static void
776intel_dp_connector_unregister(struct intel_connector *intel_connector)
777{
778 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
779
Dave Airlie0e32b392014-05-02 14:02:48 +1000780 if (!intel_connector->mst_port)
781 sysfs_remove_link(&intel_connector->base.kdev->kobj,
782 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200783 intel_connector_unregister(intel_connector);
784}
785
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200786static void
Daniel Vetter0e503382014-07-04 11:26:04 -0300787hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
788{
789 switch (link_bw) {
790 case DP_LINK_BW_1_62:
791 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
792 break;
793 case DP_LINK_BW_2_7:
794 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
795 break;
796 case DP_LINK_BW_5_4:
797 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
798 break;
799 }
800}
801
802static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200803intel_dp_set_clock(struct intel_encoder *encoder,
804 struct intel_crtc_config *pipe_config, int link_bw)
805{
806 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800807 const struct dp_link_dpll *divisor = NULL;
808 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200809
810 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800811 divisor = gen4_dpll;
812 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200813 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800814 divisor = pch_dpll;
815 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300816 } else if (IS_CHERRYVIEW(dev)) {
817 divisor = chv_dpll;
818 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200819 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800820 divisor = vlv_dpll;
821 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200822 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800823
824 if (divisor && count) {
825 for (i = 0; i < count; i++) {
826 if (link_bw == divisor[i].link_bw) {
827 pipe_config->dpll = divisor[i].dpll;
828 pipe_config->clock_set = true;
829 break;
830 }
831 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200832 }
833}
834
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200835bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100836intel_dp_compute_config(struct intel_encoder *encoder,
837 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700838{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100839 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100840 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100841 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100842 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300843 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700844 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300845 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700846 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +0300847 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300848 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -0700849 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +0300850 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -0700851 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200852 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700853 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200854 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700855
Imre Deakbc7d38a2013-05-16 14:40:36 +0300856 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100857 pipe_config->has_pch_encoder = true;
858
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200859 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700860 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200861 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700862
Jani Nikuladd06f902012-10-19 14:51:50 +0300863 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
864 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
865 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700866 if (!HAS_PCH_SPLIT(dev))
867 intel_gmch_panel_fitting(intel_crtc, pipe_config,
868 intel_connector->panel.fitting_mode);
869 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700870 intel_pch_panel_fitting(intel_crtc, pipe_config,
871 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100872 }
873
Daniel Vettercb1793c2012-06-04 18:39:21 +0200874 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200875 return false;
876
Daniel Vetter083f9562012-04-20 20:23:49 +0200877 DRM_DEBUG_KMS("DP link computation with max lane count %i "
878 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100879 max_lane_count, bws[max_clock],
880 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200881
Daniel Vetter36008362013-03-27 00:44:59 +0100882 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
883 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200884 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +0300885 if (is_edp(intel_dp)) {
886 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
887 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
888 dev_priv->vbt.edp_bpp);
889 bpp = dev_priv->vbt.edp_bpp;
890 }
891
Jani Nikulaf4cdbc22014-05-14 13:02:19 +0300892 if (IS_BROADWELL(dev)) {
893 /* Yes, it's an ugly hack. */
894 min_lane_count = max_lane_count;
895 DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
896 min_lane_count);
897 } else if (dev_priv->vbt.edp_lanes) {
Jani Nikula56071a22014-05-06 14:56:52 +0300898 min_lane_count = min(dev_priv->vbt.edp_lanes,
899 max_lane_count);
900 DRM_DEBUG_KMS("using min %u lanes per VBT\n",
901 min_lane_count);
902 }
903
904 if (dev_priv->vbt.edp_rate) {
905 min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
906 DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
907 bws[min_clock]);
908 }
Imre Deak79842112013-07-18 17:44:13 +0300909 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200910
Daniel Vetter36008362013-03-27 00:44:59 +0100911 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100912 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
913 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200914
Dave Airliec6930992014-07-14 11:04:39 +1000915 for (clock = min_clock; clock <= max_clock; clock++) {
916 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +0100917 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
918 link_avail = intel_dp_max_data_rate(link_clock,
919 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200920
Daniel Vetter36008362013-03-27 00:44:59 +0100921 if (mode_rate <= link_avail) {
922 goto found;
923 }
924 }
925 }
926 }
927
928 return false;
929
930found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200931 if (intel_dp->color_range_auto) {
932 /*
933 * See:
934 * CEA-861-E - 5.1 Default Encoding Parameters
935 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
936 */
Thierry Reding18316c82012-12-20 15:41:44 +0100937 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200938 intel_dp->color_range = DP_COLOR_RANGE_16_235;
939 else
940 intel_dp->color_range = 0;
941 }
942
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200943 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100944 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200945
Daniel Vetter36008362013-03-27 00:44:59 +0100946 intel_dp->link_bw = bws[clock];
947 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200948 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200949 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200950
Daniel Vetter36008362013-03-27 00:44:59 +0100951 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
952 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200953 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100954 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
955 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200957 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100958 adjusted_mode->crtc_clock,
959 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200960 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700961
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530962 if (intel_connector->panel.downclock_mode != NULL &&
963 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -0700964 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530965 intel_link_compute_m_n(bpp, lane_count,
966 intel_connector->panel.downclock_mode->clock,
967 pipe_config->port_clock,
968 &pipe_config->dp_m2_n2);
969 }
970
Damien Lespiauea155f32014-07-29 18:06:20 +0100971 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -0300972 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
973 else
974 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200975
Daniel Vetter36008362013-03-27 00:44:59 +0100976 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700977}
978
Daniel Vetter7c62a162013-06-01 17:16:20 +0200979static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100980{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200981 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
982 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
983 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100984 struct drm_i915_private *dev_priv = dev->dev_private;
985 u32 dpa_ctl;
986
Daniel Vetterff9a6752013-06-01 17:16:21 +0200987 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100988 dpa_ctl = I915_READ(DP_A);
989 dpa_ctl &= ~DP_PLL_FREQ_MASK;
990
Daniel Vetterff9a6752013-06-01 17:16:21 +0200991 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100992 /* For a long time we've carried around a ILK-DevA w/a for the
993 * 160MHz clock. If we're really unlucky, it's still required.
994 */
995 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100996 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200997 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100998 } else {
999 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001000 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001001 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001002
Daniel Vetterea9b6002012-11-29 15:59:31 +01001003 I915_WRITE(DP_A, dpa_ctl);
1004
1005 POSTING_READ(DP_A);
1006 udelay(500);
1007}
1008
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001009static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001010{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001011 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001012 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001013 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001014 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001015 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1016 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001017
Keith Packard417e8222011-11-01 19:54:11 -07001018 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001019 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001020 *
1021 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001022 * SNB CPU
1023 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001024 * CPT PCH
1025 *
1026 * IBX PCH and CPU are the same for almost everything,
1027 * except that the CPU DP PLL is configured in this
1028 * register
1029 *
1030 * CPT PCH is quite different, having many bits moved
1031 * to the TRANS_DP_CTL register instead. That
1032 * configuration happens (oddly) in ironlake_pch_enable
1033 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001034
Keith Packard417e8222011-11-01 19:54:11 -07001035 /* Preserve the BIOS-computed detected bit. This is
1036 * supposed to be read-only.
1037 */
1038 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001039
Keith Packard417e8222011-11-01 19:54:11 -07001040 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001041 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001042 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001044 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001045 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001046 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001047 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001048 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001049 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001050
Keith Packard417e8222011-11-01 19:54:11 -07001051 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001052
Imre Deakbc7d38a2013-05-16 14:40:36 +03001053 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001054 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1055 intel_dp->DP |= DP_SYNC_HS_HIGH;
1056 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1057 intel_dp->DP |= DP_SYNC_VS_HIGH;
1058 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1059
Jani Nikula6aba5b62013-10-04 15:08:10 +03001060 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001061 intel_dp->DP |= DP_ENHANCED_FRAMING;
1062
Daniel Vetter7c62a162013-06-01 17:16:20 +02001063 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001064 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001065 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001066 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001067
1068 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1069 intel_dp->DP |= DP_SYNC_HS_HIGH;
1070 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1071 intel_dp->DP |= DP_SYNC_VS_HIGH;
1072 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1073
Jani Nikula6aba5b62013-10-04 15:08:10 +03001074 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001075 intel_dp->DP |= DP_ENHANCED_FRAMING;
1076
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001077 if (!IS_CHERRYVIEW(dev)) {
1078 if (crtc->pipe == 1)
1079 intel_dp->DP |= DP_PIPEB_SELECT;
1080 } else {
1081 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1082 }
Keith Packard417e8222011-11-01 19:54:11 -07001083 } else {
1084 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001085 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001086}
1087
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001088#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1089#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001090
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001091#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1092#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001093
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001094#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1095#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001096
Daniel Vetter4be73782014-01-17 14:39:48 +01001097static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001098 u32 mask,
1099 u32 value)
1100{
Paulo Zanoni30add222012-10-26 19:05:45 -02001101 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001102 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001103 u32 pp_stat_reg, pp_ctrl_reg;
1104
Jani Nikulabf13e812013-09-06 07:40:05 +03001105 pp_stat_reg = _pp_stat_reg(intel_dp);
1106 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001107
1108 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001109 mask, value,
1110 I915_READ(pp_stat_reg),
1111 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001112
Jesse Barnes453c5422013-03-28 09:55:41 -07001113 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001114 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001115 I915_READ(pp_stat_reg),
1116 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001117 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001118
1119 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001120}
1121
Daniel Vetter4be73782014-01-17 14:39:48 +01001122static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001123{
1124 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001125 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001126}
1127
Daniel Vetter4be73782014-01-17 14:39:48 +01001128static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001129{
Keith Packardbd943152011-09-18 23:09:52 -07001130 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001131 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001132}
Keith Packardbd943152011-09-18 23:09:52 -07001133
Daniel Vetter4be73782014-01-17 14:39:48 +01001134static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001135{
1136 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001137
1138 /* When we disable the VDD override bit last we have to do the manual
1139 * wait. */
1140 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1141 intel_dp->panel_power_cycle_delay);
1142
Daniel Vetter4be73782014-01-17 14:39:48 +01001143 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001144}
Keith Packardbd943152011-09-18 23:09:52 -07001145
Daniel Vetter4be73782014-01-17 14:39:48 +01001146static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001147{
1148 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1149 intel_dp->backlight_on_delay);
1150}
1151
Daniel Vetter4be73782014-01-17 14:39:48 +01001152static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001153{
1154 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1155 intel_dp->backlight_off_delay);
1156}
Keith Packard99ea7122011-11-01 19:57:50 -07001157
Keith Packard832dd3c2011-11-01 19:34:06 -07001158/* Read the current pp_control value, unlocking the register if it
1159 * is locked
1160 */
1161
Jesse Barnes453c5422013-03-28 09:55:41 -07001162static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001163{
Jesse Barnes453c5422013-03-28 09:55:41 -07001164 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1165 struct drm_i915_private *dev_priv = dev->dev_private;
1166 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001167
Jani Nikulabf13e812013-09-06 07:40:05 +03001168 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001169 control &= ~PANEL_UNLOCK_MASK;
1170 control |= PANEL_UNLOCK_REGS;
1171 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001172}
1173
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001174static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001175{
Paulo Zanoni30add222012-10-26 19:05:45 -02001176 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001177 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1178 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001179 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001180 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001181 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001182 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001183 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001184
Keith Packard97af61f572011-09-28 16:23:51 -07001185 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001186 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001187
1188 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001189
Daniel Vetter4be73782014-01-17 14:39:48 +01001190 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001191 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001192
Imre Deak4e6e1a52014-03-27 17:45:11 +02001193 power_domain = intel_display_port_power_domain(intel_encoder);
1194 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001195
Paulo Zanonib0665d52013-10-30 19:50:27 -02001196 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001197
Daniel Vetter4be73782014-01-17 14:39:48 +01001198 if (!edp_have_panel_power(intel_dp))
1199 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001200
Jesse Barnes453c5422013-03-28 09:55:41 -07001201 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001202 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001203
Jani Nikulabf13e812013-09-06 07:40:05 +03001204 pp_stat_reg = _pp_stat_reg(intel_dp);
1205 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001206
1207 I915_WRITE(pp_ctrl_reg, pp);
1208 POSTING_READ(pp_ctrl_reg);
1209 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1210 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001211 /*
1212 * If the panel wasn't on, delay before accessing aux channel
1213 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001214 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001215 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001216 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001217 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001218
1219 return need_to_disable;
1220}
1221
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001222void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001223{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001224 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001225
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001226 if (!is_edp(intel_dp))
1227 return;
1228
1229 vdd = edp_panel_vdd_on(intel_dp);
1230
1231 WARN(!vdd, "eDP VDD already requested on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001232}
1233
Daniel Vetter4be73782014-01-17 14:39:48 +01001234static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001235{
Paulo Zanoni30add222012-10-26 19:05:45 -02001236 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001237 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001238 struct intel_digital_port *intel_dig_port =
1239 dp_to_dig_port(intel_dp);
1240 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1241 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001242 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001243 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001244
Rob Clark51fd3712013-11-19 12:10:12 -05001245 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vettera0e99e62012-12-02 01:05:46 +01001246
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001247 WARN_ON(intel_dp->want_panel_vdd);
1248
1249 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001250 return;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001251
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001252 DRM_DEBUG_KMS("Turning eDP VDD off\n");
Paulo Zanonib0665d52013-10-30 19:50:27 -02001253
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001254 pp = ironlake_get_pp_control(intel_dp);
1255 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001256
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001257 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1258 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001259
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001260 I915_WRITE(pp_ctrl_reg, pp);
1261 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001262
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001263 /* Make sure sequencer is idle before allowing subsequent activity */
1264 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1265 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001266
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001267 if ((pp & POWER_TARGET_ON) == 0)
1268 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001269
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001270 power_domain = intel_display_port_power_domain(intel_encoder);
1271 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001272}
1273
Daniel Vetter4be73782014-01-17 14:39:48 +01001274static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001275{
1276 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1277 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001278 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001279
Rob Clark51fd3712013-11-19 12:10:12 -05001280 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001281 if (!intel_dp->want_panel_vdd)
1282 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05001283 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001284}
1285
Imre Deakaba86892014-07-30 15:57:31 +03001286static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1287{
1288 unsigned long delay;
1289
1290 /*
1291 * Queue the timer to fire a long time from now (relative to the power
1292 * down delay) to keep the panel power up across a sequence of
1293 * operations.
1294 */
1295 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1296 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1297}
1298
Daniel Vetter4be73782014-01-17 14:39:48 +01001299static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001300{
Keith Packard97af61f572011-09-28 16:23:51 -07001301 if (!is_edp(intel_dp))
1302 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001303
Keith Packardbd943152011-09-18 23:09:52 -07001304 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001305
Keith Packardbd943152011-09-18 23:09:52 -07001306 intel_dp->want_panel_vdd = false;
1307
Imre Deakaba86892014-07-30 15:57:31 +03001308 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001309 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001310 else
1311 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001312}
1313
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001314static void intel_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1315{
1316 edp_panel_vdd_off(intel_dp, sync);
1317}
1318
Daniel Vetter4be73782014-01-17 14:39:48 +01001319void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001320{
Paulo Zanoni30add222012-10-26 19:05:45 -02001321 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001322 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001323 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001324 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001325
Keith Packard97af61f572011-09-28 16:23:51 -07001326 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001327 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001328
1329 DRM_DEBUG_KMS("Turn eDP power on\n");
1330
Daniel Vetter4be73782014-01-17 14:39:48 +01001331 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001332 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001333 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001334 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001335
Daniel Vetter4be73782014-01-17 14:39:48 +01001336 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001337
Jani Nikulabf13e812013-09-06 07:40:05 +03001338 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001339 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001340 if (IS_GEN5(dev)) {
1341 /* ILK workaround: disable reset around power sequence */
1342 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001343 I915_WRITE(pp_ctrl_reg, pp);
1344 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001345 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001346
Keith Packard1c0ae802011-09-19 13:59:29 -07001347 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001348 if (!IS_GEN5(dev))
1349 pp |= PANEL_POWER_RESET;
1350
Jesse Barnes453c5422013-03-28 09:55:41 -07001351 I915_WRITE(pp_ctrl_reg, pp);
1352 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001353
Daniel Vetter4be73782014-01-17 14:39:48 +01001354 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001355 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001356
Keith Packard05ce1a42011-09-29 16:33:01 -07001357 if (IS_GEN5(dev)) {
1358 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001359 I915_WRITE(pp_ctrl_reg, pp);
1360 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001361 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001362}
1363
Daniel Vetter4be73782014-01-17 14:39:48 +01001364void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001365{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001366 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1367 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001368 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001369 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001370 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001371 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001372 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001373
Keith Packard97af61f572011-09-28 16:23:51 -07001374 if (!is_edp(intel_dp))
1375 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001376
Keith Packard99ea7122011-11-01 19:57:50 -07001377 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001378
Jani Nikula24f3e092014-03-17 16:43:36 +02001379 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1380
Jesse Barnes453c5422013-03-28 09:55:41 -07001381 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001382 /* We need to switch off panel power _and_ force vdd, for otherwise some
1383 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001384 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1385 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001386
Jani Nikulabf13e812013-09-06 07:40:05 +03001387 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001388
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001389 intel_dp->want_panel_vdd = false;
1390
Jesse Barnes453c5422013-03-28 09:55:41 -07001391 I915_WRITE(pp_ctrl_reg, pp);
1392 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001393
Paulo Zanonidce56b32013-12-19 14:29:40 -02001394 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001395 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001396
1397 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001398 power_domain = intel_display_port_power_domain(intel_encoder);
1399 intel_display_power_put(dev_priv, power_domain);
Jesse Barnes9934c132010-07-22 13:18:19 -07001400}
1401
Jani Nikula1250d102014-08-12 17:11:39 +03001402/* Enable backlight in the panel power control. */
1403static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001404{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001405 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1406 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001407 struct drm_i915_private *dev_priv = dev->dev_private;
1408 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001409 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001410
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001411 /*
1412 * If we enable the backlight right away following a panel power
1413 * on, we may see slight flicker as the panel syncs with the eDP
1414 * link. So delay a bit to make sure the image is solid before
1415 * allowing it to appear.
1416 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001417 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001418 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001419 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001420
Jani Nikulabf13e812013-09-06 07:40:05 +03001421 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001422
1423 I915_WRITE(pp_ctrl_reg, pp);
1424 POSTING_READ(pp_ctrl_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001425}
1426
Jani Nikula1250d102014-08-12 17:11:39 +03001427/* Enable backlight PWM and backlight PP control. */
1428void intel_edp_backlight_on(struct intel_dp *intel_dp)
1429{
1430 if (!is_edp(intel_dp))
1431 return;
1432
1433 DRM_DEBUG_KMS("\n");
1434
1435 intel_panel_enable_backlight(intel_dp->attached_connector);
1436 _intel_edp_backlight_on(intel_dp);
1437}
1438
1439/* Disable backlight in the panel power control. */
1440static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001441{
Paulo Zanoni30add222012-10-26 19:05:45 -02001442 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001443 struct drm_i915_private *dev_priv = dev->dev_private;
1444 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001445 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001446
Jesse Barnes453c5422013-03-28 09:55:41 -07001447 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001448 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001449
Jani Nikulabf13e812013-09-06 07:40:05 +03001450 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001451
1452 I915_WRITE(pp_ctrl_reg, pp);
1453 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001454 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001455
1456 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001457}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001458
Jani Nikula1250d102014-08-12 17:11:39 +03001459/* Disable backlight PP control and backlight PWM. */
1460void intel_edp_backlight_off(struct intel_dp *intel_dp)
1461{
1462 if (!is_edp(intel_dp))
1463 return;
1464
1465 DRM_DEBUG_KMS("\n");
1466
1467 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001468 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001469}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001470
Jani Nikula73580fb72014-08-12 17:11:41 +03001471/*
1472 * Hook for controlling the panel power control backlight through the bl_power
1473 * sysfs attribute. Take care to handle multiple calls.
1474 */
1475static void intel_edp_backlight_power(struct intel_connector *connector,
1476 bool enable)
1477{
1478 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
1479 bool is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
1480
1481 if (is_enabled == enable)
1482 return;
1483
1484 DRM_DEBUG_KMS("\n");
1485
1486 if (enable)
1487 _intel_edp_backlight_on(intel_dp);
1488 else
1489 _intel_edp_backlight_off(intel_dp);
1490}
1491
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001492static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001493{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001494 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1495 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1496 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001497 struct drm_i915_private *dev_priv = dev->dev_private;
1498 u32 dpa_ctl;
1499
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001500 assert_pipe_disabled(dev_priv,
1501 to_intel_crtc(crtc)->pipe);
1502
Jesse Barnesd240f202010-08-13 15:43:26 -07001503 DRM_DEBUG_KMS("\n");
1504 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001505 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1506 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1507
1508 /* We don't adjust intel_dp->DP while tearing down the link, to
1509 * facilitate link retraining (e.g. after hotplug). Hence clear all
1510 * enable bits here to ensure that we don't enable too much. */
1511 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1512 intel_dp->DP |= DP_PLL_ENABLE;
1513 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001514 POSTING_READ(DP_A);
1515 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001516}
1517
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001518static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001519{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001520 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1521 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1522 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001523 struct drm_i915_private *dev_priv = dev->dev_private;
1524 u32 dpa_ctl;
1525
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001526 assert_pipe_disabled(dev_priv,
1527 to_intel_crtc(crtc)->pipe);
1528
Jesse Barnesd240f202010-08-13 15:43:26 -07001529 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001530 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1531 "dp pll off, should be on\n");
1532 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1533
1534 /* We can't rely on the value tracked for the DP register in
1535 * intel_dp->DP because link_down must not change that (otherwise link
1536 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001537 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001538 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001539 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001540 udelay(200);
1541}
1542
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001543/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001544void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001545{
1546 int ret, i;
1547
1548 /* Should have a valid DPCD by this point */
1549 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1550 return;
1551
1552 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001553 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1554 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001555 if (ret != 1)
1556 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1557 } else {
1558 /*
1559 * When turning on, we need to retry for 1ms to give the sink
1560 * time to wake up.
1561 */
1562 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001563 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1564 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001565 if (ret == 1)
1566 break;
1567 msleep(1);
1568 }
1569 }
1570}
1571
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001572static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1573 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001574{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001575 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001576 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001577 struct drm_device *dev = encoder->base.dev;
1578 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001579 enum intel_display_power_domain power_domain;
1580 u32 tmp;
1581
1582 power_domain = intel_display_port_power_domain(encoder);
1583 if (!intel_display_power_enabled(dev_priv, power_domain))
1584 return false;
1585
1586 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001587
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001588 if (!(tmp & DP_PORT_EN))
1589 return false;
1590
Imre Deakbc7d38a2013-05-16 14:40:36 +03001591 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001592 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001593 } else if (IS_CHERRYVIEW(dev)) {
1594 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001595 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001596 *pipe = PORT_TO_PIPE(tmp);
1597 } else {
1598 u32 trans_sel;
1599 u32 trans_dp;
1600 int i;
1601
1602 switch (intel_dp->output_reg) {
1603 case PCH_DP_B:
1604 trans_sel = TRANS_DP_PORT_SEL_B;
1605 break;
1606 case PCH_DP_C:
1607 trans_sel = TRANS_DP_PORT_SEL_C;
1608 break;
1609 case PCH_DP_D:
1610 trans_sel = TRANS_DP_PORT_SEL_D;
1611 break;
1612 default:
1613 return true;
1614 }
1615
Damien Lespiau055e3932014-08-18 13:49:10 +01001616 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001617 trans_dp = I915_READ(TRANS_DP_CTL(i));
1618 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1619 *pipe = i;
1620 return true;
1621 }
1622 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001623
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001624 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1625 intel_dp->output_reg);
1626 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001627
1628 return true;
1629}
1630
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001631static void intel_dp_get_config(struct intel_encoder *encoder,
1632 struct intel_crtc_config *pipe_config)
1633{
1634 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001635 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001636 struct drm_device *dev = encoder->base.dev;
1637 struct drm_i915_private *dev_priv = dev->dev_private;
1638 enum port port = dp_to_dig_port(intel_dp)->port;
1639 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001640 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001641
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001642 tmp = I915_READ(intel_dp->output_reg);
1643 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1644 pipe_config->has_audio = true;
1645
Xiong Zhang63000ef2013-06-28 12:59:06 +08001646 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001647 if (tmp & DP_SYNC_HS_HIGH)
1648 flags |= DRM_MODE_FLAG_PHSYNC;
1649 else
1650 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001651
Xiong Zhang63000ef2013-06-28 12:59:06 +08001652 if (tmp & DP_SYNC_VS_HIGH)
1653 flags |= DRM_MODE_FLAG_PVSYNC;
1654 else
1655 flags |= DRM_MODE_FLAG_NVSYNC;
1656 } else {
1657 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1658 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1659 flags |= DRM_MODE_FLAG_PHSYNC;
1660 else
1661 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001662
Xiong Zhang63000ef2013-06-28 12:59:06 +08001663 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1664 flags |= DRM_MODE_FLAG_PVSYNC;
1665 else
1666 flags |= DRM_MODE_FLAG_NVSYNC;
1667 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001668
1669 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001670
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001671 pipe_config->has_dp_encoder = true;
1672
1673 intel_dp_get_m_n(crtc, pipe_config);
1674
Ville Syrjälä18442d02013-09-13 16:00:08 +03001675 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001676 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1677 pipe_config->port_clock = 162000;
1678 else
1679 pipe_config->port_clock = 270000;
1680 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001681
1682 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1683 &pipe_config->dp_m_n);
1684
1685 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1686 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1687
Damien Lespiau241bfc32013-09-25 16:45:37 +01001688 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001689
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001690 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1691 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1692 /*
1693 * This is a big fat ugly hack.
1694 *
1695 * Some machines in UEFI boot mode provide us a VBT that has 18
1696 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1697 * unknown we fail to light up. Yet the same BIOS boots up with
1698 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1699 * max, not what it tells us to use.
1700 *
1701 * Note: This will still be broken if the eDP panel is not lit
1702 * up by the BIOS, and thus we can't get the mode at module
1703 * load.
1704 */
1705 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1706 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1707 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1708 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001709}
1710
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001711static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001712{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001713 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001714}
1715
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001716static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1717{
1718 struct drm_i915_private *dev_priv = dev->dev_private;
1719
Ben Widawsky18b59922013-09-20 09:35:30 -07001720 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001721 return false;
1722
Ben Widawsky18b59922013-09-20 09:35:30 -07001723 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001724}
1725
1726static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1727 struct edp_vsc_psr *vsc_psr)
1728{
1729 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1730 struct drm_device *dev = dig_port->base.base.dev;
1731 struct drm_i915_private *dev_priv = dev->dev_private;
1732 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1733 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1734 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1735 uint32_t *data = (uint32_t *) vsc_psr;
1736 unsigned int i;
1737
1738 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1739 the video DIP being updated before program video DIP data buffer
1740 registers for DIP being updated. */
1741 I915_WRITE(ctl_reg, 0);
1742 POSTING_READ(ctl_reg);
1743
1744 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1745 if (i < sizeof(struct edp_vsc_psr))
1746 I915_WRITE(data_reg + i, *data++);
1747 else
1748 I915_WRITE(data_reg + i, 0);
1749 }
1750
1751 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1752 POSTING_READ(ctl_reg);
1753}
1754
1755static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1756{
1757 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1758 struct drm_i915_private *dev_priv = dev->dev_private;
1759 struct edp_vsc_psr psr_vsc;
1760
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001761 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1762 memset(&psr_vsc, 0, sizeof(psr_vsc));
1763 psr_vsc.sdp_header.HB0 = 0;
1764 psr_vsc.sdp_header.HB1 = 0x7;
1765 psr_vsc.sdp_header.HB2 = 0x2;
1766 psr_vsc.sdp_header.HB3 = 0x8;
1767 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1768
1769 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001770 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001771 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001772}
1773
1774static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1775{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001776 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1777 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001778 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001779 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001780 int precharge = 0x3;
1781 int msg_size = 5; /* Header(4) + Message(1) */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001782 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001783
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001784 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1785
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001786 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1787 only_standby = true;
1788
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001789 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001790 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001791 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1792 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001793 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001794 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1795 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001796
1797 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001798 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1799 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1800 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001801 DP_AUX_CH_CTL_TIME_OUT_400us |
1802 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1803 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1804 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1805}
1806
1807static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1808{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001809 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1810 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001811 struct drm_i915_private *dev_priv = dev->dev_private;
1812 uint32_t max_sleep_time = 0x1f;
1813 uint32_t idle_frames = 1;
1814 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001815 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001816 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001817
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001818 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1819 only_standby = true;
1820
1821 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001822 val |= EDP_PSR_LINK_STANDBY;
1823 val |= EDP_PSR_TP2_TP3_TIME_0us;
1824 val |= EDP_PSR_TP1_TIME_0us;
1825 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07001826 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001827 } else
1828 val |= EDP_PSR_LINK_DISABLE;
1829
Ben Widawsky18b59922013-09-20 09:35:30 -07001830 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08001831 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001832 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1833 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1834 EDP_PSR_ENABLE);
1835}
1836
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001837static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1838{
1839 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1840 struct drm_device *dev = dig_port->base.base.dev;
1841 struct drm_i915_private *dev_priv = dev->dev_private;
1842 struct drm_crtc *crtc = dig_port->base.base.crtc;
1843 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001844
Daniel Vetterf0355c42014-07-11 10:30:15 -07001845 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001846 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
1847 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
1848
Rodrigo Vivia031d702013-10-03 16:15:06 -03001849 dev_priv->psr.source_ok = false;
1850
Daniel Vetter9ca15302014-07-11 10:30:16 -07001851 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001852 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001853 return false;
1854 }
1855
Jani Nikulad330a952014-01-21 11:24:25 +02001856 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001857 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001858 return false;
1859 }
1860
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001861 /* Below limitations aren't valid for Broadwell */
1862 if (IS_BROADWELL(dev))
1863 goto out;
1864
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001865 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1866 S3D_ENABLE) {
1867 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001868 return false;
1869 }
1870
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001871 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001872 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001873 return false;
1874 }
1875
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001876 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03001877 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001878 return true;
1879}
1880
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001881static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001882{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001883 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1884 struct drm_device *dev = intel_dig_port->base.base.dev;
1885 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001886
Daniel Vetter36383792014-07-11 10:30:13 -07001887 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
1888 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001889 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001890
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001891 /* Enable PSR on the panel */
1892 intel_edp_psr_enable_sink(intel_dp);
1893
1894 /* Enable PSR on the host */
1895 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001896
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001897 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001898}
1899
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001900void intel_edp_psr_enable(struct intel_dp *intel_dp)
1901{
1902 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001903 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001904
Rodrigo Vivi4704c572014-06-12 10:16:38 -07001905 if (!HAS_PSR(dev)) {
1906 DRM_DEBUG_KMS("PSR not supported on this platform\n");
1907 return;
1908 }
1909
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001910 if (!is_edp_psr(intel_dp)) {
1911 DRM_DEBUG_KMS("PSR not supported by this panel\n");
1912 return;
1913 }
1914
Daniel Vetterf0355c42014-07-11 10:30:15 -07001915 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001916 if (dev_priv->psr.enabled) {
1917 DRM_DEBUG_KMS("PSR already in use\n");
Daniel Vetterf0355c42014-07-11 10:30:15 -07001918 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001919 return;
1920 }
1921
Daniel Vetter9ca15302014-07-11 10:30:16 -07001922 dev_priv->psr.busy_frontbuffer_bits = 0;
1923
Rodrigo Vivi16487252014-06-12 10:16:39 -07001924 /* Setup PSR once */
1925 intel_edp_psr_setup(intel_dp);
1926
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001927 if (intel_edp_psr_match_conditions(intel_dp))
Daniel Vetter9ca15302014-07-11 10:30:16 -07001928 dev_priv->psr.enabled = intel_dp;
Daniel Vetterf0355c42014-07-11 10:30:15 -07001929 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001930}
1931
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001932void intel_edp_psr_disable(struct intel_dp *intel_dp)
1933{
1934 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1935 struct drm_i915_private *dev_priv = dev->dev_private;
1936
Daniel Vetterf0355c42014-07-11 10:30:15 -07001937 mutex_lock(&dev_priv->psr.lock);
1938 if (!dev_priv->psr.enabled) {
1939 mutex_unlock(&dev_priv->psr.lock);
1940 return;
1941 }
1942
Daniel Vetter36383792014-07-11 10:30:13 -07001943 if (dev_priv->psr.active) {
1944 I915_WRITE(EDP_PSR_CTL(dev),
1945 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001946
Daniel Vetter36383792014-07-11 10:30:13 -07001947 /* Wait till PSR is idle */
1948 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
1949 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1950 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1951
1952 dev_priv->psr.active = false;
1953 } else {
1954 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
1955 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001956
Daniel Vetter2807cf62014-07-11 10:30:11 -07001957 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07001958 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07001959
1960 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001961}
1962
Daniel Vetterf02a3262014-06-16 19:51:21 +02001963static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001964{
1965 struct drm_i915_private *dev_priv =
1966 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07001967 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001968
Daniel Vetterf0355c42014-07-11 10:30:15 -07001969 mutex_lock(&dev_priv->psr.lock);
1970 intel_dp = dev_priv->psr.enabled;
1971
Daniel Vetter2807cf62014-07-11 10:30:11 -07001972 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07001973 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001974
Daniel Vetter9ca15302014-07-11 10:30:16 -07001975 /*
1976 * The delayed work can race with an invalidate hence we need to
1977 * recheck. Since psr_flush first clears this and then reschedules we
1978 * won't ever miss a flush when bailing out here.
1979 */
1980 if (dev_priv->psr.busy_frontbuffer_bits)
1981 goto unlock;
1982
1983 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001984unlock:
1985 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001986}
1987
Daniel Vetter9ca15302014-07-11 10:30:16 -07001988static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001989{
1990 struct drm_i915_private *dev_priv = dev->dev_private;
1991
Daniel Vetter36383792014-07-11 10:30:13 -07001992 if (dev_priv->psr.active) {
1993 u32 val = I915_READ(EDP_PSR_CTL(dev));
1994
1995 WARN_ON(!(val & EDP_PSR_ENABLE));
1996
1997 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
1998
1999 dev_priv->psr.active = false;
2000 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002001
Daniel Vetter9ca15302014-07-11 10:30:16 -07002002}
2003
2004void intel_edp_psr_invalidate(struct drm_device *dev,
2005 unsigned frontbuffer_bits)
2006{
2007 struct drm_i915_private *dev_priv = dev->dev_private;
2008 struct drm_crtc *crtc;
2009 enum pipe pipe;
2010
Daniel Vetter9ca15302014-07-11 10:30:16 -07002011 mutex_lock(&dev_priv->psr.lock);
2012 if (!dev_priv->psr.enabled) {
2013 mutex_unlock(&dev_priv->psr.lock);
2014 return;
2015 }
2016
2017 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2018 pipe = to_intel_crtc(crtc)->pipe;
2019
2020 intel_edp_psr_do_exit(dev);
2021
2022 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2023
2024 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2025 mutex_unlock(&dev_priv->psr.lock);
2026}
2027
2028void intel_edp_psr_flush(struct drm_device *dev,
2029 unsigned frontbuffer_bits)
2030{
2031 struct drm_i915_private *dev_priv = dev->dev_private;
2032 struct drm_crtc *crtc;
2033 enum pipe pipe;
2034
Daniel Vetter9ca15302014-07-11 10:30:16 -07002035 mutex_lock(&dev_priv->psr.lock);
2036 if (!dev_priv->psr.enabled) {
2037 mutex_unlock(&dev_priv->psr.lock);
2038 return;
2039 }
2040
2041 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2042 pipe = to_intel_crtc(crtc)->pipe;
2043 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2044
2045 /*
2046 * On Haswell sprite plane updates don't result in a psr invalidating
2047 * signal in the hardware. Which means we need to manually fake this in
2048 * software for all flushes, not just when we've seen a preceding
2049 * invalidation through frontbuffer rendering.
2050 */
2051 if (IS_HASWELL(dev) &&
2052 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2053 intel_edp_psr_do_exit(dev);
2054
2055 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2056 schedule_delayed_work(&dev_priv->psr.work,
2057 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002058 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002059}
2060
2061void intel_edp_psr_init(struct drm_device *dev)
2062{
2063 struct drm_i915_private *dev_priv = dev->dev_private;
2064
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002065 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002066 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002067}
2068
Daniel Vettere8cb4552012-07-01 13:05:48 +02002069static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002070{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002071 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002072 enum port port = dp_to_dig_port(intel_dp)->port;
2073 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02002074
2075 /* Make sure the panel is off before trying to change the mode. But also
2076 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002077 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002078 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002079 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002080 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002081
2082 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03002083 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02002084 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002085}
2086
Ville Syrjälä49277c32014-03-31 18:21:26 +03002087static void g4x_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002088{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002089 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002090 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002091
Ville Syrjälä49277c32014-03-31 18:21:26 +03002092 if (port != PORT_A)
2093 return;
2094
2095 intel_dp_link_down(intel_dp);
2096 ironlake_edp_pll_off(intel_dp);
2097}
2098
2099static void vlv_post_disable_dp(struct intel_encoder *encoder)
2100{
2101 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2102
2103 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002104}
2105
Ville Syrjälä580d3812014-04-09 13:29:00 +03002106static void chv_post_disable_dp(struct intel_encoder *encoder)
2107{
2108 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2109 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2110 struct drm_device *dev = encoder->base.dev;
2111 struct drm_i915_private *dev_priv = dev->dev_private;
2112 struct intel_crtc *intel_crtc =
2113 to_intel_crtc(encoder->base.crtc);
2114 enum dpio_channel ch = vlv_dport_to_channel(dport);
2115 enum pipe pipe = intel_crtc->pipe;
2116 u32 val;
2117
2118 intel_dp_link_down(intel_dp);
2119
2120 mutex_lock(&dev_priv->dpio_lock);
2121
2122 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002123 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002124 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002125 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002126
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002127 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2128 val |= CHV_PCS_REQ_SOFTRESET_EN;
2129 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2130
2131 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002132 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002133 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2134
2135 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2136 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2137 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002138
2139 mutex_unlock(&dev_priv->dpio_lock);
2140}
2141
Daniel Vettere8cb4552012-07-01 13:05:48 +02002142static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002143{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002144 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2145 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002146 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002147 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002148
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002149 if (WARN_ON(dp_reg & DP_PORT_EN))
2150 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002151
Jani Nikula24f3e092014-03-17 16:43:36 +02002152 intel_edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002153 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2154 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002155 intel_edp_panel_on(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002156 intel_edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002157 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002158 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002159}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002160
Jani Nikulaecff4f32013-09-06 07:38:29 +03002161static void g4x_enable_dp(struct intel_encoder *encoder)
2162{
Jani Nikula828f5c62013-09-05 16:44:45 +03002163 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2164
Jani Nikulaecff4f32013-09-06 07:38:29 +03002165 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002166 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002167}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002168
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002169static void vlv_enable_dp(struct intel_encoder *encoder)
2170{
Jani Nikula828f5c62013-09-05 16:44:45 +03002171 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2172
Daniel Vetter4be73782014-01-17 14:39:48 +01002173 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002174}
2175
Jani Nikulaecff4f32013-09-06 07:38:29 +03002176static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002177{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002178 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002179 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002180
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002181 intel_dp_prepare(encoder);
2182
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002183 /* Only ilk+ has port A */
2184 if (dport->port == PORT_A) {
2185 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002186 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002187 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002188}
2189
2190static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2191{
2192 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2193 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002194 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002195 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002196 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002197 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002198 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03002199 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002200 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002201
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002202 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002203
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002204 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002205 val = 0;
2206 if (pipe)
2207 val |= (1<<21);
2208 else
2209 val &= ~(1<<21);
2210 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002211 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2212 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2213 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002214
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002215 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002216
Imre Deak2cac6132014-01-30 16:50:42 +02002217 if (is_edp(intel_dp)) {
2218 /* init power sequencer on this pipe and port */
2219 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2220 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2221 &power_seq);
2222 }
Jani Nikulabf13e812013-09-06 07:40:05 +03002223
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002224 intel_enable_dp(encoder);
2225
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002226 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002227}
2228
Jani Nikulaecff4f32013-09-06 07:38:29 +03002229static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002230{
2231 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2232 struct drm_device *dev = encoder->base.dev;
2233 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002234 struct intel_crtc *intel_crtc =
2235 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002236 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002237 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002238
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002239 intel_dp_prepare(encoder);
2240
Jesse Barnes89b667f2013-04-18 14:51:36 -07002241 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002242 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002243 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002244 DPIO_PCS_TX_LANE2_RESET |
2245 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002246 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002247 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2248 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2249 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2250 DPIO_PCS_CLK_SOFT_RESET);
2251
2252 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002253 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2254 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2255 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002256 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002257}
2258
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002259static void chv_pre_enable_dp(struct intel_encoder *encoder)
2260{
2261 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2262 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2263 struct drm_device *dev = encoder->base.dev;
2264 struct drm_i915_private *dev_priv = dev->dev_private;
2265 struct edp_power_seq power_seq;
2266 struct intel_crtc *intel_crtc =
2267 to_intel_crtc(encoder->base.crtc);
2268 enum dpio_channel ch = vlv_dport_to_channel(dport);
2269 int pipe = intel_crtc->pipe;
2270 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002271 u32 val;
2272
2273 mutex_lock(&dev_priv->dpio_lock);
2274
2275 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002276 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002277 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002278 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002279
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002280 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2281 val |= CHV_PCS_REQ_SOFTRESET_EN;
2282 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2283
2284 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002285 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002286 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2287
2288 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2289 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2290 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002291
2292 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002293 for (i = 0; i < 4; i++) {
2294 /* Set the latency optimal bit */
2295 data = (i == 1) ? 0x0 : 0x6;
2296 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2297 data << DPIO_FRC_LATENCY_SHFIT);
2298
2299 /* Set the upar bit */
2300 data = (i == 1) ? 0x0 : 0x1;
2301 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2302 data << DPIO_UPAR_SHIFT);
2303 }
2304
2305 /* Data lane stagger programming */
2306 /* FIXME: Fix up value only after power analysis */
2307
2308 mutex_unlock(&dev_priv->dpio_lock);
2309
2310 if (is_edp(intel_dp)) {
2311 /* init power sequencer on this pipe and port */
2312 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2313 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2314 &power_seq);
2315 }
2316
2317 intel_enable_dp(encoder);
2318
2319 vlv_wait_port_ready(dev_priv, dport);
2320}
2321
Ville Syrjälä9197c882014-04-09 13:29:05 +03002322static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2323{
2324 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2325 struct drm_device *dev = encoder->base.dev;
2326 struct drm_i915_private *dev_priv = dev->dev_private;
2327 struct intel_crtc *intel_crtc =
2328 to_intel_crtc(encoder->base.crtc);
2329 enum dpio_channel ch = vlv_dport_to_channel(dport);
2330 enum pipe pipe = intel_crtc->pipe;
2331 u32 val;
2332
Ville Syrjälä625695f2014-06-28 02:04:02 +03002333 intel_dp_prepare(encoder);
2334
Ville Syrjälä9197c882014-04-09 13:29:05 +03002335 mutex_lock(&dev_priv->dpio_lock);
2336
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002337 /* program left/right clock distribution */
2338 if (pipe != PIPE_B) {
2339 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2340 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2341 if (ch == DPIO_CH0)
2342 val |= CHV_BUFLEFTENA1_FORCE;
2343 if (ch == DPIO_CH1)
2344 val |= CHV_BUFRIGHTENA1_FORCE;
2345 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2346 } else {
2347 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2348 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2349 if (ch == DPIO_CH0)
2350 val |= CHV_BUFLEFTENA2_FORCE;
2351 if (ch == DPIO_CH1)
2352 val |= CHV_BUFRIGHTENA2_FORCE;
2353 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2354 }
2355
Ville Syrjälä9197c882014-04-09 13:29:05 +03002356 /* program clock channel usage */
2357 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2358 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2359 if (pipe != PIPE_B)
2360 val &= ~CHV_PCS_USEDCLKCHANNEL;
2361 else
2362 val |= CHV_PCS_USEDCLKCHANNEL;
2363 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2364
2365 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2366 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2367 if (pipe != PIPE_B)
2368 val &= ~CHV_PCS_USEDCLKCHANNEL;
2369 else
2370 val |= CHV_PCS_USEDCLKCHANNEL;
2371 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2372
2373 /*
2374 * This a a bit weird since generally CL
2375 * matches the pipe, but here we need to
2376 * pick the CL based on the port.
2377 */
2378 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2379 if (pipe != PIPE_B)
2380 val &= ~CHV_CMN_USEDCLKCHANNEL;
2381 else
2382 val |= CHV_CMN_USEDCLKCHANNEL;
2383 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2384
2385 mutex_unlock(&dev_priv->dpio_lock);
2386}
2387
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002388/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002389 * Native read with retry for link status and receiver capability reads for
2390 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002391 *
2392 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2393 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002394 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002395static ssize_t
2396intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2397 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002398{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002399 ssize_t ret;
2400 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002401
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002402 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002403 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2404 if (ret == size)
2405 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002406 msleep(1);
2407 }
2408
Jani Nikula9d1a1032014-03-14 16:51:15 +02002409 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002410}
2411
2412/*
2413 * Fetch AUX CH registers 0x202 - 0x207 which contain
2414 * link status information
2415 */
2416static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002417intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002418{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002419 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2420 DP_LANE0_1_STATUS,
2421 link_status,
2422 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002423}
2424
Paulo Zanoni11002442014-06-13 18:45:41 -03002425/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002426static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002427intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002428{
Paulo Zanoni30add222012-10-26 19:05:45 -02002429 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002430 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002431
Paulo Zanoni9576c272014-06-13 18:45:40 -03002432 if (IS_VALLEYVIEW(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002433 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002434 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002435 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002436 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002437 return DP_TRAIN_VOLTAGE_SWING_1200;
2438 else
2439 return DP_TRAIN_VOLTAGE_SWING_800;
2440}
2441
2442static uint8_t
2443intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2444{
Paulo Zanoni30add222012-10-26 19:05:45 -02002445 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002446 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002447
Paulo Zanoni9576c272014-06-13 18:45:40 -03002448 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002449 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2450 case DP_TRAIN_VOLTAGE_SWING_400:
2451 return DP_TRAIN_PRE_EMPHASIS_9_5;
2452 case DP_TRAIN_VOLTAGE_SWING_600:
2453 return DP_TRAIN_PRE_EMPHASIS_6;
2454 case DP_TRAIN_VOLTAGE_SWING_800:
2455 return DP_TRAIN_PRE_EMPHASIS_3_5;
2456 case DP_TRAIN_VOLTAGE_SWING_1200:
2457 default:
2458 return DP_TRAIN_PRE_EMPHASIS_0;
2459 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002460 } else if (IS_VALLEYVIEW(dev)) {
2461 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2462 case DP_TRAIN_VOLTAGE_SWING_400:
2463 return DP_TRAIN_PRE_EMPHASIS_9_5;
2464 case DP_TRAIN_VOLTAGE_SWING_600:
2465 return DP_TRAIN_PRE_EMPHASIS_6;
2466 case DP_TRAIN_VOLTAGE_SWING_800:
2467 return DP_TRAIN_PRE_EMPHASIS_3_5;
2468 case DP_TRAIN_VOLTAGE_SWING_1200:
2469 default:
2470 return DP_TRAIN_PRE_EMPHASIS_0;
2471 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002472 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002473 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2474 case DP_TRAIN_VOLTAGE_SWING_400:
2475 return DP_TRAIN_PRE_EMPHASIS_6;
2476 case DP_TRAIN_VOLTAGE_SWING_600:
2477 case DP_TRAIN_VOLTAGE_SWING_800:
2478 return DP_TRAIN_PRE_EMPHASIS_3_5;
2479 default:
2480 return DP_TRAIN_PRE_EMPHASIS_0;
2481 }
2482 } else {
2483 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2484 case DP_TRAIN_VOLTAGE_SWING_400:
2485 return DP_TRAIN_PRE_EMPHASIS_6;
2486 case DP_TRAIN_VOLTAGE_SWING_600:
2487 return DP_TRAIN_PRE_EMPHASIS_6;
2488 case DP_TRAIN_VOLTAGE_SWING_800:
2489 return DP_TRAIN_PRE_EMPHASIS_3_5;
2490 case DP_TRAIN_VOLTAGE_SWING_1200:
2491 default:
2492 return DP_TRAIN_PRE_EMPHASIS_0;
2493 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002494 }
2495}
2496
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002497static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2498{
2499 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2500 struct drm_i915_private *dev_priv = dev->dev_private;
2501 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002502 struct intel_crtc *intel_crtc =
2503 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002504 unsigned long demph_reg_value, preemph_reg_value,
2505 uniqtranscale_reg_value;
2506 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002507 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002508 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002509
2510 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2511 case DP_TRAIN_PRE_EMPHASIS_0:
2512 preemph_reg_value = 0x0004000;
2513 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2514 case DP_TRAIN_VOLTAGE_SWING_400:
2515 demph_reg_value = 0x2B405555;
2516 uniqtranscale_reg_value = 0x552AB83A;
2517 break;
2518 case DP_TRAIN_VOLTAGE_SWING_600:
2519 demph_reg_value = 0x2B404040;
2520 uniqtranscale_reg_value = 0x5548B83A;
2521 break;
2522 case DP_TRAIN_VOLTAGE_SWING_800:
2523 demph_reg_value = 0x2B245555;
2524 uniqtranscale_reg_value = 0x5560B83A;
2525 break;
2526 case DP_TRAIN_VOLTAGE_SWING_1200:
2527 demph_reg_value = 0x2B405555;
2528 uniqtranscale_reg_value = 0x5598DA3A;
2529 break;
2530 default:
2531 return 0;
2532 }
2533 break;
2534 case DP_TRAIN_PRE_EMPHASIS_3_5:
2535 preemph_reg_value = 0x0002000;
2536 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2537 case DP_TRAIN_VOLTAGE_SWING_400:
2538 demph_reg_value = 0x2B404040;
2539 uniqtranscale_reg_value = 0x5552B83A;
2540 break;
2541 case DP_TRAIN_VOLTAGE_SWING_600:
2542 demph_reg_value = 0x2B404848;
2543 uniqtranscale_reg_value = 0x5580B83A;
2544 break;
2545 case DP_TRAIN_VOLTAGE_SWING_800:
2546 demph_reg_value = 0x2B404040;
2547 uniqtranscale_reg_value = 0x55ADDA3A;
2548 break;
2549 default:
2550 return 0;
2551 }
2552 break;
2553 case DP_TRAIN_PRE_EMPHASIS_6:
2554 preemph_reg_value = 0x0000000;
2555 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2556 case DP_TRAIN_VOLTAGE_SWING_400:
2557 demph_reg_value = 0x2B305555;
2558 uniqtranscale_reg_value = 0x5570B83A;
2559 break;
2560 case DP_TRAIN_VOLTAGE_SWING_600:
2561 demph_reg_value = 0x2B2B4040;
2562 uniqtranscale_reg_value = 0x55ADDA3A;
2563 break;
2564 default:
2565 return 0;
2566 }
2567 break;
2568 case DP_TRAIN_PRE_EMPHASIS_9_5:
2569 preemph_reg_value = 0x0006000;
2570 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2571 case DP_TRAIN_VOLTAGE_SWING_400:
2572 demph_reg_value = 0x1B405555;
2573 uniqtranscale_reg_value = 0x55ADDA3A;
2574 break;
2575 default:
2576 return 0;
2577 }
2578 break;
2579 default:
2580 return 0;
2581 }
2582
Chris Wilson0980a602013-07-26 19:57:35 +01002583 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002584 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2585 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2586 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002587 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002588 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2589 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2590 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2591 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002592 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002593
2594 return 0;
2595}
2596
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002597static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2598{
2599 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2600 struct drm_i915_private *dev_priv = dev->dev_private;
2601 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2602 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002603 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002604 uint8_t train_set = intel_dp->train_set[0];
2605 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002606 enum pipe pipe = intel_crtc->pipe;
2607 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002608
2609 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2610 case DP_TRAIN_PRE_EMPHASIS_0:
2611 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2612 case DP_TRAIN_VOLTAGE_SWING_400:
2613 deemph_reg_value = 128;
2614 margin_reg_value = 52;
2615 break;
2616 case DP_TRAIN_VOLTAGE_SWING_600:
2617 deemph_reg_value = 128;
2618 margin_reg_value = 77;
2619 break;
2620 case DP_TRAIN_VOLTAGE_SWING_800:
2621 deemph_reg_value = 128;
2622 margin_reg_value = 102;
2623 break;
2624 case DP_TRAIN_VOLTAGE_SWING_1200:
2625 deemph_reg_value = 128;
2626 margin_reg_value = 154;
2627 /* FIXME extra to set for 1200 */
2628 break;
2629 default:
2630 return 0;
2631 }
2632 break;
2633 case DP_TRAIN_PRE_EMPHASIS_3_5:
2634 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2635 case DP_TRAIN_VOLTAGE_SWING_400:
2636 deemph_reg_value = 85;
2637 margin_reg_value = 78;
2638 break;
2639 case DP_TRAIN_VOLTAGE_SWING_600:
2640 deemph_reg_value = 85;
2641 margin_reg_value = 116;
2642 break;
2643 case DP_TRAIN_VOLTAGE_SWING_800:
2644 deemph_reg_value = 85;
2645 margin_reg_value = 154;
2646 break;
2647 default:
2648 return 0;
2649 }
2650 break;
2651 case DP_TRAIN_PRE_EMPHASIS_6:
2652 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2653 case DP_TRAIN_VOLTAGE_SWING_400:
2654 deemph_reg_value = 64;
2655 margin_reg_value = 104;
2656 break;
2657 case DP_TRAIN_VOLTAGE_SWING_600:
2658 deemph_reg_value = 64;
2659 margin_reg_value = 154;
2660 break;
2661 default:
2662 return 0;
2663 }
2664 break;
2665 case DP_TRAIN_PRE_EMPHASIS_9_5:
2666 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2667 case DP_TRAIN_VOLTAGE_SWING_400:
2668 deemph_reg_value = 43;
2669 margin_reg_value = 154;
2670 break;
2671 default:
2672 return 0;
2673 }
2674 break;
2675 default:
2676 return 0;
2677 }
2678
2679 mutex_lock(&dev_priv->dpio_lock);
2680
2681 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002682 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2683 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2684 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2685
2686 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2687 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2688 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002689
2690 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002691 for (i = 0; i < 4; i++) {
2692 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
2693 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
2694 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
2695 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
2696 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002697
2698 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002699 for (i = 0; i < 4; i++) {
2700 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03002701 val &= ~DPIO_SWING_MARGIN000_MASK;
2702 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002703 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2704 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002705
2706 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002707 for (i = 0; i < 4; i++) {
2708 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2709 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
2710 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2711 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002712
2713 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
2714 == DP_TRAIN_PRE_EMPHASIS_0) &&
2715 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
2716 == DP_TRAIN_VOLTAGE_SWING_1200)) {
2717
2718 /*
2719 * The document said it needs to set bit 27 for ch0 and bit 26
2720 * for ch1. Might be a typo in the doc.
2721 * For now, for this unique transition scale selection, set bit
2722 * 27 for ch0 and ch1.
2723 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002724 for (i = 0; i < 4; i++) {
2725 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2726 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
2727 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2728 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002729
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002730 for (i = 0; i < 4; i++) {
2731 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2732 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2733 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2734 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2735 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002736 }
2737
2738 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002739 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2740 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2741 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2742
2743 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2744 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2745 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002746
2747 /* LRC Bypass */
2748 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
2749 val |= DPIO_LRC_BYPASS;
2750 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
2751
2752 mutex_unlock(&dev_priv->dpio_lock);
2753
2754 return 0;
2755}
2756
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002757static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002758intel_get_adjust_train(struct intel_dp *intel_dp,
2759 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002760{
2761 uint8_t v = 0;
2762 uint8_t p = 0;
2763 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002764 uint8_t voltage_max;
2765 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002766
Jesse Barnes33a34e42010-09-08 12:42:02 -07002767 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002768 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2769 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002770
2771 if (this_v > v)
2772 v = this_v;
2773 if (this_p > p)
2774 p = this_p;
2775 }
2776
Keith Packard1a2eb462011-11-16 16:26:07 -08002777 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002778 if (v >= voltage_max)
2779 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002780
Keith Packard1a2eb462011-11-16 16:26:07 -08002781 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2782 if (p >= preemph_max)
2783 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002784
2785 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002786 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002787}
2788
2789static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002790intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002791{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002792 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002793
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002794 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002795 case DP_TRAIN_VOLTAGE_SWING_400:
2796 default:
2797 signal_levels |= DP_VOLTAGE_0_4;
2798 break;
2799 case DP_TRAIN_VOLTAGE_SWING_600:
2800 signal_levels |= DP_VOLTAGE_0_6;
2801 break;
2802 case DP_TRAIN_VOLTAGE_SWING_800:
2803 signal_levels |= DP_VOLTAGE_0_8;
2804 break;
2805 case DP_TRAIN_VOLTAGE_SWING_1200:
2806 signal_levels |= DP_VOLTAGE_1_2;
2807 break;
2808 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002809 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002810 case DP_TRAIN_PRE_EMPHASIS_0:
2811 default:
2812 signal_levels |= DP_PRE_EMPHASIS_0;
2813 break;
2814 case DP_TRAIN_PRE_EMPHASIS_3_5:
2815 signal_levels |= DP_PRE_EMPHASIS_3_5;
2816 break;
2817 case DP_TRAIN_PRE_EMPHASIS_6:
2818 signal_levels |= DP_PRE_EMPHASIS_6;
2819 break;
2820 case DP_TRAIN_PRE_EMPHASIS_9_5:
2821 signal_levels |= DP_PRE_EMPHASIS_9_5;
2822 break;
2823 }
2824 return signal_levels;
2825}
2826
Zhenyu Wange3421a12010-04-08 09:43:27 +08002827/* Gen6's DP voltage swing and pre-emphasis control */
2828static uint32_t
2829intel_gen6_edp_signal_levels(uint8_t train_set)
2830{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002831 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2832 DP_TRAIN_PRE_EMPHASIS_MASK);
2833 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002834 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002835 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2836 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2837 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2838 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002839 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002840 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2841 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002842 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002843 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2844 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002845 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002846 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2847 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002848 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002849 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2850 "0x%x\n", signal_levels);
2851 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002852 }
2853}
2854
Keith Packard1a2eb462011-11-16 16:26:07 -08002855/* Gen7's DP voltage swing and pre-emphasis control */
2856static uint32_t
2857intel_gen7_edp_signal_levels(uint8_t train_set)
2858{
2859 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2860 DP_TRAIN_PRE_EMPHASIS_MASK);
2861 switch (signal_levels) {
2862 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2863 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2864 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2865 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2866 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2867 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2868
2869 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2870 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2871 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2872 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2873
2874 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2875 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2876 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2877 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2878
2879 default:
2880 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2881 "0x%x\n", signal_levels);
2882 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2883 }
2884}
2885
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002886/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2887static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002888intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002889{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002890 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2891 DP_TRAIN_PRE_EMPHASIS_MASK);
2892 switch (signal_levels) {
2893 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2894 return DDI_BUF_EMP_400MV_0DB_HSW;
2895 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2896 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2897 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2898 return DDI_BUF_EMP_400MV_6DB_HSW;
2899 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2900 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002901
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002902 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2903 return DDI_BUF_EMP_600MV_0DB_HSW;
2904 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2905 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2906 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2907 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002908
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002909 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2910 return DDI_BUF_EMP_800MV_0DB_HSW;
2911 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2912 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2913 default:
2914 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2915 "0x%x\n", signal_levels);
2916 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002917 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002918}
2919
Paulo Zanonif0a34242012-12-06 16:51:50 -02002920/* Properly updates "DP" with the correct signal levels. */
2921static void
2922intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2923{
2924 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002925 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002926 struct drm_device *dev = intel_dig_port->base.base.dev;
2927 uint32_t signal_levels, mask;
2928 uint8_t train_set = intel_dp->train_set[0];
2929
Paulo Zanoni9576c272014-06-13 18:45:40 -03002930 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002931 signal_levels = intel_hsw_signal_levels(train_set);
2932 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002933 } else if (IS_CHERRYVIEW(dev)) {
2934 signal_levels = intel_chv_signal_levels(intel_dp);
2935 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002936 } else if (IS_VALLEYVIEW(dev)) {
2937 signal_levels = intel_vlv_signal_levels(intel_dp);
2938 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002939 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002940 signal_levels = intel_gen7_edp_signal_levels(train_set);
2941 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002942 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002943 signal_levels = intel_gen6_edp_signal_levels(train_set);
2944 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2945 } else {
2946 signal_levels = intel_gen4_signal_levels(train_set);
2947 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2948 }
2949
2950 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2951
2952 *DP = (*DP & ~mask) | signal_levels;
2953}
2954
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002955static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002956intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002957 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002958 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002959{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002960 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2961 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002962 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002963 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002964 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2965 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002966
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002967 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002968 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002969
2970 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2971 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2972 else
2973 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2974
2975 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2976 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2977 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002978 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2979
2980 break;
2981 case DP_TRAINING_PATTERN_1:
2982 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2983 break;
2984 case DP_TRAINING_PATTERN_2:
2985 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2986 break;
2987 case DP_TRAINING_PATTERN_3:
2988 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2989 break;
2990 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002991 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002992
Imre Deakbc7d38a2013-05-16 14:40:36 +03002993 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002994 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002995
2996 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2997 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002998 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002999 break;
3000 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03003001 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003002 break;
3003 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03003004 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003005 break;
3006 case DP_TRAINING_PATTERN_3:
3007 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03003008 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003009 break;
3010 }
3011
3012 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003013 if (IS_CHERRYVIEW(dev))
3014 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
3015 else
3016 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003017
3018 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
3019 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03003020 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003021 break;
3022 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03003023 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003024 break;
3025 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03003026 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003027 break;
3028 case DP_TRAINING_PATTERN_3:
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003029 if (IS_CHERRYVIEW(dev)) {
3030 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
3031 } else {
3032 DRM_ERROR("DP training pattern 3 not supported\n");
3033 *DP |= DP_LINK_TRAIN_PAT_2;
3034 }
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003035 break;
3036 }
3037 }
3038
Jani Nikula70aff662013-09-27 15:10:44 +03003039 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003040 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003041
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003042 buf[0] = dp_train_pat;
3043 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003044 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003045 /* don't write DP_TRAINING_LANEx_SET on disable */
3046 len = 1;
3047 } else {
3048 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3049 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3050 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003051 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003052
Jani Nikula9d1a1032014-03-14 16:51:15 +02003053 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3054 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003055
3056 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003057}
3058
Jani Nikula70aff662013-09-27 15:10:44 +03003059static bool
3060intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3061 uint8_t dp_train_pat)
3062{
Jani Nikula953d22e2013-10-04 15:08:47 +03003063 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003064 intel_dp_set_signal_levels(intel_dp, DP);
3065 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3066}
3067
3068static bool
3069intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003070 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003071{
3072 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3073 struct drm_device *dev = intel_dig_port->base.base.dev;
3074 struct drm_i915_private *dev_priv = dev->dev_private;
3075 int ret;
3076
3077 intel_get_adjust_train(intel_dp, link_status);
3078 intel_dp_set_signal_levels(intel_dp, DP);
3079
3080 I915_WRITE(intel_dp->output_reg, *DP);
3081 POSTING_READ(intel_dp->output_reg);
3082
Jani Nikula9d1a1032014-03-14 16:51:15 +02003083 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3084 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003085
3086 return ret == intel_dp->lane_count;
3087}
3088
Imre Deak3ab9c632013-05-03 12:57:41 +03003089static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3090{
3091 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3092 struct drm_device *dev = intel_dig_port->base.base.dev;
3093 struct drm_i915_private *dev_priv = dev->dev_private;
3094 enum port port = intel_dig_port->port;
3095 uint32_t val;
3096
3097 if (!HAS_DDI(dev))
3098 return;
3099
3100 val = I915_READ(DP_TP_CTL(port));
3101 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3102 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3103 I915_WRITE(DP_TP_CTL(port), val);
3104
3105 /*
3106 * On PORT_A we can have only eDP in SST mode. There the only reason
3107 * we need to set idle transmission mode is to work around a HW issue
3108 * where we enable the pipe while not in idle link-training mode.
3109 * In this case there is requirement to wait for a minimum number of
3110 * idle patterns to be sent.
3111 */
3112 if (port == PORT_A)
3113 return;
3114
3115 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3116 1))
3117 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3118}
3119
Jesse Barnes33a34e42010-09-08 12:42:02 -07003120/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003121void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003122intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003123{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003124 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003125 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003126 int i;
3127 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003128 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003129 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003130 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003131
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003132 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003133 intel_ddi_prepare_link_retrain(encoder);
3134
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003135 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003136 link_config[0] = intel_dp->link_bw;
3137 link_config[1] = intel_dp->lane_count;
3138 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3139 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003140 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003141
3142 link_config[0] = 0;
3143 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003144 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003145
3146 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003147
Jani Nikula70aff662013-09-27 15:10:44 +03003148 /* clock recovery */
3149 if (!intel_dp_reset_link_train(intel_dp, &DP,
3150 DP_TRAINING_PATTERN_1 |
3151 DP_LINK_SCRAMBLING_DISABLE)) {
3152 DRM_ERROR("failed to enable link training\n");
3153 return;
3154 }
3155
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003156 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003157 voltage_tries = 0;
3158 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003159 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003160 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003161
Daniel Vettera7c96552012-10-18 10:15:30 +02003162 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003163 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3164 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003165 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003166 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003167
Daniel Vetter01916272012-10-18 10:15:25 +02003168 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003169 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003170 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003171 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003172
3173 /* Check to see if we've tried the max voltage */
3174 for (i = 0; i < intel_dp->lane_count; i++)
3175 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3176 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003177 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003178 ++loop_tries;
3179 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003180 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003181 break;
3182 }
Jani Nikula70aff662013-09-27 15:10:44 +03003183 intel_dp_reset_link_train(intel_dp, &DP,
3184 DP_TRAINING_PATTERN_1 |
3185 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003186 voltage_tries = 0;
3187 continue;
3188 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003189
3190 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003191 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003192 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003193 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003194 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003195 break;
3196 }
3197 } else
3198 voltage_tries = 0;
3199 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003200
Jani Nikula70aff662013-09-27 15:10:44 +03003201 /* Update training set as requested by target */
3202 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3203 DRM_ERROR("failed to update link training\n");
3204 break;
3205 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003206 }
3207
Jesse Barnes33a34e42010-09-08 12:42:02 -07003208 intel_dp->DP = DP;
3209}
3210
Paulo Zanonic19b0662012-10-15 15:51:41 -03003211void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003212intel_dp_complete_link_train(struct intel_dp *intel_dp)
3213{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003214 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003215 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003216 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003217 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3218
3219 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3220 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3221 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003222
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003223 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003224 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003225 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003226 DP_LINK_SCRAMBLING_DISABLE)) {
3227 DRM_ERROR("failed to start channel equalization\n");
3228 return;
3229 }
3230
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003231 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003232 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003233 channel_eq = false;
3234 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003235 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003236
Jesse Barnes37f80972011-01-05 14:45:24 -08003237 if (cr_tries > 5) {
3238 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003239 break;
3240 }
3241
Daniel Vettera7c96552012-10-18 10:15:30 +02003242 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003243 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3244 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003245 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003246 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003247
Jesse Barnes37f80972011-01-05 14:45:24 -08003248 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003249 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003250 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003251 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003252 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003253 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003254 cr_tries++;
3255 continue;
3256 }
3257
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003258 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003259 channel_eq = true;
3260 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003261 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003262
Jesse Barnes37f80972011-01-05 14:45:24 -08003263 /* Try 5 times, then try clock recovery if that fails */
3264 if (tries > 5) {
3265 intel_dp_link_down(intel_dp);
3266 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003267 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003268 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003269 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003270 tries = 0;
3271 cr_tries++;
3272 continue;
3273 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003274
Jani Nikula70aff662013-09-27 15:10:44 +03003275 /* Update training set as requested by target */
3276 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3277 DRM_ERROR("failed to update link training\n");
3278 break;
3279 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003280 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003281 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003282
Imre Deak3ab9c632013-05-03 12:57:41 +03003283 intel_dp_set_idle_link_train(intel_dp);
3284
3285 intel_dp->DP = DP;
3286
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003287 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003288 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003289
Imre Deak3ab9c632013-05-03 12:57:41 +03003290}
3291
3292void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3293{
Jani Nikula70aff662013-09-27 15:10:44 +03003294 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003295 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003296}
3297
3298static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003299intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003300{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003301 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003302 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003303 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003304 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003305 struct intel_crtc *intel_crtc =
3306 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003307 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003308
Daniel Vetterbc76e322014-05-20 22:46:50 +02003309 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003310 return;
3311
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003312 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003313 return;
3314
Zhao Yakui28c97732009-10-09 11:39:41 +08003315 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003316
Imre Deakbc7d38a2013-05-16 14:40:36 +03003317 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003318 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003319 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003320 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003321 if (IS_CHERRYVIEW(dev))
3322 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3323 else
3324 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003325 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003326 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003327 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003328
Daniel Vetter493a7082012-05-30 12:31:56 +02003329 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003330 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003331 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003332
Eric Anholt5bddd172010-11-18 09:32:59 +08003333 /* Hardware workaround: leaving our transcoder select
3334 * set to transcoder B while it's off will prevent the
3335 * corresponding HDMI output on transcoder A.
3336 *
3337 * Combine this with another hardware workaround:
3338 * transcoder select bit can only be cleared while the
3339 * port is enabled.
3340 */
3341 DP &= ~DP_PIPEB_SELECT;
3342 I915_WRITE(intel_dp->output_reg, DP);
3343
3344 /* Changes to enable or select take place the vblank
3345 * after being written.
3346 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003347 if (WARN_ON(crtc == NULL)) {
3348 /* We should never try to disable a port without a crtc
3349 * attached. For paranoia keep the code around for a
3350 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003351 POSTING_READ(intel_dp->output_reg);
3352 msleep(50);
3353 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003354 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003355 }
3356
Wu Fengguang832afda2011-12-09 20:42:21 +08003357 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003358 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3359 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003360 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003361}
3362
Keith Packard26d61aa2011-07-25 20:01:09 -07003363static bool
3364intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003365{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003366 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3367 struct drm_device *dev = dig_port->base.base.dev;
3368 struct drm_i915_private *dev_priv = dev->dev_private;
3369
Damien Lespiau577c7a52012-12-13 16:09:02 +00003370 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
3371
Jani Nikula9d1a1032014-03-14 16:51:15 +02003372 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3373 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003374 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003375
Damien Lespiau577c7a52012-12-13 16:09:02 +00003376 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
3377 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
3378 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
3379
Adam Jacksonedb39242012-09-18 10:58:49 -04003380 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3381 return false; /* DPCD not present */
3382
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003383 /* Check if the panel supports PSR */
3384 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003385 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003386 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3387 intel_dp->psr_dpcd,
3388 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003389 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3390 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003391 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003392 }
Jani Nikula50003932013-09-20 16:42:17 +03003393 }
3394
Todd Previte06ea66b2014-01-20 10:19:39 -07003395 /* Training Pattern 3 support */
3396 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3397 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3398 intel_dp->use_tps3 = true;
3399 DRM_DEBUG_KMS("Displayport TPS3 supported");
3400 } else
3401 intel_dp->use_tps3 = false;
3402
Adam Jacksonedb39242012-09-18 10:58:49 -04003403 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3404 DP_DWN_STRM_PORT_PRESENT))
3405 return true; /* native DP sink */
3406
3407 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3408 return true; /* no per-port downstream info */
3409
Jani Nikula9d1a1032014-03-14 16:51:15 +02003410 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3411 intel_dp->downstream_ports,
3412 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003413 return false; /* downstream port status fetch failed */
3414
3415 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003416}
3417
Adam Jackson0d198322012-05-14 16:05:47 -04003418static void
3419intel_dp_probe_oui(struct intel_dp *intel_dp)
3420{
3421 u8 buf[3];
3422
3423 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3424 return;
3425
Jani Nikula24f3e092014-03-17 16:43:36 +02003426 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003427
Jani Nikula9d1a1032014-03-14 16:51:15 +02003428 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003429 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3430 buf[0], buf[1], buf[2]);
3431
Jani Nikula9d1a1032014-03-14 16:51:15 +02003432 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003433 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3434 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003435
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003436 intel_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04003437}
3438
Dave Airlie0e32b392014-05-02 14:02:48 +10003439static bool
3440intel_dp_probe_mst(struct intel_dp *intel_dp)
3441{
3442 u8 buf[1];
3443
3444 if (!intel_dp->can_mst)
3445 return false;
3446
3447 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3448 return false;
3449
Ville Syrjäläd337a342014-08-18 22:15:58 +03003450 intel_edp_panel_vdd_on(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003451 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3452 if (buf[0] & DP_MST_CAP) {
3453 DRM_DEBUG_KMS("Sink is MST capable\n");
3454 intel_dp->is_mst = true;
3455 } else {
3456 DRM_DEBUG_KMS("Sink is not MST capable\n");
3457 intel_dp->is_mst = false;
3458 }
3459 }
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003460 intel_edp_panel_vdd_off(intel_dp, false);
Dave Airlie0e32b392014-05-02 14:02:48 +10003461
3462 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3463 return intel_dp->is_mst;
3464}
3465
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003466int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3467{
3468 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3469 struct drm_device *dev = intel_dig_port->base.base.dev;
3470 struct intel_crtc *intel_crtc =
3471 to_intel_crtc(intel_dig_port->base.base.crtc);
3472 u8 buf[1];
3473
Jani Nikula9d1a1032014-03-14 16:51:15 +02003474 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003475 return -EAGAIN;
3476
3477 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
3478 return -ENOTTY;
3479
Jani Nikula9d1a1032014-03-14 16:51:15 +02003480 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3481 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003482 return -EAGAIN;
3483
3484 /* Wait 2 vblanks to be sure we will have the correct CRC value */
3485 intel_wait_for_vblank(dev, intel_crtc->pipe);
3486 intel_wait_for_vblank(dev, intel_crtc->pipe);
3487
Jani Nikula9d1a1032014-03-14 16:51:15 +02003488 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003489 return -EAGAIN;
3490
Jani Nikula9d1a1032014-03-14 16:51:15 +02003491 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003492 return 0;
3493}
3494
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003495static bool
3496intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3497{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003498 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3499 DP_DEVICE_SERVICE_IRQ_VECTOR,
3500 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003501}
3502
Dave Airlie0e32b392014-05-02 14:02:48 +10003503static bool
3504intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3505{
3506 int ret;
3507
3508 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3509 DP_SINK_COUNT_ESI,
3510 sink_irq_vector, 14);
3511 if (ret != 14)
3512 return false;
3513
3514 return true;
3515}
3516
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003517static void
3518intel_dp_handle_test_request(struct intel_dp *intel_dp)
3519{
3520 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003521 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003522}
3523
Dave Airlie0e32b392014-05-02 14:02:48 +10003524static int
3525intel_dp_check_mst_status(struct intel_dp *intel_dp)
3526{
3527 bool bret;
3528
3529 if (intel_dp->is_mst) {
3530 u8 esi[16] = { 0 };
3531 int ret = 0;
3532 int retry;
3533 bool handled;
3534 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3535go_again:
3536 if (bret == true) {
3537
3538 /* check link status - esi[10] = 0x200c */
3539 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3540 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3541 intel_dp_start_link_train(intel_dp);
3542 intel_dp_complete_link_train(intel_dp);
3543 intel_dp_stop_link_train(intel_dp);
3544 }
3545
3546 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3547 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3548
3549 if (handled) {
3550 for (retry = 0; retry < 3; retry++) {
3551 int wret;
3552 wret = drm_dp_dpcd_write(&intel_dp->aux,
3553 DP_SINK_COUNT_ESI+1,
3554 &esi[1], 3);
3555 if (wret == 3) {
3556 break;
3557 }
3558 }
3559
3560 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3561 if (bret == true) {
3562 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3563 goto go_again;
3564 }
3565 } else
3566 ret = 0;
3567
3568 return ret;
3569 } else {
3570 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3571 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3572 intel_dp->is_mst = false;
3573 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3574 /* send a hotplug event */
3575 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3576 }
3577 }
3578 return -EINVAL;
3579}
3580
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003581/*
3582 * According to DP spec
3583 * 5.1.2:
3584 * 1. Read DPCD
3585 * 2. Configure link according to Receiver Capabilities
3586 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3587 * 4. Check link status on receipt of hot-plug interrupt
3588 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003589void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003590intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003591{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003592 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003593 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003594 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003595 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003596
Dave Airlie5b215bc2014-08-05 10:40:20 +10003597 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3598
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003599 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003600 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003601
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003602 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003603 return;
3604
Imre Deak1a125d82014-08-18 14:42:46 +03003605 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3606 return;
3607
Keith Packard92fd8fd2011-07-25 19:50:10 -07003608 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003609 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003610 return;
3611 }
3612
Keith Packard92fd8fd2011-07-25 19:50:10 -07003613 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003614 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003615 return;
3616 }
3617
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003618 /* Try to read the source of the interrupt */
3619 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3620 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3621 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003622 drm_dp_dpcd_writeb(&intel_dp->aux,
3623 DP_DEVICE_SERVICE_IRQ_VECTOR,
3624 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003625
3626 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3627 intel_dp_handle_test_request(intel_dp);
3628 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3629 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3630 }
3631
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003632 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003633 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03003634 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003635 intel_dp_start_link_train(intel_dp);
3636 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003637 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003638 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003639}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003640
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003641/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003642static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003643intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003644{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003645 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003646 uint8_t type;
3647
3648 if (!intel_dp_get_dpcd(intel_dp))
3649 return connector_status_disconnected;
3650
3651 /* if there's no downstream port, we're done */
3652 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003653 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003654
3655 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003656 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3657 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003658 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003659
3660 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3661 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003662 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003663
Adam Jackson23235172012-09-20 16:42:45 -04003664 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3665 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003666 }
3667
3668 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003669 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003670 return connector_status_connected;
3671
3672 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003673 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3674 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3675 if (type == DP_DS_PORT_TYPE_VGA ||
3676 type == DP_DS_PORT_TYPE_NON_EDID)
3677 return connector_status_unknown;
3678 } else {
3679 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3680 DP_DWN_STRM_PORT_TYPE_MASK;
3681 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3682 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3683 return connector_status_unknown;
3684 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003685
3686 /* Anything else is out of spec, warn and ignore */
3687 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003688 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003689}
3690
3691static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003692ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003693{
Paulo Zanoni30add222012-10-26 19:05:45 -02003694 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003695 struct drm_i915_private *dev_priv = dev->dev_private;
3696 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003697 enum drm_connector_status status;
3698
Chris Wilsonfe16d942011-02-12 10:29:38 +00003699 /* Can't disconnect eDP, but you can close the lid... */
3700 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003701 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003702 if (status == connector_status_unknown)
3703 status = connector_status_connected;
3704 return status;
3705 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003706
Damien Lespiau1b469632012-12-13 16:09:01 +00003707 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3708 return connector_status_disconnected;
3709
Keith Packard26d61aa2011-07-25 20:01:09 -07003710 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003711}
3712
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003713static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003714g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003715{
Paulo Zanoni30add222012-10-26 19:05:45 -02003716 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003717 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003718 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003719 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003720
Jesse Barnes35aad752013-03-01 13:14:31 -08003721 /* Can't disconnect eDP, but you can close the lid... */
3722 if (is_edp(intel_dp)) {
3723 enum drm_connector_status status;
3724
3725 status = intel_panel_detect(dev);
3726 if (status == connector_status_unknown)
3727 status = connector_status_connected;
3728 return status;
3729 }
3730
Todd Previte232a6ee2014-01-23 00:13:41 -07003731 if (IS_VALLEYVIEW(dev)) {
3732 switch (intel_dig_port->port) {
3733 case PORT_B:
3734 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3735 break;
3736 case PORT_C:
3737 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3738 break;
3739 case PORT_D:
3740 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3741 break;
3742 default:
3743 return connector_status_unknown;
3744 }
3745 } else {
3746 switch (intel_dig_port->port) {
3747 case PORT_B:
3748 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3749 break;
3750 case PORT_C:
3751 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3752 break;
3753 case PORT_D:
3754 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3755 break;
3756 default:
3757 return connector_status_unknown;
3758 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003759 }
3760
Chris Wilson10f76a32012-05-11 18:01:32 +01003761 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003762 return connector_status_disconnected;
3763
Keith Packard26d61aa2011-07-25 20:01:09 -07003764 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003765}
3766
Keith Packard8c241fe2011-09-28 16:38:44 -07003767static struct edid *
3768intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3769{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003770 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003771
Jani Nikula9cd300e2012-10-19 14:51:52 +03003772 /* use cached edid if we have one */
3773 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003774 /* invalid edid */
3775 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003776 return NULL;
3777
Jani Nikula55e9ede2013-10-01 10:38:54 +03003778 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003779 }
3780
Jani Nikula9cd300e2012-10-19 14:51:52 +03003781 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003782}
3783
3784static int
3785intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3786{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003787 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003788
Jani Nikula9cd300e2012-10-19 14:51:52 +03003789 /* use cached edid if we have one */
3790 if (intel_connector->edid) {
3791 /* invalid edid */
3792 if (IS_ERR(intel_connector->edid))
3793 return 0;
3794
3795 return intel_connector_update_modes(connector,
3796 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003797 }
3798
Jani Nikula9cd300e2012-10-19 14:51:52 +03003799 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003800}
3801
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003802static enum drm_connector_status
3803intel_dp_detect(struct drm_connector *connector, bool force)
3804{
3805 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003806 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3807 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003808 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003809 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003810 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003811 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003812 struct edid *edid = NULL;
Dave Airlie0e32b392014-05-02 14:02:48 +10003813 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003814
Imre Deak671dedd2014-03-05 16:20:53 +02003815 power_domain = intel_display_port_power_domain(intel_encoder);
3816 intel_display_power_get(dev_priv, power_domain);
3817
Chris Wilson164c8592013-07-20 20:27:08 +01003818 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003819 connector->base.id, connector->name);
Chris Wilson164c8592013-07-20 20:27:08 +01003820
Dave Airlie0e32b392014-05-02 14:02:48 +10003821 if (intel_dp->is_mst) {
3822 /* MST devices are disconnected from a monitor POV */
3823 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3824 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3825 status = connector_status_disconnected;
3826 goto out;
3827 }
3828
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003829 intel_dp->has_audio = false;
3830
3831 if (HAS_PCH_SPLIT(dev))
3832 status = ironlake_dp_detect(intel_dp);
3833 else
3834 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003835
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003836 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003837 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003838
Adam Jackson0d198322012-05-14 16:05:47 -04003839 intel_dp_probe_oui(intel_dp);
3840
Dave Airlie0e32b392014-05-02 14:02:48 +10003841 ret = intel_dp_probe_mst(intel_dp);
3842 if (ret) {
3843 /* if we are in MST mode then this connector
3844 won't appear connected or have anything with EDID on it */
3845 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3846 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3847 status = connector_status_disconnected;
3848 goto out;
3849 }
3850
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003851 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3852 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003853 } else {
Jani Nikula0b998362014-03-14 16:51:17 +02003854 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003855 if (edid) {
3856 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003857 kfree(edid);
3858 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003859 }
3860
Paulo Zanonid63885d2012-10-26 19:05:49 -02003861 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3862 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003863 status = connector_status_connected;
3864
3865out:
Imre Deak671dedd2014-03-05 16:20:53 +02003866 intel_display_power_put(dev_priv, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003867 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003868}
3869
3870static int intel_dp_get_modes(struct drm_connector *connector)
3871{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003872 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003873 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3874 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003875 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003876 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003877 struct drm_i915_private *dev_priv = dev->dev_private;
3878 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003879 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003880
3881 /* We should parse the EDID data and find out if it has an audio sink
3882 */
3883
Imre Deak671dedd2014-03-05 16:20:53 +02003884 power_domain = intel_display_port_power_domain(intel_encoder);
3885 intel_display_power_get(dev_priv, power_domain);
3886
Jani Nikula0b998362014-03-14 16:51:17 +02003887 ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
Imre Deak671dedd2014-03-05 16:20:53 +02003888 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003889 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003890 return ret;
3891
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003892 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003893 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003894 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003895 mode = drm_mode_duplicate(dev,
3896 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003897 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003898 drm_mode_probed_add(connector, mode);
3899 return 1;
3900 }
3901 }
3902 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003903}
3904
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003905static bool
3906intel_dp_detect_audio(struct drm_connector *connector)
3907{
3908 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003909 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3910 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3911 struct drm_device *dev = connector->dev;
3912 struct drm_i915_private *dev_priv = dev->dev_private;
3913 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003914 struct edid *edid;
3915 bool has_audio = false;
3916
Imre Deak671dedd2014-03-05 16:20:53 +02003917 power_domain = intel_display_port_power_domain(intel_encoder);
3918 intel_display_power_get(dev_priv, power_domain);
3919
Jani Nikula0b998362014-03-14 16:51:17 +02003920 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003921 if (edid) {
3922 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003923 kfree(edid);
3924 }
3925
Imre Deak671dedd2014-03-05 16:20:53 +02003926 intel_display_power_put(dev_priv, power_domain);
3927
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003928 return has_audio;
3929}
3930
Chris Wilsonf6849602010-09-19 09:29:33 +01003931static int
3932intel_dp_set_property(struct drm_connector *connector,
3933 struct drm_property *property,
3934 uint64_t val)
3935{
Chris Wilsone953fd72011-02-21 22:23:52 +00003936 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003937 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003938 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3939 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003940 int ret;
3941
Rob Clark662595d2012-10-11 20:36:04 -05003942 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003943 if (ret)
3944 return ret;
3945
Chris Wilson3f43c482011-05-12 22:17:24 +01003946 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003947 int i = val;
3948 bool has_audio;
3949
3950 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003951 return 0;
3952
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003953 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003954
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003955 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003956 has_audio = intel_dp_detect_audio(connector);
3957 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003958 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003959
3960 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003961 return 0;
3962
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003963 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003964 goto done;
3965 }
3966
Chris Wilsone953fd72011-02-21 22:23:52 +00003967 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003968 bool old_auto = intel_dp->color_range_auto;
3969 uint32_t old_range = intel_dp->color_range;
3970
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003971 switch (val) {
3972 case INTEL_BROADCAST_RGB_AUTO:
3973 intel_dp->color_range_auto = true;
3974 break;
3975 case INTEL_BROADCAST_RGB_FULL:
3976 intel_dp->color_range_auto = false;
3977 intel_dp->color_range = 0;
3978 break;
3979 case INTEL_BROADCAST_RGB_LIMITED:
3980 intel_dp->color_range_auto = false;
3981 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3982 break;
3983 default:
3984 return -EINVAL;
3985 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003986
3987 if (old_auto == intel_dp->color_range_auto &&
3988 old_range == intel_dp->color_range)
3989 return 0;
3990
Chris Wilsone953fd72011-02-21 22:23:52 +00003991 goto done;
3992 }
3993
Yuly Novikov53b41832012-10-26 12:04:00 +03003994 if (is_edp(intel_dp) &&
3995 property == connector->dev->mode_config.scaling_mode_property) {
3996 if (val == DRM_MODE_SCALE_NONE) {
3997 DRM_DEBUG_KMS("no scaling not supported\n");
3998 return -EINVAL;
3999 }
4000
4001 if (intel_connector->panel.fitting_mode == val) {
4002 /* the eDP scaling property is not changed */
4003 return 0;
4004 }
4005 intel_connector->panel.fitting_mode = val;
4006
4007 goto done;
4008 }
4009
Chris Wilsonf6849602010-09-19 09:29:33 +01004010 return -EINVAL;
4011
4012done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004013 if (intel_encoder->base.crtc)
4014 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004015
4016 return 0;
4017}
4018
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004019static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004020intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004021{
Jani Nikula1d508702012-10-19 14:51:49 +03004022 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004023
Jani Nikula9cd300e2012-10-19 14:51:52 +03004024 if (!IS_ERR_OR_NULL(intel_connector->edid))
4025 kfree(intel_connector->edid);
4026
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004027 /* Can't call is_edp() since the encoder may have been destroyed
4028 * already. */
4029 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004030 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004031
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004032 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004033 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004034}
4035
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004036void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004037{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004038 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4039 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01004040 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02004041
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004042 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004043 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004044 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004045 if (is_edp(intel_dp)) {
4046 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05004047 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01004048 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05004049 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Clint Taylor01527b32014-07-07 13:01:46 -07004050 if (intel_dp->edp_notifier.notifier_call) {
4051 unregister_reboot_notifier(&intel_dp->edp_notifier);
4052 intel_dp->edp_notifier.notifier_call = NULL;
4053 }
Keith Packardbd943152011-09-18 23:09:52 -07004054 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004055 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004056}
4057
Imre Deak07f9cd02014-08-18 14:42:45 +03004058static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4059{
4060 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4061
4062 if (!is_edp(intel_dp))
4063 return;
4064
4065 edp_panel_vdd_off_sync(intel_dp);
4066}
4067
Imre Deak6d93c0c2014-07-31 14:03:36 +03004068static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4069{
4070 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4071}
4072
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004073static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004074 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004075 .detect = intel_dp_detect,
4076 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004077 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004078 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004079};
4080
4081static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4082 .get_modes = intel_dp_get_modes,
4083 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004084 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004085};
4086
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004087static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004088 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004089 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004090};
4091
Dave Airlie0e32b392014-05-02 14:02:48 +10004092void
Eric Anholt21d40d32010-03-25 11:11:14 -07004093intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004094{
Dave Airlie0e32b392014-05-02 14:02:48 +10004095 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004096}
4097
Dave Airlie13cf5502014-06-18 11:29:35 +10004098bool
4099intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4100{
4101 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004102 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004103 struct drm_device *dev = intel_dig_port->base.base.dev;
4104 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004105 enum intel_display_power_domain power_domain;
4106 bool ret = true;
4107
Dave Airlie0e32b392014-05-02 14:02:48 +10004108 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4109 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004110
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004111 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4112 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004113 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004114
Imre Deak1c767b32014-08-18 14:42:42 +03004115 power_domain = intel_display_port_power_domain(intel_encoder);
4116 intel_display_power_get(dev_priv, power_domain);
4117
Dave Airlie0e32b392014-05-02 14:02:48 +10004118 if (long_hpd) {
4119 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4120 goto mst_fail;
4121
4122 if (!intel_dp_get_dpcd(intel_dp)) {
4123 goto mst_fail;
4124 }
4125
4126 intel_dp_probe_oui(intel_dp);
4127
4128 if (!intel_dp_probe_mst(intel_dp))
4129 goto mst_fail;
4130
4131 } else {
4132 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004133 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004134 goto mst_fail;
4135 }
4136
4137 if (!intel_dp->is_mst) {
4138 /*
4139 * we'll check the link status via the normal hot plug path later -
4140 * but for short hpds we should check it now
4141 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004142 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004143 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004144 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004145 }
4146 }
Imre Deak1c767b32014-08-18 14:42:42 +03004147 ret = false;
4148 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004149mst_fail:
4150 /* if we were in MST mode, and device is not there get out of MST mode */
4151 if (intel_dp->is_mst) {
4152 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4153 intel_dp->is_mst = false;
4154 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4155 }
Imre Deak1c767b32014-08-18 14:42:42 +03004156put_power:
4157 intel_display_power_put(dev_priv, power_domain);
4158
4159 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004160}
4161
Zhenyu Wange3421a12010-04-08 09:43:27 +08004162/* Return which DP Port should be selected for Transcoder DP control */
4163int
Akshay Joshi0206e352011-08-16 15:34:10 -04004164intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004165{
4166 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004167 struct intel_encoder *intel_encoder;
4168 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004169
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004170 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4171 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004172
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004173 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4174 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004175 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004176 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004177
Zhenyu Wange3421a12010-04-08 09:43:27 +08004178 return -1;
4179}
4180
Zhao Yakui36e83a12010-06-12 14:32:21 +08004181/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004182bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004183{
4184 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004185 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004186 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004187 static const short port_mapping[] = {
4188 [PORT_B] = PORT_IDPB,
4189 [PORT_C] = PORT_IDPC,
4190 [PORT_D] = PORT_IDPD,
4191 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004192
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004193 if (port == PORT_A)
4194 return true;
4195
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004196 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004197 return false;
4198
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004199 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4200 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004201
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004202 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004203 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4204 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004205 return true;
4206 }
4207 return false;
4208}
4209
Dave Airlie0e32b392014-05-02 14:02:48 +10004210void
Chris Wilsonf6849602010-09-19 09:29:33 +01004211intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4212{
Yuly Novikov53b41832012-10-26 12:04:00 +03004213 struct intel_connector *intel_connector = to_intel_connector(connector);
4214
Chris Wilson3f43c482011-05-12 22:17:24 +01004215 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004216 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004217 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004218
4219 if (is_edp(intel_dp)) {
4220 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004221 drm_object_attach_property(
4222 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004223 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004224 DRM_MODE_SCALE_ASPECT);
4225 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004226 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004227}
4228
Imre Deakdada1a92014-01-29 13:25:41 +02004229static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4230{
4231 intel_dp->last_power_cycle = jiffies;
4232 intel_dp->last_power_on = jiffies;
4233 intel_dp->last_backlight_off = jiffies;
4234}
4235
Daniel Vetter67a54562012-10-20 20:57:45 +02004236static void
4237intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004238 struct intel_dp *intel_dp,
4239 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02004240{
4241 struct drm_i915_private *dev_priv = dev->dev_private;
4242 struct edp_power_seq cur, vbt, spec, final;
4243 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004244 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004245
4246 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004247 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004248 pp_on_reg = PCH_PP_ON_DELAYS;
4249 pp_off_reg = PCH_PP_OFF_DELAYS;
4250 pp_div_reg = PCH_PP_DIVISOR;
4251 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004252 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4253
4254 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4255 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4256 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4257 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004258 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004259
4260 /* Workaround: Need to write PP_CONTROL with the unlock key as
4261 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004262 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004263 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004264
Jesse Barnes453c5422013-03-28 09:55:41 -07004265 pp_on = I915_READ(pp_on_reg);
4266 pp_off = I915_READ(pp_off_reg);
4267 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004268
4269 /* Pull timing values out of registers */
4270 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4271 PANEL_POWER_UP_DELAY_SHIFT;
4272
4273 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4274 PANEL_LIGHT_ON_DELAY_SHIFT;
4275
4276 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4277 PANEL_LIGHT_OFF_DELAY_SHIFT;
4278
4279 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4280 PANEL_POWER_DOWN_DELAY_SHIFT;
4281
4282 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4283 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4284
4285 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4286 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4287
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004288 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004289
4290 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4291 * our hw here, which are all in 100usec. */
4292 spec.t1_t3 = 210 * 10;
4293 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4294 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4295 spec.t10 = 500 * 10;
4296 /* This one is special and actually in units of 100ms, but zero
4297 * based in the hw (so we need to add 100 ms). But the sw vbt
4298 * table multiplies it with 1000 to make it in units of 100usec,
4299 * too. */
4300 spec.t11_t12 = (510 + 100) * 10;
4301
4302 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4303 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4304
4305 /* Use the max of the register settings and vbt. If both are
4306 * unset, fall back to the spec limits. */
4307#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
4308 spec.field : \
4309 max(cur.field, vbt.field))
4310 assign_final(t1_t3);
4311 assign_final(t8);
4312 assign_final(t9);
4313 assign_final(t10);
4314 assign_final(t11_t12);
4315#undef assign_final
4316
4317#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
4318 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4319 intel_dp->backlight_on_delay = get_delay(t8);
4320 intel_dp->backlight_off_delay = get_delay(t9);
4321 intel_dp->panel_power_down_delay = get_delay(t10);
4322 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4323#undef get_delay
4324
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004325 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4326 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4327 intel_dp->panel_power_cycle_delay);
4328
4329 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4330 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
4331
4332 if (out)
4333 *out = final;
4334}
4335
4336static void
4337intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4338 struct intel_dp *intel_dp,
4339 struct edp_power_seq *seq)
4340{
4341 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004342 u32 pp_on, pp_off, pp_div, port_sel = 0;
4343 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4344 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004345 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes453c5422013-03-28 09:55:41 -07004346
4347 if (HAS_PCH_SPLIT(dev)) {
4348 pp_on_reg = PCH_PP_ON_DELAYS;
4349 pp_off_reg = PCH_PP_OFF_DELAYS;
4350 pp_div_reg = PCH_PP_DIVISOR;
4351 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004352 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4353
4354 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4355 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4356 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004357 }
4358
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004359 /*
4360 * And finally store the new values in the power sequencer. The
4361 * backlight delays are set to 1 because we do manual waits on them. For
4362 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4363 * we'll end up waiting for the backlight off delay twice: once when we
4364 * do the manual sleep, and once when we disable the panel and wait for
4365 * the PP_STATUS bit to become zero.
4366 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004367 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004368 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4369 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004370 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004371 /* Compute the divisor for the pp clock, simply match the Bspec
4372 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004373 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004374 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004375 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4376
4377 /* Haswell doesn't have any port selection bits for the panel
4378 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004379 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004380 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004381 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004382 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004383 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004384 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004385 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004386 }
4387
Jesse Barnes453c5422013-03-28 09:55:41 -07004388 pp_on |= port_sel;
4389
4390 I915_WRITE(pp_on_reg, pp_on);
4391 I915_WRITE(pp_off_reg, pp_off);
4392 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004393
Daniel Vetter67a54562012-10-20 20:57:45 +02004394 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004395 I915_READ(pp_on_reg),
4396 I915_READ(pp_off_reg),
4397 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004398}
4399
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304400void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4401{
4402 struct drm_i915_private *dev_priv = dev->dev_private;
4403 struct intel_encoder *encoder;
4404 struct intel_dp *intel_dp = NULL;
4405 struct intel_crtc_config *config = NULL;
4406 struct intel_crtc *intel_crtc = NULL;
4407 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4408 u32 reg, val;
4409 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4410
4411 if (refresh_rate <= 0) {
4412 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4413 return;
4414 }
4415
4416 if (intel_connector == NULL) {
4417 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4418 return;
4419 }
4420
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004421 /*
4422 * FIXME: This needs proper synchronization with psr state. But really
4423 * hard to tell without seeing the user of this function of this code.
4424 * Check locking and ordering once that lands.
4425 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304426 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4427 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4428 return;
4429 }
4430
4431 encoder = intel_attached_encoder(&intel_connector->base);
4432 intel_dp = enc_to_intel_dp(&encoder->base);
4433 intel_crtc = encoder->new_crtc;
4434
4435 if (!intel_crtc) {
4436 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4437 return;
4438 }
4439
4440 config = &intel_crtc->config;
4441
4442 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4443 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4444 return;
4445 }
4446
4447 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4448 index = DRRS_LOW_RR;
4449
4450 if (index == intel_dp->drrs_state.refresh_rate_type) {
4451 DRM_DEBUG_KMS(
4452 "DRRS requested for previously set RR...ignoring\n");
4453 return;
4454 }
4455
4456 if (!intel_crtc->active) {
4457 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4458 return;
4459 }
4460
4461 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4462 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4463 val = I915_READ(reg);
4464 if (index > DRRS_HIGH_RR) {
4465 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07004466 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304467 } else {
4468 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4469 }
4470 I915_WRITE(reg, val);
4471 }
4472
4473 /*
4474 * mutex taken to ensure that there is no race between differnt
4475 * drrs calls trying to update refresh rate. This scenario may occur
4476 * in future when idleness detection based DRRS in kernel and
4477 * possible calls from user space to set differnt RR are made.
4478 */
4479
4480 mutex_lock(&intel_dp->drrs_state.mutex);
4481
4482 intel_dp->drrs_state.refresh_rate_type = index;
4483
4484 mutex_unlock(&intel_dp->drrs_state.mutex);
4485
4486 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4487}
4488
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304489static struct drm_display_mode *
4490intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4491 struct intel_connector *intel_connector,
4492 struct drm_display_mode *fixed_mode)
4493{
4494 struct drm_connector *connector = &intel_connector->base;
4495 struct intel_dp *intel_dp = &intel_dig_port->dp;
4496 struct drm_device *dev = intel_dig_port->base.base.dev;
4497 struct drm_i915_private *dev_priv = dev->dev_private;
4498 struct drm_display_mode *downclock_mode = NULL;
4499
4500 if (INTEL_INFO(dev)->gen <= 6) {
4501 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4502 return NULL;
4503 }
4504
4505 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004506 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304507 return NULL;
4508 }
4509
4510 downclock_mode = intel_find_panel_downclock
4511 (dev, fixed_mode, connector);
4512
4513 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004514 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304515 return NULL;
4516 }
4517
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304518 dev_priv->drrs.connector = intel_connector;
4519
4520 mutex_init(&intel_dp->drrs_state.mutex);
4521
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304522 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4523
4524 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004525 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304526 return downclock_mode;
4527}
4528
Imre Deakaba86892014-07-30 15:57:31 +03004529void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
4530{
4531 struct drm_device *dev = intel_encoder->base.dev;
4532 struct drm_i915_private *dev_priv = dev->dev_private;
4533 struct intel_dp *intel_dp;
4534 enum intel_display_power_domain power_domain;
4535
4536 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4537 return;
4538
4539 intel_dp = enc_to_intel_dp(&intel_encoder->base);
4540 if (!edp_have_panel_vdd(intel_dp))
4541 return;
4542 /*
4543 * The VDD bit needs a power domain reference, so if the bit is
4544 * already enabled when we boot or resume, grab this reference and
4545 * schedule a vdd off, so we don't hold on to the reference
4546 * indefinitely.
4547 */
4548 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4549 power_domain = intel_display_port_power_domain(intel_encoder);
4550 intel_display_power_get(dev_priv, power_domain);
4551
4552 edp_panel_vdd_schedule_off(intel_dp);
4553}
4554
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004555static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004556 struct intel_connector *intel_connector,
4557 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004558{
4559 struct drm_connector *connector = &intel_connector->base;
4560 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004561 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4562 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004563 struct drm_i915_private *dev_priv = dev->dev_private;
4564 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304565 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004566 bool has_dpcd;
4567 struct drm_display_mode *scan;
4568 struct edid *edid;
4569
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304570 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4571
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004572 if (!is_edp(intel_dp))
4573 return true;
4574
Imre Deakaba86892014-07-30 15:57:31 +03004575 intel_edp_panel_vdd_sanitize(intel_encoder);
Paulo Zanoni63635212014-04-22 19:55:42 -03004576
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004577 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02004578 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004579 has_dpcd = intel_dp_get_dpcd(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03004580 intel_edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004581
4582 if (has_dpcd) {
4583 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4584 dev_priv->no_aux_handshake =
4585 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4586 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4587 } else {
4588 /* if this fails, presume the device is a ghost */
4589 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004590 return false;
4591 }
4592
4593 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004594 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004595
Daniel Vetter060c8772014-03-21 23:22:35 +01004596 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004597 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004598 if (edid) {
4599 if (drm_add_edid_modes(connector, edid)) {
4600 drm_mode_connector_update_edid_property(connector,
4601 edid);
4602 drm_edid_to_eld(connector, edid);
4603 } else {
4604 kfree(edid);
4605 edid = ERR_PTR(-EINVAL);
4606 }
4607 } else {
4608 edid = ERR_PTR(-ENOENT);
4609 }
4610 intel_connector->edid = edid;
4611
4612 /* prefer fixed mode from EDID if available */
4613 list_for_each_entry(scan, &connector->probed_modes, head) {
4614 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
4615 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304616 downclock_mode = intel_dp_drrs_init(
4617 intel_dig_port,
4618 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004619 break;
4620 }
4621 }
4622
4623 /* fallback to VBT if available for eDP */
4624 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
4625 fixed_mode = drm_mode_duplicate(dev,
4626 dev_priv->vbt.lfp_lvds_vbt_mode);
4627 if (fixed_mode)
4628 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
4629 }
Daniel Vetter060c8772014-03-21 23:22:35 +01004630 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004631
Clint Taylor01527b32014-07-07 13:01:46 -07004632 if (IS_VALLEYVIEW(dev)) {
4633 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
4634 register_reboot_notifier(&intel_dp->edp_notifier);
4635 }
4636
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304637 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03004638 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004639 intel_panel_setup_backlight(connector);
4640
4641 return true;
4642}
4643
Paulo Zanoni16c25532013-06-12 17:27:25 -03004644bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004645intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
4646 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004647{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004648 struct drm_connector *connector = &intel_connector->base;
4649 struct intel_dp *intel_dp = &intel_dig_port->dp;
4650 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4651 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004652 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02004653 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004654 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02004655 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004656
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004657 /* intel_dp vfuncs */
4658 if (IS_VALLEYVIEW(dev))
4659 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
4660 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4661 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
4662 else if (HAS_PCH_SPLIT(dev))
4663 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
4664 else
4665 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
4666
Damien Lespiau153b1102014-01-21 13:37:15 +00004667 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
4668
Daniel Vetter07679352012-09-06 22:15:42 +02004669 /* Preserve the current hw state. */
4670 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03004671 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00004672
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004673 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05304674 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004675 else
4676 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04004677
Imre Deakf7d24902013-05-08 13:14:05 +03004678 /*
4679 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
4680 * for DP the encoder type can be set by the caller to
4681 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
4682 */
4683 if (type == DRM_MODE_CONNECTOR_eDP)
4684 intel_encoder->type = INTEL_OUTPUT_EDP;
4685
Imre Deake7281ea2013-05-08 13:14:08 +03004686 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
4687 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
4688 port_name(port));
4689
Adam Jacksonb3295302010-07-16 14:46:28 -04004690 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004691 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
4692
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004693 connector->interlace_allowed = true;
4694 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08004695
Daniel Vetter66a92782012-07-12 20:08:18 +02004696 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01004697 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08004698
Chris Wilsondf0e9242010-09-09 16:20:55 +01004699 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01004700 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004701
Paulo Zanoniaffa9352012-11-23 15:30:39 -02004702 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004703 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
4704 else
4705 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02004706 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004707
Jani Nikula0b998362014-03-14 16:51:17 +02004708 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004709 switch (port) {
4710 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05004711 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004712 break;
4713 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05004714 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004715 break;
4716 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05004717 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004718 break;
4719 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05004720 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004721 break;
4722 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00004723 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004724 }
4725
Imre Deakdada1a92014-01-29 13:25:41 +02004726 if (is_edp(intel_dp)) {
4727 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004728 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02004729 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004730
Jani Nikula9d1a1032014-03-14 16:51:15 +02004731 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10004732
Dave Airlie0e32b392014-05-02 14:02:48 +10004733 /* init MST on ports that can support it */
4734 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
4735 if (port == PORT_B || port == PORT_C || port == PORT_D) {
4736 intel_dp_mst_encoder_init(intel_dig_port, intel_connector->base.base.id);
4737 }
4738 }
4739
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004740 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004741 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004742 if (is_edp(intel_dp)) {
4743 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05004744 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01004745 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05004746 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004747 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01004748 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004749 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03004750 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004751 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004752
Chris Wilsonf6849602010-09-19 09:29:33 +01004753 intel_dp_add_properties(intel_dp, connector);
4754
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004755 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
4756 * 0xd. Failure to do so will result in spurious interrupts being
4757 * generated on the port when a cable is not attached.
4758 */
4759 if (IS_G4X(dev) && !IS_GM45(dev)) {
4760 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
4761 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
4762 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03004763
4764 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004765}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004766
4767void
4768intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
4769{
Dave Airlie13cf5502014-06-18 11:29:35 +10004770 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004771 struct intel_digital_port *intel_dig_port;
4772 struct intel_encoder *intel_encoder;
4773 struct drm_encoder *encoder;
4774 struct intel_connector *intel_connector;
4775
Daniel Vetterb14c5672013-09-19 12:18:32 +02004776 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004777 if (!intel_dig_port)
4778 return;
4779
Daniel Vetterb14c5672013-09-19 12:18:32 +02004780 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004781 if (!intel_connector) {
4782 kfree(intel_dig_port);
4783 return;
4784 }
4785
4786 intel_encoder = &intel_dig_port->base;
4787 encoder = &intel_encoder->base;
4788
4789 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
4790 DRM_MODE_ENCODER_TMDS);
4791
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004792 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004793 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004794 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07004795 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03004796 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004797 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03004798 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004799 intel_encoder->pre_enable = chv_pre_enable_dp;
4800 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03004801 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004802 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004803 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004804 intel_encoder->pre_enable = vlv_pre_enable_dp;
4805 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004806 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004807 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004808 intel_encoder->pre_enable = g4x_pre_enable_dp;
4809 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004810 intel_encoder->post_disable = g4x_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004811 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004812
Paulo Zanoni174edf12012-10-26 19:05:50 -02004813 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004814 intel_dig_port->dp.output_reg = output_reg;
4815
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004816 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03004817 if (IS_CHERRYVIEW(dev)) {
4818 if (port == PORT_D)
4819 intel_encoder->crtc_mask = 1 << 2;
4820 else
4821 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
4822 } else {
4823 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
4824 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02004825 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004826 intel_encoder->hot_plug = intel_dp_hot_plug;
4827
Dave Airlie13cf5502014-06-18 11:29:35 +10004828 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
4829 dev_priv->hpd_irq_port[port] = intel_dig_port;
4830
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004831 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
4832 drm_encoder_cleanup(encoder);
4833 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004834 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004835 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004836}
Dave Airlie0e32b392014-05-02 14:02:48 +10004837
4838void intel_dp_mst_suspend(struct drm_device *dev)
4839{
4840 struct drm_i915_private *dev_priv = dev->dev_private;
4841 int i;
4842
4843 /* disable MST */
4844 for (i = 0; i < I915_MAX_PORTS; i++) {
4845 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
4846 if (!intel_dig_port)
4847 continue;
4848
4849 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
4850 if (!intel_dig_port->dp.can_mst)
4851 continue;
4852 if (intel_dig_port->dp.is_mst)
4853 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
4854 }
4855 }
4856}
4857
4858void intel_dp_mst_resume(struct drm_device *dev)
4859{
4860 struct drm_i915_private *dev_priv = dev->dev_private;
4861 int i;
4862
4863 for (i = 0; i < I915_MAX_PORTS; i++) {
4864 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
4865 if (!intel_dig_port)
4866 continue;
4867 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
4868 int ret;
4869
4870 if (!intel_dig_port->dp.can_mst)
4871 continue;
4872
4873 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
4874 if (ret != 0) {
4875 intel_dp_check_mst_status(&intel_dig_port->dp);
4876 }
4877 }
4878 }
4879}