blob: 312f254f62aea63ce046b2b29a5059578c3852a1 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020028typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
Chris Wilson5eddb702010-09-11 13:48:45 +010051#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020052#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Damien Lespiau70d21f02013-07-03 21:06:04 +010053#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020054#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
55#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
56#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030057#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020058#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030059#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
60 (pipe) == PIPE_B ? (b) : (c))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020061#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
Jani Nikulae7d7cad2014-11-14 16:54:21 +020062#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
63 (port) == PORT_B ? (b) : (c))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020064#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030065
Damien Lespiau98533252014-12-08 17:33:51 +000066#define _MASKED_FIELD(mask, value) ({ \
67 if (__builtin_constant_p(mask)) \
68 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
69 if (__builtin_constant_p(value)) \
70 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
71 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
72 BUILD_BUG_ON_MSG((value) & ~(mask), \
73 "Incorrect value for mask"); \
74 (mask) << 16 | (value); })
75#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
76#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
77
78
Daniel Vetter6b26c862012-04-24 14:04:12 +020079
Jesse Barnes585fb112008-07-29 11:54:06 -070080/* PCI config space */
81
Joonas Lahtinene10fa552016-04-15 12:03:39 +030082#define MCHBAR_I915 0x44
83#define MCHBAR_I965 0x48
84#define MCHBAR_SIZE (4 * 4096)
85
86#define DEVEN 0x54
87#define DEVEN_MCHBAR_EN (1 << 28)
88
89#define BSM 0x5c
90#define BSM_MASK (0xFFFF << 20)
91
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030092#define HPLLCC 0xc0 /* 85x only */
93#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070094#define GC_CLOCK_133_200 (0 << 0)
95#define GC_CLOCK_100_200 (1 << 0)
96#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030097#define GC_CLOCK_133_266 (3 << 0)
98#define GC_CLOCK_133_200_2 (4 << 0)
99#define GC_CLOCK_133_266_2 (5 << 0)
100#define GC_CLOCK_166_266 (6 << 0)
101#define GC_CLOCK_166_250 (7 << 0)
102
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300103#define I915_GDRST 0xc0 /* PCI config register */
104#define GRDOM_FULL (0 << 2)
105#define GRDOM_RENDER (1 << 2)
106#define GRDOM_MEDIA (3 << 2)
107#define GRDOM_MASK (3 << 2)
108#define GRDOM_RESET_STATUS (1 << 1)
109#define GRDOM_RESET_ENABLE (1 << 0)
110
111#define GCDGMBUS 0xcc
112
Jesse Barnesf97108d2010-01-29 11:27:07 -0800113#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700114#define GCFGC 0xf0 /* 915+ only */
115#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
116#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
117#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200118#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
119#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
120#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
121#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
122#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
123#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700124#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700125#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
126#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
127#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
128#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
129#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
130#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
131#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
132#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
133#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
134#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
135#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
136#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
137#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
138#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
139#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
140#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
141#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
142#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
143#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100144
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300145#define ASLE 0xe4
146#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700147
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300148#define SWSCI 0xe8
149#define SWSCI_SCISEL (1 << 15)
150#define SWSCI_GSSCIE (1 << 0)
151
152#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
153
Jesse Barnes585fb112008-07-29 11:54:06 -0700154
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200155#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300156#define ILK_GRDOM_FULL (0<<1)
157#define ILK_GRDOM_RENDER (1<<1)
158#define ILK_GRDOM_MEDIA (3<<1)
159#define ILK_GRDOM_MASK (3<<1)
160#define ILK_GRDOM_RESET_ENABLE (1<<0)
161
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200162#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700163#define GEN6_MBC_SNPCR_SHIFT 21
164#define GEN6_MBC_SNPCR_MASK (3<<21)
165#define GEN6_MBC_SNPCR_MAX (0<<21)
166#define GEN6_MBC_SNPCR_MED (1<<21)
167#define GEN6_MBC_SNPCR_LOW (2<<21)
168#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
169
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200170#define VLV_G3DCTL _MMIO(0x9024)
171#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300172
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200173#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100174#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
175#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
176#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
177#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
178#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
179
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200180#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800181#define GEN6_GRDOM_FULL (1 << 0)
182#define GEN6_GRDOM_RENDER (1 << 1)
183#define GEN6_GRDOM_MEDIA (1 << 2)
184#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200185#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100186#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200187#define GEN8_GRDOM_MEDIA2 (1 << 7)
Eric Anholtcff458c2010-11-18 09:31:14 +0800188
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200189#define RING_PP_DIR_BASE(ring) _MMIO((ring)->mmio_base+0x228)
190#define RING_PP_DIR_BASE_READ(ring) _MMIO((ring)->mmio_base+0x518)
191#define RING_PP_DIR_DCLV(ring) _MMIO((ring)->mmio_base+0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100192#define PP_DIR_DCLV_2G 0xffffffff
193
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200194#define GEN8_RING_PDP_UDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8 + 4)
195#define GEN8_RING_PDP_LDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800196
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200197#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600198#define GEN8_RPCS_ENABLE (1 << 31)
199#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
200#define GEN8_RPCS_S_CNT_SHIFT 15
201#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
202#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
203#define GEN8_RPCS_SS_CNT_SHIFT 8
204#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
205#define GEN8_RPCS_EU_MAX_SHIFT 4
206#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
207#define GEN8_RPCS_EU_MIN_SHIFT 0
208#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
209
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200210#define GAM_ECOCHK _MMIO(0x4090)
Damien Lespiau81e231a2015-02-09 19:33:19 +0000211#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100212#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100213#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700214#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100215#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
216#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300217#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
218#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
219#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
220#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
221#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100222
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300223#define GEN8_CONFIG0 _MMIO(0xD00)
224#define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
225
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200226#define GAC_ECO_BITS _MMIO(0x14090)
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300227#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200228#define ECOBITS_PPGTT_CACHE64B (3<<8)
229#define ECOBITS_PPGTT_CACHE4B (0<<8)
230
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200231#define GAB_CTL _MMIO(0x24000)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200232#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
233
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200234#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300235#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
236#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
237#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
238#define GEN6_STOLEN_RESERVED_1M (0 << 4)
239#define GEN6_STOLEN_RESERVED_512K (1 << 4)
240#define GEN6_STOLEN_RESERVED_256K (2 << 4)
241#define GEN6_STOLEN_RESERVED_128K (3 << 4)
242#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
243#define GEN7_STOLEN_RESERVED_1M (0 << 5)
244#define GEN7_STOLEN_RESERVED_256K (1 << 5)
245#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
246#define GEN8_STOLEN_RESERVED_1M (0 << 7)
247#define GEN8_STOLEN_RESERVED_2M (1 << 7)
248#define GEN8_STOLEN_RESERVED_4M (2 << 7)
249#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Daniel Vetter40bae732014-09-11 13:28:08 +0200250
Jesse Barnes585fb112008-07-29 11:54:06 -0700251/* VGA stuff */
252
253#define VGA_ST01_MDA 0x3ba
254#define VGA_ST01_CGA 0x3da
255
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200256#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700257#define VGA_MSR_WRITE 0x3c2
258#define VGA_MSR_READ 0x3cc
259#define VGA_MSR_MEM_EN (1<<1)
260#define VGA_MSR_CGA_MODE (1<<0)
261
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300262#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100263#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300264#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700265
266#define VGA_AR_INDEX 0x3c0
267#define VGA_AR_VID_EN (1<<5)
268#define VGA_AR_DATA_WRITE 0x3c0
269#define VGA_AR_DATA_READ 0x3c1
270
271#define VGA_GR_INDEX 0x3ce
272#define VGA_GR_DATA 0x3cf
273/* GR05 */
274#define VGA_GR_MEM_READ_MODE_SHIFT 3
275#define VGA_GR_MEM_READ_MODE_PLANE 1
276/* GR06 */
277#define VGA_GR_MEM_MODE_MASK 0xc
278#define VGA_GR_MEM_MODE_SHIFT 2
279#define VGA_GR_MEM_A0000_AFFFF 0
280#define VGA_GR_MEM_A0000_BFFFF 1
281#define VGA_GR_MEM_B0000_B7FFF 2
282#define VGA_GR_MEM_B0000_BFFFF 3
283
284#define VGA_DACMASK 0x3c6
285#define VGA_DACRX 0x3c7
286#define VGA_DACWX 0x3c8
287#define VGA_DACDATA 0x3c9
288
289#define VGA_CR_INDEX_MDA 0x3b4
290#define VGA_CR_DATA_MDA 0x3b5
291#define VGA_CR_INDEX_CGA 0x3d4
292#define VGA_CR_DATA_CGA 0x3d5
293
294/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800295 * Instruction field definitions used by the command parser
296 */
297#define INSTR_CLIENT_SHIFT 29
298#define INSTR_CLIENT_MASK 0xE0000000
299#define INSTR_MI_CLIENT 0x0
300#define INSTR_BC_CLIENT 0x2
301#define INSTR_RC_CLIENT 0x3
302#define INSTR_SUBCLIENT_SHIFT 27
303#define INSTR_SUBCLIENT_MASK 0x18000000
304#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800305#define INSTR_26_TO_24_MASK 0x7000000
306#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800307
308/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700309 * Memory interface instructions used by the kernel
310 */
311#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800312/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
313#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700314
315#define MI_NOOP MI_INSTR(0, 0)
316#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
317#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200318#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700319#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
320#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
321#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
322#define MI_FLUSH MI_INSTR(0x04, 0)
323#define MI_READ_FLUSH (1 << 0)
324#define MI_EXE_FLUSH (1 << 1)
325#define MI_NO_WRITE_FLUSH (1 << 2)
326#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
327#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800328#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800329#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
330#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
331#define MI_ARB_ENABLE (1<<0)
332#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700333#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800334#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
335#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800336#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400337#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200338#define MI_OVERLAY_CONTINUE (0x0<<21)
339#define MI_OVERLAY_ON (0x1<<21)
340#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700341#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500342#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700343#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500344#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200345/* IVB has funny definitions for which plane to flip. */
346#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
347#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
348#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
349#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
350#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
351#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000352/* SKL ones */
353#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
354#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
355#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
356#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
357#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
358#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
359#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
360#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
361#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700362#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800363#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
364#define MI_SEMAPHORE_UPDATE (1<<21)
365#define MI_SEMAPHORE_COMPARE (1<<20)
366#define MI_SEMAPHORE_REGISTER (1<<18)
367#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
368#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
369#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
370#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
371#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
372#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
373#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
374#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
375#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
376#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
377#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
378#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100379#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
380#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800381#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
382#define MI_MM_SPACE_GTT (1<<8)
383#define MI_MM_SPACE_PHYSICAL (0<<8)
384#define MI_SAVE_EXT_STATE_EN (1<<3)
385#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800386#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800387#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300388#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
389#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700390#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
391#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700392#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
393#define MI_SEMAPHORE_POLL (1<<15)
394#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700395#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200396#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
397#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
398#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700399#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
400#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000401/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
402 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
403 * simply ignores the register load under certain conditions.
404 * - One can actually load arbitrary many arbitrary registers: Simply issue x
405 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
406 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100407#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100408#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100409#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
410#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800411#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000412#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700413#define MI_FLUSH_DW_STORE_INDEX (1<<21)
414#define MI_INVALIDATE_TLB (1<<18)
415#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800416#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800417#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700418#define MI_INVALIDATE_BSD (1<<7)
419#define MI_FLUSH_DW_USE_GTT (1<<2)
420#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100421#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
422#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700423#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100424#define MI_BATCH_NON_SECURE (1)
425/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800426#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100427#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800428#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700429#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100430#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700431#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300432#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800433
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200434#define MI_PREDICATE_SRC0 _MMIO(0x2400)
435#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
436#define MI_PREDICATE_SRC1 _MMIO(0x2408)
437#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300438
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200439#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300440#define LOWER_SLICE_ENABLED (1<<0)
441#define LOWER_SLICE_DISABLED (0<<0)
442
Jesse Barnes585fb112008-07-29 11:54:06 -0700443/*
444 * 3D instructions used by the kernel
445 */
446#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
447
448#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
449#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
450#define SC_UPDATE_SCISSOR (0x1<<1)
451#define SC_ENABLE_MASK (0x1<<0)
452#define SC_ENABLE (0x1<<0)
453#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
454#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
455#define SCI_YMIN_MASK (0xffff<<16)
456#define SCI_XMIN_MASK (0xffff<<0)
457#define SCI_YMAX_MASK (0xffff<<16)
458#define SCI_XMAX_MASK (0xffff<<0)
459#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
460#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
461#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
462#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
463#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
464#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
465#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
466#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
467#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100468
469#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
470#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700471#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
472#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100473#define BLT_WRITE_A (2<<20)
474#define BLT_WRITE_RGB (1<<20)
475#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700476#define BLT_DEPTH_8 (0<<24)
477#define BLT_DEPTH_16_565 (1<<24)
478#define BLT_DEPTH_16_1555 (2<<24)
479#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100480#define BLT_ROP_SRC_COPY (0xcc<<16)
481#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700482#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
483#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
484#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
485#define ASYNC_FLIP (1<<22)
486#define DISPLAY_PLANE_A (0<<20)
487#define DISPLAY_PLANE_B (1<<20)
Ville Syrjälä68d97532015-09-18 20:03:39 +0300488#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100489#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200490#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800491#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800492#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200493#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700494#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000495#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200496#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800497#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200498#define PIPE_CONTROL_DEPTH_STALL (1<<13)
499#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200500#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200501#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
502#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
503#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
504#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700505#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100506#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200507#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
508#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
509#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200510#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200511#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700512#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700513
Brad Volkin3a6fa982014-02-18 10:15:47 -0800514/*
515 * Commands used only by the command parser
516 */
517#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
518#define MI_ARB_CHECK MI_INSTR(0x05, 0)
519#define MI_RS_CONTROL MI_INSTR(0x06, 0)
520#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
521#define MI_PREDICATE MI_INSTR(0x0C, 0)
522#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
523#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800524#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800525#define MI_URB_CLEAR MI_INSTR(0x19, 0)
526#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
527#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800528#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
529#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800530#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
531#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
532#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
533#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
534#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
535
536#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
537#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800538#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
539#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800540#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
541#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
542#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
543 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
544#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
545 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
546#define GFX_OP_3DSTATE_SO_DECL_LIST \
547 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
548
549#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
550 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
551#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
552 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
553#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
554 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
555#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
556 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
557#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
558 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
559
560#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
561
562#define COLOR_BLT ((0x2<<29)|(0x40<<22))
563#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100564
565/*
Brad Volkin5947de92014-02-18 10:15:50 -0800566 * Registers used only by the command parser
567 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200568#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800569
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200570#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
571#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
572#define HS_INVOCATION_COUNT _MMIO(0x2300)
573#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
574#define DS_INVOCATION_COUNT _MMIO(0x2308)
575#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
576#define IA_VERTICES_COUNT _MMIO(0x2310)
577#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
578#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
579#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
580#define VS_INVOCATION_COUNT _MMIO(0x2320)
581#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
582#define GS_INVOCATION_COUNT _MMIO(0x2328)
583#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
584#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
585#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
586#define CL_INVOCATION_COUNT _MMIO(0x2338)
587#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
588#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
589#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
590#define PS_INVOCATION_COUNT _MMIO(0x2348)
591#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
592#define PS_DEPTH_COUNT _MMIO(0x2350)
593#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800594
595/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200596#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
597#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800598
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200599#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
600#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700601
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200602#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
603#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
604#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
605#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
606#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
607#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700608
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200609#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
610#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
611#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700612
Jordan Justen1b850662016-03-06 23:30:29 -0800613/* There are the 16 64-bit CS General Purpose Registers */
614#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
615#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
616
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200617#define OACONTROL _MMIO(0x2360)
Kenneth Graunke180b8132014-03-25 22:52:03 -0700618
Brad Volkin220375a2014-02-18 10:15:51 -0800619#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
620#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200621#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800622
Brad Volkin5947de92014-02-18 10:15:50 -0800623/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100624 * Reset registers
625 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200626#define DEBUG_RESET_I830 _MMIO(0x6070)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100627#define DEBUG_RESET_FULL (1<<7)
628#define DEBUG_RESET_RENDER (1<<8)
629#define DEBUG_RESET_DISPLAY (1<<9)
630
Jesse Barnes57f350b2012-03-28 13:39:25 -0700631/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300632 * IOSF sideband
633 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200634#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300635#define IOSF_DEVFN_SHIFT 24
636#define IOSF_OPCODE_SHIFT 16
637#define IOSF_PORT_SHIFT 8
638#define IOSF_BYTE_ENABLES_SHIFT 4
639#define IOSF_BAR_SHIFT 1
640#define IOSF_SB_BUSY (1<<0)
Jani Nikula4688d452016-02-04 12:50:53 +0200641#define IOSF_PORT_BUNIT 0x03
642#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300643#define IOSF_PORT_NC 0x11
644#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300645#define IOSF_PORT_GPIO_NC 0x13
646#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +0200647#define IOSF_PORT_DPIO_2 0x1a
648#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +0200649#define IOSF_PORT_GPIO_SC 0x48
650#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +0200651#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +0200652#define CHV_IOSF_PORT_GPIO_N 0x13
653#define CHV_IOSF_PORT_GPIO_SE 0x48
654#define CHV_IOSF_PORT_GPIO_E 0xa8
655#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200656#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
657#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300658
Jesse Barnes30a970c2013-11-04 13:48:12 -0800659/* See configdb bunit SB addr map */
660#define BUNIT_REG_BISOC 0x11
661
Jesse Barnes30a970c2013-11-04 13:48:12 -0800662#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300663#define DSPFREQSTAT_SHIFT_CHV 24
664#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
665#define DSPFREQGUAR_SHIFT_CHV 8
666#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800667#define DSPFREQSTAT_SHIFT 30
668#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
669#define DSPFREQGUAR_SHIFT 14
670#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200671#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
672#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
673#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +0300674#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
675#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
676#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
677#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
678#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
679#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
680#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
681#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
682#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
683#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
684#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
685#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200686
687/* See the PUNIT HAS v0.8 for the below bits */
688enum punit_power_well {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100689 /* These numbers are fixed and must match the position of the pw bits */
Imre Deaka30180a2014-03-04 19:23:02 +0200690 PUNIT_POWER_WELL_RENDER = 0,
691 PUNIT_POWER_WELL_MEDIA = 1,
692 PUNIT_POWER_WELL_DISP2D = 3,
693 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
694 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
695 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
696 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
697 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
698 PUNIT_POWER_WELL_DPIO_RX0 = 10,
699 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300700 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +0200701
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100702 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +0200703 PUNIT_POWER_WELL_ALWAYS_ON,
Imre Deaka30180a2014-03-04 19:23:02 +0200704};
705
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000706enum skl_disp_power_wells {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100707 /* These numbers are fixed and must match the position of the pw bits */
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000708 SKL_DISP_PW_MISC_IO,
709 SKL_DISP_PW_DDI_A_E,
710 SKL_DISP_PW_DDI_B,
711 SKL_DISP_PW_DDI_C,
712 SKL_DISP_PW_DDI_D,
713 SKL_DISP_PW_1 = 14,
714 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +0200715
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100716 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +0200717 SKL_DISP_PW_ALWAYS_ON,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100718 SKL_DISP_PW_DC_OFF,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000719};
720
721#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
722#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
723
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800724#define PUNIT_REG_PWRGT_CTRL 0x60
725#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200726#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
727#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
728#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
729#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
730#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800731
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300732#define PUNIT_REG_GPU_LFM 0xd3
733#define PUNIT_REG_GPU_FREQ_REQ 0xd4
734#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +0200735#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +0300736#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300737#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400738#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300739
740#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
741#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
742
Deepak S095acd52015-01-17 11:05:59 +0530743#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
744#define FB_GFX_FREQ_FUSE_MASK 0xff
745#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
746#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
747#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
748
749#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
750#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
751
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200752#define PUNIT_REG_DDR_SETUP2 0x139
753#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
754#define FORCE_DDR_LOW_FREQ (1 << 1)
755#define FORCE_DDR_HIGH_FREQ (1 << 0)
756
Deepak S2b6b3a02014-05-27 15:59:30 +0530757#define PUNIT_GPU_STATUS_REG 0xdb
758#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
759#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
760#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
761#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
762
763#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
764#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
765#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
766
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300767#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
768#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
769#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
770#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
771#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
772#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
773#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
774#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
775#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
776#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
777
Deepak S3ef62342015-04-29 08:36:24 +0530778#define VLV_TURBO_SOC_OVERRIDE 0x04
779#define VLV_OVERRIDE_EN 1
780#define VLV_SOC_TDP_EN (1 << 1)
781#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
782#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
783
Deepak S31685c22014-07-03 17:33:01 -0400784#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
Deepak S31685c22014-07-03 17:33:01 -0400785
ymohanmabe4fc042013-08-27 23:40:56 +0300786/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800787#define CCK_FUSE_REG 0x8
788#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300789#define CCK_REG_DSI_PLL_FUSE 0x44
790#define CCK_REG_DSI_PLL_CONTROL 0x48
791#define DSI_PLL_VCO_EN (1 << 31)
792#define DSI_PLL_LDO_GATE (1 << 30)
793#define DSI_PLL_P1_POST_DIV_SHIFT 17
794#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
795#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
796#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
797#define DSI_PLL_MUX_MASK (3 << 9)
798#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
799#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
800#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
801#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
802#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
803#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
804#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
805#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
806#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
807#define DSI_PLL_LOCK (1 << 0)
808#define CCK_REG_DSI_PLL_DIVIDER 0x4c
809#define DSI_PLL_LFSR (1 << 31)
810#define DSI_PLL_FRACTION_EN (1 << 30)
811#define DSI_PLL_FRAC_COUNTER_SHIFT 27
812#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
813#define DSI_PLL_USYNC_CNT_SHIFT 18
814#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
815#define DSI_PLL_N1_DIV_SHIFT 16
816#define DSI_PLL_N1_DIV_MASK (3 << 16)
817#define DSI_PLL_M1_DIV_SHIFT 0
818#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300819#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200820#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -0800821#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200822#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +0300823#define CCK_TRUNK_FORCE_ON (1 << 17)
824#define CCK_TRUNK_FORCE_OFF (1 << 16)
825#define CCK_FREQUENCY_STATUS (0x1f << 8)
826#define CCK_FREQUENCY_STATUS_SHIFT 8
827#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300828
Ville Syrjälä0e767182014-04-25 20:14:31 +0300829/**
830 * DOC: DPIO
831 *
Imre Deakeee21562015-03-10 21:18:30 +0200832 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
Ville Syrjälä0e767182014-04-25 20:14:31 +0300833 * ports. DPIO is the name given to such a display PHY. These PHYs
834 * don't follow the standard programming model using direct MMIO
835 * registers, and instead their registers must be accessed trough IOSF
836 * sideband. VLV has one such PHY for driving ports B and C, and CHV
837 * adds another PHY for driving port D. Each PHY responds to specific
838 * IOSF-SB port.
839 *
840 * Each display PHY is made up of one or two channels. Each channel
841 * houses a common lane part which contains the PLL and other common
842 * logic. CH0 common lane also contains the IOSF-SB logic for the
843 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
844 * must be running when any DPIO registers are accessed.
845 *
846 * In addition to having their own registers, the PHYs are also
847 * controlled through some dedicated signals from the display
848 * controller. These include PLL reference clock enable, PLL enable,
849 * and CRI clock selection, for example.
850 *
851 * Eeach channel also has two splines (also called data lanes), and
852 * each spline is made up of one Physical Access Coding Sub-Layer
853 * (PCS) block and two TX lanes. So each channel has two PCS blocks
854 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
855 * data/clock pairs depending on the output type.
856 *
857 * Additionally the PHY also contains an AUX lane with AUX blocks
858 * for each channel. This is used for DP AUX communication, but
859 * this fact isn't really relevant for the driver since AUX is
860 * controlled from the display controller side. No DPIO registers
861 * need to be accessed during AUX communication,
862 *
Imre Deakeee21562015-03-10 21:18:30 +0200863 * Generally on VLV/CHV the common lane corresponds to the pipe and
Masanari Iida32197aa2014-10-20 23:53:13 +0900864 * the spline (PCS/TX) corresponds to the port.
Ville Syrjälä0e767182014-04-25 20:14:31 +0300865 *
866 * For dual channel PHY (VLV/CHV):
867 *
868 * pipe A == CMN/PLL/REF CH0
869 *
870 * pipe B == CMN/PLL/REF CH1
871 *
872 * port B == PCS/TX CH0
873 *
874 * port C == PCS/TX CH1
875 *
876 * This is especially important when we cross the streams
877 * ie. drive port B with pipe B, or port C with pipe A.
878 *
879 * For single channel PHY (CHV):
880 *
881 * pipe C == CMN/PLL/REF CH0
882 *
883 * port D == PCS/TX CH0
884 *
Imre Deakeee21562015-03-10 21:18:30 +0200885 * On BXT the entire PHY channel corresponds to the port. That means
886 * the PLL is also now associated with the port rather than the pipe,
887 * and so the clock needs to be routed to the appropriate transcoder.
888 * Port A PLL is directly connected to transcoder EDP and port B/C
889 * PLLs can be routed to any transcoder A/B/C.
890 *
891 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
892 * digital port D (CHV) or port A (BXT).
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200893 *
Danilo Cesar Lemes de Paulaf03d8ed2015-11-25 18:07:55 +0100894 *
895 * Dual channel PHY (VLV/CHV/BXT)
896 * ---------------------------------
897 * | CH0 | CH1 |
898 * | CMN/PLL/REF | CMN/PLL/REF |
899 * |---------------|---------------| Display PHY
900 * | PCS01 | PCS23 | PCS01 | PCS23 |
901 * |-------|-------|-------|-------|
902 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
903 * ---------------------------------
904 * | DDI0 | DDI1 | DP/HDMI ports
905 * ---------------------------------
906 *
907 * Single channel PHY (CHV/BXT)
908 * -----------------
909 * | CH0 |
910 * | CMN/PLL/REF |
911 * |---------------| Display PHY
912 * | PCS01 | PCS23 |
913 * |-------|-------|
914 * |TX0|TX1|TX2|TX3|
915 * -----------------
916 * | DDI2 | DP/HDMI port
917 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700918 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300919#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300920
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200921#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700922#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
923#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
924#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700925#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700926
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800927#define DPIO_PHY(pipe) ((pipe) >> 1)
928#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
929
Daniel Vetter598fac62013-04-18 22:01:46 +0200930/*
931 * Per pipe/PLL DPIO regs
932 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800933#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700934#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200935#define DPIO_POST_DIV_DAC 0
936#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
937#define DPIO_POST_DIV_LVDS1 2
938#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700939#define DPIO_K_SHIFT (24) /* 4 bits */
940#define DPIO_P1_SHIFT (21) /* 3 bits */
941#define DPIO_P2_SHIFT (16) /* 5 bits */
942#define DPIO_N_SHIFT (12) /* 4 bits */
943#define DPIO_ENABLE_CALIBRATION (1<<11)
944#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
945#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800946#define _VLV_PLL_DW3_CH1 0x802c
947#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700948
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800949#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700950#define DPIO_REFSEL_OVERRIDE 27
951#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
952#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
953#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530954#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700955#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
956#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800957#define _VLV_PLL_DW5_CH1 0x8034
958#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700959
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800960#define _VLV_PLL_DW7_CH0 0x801c
961#define _VLV_PLL_DW7_CH1 0x803c
962#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700963
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800964#define _VLV_PLL_DW8_CH0 0x8040
965#define _VLV_PLL_DW8_CH1 0x8060
966#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200967
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800968#define VLV_PLL_DW9_BCAST 0xc044
969#define _VLV_PLL_DW9_CH0 0x8044
970#define _VLV_PLL_DW9_CH1 0x8064
971#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200972
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800973#define _VLV_PLL_DW10_CH0 0x8048
974#define _VLV_PLL_DW10_CH1 0x8068
975#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200976
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800977#define _VLV_PLL_DW11_CH0 0x804c
978#define _VLV_PLL_DW11_CH1 0x806c
979#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700980
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800981/* Spec for ref block start counts at DW10 */
982#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200983
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800984#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100985
Daniel Vetter598fac62013-04-18 22:01:46 +0200986/*
987 * Per DDI channel DPIO regs
988 */
989
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800990#define _VLV_PCS_DW0_CH0 0x8200
991#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200992#define DPIO_PCS_TX_LANE2_RESET (1<<16)
993#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300994#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
995#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800996#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200997
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300998#define _VLV_PCS01_DW0_CH0 0x200
999#define _VLV_PCS23_DW0_CH0 0x400
1000#define _VLV_PCS01_DW0_CH1 0x2600
1001#define _VLV_PCS23_DW0_CH1 0x2800
1002#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1003#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1004
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001005#define _VLV_PCS_DW1_CH0 0x8204
1006#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001007#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +02001008#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1009#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1010#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1011#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001012#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001013
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001014#define _VLV_PCS01_DW1_CH0 0x204
1015#define _VLV_PCS23_DW1_CH0 0x404
1016#define _VLV_PCS01_DW1_CH1 0x2604
1017#define _VLV_PCS23_DW1_CH1 0x2804
1018#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1019#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1020
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001021#define _VLV_PCS_DW8_CH0 0x8220
1022#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001023#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1024#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001025#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001026
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001027#define _VLV_PCS01_DW8_CH0 0x0220
1028#define _VLV_PCS23_DW8_CH0 0x0420
1029#define _VLV_PCS01_DW8_CH1 0x2620
1030#define _VLV_PCS23_DW8_CH1 0x2820
1031#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1032#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001033
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001034#define _VLV_PCS_DW9_CH0 0x8224
1035#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001036#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1037#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1038#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1039#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1040#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1041#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001042#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001043
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001044#define _VLV_PCS01_DW9_CH0 0x224
1045#define _VLV_PCS23_DW9_CH0 0x424
1046#define _VLV_PCS01_DW9_CH1 0x2624
1047#define _VLV_PCS23_DW9_CH1 0x2824
1048#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1049#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1050
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001051#define _CHV_PCS_DW10_CH0 0x8228
1052#define _CHV_PCS_DW10_CH1 0x8428
1053#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1054#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001055#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1056#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1057#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1058#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1059#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1060#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001061#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1062
Ville Syrjälä1966e592014-04-09 13:29:04 +03001063#define _VLV_PCS01_DW10_CH0 0x0228
1064#define _VLV_PCS23_DW10_CH0 0x0428
1065#define _VLV_PCS01_DW10_CH1 0x2628
1066#define _VLV_PCS23_DW10_CH1 0x2828
1067#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1068#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1069
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001070#define _VLV_PCS_DW11_CH0 0x822c
1071#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001072#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001073#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1074#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1075#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001076#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001077
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001078#define _VLV_PCS01_DW11_CH0 0x022c
1079#define _VLV_PCS23_DW11_CH0 0x042c
1080#define _VLV_PCS01_DW11_CH1 0x262c
1081#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001082#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1083#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001084
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001085#define _VLV_PCS01_DW12_CH0 0x0230
1086#define _VLV_PCS23_DW12_CH0 0x0430
1087#define _VLV_PCS01_DW12_CH1 0x2630
1088#define _VLV_PCS23_DW12_CH1 0x2830
1089#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1090#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1091
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001092#define _VLV_PCS_DW12_CH0 0x8230
1093#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001094#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1095#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1096#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1097#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1098#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001099#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001100
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001101#define _VLV_PCS_DW14_CH0 0x8238
1102#define _VLV_PCS_DW14_CH1 0x8438
1103#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001104
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001105#define _VLV_PCS_DW23_CH0 0x825c
1106#define _VLV_PCS_DW23_CH1 0x845c
1107#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001108
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001109#define _VLV_TX_DW2_CH0 0x8288
1110#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001111#define DPIO_SWING_MARGIN000_SHIFT 16
1112#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001113#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001114#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001115
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001116#define _VLV_TX_DW3_CH0 0x828c
1117#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001118/* The following bit for CHV phy */
1119#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001120#define DPIO_SWING_MARGIN101_SHIFT 16
1121#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001122#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1123
1124#define _VLV_TX_DW4_CH0 0x8290
1125#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001126#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1127#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001128#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1129#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001130#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1131
1132#define _VLV_TX3_DW4_CH0 0x690
1133#define _VLV_TX3_DW4_CH1 0x2a90
1134#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1135
1136#define _VLV_TX_DW5_CH0 0x8294
1137#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001138#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001139#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001140
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001141#define _VLV_TX_DW11_CH0 0x82ac
1142#define _VLV_TX_DW11_CH1 0x84ac
1143#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001144
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001145#define _VLV_TX_DW14_CH0 0x82b8
1146#define _VLV_TX_DW14_CH1 0x84b8
1147#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301148
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001149/* CHV dpPhy registers */
1150#define _CHV_PLL_DW0_CH0 0x8000
1151#define _CHV_PLL_DW0_CH1 0x8180
1152#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1153
1154#define _CHV_PLL_DW1_CH0 0x8004
1155#define _CHV_PLL_DW1_CH1 0x8184
1156#define DPIO_CHV_N_DIV_SHIFT 8
1157#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1158#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1159
1160#define _CHV_PLL_DW2_CH0 0x8008
1161#define _CHV_PLL_DW2_CH1 0x8188
1162#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1163
1164#define _CHV_PLL_DW3_CH0 0x800c
1165#define _CHV_PLL_DW3_CH1 0x818c
1166#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1167#define DPIO_CHV_FIRST_MOD (0 << 8)
1168#define DPIO_CHV_SECOND_MOD (1 << 8)
1169#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301170#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001171#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1172
1173#define _CHV_PLL_DW6_CH0 0x8018
1174#define _CHV_PLL_DW6_CH1 0x8198
1175#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1176#define DPIO_CHV_INT_COEFF_SHIFT 8
1177#define DPIO_CHV_PROP_COEFF_SHIFT 0
1178#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1179
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301180#define _CHV_PLL_DW8_CH0 0x8020
1181#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301182#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1183#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301184#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1185
1186#define _CHV_PLL_DW9_CH0 0x8024
1187#define _CHV_PLL_DW9_CH1 0x81A4
1188#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301189#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301190#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1191#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1192
Ville Syrjälä6669e392015-07-08 23:46:00 +03001193#define _CHV_CMN_DW0_CH0 0x8100
1194#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1195#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1196#define DPIO_ALLDL_POWERDOWN (1 << 1)
1197#define DPIO_ANYDL_POWERDOWN (1 << 0)
1198
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001199#define _CHV_CMN_DW5_CH0 0x8114
1200#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1201#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1202#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1203#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1204#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1205#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1206#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1207#define CHV_BUFLEFTENA1_MASK (3 << 22)
1208
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001209#define _CHV_CMN_DW13_CH0 0x8134
1210#define _CHV_CMN_DW0_CH1 0x8080
1211#define DPIO_CHV_S1_DIV_SHIFT 21
1212#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1213#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1214#define DPIO_CHV_K_DIV_SHIFT 4
1215#define DPIO_PLL_FREQLOCK (1 << 1)
1216#define DPIO_PLL_LOCK (1 << 0)
1217#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1218
1219#define _CHV_CMN_DW14_CH0 0x8138
1220#define _CHV_CMN_DW1_CH1 0x8084
1221#define DPIO_AFC_RECAL (1 << 14)
1222#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001223#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1224#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1225#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1226#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1227#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1228#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1229#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1230#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001231#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1232
Ville Syrjälä9197c882014-04-09 13:29:05 +03001233#define _CHV_CMN_DW19_CH0 0x814c
1234#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001235#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1236#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001237#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001238#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001239
Ville Syrjälä9197c882014-04-09 13:29:05 +03001240#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1241
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001242#define CHV_CMN_DW28 0x8170
1243#define DPIO_CL1POWERDOWNEN (1 << 23)
1244#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001245#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1246#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1247#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1248#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001249
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001250#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001251#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001252#define DPIO_LRC_BYPASS (1 << 3)
1253
1254#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1255 (lane) * 0x200 + (offset))
1256
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001257#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1258#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1259#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1260#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1261#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1262#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1263#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1264#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1265#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1266#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1267#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001268#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1269#define DPIO_FRC_LATENCY_SHFIT 8
1270#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1271#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301272
1273/* BXT PHY registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001274#define _BXT_PHY(phy, a, b) _MMIO_PIPE((phy), (a), (b))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001276#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301277#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1278
1279#define _PHY_CTL_FAMILY_EDP 0x64C80
1280#define _PHY_CTL_FAMILY_DDI 0x64C90
1281#define COMMON_RESET_DIS (1 << 31)
1282#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1283 _PHY_CTL_FAMILY_EDP)
1284
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301285/* BXT PHY PLL registers */
1286#define _PORT_PLL_A 0x46074
1287#define _PORT_PLL_B 0x46078
1288#define _PORT_PLL_C 0x4607c
1289#define PORT_PLL_ENABLE (1 << 31)
1290#define PORT_PLL_LOCK (1 << 30)
1291#define PORT_PLL_REF_SEL (1 << 27)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001292#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301293
1294#define _PORT_PLL_EBB_0_A 0x162034
1295#define _PORT_PLL_EBB_0_B 0x6C034
1296#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001297#define PORT_PLL_P1_SHIFT 13
1298#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1299#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1300#define PORT_PLL_P2_SHIFT 8
1301#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1302#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001303#define BXT_PORT_PLL_EBB_0(port) _MMIO_PORT3(port, _PORT_PLL_EBB_0_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301304 _PORT_PLL_EBB_0_B, \
1305 _PORT_PLL_EBB_0_C)
1306
1307#define _PORT_PLL_EBB_4_A 0x162038
1308#define _PORT_PLL_EBB_4_B 0x6C038
1309#define _PORT_PLL_EBB_4_C 0x6C344
1310#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1311#define PORT_PLL_RECALIBRATE (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001312#define BXT_PORT_PLL_EBB_4(port) _MMIO_PORT3(port, _PORT_PLL_EBB_4_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301313 _PORT_PLL_EBB_4_B, \
1314 _PORT_PLL_EBB_4_C)
1315
1316#define _PORT_PLL_0_A 0x162100
1317#define _PORT_PLL_0_B 0x6C100
1318#define _PORT_PLL_0_C 0x6C380
1319/* PORT_PLL_0_A */
1320#define PORT_PLL_M2_MASK 0xFF
1321/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001322#define PORT_PLL_N_SHIFT 8
1323#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1324#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301325/* PORT_PLL_2_A */
1326#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1327/* PORT_PLL_3_A */
1328#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1329/* PORT_PLL_6_A */
1330#define PORT_PLL_PROP_COEFF_MASK 0xF
1331#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1332#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1333#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1334#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1335/* PORT_PLL_8_A */
1336#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301337/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001338#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1339#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301340/* PORT_PLL_10_A */
1341#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301342#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301343#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001344#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301345#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1346 _PORT_PLL_0_B, \
1347 _PORT_PLL_0_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001348#define BXT_PORT_PLL(port, idx) _MMIO(_PORT_PLL_BASE(port) + (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301349
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301350/* BXT PHY common lane registers */
1351#define _PORT_CL1CM_DW0_A 0x162000
1352#define _PORT_CL1CM_DW0_BC 0x6C000
1353#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301354#define PHY_RESERVED (1 << 7)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301355#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1356 _PORT_CL1CM_DW0_A)
1357
1358#define _PORT_CL1CM_DW9_A 0x162024
1359#define _PORT_CL1CM_DW9_BC 0x6C024
1360#define IREF0RC_OFFSET_SHIFT 8
1361#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1362#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1363 _PORT_CL1CM_DW9_A)
1364
1365#define _PORT_CL1CM_DW10_A 0x162028
1366#define _PORT_CL1CM_DW10_BC 0x6C028
1367#define IREF1RC_OFFSET_SHIFT 8
1368#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1369#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1370 _PORT_CL1CM_DW10_A)
1371
1372#define _PORT_CL1CM_DW28_A 0x162070
1373#define _PORT_CL1CM_DW28_BC 0x6C070
1374#define OCL1_POWER_DOWN_EN (1 << 23)
1375#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1376#define SUS_CLK_CONFIG 0x3
1377#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1378 _PORT_CL1CM_DW28_A)
1379
1380#define _PORT_CL1CM_DW30_A 0x162078
1381#define _PORT_CL1CM_DW30_BC 0x6C078
1382#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1383#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1384 _PORT_CL1CM_DW30_A)
1385
1386/* Defined for PHY0 only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001387#define BXT_PORT_CL2CM_DW6_BC _MMIO(0x6C358)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301388#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1389
1390/* BXT PHY Ref registers */
1391#define _PORT_REF_DW3_A 0x16218C
1392#define _PORT_REF_DW3_BC 0x6C18C
1393#define GRC_DONE (1 << 22)
1394#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1395 _PORT_REF_DW3_A)
1396
1397#define _PORT_REF_DW6_A 0x162198
1398#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03001399#define GRC_CODE_SHIFT 24
1400#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301401#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03001402#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301403#define GRC_CODE_SLOW_SHIFT 8
1404#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1405#define GRC_CODE_NOM_MASK 0xFF
1406#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1407 _PORT_REF_DW6_A)
1408
1409#define _PORT_REF_DW8_A 0x1621A0
1410#define _PORT_REF_DW8_BC 0x6C1A0
1411#define GRC_DIS (1 << 15)
1412#define GRC_RDY_OVRD (1 << 1)
1413#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1414 _PORT_REF_DW8_A)
1415
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301416/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301417#define _PORT_PCS_DW10_LN01_A 0x162428
1418#define _PORT_PCS_DW10_LN01_B 0x6C428
1419#define _PORT_PCS_DW10_LN01_C 0x6C828
1420#define _PORT_PCS_DW10_GRP_A 0x162C28
1421#define _PORT_PCS_DW10_GRP_B 0x6CC28
1422#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001423#define BXT_PORT_PCS_DW10_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW10_LN01_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301424 _PORT_PCS_DW10_LN01_B, \
1425 _PORT_PCS_DW10_LN01_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001426#define BXT_PORT_PCS_DW10_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW10_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301427 _PORT_PCS_DW10_GRP_B, \
1428 _PORT_PCS_DW10_GRP_C)
1429#define TX2_SWING_CALC_INIT (1 << 31)
1430#define TX1_SWING_CALC_INIT (1 << 30)
1431
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301432#define _PORT_PCS_DW12_LN01_A 0x162430
1433#define _PORT_PCS_DW12_LN01_B 0x6C430
1434#define _PORT_PCS_DW12_LN01_C 0x6C830
1435#define _PORT_PCS_DW12_LN23_A 0x162630
1436#define _PORT_PCS_DW12_LN23_B 0x6C630
1437#define _PORT_PCS_DW12_LN23_C 0x6CA30
1438#define _PORT_PCS_DW12_GRP_A 0x162c30
1439#define _PORT_PCS_DW12_GRP_B 0x6CC30
1440#define _PORT_PCS_DW12_GRP_C 0x6CE30
1441#define LANESTAGGER_STRAP_OVRD (1 << 6)
1442#define LANE_STAGGER_MASK 0x1F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001443#define BXT_PORT_PCS_DW12_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN01_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301444 _PORT_PCS_DW12_LN01_B, \
1445 _PORT_PCS_DW12_LN01_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001446#define BXT_PORT_PCS_DW12_LN23(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN23_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301447 _PORT_PCS_DW12_LN23_B, \
1448 _PORT_PCS_DW12_LN23_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001449#define BXT_PORT_PCS_DW12_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW12_GRP_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301450 _PORT_PCS_DW12_GRP_B, \
1451 _PORT_PCS_DW12_GRP_C)
1452
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301453/* BXT PHY TX registers */
1454#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1455 ((lane) & 1) * 0x80)
1456
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301457#define _PORT_TX_DW2_LN0_A 0x162508
1458#define _PORT_TX_DW2_LN0_B 0x6C508
1459#define _PORT_TX_DW2_LN0_C 0x6C908
1460#define _PORT_TX_DW2_GRP_A 0x162D08
1461#define _PORT_TX_DW2_GRP_B 0x6CD08
1462#define _PORT_TX_DW2_GRP_C 0x6CF08
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001463#define BXT_PORT_TX_DW2_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW2_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301464 _PORT_TX_DW2_GRP_B, \
1465 _PORT_TX_DW2_GRP_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001466#define BXT_PORT_TX_DW2_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW2_LN0_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301467 _PORT_TX_DW2_LN0_B, \
1468 _PORT_TX_DW2_LN0_C)
1469#define MARGIN_000_SHIFT 16
1470#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1471#define UNIQ_TRANS_SCALE_SHIFT 8
1472#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1473
1474#define _PORT_TX_DW3_LN0_A 0x16250C
1475#define _PORT_TX_DW3_LN0_B 0x6C50C
1476#define _PORT_TX_DW3_LN0_C 0x6C90C
1477#define _PORT_TX_DW3_GRP_A 0x162D0C
1478#define _PORT_TX_DW3_GRP_B 0x6CD0C
1479#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001480#define BXT_PORT_TX_DW3_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW3_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301481 _PORT_TX_DW3_GRP_B, \
1482 _PORT_TX_DW3_GRP_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001483#define BXT_PORT_TX_DW3_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW3_LN0_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301484 _PORT_TX_DW3_LN0_B, \
1485 _PORT_TX_DW3_LN0_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301486#define SCALE_DCOMP_METHOD (1 << 26)
1487#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301488
1489#define _PORT_TX_DW4_LN0_A 0x162510
1490#define _PORT_TX_DW4_LN0_B 0x6C510
1491#define _PORT_TX_DW4_LN0_C 0x6C910
1492#define _PORT_TX_DW4_GRP_A 0x162D10
1493#define _PORT_TX_DW4_GRP_B 0x6CD10
1494#define _PORT_TX_DW4_GRP_C 0x6CF10
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001495#define BXT_PORT_TX_DW4_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW4_LN0_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301496 _PORT_TX_DW4_LN0_B, \
1497 _PORT_TX_DW4_LN0_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001498#define BXT_PORT_TX_DW4_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW4_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301499 _PORT_TX_DW4_GRP_B, \
1500 _PORT_TX_DW4_GRP_C)
1501#define DEEMPH_SHIFT 24
1502#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1503
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301504#define _PORT_TX_DW14_LN0_A 0x162538
1505#define _PORT_TX_DW14_LN0_B 0x6C538
1506#define _PORT_TX_DW14_LN0_C 0x6C938
1507#define LATENCY_OPTIM_SHIFT 30
1508#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001509#define BXT_PORT_TX_DW14_LN(port, lane) _MMIO(_PORT3((port), _PORT_TX_DW14_LN0_A, \
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301510 _PORT_TX_DW14_LN0_B, \
1511 _PORT_TX_DW14_LN0_C) + \
1512 _BXT_LANE_OFFSET(lane))
1513
David Weinehallf8896f52015-06-25 11:11:03 +03001514/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001515#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03001516/* SKL VccIO mask */
1517#define SKL_VCCIO_MASK 0x1
1518/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001519#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03001520/* I_boost values */
1521#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1522#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1523/* Balance leg disable bits */
1524#define BALANCE_LEG_DISABLE_SHIFT 23
1525
Jesse Barnes585fb112008-07-29 11:54:06 -07001526/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001527 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001528 * [0-7] @ 0x2000 gen2,gen3
1529 * [8-15] @ 0x3000 945,g33,pnv
1530 *
1531 * [0-15] @ 0x3000 gen4,gen5
1532 *
1533 * [0-15] @ 0x100000 gen6,vlv,chv
1534 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08001535 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001536#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001537#define I830_FENCE_START_MASK 0x07f80000
1538#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001539#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001540#define I830_FENCE_PITCH_SHIFT 4
1541#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001542#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001543#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001544#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001545
1546#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001547#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001548
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1550#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001551#define I965_FENCE_PITCH_SHIFT 2
1552#define I965_FENCE_TILING_Y_SHIFT 1
1553#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001554#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001556#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1557#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001558#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001559#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001560
Deepak S2b6b3a02014-05-27 15:59:30 +05301561
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001562/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001563#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001564#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001565#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001566#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1567#define TILECTL_BACKSNOOP_DIS (1 << 3)
1568
Jesse Barnesde151cf2008-11-12 10:03:55 -08001569/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001570 * Instruction and interrupt control regs
1571 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001572#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001573#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1574#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001575#define PGTBL_ER _MMIO(0x02024)
1576#define PRB0_BASE (0x2030-0x30)
1577#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1578#define PRB2_BASE (0x2050-0x30) /* gen3 */
1579#define SRB0_BASE (0x2100-0x30) /* gen2 */
1580#define SRB1_BASE (0x2110-0x30) /* gen2 */
1581#define SRB2_BASE (0x2120-0x30) /* 830 */
1582#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001583#define RENDER_RING_BASE 0x02000
1584#define BSD_RING_BASE 0x04000
1585#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001586#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001587#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001588#define BLT_RING_BASE 0x22000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001589#define RING_TAIL(base) _MMIO((base)+0x30)
1590#define RING_HEAD(base) _MMIO((base)+0x34)
1591#define RING_START(base) _MMIO((base)+0x38)
1592#define RING_CTL(base) _MMIO((base)+0x3c)
1593#define RING_SYNC_0(base) _MMIO((base)+0x40)
1594#define RING_SYNC_1(base) _MMIO((base)+0x44)
1595#define RING_SYNC_2(base) _MMIO((base)+0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07001596#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1597#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1598#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1599#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1600#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1601#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1602#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1603#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1604#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1605#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1606#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1607#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001608#define GEN6_NOSYNC INVALID_MMIO_REG
1609#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1610#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1611#define RING_HWS_PGA(base) _MMIO((base)+0x80)
1612#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1613#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03001614#define RESET_CTL_REQUEST_RESET (1 << 0)
1615#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03001616
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001617#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03001618#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001619#define GEN7_WR_WATERMARK _MMIO(0x4028)
1620#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1621#define ARB_MODE _MMIO(0x4030)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001622#define ARB_MODE_SWIZZLE_SNB (1<<4)
1623#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001624#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1625#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03001626/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001627#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03001628#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001629#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1630#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03001631
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001632#define GAMTARBMODE _MMIO(0x04a08)
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001633#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001634#define ARB_MODE_SWIZZLE_BDW (1<<1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001635#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
1636#define RING_FAULT_REG(ring) _MMIO(0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001637#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001638#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1639#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07001640#define RING_FAULT_VALID (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001641#define DONE_REG _MMIO(0x40b0)
1642#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1643#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1644#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1645#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1646#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1647#define RING_ACTHD(base) _MMIO((base)+0x74)
1648#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1649#define RING_NOPID(base) _MMIO((base)+0x94)
1650#define RING_IMR(base) _MMIO((base)+0xa8)
1651#define RING_HWSTAM(base) _MMIO((base)+0x98)
1652#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1653#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001654#define TAIL_ADDR 0x001FFFF8
1655#define HEAD_WRAP_COUNT 0xFFE00000
1656#define HEAD_WRAP_ONE 0x00200000
1657#define HEAD_ADDR 0x001FFFFC
1658#define RING_NR_PAGES 0x001FF000
1659#define RING_REPORT_MASK 0x00000006
1660#define RING_REPORT_64K 0x00000002
1661#define RING_REPORT_128K 0x00000004
1662#define RING_NO_REPORT 0x00000000
1663#define RING_VALID_MASK 0x00000001
1664#define RING_VALID 0x00000001
1665#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001666#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1667#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001668#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001669
Arun Siluvery33136b02016-01-21 21:43:47 +00001670#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1671#define RING_MAX_NONPRIV_SLOTS 12
1672
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001673#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03001674
Mika Kuoppalac0b730d2016-06-07 17:19:06 +03001675#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
1676#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
1677
Chris Wilson8168bd42010-11-11 17:54:52 +00001678#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001679#define PRB0_TAIL _MMIO(0x2030)
1680#define PRB0_HEAD _MMIO(0x2034)
1681#define PRB0_START _MMIO(0x2038)
1682#define PRB0_CTL _MMIO(0x203c)
1683#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1684#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1685#define PRB1_START _MMIO(0x2048) /* 915+ only */
1686#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001687#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001688#define IPEIR_I965 _MMIO(0x2064)
1689#define IPEHR_I965 _MMIO(0x2068)
1690#define GEN7_SC_INSTDONE _MMIO(0x7100)
1691#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
1692#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyd53bd482012-08-22 11:32:14 -07001693#define I915_NUM_INSTDONE_REG 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001694#define RING_IPEIR(base) _MMIO((base)+0x64)
1695#define RING_IPEHR(base) _MMIO((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03001696/*
1697 * On GEN4, only the render ring INSTDONE exists and has a different
1698 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03001699 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03001700 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001701#define RING_INSTDONE(base) _MMIO((base)+0x6c)
1702#define RING_INSTPS(base) _MMIO((base)+0x70)
1703#define RING_DMA_FADD(base) _MMIO((base)+0x78)
1704#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
1705#define RING_INSTPM(base) _MMIO((base)+0xc0)
1706#define RING_MI_MODE(base) _MMIO((base)+0x9c)
1707#define INSTPS _MMIO(0x2070) /* 965+ only */
1708#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
1709#define ACTHD_I965 _MMIO(0x2074)
1710#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07001711#define HWS_ADDRESS_MASK 0xfffff000
1712#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001713#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001714#define PWRCTX_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001715#define IPEIR _MMIO(0x2088)
1716#define IPEHR _MMIO(0x208c)
1717#define GEN2_INSTDONE _MMIO(0x2090)
1718#define NOPID _MMIO(0x2094)
1719#define HWSTAM _MMIO(0x2098)
1720#define DMA_FADD_I8XX _MMIO(0x20d0)
1721#define RING_BBSTATE(base) _MMIO((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02001722#define RING_BB_PPGTT (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001723#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
1724#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
1725#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
1726#define RING_BBADDR(base) _MMIO((base)+0x140)
1727#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
1728#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
1729#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
1730#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
1731#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001732
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001733#define ERROR_GEN6 _MMIO(0x40a0)
1734#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03001735#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001736#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001737#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001738#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001739#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001740#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001741#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001742#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001743#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001744#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001745
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001746#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
1747#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02001748
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001749#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001750#define FPGA_DBG_RM_NOCLAIM (1<<31)
1751
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02001752#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
1753#define CLAIM_ER_CLR (1 << 31)
1754#define CLAIM_ER_OVERFLOW (1 << 16)
1755#define CLAIM_ER_CTR_MASK 0xffff
1756
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001757#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001758/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001759#define DERRMR_PIPEA_SCANLINE (1<<0)
1760#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1761#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1762#define DERRMR_PIPEA_VBLANK (1<<3)
1763#define DERRMR_PIPEA_HBLANK (1<<5)
1764#define DERRMR_PIPEB_SCANLINE (1<<8)
1765#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1766#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1767#define DERRMR_PIPEB_VBLANK (1<<11)
1768#define DERRMR_PIPEB_HBLANK (1<<13)
1769/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1770#define DERRMR_PIPEC_SCANLINE (1<<14)
1771#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1772#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1773#define DERRMR_PIPEC_VBLANK (1<<21)
1774#define DERRMR_PIPEC_HBLANK (1<<22)
1775
Chris Wilson0f3b6842013-01-15 12:05:55 +00001776
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001777/* GM45+ chicken bits -- debug workaround bits that may be required
1778 * for various sorts of correct behavior. The top 16 bits of each are
1779 * the enables for writing to the corresponding low bit.
1780 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001781#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01001782#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001783#define _3D_CHICKEN2 _MMIO(0x208c)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001784/* Disables pipelining of read flushes past the SF-WIZ interface.
1785 * Required on all Ironlake steppings according to the B-Spec, but the
1786 * particular danger of not doing so is not specified.
1787 */
1788# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001789#define _3D_CHICKEN3 _MMIO(0x2090)
Jesse Barnes87f80202012-10-02 17:43:41 -05001790#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001791#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001792#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1793#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001794
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001795#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001796# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001797# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001798# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301799# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001800# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001801
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001802#define GEN6_GT_MODE _MMIO(0x20d0)
1803#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001804#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1805#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1806#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1807#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00001808#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001809#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001810#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
1811#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001812
Tim Goreb1e429f2016-03-21 14:37:29 +00001813/* WaClearTdlStateAckDirtyBits */
1814#define GEN8_STATE_ACK _MMIO(0x20F0)
1815#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
1816#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
1817#define GEN9_STATE_ACK_TDL0 (1 << 12)
1818#define GEN9_STATE_ACK_TDL1 (1 << 13)
1819#define GEN9_STATE_ACK_TDL2 (1 << 14)
1820#define GEN9_STATE_ACK_TDL3 (1 << 15)
1821#define GEN9_SUBSLICE_TDL_ACK_BITS \
1822 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
1823 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
1824
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001825#define GFX_MODE _MMIO(0x2520)
1826#define GFX_MODE_GEN7 _MMIO(0x229c)
1827#define RING_MODE_GEN7(ring) _MMIO((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001828#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01001829#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001830#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001831#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1832#define GFX_REPLAY_MODE (1<<11)
1833#define GFX_PSMI_GRANULARITY (1<<10)
1834#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01001835#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001836
Dave Gordon4df001d2015-08-12 15:43:42 +01001837#define GFX_FORWARD_VBLANK_MASK (3<<5)
1838#define GFX_FORWARD_VBLANK_NEVER (0<<5)
1839#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1840#define GFX_FORWARD_VBLANK_COND (2<<5)
1841
Daniel Vettera7e806d2012-07-11 16:27:55 +02001842#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301843#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02001844#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02001845
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001846#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
1847#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
1848#define SCPD0 _MMIO(0x209c) /* 915+ only */
1849#define IER _MMIO(0x20a0)
1850#define IIR _MMIO(0x20a4)
1851#define IMR _MMIO(0x20a8)
1852#define ISR _MMIO(0x20ac)
1853#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001854#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001855#define GCFG_DIS (1<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001856#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
1857#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
1858#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
1859#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
1860#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
1861#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
1862#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301863#define VLV_PCBR_ADDR_SHIFT 12
1864
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001865#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001866#define EIR _MMIO(0x20b0)
1867#define EMR _MMIO(0x20b4)
1868#define ESR _MMIO(0x20b8)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001869#define GM45_ERROR_PAGE_TABLE (1<<5)
1870#define GM45_ERROR_MEM_PRIV (1<<4)
1871#define I915_ERROR_PAGE_TABLE (1<<4)
1872#define GM45_ERROR_CP_PRIV (1<<3)
1873#define I915_ERROR_MEMORY_REFRESH (1<<1)
1874#define I915_ERROR_INSTRUCTION (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001875#define INSTPM _MMIO(0x20c0)
Li Pengee980b82010-01-27 19:01:11 +08001876#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001877#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001878 will not assert AGPBUSY# and will only
1879 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001880#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001881#define INSTPM_TLB_INVALIDATE (1<<9)
1882#define INSTPM_SYNC_FLUSH (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001883#define ACTHD _MMIO(0x20c8)
1884#define MEM_MODE _MMIO(0x20cc)
Ville Syrjälä10383922014-08-15 01:21:54 +03001885#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1886#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1887#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001888#define FW_BLC _MMIO(0x20d8)
1889#define FW_BLC2 _MMIO(0x20dc)
1890#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001891#define FW_BLC_SELF_EN_MASK (1<<31)
1892#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1893#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001894#define MM_BURST_LENGTH 0x00700000
1895#define MM_FIFO_WATERMARK 0x0001F000
1896#define LM_BURST_LENGTH 0x00000700
1897#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001898#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001899
1900/* Make render/texture TLB fetches lower priorty than associated data
1901 * fetches. This is not turned on by default
1902 */
1903#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1904
1905/* Isoch request wait on GTT enable (Display A/B/C streams).
1906 * Make isoch requests stall on the TLB update. May cause
1907 * display underruns (test mode only)
1908 */
1909#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1910
1911/* Block grant count for isoch requests when block count is
1912 * set to a finite value.
1913 */
1914#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1915#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1916#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1917#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1918#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1919
1920/* Enable render writes to complete in C2/C3/C4 power states.
1921 * If this isn't enabled, render writes are prevented in low
1922 * power states. That seems bad to me.
1923 */
1924#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1925
1926/* This acknowledges an async flip immediately instead
1927 * of waiting for 2TLB fetches.
1928 */
1929#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1930
1931/* Enables non-sequential data reads through arbiter
1932 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001933#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001934
1935/* Disable FSB snooping of cacheable write cycles from binner/render
1936 * command stream
1937 */
1938#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1939
1940/* Arbiter time slice for non-isoch streams */
1941#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1942#define MI_ARB_TIME_SLICE_1 (0 << 5)
1943#define MI_ARB_TIME_SLICE_2 (1 << 5)
1944#define MI_ARB_TIME_SLICE_4 (2 << 5)
1945#define MI_ARB_TIME_SLICE_6 (3 << 5)
1946#define MI_ARB_TIME_SLICE_8 (4 << 5)
1947#define MI_ARB_TIME_SLICE_10 (5 << 5)
1948#define MI_ARB_TIME_SLICE_14 (6 << 5)
1949#define MI_ARB_TIME_SLICE_16 (7 << 5)
1950
1951/* Low priority grace period page size */
1952#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1953#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1954
1955/* Disable display A/B trickle feed */
1956#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1957
1958/* Set display plane priority */
1959#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1960#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1961
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001962#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001963#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1964#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1965
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001966#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001967#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001968#define CM0_IZ_OPT_DISABLE (1<<6)
1969#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001970#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001971#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1972#define CM0_COLOR_EVICT_DISABLE (1<<3)
1973#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1974#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001975#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
1976#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001977#define GFX_FLSH_CNTL_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001978#define ECOSKPD _MMIO(0x21d0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001979#define ECO_GATING_CX_ONLY (1<<3)
1980#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001981
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001982#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301983#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001984#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001985#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001986#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1987#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00001988#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07001989
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001990#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08001991#define GEN6_BLITTER_LOCK_SHIFT 16
1992#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1993
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001994#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00001995#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001996#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001997#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001998
Deepak S693d11c2015-01-16 20:42:16 +05301999/* Fuse readout registers for GT */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002000#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08002001#define CHV_FGT_DISABLE_SS0 (1 << 10)
2002#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302003#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2004#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2005#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2006#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2007#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2008#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2009#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2010#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2011
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002012#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002013#define GEN8_F2_SS_DIS_SHIFT 21
2014#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002015#define GEN8_F2_S_ENA_SHIFT 25
2016#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2017
2018#define GEN9_F2_SS_DIS_SHIFT 20
2019#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2020
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002021#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002022#define GEN8_EU_DIS0_S0_MASK 0xffffff
2023#define GEN8_EU_DIS0_S1_SHIFT 24
2024#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2025
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002026#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002027#define GEN8_EU_DIS1_S1_MASK 0xffff
2028#define GEN8_EU_DIS1_S2_SHIFT 16
2029#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2030
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002031#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002032#define GEN8_EU_DIS2_S2_MASK 0xff
2033
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002034#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002035
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002036#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002037#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2038#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2039#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2040#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002041
Ben Widawskycc609d52013-05-28 19:22:29 -07002042/* On modern GEN architectures interrupt control consists of two sets
2043 * of registers. The first set pertains to the ring generating the
2044 * interrupt. The second control is for the functional block generating the
2045 * interrupt. These are PM, GT, DE, etc.
2046 *
2047 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2048 * GT interrupt bits, so we don't need to duplicate the defines.
2049 *
2050 * These defines should cover us well from SNB->HSW with minor exceptions
2051 * it can also work on ILK.
2052 */
2053#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2054#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2055#define GT_BLT_USER_INTERRUPT (1 << 22)
2056#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2057#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002058#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002059#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002060#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2061#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2062#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2063#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2064#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2065#define GT_RENDER_USER_INTERRUPT (1 << 0)
2066
Ben Widawsky12638c52013-05-28 19:22:31 -07002067#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2068#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2069
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002070#define GT_PARITY_ERROR(dev) \
2071 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03002072 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002073
Ben Widawskycc609d52013-05-28 19:22:29 -07002074/* These are all the "old" interrupts */
2075#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002076
2077#define I915_PM_INTERRUPT (1<<31)
2078#define I915_ISP_INTERRUPT (1<<22)
2079#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2080#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02002081#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002082#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07002083#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2084#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002085#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2086#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002087#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002088#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002089#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002090#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002091#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002092#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002093#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002094#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002095#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002096#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002097#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002098#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002099#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002100#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002101#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2102#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2103#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2104#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2105#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002106#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2107#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002108#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002109#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002110#define I915_USER_INTERRUPT (1<<1)
2111#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002112#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002114#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002115
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002116#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002117#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002118#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002119#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2120#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2121#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2122#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002123#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002124#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2125#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2126#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2127#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2128#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2129#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2130#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2131#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2132
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002133/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002134 * Framebuffer compression (915+ only)
2135 */
2136
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002137#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2138#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2139#define FBC_CONTROL _MMIO(0x3208)
Jesse Barnes585fb112008-07-29 11:54:06 -07002140#define FBC_CTL_EN (1<<31)
2141#define FBC_CTL_PERIODIC (1<<30)
2142#define FBC_CTL_INTERVAL_SHIFT (16)
2143#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002144#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002145#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002146#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002147#define FBC_COMMAND _MMIO(0x320c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002148#define FBC_CMD_COMPRESS (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002149#define FBC_STATUS _MMIO(0x3210)
Jesse Barnes585fb112008-07-29 11:54:06 -07002150#define FBC_STAT_COMPRESSING (1<<31)
2151#define FBC_STAT_COMPRESSED (1<<30)
2152#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002153#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002154#define FBC_CONTROL2 _MMIO(0x3214)
Jesse Barnes585fb112008-07-29 11:54:06 -07002155#define FBC_CTL_FENCE_DBL (0<<4)
2156#define FBC_CTL_IDLE_IMM (0<<2)
2157#define FBC_CTL_IDLE_FULL (1<<2)
2158#define FBC_CTL_IDLE_LINE (2<<2)
2159#define FBC_CTL_IDLE_DEBUG (3<<2)
2160#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002161#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002162#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2163#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002164
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002165#define FBC_STATUS2 _MMIO(0x43214)
Paulo Zanoni31b9df12015-06-12 14:36:18 -03002166#define FBC_COMPRESSION_MASK 0x7ff
2167
Jesse Barnes585fb112008-07-29 11:54:06 -07002168#define FBC_LL_SIZE (1536)
2169
Mika Kuoppala44fff992016-06-07 17:19:09 +03002170#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2171#define FBC_LLC_FULLY_OPEN (1<<30)
2172
Jesse Barnes74dff282009-09-14 15:39:40 -07002173/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002174#define DPFC_CB_BASE _MMIO(0x3200)
2175#define DPFC_CONTROL _MMIO(0x3208)
Jesse Barnes74dff282009-09-14 15:39:40 -07002176#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002177#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2178#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002179#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002180#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002181#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002182#define DPFC_SR_EN (1<<10)
2183#define DPFC_CTL_LIMIT_1X (0<<6)
2184#define DPFC_CTL_LIMIT_2X (1<<6)
2185#define DPFC_CTL_LIMIT_4X (2<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002186#define DPFC_RECOMP_CTL _MMIO(0x320c)
Jesse Barnes74dff282009-09-14 15:39:40 -07002187#define DPFC_RECOMP_STALL_EN (1<<27)
2188#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2189#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2190#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2191#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002192#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07002193#define DPFC_INVAL_SEG_SHIFT (16)
2194#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2195#define DPFC_COMP_SEG_SHIFT (0)
2196#define DPFC_COMP_SEG_MASK (0x000003ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002197#define DPFC_STATUS2 _MMIO(0x3214)
2198#define DPFC_FENCE_YOFF _MMIO(0x3218)
2199#define DPFC_CHICKEN _MMIO(0x3224)
Jesse Barnes74dff282009-09-14 15:39:40 -07002200#define DPFC_HT_MODIFY (1<<31)
2201
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002202/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002203#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2204#define ILK_DPFC_CONTROL _MMIO(0x43208)
Rodrigo Vivida46f932014-08-01 02:04:45 -07002205#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002206/* The bit 28-8 is reserved */
2207#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002208#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2209#define ILK_DPFC_STATUS _MMIO(0x43210)
2210#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2211#define ILK_DPFC_CHICKEN _MMIO(0x43224)
Mika Kuoppala031cd8c2016-06-07 17:19:18 +03002212#define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002213#define ILK_FBC_RT_BASE _MMIO(0x2128)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002214#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002215#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002216
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002217#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002218#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002219#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002220
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002221
Jesse Barnes585fb112008-07-29 11:54:06 -07002222/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002223 * Framebuffer compression for Sandybridge
2224 *
2225 * The following two registers are of type GTTMMADR
2226 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002227#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002228#define SNB_CPU_FENCE_ENABLE (1<<29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002229#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002230
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002231/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002232#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002233
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002234#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002235#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002236
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002237#define MSG_FBC_REND_STATE _MMIO(0x50380)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002238#define FBC_REND_NUKE (1<<2)
2239#define FBC_REND_CACHE_CLEAN (1<<1)
2240
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002241/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002242 * GPIO regs
2243 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002244#define GPIOA _MMIO(0x5010)
2245#define GPIOB _MMIO(0x5014)
2246#define GPIOC _MMIO(0x5018)
2247#define GPIOD _MMIO(0x501c)
2248#define GPIOE _MMIO(0x5020)
2249#define GPIOF _MMIO(0x5024)
2250#define GPIOG _MMIO(0x5028)
2251#define GPIOH _MMIO(0x502c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002252# define GPIO_CLOCK_DIR_MASK (1 << 0)
2253# define GPIO_CLOCK_DIR_IN (0 << 1)
2254# define GPIO_CLOCK_DIR_OUT (1 << 1)
2255# define GPIO_CLOCK_VAL_MASK (1 << 2)
2256# define GPIO_CLOCK_VAL_OUT (1 << 3)
2257# define GPIO_CLOCK_VAL_IN (1 << 4)
2258# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2259# define GPIO_DATA_DIR_MASK (1 << 8)
2260# define GPIO_DATA_DIR_IN (0 << 9)
2261# define GPIO_DATA_DIR_OUT (1 << 9)
2262# define GPIO_DATA_VAL_MASK (1 << 10)
2263# define GPIO_DATA_VAL_OUT (1 << 11)
2264# define GPIO_DATA_VAL_IN (1 << 12)
2265# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2266
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002267#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002268#define GMBUS_RATE_100KHZ (0<<8)
2269#define GMBUS_RATE_50KHZ (1<<8)
2270#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2271#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2272#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002273#define GMBUS_PIN_DISABLED 0
2274#define GMBUS_PIN_SSC 1
2275#define GMBUS_PIN_VGADDC 2
2276#define GMBUS_PIN_PANEL 3
2277#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2278#define GMBUS_PIN_DPC 4 /* HDMIC */
2279#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2280#define GMBUS_PIN_DPD 6 /* HDMID */
2281#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Jani Nikula4c272832015-04-01 10:58:05 +03002282#define GMBUS_PIN_1_BXT 1
2283#define GMBUS_PIN_2_BXT 2
2284#define GMBUS_PIN_3_BXT 3
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002285#define GMBUS_NUM_PINS 7 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002286#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002287#define GMBUS_SW_CLR_INT (1<<31)
2288#define GMBUS_SW_RDY (1<<30)
2289#define GMBUS_ENT (1<<29) /* enable timeout */
2290#define GMBUS_CYCLE_NONE (0<<25)
2291#define GMBUS_CYCLE_WAIT (1<<25)
2292#define GMBUS_CYCLE_INDEX (2<<25)
2293#define GMBUS_CYCLE_STOP (4<<25)
2294#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002295#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002296#define GMBUS_SLAVE_INDEX_SHIFT 8
2297#define GMBUS_SLAVE_ADDR_SHIFT 1
2298#define GMBUS_SLAVE_READ (1<<0)
2299#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002300#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002301#define GMBUS_INUSE (1<<15)
2302#define GMBUS_HW_WAIT_PHASE (1<<14)
2303#define GMBUS_STALL_TIMEOUT (1<<13)
2304#define GMBUS_INT (1<<12)
2305#define GMBUS_HW_RDY (1<<11)
2306#define GMBUS_SATOER (1<<10)
2307#define GMBUS_ACTIVE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002308#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2309#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002310#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2311#define GMBUS_NAK_EN (1<<3)
2312#define GMBUS_IDLE_EN (1<<2)
2313#define GMBUS_HW_WAIT_EN (1<<1)
2314#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002315#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002316#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002317
Jesse Barnes585fb112008-07-29 11:54:06 -07002318/*
2319 * Clock control & power management
2320 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002321#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2322#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2323#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002324#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002325
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002326#define VGA0 _MMIO(0x6000)
2327#define VGA1 _MMIO(0x6004)
2328#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07002329#define VGA0_PD_P2_DIV_4 (1 << 7)
2330#define VGA0_PD_P1_DIV_2 (1 << 5)
2331#define VGA0_PD_P1_SHIFT 0
2332#define VGA0_PD_P1_MASK (0x1f << 0)
2333#define VGA1_PD_P2_DIV_4 (1 << 15)
2334#define VGA1_PD_P1_DIV_2 (1 << 13)
2335#define VGA1_PD_P1_SHIFT 8
2336#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002337#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002338#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2339#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002340#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002341#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002342#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002343#define DPLL_VGA_MODE_DIS (1 << 28)
2344#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2345#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2346#define DPLL_MODE_MASK (3 << 26)
2347#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2348#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2349#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2350#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2351#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2352#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002353#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07002354#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002355#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002356#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2357#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002358#define DPLL_PORTC_READY_MASK (0xf << 4)
2359#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002360
Jesse Barnes585fb112008-07-29 11:54:06 -07002361#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002362
2363/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002364#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002365#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002366#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002367#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03002368#define PHY_LDO_DELAY_0NS 0x0
2369#define PHY_LDO_DELAY_200NS 0x1
2370#define PHY_LDO_DELAY_600NS 0x2
2371#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002372#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03002373#define PHY_CH_SU_PSR 0x1
2374#define PHY_CH_DEEP_PSR 0x7
2375#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2376#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002377#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002378#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03002379#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2380#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002381
Jesse Barnes585fb112008-07-29 11:54:06 -07002382/*
2383 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2384 * this field (only one bit may be set).
2385 */
2386#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2387#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002388#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002389/* i830, required in DVO non-gang */
2390#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2391#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2392#define PLL_REF_INPUT_DREFCLK (0 << 13)
2393#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2394#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2395#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2396#define PLL_REF_INPUT_MASK (3 << 13)
2397#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002398/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002399# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2400# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2401# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2402# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2403# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2404
Jesse Barnes585fb112008-07-29 11:54:06 -07002405/*
2406 * Parallel to Serial Load Pulse phase selection.
2407 * Selects the phase for the 10X DPLL clock for the PCIe
2408 * digital display port. The range is 4 to 13; 10 or more
2409 * is just a flip delay. The default is 6
2410 */
2411#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2412#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2413/*
2414 * SDVO multiplier for 945G/GM. Not used on 965.
2415 */
2416#define SDVO_MULTIPLIER_MASK 0x000000ff
2417#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2418#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002419
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002420#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2421#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2422#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002423#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002424
Jesse Barnes585fb112008-07-29 11:54:06 -07002425/*
2426 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2427 *
2428 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2429 */
2430#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2431#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2432/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2433#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2434#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2435/*
2436 * SDVO/UDI pixel multiplier.
2437 *
2438 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2439 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2440 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2441 * dummy bytes in the datastream at an increased clock rate, with both sides of
2442 * the link knowing how many bytes are fill.
2443 *
2444 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2445 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2446 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2447 * through an SDVO command.
2448 *
2449 * This register field has values of multiplication factor minus 1, with
2450 * a maximum multiplier of 5 for SDVO.
2451 */
2452#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2453#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2454/*
2455 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2456 * This best be set to the default value (3) or the CRT won't work. No,
2457 * I don't entirely understand what this does...
2458 */
2459#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2460#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002461
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03002462#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
2463
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002464#define _FPA0 0x6040
2465#define _FPA1 0x6044
2466#define _FPB0 0x6048
2467#define _FPB1 0x604c
2468#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2469#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002470#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002471#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002472#define FP_N_DIV_SHIFT 16
2473#define FP_M1_DIV_MASK 0x00003f00
2474#define FP_M1_DIV_SHIFT 8
2475#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002476#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002477#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002478#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002479#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2480#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2481#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2482#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2483#define DPLLB_TEST_N_BYPASS (1 << 19)
2484#define DPLLB_TEST_M_BYPASS (1 << 18)
2485#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2486#define DPLLA_TEST_N_BYPASS (1 << 3)
2487#define DPLLA_TEST_M_BYPASS (1 << 2)
2488#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002489#define D_STATE _MMIO(0x6104)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01002490#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07002491#define DSTATE_PLL_D3_OFF (1<<3)
2492#define DSTATE_GFX_CLOCK_GATING (1<<1)
2493#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002494#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07002495# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2496# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2497# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2498# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2499# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2500# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2501# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2502# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2503# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2504# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2505# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2506# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2507# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2508# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2509# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2510# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2511# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2512# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2513# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2514# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2515# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2516# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2517# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2518# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2519# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2520# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2521# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2522# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002523/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002524 * This bit must be set on the 830 to prevent hangs when turning off the
2525 * overlay scaler.
2526 */
2527# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2528# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2529# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2530# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2531# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2532
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002533#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07002534# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2535# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2536# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2537# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2538# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2539# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2540# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2541# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2542# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002543/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002544# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2545# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2546# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2547# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002548/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002549# define SV_CLOCK_GATE_DISABLE (1 << 0)
2550# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2551# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2552# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2553# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2554# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2555# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2556# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2557# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2558# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2559# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2560# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2561# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2562# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2563# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2564# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2565# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2566# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2567
2568# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002569/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002570# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2571# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2572# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2573# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2574# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2575# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002576/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002577# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2578# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2579# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2580# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2581# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2582# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2583# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2584# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2585# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2586# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2587# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2588# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2589# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2590# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2591# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2592# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2593# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2594# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2595# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2596
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002597#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07002598#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2599#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2600#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002601
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002602#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002603#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002605#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2606#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002607
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002608#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002609#define FW_CSPWRDWNEN (1<<15)
2610
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002611#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002612
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002613#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002614#define CDCLK_FREQ_SHIFT 4
2615#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2616#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002617
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002618#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002619#define PFI_CREDIT_63 (9 << 28) /* chv only */
2620#define PFI_CREDIT_31 (8 << 28) /* chv only */
2621#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2622#define PFI_CREDIT_RESEND (1 << 27)
2623#define VGA_FAST_MODE_DISABLE (1 << 14)
2624
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002625#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002626
Jesse Barnes585fb112008-07-29 11:54:06 -07002627/*
2628 * Palette regs
2629 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002630#define PALETTE_A_OFFSET 0xa000
2631#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002632#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002633#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2634 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002635
Eric Anholt673a3942008-07-30 12:06:12 -07002636/* MCH MMIO space */
2637
2638/*
2639 * MCHBAR mirror.
2640 *
2641 * This mirrors the MCHBAR MMIO space whose location is determined by
2642 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2643 * every way. It is not accessible from the CP register read instructions.
2644 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002645 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2646 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002647 */
2648#define MCHBAR_MIRROR_BASE 0x10000
2649
Yuanhan Liu13982612010-12-15 15:42:31 +08002650#define MCHBAR_MIRROR_BASE_SNB 0x140000
2651
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002652#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2653#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03002654#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2655#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2656
Chris Wilson3ebecd02013-04-12 19:10:13 +01002657/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002658#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002659
Ville Syrjälä646b4262014-04-25 20:14:30 +03002660/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002661#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07002662#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2663#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2664#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2665#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2666#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002667#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002668#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01002669#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07002670
Ville Syrjälä646b4262014-04-25 20:14:30 +03002671/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002672#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08002673#define CSHRDDR3CTL_DDR3 (1 << 2)
2674
Ville Syrjälä646b4262014-04-25 20:14:30 +03002675/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002676#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2677#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07002678
Ville Syrjälä646b4262014-04-25 20:14:30 +03002679/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002680#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2681#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2682#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002683#define MAD_DIMM_ECC_MASK (0x3 << 24)
2684#define MAD_DIMM_ECC_OFF (0x0 << 24)
2685#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2686#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2687#define MAD_DIMM_ECC_ON (0x3 << 24)
2688#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2689#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2690#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2691#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2692#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2693#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2694#define MAD_DIMM_A_SELECT (0x1 << 16)
2695/* DIMM sizes are in multiples of 256mb. */
2696#define MAD_DIMM_B_SIZE_SHIFT 8
2697#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2698#define MAD_DIMM_A_SIZE_SHIFT 0
2699#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2700
Ville Syrjälä646b4262014-04-25 20:14:30 +03002701/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002702#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002703#define MCH_SSKPD_WM0_MASK 0x3f
2704#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002705
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002706#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01002707
Keith Packardb11248d2009-06-11 22:28:56 -07002708/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002709#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002710#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002711#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2712#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2713#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2714#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2715#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002716/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002717#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002718#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002719#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002720#define CLKCFG_MEM_533 (1 << 4)
2721#define CLKCFG_MEM_667 (2 << 4)
2722#define CLKCFG_MEM_800 (3 << 4)
2723#define CLKCFG_MEM_MASK (7 << 4)
2724
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002725#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
2726#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03002727
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002728#define TSC1 _MMIO(0x11001)
Jesse Barnesea056c12010-09-10 10:02:13 -07002729#define TSE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002730#define TR1 _MMIO(0x11006)
2731#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002732#define TSFS_SLOPE_MASK 0x0000ff00
2733#define TSFS_SLOPE_SHIFT 8
2734#define TSFS_INTR_MASK 0x000000ff
2735
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002736#define CRSTANDVID _MMIO(0x11100)
2737#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002738#define PXVFREQ_PX_MASK 0x7f000000
2739#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002740#define VIDFREQ_BASE _MMIO(0x11110)
2741#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2742#define VIDFREQ2 _MMIO(0x11114)
2743#define VIDFREQ3 _MMIO(0x11118)
2744#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002745#define VIDFREQ_P0_MASK 0x1f000000
2746#define VIDFREQ_P0_SHIFT 24
2747#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2748#define VIDFREQ_P0_CSCLK_SHIFT 20
2749#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2750#define VIDFREQ_P0_CRCLK_SHIFT 16
2751#define VIDFREQ_P1_MASK 0x00001f00
2752#define VIDFREQ_P1_SHIFT 8
2753#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2754#define VIDFREQ_P1_CSCLK_SHIFT 4
2755#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002756#define INTTOEXT_BASE_ILK _MMIO(0x11300)
2757#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002758#define INTTOEXT_MAP3_SHIFT 24
2759#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2760#define INTTOEXT_MAP2_SHIFT 16
2761#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2762#define INTTOEXT_MAP1_SHIFT 8
2763#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2764#define INTTOEXT_MAP0_SHIFT 0
2765#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002766#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002767#define MEMCTL_CMD_MASK 0xe000
2768#define MEMCTL_CMD_SHIFT 13
2769#define MEMCTL_CMD_RCLK_OFF 0
2770#define MEMCTL_CMD_RCLK_ON 1
2771#define MEMCTL_CMD_CHFREQ 2
2772#define MEMCTL_CMD_CHVID 3
2773#define MEMCTL_CMD_VMMOFF 4
2774#define MEMCTL_CMD_VMMON 5
2775#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2776 when command complete */
2777#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2778#define MEMCTL_FREQ_SHIFT 8
2779#define MEMCTL_SFCAVM (1<<7)
2780#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002781#define MEMIHYST _MMIO(0x1117c)
2782#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002783#define MEMINT_RSEXIT_EN (1<<8)
2784#define MEMINT_CX_SUPR_EN (1<<7)
2785#define MEMINT_CONT_BUSY_EN (1<<6)
2786#define MEMINT_AVG_BUSY_EN (1<<5)
2787#define MEMINT_EVAL_CHG_EN (1<<4)
2788#define MEMINT_MON_IDLE_EN (1<<3)
2789#define MEMINT_UP_EVAL_EN (1<<2)
2790#define MEMINT_DOWN_EVAL_EN (1<<1)
2791#define MEMINT_SW_CMD_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002792#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002793#define MEM_RSEXIT_MASK 0xc000
2794#define MEM_RSEXIT_SHIFT 14
2795#define MEM_CONT_BUSY_MASK 0x3000
2796#define MEM_CONT_BUSY_SHIFT 12
2797#define MEM_AVG_BUSY_MASK 0x0c00
2798#define MEM_AVG_BUSY_SHIFT 10
2799#define MEM_EVAL_CHG_MASK 0x0300
2800#define MEM_EVAL_BUSY_SHIFT 8
2801#define MEM_MON_IDLE_MASK 0x00c0
2802#define MEM_MON_IDLE_SHIFT 6
2803#define MEM_UP_EVAL_MASK 0x0030
2804#define MEM_UP_EVAL_SHIFT 4
2805#define MEM_DOWN_EVAL_MASK 0x000c
2806#define MEM_DOWN_EVAL_SHIFT 2
2807#define MEM_SW_CMD_MASK 0x0003
2808#define MEM_INT_STEER_GFX 0
2809#define MEM_INT_STEER_CMR 1
2810#define MEM_INT_STEER_SMI 2
2811#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002812#define MEMINTRSTS _MMIO(0x11184)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002813#define MEMINT_RSEXIT (1<<7)
2814#define MEMINT_CONT_BUSY (1<<6)
2815#define MEMINT_AVG_BUSY (1<<5)
2816#define MEMINT_EVAL_CHG (1<<4)
2817#define MEMINT_MON_IDLE (1<<3)
2818#define MEMINT_UP_EVAL (1<<2)
2819#define MEMINT_DOWN_EVAL (1<<1)
2820#define MEMINT_SW_CMD (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002821#define MEMMODECTL _MMIO(0x11190)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002822#define MEMMODE_BOOST_EN (1<<31)
2823#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2824#define MEMMODE_BOOST_FREQ_SHIFT 24
2825#define MEMMODE_IDLE_MODE_MASK 0x00030000
2826#define MEMMODE_IDLE_MODE_SHIFT 16
2827#define MEMMODE_IDLE_MODE_EVAL 0
2828#define MEMMODE_IDLE_MODE_CONT 1
2829#define MEMMODE_HWIDLE_EN (1<<15)
2830#define MEMMODE_SWMODE_EN (1<<14)
2831#define MEMMODE_RCLK_GATE (1<<13)
2832#define MEMMODE_HW_UPDATE (1<<12)
2833#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2834#define MEMMODE_FSTART_SHIFT 8
2835#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2836#define MEMMODE_FMAX_SHIFT 4
2837#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002838#define RCBMAXAVG _MMIO(0x1119c)
2839#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002840#define SWMEMCMD_RENDER_OFF (0 << 13)
2841#define SWMEMCMD_RENDER_ON (1 << 13)
2842#define SWMEMCMD_SWFREQ (2 << 13)
2843#define SWMEMCMD_TARVID (3 << 13)
2844#define SWMEMCMD_VRM_OFF (4 << 13)
2845#define SWMEMCMD_VRM_ON (5 << 13)
2846#define CMDSTS (1<<12)
2847#define SFCAVM (1<<11)
2848#define SWFREQ_MASK 0x0380 /* P0-7 */
2849#define SWFREQ_SHIFT 7
2850#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002851#define MEMSTAT_CTG _MMIO(0x111a0)
2852#define RCBMINAVG _MMIO(0x111a0)
2853#define RCUPEI _MMIO(0x111b0)
2854#define RCDNEI _MMIO(0x111b4)
2855#define RSTDBYCTL _MMIO(0x111b8)
Jesse Barnes88271da2011-01-05 12:01:24 -08002856#define RS1EN (1<<31)
2857#define RS2EN (1<<30)
2858#define RS3EN (1<<29)
2859#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2860#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2861#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2862#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2863#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2864#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2865#define RSX_STATUS_MASK (7<<20)
2866#define RSX_STATUS_ON (0<<20)
2867#define RSX_STATUS_RC1 (1<<20)
2868#define RSX_STATUS_RC1E (2<<20)
2869#define RSX_STATUS_RS1 (3<<20)
2870#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2871#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2872#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2873#define RSX_STATUS_RSVD2 (7<<20)
2874#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2875#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2876#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2877#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2878#define RS1CONTSAV_MASK (3<<14)
2879#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2880#define RS1CONTSAV_RSVD (1<<14)
2881#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2882#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2883#define NORMSLEXLAT_MASK (3<<12)
2884#define SLOW_RS123 (0<<12)
2885#define SLOW_RS23 (1<<12)
2886#define SLOW_RS3 (2<<12)
2887#define NORMAL_RS123 (3<<12)
2888#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2889#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2890#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2891#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2892#define RS_CSTATE_MASK (3<<4)
2893#define RS_CSTATE_C367_RS1 (0<<4)
2894#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2895#define RS_CSTATE_RSVD (2<<4)
2896#define RS_CSTATE_C367_RS2 (3<<4)
2897#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2898#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002899#define VIDCTL _MMIO(0x111c0)
2900#define VIDSTS _MMIO(0x111c8)
2901#define VIDSTART _MMIO(0x111cc) /* 8 bits */
2902#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002903#define MEMSTAT_VID_MASK 0x7f00
2904#define MEMSTAT_VID_SHIFT 8
2905#define MEMSTAT_PSTATE_MASK 0x00f8
2906#define MEMSTAT_PSTATE_SHIFT 3
2907#define MEMSTAT_MON_ACTV (1<<2)
2908#define MEMSTAT_SRC_CTL_MASK 0x0003
2909#define MEMSTAT_SRC_CTL_CORE 0
2910#define MEMSTAT_SRC_CTL_TRB 1
2911#define MEMSTAT_SRC_CTL_THM 2
2912#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002913#define RCPREVBSYTUPAVG _MMIO(0x113b8)
2914#define RCPREVBSYTDNAVG _MMIO(0x113bc)
2915#define PMMISC _MMIO(0x11214)
Jesse Barnesea056c12010-09-10 10:02:13 -07002916#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002917#define SDEW _MMIO(0x1124c)
2918#define CSIEW0 _MMIO(0x11250)
2919#define CSIEW1 _MMIO(0x11254)
2920#define CSIEW2 _MMIO(0x11258)
2921#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
2922#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
2923#define MCHAFE _MMIO(0x112c0)
2924#define CSIEC _MMIO(0x112e0)
2925#define DMIEC _MMIO(0x112e4)
2926#define DDREC _MMIO(0x112e8)
2927#define PEG0EC _MMIO(0x112ec)
2928#define PEG1EC _MMIO(0x112f0)
2929#define GFXEC _MMIO(0x112f4)
2930#define RPPREVBSYTUPAVG _MMIO(0x113b8)
2931#define RPPREVBSYTDNAVG _MMIO(0x113bc)
2932#define ECR _MMIO(0x11600)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002933#define ECR_GPFE (1<<31)
2934#define ECR_IMONE (1<<30)
2935#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002936#define OGW0 _MMIO(0x11608)
2937#define OGW1 _MMIO(0x1160c)
2938#define EG0 _MMIO(0x11610)
2939#define EG1 _MMIO(0x11614)
2940#define EG2 _MMIO(0x11618)
2941#define EG3 _MMIO(0x1161c)
2942#define EG4 _MMIO(0x11620)
2943#define EG5 _MMIO(0x11624)
2944#define EG6 _MMIO(0x11628)
2945#define EG7 _MMIO(0x1162c)
2946#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
2947#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
2948#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002949#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002950#define CSIPLL0 _MMIO(0x12c10)
2951#define DDRMPLL1 _MMIO(0X12c20)
2952#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08002953
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002954#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002955#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002956
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002957#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
2958#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
2959#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
2960#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
2961#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002962
Ville Syrjälä8a292d02016-04-20 16:43:56 +03002963/*
2964 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
2965 * 8300) freezing up around GPU hangs. Looks as if even
2966 * scheduling/timer interrupts start misbehaving if the RPS
2967 * EI/thresholds are "bad", leading to a very sluggish or even
2968 * frozen machine.
2969 */
2970#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05302971#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05302972#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Akash Goelde43ae92015-03-06 11:07:14 +05302973#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05302974 (IS_BROXTON(dev_priv) ? \
2975 INTERVAL_0_833_US(us) : \
2976 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05302977 INTERVAL_1_28_US(us))
2978
Akash Goel52530cb2016-04-23 00:05:44 +05302979#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
2980#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
2981#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
2982#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \
2983 (IS_BROXTON(dev_priv) ? \
2984 INTERVAL_0_833_TO_US(interval) : \
2985 INTERVAL_1_33_TO_US(interval)) : \
2986 INTERVAL_1_28_TO_US(interval))
2987
Jesse Barnes585fb112008-07-29 11:54:06 -07002988/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002989 * Logical Context regs
2990 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002991#define CCID _MMIO(0x2180)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002992#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002993/*
2994 * Notes on SNB/IVB/VLV context size:
2995 * - Power context is saved elsewhere (LLC or stolen)
2996 * - Ring/execlist context is saved on SNB, not on IVB
2997 * - Extended context size already includes render context size
2998 * - We always need to follow the extended context size.
2999 * SNB BSpec has comments indicating that we should use the
3000 * render context size instead if execlists are disabled, but
3001 * based on empirical testing that's just nonsense.
3002 * - Pipelined/VF state is saved on SNB/IVB respectively
3003 * - GT1 size just indicates how much of render context
3004 * doesn't need saving on GT1
3005 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003006#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003007#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3008#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3009#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3010#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3011#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003012#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003013 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3014 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003015#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003016#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3017#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3018#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3019#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3020#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3021#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003022#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003023 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07003024/* Haswell does have the CXT_SIZE register however it does not appear to be
3025 * valid. Now, docs explain in dwords what is in the context object. The full
3026 * size is 70720 bytes, however, the power context and execlist context will
3027 * never be saved (power context is stored elsewhere, and execlists don't work
Abdiel Janulgue4c436d552015-06-16 13:39:41 +03003028 * on HSW) - so the final size, including the extra state required for the
3029 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
Ben Widawskya0de80a2013-06-25 21:53:40 -07003030 */
3031#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07003032/* Same as Haswell, but 72064 bytes now. */
3033#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
3034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003035#define CHV_CLK_CTL1 _MMIO(0x101100)
3036#define VLV_CLK_CTL2 _MMIO(0x101104)
Jesse Barnese454a052013-09-26 17:55:58 -07003037#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3038
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003039/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003040 * Overlay regs
3041 */
3042
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003043#define OVADD _MMIO(0x30000)
3044#define DOVSTA _MMIO(0x30008)
Jesse Barnes585fb112008-07-29 11:54:06 -07003045#define OC_BUF (0x3<<20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003046#define OGAMC5 _MMIO(0x30010)
3047#define OGAMC4 _MMIO(0x30014)
3048#define OGAMC3 _MMIO(0x30018)
3049#define OGAMC2 _MMIO(0x3001c)
3050#define OGAMC1 _MMIO(0x30020)
3051#define OGAMC0 _MMIO(0x30024)
Jesse Barnes585fb112008-07-29 11:54:06 -07003052
3053/*
Imre Deakd965e7a2015-12-01 10:23:52 +02003054 * GEN9 clock gating regs
3055 */
3056#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3057#define PWM2_GATING_DIS (1 << 14)
3058#define PWM1_GATING_DIS (1 << 13)
3059
3060/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003061 * Display engine regs
3062 */
3063
Shuang He8bf1e9f2013-10-15 18:55:27 +01003064/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003065#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01003066#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003067/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003068#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3069#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3070#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003071/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003072#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3073#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3074#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3075/* embedded DP port on the north display block, reserved on ivb */
3076#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3077#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003078/* vlv source selection */
3079#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3080#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3081#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3082/* with DP port the pipe source is invalid */
3083#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3084#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3085#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3086/* gen3+ source selection */
3087#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3088#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3089#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3090/* with DP/TV port the pipe source is invalid */
3091#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3092#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3093#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3094#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3095#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3096/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02003097#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003098
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003099#define _PIPE_CRC_RES_1_A_IVB 0x60064
3100#define _PIPE_CRC_RES_2_A_IVB 0x60068
3101#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3102#define _PIPE_CRC_RES_4_A_IVB 0x60070
3103#define _PIPE_CRC_RES_5_A_IVB 0x60074
3104
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003105#define _PIPE_CRC_RES_RED_A 0x60060
3106#define _PIPE_CRC_RES_GREEN_A 0x60064
3107#define _PIPE_CRC_RES_BLUE_A 0x60068
3108#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3109#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01003110
3111/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003112#define _PIPE_CRC_RES_1_B_IVB 0x61064
3113#define _PIPE_CRC_RES_2_B_IVB 0x61068
3114#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3115#define _PIPE_CRC_RES_4_B_IVB 0x61070
3116#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01003117
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003118#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3119#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3120#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3121#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3122#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3123#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003124
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003125#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3126#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3127#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3128#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3129#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003130
Jesse Barnes585fb112008-07-29 11:54:06 -07003131/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003132#define _HTOTAL_A 0x60000
3133#define _HBLANK_A 0x60004
3134#define _HSYNC_A 0x60008
3135#define _VTOTAL_A 0x6000c
3136#define _VBLANK_A 0x60010
3137#define _VSYNC_A 0x60014
3138#define _PIPEASRC 0x6001c
3139#define _BCLRPAT_A 0x60020
3140#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003141#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07003142
3143/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003144#define _HTOTAL_B 0x61000
3145#define _HBLANK_B 0x61004
3146#define _HSYNC_B 0x61008
3147#define _VTOTAL_B 0x6100c
3148#define _VBLANK_B 0x61010
3149#define _VSYNC_B 0x61014
3150#define _PIPEBSRC 0x6101c
3151#define _BCLRPAT_B 0x61020
3152#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07003153#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003154
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003155#define TRANSCODER_A_OFFSET 0x60000
3156#define TRANSCODER_B_OFFSET 0x61000
3157#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003158#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003159#define TRANSCODER_EDP_OFFSET 0x6f000
3160
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003161#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003162 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3163 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003164
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003165#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3166#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3167#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3168#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3169#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3170#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3171#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3172#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3173#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3174#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01003175
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003176/* VLV eDP PSR registers */
3177#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3178#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3179#define VLV_EDP_PSR_ENABLE (1<<0)
3180#define VLV_EDP_PSR_RESET (1<<1)
3181#define VLV_EDP_PSR_MODE_MASK (7<<2)
3182#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3183#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3184#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3185#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3186#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3187#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3188#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3189#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003190#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003191
3192#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3193#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3194#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3195#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3196#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003197#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003198
3199#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3200#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3201#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3202#define VLV_EDP_PSR_CURR_STATE_MASK 7
3203#define VLV_EDP_PSR_DISABLED (0<<0)
3204#define VLV_EDP_PSR_INACTIVE (1<<0)
3205#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3206#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3207#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3208#define VLV_EDP_PSR_EXIT (5<<0)
3209#define VLV_EDP_PSR_IN_TRANS (1<<7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003210#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003211
Ben Widawskyed8546a2013-11-04 22:45:05 -08003212/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02003213#define HSW_EDP_PSR_BASE 0x64800
3214#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003215#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003216#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003217#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003218#define EDP_PSR_LINK_STANDBY (1<<27)
3219#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3220#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3221#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3222#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3223#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3224#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3225#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3226#define EDP_PSR_TP1_TP2_SEL (0<<11)
3227#define EDP_PSR_TP1_TP3_SEL (1<<11)
3228#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3229#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3230#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3231#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3232#define EDP_PSR_TP1_TIME_500us (0<<4)
3233#define EDP_PSR_TP1_TIME_100us (1<<4)
3234#define EDP_PSR_TP1_TIME_2500us (2<<4)
3235#define EDP_PSR_TP1_TIME_0us (3<<4)
3236#define EDP_PSR_IDLE_FRAME_SHIFT 0
3237
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003238#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3239#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003240
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003241#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003242#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003243#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3244#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3245#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3246#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3247#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3248#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3249#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3250#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3251#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3252#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3253#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3254#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3255#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3256#define EDP_PSR_STATUS_COUNT_SHIFT 16
3257#define EDP_PSR_STATUS_COUNT_MASK 0xf
3258#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3259#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3260#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3261#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3262#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3263#define EDP_PSR_STATUS_IDLE_MASK 0xf
3264
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003265#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003266#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003267
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003268#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003269#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3270#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3271#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3272
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003273#define EDP_PSR2_CTL _MMIO(0x6f900)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303274#define EDP_PSR2_ENABLE (1<<31)
3275#define EDP_SU_TRACK_ENABLE (1<<30)
3276#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3277#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3278#define EDP_PSR2_TP2_TIME_500 (0<<8)
3279#define EDP_PSR2_TP2_TIME_100 (1<<8)
3280#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3281#define EDP_PSR2_TP2_TIME_50 (3<<8)
3282#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3283#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3284#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3285#define EDP_PSR2_IDLE_MASK 0xf
3286
Jesse Barnes585fb112008-07-29 11:54:06 -07003287/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003288#define ADPA _MMIO(0x61100)
3289#define PCH_ADPA _MMIO(0xe1100)
3290#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003291
Jesse Barnes585fb112008-07-29 11:54:06 -07003292#define ADPA_DAC_ENABLE (1<<31)
3293#define ADPA_DAC_DISABLE 0
3294#define ADPA_PIPE_SELECT_MASK (1<<30)
3295#define ADPA_PIPE_A_SELECT 0
3296#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003297#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003298/* CPT uses bits 29:30 for pch transcoder select */
3299#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3300#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3301#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3302#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3303#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3304#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3305#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3306#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3307#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3308#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3309#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3310#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3311#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3312#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3313#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3314#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3315#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3316#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3317#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003318#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3319#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003320#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003321#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003322#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003323#define ADPA_HSYNC_CNTL_ENABLE 0
3324#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3325#define ADPA_VSYNC_ACTIVE_LOW 0
3326#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3327#define ADPA_HSYNC_ACTIVE_LOW 0
3328#define ADPA_DPMS_MASK (~(3<<10))
3329#define ADPA_DPMS_ON (0<<10)
3330#define ADPA_DPMS_SUSPEND (1<<10)
3331#define ADPA_DPMS_STANDBY (2<<10)
3332#define ADPA_DPMS_OFF (3<<10)
3333
Chris Wilson939fe4d2010-10-09 10:33:26 +01003334
Jesse Barnes585fb112008-07-29 11:54:06 -07003335/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003336#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003337#define PORTB_HOTPLUG_INT_EN (1 << 29)
3338#define PORTC_HOTPLUG_INT_EN (1 << 28)
3339#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003340#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3341#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3342#define TV_HOTPLUG_INT_EN (1 << 18)
3343#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003344#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3345 PORTC_HOTPLUG_INT_EN | \
3346 PORTD_HOTPLUG_INT_EN | \
3347 SDVOC_HOTPLUG_INT_EN | \
3348 SDVOB_HOTPLUG_INT_EN | \
3349 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003350#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003351#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3352/* must use period 64 on GM45 according to docs */
3353#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3354#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3355#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3356#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3357#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3358#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3359#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3360#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3361#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3362#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3363#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3364#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003365
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003366#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003367/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003368 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003369 *
3370 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3371 * Please check the detailed lore in the commit message for for experimental
3372 * evidence.
3373 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003374/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3375#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3376#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3377#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3378/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3379#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07003380#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003381#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003382#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003383#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3384#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003385#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003386#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3387#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003388#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003389#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3390#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003391/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003392#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3393#define TV_HOTPLUG_INT_STATUS (1 << 10)
3394#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3395#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3396#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3397#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003398#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3399#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3400#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003401#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3402
Chris Wilson084b6122012-05-11 18:01:33 +01003403/* SDVO is different across gen3/4 */
3404#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3405#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003406/*
3407 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3408 * since reality corrobates that they're the same as on gen3. But keep these
3409 * bits here (and the comment!) to help any other lost wanderers back onto the
3410 * right tracks.
3411 */
Chris Wilson084b6122012-05-11 18:01:33 +01003412#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3413#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3414#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3415#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003416#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3417 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3418 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3419 PORTB_HOTPLUG_INT_STATUS | \
3420 PORTC_HOTPLUG_INT_STATUS | \
3421 PORTD_HOTPLUG_INT_STATUS)
3422
Egbert Eiche5868a32013-02-28 04:17:12 -05003423#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3424 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3425 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3426 PORTB_HOTPLUG_INT_STATUS | \
3427 PORTC_HOTPLUG_INT_STATUS | \
3428 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003429
Paulo Zanonic20cd312013-02-19 16:21:45 -03003430/* SDVO and HDMI port control.
3431 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003432#define _GEN3_SDVOB 0x61140
3433#define _GEN3_SDVOC 0x61160
3434#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3435#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003436#define GEN4_HDMIB GEN3_SDVOB
3437#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003438#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3439#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3440#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3441#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003442#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003443#define PCH_HDMIC _MMIO(0xe1150)
3444#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003445
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003446#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01003447#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003448#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003449#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003450#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3451#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003452#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3453#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3454
Paulo Zanonic20cd312013-02-19 16:21:45 -03003455/* Gen 3 SDVO bits: */
3456#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003457#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3458#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003459#define SDVO_PIPE_B_SELECT (1 << 30)
3460#define SDVO_STALL_SELECT (1 << 29)
3461#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003462/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003463 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07003464 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07003465 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3466 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003467#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07003468#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03003469#define SDVO_PHASE_SELECT_MASK (15 << 19)
3470#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3471#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3472#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3473#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3474#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3475#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003476/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003477#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3478 SDVO_INTERRUPT_ENABLE)
3479#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3480
3481/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003482#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03003483#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003484#define SDVO_ENCODING_SDVO (0 << 10)
3485#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003486#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3487#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003488#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003489#define SDVO_AUDIO_ENABLE (1 << 6)
3490/* VSYNC/HSYNC bits new with 965, default is to be set */
3491#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3492#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3493
3494/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003495#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003496#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3497
3498/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003499#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3500#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003501
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003502/* CHV SDVO/HDMI bits: */
3503#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3504#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3505
Jesse Barnes585fb112008-07-29 11:54:06 -07003506
3507/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003508#define _DVOA 0x61120
3509#define DVOA _MMIO(_DVOA)
3510#define _DVOB 0x61140
3511#define DVOB _MMIO(_DVOB)
3512#define _DVOC 0x61160
3513#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003514#define DVO_ENABLE (1 << 31)
3515#define DVO_PIPE_B_SELECT (1 << 30)
3516#define DVO_PIPE_STALL_UNUSED (0 << 28)
3517#define DVO_PIPE_STALL (1 << 28)
3518#define DVO_PIPE_STALL_TV (2 << 28)
3519#define DVO_PIPE_STALL_MASK (3 << 28)
3520#define DVO_USE_VGA_SYNC (1 << 15)
3521#define DVO_DATA_ORDER_I740 (0 << 14)
3522#define DVO_DATA_ORDER_FP (1 << 14)
3523#define DVO_VSYNC_DISABLE (1 << 11)
3524#define DVO_HSYNC_DISABLE (1 << 10)
3525#define DVO_VSYNC_TRISTATE (1 << 9)
3526#define DVO_HSYNC_TRISTATE (1 << 8)
3527#define DVO_BORDER_ENABLE (1 << 7)
3528#define DVO_DATA_ORDER_GBRG (1 << 6)
3529#define DVO_DATA_ORDER_RGGB (0 << 6)
3530#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3531#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3532#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3533#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3534#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3535#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3536#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3537#define DVO_PRESERVE_MASK (0x7<<24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003538#define DVOA_SRCDIM _MMIO(0x61124)
3539#define DVOB_SRCDIM _MMIO(0x61144)
3540#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07003541#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3542#define DVO_SRCDIM_VERTICAL_SHIFT 0
3543
3544/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003545#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003546/*
3547 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3548 * the DPLL semantics change when the LVDS is assigned to that pipe.
3549 */
3550#define LVDS_PORT_EN (1 << 31)
3551/* Selects pipe B for LVDS data. Must be set on pre-965. */
3552#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003553#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003554#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003555/* LVDS dithering flag on 965/g4x platform */
3556#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003557/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3558#define LVDS_VSYNC_POLARITY (1 << 21)
3559#define LVDS_HSYNC_POLARITY (1 << 20)
3560
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003561/* Enable border for unscaled (or aspect-scaled) display */
3562#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003563/*
3564 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3565 * pixel.
3566 */
3567#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3568#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3569#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3570/*
3571 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3572 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3573 * on.
3574 */
3575#define LVDS_A3_POWER_MASK (3 << 6)
3576#define LVDS_A3_POWER_DOWN (0 << 6)
3577#define LVDS_A3_POWER_UP (3 << 6)
3578/*
3579 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3580 * is set.
3581 */
3582#define LVDS_CLKB_POWER_MASK (3 << 4)
3583#define LVDS_CLKB_POWER_DOWN (0 << 4)
3584#define LVDS_CLKB_POWER_UP (3 << 4)
3585/*
3586 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3587 * setting for whether we are in dual-channel mode. The B3 pair will
3588 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3589 */
3590#define LVDS_B0B3_POWER_MASK (3 << 2)
3591#define LVDS_B0B3_POWER_DOWN (0 << 2)
3592#define LVDS_B0B3_POWER_UP (3 << 2)
3593
David Härdeman3c17fe42010-09-24 21:44:32 +02003594/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003595#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003596/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003597 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3598 * of the infoframe structure specified by CEA-861. */
3599#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003600#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003601#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003602/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003603#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003604#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003605#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003606#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003607#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3608#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003609#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003610#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3611#define VIDEO_DIP_SELECT_AVI (0 << 19)
3612#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3613#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003614#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003615#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3616#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3617#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003618#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003619/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003620#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3621#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003622#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003623#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3624#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003625#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003626
Jesse Barnes585fb112008-07-29 11:54:06 -07003627/* Panel power sequencing */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003628#define PP_STATUS _MMIO(0x61200)
Jesse Barnes585fb112008-07-29 11:54:06 -07003629#define PP_ON (1 << 31)
3630/*
3631 * Indicates that all dependencies of the panel are on:
3632 *
3633 * - PLL enabled
3634 * - pipe enabled
3635 * - LVDS/DVOB/DVOC on
3636 */
3637#define PP_READY (1 << 30)
3638#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07003639#define PP_SEQUENCE_POWER_UP (1 << 28)
3640#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3641#define PP_SEQUENCE_MASK (3 << 28)
3642#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003643#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003644#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07003645#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3646#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3647#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3648#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3649#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3650#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3651#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3652#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3653#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003654#define PP_CONTROL _MMIO(0x61204)
Jesse Barnes585fb112008-07-29 11:54:06 -07003655#define POWER_TARGET_ON (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003656#define PP_ON_DELAYS _MMIO(0x61208)
3657#define PP_OFF_DELAYS _MMIO(0x6120c)
3658#define PP_DIVISOR _MMIO(0x61210)
Jesse Barnes585fb112008-07-29 11:54:06 -07003659
3660/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003661#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07003662#define PFIT_ENABLE (1 << 31)
3663#define PFIT_PIPE_MASK (3 << 29)
3664#define PFIT_PIPE_SHIFT 29
3665#define VERT_INTERP_DISABLE (0 << 10)
3666#define VERT_INTERP_BILINEAR (1 << 10)
3667#define VERT_INTERP_MASK (3 << 10)
3668#define VERT_AUTO_SCALE (1 << 9)
3669#define HORIZ_INTERP_DISABLE (0 << 6)
3670#define HORIZ_INTERP_BILINEAR (1 << 6)
3671#define HORIZ_INTERP_MASK (3 << 6)
3672#define HORIZ_AUTO_SCALE (1 << 5)
3673#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003674#define PFIT_FILTER_FUZZY (0 << 24)
3675#define PFIT_SCALING_AUTO (0 << 26)
3676#define PFIT_SCALING_PROGRAMMED (1 << 26)
3677#define PFIT_SCALING_PILLAR (2 << 26)
3678#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003679#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003680/* Pre-965 */
3681#define PFIT_VERT_SCALE_SHIFT 20
3682#define PFIT_VERT_SCALE_MASK 0xfff00000
3683#define PFIT_HORIZ_SCALE_SHIFT 4
3684#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3685/* 965+ */
3686#define PFIT_VERT_SCALE_SHIFT_965 16
3687#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3688#define PFIT_HORIZ_SCALE_SHIFT_965 0
3689#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3690
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003691#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07003692
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003693#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3694#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003695#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3696 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003697
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003698#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3699#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003700#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3701 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003702
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003703#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3704#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003705#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3706 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003707
Jesse Barnes585fb112008-07-29 11:54:06 -07003708/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003709#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003710#define BLM_PWM_ENABLE (1 << 31)
3711#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3712#define BLM_PIPE_SELECT (1 << 29)
3713#define BLM_PIPE_SELECT_IVB (3 << 29)
3714#define BLM_PIPE_A (0 << 29)
3715#define BLM_PIPE_B (1 << 29)
3716#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03003717#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3718#define BLM_TRANSCODER_B BLM_PIPE_B
3719#define BLM_TRANSCODER_C BLM_PIPE_C
3720#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003721#define BLM_PIPE(pipe) ((pipe) << 29)
3722#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3723#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3724#define BLM_PHASE_IN_ENABLE (1 << 25)
3725#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3726#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3727#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3728#define BLM_PHASE_IN_COUNT_SHIFT (8)
3729#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3730#define BLM_PHASE_IN_INCR_SHIFT (0)
3731#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003732#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01003733/*
3734 * This is the most significant 15 bits of the number of backlight cycles in a
3735 * complete cycle of the modulated backlight control.
3736 *
3737 * The actual value is this field multiplied by two.
3738 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003739#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3740#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3741#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003742/*
3743 * This is the number of cycles out of the backlight modulation cycle for which
3744 * the backlight is on.
3745 *
3746 * This field must be no greater than the number of cycles in the complete
3747 * backlight modulation cycle.
3748 */
3749#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3750#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02003751#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3752#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003753
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003754#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03003755#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07003756
Daniel Vetter7cf41602012-06-05 10:07:09 +02003757/* New registers for PCH-split platforms. Safe where new bits show up, the
3758 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003759#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
3760#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003761
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003762#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003763
Daniel Vetter7cf41602012-06-05 10:07:09 +02003764/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3765 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003766#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02003767#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003768#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3769#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003770#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003771
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003772#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003773#define UTIL_PIN_ENABLE (1 << 31)
3774
Sunil Kamath022e4e52015-09-30 22:34:57 +05303775#define UTIL_PIN_PIPE(x) ((x) << 29)
3776#define UTIL_PIN_PIPE_MASK (3 << 29)
3777#define UTIL_PIN_MODE_PWM (1 << 24)
3778#define UTIL_PIN_MODE_MASK (0xf << 24)
3779#define UTIL_PIN_POLARITY (1 << 22)
3780
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303781/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05303782#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303783#define BXT_BLC_PWM_ENABLE (1 << 31)
3784#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05303785#define _BXT_BLC_PWM_FREQ1 0xC8254
3786#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303787
Sunil Kamath022e4e52015-09-30 22:34:57 +05303788#define _BXT_BLC_PWM_CTL2 0xC8350
3789#define _BXT_BLC_PWM_FREQ2 0xC8354
3790#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303791
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003792#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05303793 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003794#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05303795 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003796#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05303797 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303798
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003799#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003800#define PCH_GTC_ENABLE (1 << 31)
3801
Jesse Barnes585fb112008-07-29 11:54:06 -07003802/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003803#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003804/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003805# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003806/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003807# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003808/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003809# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003810/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003811# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003812/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003813# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003814/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003815# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3816# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003817/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003818# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003819/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003820# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003821/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003822# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003823/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003824# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003825/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003826# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003827/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003828# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003829/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003830# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003831/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003832# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003833/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003834# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003835/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003836 * Enables a fix for the 915GM only.
3837 *
3838 * Not sure what it does.
3839 */
3840# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003841/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003842# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003843# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003844/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003845# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003846/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003847# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003848/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003849# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003850/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003851# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003852/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003853# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003854/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003855# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003856/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003857# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003858/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003859# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003860/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003861# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003862/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003863 * This test mode forces the DACs to 50% of full output.
3864 *
3865 * This is used for load detection in combination with TVDAC_SENSE_MASK
3866 */
3867# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3868# define TV_TEST_MODE_MASK (7 << 0)
3869
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003870#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003871# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003872/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003873 * Reports that DAC state change logic has reported change (RO).
3874 *
3875 * This gets cleared when TV_DAC_STATE_EN is cleared
3876*/
3877# define TVDAC_STATE_CHG (1 << 31)
3878# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003879/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003880# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003881/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003882# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003883/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003884# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003885/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003886 * Enables DAC state detection logic, for load-based TV detection.
3887 *
3888 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3889 * to off, for load detection to work.
3890 */
3891# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003892/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003893# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003894/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003895# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003896/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003897# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003898/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003899# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003900/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003901# define ENC_TVDAC_SLEW_FAST (1 << 6)
3902# define DAC_A_1_3_V (0 << 4)
3903# define DAC_A_1_1_V (1 << 4)
3904# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003905# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003906# define DAC_B_1_3_V (0 << 2)
3907# define DAC_B_1_1_V (1 << 2)
3908# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003909# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003910# define DAC_C_1_3_V (0 << 0)
3911# define DAC_C_1_1_V (1 << 0)
3912# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003913# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003914
Ville Syrjälä646b4262014-04-25 20:14:30 +03003915/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003916 * CSC coefficients are stored in a floating point format with 9 bits of
3917 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3918 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3919 * -1 (0x3) being the only legal negative value.
3920 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003921#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003922# define TV_RY_MASK 0x07ff0000
3923# define TV_RY_SHIFT 16
3924# define TV_GY_MASK 0x00000fff
3925# define TV_GY_SHIFT 0
3926
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003927#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07003928# define TV_BY_MASK 0x07ff0000
3929# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003930/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003931 * Y attenuation for component video.
3932 *
3933 * Stored in 1.9 fixed point.
3934 */
3935# define TV_AY_MASK 0x000003ff
3936# define TV_AY_SHIFT 0
3937
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003938#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07003939# define TV_RU_MASK 0x07ff0000
3940# define TV_RU_SHIFT 16
3941# define TV_GU_MASK 0x000007ff
3942# define TV_GU_SHIFT 0
3943
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003944#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003945# define TV_BU_MASK 0x07ff0000
3946# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003947/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003948 * U attenuation for component video.
3949 *
3950 * Stored in 1.9 fixed point.
3951 */
3952# define TV_AU_MASK 0x000003ff
3953# define TV_AU_SHIFT 0
3954
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003955#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07003956# define TV_RV_MASK 0x0fff0000
3957# define TV_RV_SHIFT 16
3958# define TV_GV_MASK 0x000007ff
3959# define TV_GV_SHIFT 0
3960
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003961#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07003962# define TV_BV_MASK 0x07ff0000
3963# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003964/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003965 * V attenuation for component video.
3966 *
3967 * Stored in 1.9 fixed point.
3968 */
3969# define TV_AV_MASK 0x000007ff
3970# define TV_AV_SHIFT 0
3971
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003972#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003973/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003974# define TV_BRIGHTNESS_MASK 0xff000000
3975# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003976/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003977# define TV_CONTRAST_MASK 0x00ff0000
3978# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003979/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003980# define TV_SATURATION_MASK 0x0000ff00
3981# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003982/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003983# define TV_HUE_MASK 0x000000ff
3984# define TV_HUE_SHIFT 0
3985
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003986#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003987/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003988# define TV_BLACK_LEVEL_MASK 0x01ff0000
3989# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003990/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003991# define TV_BLANK_LEVEL_MASK 0x000001ff
3992# define TV_BLANK_LEVEL_SHIFT 0
3993
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003994#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003995/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003996# define TV_HSYNC_END_MASK 0x1fff0000
3997# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003998/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003999# define TV_HTOTAL_MASK 0x00001fff
4000# define TV_HTOTAL_SHIFT 0
4001
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004002#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004003/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004004# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004005/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004006# define TV_HBURST_START_SHIFT 16
4007# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004008/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07004009# define TV_HBURST_LEN_SHIFT 0
4010# define TV_HBURST_LEN_MASK 0x0001fff
4011
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004012#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004013/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004014# define TV_HBLANK_END_SHIFT 16
4015# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004016/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004017# define TV_HBLANK_START_SHIFT 0
4018# define TV_HBLANK_START_MASK 0x0001fff
4019
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004020#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004021/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004022# define TV_NBR_END_SHIFT 16
4023# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004024/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004025# define TV_VI_END_F1_SHIFT 8
4026# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004027/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004028# define TV_VI_END_F2_SHIFT 0
4029# define TV_VI_END_F2_MASK 0x0000003f
4030
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004031#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004032/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004033# define TV_VSYNC_LEN_MASK 0x07ff0000
4034# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004035/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07004036 * number of half lines.
4037 */
4038# define TV_VSYNC_START_F1_MASK 0x00007f00
4039# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004040/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004041 * Offset of the start of vsync in field 2, measured in one less than the
4042 * number of half lines.
4043 */
4044# define TV_VSYNC_START_F2_MASK 0x0000007f
4045# define TV_VSYNC_START_F2_SHIFT 0
4046
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004047#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004048/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07004049# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004050/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004051# define TV_VEQ_LEN_MASK 0x007f0000
4052# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004053/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07004054 * the number of half lines.
4055 */
4056# define TV_VEQ_START_F1_MASK 0x0007f00
4057# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004058/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004059 * Offset of the start of equalization in field 2, measured in one less than
4060 * the number of half lines.
4061 */
4062# define TV_VEQ_START_F2_MASK 0x000007f
4063# define TV_VEQ_START_F2_SHIFT 0
4064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004065#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004066/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004067 * Offset to start of vertical colorburst, measured in one less than the
4068 * number of lines from vertical start.
4069 */
4070# define TV_VBURST_START_F1_MASK 0x003f0000
4071# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004072/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004073 * Offset to the end of vertical colorburst, measured in one less than the
4074 * number of lines from the start of NBR.
4075 */
4076# define TV_VBURST_END_F1_MASK 0x000000ff
4077# define TV_VBURST_END_F1_SHIFT 0
4078
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004079#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004080/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004081 * Offset to start of vertical colorburst, measured in one less than the
4082 * number of lines from vertical start.
4083 */
4084# define TV_VBURST_START_F2_MASK 0x003f0000
4085# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004086/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004087 * Offset to the end of vertical colorburst, measured in one less than the
4088 * number of lines from the start of NBR.
4089 */
4090# define TV_VBURST_END_F2_MASK 0x000000ff
4091# define TV_VBURST_END_F2_SHIFT 0
4092
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004093#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004094/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004095 * Offset to start of vertical colorburst, measured in one less than the
4096 * number of lines from vertical start.
4097 */
4098# define TV_VBURST_START_F3_MASK 0x003f0000
4099# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004100/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004101 * Offset to the end of vertical colorburst, measured in one less than the
4102 * number of lines from the start of NBR.
4103 */
4104# define TV_VBURST_END_F3_MASK 0x000000ff
4105# define TV_VBURST_END_F3_SHIFT 0
4106
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004107#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004108/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004109 * Offset to start of vertical colorburst, measured in one less than the
4110 * number of lines from vertical start.
4111 */
4112# define TV_VBURST_START_F4_MASK 0x003f0000
4113# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004114/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004115 * Offset to the end of vertical colorburst, measured in one less than the
4116 * number of lines from the start of NBR.
4117 */
4118# define TV_VBURST_END_F4_MASK 0x000000ff
4119# define TV_VBURST_END_F4_SHIFT 0
4120
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004121#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004122/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004123# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004124/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004125# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004126/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004127# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004128/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004129# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004130/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004131# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004132/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004133# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004134/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07004135# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004136/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004137# define TV_BURST_LEVEL_MASK 0x00ff0000
4138# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004139/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004140# define TV_SCDDA1_INC_MASK 0x00000fff
4141# define TV_SCDDA1_INC_SHIFT 0
4142
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004143#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004144/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004145# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4146# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004147/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004148# define TV_SCDDA2_INC_MASK 0x00007fff
4149# define TV_SCDDA2_INC_SHIFT 0
4150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004151#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004152/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004153# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4154# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004155/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004156# define TV_SCDDA3_INC_MASK 0x00007fff
4157# define TV_SCDDA3_INC_SHIFT 0
4158
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004159#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004160/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07004161# define TV_XPOS_MASK 0x1fff0000
4162# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004163/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004164# define TV_YPOS_MASK 0x00000fff
4165# define TV_YPOS_SHIFT 0
4166
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004167#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004168/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004169# define TV_XSIZE_MASK 0x1fff0000
4170# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004171/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004172 * Vertical size of the display window, measured in pixels.
4173 *
4174 * Must be even for interlaced modes.
4175 */
4176# define TV_YSIZE_MASK 0x00000fff
4177# define TV_YSIZE_SHIFT 0
4178
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004179#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004180/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004181 * Enables automatic scaling calculation.
4182 *
4183 * If set, the rest of the registers are ignored, and the calculated values can
4184 * be read back from the register.
4185 */
4186# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004187/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004188 * Disables the vertical filter.
4189 *
4190 * This is required on modes more than 1024 pixels wide */
4191# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004192/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07004193# define TV_VADAPT (1 << 28)
4194# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004195/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004196# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004197/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004198# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004199/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004200# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004201/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004202 * Sets the horizontal scaling factor.
4203 *
4204 * This should be the fractional part of the horizontal scaling factor divided
4205 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4206 *
4207 * (src width - 1) / ((oversample * dest width) - 1)
4208 */
4209# define TV_HSCALE_FRAC_MASK 0x00003fff
4210# define TV_HSCALE_FRAC_SHIFT 0
4211
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004212#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004213/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004214 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4215 *
4216 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4217 */
4218# define TV_VSCALE_INT_MASK 0x00038000
4219# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004220/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004221 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4222 *
4223 * \sa TV_VSCALE_INT_MASK
4224 */
4225# define TV_VSCALE_FRAC_MASK 0x00007fff
4226# define TV_VSCALE_FRAC_SHIFT 0
4227
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004228#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004229/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004230 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4231 *
4232 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4233 *
4234 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4235 */
4236# define TV_VSCALE_IP_INT_MASK 0x00038000
4237# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004238/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004239 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4240 *
4241 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4242 *
4243 * \sa TV_VSCALE_IP_INT_MASK
4244 */
4245# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4246# define TV_VSCALE_IP_FRAC_SHIFT 0
4247
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004248#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07004249# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004250/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004251 * Specifies which field to send the CC data in.
4252 *
4253 * CC data is usually sent in field 0.
4254 */
4255# define TV_CC_FID_MASK (1 << 27)
4256# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004257/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004258# define TV_CC_HOFF_MASK 0x03ff0000
4259# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004260/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004261# define TV_CC_LINE_MASK 0x0000003f
4262# define TV_CC_LINE_SHIFT 0
4263
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004264#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07004265# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004266/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004267# define TV_CC_DATA_2_MASK 0x007f0000
4268# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004269/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004270# define TV_CC_DATA_1_MASK 0x0000007f
4271# define TV_CC_DATA_1_SHIFT 0
4272
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004273#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4274#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4275#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4276#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07004277
Keith Packard040d87f2009-05-30 20:42:33 -07004278/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004279#define DP_A _MMIO(0x64000) /* eDP */
4280#define DP_B _MMIO(0x64100)
4281#define DP_C _MMIO(0x64200)
4282#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07004283
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004284#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4285#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4286#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03004287
Keith Packard040d87f2009-05-30 20:42:33 -07004288#define DP_PORT_EN (1 << 31)
4289#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004290#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004291#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4292#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004293
Keith Packard040d87f2009-05-30 20:42:33 -07004294/* Link training mode - select a suitable mode for each stage */
4295#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4296#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4297#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4298#define DP_LINK_TRAIN_OFF (3 << 28)
4299#define DP_LINK_TRAIN_MASK (3 << 28)
4300#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004301#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4302#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004303
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004304/* CPT Link training mode */
4305#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4306#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4307#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4308#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4309#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4310#define DP_LINK_TRAIN_SHIFT_CPT 8
4311
Keith Packard040d87f2009-05-30 20:42:33 -07004312/* Signal voltages. These are mostly controlled by the other end */
4313#define DP_VOLTAGE_0_4 (0 << 25)
4314#define DP_VOLTAGE_0_6 (1 << 25)
4315#define DP_VOLTAGE_0_8 (2 << 25)
4316#define DP_VOLTAGE_1_2 (3 << 25)
4317#define DP_VOLTAGE_MASK (7 << 25)
4318#define DP_VOLTAGE_SHIFT 25
4319
4320/* Signal pre-emphasis levels, like voltages, the other end tells us what
4321 * they want
4322 */
4323#define DP_PRE_EMPHASIS_0 (0 << 22)
4324#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4325#define DP_PRE_EMPHASIS_6 (2 << 22)
4326#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4327#define DP_PRE_EMPHASIS_MASK (7 << 22)
4328#define DP_PRE_EMPHASIS_SHIFT 22
4329
4330/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004331#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004332#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004333#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07004334
4335/* Mystic DPCD version 1.1 special mode */
4336#define DP_ENHANCED_FRAMING (1 << 18)
4337
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004338/* eDP */
4339#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02004340#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004341#define DP_PLL_FREQ_MASK (3 << 16)
4342
Ville Syrjälä646b4262014-04-25 20:14:30 +03004343/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004344#define DP_PORT_REVERSAL (1 << 15)
4345
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004346/* eDP */
4347#define DP_PLL_ENABLE (1 << 14)
4348
Ville Syrjälä646b4262014-04-25 20:14:30 +03004349/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004350#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4351
4352#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004353#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004354
Ville Syrjälä646b4262014-04-25 20:14:30 +03004355/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004356#define DP_COLOR_RANGE_16_235 (1 << 8)
4357
Ville Syrjälä646b4262014-04-25 20:14:30 +03004358/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004359#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4360
Ville Syrjälä646b4262014-04-25 20:14:30 +03004361/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004362#define DP_SYNC_VS_HIGH (1 << 4)
4363#define DP_SYNC_HS_HIGH (1 << 3)
4364
Ville Syrjälä646b4262014-04-25 20:14:30 +03004365/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004366#define DP_DETECTED (1 << 2)
4367
Ville Syrjälä646b4262014-04-25 20:14:30 +03004368/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004369 * signal sink for DDC etc. Max packet size supported
4370 * is 20 bytes in each direction, hence the 5 fixed
4371 * data registers
4372 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004373#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4374#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4375#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4376#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4377#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4378#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004379
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004380#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4381#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4382#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4383#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4384#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4385#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07004386
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004387#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4388#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4389#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4390#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4391#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4392#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07004393
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004394#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4395#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4396#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4397#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4398#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4399#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02004400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004401#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4402#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07004403
4404#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4405#define DP_AUX_CH_CTL_DONE (1 << 30)
4406#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4407#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4408#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4409#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4410#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4411#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4412#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4413#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4414#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4415#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4416#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4417#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4418#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4419#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4420#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4421#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4422#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4423#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4424#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05304425#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4426#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4427#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03004428#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05304429#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004430#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07004431
4432/*
4433 * Computing GMCH M and N values for the Display Port link
4434 *
4435 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4436 *
4437 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4438 *
4439 * The GMCH value is used internally
4440 *
4441 * bytes_per_pixel is the number of bytes coming out of the plane,
4442 * which is after the LUTs, so we want the bytes for our color format.
4443 * For our current usage, this is always 3, one byte for R, G and B.
4444 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02004445#define _PIPEA_DATA_M_G4X 0x70050
4446#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07004447
4448/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004449#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02004450#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004451#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07004452
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004453#define DATA_LINK_M_N_MASK (0xffffff)
4454#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07004455
Daniel Vettere3b95f12013-05-03 11:49:49 +02004456#define _PIPEA_DATA_N_G4X 0x70054
4457#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07004458#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4459
4460/*
4461 * Computing Link M and N values for the Display Port link
4462 *
4463 * Link M / N = pixel_clock / ls_clk
4464 *
4465 * (the DP spec calls pixel_clock the 'strm_clk')
4466 *
4467 * The Link value is transmitted in the Main Stream
4468 * Attributes and VB-ID.
4469 */
4470
Daniel Vettere3b95f12013-05-03 11:49:49 +02004471#define _PIPEA_LINK_M_G4X 0x70060
4472#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07004473#define PIPEA_DP_LINK_M_MASK (0xffffff)
4474
Daniel Vettere3b95f12013-05-03 11:49:49 +02004475#define _PIPEA_LINK_N_G4X 0x70064
4476#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07004477#define PIPEA_DP_LINK_N_MASK (0xffffff)
4478
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004479#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4480#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4481#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4482#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004483
Jesse Barnes585fb112008-07-29 11:54:06 -07004484/* Display & cursor control */
4485
4486/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004487#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03004488#define DSL_LINEMASK_GEN2 0x00000fff
4489#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004490#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01004491#define PIPECONF_ENABLE (1<<31)
4492#define PIPECONF_DISABLE 0
4493#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004494#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03004495#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00004496#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01004497#define PIPECONF_SINGLE_WIDE 0
4498#define PIPECONF_PIPE_UNLOCKED 0
4499#define PIPECONF_PIPE_LOCKED (1<<25)
4500#define PIPECONF_PALETTE 0
4501#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07004502#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01004503#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004504#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01004505/* Note that pre-gen3 does not support interlaced display directly. Panel
4506 * fitting must be disabled on pre-ilk for interlaced. */
4507#define PIPECONF_PROGRESSIVE (0 << 21)
4508#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4509#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4510#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4511#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4512/* Ironlake and later have a complete new set of values for interlaced. PFIT
4513 * means panel fitter required, PF means progressive fetch, DBL means power
4514 * saving pixel doubling. */
4515#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4516#define PIPECONF_INTERLACED_ILK (3 << 21)
4517#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4518#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004519#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304520#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07004521#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304522#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02004523#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004524#define PIPECONF_BPC_MASK (0x7 << 5)
4525#define PIPECONF_8BPC (0<<5)
4526#define PIPECONF_10BPC (1<<5)
4527#define PIPECONF_6BPC (2<<5)
4528#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07004529#define PIPECONF_DITHER_EN (1<<4)
4530#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4531#define PIPECONF_DITHER_TYPE_SP (0<<2)
4532#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4533#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4534#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004535#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07004536#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02004537#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004538#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4539#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004540#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004541#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004542#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004543#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4544#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4545#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4546#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02004547#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07004548#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4549#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4550#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02004551#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004552#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07004553#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4554#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004555#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07004556#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004557#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004558#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02004559#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4560#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07004561#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4562#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004563#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004564#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02004565#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004566#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4567#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4568#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4569#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02004570#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004571#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07004572#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4573#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004574#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004575#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004576#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4577#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004578#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07004579#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004580#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004581#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4582
Imre Deak755e9012014-02-10 18:42:47 +02004583#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4584#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4585
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004586#define PIPE_A_OFFSET 0x70000
4587#define PIPE_B_OFFSET 0x71000
4588#define PIPE_C_OFFSET 0x72000
4589#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004590/*
4591 * There's actually no pipe EDP. Some pipe registers have
4592 * simply shifted from the pipe to the transcoder, while
4593 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4594 * to access such registers in transcoder EDP.
4595 */
4596#define PIPE_EDP_OFFSET 0x7f000
4597
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004598#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004599 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4600 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004601
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004602#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
4603#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
4604#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
4605#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
4606#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01004607
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004608#define _PIPE_MISC_A 0x70030
4609#define _PIPE_MISC_B 0x71030
4610#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4611#define PIPEMISC_DITHER_8_BPC (0<<5)
4612#define PIPEMISC_DITHER_10_BPC (1<<5)
4613#define PIPEMISC_DITHER_6_BPC (2<<5)
4614#define PIPEMISC_DITHER_12_BPC (3<<5)
4615#define PIPEMISC_DITHER_ENABLE (1<<4)
4616#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4617#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004618#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004619
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004620#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07004621#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004622#define PIPEB_HLINE_INT_EN (1<<28)
4623#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02004624#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4625#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4626#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004627#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07004628#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004629#define PIPEA_HLINE_INT_EN (1<<20)
4630#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02004631#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4632#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004633#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004634#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4635#define PIPEC_HLINE_INT_EN (1<<12)
4636#define PIPEC_VBLANK_INT_EN (1<<11)
4637#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4638#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4639#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004640
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004641#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004642#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4643#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4644#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4645#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004646#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4647#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4648#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4649#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4650#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4651#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4652#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4653#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4654#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004655#define DPINVGTT_EN_MASK_CHV 0xfff0000
4656#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4657#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4658#define PLANEC_INVALID_GTT_STATUS (1<<9)
4659#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004660#define CURSORB_INVALID_GTT_STATUS (1<<7)
4661#define CURSORA_INVALID_GTT_STATUS (1<<6)
4662#define SPRITED_INVALID_GTT_STATUS (1<<5)
4663#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4664#define PLANEB_INVALID_GTT_STATUS (1<<3)
4665#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4666#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4667#define PLANEA_INVALID_GTT_STATUS (1<<0)
4668#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004669#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004670
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004671#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07004672#define DSPARB_CSTART_MASK (0x7f << 7)
4673#define DSPARB_CSTART_SHIFT 7
4674#define DSPARB_BSTART_MASK (0x7f)
4675#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08004676#define DSPARB_BEND_SHIFT 9 /* on 855 */
4677#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004678#define DSPARB_SPRITEA_SHIFT_VLV 0
4679#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4680#define DSPARB_SPRITEB_SHIFT_VLV 8
4681#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4682#define DSPARB_SPRITEC_SHIFT_VLV 16
4683#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4684#define DSPARB_SPRITED_SHIFT_VLV 24
4685#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004686#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004687#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4688#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4689#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4690#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4691#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4692#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4693#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4694#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4695#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4696#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4697#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4698#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004699#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004700#define DSPARB_SPRITEE_SHIFT_VLV 0
4701#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4702#define DSPARB_SPRITEF_SHIFT_VLV 8
4703#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004704
Ville Syrjälä0a560672014-06-11 16:51:18 +03004705/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004706#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004707#define DSPFW_SR_SHIFT 23
4708#define DSPFW_SR_MASK (0x1ff<<23)
4709#define DSPFW_CURSORB_SHIFT 16
4710#define DSPFW_CURSORB_MASK (0x3f<<16)
4711#define DSPFW_PLANEB_SHIFT 8
4712#define DSPFW_PLANEB_MASK (0x7f<<8)
4713#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4714#define DSPFW_PLANEA_SHIFT 0
4715#define DSPFW_PLANEA_MASK (0x7f<<0)
4716#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004717#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004718#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4719#define DSPFW_FBC_SR_SHIFT 28
4720#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4721#define DSPFW_FBC_HPLL_SR_SHIFT 24
4722#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4723#define DSPFW_SPRITEB_SHIFT (16)
4724#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4725#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4726#define DSPFW_CURSORA_SHIFT 8
4727#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02004728#define DSPFW_PLANEC_OLD_SHIFT 0
4729#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004730#define DSPFW_SPRITEA_SHIFT 0
4731#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4732#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004733#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004734#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004735#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004736#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08004737#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4738#define DSPFW_HPLL_CURSOR_SHIFT 16
4739#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004740#define DSPFW_HPLL_SR_SHIFT 0
4741#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4742
4743/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004744#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004745#define DSPFW_SPRITEB_WM1_SHIFT 16
4746#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4747#define DSPFW_CURSORA_WM1_SHIFT 8
4748#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4749#define DSPFW_SPRITEA_WM1_SHIFT 0
4750#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004751#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004752#define DSPFW_PLANEB_WM1_SHIFT 24
4753#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4754#define DSPFW_PLANEA_WM1_SHIFT 16
4755#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4756#define DSPFW_CURSORB_WM1_SHIFT 8
4757#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4758#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4759#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004760#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004761#define DSPFW_SR_WM1_SHIFT 0
4762#define DSPFW_SR_WM1_MASK (0x1ff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004763#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
4764#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004765#define DSPFW_SPRITED_WM1_SHIFT 24
4766#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4767#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004768#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004769#define DSPFW_SPRITEC_WM1_SHIFT 8
4770#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4771#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004772#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004773#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004774#define DSPFW_SPRITEF_WM1_SHIFT 24
4775#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4776#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004777#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004778#define DSPFW_SPRITEE_WM1_SHIFT 8
4779#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4780#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004781#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004782#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004783#define DSPFW_PLANEC_WM1_SHIFT 24
4784#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4785#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004786#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004787#define DSPFW_CURSORC_WM1_SHIFT 8
4788#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4789#define DSPFW_CURSORC_SHIFT 0
4790#define DSPFW_CURSORC_MASK (0x3f<<0)
4791
4792/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004793#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004794#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004795#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004796#define DSPFW_SPRITEF_HI_SHIFT 23
4797#define DSPFW_SPRITEF_HI_MASK (1<<23)
4798#define DSPFW_SPRITEE_HI_SHIFT 22
4799#define DSPFW_SPRITEE_HI_MASK (1<<22)
4800#define DSPFW_PLANEC_HI_SHIFT 21
4801#define DSPFW_PLANEC_HI_MASK (1<<21)
4802#define DSPFW_SPRITED_HI_SHIFT 20
4803#define DSPFW_SPRITED_HI_MASK (1<<20)
4804#define DSPFW_SPRITEC_HI_SHIFT 16
4805#define DSPFW_SPRITEC_HI_MASK (1<<16)
4806#define DSPFW_PLANEB_HI_SHIFT 12
4807#define DSPFW_PLANEB_HI_MASK (1<<12)
4808#define DSPFW_SPRITEB_HI_SHIFT 8
4809#define DSPFW_SPRITEB_HI_MASK (1<<8)
4810#define DSPFW_SPRITEA_HI_SHIFT 4
4811#define DSPFW_SPRITEA_HI_MASK (1<<4)
4812#define DSPFW_PLANEA_HI_SHIFT 0
4813#define DSPFW_PLANEA_HI_MASK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004814#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004815#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004816#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004817#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4818#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4819#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4820#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4821#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4822#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4823#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4824#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4825#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4826#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4827#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4828#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4829#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4830#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4831#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4832#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4833#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4834#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004835
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004836/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004837#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004838#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304839#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004840#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02004841#define DDL_PRECISION_HIGH (1<<7)
4842#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05304843#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004844
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004845#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004846#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03004847#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004848
Ville Syrjäläc2317752016-03-15 16:39:56 +02004849#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
4850#define CBR_DPLLBMD_PIPE_C (1<<29)
4851#define CBR_DPLLBMD_PIPE_B (1<<18)
4852
Shaohua Li7662c8b2009-06-26 11:23:55 +08004853/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004854#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004855#define I915_FIFO_LINE_SIZE 64
4856#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004857
Jesse Barnesceb04242012-03-28 13:39:22 -07004858#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004859#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004860#define I965_FIFO_SIZE 512
4861#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004862#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004863#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004864#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004865
Jesse Barnesceb04242012-03-28 13:39:22 -07004866#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004867#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004868#define I915_MAX_WM 0x3f
4869
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004870#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4871#define PINEVIEW_FIFO_LINE_SIZE 64
4872#define PINEVIEW_MAX_WM 0x1ff
4873#define PINEVIEW_DFT_WM 0x3f
4874#define PINEVIEW_DFT_HPLLOFF_WM 0
4875#define PINEVIEW_GUARD_WM 10
4876#define PINEVIEW_CURSOR_FIFO 64
4877#define PINEVIEW_CURSOR_MAX_WM 0x3f
4878#define PINEVIEW_CURSOR_DFT_WM 0
4879#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004880
Jesse Barnesceb04242012-03-28 13:39:22 -07004881#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004882#define I965_CURSOR_FIFO 64
4883#define I965_CURSOR_MAX_WM 32
4884#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004885
Pradeep Bhatfae12672014-11-04 17:06:39 +00004886/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004887#define _CUR_WM_A_0 0x70140
4888#define _CUR_WM_B_0 0x71140
4889#define _PLANE_WM_1_A_0 0x70240
4890#define _PLANE_WM_1_B_0 0x71240
4891#define _PLANE_WM_2_A_0 0x70340
4892#define _PLANE_WM_2_B_0 0x71340
4893#define _PLANE_WM_TRANS_1_A_0 0x70268
4894#define _PLANE_WM_TRANS_1_B_0 0x71268
4895#define _PLANE_WM_TRANS_2_A_0 0x70368
4896#define _PLANE_WM_TRANS_2_B_0 0x71368
4897#define _CUR_WM_TRANS_A_0 0x70168
4898#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00004899#define PLANE_WM_EN (1 << 31)
4900#define PLANE_WM_LINES_SHIFT 14
4901#define PLANE_WM_LINES_MASK 0x1f
4902#define PLANE_WM_BLOCKS_MASK 0x3ff
4903
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004904#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004905#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
4906#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004907
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004908#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
4909#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004910#define _PLANE_WM_BASE(pipe, plane) \
4911 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4912#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004913 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00004914#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004915 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004916#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004917 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004918#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004919 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00004920
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004921/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004922#define WM0_PIPEA_ILK _MMIO(0x45100)
Ville Syrjälä1996d622013-10-09 19:18:07 +03004923#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004924#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004925#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004926#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004927#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004928
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004929#define WM0_PIPEB_ILK _MMIO(0x45104)
4930#define WM0_PIPEC_IVB _MMIO(0x45200)
4931#define WM1_LP_ILK _MMIO(0x45108)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004932#define WM1_LP_SR_EN (1<<31)
4933#define WM1_LP_LATENCY_SHIFT 24
4934#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004935#define WM1_LP_FBC_MASK (0xf<<20)
4936#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004937#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004938#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004939#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004940#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004941#define WM2_LP_ILK _MMIO(0x4510c)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004942#define WM2_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004943#define WM3_LP_ILK _MMIO(0x45110)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004944#define WM3_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004945#define WM1S_LP_ILK _MMIO(0x45120)
4946#define WM2S_LP_IVB _MMIO(0x45124)
4947#define WM3S_LP_IVB _MMIO(0x45128)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004948#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004949
Paulo Zanonicca32e92013-05-31 11:45:06 -03004950#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4951 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4952 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4953
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004954/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004955#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08004956#define MLTR_WM1_SHIFT 0
4957#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004958/* the unit of memory self-refresh latency time is 0.5us */
4959#define ILK_SRLT_MASK 0x3f
4960
Yuanhan Liu13982612010-12-15 15:42:31 +08004961
4962/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004963#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08004964#define SSKPD_WM_MASK 0x3f
4965#define SSKPD_WM0_SHIFT 0
4966#define SSKPD_WM1_SHIFT 8
4967#define SSKPD_WM2_SHIFT 16
4968#define SSKPD_WM3_SHIFT 24
4969
Jesse Barnes585fb112008-07-29 11:54:06 -07004970/*
4971 * The two pipe frame counter registers are not synchronized, so
4972 * reading a stable value is somewhat tricky. The following code
4973 * should work:
4974 *
4975 * do {
4976 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4977 * PIPE_FRAME_HIGH_SHIFT;
4978 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4979 * PIPE_FRAME_LOW_SHIFT);
4980 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4981 * PIPE_FRAME_HIGH_SHIFT);
4982 * } while (high1 != high2);
4983 * frame = (high1 << 8) | low1;
4984 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004985#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004986#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4987#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004988#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004989#define PIPE_FRAME_LOW_MASK 0xff000000
4990#define PIPE_FRAME_LOW_SHIFT 24
4991#define PIPE_PIXEL_MASK 0x00ffffff
4992#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004993/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004994#define _PIPEA_FRMCOUNT_G4X 0x70040
4995#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004996#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
4997#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07004998
4999/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005000#define _CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04005001/* Old style CUR*CNTR flags (desktop 8xx) */
5002#define CURSOR_ENABLE 0x80000000
5003#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03005004#define CURSOR_STRIDE_SHIFT 28
5005#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005006#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04005007#define CURSOR_FORMAT_SHIFT 24
5008#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5009#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5010#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5011#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5012#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5013#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5014/* New style CUR*CNTR flags */
5015#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07005016#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305017#define CURSOR_MODE_128_32B_AX 0x02
5018#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07005019#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305020#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5021#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07005022#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04005023#define MCURSOR_PIPE_SELECT (1 << 28)
5024#define MCURSOR_PIPE_A 0x00
5025#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07005026#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07005027#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03005028#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005029#define _CURABASE 0x70084
5030#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07005031#define CURSOR_POS_MASK 0x007FF
5032#define CURSOR_POS_SIGN 0x8000
5033#define CURSOR_X_SHIFT 0
5034#define CURSOR_Y_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005035#define CURSIZE _MMIO(0x700a0)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005036#define _CURBCNTR 0x700c0
5037#define _CURBBASE 0x700c4
5038#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07005039
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005040#define _CURBCNTR_IVB 0x71080
5041#define _CURBBASE_IVB 0x71084
5042#define _CURBPOS_IVB 0x71088
5043
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005044#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005045 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5046 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00005047
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005048#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5049#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5050#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
5051
5052#define CURSOR_A_OFFSET 0x70080
5053#define CURSOR_B_OFFSET 0x700c0
5054#define CHV_CURSOR_C_OFFSET 0x700e0
5055#define IVB_CURSOR_B_OFFSET 0x71080
5056#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005057
Jesse Barnes585fb112008-07-29 11:54:06 -07005058/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005059#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07005060#define DISPLAY_PLANE_ENABLE (1<<31)
5061#define DISPLAY_PLANE_DISABLE 0
5062#define DISPPLANE_GAMMA_ENABLE (1<<30)
5063#define DISPPLANE_GAMMA_DISABLE 0
5064#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005065#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005066#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005067#define DISPPLANE_BGRA555 (0x3<<26)
5068#define DISPPLANE_BGRX555 (0x4<<26)
5069#define DISPPLANE_BGRX565 (0x5<<26)
5070#define DISPPLANE_BGRX888 (0x6<<26)
5071#define DISPPLANE_BGRA888 (0x7<<26)
5072#define DISPPLANE_RGBX101010 (0x8<<26)
5073#define DISPPLANE_RGBA101010 (0x9<<26)
5074#define DISPPLANE_BGRX101010 (0xa<<26)
5075#define DISPPLANE_RGBX161616 (0xc<<26)
5076#define DISPPLANE_RGBX888 (0xe<<26)
5077#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005078#define DISPPLANE_STEREO_ENABLE (1<<25)
5079#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005080#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08005081#define DISPPLANE_SEL_PIPE_SHIFT 24
5082#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005083#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08005084#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005085#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5086#define DISPPLANE_SRC_KEY_DISABLE 0
5087#define DISPPLANE_LINE_DOUBLE (1<<20)
5088#define DISPPLANE_NO_LINE_DOUBLE 0
5089#define DISPPLANE_STEREO_POLARITY_FIRST 0
5090#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005091#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5092#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005093#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07005094#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005095#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005096#define _DSPAADDR 0x70184
5097#define _DSPASTRIDE 0x70188
5098#define _DSPAPOS 0x7018C /* reserved */
5099#define _DSPASIZE 0x70190
5100#define _DSPASURF 0x7019C /* 965+ only */
5101#define _DSPATILEOFF 0x701A4 /* 965+ only */
5102#define _DSPAOFFSET 0x701A4 /* HSW */
5103#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07005104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005105#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5106#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5107#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5108#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5109#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5110#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5111#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5112#define DSPLINOFF(plane) DSPADDR(plane)
5113#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5114#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01005115
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005116/* CHV pipe B blender and primary plane */
5117#define _CHV_BLEND_A 0x60a00
5118#define CHV_BLEND_LEGACY (0<<30)
5119#define CHV_BLEND_ANDROID (1<<30)
5120#define CHV_BLEND_MPO (2<<30)
5121#define CHV_BLEND_MASK (3<<30)
5122#define _CHV_CANVAS_A 0x60a04
5123#define _PRIMPOS_A 0x60a08
5124#define _PRIMSIZE_A 0x60a0c
5125#define _PRIMCNSTALPHA_A 0x60a10
5126#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5127
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005128#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5129#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5130#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5131#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5132#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005133
Armin Reese446f2542012-03-30 16:20:16 -07005134/* Display/Sprite base address macros */
5135#define DISP_BASEADDR_MASK (0xfffff000)
5136#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5137#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07005138
Ville Syrjälä85fa7922015-09-18 20:03:43 +03005139/*
5140 * VBIOS flags
5141 * gen2:
5142 * [00:06] alm,mgm
5143 * [10:16] all
5144 * [30:32] alm,mgm
5145 * gen3+:
5146 * [00:0f] all
5147 * [10:1f] all
5148 * [30:32] all
5149 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005150#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5151#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5152#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5153#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005154
5155/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005156#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5157#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5158#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005159#define _PIPEBFRAMEHIGH 0x71040
5160#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005161#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5162#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005163
Jesse Barnes585fb112008-07-29 11:54:06 -07005164
5165/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005166#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005167#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5168#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5169#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5170#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005171#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5172#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5173#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5174#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5175#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5176#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5177#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5178#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005179
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005180/* Sprite A control */
5181#define _DVSACNTR 0x72180
5182#define DVS_ENABLE (1<<31)
5183#define DVS_GAMMA_ENABLE (1<<30)
5184#define DVS_PIXFORMAT_MASK (3<<25)
5185#define DVS_FORMAT_YUV422 (0<<25)
5186#define DVS_FORMAT_RGBX101010 (1<<25)
5187#define DVS_FORMAT_RGBX888 (2<<25)
5188#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005189#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005190#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08005191#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005192#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5193#define DVS_YUV_ORDER_YUYV (0<<16)
5194#define DVS_YUV_ORDER_UYVY (1<<16)
5195#define DVS_YUV_ORDER_YVYU (2<<16)
5196#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305197#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005198#define DVS_DEST_KEY (1<<2)
5199#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5200#define DVS_TILED (1<<10)
5201#define _DVSALINOFF 0x72184
5202#define _DVSASTRIDE 0x72188
5203#define _DVSAPOS 0x7218c
5204#define _DVSASIZE 0x72190
5205#define _DVSAKEYVAL 0x72194
5206#define _DVSAKEYMSK 0x72198
5207#define _DVSASURF 0x7219c
5208#define _DVSAKEYMAXVAL 0x721a0
5209#define _DVSATILEOFF 0x721a4
5210#define _DVSASURFLIVE 0x721ac
5211#define _DVSASCALE 0x72204
5212#define DVS_SCALE_ENABLE (1<<31)
5213#define DVS_FILTER_MASK (3<<29)
5214#define DVS_FILTER_MEDIUM (0<<29)
5215#define DVS_FILTER_ENHANCING (1<<29)
5216#define DVS_FILTER_SOFTENING (2<<29)
5217#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5218#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5219#define _DVSAGAMC 0x72300
5220
5221#define _DVSBCNTR 0x73180
5222#define _DVSBLINOFF 0x73184
5223#define _DVSBSTRIDE 0x73188
5224#define _DVSBPOS 0x7318c
5225#define _DVSBSIZE 0x73190
5226#define _DVSBKEYVAL 0x73194
5227#define _DVSBKEYMSK 0x73198
5228#define _DVSBSURF 0x7319c
5229#define _DVSBKEYMAXVAL 0x731a0
5230#define _DVSBTILEOFF 0x731a4
5231#define _DVSBSURFLIVE 0x731ac
5232#define _DVSBSCALE 0x73204
5233#define _DVSBGAMC 0x73300
5234
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005235#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5236#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5237#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5238#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5239#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5240#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5241#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5242#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5243#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5244#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5245#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5246#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005247
5248#define _SPRA_CTL 0x70280
5249#define SPRITE_ENABLE (1<<31)
5250#define SPRITE_GAMMA_ENABLE (1<<30)
5251#define SPRITE_PIXFORMAT_MASK (7<<25)
5252#define SPRITE_FORMAT_YUV422 (0<<25)
5253#define SPRITE_FORMAT_RGBX101010 (1<<25)
5254#define SPRITE_FORMAT_RGBX888 (2<<25)
5255#define SPRITE_FORMAT_RGBX161616 (3<<25)
5256#define SPRITE_FORMAT_YUV444 (4<<25)
5257#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005258#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005259#define SPRITE_SOURCE_KEY (1<<22)
5260#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5261#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5262#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5263#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5264#define SPRITE_YUV_ORDER_YUYV (0<<16)
5265#define SPRITE_YUV_ORDER_UYVY (1<<16)
5266#define SPRITE_YUV_ORDER_YVYU (2<<16)
5267#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305268#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005269#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5270#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5271#define SPRITE_TILED (1<<10)
5272#define SPRITE_DEST_KEY (1<<2)
5273#define _SPRA_LINOFF 0x70284
5274#define _SPRA_STRIDE 0x70288
5275#define _SPRA_POS 0x7028c
5276#define _SPRA_SIZE 0x70290
5277#define _SPRA_KEYVAL 0x70294
5278#define _SPRA_KEYMSK 0x70298
5279#define _SPRA_SURF 0x7029c
5280#define _SPRA_KEYMAX 0x702a0
5281#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005282#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005283#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005284#define _SPRA_SCALE 0x70304
5285#define SPRITE_SCALE_ENABLE (1<<31)
5286#define SPRITE_FILTER_MASK (3<<29)
5287#define SPRITE_FILTER_MEDIUM (0<<29)
5288#define SPRITE_FILTER_ENHANCING (1<<29)
5289#define SPRITE_FILTER_SOFTENING (2<<29)
5290#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5291#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5292#define _SPRA_GAMC 0x70400
5293
5294#define _SPRB_CTL 0x71280
5295#define _SPRB_LINOFF 0x71284
5296#define _SPRB_STRIDE 0x71288
5297#define _SPRB_POS 0x7128c
5298#define _SPRB_SIZE 0x71290
5299#define _SPRB_KEYVAL 0x71294
5300#define _SPRB_KEYMSK 0x71298
5301#define _SPRB_SURF 0x7129c
5302#define _SPRB_KEYMAX 0x712a0
5303#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005304#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005305#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005306#define _SPRB_SCALE 0x71304
5307#define _SPRB_GAMC 0x71400
5308
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005309#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5310#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5311#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5312#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5313#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5314#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5315#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5316#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5317#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5318#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5319#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5320#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5321#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5322#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005323
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005324#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005325#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005326#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005327#define SP_PIXFORMAT_MASK (0xf<<26)
5328#define SP_FORMAT_YUV422 (0<<26)
5329#define SP_FORMAT_BGR565 (5<<26)
5330#define SP_FORMAT_BGRX8888 (6<<26)
5331#define SP_FORMAT_BGRA8888 (7<<26)
5332#define SP_FORMAT_RGBX1010102 (8<<26)
5333#define SP_FORMAT_RGBA1010102 (9<<26)
5334#define SP_FORMAT_RGBX8888 (0xe<<26)
5335#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005336#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005337#define SP_SOURCE_KEY (1<<22)
5338#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5339#define SP_YUV_ORDER_YUYV (0<<16)
5340#define SP_YUV_ORDER_UYVY (1<<16)
5341#define SP_YUV_ORDER_YVYU (2<<16)
5342#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305343#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005344#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005345#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005346#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5347#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5348#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5349#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5350#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5351#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5352#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5353#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5354#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5355#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005356#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005357#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005358
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005359#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5360#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5361#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5362#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5363#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5364#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5365#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5366#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5367#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5368#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5369#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5370#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005371
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005372#define SPCNTR(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
5373#define SPLINOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
5374#define SPSTRIDE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
5375#define SPPOS(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
5376#define SPSIZE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
5377#define SPKEYMINVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
5378#define SPKEYMSK(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
5379#define SPSURF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
5380#define SPKEYMAXVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5381#define SPTILEOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
5382#define SPCONSTALPHA(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
5383#define SPGAMC(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005384
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005385/*
5386 * CHV pipe B sprite CSC
5387 *
5388 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5389 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5390 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5391 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005392#define SPCSCYGOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5393#define SPCSCCBOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5394#define SPCSCCROFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005395#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5396#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5397
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005398#define SPCSCC01(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5399#define SPCSCC23(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5400#define SPCSCC45(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5401#define SPCSCC67(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5402#define SPCSCC8(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005403#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5404#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5405
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005406#define SPCSCYGICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5407#define SPCSCCBICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5408#define SPCSCCRICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005409#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5410#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5411
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005412#define SPCSCYGOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5413#define SPCSCCBOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5414#define SPCSCCROCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005415#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5416#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5417
Damien Lespiau70d21f02013-07-03 21:06:04 +01005418/* Skylake plane registers */
5419
5420#define _PLANE_CTL_1_A 0x70180
5421#define _PLANE_CTL_2_A 0x70280
5422#define _PLANE_CTL_3_A 0x70380
5423#define PLANE_CTL_ENABLE (1 << 31)
5424#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5425#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5426#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5427#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5428#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5429#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5430#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5431#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5432#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5433#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5434#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005435#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5436#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5437#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01005438#define PLANE_CTL_ORDER_BGRX (0 << 20)
5439#define PLANE_CTL_ORDER_RGBX (1 << 20)
5440#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5441#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5442#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5443#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5444#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5445#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5446#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5447#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5448#define PLANE_CTL_TILED_MASK (0x7 << 10)
5449#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5450#define PLANE_CTL_TILED_X ( 1 << 10)
5451#define PLANE_CTL_TILED_Y ( 4 << 10)
5452#define PLANE_CTL_TILED_YF ( 5 << 10)
5453#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5454#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5455#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5456#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01005457#define PLANE_CTL_ROTATE_MASK 0x3
5458#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305459#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01005460#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305461#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01005462#define _PLANE_STRIDE_1_A 0x70188
5463#define _PLANE_STRIDE_2_A 0x70288
5464#define _PLANE_STRIDE_3_A 0x70388
5465#define _PLANE_POS_1_A 0x7018c
5466#define _PLANE_POS_2_A 0x7028c
5467#define _PLANE_POS_3_A 0x7038c
5468#define _PLANE_SIZE_1_A 0x70190
5469#define _PLANE_SIZE_2_A 0x70290
5470#define _PLANE_SIZE_3_A 0x70390
5471#define _PLANE_SURF_1_A 0x7019c
5472#define _PLANE_SURF_2_A 0x7029c
5473#define _PLANE_SURF_3_A 0x7039c
5474#define _PLANE_OFFSET_1_A 0x701a4
5475#define _PLANE_OFFSET_2_A 0x702a4
5476#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005477#define _PLANE_KEYVAL_1_A 0x70194
5478#define _PLANE_KEYVAL_2_A 0x70294
5479#define _PLANE_KEYMSK_1_A 0x70198
5480#define _PLANE_KEYMSK_2_A 0x70298
5481#define _PLANE_KEYMAX_1_A 0x701a0
5482#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau8211bd52014-11-04 17:06:44 +00005483#define _PLANE_BUF_CFG_1_A 0x7027c
5484#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005485#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5486#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01005487
5488#define _PLANE_CTL_1_B 0x71180
5489#define _PLANE_CTL_2_B 0x71280
5490#define _PLANE_CTL_3_B 0x71380
5491#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5492#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5493#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5494#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005495 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005496
5497#define _PLANE_STRIDE_1_B 0x71188
5498#define _PLANE_STRIDE_2_B 0x71288
5499#define _PLANE_STRIDE_3_B 0x71388
5500#define _PLANE_STRIDE_1(pipe) \
5501 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5502#define _PLANE_STRIDE_2(pipe) \
5503 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5504#define _PLANE_STRIDE_3(pipe) \
5505 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5506#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005507 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005508
5509#define _PLANE_POS_1_B 0x7118c
5510#define _PLANE_POS_2_B 0x7128c
5511#define _PLANE_POS_3_B 0x7138c
5512#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5513#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5514#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5515#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005516 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005517
5518#define _PLANE_SIZE_1_B 0x71190
5519#define _PLANE_SIZE_2_B 0x71290
5520#define _PLANE_SIZE_3_B 0x71390
5521#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5522#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5523#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5524#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005525 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005526
5527#define _PLANE_SURF_1_B 0x7119c
5528#define _PLANE_SURF_2_B 0x7129c
5529#define _PLANE_SURF_3_B 0x7139c
5530#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5531#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5532#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5533#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005534 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005535
5536#define _PLANE_OFFSET_1_B 0x711a4
5537#define _PLANE_OFFSET_2_B 0x712a4
5538#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5539#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5540#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005541 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005542
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005543#define _PLANE_KEYVAL_1_B 0x71194
5544#define _PLANE_KEYVAL_2_B 0x71294
5545#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5546#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5547#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005548 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005549
5550#define _PLANE_KEYMSK_1_B 0x71198
5551#define _PLANE_KEYMSK_2_B 0x71298
5552#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5553#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5554#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005555 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005556
5557#define _PLANE_KEYMAX_1_B 0x711a0
5558#define _PLANE_KEYMAX_2_B 0x712a0
5559#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5560#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5561#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005562 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005563
Damien Lespiau8211bd52014-11-04 17:06:44 +00005564#define _PLANE_BUF_CFG_1_B 0x7127c
5565#define _PLANE_BUF_CFG_2_B 0x7137c
5566#define _PLANE_BUF_CFG_1(pipe) \
5567 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5568#define _PLANE_BUF_CFG_2(pipe) \
5569 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5570#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005571 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00005572
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005573#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5574#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5575#define _PLANE_NV12_BUF_CFG_1(pipe) \
5576 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5577#define _PLANE_NV12_BUF_CFG_2(pipe) \
5578 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5579#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005580 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005581
Damien Lespiau8211bd52014-11-04 17:06:44 +00005582/* SKL new cursor registers */
5583#define _CUR_BUF_CFG_A 0x7017c
5584#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005585#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00005586
Jesse Barnes585fb112008-07-29 11:54:06 -07005587/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005588#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07005589# define VGA_DISP_DISABLE (1 << 31)
5590# define VGA_2X_MODE (1 << 30)
5591# define VGA_PIPE_B_SELECT (1 << 29)
5592
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005593#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02005594
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005595/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005596
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005597#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005598
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005599#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03005600#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5601#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5602#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5603#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5604#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5605#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5606#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5607#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5608#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5609#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005610
5611/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005612#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005613#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5614#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5615
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005616#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01005617#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005618#define FDI_PLL_BIOS_1 _MMIO(0x46004)
5619#define FDI_PLL_BIOS_2 _MMIO(0x46008)
5620#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
5621#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
5622#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005623
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005624#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07005625# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5626# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5627
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005628#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08005629# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5630
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005631#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005632#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5633#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5634#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5635
5636
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005637#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01005638#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005639#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01005640#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005641
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005642#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01005643#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005644#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01005645#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005646
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005647#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01005648#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005649#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01005650#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005651
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005652#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01005653#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005654#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01005655#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005656
5657/* PIPEB timing regs are same start from 0x61000 */
5658
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005659#define _PIPEB_DATA_M1 0x61030
5660#define _PIPEB_DATA_N1 0x61034
5661#define _PIPEB_DATA_M2 0x61038
5662#define _PIPEB_DATA_N2 0x6103c
5663#define _PIPEB_LINK_M1 0x61040
5664#define _PIPEB_LINK_N1 0x61044
5665#define _PIPEB_LINK_M2 0x61048
5666#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005667
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005668#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
5669#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
5670#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
5671#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
5672#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
5673#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
5674#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
5675#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005676
5677/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005678/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5679#define _PFA_CTL_1 0x68080
5680#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08005681#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02005682#define PF_PIPE_SEL_MASK_IVB (3<<29)
5683#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08005684#define PF_FILTER_MASK (3<<23)
5685#define PF_FILTER_PROGRAMMED (0<<23)
5686#define PF_FILTER_MED_3x3 (1<<23)
5687#define PF_FILTER_EDGE_ENHANCE (2<<23)
5688#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005689#define _PFA_WIN_SZ 0x68074
5690#define _PFB_WIN_SZ 0x68874
5691#define _PFA_WIN_POS 0x68070
5692#define _PFB_WIN_POS 0x68870
5693#define _PFA_VSCALE 0x68084
5694#define _PFB_VSCALE 0x68884
5695#define _PFA_HSCALE 0x68090
5696#define _PFB_HSCALE 0x68890
5697
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005698#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5699#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5700#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5701#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5702#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005703
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005704#define _PSA_CTL 0x68180
5705#define _PSB_CTL 0x68980
5706#define PS_ENABLE (1<<31)
5707#define _PSA_WIN_SZ 0x68174
5708#define _PSB_WIN_SZ 0x68974
5709#define _PSA_WIN_POS 0x68170
5710#define _PSB_WIN_POS 0x68970
5711
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005712#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
5713#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5714#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005715
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005716/*
5717 * Skylake scalers
5718 */
5719#define _PS_1A_CTRL 0x68180
5720#define _PS_2A_CTRL 0x68280
5721#define _PS_1B_CTRL 0x68980
5722#define _PS_2B_CTRL 0x68A80
5723#define _PS_1C_CTRL 0x69180
5724#define PS_SCALER_EN (1 << 31)
5725#define PS_SCALER_MODE_MASK (3 << 28)
5726#define PS_SCALER_MODE_DYN (0 << 28)
5727#define PS_SCALER_MODE_HQ (1 << 28)
5728#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005729#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005730#define PS_FILTER_MASK (3 << 23)
5731#define PS_FILTER_MEDIUM (0 << 23)
5732#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5733#define PS_FILTER_BILINEAR (3 << 23)
5734#define PS_VERT3TAP (1 << 21)
5735#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5736#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5737#define PS_PWRUP_PROGRESS (1 << 17)
5738#define PS_V_FILTER_BYPASS (1 << 8)
5739#define PS_VADAPT_EN (1 << 7)
5740#define PS_VADAPT_MODE_MASK (3 << 5)
5741#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5742#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5743#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5744
5745#define _PS_PWR_GATE_1A 0x68160
5746#define _PS_PWR_GATE_2A 0x68260
5747#define _PS_PWR_GATE_1B 0x68960
5748#define _PS_PWR_GATE_2B 0x68A60
5749#define _PS_PWR_GATE_1C 0x69160
5750#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5751#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5752#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5753#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5754#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5755#define PS_PWR_GATE_SLPEN_8 0
5756#define PS_PWR_GATE_SLPEN_16 1
5757#define PS_PWR_GATE_SLPEN_24 2
5758#define PS_PWR_GATE_SLPEN_32 3
5759
5760#define _PS_WIN_POS_1A 0x68170
5761#define _PS_WIN_POS_2A 0x68270
5762#define _PS_WIN_POS_1B 0x68970
5763#define _PS_WIN_POS_2B 0x68A70
5764#define _PS_WIN_POS_1C 0x69170
5765
5766#define _PS_WIN_SZ_1A 0x68174
5767#define _PS_WIN_SZ_2A 0x68274
5768#define _PS_WIN_SZ_1B 0x68974
5769#define _PS_WIN_SZ_2B 0x68A74
5770#define _PS_WIN_SZ_1C 0x69174
5771
5772#define _PS_VSCALE_1A 0x68184
5773#define _PS_VSCALE_2A 0x68284
5774#define _PS_VSCALE_1B 0x68984
5775#define _PS_VSCALE_2B 0x68A84
5776#define _PS_VSCALE_1C 0x69184
5777
5778#define _PS_HSCALE_1A 0x68190
5779#define _PS_HSCALE_2A 0x68290
5780#define _PS_HSCALE_1B 0x68990
5781#define _PS_HSCALE_2B 0x68A90
5782#define _PS_HSCALE_1C 0x69190
5783
5784#define _PS_VPHASE_1A 0x68188
5785#define _PS_VPHASE_2A 0x68288
5786#define _PS_VPHASE_1B 0x68988
5787#define _PS_VPHASE_2B 0x68A88
5788#define _PS_VPHASE_1C 0x69188
5789
5790#define _PS_HPHASE_1A 0x68194
5791#define _PS_HPHASE_2A 0x68294
5792#define _PS_HPHASE_1B 0x68994
5793#define _PS_HPHASE_2B 0x68A94
5794#define _PS_HPHASE_1C 0x69194
5795
5796#define _PS_ECC_STAT_1A 0x681D0
5797#define _PS_ECC_STAT_2A 0x682D0
5798#define _PS_ECC_STAT_1B 0x689D0
5799#define _PS_ECC_STAT_2B 0x68AD0
5800#define _PS_ECC_STAT_1C 0x691D0
5801
5802#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005803#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005804 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5805 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005806#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005807 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5808 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005809#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005810 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5811 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005812#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005813 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5814 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005815#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005816 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5817 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005818#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005819 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5820 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005821#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005822 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5823 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005824#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005825 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5826 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005827#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005828 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02005829 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005830
Zhenyu Wangb9055052009-06-05 15:38:38 +08005831/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005832#define _LGC_PALETTE_A 0x4a000
5833#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005834#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005835
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005836#define _GAMMA_MODE_A 0x4a480
5837#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005838#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005839#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005840#define GAMMA_MODE_MODE_8BIT (0 << 0)
5841#define GAMMA_MODE_MODE_10BIT (1 << 0)
5842#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005843#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5844
Damien Lespiau83372062015-10-30 17:53:32 +02005845/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005846#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02005847#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
5848#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005849#define CSR_SSP_BASE _MMIO(0x8F074)
5850#define CSR_HTP_SKL _MMIO(0x8F004)
5851#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02005852#define CSR_LAST_WRITE_VALUE 0xc003b400
5853/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
5854#define CSR_MMIO_START_RANGE 0x80000
5855#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005856#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
5857#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
5858#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02005859
Zhenyu Wangb9055052009-06-05 15:38:38 +08005860/* interrupts */
5861#define DE_MASTER_IRQ_CONTROL (1 << 31)
5862#define DE_SPRITEB_FLIP_DONE (1 << 29)
5863#define DE_SPRITEA_FLIP_DONE (1 << 28)
5864#define DE_PLANEB_FLIP_DONE (1 << 27)
5865#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005866#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005867#define DE_PCU_EVENT (1 << 25)
5868#define DE_GTT_FAULT (1 << 24)
5869#define DE_POISON (1 << 23)
5870#define DE_PERFORM_COUNTER (1 << 22)
5871#define DE_PCH_EVENT (1 << 21)
5872#define DE_AUX_CHANNEL_A (1 << 20)
5873#define DE_DP_A_HOTPLUG (1 << 19)
5874#define DE_GSE (1 << 18)
5875#define DE_PIPEB_VBLANK (1 << 15)
5876#define DE_PIPEB_EVEN_FIELD (1 << 14)
5877#define DE_PIPEB_ODD_FIELD (1 << 13)
5878#define DE_PIPEB_LINE_COMPARE (1 << 12)
5879#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005880#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005881#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5882#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005883#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005884#define DE_PIPEA_EVEN_FIELD (1 << 6)
5885#define DE_PIPEA_ODD_FIELD (1 << 5)
5886#define DE_PIPEA_LINE_COMPARE (1 << 4)
5887#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005888#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005889#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005890#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005891#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005892
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005893/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03005894#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005895#define DE_GSE_IVB (1<<29)
5896#define DE_PCH_EVENT_IVB (1<<28)
5897#define DE_DP_A_HOTPLUG_IVB (1<<27)
5898#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01005899#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5900#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5901#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005902#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005903#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005904#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01005905#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5906#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005907#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005908#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005909#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03005910
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005911#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07005912#define MASTER_INTERRUPT_ENABLE (1<<31)
5913
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005914#define DEISR _MMIO(0x44000)
5915#define DEIMR _MMIO(0x44004)
5916#define DEIIR _MMIO(0x44008)
5917#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005918
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005919#define GTISR _MMIO(0x44010)
5920#define GTIMR _MMIO(0x44014)
5921#define GTIIR _MMIO(0x44018)
5922#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005923
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005924#define GEN8_MASTER_IRQ _MMIO(0x44200)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005925#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5926#define GEN8_PCU_IRQ (1<<30)
5927#define GEN8_DE_PCH_IRQ (1<<23)
5928#define GEN8_DE_MISC_IRQ (1<<22)
5929#define GEN8_DE_PORT_IRQ (1<<20)
5930#define GEN8_DE_PIPE_C_IRQ (1<<18)
5931#define GEN8_DE_PIPE_B_IRQ (1<<17)
5932#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005933#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005934#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03005935#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005936#define GEN8_GT_VCS2_IRQ (1<<3)
5937#define GEN8_GT_VCS1_IRQ (1<<2)
5938#define GEN8_GT_BCS_IRQ (1<<1)
5939#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005940
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005941#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
5942#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
5943#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
5944#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005945
Ben Widawskyabd58f02013-11-02 21:07:09 -07005946#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005947#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005948#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005949#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005950#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005951#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005952
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005953#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
5954#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
5955#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
5956#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01005957#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005958#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5959#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5960#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5961#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5962#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5963#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01005964#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005965#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5966#define GEN8_PIPE_VSYNC (1 << 1)
5967#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00005968#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005969#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00005970#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5971#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5972#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005973#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00005974#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5975#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5976#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005977#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01005978#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5979 (GEN8_PIPE_CURSOR_FAULT | \
5980 GEN8_PIPE_SPRITE_FAULT | \
5981 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00005982#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5983 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02005984 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00005985 GEN9_PIPE_PLANE3_FAULT | \
5986 GEN9_PIPE_PLANE2_FAULT | \
5987 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005988
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005989#define GEN8_DE_PORT_ISR _MMIO(0x44440)
5990#define GEN8_DE_PORT_IMR _MMIO(0x44444)
5991#define GEN8_DE_PORT_IIR _MMIO(0x44448)
5992#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Jesse Barnes88e04702014-11-13 17:51:48 +00005993#define GEN9_AUX_CHANNEL_D (1 << 27)
5994#define GEN9_AUX_CHANNEL_C (1 << 26)
5995#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02005996#define BXT_DE_PORT_HP_DDIC (1 << 5)
5997#define BXT_DE_PORT_HP_DDIB (1 << 4)
5998#define BXT_DE_PORT_HP_DDIA (1 << 3)
5999#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6000 BXT_DE_PORT_HP_DDIB | \
6001 BXT_DE_PORT_HP_DDIC)
6002#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05306003#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01006004#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006005
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006006#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6007#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6008#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6009#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006010#define GEN8_DE_MISC_GSE (1 << 27)
6011
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006012#define GEN8_PCU_ISR _MMIO(0x444e0)
6013#define GEN8_PCU_IMR _MMIO(0x444e4)
6014#define GEN8_PCU_IIR _MMIO(0x444e8)
6015#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006016
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006017#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07006018/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6019#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006020#define ILK_DPARB_GATE (1<<22)
6021#define ILK_VSDPFD_FULL (1<<21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006022#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00006023#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6024#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6025#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02006026#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00006027#define ILK_HDCP_DISABLE (1 << 25)
6028#define ILK_eDP_A_DISABLE (1 << 24)
6029#define HSW_CDCLK_LIMIT (1 << 24)
6030#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08006031
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006032#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01006033#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6034#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6035#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6036#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6037#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006038
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006039#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08006040# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6041# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6042
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006043#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006044#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006045#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02006046#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006047
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03006048#define CHICKEN_PAR2_1 _MMIO(0x42090)
6049#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6050
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006051#define _CHICKEN_PIPESL_1_A 0x420b0
6052#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006053#define HSW_FBCQ_DIS (1 << 22)
6054#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006055#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006056
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006057#define DISP_ARB_CTL _MMIO(0x45000)
Mika Kuoppala303d4ea2016-06-07 17:19:17 +03006058#define DISP_FBC_MEMORY_WAKE (1<<31)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006059#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006060#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006061#define DISP_ARB_CTL2 _MMIO(0x45004)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006062#define DISP_DATA_PARTITION_5_6 (1<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006063#define DBUF_CTL _MMIO(0x45008)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306064#define DBUF_POWER_REQUEST (1<<31)
6065#define DBUF_POWER_STATE (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006066#define GEN7_MSG_CTL _MMIO(0x45010)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07006067#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6068#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006069#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01006070#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006071
Mika Kuoppala590e8ff2016-06-07 17:19:13 +03006072#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6073#define MASK_WAKEMEM (1<<13)
6074
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006075#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006076#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6077#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6078#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6079#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6080#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01006081#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6082#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6083#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006084
Arun Siluverya78536e2016-01-21 21:43:53 +00006085#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6086#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6087
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006088#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006089#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
6090
Arun Siluvery2c8580e2016-01-21 21:43:50 +00006091#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01006092#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00006093#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6094
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006095/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006096#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Kenneth Graunked71de142012-02-08 12:53:52 -08006097# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00006098# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006099#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
Mika Kuoppalaad2bdb42016-06-07 17:19:07 +03006100# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
Ben Widawskya75f3622013-11-02 21:07:59 -07006101# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08006102
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006103#define HIZ_CHICKEN _MMIO(0x7018)
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00006104# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6105# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08006106
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006107#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Damien Lespiau183c6da2015-02-09 19:33:11 +00006108#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6109
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006110#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02006111#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6112
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006113#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03006114/*
6115 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6116 * Using the formula in BSpec leads to a hang, while the formula here works
6117 * fine and matches the formulas for all other platforms. A BSpec change
6118 * request has been filed to clarify this.
6119 */
Imre Deak36579cb2016-05-03 15:54:20 +03006120#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6121#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07006122
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006123#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00006124#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07006125#define GEN7_L3AGDIS (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006126#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6127#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006128
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006129#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006130#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6131
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006132#define GEN7_L3SQCREG4 _MMIO(0xb034)
Jesse Barnes61939d92012-10-02 17:43:38 -05006133#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6134
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006135#define GEN8_L3SQCREG4 _MMIO(0xb118)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006136#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01006137#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006138
Ben Widawsky63801f22013-12-12 17:26:03 -08006139/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006140#define HDC_CHICKEN0 _MMIO(0x7300)
Imre Deak2a0ee942015-05-19 17:05:41 +03006141#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04006142#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00006143#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6144#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6145#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00006146#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08006147
Arun Siluvery3669ab62016-01-21 21:43:49 +00006148#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6149
Ben Widawsky38a39a72015-03-11 10:54:53 +02006150/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006151#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02006152#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6153
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006154/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006155#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006156#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6157
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006158#define HSW_SCRATCH1 _MMIO(0xb038)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006159#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6160
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006161#define BDW_SCRATCH1 _MMIO(0xb11c)
Damien Lespiau77719d22015-02-09 19:33:13 +00006162#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6163
Zhenyu Wangb9055052009-06-05 15:38:38 +08006164/* PCH */
6165
Adam Jackson23e81d62012-06-06 15:45:44 -04006166/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08006167#define SDE_AUDIO_POWER_D (1 << 27)
6168#define SDE_AUDIO_POWER_C (1 << 26)
6169#define SDE_AUDIO_POWER_B (1 << 25)
6170#define SDE_AUDIO_POWER_SHIFT (25)
6171#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6172#define SDE_GMBUS (1 << 24)
6173#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6174#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6175#define SDE_AUDIO_HDCP_MASK (3 << 22)
6176#define SDE_AUDIO_TRANSB (1 << 21)
6177#define SDE_AUDIO_TRANSA (1 << 20)
6178#define SDE_AUDIO_TRANS_MASK (3 << 20)
6179#define SDE_POISON (1 << 19)
6180/* 18 reserved */
6181#define SDE_FDI_RXB (1 << 17)
6182#define SDE_FDI_RXA (1 << 16)
6183#define SDE_FDI_MASK (3 << 16)
6184#define SDE_AUXD (1 << 15)
6185#define SDE_AUXC (1 << 14)
6186#define SDE_AUXB (1 << 13)
6187#define SDE_AUX_MASK (7 << 13)
6188/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006189#define SDE_CRT_HOTPLUG (1 << 11)
6190#define SDE_PORTD_HOTPLUG (1 << 10)
6191#define SDE_PORTC_HOTPLUG (1 << 9)
6192#define SDE_PORTB_HOTPLUG (1 << 8)
6193#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05006194#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6195 SDE_SDVOB_HOTPLUG | \
6196 SDE_PORTB_HOTPLUG | \
6197 SDE_PORTC_HOTPLUG | \
6198 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08006199#define SDE_TRANSB_CRC_DONE (1 << 5)
6200#define SDE_TRANSB_CRC_ERR (1 << 4)
6201#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6202#define SDE_TRANSA_CRC_DONE (1 << 2)
6203#define SDE_TRANSA_CRC_ERR (1 << 1)
6204#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6205#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04006206
6207/* south display engine interrupt: CPT/PPT */
6208#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6209#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6210#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6211#define SDE_AUDIO_POWER_SHIFT_CPT 29
6212#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6213#define SDE_AUXD_CPT (1 << 27)
6214#define SDE_AUXC_CPT (1 << 26)
6215#define SDE_AUXB_CPT (1 << 25)
6216#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006217#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006218#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006219#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6220#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6221#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04006222#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01006223#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006224#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01006225 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006226 SDE_PORTD_HOTPLUG_CPT | \
6227 SDE_PORTC_HOTPLUG_CPT | \
6228 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006229#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6230 SDE_PORTD_HOTPLUG_CPT | \
6231 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006232 SDE_PORTB_HOTPLUG_CPT | \
6233 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04006234#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03006235#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04006236#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6237#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6238#define SDE_FDI_RXC_CPT (1 << 8)
6239#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6240#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6241#define SDE_FDI_RXB_CPT (1 << 4)
6242#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6243#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6244#define SDE_FDI_RXA_CPT (1 << 0)
6245#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6246 SDE_AUDIO_CP_REQ_B_CPT | \
6247 SDE_AUDIO_CP_REQ_A_CPT)
6248#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6249 SDE_AUDIO_CP_CHG_B_CPT | \
6250 SDE_AUDIO_CP_CHG_A_CPT)
6251#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6252 SDE_FDI_RXB_CPT | \
6253 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006254
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006255#define SDEISR _MMIO(0xc4000)
6256#define SDEIMR _MMIO(0xc4004)
6257#define SDEIIR _MMIO(0xc4008)
6258#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006259
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006260#define SERR_INT _MMIO(0xc4040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03006261#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03006262#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6263#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6264#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006265#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03006266
Zhenyu Wangb9055052009-06-05 15:38:38 +08006267/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006268#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03006269#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306270#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03006271#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6272#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6273#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6274#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006275#define PORTD_HOTPLUG_ENABLE (1 << 20)
6276#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6277#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6278#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6279#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6280#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6281#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00006282#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6283#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6284#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006285#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306286#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006287#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6288#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6289#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6290#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6291#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6292#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00006293#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6294#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6295#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006296#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306297#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006298#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6299#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6300#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6301#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6302#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6303#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00006304#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6305#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6306#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306307#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
6308 BXT_DDIB_HPD_INVERT | \
6309 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006310
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006311#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006312#define PORTE_HOTPLUG_ENABLE (1 << 4)
6313#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006314#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6315#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6316#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6317
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006318#define PCH_GPIOA _MMIO(0xc5010)
6319#define PCH_GPIOB _MMIO(0xc5014)
6320#define PCH_GPIOC _MMIO(0xc5018)
6321#define PCH_GPIOD _MMIO(0xc501c)
6322#define PCH_GPIOE _MMIO(0xc5020)
6323#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006324
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006325#define PCH_GMBUS0 _MMIO(0xc5100)
6326#define PCH_GMBUS1 _MMIO(0xc5104)
6327#define PCH_GMBUS2 _MMIO(0xc5108)
6328#define PCH_GMBUS3 _MMIO(0xc510c)
6329#define PCH_GMBUS4 _MMIO(0xc5110)
6330#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08006331
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006332#define _PCH_DPLL_A 0xc6014
6333#define _PCH_DPLL_B 0xc6018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006334#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006335
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006336#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00006337#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006338#define _PCH_FPA1 0xc6044
6339#define _PCH_FPB0 0xc6048
6340#define _PCH_FPB1 0xc604c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006341#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6342#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006343
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006344#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006345
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006346#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006347#define DREF_CONTROL_MASK 0x7fc3
6348#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6349#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6350#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6351#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6352#define DREF_SSC_SOURCE_DISABLE (0<<11)
6353#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006354#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006355#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6356#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6357#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006358#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006359#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6360#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08006361#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006362#define DREF_SSC4_DOWNSPREAD (0<<6)
6363#define DREF_SSC4_CENTERSPREAD (1<<6)
6364#define DREF_SSC1_DISABLE (0<<1)
6365#define DREF_SSC1_ENABLE (1<<1)
6366#define DREF_SSC4_DISABLE (0)
6367#define DREF_SSC4_ENABLE (1)
6368
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006369#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006370#define FDL_TP1_TIMER_SHIFT 12
6371#define FDL_TP1_TIMER_MASK (3<<12)
6372#define FDL_TP2_TIMER_SHIFT 10
6373#define FDL_TP2_TIMER_MASK (3<<10)
6374#define RAWCLK_FREQ_MASK 0x3ff
6375
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006376#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006377
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006378#define PCH_SSC4_PARMS _MMIO(0xc6210)
6379#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006380
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006381#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006382#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02006383#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03006384#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006385
Zhenyu Wangb9055052009-06-05 15:38:38 +08006386/* transcoder */
6387
Daniel Vetter275f01b22013-05-03 11:49:47 +02006388#define _PCH_TRANS_HTOTAL_A 0xe0000
6389#define TRANS_HTOTAL_SHIFT 16
6390#define TRANS_HACTIVE_SHIFT 0
6391#define _PCH_TRANS_HBLANK_A 0xe0004
6392#define TRANS_HBLANK_END_SHIFT 16
6393#define TRANS_HBLANK_START_SHIFT 0
6394#define _PCH_TRANS_HSYNC_A 0xe0008
6395#define TRANS_HSYNC_END_SHIFT 16
6396#define TRANS_HSYNC_START_SHIFT 0
6397#define _PCH_TRANS_VTOTAL_A 0xe000c
6398#define TRANS_VTOTAL_SHIFT 16
6399#define TRANS_VACTIVE_SHIFT 0
6400#define _PCH_TRANS_VBLANK_A 0xe0010
6401#define TRANS_VBLANK_END_SHIFT 16
6402#define TRANS_VBLANK_START_SHIFT 0
6403#define _PCH_TRANS_VSYNC_A 0xe0014
6404#define TRANS_VSYNC_END_SHIFT 16
6405#define TRANS_VSYNC_START_SHIFT 0
6406#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006407
Daniel Vettere3b95f12013-05-03 11:49:49 +02006408#define _PCH_TRANSA_DATA_M1 0xe0030
6409#define _PCH_TRANSA_DATA_N1 0xe0034
6410#define _PCH_TRANSA_DATA_M2 0xe0038
6411#define _PCH_TRANSA_DATA_N2 0xe003c
6412#define _PCH_TRANSA_LINK_M1 0xe0040
6413#define _PCH_TRANSA_LINK_N1 0xe0044
6414#define _PCH_TRANSA_LINK_M2 0xe0048
6415#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006416
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006417/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006418#define _VIDEO_DIP_CTL_A 0xe0200
6419#define _VIDEO_DIP_DATA_A 0xe0208
6420#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03006421#define GCP_COLOR_INDICATION (1 << 2)
6422#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6423#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006424
6425#define _VIDEO_DIP_CTL_B 0xe1200
6426#define _VIDEO_DIP_DATA_B 0xe1208
6427#define _VIDEO_DIP_GCP_B 0xe1210
6428
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006429#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6430#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6431#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006432
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006433/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006434#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6435#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6436#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006437
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006438#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6439#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6440#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006441
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006442#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6443#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6444#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006445
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006446#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006447 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006448 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006449#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006450 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006451 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006452#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006453 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006454 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006455
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006456/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006457
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006458#define _HSW_VIDEO_DIP_CTL_A 0x60200
6459#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6460#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6461#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6462#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6463#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6464#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6465#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6466#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6467#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6468#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6469#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006470
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006471#define _HSW_VIDEO_DIP_CTL_B 0x61200
6472#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6473#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6474#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6475#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6476#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6477#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6478#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6479#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6480#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6481#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6482#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006483
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006484#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6485#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6486#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6487#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6488#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6489#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006490
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006491#define _HSW_STEREO_3D_CTL_A 0x70020
6492#define S3D_ENABLE (1<<31)
6493#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006494
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006495#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006496
Daniel Vetter275f01b22013-05-03 11:49:47 +02006497#define _PCH_TRANS_HTOTAL_B 0xe1000
6498#define _PCH_TRANS_HBLANK_B 0xe1004
6499#define _PCH_TRANS_HSYNC_B 0xe1008
6500#define _PCH_TRANS_VTOTAL_B 0xe100c
6501#define _PCH_TRANS_VBLANK_B 0xe1010
6502#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006503#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006504
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006505#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6506#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6507#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6508#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6509#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6510#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6511#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01006512
Daniel Vettere3b95f12013-05-03 11:49:49 +02006513#define _PCH_TRANSB_DATA_M1 0xe1030
6514#define _PCH_TRANSB_DATA_N1 0xe1034
6515#define _PCH_TRANSB_DATA_M2 0xe1038
6516#define _PCH_TRANSB_DATA_N2 0xe103c
6517#define _PCH_TRANSB_LINK_M1 0xe1040
6518#define _PCH_TRANSB_LINK_N1 0xe1044
6519#define _PCH_TRANSB_LINK_M2 0xe1048
6520#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006521
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006522#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6523#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6524#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6525#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6526#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6527#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6528#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6529#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006530
Daniel Vetterab9412b2013-05-03 11:49:46 +02006531#define _PCH_TRANSACONF 0xf0008
6532#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006533#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6534#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006535#define TRANS_DISABLE (0<<31)
6536#define TRANS_ENABLE (1<<31)
6537#define TRANS_STATE_MASK (1<<30)
6538#define TRANS_STATE_DISABLE (0<<30)
6539#define TRANS_STATE_ENABLE (1<<30)
6540#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6541#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6542#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6543#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006544#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006545#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006546#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02006547#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006548#define TRANS_8BPC (0<<5)
6549#define TRANS_10BPC (1<<5)
6550#define TRANS_6BPC (2<<5)
6551#define TRANS_12BPC (3<<5)
6552
Daniel Vetterce401412012-10-31 22:52:30 +01006553#define _TRANSA_CHICKEN1 0xf0060
6554#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006555#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03006556#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01006557#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006558#define _TRANSA_CHICKEN2 0xf0064
6559#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006560#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006561#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6562#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6563#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6564#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6565#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006566
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006567#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07006568#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6569#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02006570#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6571#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6572#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006573#define SPT_PWM_GRANULARITY (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006574#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006575#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6576#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006577#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006578#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006579
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006580#define _FDI_RXA_CHICKEN 0xc200c
6581#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08006582#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6583#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006584#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006586#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Jesse Barnescd664072013-10-02 10:34:19 -07006587#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07006588#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07006589#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006590#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07006591
Zhenyu Wangb9055052009-06-05 15:38:38 +08006592/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006593#define _FDI_TXA_CTL 0x60100
6594#define _FDI_TXB_CTL 0x61100
6595#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006596#define FDI_TX_DISABLE (0<<31)
6597#define FDI_TX_ENABLE (1<<31)
6598#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6599#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6600#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6601#define FDI_LINK_TRAIN_NONE (3<<28)
6602#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6603#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6604#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6605#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6606#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6607#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6608#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6609#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006610/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6611 SNB has different settings. */
6612/* SNB A-stepping */
6613#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6614#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6615#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6616#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6617/* SNB B-stepping */
6618#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6619#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6620#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6621#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6622#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006623#define FDI_DP_PORT_WIDTH_SHIFT 19
6624#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6625#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006626#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006627/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006628#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07006629
6630/* Ivybridge has different bits for lolz */
6631#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6632#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6633#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6634#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6635
Zhenyu Wangb9055052009-06-05 15:38:38 +08006636/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07006637#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07006638#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006639#define FDI_SCRAMBLING_ENABLE (0<<7)
6640#define FDI_SCRAMBLING_DISABLE (1<<7)
6641
6642/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006643#define _FDI_RXA_CTL 0xf000c
6644#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006645#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006646#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006647/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07006648#define FDI_FS_ERRC_ENABLE (1<<27)
6649#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02006650#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006651#define FDI_8BPC (0<<16)
6652#define FDI_10BPC (1<<16)
6653#define FDI_6BPC (2<<16)
6654#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00006655#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006656#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6657#define FDI_RX_PLL_ENABLE (1<<13)
6658#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6659#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6660#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6661#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6662#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01006663#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006664/* CPT */
6665#define FDI_AUTO_TRAINING (1<<10)
6666#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6667#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6668#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6669#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6670#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006671
Paulo Zanoni04945642012-11-01 21:00:59 -02006672#define _FDI_RXA_MISC 0xf0010
6673#define _FDI_RXB_MISC 0xf1010
6674#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6675#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6676#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6677#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6678#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6679#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6680#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006681#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02006682
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006683#define _FDI_RXA_TUSIZE1 0xf0030
6684#define _FDI_RXA_TUSIZE2 0xf0038
6685#define _FDI_RXB_TUSIZE1 0xf1030
6686#define _FDI_RXB_TUSIZE2 0xf1038
6687#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6688#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006689
6690/* FDI_RX interrupt register format */
6691#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6692#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6693#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6694#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6695#define FDI_RX_FS_CODE_ERR (1<<6)
6696#define FDI_RX_FE_CODE_ERR (1<<5)
6697#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6698#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6699#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6700#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6701#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6702
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006703#define _FDI_RXA_IIR 0xf0014
6704#define _FDI_RXA_IMR 0xf0018
6705#define _FDI_RXB_IIR 0xf1014
6706#define _FDI_RXB_IMR 0xf1018
6707#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6708#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006709
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006710#define FDI_PLL_CTL_1 _MMIO(0xfe000)
6711#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006712
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006713#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006714#define LVDS_DETECTED (1 << 1)
6715
Shobhit Kumar98364372012-06-15 11:55:14 -07006716/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006717#define _PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6718#define _PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6719#define _PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Ville Syrjäläad933b52014-08-18 22:15:56 +03006720#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006721#define _PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6722#define _PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07006723
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006724#define _PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6725#define _PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6726#define _PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6727#define _PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6728#define _PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07006729
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006730#define VLV_PIPE_PP_STATUS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_STATUS, _PIPEB_PP_STATUS)
6731#define VLV_PIPE_PP_CONTROL(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_CONTROL, _PIPEB_PP_CONTROL)
6732#define VLV_PIPE_PP_ON_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_ON_DELAYS, _PIPEB_PP_ON_DELAYS)
6733#define VLV_PIPE_PP_OFF_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_OFF_DELAYS, _PIPEB_PP_OFF_DELAYS)
6734#define VLV_PIPE_PP_DIVISOR(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_DIVISOR, _PIPEB_PP_DIVISOR)
Jesse Barnes453c5422013-03-28 09:55:41 -07006735
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006736#define _PCH_PP_STATUS 0xc7200
6737#define _PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07006738#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07006739#define PANEL_UNLOCK_MASK (0xffff << 16)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306740#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6741#define BXT_POWER_CYCLE_DELAY_SHIFT 4
Zhenyu Wangb9055052009-06-05 15:38:38 +08006742#define EDP_FORCE_VDD (1 << 3)
6743#define EDP_BLC_ENABLE (1 << 2)
6744#define PANEL_POWER_RESET (1 << 1)
6745#define PANEL_POWER_OFF (0 << 0)
6746#define PANEL_POWER_ON (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006747#define _PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07006748#define PANEL_PORT_SELECT_MASK (3 << 30)
6749#define PANEL_PORT_SELECT_LVDS (0 << 30)
6750#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07006751#define PANEL_PORT_SELECT_DPC (2 << 30)
6752#define PANEL_PORT_SELECT_DPD (3 << 30)
6753#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6754#define PANEL_POWER_UP_DELAY_SHIFT 16
6755#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6756#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6757
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006758#define _PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07006759#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6760#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6761#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6762#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6763
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006764#define _PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07006765#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6766#define PP_REFERENCE_DIVIDER_SHIFT 8
6767#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6768#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006769
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006770#define PCH_PP_STATUS _MMIO(_PCH_PP_STATUS)
6771#define PCH_PP_CONTROL _MMIO(_PCH_PP_CONTROL)
6772#define PCH_PP_ON_DELAYS _MMIO(_PCH_PP_ON_DELAYS)
6773#define PCH_PP_OFF_DELAYS _MMIO(_PCH_PP_OFF_DELAYS)
6774#define PCH_PP_DIVISOR _MMIO(_PCH_PP_DIVISOR)
6775
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306776/* BXT PPS changes - 2nd set of PPS registers */
6777#define _BXT_PP_STATUS2 0xc7300
6778#define _BXT_PP_CONTROL2 0xc7304
6779#define _BXT_PP_ON_DELAYS2 0xc7308
6780#define _BXT_PP_OFF_DELAYS2 0xc730c
6781
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006782#define BXT_PP_STATUS(n) _MMIO_PIPE(n, _PCH_PP_STATUS, _BXT_PP_STATUS2)
6783#define BXT_PP_CONTROL(n) _MMIO_PIPE(n, _PCH_PP_CONTROL, _BXT_PP_CONTROL2)
6784#define BXT_PP_ON_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_ON_DELAYS, _BXT_PP_ON_DELAYS2)
6785#define BXT_PP_OFF_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_OFF_DELAYS, _BXT_PP_OFF_DELAYS2)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306786
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006787#define _PCH_DP_B 0xe4100
6788#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02006789#define _PCH_DPB_AUX_CH_CTL 0xe4110
6790#define _PCH_DPB_AUX_CH_DATA1 0xe4114
6791#define _PCH_DPB_AUX_CH_DATA2 0xe4118
6792#define _PCH_DPB_AUX_CH_DATA3 0xe411c
6793#define _PCH_DPB_AUX_CH_DATA4 0xe4120
6794#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006795
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006796#define _PCH_DP_C 0xe4200
6797#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02006798#define _PCH_DPC_AUX_CH_CTL 0xe4210
6799#define _PCH_DPC_AUX_CH_DATA1 0xe4214
6800#define _PCH_DPC_AUX_CH_DATA2 0xe4218
6801#define _PCH_DPC_AUX_CH_DATA3 0xe421c
6802#define _PCH_DPC_AUX_CH_DATA4 0xe4220
6803#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006804
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006805#define _PCH_DP_D 0xe4300
6806#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02006807#define _PCH_DPD_AUX_CH_CTL 0xe4310
6808#define _PCH_DPD_AUX_CH_DATA1 0xe4314
6809#define _PCH_DPD_AUX_CH_DATA2 0xe4318
6810#define _PCH_DPD_AUX_CH_DATA3 0xe431c
6811#define _PCH_DPD_AUX_CH_DATA4 0xe4320
6812#define _PCH_DPD_AUX_CH_DATA5 0xe4324
6813
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006814#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
6815#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006816
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006817/* CPT */
6818#define PORT_TRANS_A_SEL_CPT 0
6819#define PORT_TRANS_B_SEL_CPT (1<<29)
6820#define PORT_TRANS_C_SEL_CPT (2<<29)
6821#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07006822#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02006823#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6824#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03006825#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6826#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006827
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006828#define _TRANS_DP_CTL_A 0xe0300
6829#define _TRANS_DP_CTL_B 0xe1300
6830#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006831#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006832#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6833#define TRANS_DP_PORT_SEL_B (0<<29)
6834#define TRANS_DP_PORT_SEL_C (1<<29)
6835#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08006836#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006837#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03006838#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006839#define TRANS_DP_AUDIO_ONLY (1<<26)
6840#define TRANS_DP_ENH_FRAMING (1<<18)
6841#define TRANS_DP_8BPC (0<<9)
6842#define TRANS_DP_10BPC (1<<9)
6843#define TRANS_DP_6BPC (2<<9)
6844#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08006845#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006846#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6847#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6848#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6849#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01006850#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006851
6852/* SNB eDP training params */
6853/* SNB A-stepping */
6854#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6855#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6856#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6857#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6858/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08006859#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6860#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6861#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6862#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6863#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006864#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6865
Keith Packard1a2eb462011-11-16 16:26:07 -08006866/* IVB */
6867#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6868#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6869#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6870#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6871#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6872#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03006873#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08006874
6875/* legacy values */
6876#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6877#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6878#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6879#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6880#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6881
6882#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6883
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006884#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03006885
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306886#define RC6_LOCATION _MMIO(0xD40)
6887#define RC6_CTX_IN_DRAM (1 << 0)
6888#define RC6_CTX_BASE _MMIO(0xD48)
6889#define RC6_CTX_BASE_MASK 0xFFFFFFF0
6890#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
6891#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
6892#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
6893#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
6894#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
6895#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006896#define FORCEWAKE _MMIO(0xA18C)
6897#define FORCEWAKE_VLV _MMIO(0x1300b0)
6898#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
6899#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
6900#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
6901#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
6902#define FORCEWAKE_ACK _MMIO(0x130090)
6903#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03006904#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6905#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6906#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6907
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006908#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03006909#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6910#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6911#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6912#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006913#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
6914#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
6915#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
6916#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
6917#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
6918#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
6919#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Chris Wilsonc5836c22012-10-17 12:09:55 +01006920#define FORCEWAKE_KERNEL 0x1
6921#define FORCEWAKE_USER 0x2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006922#define FORCEWAKE_MT_ACK _MMIO(0x130040)
6923#define ECOBUS _MMIO(0xa180)
Keith Packard8d715f02011-11-18 20:39:01 -08006924#define FORCEWAKE_MT_ENABLE (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006925#define VLV_SPAREG2H _MMIO(0xA194)
Chris Wilson8fd26852010-12-08 18:40:43 +00006926
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006927#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006928#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
6929#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Ville Syrjälä90f256b2013-11-14 01:59:59 +02006930#define GT_FIFO_SBDROPERR (1<<6)
6931#define GT_FIFO_BLOBDROPERR (1<<5)
6932#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6933#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01006934#define GT_FIFO_OVFERR (1<<2)
6935#define GT_FIFO_IAWRERR (1<<1)
6936#define GT_FIFO_IARDERR (1<<0)
6937
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006938#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02006939#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01006940#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05306941#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6942#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00006943
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006944#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006945#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03006946#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00006947#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03006948#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
6949#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
6950#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006951
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006952#define GEN6_UCGCTL1 _MMIO(0x9400)
Mika Kuoppala8aeb7f62016-06-07 17:19:05 +03006953# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006954# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006955# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02006956# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006957
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006958#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00006959# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07006960# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07006961# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08006962# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08006963# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08006964# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08006965
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006966#define GEN6_UCGCTL3 _MMIO(0x9408)
Imre Deak9e72b462014-05-05 15:13:55 +03006967
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006968#define GEN7_UCGCTL4 _MMIO(0x940c)
Jesse Barnese3f33d42012-06-14 11:04:50 -07006969#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +03006970#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07006971
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006972#define GEN6_RCGCTL1 _MMIO(0x9410)
6973#define GEN6_RCGCTL2 _MMIO(0x9414)
6974#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03006975
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006976#define GEN8_UCGCTL6 _MMIO(0x9430)
Damien Lespiau9253c2e2015-02-09 19:33:10 +00006977#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006978#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02006979#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006980
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006981#define GEN6_GFXPAUSE _MMIO(0xA000)
6982#define GEN6_RPNSWREQ _MMIO(0xA008)
Chris Wilson8fd26852010-12-08 18:40:43 +00006983#define GEN6_TURBO_DISABLE (1<<31)
6984#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03006985#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05306986#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00006987#define GEN6_OFFSET(x) ((x)<<19)
6988#define GEN6_AGGRESSIVE_TURBO (0<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006989#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
6990#define GEN6_RC_CONTROL _MMIO(0xA090)
Chris Wilson8fd26852010-12-08 18:40:43 +00006991#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6992#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6993#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6994#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6995#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006996#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006997#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00006998#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6999#define GEN6_RC_CTL_HW_ENABLE (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007000#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7001#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7002#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007003#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08007004#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05307005#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08007006#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08007007#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05307008#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007009#define GEN6_RP_CONTROL _MMIO(0xA024)
Chris Wilson8fd26852010-12-08 18:40:43 +00007010#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08007011#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7012#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7013#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7014#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7015#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00007016#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7017#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007018#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7019#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7020#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01007021#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007022#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007023#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7024#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7025#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007026#define GEN6_CURICONT_MASK 0xffffff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007027#define GEN6_RP_CUR_UP _MMIO(0xA054)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007028#define GEN6_CURBSYTAVG_MASK 0xffffff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007029#define GEN6_RP_PREV_UP _MMIO(0xA058)
7030#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007031#define GEN6_CURIAVG_MASK 0xffffff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007032#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7033#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7034#define GEN6_RP_UP_EI _MMIO(0xA068)
7035#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7036#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7037#define GEN6_RPDEUHWTC _MMIO(0xA080)
7038#define GEN6_RPDEUC _MMIO(0xA084)
7039#define GEN6_RPDEUCSW _MMIO(0xA088)
7040#define GEN6_RC_STATE _MMIO(0xA094)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307041#define RC6_STATE (1 << 18)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007042#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7043#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7044#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7045#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7046#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7047#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7048#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7049#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7050#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7051#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7052#define VLV_RCEDATA _MMIO(0xA0BC)
7053#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7054#define GEN6_PMINTRMSK _MMIO(0xA168)
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05307055#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007056#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7057#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7058#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7059#define GEN9_PG_ENABLE _MMIO(0xA210)
Sagar Kamblea4104c52015-04-10 14:11:29 +05307060#define GEN9_RENDER_PG_ENABLE (1<<0)
7061#define GEN9_MEDIA_PG_ENABLE (1<<1)
Chris Wilson8fd26852010-12-08 18:40:43 +00007062
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007063#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05307064#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7065#define PIXEL_OVERLAP_CNT_SHIFT 30
7066
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007067#define GEN6_PMISR _MMIO(0x44020)
7068#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7069#define GEN6_PMIIR _MMIO(0x44028)
7070#define GEN6_PMIER _MMIO(0x4402C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007071#define GEN6_PM_MBOX_EVENT (1<<25)
7072#define GEN6_PM_THERMAL_EVENT (1<<24)
7073#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7074#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7075#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7076#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7077#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07007078#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07007079 GEN6_PM_RP_DOWN_THRESHOLD | \
7080 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00007081
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007082#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03007083#define GEN7_GT_SCRATCH_REG_NUM 8
7084
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007085#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Deepak S76c3552f2014-01-30 23:08:16 +05307086#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7087#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7088
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007089#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7090#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007091#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04007092#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7093#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007094#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7095#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007096#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7097#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7098#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03007099
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007100#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7101#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7102#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7103#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07007104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007105#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Chris Wilson8fd26852010-12-08 18:40:43 +00007106#define GEN6_PCODE_READY (1<<31)
Ben Widawsky31643d52012-09-26 10:34:01 -07007107#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7108#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01007109#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7110#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007111#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01007112#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7113#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7114#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7115#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7116#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01007117#define SKL_PCODE_CDCLK_CONTROL 0x7
7118#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7119#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01007120#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7121#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7122#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03007123#define GEN6_PCODE_READ_D_COMP 0x10
7124#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307125#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07007126#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007127#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007128#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007129#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01007130#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007131#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007132
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007133#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Ben Widawsky4d855292011-12-12 19:34:16 -08007134#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7135#define GEN6_RCn_MASK 7
7136#define GEN6_RC0 0
7137#define GEN6_RC3 2
7138#define GEN6_RC6 3
7139#define GEN6_RC7 4
7140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007141#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02007142#define GEN8_LSLICESTAT_MASK 0x7
7143
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007144#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7145#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Jeff McGee5575f032015-02-27 10:22:32 -08007146#define CHV_SS_PG_ENABLE (1<<1)
7147#define CHV_EU08_PG_ENABLE (1<<9)
7148#define CHV_EU19_PG_ENABLE (1<<17)
7149#define CHV_EU210_PG_ENABLE (1<<25)
7150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007151#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7152#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Jeff McGee5575f032015-02-27 10:22:32 -08007153#define CHV_EU311_PG_ENABLE (1<<1)
7154
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007155#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007156#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07007157#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06007158
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007159#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7160#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007161#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7162#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7163#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7164#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7165#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7166#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7167#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7168#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7169
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007170#define GEN7_MISCCPCTL _MMIO(0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01007171#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7172#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7173#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01007174#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07007175
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007176#define GEN8_GARBCNTL _MMIO(0xB004)
Arun Siluvery245d9662015-08-03 20:24:56 +01007177#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7178
Ben Widawskye3689192012-05-25 16:56:22 -07007179/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007180#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07007181#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7182#define GEN7_PARITY_ERROR_VALID (1<<13)
7183#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7184#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7185#define GEN7_PARITY_ERROR_ROW(reg) \
7186 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7187#define GEN7_PARITY_ERROR_BANK(reg) \
7188 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7189#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7190 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7191#define GEN7_L3CDERRST1_ENABLE (1<<7)
7192
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007193#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07007194#define GEN7_L3LOG_SIZE 0x80
7195
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007196#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7197#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Jesse Barnes12f33822012-10-25 12:15:45 -07007198#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07007199#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01007200#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07007201#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7202
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007203#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007204#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00007205#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007206
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007207#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Tim Gore950b2aa2016-03-16 16:13:46 +00007208#define FLOW_CONTROL_ENABLE (1<<15)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007209#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08007210#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007211
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007212#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7213#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Jesse Barnes8ab43972012-10-25 12:15:42 -07007214#define DOP_CLOCK_GATING_DISABLE (1<<0)
7215
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007216#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007217#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7218
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007219#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Robert Beckett6b6d5622015-09-08 10:31:52 +01007220#define GEN8_ST_PO_DISABLE (1<<13)
7221
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007222#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Kenneth Graunke94411592014-12-31 16:23:00 -08007223#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007224#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00007225#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07007226#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007227
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007228#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Nick Hoathcac23df2015-02-05 10:47:22 +00007229#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
Tim Gorebfd8ad42016-04-19 15:45:52 +01007230#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
Nick Hoathcac23df2015-02-05 10:47:22 +00007231
Jani Nikulac46f1112014-10-27 16:26:52 +02007232/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007233#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02007234#define INTEL_AUDIO_DEVCL 0x808629FB
7235#define INTEL_AUDIO_DEVBLC 0x80862801
7236#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08007237
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007238#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02007239#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7240#define G4X_ELDV_DEVCTG (1 << 14)
7241#define G4X_ELD_ADDR_MASK (0xf << 5)
7242#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007243#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08007244
Jani Nikulac46f1112014-10-27 16:26:52 +02007245#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7246#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007247#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7248 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007249#define _IBX_AUD_CNTL_ST_A 0xE20B4
7250#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007251#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7252 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007253#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7254#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7255#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007256#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007257#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7258#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08007259
Jani Nikulac46f1112014-10-27 16:26:52 +02007260#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7261#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007262#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007263#define _CPT_AUD_CNTL_ST_A 0xE50B4
7264#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007265#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7266#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08007267
Jani Nikulac46f1112014-10-27 16:26:52 +02007268#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7269#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007270#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007271#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7272#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007273#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7274#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007275
Eric Anholtae662d32012-01-03 09:23:29 -08007276/* These are the 4 32-bit write offset registers for each stream
7277 * output buffer. It determines the offset from the
7278 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7279 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007280#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08007281
Jani Nikulac46f1112014-10-27 16:26:52 +02007282#define _IBX_AUD_CONFIG_A 0xe2000
7283#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007284#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007285#define _CPT_AUD_CONFIG_A 0xe5000
7286#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007287#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007288#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7289#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007290#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007291
Wu Fengguangb6daa022012-01-06 14:41:31 -06007292#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7293#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7294#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02007295#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007296#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02007297#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007298#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03007299#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7300#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7301#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7302#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7303#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7304#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7305#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7306#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7307#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7308#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7309#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007310#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7311
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007312/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02007313#define _HSW_AUD_CONFIG_A 0x65000
7314#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007315#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007316
Jani Nikulac46f1112014-10-27 16:26:52 +02007317#define _HSW_AUD_MISC_CTRL_A 0x65010
7318#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007319#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007320
Jani Nikulac46f1112014-10-27 16:26:52 +02007321#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7322#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007323#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007324
7325/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02007326#define _HSW_AUD_DIG_CNVT_1 0x65080
7327#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007328#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02007329#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007330
Jani Nikulac46f1112014-10-27 16:26:52 +02007331#define _HSW_AUD_EDID_DATA_A 0x65050
7332#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007333#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007334
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007335#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7336#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007337#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7338#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7339#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7340#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007341
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007342#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08007343#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7344
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007345/* HSW Power Wells */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007346#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7347#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7348#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7349#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03007350#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7351#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007352#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007353#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7354#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007355#define HSW_PWR_WELL_FORCE_ON (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007356#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007357
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007358/* SKL Fuse Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007359#define SKL_FUSE_STATUS _MMIO(0x42000)
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007360#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7361#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7362#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7363#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7364
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007365/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007366#define _TRANS_DDI_FUNC_CTL_A 0x60400
7367#define _TRANS_DDI_FUNC_CTL_B 0x61400
7368#define _TRANS_DDI_FUNC_CTL_C 0x62400
7369#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007370#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007371
Paulo Zanoniad80a812012-10-24 16:06:19 -02007372#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007373/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007374#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007375#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007376#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7377#define TRANS_DDI_PORT_NONE (0<<28)
7378#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7379#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7380#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7381#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7382#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7383#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7384#define TRANS_DDI_BPC_MASK (7<<20)
7385#define TRANS_DDI_BPC_8 (0<<20)
7386#define TRANS_DDI_BPC_10 (1<<20)
7387#define TRANS_DDI_BPC_6 (2<<20)
7388#define TRANS_DDI_BPC_12 (3<<20)
7389#define TRANS_DDI_PVSYNC (1<<17)
7390#define TRANS_DDI_PHSYNC (1<<16)
7391#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7392#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7393#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7394#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7395#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10007396#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02007397#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007398
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007399/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007400#define _DP_TP_CTL_A 0x64040
7401#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007402#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007403#define DP_TP_CTL_ENABLE (1<<31)
7404#define DP_TP_CTL_MODE_SST (0<<27)
7405#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10007406#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007407#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007408#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007409#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7410#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7411#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007412#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7413#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007414#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007415#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007416
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007417/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007418#define _DP_TP_STATUS_A 0x64044
7419#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007420#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10007421#define DP_TP_STATUS_IDLE_DONE (1<<25)
7422#define DP_TP_STATUS_ACT_SENT (1<<24)
7423#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7424#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7425#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7426#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7427#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007428
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007429/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007430#define _DDI_BUF_CTL_A 0x64000
7431#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007432#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007433#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05307434#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007435#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00007436#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007437#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02007438#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02007439#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03007440#define DDI_PORT_WIDTH_MASK (7 << 1)
7441#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007442#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7443
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007444/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007445#define _DDI_BUF_TRANS_A 0x64E00
7446#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007447#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
7448#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007449
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007450/* Sideband Interface (SBI) is programmed indirectly, via
7451 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7452 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007453#define SBI_ADDR _MMIO(0xC6000)
7454#define SBI_DATA _MMIO(0xC6004)
7455#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02007456#define SBI_CTL_DEST_ICLK (0x0<<16)
7457#define SBI_CTL_DEST_MPHY (0x1<<16)
7458#define SBI_CTL_OP_IORD (0x2<<8)
7459#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007460#define SBI_CTL_OP_CRRD (0x6<<8)
7461#define SBI_CTL_OP_CRWR (0x7<<8)
7462#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007463#define SBI_RESPONSE_SUCCESS (0x0<<1)
7464#define SBI_BUSY (0x1<<0)
7465#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007466
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007467/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007468#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007469#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007470#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
7471#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007472#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007473#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
7474#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007475#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007476#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007477#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007478#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007479#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007480#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02007481#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007482#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007483#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007484#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
7485#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007486#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007487#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007488#define SBI_GEN0 0x1f00
7489#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007490
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007491/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007492#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03007493#define PIXCLK_GATE_UNGATE (1<<0)
7494#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007495
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007496/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007497#define SPLL_CTL _MMIO(0x46020)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007498#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01007499#define SPLL_PLL_SSC (1<<28)
7500#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08007501#define SPLL_PLL_LCPLL (3<<28)
7502#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007503#define SPLL_PLL_FREQ_810MHz (0<<26)
7504#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08007505#define SPLL_PLL_FREQ_2700MHz (2<<26)
7506#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007507
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007508/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007509#define _WRPLL_CTL1 0x46040
7510#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007511#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007512#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03007513#define WRPLL_PLL_SSC (1<<28)
7514#define WRPLL_PLL_NON_SSC (2<<28)
7515#define WRPLL_PLL_LCPLL (3<<28)
7516#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03007517/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007518#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08007519#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007520#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08007521#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7522#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007523#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08007524#define WRPLL_DIVIDER_FB_SHIFT 16
7525#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007526
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007527/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007528#define _PORT_CLK_SEL_A 0x46100
7529#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007530#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007531#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7532#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7533#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007534#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03007535#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007536#define PORT_CLK_SEL_WRPLL1 (4<<29)
7537#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007538#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08007539#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007540
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007541/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007542#define _TRANS_CLK_SEL_A 0x46140
7543#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007544#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007545/* For each transcoder, we need to select the corresponding port clock */
7546#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007547#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007548
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03007549#define CDCLK_FREQ _MMIO(0x46200)
7550
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007551#define _TRANSA_MSA_MISC 0x60410
7552#define _TRANSB_MSA_MISC 0x61410
7553#define _TRANSC_MSA_MISC 0x62410
7554#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007555#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007556
Paulo Zanonic9809792012-10-23 18:30:00 -02007557#define TRANS_MSA_SYNC_CLK (1<<0)
7558#define TRANS_MSA_6_BPC (0<<5)
7559#define TRANS_MSA_8_BPC (1<<5)
7560#define TRANS_MSA_10_BPC (2<<5)
7561#define TRANS_MSA_12_BPC (3<<5)
7562#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03007563
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007564/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007565#define LCPLL_CTL _MMIO(0x130040)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007566#define LCPLL_PLL_DISABLE (1<<31)
7567#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007568#define LCPLL_CLK_FREQ_MASK (3<<26)
7569#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07007570#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7571#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7572#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007573#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007574#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007575#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007576#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007577#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007578#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7579
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007580/*
7581 * SKL Clocks
7582 */
7583
7584/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007585#define CDCLK_CTL _MMIO(0x46000)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007586#define CDCLK_FREQ_SEL_MASK (3<<26)
7587#define CDCLK_FREQ_450_432 (0<<26)
7588#define CDCLK_FREQ_540 (1<<26)
7589#define CDCLK_FREQ_337_308 (2<<26)
7590#define CDCLK_FREQ_675_617 (3<<26)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307591#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7592#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7593#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7594#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7595#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03007596#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
7597#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307598#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03007599#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307600
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007601/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007602#define LCPLL1_CTL _MMIO(0x46010)
7603#define LCPLL2_CTL _MMIO(0x46014)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007604#define LCPLL_PLL_ENABLE (1<<31)
7605
7606/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007607#define DPLL_CTRL1 _MMIO(0x6C058)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007608#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7609#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007610#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7611#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7612#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007613#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007614#define DPLL_CTRL1_LINK_RATE_2700 0
7615#define DPLL_CTRL1_LINK_RATE_1350 1
7616#define DPLL_CTRL1_LINK_RATE_810 2
7617#define DPLL_CTRL1_LINK_RATE_1620 3
7618#define DPLL_CTRL1_LINK_RATE_1080 4
7619#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007620
7621/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007622#define DPLL_CTRL2 _MMIO(0x6C05C)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007623#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007624#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007625#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007626#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007627#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7628
7629/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007630#define DPLL_STATUS _MMIO(0x6C060)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007631#define DPLL_LOCK(id) (1<<((id)*8))
7632
7633/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007634#define _DPLL1_CFGCR1 0x6C040
7635#define _DPLL2_CFGCR1 0x6C048
7636#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007637#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7638#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007639#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007640#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7641
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007642#define _DPLL1_CFGCR2 0x6C044
7643#define _DPLL2_CFGCR2 0x6C04C
7644#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007645#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007646#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7647#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007648#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007649#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007650#define DPLL_CFGCR2_KDIV_5 (0<<5)
7651#define DPLL_CFGCR2_KDIV_2 (1<<5)
7652#define DPLL_CFGCR2_KDIV_3 (2<<5)
7653#define DPLL_CFGCR2_KDIV_1 (3<<5)
7654#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007655#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007656#define DPLL_CFGCR2_PDIV_1 (0<<2)
7657#define DPLL_CFGCR2_PDIV_2 (1<<2)
7658#define DPLL_CFGCR2_PDIV_3 (2<<2)
7659#define DPLL_CFGCR2_PDIV_7 (4<<2)
7660#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7661
Lyudeda3b8912016-02-04 10:43:21 -05007662#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007663#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007664
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307665/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007666#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307667#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7668#define BXT_DE_PLL_RATIO_MASK 0xff
7669
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007670#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307671#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7672#define BXT_DE_PLL_LOCK (1 << 30)
7673
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307674/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007675#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02007676#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307677#define DC_STATE_EN_UPTO_DC5 (1<<0)
7678#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05307679#define DC_STATE_EN_UPTO_DC6 (2<<0)
7680#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7681
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007682#define DC_STATE_DEBUG _MMIO(0x45520)
Mika Kuoppala5b076882016-02-19 12:26:04 +02007683#define DC_STATE_DEBUG_MASK_CORES (1<<0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05307684#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7685
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007686/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7687 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007688#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7689#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007690#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7691#define D_COMP_COMP_FORCE (1<<8)
7692#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007693
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007694/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007695#define _PIPE_WM_LINETIME_A 0x45270
7696#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007697#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007698#define PIPE_WM_LINETIME_MASK (0x1ff)
7699#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007700#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007701#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007702
7703/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007704#define SFUSE_STRAP _MMIO(0xc2014)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00007705#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7706#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Ville Syrjälä65e472e2015-12-01 23:28:55 +02007707#define SFUSE_STRAP_CRT_DISABLED (1<<6)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007708#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7709#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7710#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7711
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007712#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03007713#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7714
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007715#define WM_DBG _MMIO(0x45280)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007716#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7717#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7718#define WM_DBG_DISALLOW_SPRITE (1<<2)
7719
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007720/* pipe CSC */
7721#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7722#define _PIPE_A_CSC_COEFF_BY 0x49014
7723#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7724#define _PIPE_A_CSC_COEFF_BU 0x4901c
7725#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7726#define _PIPE_A_CSC_COEFF_BV 0x49024
7727#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03007728#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7729#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7730#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007731#define _PIPE_A_CSC_PREOFF_HI 0x49030
7732#define _PIPE_A_CSC_PREOFF_ME 0x49034
7733#define _PIPE_A_CSC_PREOFF_LO 0x49038
7734#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7735#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7736#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7737
7738#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7739#define _PIPE_B_CSC_COEFF_BY 0x49114
7740#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7741#define _PIPE_B_CSC_COEFF_BU 0x4911c
7742#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7743#define _PIPE_B_CSC_COEFF_BV 0x49124
7744#define _PIPE_B_CSC_MODE 0x49128
7745#define _PIPE_B_CSC_PREOFF_HI 0x49130
7746#define _PIPE_B_CSC_PREOFF_ME 0x49134
7747#define _PIPE_B_CSC_PREOFF_LO 0x49138
7748#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7749#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7750#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7751
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007752#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7753#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7754#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7755#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7756#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7757#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7758#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7759#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7760#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7761#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7762#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7763#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7764#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007765
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00007766/* pipe degamma/gamma LUTs on IVB+ */
7767#define _PAL_PREC_INDEX_A 0x4A400
7768#define _PAL_PREC_INDEX_B 0x4AC00
7769#define _PAL_PREC_INDEX_C 0x4B400
7770#define PAL_PREC_10_12_BIT (0 << 31)
7771#define PAL_PREC_SPLIT_MODE (1 << 31)
7772#define PAL_PREC_AUTO_INCREMENT (1 << 15)
7773#define _PAL_PREC_DATA_A 0x4A404
7774#define _PAL_PREC_DATA_B 0x4AC04
7775#define _PAL_PREC_DATA_C 0x4B404
7776#define _PAL_PREC_GC_MAX_A 0x4A410
7777#define _PAL_PREC_GC_MAX_B 0x4AC10
7778#define _PAL_PREC_GC_MAX_C 0x4B410
7779#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
7780#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
7781#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
7782
7783#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
7784#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
7785#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
7786#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
7787
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00007788/* pipe CSC & degamma/gamma LUTs on CHV */
7789#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
7790#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
7791#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
7792#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
7793#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
7794#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
7795#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
7796#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
7797#define CGM_PIPE_MODE_GAMMA (1 << 2)
7798#define CGM_PIPE_MODE_CSC (1 << 1)
7799#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
7800
7801#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
7802#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
7803#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
7804#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
7805#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
7806#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
7807#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
7808#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
7809
7810#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
7811#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
7812#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
7813#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
7814#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
7815#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
7816#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
7817#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
7818
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007819/* MIPI DSI registers */
7820
7821#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007822#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03007823
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307824/* BXT MIPI clock controls */
7825#define BXT_MAX_VAR_OUTPUT_KHZ 39500
7826
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007827#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307828#define BXT_MIPI1_DIV_SHIFT 26
7829#define BXT_MIPI2_DIV_SHIFT 10
7830#define BXT_MIPI_DIV_SHIFT(port) \
7831 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
7832 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307833
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307834/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05307835#define BXT_MIPI1_TX_ESCLK_SHIFT 26
7836#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307837#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
7838 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
7839 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05307840#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
7841#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307842#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
7843 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05307844 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
7845#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
7846 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
7847/* RX upper control divider to select actual RX clock output from 8x */
7848#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
7849#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
7850#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
7851 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
7852 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
7853#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
7854#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
7855#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
7856 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
7857 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
7858#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
7859 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
7860/* 8/3X divider to select the actual 8/3X clock output from 8x */
7861#define BXT_MIPI1_8X_BY3_SHIFT 19
7862#define BXT_MIPI2_8X_BY3_SHIFT 3
7863#define BXT_MIPI_8X_BY3_SHIFT(port) \
7864 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
7865 BXT_MIPI2_8X_BY3_SHIFT)
7866#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
7867#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
7868#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
7869 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
7870 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
7871#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
7872 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
7873/* RX lower control divider to select actual RX clock output from 8x */
7874#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
7875#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
7876#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
7877 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
7878 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
7879#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
7880#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
7881#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
7882 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
7883 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
7884#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
7885 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
7886
7887#define RX_DIVIDER_BIT_1_2 0x3
7888#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307889
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307890/* BXT MIPI mode configure */
7891#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
7892#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007893#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307894 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7895
7896#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
7897#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007898#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307899 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7900
7901#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
7902#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007903#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307904 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7905
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007906#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307907#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
7908#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7909#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7910#define BXT_DSIC_16X_BY2 (1 << 10)
7911#define BXT_DSIC_16X_BY3 (2 << 10)
7912#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02007913#define BXT_DSIC_16X_MASK (3 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307914#define BXT_DSIA_16X_BY2 (1 << 8)
7915#define BXT_DSIA_16X_BY3 (2 << 8)
7916#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02007917#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307918#define BXT_DSI_FREQ_SEL_SHIFT 8
7919#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
7920
7921#define BXT_DSI_PLL_RATIO_MAX 0x7D
7922#define BXT_DSI_PLL_RATIO_MIN 0x22
7923#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05307924#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307925
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007926#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307927#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
7928#define BXT_DSI_PLL_LOCKED (1 << 30)
7929
Jani Nikula3230bf12013-08-27 15:12:16 +03007930#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007931#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007932#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05307933
7934 /* BXT port control */
7935#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
7936#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007937#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05307938
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007939#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007940#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7941#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05307942#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03007943#define DUAL_LINK_MODE_MASK (1 << 26)
7944#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7945#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007946#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007947#define FLOPPED_HSTX (1 << 23)
7948#define DE_INVERT (1 << 19) /* XXX */
7949#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7950#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7951#define AFE_LATCHOUT (1 << 17)
7952#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007953#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7954#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7955#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7956#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03007957#define CSB_SHIFT 9
7958#define CSB_MASK (3 << 9)
7959#define CSB_20MHZ (0 << 9)
7960#define CSB_10MHZ (1 << 9)
7961#define CSB_40MHZ (2 << 9)
7962#define BANDGAP_MASK (1 << 8)
7963#define BANDGAP_PNW_CIRCUIT (0 << 8)
7964#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007965#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7966#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7967#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7968#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007969#define TEARING_EFFECT_MASK (3 << 2)
7970#define TEARING_EFFECT_OFF (0 << 2)
7971#define TEARING_EFFECT_DSI (1 << 2)
7972#define TEARING_EFFECT_GPIO (2 << 2)
7973#define LANE_CONFIGURATION_SHIFT 0
7974#define LANE_CONFIGURATION_MASK (3 << 0)
7975#define LANE_CONFIGURATION_4LANE (0 << 0)
7976#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7977#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7978
7979#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007980#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007981#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007982#define TEARING_EFFECT_DELAY_SHIFT 0
7983#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7984
7985/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307986#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03007987
7988/* MIPI DSI Controller and D-PHY registers */
7989
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307990#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007991#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007992#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03007993#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7994#define ULPS_STATE_MASK (3 << 1)
7995#define ULPS_STATE_ENTER (2 << 1)
7996#define ULPS_STATE_EXIT (1 << 1)
7997#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7998#define DEVICE_READY (1 << 0)
7999
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308000#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008001#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008002#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308003#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008004#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008005#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03008006#define TEARING_EFFECT (1 << 31)
8007#define SPL_PKT_SENT_INTERRUPT (1 << 30)
8008#define GEN_READ_DATA_AVAIL (1 << 29)
8009#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
8010#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
8011#define RX_PROT_VIOLATION (1 << 26)
8012#define RX_INVALID_TX_LENGTH (1 << 25)
8013#define ACK_WITH_NO_ERROR (1 << 24)
8014#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
8015#define LP_RX_TIMEOUT (1 << 22)
8016#define HS_TX_TIMEOUT (1 << 21)
8017#define DPI_FIFO_UNDERRUN (1 << 20)
8018#define LOW_CONTENTION (1 << 19)
8019#define HIGH_CONTENTION (1 << 18)
8020#define TXDSI_VC_ID_INVALID (1 << 17)
8021#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
8022#define TXCHECKSUM_ERROR (1 << 15)
8023#define TXECC_MULTIBIT_ERROR (1 << 14)
8024#define TXECC_SINGLE_BIT_ERROR (1 << 13)
8025#define TXFALSE_CONTROL_ERROR (1 << 12)
8026#define RXDSI_VC_ID_INVALID (1 << 11)
8027#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
8028#define RXCHECKSUM_ERROR (1 << 9)
8029#define RXECC_MULTIBIT_ERROR (1 << 8)
8030#define RXECC_SINGLE_BIT_ERROR (1 << 7)
8031#define RXFALSE_CONTROL_ERROR (1 << 6)
8032#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
8033#define RX_LP_TX_SYNC_ERROR (1 << 4)
8034#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
8035#define RXEOT_SYNC_ERROR (1 << 2)
8036#define RXSOT_SYNC_ERROR (1 << 1)
8037#define RXSOT_ERROR (1 << 0)
8038
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308039#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008040#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008041#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03008042#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
8043#define CMD_MODE_NOT_SUPPORTED (0 << 13)
8044#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
8045#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
8046#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
8047#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
8048#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
8049#define VID_MODE_FORMAT_MASK (0xf << 7)
8050#define VID_MODE_NOT_SUPPORTED (0 << 7)
8051#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02008052#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8053#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03008054#define VID_MODE_FORMAT_RGB888 (4 << 7)
8055#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8056#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8057#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8058#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8059#define DATA_LANES_PRG_REG_SHIFT 0
8060#define DATA_LANES_PRG_REG_MASK (7 << 0)
8061
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308062#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008063#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008064#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008065#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8066
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308067#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008068#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008069#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008070#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8071
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308072#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008073#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008074#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008075#define TURN_AROUND_TIMEOUT_MASK 0x3f
8076
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308077#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008078#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008079#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03008080#define DEVICE_RESET_TIMER_MASK 0xffff
8081
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308082#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008083#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008084#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03008085#define VERTICAL_ADDRESS_SHIFT 16
8086#define VERTICAL_ADDRESS_MASK (0xffff << 16)
8087#define HORIZONTAL_ADDRESS_SHIFT 0
8088#define HORIZONTAL_ADDRESS_MASK 0xffff
8089
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308090#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008091#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008092#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008093#define DBI_FIFO_EMPTY_HALF (0 << 0)
8094#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8095#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8096
8097/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308098#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008099#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008100#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008101
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308102#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008103#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008104#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008105
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308106#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008107#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008108#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008109
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308110#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008111#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008112#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008113
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308114#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008115#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008116#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008117
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308118#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008119#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008120#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008121
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308122#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008123#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008124#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008125
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308126#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008127#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008128#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308129
Jani Nikula3230bf12013-08-27 15:12:16 +03008130/* regs above are bits 15:0 */
8131
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308132#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008133#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008134#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008135#define DPI_LP_MODE (1 << 6)
8136#define BACKLIGHT_OFF (1 << 5)
8137#define BACKLIGHT_ON (1 << 4)
8138#define COLOR_MODE_OFF (1 << 3)
8139#define COLOR_MODE_ON (1 << 2)
8140#define TURN_ON (1 << 1)
8141#define SHUTDOWN (1 << 0)
8142
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308143#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008144#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008145#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008146#define COMMAND_BYTE_SHIFT 0
8147#define COMMAND_BYTE_MASK (0x3f << 0)
8148
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308149#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008150#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008151#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008152#define MASTER_INIT_TIMER_SHIFT 0
8153#define MASTER_INIT_TIMER_MASK (0xffff << 0)
8154
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308155#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008156#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008157#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008158 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008159#define MAX_RETURN_PKT_SIZE_SHIFT 0
8160#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8161
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308162#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008163#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008164#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008165#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8166#define DISABLE_VIDEO_BTA (1 << 3)
8167#define IP_TG_CONFIG (1 << 2)
8168#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8169#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8170#define VIDEO_MODE_BURST (3 << 0)
8171
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308172#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008173#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008174#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +03008175#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
8176#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +03008177#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8178#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8179#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8180#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8181#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8182#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8183#define CLOCKSTOP (1 << 1)
8184#define EOT_DISABLE (1 << 0)
8185
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308186#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008187#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008188#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03008189#define LP_BYTECLK_SHIFT 0
8190#define LP_BYTECLK_MASK (0xffff << 0)
8191
8192/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308193#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008194#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008195#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008196
8197/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308198#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008199#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008200#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008201
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308202#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008203#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008204#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308205#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008206#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008207#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008208#define LONG_PACKET_WORD_COUNT_SHIFT 8
8209#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8210#define SHORT_PACKET_PARAM_SHIFT 8
8211#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8212#define VIRTUAL_CHANNEL_SHIFT 6
8213#define VIRTUAL_CHANNEL_MASK (3 << 6)
8214#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03008215#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008216/* data type values, see include/video/mipi_display.h */
8217
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308218#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008219#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008220#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008221#define DPI_FIFO_EMPTY (1 << 28)
8222#define DBI_FIFO_EMPTY (1 << 27)
8223#define LP_CTRL_FIFO_EMPTY (1 << 26)
8224#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8225#define LP_CTRL_FIFO_FULL (1 << 24)
8226#define HS_CTRL_FIFO_EMPTY (1 << 18)
8227#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8228#define HS_CTRL_FIFO_FULL (1 << 16)
8229#define LP_DATA_FIFO_EMPTY (1 << 10)
8230#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8231#define LP_DATA_FIFO_FULL (1 << 8)
8232#define HS_DATA_FIFO_EMPTY (1 << 2)
8233#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8234#define HS_DATA_FIFO_FULL (1 << 0)
8235
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308236#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008237#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008238#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008239#define DBI_HS_LP_MODE_MASK (1 << 0)
8240#define DBI_LP_MODE (1 << 0)
8241#define DBI_HS_MODE (0 << 0)
8242
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308243#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008244#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008245#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03008246#define EXIT_ZERO_COUNT_SHIFT 24
8247#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8248#define TRAIL_COUNT_SHIFT 16
8249#define TRAIL_COUNT_MASK (0x1f << 16)
8250#define CLK_ZERO_COUNT_SHIFT 8
8251#define CLK_ZERO_COUNT_MASK (0xff << 8)
8252#define PREPARE_COUNT_SHIFT 0
8253#define PREPARE_COUNT_MASK (0x3f << 0)
8254
8255/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308256#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008257#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008258#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008259
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008260#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8261#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8262#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008263#define LP_HS_SSW_CNT_SHIFT 16
8264#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8265#define HS_LP_PWR_SW_CNT_SHIFT 0
8266#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8267
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308268#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008269#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008270#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008271#define STOP_STATE_STALL_COUNTER_SHIFT 0
8272#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8273
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308274#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008275#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008276#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308277#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008278#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008279#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03008280#define RX_CONTENTION_DETECTED (1 << 0)
8281
8282/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308283#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03008284#define DBI_TYPEC_ENABLE (1 << 31)
8285#define DBI_TYPEC_WIP (1 << 30)
8286#define DBI_TYPEC_OPTION_SHIFT 28
8287#define DBI_TYPEC_OPTION_MASK (3 << 28)
8288#define DBI_TYPEC_FREQ_SHIFT 24
8289#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8290#define DBI_TYPEC_OVERRIDE (1 << 8)
8291#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8292#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8293
8294
8295/* MIPI adapter registers */
8296
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308297#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008298#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008299#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008300#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8301#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8302#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8303#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8304#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8305#define READ_REQUEST_PRIORITY_SHIFT 3
8306#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8307#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8308#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8309#define RGB_FLIP_TO_BGR (1 << 2)
8310
Jani Nikula6b93e9c2016-03-15 21:51:12 +02008311#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308312#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +05308313#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308314
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308315#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008316#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008317#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008318#define DATA_MEM_ADDRESS_SHIFT 5
8319#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8320#define DATA_VALID (1 << 0)
8321
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308322#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008323#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008324#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008325#define DATA_LENGTH_SHIFT 0
8326#define DATA_LENGTH_MASK (0xfffff << 0)
8327
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308328#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008329#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008330#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008331#define COMMAND_MEM_ADDRESS_SHIFT 5
8332#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8333#define AUTO_PWG_ENABLE (1 << 2)
8334#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8335#define COMMAND_VALID (1 << 0)
8336
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308337#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008338#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008339#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008340#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8341#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8342
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308343#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008344#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008345#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03008346
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308347#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008348#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008349#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03008350#define READ_DATA_VALID(n) (1 << (n))
8351
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008352/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00008353#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8354#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008355
Peter Antoine3bbaba02015-07-10 20:13:11 +03008356/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008357#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008358
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008359#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8360#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8361#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8362#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8363#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008364
Tim Gored5165eb2016-02-04 11:49:34 +00008365/* gamt regs */
8366#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8367#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8368#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8369#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8370#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8371
Jesse Barnes585fb112008-07-29 11:54:06 -07008372#endif /* _I915_REG_H_ */