blob: 689b428131416d9300e023894909275892339ec3 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Damien Lespiau70d21f02013-07-03 21:06:04 +010029#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Paulo Zanonia5c961d2012-10-24 15:59:34 -020030#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030032#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
Jani Nikulae7d7cad2014-11-14 16:54:21 +020034#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030036
Damien Lespiau98533252014-12-08 17:33:51 +000037#define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
Daniel Vetter6b26c862012-04-24 14:04:12 +020050
Jesse Barnes585fb112008-07-29 11:54:06 -070051/* PCI config space */
52
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030053#define HPLLCC 0xc0 /* 85x only */
54#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030058#define GC_CLOCK_133_266 (3 << 0)
59#define GC_CLOCK_133_200_2 (4 << 0)
60#define GC_CLOCK_133_266_2 (5 << 0)
61#define GC_CLOCK_166_266 (6 << 0)
62#define GC_CLOCK_166_250 (7 << 0)
63
Jesse Barnesf97108d2010-01-29 11:27:07 -080064#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070065#define GCFGC 0xf0 /* 915+ only */
66#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
67#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
68#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020069#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
70#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
71#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
72#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
73#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
74#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070075#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070076#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
78#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
79#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
80#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
81#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
82#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
83#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
84#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
85#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
86#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
90#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
91#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
92#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
93#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
94#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes9f49c372014-12-10 12:16:05 -080095#define GCDGMBUS 0xcc
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010096#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
97
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070098
99/* Graphics reset regs */
Ville Syrjälä59ea9052014-11-21 21:54:27 +0200100#define I915_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700101#define GRDOM_FULL (0<<2)
102#define GRDOM_RENDER (1<<2)
103#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700104#define GRDOM_MASK (3<<2)
Ville Syrjälä73bbf6b2014-11-21 21:54:25 +0200105#define GRDOM_RESET_STATUS (1<<1)
Daniel Vetter5ccce182012-04-27 15:17:45 +0200106#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700107
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300108#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
109#define ILK_GRDOM_FULL (0<<1)
110#define ILK_GRDOM_RENDER (1<<1)
111#define ILK_GRDOM_MEDIA (3<<1)
112#define ILK_GRDOM_MASK (3<<1)
113#define ILK_GRDOM_RESET_ENABLE (1<<0)
114
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700115#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
116#define GEN6_MBC_SNPCR_SHIFT 21
117#define GEN6_MBC_SNPCR_MASK (3<<21)
118#define GEN6_MBC_SNPCR_MAX (0<<21)
119#define GEN6_MBC_SNPCR_MED (1<<21)
120#define GEN6_MBC_SNPCR_LOW (2<<21)
121#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
122
Imre Deak9e72b462014-05-05 15:13:55 +0300123#define VLV_G3DCTL 0x9024
124#define VLV_GSCKGCTL 0x9028
125
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100126#define GEN6_MBCTL 0x0907c
127#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
128#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
129#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
130#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
131#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
132
Eric Anholtcff458c2010-11-18 09:31:14 +0800133#define GEN6_GDRST 0x941c
134#define GEN6_GRDOM_FULL (1 << 0)
135#define GEN6_GRDOM_RENDER (1 << 1)
136#define GEN6_GRDOM_MEDIA (1 << 2)
137#define GEN6_GRDOM_BLT (1 << 3)
138
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100139#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
140#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
141#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
142#define PP_DIR_DCLV_2G 0xffffffff
143
Ben Widawsky94e409c2013-11-04 22:29:36 -0800144#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
145#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
146
Jeff McGee0cea6502015-02-13 10:27:56 -0600147#define GEN8_R_PWR_CLK_STATE 0x20C8
148#define GEN8_RPCS_ENABLE (1 << 31)
149#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
150#define GEN8_RPCS_S_CNT_SHIFT 15
151#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
152#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
153#define GEN8_RPCS_SS_CNT_SHIFT 8
154#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
155#define GEN8_RPCS_EU_MAX_SHIFT 4
156#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
157#define GEN8_RPCS_EU_MIN_SHIFT 0
158#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
159
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100160#define GAM_ECOCHK 0x4090
Damien Lespiau81e231a2015-02-09 19:33:19 +0000161#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100162#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100163#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700164#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100165#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
166#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300167#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
168#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
169#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
170#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
171#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100172
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200173#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300174#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200175#define ECOBITS_PPGTT_CACHE64B (3<<8)
176#define ECOBITS_PPGTT_CACHE4B (0<<8)
177
Daniel Vetterbe901a52012-04-11 20:42:39 +0200178#define GAB_CTL 0x24000
179#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
180
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300181#define GEN6_STOLEN_RESERVED 0x1082C0
182#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
183#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
184#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
185#define GEN6_STOLEN_RESERVED_1M (0 << 4)
186#define GEN6_STOLEN_RESERVED_512K (1 << 4)
187#define GEN6_STOLEN_RESERVED_256K (2 << 4)
188#define GEN6_STOLEN_RESERVED_128K (3 << 4)
189#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
190#define GEN7_STOLEN_RESERVED_1M (0 << 5)
191#define GEN7_STOLEN_RESERVED_256K (1 << 5)
192#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
193#define GEN8_STOLEN_RESERVED_1M (0 << 7)
194#define GEN8_STOLEN_RESERVED_2M (1 << 7)
195#define GEN8_STOLEN_RESERVED_4M (2 << 7)
196#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Daniel Vetter40bae732014-09-11 13:28:08 +0200197
Jesse Barnes585fb112008-07-29 11:54:06 -0700198/* VGA stuff */
199
200#define VGA_ST01_MDA 0x3ba
201#define VGA_ST01_CGA 0x3da
202
203#define VGA_MSR_WRITE 0x3c2
204#define VGA_MSR_READ 0x3cc
205#define VGA_MSR_MEM_EN (1<<1)
206#define VGA_MSR_CGA_MODE (1<<0)
207
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300208#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100209#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300210#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700211
212#define VGA_AR_INDEX 0x3c0
213#define VGA_AR_VID_EN (1<<5)
214#define VGA_AR_DATA_WRITE 0x3c0
215#define VGA_AR_DATA_READ 0x3c1
216
217#define VGA_GR_INDEX 0x3ce
218#define VGA_GR_DATA 0x3cf
219/* GR05 */
220#define VGA_GR_MEM_READ_MODE_SHIFT 3
221#define VGA_GR_MEM_READ_MODE_PLANE 1
222/* GR06 */
223#define VGA_GR_MEM_MODE_MASK 0xc
224#define VGA_GR_MEM_MODE_SHIFT 2
225#define VGA_GR_MEM_A0000_AFFFF 0
226#define VGA_GR_MEM_A0000_BFFFF 1
227#define VGA_GR_MEM_B0000_B7FFF 2
228#define VGA_GR_MEM_B0000_BFFFF 3
229
230#define VGA_DACMASK 0x3c6
231#define VGA_DACRX 0x3c7
232#define VGA_DACWX 0x3c8
233#define VGA_DACDATA 0x3c9
234
235#define VGA_CR_INDEX_MDA 0x3b4
236#define VGA_CR_DATA_MDA 0x3b5
237#define VGA_CR_INDEX_CGA 0x3d4
238#define VGA_CR_DATA_CGA 0x3d5
239
240/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800241 * Instruction field definitions used by the command parser
242 */
243#define INSTR_CLIENT_SHIFT 29
244#define INSTR_CLIENT_MASK 0xE0000000
245#define INSTR_MI_CLIENT 0x0
246#define INSTR_BC_CLIENT 0x2
247#define INSTR_RC_CLIENT 0x3
248#define INSTR_SUBCLIENT_SHIFT 27
249#define INSTR_SUBCLIENT_MASK 0x18000000
250#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800251#define INSTR_26_TO_24_MASK 0x7000000
252#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800253
254/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700255 * Memory interface instructions used by the kernel
256 */
257#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800258/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
259#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700260
261#define MI_NOOP MI_INSTR(0, 0)
262#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
263#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200264#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700265#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
266#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
267#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
268#define MI_FLUSH MI_INSTR(0x04, 0)
269#define MI_READ_FLUSH (1 << 0)
270#define MI_EXE_FLUSH (1 << 1)
271#define MI_NO_WRITE_FLUSH (1 << 2)
272#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
273#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800274#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800275#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
276#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
277#define MI_ARB_ENABLE (1<<0)
278#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700279#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800280#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
281#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800282#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400283#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200284#define MI_OVERLAY_CONTINUE (0x0<<21)
285#define MI_OVERLAY_ON (0x1<<21)
286#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700287#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500288#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700289#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500290#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200291/* IVB has funny definitions for which plane to flip. */
292#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
293#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
294#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
295#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
296#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
297#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000298/* SKL ones */
299#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
300#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
301#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
302#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
303#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
304#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
305#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
306#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
307#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700308#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800309#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
310#define MI_SEMAPHORE_UPDATE (1<<21)
311#define MI_SEMAPHORE_COMPARE (1<<20)
312#define MI_SEMAPHORE_REGISTER (1<<18)
313#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
314#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
315#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
316#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
317#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
318#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
319#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
320#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
321#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
322#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
323#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
324#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100325#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
326#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800327#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
328#define MI_MM_SPACE_GTT (1<<8)
329#define MI_MM_SPACE_PHYSICAL (0<<8)
330#define MI_SAVE_EXT_STATE_EN (1<<3)
331#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800332#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800333#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300334#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
335#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700336#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
337#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700338#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
339#define MI_SEMAPHORE_POLL (1<<15)
340#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700341#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200342#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
343#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
344#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700345#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
346#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000347/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
348 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
349 * simply ignores the register load under certain conditions.
350 * - One can actually load arbitrary many arbitrary registers: Simply issue x
351 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
352 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100353#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100354#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100355#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
356#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800357#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000358#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700359#define MI_FLUSH_DW_STORE_INDEX (1<<21)
360#define MI_INVALIDATE_TLB (1<<18)
361#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800362#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800363#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700364#define MI_INVALIDATE_BSD (1<<7)
365#define MI_FLUSH_DW_USE_GTT (1<<2)
366#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100367#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
368#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700369#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100370#define MI_BATCH_NON_SECURE (1)
371/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800372#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100373#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800374#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700375#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100376#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700377#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300378#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800379
Neil Robertsf1f55cc2014-11-07 19:00:26 +0000380#define MI_PREDICATE_SRC0 (0x2400)
381#define MI_PREDICATE_SRC1 (0x2408)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300382
383#define MI_PREDICATE_RESULT_2 (0x2214)
384#define LOWER_SLICE_ENABLED (1<<0)
385#define LOWER_SLICE_DISABLED (0<<0)
386
Jesse Barnes585fb112008-07-29 11:54:06 -0700387/*
388 * 3D instructions used by the kernel
389 */
390#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
391
392#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
393#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
394#define SC_UPDATE_SCISSOR (0x1<<1)
395#define SC_ENABLE_MASK (0x1<<0)
396#define SC_ENABLE (0x1<<0)
397#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
398#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
399#define SCI_YMIN_MASK (0xffff<<16)
400#define SCI_XMIN_MASK (0xffff<<0)
401#define SCI_YMAX_MASK (0xffff<<16)
402#define SCI_XMAX_MASK (0xffff<<0)
403#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
404#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
405#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
406#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
407#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
408#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
409#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
410#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
411#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100412
413#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
414#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700415#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
416#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100417#define BLT_WRITE_A (2<<20)
418#define BLT_WRITE_RGB (1<<20)
419#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700420#define BLT_DEPTH_8 (0<<24)
421#define BLT_DEPTH_16_565 (1<<24)
422#define BLT_DEPTH_16_1555 (2<<24)
423#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100424#define BLT_ROP_SRC_COPY (0xcc<<16)
425#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700426#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
427#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
428#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
429#define ASYNC_FLIP (1<<22)
430#define DISPLAY_PLANE_A (0<<20)
431#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200432#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100433#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200434#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800435#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800436#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200437#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700438#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000439#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200440#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800441#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200442#define PIPE_CONTROL_DEPTH_STALL (1<<13)
443#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200444#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200445#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
446#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
447#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
448#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700449#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100450#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200451#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
452#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
453#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200454#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200455#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700456#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700457
Brad Volkin3a6fa982014-02-18 10:15:47 -0800458/*
459 * Commands used only by the command parser
460 */
461#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
462#define MI_ARB_CHECK MI_INSTR(0x05, 0)
463#define MI_RS_CONTROL MI_INSTR(0x06, 0)
464#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
465#define MI_PREDICATE MI_INSTR(0x0C, 0)
466#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
467#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800468#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800469#define MI_URB_CLEAR MI_INSTR(0x19, 0)
470#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
471#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800472#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
473#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800474#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
475#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
476#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
477#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
478#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
479
480#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
481#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800482#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
483#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800484#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
485#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
486#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
487 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
488#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
489 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
490#define GFX_OP_3DSTATE_SO_DECL_LIST \
491 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
492
493#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
494 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
495#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
496 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
497#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
498 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
499#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
500 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
501#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
502 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
503
504#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
505
506#define COLOR_BLT ((0x2<<29)|(0x40<<22))
507#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100508
509/*
Brad Volkin5947de92014-02-18 10:15:50 -0800510 * Registers used only by the command parser
511 */
512#define BCS_SWCTRL 0x22200
513
Jordan Justenc61200c2014-12-11 13:28:09 -0800514#define GPGPU_THREADS_DISPATCHED 0x2290
515#define HS_INVOCATION_COUNT 0x2300
516#define DS_INVOCATION_COUNT 0x2308
517#define IA_VERTICES_COUNT 0x2310
518#define IA_PRIMITIVES_COUNT 0x2318
519#define VS_INVOCATION_COUNT 0x2320
520#define GS_INVOCATION_COUNT 0x2328
521#define GS_PRIMITIVES_COUNT 0x2330
522#define CL_INVOCATION_COUNT 0x2338
523#define CL_PRIMITIVES_COUNT 0x2340
524#define PS_INVOCATION_COUNT 0x2348
525#define PS_DEPTH_COUNT 0x2350
Brad Volkin5947de92014-02-18 10:15:50 -0800526
527/* There are the 4 64-bit counter registers, one for each stream output */
528#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
529
Brad Volkin113a0472014-04-08 14:18:58 -0700530#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
531
532#define GEN7_3DPRIM_END_OFFSET 0x2420
533#define GEN7_3DPRIM_START_VERTEX 0x2430
534#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
535#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
536#define GEN7_3DPRIM_START_INSTANCE 0x243C
537#define GEN7_3DPRIM_BASE_VERTEX 0x2440
538
Kenneth Graunke180b8132014-03-25 22:52:03 -0700539#define OACONTROL 0x2360
540
Brad Volkin220375a2014-02-18 10:15:51 -0800541#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
542#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
543#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
544 _GEN7_PIPEA_DE_LOAD_SL, \
545 _GEN7_PIPEB_DE_LOAD_SL)
546
Brad Volkin5947de92014-02-18 10:15:50 -0800547/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100548 * Reset registers
549 */
550#define DEBUG_RESET_I830 0x6070
551#define DEBUG_RESET_FULL (1<<7)
552#define DEBUG_RESET_RENDER (1<<8)
553#define DEBUG_RESET_DISPLAY (1<<9)
554
Jesse Barnes57f350b2012-03-28 13:39:25 -0700555/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300556 * IOSF sideband
557 */
558#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
559#define IOSF_DEVFN_SHIFT 24
560#define IOSF_OPCODE_SHIFT 16
561#define IOSF_PORT_SHIFT 8
562#define IOSF_BYTE_ENABLES_SHIFT 4
563#define IOSF_BAR_SHIFT 1
564#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800565#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300566#define IOSF_PORT_PUNIT 0x4
567#define IOSF_PORT_NC 0x11
568#define IOSF_PORT_DPIO 0x12
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300569#define IOSF_PORT_DPIO_2 0x1a
Jani Nikulae9f882a2013-08-27 15:12:14 +0300570#define IOSF_PORT_GPIO_NC 0x13
571#define IOSF_PORT_CCK 0x14
572#define IOSF_PORT_CCU 0xA9
573#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530574#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300575#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
576#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
577
Jesse Barnes30a970c2013-11-04 13:48:12 -0800578/* See configdb bunit SB addr map */
579#define BUNIT_REG_BISOC 0x11
580
Jesse Barnes30a970c2013-11-04 13:48:12 -0800581#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300582#define DSPFREQSTAT_SHIFT_CHV 24
583#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
584#define DSPFREQGUAR_SHIFT_CHV 8
585#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800586#define DSPFREQSTAT_SHIFT 30
587#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
588#define DSPFREQGUAR_SHIFT 14
589#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200590#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
591#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
592#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +0300593#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
594#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
595#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
596#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
597#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
598#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
599#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
600#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
601#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
602#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
603#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
604#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200605
606/* See the PUNIT HAS v0.8 for the below bits */
607enum punit_power_well {
608 PUNIT_POWER_WELL_RENDER = 0,
609 PUNIT_POWER_WELL_MEDIA = 1,
610 PUNIT_POWER_WELL_DISP2D = 3,
611 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
612 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
613 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
614 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
615 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
616 PUNIT_POWER_WELL_DPIO_RX0 = 10,
617 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300618 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +0200619
620 PUNIT_POWER_WELL_NUM,
621};
622
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000623enum skl_disp_power_wells {
624 SKL_DISP_PW_MISC_IO,
625 SKL_DISP_PW_DDI_A_E,
626 SKL_DISP_PW_DDI_B,
627 SKL_DISP_PW_DDI_C,
628 SKL_DISP_PW_DDI_D,
629 SKL_DISP_PW_1 = 14,
630 SKL_DISP_PW_2,
631};
632
633#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
634#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
635
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800636#define PUNIT_REG_PWRGT_CTRL 0x60
637#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200638#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
639#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
640#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
641#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
642#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800643
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300644#define PUNIT_REG_GPU_LFM 0xd3
645#define PUNIT_REG_GPU_FREQ_REQ 0xd4
646#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +0200647#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +0300648#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300649#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400650#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300651
652#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
653#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
654
Deepak S095acd52015-01-17 11:05:59 +0530655#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
656#define FB_GFX_FREQ_FUSE_MASK 0xff
657#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
658#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
659#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
660
661#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
662#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
663
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200664#define PUNIT_REG_DDR_SETUP2 0x139
665#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
666#define FORCE_DDR_LOW_FREQ (1 << 1)
667#define FORCE_DDR_HIGH_FREQ (1 << 0)
668
Deepak S2b6b3a02014-05-27 15:59:30 +0530669#define PUNIT_GPU_STATUS_REG 0xdb
670#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
671#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
672#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
673#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
674
675#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
676#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
677#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
678
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300679#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
680#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
681#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
682#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
683#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
684#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
685#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
686#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
687#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
688#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
689
Deepak S3ef62342015-04-29 08:36:24 +0530690#define VLV_TURBO_SOC_OVERRIDE 0x04
691#define VLV_OVERRIDE_EN 1
692#define VLV_SOC_TDP_EN (1 << 1)
693#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
694#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
695
Deepak S31685c22014-07-03 17:33:01 -0400696#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
Deepak S31685c22014-07-03 17:33:01 -0400697
ymohanmabe4fc042013-08-27 23:40:56 +0300698/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800699#define CCK_FUSE_REG 0x8
700#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300701#define CCK_REG_DSI_PLL_FUSE 0x44
702#define CCK_REG_DSI_PLL_CONTROL 0x48
703#define DSI_PLL_VCO_EN (1 << 31)
704#define DSI_PLL_LDO_GATE (1 << 30)
705#define DSI_PLL_P1_POST_DIV_SHIFT 17
706#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
707#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
708#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
709#define DSI_PLL_MUX_MASK (3 << 9)
710#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
711#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
712#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
713#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
714#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
715#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
716#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
717#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
718#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
719#define DSI_PLL_LOCK (1 << 0)
720#define CCK_REG_DSI_PLL_DIVIDER 0x4c
721#define DSI_PLL_LFSR (1 << 31)
722#define DSI_PLL_FRACTION_EN (1 << 30)
723#define DSI_PLL_FRAC_COUNTER_SHIFT 27
724#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
725#define DSI_PLL_USYNC_CNT_SHIFT 18
726#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
727#define DSI_PLL_N1_DIV_SHIFT 16
728#define DSI_PLL_N1_DIV_MASK (3 << 16)
729#define DSI_PLL_M1_DIV_SHIFT 0
730#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800731#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä9cf33db2014-06-13 13:37:48 +0300732#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
733#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
734#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
735#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
736#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300737
Ville Syrjälä0e767182014-04-25 20:14:31 +0300738/**
739 * DOC: DPIO
740 *
Imre Deakeee21562015-03-10 21:18:30 +0200741 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
Ville Syrjälä0e767182014-04-25 20:14:31 +0300742 * ports. DPIO is the name given to such a display PHY. These PHYs
743 * don't follow the standard programming model using direct MMIO
744 * registers, and instead their registers must be accessed trough IOSF
745 * sideband. VLV has one such PHY for driving ports B and C, and CHV
746 * adds another PHY for driving port D. Each PHY responds to specific
747 * IOSF-SB port.
748 *
749 * Each display PHY is made up of one or two channels. Each channel
750 * houses a common lane part which contains the PLL and other common
751 * logic. CH0 common lane also contains the IOSF-SB logic for the
752 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
753 * must be running when any DPIO registers are accessed.
754 *
755 * In addition to having their own registers, the PHYs are also
756 * controlled through some dedicated signals from the display
757 * controller. These include PLL reference clock enable, PLL enable,
758 * and CRI clock selection, for example.
759 *
760 * Eeach channel also has two splines (also called data lanes), and
761 * each spline is made up of one Physical Access Coding Sub-Layer
762 * (PCS) block and two TX lanes. So each channel has two PCS blocks
763 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
764 * data/clock pairs depending on the output type.
765 *
766 * Additionally the PHY also contains an AUX lane with AUX blocks
767 * for each channel. This is used for DP AUX communication, but
768 * this fact isn't really relevant for the driver since AUX is
769 * controlled from the display controller side. No DPIO registers
770 * need to be accessed during AUX communication,
771 *
Imre Deakeee21562015-03-10 21:18:30 +0200772 * Generally on VLV/CHV the common lane corresponds to the pipe and
Masanari Iida32197aa2014-10-20 23:53:13 +0900773 * the spline (PCS/TX) corresponds to the port.
Ville Syrjälä0e767182014-04-25 20:14:31 +0300774 *
775 * For dual channel PHY (VLV/CHV):
776 *
777 * pipe A == CMN/PLL/REF CH0
778 *
779 * pipe B == CMN/PLL/REF CH1
780 *
781 * port B == PCS/TX CH0
782 *
783 * port C == PCS/TX CH1
784 *
785 * This is especially important when we cross the streams
786 * ie. drive port B with pipe B, or port C with pipe A.
787 *
788 * For single channel PHY (CHV):
789 *
790 * pipe C == CMN/PLL/REF CH0
791 *
792 * port D == PCS/TX CH0
793 *
Imre Deakeee21562015-03-10 21:18:30 +0200794 * On BXT the entire PHY channel corresponds to the port. That means
795 * the PLL is also now associated with the port rather than the pipe,
796 * and so the clock needs to be routed to the appropriate transcoder.
797 * Port A PLL is directly connected to transcoder EDP and port B/C
798 * PLLs can be routed to any transcoder A/B/C.
799 *
800 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
801 * digital port D (CHV) or port A (BXT).
Ville Syrjälä0e767182014-04-25 20:14:31 +0300802 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300803/*
Imre Deakeee21562015-03-10 21:18:30 +0200804 * Dual channel PHY (VLV/CHV/BXT)
Ville Syrjälä0e767182014-04-25 20:14:31 +0300805 * ---------------------------------
806 * | CH0 | CH1 |
807 * | CMN/PLL/REF | CMN/PLL/REF |
808 * |---------------|---------------| Display PHY
809 * | PCS01 | PCS23 | PCS01 | PCS23 |
810 * |-------|-------|-------|-------|
811 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
812 * ---------------------------------
813 * | DDI0 | DDI1 | DP/HDMI ports
814 * ---------------------------------
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200815 *
Imre Deakeee21562015-03-10 21:18:30 +0200816 * Single channel PHY (CHV/BXT)
Ville Syrjälä0e767182014-04-25 20:14:31 +0300817 * -----------------
818 * | CH0 |
819 * | CMN/PLL/REF |
820 * |---------------| Display PHY
821 * | PCS01 | PCS23 |
822 * |-------|-------|
823 * |TX0|TX1|TX2|TX3|
824 * -----------------
825 * | DDI2 | DP/HDMI port
826 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700827 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300828#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300829
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200830#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700831#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
832#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
833#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700834#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700835
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800836#define DPIO_PHY(pipe) ((pipe) >> 1)
837#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
838
Daniel Vetter598fac62013-04-18 22:01:46 +0200839/*
840 * Per pipe/PLL DPIO regs
841 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800842#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700843#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200844#define DPIO_POST_DIV_DAC 0
845#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
846#define DPIO_POST_DIV_LVDS1 2
847#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700848#define DPIO_K_SHIFT (24) /* 4 bits */
849#define DPIO_P1_SHIFT (21) /* 3 bits */
850#define DPIO_P2_SHIFT (16) /* 5 bits */
851#define DPIO_N_SHIFT (12) /* 4 bits */
852#define DPIO_ENABLE_CALIBRATION (1<<11)
853#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
854#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800855#define _VLV_PLL_DW3_CH1 0x802c
856#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700857
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800858#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700859#define DPIO_REFSEL_OVERRIDE 27
860#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
861#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
862#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530863#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700864#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
865#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800866#define _VLV_PLL_DW5_CH1 0x8034
867#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700868
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800869#define _VLV_PLL_DW7_CH0 0x801c
870#define _VLV_PLL_DW7_CH1 0x803c
871#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700872
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800873#define _VLV_PLL_DW8_CH0 0x8040
874#define _VLV_PLL_DW8_CH1 0x8060
875#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200876
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800877#define VLV_PLL_DW9_BCAST 0xc044
878#define _VLV_PLL_DW9_CH0 0x8044
879#define _VLV_PLL_DW9_CH1 0x8064
880#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200881
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800882#define _VLV_PLL_DW10_CH0 0x8048
883#define _VLV_PLL_DW10_CH1 0x8068
884#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200885
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800886#define _VLV_PLL_DW11_CH0 0x804c
887#define _VLV_PLL_DW11_CH1 0x806c
888#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700889
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800890/* Spec for ref block start counts at DW10 */
891#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200892
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800893#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100894
Daniel Vetter598fac62013-04-18 22:01:46 +0200895/*
896 * Per DDI channel DPIO regs
897 */
898
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800899#define _VLV_PCS_DW0_CH0 0x8200
900#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200901#define DPIO_PCS_TX_LANE2_RESET (1<<16)
902#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300903#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
904#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800905#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200906
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300907#define _VLV_PCS01_DW0_CH0 0x200
908#define _VLV_PCS23_DW0_CH0 0x400
909#define _VLV_PCS01_DW0_CH1 0x2600
910#define _VLV_PCS23_DW0_CH1 0x2800
911#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
912#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
913
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800914#define _VLV_PCS_DW1_CH0 0x8204
915#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300916#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200917#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
918#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
919#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
920#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800921#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200922
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300923#define _VLV_PCS01_DW1_CH0 0x204
924#define _VLV_PCS23_DW1_CH0 0x404
925#define _VLV_PCS01_DW1_CH1 0x2604
926#define _VLV_PCS23_DW1_CH1 0x2804
927#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
928#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
929
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800930#define _VLV_PCS_DW8_CH0 0x8220
931#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300932#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
933#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800934#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200935
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800936#define _VLV_PCS01_DW8_CH0 0x0220
937#define _VLV_PCS23_DW8_CH0 0x0420
938#define _VLV_PCS01_DW8_CH1 0x2620
939#define _VLV_PCS23_DW8_CH1 0x2820
940#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
941#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200942
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800943#define _VLV_PCS_DW9_CH0 0x8224
944#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300945#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
946#define DPIO_PCS_TX2MARGIN_000 (0<<13)
947#define DPIO_PCS_TX2MARGIN_101 (1<<13)
948#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
949#define DPIO_PCS_TX1MARGIN_000 (0<<10)
950#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800951#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200952
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300953#define _VLV_PCS01_DW9_CH0 0x224
954#define _VLV_PCS23_DW9_CH0 0x424
955#define _VLV_PCS01_DW9_CH1 0x2624
956#define _VLV_PCS23_DW9_CH1 0x2824
957#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
958#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
959
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300960#define _CHV_PCS_DW10_CH0 0x8228
961#define _CHV_PCS_DW10_CH1 0x8428
962#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
963#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300964#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
965#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
966#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
967#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
968#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
969#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300970#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
971
Ville Syrjälä1966e592014-04-09 13:29:04 +0300972#define _VLV_PCS01_DW10_CH0 0x0228
973#define _VLV_PCS23_DW10_CH0 0x0428
974#define _VLV_PCS01_DW10_CH1 0x2628
975#define _VLV_PCS23_DW10_CH1 0x2828
976#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
977#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
978
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800979#define _VLV_PCS_DW11_CH0 0x822c
980#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +0300981#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300982#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
983#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
984#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800985#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200986
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300987#define _VLV_PCS01_DW11_CH0 0x022c
988#define _VLV_PCS23_DW11_CH0 0x042c
989#define _VLV_PCS01_DW11_CH1 0x262c
990#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +0300991#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
992#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300993
Ville Syrjälä2e523e92015-04-10 18:21:27 +0300994#define _VLV_PCS01_DW12_CH0 0x0230
995#define _VLV_PCS23_DW12_CH0 0x0430
996#define _VLV_PCS01_DW12_CH1 0x2630
997#define _VLV_PCS23_DW12_CH1 0x2830
998#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
999#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1000
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001001#define _VLV_PCS_DW12_CH0 0x8230
1002#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001003#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1004#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1005#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1006#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1007#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001008#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001009
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001010#define _VLV_PCS_DW14_CH0 0x8238
1011#define _VLV_PCS_DW14_CH1 0x8438
1012#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001013
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001014#define _VLV_PCS_DW23_CH0 0x825c
1015#define _VLV_PCS_DW23_CH1 0x845c
1016#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001017
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001018#define _VLV_TX_DW2_CH0 0x8288
1019#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001020#define DPIO_SWING_MARGIN000_SHIFT 16
1021#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001022#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001023#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001024
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001025#define _VLV_TX_DW3_CH0 0x828c
1026#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001027/* The following bit for CHV phy */
1028#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001029#define DPIO_SWING_MARGIN101_SHIFT 16
1030#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001031#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1032
1033#define _VLV_TX_DW4_CH0 0x8290
1034#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001035#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1036#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001037#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1038#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001039#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1040
1041#define _VLV_TX3_DW4_CH0 0x690
1042#define _VLV_TX3_DW4_CH1 0x2a90
1043#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1044
1045#define _VLV_TX_DW5_CH0 0x8294
1046#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001047#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001048#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001049
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001050#define _VLV_TX_DW11_CH0 0x82ac
1051#define _VLV_TX_DW11_CH1 0x84ac
1052#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001053
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001054#define _VLV_TX_DW14_CH0 0x82b8
1055#define _VLV_TX_DW14_CH1 0x84b8
1056#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301057
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001058/* CHV dpPhy registers */
1059#define _CHV_PLL_DW0_CH0 0x8000
1060#define _CHV_PLL_DW0_CH1 0x8180
1061#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1062
1063#define _CHV_PLL_DW1_CH0 0x8004
1064#define _CHV_PLL_DW1_CH1 0x8184
1065#define DPIO_CHV_N_DIV_SHIFT 8
1066#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1067#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1068
1069#define _CHV_PLL_DW2_CH0 0x8008
1070#define _CHV_PLL_DW2_CH1 0x8188
1071#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1072
1073#define _CHV_PLL_DW3_CH0 0x800c
1074#define _CHV_PLL_DW3_CH1 0x818c
1075#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1076#define DPIO_CHV_FIRST_MOD (0 << 8)
1077#define DPIO_CHV_SECOND_MOD (1 << 8)
1078#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301079#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001080#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1081
1082#define _CHV_PLL_DW6_CH0 0x8018
1083#define _CHV_PLL_DW6_CH1 0x8198
1084#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1085#define DPIO_CHV_INT_COEFF_SHIFT 8
1086#define DPIO_CHV_PROP_COEFF_SHIFT 0
1087#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1088
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301089#define _CHV_PLL_DW8_CH0 0x8020
1090#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301091#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1092#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301093#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1094
1095#define _CHV_PLL_DW9_CH0 0x8024
1096#define _CHV_PLL_DW9_CH1 0x81A4
1097#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301098#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301099#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1100#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1101
Ville Syrjälä6669e392015-07-08 23:46:00 +03001102#define _CHV_CMN_DW0_CH0 0x8100
1103#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1104#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1105#define DPIO_ALLDL_POWERDOWN (1 << 1)
1106#define DPIO_ANYDL_POWERDOWN (1 << 0)
1107
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001108#define _CHV_CMN_DW5_CH0 0x8114
1109#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1110#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1111#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1112#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1113#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1114#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1115#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1116#define CHV_BUFLEFTENA1_MASK (3 << 22)
1117
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001118#define _CHV_CMN_DW13_CH0 0x8134
1119#define _CHV_CMN_DW0_CH1 0x8080
1120#define DPIO_CHV_S1_DIV_SHIFT 21
1121#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1122#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1123#define DPIO_CHV_K_DIV_SHIFT 4
1124#define DPIO_PLL_FREQLOCK (1 << 1)
1125#define DPIO_PLL_LOCK (1 << 0)
1126#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1127
1128#define _CHV_CMN_DW14_CH0 0x8138
1129#define _CHV_CMN_DW1_CH1 0x8084
1130#define DPIO_AFC_RECAL (1 << 14)
1131#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001132#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1133#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1134#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1135#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1136#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1137#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1138#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1139#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001140#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1141
Ville Syrjälä9197c882014-04-09 13:29:05 +03001142#define _CHV_CMN_DW19_CH0 0x814c
1143#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001144#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1145#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001146#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001147#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001148
Ville Syrjälä9197c882014-04-09 13:29:05 +03001149#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1150
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001151#define CHV_CMN_DW28 0x8170
1152#define DPIO_CL1POWERDOWNEN (1 << 23)
1153#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001154#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1155#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1156#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1157#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001158
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001159#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001160#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001161#define DPIO_LRC_BYPASS (1 << 3)
1162
1163#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1164 (lane) * 0x200 + (offset))
1165
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001166#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1167#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1168#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1169#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1170#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1171#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1172#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1173#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1174#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1175#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1176#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001177#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1178#define DPIO_FRC_LATENCY_SHFIT 8
1179#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1180#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301181
1182/* BXT PHY registers */
1183#define _BXT_PHY(phy, a, b) _PIPE((phy), (a), (b))
1184
1185#define BXT_P_CR_GT_DISP_PWRON 0x138090
1186#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1187
1188#define _PHY_CTL_FAMILY_EDP 0x64C80
1189#define _PHY_CTL_FAMILY_DDI 0x64C90
1190#define COMMON_RESET_DIS (1 << 31)
1191#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1192 _PHY_CTL_FAMILY_EDP)
1193
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301194/* BXT PHY PLL registers */
1195#define _PORT_PLL_A 0x46074
1196#define _PORT_PLL_B 0x46078
1197#define _PORT_PLL_C 0x4607c
1198#define PORT_PLL_ENABLE (1 << 31)
1199#define PORT_PLL_LOCK (1 << 30)
1200#define PORT_PLL_REF_SEL (1 << 27)
1201#define BXT_PORT_PLL_ENABLE(port) _PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1202
1203#define _PORT_PLL_EBB_0_A 0x162034
1204#define _PORT_PLL_EBB_0_B 0x6C034
1205#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001206#define PORT_PLL_P1_SHIFT 13
1207#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1208#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1209#define PORT_PLL_P2_SHIFT 8
1210#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1211#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301212#define BXT_PORT_PLL_EBB_0(port) _PORT3(port, _PORT_PLL_EBB_0_A, \
1213 _PORT_PLL_EBB_0_B, \
1214 _PORT_PLL_EBB_0_C)
1215
1216#define _PORT_PLL_EBB_4_A 0x162038
1217#define _PORT_PLL_EBB_4_B 0x6C038
1218#define _PORT_PLL_EBB_4_C 0x6C344
1219#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1220#define PORT_PLL_RECALIBRATE (1 << 14)
1221#define BXT_PORT_PLL_EBB_4(port) _PORT3(port, _PORT_PLL_EBB_4_A, \
1222 _PORT_PLL_EBB_4_B, \
1223 _PORT_PLL_EBB_4_C)
1224
1225#define _PORT_PLL_0_A 0x162100
1226#define _PORT_PLL_0_B 0x6C100
1227#define _PORT_PLL_0_C 0x6C380
1228/* PORT_PLL_0_A */
1229#define PORT_PLL_M2_MASK 0xFF
1230/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001231#define PORT_PLL_N_SHIFT 8
1232#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1233#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301234/* PORT_PLL_2_A */
1235#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1236/* PORT_PLL_3_A */
1237#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1238/* PORT_PLL_6_A */
1239#define PORT_PLL_PROP_COEFF_MASK 0xF
1240#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1241#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1242#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1243#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1244/* PORT_PLL_8_A */
1245#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301246/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001247#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1248#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301249/* PORT_PLL_10_A */
1250#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301251#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301252#define PORT_PLL_DCO_AMP_MASK 0x3c00
1253#define PORT_PLL_DCO_AMP(x) (x<<10)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301254#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1255 _PORT_PLL_0_B, \
1256 _PORT_PLL_0_C)
1257#define BXT_PORT_PLL(port, idx) (_PORT_PLL_BASE(port) + (idx) * 4)
1258
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301259/* BXT PHY common lane registers */
1260#define _PORT_CL1CM_DW0_A 0x162000
1261#define _PORT_CL1CM_DW0_BC 0x6C000
1262#define PHY_POWER_GOOD (1 << 16)
1263#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1264 _PORT_CL1CM_DW0_A)
1265
1266#define _PORT_CL1CM_DW9_A 0x162024
1267#define _PORT_CL1CM_DW9_BC 0x6C024
1268#define IREF0RC_OFFSET_SHIFT 8
1269#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1270#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1271 _PORT_CL1CM_DW9_A)
1272
1273#define _PORT_CL1CM_DW10_A 0x162028
1274#define _PORT_CL1CM_DW10_BC 0x6C028
1275#define IREF1RC_OFFSET_SHIFT 8
1276#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1277#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1278 _PORT_CL1CM_DW10_A)
1279
1280#define _PORT_CL1CM_DW28_A 0x162070
1281#define _PORT_CL1CM_DW28_BC 0x6C070
1282#define OCL1_POWER_DOWN_EN (1 << 23)
1283#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1284#define SUS_CLK_CONFIG 0x3
1285#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1286 _PORT_CL1CM_DW28_A)
1287
1288#define _PORT_CL1CM_DW30_A 0x162078
1289#define _PORT_CL1CM_DW30_BC 0x6C078
1290#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1291#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1292 _PORT_CL1CM_DW30_A)
1293
1294/* Defined for PHY0 only */
1295#define BXT_PORT_CL2CM_DW6_BC 0x6C358
1296#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1297
1298/* BXT PHY Ref registers */
1299#define _PORT_REF_DW3_A 0x16218C
1300#define _PORT_REF_DW3_BC 0x6C18C
1301#define GRC_DONE (1 << 22)
1302#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1303 _PORT_REF_DW3_A)
1304
1305#define _PORT_REF_DW6_A 0x162198
1306#define _PORT_REF_DW6_BC 0x6C198
1307/*
1308 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1309 * after testing.
1310 */
1311#define GRC_CODE_SHIFT 23
1312#define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT)
1313#define GRC_CODE_FAST_SHIFT 16
1314#define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT)
1315#define GRC_CODE_SLOW_SHIFT 8
1316#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1317#define GRC_CODE_NOM_MASK 0xFF
1318#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1319 _PORT_REF_DW6_A)
1320
1321#define _PORT_REF_DW8_A 0x1621A0
1322#define _PORT_REF_DW8_BC 0x6C1A0
1323#define GRC_DIS (1 << 15)
1324#define GRC_RDY_OVRD (1 << 1)
1325#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1326 _PORT_REF_DW8_A)
1327
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301328/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301329#define _PORT_PCS_DW10_LN01_A 0x162428
1330#define _PORT_PCS_DW10_LN01_B 0x6C428
1331#define _PORT_PCS_DW10_LN01_C 0x6C828
1332#define _PORT_PCS_DW10_GRP_A 0x162C28
1333#define _PORT_PCS_DW10_GRP_B 0x6CC28
1334#define _PORT_PCS_DW10_GRP_C 0x6CE28
1335#define BXT_PORT_PCS_DW10_LN01(port) _PORT3(port, _PORT_PCS_DW10_LN01_A, \
1336 _PORT_PCS_DW10_LN01_B, \
1337 _PORT_PCS_DW10_LN01_C)
1338#define BXT_PORT_PCS_DW10_GRP(port) _PORT3(port, _PORT_PCS_DW10_GRP_A, \
1339 _PORT_PCS_DW10_GRP_B, \
1340 _PORT_PCS_DW10_GRP_C)
1341#define TX2_SWING_CALC_INIT (1 << 31)
1342#define TX1_SWING_CALC_INIT (1 << 30)
1343
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301344#define _PORT_PCS_DW12_LN01_A 0x162430
1345#define _PORT_PCS_DW12_LN01_B 0x6C430
1346#define _PORT_PCS_DW12_LN01_C 0x6C830
1347#define _PORT_PCS_DW12_LN23_A 0x162630
1348#define _PORT_PCS_DW12_LN23_B 0x6C630
1349#define _PORT_PCS_DW12_LN23_C 0x6CA30
1350#define _PORT_PCS_DW12_GRP_A 0x162c30
1351#define _PORT_PCS_DW12_GRP_B 0x6CC30
1352#define _PORT_PCS_DW12_GRP_C 0x6CE30
1353#define LANESTAGGER_STRAP_OVRD (1 << 6)
1354#define LANE_STAGGER_MASK 0x1F
1355#define BXT_PORT_PCS_DW12_LN01(port) _PORT3(port, _PORT_PCS_DW12_LN01_A, \
1356 _PORT_PCS_DW12_LN01_B, \
1357 _PORT_PCS_DW12_LN01_C)
1358#define BXT_PORT_PCS_DW12_LN23(port) _PORT3(port, _PORT_PCS_DW12_LN23_A, \
1359 _PORT_PCS_DW12_LN23_B, \
1360 _PORT_PCS_DW12_LN23_C)
1361#define BXT_PORT_PCS_DW12_GRP(port) _PORT3(port, _PORT_PCS_DW12_GRP_A, \
1362 _PORT_PCS_DW12_GRP_B, \
1363 _PORT_PCS_DW12_GRP_C)
1364
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301365/* BXT PHY TX registers */
1366#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1367 ((lane) & 1) * 0x80)
1368
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301369#define _PORT_TX_DW2_LN0_A 0x162508
1370#define _PORT_TX_DW2_LN0_B 0x6C508
1371#define _PORT_TX_DW2_LN0_C 0x6C908
1372#define _PORT_TX_DW2_GRP_A 0x162D08
1373#define _PORT_TX_DW2_GRP_B 0x6CD08
1374#define _PORT_TX_DW2_GRP_C 0x6CF08
1375#define BXT_PORT_TX_DW2_GRP(port) _PORT3(port, _PORT_TX_DW2_GRP_A, \
1376 _PORT_TX_DW2_GRP_B, \
1377 _PORT_TX_DW2_GRP_C)
1378#define BXT_PORT_TX_DW2_LN0(port) _PORT3(port, _PORT_TX_DW2_LN0_A, \
1379 _PORT_TX_DW2_LN0_B, \
1380 _PORT_TX_DW2_LN0_C)
1381#define MARGIN_000_SHIFT 16
1382#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1383#define UNIQ_TRANS_SCALE_SHIFT 8
1384#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1385
1386#define _PORT_TX_DW3_LN0_A 0x16250C
1387#define _PORT_TX_DW3_LN0_B 0x6C50C
1388#define _PORT_TX_DW3_LN0_C 0x6C90C
1389#define _PORT_TX_DW3_GRP_A 0x162D0C
1390#define _PORT_TX_DW3_GRP_B 0x6CD0C
1391#define _PORT_TX_DW3_GRP_C 0x6CF0C
1392#define BXT_PORT_TX_DW3_GRP(port) _PORT3(port, _PORT_TX_DW3_GRP_A, \
1393 _PORT_TX_DW3_GRP_B, \
1394 _PORT_TX_DW3_GRP_C)
1395#define BXT_PORT_TX_DW3_LN0(port) _PORT3(port, _PORT_TX_DW3_LN0_A, \
1396 _PORT_TX_DW3_LN0_B, \
1397 _PORT_TX_DW3_LN0_C)
1398#define UNIQE_TRANGE_EN_METHOD (1 << 27)
1399
1400#define _PORT_TX_DW4_LN0_A 0x162510
1401#define _PORT_TX_DW4_LN0_B 0x6C510
1402#define _PORT_TX_DW4_LN0_C 0x6C910
1403#define _PORT_TX_DW4_GRP_A 0x162D10
1404#define _PORT_TX_DW4_GRP_B 0x6CD10
1405#define _PORT_TX_DW4_GRP_C 0x6CF10
1406#define BXT_PORT_TX_DW4_LN0(port) _PORT3(port, _PORT_TX_DW4_LN0_A, \
1407 _PORT_TX_DW4_LN0_B, \
1408 _PORT_TX_DW4_LN0_C)
1409#define BXT_PORT_TX_DW4_GRP(port) _PORT3(port, _PORT_TX_DW4_GRP_A, \
1410 _PORT_TX_DW4_GRP_B, \
1411 _PORT_TX_DW4_GRP_C)
1412#define DEEMPH_SHIFT 24
1413#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1414
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301415#define _PORT_TX_DW14_LN0_A 0x162538
1416#define _PORT_TX_DW14_LN0_B 0x6C538
1417#define _PORT_TX_DW14_LN0_C 0x6C938
1418#define LATENCY_OPTIM_SHIFT 30
1419#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
1420#define BXT_PORT_TX_DW14_LN(port, lane) (_PORT3((port), _PORT_TX_DW14_LN0_A, \
1421 _PORT_TX_DW14_LN0_B, \
1422 _PORT_TX_DW14_LN0_C) + \
1423 _BXT_LANE_OFFSET(lane))
1424
David Weinehallf8896f52015-06-25 11:11:03 +03001425/* UAIMI scratch pad register 1 */
1426#define UAIMI_SPR1 0x4F074
1427/* SKL VccIO mask */
1428#define SKL_VCCIO_MASK 0x1
1429/* SKL balance leg register */
1430#define DISPIO_CR_TX_BMU_CR0 0x6C00C
1431/* I_boost values */
1432#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1433#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1434/* Balance leg disable bits */
1435#define BALANCE_LEG_DISABLE_SHIFT 23
1436
Jesse Barnes585fb112008-07-29 11:54:06 -07001437/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001438 * Fence registers
1439 */
1440#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -07001441#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -08001442#define I830_FENCE_START_MASK 0x07f80000
1443#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001444#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001445#define I830_FENCE_PITCH_SHIFT 4
1446#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001447#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001448#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001449#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001450
1451#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001452#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001453
1454#define FENCE_REG_965_0 0x03000
1455#define I965_FENCE_PITCH_SHIFT 2
1456#define I965_FENCE_TILING_Y_SHIFT 1
1457#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001458#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001459
Eric Anholt4e901fd2009-10-26 16:44:17 -07001460#define FENCE_REG_SANDYBRIDGE_0 0x100000
1461#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001462#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001463
Deepak S2b6b3a02014-05-27 15:59:30 +05301464
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001465/* control register for cpu gtt access */
1466#define TILECTL 0x101000
1467#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001468#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001469#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1470#define TILECTL_BACKSNOOP_DIS (1 << 3)
1471
Jesse Barnesde151cf2008-11-12 10:03:55 -08001472/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001473 * Instruction and interrupt control regs
1474 */
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001475#define PGTBL_CTL 0x02020
1476#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1477#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001478#define PGTBL_ER 0x02024
Ville Syrjälä81e7f202014-08-15 01:21:55 +03001479#define PRB0_BASE (0x2030-0x30)
1480#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1481#define PRB2_BASE (0x2050-0x30) /* gen3 */
1482#define SRB0_BASE (0x2100-0x30) /* gen2 */
1483#define SRB1_BASE (0x2110-0x30) /* gen2 */
1484#define SRB2_BASE (0x2120-0x30) /* 830 */
1485#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001486#define RENDER_RING_BASE 0x02000
1487#define BSD_RING_BASE 0x04000
1488#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001489#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001490#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001491#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +02001492#define RING_TAIL(base) ((base)+0x30)
1493#define RING_HEAD(base) ((base)+0x34)
1494#define RING_START(base) ((base)+0x38)
1495#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001496#define RING_SYNC_0(base) ((base)+0x40)
1497#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -07001498#define RING_SYNC_2(base) ((base)+0x48)
1499#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1500#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1501#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1502#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1503#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1504#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1505#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1506#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1507#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1508#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1509#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1510#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -07001511#define GEN6_NOSYNC 0
Chris Wilson2c550182014-12-16 10:02:27 +00001512#define RING_PSMI_CTL(base) ((base)+0x50)
Chris Wilson8fd26852010-12-08 18:40:43 +00001513#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001514#define RING_HWS_PGA(base) ((base)+0x80)
1515#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03001516#define RING_RESET_CTL(base) ((base)+0xd0)
1517#define RESET_CTL_REQUEST_RESET (1 << 0)
1518#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03001519
Ville Syrjälä6d50b062015-05-19 20:32:57 +03001520#define HSW_GTT_CACHE_EN 0x4024
1521#define GTT_CACHE_EN_ALL 0xF0007FFF
Imre Deak9e72b462014-05-05 15:13:55 +03001522#define GEN7_WR_WATERMARK 0x4028
1523#define GEN7_GFX_PRIO_CTRL 0x402C
1524#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001525#define ARB_MODE_SWIZZLE_SNB (1<<4)
1526#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03001527#define GEN7_GFX_PEND_TLB0 0x4034
1528#define GEN7_GFX_PEND_TLB1 0x4038
1529/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1530#define GEN7_LRA_LIMITS_BASE 0x403C
1531#define GEN7_LRA_LIMITS_REG_NUM 13
1532#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1533#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1534
Ben Widawsky31a53362013-11-02 21:07:04 -07001535#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001536#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001537#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -07001538#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001539#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001540#define RING_FAULT_GTTSEL_MASK (1<<11)
1541#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1542#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1543#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001544#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001545#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -07001546#define BSD_HWS_PGA_GEN7 (0x04180)
1547#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001548#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001549#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +00001550#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001551#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +00001552#define RING_IMR(base) ((base)+0xa8)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001553#define RING_HWSTAM(base) ((base)+0x98)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001554#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -07001555#define TAIL_ADDR 0x001FFFF8
1556#define HEAD_WRAP_COUNT 0xFFE00000
1557#define HEAD_WRAP_ONE 0x00200000
1558#define HEAD_ADDR 0x001FFFFC
1559#define RING_NR_PAGES 0x001FF000
1560#define RING_REPORT_MASK 0x00000006
1561#define RING_REPORT_64K 0x00000002
1562#define RING_REPORT_128K 0x00000004
1563#define RING_NO_REPORT 0x00000000
1564#define RING_VALID_MASK 0x00000001
1565#define RING_VALID 0x00000001
1566#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001567#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1568#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001569#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001570
1571#define GEN7_TLB_RD_ADDR 0x4700
1572
Chris Wilson8168bd42010-11-11 17:54:52 +00001573#if 0
1574#define PRB0_TAIL 0x02030
1575#define PRB0_HEAD 0x02034
1576#define PRB0_START 0x02038
1577#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -07001578#define PRB1_TAIL 0x02040 /* 915+ only */
1579#define PRB1_HEAD 0x02044 /* 915+ only */
1580#define PRB1_START 0x02048 /* 915+ only */
1581#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001582#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001583#define IPEIR_I965 0x02064
1584#define IPEHR_I965 0x02068
1585#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -07001586#define GEN7_INSTDONE_1 0x0206c
1587#define GEN7_SC_INSTDONE 0x07100
1588#define GEN7_SAMPLER_INSTDONE 0x0e160
1589#define GEN7_ROW_INSTDONE 0x0e164
1590#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001591#define RING_IPEIR(base) ((base)+0x64)
1592#define RING_IPEHR(base) ((base)+0x68)
1593#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001594#define RING_INSTPS(base) ((base)+0x70)
1595#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -07001596#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001597#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301598#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001599#define INSTPS 0x02070 /* 965+ only */
1600#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001601#define ACTHD_I965 0x02074
1602#define HWS_PGA 0x02080
1603#define HWS_ADDRESS_MASK 0xfffff000
1604#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001605#define PWRCTXA 0x2088 /* 965GM+ only */
1606#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001607#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001608#define IPEHR 0x0208c
1609#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -07001610#define NOPID 0x02094
1611#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001612#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +00001613#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +02001614#define RING_BBADDR(base) ((base)+0x140)
1615#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001616
Chris Wilsonf4068392010-10-27 20:36:41 +01001617#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -07001618#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -03001619#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001620#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001621#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001622#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001623#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001624#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001625#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001626#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001627#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +02001628#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001629
Mika Kuoppala6c826f32015-03-24 14:54:19 +02001630#define GEN8_FAULT_TLB_DATA0 0x04b10
1631#define GEN8_FAULT_TLB_DATA1 0x04b14
1632
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001633#define FPGA_DBG 0x42300
1634#define FPGA_DBG_RM_NOCLAIM (1<<31)
1635
Chris Wilson0f3b6842013-01-15 12:05:55 +00001636#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001637/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001638#define DERRMR_PIPEA_SCANLINE (1<<0)
1639#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1640#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1641#define DERRMR_PIPEA_VBLANK (1<<3)
1642#define DERRMR_PIPEA_HBLANK (1<<5)
1643#define DERRMR_PIPEB_SCANLINE (1<<8)
1644#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1645#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1646#define DERRMR_PIPEB_VBLANK (1<<11)
1647#define DERRMR_PIPEB_HBLANK (1<<13)
1648/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1649#define DERRMR_PIPEC_SCANLINE (1<<14)
1650#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1651#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1652#define DERRMR_PIPEC_VBLANK (1<<21)
1653#define DERRMR_PIPEC_HBLANK (1<<22)
1654
Chris Wilson0f3b6842013-01-15 12:05:55 +00001655
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001656/* GM45+ chicken bits -- debug workaround bits that may be required
1657 * for various sorts of correct behavior. The top 16 bits of each are
1658 * the enables for writing to the corresponding low bit.
1659 */
1660#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +01001661#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001662#define _3D_CHICKEN2 0x0208c
1663/* Disables pipelining of read flushes past the SF-WIZ interface.
1664 * Required on all Ironlake steppings according to the B-Spec, but the
1665 * particular danger of not doing so is not specified.
1666 */
1667# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1668#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -05001669#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001670#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001671#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1672#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001673
Eric Anholt71cf39b2010-03-08 23:41:55 -08001674#define MI_MODE 0x0209c
1675# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001676# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001677# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301678# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001679# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001680
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001681#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02001682#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001683#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1684#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1685#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1686#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00001687#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001688#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Damien Lespiaub7668792015-02-14 18:30:29 +00001689#define GEN9_IZ_HASHING_MASK(slice) (0x3 << (slice * 2))
1690#define GEN9_IZ_HASHING(slice, val) ((val) << (slice * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001691
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001692#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -07001693#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +01001694#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001695#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01001696#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001697#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001698#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1699#define GFX_REPLAY_MODE (1<<11)
1700#define GFX_PSMI_GRANULARITY (1<<10)
1701#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01001702#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001703
Dave Gordon4df001d2015-08-12 15:43:42 +01001704#define GFX_FORWARD_VBLANK_MASK (3<<5)
1705#define GFX_FORWARD_VBLANK_NEVER (0<<5)
1706#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1707#define GFX_FORWARD_VBLANK_COND (2<<5)
1708
Daniel Vettera7e806d2012-07-11 16:27:55 +02001709#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301710#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001711
Imre Deak9e72b462014-05-05 15:13:55 +03001712#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1713#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -07001714#define SCPD0 0x0209c /* 915+ only */
1715#define IER 0x020a0
1716#define IIR 0x020a4
1717#define IMR 0x020a8
1718#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +02001719#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001720#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001721#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +03001722#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff763012013-01-24 15:29:52 +02001723#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1724#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1725#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1726#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1727#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001728#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301729#define VLV_PCBR_ADDR_SHIFT 12
1730
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001731#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001732#define EIR 0x020b0
1733#define EMR 0x020b4
1734#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001735#define GM45_ERROR_PAGE_TABLE (1<<5)
1736#define GM45_ERROR_MEM_PRIV (1<<4)
1737#define I915_ERROR_PAGE_TABLE (1<<4)
1738#define GM45_ERROR_CP_PRIV (1<<3)
1739#define I915_ERROR_MEMORY_REFRESH (1<<1)
1740#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001741#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +08001742#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001743#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001744 will not assert AGPBUSY# and will only
1745 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001746#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001747#define INSTPM_TLB_INVALIDATE (1<<9)
1748#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001749#define ACTHD 0x020c8
Ville Syrjälä10383922014-08-15 01:21:54 +03001750#define MEM_MODE 0x020cc
1751#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1752#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1753#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001754#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001755#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001756#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001757#define FW_BLC_SELF_EN_MASK (1<<31)
1758#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1759#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001760#define MM_BURST_LENGTH 0x00700000
1761#define MM_FIFO_WATERMARK 0x0001F000
1762#define LM_BURST_LENGTH 0x00000700
1763#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001764#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001765
1766/* Make render/texture TLB fetches lower priorty than associated data
1767 * fetches. This is not turned on by default
1768 */
1769#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1770
1771/* Isoch request wait on GTT enable (Display A/B/C streams).
1772 * Make isoch requests stall on the TLB update. May cause
1773 * display underruns (test mode only)
1774 */
1775#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1776
1777/* Block grant count for isoch requests when block count is
1778 * set to a finite value.
1779 */
1780#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1781#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1782#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1783#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1784#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1785
1786/* Enable render writes to complete in C2/C3/C4 power states.
1787 * If this isn't enabled, render writes are prevented in low
1788 * power states. That seems bad to me.
1789 */
1790#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1791
1792/* This acknowledges an async flip immediately instead
1793 * of waiting for 2TLB fetches.
1794 */
1795#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1796
1797/* Enables non-sequential data reads through arbiter
1798 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001799#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001800
1801/* Disable FSB snooping of cacheable write cycles from binner/render
1802 * command stream
1803 */
1804#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1805
1806/* Arbiter time slice for non-isoch streams */
1807#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1808#define MI_ARB_TIME_SLICE_1 (0 << 5)
1809#define MI_ARB_TIME_SLICE_2 (1 << 5)
1810#define MI_ARB_TIME_SLICE_4 (2 << 5)
1811#define MI_ARB_TIME_SLICE_6 (3 << 5)
1812#define MI_ARB_TIME_SLICE_8 (4 << 5)
1813#define MI_ARB_TIME_SLICE_10 (5 << 5)
1814#define MI_ARB_TIME_SLICE_14 (6 << 5)
1815#define MI_ARB_TIME_SLICE_16 (7 << 5)
1816
1817/* Low priority grace period page size */
1818#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1819#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1820
1821/* Disable display A/B trickle feed */
1822#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1823
1824/* Set display plane priority */
1825#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1826#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1827
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001828#define MI_STATE 0x020e4 /* gen2 only */
1829#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1830#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1831
Jesse Barnes585fb112008-07-29 11:54:06 -07001832#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001833#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001834#define CM0_IZ_OPT_DISABLE (1<<6)
1835#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001836#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001837#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1838#define CM0_COLOR_EVICT_DISABLE (1<<3)
1839#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1840#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1841#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001842#define GFX_FLSH_CNTL_GEN6 0x101008
1843#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001844#define ECOSKPD 0x021d0
1845#define ECO_GATING_CX_ONLY (1<<3)
1846#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001847
Chia-I Wufe27c602014-01-28 13:29:33 +08001848#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301849#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001850#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001851#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001852#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1853#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00001854#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07001855
Jesse Barnes4efe0702011-01-18 11:25:41 -08001856#define GEN6_BLITTER_ECOSKPD 0x221d0
1857#define GEN6_BLITTER_LOCK_SHIFT 16
1858#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1859
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001860#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
Chris Wilson2c550182014-12-16 10:02:27 +00001861#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001862#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001863#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001864
Deepak S693d11c2015-01-16 20:42:16 +05301865/* Fuse readout registers for GT */
1866#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08001867#define CHV_FGT_DISABLE_SS0 (1 << 10)
1868#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05301869#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1870#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1871#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1872#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1873#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1874#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1875#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1876#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1877
Jeff McGee38732182015-02-13 10:27:54 -06001878#define GEN8_FUSE2 0x9120
1879#define GEN8_F2_S_ENA_SHIFT 25
1880#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1881
1882#define GEN9_F2_SS_DIS_SHIFT 20
1883#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1884
Jeff McGeedead16e2015-04-03 18:13:16 -07001885#define GEN9_EU_DISABLE(slice) (0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06001886
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001887#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001888#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1889#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1890#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1891#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001892
Ben Widawskycc609d52013-05-28 19:22:29 -07001893/* On modern GEN architectures interrupt control consists of two sets
1894 * of registers. The first set pertains to the ring generating the
1895 * interrupt. The second control is for the functional block generating the
1896 * interrupt. These are PM, GT, DE, etc.
1897 *
1898 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1899 * GT interrupt bits, so we don't need to duplicate the defines.
1900 *
1901 * These defines should cover us well from SNB->HSW with minor exceptions
1902 * it can also work on ILK.
1903 */
1904#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1905#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1906#define GT_BLT_USER_INTERRUPT (1 << 22)
1907#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1908#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001909#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01001910#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001911#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1912#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1913#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1914#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1915#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1916#define GT_RENDER_USER_INTERRUPT (1 << 0)
1917
Ben Widawsky12638c52013-05-28 19:22:31 -07001918#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1919#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1920
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001921#define GT_PARITY_ERROR(dev) \
1922 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001923 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001924
Ben Widawskycc609d52013-05-28 19:22:29 -07001925/* These are all the "old" interrupts */
1926#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001927
1928#define I915_PM_INTERRUPT (1<<31)
1929#define I915_ISP_INTERRUPT (1<<22)
1930#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1931#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001932#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001933#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001934#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1935#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001936#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1937#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07001938#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001939#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07001940#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001941#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07001942#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001943#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07001944#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001945#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07001946#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001947#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07001948#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001949#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07001950#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001951#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001952#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1953#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1954#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1955#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1956#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001957#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1958#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07001959#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001960#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07001961#define I915_USER_INTERRUPT (1<<1)
1962#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001963#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001964
1965#define GEN6_BSD_RNCID 0x12198
1966
Ben Widawskya1e969e2012-04-14 18:41:32 -07001967#define GEN7_FF_THREAD_MODE 0x20a0
1968#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001969#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001970#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1971#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1972#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1973#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001974#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001975#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1976#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1977#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1978#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1979#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1980#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1981#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1982#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1983
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001984/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001985 * Framebuffer compression (915+ only)
1986 */
1987
1988#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1989#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1990#define FBC_CONTROL 0x03208
1991#define FBC_CTL_EN (1<<31)
1992#define FBC_CTL_PERIODIC (1<<30)
1993#define FBC_CTL_INTERVAL_SHIFT (16)
1994#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001995#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001996#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001997#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001998#define FBC_COMMAND 0x0320c
1999#define FBC_CMD_COMPRESS (1<<0)
2000#define FBC_STATUS 0x03210
2001#define FBC_STAT_COMPRESSING (1<<31)
2002#define FBC_STAT_COMPRESSED (1<<30)
2003#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002004#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002005#define FBC_CONTROL2 0x03214
2006#define FBC_CTL_FENCE_DBL (0<<4)
2007#define FBC_CTL_IDLE_IMM (0<<2)
2008#define FBC_CTL_IDLE_FULL (1<<2)
2009#define FBC_CTL_IDLE_LINE (2<<2)
2010#define FBC_CTL_IDLE_DEBUG (3<<2)
2011#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002012#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02002013#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07002014#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07002015
Paulo Zanoni31b9df12015-06-12 14:36:18 -03002016#define FBC_STATUS2 0x43214
2017#define FBC_COMPRESSION_MASK 0x7ff
2018
Jesse Barnes585fb112008-07-29 11:54:06 -07002019#define FBC_LL_SIZE (1536)
2020
Jesse Barnes74dff282009-09-14 15:39:40 -07002021/* Framebuffer compression for GM45+ */
2022#define DPFC_CB_BASE 0x3200
2023#define DPFC_CONTROL 0x3208
2024#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002025#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2026#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002027#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002028#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002029#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002030#define DPFC_SR_EN (1<<10)
2031#define DPFC_CTL_LIMIT_1X (0<<6)
2032#define DPFC_CTL_LIMIT_2X (1<<6)
2033#define DPFC_CTL_LIMIT_4X (2<<6)
2034#define DPFC_RECOMP_CTL 0x320c
2035#define DPFC_RECOMP_STALL_EN (1<<27)
2036#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2037#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2038#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2039#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
2040#define DPFC_STATUS 0x3210
2041#define DPFC_INVAL_SEG_SHIFT (16)
2042#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2043#define DPFC_COMP_SEG_SHIFT (0)
2044#define DPFC_COMP_SEG_MASK (0x000003ff)
2045#define DPFC_STATUS2 0x3214
2046#define DPFC_FENCE_YOFF 0x3218
2047#define DPFC_CHICKEN 0x3224
2048#define DPFC_HT_MODIFY (1<<31)
2049
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002050/* Framebuffer compression for Ironlake */
2051#define ILK_DPFC_CB_BASE 0x43200
2052#define ILK_DPFC_CONTROL 0x43208
Rodrigo Vivida46f932014-08-01 02:04:45 -07002053#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002054/* The bit 28-8 is reserved */
2055#define DPFC_RESERVED (0x1FFFFF00)
2056#define ILK_DPFC_RECOMP_CTL 0x4320c
2057#define ILK_DPFC_STATUS 0x43210
2058#define ILK_DPFC_FENCE_YOFF 0x43218
2059#define ILK_DPFC_CHICKEN 0x43224
2060#define ILK_FBC_RT_BASE 0x2128
2061#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002062#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002063
2064#define ILK_DISPLAY_CHICKEN1 0x42000
2065#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002066#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002067
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002068
Jesse Barnes585fb112008-07-29 11:54:06 -07002069/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002070 * Framebuffer compression for Sandybridge
2071 *
2072 * The following two registers are of type GTTMMADR
2073 */
2074#define SNB_DPFC_CTL_SA 0x100100
2075#define SNB_CPU_FENCE_ENABLE (1<<29)
2076#define DPFC_CPU_FENCE_OFFSET 0x100104
2077
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002078/* Framebuffer compression for Ivybridge */
2079#define IVB_FBC_RT_BASE 0x7020
2080
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002081#define IPS_CTL 0x43408
2082#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002083
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002084#define MSG_FBC_REND_STATE 0x50380
2085#define FBC_REND_NUKE (1<<2)
2086#define FBC_REND_CACHE_CLEAN (1<<1)
2087
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002088/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002089 * GPIO regs
2090 */
2091#define GPIOA 0x5010
2092#define GPIOB 0x5014
2093#define GPIOC 0x5018
2094#define GPIOD 0x501c
2095#define GPIOE 0x5020
2096#define GPIOF 0x5024
2097#define GPIOG 0x5028
2098#define GPIOH 0x502c
2099# define GPIO_CLOCK_DIR_MASK (1 << 0)
2100# define GPIO_CLOCK_DIR_IN (0 << 1)
2101# define GPIO_CLOCK_DIR_OUT (1 << 1)
2102# define GPIO_CLOCK_VAL_MASK (1 << 2)
2103# define GPIO_CLOCK_VAL_OUT (1 << 3)
2104# define GPIO_CLOCK_VAL_IN (1 << 4)
2105# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2106# define GPIO_DATA_DIR_MASK (1 << 8)
2107# define GPIO_DATA_DIR_IN (0 << 9)
2108# define GPIO_DATA_DIR_OUT (1 << 9)
2109# define GPIO_DATA_VAL_MASK (1 << 10)
2110# define GPIO_DATA_VAL_OUT (1 << 11)
2111# define GPIO_DATA_VAL_IN (1 << 12)
2112# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2113
Chris Wilsonf899fc62010-07-20 15:44:45 -07002114#define GMBUS0 0x5100 /* clock/port select */
2115#define GMBUS_RATE_100KHZ (0<<8)
2116#define GMBUS_RATE_50KHZ (1<<8)
2117#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2118#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2119#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002120#define GMBUS_PIN_DISABLED 0
2121#define GMBUS_PIN_SSC 1
2122#define GMBUS_PIN_VGADDC 2
2123#define GMBUS_PIN_PANEL 3
2124#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2125#define GMBUS_PIN_DPC 4 /* HDMIC */
2126#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2127#define GMBUS_PIN_DPD 6 /* HDMID */
2128#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Jani Nikula4c272832015-04-01 10:58:05 +03002129#define GMBUS_PIN_1_BXT 1
2130#define GMBUS_PIN_2_BXT 2
2131#define GMBUS_PIN_3_BXT 3
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002132#define GMBUS_NUM_PINS 7 /* including 0 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002133#define GMBUS1 0x5104 /* command/status */
2134#define GMBUS_SW_CLR_INT (1<<31)
2135#define GMBUS_SW_RDY (1<<30)
2136#define GMBUS_ENT (1<<29) /* enable timeout */
2137#define GMBUS_CYCLE_NONE (0<<25)
2138#define GMBUS_CYCLE_WAIT (1<<25)
2139#define GMBUS_CYCLE_INDEX (2<<25)
2140#define GMBUS_CYCLE_STOP (4<<25)
2141#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002142#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002143#define GMBUS_SLAVE_INDEX_SHIFT 8
2144#define GMBUS_SLAVE_ADDR_SHIFT 1
2145#define GMBUS_SLAVE_READ (1<<0)
2146#define GMBUS_SLAVE_WRITE (0<<0)
2147#define GMBUS2 0x5108 /* status */
2148#define GMBUS_INUSE (1<<15)
2149#define GMBUS_HW_WAIT_PHASE (1<<14)
2150#define GMBUS_STALL_TIMEOUT (1<<13)
2151#define GMBUS_INT (1<<12)
2152#define GMBUS_HW_RDY (1<<11)
2153#define GMBUS_SATOER (1<<10)
2154#define GMBUS_ACTIVE (1<<9)
2155#define GMBUS3 0x510c /* data buffer bytes 3-0 */
2156#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
2157#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2158#define GMBUS_NAK_EN (1<<3)
2159#define GMBUS_IDLE_EN (1<<2)
2160#define GMBUS_HW_WAIT_EN (1<<1)
2161#define GMBUS_HW_RDY_EN (1<<0)
2162#define GMBUS5 0x5120 /* byte index */
2163#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002164
Jesse Barnes585fb112008-07-29 11:54:06 -07002165/*
2166 * Clock control & power management
2167 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002168#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2169#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2170#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
2171#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002172
2173#define VGA0 0x6000
2174#define VGA1 0x6004
2175#define VGA_PD 0x6010
2176#define VGA0_PD_P2_DIV_4 (1 << 7)
2177#define VGA0_PD_P1_DIV_2 (1 << 5)
2178#define VGA0_PD_P1_SHIFT 0
2179#define VGA0_PD_P1_MASK (0x1f << 0)
2180#define VGA1_PD_P2_DIV_4 (1 << 15)
2181#define VGA1_PD_P1_DIV_2 (1 << 13)
2182#define VGA1_PD_P1_SHIFT 8
2183#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002184#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002185#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2186#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002187#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002188#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002189#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002190#define DPLL_VGA_MODE_DIS (1 << 28)
2191#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2192#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2193#define DPLL_MODE_MASK (3 << 26)
2194#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2195#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2196#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2197#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2198#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2199#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002200#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07002201#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002202#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002203#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2204#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002205#define DPLL_PORTC_READY_MASK (0xf << 4)
2206#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002207
Jesse Barnes585fb112008-07-29 11:54:06 -07002208#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002209
2210/* Additional CHV pll/phy registers */
2211#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
2212#define DPLL_PORTD_READY_MASK (0xf)
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002213#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002214#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03002215#define PHY_LDO_DELAY_0NS 0x0
2216#define PHY_LDO_DELAY_200NS 0x1
2217#define PHY_LDO_DELAY_600NS 0x2
2218#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002219#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03002220#define PHY_CH_SU_PSR 0x1
2221#define PHY_CH_DEEP_PSR 0x7
2222#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2223#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002224#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002225#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03002226#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2227#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002228
Jesse Barnes585fb112008-07-29 11:54:06 -07002229/*
2230 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2231 * this field (only one bit may be set).
2232 */
2233#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2234#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002235#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002236/* i830, required in DVO non-gang */
2237#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2238#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2239#define PLL_REF_INPUT_DREFCLK (0 << 13)
2240#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2241#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2242#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2243#define PLL_REF_INPUT_MASK (3 << 13)
2244#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002245/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002246# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2247# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2248# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2249# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2250# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2251
Jesse Barnes585fb112008-07-29 11:54:06 -07002252/*
2253 * Parallel to Serial Load Pulse phase selection.
2254 * Selects the phase for the 10X DPLL clock for the PCIe
2255 * digital display port. The range is 4 to 13; 10 or more
2256 * is just a flip delay. The default is 6
2257 */
2258#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2259#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2260/*
2261 * SDVO multiplier for 945G/GM. Not used on 965.
2262 */
2263#define SDVO_MULTIPLIER_MASK 0x000000ff
2264#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2265#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002266
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002267#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2268#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2269#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2270#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002271
Jesse Barnes585fb112008-07-29 11:54:06 -07002272/*
2273 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2274 *
2275 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2276 */
2277#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2278#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2279/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2280#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2281#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2282/*
2283 * SDVO/UDI pixel multiplier.
2284 *
2285 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2286 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2287 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2288 * dummy bytes in the datastream at an increased clock rate, with both sides of
2289 * the link knowing how many bytes are fill.
2290 *
2291 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2292 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2293 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2294 * through an SDVO command.
2295 *
2296 * This register field has values of multiplication factor minus 1, with
2297 * a maximum multiplier of 5 for SDVO.
2298 */
2299#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2300#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2301/*
2302 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2303 * This best be set to the default value (3) or the CRT won't work. No,
2304 * I don't entirely understand what this does...
2305 */
2306#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2307#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002308
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002309#define _FPA0 0x06040
2310#define _FPA1 0x06044
2311#define _FPB0 0x06048
2312#define _FPB1 0x0604c
2313#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
2314#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002315#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002316#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002317#define FP_N_DIV_SHIFT 16
2318#define FP_M1_DIV_MASK 0x00003f00
2319#define FP_M1_DIV_SHIFT 8
2320#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002321#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002322#define FP_M2_DIV_SHIFT 0
2323#define DPLL_TEST 0x606c
2324#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2325#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2326#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2327#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2328#define DPLLB_TEST_N_BYPASS (1 << 19)
2329#define DPLLB_TEST_M_BYPASS (1 << 18)
2330#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2331#define DPLLA_TEST_N_BYPASS (1 << 3)
2332#define DPLLA_TEST_M_BYPASS (1 << 2)
2333#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
2334#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01002335#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07002336#define DSTATE_PLL_D3_OFF (1<<3)
2337#define DSTATE_GFX_CLOCK_GATING (1<<1)
2338#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002339#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07002340# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2341# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2342# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2343# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2344# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2345# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2346# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2347# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2348# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2349# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2350# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2351# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2352# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2353# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2354# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2355# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2356# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2357# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2358# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2359# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2360# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2361# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2362# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2363# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2364# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2365# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2366# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2367# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002368/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002369 * This bit must be set on the 830 to prevent hangs when turning off the
2370 * overlay scaler.
2371 */
2372# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2373# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2374# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2375# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2376# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2377
2378#define RENCLK_GATE_D1 0x6204
2379# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2380# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2381# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2382# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2383# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2384# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2385# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2386# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2387# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002388/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002389# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2390# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2391# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2392# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002393/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002394# define SV_CLOCK_GATE_DISABLE (1 << 0)
2395# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2396# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2397# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2398# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2399# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2400# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2401# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2402# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2403# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2404# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2405# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2406# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2407# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2408# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2409# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2410# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2411# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2412
2413# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002414/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002415# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2416# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2417# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2418# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2419# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2420# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002421/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002422# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2423# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2424# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2425# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2426# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2427# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2428# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2429# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2430# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2431# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2432# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2433# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2434# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2435# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2436# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2437# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2438# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2439# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2440# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2441
2442#define RENCLK_GATE_D2 0x6208
2443#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2444#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2445#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002446
2447#define VDECCLK_GATE_D 0x620C /* g4x only */
2448#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2449
Jesse Barnes652c3932009-08-17 13:31:43 -07002450#define RAMCLK_GATE_D 0x6210 /* CRL only */
2451#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002452
Ville Syrjäläd88b2272013-01-24 15:29:48 +02002453#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002454#define FW_CSPWRDWNEN (1<<15)
2455
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002456#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2457
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002458#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2459#define CDCLK_FREQ_SHIFT 4
2460#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2461#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002462
2463#define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C)
2464#define PFI_CREDIT_63 (9 << 28) /* chv only */
2465#define PFI_CREDIT_31 (8 << 28) /* chv only */
2466#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2467#define PFI_CREDIT_RESEND (1 << 27)
2468#define VGA_FAST_MODE_DISABLE (1 << 14)
2469
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002470#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2471
Jesse Barnes585fb112008-07-29 11:54:06 -07002472/*
2473 * Palette regs
2474 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002475#define PALETTE_A_OFFSET 0xa000
2476#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002477#define CHV_PALETTE_C_OFFSET 0xc000
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002478#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2479 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07002480
Eric Anholt673a3942008-07-30 12:06:12 -07002481/* MCH MMIO space */
2482
2483/*
2484 * MCHBAR mirror.
2485 *
2486 * This mirrors the MCHBAR MMIO space whose location is determined by
2487 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2488 * every way. It is not accessible from the CP register read instructions.
2489 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002490 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2491 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002492 */
2493#define MCHBAR_MIRROR_BASE 0x10000
2494
Yuanhan Liu13982612010-12-15 15:42:31 +08002495#define MCHBAR_MIRROR_BASE_SNB 0x140000
2496
Chris Wilson3ebecd02013-04-12 19:10:13 +01002497/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07002498#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002499
Ville Syrjälä646b4262014-04-25 20:14:30 +03002500/* 915-945 and GM965 MCH register controlling DRAM channel access */
Eric Anholt673a3942008-07-30 12:06:12 -07002501#define DCC 0x10200
2502#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2503#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2504#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2505#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2506#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002507#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Daniel Vetter656bfa32014-11-20 09:26:30 +01002508#define DCC2 0x10204
2509#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07002510
Ville Syrjälä646b4262014-04-25 20:14:30 +03002511/* Pineview MCH register contains DDR3 setting */
Li Peng95534262010-05-18 18:58:44 +08002512#define CSHRDDR3CTL 0x101a8
2513#define CSHRDDR3CTL_DDR3 (1 << 2)
2514
Ville Syrjälä646b4262014-04-25 20:14:30 +03002515/* 965 MCH register controlling DRAM channel configuration */
Eric Anholt673a3942008-07-30 12:06:12 -07002516#define C0DRB3 0x10206
2517#define C1DRB3 0x10606
2518
Ville Syrjälä646b4262014-04-25 20:14:30 +03002519/* snb MCH registers for reading the DRAM channel configuration */
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002520#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2521#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2522#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2523#define MAD_DIMM_ECC_MASK (0x3 << 24)
2524#define MAD_DIMM_ECC_OFF (0x0 << 24)
2525#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2526#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2527#define MAD_DIMM_ECC_ON (0x3 << 24)
2528#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2529#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2530#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2531#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2532#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2533#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2534#define MAD_DIMM_A_SELECT (0x1 << 16)
2535/* DIMM sizes are in multiples of 256mb. */
2536#define MAD_DIMM_B_SIZE_SHIFT 8
2537#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2538#define MAD_DIMM_A_SIZE_SHIFT 0
2539#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2540
Ville Syrjälä646b4262014-04-25 20:14:30 +03002541/* snb MCH registers for priority tuning */
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002542#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2543#define MCH_SSKPD_WM0_MASK 0x3f
2544#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002545
Jesse Barnesec013e72013-08-20 10:29:23 +01002546#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2547
Keith Packardb11248d2009-06-11 22:28:56 -07002548/* Clocking configuration register */
2549#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08002550#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002551#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2552#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2553#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2554#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2555#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002556/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002557#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002558#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002559#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002560#define CLKCFG_MEM_533 (1 << 4)
2561#define CLKCFG_MEM_667 (2 << 4)
2562#define CLKCFG_MEM_800 (3 << 4)
2563#define CLKCFG_MEM_MASK (7 << 4)
2564
Ville Syrjälä34edce22015-05-22 11:22:33 +03002565#define HPLLVCO (MCHBAR_MIRROR_BASE + 0xc38)
2566#define HPLLVCO_MOBILE (MCHBAR_MIRROR_BASE + 0xc0f)
2567
Jesse Barnesea056c12010-09-10 10:02:13 -07002568#define TSC1 0x11001
2569#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002570#define TR1 0x11006
2571#define TSFS 0x11020
2572#define TSFS_SLOPE_MASK 0x0000ff00
2573#define TSFS_SLOPE_SHIFT 8
2574#define TSFS_INTR_MASK 0x000000ff
2575
Jesse Barnesf97108d2010-01-29 11:27:07 -08002576#define CRSTANDVID 0x11100
2577#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2578#define PXVFREQ_PX_MASK 0x7f000000
2579#define PXVFREQ_PX_SHIFT 24
2580#define VIDFREQ_BASE 0x11110
2581#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2582#define VIDFREQ2 0x11114
2583#define VIDFREQ3 0x11118
2584#define VIDFREQ4 0x1111c
2585#define VIDFREQ_P0_MASK 0x1f000000
2586#define VIDFREQ_P0_SHIFT 24
2587#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2588#define VIDFREQ_P0_CSCLK_SHIFT 20
2589#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2590#define VIDFREQ_P0_CRCLK_SHIFT 16
2591#define VIDFREQ_P1_MASK 0x00001f00
2592#define VIDFREQ_P1_SHIFT 8
2593#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2594#define VIDFREQ_P1_CSCLK_SHIFT 4
2595#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2596#define INTTOEXT_BASE_ILK 0x11300
2597#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2598#define INTTOEXT_MAP3_SHIFT 24
2599#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2600#define INTTOEXT_MAP2_SHIFT 16
2601#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2602#define INTTOEXT_MAP1_SHIFT 8
2603#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2604#define INTTOEXT_MAP0_SHIFT 0
2605#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2606#define MEMSWCTL 0x11170 /* Ironlake only */
2607#define MEMCTL_CMD_MASK 0xe000
2608#define MEMCTL_CMD_SHIFT 13
2609#define MEMCTL_CMD_RCLK_OFF 0
2610#define MEMCTL_CMD_RCLK_ON 1
2611#define MEMCTL_CMD_CHFREQ 2
2612#define MEMCTL_CMD_CHVID 3
2613#define MEMCTL_CMD_VMMOFF 4
2614#define MEMCTL_CMD_VMMON 5
2615#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2616 when command complete */
2617#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2618#define MEMCTL_FREQ_SHIFT 8
2619#define MEMCTL_SFCAVM (1<<7)
2620#define MEMCTL_TGT_VID_MASK 0x007f
2621#define MEMIHYST 0x1117c
2622#define MEMINTREN 0x11180 /* 16 bits */
2623#define MEMINT_RSEXIT_EN (1<<8)
2624#define MEMINT_CX_SUPR_EN (1<<7)
2625#define MEMINT_CONT_BUSY_EN (1<<6)
2626#define MEMINT_AVG_BUSY_EN (1<<5)
2627#define MEMINT_EVAL_CHG_EN (1<<4)
2628#define MEMINT_MON_IDLE_EN (1<<3)
2629#define MEMINT_UP_EVAL_EN (1<<2)
2630#define MEMINT_DOWN_EVAL_EN (1<<1)
2631#define MEMINT_SW_CMD_EN (1<<0)
2632#define MEMINTRSTR 0x11182 /* 16 bits */
2633#define MEM_RSEXIT_MASK 0xc000
2634#define MEM_RSEXIT_SHIFT 14
2635#define MEM_CONT_BUSY_MASK 0x3000
2636#define MEM_CONT_BUSY_SHIFT 12
2637#define MEM_AVG_BUSY_MASK 0x0c00
2638#define MEM_AVG_BUSY_SHIFT 10
2639#define MEM_EVAL_CHG_MASK 0x0300
2640#define MEM_EVAL_BUSY_SHIFT 8
2641#define MEM_MON_IDLE_MASK 0x00c0
2642#define MEM_MON_IDLE_SHIFT 6
2643#define MEM_UP_EVAL_MASK 0x0030
2644#define MEM_UP_EVAL_SHIFT 4
2645#define MEM_DOWN_EVAL_MASK 0x000c
2646#define MEM_DOWN_EVAL_SHIFT 2
2647#define MEM_SW_CMD_MASK 0x0003
2648#define MEM_INT_STEER_GFX 0
2649#define MEM_INT_STEER_CMR 1
2650#define MEM_INT_STEER_SMI 2
2651#define MEM_INT_STEER_SCI 3
2652#define MEMINTRSTS 0x11184
2653#define MEMINT_RSEXIT (1<<7)
2654#define MEMINT_CONT_BUSY (1<<6)
2655#define MEMINT_AVG_BUSY (1<<5)
2656#define MEMINT_EVAL_CHG (1<<4)
2657#define MEMINT_MON_IDLE (1<<3)
2658#define MEMINT_UP_EVAL (1<<2)
2659#define MEMINT_DOWN_EVAL (1<<1)
2660#define MEMINT_SW_CMD (1<<0)
2661#define MEMMODECTL 0x11190
2662#define MEMMODE_BOOST_EN (1<<31)
2663#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2664#define MEMMODE_BOOST_FREQ_SHIFT 24
2665#define MEMMODE_IDLE_MODE_MASK 0x00030000
2666#define MEMMODE_IDLE_MODE_SHIFT 16
2667#define MEMMODE_IDLE_MODE_EVAL 0
2668#define MEMMODE_IDLE_MODE_CONT 1
2669#define MEMMODE_HWIDLE_EN (1<<15)
2670#define MEMMODE_SWMODE_EN (1<<14)
2671#define MEMMODE_RCLK_GATE (1<<13)
2672#define MEMMODE_HW_UPDATE (1<<12)
2673#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2674#define MEMMODE_FSTART_SHIFT 8
2675#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2676#define MEMMODE_FMAX_SHIFT 4
2677#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2678#define RCBMAXAVG 0x1119c
2679#define MEMSWCTL2 0x1119e /* Cantiga only */
2680#define SWMEMCMD_RENDER_OFF (0 << 13)
2681#define SWMEMCMD_RENDER_ON (1 << 13)
2682#define SWMEMCMD_SWFREQ (2 << 13)
2683#define SWMEMCMD_TARVID (3 << 13)
2684#define SWMEMCMD_VRM_OFF (4 << 13)
2685#define SWMEMCMD_VRM_ON (5 << 13)
2686#define CMDSTS (1<<12)
2687#define SFCAVM (1<<11)
2688#define SWFREQ_MASK 0x0380 /* P0-7 */
2689#define SWFREQ_SHIFT 7
2690#define TARVID_MASK 0x001f
2691#define MEMSTAT_CTG 0x111a0
2692#define RCBMINAVG 0x111a0
2693#define RCUPEI 0x111b0
2694#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08002695#define RSTDBYCTL 0x111b8
2696#define RS1EN (1<<31)
2697#define RS2EN (1<<30)
2698#define RS3EN (1<<29)
2699#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2700#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2701#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2702#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2703#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2704#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2705#define RSX_STATUS_MASK (7<<20)
2706#define RSX_STATUS_ON (0<<20)
2707#define RSX_STATUS_RC1 (1<<20)
2708#define RSX_STATUS_RC1E (2<<20)
2709#define RSX_STATUS_RS1 (3<<20)
2710#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2711#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2712#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2713#define RSX_STATUS_RSVD2 (7<<20)
2714#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2715#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2716#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2717#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2718#define RS1CONTSAV_MASK (3<<14)
2719#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2720#define RS1CONTSAV_RSVD (1<<14)
2721#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2722#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2723#define NORMSLEXLAT_MASK (3<<12)
2724#define SLOW_RS123 (0<<12)
2725#define SLOW_RS23 (1<<12)
2726#define SLOW_RS3 (2<<12)
2727#define NORMAL_RS123 (3<<12)
2728#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2729#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2730#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2731#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2732#define RS_CSTATE_MASK (3<<4)
2733#define RS_CSTATE_C367_RS1 (0<<4)
2734#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2735#define RS_CSTATE_RSVD (2<<4)
2736#define RS_CSTATE_C367_RS2 (3<<4)
2737#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2738#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002739#define VIDCTL 0x111c0
2740#define VIDSTS 0x111c8
2741#define VIDSTART 0x111cc /* 8 bits */
2742#define MEMSTAT_ILK 0x111f8
2743#define MEMSTAT_VID_MASK 0x7f00
2744#define MEMSTAT_VID_SHIFT 8
2745#define MEMSTAT_PSTATE_MASK 0x00f8
2746#define MEMSTAT_PSTATE_SHIFT 3
2747#define MEMSTAT_MON_ACTV (1<<2)
2748#define MEMSTAT_SRC_CTL_MASK 0x0003
2749#define MEMSTAT_SRC_CTL_CORE 0
2750#define MEMSTAT_SRC_CTL_TRB 1
2751#define MEMSTAT_SRC_CTL_THM 2
2752#define MEMSTAT_SRC_CTL_STDBY 3
2753#define RCPREVBSYTUPAVG 0x113b8
2754#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07002755#define PMMISC 0x11214
2756#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002757#define SDEW 0x1124c
2758#define CSIEW0 0x11250
2759#define CSIEW1 0x11254
2760#define CSIEW2 0x11258
2761#define PEW 0x1125c
2762#define DEW 0x11270
2763#define MCHAFE 0x112c0
2764#define CSIEC 0x112e0
2765#define DMIEC 0x112e4
2766#define DDREC 0x112e8
2767#define PEG0EC 0x112ec
2768#define PEG1EC 0x112f0
2769#define GFXEC 0x112f4
2770#define RPPREVBSYTUPAVG 0x113b8
2771#define RPPREVBSYTDNAVG 0x113bc
2772#define ECR 0x11600
2773#define ECR_GPFE (1<<31)
2774#define ECR_IMONE (1<<30)
2775#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2776#define OGW0 0x11608
2777#define OGW1 0x1160c
2778#define EG0 0x11610
2779#define EG1 0x11614
2780#define EG2 0x11618
2781#define EG3 0x1161c
2782#define EG4 0x11620
2783#define EG5 0x11624
2784#define EG6 0x11628
2785#define EG7 0x1162c
2786#define PXW 0x11664
2787#define PXWL 0x11680
2788#define LCFUSE02 0x116c0
2789#define LCFUSE_HIV_MASK 0x000000ff
2790#define CSIPLL0 0x12c10
2791#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08002792#define PEG_BAND_GAP_DATA 0x14d68
2793
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002794#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2795#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002796
Ben Widawsky153b4b952013-10-22 22:05:09 -07002797#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
Bob Paauwe35040562015-06-25 14:54:07 -07002798#define BXT_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x7070)
Ben Widawsky153b4b952013-10-22 22:05:09 -07002799#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2800#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Bob Paauwe35040562015-06-25 14:54:07 -07002801#define BXT_RP_STATE_CAP 0x138170
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002802
Akash Goelde43ae92015-03-06 11:07:14 +05302803#define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2804#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
2805#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
2806 INTERVAL_1_33_US(us) : \
2807 INTERVAL_1_28_US(us))
2808
Jesse Barnes585fb112008-07-29 11:54:06 -07002809/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002810 * Logical Context regs
2811 */
2812#define CCID 0x2180
2813#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002814/*
2815 * Notes on SNB/IVB/VLV context size:
2816 * - Power context is saved elsewhere (LLC or stolen)
2817 * - Ring/execlist context is saved on SNB, not on IVB
2818 * - Extended context size already includes render context size
2819 * - We always need to follow the extended context size.
2820 * SNB BSpec has comments indicating that we should use the
2821 * render context size instead if execlists are disabled, but
2822 * based on empirical testing that's just nonsense.
2823 * - Pipelined/VF state is saved on SNB/IVB respectively
2824 * - GT1 size just indicates how much of render context
2825 * doesn't need saving on GT1
2826 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002827#define CXT_SIZE 0x21a0
2828#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2829#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2830#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2831#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2832#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002833#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002834 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2835 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002836#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea122012-07-18 10:10:10 -07002837#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2838#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002839#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2840#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2841#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2842#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002843#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002844 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002845/* Haswell does have the CXT_SIZE register however it does not appear to be
2846 * valid. Now, docs explain in dwords what is in the context object. The full
2847 * size is 70720 bytes, however, the power context and execlist context will
2848 * never be saved (power context is stored elsewhere, and execlists don't work
Abdiel Janulgue4c436d552015-06-16 13:39:41 +03002849 * on HSW) - so the final size, including the extra state required for the
2850 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
Ben Widawskya0de80a2013-06-25 21:53:40 -07002851 */
2852#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002853/* Same as Haswell, but 72064 bytes now. */
2854#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2855
Mika Kuoppala542a6b22014-07-09 14:55:56 +03002856#define CHV_CLK_CTL1 0x101100
Jesse Barnese454a052013-09-26 17:55:58 -07002857#define VLV_CLK_CTL2 0x101104
2858#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2859
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002860/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002861 * Overlay regs
2862 */
2863
2864#define OVADD 0x30000
2865#define DOVSTA 0x30008
2866#define OC_BUF (0x3<<20)
2867#define OGAMC5 0x30010
2868#define OGAMC4 0x30014
2869#define OGAMC3 0x30018
2870#define OGAMC2 0x3001c
2871#define OGAMC1 0x30020
2872#define OGAMC0 0x30024
2873
2874/*
2875 * Display engine regs
2876 */
2877
Shuang He8bf1e9f2013-10-15 18:55:27 +01002878/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002879#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002880#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002881/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002882#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2883#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2884#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002885/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002886#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2887#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2888#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2889/* embedded DP port on the north display block, reserved on ivb */
2890#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2891#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002892/* vlv source selection */
2893#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2894#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2895#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2896/* with DP port the pipe source is invalid */
2897#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2898#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2899#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2900/* gen3+ source selection */
2901#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2902#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2903#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2904/* with DP/TV port the pipe source is invalid */
2905#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2906#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2907#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2908#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2909#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2910/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002911#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002912
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002913#define _PIPE_CRC_RES_1_A_IVB 0x60064
2914#define _PIPE_CRC_RES_2_A_IVB 0x60068
2915#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2916#define _PIPE_CRC_RES_4_A_IVB 0x60070
2917#define _PIPE_CRC_RES_5_A_IVB 0x60074
2918
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002919#define _PIPE_CRC_RES_RED_A 0x60060
2920#define _PIPE_CRC_RES_GREEN_A 0x60064
2921#define _PIPE_CRC_RES_BLUE_A 0x60068
2922#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2923#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002924
2925/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002926#define _PIPE_CRC_RES_1_B_IVB 0x61064
2927#define _PIPE_CRC_RES_2_B_IVB 0x61068
2928#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2929#define _PIPE_CRC_RES_4_B_IVB 0x61070
2930#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002931
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002932#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002933#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002934 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002935#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002936 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002937#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002938 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002939#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002940 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002941#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002942 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002943
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002944#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002945 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002946#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002947 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002948#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002949 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002950#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002951 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002952#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002953 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002954
Jesse Barnes585fb112008-07-29 11:54:06 -07002955/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002956#define _HTOTAL_A 0x60000
2957#define _HBLANK_A 0x60004
2958#define _HSYNC_A 0x60008
2959#define _VTOTAL_A 0x6000c
2960#define _VBLANK_A 0x60010
2961#define _VSYNC_A 0x60014
2962#define _PIPEASRC 0x6001c
2963#define _BCLRPAT_A 0x60020
2964#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07002965#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07002966
2967/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002968#define _HTOTAL_B 0x61000
2969#define _HBLANK_B 0x61004
2970#define _HSYNC_B 0x61008
2971#define _VTOTAL_B 0x6100c
2972#define _VBLANK_B 0x61010
2973#define _VSYNC_B 0x61014
2974#define _PIPEBSRC 0x6101c
2975#define _BCLRPAT_B 0x61020
2976#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07002977#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002978
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002979#define TRANSCODER_A_OFFSET 0x60000
2980#define TRANSCODER_B_OFFSET 0x61000
2981#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002982#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002983#define TRANSCODER_EDP_OFFSET 0x6f000
2984
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002985#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2986 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2987 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002988
2989#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2990#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2991#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2992#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2993#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2994#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2995#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2996#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2997#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Clint Taylorebb69c92014-09-30 10:30:22 -07002998#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01002999
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003000/* VLV eDP PSR registers */
3001#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3002#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3003#define VLV_EDP_PSR_ENABLE (1<<0)
3004#define VLV_EDP_PSR_RESET (1<<1)
3005#define VLV_EDP_PSR_MODE_MASK (7<<2)
3006#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3007#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3008#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3009#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3010#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3011#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3012#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3013#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
3014#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
3015
3016#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3017#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3018#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3019#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3020#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
3021#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
3022
3023#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3024#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3025#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3026#define VLV_EDP_PSR_CURR_STATE_MASK 7
3027#define VLV_EDP_PSR_DISABLED (0<<0)
3028#define VLV_EDP_PSR_INACTIVE (1<<0)
3029#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3030#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3031#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3032#define VLV_EDP_PSR_EXIT (5<<0)
3033#define VLV_EDP_PSR_IN_TRANS (1<<7)
3034#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
3035
Ben Widawskyed8546a2013-11-04 22:45:05 -08003036/* HSW+ eDP PSR registers */
3037#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07003038#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003039#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003040#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003041#define EDP_PSR_LINK_STANDBY (1<<27)
3042#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3043#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3044#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3045#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3046#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3047#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3048#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3049#define EDP_PSR_TP1_TP2_SEL (0<<11)
3050#define EDP_PSR_TP1_TP3_SEL (1<<11)
3051#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3052#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3053#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3054#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3055#define EDP_PSR_TP1_TIME_500us (0<<4)
3056#define EDP_PSR_TP1_TIME_100us (1<<4)
3057#define EDP_PSR_TP1_TIME_2500us (2<<4)
3058#define EDP_PSR_TP1_TIME_0us (3<<4)
3059#define EDP_PSR_IDLE_FRAME_SHIFT 0
3060
Ben Widawsky18b59922013-09-20 09:35:30 -07003061#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
3062#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Ben Widawsky18b59922013-09-20 09:35:30 -07003063#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Ben Widawsky18b59922013-09-20 09:35:30 -07003064#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
3065#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
3066#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003067
Ben Widawsky18b59922013-09-20 09:35:30 -07003068#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003069#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003070#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3071#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3072#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3073#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3074#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3075#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3076#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3077#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3078#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3079#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3080#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3081#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3082#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3083#define EDP_PSR_STATUS_COUNT_SHIFT 16
3084#define EDP_PSR_STATUS_COUNT_MASK 0xf
3085#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3086#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3087#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3088#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3089#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3090#define EDP_PSR_STATUS_IDLE_MASK 0xf
3091
Ben Widawsky18b59922013-09-20 09:35:30 -07003092#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003093#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003094
Ben Widawsky18b59922013-09-20 09:35:30 -07003095#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003096#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3097#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3098#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3099
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303100#define EDP_PSR2_CTL 0x6f900
3101#define EDP_PSR2_ENABLE (1<<31)
3102#define EDP_SU_TRACK_ENABLE (1<<30)
3103#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3104#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3105#define EDP_PSR2_TP2_TIME_500 (0<<8)
3106#define EDP_PSR2_TP2_TIME_100 (1<<8)
3107#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3108#define EDP_PSR2_TP2_TIME_50 (3<<8)
3109#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3110#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3111#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3112#define EDP_PSR2_IDLE_MASK 0xf
3113
Jesse Barnes585fb112008-07-29 11:54:06 -07003114/* VGA port control */
3115#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003116#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02003117#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003118
Jesse Barnes585fb112008-07-29 11:54:06 -07003119#define ADPA_DAC_ENABLE (1<<31)
3120#define ADPA_DAC_DISABLE 0
3121#define ADPA_PIPE_SELECT_MASK (1<<30)
3122#define ADPA_PIPE_A_SELECT 0
3123#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003124#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003125/* CPT uses bits 29:30 for pch transcoder select */
3126#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3127#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3128#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3129#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3130#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3131#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3132#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3133#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3134#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3135#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3136#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3137#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3138#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3139#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3140#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3141#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3142#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3143#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3144#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003145#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3146#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003147#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003148#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003149#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003150#define ADPA_HSYNC_CNTL_ENABLE 0
3151#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3152#define ADPA_VSYNC_ACTIVE_LOW 0
3153#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3154#define ADPA_HSYNC_ACTIVE_LOW 0
3155#define ADPA_DPMS_MASK (~(3<<10))
3156#define ADPA_DPMS_ON (0<<10)
3157#define ADPA_DPMS_SUSPEND (1<<10)
3158#define ADPA_DPMS_STANDBY (2<<10)
3159#define ADPA_DPMS_OFF (3<<10)
3160
Chris Wilson939fe4d2010-10-09 10:33:26 +01003161
Jesse Barnes585fb112008-07-29 11:54:06 -07003162/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003163#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003164#define PORTB_HOTPLUG_INT_EN (1 << 29)
3165#define PORTC_HOTPLUG_INT_EN (1 << 28)
3166#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003167#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3168#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3169#define TV_HOTPLUG_INT_EN (1 << 18)
3170#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003171#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3172 PORTC_HOTPLUG_INT_EN | \
3173 PORTD_HOTPLUG_INT_EN | \
3174 SDVOC_HOTPLUG_INT_EN | \
3175 SDVOB_HOTPLUG_INT_EN | \
3176 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003177#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003178#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3179/* must use period 64 on GM45 according to docs */
3180#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3181#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3182#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3183#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3184#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3185#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3186#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3187#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3188#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3189#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3190#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3191#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003192
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003193#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003194/*
3195 * HDMI/DP bits are gen4+
3196 *
3197 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3198 * Please check the detailed lore in the commit message for for experimental
3199 * evidence.
3200 */
Todd Previte232a6ee2014-01-23 00:13:41 -07003201#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3202#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3203#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3204/* VLV DP/HDMI bits again match Bspec */
3205#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
3206#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
3207#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003208#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003209#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3210#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003211#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003212#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3213#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003214#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003215#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3216#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003217/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003218#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3219#define TV_HOTPLUG_INT_STATUS (1 << 10)
3220#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3221#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3222#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3223#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003224#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3225#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3226#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003227#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3228
Chris Wilson084b6122012-05-11 18:01:33 +01003229/* SDVO is different across gen3/4 */
3230#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3231#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003232/*
3233 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3234 * since reality corrobates that they're the same as on gen3. But keep these
3235 * bits here (and the comment!) to help any other lost wanderers back onto the
3236 * right tracks.
3237 */
Chris Wilson084b6122012-05-11 18:01:33 +01003238#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3239#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3240#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3241#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003242#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3243 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3244 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3245 PORTB_HOTPLUG_INT_STATUS | \
3246 PORTC_HOTPLUG_INT_STATUS | \
3247 PORTD_HOTPLUG_INT_STATUS)
3248
Egbert Eiche5868a32013-02-28 04:17:12 -05003249#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3250 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3251 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3252 PORTB_HOTPLUG_INT_STATUS | \
3253 PORTC_HOTPLUG_INT_STATUS | \
3254 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003255
Paulo Zanonic20cd312013-02-19 16:21:45 -03003256/* SDVO and HDMI port control.
3257 * The same register may be used for SDVO or HDMI */
3258#define GEN3_SDVOB 0x61140
3259#define GEN3_SDVOC 0x61160
3260#define GEN4_HDMIB GEN3_SDVOB
3261#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjälä9418c1f2014-04-09 13:28:56 +03003262#define CHV_HDMID 0x6116C
Paulo Zanonic20cd312013-02-19 16:21:45 -03003263#define PCH_SDVOB 0xe1140
3264#define PCH_HDMIB PCH_SDVOB
3265#define PCH_HDMIC 0xe1150
3266#define PCH_HDMID 0xe1160
3267
Daniel Vetter84093602013-11-01 10:50:21 +01003268#define PORT_DFT_I9XX 0x61150
3269#define DC_BALANCE_RESET (1 << 25)
Rodrigo Vivia8aab8b2014-06-05 14:28:17 -07003270#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003271#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003272#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3273#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003274#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3275#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3276
Paulo Zanonic20cd312013-02-19 16:21:45 -03003277/* Gen 3 SDVO bits: */
3278#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003279#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3280#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003281#define SDVO_PIPE_B_SELECT (1 << 30)
3282#define SDVO_STALL_SELECT (1 << 29)
3283#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003284/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003285 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07003286 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07003287 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3288 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003289#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07003290#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03003291#define SDVO_PHASE_SELECT_MASK (15 << 19)
3292#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3293#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3294#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3295#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3296#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3297#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003298/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003299#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3300 SDVO_INTERRUPT_ENABLE)
3301#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3302
3303/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003304#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03003305#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003306#define SDVO_ENCODING_SDVO (0 << 10)
3307#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003308#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3309#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003310#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003311#define SDVO_AUDIO_ENABLE (1 << 6)
3312/* VSYNC/HSYNC bits new with 965, default is to be set */
3313#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3314#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3315
3316/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003317#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003318#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3319
3320/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003321#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3322#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003323
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003324/* CHV SDVO/HDMI bits: */
3325#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3326#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3327
Jesse Barnes585fb112008-07-29 11:54:06 -07003328
3329/* DVO port control */
3330#define DVOA 0x61120
3331#define DVOB 0x61140
3332#define DVOC 0x61160
3333#define DVO_ENABLE (1 << 31)
3334#define DVO_PIPE_B_SELECT (1 << 30)
3335#define DVO_PIPE_STALL_UNUSED (0 << 28)
3336#define DVO_PIPE_STALL (1 << 28)
3337#define DVO_PIPE_STALL_TV (2 << 28)
3338#define DVO_PIPE_STALL_MASK (3 << 28)
3339#define DVO_USE_VGA_SYNC (1 << 15)
3340#define DVO_DATA_ORDER_I740 (0 << 14)
3341#define DVO_DATA_ORDER_FP (1 << 14)
3342#define DVO_VSYNC_DISABLE (1 << 11)
3343#define DVO_HSYNC_DISABLE (1 << 10)
3344#define DVO_VSYNC_TRISTATE (1 << 9)
3345#define DVO_HSYNC_TRISTATE (1 << 8)
3346#define DVO_BORDER_ENABLE (1 << 7)
3347#define DVO_DATA_ORDER_GBRG (1 << 6)
3348#define DVO_DATA_ORDER_RGGB (0 << 6)
3349#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3350#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3351#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3352#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3353#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3354#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3355#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3356#define DVO_PRESERVE_MASK (0x7<<24)
3357#define DVOA_SRCDIM 0x61124
3358#define DVOB_SRCDIM 0x61144
3359#define DVOC_SRCDIM 0x61164
3360#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3361#define DVO_SRCDIM_VERTICAL_SHIFT 0
3362
3363/* LVDS port control */
3364#define LVDS 0x61180
3365/*
3366 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3367 * the DPLL semantics change when the LVDS is assigned to that pipe.
3368 */
3369#define LVDS_PORT_EN (1 << 31)
3370/* Selects pipe B for LVDS data. Must be set on pre-965. */
3371#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003372#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003373#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003374/* LVDS dithering flag on 965/g4x platform */
3375#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003376/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3377#define LVDS_VSYNC_POLARITY (1 << 21)
3378#define LVDS_HSYNC_POLARITY (1 << 20)
3379
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003380/* Enable border for unscaled (or aspect-scaled) display */
3381#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003382/*
3383 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3384 * pixel.
3385 */
3386#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3387#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3388#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3389/*
3390 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3391 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3392 * on.
3393 */
3394#define LVDS_A3_POWER_MASK (3 << 6)
3395#define LVDS_A3_POWER_DOWN (0 << 6)
3396#define LVDS_A3_POWER_UP (3 << 6)
3397/*
3398 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3399 * is set.
3400 */
3401#define LVDS_CLKB_POWER_MASK (3 << 4)
3402#define LVDS_CLKB_POWER_DOWN (0 << 4)
3403#define LVDS_CLKB_POWER_UP (3 << 4)
3404/*
3405 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3406 * setting for whether we are in dual-channel mode. The B3 pair will
3407 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3408 */
3409#define LVDS_B0B3_POWER_MASK (3 << 2)
3410#define LVDS_B0B3_POWER_DOWN (0 << 2)
3411#define LVDS_B0B3_POWER_UP (3 << 2)
3412
David Härdeman3c17fe42010-09-24 21:44:32 +02003413/* Video Data Island Packet control */
3414#define VIDEO_DIP_DATA 0x61178
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003415/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003416 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3417 * of the infoframe structure specified by CEA-861. */
3418#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003419#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02003420#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003421/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003422#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003423#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003424#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003425#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003426#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3427#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003428#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003429#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3430#define VIDEO_DIP_SELECT_AVI (0 << 19)
3431#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3432#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003433#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003434#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3435#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3436#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003437#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003438/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003439#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3440#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003441#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003442#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3443#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003444#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003445
Jesse Barnes585fb112008-07-29 11:54:06 -07003446/* Panel power sequencing */
3447#define PP_STATUS 0x61200
3448#define PP_ON (1 << 31)
3449/*
3450 * Indicates that all dependencies of the panel are on:
3451 *
3452 * - PLL enabled
3453 * - pipe enabled
3454 * - LVDS/DVOB/DVOC on
3455 */
3456#define PP_READY (1 << 30)
3457#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07003458#define PP_SEQUENCE_POWER_UP (1 << 28)
3459#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3460#define PP_SEQUENCE_MASK (3 << 28)
3461#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003462#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003463#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07003464#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3465#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3466#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3467#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3468#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3469#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3470#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3471#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3472#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003473#define PP_CONTROL 0x61204
3474#define POWER_TARGET_ON (1 << 0)
3475#define PP_ON_DELAYS 0x61208
3476#define PP_OFF_DELAYS 0x6120c
3477#define PP_DIVISOR 0x61210
3478
3479/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003480#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07003481#define PFIT_ENABLE (1 << 31)
3482#define PFIT_PIPE_MASK (3 << 29)
3483#define PFIT_PIPE_SHIFT 29
3484#define VERT_INTERP_DISABLE (0 << 10)
3485#define VERT_INTERP_BILINEAR (1 << 10)
3486#define VERT_INTERP_MASK (3 << 10)
3487#define VERT_AUTO_SCALE (1 << 9)
3488#define HORIZ_INTERP_DISABLE (0 << 6)
3489#define HORIZ_INTERP_BILINEAR (1 << 6)
3490#define HORIZ_INTERP_MASK (3 << 6)
3491#define HORIZ_AUTO_SCALE (1 << 5)
3492#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003493#define PFIT_FILTER_FUZZY (0 << 24)
3494#define PFIT_SCALING_AUTO (0 << 26)
3495#define PFIT_SCALING_PROGRAMMED (1 << 26)
3496#define PFIT_SCALING_PILLAR (2 << 26)
3497#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003498#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003499/* Pre-965 */
3500#define PFIT_VERT_SCALE_SHIFT 20
3501#define PFIT_VERT_SCALE_MASK 0xfff00000
3502#define PFIT_HORIZ_SCALE_SHIFT 4
3503#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3504/* 965+ */
3505#define PFIT_VERT_SCALE_SHIFT_965 16
3506#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3507#define PFIT_HORIZ_SCALE_SHIFT_965 0
3508#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3509
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003510#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07003511
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003512#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3513#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003514#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3515 _VLV_BLC_PWM_CTL2_B)
3516
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003517#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3518#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003519#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3520 _VLV_BLC_PWM_CTL_B)
3521
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003522#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3523#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003524#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3525 _VLV_BLC_HIST_CTL_B)
3526
Jesse Barnes585fb112008-07-29 11:54:06 -07003527/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003528#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003529#define BLM_PWM_ENABLE (1 << 31)
3530#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3531#define BLM_PIPE_SELECT (1 << 29)
3532#define BLM_PIPE_SELECT_IVB (3 << 29)
3533#define BLM_PIPE_A (0 << 29)
3534#define BLM_PIPE_B (1 << 29)
3535#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03003536#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3537#define BLM_TRANSCODER_B BLM_PIPE_B
3538#define BLM_TRANSCODER_C BLM_PIPE_C
3539#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003540#define BLM_PIPE(pipe) ((pipe) << 29)
3541#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3542#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3543#define BLM_PHASE_IN_ENABLE (1 << 25)
3544#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3545#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3546#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3547#define BLM_PHASE_IN_COUNT_SHIFT (8)
3548#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3549#define BLM_PHASE_IN_INCR_SHIFT (0)
3550#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003551#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01003552/*
3553 * This is the most significant 15 bits of the number of backlight cycles in a
3554 * complete cycle of the modulated backlight control.
3555 *
3556 * The actual value is this field multiplied by two.
3557 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003558#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3559#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3560#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003561/*
3562 * This is the number of cycles out of the backlight modulation cycle for which
3563 * the backlight is on.
3564 *
3565 * This field must be no greater than the number of cycles in the complete
3566 * backlight modulation cycle.
3567 */
3568#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3569#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02003570#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3571#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003572
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003573#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03003574#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07003575
Daniel Vetter7cf41602012-06-05 10:07:09 +02003576/* New registers for PCH-split platforms. Safe where new bits show up, the
3577 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3578#define BLC_PWM_CPU_CTL2 0x48250
3579#define BLC_PWM_CPU_CTL 0x48254
3580
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003581#define HSW_BLC_PWM2_CTL 0x48350
3582
Daniel Vetter7cf41602012-06-05 10:07:09 +02003583/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3584 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3585#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02003586#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003587#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3588#define BLM_PCH_POLARITY (1 << 29)
3589#define BLC_PWM_PCH_CTL2 0xc8254
3590
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003591#define UTIL_PIN_CTL 0x48400
3592#define UTIL_PIN_ENABLE (1 << 31)
3593
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303594/* BXT backlight register definition. */
3595#define BXT_BLC_PWM_CTL1 0xC8250
3596#define BXT_BLC_PWM_ENABLE (1 << 31)
3597#define BXT_BLC_PWM_POLARITY (1 << 29)
3598#define BXT_BLC_PWM_FREQ1 0xC8254
3599#define BXT_BLC_PWM_DUTY1 0xC8258
3600
3601#define BXT_BLC_PWM_CTL2 0xC8350
3602#define BXT_BLC_PWM_FREQ2 0xC8354
3603#define BXT_BLC_PWM_DUTY2 0xC8358
3604
3605
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003606#define PCH_GTC_CTL 0xe7000
3607#define PCH_GTC_ENABLE (1 << 31)
3608
Jesse Barnes585fb112008-07-29 11:54:06 -07003609/* TV port control */
3610#define TV_CTL 0x68000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003611/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003612# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003613/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003614# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003615/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003616# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003617/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003618# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003619/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003620# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003621/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003622# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3623# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003624/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003625# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003626/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003627# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003628/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003629# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003630/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003631# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003632/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003633# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003634/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003635# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003636/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003637# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003638/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003639# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003640/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003641# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003642/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003643 * Enables a fix for the 915GM only.
3644 *
3645 * Not sure what it does.
3646 */
3647# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003648/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003649# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003650# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003651/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003652# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003653/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003654# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003655/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003656# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003657/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003658# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003659/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003660# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003661/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003662# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003663/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003664# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003665/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003666# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003667/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003668# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003669/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003670 * This test mode forces the DACs to 50% of full output.
3671 *
3672 * This is used for load detection in combination with TVDAC_SENSE_MASK
3673 */
3674# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3675# define TV_TEST_MODE_MASK (7 << 0)
3676
3677#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003678# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003679/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003680 * Reports that DAC state change logic has reported change (RO).
3681 *
3682 * This gets cleared when TV_DAC_STATE_EN is cleared
3683*/
3684# define TVDAC_STATE_CHG (1 << 31)
3685# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003686/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003687# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003688/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003689# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003690/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003691# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003692/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003693 * Enables DAC state detection logic, for load-based TV detection.
3694 *
3695 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3696 * to off, for load detection to work.
3697 */
3698# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003699/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003700# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003701/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003702# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003703/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003704# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003705/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003706# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003707/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003708# define ENC_TVDAC_SLEW_FAST (1 << 6)
3709# define DAC_A_1_3_V (0 << 4)
3710# define DAC_A_1_1_V (1 << 4)
3711# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003712# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003713# define DAC_B_1_3_V (0 << 2)
3714# define DAC_B_1_1_V (1 << 2)
3715# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003716# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003717# define DAC_C_1_3_V (0 << 0)
3718# define DAC_C_1_1_V (1 << 0)
3719# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003720# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003721
Ville Syrjälä646b4262014-04-25 20:14:30 +03003722/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003723 * CSC coefficients are stored in a floating point format with 9 bits of
3724 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3725 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3726 * -1 (0x3) being the only legal negative value.
3727 */
3728#define TV_CSC_Y 0x68010
3729# define TV_RY_MASK 0x07ff0000
3730# define TV_RY_SHIFT 16
3731# define TV_GY_MASK 0x00000fff
3732# define TV_GY_SHIFT 0
3733
3734#define TV_CSC_Y2 0x68014
3735# define TV_BY_MASK 0x07ff0000
3736# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003737/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003738 * Y attenuation for component video.
3739 *
3740 * Stored in 1.9 fixed point.
3741 */
3742# define TV_AY_MASK 0x000003ff
3743# define TV_AY_SHIFT 0
3744
3745#define TV_CSC_U 0x68018
3746# define TV_RU_MASK 0x07ff0000
3747# define TV_RU_SHIFT 16
3748# define TV_GU_MASK 0x000007ff
3749# define TV_GU_SHIFT 0
3750
3751#define TV_CSC_U2 0x6801c
3752# define TV_BU_MASK 0x07ff0000
3753# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003754/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003755 * U attenuation for component video.
3756 *
3757 * Stored in 1.9 fixed point.
3758 */
3759# define TV_AU_MASK 0x000003ff
3760# define TV_AU_SHIFT 0
3761
3762#define TV_CSC_V 0x68020
3763# define TV_RV_MASK 0x0fff0000
3764# define TV_RV_SHIFT 16
3765# define TV_GV_MASK 0x000007ff
3766# define TV_GV_SHIFT 0
3767
3768#define TV_CSC_V2 0x68024
3769# define TV_BV_MASK 0x07ff0000
3770# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003771/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003772 * V attenuation for component video.
3773 *
3774 * Stored in 1.9 fixed point.
3775 */
3776# define TV_AV_MASK 0x000007ff
3777# define TV_AV_SHIFT 0
3778
3779#define TV_CLR_KNOBS 0x68028
Ville Syrjälä646b4262014-04-25 20:14:30 +03003780/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003781# define TV_BRIGHTNESS_MASK 0xff000000
3782# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003783/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003784# define TV_CONTRAST_MASK 0x00ff0000
3785# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003786/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003787# define TV_SATURATION_MASK 0x0000ff00
3788# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003789/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003790# define TV_HUE_MASK 0x000000ff
3791# define TV_HUE_SHIFT 0
3792
3793#define TV_CLR_LEVEL 0x6802c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003794/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003795# define TV_BLACK_LEVEL_MASK 0x01ff0000
3796# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003797/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003798# define TV_BLANK_LEVEL_MASK 0x000001ff
3799# define TV_BLANK_LEVEL_SHIFT 0
3800
3801#define TV_H_CTL_1 0x68030
Ville Syrjälä646b4262014-04-25 20:14:30 +03003802/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003803# define TV_HSYNC_END_MASK 0x1fff0000
3804# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003805/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003806# define TV_HTOTAL_MASK 0x00001fff
3807# define TV_HTOTAL_SHIFT 0
3808
3809#define TV_H_CTL_2 0x68034
Ville Syrjälä646b4262014-04-25 20:14:30 +03003810/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003811# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003812/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003813# define TV_HBURST_START_SHIFT 16
3814# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003815/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07003816# define TV_HBURST_LEN_SHIFT 0
3817# define TV_HBURST_LEN_MASK 0x0001fff
3818
3819#define TV_H_CTL_3 0x68038
Ville Syrjälä646b4262014-04-25 20:14:30 +03003820/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003821# define TV_HBLANK_END_SHIFT 16
3822# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003823/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003824# define TV_HBLANK_START_SHIFT 0
3825# define TV_HBLANK_START_MASK 0x0001fff
3826
3827#define TV_V_CTL_1 0x6803c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003828/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003829# define TV_NBR_END_SHIFT 16
3830# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003831/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003832# define TV_VI_END_F1_SHIFT 8
3833# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003834/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003835# define TV_VI_END_F2_SHIFT 0
3836# define TV_VI_END_F2_MASK 0x0000003f
3837
3838#define TV_V_CTL_2 0x68040
Ville Syrjälä646b4262014-04-25 20:14:30 +03003839/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003840# define TV_VSYNC_LEN_MASK 0x07ff0000
3841# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003842/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07003843 * number of half lines.
3844 */
3845# define TV_VSYNC_START_F1_MASK 0x00007f00
3846# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003847/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003848 * Offset of the start of vsync in field 2, measured in one less than the
3849 * number of half lines.
3850 */
3851# define TV_VSYNC_START_F2_MASK 0x0000007f
3852# define TV_VSYNC_START_F2_SHIFT 0
3853
3854#define TV_V_CTL_3 0x68044
Ville Syrjälä646b4262014-04-25 20:14:30 +03003855/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07003856# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003857/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003858# define TV_VEQ_LEN_MASK 0x007f0000
3859# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003860/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07003861 * the number of half lines.
3862 */
3863# define TV_VEQ_START_F1_MASK 0x0007f00
3864# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003865/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003866 * Offset of the start of equalization in field 2, measured in one less than
3867 * the number of half lines.
3868 */
3869# define TV_VEQ_START_F2_MASK 0x000007f
3870# define TV_VEQ_START_F2_SHIFT 0
3871
3872#define TV_V_CTL_4 0x68048
Ville Syrjälä646b4262014-04-25 20:14:30 +03003873/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003874 * Offset to start of vertical colorburst, measured in one less than the
3875 * number of lines from vertical start.
3876 */
3877# define TV_VBURST_START_F1_MASK 0x003f0000
3878# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003879/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003880 * Offset to the end of vertical colorburst, measured in one less than the
3881 * number of lines from the start of NBR.
3882 */
3883# define TV_VBURST_END_F1_MASK 0x000000ff
3884# define TV_VBURST_END_F1_SHIFT 0
3885
3886#define TV_V_CTL_5 0x6804c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003887/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003888 * Offset to start of vertical colorburst, measured in one less than the
3889 * number of lines from vertical start.
3890 */
3891# define TV_VBURST_START_F2_MASK 0x003f0000
3892# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003893/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003894 * Offset to the end of vertical colorburst, measured in one less than the
3895 * number of lines from the start of NBR.
3896 */
3897# define TV_VBURST_END_F2_MASK 0x000000ff
3898# define TV_VBURST_END_F2_SHIFT 0
3899
3900#define TV_V_CTL_6 0x68050
Ville Syrjälä646b4262014-04-25 20:14:30 +03003901/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003902 * Offset to start of vertical colorburst, measured in one less than the
3903 * number of lines from vertical start.
3904 */
3905# define TV_VBURST_START_F3_MASK 0x003f0000
3906# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003907/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003908 * Offset to the end of vertical colorburst, measured in one less than the
3909 * number of lines from the start of NBR.
3910 */
3911# define TV_VBURST_END_F3_MASK 0x000000ff
3912# define TV_VBURST_END_F3_SHIFT 0
3913
3914#define TV_V_CTL_7 0x68054
Ville Syrjälä646b4262014-04-25 20:14:30 +03003915/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003916 * Offset to start of vertical colorburst, measured in one less than the
3917 * number of lines from vertical start.
3918 */
3919# define TV_VBURST_START_F4_MASK 0x003f0000
3920# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003921/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003922 * Offset to the end of vertical colorburst, measured in one less than the
3923 * number of lines from the start of NBR.
3924 */
3925# define TV_VBURST_END_F4_MASK 0x000000ff
3926# define TV_VBURST_END_F4_SHIFT 0
3927
3928#define TV_SC_CTL_1 0x68060
Ville Syrjälä646b4262014-04-25 20:14:30 +03003929/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003930# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003931/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003932# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003933/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003934# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003935/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003936# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003937/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003938# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003939/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003940# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003941/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07003942# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003943/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003944# define TV_BURST_LEVEL_MASK 0x00ff0000
3945# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003946/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003947# define TV_SCDDA1_INC_MASK 0x00000fff
3948# define TV_SCDDA1_INC_SHIFT 0
3949
3950#define TV_SC_CTL_2 0x68064
Ville Syrjälä646b4262014-04-25 20:14:30 +03003951/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003952# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3953# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003954/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003955# define TV_SCDDA2_INC_MASK 0x00007fff
3956# define TV_SCDDA2_INC_SHIFT 0
3957
3958#define TV_SC_CTL_3 0x68068
Ville Syrjälä646b4262014-04-25 20:14:30 +03003959/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003960# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3961# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003962/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003963# define TV_SCDDA3_INC_MASK 0x00007fff
3964# define TV_SCDDA3_INC_SHIFT 0
3965
3966#define TV_WIN_POS 0x68070
Ville Syrjälä646b4262014-04-25 20:14:30 +03003967/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07003968# define TV_XPOS_MASK 0x1fff0000
3969# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003970/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003971# define TV_YPOS_MASK 0x00000fff
3972# define TV_YPOS_SHIFT 0
3973
3974#define TV_WIN_SIZE 0x68074
Ville Syrjälä646b4262014-04-25 20:14:30 +03003975/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003976# define TV_XSIZE_MASK 0x1fff0000
3977# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003978/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003979 * Vertical size of the display window, measured in pixels.
3980 *
3981 * Must be even for interlaced modes.
3982 */
3983# define TV_YSIZE_MASK 0x00000fff
3984# define TV_YSIZE_SHIFT 0
3985
3986#define TV_FILTER_CTL_1 0x68080
Ville Syrjälä646b4262014-04-25 20:14:30 +03003987/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003988 * Enables automatic scaling calculation.
3989 *
3990 * If set, the rest of the registers are ignored, and the calculated values can
3991 * be read back from the register.
3992 */
3993# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003994/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003995 * Disables the vertical filter.
3996 *
3997 * This is required on modes more than 1024 pixels wide */
3998# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003999/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07004000# define TV_VADAPT (1 << 28)
4001# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004002/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004003# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004004/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004005# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004006/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004007# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004008/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004009 * Sets the horizontal scaling factor.
4010 *
4011 * This should be the fractional part of the horizontal scaling factor divided
4012 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4013 *
4014 * (src width - 1) / ((oversample * dest width) - 1)
4015 */
4016# define TV_HSCALE_FRAC_MASK 0x00003fff
4017# define TV_HSCALE_FRAC_SHIFT 0
4018
4019#define TV_FILTER_CTL_2 0x68084
Ville Syrjälä646b4262014-04-25 20:14:30 +03004020/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004021 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4022 *
4023 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4024 */
4025# define TV_VSCALE_INT_MASK 0x00038000
4026# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004027/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004028 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4029 *
4030 * \sa TV_VSCALE_INT_MASK
4031 */
4032# define TV_VSCALE_FRAC_MASK 0x00007fff
4033# define TV_VSCALE_FRAC_SHIFT 0
4034
4035#define TV_FILTER_CTL_3 0x68088
Ville Syrjälä646b4262014-04-25 20:14:30 +03004036/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004037 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4038 *
4039 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4040 *
4041 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4042 */
4043# define TV_VSCALE_IP_INT_MASK 0x00038000
4044# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004045/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004046 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4047 *
4048 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4049 *
4050 * \sa TV_VSCALE_IP_INT_MASK
4051 */
4052# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4053# define TV_VSCALE_IP_FRAC_SHIFT 0
4054
4055#define TV_CC_CONTROL 0x68090
4056# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004057/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004058 * Specifies which field to send the CC data in.
4059 *
4060 * CC data is usually sent in field 0.
4061 */
4062# define TV_CC_FID_MASK (1 << 27)
4063# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004064/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004065# define TV_CC_HOFF_MASK 0x03ff0000
4066# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004067/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004068# define TV_CC_LINE_MASK 0x0000003f
4069# define TV_CC_LINE_SHIFT 0
4070
4071#define TV_CC_DATA 0x68094
4072# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004073/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004074# define TV_CC_DATA_2_MASK 0x007f0000
4075# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004076/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004077# define TV_CC_DATA_1_MASK 0x0000007f
4078# define TV_CC_DATA_1_SHIFT 0
4079
4080#define TV_H_LUMA_0 0x68100
4081#define TV_H_LUMA_59 0x681ec
4082#define TV_H_CHROMA_0 0x68200
4083#define TV_H_CHROMA_59 0x682ec
4084#define TV_V_LUMA_0 0x68300
4085#define TV_V_LUMA_42 0x683a8
4086#define TV_V_CHROMA_0 0x68400
4087#define TV_V_CHROMA_42 0x684a8
4088
Keith Packard040d87f2009-05-30 20:42:33 -07004089/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004090#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07004091#define DP_B 0x64100
4092#define DP_C 0x64200
4093#define DP_D 0x64300
4094
4095#define DP_PORT_EN (1 << 31)
4096#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004097#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004098#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4099#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004100
Keith Packard040d87f2009-05-30 20:42:33 -07004101/* Link training mode - select a suitable mode for each stage */
4102#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4103#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4104#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4105#define DP_LINK_TRAIN_OFF (3 << 28)
4106#define DP_LINK_TRAIN_MASK (3 << 28)
4107#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004108#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4109#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004110
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004111/* CPT Link training mode */
4112#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4113#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4114#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4115#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4116#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4117#define DP_LINK_TRAIN_SHIFT_CPT 8
4118
Keith Packard040d87f2009-05-30 20:42:33 -07004119/* Signal voltages. These are mostly controlled by the other end */
4120#define DP_VOLTAGE_0_4 (0 << 25)
4121#define DP_VOLTAGE_0_6 (1 << 25)
4122#define DP_VOLTAGE_0_8 (2 << 25)
4123#define DP_VOLTAGE_1_2 (3 << 25)
4124#define DP_VOLTAGE_MASK (7 << 25)
4125#define DP_VOLTAGE_SHIFT 25
4126
4127/* Signal pre-emphasis levels, like voltages, the other end tells us what
4128 * they want
4129 */
4130#define DP_PRE_EMPHASIS_0 (0 << 22)
4131#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4132#define DP_PRE_EMPHASIS_6 (2 << 22)
4133#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4134#define DP_PRE_EMPHASIS_MASK (7 << 22)
4135#define DP_PRE_EMPHASIS_SHIFT 22
4136
4137/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004138#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004139#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004140#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07004141
4142/* Mystic DPCD version 1.1 special mode */
4143#define DP_ENHANCED_FRAMING (1 << 18)
4144
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004145/* eDP */
4146#define DP_PLL_FREQ_270MHZ (0 << 16)
4147#define DP_PLL_FREQ_160MHZ (1 << 16)
4148#define DP_PLL_FREQ_MASK (3 << 16)
4149
Ville Syrjälä646b4262014-04-25 20:14:30 +03004150/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004151#define DP_PORT_REVERSAL (1 << 15)
4152
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004153/* eDP */
4154#define DP_PLL_ENABLE (1 << 14)
4155
Ville Syrjälä646b4262014-04-25 20:14:30 +03004156/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004157#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4158
4159#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004160#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004161
Ville Syrjälä646b4262014-04-25 20:14:30 +03004162/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004163#define DP_COLOR_RANGE_16_235 (1 << 8)
4164
Ville Syrjälä646b4262014-04-25 20:14:30 +03004165/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004166#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4167
Ville Syrjälä646b4262014-04-25 20:14:30 +03004168/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004169#define DP_SYNC_VS_HIGH (1 << 4)
4170#define DP_SYNC_HS_HIGH (1 << 3)
4171
Ville Syrjälä646b4262014-04-25 20:14:30 +03004172/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004173#define DP_DETECTED (1 << 2)
4174
Ville Syrjälä646b4262014-04-25 20:14:30 +03004175/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004176 * signal sink for DDC etc. Max packet size supported
4177 * is 20 bytes in each direction, hence the 5 fixed
4178 * data registers
4179 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004180#define DPA_AUX_CH_CTL 0x64010
4181#define DPA_AUX_CH_DATA1 0x64014
4182#define DPA_AUX_CH_DATA2 0x64018
4183#define DPA_AUX_CH_DATA3 0x6401c
4184#define DPA_AUX_CH_DATA4 0x64020
4185#define DPA_AUX_CH_DATA5 0x64024
4186
Keith Packard040d87f2009-05-30 20:42:33 -07004187#define DPB_AUX_CH_CTL 0x64110
4188#define DPB_AUX_CH_DATA1 0x64114
4189#define DPB_AUX_CH_DATA2 0x64118
4190#define DPB_AUX_CH_DATA3 0x6411c
4191#define DPB_AUX_CH_DATA4 0x64120
4192#define DPB_AUX_CH_DATA5 0x64124
4193
4194#define DPC_AUX_CH_CTL 0x64210
4195#define DPC_AUX_CH_DATA1 0x64214
4196#define DPC_AUX_CH_DATA2 0x64218
4197#define DPC_AUX_CH_DATA3 0x6421c
4198#define DPC_AUX_CH_DATA4 0x64220
4199#define DPC_AUX_CH_DATA5 0x64224
4200
4201#define DPD_AUX_CH_CTL 0x64310
4202#define DPD_AUX_CH_DATA1 0x64314
4203#define DPD_AUX_CH_DATA2 0x64318
4204#define DPD_AUX_CH_DATA3 0x6431c
4205#define DPD_AUX_CH_DATA4 0x64320
4206#define DPD_AUX_CH_DATA5 0x64324
4207
4208#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4209#define DP_AUX_CH_CTL_DONE (1 << 30)
4210#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4211#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4212#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4213#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4214#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4215#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4216#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4217#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4218#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4219#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4220#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4221#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4222#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4223#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4224#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4225#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4226#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4227#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4228#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05304229#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4230#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4231#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
4232#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
4233#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004234#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07004235
4236/*
4237 * Computing GMCH M and N values for the Display Port link
4238 *
4239 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4240 *
4241 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4242 *
4243 * The GMCH value is used internally
4244 *
4245 * bytes_per_pixel is the number of bytes coming out of the plane,
4246 * which is after the LUTs, so we want the bytes for our color format.
4247 * For our current usage, this is always 3, one byte for R, G and B.
4248 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02004249#define _PIPEA_DATA_M_G4X 0x70050
4250#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07004251
4252/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004253#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02004254#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004255#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07004256
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004257#define DATA_LINK_M_N_MASK (0xffffff)
4258#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07004259
Daniel Vettere3b95f12013-05-03 11:49:49 +02004260#define _PIPEA_DATA_N_G4X 0x70054
4261#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07004262#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4263
4264/*
4265 * Computing Link M and N values for the Display Port link
4266 *
4267 * Link M / N = pixel_clock / ls_clk
4268 *
4269 * (the DP spec calls pixel_clock the 'strm_clk')
4270 *
4271 * The Link value is transmitted in the Main Stream
4272 * Attributes and VB-ID.
4273 */
4274
Daniel Vettere3b95f12013-05-03 11:49:49 +02004275#define _PIPEA_LINK_M_G4X 0x70060
4276#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07004277#define PIPEA_DP_LINK_M_MASK (0xffffff)
4278
Daniel Vettere3b95f12013-05-03 11:49:49 +02004279#define _PIPEA_LINK_N_G4X 0x70064
4280#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07004281#define PIPEA_DP_LINK_N_MASK (0xffffff)
4282
Daniel Vettere3b95f12013-05-03 11:49:49 +02004283#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4284#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4285#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4286#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004287
Jesse Barnes585fb112008-07-29 11:54:06 -07004288/* Display & cursor control */
4289
4290/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004291#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03004292#define DSL_LINEMASK_GEN2 0x00000fff
4293#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004294#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01004295#define PIPECONF_ENABLE (1<<31)
4296#define PIPECONF_DISABLE 0
4297#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004298#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03004299#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00004300#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01004301#define PIPECONF_SINGLE_WIDE 0
4302#define PIPECONF_PIPE_UNLOCKED 0
4303#define PIPECONF_PIPE_LOCKED (1<<25)
4304#define PIPECONF_PALETTE 0
4305#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07004306#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01004307#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004308#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01004309/* Note that pre-gen3 does not support interlaced display directly. Panel
4310 * fitting must be disabled on pre-ilk for interlaced. */
4311#define PIPECONF_PROGRESSIVE (0 << 21)
4312#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4313#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4314#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4315#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4316/* Ironlake and later have a complete new set of values for interlaced. PFIT
4317 * means panel fitter required, PF means progressive fetch, DBL means power
4318 * saving pixel doubling. */
4319#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4320#define PIPECONF_INTERLACED_ILK (3 << 21)
4321#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4322#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004323#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304324#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07004325#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304326#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02004327#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004328#define PIPECONF_BPC_MASK (0x7 << 5)
4329#define PIPECONF_8BPC (0<<5)
4330#define PIPECONF_10BPC (1<<5)
4331#define PIPECONF_6BPC (2<<5)
4332#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07004333#define PIPECONF_DITHER_EN (1<<4)
4334#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4335#define PIPECONF_DITHER_TYPE_SP (0<<2)
4336#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4337#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4338#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004339#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07004340#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02004341#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004342#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4343#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004344#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004345#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004346#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004347#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4348#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4349#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4350#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02004351#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07004352#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4353#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4354#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02004355#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004356#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07004357#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4358#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004359#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07004360#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004361#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004362#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02004363#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4364#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07004365#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4366#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004367#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004368#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02004369#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004370#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4371#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4372#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4373#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02004374#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004375#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07004376#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4377#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004378#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004379#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004380#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4381#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004382#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07004383#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004384#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004385#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4386
Imre Deak755e9012014-02-10 18:42:47 +02004387#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4388#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4389
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004390#define PIPE_A_OFFSET 0x70000
4391#define PIPE_B_OFFSET 0x71000
4392#define PIPE_C_OFFSET 0x72000
4393#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004394/*
4395 * There's actually no pipe EDP. Some pipe registers have
4396 * simply shifted from the pipe to the transcoder, while
4397 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4398 * to access such registers in transcoder EDP.
4399 */
4400#define PIPE_EDP_OFFSET 0x7f000
4401
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004402#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4403 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4404 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004405
4406#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4407#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
4408#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4409#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4410#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01004411
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004412#define _PIPE_MISC_A 0x70030
4413#define _PIPE_MISC_B 0x71030
4414#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4415#define PIPEMISC_DITHER_8_BPC (0<<5)
4416#define PIPEMISC_DITHER_10_BPC (1<<5)
4417#define PIPEMISC_DITHER_6_BPC (2<<5)
4418#define PIPEMISC_DITHER_12_BPC (3<<5)
4419#define PIPEMISC_DITHER_ENABLE (1<<4)
4420#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4421#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004422#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004423
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02004424#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07004425#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004426#define PIPEB_HLINE_INT_EN (1<<28)
4427#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02004428#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4429#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4430#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004431#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07004432#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004433#define PIPEA_HLINE_INT_EN (1<<20)
4434#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02004435#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4436#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004437#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004438#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4439#define PIPEC_HLINE_INT_EN (1<<12)
4440#define PIPEC_VBLANK_INT_EN (1<<11)
4441#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4442#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4443#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004444
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004445#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4446#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4447#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4448#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4449#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004450#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4451#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4452#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4453#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4454#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4455#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4456#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4457#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4458#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004459#define DPINVGTT_EN_MASK_CHV 0xfff0000
4460#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4461#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4462#define PLANEC_INVALID_GTT_STATUS (1<<9)
4463#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004464#define CURSORB_INVALID_GTT_STATUS (1<<7)
4465#define CURSORA_INVALID_GTT_STATUS (1<<6)
4466#define SPRITED_INVALID_GTT_STATUS (1<<5)
4467#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4468#define PLANEB_INVALID_GTT_STATUS (1<<3)
4469#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4470#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4471#define PLANEA_INVALID_GTT_STATUS (1<<0)
4472#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004473#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004474
Ville Syrjäläb5004722015-03-05 21:19:47 +02004475#define DSPARB (dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07004476#define DSPARB_CSTART_MASK (0x7f << 7)
4477#define DSPARB_CSTART_SHIFT 7
4478#define DSPARB_BSTART_MASK (0x7f)
4479#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08004480#define DSPARB_BEND_SHIFT 9 /* on 855 */
4481#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004482#define DSPARB_SPRITEA_SHIFT_VLV 0
4483#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4484#define DSPARB_SPRITEB_SHIFT_VLV 8
4485#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4486#define DSPARB_SPRITEC_SHIFT_VLV 16
4487#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4488#define DSPARB_SPRITED_SHIFT_VLV 24
4489#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004490#define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004491#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4492#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4493#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4494#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4495#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4496#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4497#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4498#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4499#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4500#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4501#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4502#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004503#define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004504#define DSPARB_SPRITEE_SHIFT_VLV 0
4505#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4506#define DSPARB_SPRITEF_SHIFT_VLV 8
4507#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004508
Ville Syrjälä0a560672014-06-11 16:51:18 +03004509/* pnv/gen4/g4x/vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004510#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004511#define DSPFW_SR_SHIFT 23
4512#define DSPFW_SR_MASK (0x1ff<<23)
4513#define DSPFW_CURSORB_SHIFT 16
4514#define DSPFW_CURSORB_MASK (0x3f<<16)
4515#define DSPFW_PLANEB_SHIFT 8
4516#define DSPFW_PLANEB_MASK (0x7f<<8)
4517#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4518#define DSPFW_PLANEA_SHIFT 0
4519#define DSPFW_PLANEA_MASK (0x7f<<0)
4520#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004521#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004522#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4523#define DSPFW_FBC_SR_SHIFT 28
4524#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4525#define DSPFW_FBC_HPLL_SR_SHIFT 24
4526#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4527#define DSPFW_SPRITEB_SHIFT (16)
4528#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4529#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4530#define DSPFW_CURSORA_SHIFT 8
4531#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02004532#define DSPFW_PLANEC_OLD_SHIFT 0
4533#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004534#define DSPFW_SPRITEA_SHIFT 0
4535#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4536#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004537#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004538#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004539#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004540#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08004541#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4542#define DSPFW_HPLL_CURSOR_SHIFT 16
4543#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004544#define DSPFW_HPLL_SR_SHIFT 0
4545#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4546
4547/* vlv/chv */
4548#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4549#define DSPFW_SPRITEB_WM1_SHIFT 16
4550#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4551#define DSPFW_CURSORA_WM1_SHIFT 8
4552#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4553#define DSPFW_SPRITEA_WM1_SHIFT 0
4554#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4555#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4556#define DSPFW_PLANEB_WM1_SHIFT 24
4557#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4558#define DSPFW_PLANEA_WM1_SHIFT 16
4559#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4560#define DSPFW_CURSORB_WM1_SHIFT 8
4561#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4562#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4563#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4564#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4565#define DSPFW_SR_WM1_SHIFT 0
4566#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4567#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4568#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4569#define DSPFW_SPRITED_WM1_SHIFT 24
4570#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4571#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004572#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004573#define DSPFW_SPRITEC_WM1_SHIFT 8
4574#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4575#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004576#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004577#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4578#define DSPFW_SPRITEF_WM1_SHIFT 24
4579#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4580#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004581#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004582#define DSPFW_SPRITEE_WM1_SHIFT 8
4583#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4584#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004585#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004586#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4587#define DSPFW_PLANEC_WM1_SHIFT 24
4588#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4589#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004590#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004591#define DSPFW_CURSORC_WM1_SHIFT 8
4592#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4593#define DSPFW_CURSORC_SHIFT 0
4594#define DSPFW_CURSORC_MASK (0x3f<<0)
4595
4596/* vlv/chv high order bits */
4597#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4598#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004599#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004600#define DSPFW_SPRITEF_HI_SHIFT 23
4601#define DSPFW_SPRITEF_HI_MASK (1<<23)
4602#define DSPFW_SPRITEE_HI_SHIFT 22
4603#define DSPFW_SPRITEE_HI_MASK (1<<22)
4604#define DSPFW_PLANEC_HI_SHIFT 21
4605#define DSPFW_PLANEC_HI_MASK (1<<21)
4606#define DSPFW_SPRITED_HI_SHIFT 20
4607#define DSPFW_SPRITED_HI_MASK (1<<20)
4608#define DSPFW_SPRITEC_HI_SHIFT 16
4609#define DSPFW_SPRITEC_HI_MASK (1<<16)
4610#define DSPFW_PLANEB_HI_SHIFT 12
4611#define DSPFW_PLANEB_HI_MASK (1<<12)
4612#define DSPFW_SPRITEB_HI_SHIFT 8
4613#define DSPFW_SPRITEB_HI_MASK (1<<8)
4614#define DSPFW_SPRITEA_HI_SHIFT 4
4615#define DSPFW_SPRITEA_HI_MASK (1<<4)
4616#define DSPFW_PLANEA_HI_SHIFT 0
4617#define DSPFW_PLANEA_HI_MASK (1<<0)
4618#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4619#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004620#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004621#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4622#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4623#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4624#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4625#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4626#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4627#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4628#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4629#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4630#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4631#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4632#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4633#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4634#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4635#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4636#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4637#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4638#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004639
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004640/* drain latency register values*/
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004641#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004642#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304643#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004644#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02004645#define DDL_PRECISION_HIGH (1<<7)
4646#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05304647#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004648
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004649#define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400)
4650#define CBR_PND_DEADLINE_DISABLE (1<<31)
4651
Shaohua Li7662c8b2009-06-26 11:23:55 +08004652/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004653#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004654#define I915_FIFO_LINE_SIZE 64
4655#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004656
Jesse Barnesceb04242012-03-28 13:39:22 -07004657#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004658#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004659#define I965_FIFO_SIZE 512
4660#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004661#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004662#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004663#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004664
Jesse Barnesceb04242012-03-28 13:39:22 -07004665#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004666#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004667#define I915_MAX_WM 0x3f
4668
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004669#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4670#define PINEVIEW_FIFO_LINE_SIZE 64
4671#define PINEVIEW_MAX_WM 0x1ff
4672#define PINEVIEW_DFT_WM 0x3f
4673#define PINEVIEW_DFT_HPLLOFF_WM 0
4674#define PINEVIEW_GUARD_WM 10
4675#define PINEVIEW_CURSOR_FIFO 64
4676#define PINEVIEW_CURSOR_MAX_WM 0x3f
4677#define PINEVIEW_CURSOR_DFT_WM 0
4678#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004679
Jesse Barnesceb04242012-03-28 13:39:22 -07004680#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004681#define I965_CURSOR_FIFO 64
4682#define I965_CURSOR_MAX_WM 32
4683#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004684
Pradeep Bhatfae12672014-11-04 17:06:39 +00004685/* Watermark register definitions for SKL */
4686#define CUR_WM_A_0 0x70140
4687#define CUR_WM_B_0 0x71140
4688#define PLANE_WM_1_A_0 0x70240
4689#define PLANE_WM_1_B_0 0x71240
4690#define PLANE_WM_2_A_0 0x70340
4691#define PLANE_WM_2_B_0 0x71340
4692#define PLANE_WM_TRANS_1_A_0 0x70268
4693#define PLANE_WM_TRANS_1_B_0 0x71268
4694#define PLANE_WM_TRANS_2_A_0 0x70368
4695#define PLANE_WM_TRANS_2_B_0 0x71368
4696#define CUR_WM_TRANS_A_0 0x70168
4697#define CUR_WM_TRANS_B_0 0x71168
4698#define PLANE_WM_EN (1 << 31)
4699#define PLANE_WM_LINES_SHIFT 14
4700#define PLANE_WM_LINES_MASK 0x1f
4701#define PLANE_WM_BLOCKS_MASK 0x3ff
4702
4703#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4704#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4705#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4706
4707#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4708#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4709#define _PLANE_WM_BASE(pipe, plane) \
4710 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4711#define PLANE_WM(pipe, plane, level) \
4712 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4713#define _PLANE_WM_TRANS_1(pipe) \
4714 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4715#define _PLANE_WM_TRANS_2(pipe) \
4716 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4717#define PLANE_WM_TRANS(pipe, plane) \
4718 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4719
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004720/* define the Watermark register on Ironlake */
4721#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03004722#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004723#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004724#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004725#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004726#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004727
4728#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004729#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004730#define WM1_LP_ILK 0x45108
4731#define WM1_LP_SR_EN (1<<31)
4732#define WM1_LP_LATENCY_SHIFT 24
4733#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004734#define WM1_LP_FBC_MASK (0xf<<20)
4735#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004736#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004737#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004738#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004739#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004740#define WM2_LP_ILK 0x4510c
4741#define WM2_LP_EN (1<<31)
4742#define WM3_LP_ILK 0x45110
4743#define WM3_LP_EN (1<<31)
4744#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004745#define WM2S_LP_IVB 0x45124
4746#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004747#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004748
Paulo Zanonicca32e92013-05-31 11:45:06 -03004749#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4750 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4751 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4752
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004753/* Memory latency timer register */
4754#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08004755#define MLTR_WM1_SHIFT 0
4756#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004757/* the unit of memory self-refresh latency time is 0.5us */
4758#define ILK_SRLT_MASK 0x3f
4759
Yuanhan Liu13982612010-12-15 15:42:31 +08004760
4761/* the address where we get all kinds of latency value */
4762#define SSKPD 0x5d10
4763#define SSKPD_WM_MASK 0x3f
4764#define SSKPD_WM0_SHIFT 0
4765#define SSKPD_WM1_SHIFT 8
4766#define SSKPD_WM2_SHIFT 16
4767#define SSKPD_WM3_SHIFT 24
4768
Jesse Barnes585fb112008-07-29 11:54:06 -07004769/*
4770 * The two pipe frame counter registers are not synchronized, so
4771 * reading a stable value is somewhat tricky. The following code
4772 * should work:
4773 *
4774 * do {
4775 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4776 * PIPE_FRAME_HIGH_SHIFT;
4777 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4778 * PIPE_FRAME_LOW_SHIFT);
4779 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4780 * PIPE_FRAME_HIGH_SHIFT);
4781 * } while (high1 != high2);
4782 * frame = (high1 << 8) | low1;
4783 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004784#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004785#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4786#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004787#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004788#define PIPE_FRAME_LOW_MASK 0xff000000
4789#define PIPE_FRAME_LOW_SHIFT 24
4790#define PIPE_PIXEL_MASK 0x00ffffff
4791#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004792/* GM45+ just has to be different */
Rafael Barbalhoeb6008a2014-03-31 18:21:29 +03004793#define _PIPEA_FRMCOUNT_GM45 0x70040
4794#define _PIPEA_FLIPCOUNT_GM45 0x70044
4795#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03004796#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07004797
4798/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004799#define _CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04004800/* Old style CUR*CNTR flags (desktop 8xx) */
4801#define CURSOR_ENABLE 0x80000000
4802#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03004803#define CURSOR_STRIDE_SHIFT 28
4804#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004805#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b60392009-05-20 16:47:08 -04004806#define CURSOR_FORMAT_SHIFT 24
4807#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4808#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4809#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4810#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4811#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4812#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4813/* New style CUR*CNTR flags */
4814#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07004815#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304816#define CURSOR_MODE_128_32B_AX 0x02
4817#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07004818#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304819#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4820#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07004821#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04004822#define MCURSOR_PIPE_SELECT (1 << 28)
4823#define MCURSOR_PIPE_A 0x00
4824#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07004825#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07004826#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03004827#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004828#define _CURABASE 0x70084
4829#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07004830#define CURSOR_POS_MASK 0x007FF
4831#define CURSOR_POS_SIGN 0x8000
4832#define CURSOR_X_SHIFT 0
4833#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04004834#define CURSIZE 0x700a0
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004835#define _CURBCNTR 0x700c0
4836#define _CURBBASE 0x700c4
4837#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07004838
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004839#define _CURBCNTR_IVB 0x71080
4840#define _CURBBASE_IVB 0x71084
4841#define _CURBPOS_IVB 0x71088
4842
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004843#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4844 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4845 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004846
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004847#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4848#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4849#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4850
4851#define CURSOR_A_OFFSET 0x70080
4852#define CURSOR_B_OFFSET 0x700c0
4853#define CHV_CURSOR_C_OFFSET 0x700e0
4854#define IVB_CURSOR_B_OFFSET 0x71080
4855#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004856
Jesse Barnes585fb112008-07-29 11:54:06 -07004857/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004858#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07004859#define DISPLAY_PLANE_ENABLE (1<<31)
4860#define DISPLAY_PLANE_DISABLE 0
4861#define DISPPLANE_GAMMA_ENABLE (1<<30)
4862#define DISPPLANE_GAMMA_DISABLE 0
4863#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004864#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004865#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004866#define DISPPLANE_BGRA555 (0x3<<26)
4867#define DISPPLANE_BGRX555 (0x4<<26)
4868#define DISPPLANE_BGRX565 (0x5<<26)
4869#define DISPPLANE_BGRX888 (0x6<<26)
4870#define DISPPLANE_BGRA888 (0x7<<26)
4871#define DISPPLANE_RGBX101010 (0x8<<26)
4872#define DISPPLANE_RGBA101010 (0x9<<26)
4873#define DISPPLANE_BGRX101010 (0xa<<26)
4874#define DISPPLANE_RGBX161616 (0xc<<26)
4875#define DISPPLANE_RGBX888 (0xe<<26)
4876#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004877#define DISPPLANE_STEREO_ENABLE (1<<25)
4878#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004879#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08004880#define DISPPLANE_SEL_PIPE_SHIFT 24
4881#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004882#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08004883#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004884#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4885#define DISPPLANE_SRC_KEY_DISABLE 0
4886#define DISPPLANE_LINE_DOUBLE (1<<20)
4887#define DISPPLANE_NO_LINE_DOUBLE 0
4888#define DISPPLANE_STEREO_POLARITY_FIRST 0
4889#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004890#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4891#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004892#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07004893#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004894#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004895#define _DSPAADDR 0x70184
4896#define _DSPASTRIDE 0x70188
4897#define _DSPAPOS 0x7018C /* reserved */
4898#define _DSPASIZE 0x70190
4899#define _DSPASURF 0x7019C /* 965+ only */
4900#define _DSPATILEOFF 0x701A4 /* 965+ only */
4901#define _DSPAOFFSET 0x701A4 /* HSW */
4902#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07004903
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004904#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4905#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4906#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4907#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4908#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4909#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4910#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02004911#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004912#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4913#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01004914
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004915/* CHV pipe B blender and primary plane */
4916#define _CHV_BLEND_A 0x60a00
4917#define CHV_BLEND_LEGACY (0<<30)
4918#define CHV_BLEND_ANDROID (1<<30)
4919#define CHV_BLEND_MPO (2<<30)
4920#define CHV_BLEND_MASK (3<<30)
4921#define _CHV_CANVAS_A 0x60a04
4922#define _PRIMPOS_A 0x60a08
4923#define _PRIMSIZE_A 0x60a0c
4924#define _PRIMCNSTALPHA_A 0x60a10
4925#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4926
4927#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4928#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4929#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4930#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4931#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4932
Armin Reese446f2542012-03-30 16:20:16 -07004933/* Display/Sprite base address macros */
4934#define DISP_BASEADDR_MASK (0xfffff000)
4935#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4936#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07004937
Jesse Barnes585fb112008-07-29 11:54:06 -07004938/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004939#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4940#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4941#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4942#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4943#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4944#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4945#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4946#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4947#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4948#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4949#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4950#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4951#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004952
4953/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004954#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4955#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4956#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004957#define _PIPEBFRAMEHIGH 0x71040
4958#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004959#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4960#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004961
Jesse Barnes585fb112008-07-29 11:54:06 -07004962
4963/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004964#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004965#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4966#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4967#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4968#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004969#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4970#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4971#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4972#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4973#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4974#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4975#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4976#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004977
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004978/* Sprite A control */
4979#define _DVSACNTR 0x72180
4980#define DVS_ENABLE (1<<31)
4981#define DVS_GAMMA_ENABLE (1<<30)
4982#define DVS_PIXFORMAT_MASK (3<<25)
4983#define DVS_FORMAT_YUV422 (0<<25)
4984#define DVS_FORMAT_RGBX101010 (1<<25)
4985#define DVS_FORMAT_RGBX888 (2<<25)
4986#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004987#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004988#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08004989#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004990#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4991#define DVS_YUV_ORDER_YUYV (0<<16)
4992#define DVS_YUV_ORDER_UYVY (1<<16)
4993#define DVS_YUV_ORDER_YVYU (2<<16)
4994#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304995#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004996#define DVS_DEST_KEY (1<<2)
4997#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4998#define DVS_TILED (1<<10)
4999#define _DVSALINOFF 0x72184
5000#define _DVSASTRIDE 0x72188
5001#define _DVSAPOS 0x7218c
5002#define _DVSASIZE 0x72190
5003#define _DVSAKEYVAL 0x72194
5004#define _DVSAKEYMSK 0x72198
5005#define _DVSASURF 0x7219c
5006#define _DVSAKEYMAXVAL 0x721a0
5007#define _DVSATILEOFF 0x721a4
5008#define _DVSASURFLIVE 0x721ac
5009#define _DVSASCALE 0x72204
5010#define DVS_SCALE_ENABLE (1<<31)
5011#define DVS_FILTER_MASK (3<<29)
5012#define DVS_FILTER_MEDIUM (0<<29)
5013#define DVS_FILTER_ENHANCING (1<<29)
5014#define DVS_FILTER_SOFTENING (2<<29)
5015#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5016#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5017#define _DVSAGAMC 0x72300
5018
5019#define _DVSBCNTR 0x73180
5020#define _DVSBLINOFF 0x73184
5021#define _DVSBSTRIDE 0x73188
5022#define _DVSBPOS 0x7318c
5023#define _DVSBSIZE 0x73190
5024#define _DVSBKEYVAL 0x73194
5025#define _DVSBKEYMSK 0x73198
5026#define _DVSBSURF 0x7319c
5027#define _DVSBKEYMAXVAL 0x731a0
5028#define _DVSBTILEOFF 0x731a4
5029#define _DVSBSURFLIVE 0x731ac
5030#define _DVSBSCALE 0x73204
5031#define _DVSBGAMC 0x73300
5032
5033#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5034#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5035#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5036#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
5037#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08005038#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005039#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5040#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5041#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08005042#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5043#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005044#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005045
5046#define _SPRA_CTL 0x70280
5047#define SPRITE_ENABLE (1<<31)
5048#define SPRITE_GAMMA_ENABLE (1<<30)
5049#define SPRITE_PIXFORMAT_MASK (7<<25)
5050#define SPRITE_FORMAT_YUV422 (0<<25)
5051#define SPRITE_FORMAT_RGBX101010 (1<<25)
5052#define SPRITE_FORMAT_RGBX888 (2<<25)
5053#define SPRITE_FORMAT_RGBX161616 (3<<25)
5054#define SPRITE_FORMAT_YUV444 (4<<25)
5055#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005056#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005057#define SPRITE_SOURCE_KEY (1<<22)
5058#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5059#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5060#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5061#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5062#define SPRITE_YUV_ORDER_YUYV (0<<16)
5063#define SPRITE_YUV_ORDER_UYVY (1<<16)
5064#define SPRITE_YUV_ORDER_YVYU (2<<16)
5065#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305066#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005067#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5068#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5069#define SPRITE_TILED (1<<10)
5070#define SPRITE_DEST_KEY (1<<2)
5071#define _SPRA_LINOFF 0x70284
5072#define _SPRA_STRIDE 0x70288
5073#define _SPRA_POS 0x7028c
5074#define _SPRA_SIZE 0x70290
5075#define _SPRA_KEYVAL 0x70294
5076#define _SPRA_KEYMSK 0x70298
5077#define _SPRA_SURF 0x7029c
5078#define _SPRA_KEYMAX 0x702a0
5079#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005080#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005081#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005082#define _SPRA_SCALE 0x70304
5083#define SPRITE_SCALE_ENABLE (1<<31)
5084#define SPRITE_FILTER_MASK (3<<29)
5085#define SPRITE_FILTER_MEDIUM (0<<29)
5086#define SPRITE_FILTER_ENHANCING (1<<29)
5087#define SPRITE_FILTER_SOFTENING (2<<29)
5088#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5089#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5090#define _SPRA_GAMC 0x70400
5091
5092#define _SPRB_CTL 0x71280
5093#define _SPRB_LINOFF 0x71284
5094#define _SPRB_STRIDE 0x71288
5095#define _SPRB_POS 0x7128c
5096#define _SPRB_SIZE 0x71290
5097#define _SPRB_KEYVAL 0x71294
5098#define _SPRB_KEYMSK 0x71298
5099#define _SPRB_SURF 0x7129c
5100#define _SPRB_KEYMAX 0x712a0
5101#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005102#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005103#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005104#define _SPRB_SCALE 0x71304
5105#define _SPRB_GAMC 0x71400
5106
5107#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5108#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5109#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5110#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
5111#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5112#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5113#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5114#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5115#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5116#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01005117#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005118#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5119#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005120#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005121
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005122#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005123#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005124#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005125#define SP_PIXFORMAT_MASK (0xf<<26)
5126#define SP_FORMAT_YUV422 (0<<26)
5127#define SP_FORMAT_BGR565 (5<<26)
5128#define SP_FORMAT_BGRX8888 (6<<26)
5129#define SP_FORMAT_BGRA8888 (7<<26)
5130#define SP_FORMAT_RGBX1010102 (8<<26)
5131#define SP_FORMAT_RGBA1010102 (9<<26)
5132#define SP_FORMAT_RGBX8888 (0xe<<26)
5133#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005134#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005135#define SP_SOURCE_KEY (1<<22)
5136#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5137#define SP_YUV_ORDER_YUYV (0<<16)
5138#define SP_YUV_ORDER_UYVY (1<<16)
5139#define SP_YUV_ORDER_YVYU (2<<16)
5140#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305141#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005142#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005143#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005144#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5145#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5146#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5147#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5148#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5149#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5150#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5151#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5152#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5153#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005154#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005155#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005156
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005157#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5158#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5159#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5160#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5161#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5162#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5163#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5164#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5165#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5166#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5167#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5168#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005169
5170#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
5171#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
5172#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
5173#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
5174#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
5175#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
5176#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
5177#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
5178#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5179#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
5180#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
5181#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
5182
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005183/*
5184 * CHV pipe B sprite CSC
5185 *
5186 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5187 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5188 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5189 */
5190#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5191#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5192#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
5193#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5194#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5195
5196#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5197#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5198#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5199#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5200#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
5201#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5202#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5203
5204#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5205#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5206#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
5207#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5208#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5209
5210#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5211#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5212#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
5213#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5214#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5215
Damien Lespiau70d21f02013-07-03 21:06:04 +01005216/* Skylake plane registers */
5217
5218#define _PLANE_CTL_1_A 0x70180
5219#define _PLANE_CTL_2_A 0x70280
5220#define _PLANE_CTL_3_A 0x70380
5221#define PLANE_CTL_ENABLE (1 << 31)
5222#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5223#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5224#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5225#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5226#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5227#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5228#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5229#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5230#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5231#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5232#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005233#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5234#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5235#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01005236#define PLANE_CTL_ORDER_BGRX (0 << 20)
5237#define PLANE_CTL_ORDER_RGBX (1 << 20)
5238#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5239#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5240#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5241#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5242#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5243#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5244#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5245#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5246#define PLANE_CTL_TILED_MASK (0x7 << 10)
5247#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5248#define PLANE_CTL_TILED_X ( 1 << 10)
5249#define PLANE_CTL_TILED_Y ( 4 << 10)
5250#define PLANE_CTL_TILED_YF ( 5 << 10)
5251#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5252#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5253#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5254#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01005255#define PLANE_CTL_ROTATE_MASK 0x3
5256#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305257#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01005258#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305259#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01005260#define _PLANE_STRIDE_1_A 0x70188
5261#define _PLANE_STRIDE_2_A 0x70288
5262#define _PLANE_STRIDE_3_A 0x70388
5263#define _PLANE_POS_1_A 0x7018c
5264#define _PLANE_POS_2_A 0x7028c
5265#define _PLANE_POS_3_A 0x7038c
5266#define _PLANE_SIZE_1_A 0x70190
5267#define _PLANE_SIZE_2_A 0x70290
5268#define _PLANE_SIZE_3_A 0x70390
5269#define _PLANE_SURF_1_A 0x7019c
5270#define _PLANE_SURF_2_A 0x7029c
5271#define _PLANE_SURF_3_A 0x7039c
5272#define _PLANE_OFFSET_1_A 0x701a4
5273#define _PLANE_OFFSET_2_A 0x702a4
5274#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005275#define _PLANE_KEYVAL_1_A 0x70194
5276#define _PLANE_KEYVAL_2_A 0x70294
5277#define _PLANE_KEYMSK_1_A 0x70198
5278#define _PLANE_KEYMSK_2_A 0x70298
5279#define _PLANE_KEYMAX_1_A 0x701a0
5280#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau8211bd52014-11-04 17:06:44 +00005281#define _PLANE_BUF_CFG_1_A 0x7027c
5282#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005283#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5284#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01005285
5286#define _PLANE_CTL_1_B 0x71180
5287#define _PLANE_CTL_2_B 0x71280
5288#define _PLANE_CTL_3_B 0x71380
5289#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5290#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5291#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5292#define PLANE_CTL(pipe, plane) \
5293 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5294
5295#define _PLANE_STRIDE_1_B 0x71188
5296#define _PLANE_STRIDE_2_B 0x71288
5297#define _PLANE_STRIDE_3_B 0x71388
5298#define _PLANE_STRIDE_1(pipe) \
5299 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5300#define _PLANE_STRIDE_2(pipe) \
5301 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5302#define _PLANE_STRIDE_3(pipe) \
5303 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5304#define PLANE_STRIDE(pipe, plane) \
5305 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5306
5307#define _PLANE_POS_1_B 0x7118c
5308#define _PLANE_POS_2_B 0x7128c
5309#define _PLANE_POS_3_B 0x7138c
5310#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5311#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5312#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5313#define PLANE_POS(pipe, plane) \
5314 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5315
5316#define _PLANE_SIZE_1_B 0x71190
5317#define _PLANE_SIZE_2_B 0x71290
5318#define _PLANE_SIZE_3_B 0x71390
5319#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5320#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5321#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5322#define PLANE_SIZE(pipe, plane) \
5323 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5324
5325#define _PLANE_SURF_1_B 0x7119c
5326#define _PLANE_SURF_2_B 0x7129c
5327#define _PLANE_SURF_3_B 0x7139c
5328#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5329#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5330#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5331#define PLANE_SURF(pipe, plane) \
5332 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5333
5334#define _PLANE_OFFSET_1_B 0x711a4
5335#define _PLANE_OFFSET_2_B 0x712a4
5336#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5337#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5338#define PLANE_OFFSET(pipe, plane) \
5339 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5340
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005341#define _PLANE_KEYVAL_1_B 0x71194
5342#define _PLANE_KEYVAL_2_B 0x71294
5343#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5344#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5345#define PLANE_KEYVAL(pipe, plane) \
5346 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5347
5348#define _PLANE_KEYMSK_1_B 0x71198
5349#define _PLANE_KEYMSK_2_B 0x71298
5350#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5351#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5352#define PLANE_KEYMSK(pipe, plane) \
5353 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5354
5355#define _PLANE_KEYMAX_1_B 0x711a0
5356#define _PLANE_KEYMAX_2_B 0x712a0
5357#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5358#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5359#define PLANE_KEYMAX(pipe, plane) \
5360 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5361
Damien Lespiau8211bd52014-11-04 17:06:44 +00005362#define _PLANE_BUF_CFG_1_B 0x7127c
5363#define _PLANE_BUF_CFG_2_B 0x7137c
5364#define _PLANE_BUF_CFG_1(pipe) \
5365 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5366#define _PLANE_BUF_CFG_2(pipe) \
5367 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5368#define PLANE_BUF_CFG(pipe, plane) \
5369 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5370
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005371#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5372#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5373#define _PLANE_NV12_BUF_CFG_1(pipe) \
5374 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5375#define _PLANE_NV12_BUF_CFG_2(pipe) \
5376 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5377#define PLANE_NV12_BUF_CFG(pipe, plane) \
5378 _PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
5379
Damien Lespiau8211bd52014-11-04 17:06:44 +00005380/* SKL new cursor registers */
5381#define _CUR_BUF_CFG_A 0x7017c
5382#define _CUR_BUF_CFG_B 0x7117c
5383#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5384
Jesse Barnes585fb112008-07-29 11:54:06 -07005385/* VBIOS regs */
5386#define VGACNTRL 0x71400
5387# define VGA_DISP_DISABLE (1 << 31)
5388# define VGA_2X_MODE (1 << 30)
5389# define VGA_PIPE_B_SELECT (1 << 29)
5390
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02005391#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
5392
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005393/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005394
5395#define CPU_VGACNTRL 0x41000
5396
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03005397#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
5398#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5399#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5400#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5401#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5402#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5403#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5404#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5405#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5406#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5407#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005408
5409/* refresh rate hardware control */
5410#define RR_HW_CTL 0x45300
5411#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5412#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5413
5414#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01005415#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08005416#define FDI_PLL_BIOS_1 0x46004
5417#define FDI_PLL_BIOS_2 0x46008
5418#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
5419#define DISPLAY_PORT_PLL_BIOS_1 0x46010
5420#define DISPLAY_PORT_PLL_BIOS_2 0x46014
5421
Eric Anholt8956c8b2010-03-18 13:21:14 -07005422#define PCH_3DCGDIS0 0x46020
5423# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5424# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5425
Eric Anholt06f37752010-12-14 10:06:46 -08005426#define PCH_3DCGDIS1 0x46024
5427# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5428
Zhenyu Wangb9055052009-06-05 15:38:38 +08005429#define FDI_PLL_FREQ_CTL 0x46030
5430#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5431#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5432#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5433
5434
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005435#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01005436#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005437#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01005438#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005439
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005440#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01005441#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005442#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01005443#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005444
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005445#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01005446#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005447#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01005448#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005449
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005450#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01005451#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005452#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01005453#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005454
5455/* PIPEB timing regs are same start from 0x61000 */
5456
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005457#define _PIPEB_DATA_M1 0x61030
5458#define _PIPEB_DATA_N1 0x61034
5459#define _PIPEB_DATA_M2 0x61038
5460#define _PIPEB_DATA_N2 0x6103c
5461#define _PIPEB_LINK_M1 0x61040
5462#define _PIPEB_LINK_N1 0x61044
5463#define _PIPEB_LINK_M2 0x61048
5464#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005465
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005466#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5467#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5468#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5469#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5470#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5471#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5472#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5473#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005474
5475/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005476/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5477#define _PFA_CTL_1 0x68080
5478#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08005479#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02005480#define PF_PIPE_SEL_MASK_IVB (3<<29)
5481#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08005482#define PF_FILTER_MASK (3<<23)
5483#define PF_FILTER_PROGRAMMED (0<<23)
5484#define PF_FILTER_MED_3x3 (1<<23)
5485#define PF_FILTER_EDGE_ENHANCE (2<<23)
5486#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005487#define _PFA_WIN_SZ 0x68074
5488#define _PFB_WIN_SZ 0x68874
5489#define _PFA_WIN_POS 0x68070
5490#define _PFB_WIN_POS 0x68870
5491#define _PFA_VSCALE 0x68084
5492#define _PFB_VSCALE 0x68884
5493#define _PFA_HSCALE 0x68090
5494#define _PFB_HSCALE 0x68890
5495
5496#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5497#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5498#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5499#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5500#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005501
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005502#define _PSA_CTL 0x68180
5503#define _PSB_CTL 0x68980
5504#define PS_ENABLE (1<<31)
5505#define _PSA_WIN_SZ 0x68174
5506#define _PSB_WIN_SZ 0x68974
5507#define _PSA_WIN_POS 0x68170
5508#define _PSB_WIN_POS 0x68970
5509
5510#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5511#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5512#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5513
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005514/*
5515 * Skylake scalers
5516 */
5517#define _PS_1A_CTRL 0x68180
5518#define _PS_2A_CTRL 0x68280
5519#define _PS_1B_CTRL 0x68980
5520#define _PS_2B_CTRL 0x68A80
5521#define _PS_1C_CTRL 0x69180
5522#define PS_SCALER_EN (1 << 31)
5523#define PS_SCALER_MODE_MASK (3 << 28)
5524#define PS_SCALER_MODE_DYN (0 << 28)
5525#define PS_SCALER_MODE_HQ (1 << 28)
5526#define PS_PLANE_SEL_MASK (7 << 25)
5527#define PS_PLANE_SEL(plane) ((plane + 1) << 25)
5528#define PS_FILTER_MASK (3 << 23)
5529#define PS_FILTER_MEDIUM (0 << 23)
5530#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5531#define PS_FILTER_BILINEAR (3 << 23)
5532#define PS_VERT3TAP (1 << 21)
5533#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5534#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5535#define PS_PWRUP_PROGRESS (1 << 17)
5536#define PS_V_FILTER_BYPASS (1 << 8)
5537#define PS_VADAPT_EN (1 << 7)
5538#define PS_VADAPT_MODE_MASK (3 << 5)
5539#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5540#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5541#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5542
5543#define _PS_PWR_GATE_1A 0x68160
5544#define _PS_PWR_GATE_2A 0x68260
5545#define _PS_PWR_GATE_1B 0x68960
5546#define _PS_PWR_GATE_2B 0x68A60
5547#define _PS_PWR_GATE_1C 0x69160
5548#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5549#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5550#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5551#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5552#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5553#define PS_PWR_GATE_SLPEN_8 0
5554#define PS_PWR_GATE_SLPEN_16 1
5555#define PS_PWR_GATE_SLPEN_24 2
5556#define PS_PWR_GATE_SLPEN_32 3
5557
5558#define _PS_WIN_POS_1A 0x68170
5559#define _PS_WIN_POS_2A 0x68270
5560#define _PS_WIN_POS_1B 0x68970
5561#define _PS_WIN_POS_2B 0x68A70
5562#define _PS_WIN_POS_1C 0x69170
5563
5564#define _PS_WIN_SZ_1A 0x68174
5565#define _PS_WIN_SZ_2A 0x68274
5566#define _PS_WIN_SZ_1B 0x68974
5567#define _PS_WIN_SZ_2B 0x68A74
5568#define _PS_WIN_SZ_1C 0x69174
5569
5570#define _PS_VSCALE_1A 0x68184
5571#define _PS_VSCALE_2A 0x68284
5572#define _PS_VSCALE_1B 0x68984
5573#define _PS_VSCALE_2B 0x68A84
5574#define _PS_VSCALE_1C 0x69184
5575
5576#define _PS_HSCALE_1A 0x68190
5577#define _PS_HSCALE_2A 0x68290
5578#define _PS_HSCALE_1B 0x68990
5579#define _PS_HSCALE_2B 0x68A90
5580#define _PS_HSCALE_1C 0x69190
5581
5582#define _PS_VPHASE_1A 0x68188
5583#define _PS_VPHASE_2A 0x68288
5584#define _PS_VPHASE_1B 0x68988
5585#define _PS_VPHASE_2B 0x68A88
5586#define _PS_VPHASE_1C 0x69188
5587
5588#define _PS_HPHASE_1A 0x68194
5589#define _PS_HPHASE_2A 0x68294
5590#define _PS_HPHASE_1B 0x68994
5591#define _PS_HPHASE_2B 0x68A94
5592#define _PS_HPHASE_1C 0x69194
5593
5594#define _PS_ECC_STAT_1A 0x681D0
5595#define _PS_ECC_STAT_2A 0x682D0
5596#define _PS_ECC_STAT_1B 0x689D0
5597#define _PS_ECC_STAT_2B 0x68AD0
5598#define _PS_ECC_STAT_1C 0x691D0
5599
5600#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5601#define SKL_PS_CTRL(pipe, id) _PIPE(pipe, \
5602 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5603 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5604#define SKL_PS_PWR_GATE(pipe, id) _PIPE(pipe, \
5605 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5606 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5607#define SKL_PS_WIN_POS(pipe, id) _PIPE(pipe, \
5608 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5609 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5610#define SKL_PS_WIN_SZ(pipe, id) _PIPE(pipe, \
5611 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5612 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5613#define SKL_PS_VSCALE(pipe, id) _PIPE(pipe, \
5614 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5615 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5616#define SKL_PS_HSCALE(pipe, id) _PIPE(pipe, \
5617 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5618 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5619#define SKL_PS_VPHASE(pipe, id) _PIPE(pipe, \
5620 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5621 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5622#define SKL_PS_HPHASE(pipe, id) _PIPE(pipe, \
5623 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5624 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5625#define SKL_PS_ECC_STAT(pipe, id) _PIPE(pipe, \
5626 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
5627 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)
5628
Zhenyu Wangb9055052009-06-05 15:38:38 +08005629/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005630#define _LGC_PALETTE_A 0x4a000
5631#define _LGC_PALETTE_B 0x4a800
5632#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005633
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005634#define _GAMMA_MODE_A 0x4a480
5635#define _GAMMA_MODE_B 0x4ac80
5636#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5637#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005638#define GAMMA_MODE_MODE_8BIT (0 << 0)
5639#define GAMMA_MODE_MODE_10BIT (1 << 0)
5640#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005641#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5642
Zhenyu Wangb9055052009-06-05 15:38:38 +08005643/* interrupts */
5644#define DE_MASTER_IRQ_CONTROL (1 << 31)
5645#define DE_SPRITEB_FLIP_DONE (1 << 29)
5646#define DE_SPRITEA_FLIP_DONE (1 << 28)
5647#define DE_PLANEB_FLIP_DONE (1 << 27)
5648#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005649#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005650#define DE_PCU_EVENT (1 << 25)
5651#define DE_GTT_FAULT (1 << 24)
5652#define DE_POISON (1 << 23)
5653#define DE_PERFORM_COUNTER (1 << 22)
5654#define DE_PCH_EVENT (1 << 21)
5655#define DE_AUX_CHANNEL_A (1 << 20)
5656#define DE_DP_A_HOTPLUG (1 << 19)
5657#define DE_GSE (1 << 18)
5658#define DE_PIPEB_VBLANK (1 << 15)
5659#define DE_PIPEB_EVEN_FIELD (1 << 14)
5660#define DE_PIPEB_ODD_FIELD (1 << 13)
5661#define DE_PIPEB_LINE_COMPARE (1 << 12)
5662#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005663#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005664#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5665#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005666#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005667#define DE_PIPEA_EVEN_FIELD (1 << 6)
5668#define DE_PIPEA_ODD_FIELD (1 << 5)
5669#define DE_PIPEA_LINE_COMPARE (1 << 4)
5670#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005671#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005672#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005673#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005674#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005675
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005676/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03005677#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005678#define DE_GSE_IVB (1<<29)
5679#define DE_PCH_EVENT_IVB (1<<28)
5680#define DE_DP_A_HOTPLUG_IVB (1<<27)
5681#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01005682#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5683#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5684#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005685#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005686#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005687#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01005688#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5689#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c2013-10-21 18:04:36 +02005690#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005691#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03005692#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5693
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07005694#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5695#define MASTER_INTERRUPT_ENABLE (1<<31)
5696
Zhenyu Wangb9055052009-06-05 15:38:38 +08005697#define DEISR 0x44000
5698#define DEIMR 0x44004
5699#define DEIIR 0x44008
5700#define DEIER 0x4400c
5701
Zhenyu Wangb9055052009-06-05 15:38:38 +08005702#define GTISR 0x44010
5703#define GTIMR 0x44014
5704#define GTIIR 0x44018
5705#define GTIER 0x4401c
5706
Ben Widawskyabd58f02013-11-02 21:07:09 -07005707#define GEN8_MASTER_IRQ 0x44200
5708#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5709#define GEN8_PCU_IRQ (1<<30)
5710#define GEN8_DE_PCH_IRQ (1<<23)
5711#define GEN8_DE_MISC_IRQ (1<<22)
5712#define GEN8_DE_PORT_IRQ (1<<20)
5713#define GEN8_DE_PIPE_C_IRQ (1<<18)
5714#define GEN8_DE_PIPE_B_IRQ (1<<17)
5715#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01005716#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005717#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03005718#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005719#define GEN8_GT_VCS2_IRQ (1<<3)
5720#define GEN8_GT_VCS1_IRQ (1<<2)
5721#define GEN8_GT_BCS_IRQ (1<<1)
5722#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005723
5724#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5725#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5726#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5727#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5728
Ben Widawskyabd58f02013-11-02 21:07:09 -07005729#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005730#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005731#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005732#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005733#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005734#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005735
5736#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5737#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5738#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5739#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01005740#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005741#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5742#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5743#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5744#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5745#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5746#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01005747#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005748#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5749#define GEN8_PIPE_VSYNC (1 << 1)
5750#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00005751#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005752#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00005753#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5754#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5755#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005756#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00005757#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5758#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5759#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5760#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
Daniel Vetter30100f22013-11-07 14:49:24 +01005761#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5762 (GEN8_PIPE_CURSOR_FAULT | \
5763 GEN8_PIPE_SPRITE_FAULT | \
5764 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00005765#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5766 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02005767 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00005768 GEN9_PIPE_PLANE3_FAULT | \
5769 GEN9_PIPE_PLANE2_FAULT | \
5770 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005771
5772#define GEN8_DE_PORT_ISR 0x44440
5773#define GEN8_DE_PORT_IMR 0x44444
5774#define GEN8_DE_PORT_IIR 0x44448
5775#define GEN8_DE_PORT_IER 0x4444c
Jesse Barnes88e04702014-11-13 17:51:48 +00005776#define GEN9_AUX_CHANNEL_D (1 << 27)
5777#define GEN9_AUX_CHANNEL_C (1 << 26)
5778#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02005779#define BXT_DE_PORT_HP_DDIC (1 << 5)
5780#define BXT_DE_PORT_HP_DDIB (1 << 4)
5781#define BXT_DE_PORT_HP_DDIA (1 << 3)
5782#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5783 BXT_DE_PORT_HP_DDIB | \
5784 BXT_DE_PORT_HP_DDIC)
5785#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05305786#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01005787#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005788
5789#define GEN8_DE_MISC_ISR 0x44460
5790#define GEN8_DE_MISC_IMR 0x44464
5791#define GEN8_DE_MISC_IIR 0x44468
5792#define GEN8_DE_MISC_IER 0x4446c
5793#define GEN8_DE_MISC_GSE (1 << 27)
5794
5795#define GEN8_PCU_ISR 0x444e0
5796#define GEN8_PCU_IMR 0x444e4
5797#define GEN8_PCU_IIR 0x444e8
5798#define GEN8_PCU_IER 0x444ec
5799
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02005800/* BXT hotplug control */
5801#define BXT_HOTPLUG_CTL 0xC4030
5802#define BXT_DDIA_HPD_ENABLE (1 << 28)
5803#define BXT_DDIA_HPD_STATUS (3 << 24)
5804#define BXT_DDIC_HPD_ENABLE (1 << 12)
5805#define BXT_DDIC_HPD_STATUS (3 << 8)
5806#define BXT_DDIB_HPD_ENABLE (1 << 4)
5807#define BXT_DDIB_HPD_STATUS (3 << 0)
5808#define BXT_HOTPLUG_CTL_MASK (BXT_DDIA_HPD_ENABLE | \
5809 BXT_DDIB_HPD_ENABLE | \
5810 BXT_DDIC_HPD_ENABLE)
5811#define BXT_HPD_STATUS_MASK (BXT_DDIA_HPD_STATUS | \
5812 BXT_DDIB_HPD_STATUS | \
5813 BXT_DDIC_HPD_STATUS)
5814
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005815#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07005816/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5817#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005818#define ILK_DPARB_GATE (1<<22)
5819#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00005820#define FUSE_STRAP 0x42014
5821#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5822#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5823#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5824#define ILK_HDCP_DISABLE (1 << 25)
5825#define ILK_eDP_A_DISABLE (1 << 24)
5826#define HSW_CDCLK_LIMIT (1 << 24)
5827#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08005828
Damien Lespiau231e54f2012-10-19 17:55:41 +01005829#define ILK_DSPCLK_GATE_D 0x42020
5830#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5831#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5832#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5833#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5834#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005835
Eric Anholt116ac8d2011-12-21 10:31:09 -08005836#define IVB_CHICKEN3 0x4200c
5837# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5838# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5839
Paulo Zanoni90a88642013-05-03 17:23:45 -03005840#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005841#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03005842#define FORCE_ARB_IDLE_PLANES (1 << 14)
5843
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005844#define _CHICKEN_PIPESL_1_A 0x420b0
5845#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005846#define HSW_FBCQ_DIS (1 << 22)
5847#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005848#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5849
Zhenyu Wang553bd142009-09-02 10:57:52 +08005850#define DISP_ARB_CTL 0x45000
5851#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005852#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005853#define DISP_ARB_CTL2 0x45004
5854#define DISP_DATA_PARTITION_5_6 (1<<6)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305855#define DBUF_CTL 0x45008
5856#define DBUF_POWER_REQUEST (1<<31)
5857#define DBUF_POWER_STATE (1<<30)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005858#define GEN7_MSG_CTL 0x45010
5859#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5860#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005861#define HSW_NDE_RSTWRN_OPT 0x46408
5862#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08005863
Damien Lespiaua9419e82015-06-04 18:21:30 +01005864#define SKL_DFSM 0x51000
5865#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
5866#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
5867#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
5868#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
5869#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
5870
Damien Lespiauf1d3d342015-05-06 14:36:27 +01005871#define FF_SLICE_CS_CHICKEN2 0x20e4
Damien Lespiau2caa3b22015-02-09 19:33:20 +00005872#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5873
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005874/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08005875#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5876# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00005877# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ben Widawskya75f3622013-11-02 21:07:59 -07005878#define COMMON_SLICE_CHICKEN2 0x7014
5879# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08005880
Damien Lespiaud0bbbc42015-02-09 19:33:16 +00005881#define HIZ_CHICKEN 0x7018
5882# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5883# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08005884
Damien Lespiau183c6da2015-02-09 19:33:11 +00005885#define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5886#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5887
Ville Syrjälä031994e2014-01-22 21:32:46 +02005888#define GEN7_L3SQCREG1 0xB010
5889#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5890
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07005891#define GEN8_L3SQCREG1 0xB100
5892#define BDW_WA_L3SQCREG1_DEFAULT 0x784000
5893
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005894#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00005895#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07005896#define GEN7_L3AGDIS (1<<19)
Brad Volkinc9224fa2014-06-17 14:10:34 -07005897#define GEN7_L3CNTLREG2 0xB020
5898#define GEN7_L3CNTLREG3 0xB024
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005899
5900#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5901#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5902
Jesse Barnes61939d92012-10-02 17:43:38 -05005903#define GEN7_L3SQCREG4 0xb034
5904#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5905
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00005906#define GEN8_L3SQCREG4 0xb118
5907#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01005908#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00005909
Ben Widawsky63801f22013-12-12 17:26:03 -08005910/* GEN8 chicken */
5911#define HDC_CHICKEN0 0x7300
Imre Deak2a0ee942015-05-19 17:05:41 +03005912#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04005913#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00005914#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5915#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5916#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00005917#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08005918
Ben Widawsky38a39a72015-03-11 10:54:53 +02005919/* GEN9 chicken */
5920#define SLICE_ECO_CHICKEN0 0x7308
5921#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
5922
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08005923/* WaCatErrorRejectionIssue */
5924#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5925#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5926
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005927#define HSW_SCRATCH1 0xb038
5928#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5929
Damien Lespiau77719d22015-02-09 19:33:13 +00005930#define BDW_SCRATCH1 0xb11c
5931#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
5932
Zhenyu Wangb9055052009-06-05 15:38:38 +08005933/* PCH */
5934
Adam Jackson23e81d62012-06-06 15:45:44 -04005935/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08005936#define SDE_AUDIO_POWER_D (1 << 27)
5937#define SDE_AUDIO_POWER_C (1 << 26)
5938#define SDE_AUDIO_POWER_B (1 << 25)
5939#define SDE_AUDIO_POWER_SHIFT (25)
5940#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5941#define SDE_GMBUS (1 << 24)
5942#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5943#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5944#define SDE_AUDIO_HDCP_MASK (3 << 22)
5945#define SDE_AUDIO_TRANSB (1 << 21)
5946#define SDE_AUDIO_TRANSA (1 << 20)
5947#define SDE_AUDIO_TRANS_MASK (3 << 20)
5948#define SDE_POISON (1 << 19)
5949/* 18 reserved */
5950#define SDE_FDI_RXB (1 << 17)
5951#define SDE_FDI_RXA (1 << 16)
5952#define SDE_FDI_MASK (3 << 16)
5953#define SDE_AUXD (1 << 15)
5954#define SDE_AUXC (1 << 14)
5955#define SDE_AUXB (1 << 13)
5956#define SDE_AUX_MASK (7 << 13)
5957/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005958#define SDE_CRT_HOTPLUG (1 << 11)
5959#define SDE_PORTD_HOTPLUG (1 << 10)
5960#define SDE_PORTC_HOTPLUG (1 << 9)
5961#define SDE_PORTB_HOTPLUG (1 << 8)
5962#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05005963#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5964 SDE_SDVOB_HOTPLUG | \
5965 SDE_PORTB_HOTPLUG | \
5966 SDE_PORTC_HOTPLUG | \
5967 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08005968#define SDE_TRANSB_CRC_DONE (1 << 5)
5969#define SDE_TRANSB_CRC_ERR (1 << 4)
5970#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5971#define SDE_TRANSA_CRC_DONE (1 << 2)
5972#define SDE_TRANSA_CRC_ERR (1 << 1)
5973#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5974#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04005975
5976/* south display engine interrupt: CPT/PPT */
5977#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5978#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5979#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5980#define SDE_AUDIO_POWER_SHIFT_CPT 29
5981#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5982#define SDE_AUXD_CPT (1 << 27)
5983#define SDE_AUXC_CPT (1 << 26)
5984#define SDE_AUXB_CPT (1 << 25)
5985#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08005986#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03005987#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005988#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5989#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5990#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04005991#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01005992#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01005993#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01005994 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01005995 SDE_PORTD_HOTPLUG_CPT | \
5996 SDE_PORTC_HOTPLUG_CPT | \
5997 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08005998#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
5999 SDE_PORTD_HOTPLUG_CPT | \
6000 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006001 SDE_PORTB_HOTPLUG_CPT | \
6002 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04006003#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03006004#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04006005#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6006#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6007#define SDE_FDI_RXC_CPT (1 << 8)
6008#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6009#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6010#define SDE_FDI_RXB_CPT (1 << 4)
6011#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6012#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6013#define SDE_FDI_RXA_CPT (1 << 0)
6014#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6015 SDE_AUDIO_CP_REQ_B_CPT | \
6016 SDE_AUDIO_CP_REQ_A_CPT)
6017#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6018 SDE_AUDIO_CP_CHG_B_CPT | \
6019 SDE_AUDIO_CP_CHG_A_CPT)
6020#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6021 SDE_FDI_RXB_CPT | \
6022 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006023
6024#define SDEISR 0xc4000
6025#define SDEIMR 0xc4004
6026#define SDEIIR 0xc4008
6027#define SDEIER 0xc400c
6028
Paulo Zanoni86642812013-04-12 17:57:57 -03006029#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03006030#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03006031#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6032#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6033#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02006034#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03006035
Zhenyu Wangb9055052009-06-05 15:38:38 +08006036/* digital port hotplug */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006037#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03006038#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
6039#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6040#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6041#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6042#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006043#define PORTD_HOTPLUG_ENABLE (1 << 20)
6044#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6045#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6046#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6047#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6048#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6049#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00006050#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6051#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6052#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006053#define PORTC_HOTPLUG_ENABLE (1 << 12)
6054#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6055#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6056#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6057#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6058#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6059#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00006060#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6061#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6062#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006063#define PORTB_HOTPLUG_ENABLE (1 << 4)
6064#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6065#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6066#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6067#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6068#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6069#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00006070#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6071#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6072#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006073
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006074#define PCH_PORT_HOTPLUG2 0xc403C /* SHOTPLUG_CTL2 SPT+ */
6075#define PORTE_HOTPLUG_ENABLE (1 << 4)
6076#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006077#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6078#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6079#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6080
Zhenyu Wangb9055052009-06-05 15:38:38 +08006081#define PCH_GPIOA 0xc5010
6082#define PCH_GPIOB 0xc5014
6083#define PCH_GPIOC 0xc5018
6084#define PCH_GPIOD 0xc501c
6085#define PCH_GPIOE 0xc5020
6086#define PCH_GPIOF 0xc5024
6087
Eric Anholtf0217c42009-12-01 11:56:30 -08006088#define PCH_GMBUS0 0xc5100
6089#define PCH_GMBUS1 0xc5104
6090#define PCH_GMBUS2 0xc5108
6091#define PCH_GMBUS3 0xc510c
6092#define PCH_GMBUS4 0xc5110
6093#define PCH_GMBUS5 0xc5120
6094
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006095#define _PCH_DPLL_A 0xc6014
6096#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02006097#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006098
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006099#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00006100#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006101#define _PCH_FPA1 0xc6044
6102#define _PCH_FPB0 0xc6048
6103#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02006104#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6105#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006106
6107#define PCH_DPLL_TEST 0xc606c
6108
6109#define PCH_DREF_CONTROL 0xC6200
6110#define DREF_CONTROL_MASK 0x7fc3
6111#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6112#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6113#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6114#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6115#define DREF_SSC_SOURCE_DISABLE (0<<11)
6116#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006117#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006118#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6119#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6120#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006121#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006122#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6123#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08006124#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006125#define DREF_SSC4_DOWNSPREAD (0<<6)
6126#define DREF_SSC4_CENTERSPREAD (1<<6)
6127#define DREF_SSC1_DISABLE (0<<1)
6128#define DREF_SSC1_ENABLE (1<<1)
6129#define DREF_SSC4_DISABLE (0)
6130#define DREF_SSC4_ENABLE (1)
6131
6132#define PCH_RAWCLK_FREQ 0xc6204
6133#define FDL_TP1_TIMER_SHIFT 12
6134#define FDL_TP1_TIMER_MASK (3<<12)
6135#define FDL_TP2_TIMER_SHIFT 10
6136#define FDL_TP2_TIMER_MASK (3<<10)
6137#define RAWCLK_FREQ_MASK 0x3ff
6138
6139#define PCH_DPLL_TMR_CFG 0xc6208
6140
6141#define PCH_SSC4_PARMS 0xc6210
6142#define PCH_SSC4_AUX_PARMS 0xc6214
6143
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006144#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02006145#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
6146#define TRANS_DPLLA_SEL(pipe) 0
6147#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006148
Zhenyu Wangb9055052009-06-05 15:38:38 +08006149/* transcoder */
6150
Daniel Vetter275f01b22013-05-03 11:49:47 +02006151#define _PCH_TRANS_HTOTAL_A 0xe0000
6152#define TRANS_HTOTAL_SHIFT 16
6153#define TRANS_HACTIVE_SHIFT 0
6154#define _PCH_TRANS_HBLANK_A 0xe0004
6155#define TRANS_HBLANK_END_SHIFT 16
6156#define TRANS_HBLANK_START_SHIFT 0
6157#define _PCH_TRANS_HSYNC_A 0xe0008
6158#define TRANS_HSYNC_END_SHIFT 16
6159#define TRANS_HSYNC_START_SHIFT 0
6160#define _PCH_TRANS_VTOTAL_A 0xe000c
6161#define TRANS_VTOTAL_SHIFT 16
6162#define TRANS_VACTIVE_SHIFT 0
6163#define _PCH_TRANS_VBLANK_A 0xe0010
6164#define TRANS_VBLANK_END_SHIFT 16
6165#define TRANS_VBLANK_START_SHIFT 0
6166#define _PCH_TRANS_VSYNC_A 0xe0014
6167#define TRANS_VSYNC_END_SHIFT 16
6168#define TRANS_VSYNC_START_SHIFT 0
6169#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006170
Daniel Vettere3b95f12013-05-03 11:49:49 +02006171#define _PCH_TRANSA_DATA_M1 0xe0030
6172#define _PCH_TRANSA_DATA_N1 0xe0034
6173#define _PCH_TRANSA_DATA_M2 0xe0038
6174#define _PCH_TRANSA_DATA_N2 0xe003c
6175#define _PCH_TRANSA_LINK_M1 0xe0040
6176#define _PCH_TRANSA_LINK_N1 0xe0044
6177#define _PCH_TRANSA_LINK_M2 0xe0048
6178#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006179
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006180/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006181#define _VIDEO_DIP_CTL_A 0xe0200
6182#define _VIDEO_DIP_DATA_A 0xe0208
6183#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03006184#define GCP_COLOR_INDICATION (1 << 2)
6185#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6186#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006187
6188#define _VIDEO_DIP_CTL_B 0xe1200
6189#define _VIDEO_DIP_DATA_B 0xe1208
6190#define _VIDEO_DIP_GCP_B 0xe1210
6191
6192#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6193#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6194#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
6195
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006196/* Per-transcoder DIP controls (VLV) */
Ville Syrjäläb9064872013-01-24 15:29:31 +02006197#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6198#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6199#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006200
Ville Syrjäläb9064872013-01-24 15:29:31 +02006201#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6202#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6203#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006204
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006205#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6206#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6207#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
6208
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006209#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006210 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
6211 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006212#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006213 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
6214 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006215#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006216 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
6217 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006218
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006219/* Haswell DIP controls */
6220#define HSW_VIDEO_DIP_CTL_A 0x60200
6221#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6222#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
6223#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6224#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6225#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6226#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6227#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
6228#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6229#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6230#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6231#define HSW_VIDEO_DIP_GCP_A 0x60210
6232
6233#define HSW_VIDEO_DIP_CTL_B 0x61200
6234#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6235#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
6236#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6237#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6238#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6239#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6240#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
6241#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6242#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6243#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6244#define HSW_VIDEO_DIP_GCP_B 0x61210
6245
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006246#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006247 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006248#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006249 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01006250#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006251 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006252#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006253 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006254#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006255 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006256#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006257 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006258
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006259#define HSW_STEREO_3D_CTL_A 0x70020
6260#define S3D_ENABLE (1<<31)
6261#define HSW_STEREO_3D_CTL_B 0x71020
6262
6263#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006264 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006265
Daniel Vetter275f01b22013-05-03 11:49:47 +02006266#define _PCH_TRANS_HTOTAL_B 0xe1000
6267#define _PCH_TRANS_HBLANK_B 0xe1004
6268#define _PCH_TRANS_HSYNC_B 0xe1008
6269#define _PCH_TRANS_VTOTAL_B 0xe100c
6270#define _PCH_TRANS_VBLANK_B 0xe1010
6271#define _PCH_TRANS_VSYNC_B 0xe1014
6272#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006273
Daniel Vetter275f01b22013-05-03 11:49:47 +02006274#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6275#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6276#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6277#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6278#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6279#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6280#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
6281 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01006282
Daniel Vettere3b95f12013-05-03 11:49:49 +02006283#define _PCH_TRANSB_DATA_M1 0xe1030
6284#define _PCH_TRANSB_DATA_N1 0xe1034
6285#define _PCH_TRANSB_DATA_M2 0xe1038
6286#define _PCH_TRANSB_DATA_N2 0xe103c
6287#define _PCH_TRANSB_LINK_M1 0xe1040
6288#define _PCH_TRANSB_LINK_N1 0xe1044
6289#define _PCH_TRANSB_LINK_M2 0xe1048
6290#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006291
Daniel Vettere3b95f12013-05-03 11:49:49 +02006292#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6293#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6294#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6295#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6296#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6297#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6298#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6299#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006300
Daniel Vetterab9412b2013-05-03 11:49:46 +02006301#define _PCH_TRANSACONF 0xf0008
6302#define _PCH_TRANSBCONF 0xf1008
6303#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6304#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006305#define TRANS_DISABLE (0<<31)
6306#define TRANS_ENABLE (1<<31)
6307#define TRANS_STATE_MASK (1<<30)
6308#define TRANS_STATE_DISABLE (0<<30)
6309#define TRANS_STATE_ENABLE (1<<30)
6310#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6311#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6312#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6313#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006314#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006315#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006316#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02006317#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006318#define TRANS_8BPC (0<<5)
6319#define TRANS_10BPC (1<<5)
6320#define TRANS_6BPC (2<<5)
6321#define TRANS_12BPC (3<<5)
6322
Daniel Vetterce401412012-10-31 22:52:30 +01006323#define _TRANSA_CHICKEN1 0xf0060
6324#define _TRANSB_CHICKEN1 0xf1060
6325#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03006326#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01006327#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006328#define _TRANSA_CHICKEN2 0xf0064
6329#define _TRANSB_CHICKEN2 0xf1064
6330#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006331#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6332#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6333#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6334#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6335#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006336
Jesse Barnes291427f2011-07-29 12:42:37 -07006337#define SOUTH_CHICKEN1 0xc2000
6338#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6339#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02006340#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6341#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6342#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006343#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02006344#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6345#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
6346#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006347
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006348#define _FDI_RXA_CHICKEN 0xc200c
6349#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08006350#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6351#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006352#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006353
Jesse Barnes382b0932010-10-07 16:01:25 -07006354#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07006355#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07006356#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07006357#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006358#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07006359
Zhenyu Wangb9055052009-06-05 15:38:38 +08006360/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006361#define _FDI_TXA_CTL 0x60100
6362#define _FDI_TXB_CTL 0x61100
6363#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006364#define FDI_TX_DISABLE (0<<31)
6365#define FDI_TX_ENABLE (1<<31)
6366#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6367#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6368#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6369#define FDI_LINK_TRAIN_NONE (3<<28)
6370#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6371#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6372#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6373#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6374#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6375#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6376#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6377#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006378/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6379 SNB has different settings. */
6380/* SNB A-stepping */
6381#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6382#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6383#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6384#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6385/* SNB B-stepping */
6386#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6387#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6388#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6389#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6390#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006391#define FDI_DP_PORT_WIDTH_SHIFT 19
6392#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6393#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006394#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006395/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006396#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07006397
6398/* Ivybridge has different bits for lolz */
6399#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6400#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6401#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6402#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6403
Zhenyu Wangb9055052009-06-05 15:38:38 +08006404/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07006405#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07006406#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006407#define FDI_SCRAMBLING_ENABLE (0<<7)
6408#define FDI_SCRAMBLING_DISABLE (1<<7)
6409
6410/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006411#define _FDI_RXA_CTL 0xf000c
6412#define _FDI_RXB_CTL 0xf100c
6413#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006414#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006415/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07006416#define FDI_FS_ERRC_ENABLE (1<<27)
6417#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02006418#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006419#define FDI_8BPC (0<<16)
6420#define FDI_10BPC (1<<16)
6421#define FDI_6BPC (2<<16)
6422#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00006423#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006424#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6425#define FDI_RX_PLL_ENABLE (1<<13)
6426#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6427#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6428#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6429#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6430#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01006431#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006432/* CPT */
6433#define FDI_AUTO_TRAINING (1<<10)
6434#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6435#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6436#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6437#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6438#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006439
Paulo Zanoni04945642012-11-01 21:00:59 -02006440#define _FDI_RXA_MISC 0xf0010
6441#define _FDI_RXB_MISC 0xf1010
6442#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6443#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6444#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6445#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6446#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6447#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6448#define FDI_RX_FDI_DELAY_90 (0x90<<0)
6449#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6450
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006451#define _FDI_RXA_TUSIZE1 0xf0030
6452#define _FDI_RXA_TUSIZE2 0xf0038
6453#define _FDI_RXB_TUSIZE1 0xf1030
6454#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006455#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6456#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006457
6458/* FDI_RX interrupt register format */
6459#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6460#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6461#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6462#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6463#define FDI_RX_FS_CODE_ERR (1<<6)
6464#define FDI_RX_FE_CODE_ERR (1<<5)
6465#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6466#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6467#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6468#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6469#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6470
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006471#define _FDI_RXA_IIR 0xf0014
6472#define _FDI_RXA_IMR 0xf0018
6473#define _FDI_RXB_IIR 0xf1014
6474#define _FDI_RXB_IMR 0xf1018
6475#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6476#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006477
6478#define FDI_PLL_CTL_1 0xfe000
6479#define FDI_PLL_CTL_2 0xfe004
6480
Zhenyu Wangb9055052009-06-05 15:38:38 +08006481#define PCH_LVDS 0xe1180
6482#define LVDS_DETECTED (1 << 1)
6483
Shobhit Kumar98364372012-06-15 11:55:14 -07006484/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02006485#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6486#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6487#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Ville Syrjäläad933b52014-08-18 22:15:56 +03006488#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02006489#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6490#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07006491
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02006492#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6493#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6494#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6495#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6496#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07006497
Jesse Barnes453c5422013-03-28 09:55:41 -07006498#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
6499#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
6500#define VLV_PIPE_PP_ON_DELAYS(pipe) \
6501 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
6502#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
6503 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
6504#define VLV_PIPE_PP_DIVISOR(pipe) \
6505 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
6506
Zhenyu Wangb9055052009-06-05 15:38:38 +08006507#define PCH_PP_STATUS 0xc7200
6508#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07006509#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07006510#define PANEL_UNLOCK_MASK (0xffff << 16)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306511#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6512#define BXT_POWER_CYCLE_DELAY_SHIFT 4
Zhenyu Wangb9055052009-06-05 15:38:38 +08006513#define EDP_FORCE_VDD (1 << 3)
6514#define EDP_BLC_ENABLE (1 << 2)
6515#define PANEL_POWER_RESET (1 << 1)
6516#define PANEL_POWER_OFF (0 << 0)
6517#define PANEL_POWER_ON (1 << 0)
6518#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07006519#define PANEL_PORT_SELECT_MASK (3 << 30)
6520#define PANEL_PORT_SELECT_LVDS (0 << 30)
6521#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07006522#define PANEL_PORT_SELECT_DPC (2 << 30)
6523#define PANEL_PORT_SELECT_DPD (3 << 30)
6524#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6525#define PANEL_POWER_UP_DELAY_SHIFT 16
6526#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6527#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6528
Zhenyu Wangb9055052009-06-05 15:38:38 +08006529#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07006530#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6531#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6532#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6533#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6534
Zhenyu Wangb9055052009-06-05 15:38:38 +08006535#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07006536#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6537#define PP_REFERENCE_DIVIDER_SHIFT 8
6538#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6539#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006540
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306541/* BXT PPS changes - 2nd set of PPS registers */
6542#define _BXT_PP_STATUS2 0xc7300
6543#define _BXT_PP_CONTROL2 0xc7304
6544#define _BXT_PP_ON_DELAYS2 0xc7308
6545#define _BXT_PP_OFF_DELAYS2 0xc730c
6546
6547#define BXT_PP_STATUS(n) ((!n) ? PCH_PP_STATUS : _BXT_PP_STATUS2)
6548#define BXT_PP_CONTROL(n) ((!n) ? PCH_PP_CONTROL : _BXT_PP_CONTROL2)
6549#define BXT_PP_ON_DELAYS(n) ((!n) ? PCH_PP_ON_DELAYS : _BXT_PP_ON_DELAYS2)
6550#define BXT_PP_OFF_DELAYS(n) ((!n) ? PCH_PP_OFF_DELAYS : _BXT_PP_OFF_DELAYS2)
6551
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006552#define PCH_DP_B 0xe4100
6553#define PCH_DPB_AUX_CH_CTL 0xe4110
6554#define PCH_DPB_AUX_CH_DATA1 0xe4114
6555#define PCH_DPB_AUX_CH_DATA2 0xe4118
6556#define PCH_DPB_AUX_CH_DATA3 0xe411c
6557#define PCH_DPB_AUX_CH_DATA4 0xe4120
6558#define PCH_DPB_AUX_CH_DATA5 0xe4124
6559
6560#define PCH_DP_C 0xe4200
6561#define PCH_DPC_AUX_CH_CTL 0xe4210
6562#define PCH_DPC_AUX_CH_DATA1 0xe4214
6563#define PCH_DPC_AUX_CH_DATA2 0xe4218
6564#define PCH_DPC_AUX_CH_DATA3 0xe421c
6565#define PCH_DPC_AUX_CH_DATA4 0xe4220
6566#define PCH_DPC_AUX_CH_DATA5 0xe4224
6567
6568#define PCH_DP_D 0xe4300
6569#define PCH_DPD_AUX_CH_CTL 0xe4310
6570#define PCH_DPD_AUX_CH_DATA1 0xe4314
6571#define PCH_DPD_AUX_CH_DATA2 0xe4318
6572#define PCH_DPD_AUX_CH_DATA3 0xe431c
6573#define PCH_DPD_AUX_CH_DATA4 0xe4320
6574#define PCH_DPD_AUX_CH_DATA5 0xe4324
6575
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006576/* CPT */
6577#define PORT_TRANS_A_SEL_CPT 0
6578#define PORT_TRANS_B_SEL_CPT (1<<29)
6579#define PORT_TRANS_C_SEL_CPT (2<<29)
6580#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07006581#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02006582#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6583#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03006584#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6585#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006586
6587#define TRANS_DP_CTL_A 0xe0300
6588#define TRANS_DP_CTL_B 0xe1300
6589#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01006590#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006591#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6592#define TRANS_DP_PORT_SEL_B (0<<29)
6593#define TRANS_DP_PORT_SEL_C (1<<29)
6594#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08006595#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006596#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03006597#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006598#define TRANS_DP_AUDIO_ONLY (1<<26)
6599#define TRANS_DP_ENH_FRAMING (1<<18)
6600#define TRANS_DP_8BPC (0<<9)
6601#define TRANS_DP_10BPC (1<<9)
6602#define TRANS_DP_6BPC (2<<9)
6603#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08006604#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006605#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6606#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6607#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6608#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01006609#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006610
6611/* SNB eDP training params */
6612/* SNB A-stepping */
6613#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6614#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6615#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6616#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6617/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08006618#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6619#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6620#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6621#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6622#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006623#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6624
Keith Packard1a2eb462011-11-16 16:26:07 -08006625/* IVB */
6626#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6627#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6628#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6629#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6630#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6631#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03006632#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08006633
6634/* legacy values */
6635#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6636#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6637#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6638#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6639#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6640
6641#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6642
Imre Deak9e72b462014-05-05 15:13:55 +03006643#define VLV_PMWGICZ 0x1300a4
6644
Zou Nan haicae58522010-11-09 17:17:32 +08006645#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07006646#define FORCEWAKE_VLV 0x1300b0
6647#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08006648#define FORCEWAKE_MEDIA_VLV 0x1300b8
6649#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03006650#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00006651#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08006652#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03006653#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6654#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6655#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6656
Jesse Barnesd62b4892013-03-08 10:45:53 -08006657#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03006658#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6659#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6660#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6661#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Keith Packard8d715f02011-11-18 20:39:01 -08006662#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Zhe Wang38cff0b2014-11-04 17:07:04 +00006663#define FORCEWAKE_MEDIA_GEN9 0xa270
6664#define FORCEWAKE_RENDER_GEN9 0xa278
6665#define FORCEWAKE_BLITTER_GEN9 0xa188
6666#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
6667#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6668#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
Chris Wilsonc5836c22012-10-17 12:09:55 +01006669#define FORCEWAKE_KERNEL 0x1
6670#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08006671#define FORCEWAKE_MT_ACK 0x130040
6672#define ECOBUS 0xa180
6673#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03006674#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00006675
Ben Widawskydd202c62012-02-09 10:15:18 +01006676#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02006677#define GT_FIFO_SBDROPERR (1<<6)
6678#define GT_FIFO_BLOBDROPERR (1<<5)
6679#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6680#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01006681#define GT_FIFO_OVFERR (1<<2)
6682#define GT_FIFO_IAWRERR (1<<1)
6683#define GT_FIFO_IARDERR (1<<0)
6684
Ville Syrjälä46520e22013-11-14 02:00:00 +02006685#define GTFIFOCTL 0x120008
6686#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01006687#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05306688#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6689#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00006690
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006691#define HSW_IDICR 0x9008
6692#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6693#define HSW_EDRAM_PRESENT 0x120010
Damien Lespiau2db59d52015-02-03 14:25:14 +00006694#define EDRAM_ENABLED 0x1
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006695
Daniel Vetter80e829f2012-03-31 11:21:57 +02006696#define GEN6_UCGCTL1 0x9400
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006697# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006698# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02006699# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006700
Eric Anholt406478d2011-11-07 16:07:04 -08006701#define GEN6_UCGCTL2 0x9404
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00006702# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07006703# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07006704# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08006705# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08006706# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08006707# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08006708
Imre Deak9e72b462014-05-05 15:13:55 +03006709#define GEN6_UCGCTL3 0x9408
6710
Jesse Barnese3f33d42012-06-14 11:04:50 -07006711#define GEN7_UCGCTL4 0x940c
6712#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6713
Imre Deak9e72b462014-05-05 15:13:55 +03006714#define GEN6_RCGCTL1 0x9410
6715#define GEN6_RCGCTL2 0x9414
6716#define GEN6_RSTCTL 0x9420
6717
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006718#define GEN8_UCGCTL6 0x9430
Damien Lespiau9253c2e2015-02-09 19:33:10 +00006719#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006720#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02006721#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006722
Imre Deak9e72b462014-05-05 15:13:55 +03006723#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006724#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00006725#define GEN6_TURBO_DISABLE (1<<31)
6726#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03006727#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05306728#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00006729#define GEN6_OFFSET(x) ((x)<<19)
6730#define GEN6_AGGRESSIVE_TURBO (0<<15)
6731#define GEN6_RC_VIDEO_FREQ 0xA00C
6732#define GEN6_RC_CONTROL 0xA090
6733#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6734#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6735#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6736#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6737#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006738#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006739#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00006740#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6741#define GEN6_RC_CTL_HW_ENABLE (1<<31)
6742#define GEN6_RP_DOWN_TIMEOUT 0xA010
6743#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006744#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08006745#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08006746#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05306747#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08006748#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08006749#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05306750#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006751#define GEN6_RP_CONTROL 0xA024
6752#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08006753#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6754#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6755#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6756#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6757#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00006758#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6759#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006760#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6761#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6762#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006763#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006764#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00006765#define GEN6_RP_UP_THRESHOLD 0xA02C
6766#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08006767#define GEN6_RP_CUR_UP_EI 0xA050
6768#define GEN6_CURICONT_MASK 0xffffff
6769#define GEN6_RP_CUR_UP 0xA054
6770#define GEN6_CURBSYTAVG_MASK 0xffffff
6771#define GEN6_RP_PREV_UP 0xA058
6772#define GEN6_RP_CUR_DOWN_EI 0xA05C
6773#define GEN6_CURIAVG_MASK 0xffffff
6774#define GEN6_RP_CUR_DOWN 0xA060
6775#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00006776#define GEN6_RP_UP_EI 0xA068
6777#define GEN6_RP_DOWN_EI 0xA06C
6778#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03006779#define GEN6_RPDEUHWTC 0xA080
6780#define GEN6_RPDEUC 0xA084
6781#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00006782#define GEN6_RC_STATE 0xA094
6783#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6784#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6785#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6786#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6787#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6788#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03006789#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00006790#define GEN6_RC1e_THRESHOLD 0xA0B4
6791#define GEN6_RC6_THRESHOLD 0xA0B8
6792#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03006793#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00006794#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006795#define GEN6_PMINTRMSK 0xA168
Deepak Sbaccd452014-05-15 20:58:09 +03006796#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Imre Deak9e72b462014-05-05 15:13:55 +03006797#define VLV_PWRDWNUPCTL 0xA294
Zhe Wang38c23522015-01-20 12:23:04 +00006798#define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6799#define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6800#define GEN9_PG_ENABLE 0xA210
Sagar Kamblea4104c52015-04-10 14:11:29 +05306801#define GEN9_RENDER_PG_ENABLE (1<<0)
6802#define GEN9_MEDIA_PG_ENABLE (1<<1)
Chris Wilson8fd26852010-12-08 18:40:43 +00006803
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05306804#define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6805#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6806#define PIXEL_OVERLAP_CNT_SHIFT 30
6807
Chris Wilson8fd26852010-12-08 18:40:43 +00006808#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07006809#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00006810#define GEN6_PMIIR 0x44028
6811#define GEN6_PMIER 0x4402C
6812#define GEN6_PM_MBOX_EVENT (1<<25)
6813#define GEN6_PM_THERMAL_EVENT (1<<24)
6814#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6815#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6816#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6817#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6818#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07006819#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07006820 GEN6_PM_RP_DOWN_THRESHOLD | \
6821 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006822
Imre Deak9e72b462014-05-05 15:13:55 +03006823#define GEN7_GT_SCRATCH_BASE 0x4F100
6824#define GEN7_GT_SCRATCH_REG_NUM 8
6825
Deepak S76c3552f2014-01-30 23:08:16 +05306826#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6827#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6828#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6829
Ben Widawskycce66a22012-03-27 18:59:38 -07006830#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07006831#define VLV_COUNTER_CONTROL 0x138104
6832#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04006833#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6834#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07006835#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6836#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07006837#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03006838#define VLV_GT_RENDER_RC6 0x138108
6839#define VLV_GT_MEDIA_RC6 0x13810C
6840
Ben Widawskycce66a22012-03-27 18:59:38 -07006841#define GEN6_GT_GFX_RC6p 0x13810C
6842#define GEN6_GT_GFX_RC6pp 0x138110
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006843#define VLV_RENDER_C0_COUNT 0x138118
6844#define VLV_MEDIA_C0_COUNT 0x13811C
Ben Widawskycce66a22012-03-27 18:59:38 -07006845
Chris Wilson8fd26852010-12-08 18:40:43 +00006846#define GEN6_PCODE_MAILBOX 0x138124
6847#define GEN6_PCODE_READY (1<<31)
Ben Widawsky31643d52012-09-26 10:34:01 -07006848#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6849#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01006850#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6851#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006852#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01006853#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6854#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6855#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6856#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6857#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006858#define SKL_PCODE_CDCLK_CONTROL 0x7
6859#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
6860#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01006861#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6862#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
6863#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03006864#define GEN6_PCODE_READ_D_COMP 0x10
6865#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306866#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07006867#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006868#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Chris Wilson8fd26852010-12-08 18:40:43 +00006869#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07006870#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01006871#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Damien Lespiaudddab342014-11-13 17:51:50 +00006872#define GEN6_PCODE_DATA1 0x13812C
Chris Wilson8fd26852010-12-08 18:40:43 +00006873
Ben Widawsky4d855292011-12-12 19:34:16 -08006874#define GEN6_GT_CORE_STATUS 0x138060
6875#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6876#define GEN6_RCn_MASK 7
6877#define GEN6_RC0 0
6878#define GEN6_RC3 2
6879#define GEN6_RC6 3
6880#define GEN6_RC7 4
6881
Jeff McGee5575f032015-02-27 10:22:32 -08006882#define CHV_POWER_SS0_SIG1 0xa720
6883#define CHV_POWER_SS1_SIG1 0xa728
6884#define CHV_SS_PG_ENABLE (1<<1)
6885#define CHV_EU08_PG_ENABLE (1<<9)
6886#define CHV_EU19_PG_ENABLE (1<<17)
6887#define CHV_EU210_PG_ENABLE (1<<25)
6888
6889#define CHV_POWER_SS0_SIG2 0xa724
6890#define CHV_POWER_SS1_SIG2 0xa72c
6891#define CHV_EU311_PG_ENABLE (1<<1)
6892
Jeff McGee1c046bc2015-04-03 18:13:18 -07006893#define GEN9_SLICE_PGCTL_ACK(slice) (0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06006894#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07006895#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06006896
Jeff McGee1c046bc2015-04-03 18:13:18 -07006897#define GEN9_SS01_EU_PGCTL_ACK(slice) (0x805c + (slice)*0x8)
6898#define GEN9_SS23_EU_PGCTL_ACK(slice) (0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06006899#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
6900#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
6901#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
6902#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
6903#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
6904#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
6905#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
6906#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
6907
Ben Widawskye3689192012-05-25 16:56:22 -07006908#define GEN7_MISCCPCTL (0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01006909#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6910#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
6911#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Ben Widawskye3689192012-05-25 16:56:22 -07006912
Arun Siluvery245d9662015-08-03 20:24:56 +01006913#define GEN8_GARBCNTL 0xB004
6914#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
6915
Ben Widawskye3689192012-05-25 16:56:22 -07006916/* IVYBRIDGE DPF */
6917#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07006918#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07006919#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6920#define GEN7_PARITY_ERROR_VALID (1<<13)
6921#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6922#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6923#define GEN7_PARITY_ERROR_ROW(reg) \
6924 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6925#define GEN7_PARITY_ERROR_BANK(reg) \
6926 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6927#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6928 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6929#define GEN7_L3CDERRST1_ENABLE (1<<7)
6930
Ben Widawskyb9524a12012-05-25 16:56:24 -07006931#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07006932#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07006933#define GEN7_L3LOG_SIZE 0x80
6934
Jesse Barnes12f33822012-10-25 12:15:45 -07006935#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6936#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6937#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07006938#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01006939#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07006940#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6941
Damien Lespiau3ca5da42014-03-26 18:18:01 +00006942#define GEN9_HALF_SLICE_CHICKEN5 0xe188
6943#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00006944#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00006945
Kenneth Graunkec8966e12014-02-26 23:59:30 -08006946#define GEN8_ROW_CHICKEN 0xe4f0
6947#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08006948#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08006949
Jesse Barnes8ab43972012-10-25 12:15:42 -07006950#define GEN7_ROW_CHICKEN2 0xe4f4
6951#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6952#define DOP_CLOCK_GATING_DISABLE (1<<0)
6953
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006954#define HSW_ROW_CHICKEN3 0xe49c
6955#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6956
Ben Widawskyfd392b62013-11-04 22:52:39 -08006957#define HALF_SLICE_CHICKEN3 0xe184
Kenneth Graunke94411592014-12-31 16:23:00 -08006958#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08006959#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00006960#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07006961#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08006962
Nick Hoathcac23df2015-02-05 10:47:22 +00006963#define GEN9_HALF_SLICE_CHICKEN7 0xe194
6964#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
6965
Jani Nikulac46f1112014-10-27 16:26:52 +02006966/* Audio */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006967#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02006968#define INTEL_AUDIO_DEVCL 0x808629FB
6969#define INTEL_AUDIO_DEVBLC 0x80862801
6970#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08006971
6972#define G4X_AUD_CNTL_ST 0x620B4
Jani Nikulac46f1112014-10-27 16:26:52 +02006973#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6974#define G4X_ELDV_DEVCTG (1 << 14)
6975#define G4X_ELD_ADDR_MASK (0xf << 5)
6976#define G4X_ELD_ACK (1 << 4)
Wu Fengguange0dac652011-09-05 14:25:34 +08006977#define G4X_HDMIW_HDMIEDID 0x6210C
6978
Jani Nikulac46f1112014-10-27 16:26:52 +02006979#define _IBX_HDMIW_HDMIEDID_A 0xE2050
6980#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Wang Xingchao9b138a82012-08-09 16:52:18 +08006981#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006982 _IBX_HDMIW_HDMIEDID_A, \
6983 _IBX_HDMIW_HDMIEDID_B)
6984#define _IBX_AUD_CNTL_ST_A 0xE20B4
6985#define _IBX_AUD_CNTL_ST_B 0xE21B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08006986#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006987 _IBX_AUD_CNTL_ST_A, \
6988 _IBX_AUD_CNTL_ST_B)
6989#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6990#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6991#define IBX_ELD_ACK (1 << 4)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006992#define IBX_AUD_CNTL_ST2 0xE20C0
Jani Nikula82910ac2014-10-27 16:26:59 +02006993#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6994#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08006995
Jani Nikulac46f1112014-10-27 16:26:52 +02006996#define _CPT_HDMIW_HDMIEDID_A 0xE5050
6997#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Wang Xingchao9b138a82012-08-09 16:52:18 +08006998#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006999 _CPT_HDMIW_HDMIEDID_A, \
7000 _CPT_HDMIW_HDMIEDID_B)
7001#define _CPT_AUD_CNTL_ST_A 0xE50B4
7002#define _CPT_AUD_CNTL_ST_B 0xE51B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08007003#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007004 _CPT_AUD_CNTL_ST_A, \
7005 _CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007006#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08007007
Jani Nikulac46f1112014-10-27 16:26:52 +02007008#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7009#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007010#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007011 _VLV_HDMIW_HDMIEDID_A, \
7012 _VLV_HDMIW_HDMIEDID_B)
7013#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7014#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007015#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007016 _VLV_AUD_CNTL_ST_A, \
7017 _VLV_AUD_CNTL_ST_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007018#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
7019
Eric Anholtae662d32012-01-03 09:23:29 -08007020/* These are the 4 32-bit write offset registers for each stream
7021 * output buffer. It determines the offset from the
7022 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7023 */
7024#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
7025
Jani Nikulac46f1112014-10-27 16:26:52 +02007026#define _IBX_AUD_CONFIG_A 0xe2000
7027#define _IBX_AUD_CONFIG_B 0xe2100
Wang Xingchao9b138a82012-08-09 16:52:18 +08007028#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007029 _IBX_AUD_CONFIG_A, \
7030 _IBX_AUD_CONFIG_B)
7031#define _CPT_AUD_CONFIG_A 0xe5000
7032#define _CPT_AUD_CONFIG_B 0xe5100
Wang Xingchao9b138a82012-08-09 16:52:18 +08007033#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007034 _CPT_AUD_CONFIG_A, \
7035 _CPT_AUD_CONFIG_B)
7036#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7037#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007038#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02007039 _VLV_AUD_CONFIG_A, \
7040 _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007041
Wu Fengguangb6daa022012-01-06 14:41:31 -06007042#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7043#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7044#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02007045#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007046#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02007047#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007048#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03007049#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7050#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7051#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7052#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7053#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7054#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7055#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7056#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7057#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7058#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7059#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007060#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7061
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007062/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02007063#define _HSW_AUD_CONFIG_A 0x65000
7064#define _HSW_AUD_CONFIG_B 0x65100
7065#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
7066 _HSW_AUD_CONFIG_A, \
7067 _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007068
Jani Nikulac46f1112014-10-27 16:26:52 +02007069#define _HSW_AUD_MISC_CTRL_A 0x65010
7070#define _HSW_AUD_MISC_CTRL_B 0x65110
7071#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
7072 _HSW_AUD_MISC_CTRL_A, \
7073 _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007074
Jani Nikulac46f1112014-10-27 16:26:52 +02007075#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7076#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
7077#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
7078 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
7079 _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007080
7081/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02007082#define _HSW_AUD_DIG_CNVT_1 0x65080
7083#define _HSW_AUD_DIG_CNVT_2 0x65180
7084#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
7085 _HSW_AUD_DIG_CNVT_1, \
7086 _HSW_AUD_DIG_CNVT_2)
7087#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007088
Jani Nikulac46f1112014-10-27 16:26:52 +02007089#define _HSW_AUD_EDID_DATA_A 0x65050
7090#define _HSW_AUD_EDID_DATA_B 0x65150
7091#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
7092 _HSW_AUD_EDID_DATA_A, \
7093 _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007094
Jani Nikulac46f1112014-10-27 16:26:52 +02007095#define HSW_AUD_PIPE_CONV_CFG 0x6507c
7096#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
Jani Nikula82910ac2014-10-27 16:26:59 +02007097#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7098#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7099#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7100#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007101
Lu, Han632f3ab2015-05-05 09:05:47 +08007102#define HSW_AUD_CHICKENBIT 0x65f10
7103#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7104
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007105/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02007106#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
7107#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
7108#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
7109#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03007110#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7111#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007112#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007113#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7114#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007115#define HSW_PWR_WELL_FORCE_ON (1<<19)
7116#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007117
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007118/* SKL Fuse Status */
7119#define SKL_FUSE_STATUS 0x42000
7120#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7121#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7122#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7123#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7124
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007125/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007126#define TRANS_DDI_FUNC_CTL_A 0x60400
7127#define TRANS_DDI_FUNC_CTL_B 0x61400
7128#define TRANS_DDI_FUNC_CTL_C 0x62400
7129#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007130#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
7131
Paulo Zanoniad80a812012-10-24 16:06:19 -02007132#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007133/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007134#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007135#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007136#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7137#define TRANS_DDI_PORT_NONE (0<<28)
7138#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7139#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7140#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7141#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7142#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7143#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7144#define TRANS_DDI_BPC_MASK (7<<20)
7145#define TRANS_DDI_BPC_8 (0<<20)
7146#define TRANS_DDI_BPC_10 (1<<20)
7147#define TRANS_DDI_BPC_6 (2<<20)
7148#define TRANS_DDI_BPC_12 (3<<20)
7149#define TRANS_DDI_PVSYNC (1<<17)
7150#define TRANS_DDI_PHSYNC (1<<16)
7151#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7152#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7153#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7154#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7155#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10007156#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02007157#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007158
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007159/* DisplayPort Transport Control */
7160#define DP_TP_CTL_A 0x64040
7161#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007162#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
7163#define DP_TP_CTL_ENABLE (1<<31)
7164#define DP_TP_CTL_MODE_SST (0<<27)
7165#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10007166#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007167#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007168#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007169#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7170#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7171#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007172#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7173#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007174#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007175#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007176
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007177/* DisplayPort Transport Status */
7178#define DP_TP_STATUS_A 0x64044
7179#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007180#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10007181#define DP_TP_STATUS_IDLE_DONE (1<<25)
7182#define DP_TP_STATUS_ACT_SENT (1<<24)
7183#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7184#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7185#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7186#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7187#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007188
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007189/* DDI Buffer Control */
7190#define DDI_BUF_CTL_A 0x64000
7191#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007192#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
7193#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05307194#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007195#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00007196#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007197#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02007198#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02007199#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03007200#define DDI_PORT_WIDTH_MASK (7 << 1)
7201#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007202#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7203
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007204/* DDI Buffer Translations */
7205#define DDI_BUF_TRANS_A 0x64E00
7206#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007207#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007208
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007209/* Sideband Interface (SBI) is programmed indirectly, via
7210 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7211 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007212#define SBI_ADDR 0xC6000
7213#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007214#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02007215#define SBI_CTL_DEST_ICLK (0x0<<16)
7216#define SBI_CTL_DEST_MPHY (0x1<<16)
7217#define SBI_CTL_OP_IORD (0x2<<8)
7218#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007219#define SBI_CTL_OP_CRRD (0x6<<8)
7220#define SBI_CTL_OP_CRWR (0x7<<8)
7221#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007222#define SBI_RESPONSE_SUCCESS (0x0<<1)
7223#define SBI_BUSY (0x1<<0)
7224#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007225
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007226/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007227#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007228#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
7229#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7230#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
7231#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007232#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007233#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007234#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007235#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02007236#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007237#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007238#define SBI_SSCAUXDIV6 0x0610
7239#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007240#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007241#define SBI_GEN0 0x1f00
7242#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007243
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007244/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007245#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03007246#define PIXCLK_GATE_UNGATE (1<<0)
7247#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007248
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007249/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007250#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007251#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01007252#define SPLL_PLL_SSC (1<<28)
7253#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08007254#define SPLL_PLL_LCPLL (3<<28)
7255#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007256#define SPLL_PLL_FREQ_810MHz (0<<26)
7257#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08007258#define SPLL_PLL_FREQ_2700MHz (2<<26)
7259#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007260
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007261/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007262#define WRPLL_CTL1 0x46040
7263#define WRPLL_CTL2 0x46060
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007264#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007265#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03007266#define WRPLL_PLL_SSC (1<<28)
7267#define WRPLL_PLL_NON_SSC (2<<28)
7268#define WRPLL_PLL_LCPLL (3<<28)
7269#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03007270/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007271#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08007272#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007273#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08007274#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7275#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007276#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08007277#define WRPLL_DIVIDER_FB_SHIFT 16
7278#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007279
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007280/* Port clock selection */
7281#define PORT_CLK_SEL_A 0x46100
7282#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007283#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007284#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7285#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7286#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007287#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03007288#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007289#define PORT_CLK_SEL_WRPLL1 (4<<29)
7290#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007291#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08007292#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007293
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007294/* Transcoder clock selection */
7295#define TRANS_CLK_SEL_A 0x46140
7296#define TRANS_CLK_SEL_B 0x46144
7297#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
7298/* For each transcoder, we need to select the corresponding port clock */
7299#define TRANS_CLK_SEL_DISABLED (0x0<<29)
7300#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007301
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007302#define TRANSA_MSA_MISC 0x60410
7303#define TRANSB_MSA_MISC 0x61410
7304#define TRANSC_MSA_MISC 0x62410
7305#define TRANS_EDP_MSA_MISC 0x6f410
7306#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
7307
Paulo Zanonic9809792012-10-23 18:30:00 -02007308#define TRANS_MSA_SYNC_CLK (1<<0)
7309#define TRANS_MSA_6_BPC (0<<5)
7310#define TRANS_MSA_8_BPC (1<<5)
7311#define TRANS_MSA_10_BPC (2<<5)
7312#define TRANS_MSA_12_BPC (3<<5)
7313#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03007314
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007315/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007316#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007317#define LCPLL_PLL_DISABLE (1<<31)
7318#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007319#define LCPLL_CLK_FREQ_MASK (3<<26)
7320#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07007321#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7322#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7323#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007324#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007325#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007326#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007327#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007328#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007329#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7330
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007331/*
7332 * SKL Clocks
7333 */
7334
7335/* CDCLK_CTL */
7336#define CDCLK_CTL 0x46000
7337#define CDCLK_FREQ_SEL_MASK (3<<26)
7338#define CDCLK_FREQ_450_432 (0<<26)
7339#define CDCLK_FREQ_540 (1<<26)
7340#define CDCLK_FREQ_337_308 (2<<26)
7341#define CDCLK_FREQ_675_617 (3<<26)
7342#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7343
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307344#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7345#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7346#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7347#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7348#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7349#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7350
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007351/* LCPLL_CTL */
7352#define LCPLL1_CTL 0x46010
7353#define LCPLL2_CTL 0x46014
7354#define LCPLL_PLL_ENABLE (1<<31)
7355
7356/* DPLL control1 */
7357#define DPLL_CTRL1 0x6C058
7358#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7359#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007360#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7361#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7362#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007363#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007364#define DPLL_CTRL1_LINK_RATE_2700 0
7365#define DPLL_CTRL1_LINK_RATE_1350 1
7366#define DPLL_CTRL1_LINK_RATE_810 2
7367#define DPLL_CTRL1_LINK_RATE_1620 3
7368#define DPLL_CTRL1_LINK_RATE_1080 4
7369#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007370
7371/* DPLL control2 */
7372#define DPLL_CTRL2 0x6C05C
7373#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
7374#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007375#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007376#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
7377#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7378
7379/* DPLL Status */
7380#define DPLL_STATUS 0x6C060
7381#define DPLL_LOCK(id) (1<<((id)*8))
7382
7383/* DPLL cfg */
7384#define DPLL1_CFGCR1 0x6C040
7385#define DPLL2_CFGCR1 0x6C048
7386#define DPLL3_CFGCR1 0x6C050
7387#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7388#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
7389#define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
7390#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7391
7392#define DPLL1_CFGCR2 0x6C044
7393#define DPLL2_CFGCR2 0x6C04C
7394#define DPLL3_CFGCR2 0x6C054
7395#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
7396#define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
7397#define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
7398#define DPLL_CFGCR2_KDIV_MASK (3<<5)
7399#define DPLL_CFGCR2_KDIV(x) (x<<5)
7400#define DPLL_CFGCR2_KDIV_5 (0<<5)
7401#define DPLL_CFGCR2_KDIV_2 (1<<5)
7402#define DPLL_CFGCR2_KDIV_3 (2<<5)
7403#define DPLL_CFGCR2_KDIV_1 (3<<5)
7404#define DPLL_CFGCR2_PDIV_MASK (7<<2)
7405#define DPLL_CFGCR2_PDIV(x) (x<<2)
7406#define DPLL_CFGCR2_PDIV_1 (0<<2)
7407#define DPLL_CFGCR2_PDIV_2 (1<<2)
7408#define DPLL_CFGCR2_PDIV_3 (2<<2)
7409#define DPLL_CFGCR2_PDIV_7 (4<<2)
7410#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7411
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007412#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
7413#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
7414
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307415/* BXT display engine PLL */
7416#define BXT_DE_PLL_CTL 0x6d000
7417#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7418#define BXT_DE_PLL_RATIO_MASK 0xff
7419
7420#define BXT_DE_PLL_ENABLE 0x46070
7421#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7422#define BXT_DE_PLL_LOCK (1 << 30)
7423
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307424/* GEN9 DC */
7425#define DC_STATE_EN 0x45504
7426#define DC_STATE_EN_UPTO_DC5 (1<<0)
7427#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05307428#define DC_STATE_EN_UPTO_DC6 (2<<0)
7429#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7430
7431#define DC_STATE_DEBUG 0x45520
7432#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7433
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007434/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7435 * since on HSW we can't write to it using I915_WRITE. */
7436#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7437#define D_COMP_BDW 0x138144
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007438#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7439#define D_COMP_COMP_FORCE (1<<8)
7440#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007441
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007442/* Pipe WM_LINETIME - watermark line time */
7443#define PIPE_WM_LINETIME_A 0x45270
7444#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007445#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
7446 PIPE_WM_LINETIME_B)
7447#define PIPE_WM_LINETIME_MASK (0x1ff)
7448#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007449#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007450#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007451
7452/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007453#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00007454#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7455#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007456#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7457#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7458#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7459
Paulo Zanoni801bcff2013-05-31 10:08:35 -03007460#define WM_MISC 0x45260
7461#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7462
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007463#define WM_DBG 0x45280
7464#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7465#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7466#define WM_DBG_DISALLOW_SPRITE (1<<2)
7467
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007468/* pipe CSC */
7469#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7470#define _PIPE_A_CSC_COEFF_BY 0x49014
7471#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7472#define _PIPE_A_CSC_COEFF_BU 0x4901c
7473#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7474#define _PIPE_A_CSC_COEFF_BV 0x49024
7475#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03007476#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7477#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7478#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007479#define _PIPE_A_CSC_PREOFF_HI 0x49030
7480#define _PIPE_A_CSC_PREOFF_ME 0x49034
7481#define _PIPE_A_CSC_PREOFF_LO 0x49038
7482#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7483#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7484#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7485
7486#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7487#define _PIPE_B_CSC_COEFF_BY 0x49114
7488#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7489#define _PIPE_B_CSC_COEFF_BU 0x4911c
7490#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7491#define _PIPE_B_CSC_COEFF_BV 0x49124
7492#define _PIPE_B_CSC_MODE 0x49128
7493#define _PIPE_B_CSC_PREOFF_HI 0x49130
7494#define _PIPE_B_CSC_PREOFF_ME 0x49134
7495#define _PIPE_B_CSC_PREOFF_LO 0x49138
7496#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7497#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7498#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7499
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007500#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7501#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7502#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7503#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7504#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7505#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7506#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7507#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7508#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7509#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7510#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7511#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7512#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7513
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007514/* MIPI DSI registers */
7515
7516#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
Jani Nikula3230bf12013-08-27 15:12:16 +03007517
7518#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007519#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
7520#define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
7521#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007522#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7523#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05307524#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03007525#define DUAL_LINK_MODE_MASK (1 << 26)
7526#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7527#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007528#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007529#define FLOPPED_HSTX (1 << 23)
7530#define DE_INVERT (1 << 19) /* XXX */
7531#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7532#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7533#define AFE_LATCHOUT (1 << 17)
7534#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007535#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7536#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7537#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7538#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03007539#define CSB_SHIFT 9
7540#define CSB_MASK (3 << 9)
7541#define CSB_20MHZ (0 << 9)
7542#define CSB_10MHZ (1 << 9)
7543#define CSB_40MHZ (2 << 9)
7544#define BANDGAP_MASK (1 << 8)
7545#define BANDGAP_PNW_CIRCUIT (0 << 8)
7546#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007547#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7548#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7549#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7550#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007551#define TEARING_EFFECT_MASK (3 << 2)
7552#define TEARING_EFFECT_OFF (0 << 2)
7553#define TEARING_EFFECT_DSI (1 << 2)
7554#define TEARING_EFFECT_GPIO (2 << 2)
7555#define LANE_CONFIGURATION_SHIFT 0
7556#define LANE_CONFIGURATION_MASK (3 << 0)
7557#define LANE_CONFIGURATION_4LANE (0 << 0)
7558#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7559#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7560
7561#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007562#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
7563#define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
7564 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007565#define TEARING_EFFECT_DELAY_SHIFT 0
7566#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7567
7568/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307569#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03007570
7571/* MIPI DSI Controller and D-PHY registers */
7572
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307573#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007574#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
7575#define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
7576 _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03007577#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7578#define ULPS_STATE_MASK (3 << 1)
7579#define ULPS_STATE_ENTER (2 << 1)
7580#define ULPS_STATE_EXIT (1 << 1)
7581#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7582#define DEVICE_READY (1 << 0)
7583
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307584#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007585#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
7586#define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
7587 _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307588#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007589#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
7590#define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
7591 _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03007592#define TEARING_EFFECT (1 << 31)
7593#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7594#define GEN_READ_DATA_AVAIL (1 << 29)
7595#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7596#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7597#define RX_PROT_VIOLATION (1 << 26)
7598#define RX_INVALID_TX_LENGTH (1 << 25)
7599#define ACK_WITH_NO_ERROR (1 << 24)
7600#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7601#define LP_RX_TIMEOUT (1 << 22)
7602#define HS_TX_TIMEOUT (1 << 21)
7603#define DPI_FIFO_UNDERRUN (1 << 20)
7604#define LOW_CONTENTION (1 << 19)
7605#define HIGH_CONTENTION (1 << 18)
7606#define TXDSI_VC_ID_INVALID (1 << 17)
7607#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7608#define TXCHECKSUM_ERROR (1 << 15)
7609#define TXECC_MULTIBIT_ERROR (1 << 14)
7610#define TXECC_SINGLE_BIT_ERROR (1 << 13)
7611#define TXFALSE_CONTROL_ERROR (1 << 12)
7612#define RXDSI_VC_ID_INVALID (1 << 11)
7613#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7614#define RXCHECKSUM_ERROR (1 << 9)
7615#define RXECC_MULTIBIT_ERROR (1 << 8)
7616#define RXECC_SINGLE_BIT_ERROR (1 << 7)
7617#define RXFALSE_CONTROL_ERROR (1 << 6)
7618#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7619#define RX_LP_TX_SYNC_ERROR (1 << 4)
7620#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7621#define RXEOT_SYNC_ERROR (1 << 2)
7622#define RXSOT_SYNC_ERROR (1 << 1)
7623#define RXSOT_ERROR (1 << 0)
7624
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307625#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007626#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
7627#define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
7628 _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03007629#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7630#define CMD_MODE_NOT_SUPPORTED (0 << 13)
7631#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7632#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7633#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7634#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7635#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7636#define VID_MODE_FORMAT_MASK (0xf << 7)
7637#define VID_MODE_NOT_SUPPORTED (0 << 7)
7638#define VID_MODE_FORMAT_RGB565 (1 << 7)
7639#define VID_MODE_FORMAT_RGB666 (2 << 7)
7640#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
7641#define VID_MODE_FORMAT_RGB888 (4 << 7)
7642#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7643#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7644#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7645#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7646#define DATA_LANES_PRG_REG_SHIFT 0
7647#define DATA_LANES_PRG_REG_MASK (7 << 0)
7648
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307649#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007650#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
7651#define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
7652 _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007653#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7654
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307655#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007656#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
7657#define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7658 _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007659#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7660
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307661#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007662#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
7663#define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
7664 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007665#define TURN_AROUND_TIMEOUT_MASK 0x3f
7666
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307667#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007668#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
7669#define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
7670 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03007671#define DEVICE_RESET_TIMER_MASK 0xffff
7672
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307673#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007674#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
7675#define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7676 _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03007677#define VERTICAL_ADDRESS_SHIFT 16
7678#define VERTICAL_ADDRESS_MASK (0xffff << 16)
7679#define HORIZONTAL_ADDRESS_SHIFT 0
7680#define HORIZONTAL_ADDRESS_MASK 0xffff
7681
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307682#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007683#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
7684#define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
7685 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007686#define DBI_FIFO_EMPTY_HALF (0 << 0)
7687#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7688#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7689
7690/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307691#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007692#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
7693#define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7694 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007695
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307696#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007697#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
7698#define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7699 _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007700
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307701#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007702#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
7703#define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7704 _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007705
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307706#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007707#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
7708#define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
7709 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007710
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307711#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007712#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
7713#define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7714 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007715
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307716#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007717#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
7718#define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7719 _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007720
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307721#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007722#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
7723#define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7724 _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007725
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307726#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007727#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
7728#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
7729 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307730
Jani Nikula3230bf12013-08-27 15:12:16 +03007731/* regs above are bits 15:0 */
7732
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307733#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007734#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
7735#define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7736 _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007737#define DPI_LP_MODE (1 << 6)
7738#define BACKLIGHT_OFF (1 << 5)
7739#define BACKLIGHT_ON (1 << 4)
7740#define COLOR_MODE_OFF (1 << 3)
7741#define COLOR_MODE_ON (1 << 2)
7742#define TURN_ON (1 << 1)
7743#define SHUTDOWN (1 << 0)
7744
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307745#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007746#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7747#define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7748 _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007749#define COMMAND_BYTE_SHIFT 0
7750#define COMMAND_BYTE_MASK (0x3f << 0)
7751
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307752#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007753#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7754#define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7755 _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007756#define MASTER_INIT_TIMER_SHIFT 0
7757#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7758
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307759#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007760#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7761#define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7762 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007763#define MAX_RETURN_PKT_SIZE_SHIFT 0
7764#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7765
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307766#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007767#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7768#define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7769 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007770#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7771#define DISABLE_VIDEO_BTA (1 << 3)
7772#define IP_TG_CONFIG (1 << 2)
7773#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7774#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7775#define VIDEO_MODE_BURST (3 << 0)
7776
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307777#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007778#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7779#define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7780 _MIPIC_EOT_DISABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007781#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7782#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7783#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7784#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7785#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7786#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7787#define CLOCKSTOP (1 << 1)
7788#define EOT_DISABLE (1 << 0)
7789
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307790#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007791#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7792#define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7793 _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03007794#define LP_BYTECLK_SHIFT 0
7795#define LP_BYTECLK_MASK (0xffff << 0)
7796
7797/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307798#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007799#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7800#define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7801 _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007802
7803/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307804#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007805#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7806#define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7807 _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007808
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307809#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007810#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7811#define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7812 _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307813#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007814#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7815#define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7816 _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007817#define LONG_PACKET_WORD_COUNT_SHIFT 8
7818#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7819#define SHORT_PACKET_PARAM_SHIFT 8
7820#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7821#define VIRTUAL_CHANNEL_SHIFT 6
7822#define VIRTUAL_CHANNEL_MASK (3 << 6)
7823#define DATA_TYPE_SHIFT 0
7824#define DATA_TYPE_MASK (3f << 0)
7825/* data type values, see include/video/mipi_display.h */
7826
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307827#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007828#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
7829#define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7830 _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007831#define DPI_FIFO_EMPTY (1 << 28)
7832#define DBI_FIFO_EMPTY (1 << 27)
7833#define LP_CTRL_FIFO_EMPTY (1 << 26)
7834#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
7835#define LP_CTRL_FIFO_FULL (1 << 24)
7836#define HS_CTRL_FIFO_EMPTY (1 << 18)
7837#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
7838#define HS_CTRL_FIFO_FULL (1 << 16)
7839#define LP_DATA_FIFO_EMPTY (1 << 10)
7840#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
7841#define LP_DATA_FIFO_FULL (1 << 8)
7842#define HS_DATA_FIFO_EMPTY (1 << 2)
7843#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
7844#define HS_DATA_FIFO_FULL (1 << 0)
7845
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307846#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007847#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
7848#define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
7849 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007850#define DBI_HS_LP_MODE_MASK (1 << 0)
7851#define DBI_LP_MODE (1 << 0)
7852#define DBI_HS_MODE (0 << 0)
7853
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307854#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007855#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
7856#define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7857 _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03007858#define EXIT_ZERO_COUNT_SHIFT 24
7859#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
7860#define TRAIL_COUNT_SHIFT 16
7861#define TRAIL_COUNT_MASK (0x1f << 16)
7862#define CLK_ZERO_COUNT_SHIFT 8
7863#define CLK_ZERO_COUNT_MASK (0xff << 8)
7864#define PREPARE_COUNT_SHIFT 0
7865#define PREPARE_COUNT_MASK (0x3f << 0)
7866
7867/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307868#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007869#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
7870#define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7871 _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007872
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307873#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7874 + 0xb088)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007875#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307876 + 0xb888)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007877#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
7878 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007879#define LP_HS_SSW_CNT_SHIFT 16
7880#define LP_HS_SSW_CNT_MASK (0xffff << 16)
7881#define HS_LP_PWR_SW_CNT_SHIFT 0
7882#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7883
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307884#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007885#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
7886#define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
7887 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007888#define STOP_STATE_STALL_COUNTER_SHIFT 0
7889#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7890
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307891#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007892#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
7893#define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
7894 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307895#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007896#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
7897#define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7898 _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03007899#define RX_CONTENTION_DETECTED (1 << 0)
7900
7901/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307902#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03007903#define DBI_TYPEC_ENABLE (1 << 31)
7904#define DBI_TYPEC_WIP (1 << 30)
7905#define DBI_TYPEC_OPTION_SHIFT 28
7906#define DBI_TYPEC_OPTION_MASK (3 << 28)
7907#define DBI_TYPEC_FREQ_SHIFT 24
7908#define DBI_TYPEC_FREQ_MASK (0xf << 24)
7909#define DBI_TYPEC_OVERRIDE (1 << 8)
7910#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7911#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7912
7913
7914/* MIPI adapter registers */
7915
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307916#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007917#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
7918#define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
7919 _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007920#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7921#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7922#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7923#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7924#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7925#define READ_REQUEST_PRIORITY_SHIFT 3
7926#define READ_REQUEST_PRIORITY_MASK (3 << 3)
7927#define READ_REQUEST_PRIORITY_LOW (0 << 3)
7928#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7929#define RGB_FLIP_TO_BGR (1 << 2)
7930
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307931#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007932#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
7933#define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7934 _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03007935#define DATA_MEM_ADDRESS_SHIFT 5
7936#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7937#define DATA_VALID (1 << 0)
7938
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307939#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007940#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
7941#define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7942 _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03007943#define DATA_LENGTH_SHIFT 0
7944#define DATA_LENGTH_MASK (0xfffff << 0)
7945
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307946#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007947#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
7948#define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
7949 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03007950#define COMMAND_MEM_ADDRESS_SHIFT 5
7951#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7952#define AUTO_PWG_ENABLE (1 << 2)
7953#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7954#define COMMAND_VALID (1 << 0)
7955
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307956#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007957#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
7958#define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
7959 _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03007960#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7961#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7962
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307963#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007964#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
7965#define MIPI_READ_DATA_RETURN(port, n) \
7966 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
Shashank Sharmaa2560a62014-06-02 18:07:48 +05307967 + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03007968
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307969#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007970#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
7971#define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
7972 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03007973#define READ_DATA_VALID(n) (1 << (n))
7974
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007975/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00007976#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7977#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007978
Peter Antoine3bbaba02015-07-10 20:13:11 +03007979/* MOCS (Memory Object Control State) registers */
7980#define GEN9_LNCFCMOCS0 0xb020 /* L3 Cache Control base */
7981
7982#define GEN9_GFX_MOCS_0 0xc800 /* Graphics MOCS base register*/
7983#define GEN9_MFX0_MOCS_0 0xc900 /* Media 0 MOCS base register*/
7984#define GEN9_MFX1_MOCS_0 0xca00 /* Media 1 MOCS base register*/
7985#define GEN9_VEBOX_MOCS_0 0xcb00 /* Video MOCS base register*/
7986#define GEN9_BLT_MOCS_0 0xcc00 /* Blitter MOCS base register*/
7987
Jesse Barnes585fb112008-07-29 11:54:06 -07007988#endif /* _I915_REG_H_ */