blob: 11eb697dec0114f50b8c29e51e149f220be6b674 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
Imre Deak68b4d822013-05-08 13:14:06 +030055static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070056{
Imre Deak68b4d822013-05-08 13:14:06 +030057 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
58
59 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070060}
61
Chris Wilsondf0e9242010-09-09 16:20:55 +010062static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
63{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020064 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010065}
66
Chris Wilsonea5b2132010-08-04 13:50:23 +010067static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070068
69static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010070intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070071{
Jesse Barnes7183dc22011-07-07 11:10:58 -070072 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070073
74 switch (max_link_bw) {
75 case DP_LINK_BW_1_62:
76 case DP_LINK_BW_2_7:
77 break;
78 default:
79 max_link_bw = DP_LINK_BW_1_62;
80 break;
81 }
82 return max_link_bw;
83}
84
Adam Jacksoncd9dde42011-10-14 12:43:49 -040085/*
86 * The units on the numbers in the next two are... bizarre. Examples will
87 * make it clearer; this one parallels an example in the eDP spec.
88 *
89 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
90 *
91 * 270000 * 1 * 8 / 10 == 216000
92 *
93 * The actual data capacity of that configuration is 2.16Gbit/s, so the
94 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
95 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
96 * 119000. At 18bpp that's 2142000 kilobits per second.
97 *
98 * Thus the strange-looking division by 10 in intel_dp_link_required, to
99 * get the result in decakilobits instead of kilobits.
100 */
101
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700102static int
Keith Packardc8982612012-01-25 08:16:25 -0800103intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700104{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400105 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700106}
107
108static int
Dave Airliefe27d532010-06-30 11:46:17 +1000109intel_dp_max_data_rate(int max_link_clock, int max_lanes)
110{
111 return (max_link_clock * max_lanes * 8) / 10;
112}
113
114static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700115intel_dp_mode_valid(struct drm_connector *connector,
116 struct drm_display_mode *mode)
117{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100118 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300119 struct intel_connector *intel_connector = to_intel_connector(connector);
120 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100121 int target_clock = mode->clock;
122 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700123
Jani Nikuladd06f902012-10-19 14:51:50 +0300124 if (is_edp(intel_dp) && fixed_mode) {
125 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100126 return MODE_PANEL;
127
Jani Nikuladd06f902012-10-19 14:51:50 +0300128 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100129 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200130
131 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100132 }
133
Daniel Vetter36008362013-03-27 00:44:59 +0100134 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
135 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
136
137 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
138 mode_rate = intel_dp_link_required(target_clock, 18);
139
140 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200141 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 if (mode->clock < 10000)
144 return MODE_CLOCK_LOW;
145
Daniel Vetter0af78a22012-05-23 11:30:55 +0200146 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
147 return MODE_H_ILLEGAL;
148
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149 return MODE_OK;
150}
151
152static uint32_t
153pack_aux(uint8_t *src, int src_bytes)
154{
155 int i;
156 uint32_t v = 0;
157
158 if (src_bytes > 4)
159 src_bytes = 4;
160 for (i = 0; i < src_bytes; i++)
161 v |= ((uint32_t) src[i]) << ((3-i) * 8);
162 return v;
163}
164
165static void
166unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
167{
168 int i;
169 if (dst_bytes > 4)
170 dst_bytes = 4;
171 for (i = 0; i < dst_bytes; i++)
172 dst[i] = src >> ((3-i) * 8);
173}
174
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700175/* hrawclock is 1/4 the FSB frequency */
176static int
177intel_hrawclk(struct drm_device *dev)
178{
179 struct drm_i915_private *dev_priv = dev->dev_private;
180 uint32_t clkcfg;
181
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530182 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
183 if (IS_VALLEYVIEW(dev))
184 return 200;
185
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700186 clkcfg = I915_READ(CLKCFG);
187 switch (clkcfg & CLKCFG_FSB_MASK) {
188 case CLKCFG_FSB_400:
189 return 100;
190 case CLKCFG_FSB_533:
191 return 133;
192 case CLKCFG_FSB_667:
193 return 166;
194 case CLKCFG_FSB_800:
195 return 200;
196 case CLKCFG_FSB_1067:
197 return 266;
198 case CLKCFG_FSB_1333:
199 return 333;
200 /* these two are just a guess; one of them might be right */
201 case CLKCFG_FSB_1600:
202 case CLKCFG_FSB_1600_ALT:
203 return 400;
204 default:
205 return 133;
206 }
207}
208
Keith Packardebf33b12011-09-29 15:53:27 -0700209static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
210{
Paulo Zanoni30add222012-10-26 19:05:45 -0200211 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700212 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700213 u32 pp_stat_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700214
Jesse Barnes453c5422013-03-28 09:55:41 -0700215 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
216 return (I915_READ(pp_stat_reg) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700217}
218
219static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
220{
Paulo Zanoni30add222012-10-26 19:05:45 -0200221 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700222 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700223 u32 pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700224
Jesse Barnes453c5422013-03-28 09:55:41 -0700225 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
226 return (I915_READ(pp_ctrl_reg) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700227}
228
Keith Packard9b984da2011-09-19 13:54:47 -0700229static void
230intel_dp_check_edp(struct intel_dp *intel_dp)
231{
Paulo Zanoni30add222012-10-26 19:05:45 -0200232 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700233 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700234 u32 pp_stat_reg, pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700235
Keith Packard9b984da2011-09-19 13:54:47 -0700236 if (!is_edp(intel_dp))
237 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700238
239 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
240 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
241
Keith Packardebf33b12011-09-29 15:53:27 -0700242 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700243 WARN(1, "eDP powered off while attempting aux channel communication.\n");
244 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700245 I915_READ(pp_stat_reg),
246 I915_READ(pp_ctrl_reg));
Keith Packard9b984da2011-09-19 13:54:47 -0700247 }
248}
249
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100250static uint32_t
251intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
252{
253 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
254 struct drm_device *dev = intel_dig_port->base.base.dev;
255 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300256 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100257 uint32_t status;
258 bool done;
259
Daniel Vetteref04f002012-12-01 21:03:59 +0100260#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100261 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300262 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300263 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100264 else
265 done = wait_for_atomic(C, 10) == 0;
266 if (!done)
267 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
268 has_aux_irq);
269#undef C
270
271 return status;
272}
273
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700274static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100275intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700276 uint8_t *send, int send_bytes,
277 uint8_t *recv, int recv_size)
278{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200279 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
280 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700281 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300282 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700283 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100284 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700285 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700286 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200287 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100288 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
289
290 /* dp aux is extremely sensitive to irq latency, hence request the
291 * lowest possible wakeup latency and so prevent the cpu from going into
292 * deep sleep states.
293 */
294 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700295
Keith Packard9b984da2011-09-19 13:54:47 -0700296 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700297 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700298 * and would like to run at 2MHz. So, take the
299 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700300 *
301 * Note that PCH attached eDP panels should use a 125MHz input
302 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700303 */
Imre Deaka62d0832013-05-16 14:40:35 +0300304 if (IS_VALLEYVIEW(dev)) {
305 aux_clock_divider = 100;
306 } else if (intel_dig_port->port == PORT_A) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200307 if (HAS_DDI(dev))
Paulo Zanonib2b877f2013-05-03 17:23:42 -0300308 aux_clock_divider = DIV_ROUND_CLOSEST(
309 intel_ddi_get_cdclk_freq(dev_priv), 2000);
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530310 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800311 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800312 else
313 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
Jani Nikula2c55c332013-04-09 08:11:00 +0300314 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
315 /* Workaround for non-ULT HSW */
316 aux_clock_divider = 74;
317 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200318 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Jani Nikula2c55c332013-04-09 08:11:00 +0300319 } else {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800320 aux_clock_divider = intel_hrawclk(dev) / 2;
Jani Nikula2c55c332013-04-09 08:11:00 +0300321 }
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800322
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200323 if (IS_GEN6(dev))
324 precharge = 3;
325 else
326 precharge = 5;
327
Jesse Barnes11bee432011-08-01 15:02:20 -0700328 /* Try to wait for any previous AUX channel activity */
329 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100330 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700331 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
332 break;
333 msleep(1);
334 }
335
336 if (try == 3) {
337 WARN(1, "dp_aux_ch not started status 0x%08x\n",
338 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100339 ret = -EBUSY;
340 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100341 }
342
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700343 /* Must try at least 3 times according to DP spec */
344 for (try = 0; try < 5; try++) {
345 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100346 for (i = 0; i < send_bytes; i += 4)
347 I915_WRITE(ch_data + i,
348 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400349
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700350 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100351 I915_WRITE(ch_ctl,
352 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100353 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100354 DP_AUX_CH_CTL_TIME_OUT_400us |
355 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
356 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
357 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
358 DP_AUX_CH_CTL_DONE |
359 DP_AUX_CH_CTL_TIME_OUT_ERROR |
360 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100361
362 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400363
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700364 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100365 I915_WRITE(ch_ctl,
366 status |
367 DP_AUX_CH_CTL_DONE |
368 DP_AUX_CH_CTL_TIME_OUT_ERROR |
369 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400370
371 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
372 DP_AUX_CH_CTL_RECEIVE_ERROR))
373 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100374 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700375 break;
376 }
377
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700378 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700379 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100380 ret = -EBUSY;
381 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700382 }
383
384 /* Check for timeout or receive error.
385 * Timeouts occur when the sink is not connected
386 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700387 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700388 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100389 ret = -EIO;
390 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700391 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700392
393 /* Timeouts occur when the device isn't connected, so they're
394 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700395 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800396 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100397 ret = -ETIMEDOUT;
398 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700399 }
400
401 /* Unload any bytes sent back from the other side */
402 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
403 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700404 if (recv_bytes > recv_size)
405 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400406
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100407 for (i = 0; i < recv_bytes; i += 4)
408 unpack_aux(I915_READ(ch_data + i),
409 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700410
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100411 ret = recv_bytes;
412out:
413 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
414
415 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700416}
417
418/* Write data to the aux channel in native mode */
419static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100420intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700421 uint16_t address, uint8_t *send, int send_bytes)
422{
423 int ret;
424 uint8_t msg[20];
425 int msg_bytes;
426 uint8_t ack;
427
Keith Packard9b984da2011-09-19 13:54:47 -0700428 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700429 if (send_bytes > 16)
430 return -1;
431 msg[0] = AUX_NATIVE_WRITE << 4;
432 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800433 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700434 msg[3] = send_bytes - 1;
435 memcpy(&msg[4], send, send_bytes);
436 msg_bytes = send_bytes + 4;
437 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100438 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700439 if (ret < 0)
440 return ret;
441 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
442 break;
443 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
444 udelay(100);
445 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700446 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700447 }
448 return send_bytes;
449}
450
451/* Write a single byte to the aux channel in native mode */
452static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100453intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700454 uint16_t address, uint8_t byte)
455{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100456 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700457}
458
459/* read bytes from a native aux channel */
460static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100461intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700462 uint16_t address, uint8_t *recv, int recv_bytes)
463{
464 uint8_t msg[4];
465 int msg_bytes;
466 uint8_t reply[20];
467 int reply_bytes;
468 uint8_t ack;
469 int ret;
470
Keith Packard9b984da2011-09-19 13:54:47 -0700471 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700472 msg[0] = AUX_NATIVE_READ << 4;
473 msg[1] = address >> 8;
474 msg[2] = address & 0xff;
475 msg[3] = recv_bytes - 1;
476
477 msg_bytes = 4;
478 reply_bytes = recv_bytes + 1;
479
480 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100481 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700482 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700483 if (ret == 0)
484 return -EPROTO;
485 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700486 return ret;
487 ack = reply[0];
488 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
489 memcpy(recv, reply + 1, ret - 1);
490 return ret - 1;
491 }
492 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
493 udelay(100);
494 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700495 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 }
497}
498
499static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000500intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
501 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700502{
Dave Airlieab2c0672009-12-04 10:55:24 +1000503 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100504 struct intel_dp *intel_dp = container_of(adapter,
505 struct intel_dp,
506 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000507 uint16_t address = algo_data->address;
508 uint8_t msg[5];
509 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000510 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000511 int msg_bytes;
512 int reply_bytes;
513 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700514
Keith Packard9b984da2011-09-19 13:54:47 -0700515 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000516 /* Set up the command byte */
517 if (mode & MODE_I2C_READ)
518 msg[0] = AUX_I2C_READ << 4;
519 else
520 msg[0] = AUX_I2C_WRITE << 4;
521
522 if (!(mode & MODE_I2C_STOP))
523 msg[0] |= AUX_I2C_MOT << 4;
524
525 msg[1] = address >> 8;
526 msg[2] = address;
527
528 switch (mode) {
529 case MODE_I2C_WRITE:
530 msg[3] = 0;
531 msg[4] = write_byte;
532 msg_bytes = 5;
533 reply_bytes = 1;
534 break;
535 case MODE_I2C_READ:
536 msg[3] = 0;
537 msg_bytes = 4;
538 reply_bytes = 2;
539 break;
540 default:
541 msg_bytes = 3;
542 reply_bytes = 1;
543 break;
544 }
545
David Flynn8316f332010-12-08 16:10:21 +0000546 for (retry = 0; retry < 5; retry++) {
547 ret = intel_dp_aux_ch(intel_dp,
548 msg, msg_bytes,
549 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000550 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000551 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000552 return ret;
553 }
David Flynn8316f332010-12-08 16:10:21 +0000554
555 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
556 case AUX_NATIVE_REPLY_ACK:
557 /* I2C-over-AUX Reply field is only valid
558 * when paired with AUX ACK.
559 */
560 break;
561 case AUX_NATIVE_REPLY_NACK:
562 DRM_DEBUG_KMS("aux_ch native nack\n");
563 return -EREMOTEIO;
564 case AUX_NATIVE_REPLY_DEFER:
565 udelay(100);
566 continue;
567 default:
568 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
569 reply[0]);
570 return -EREMOTEIO;
571 }
572
Dave Airlieab2c0672009-12-04 10:55:24 +1000573 switch (reply[0] & AUX_I2C_REPLY_MASK) {
574 case AUX_I2C_REPLY_ACK:
575 if (mode == MODE_I2C_READ) {
576 *read_byte = reply[1];
577 }
578 return reply_bytes - 1;
579 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000580 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000581 return -EREMOTEIO;
582 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000583 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000584 udelay(100);
585 break;
586 default:
David Flynn8316f332010-12-08 16:10:21 +0000587 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000588 return -EREMOTEIO;
589 }
590 }
David Flynn8316f332010-12-08 16:10:21 +0000591
592 DRM_ERROR("too many retries, giving up\n");
593 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700594}
595
596static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100597intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800598 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700599{
Keith Packard0b5c5412011-09-28 16:41:05 -0700600 int ret;
601
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800602 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100603 intel_dp->algo.running = false;
604 intel_dp->algo.address = 0;
605 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700606
Akshay Joshi0206e352011-08-16 15:34:10 -0400607 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100608 intel_dp->adapter.owner = THIS_MODULE;
609 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400610 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100611 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
612 intel_dp->adapter.algo_data = &intel_dp->algo;
613 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
614
Keith Packard0b5c5412011-09-28 16:41:05 -0700615 ironlake_edp_panel_vdd_on(intel_dp);
616 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700617 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700618 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700619}
620
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200621static void
622intel_dp_set_clock(struct intel_encoder *encoder,
623 struct intel_crtc_config *pipe_config, int link_bw)
624{
625 struct drm_device *dev = encoder->base.dev;
626
627 if (IS_G4X(dev)) {
628 if (link_bw == DP_LINK_BW_1_62) {
629 pipe_config->dpll.p1 = 2;
630 pipe_config->dpll.p2 = 10;
631 pipe_config->dpll.n = 2;
632 pipe_config->dpll.m1 = 23;
633 pipe_config->dpll.m2 = 8;
634 } else {
635 pipe_config->dpll.p1 = 1;
636 pipe_config->dpll.p2 = 10;
637 pipe_config->dpll.n = 1;
638 pipe_config->dpll.m1 = 14;
639 pipe_config->dpll.m2 = 2;
640 }
641 pipe_config->clock_set = true;
642 } else if (IS_HASWELL(dev)) {
643 /* Haswell has special-purpose DP DDI clocks. */
644 } else if (HAS_PCH_SPLIT(dev)) {
645 if (link_bw == DP_LINK_BW_1_62) {
646 pipe_config->dpll.n = 1;
647 pipe_config->dpll.p1 = 2;
648 pipe_config->dpll.p2 = 10;
649 pipe_config->dpll.m1 = 12;
650 pipe_config->dpll.m2 = 9;
651 } else {
652 pipe_config->dpll.n = 2;
653 pipe_config->dpll.p1 = 1;
654 pipe_config->dpll.p2 = 10;
655 pipe_config->dpll.m1 = 14;
656 pipe_config->dpll.m2 = 8;
657 }
658 pipe_config->clock_set = true;
659 } else if (IS_VALLEYVIEW(dev)) {
660 /* FIXME: Need to figure out optimized DP clocks for vlv. */
661 }
662}
663
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200664bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100665intel_dp_compute_config(struct intel_encoder *encoder,
666 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700667{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100668 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100669 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100670 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100671 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300672 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700673 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300674 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700675 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200676 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100677 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200678 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700679 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200680 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700681
Imre Deakbc7d38a2013-05-16 14:40:36 +0300682 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100683 pipe_config->has_pch_encoder = true;
684
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200685 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700686
Jani Nikuladd06f902012-10-19 14:51:50 +0300687 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
688 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
689 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700690 if (!HAS_PCH_SPLIT(dev))
691 intel_gmch_panel_fitting(intel_crtc, pipe_config,
692 intel_connector->panel.fitting_mode);
693 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700694 intel_pch_panel_fitting(intel_crtc, pipe_config,
695 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100696 }
697
Daniel Vettercb1793c2012-06-04 18:39:21 +0200698 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200699 return false;
700
Daniel Vetter083f9562012-04-20 20:23:49 +0200701 DRM_DEBUG_KMS("DP link computation with max lane count %i "
702 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200703 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200704
Daniel Vetter36008362013-03-27 00:44:59 +0100705 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
706 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200707 bpp = pipe_config->pipe_bpp;
Daniel Vettere1b73cb2013-05-21 09:52:16 +0200708 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp)
709 bpp = min_t(int, bpp, dev_priv->vbt.edp_bpp);
Daniel Vetter657445f2013-05-04 10:09:18 +0200710
Daniel Vetter36008362013-03-27 00:44:59 +0100711 for (; bpp >= 6*3; bpp -= 2*3) {
Daniel Vetterff9a6752013-06-01 17:16:21 +0200712 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200713
Daniel Vetter36008362013-03-27 00:44:59 +0100714 for (clock = 0; clock <= max_clock; clock++) {
715 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
716 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
717 link_avail = intel_dp_max_data_rate(link_clock,
718 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200719
Daniel Vetter36008362013-03-27 00:44:59 +0100720 if (mode_rate <= link_avail) {
721 goto found;
722 }
723 }
724 }
725 }
726
727 return false;
728
729found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200730 if (intel_dp->color_range_auto) {
731 /*
732 * See:
733 * CEA-861-E - 5.1 Default Encoding Parameters
734 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
735 */
Thierry Reding18316c82012-12-20 15:41:44 +0100736 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200737 intel_dp->color_range = DP_COLOR_RANGE_16_235;
738 else
739 intel_dp->color_range = 0;
740 }
741
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200742 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100743 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200744
Daniel Vetter36008362013-03-27 00:44:59 +0100745 intel_dp->link_bw = bws[clock];
746 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200747 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200748 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200749
Daniel Vetter36008362013-03-27 00:44:59 +0100750 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
751 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200752 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100753 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
754 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700755
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200756 intel_link_compute_m_n(bpp, lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200757 adjusted_mode->clock, pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200758 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700759
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200760 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
761
Daniel Vetter36008362013-03-27 00:44:59 +0100762 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700763}
764
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300765void intel_dp_init_link_config(struct intel_dp *intel_dp)
766{
767 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
768 intel_dp->link_configuration[0] = intel_dp->link_bw;
769 intel_dp->link_configuration[1] = intel_dp->lane_count;
770 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
771 /*
772 * Check for DPCD version > 1.1 and enhanced framing support
773 */
774 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
775 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
776 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
777 }
778}
779
Daniel Vetter7c62a162013-06-01 17:16:20 +0200780static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100781{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200782 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
783 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
784 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100785 struct drm_i915_private *dev_priv = dev->dev_private;
786 u32 dpa_ctl;
787
Daniel Vetterff9a6752013-06-01 17:16:21 +0200788 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100789 dpa_ctl = I915_READ(DP_A);
790 dpa_ctl &= ~DP_PLL_FREQ_MASK;
791
Daniel Vetterff9a6752013-06-01 17:16:21 +0200792 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100793 /* For a long time we've carried around a ILK-DevA w/a for the
794 * 160MHz clock. If we're really unlucky, it's still required.
795 */
796 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100797 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200798 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100799 } else {
800 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200801 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100802 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100803
Daniel Vetterea9b6002012-11-29 15:59:31 +0100804 I915_WRITE(DP_A, dpa_ctl);
805
806 POSTING_READ(DP_A);
807 udelay(500);
808}
809
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700810static void
811intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
812 struct drm_display_mode *adjusted_mode)
813{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800814 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700815 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100816 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300817 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200818 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700819
Keith Packard417e8222011-11-01 19:54:11 -0700820 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800821 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700822 *
823 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800824 * SNB CPU
825 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700826 * CPT PCH
827 *
828 * IBX PCH and CPU are the same for almost everything,
829 * except that the CPU DP PLL is configured in this
830 * register
831 *
832 * CPT PCH is quite different, having many bits moved
833 * to the TRANS_DP_CTL register instead. That
834 * configuration happens (oddly) in ironlake_pch_enable
835 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400836
Keith Packard417e8222011-11-01 19:54:11 -0700837 /* Preserve the BIOS-computed detected bit. This is
838 * supposed to be read-only.
839 */
840 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700841
Keith Packard417e8222011-11-01 19:54:11 -0700842 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700843 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200844 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700845
Wu Fengguange0dac652011-09-05 14:25:34 +0800846 if (intel_dp->has_audio) {
847 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200848 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100849 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800850 intel_write_eld(encoder, adjusted_mode);
851 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300852
853 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700854
Keith Packard417e8222011-11-01 19:54:11 -0700855 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800856
Imre Deakbc7d38a2013-05-16 14:40:36 +0300857 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800858 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
859 intel_dp->DP |= DP_SYNC_HS_HIGH;
860 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
861 intel_dp->DP |= DP_SYNC_VS_HIGH;
862 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
863
864 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
865 intel_dp->DP |= DP_ENHANCED_FRAMING;
866
Daniel Vetter7c62a162013-06-01 17:16:20 +0200867 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300868 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700869 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200870 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700871
872 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
873 intel_dp->DP |= DP_SYNC_HS_HIGH;
874 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
875 intel_dp->DP |= DP_SYNC_VS_HIGH;
876 intel_dp->DP |= DP_LINK_TRAIN_OFF;
877
878 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
879 intel_dp->DP |= DP_ENHANCED_FRAMING;
880
Daniel Vetter7c62a162013-06-01 17:16:20 +0200881 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -0700882 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -0700883 } else {
884 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800885 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100886
Imre Deakbc7d38a2013-05-16 14:40:36 +0300887 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +0200888 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889}
890
Keith Packard99ea7122011-11-01 19:57:50 -0700891#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
892#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
893
894#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
895#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
896
897#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
898#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
899
900static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
901 u32 mask,
902 u32 value)
903{
Paulo Zanoni30add222012-10-26 19:05:45 -0200904 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700905 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700906 u32 pp_stat_reg, pp_ctrl_reg;
907
908 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
909 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
Keith Packard99ea7122011-11-01 19:57:50 -0700910
911 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700912 mask, value,
913 I915_READ(pp_stat_reg),
914 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700915
Jesse Barnes453c5422013-03-28 09:55:41 -0700916 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -0700917 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700918 I915_READ(pp_stat_reg),
919 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700920 }
921}
922
923static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
924{
925 DRM_DEBUG_KMS("Wait for panel power on\n");
926 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
927}
928
Keith Packardbd943152011-09-18 23:09:52 -0700929static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
930{
Keith Packardbd943152011-09-18 23:09:52 -0700931 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700932 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700933}
Keith Packardbd943152011-09-18 23:09:52 -0700934
Keith Packard99ea7122011-11-01 19:57:50 -0700935static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
936{
937 DRM_DEBUG_KMS("Wait for panel power cycle\n");
938 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
939}
Keith Packardbd943152011-09-18 23:09:52 -0700940
Keith Packard99ea7122011-11-01 19:57:50 -0700941
Keith Packard832dd3c2011-11-01 19:34:06 -0700942/* Read the current pp_control value, unlocking the register if it
943 * is locked
944 */
945
Jesse Barnes453c5422013-03-28 09:55:41 -0700946static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -0700947{
Jesse Barnes453c5422013-03-28 09:55:41 -0700948 struct drm_device *dev = intel_dp_to_dev(intel_dp);
949 struct drm_i915_private *dev_priv = dev->dev_private;
950 u32 control;
951 u32 pp_ctrl_reg;
952
953 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
954 control = I915_READ(pp_ctrl_reg);
Keith Packard832dd3c2011-11-01 19:34:06 -0700955
956 control &= ~PANEL_UNLOCK_MASK;
957 control |= PANEL_UNLOCK_REGS;
958 return control;
Keith Packardbd943152011-09-18 23:09:52 -0700959}
960
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -0200961void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -0800962{
Paulo Zanoni30add222012-10-26 19:05:45 -0200963 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -0800964 struct drm_i915_private *dev_priv = dev->dev_private;
965 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -0700966 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -0800967
Keith Packard97af61f572011-09-28 16:23:51 -0700968 if (!is_edp(intel_dp))
969 return;
Keith Packardf01eca22011-09-28 16:48:10 -0700970 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -0800971
Keith Packardbd943152011-09-18 23:09:52 -0700972 WARN(intel_dp->want_panel_vdd,
973 "eDP VDD already requested on\n");
974
975 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -0700976
Keith Packardbd943152011-09-18 23:09:52 -0700977 if (ironlake_edp_have_panel_vdd(intel_dp)) {
978 DRM_DEBUG_KMS("eDP VDD already on\n");
979 return;
980 }
981
Keith Packard99ea7122011-11-01 19:57:50 -0700982 if (!ironlake_edp_have_panel_power(intel_dp))
983 ironlake_wait_panel_power_cycle(intel_dp);
984
Jesse Barnes453c5422013-03-28 09:55:41 -0700985 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -0800986 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700987
Jesse Barnes453c5422013-03-28 09:55:41 -0700988 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
989 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
990
991 I915_WRITE(pp_ctrl_reg, pp);
992 POSTING_READ(pp_ctrl_reg);
993 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
994 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -0700995 /*
996 * If the panel wasn't on, delay before accessing aux channel
997 */
998 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -0700999 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001000 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001001 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001002}
1003
Keith Packardbd943152011-09-18 23:09:52 -07001004static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001005{
Paulo Zanoni30add222012-10-26 19:05:45 -02001006 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001007 struct drm_i915_private *dev_priv = dev->dev_private;
1008 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001009 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001010
Daniel Vettera0e99e62012-12-02 01:05:46 +01001011 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1012
Keith Packardbd943152011-09-18 23:09:52 -07001013 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07001014 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001015 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001016
1017 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1018 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1019
1020 I915_WRITE(pp_ctrl_reg, pp);
1021 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001022
Keith Packardbd943152011-09-18 23:09:52 -07001023 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001024 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1025 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001026 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001027 }
1028}
1029
1030static void ironlake_panel_vdd_work(struct work_struct *__work)
1031{
1032 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1033 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001034 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001035
Keith Packard627f7672011-10-31 11:30:10 -07001036 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001037 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001038 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001039}
1040
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001041void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001042{
Keith Packard97af61f572011-09-28 16:23:51 -07001043 if (!is_edp(intel_dp))
1044 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001045
Keith Packardbd943152011-09-18 23:09:52 -07001046 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1047 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001048
Keith Packardbd943152011-09-18 23:09:52 -07001049 intel_dp->want_panel_vdd = false;
1050
1051 if (sync) {
1052 ironlake_panel_vdd_off_sync(intel_dp);
1053 } else {
1054 /*
1055 * Queue the timer to fire a long
1056 * time from now (relative to the power down delay)
1057 * to keep the panel power up across a sequence of operations
1058 */
1059 schedule_delayed_work(&intel_dp->panel_vdd_work,
1060 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1061 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001062}
1063
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001064void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001065{
Paulo Zanoni30add222012-10-26 19:05:45 -02001066 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001067 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001068 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001069 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001070
Keith Packard97af61f572011-09-28 16:23:51 -07001071 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001072 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001073
1074 DRM_DEBUG_KMS("Turn eDP power on\n");
1075
1076 if (ironlake_edp_have_panel_power(intel_dp)) {
1077 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001078 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001079 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001080
Keith Packard99ea7122011-11-01 19:57:50 -07001081 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001082
Jesse Barnes453c5422013-03-28 09:55:41 -07001083 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001084 if (IS_GEN5(dev)) {
1085 /* ILK workaround: disable reset around power sequence */
1086 pp &= ~PANEL_POWER_RESET;
1087 I915_WRITE(PCH_PP_CONTROL, pp);
1088 POSTING_READ(PCH_PP_CONTROL);
1089 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001090
Keith Packard1c0ae802011-09-19 13:59:29 -07001091 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001092 if (!IS_GEN5(dev))
1093 pp |= PANEL_POWER_RESET;
1094
Jesse Barnes453c5422013-03-28 09:55:41 -07001095 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1096
1097 I915_WRITE(pp_ctrl_reg, pp);
1098 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001099
Keith Packard99ea7122011-11-01 19:57:50 -07001100 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001101
Keith Packard05ce1a42011-09-29 16:33:01 -07001102 if (IS_GEN5(dev)) {
1103 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1104 I915_WRITE(PCH_PP_CONTROL, pp);
1105 POSTING_READ(PCH_PP_CONTROL);
1106 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001107}
1108
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001109void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001110{
Paulo Zanoni30add222012-10-26 19:05:45 -02001111 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001112 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001113 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001114 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001115
Keith Packard97af61f572011-09-28 16:23:51 -07001116 if (!is_edp(intel_dp))
1117 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001118
Keith Packard99ea7122011-11-01 19:57:50 -07001119 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001120
Daniel Vetter6cb49832012-05-20 17:14:50 +02001121 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001122
Jesse Barnes453c5422013-03-28 09:55:41 -07001123 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001124 /* We need to switch off panel power _and_ force vdd, for otherwise some
1125 * panels get very unhappy and cease to work. */
1126 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001127
1128 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1129
1130 I915_WRITE(pp_ctrl_reg, pp);
1131 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001132
Daniel Vetter35a38552012-08-12 22:17:14 +02001133 intel_dp->want_panel_vdd = false;
1134
Keith Packard99ea7122011-11-01 19:57:50 -07001135 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001136}
1137
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001138void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001139{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001140 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1141 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001142 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001143 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001144 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001145 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001146
Keith Packardf01eca22011-09-28 16:48:10 -07001147 if (!is_edp(intel_dp))
1148 return;
1149
Zhao Yakui28c97732009-10-09 11:39:41 +08001150 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001151 /*
1152 * If we enable the backlight right away following a panel power
1153 * on, we may see slight flicker as the panel syncs with the eDP
1154 * link. So delay a bit to make sure the image is solid before
1155 * allowing it to appear.
1156 */
Keith Packardf01eca22011-09-28 16:48:10 -07001157 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001158 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001159 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001160
1161 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1162
1163 I915_WRITE(pp_ctrl_reg, pp);
1164 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001165
1166 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001167}
1168
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001169void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001170{
Paulo Zanoni30add222012-10-26 19:05:45 -02001171 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001172 struct drm_i915_private *dev_priv = dev->dev_private;
1173 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001174 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001175
Keith Packardf01eca22011-09-28 16:48:10 -07001176 if (!is_edp(intel_dp))
1177 return;
1178
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001179 intel_panel_disable_backlight(dev);
1180
Zhao Yakui28c97732009-10-09 11:39:41 +08001181 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001182 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001183 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001184
1185 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1186
1187 I915_WRITE(pp_ctrl_reg, pp);
1188 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001189 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001190}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001191
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001192static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001193{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001194 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1195 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1196 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001197 struct drm_i915_private *dev_priv = dev->dev_private;
1198 u32 dpa_ctl;
1199
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001200 assert_pipe_disabled(dev_priv,
1201 to_intel_crtc(crtc)->pipe);
1202
Jesse Barnesd240f202010-08-13 15:43:26 -07001203 DRM_DEBUG_KMS("\n");
1204 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001205 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1206 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1207
1208 /* We don't adjust intel_dp->DP while tearing down the link, to
1209 * facilitate link retraining (e.g. after hotplug). Hence clear all
1210 * enable bits here to ensure that we don't enable too much. */
1211 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1212 intel_dp->DP |= DP_PLL_ENABLE;
1213 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001214 POSTING_READ(DP_A);
1215 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001216}
1217
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001218static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001219{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001220 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1221 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1222 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001223 struct drm_i915_private *dev_priv = dev->dev_private;
1224 u32 dpa_ctl;
1225
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001226 assert_pipe_disabled(dev_priv,
1227 to_intel_crtc(crtc)->pipe);
1228
Jesse Barnesd240f202010-08-13 15:43:26 -07001229 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001230 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1231 "dp pll off, should be on\n");
1232 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1233
1234 /* We can't rely on the value tracked for the DP register in
1235 * intel_dp->DP because link_down must not change that (otherwise link
1236 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001237 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001238 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001239 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001240 udelay(200);
1241}
1242
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001243/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001244void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001245{
1246 int ret, i;
1247
1248 /* Should have a valid DPCD by this point */
1249 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1250 return;
1251
1252 if (mode != DRM_MODE_DPMS_ON) {
1253 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1254 DP_SET_POWER_D3);
1255 if (ret != 1)
1256 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1257 } else {
1258 /*
1259 * When turning on, we need to retry for 1ms to give the sink
1260 * time to wake up.
1261 */
1262 for (i = 0; i < 3; i++) {
1263 ret = intel_dp_aux_native_write_1(intel_dp,
1264 DP_SET_POWER,
1265 DP_SET_POWER_D0);
1266 if (ret == 1)
1267 break;
1268 msleep(1);
1269 }
1270 }
1271}
1272
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001273static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1274 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001275{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001276 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001277 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001278 struct drm_device *dev = encoder->base.dev;
1279 struct drm_i915_private *dev_priv = dev->dev_private;
1280 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001281
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001282 if (!(tmp & DP_PORT_EN))
1283 return false;
1284
Imre Deakbc7d38a2013-05-16 14:40:36 +03001285 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001286 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001287 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001288 *pipe = PORT_TO_PIPE(tmp);
1289 } else {
1290 u32 trans_sel;
1291 u32 trans_dp;
1292 int i;
1293
1294 switch (intel_dp->output_reg) {
1295 case PCH_DP_B:
1296 trans_sel = TRANS_DP_PORT_SEL_B;
1297 break;
1298 case PCH_DP_C:
1299 trans_sel = TRANS_DP_PORT_SEL_C;
1300 break;
1301 case PCH_DP_D:
1302 trans_sel = TRANS_DP_PORT_SEL_D;
1303 break;
1304 default:
1305 return true;
1306 }
1307
1308 for_each_pipe(i) {
1309 trans_dp = I915_READ(TRANS_DP_CTL(i));
1310 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1311 *pipe = i;
1312 return true;
1313 }
1314 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001315
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001316 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1317 intel_dp->output_reg);
1318 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001319
1320 return true;
1321}
1322
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001323static void intel_dp_get_config(struct intel_encoder *encoder,
1324 struct intel_crtc_config *pipe_config)
1325{
1326 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001327 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001328 struct drm_device *dev = encoder->base.dev;
1329 struct drm_i915_private *dev_priv = dev->dev_private;
1330 enum port port = dp_to_dig_port(intel_dp)->port;
1331 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001332
Xiong Zhang63000ef2013-06-28 12:59:06 +08001333 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1334 tmp = I915_READ(intel_dp->output_reg);
1335 if (tmp & DP_SYNC_HS_HIGH)
1336 flags |= DRM_MODE_FLAG_PHSYNC;
1337 else
1338 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001339
Xiong Zhang63000ef2013-06-28 12:59:06 +08001340 if (tmp & DP_SYNC_VS_HIGH)
1341 flags |= DRM_MODE_FLAG_PVSYNC;
1342 else
1343 flags |= DRM_MODE_FLAG_NVSYNC;
1344 } else {
1345 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1346 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1347 flags |= DRM_MODE_FLAG_PHSYNC;
1348 else
1349 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001350
Xiong Zhang63000ef2013-06-28 12:59:06 +08001351 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1352 flags |= DRM_MODE_FLAG_PVSYNC;
1353 else
1354 flags |= DRM_MODE_FLAG_NVSYNC;
1355 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001356
1357 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001358
1359 if (dp_to_dig_port(intel_dp)->port == PORT_A) {
1360 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1361 pipe_config->port_clock = 162000;
1362 else
1363 pipe_config->port_clock = 270000;
1364 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001365}
1366
Daniel Vettere8cb4552012-07-01 13:05:48 +02001367static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001368{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001369 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001370 enum port port = dp_to_dig_port(intel_dp)->port;
1371 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001372
1373 /* Make sure the panel is off before trying to change the mode. But also
1374 * ensure that we have vdd while we switch off the panel. */
1375 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001376 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001377 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001378 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001379
1380 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001381 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001382 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001383}
1384
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001385static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001386{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001387 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001388 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001389 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001390
Imre Deak982a3862013-05-23 19:39:40 +03001391 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001392 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001393 if (!IS_VALLEYVIEW(dev))
1394 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001395 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001396}
1397
Daniel Vettere8cb4552012-07-01 13:05:48 +02001398static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001399{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001400 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1401 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001402 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001403 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001404
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001405 if (WARN_ON(dp_reg & DP_PORT_EN))
1406 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001407
1408 ironlake_edp_panel_vdd_on(intel_dp);
1409 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1410 intel_dp_start_link_train(intel_dp);
1411 ironlake_edp_panel_on(intel_dp);
1412 ironlake_edp_panel_vdd_off(intel_dp, true);
1413 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001414 intel_dp_stop_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001415 ironlake_edp_backlight_on(intel_dp);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001416
1417 if (IS_VALLEYVIEW(dev)) {
1418 struct intel_digital_port *dport =
1419 enc_to_dig_port(&encoder->base);
1420 int channel = vlv_dport_to_channel(dport);
1421
1422 vlv_wait_port_ready(dev_priv, channel);
1423 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001424}
1425
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001426static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001427{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001428 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001429 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001430 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001431 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001432
Imre Deakbc7d38a2013-05-16 14:40:36 +03001433 if (dport->port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001434 ironlake_edp_pll_on(intel_dp);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001435
1436 if (IS_VALLEYVIEW(dev)) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07001437 struct intel_crtc *intel_crtc =
1438 to_intel_crtc(encoder->base.crtc);
1439 int port = vlv_dport_to_channel(dport);
1440 int pipe = intel_crtc->pipe;
1441 u32 val;
1442
Jani Nikulaae992582013-05-22 15:36:19 +03001443 val = vlv_dpio_read(dev_priv, DPIO_DATA_LANE_A(port));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001444 val = 0;
1445 if (pipe)
1446 val |= (1<<21);
1447 else
1448 val &= ~(1<<21);
1449 val |= 0x001000c4;
Jani Nikulaae992582013-05-22 15:36:19 +03001450 vlv_dpio_write(dev_priv, DPIO_DATA_CHANNEL(port), val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001451
Jani Nikulaae992582013-05-22 15:36:19 +03001452 vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001453 0x00760018);
Jani Nikulaae992582013-05-22 15:36:19 +03001454 vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF8(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001455 0x00400888);
1456 }
1457}
1458
1459static void intel_dp_pre_pll_enable(struct intel_encoder *encoder)
1460{
1461 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1462 struct drm_device *dev = encoder->base.dev;
1463 struct drm_i915_private *dev_priv = dev->dev_private;
1464 int port = vlv_dport_to_channel(dport);
1465
1466 if (!IS_VALLEYVIEW(dev))
1467 return;
1468
Jesse Barnes89b667f2013-04-18 14:51:36 -07001469 /* Program Tx lane resets to default */
Jani Nikulaae992582013-05-22 15:36:19 +03001470 vlv_dpio_write(dev_priv, DPIO_PCS_TX(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001471 DPIO_PCS_TX_LANE2_RESET |
1472 DPIO_PCS_TX_LANE1_RESET);
Jani Nikulaae992582013-05-22 15:36:19 +03001473 vlv_dpio_write(dev_priv, DPIO_PCS_CLK(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001474 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1475 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1476 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1477 DPIO_PCS_CLK_SOFT_RESET);
1478
1479 /* Fix up inter-pair skew failure */
Jani Nikulaae992582013-05-22 15:36:19 +03001480 vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER1(port), 0x00750f00);
1481 vlv_dpio_write(dev_priv, DPIO_TX_CTL(port), 0x00001500);
1482 vlv_dpio_write(dev_priv, DPIO_TX_LANE(port), 0x40400000);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001483}
1484
1485/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001486 * Native read with retry for link status and receiver capability reads for
1487 * cases where the sink may still be asleep.
1488 */
1489static bool
1490intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1491 uint8_t *recv, int recv_bytes)
1492{
1493 int ret, i;
1494
1495 /*
1496 * Sinks are *supposed* to come up within 1ms from an off state,
1497 * but we're also supposed to retry 3 times per the spec.
1498 */
1499 for (i = 0; i < 3; i++) {
1500 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1501 recv_bytes);
1502 if (ret == recv_bytes)
1503 return true;
1504 msleep(1);
1505 }
1506
1507 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001508}
1509
1510/*
1511 * Fetch AUX CH registers 0x202 - 0x207 which contain
1512 * link status information
1513 */
1514static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001515intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001516{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001517 return intel_dp_aux_native_read_retry(intel_dp,
1518 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001519 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001520 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001521}
1522
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001523#if 0
1524static char *voltage_names[] = {
1525 "0.4V", "0.6V", "0.8V", "1.2V"
1526};
1527static char *pre_emph_names[] = {
1528 "0dB", "3.5dB", "6dB", "9.5dB"
1529};
1530static char *link_train_names[] = {
1531 "pattern 1", "pattern 2", "idle", "off"
1532};
1533#endif
1534
1535/*
1536 * These are source-specific values; current Intel hardware supports
1537 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1538 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001539
1540static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001541intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001542{
Paulo Zanoni30add222012-10-26 19:05:45 -02001543 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001544 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001545
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001546 if (IS_VALLEYVIEW(dev))
1547 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001548 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001549 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001550 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001551 return DP_TRAIN_VOLTAGE_SWING_1200;
1552 else
1553 return DP_TRAIN_VOLTAGE_SWING_800;
1554}
1555
1556static uint8_t
1557intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1558{
Paulo Zanoni30add222012-10-26 19:05:45 -02001559 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001560 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001561
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001562 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001563 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1564 case DP_TRAIN_VOLTAGE_SWING_400:
1565 return DP_TRAIN_PRE_EMPHASIS_9_5;
1566 case DP_TRAIN_VOLTAGE_SWING_600:
1567 return DP_TRAIN_PRE_EMPHASIS_6;
1568 case DP_TRAIN_VOLTAGE_SWING_800:
1569 return DP_TRAIN_PRE_EMPHASIS_3_5;
1570 case DP_TRAIN_VOLTAGE_SWING_1200:
1571 default:
1572 return DP_TRAIN_PRE_EMPHASIS_0;
1573 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001574 } else if (IS_VALLEYVIEW(dev)) {
1575 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1576 case DP_TRAIN_VOLTAGE_SWING_400:
1577 return DP_TRAIN_PRE_EMPHASIS_9_5;
1578 case DP_TRAIN_VOLTAGE_SWING_600:
1579 return DP_TRAIN_PRE_EMPHASIS_6;
1580 case DP_TRAIN_VOLTAGE_SWING_800:
1581 return DP_TRAIN_PRE_EMPHASIS_3_5;
1582 case DP_TRAIN_VOLTAGE_SWING_1200:
1583 default:
1584 return DP_TRAIN_PRE_EMPHASIS_0;
1585 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03001586 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001587 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1588 case DP_TRAIN_VOLTAGE_SWING_400:
1589 return DP_TRAIN_PRE_EMPHASIS_6;
1590 case DP_TRAIN_VOLTAGE_SWING_600:
1591 case DP_TRAIN_VOLTAGE_SWING_800:
1592 return DP_TRAIN_PRE_EMPHASIS_3_5;
1593 default:
1594 return DP_TRAIN_PRE_EMPHASIS_0;
1595 }
1596 } else {
1597 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1598 case DP_TRAIN_VOLTAGE_SWING_400:
1599 return DP_TRAIN_PRE_EMPHASIS_6;
1600 case DP_TRAIN_VOLTAGE_SWING_600:
1601 return DP_TRAIN_PRE_EMPHASIS_6;
1602 case DP_TRAIN_VOLTAGE_SWING_800:
1603 return DP_TRAIN_PRE_EMPHASIS_3_5;
1604 case DP_TRAIN_VOLTAGE_SWING_1200:
1605 default:
1606 return DP_TRAIN_PRE_EMPHASIS_0;
1607 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001608 }
1609}
1610
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001611static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
1612{
1613 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1614 struct drm_i915_private *dev_priv = dev->dev_private;
1615 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1616 unsigned long demph_reg_value, preemph_reg_value,
1617 uniqtranscale_reg_value;
1618 uint8_t train_set = intel_dp->train_set[0];
Jesse Barnescece5d52013-04-19 08:46:35 -07001619 int port = vlv_dport_to_channel(dport);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001620
1621 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1622 case DP_TRAIN_PRE_EMPHASIS_0:
1623 preemph_reg_value = 0x0004000;
1624 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1625 case DP_TRAIN_VOLTAGE_SWING_400:
1626 demph_reg_value = 0x2B405555;
1627 uniqtranscale_reg_value = 0x552AB83A;
1628 break;
1629 case DP_TRAIN_VOLTAGE_SWING_600:
1630 demph_reg_value = 0x2B404040;
1631 uniqtranscale_reg_value = 0x5548B83A;
1632 break;
1633 case DP_TRAIN_VOLTAGE_SWING_800:
1634 demph_reg_value = 0x2B245555;
1635 uniqtranscale_reg_value = 0x5560B83A;
1636 break;
1637 case DP_TRAIN_VOLTAGE_SWING_1200:
1638 demph_reg_value = 0x2B405555;
1639 uniqtranscale_reg_value = 0x5598DA3A;
1640 break;
1641 default:
1642 return 0;
1643 }
1644 break;
1645 case DP_TRAIN_PRE_EMPHASIS_3_5:
1646 preemph_reg_value = 0x0002000;
1647 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1648 case DP_TRAIN_VOLTAGE_SWING_400:
1649 demph_reg_value = 0x2B404040;
1650 uniqtranscale_reg_value = 0x5552B83A;
1651 break;
1652 case DP_TRAIN_VOLTAGE_SWING_600:
1653 demph_reg_value = 0x2B404848;
1654 uniqtranscale_reg_value = 0x5580B83A;
1655 break;
1656 case DP_TRAIN_VOLTAGE_SWING_800:
1657 demph_reg_value = 0x2B404040;
1658 uniqtranscale_reg_value = 0x55ADDA3A;
1659 break;
1660 default:
1661 return 0;
1662 }
1663 break;
1664 case DP_TRAIN_PRE_EMPHASIS_6:
1665 preemph_reg_value = 0x0000000;
1666 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1667 case DP_TRAIN_VOLTAGE_SWING_400:
1668 demph_reg_value = 0x2B305555;
1669 uniqtranscale_reg_value = 0x5570B83A;
1670 break;
1671 case DP_TRAIN_VOLTAGE_SWING_600:
1672 demph_reg_value = 0x2B2B4040;
1673 uniqtranscale_reg_value = 0x55ADDA3A;
1674 break;
1675 default:
1676 return 0;
1677 }
1678 break;
1679 case DP_TRAIN_PRE_EMPHASIS_9_5:
1680 preemph_reg_value = 0x0006000;
1681 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1682 case DP_TRAIN_VOLTAGE_SWING_400:
1683 demph_reg_value = 0x1B405555;
1684 uniqtranscale_reg_value = 0x55ADDA3A;
1685 break;
1686 default:
1687 return 0;
1688 }
1689 break;
1690 default:
1691 return 0;
1692 }
1693
Jani Nikulaae992582013-05-22 15:36:19 +03001694 vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x00000000);
1695 vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL4(port), demph_reg_value);
1696 vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001697 uniqtranscale_reg_value);
Jani Nikulaae992582013-05-22 15:36:19 +03001698 vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL3(port), 0x0C782040);
1699 vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER0(port), 0x00030000);
1700 vlv_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
1701 vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0x80000000);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001702
1703 return 0;
1704}
1705
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001706static void
Keith Packard93f62da2011-11-01 19:45:03 -07001707intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001708{
1709 uint8_t v = 0;
1710 uint8_t p = 0;
1711 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001712 uint8_t voltage_max;
1713 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001714
Jesse Barnes33a34e42010-09-08 12:42:02 -07001715 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001716 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1717 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001718
1719 if (this_v > v)
1720 v = this_v;
1721 if (this_p > p)
1722 p = this_p;
1723 }
1724
Keith Packard1a2eb462011-11-16 16:26:07 -08001725 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001726 if (v >= voltage_max)
1727 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001728
Keith Packard1a2eb462011-11-16 16:26:07 -08001729 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1730 if (p >= preemph_max)
1731 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001732
1733 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001734 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001735}
1736
1737static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001738intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001739{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001740 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001741
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001742 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001743 case DP_TRAIN_VOLTAGE_SWING_400:
1744 default:
1745 signal_levels |= DP_VOLTAGE_0_4;
1746 break;
1747 case DP_TRAIN_VOLTAGE_SWING_600:
1748 signal_levels |= DP_VOLTAGE_0_6;
1749 break;
1750 case DP_TRAIN_VOLTAGE_SWING_800:
1751 signal_levels |= DP_VOLTAGE_0_8;
1752 break;
1753 case DP_TRAIN_VOLTAGE_SWING_1200:
1754 signal_levels |= DP_VOLTAGE_1_2;
1755 break;
1756 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001757 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001758 case DP_TRAIN_PRE_EMPHASIS_0:
1759 default:
1760 signal_levels |= DP_PRE_EMPHASIS_0;
1761 break;
1762 case DP_TRAIN_PRE_EMPHASIS_3_5:
1763 signal_levels |= DP_PRE_EMPHASIS_3_5;
1764 break;
1765 case DP_TRAIN_PRE_EMPHASIS_6:
1766 signal_levels |= DP_PRE_EMPHASIS_6;
1767 break;
1768 case DP_TRAIN_PRE_EMPHASIS_9_5:
1769 signal_levels |= DP_PRE_EMPHASIS_9_5;
1770 break;
1771 }
1772 return signal_levels;
1773}
1774
Zhenyu Wange3421a12010-04-08 09:43:27 +08001775/* Gen6's DP voltage swing and pre-emphasis control */
1776static uint32_t
1777intel_gen6_edp_signal_levels(uint8_t train_set)
1778{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001779 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1780 DP_TRAIN_PRE_EMPHASIS_MASK);
1781 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001782 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001783 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1784 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1785 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1786 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001787 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001788 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1789 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001790 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001791 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1792 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001793 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001794 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1795 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001796 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001797 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1798 "0x%x\n", signal_levels);
1799 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001800 }
1801}
1802
Keith Packard1a2eb462011-11-16 16:26:07 -08001803/* Gen7's DP voltage swing and pre-emphasis control */
1804static uint32_t
1805intel_gen7_edp_signal_levels(uint8_t train_set)
1806{
1807 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1808 DP_TRAIN_PRE_EMPHASIS_MASK);
1809 switch (signal_levels) {
1810 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1811 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1812 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1813 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1814 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1815 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1816
1817 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1818 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1819 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1820 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1821
1822 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1823 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1824 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1825 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1826
1827 default:
1828 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1829 "0x%x\n", signal_levels);
1830 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1831 }
1832}
1833
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001834/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1835static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001836intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001837{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001838 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1839 DP_TRAIN_PRE_EMPHASIS_MASK);
1840 switch (signal_levels) {
1841 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1842 return DDI_BUF_EMP_400MV_0DB_HSW;
1843 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1844 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1845 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1846 return DDI_BUF_EMP_400MV_6DB_HSW;
1847 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1848 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001849
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001850 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1851 return DDI_BUF_EMP_600MV_0DB_HSW;
1852 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1853 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1854 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1855 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001856
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001857 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1858 return DDI_BUF_EMP_800MV_0DB_HSW;
1859 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1860 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1861 default:
1862 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1863 "0x%x\n", signal_levels);
1864 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001865 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001866}
1867
Paulo Zanonif0a34242012-12-06 16:51:50 -02001868/* Properly updates "DP" with the correct signal levels. */
1869static void
1870intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1871{
1872 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001873 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02001874 struct drm_device *dev = intel_dig_port->base.base.dev;
1875 uint32_t signal_levels, mask;
1876 uint8_t train_set = intel_dp->train_set[0];
1877
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001878 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001879 signal_levels = intel_hsw_signal_levels(train_set);
1880 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001881 } else if (IS_VALLEYVIEW(dev)) {
1882 signal_levels = intel_vlv_signal_levels(intel_dp);
1883 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001884 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001885 signal_levels = intel_gen7_edp_signal_levels(train_set);
1886 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001887 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001888 signal_levels = intel_gen6_edp_signal_levels(train_set);
1889 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1890 } else {
1891 signal_levels = intel_gen4_signal_levels(train_set);
1892 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1893 }
1894
1895 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1896
1897 *DP = (*DP & ~mask) | signal_levels;
1898}
1899
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001900static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001901intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001902 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001903 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001904{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001905 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1906 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001907 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001908 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001909 int ret;
1910
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001911 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03001912 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001913
1914 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1915 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1916 else
1917 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1918
1919 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1920 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1921 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001922 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1923
1924 break;
1925 case DP_TRAINING_PATTERN_1:
1926 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1927 break;
1928 case DP_TRAINING_PATTERN_2:
1929 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1930 break;
1931 case DP_TRAINING_PATTERN_3:
1932 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1933 break;
1934 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001935 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001936
Imre Deakbc7d38a2013-05-16 14:40:36 +03001937 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001938 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1939
1940 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1941 case DP_TRAINING_PATTERN_DISABLE:
1942 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1943 break;
1944 case DP_TRAINING_PATTERN_1:
1945 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1946 break;
1947 case DP_TRAINING_PATTERN_2:
1948 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1949 break;
1950 case DP_TRAINING_PATTERN_3:
1951 DRM_ERROR("DP training pattern 3 not supported\n");
1952 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1953 break;
1954 }
1955
1956 } else {
1957 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1958
1959 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1960 case DP_TRAINING_PATTERN_DISABLE:
1961 dp_reg_value |= DP_LINK_TRAIN_OFF;
1962 break;
1963 case DP_TRAINING_PATTERN_1:
1964 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1965 break;
1966 case DP_TRAINING_PATTERN_2:
1967 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1968 break;
1969 case DP_TRAINING_PATTERN_3:
1970 DRM_ERROR("DP training pattern 3 not supported\n");
1971 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1972 break;
1973 }
1974 }
1975
Chris Wilsonea5b2132010-08-04 13:50:23 +01001976 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1977 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001978
Chris Wilsonea5b2132010-08-04 13:50:23 +01001979 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001980 DP_TRAINING_PATTERN_SET,
1981 dp_train_pat);
1982
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001983 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1984 DP_TRAINING_PATTERN_DISABLE) {
1985 ret = intel_dp_aux_native_write(intel_dp,
1986 DP_TRAINING_LANE0_SET,
1987 intel_dp->train_set,
1988 intel_dp->lane_count);
1989 if (ret != intel_dp->lane_count)
1990 return false;
1991 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001992
1993 return true;
1994}
1995
Imre Deak3ab9c632013-05-03 12:57:41 +03001996static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
1997{
1998 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1999 struct drm_device *dev = intel_dig_port->base.base.dev;
2000 struct drm_i915_private *dev_priv = dev->dev_private;
2001 enum port port = intel_dig_port->port;
2002 uint32_t val;
2003
2004 if (!HAS_DDI(dev))
2005 return;
2006
2007 val = I915_READ(DP_TP_CTL(port));
2008 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2009 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2010 I915_WRITE(DP_TP_CTL(port), val);
2011
2012 /*
2013 * On PORT_A we can have only eDP in SST mode. There the only reason
2014 * we need to set idle transmission mode is to work around a HW issue
2015 * where we enable the pipe while not in idle link-training mode.
2016 * In this case there is requirement to wait for a minimum number of
2017 * idle patterns to be sent.
2018 */
2019 if (port == PORT_A)
2020 return;
2021
2022 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2023 1))
2024 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2025}
2026
Jesse Barnes33a34e42010-09-08 12:42:02 -07002027/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002028void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002029intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002030{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002031 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002032 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002033 int i;
2034 uint8_t voltage;
2035 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07002036 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002037 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002038
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002039 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002040 intel_ddi_prepare_link_retrain(encoder);
2041
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002042 /* Write the link configuration data */
2043 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
2044 intel_dp->link_configuration,
2045 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002046
2047 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002048
Jesse Barnes33a34e42010-09-08 12:42:02 -07002049 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002050 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002051 voltage_tries = 0;
2052 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002053 clock_recovery = false;
2054 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07002055 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07002056 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07002057
Paulo Zanonif0a34242012-12-06 16:51:50 -02002058 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002059
Daniel Vettera7c96552012-10-18 10:15:30 +02002060 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002061 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002062 DP_TRAINING_PATTERN_1 |
2063 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002064 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002065
Daniel Vettera7c96552012-10-18 10:15:30 +02002066 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002067 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2068 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002069 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002070 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002071
Daniel Vetter01916272012-10-18 10:15:25 +02002072 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002073 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002074 clock_recovery = true;
2075 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002076 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002077
2078 /* Check to see if we've tried the max voltage */
2079 for (i = 0; i < intel_dp->lane_count; i++)
2080 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2081 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002082 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002083 ++loop_tries;
2084 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07002085 DRM_DEBUG_KMS("too many full retries, give up\n");
2086 break;
2087 }
2088 memset(intel_dp->train_set, 0, 4);
2089 voltage_tries = 0;
2090 continue;
2091 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002092
2093 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002094 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002095 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002096 if (voltage_tries == 5) {
2097 DRM_DEBUG_KMS("too many voltage retries, give up\n");
2098 break;
2099 }
2100 } else
2101 voltage_tries = 0;
2102 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002103
2104 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002105 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002106 }
2107
Jesse Barnes33a34e42010-09-08 12:42:02 -07002108 intel_dp->DP = DP;
2109}
2110
Paulo Zanonic19b0662012-10-15 15:51:41 -03002111void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002112intel_dp_complete_link_train(struct intel_dp *intel_dp)
2113{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002114 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002115 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002116 uint32_t DP = intel_dp->DP;
2117
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002118 /* channel equalization */
2119 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002120 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002121 channel_eq = false;
2122 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07002123 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002124
Jesse Barnes37f80972011-01-05 14:45:24 -08002125 if (cr_tries > 5) {
2126 DRM_ERROR("failed to train DP, aborting\n");
2127 intel_dp_link_down(intel_dp);
2128 break;
2129 }
2130
Paulo Zanonif0a34242012-12-06 16:51:50 -02002131 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002132
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002133 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002134 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04002135 DP_TRAINING_PATTERN_2 |
2136 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002137 break;
2138
Daniel Vettera7c96552012-10-18 10:15:30 +02002139 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002140 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002141 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07002142
Jesse Barnes37f80972011-01-05 14:45:24 -08002143 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002144 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002145 intel_dp_start_link_train(intel_dp);
2146 cr_tries++;
2147 continue;
2148 }
2149
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002150 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002151 channel_eq = true;
2152 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002153 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002154
Jesse Barnes37f80972011-01-05 14:45:24 -08002155 /* Try 5 times, then try clock recovery if that fails */
2156 if (tries > 5) {
2157 intel_dp_link_down(intel_dp);
2158 intel_dp_start_link_train(intel_dp);
2159 tries = 0;
2160 cr_tries++;
2161 continue;
2162 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002163
2164 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002165 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002166 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002167 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002168
Imre Deak3ab9c632013-05-03 12:57:41 +03002169 intel_dp_set_idle_link_train(intel_dp);
2170
2171 intel_dp->DP = DP;
2172
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002173 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002174 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002175
Imre Deak3ab9c632013-05-03 12:57:41 +03002176}
2177
2178void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2179{
2180 intel_dp_set_link_train(intel_dp, intel_dp->DP,
2181 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002182}
2183
2184static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002185intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002186{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002187 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002188 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002189 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002190 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002191 struct intel_crtc *intel_crtc =
2192 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002193 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002194
Paulo Zanonic19b0662012-10-15 15:51:41 -03002195 /*
2196 * DDI code has a strict mode set sequence and we should try to respect
2197 * it, otherwise we might hang the machine in many different ways. So we
2198 * really should be disabling the port only on a complete crtc_disable
2199 * sequence. This function is just called under two conditions on DDI
2200 * code:
2201 * - Link train failed while doing crtc_enable, and on this case we
2202 * really should respect the mode set sequence and wait for a
2203 * crtc_disable.
2204 * - Someone turned the monitor off and intel_dp_check_link_status
2205 * called us. We don't need to disable the whole port on this case, so
2206 * when someone turns the monitor on again,
2207 * intel_ddi_prepare_link_retrain will take care of redoing the link
2208 * train.
2209 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002210 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002211 return;
2212
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002213 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002214 return;
2215
Zhao Yakui28c97732009-10-09 11:39:41 +08002216 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002217
Imre Deakbc7d38a2013-05-16 14:40:36 +03002218 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002219 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002220 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002221 } else {
2222 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002223 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002224 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002225 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002226
Daniel Vetterab527ef2012-11-29 15:59:33 +01002227 /* We don't really know why we're doing this */
2228 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002229
Daniel Vetter493a7082012-05-30 12:31:56 +02002230 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002231 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002232 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002233
Eric Anholt5bddd172010-11-18 09:32:59 +08002234 /* Hardware workaround: leaving our transcoder select
2235 * set to transcoder B while it's off will prevent the
2236 * corresponding HDMI output on transcoder A.
2237 *
2238 * Combine this with another hardware workaround:
2239 * transcoder select bit can only be cleared while the
2240 * port is enabled.
2241 */
2242 DP &= ~DP_PIPEB_SELECT;
2243 I915_WRITE(intel_dp->output_reg, DP);
2244
2245 /* Changes to enable or select take place the vblank
2246 * after being written.
2247 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002248 if (WARN_ON(crtc == NULL)) {
2249 /* We should never try to disable a port without a crtc
2250 * attached. For paranoia keep the code around for a
2251 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002252 POSTING_READ(intel_dp->output_reg);
2253 msleep(50);
2254 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002255 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002256 }
2257
Wu Fengguang832afda2011-12-09 20:42:21 +08002258 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002259 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2260 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002261 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002262}
2263
Keith Packard26d61aa2011-07-25 20:01:09 -07002264static bool
2265intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002266{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002267 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2268
Keith Packard92fd8fd2011-07-25 19:50:10 -07002269 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002270 sizeof(intel_dp->dpcd)) == 0)
2271 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002272
Damien Lespiau577c7a52012-12-13 16:09:02 +00002273 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2274 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2275 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2276
Adam Jacksonedb39242012-09-18 10:58:49 -04002277 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2278 return false; /* DPCD not present */
2279
2280 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2281 DP_DWN_STRM_PORT_PRESENT))
2282 return true; /* native DP sink */
2283
2284 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2285 return true; /* no per-port downstream info */
2286
2287 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2288 intel_dp->downstream_ports,
2289 DP_MAX_DOWNSTREAM_PORTS) == 0)
2290 return false; /* downstream port status fetch failed */
2291
2292 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002293}
2294
Adam Jackson0d198322012-05-14 16:05:47 -04002295static void
2296intel_dp_probe_oui(struct intel_dp *intel_dp)
2297{
2298 u8 buf[3];
2299
2300 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2301 return;
2302
Daniel Vetter351cfc32012-06-12 13:20:47 +02002303 ironlake_edp_panel_vdd_on(intel_dp);
2304
Adam Jackson0d198322012-05-14 16:05:47 -04002305 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2306 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2307 buf[0], buf[1], buf[2]);
2308
2309 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2310 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2311 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002312
2313 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002314}
2315
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002316static bool
2317intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2318{
2319 int ret;
2320
2321 ret = intel_dp_aux_native_read_retry(intel_dp,
2322 DP_DEVICE_SERVICE_IRQ_VECTOR,
2323 sink_irq_vector, 1);
2324 if (!ret)
2325 return false;
2326
2327 return true;
2328}
2329
2330static void
2331intel_dp_handle_test_request(struct intel_dp *intel_dp)
2332{
2333 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002334 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002335}
2336
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002337/*
2338 * According to DP spec
2339 * 5.1.2:
2340 * 1. Read DPCD
2341 * 2. Configure link according to Receiver Capabilities
2342 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2343 * 4. Check link status on receipt of hot-plug interrupt
2344 */
2345
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002346void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002347intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002348{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002349 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002350 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002351 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002352
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002353 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002354 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002355
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002356 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002357 return;
2358
Keith Packard92fd8fd2011-07-25 19:50:10 -07002359 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002360 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002361 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002362 return;
2363 }
2364
Keith Packard92fd8fd2011-07-25 19:50:10 -07002365 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002366 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002367 intel_dp_link_down(intel_dp);
2368 return;
2369 }
2370
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002371 /* Try to read the source of the interrupt */
2372 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2373 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2374 /* Clear interrupt source */
2375 intel_dp_aux_native_write_1(intel_dp,
2376 DP_DEVICE_SERVICE_IRQ_VECTOR,
2377 sink_irq_vector);
2378
2379 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2380 intel_dp_handle_test_request(intel_dp);
2381 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2382 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2383 }
2384
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002385 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002386 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002387 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002388 intel_dp_start_link_train(intel_dp);
2389 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002390 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002391 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002392}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002393
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002394/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002395static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002396intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002397{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002398 uint8_t *dpcd = intel_dp->dpcd;
2399 bool hpd;
2400 uint8_t type;
2401
2402 if (!intel_dp_get_dpcd(intel_dp))
2403 return connector_status_disconnected;
2404
2405 /* if there's no downstream port, we're done */
2406 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002407 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002408
2409 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2410 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2411 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002412 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002413 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002414 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002415 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002416 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2417 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002418 }
2419
2420 /* If no HPD, poke DDC gently */
2421 if (drm_probe_ddc(&intel_dp->adapter))
2422 return connector_status_connected;
2423
2424 /* Well we tried, say unknown for unreliable port types */
2425 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2426 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2427 return connector_status_unknown;
2428
2429 /* Anything else is out of spec, warn and ignore */
2430 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002431 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002432}
2433
2434static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002435ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002436{
Paulo Zanoni30add222012-10-26 19:05:45 -02002437 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002438 struct drm_i915_private *dev_priv = dev->dev_private;
2439 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002440 enum drm_connector_status status;
2441
Chris Wilsonfe16d942011-02-12 10:29:38 +00002442 /* Can't disconnect eDP, but you can close the lid... */
2443 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002444 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002445 if (status == connector_status_unknown)
2446 status = connector_status_connected;
2447 return status;
2448 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002449
Damien Lespiau1b469632012-12-13 16:09:01 +00002450 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2451 return connector_status_disconnected;
2452
Keith Packard26d61aa2011-07-25 20:01:09 -07002453 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002454}
2455
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002456static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002457g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002458{
Paulo Zanoni30add222012-10-26 19:05:45 -02002459 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002460 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002461 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002462 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002463
Jesse Barnes35aad752013-03-01 13:14:31 -08002464 /* Can't disconnect eDP, but you can close the lid... */
2465 if (is_edp(intel_dp)) {
2466 enum drm_connector_status status;
2467
2468 status = intel_panel_detect(dev);
2469 if (status == connector_status_unknown)
2470 status = connector_status_connected;
2471 return status;
2472 }
2473
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002474 switch (intel_dig_port->port) {
2475 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002476 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002477 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002478 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002479 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002480 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002481 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002482 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002483 break;
2484 default:
2485 return connector_status_unknown;
2486 }
2487
Chris Wilson10f76a32012-05-11 18:01:32 +01002488 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002489 return connector_status_disconnected;
2490
Keith Packard26d61aa2011-07-25 20:01:09 -07002491 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002492}
2493
Keith Packard8c241fe2011-09-28 16:38:44 -07002494static struct edid *
2495intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2496{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002497 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002498
Jani Nikula9cd300e2012-10-19 14:51:52 +03002499 /* use cached edid if we have one */
2500 if (intel_connector->edid) {
2501 struct edid *edid;
2502 int size;
2503
2504 /* invalid edid */
2505 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002506 return NULL;
2507
Jani Nikula9cd300e2012-10-19 14:51:52 +03002508 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Thomas Meyeredbe1582013-05-22 23:07:09 +02002509 edid = kmemdup(intel_connector->edid, size, GFP_KERNEL);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002510 if (!edid)
2511 return NULL;
2512
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002513 return edid;
2514 }
2515
Jani Nikula9cd300e2012-10-19 14:51:52 +03002516 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002517}
2518
2519static int
2520intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2521{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002522 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002523
Jani Nikula9cd300e2012-10-19 14:51:52 +03002524 /* use cached edid if we have one */
2525 if (intel_connector->edid) {
2526 /* invalid edid */
2527 if (IS_ERR(intel_connector->edid))
2528 return 0;
2529
2530 return intel_connector_update_modes(connector,
2531 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002532 }
2533
Jani Nikula9cd300e2012-10-19 14:51:52 +03002534 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002535}
2536
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002537static enum drm_connector_status
2538intel_dp_detect(struct drm_connector *connector, bool force)
2539{
2540 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002541 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2542 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002543 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002544 enum drm_connector_status status;
2545 struct edid *edid = NULL;
2546
2547 intel_dp->has_audio = false;
2548
2549 if (HAS_PCH_SPLIT(dev))
2550 status = ironlake_dp_detect(intel_dp);
2551 else
2552 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002553
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002554 if (status != connector_status_connected)
2555 return status;
2556
Adam Jackson0d198322012-05-14 16:05:47 -04002557 intel_dp_probe_oui(intel_dp);
2558
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002559 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2560 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002561 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002562 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002563 if (edid) {
2564 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002565 kfree(edid);
2566 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002567 }
2568
Paulo Zanonid63885d2012-10-26 19:05:49 -02002569 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2570 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002571 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002572}
2573
2574static int intel_dp_get_modes(struct drm_connector *connector)
2575{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002576 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002577 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002578 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002579 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002580
2581 /* We should parse the EDID data and find out if it has an audio sink
2582 */
2583
Keith Packard8c241fe2011-09-28 16:38:44 -07002584 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002585 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002586 return ret;
2587
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002588 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002589 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002590 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002591 mode = drm_mode_duplicate(dev,
2592 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002593 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002594 drm_mode_probed_add(connector, mode);
2595 return 1;
2596 }
2597 }
2598 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002599}
2600
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002601static bool
2602intel_dp_detect_audio(struct drm_connector *connector)
2603{
2604 struct intel_dp *intel_dp = intel_attached_dp(connector);
2605 struct edid *edid;
2606 bool has_audio = false;
2607
Keith Packard8c241fe2011-09-28 16:38:44 -07002608 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002609 if (edid) {
2610 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002611 kfree(edid);
2612 }
2613
2614 return has_audio;
2615}
2616
Chris Wilsonf6849602010-09-19 09:29:33 +01002617static int
2618intel_dp_set_property(struct drm_connector *connector,
2619 struct drm_property *property,
2620 uint64_t val)
2621{
Chris Wilsone953fd72011-02-21 22:23:52 +00002622 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002623 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002624 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2625 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002626 int ret;
2627
Rob Clark662595d2012-10-11 20:36:04 -05002628 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002629 if (ret)
2630 return ret;
2631
Chris Wilson3f43c482011-05-12 22:17:24 +01002632 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002633 int i = val;
2634 bool has_audio;
2635
2636 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002637 return 0;
2638
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002639 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002640
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002641 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002642 has_audio = intel_dp_detect_audio(connector);
2643 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002644 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002645
2646 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002647 return 0;
2648
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002649 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002650 goto done;
2651 }
2652
Chris Wilsone953fd72011-02-21 22:23:52 +00002653 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002654 bool old_auto = intel_dp->color_range_auto;
2655 uint32_t old_range = intel_dp->color_range;
2656
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002657 switch (val) {
2658 case INTEL_BROADCAST_RGB_AUTO:
2659 intel_dp->color_range_auto = true;
2660 break;
2661 case INTEL_BROADCAST_RGB_FULL:
2662 intel_dp->color_range_auto = false;
2663 intel_dp->color_range = 0;
2664 break;
2665 case INTEL_BROADCAST_RGB_LIMITED:
2666 intel_dp->color_range_auto = false;
2667 intel_dp->color_range = DP_COLOR_RANGE_16_235;
2668 break;
2669 default:
2670 return -EINVAL;
2671 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002672
2673 if (old_auto == intel_dp->color_range_auto &&
2674 old_range == intel_dp->color_range)
2675 return 0;
2676
Chris Wilsone953fd72011-02-21 22:23:52 +00002677 goto done;
2678 }
2679
Yuly Novikov53b41832012-10-26 12:04:00 +03002680 if (is_edp(intel_dp) &&
2681 property == connector->dev->mode_config.scaling_mode_property) {
2682 if (val == DRM_MODE_SCALE_NONE) {
2683 DRM_DEBUG_KMS("no scaling not supported\n");
2684 return -EINVAL;
2685 }
2686
2687 if (intel_connector->panel.fitting_mode == val) {
2688 /* the eDP scaling property is not changed */
2689 return 0;
2690 }
2691 intel_connector->panel.fitting_mode = val;
2692
2693 goto done;
2694 }
2695
Chris Wilsonf6849602010-09-19 09:29:33 +01002696 return -EINVAL;
2697
2698done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002699 if (intel_encoder->base.crtc)
2700 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002701
2702 return 0;
2703}
2704
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002705static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03002706intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002707{
Jani Nikula1d508702012-10-19 14:51:49 +03002708 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002709
Jani Nikula9cd300e2012-10-19 14:51:52 +03002710 if (!IS_ERR_OR_NULL(intel_connector->edid))
2711 kfree(intel_connector->edid);
2712
Paulo Zanoniacd8db102013-06-12 17:27:23 -03002713 /* Can't call is_edp() since the encoder may have been destroyed
2714 * already. */
2715 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03002716 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002717
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002718 drm_sysfs_connector_remove(connector);
2719 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002720 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002721}
2722
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002723void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002724{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002725 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2726 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01002727 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02002728
2729 i2c_del_adapter(&intel_dp->adapter);
2730 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002731 if (is_edp(intel_dp)) {
2732 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01002733 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07002734 ironlake_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01002735 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07002736 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002737 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002738}
2739
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002740static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002741 .mode_set = intel_dp_mode_set,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002742};
2743
2744static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002745 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002746 .detect = intel_dp_detect,
2747 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002748 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03002749 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002750};
2751
2752static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2753 .get_modes = intel_dp_get_modes,
2754 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002755 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002756};
2757
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002758static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002759 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002760};
2761
Chris Wilson995b6762010-08-20 13:23:26 +01002762static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002763intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002764{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002765 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002766
Jesse Barnes885a5012011-07-07 11:11:01 -07002767 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002768}
2769
Zhenyu Wange3421a12010-04-08 09:43:27 +08002770/* Return which DP Port should be selected for Transcoder DP control */
2771int
Akshay Joshi0206e352011-08-16 15:34:10 -04002772intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002773{
2774 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002775 struct intel_encoder *intel_encoder;
2776 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002777
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002778 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2779 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002780
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002781 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2782 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002783 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002784 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002785
Zhenyu Wange3421a12010-04-08 09:43:27 +08002786 return -1;
2787}
2788
Zhao Yakui36e83a12010-06-12 14:32:21 +08002789/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002790bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002791{
2792 struct drm_i915_private *dev_priv = dev->dev_private;
2793 struct child_device_config *p_child;
2794 int i;
2795
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002796 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002797 return false;
2798
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002799 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
2800 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08002801
2802 if (p_child->dvo_port == PORT_IDPD &&
2803 p_child->device_type == DEVICE_TYPE_eDP)
2804 return true;
2805 }
2806 return false;
2807}
2808
Chris Wilsonf6849602010-09-19 09:29:33 +01002809static void
2810intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2811{
Yuly Novikov53b41832012-10-26 12:04:00 +03002812 struct intel_connector *intel_connector = to_intel_connector(connector);
2813
Chris Wilson3f43c482011-05-12 22:17:24 +01002814 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002815 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002816 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03002817
2818 if (is_edp(intel_dp)) {
2819 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002820 drm_object_attach_property(
2821 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002822 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002823 DRM_MODE_SCALE_ASPECT);
2824 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002825 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002826}
2827
Daniel Vetter67a54562012-10-20 20:57:45 +02002828static void
2829intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002830 struct intel_dp *intel_dp,
2831 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02002832{
2833 struct drm_i915_private *dev_priv = dev->dev_private;
2834 struct edp_power_seq cur, vbt, spec, final;
2835 u32 pp_on, pp_off, pp_div, pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002836 int pp_control_reg, pp_on_reg, pp_off_reg, pp_div_reg;
2837
2838 if (HAS_PCH_SPLIT(dev)) {
2839 pp_control_reg = PCH_PP_CONTROL;
2840 pp_on_reg = PCH_PP_ON_DELAYS;
2841 pp_off_reg = PCH_PP_OFF_DELAYS;
2842 pp_div_reg = PCH_PP_DIVISOR;
2843 } else {
2844 pp_control_reg = PIPEA_PP_CONTROL;
2845 pp_on_reg = PIPEA_PP_ON_DELAYS;
2846 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2847 pp_div_reg = PIPEA_PP_DIVISOR;
2848 }
Daniel Vetter67a54562012-10-20 20:57:45 +02002849
2850 /* Workaround: Need to write PP_CONTROL with the unlock key as
2851 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002852 pp = ironlake_get_pp_control(intel_dp);
2853 I915_WRITE(pp_control_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02002854
Jesse Barnes453c5422013-03-28 09:55:41 -07002855 pp_on = I915_READ(pp_on_reg);
2856 pp_off = I915_READ(pp_off_reg);
2857 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02002858
2859 /* Pull timing values out of registers */
2860 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2861 PANEL_POWER_UP_DELAY_SHIFT;
2862
2863 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2864 PANEL_LIGHT_ON_DELAY_SHIFT;
2865
2866 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2867 PANEL_LIGHT_OFF_DELAY_SHIFT;
2868
2869 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2870 PANEL_POWER_DOWN_DELAY_SHIFT;
2871
2872 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2873 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2874
2875 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2876 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2877
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002878 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02002879
2880 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2881 * our hw here, which are all in 100usec. */
2882 spec.t1_t3 = 210 * 10;
2883 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2884 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2885 spec.t10 = 500 * 10;
2886 /* This one is special and actually in units of 100ms, but zero
2887 * based in the hw (so we need to add 100 ms). But the sw vbt
2888 * table multiplies it with 1000 to make it in units of 100usec,
2889 * too. */
2890 spec.t11_t12 = (510 + 100) * 10;
2891
2892 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2893 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2894
2895 /* Use the max of the register settings and vbt. If both are
2896 * unset, fall back to the spec limits. */
2897#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2898 spec.field : \
2899 max(cur.field, vbt.field))
2900 assign_final(t1_t3);
2901 assign_final(t8);
2902 assign_final(t9);
2903 assign_final(t10);
2904 assign_final(t11_t12);
2905#undef assign_final
2906
2907#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2908 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2909 intel_dp->backlight_on_delay = get_delay(t8);
2910 intel_dp->backlight_off_delay = get_delay(t9);
2911 intel_dp->panel_power_down_delay = get_delay(t10);
2912 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2913#undef get_delay
2914
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002915 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2916 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2917 intel_dp->panel_power_cycle_delay);
2918
2919 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2920 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2921
2922 if (out)
2923 *out = final;
2924}
2925
2926static void
2927intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
2928 struct intel_dp *intel_dp,
2929 struct edp_power_seq *seq)
2930{
2931 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07002932 u32 pp_on, pp_off, pp_div, port_sel = 0;
2933 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
2934 int pp_on_reg, pp_off_reg, pp_div_reg;
2935
2936 if (HAS_PCH_SPLIT(dev)) {
2937 pp_on_reg = PCH_PP_ON_DELAYS;
2938 pp_off_reg = PCH_PP_OFF_DELAYS;
2939 pp_div_reg = PCH_PP_DIVISOR;
2940 } else {
2941 pp_on_reg = PIPEA_PP_ON_DELAYS;
2942 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2943 pp_div_reg = PIPEA_PP_DIVISOR;
2944 }
2945
Daniel Vetter67a54562012-10-20 20:57:45 +02002946 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002947 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2948 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2949 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2950 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02002951 /* Compute the divisor for the pp clock, simply match the Bspec
2952 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002953 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002954 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02002955 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2956
2957 /* Haswell doesn't have any port selection bits for the panel
2958 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03002959 if (IS_VALLEYVIEW(dev)) {
2960 port_sel = I915_READ(pp_on_reg) & 0xc0000000;
2961 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2962 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jesse Barnes453c5422013-03-28 09:55:41 -07002963 port_sel = PANEL_POWER_PORT_DP_A;
Daniel Vetter67a54562012-10-20 20:57:45 +02002964 else
Jesse Barnes453c5422013-03-28 09:55:41 -07002965 port_sel = PANEL_POWER_PORT_DP_D;
Daniel Vetter67a54562012-10-20 20:57:45 +02002966 }
2967
Jesse Barnes453c5422013-03-28 09:55:41 -07002968 pp_on |= port_sel;
2969
2970 I915_WRITE(pp_on_reg, pp_on);
2971 I915_WRITE(pp_off_reg, pp_off);
2972 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02002973
Daniel Vetter67a54562012-10-20 20:57:45 +02002974 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002975 I915_READ(pp_on_reg),
2976 I915_READ(pp_off_reg),
2977 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07002978}
2979
Paulo Zanonied92f0b2013-06-12 17:27:24 -03002980static bool intel_edp_init_connector(struct intel_dp *intel_dp,
2981 struct intel_connector *intel_connector)
2982{
2983 struct drm_connector *connector = &intel_connector->base;
2984 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2985 struct drm_device *dev = intel_dig_port->base.base.dev;
2986 struct drm_i915_private *dev_priv = dev->dev_private;
2987 struct drm_display_mode *fixed_mode = NULL;
2988 struct edp_power_seq power_seq = { 0 };
2989 bool has_dpcd;
2990 struct drm_display_mode *scan;
2991 struct edid *edid;
2992
2993 if (!is_edp(intel_dp))
2994 return true;
2995
2996 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2997
2998 /* Cache DPCD and EDID for edp. */
2999 ironlake_edp_panel_vdd_on(intel_dp);
3000 has_dpcd = intel_dp_get_dpcd(intel_dp);
3001 ironlake_edp_panel_vdd_off(intel_dp, false);
3002
3003 if (has_dpcd) {
3004 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3005 dev_priv->no_aux_handshake =
3006 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3007 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3008 } else {
3009 /* if this fails, presume the device is a ghost */
3010 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003011 return false;
3012 }
3013
3014 /* We now know it's not a ghost, init power sequence regs. */
3015 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
3016 &power_seq);
3017
3018 ironlake_edp_panel_vdd_on(intel_dp);
3019 edid = drm_get_edid(connector, &intel_dp->adapter);
3020 if (edid) {
3021 if (drm_add_edid_modes(connector, edid)) {
3022 drm_mode_connector_update_edid_property(connector,
3023 edid);
3024 drm_edid_to_eld(connector, edid);
3025 } else {
3026 kfree(edid);
3027 edid = ERR_PTR(-EINVAL);
3028 }
3029 } else {
3030 edid = ERR_PTR(-ENOENT);
3031 }
3032 intel_connector->edid = edid;
3033
3034 /* prefer fixed mode from EDID if available */
3035 list_for_each_entry(scan, &connector->probed_modes, head) {
3036 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3037 fixed_mode = drm_mode_duplicate(dev, scan);
3038 break;
3039 }
3040 }
3041
3042 /* fallback to VBT if available for eDP */
3043 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3044 fixed_mode = drm_mode_duplicate(dev,
3045 dev_priv->vbt.lfp_lvds_vbt_mode);
3046 if (fixed_mode)
3047 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3048 }
3049
3050 ironlake_edp_panel_vdd_off(intel_dp, false);
3051
3052 intel_panel_init(&intel_connector->panel, fixed_mode);
3053 intel_panel_setup_backlight(connector);
3054
3055 return true;
3056}
3057
Paulo Zanoni16c25532013-06-12 17:27:25 -03003058bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003059intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3060 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003061{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003062 struct drm_connector *connector = &intel_connector->base;
3063 struct intel_dp *intel_dp = &intel_dig_port->dp;
3064 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3065 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003066 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003067 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003068 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003069 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003070
Daniel Vetter07679352012-09-06 22:15:42 +02003071 /* Preserve the current hw state. */
3072 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003073 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003074
Imre Deakf7d24902013-05-08 13:14:05 +03003075 type = DRM_MODE_CONNECTOR_DisplayPort;
Gajanan Bhat19c03922012-09-27 19:13:07 +05303076 /*
3077 * FIXME : We need to initialize built-in panels before external panels.
3078 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
3079 */
Imre Deakf7d24902013-05-08 13:14:05 +03003080 switch (port) {
3081 case PORT_A:
Gajanan Bhat19c03922012-09-27 19:13:07 +05303082 type = DRM_MODE_CONNECTOR_eDP;
Imre Deakf7d24902013-05-08 13:14:05 +03003083 break;
3084 case PORT_C:
3085 if (IS_VALLEYVIEW(dev))
3086 type = DRM_MODE_CONNECTOR_eDP;
3087 break;
3088 case PORT_D:
3089 if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
3090 type = DRM_MODE_CONNECTOR_eDP;
3091 break;
3092 default: /* silence GCC warning */
3093 break;
Adam Jacksonb3295302010-07-16 14:46:28 -04003094 }
3095
Imre Deakf7d24902013-05-08 13:14:05 +03003096 /*
3097 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3098 * for DP the encoder type can be set by the caller to
3099 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3100 */
3101 if (type == DRM_MODE_CONNECTOR_eDP)
3102 intel_encoder->type = INTEL_OUTPUT_EDP;
3103
Imre Deake7281ea2013-05-08 13:14:08 +03003104 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3105 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3106 port_name(port));
3107
Adam Jacksonb3295302010-07-16 14:46:28 -04003108 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003109 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3110
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003111 connector->interlace_allowed = true;
3112 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003113
Daniel Vetter66a92782012-07-12 20:08:18 +02003114 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3115 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003116
Chris Wilsondf0e9242010-09-09 16:20:55 +01003117 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003118 drm_sysfs_connector_add(connector);
3119
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003120 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003121 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3122 else
3123 intel_connector->get_hw_state = intel_connector_get_hw_state;
3124
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003125 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3126 if (HAS_DDI(dev)) {
3127 switch (intel_dig_port->port) {
3128 case PORT_A:
3129 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3130 break;
3131 case PORT_B:
3132 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3133 break;
3134 case PORT_C:
3135 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3136 break;
3137 case PORT_D:
3138 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3139 break;
3140 default:
3141 BUG();
3142 }
3143 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003144
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003145 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003146 switch (port) {
3147 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003148 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003149 name = "DPDDC-A";
3150 break;
3151 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003152 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003153 name = "DPDDC-B";
3154 break;
3155 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003156 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003157 name = "DPDDC-C";
3158 break;
3159 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003160 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003161 name = "DPDDC-D";
3162 break;
3163 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003164 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003165 }
3166
Paulo Zanonib2a14752013-06-12 17:27:28 -03003167 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3168 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3169 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003170
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003171 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003172 i2c_del_adapter(&intel_dp->adapter);
3173 if (is_edp(intel_dp)) {
3174 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3175 mutex_lock(&dev->mode_config.mutex);
3176 ironlake_panel_vdd_off_sync(intel_dp);
3177 mutex_unlock(&dev->mode_config.mutex);
3178 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003179 drm_sysfs_connector_remove(connector);
3180 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003181 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003182 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003183
Chris Wilsonf6849602010-09-19 09:29:33 +01003184 intel_dp_add_properties(intel_dp, connector);
3185
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003186 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3187 * 0xd. Failure to do so will result in spurious interrupts being
3188 * generated on the port when a cable is not attached.
3189 */
3190 if (IS_G4X(dev) && !IS_GM45(dev)) {
3191 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3192 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3193 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003194
3195 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003196}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003197
3198void
3199intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3200{
3201 struct intel_digital_port *intel_dig_port;
3202 struct intel_encoder *intel_encoder;
3203 struct drm_encoder *encoder;
3204 struct intel_connector *intel_connector;
3205
3206 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
3207 if (!intel_dig_port)
3208 return;
3209
3210 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
3211 if (!intel_connector) {
3212 kfree(intel_dig_port);
3213 return;
3214 }
3215
3216 intel_encoder = &intel_dig_port->base;
3217 encoder = &intel_encoder->base;
3218
3219 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3220 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003221 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003222
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003223 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003224 intel_encoder->enable = intel_enable_dp;
3225 intel_encoder->pre_enable = intel_pre_enable_dp;
3226 intel_encoder->disable = intel_disable_dp;
3227 intel_encoder->post_disable = intel_post_disable_dp;
3228 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003229 intel_encoder->get_config = intel_dp_get_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003230 if (IS_VALLEYVIEW(dev))
3231 intel_encoder->pre_pll_enable = intel_dp_pre_pll_enable;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003232
Paulo Zanoni174edf12012-10-26 19:05:50 -02003233 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003234 intel_dig_port->dp.output_reg = output_reg;
3235
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003236 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003237 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3238 intel_encoder->cloneable = false;
3239 intel_encoder->hot_plug = intel_dp_hot_plug;
3240
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003241 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3242 drm_encoder_cleanup(encoder);
3243 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003244 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003245 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003246}