blob: 0b7bfd2cd550731ebb6b8ac50dd118d40ec1bf1e [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 *
Felipe Balbi5945f782013-06-30 14:15:11 +030018 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Felipe Balbi72246da2011-08-19 18:10:58 +030020 */
21
Felipe Balbifa0ea132014-09-19 15:51:11 -050022#include <linux/version.h>
Felipe Balbia72e6582011-09-05 13:37:28 +030023#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030024#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
Felipe Balbi457e84b2012-01-18 18:04:09 +020035#include <linux/of.h>
Heikki Krogerus404905a2014-09-25 10:57:02 +030036#include <linux/acpi.h>
Sekhar Nori63444752015-08-31 21:09:08 +053037#include <linux/pinctrl/consumer.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030038
39#include <linux/usb/ch9.h>
40#include <linux/usb/gadget.h>
Felipe Balbif7e846f2013-06-30 14:29:51 +030041#include <linux/usb/of.h>
Ruchika Kharwara45c82b82013-07-06 07:52:49 -050042#include <linux/usb/otg.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030043
44#include "core.h"
45#include "gadget.h"
46#include "io.h"
47
48#include "debug.h"
49
Felipe Balbifc8bb912016-05-16 13:14:48 +030050#define DWC3_DEFAULT_AUTOSUSPEND_DELAY 5000 /* ms */
Felipe Balbi8300dd22011-10-18 13:54:01 +030051
Sebastian Andrzej Siewior3140e8c2011-10-31 22:25:40 +010052void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
53{
54 u32 reg;
55
56 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
57 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
58 reg |= DWC3_GCTL_PRTCAPDIR(mode);
59 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
60}
Felipe Balbi8300dd22011-10-18 13:54:01 +030061
Felipe Balbicf6d8672016-04-14 15:03:39 +030062u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type)
63{
64 struct dwc3 *dwc = dep->dwc;
65 u32 reg;
66
67 dwc3_writel(dwc->regs, DWC3_GDBGFIFOSPACE,
68 DWC3_GDBGFIFOSPACE_NUM(dep->number) |
69 DWC3_GDBGFIFOSPACE_TYPE(type));
70
71 reg = dwc3_readl(dwc->regs, DWC3_GDBGFIFOSPACE);
72
73 return DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(reg);
74}
75
Felipe Balbi72246da2011-08-19 18:10:58 +030076/**
77 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
78 * @dwc: pointer to our context structure
79 */
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053080static int dwc3_core_soft_reset(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +030081{
82 u32 reg;
Felipe Balbif59dcab2016-03-11 10:51:52 +020083 int retries = 1000;
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053084 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +030085
Felipe Balbi51e1e7b2012-07-19 14:09:48 +030086 usb_phy_init(dwc->usb2_phy);
87 usb_phy_init(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +053088 ret = phy_init(dwc->usb2_generic_phy);
89 if (ret < 0)
90 return ret;
91
92 ret = phy_init(dwc->usb3_generic_phy);
93 if (ret < 0) {
94 phy_exit(dwc->usb2_generic_phy);
95 return ret;
96 }
Felipe Balbi72246da2011-08-19 18:10:58 +030097
Felipe Balbif59dcab2016-03-11 10:51:52 +020098 /*
99 * We're resetting only the device side because, if we're in host mode,
100 * XHCI driver will reset the host block. If dwc3 was configured for
101 * host-only mode, then we can return early.
102 */
103 if (dwc->dr_mode == USB_DR_MODE_HOST)
104 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300105
Felipe Balbif59dcab2016-03-11 10:51:52 +0200106 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
107 reg |= DWC3_DCTL_CSFTRST;
108 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300109
Felipe Balbif59dcab2016-03-11 10:51:52 +0200110 do {
111 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
112 if (!(reg & DWC3_DCTL_CSFTRST))
113 return 0;
Pratyush Anand45627ac2012-06-21 17:44:28 +0530114
Felipe Balbif59dcab2016-03-11 10:51:52 +0200115 udelay(1);
116 } while (--retries);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530117
Felipe Balbif59dcab2016-03-11 10:51:52 +0200118 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +0300119}
120
121/**
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300122 * dwc3_soft_reset - Issue soft reset
123 * @dwc: Pointer to our controller context structure
124 */
125static int dwc3_soft_reset(struct dwc3 *dwc)
126{
127 unsigned long timeout;
128 u32 reg;
129
130 timeout = jiffies + msecs_to_jiffies(500);
131 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
132 do {
133 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
134 if (!(reg & DWC3_DCTL_CSFTRST))
135 break;
136
137 if (time_after(jiffies, timeout)) {
138 dev_err(dwc->dev, "Reset Timed Out\n");
139 return -ETIMEDOUT;
140 }
141
142 cpu_relax();
143 } while (true);
144
145 return 0;
146}
147
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530148/*
149 * dwc3_frame_length_adjustment - Adjusts frame length if required
150 * @dwc3: Pointer to our controller context structure
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530151 */
Felipe Balbibcdb3272016-05-16 10:42:23 +0300152static void dwc3_frame_length_adjustment(struct dwc3 *dwc)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530153{
154 u32 reg;
155 u32 dft;
156
157 if (dwc->revision < DWC3_REVISION_250A)
158 return;
159
Felipe Balbibcdb3272016-05-16 10:42:23 +0300160 if (dwc->fladj == 0)
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530161 return;
162
163 reg = dwc3_readl(dwc->regs, DWC3_GFLADJ);
164 dft = reg & DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300165 if (!dev_WARN_ONCE(dwc->dev, dft == dwc->fladj,
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530166 "request value same as default, ignoring\n")) {
167 reg &= ~DWC3_GFLADJ_30MHZ_MASK;
Felipe Balbibcdb3272016-05-16 10:42:23 +0300168 reg |= DWC3_GFLADJ_30MHZ_SDBND_SEL | dwc->fladj;
Nikhil Badoladb2be4e2015-09-04 10:15:58 +0530169 dwc3_writel(dwc->regs, DWC3_GFLADJ, reg);
170 }
171}
172
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300173/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300174 * dwc3_free_one_event_buffer - Frees one event buffer
175 * @dwc: Pointer to our controller context structure
176 * @evt: Pointer to event buffer to be freed
177 */
178static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
179 struct dwc3_event_buffer *evt)
180{
181 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300182}
183
184/**
Paul Zimmerman1d046792012-02-15 18:56:56 -0800185 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300186 * @dwc: Pointer to our controller context structure
187 * @length: size of the event buffer
188 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800189 * Returns a pointer to the allocated event buffer structure on success
Felipe Balbi72246da2011-08-19 18:10:58 +0300190 * otherwise ERR_PTR(errno).
191 */
Felipe Balbi67d0b502013-02-22 16:31:07 +0200192static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
193 unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300194{
195 struct dwc3_event_buffer *evt;
196
Felipe Balbi380f0d22012-10-11 13:48:36 +0300197 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300198 if (!evt)
199 return ERR_PTR(-ENOMEM);
200
201 evt->dwc = dwc;
202 evt->length = length;
203 evt->buf = dma_alloc_coherent(dwc->dev, length,
204 &evt->dma, GFP_KERNEL);
Felipe Balbie32672f2012-11-08 15:26:41 +0200205 if (!evt->buf)
Felipe Balbi72246da2011-08-19 18:10:58 +0300206 return ERR_PTR(-ENOMEM);
Felipe Balbi72246da2011-08-19 18:10:58 +0300207
208 return evt;
209}
210
211/**
212 * dwc3_free_event_buffers - frees all allocated event buffers
213 * @dwc: Pointer to our controller context structure
214 */
215static void dwc3_free_event_buffers(struct dwc3 *dwc)
216{
217 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300218
Felipe Balbi696c8b12016-03-30 09:37:03 +0300219 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300220 if (evt)
221 dwc3_free_one_event_buffer(dwc, evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300222}
223
224/**
225 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
Paul Zimmerman1d046792012-02-15 18:56:56 -0800226 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300227 * @length: size of event buffer
228 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800229 * Returns 0 on success otherwise negative errno. In the error case, dwc
Felipe Balbi72246da2011-08-19 18:10:58 +0300230 * may contain some buffers allocated but not all which were requested.
231 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500232static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
Felipe Balbi72246da2011-08-19 18:10:58 +0300233{
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300234 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300235
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300236 evt = dwc3_alloc_one_event_buffer(dwc, length);
237 if (IS_ERR(evt)) {
238 dev_err(dwc->dev, "can't allocate event buffer\n");
239 return PTR_ERR(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +0300240 }
Felipe Balbi696c8b12016-03-30 09:37:03 +0300241 dwc->ev_buf = evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300242
243 return 0;
244}
245
246/**
247 * dwc3_event_buffers_setup - setup our allocated event buffers
Paul Zimmerman1d046792012-02-15 18:56:56 -0800248 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +0300249 *
250 * Returns 0 on success otherwise negative errno.
251 */
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300252static int dwc3_event_buffers_setup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300253{
254 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300255
Felipe Balbi696c8b12016-03-30 09:37:03 +0300256 evt = dwc->ev_buf;
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300257 dwc3_trace(trace_dwc3_core,
258 "Event buf %p dma %08llx length %d\n",
259 evt->buf, (unsigned long long) evt->dma,
260 evt->length);
Felipe Balbi72246da2011-08-19 18:10:58 +0300261
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300262 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300263
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300264 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0),
265 lower_32_bits(evt->dma));
266 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0),
267 upper_32_bits(evt->dma));
268 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0),
269 DWC3_GEVNTSIZ_SIZE(evt->length));
270 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300271
272 return 0;
273}
274
275static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
276{
277 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +0300278
Felipe Balbi696c8b12016-03-30 09:37:03 +0300279 evt = dwc->ev_buf;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300280
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300281 evt->lpos = 0;
Paul Zimmerman7acd85e2012-04-27 14:28:02 +0300282
Felipe Balbi660e9bd2016-03-30 09:26:24 +0300283 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(0), 0);
284 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(0), 0);
285 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), DWC3_GEVNTSIZ_INTMASK
286 | DWC3_GEVNTSIZ_SIZE(0));
287 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 0);
Felipe Balbi72246da2011-08-19 18:10:58 +0300288}
289
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600290static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
291{
292 if (!dwc->has_hibernation)
293 return 0;
294
295 if (!dwc->nr_scratch)
296 return 0;
297
298 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
299 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
300 if (!dwc->scratchbuf)
301 return -ENOMEM;
302
303 return 0;
304}
305
306static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
307{
308 dma_addr_t scratch_addr;
309 u32 param;
310 int ret;
311
312 if (!dwc->has_hibernation)
313 return 0;
314
315 if (!dwc->nr_scratch)
316 return 0;
317
318 /* should never fall here */
319 if (!WARN_ON(dwc->scratchbuf))
320 return 0;
321
322 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
323 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
324 DMA_BIDIRECTIONAL);
325 if (dma_mapping_error(dwc->dev, scratch_addr)) {
326 dev_err(dwc->dev, "failed to map scratch buffer\n");
327 ret = -EFAULT;
328 goto err0;
329 }
330
331 dwc->scratch_addr = scratch_addr;
332
333 param = lower_32_bits(scratch_addr);
334
335 ret = dwc3_send_gadget_generic_command(dwc,
336 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
337 if (ret < 0)
338 goto err1;
339
340 param = upper_32_bits(scratch_addr);
341
342 ret = dwc3_send_gadget_generic_command(dwc,
343 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
344 if (ret < 0)
345 goto err1;
346
347 return 0;
348
349err1:
350 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
351 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
352
353err0:
354 return ret;
355}
356
357static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
358{
359 if (!dwc->has_hibernation)
360 return;
361
362 if (!dwc->nr_scratch)
363 return;
364
365 /* should never fall here */
366 if (!WARN_ON(dwc->scratchbuf))
367 return;
368
369 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
370 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
371 kfree(dwc->scratchbuf);
372}
373
Felipe Balbi789451f62011-05-05 15:53:10 +0300374static void dwc3_core_num_eps(struct dwc3 *dwc)
375{
376 struct dwc3_hwparams *parms = &dwc->hwparams;
377
378 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
379 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
380
Felipe Balbi73815282015-01-27 13:48:14 -0600381 dwc3_trace(trace_dwc3_core, "found %d IN and %d OUT endpoints",
Felipe Balbi789451f62011-05-05 15:53:10 +0300382 dwc->num_in_eps, dwc->num_out_eps);
383}
384
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500385static void dwc3_cache_hwparams(struct dwc3 *dwc)
Felipe Balbi26ceca92011-09-30 10:58:49 +0300386{
387 struct dwc3_hwparams *parms = &dwc->hwparams;
388
389 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
390 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
391 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
392 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
393 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
394 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
395 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
396 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
397 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
398}
399
Felipe Balbi72246da2011-08-19 18:10:58 +0300400/**
Huang Ruib5a65c42014-10-28 19:54:28 +0800401 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
402 * @dwc: Pointer to our controller context structure
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300403 *
404 * Returns 0 on success. The USB PHY interfaces are configured but not
405 * initialized. The PHY interfaces and the PHYs get initialized together with
406 * the core in dwc3_core_init.
Huang Ruib5a65c42014-10-28 19:54:28 +0800407 */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300408static int dwc3_phy_setup(struct dwc3 *dwc)
Huang Ruib5a65c42014-10-28 19:54:28 +0800409{
410 u32 reg;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300411 int ret;
Huang Ruib5a65c42014-10-28 19:54:28 +0800412
413 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
414
Huang Rui2164a472014-10-28 19:54:35 +0800415 /*
416 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
417 * to '0' during coreConsultant configuration. So default value
418 * will be '0' when the core is reset. Application needs to set it
419 * to '1' after the core initialization is completed.
420 */
421 if (dwc->revision > DWC3_REVISION_194A)
422 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
423
Huang Ruib5a65c42014-10-28 19:54:28 +0800424 if (dwc->u2ss_inp3_quirk)
425 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
426
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530427 if (dwc->dis_rxdet_inp3_quirk)
428 reg |= DWC3_GUSB3PIPECTL_DISRXDETINP3;
429
Huang Ruidf31f5b2014-10-28 19:54:29 +0800430 if (dwc->req_p1p2p3_quirk)
431 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
432
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800433 if (dwc->del_p1p2p3_quirk)
434 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
435
Huang Rui41c06ff2014-10-28 19:54:31 +0800436 if (dwc->del_phy_power_chg_quirk)
437 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
438
Huang Ruifb67afc2014-10-28 19:54:32 +0800439 if (dwc->lfps_filter_quirk)
440 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
441
Huang Rui14f4ac52014-10-28 19:54:33 +0800442 if (dwc->rx_detect_poll_quirk)
443 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
444
Huang Rui6b6a0c92014-10-31 11:11:12 +0800445 if (dwc->tx_de_emphasis_quirk)
446 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
447
Felipe Balbicd72f892014-11-06 11:31:00 -0600448 if (dwc->dis_u3_susphy_quirk)
Huang Rui59acfa22014-10-31 11:11:13 +0800449 reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
450
Huang Ruib5a65c42014-10-28 19:54:28 +0800451 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
452
Huang Rui2164a472014-10-28 19:54:35 +0800453 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
454
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300455 /* Select the HS PHY interface */
456 switch (DWC3_GHWPARAMS3_HSPHY_IFC(dwc->hwparams.hwparams3)) {
457 case DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI:
Felipe Balbi43cacb02015-07-01 22:03:09 -0500458 if (dwc->hsphy_interface &&
459 !strncmp(dwc->hsphy_interface, "utmi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300460 reg &= ~DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300461 break;
Felipe Balbi43cacb02015-07-01 22:03:09 -0500462 } else if (dwc->hsphy_interface &&
463 !strncmp(dwc->hsphy_interface, "ulpi", 4)) {
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300464 reg |= DWC3_GUSB2PHYCFG_ULPI_UTMI;
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300465 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300466 } else {
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300467 /* Relying on default value. */
468 if (!(reg & DWC3_GUSB2PHYCFG_ULPI_UTMI))
469 break;
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300470 }
471 /* FALLTHROUGH */
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300472 case DWC3_GHWPARAMS3_HSPHY_IFC_ULPI:
473 /* Making sure the interface and PHY are operational */
474 ret = dwc3_soft_reset(dwc);
475 if (ret)
476 return ret;
477
478 udelay(1);
479
480 ret = dwc3_ulpi_init(dwc);
481 if (ret)
482 return ret;
483 /* FALLTHROUGH */
Heikki Krogerus3e10a2c2015-05-13 15:26:49 +0300484 default:
485 break;
486 }
487
Huang Rui2164a472014-10-28 19:54:35 +0800488 /*
489 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
490 * '0' during coreConsultant configuration. So default value will
491 * be '0' when the core is reset. Application needs to set it to
492 * '1' after the core initialization is completed.
493 */
494 if (dwc->revision > DWC3_REVISION_194A)
495 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
496
Felipe Balbicd72f892014-11-06 11:31:00 -0600497 if (dwc->dis_u2_susphy_quirk)
Huang Rui0effe0a2014-10-31 11:11:14 +0800498 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
499
John Younec791d12015-10-02 20:30:57 -0700500 if (dwc->dis_enblslpm_quirk)
501 reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
502
William Wu16199f32016-08-16 22:44:37 +0800503 if (dwc->dis_u2_freeclk_exists_quirk)
504 reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
505
Huang Rui2164a472014-10-28 19:54:35 +0800506 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +0300507
508 return 0;
Huang Ruib5a65c42014-10-28 19:54:28 +0800509}
510
Felipe Balbic499ff72016-05-16 10:49:01 +0300511static void dwc3_core_exit(struct dwc3 *dwc)
512{
513 dwc3_event_buffers_cleanup(dwc);
514
515 usb_phy_shutdown(dwc->usb2_phy);
516 usb_phy_shutdown(dwc->usb3_phy);
517 phy_exit(dwc->usb2_generic_phy);
518 phy_exit(dwc->usb3_generic_phy);
519
520 usb_phy_set_suspend(dwc->usb2_phy, 1);
521 usb_phy_set_suspend(dwc->usb3_phy, 1);
522 phy_power_off(dwc->usb2_generic_phy);
523 phy_power_off(dwc->usb3_generic_phy);
524}
525
Huang Ruib5a65c42014-10-28 19:54:28 +0800526/**
Felipe Balbi72246da2011-08-19 18:10:58 +0300527 * dwc3_core_init - Low-level initialization of DWC3 Core
528 * @dwc: Pointer to our controller context structure
529 *
530 * Returns 0 on success otherwise negative errno.
531 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500532static int dwc3_core_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300533{
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600534 u32 hwparams4 = dwc->hwparams.hwparams4;
Felipe Balbi72246da2011-08-19 18:10:58 +0300535 u32 reg;
536 int ret;
537
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200538 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
539 /* This should read as U3 followed by revision number */
John Youn690fb372015-09-04 19:15:10 -0700540 if ((reg & DWC3_GSNPSID_MASK) == 0x55330000) {
541 /* Detected DWC_usb3 IP */
542 dwc->revision = reg;
543 } else if ((reg & DWC3_GSNPSID_MASK) == 0x33310000) {
544 /* Detected DWC_usb31 IP */
545 dwc->revision = dwc3_readl(dwc->regs, DWC3_VER_NUMBER);
546 dwc->revision |= DWC3_REVISION_IS_DWC31;
547 } else {
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200548 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
549 ret = -ENODEV;
550 goto err0;
551 }
Sebastian Andrzej Siewior7650bd72011-08-29 13:56:36 +0200552
Felipe Balbifa0ea132014-09-19 15:51:11 -0500553 /*
554 * Write Linux Version Code to our GUID register so it's easy to figure
555 * out which kernel version a bug was found.
556 */
557 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
558
Paul Zimmerman0e1e5c42014-05-23 11:39:24 -0700559 /* Handle USB2.0-only core configuration */
560 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
561 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
562 if (dwc->maximum_speed == USB_SPEED_SUPER)
563 dwc->maximum_speed = USB_SPEED_HIGH;
564 }
565
Felipe Balbi72246da2011-08-19 18:10:58 +0300566 /* issue device SoftReset too */
Heikki Krogerusc5cc74e2015-05-13 15:26:47 +0300567 ret = dwc3_soft_reset(dwc);
568 if (ret)
569 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300570
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530571 ret = dwc3_core_soft_reset(dwc);
572 if (ret)
573 goto err0;
Pratyush Anand58a0f232012-06-21 17:44:29 +0530574
Felipe Balbic499ff72016-05-16 10:49:01 +0300575 ret = dwc3_phy_setup(dwc);
576 if (ret)
577 goto err0;
578
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100579 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
Paul Zimmerman3e87c422012-02-24 17:32:13 -0800580 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100581
Sebastian Andrzej Siewior164d7732011-11-24 11:22:05 +0100582 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100583 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
Felipe Balbi32a4a132014-02-25 14:00:13 -0600584 /**
585 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
586 * issue which would cause xHCI compliance tests to fail.
587 *
588 * Because of that we cannot enable clock gating on such
589 * configurations.
590 *
591 * Refers to:
592 *
593 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
594 * SOF/ITP Mode Used
595 */
596 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
597 dwc->dr_mode == USB_DR_MODE_OTG) &&
598 (dwc->revision >= DWC3_REVISION_210A &&
599 dwc->revision <= DWC3_REVISION_250A))
600 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
601 else
602 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100603 break;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600604 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
605 /* enable hibernation here */
606 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
Huang Rui2eac3992014-10-28 19:54:22 +0800607
608 /*
609 * REVISIT Enabling this bit so that host-mode hibernation
610 * will work. Device-mode hibernation is not yet implemented.
611 */
612 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600613 break;
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100614 default:
Felipe Balbi1407bf12015-11-16 16:06:37 -0600615 dwc3_trace(trace_dwc3_core, "No power optimization available\n");
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100616 }
617
Huang Rui946bd572014-10-28 19:54:23 +0800618 /* check if current dwc3 is on simulation board */
619 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
Felipe Balbi1407bf12015-11-16 16:06:37 -0600620 dwc3_trace(trace_dwc3_core,
621 "running on FPGA platform\n");
Huang Rui946bd572014-10-28 19:54:23 +0800622 dwc->is_fpga = true;
623 }
624
Huang Rui3b812212014-10-28 19:54:25 +0800625 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
626 "disable_scramble cannot be used on non-FPGA builds\n");
627
628 if (dwc->disable_scramble_quirk && dwc->is_fpga)
629 reg |= DWC3_GCTL_DISSCRAMBLE;
630 else
631 reg &= ~DWC3_GCTL_DISSCRAMBLE;
632
Huang Rui9a5b2f32014-10-28 19:54:27 +0800633 if (dwc->u2exit_lfps_quirk)
634 reg |= DWC3_GCTL_U2EXIT_LFPS;
635
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100636 /*
637 * WORKAROUND: DWC3 revisions <1.90a have a bug
Paul Zimmerman1d046792012-02-15 18:56:56 -0800638 * where the device can fail to connect at SuperSpeed
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100639 * and falls back to high-speed mode which causes
Paul Zimmerman1d046792012-02-15 18:56:56 -0800640 * the device to enter a Connect/Disconnect loop
Sebastian Andrzej Siewior4878a022011-10-31 22:25:41 +0100641 */
642 if (dwc->revision < DWC3_REVISION_190A)
643 reg |= DWC3_GCTL_U2RSTECN;
644
645 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
646
Felipe Balbic499ff72016-05-16 10:49:01 +0300647 dwc3_core_num_eps(dwc);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600648
649 ret = dwc3_setup_scratch_buffers(dwc);
650 if (ret)
Felipe Balbic499ff72016-05-16 10:49:01 +0300651 goto err1;
652
653 /* Adjust Frame Length */
654 dwc3_frame_length_adjustment(dwc);
655
656 usb_phy_set_suspend(dwc->usb2_phy, 0);
657 usb_phy_set_suspend(dwc->usb3_phy, 0);
658 ret = phy_power_on(dwc->usb2_generic_phy);
659 if (ret < 0)
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600660 goto err2;
661
Felipe Balbic499ff72016-05-16 10:49:01 +0300662 ret = phy_power_on(dwc->usb3_generic_phy);
663 if (ret < 0)
664 goto err3;
665
666 ret = dwc3_event_buffers_setup(dwc);
667 if (ret) {
668 dev_err(dwc->dev, "failed to setup event buffers\n");
669 goto err4;
670 }
671
Felipe Balbi72246da2011-08-19 18:10:58 +0300672 return 0;
673
Felipe Balbic499ff72016-05-16 10:49:01 +0300674err4:
675 phy_power_off(dwc->usb2_generic_phy);
676
677err3:
678 phy_power_off(dwc->usb3_generic_phy);
679
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600680err2:
Felipe Balbic499ff72016-05-16 10:49:01 +0300681 usb_phy_set_suspend(dwc->usb2_phy, 1);
682 usb_phy_set_suspend(dwc->usb3_phy, 1);
683 dwc3_core_exit(dwc);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600684
685err1:
686 usb_phy_shutdown(dwc->usb2_phy);
687 usb_phy_shutdown(dwc->usb3_phy);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530688 phy_exit(dwc->usb2_generic_phy);
689 phy_exit(dwc->usb3_generic_phy);
Felipe Balbi0ffcaf32013-12-19 13:04:28 -0600690
Felipe Balbi72246da2011-08-19 18:10:58 +0300691err0:
692 return ret;
693}
694
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500695static int dwc3_core_get_phy(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +0300696{
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500697 struct device *dev = dwc->dev;
Felipe Balbi941ea362013-07-31 09:21:25 +0300698 struct device_node *node = dev->of_node;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500699 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300700
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530701 if (node) {
702 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
703 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
Felipe Balbibb674902013-08-14 13:21:23 -0500704 } else {
705 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
706 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +0530707 }
708
Felipe Balbid105e7f2013-03-15 10:52:08 +0200709 if (IS_ERR(dwc->usb2_phy)) {
710 ret = PTR_ERR(dwc->usb2_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530711 if (ret == -ENXIO || ret == -ENODEV) {
712 dwc->usb2_phy = NULL;
713 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200714 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530715 } else {
716 dev_err(dev, "no usb2 phy configured\n");
717 return ret;
718 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300719 }
720
Felipe Balbid105e7f2013-03-15 10:52:08 +0200721 if (IS_ERR(dwc->usb3_phy)) {
Ruchika Kharwar315955d72013-07-04 00:59:34 -0500722 ret = PTR_ERR(dwc->usb3_phy);
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530723 if (ret == -ENXIO || ret == -ENODEV) {
724 dwc->usb3_phy = NULL;
725 } else if (ret == -EPROBE_DEFER) {
Felipe Balbid105e7f2013-03-15 10:52:08 +0200726 return ret;
Kishon Vijay Abraham I122f06e2014-03-03 17:08:10 +0530727 } else {
728 dev_err(dev, "no usb3 phy configured\n");
729 return ret;
730 }
Felipe Balbi51e1e7b2012-07-19 14:09:48 +0300731 }
732
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +0530733 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
734 if (IS_ERR(dwc->usb2_generic_phy)) {
735 ret = PTR_ERR(dwc->usb2_generic_phy);
736 if (ret == -ENOSYS || ret == -ENODEV) {
737 dwc->usb2_generic_phy = NULL;
738 } else if (ret == -EPROBE_DEFER) {
739 return ret;
740 } else {
741 dev_err(dev, "no usb2 phy configured\n");
742 return ret;
743 }
744 }
745
746 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
747 if (IS_ERR(dwc->usb3_generic_phy)) {
748 ret = PTR_ERR(dwc->usb3_generic_phy);
749 if (ret == -ENOSYS || ret == -ENODEV) {
750 dwc->usb3_generic_phy = NULL;
751 } else if (ret == -EPROBE_DEFER) {
752 return ret;
753 } else {
754 dev_err(dev, "no usb3 phy configured\n");
755 return ret;
756 }
757 }
758
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500759 return 0;
760}
761
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500762static int dwc3_core_init_mode(struct dwc3 *dwc)
763{
764 struct device *dev = dwc->dev;
765 int ret;
766
767 switch (dwc->dr_mode) {
768 case USB_DR_MODE_PERIPHERAL:
769 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
770 ret = dwc3_gadget_init(dwc);
771 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300772 if (ret != -EPROBE_DEFER)
773 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500774 return ret;
775 }
776 break;
777 case USB_DR_MODE_HOST:
778 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
779 ret = dwc3_host_init(dwc);
780 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300781 if (ret != -EPROBE_DEFER)
782 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500783 return ret;
784 }
785 break;
786 case USB_DR_MODE_OTG:
787 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
788 ret = dwc3_host_init(dwc);
789 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300790 if (ret != -EPROBE_DEFER)
791 dev_err(dev, "failed to initialize host\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500792 return ret;
793 }
794
795 ret = dwc3_gadget_init(dwc);
796 if (ret) {
Roger Quadros9522def2016-06-10 14:48:38 +0300797 if (ret != -EPROBE_DEFER)
798 dev_err(dev, "failed to initialize gadget\n");
Felipe Balbi5f94adf2014-04-16 15:13:45 -0500799 return ret;
800 }
801 break;
802 default:
803 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
804 return -EINVAL;
805 }
806
807 return 0;
808}
809
810static void dwc3_core_exit_mode(struct dwc3 *dwc)
811{
812 switch (dwc->dr_mode) {
813 case USB_DR_MODE_PERIPHERAL:
814 dwc3_gadget_exit(dwc);
815 break;
816 case USB_DR_MODE_HOST:
817 dwc3_host_exit(dwc);
818 break;
819 case USB_DR_MODE_OTG:
820 dwc3_host_exit(dwc);
821 dwc3_gadget_exit(dwc);
822 break;
823 default:
824 /* do nothing */
825 break;
826 }
827}
828
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500829#define DWC3_ALIGN_MASK (16 - 1)
830
831static int dwc3_probe(struct platform_device *pdev)
832{
833 struct device *dev = &pdev->dev;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500834 struct resource *res;
835 struct dwc3 *dwc;
Huang Rui80caf7d2014-10-28 19:54:26 +0800836 u8 lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800837 u8 tx_de_emphasis;
Huang Rui460d0982014-10-31 11:11:18 +0800838 u8 hird_threshold;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500839
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300840 int ret;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500841
842 void __iomem *regs;
843 void *mem;
844
845 mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +0900846 if (!mem)
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500847 return -ENOMEM;
Jingoo Han734d5a52014-07-17 12:45:11 +0900848
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500849 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
850 dwc->mem = mem;
851 dwc->dev = dev;
852
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500853 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
854 if (!res) {
855 dev_err(dev, "missing memory resource\n");
856 return -ENODEV;
857 }
858
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530859 dwc->xhci_resources[0].start = res->start;
860 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
861 DWC3_XHCI_REGS_END;
862 dwc->xhci_resources[0].flags = res->flags;
863 dwc->xhci_resources[0].name = res->name;
864
865 res->start += DWC3_GLOBALS_REGS_START;
866
867 /*
868 * Request memory region but exclude xHCI regs,
869 * since it will be requested by the xhci-plat driver.
870 */
871 regs = devm_ioremap_resource(dev, res);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500872 if (IS_ERR(regs)) {
873 ret = PTR_ERR(regs);
874 goto err0;
875 }
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530876
877 dwc->regs = regs;
878 dwc->regs_size = resource_size(res);
Vivek Gautamf32a5e22014-06-04 14:34:52 +0530879
Huang Rui80caf7d2014-10-28 19:54:26 +0800880 /* default to highest possible threshold */
881 lpm_nyet_threshold = 0xff;
882
Huang Rui6b6a0c92014-10-31 11:11:12 +0800883 /* default to -3.5dB de-emphasis */
884 tx_de_emphasis = 1;
885
Huang Rui460d0982014-10-31 11:11:18 +0800886 /*
887 * default to assert utmi_sleep_n and use maximum allowed HIRD
888 * threshold value of 0b1100
889 */
890 hird_threshold = 12;
891
Heikki Krogerus63863b92015-09-21 11:14:32 +0300892 dwc->maximum_speed = usb_get_maximum_speed(dev);
Heikki Krogerus06e71142015-09-21 11:14:34 +0300893 dwc->dr_mode = usb_get_dr_mode(dev);
Heikki Krogerus63863b92015-09-21 11:14:32 +0300894
Heikki Krogerus3d128912015-09-21 11:14:35 +0300895 dwc->has_lpm_erratum = device_property_read_bool(dev,
Huang Rui80caf7d2014-10-28 19:54:26 +0800896 "snps,has-lpm-erratum");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300897 device_property_read_u8(dev, "snps,lpm-nyet-threshold",
Huang Rui80caf7d2014-10-28 19:54:26 +0800898 &lpm_nyet_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300899 dwc->is_utmi_l1_suspend = device_property_read_bool(dev,
Huang Rui460d0982014-10-31 11:11:18 +0800900 "snps,is-utmi-l1-suspend");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300901 device_property_read_u8(dev, "snps,hird-threshold",
Huang Rui460d0982014-10-31 11:11:18 +0800902 &hird_threshold);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300903 dwc->usb3_lpm_capable = device_property_read_bool(dev,
Robert Baldygaeac68e82015-03-09 15:06:12 +0100904 "snps,usb3_lpm_capable");
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500905
Heikki Krogerus3d128912015-09-21 11:14:35 +0300906 dwc->disable_scramble_quirk = device_property_read_bool(dev,
Huang Rui3b812212014-10-28 19:54:25 +0800907 "snps,disable_scramble_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300908 dwc->u2exit_lfps_quirk = device_property_read_bool(dev,
Huang Rui9a5b2f32014-10-28 19:54:27 +0800909 "snps,u2exit_lfps_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300910 dwc->u2ss_inp3_quirk = device_property_read_bool(dev,
Huang Ruib5a65c42014-10-28 19:54:28 +0800911 "snps,u2ss_inp3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300912 dwc->req_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruidf31f5b2014-10-28 19:54:29 +0800913 "snps,req_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300914 dwc->del_p1p2p3_quirk = device_property_read_bool(dev,
Huang Ruia2a1d0f2014-10-28 19:54:30 +0800915 "snps,del_p1p2p3_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300916 dwc->del_phy_power_chg_quirk = device_property_read_bool(dev,
Huang Rui41c06ff2014-10-28 19:54:31 +0800917 "snps,del_phy_power_chg_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300918 dwc->lfps_filter_quirk = device_property_read_bool(dev,
Huang Ruifb67afc2014-10-28 19:54:32 +0800919 "snps,lfps_filter_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300920 dwc->rx_detect_poll_quirk = device_property_read_bool(dev,
Huang Rui14f4ac52014-10-28 19:54:33 +0800921 "snps,rx_detect_poll_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300922 dwc->dis_u3_susphy_quirk = device_property_read_bool(dev,
Huang Rui59acfa22014-10-31 11:11:13 +0800923 "snps,dis_u3_susphy_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300924 dwc->dis_u2_susphy_quirk = device_property_read_bool(dev,
Huang Rui0effe0a2014-10-31 11:11:14 +0800925 "snps,dis_u2_susphy_quirk");
John Younec791d12015-10-02 20:30:57 -0700926 dwc->dis_enblslpm_quirk = device_property_read_bool(dev,
927 "snps,dis_enblslpm_quirk");
Rajesh Bhagate58dd352016-03-14 14:40:50 +0530928 dwc->dis_rxdet_inp3_quirk = device_property_read_bool(dev,
929 "snps,dis_rxdet_inp3_quirk");
William Wu16199f32016-08-16 22:44:37 +0800930 dwc->dis_u2_freeclk_exists_quirk = device_property_read_bool(dev,
931 "snps,dis-u2-freeclk-exists-quirk");
Huang Rui6b6a0c92014-10-31 11:11:12 +0800932
Heikki Krogerus3d128912015-09-21 11:14:35 +0300933 dwc->tx_de_emphasis_quirk = device_property_read_bool(dev,
Huang Rui6b6a0c92014-10-31 11:11:12 +0800934 "snps,tx_de_emphasis_quirk");
Heikki Krogerus3d128912015-09-21 11:14:35 +0300935 device_property_read_u8(dev, "snps,tx_de_emphasis",
Huang Rui6b6a0c92014-10-31 11:11:12 +0800936 &tx_de_emphasis);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300937 device_property_read_string(dev, "snps,hsphy_interface",
938 &dwc->hsphy_interface);
939 device_property_read_u32(dev, "snps,quirk-frame-length-adjustment",
Felipe Balbibcdb3272016-05-16 10:42:23 +0300940 &dwc->fladj);
Heikki Krogerus3d128912015-09-21 11:14:35 +0300941
Huang Rui80caf7d2014-10-28 19:54:26 +0800942 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
Huang Rui6b6a0c92014-10-31 11:11:12 +0800943 dwc->tx_de_emphasis = tx_de_emphasis;
Huang Rui80caf7d2014-10-28 19:54:26 +0800944
Huang Rui460d0982014-10-31 11:11:18 +0800945 dwc->hird_threshold = hird_threshold
946 | (dwc->is_utmi_l1_suspend << 4);
947
Heikki Krogerus6c89cce02015-05-13 15:26:45 +0300948 platform_set_drvdata(pdev, dwc);
Heikki Krogerus2917e712015-05-13 15:26:46 +0300949 dwc3_cache_hwparams(dwc);
Heikki Krogerus6c89cce02015-05-13 15:26:45 +0300950
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500951 ret = dwc3_core_get_phy(dwc);
952 if (ret)
Felipe Balbi3da1f6e2014-09-02 15:19:43 -0500953 goto err0;
Felipe Balbi3c9f94a2014-04-16 15:08:29 -0500954
Felipe Balbi72246da2011-08-19 18:10:58 +0300955 spin_lock_init(&dwc->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +0300956
Heikki Krogerus19bacdc2014-09-24 11:00:38 +0300957 if (!dev->dma_mask) {
958 dev->dma_mask = dev->parent->dma_mask;
959 dev->dma_parms = dev->parent->dma_parms;
960 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
961 }
Kishon Vijay Abraham Iddff14f2013-03-07 18:51:43 +0530962
Felipe Balbifc8bb912016-05-16 13:14:48 +0300963 pm_runtime_set_active(dev);
964 pm_runtime_use_autosuspend(dev);
965 pm_runtime_set_autosuspend_delay(dev, DWC3_DEFAULT_AUTOSUSPEND_DELAY);
Chanho Park802ca852012-02-15 18:27:55 +0900966 pm_runtime_enable(dev);
Roger Quadros32808232016-06-10 14:38:02 +0300967 ret = pm_runtime_get_sync(dev);
968 if (ret < 0)
969 goto err1;
970
Chanho Park802ca852012-02-15 18:27:55 +0900971 pm_runtime_forbid(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300972
Felipe Balbi39214262012-10-11 13:54:36 +0300973 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
974 if (ret) {
975 dev_err(dwc->dev, "failed to allocate event buffers\n");
976 ret = -ENOMEM;
Roger Quadros32808232016-06-10 14:38:02 +0300977 goto err2;
Felipe Balbi39214262012-10-11 13:54:36 +0300978 }
979
Felipe Balbi5f822792016-06-07 12:55:19 +0300980 if (IS_ENABLED(CONFIG_USB_DWC3_HOST) &&
981 (dwc->dr_mode == USB_DR_MODE_OTG ||
982 dwc->dr_mode == USB_DR_MODE_UNKNOWN))
Felipe Balbi32a4a132014-02-25 14:00:13 -0600983 dwc->dr_mode = USB_DR_MODE_HOST;
Felipe Balbi5f822792016-06-07 12:55:19 +0300984 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET) &&
985 (dwc->dr_mode == USB_DR_MODE_OTG ||
986 dwc->dr_mode == USB_DR_MODE_UNKNOWN))
Felipe Balbi32a4a132014-02-25 14:00:13 -0600987 dwc->dr_mode = USB_DR_MODE_PERIPHERAL;
988
989 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
990 dwc->dr_mode = USB_DR_MODE_OTG;
991
Felipe Balbic499ff72016-05-16 10:49:01 +0300992 ret = dwc3_alloc_scratch_buffers(dwc);
993 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +0300994 goto err3;
Felipe Balbic499ff72016-05-16 10:49:01 +0300995
Felipe Balbi72246da2011-08-19 18:10:58 +0300996 ret = dwc3_core_init(dwc);
997 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900998 dev_err(dev, "failed to initialize core\n");
Roger Quadros32808232016-06-10 14:38:02 +0300999 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03001000 }
1001
John Youn77966eb2016-02-19 17:31:01 -08001002 /* Check the maximum_speed parameter */
1003 switch (dwc->maximum_speed) {
1004 case USB_SPEED_LOW:
1005 case USB_SPEED_FULL:
1006 case USB_SPEED_HIGH:
1007 case USB_SPEED_SUPER:
1008 case USB_SPEED_SUPER_PLUS:
1009 break;
1010 default:
1011 dev_err(dev, "invalid maximum_speed parameter %d\n",
1012 dwc->maximum_speed);
1013 /* fall through */
1014 case USB_SPEED_UNKNOWN:
1015 /* default to superspeed */
John Youn2c7f1bd2016-02-05 17:08:59 -08001016 dwc->maximum_speed = USB_SPEED_SUPER;
1017
1018 /*
1019 * default to superspeed plus if we are capable.
1020 */
1021 if (dwc3_is_usb31(dwc) &&
1022 (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
1023 DWC3_GHWPARAMS3_SSPHY_IFC_GEN2))
1024 dwc->maximum_speed = USB_SPEED_SUPER_PLUS;
John Youn77966eb2016-02-19 17:31:01 -08001025
1026 break;
John Youn2c7f1bd2016-02-05 17:08:59 -08001027 }
1028
Felipe Balbi5f94adf2014-04-16 15:13:45 -05001029 ret = dwc3_core_init_mode(dwc);
1030 if (ret)
Roger Quadros32808232016-06-10 14:38:02 +03001031 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03001032
Du, Changbin4e9f3112016-04-12 19:10:18 +08001033 dwc3_debugfs_init(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001034 pm_runtime_put(dev);
Felipe Balbi72246da2011-08-19 18:10:58 +03001035
1036 return 0;
1037
Roger Quadros32808232016-06-10 14:38:02 +03001038err5:
Felipe Balbif122d332013-02-08 15:15:11 +02001039 dwc3_event_buffers_cleanup(dwc);
1040
Roger Quadros32808232016-06-10 14:38:02 +03001041err4:
Felipe Balbic499ff72016-05-16 10:49:01 +03001042 dwc3_free_scratch_buffers(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001043
Roger Quadros32808232016-06-10 14:38:02 +03001044err3:
Felipe Balbi39214262012-10-11 13:54:36 +03001045 dwc3_free_event_buffers(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001046 dwc3_ulpi_exit(dwc);
Felipe Balbi39214262012-10-11 13:54:36 +03001047
Roger Quadros32808232016-06-10 14:38:02 +03001048err2:
1049 pm_runtime_allow(&pdev->dev);
1050
1051err1:
1052 pm_runtime_put_sync(&pdev->dev);
1053 pm_runtime_disable(&pdev->dev);
1054
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001055err0:
1056 /*
1057 * restore res->start back to its original value so that, in case the
1058 * probe is deferred, we don't end up getting error in request the
1059 * memory region the next time probe is called.
1060 */
1061 res->start -= DWC3_GLOBALS_REGS_START;
1062
Felipe Balbi72246da2011-08-19 18:10:58 +03001063 return ret;
1064}
1065
Bill Pembertonfb4e98a2012-11-19 13:26:20 -05001066static int dwc3_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +03001067{
Felipe Balbi72246da2011-08-19 18:10:58 +03001068 struct dwc3 *dwc = platform_get_drvdata(pdev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001069 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1070
Felipe Balbifc8bb912016-05-16 13:14:48 +03001071 pm_runtime_get_sync(&pdev->dev);
Felipe Balbi3da1f6e2014-09-02 15:19:43 -05001072 /*
1073 * restore res->start back to its original value so that, in case the
1074 * probe is deferred, we don't end up getting error in request the
1075 * memory region the next time probe is called.
1076 */
1077 res->start -= DWC3_GLOBALS_REGS_START;
Felipe Balbi72246da2011-08-19 18:10:58 +03001078
Felipe Balbidc99f162014-09-03 16:13:37 -05001079 dwc3_debugfs_exit(dwc);
1080 dwc3_core_exit_mode(dwc);
Kishon Vijay Abraham I8ba007a2013-01-25 08:30:54 +05301081
Felipe Balbi72246da2011-08-19 18:10:58 +03001082 dwc3_core_exit(dwc);
Heikki Krogerus88bc9d12015-05-13 15:26:51 +03001083 dwc3_ulpi_exit(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001084
Felipe Balbifc8bb912016-05-16 13:14:48 +03001085 pm_runtime_put_sync(&pdev->dev);
1086 pm_runtime_allow(&pdev->dev);
1087 pm_runtime_disable(&pdev->dev);
1088
Felipe Balbic499ff72016-05-16 10:49:01 +03001089 dwc3_free_event_buffers(dwc);
1090 dwc3_free_scratch_buffers(dwc);
1091
Felipe Balbi72246da2011-08-19 18:10:58 +03001092 return 0;
1093}
1094
Felipe Balbifc8bb912016-05-16 13:14:48 +03001095#ifdef CONFIG_PM
1096static int dwc3_suspend_common(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03001097{
Felipe Balbifc8bb912016-05-16 13:14:48 +03001098 unsigned long flags;
Felipe Balbi7415f172012-04-30 14:56:33 +03001099
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001100 switch (dwc->dr_mode) {
1101 case USB_DR_MODE_PERIPHERAL:
1102 case USB_DR_MODE_OTG:
Felipe Balbifc8bb912016-05-16 13:14:48 +03001103 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7415f172012-04-30 14:56:33 +03001104 dwc3_gadget_suspend(dwc);
Felipe Balbifc8bb912016-05-16 13:14:48 +03001105 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001106 break;
Ruchika Kharwara45c82b82013-07-06 07:52:49 -05001107 case USB_DR_MODE_HOST:
Felipe Balbi7415f172012-04-30 14:56:33 +03001108 default:
Felipe Balbi51f5d492016-05-16 10:52:58 +03001109 /* do nothing */
Felipe Balbi7415f172012-04-30 14:56:33 +03001110 break;
1111 }
1112
Felipe Balbi51f5d492016-05-16 10:52:58 +03001113 dwc3_core_exit(dwc);
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001114
Felipe Balbifc8bb912016-05-16 13:14:48 +03001115 return 0;
1116}
1117
1118static int dwc3_resume_common(struct dwc3 *dwc)
1119{
1120 unsigned long flags;
1121 int ret;
1122
1123 ret = dwc3_core_init(dwc);
1124 if (ret)
1125 return ret;
1126
1127 switch (dwc->dr_mode) {
1128 case USB_DR_MODE_PERIPHERAL:
1129 case USB_DR_MODE_OTG:
1130 spin_lock_irqsave(&dwc->lock, flags);
1131 dwc3_gadget_resume(dwc);
1132 spin_unlock_irqrestore(&dwc->lock, flags);
1133 /* FALLTHROUGH */
1134 case USB_DR_MODE_HOST:
1135 default:
1136 /* do nothing */
1137 break;
1138 }
1139
1140 return 0;
1141}
1142
1143static int dwc3_runtime_checks(struct dwc3 *dwc)
1144{
1145 switch (dwc->dr_mode) {
1146 case USB_DR_MODE_PERIPHERAL:
1147 case USB_DR_MODE_OTG:
1148 if (dwc->connected)
1149 return -EBUSY;
1150 break;
1151 case USB_DR_MODE_HOST:
1152 default:
1153 /* do nothing */
1154 break;
1155 }
1156
1157 return 0;
1158}
1159
1160static int dwc3_runtime_suspend(struct device *dev)
1161{
1162 struct dwc3 *dwc = dev_get_drvdata(dev);
1163 int ret;
1164
1165 if (dwc3_runtime_checks(dwc))
1166 return -EBUSY;
1167
1168 ret = dwc3_suspend_common(dwc);
1169 if (ret)
1170 return ret;
1171
1172 device_init_wakeup(dev, true);
1173
1174 return 0;
1175}
1176
1177static int dwc3_runtime_resume(struct device *dev)
1178{
1179 struct dwc3 *dwc = dev_get_drvdata(dev);
1180 int ret;
1181
1182 device_init_wakeup(dev, false);
1183
1184 ret = dwc3_resume_common(dwc);
1185 if (ret)
1186 return ret;
1187
1188 switch (dwc->dr_mode) {
1189 case USB_DR_MODE_PERIPHERAL:
1190 case USB_DR_MODE_OTG:
1191 dwc3_gadget_process_pending_events(dwc);
1192 break;
1193 case USB_DR_MODE_HOST:
1194 default:
1195 /* do nothing */
1196 break;
1197 }
1198
1199 pm_runtime_mark_last_busy(dev);
1200
1201 return 0;
1202}
1203
1204static int dwc3_runtime_idle(struct device *dev)
1205{
1206 struct dwc3 *dwc = dev_get_drvdata(dev);
1207
1208 switch (dwc->dr_mode) {
1209 case USB_DR_MODE_PERIPHERAL:
1210 case USB_DR_MODE_OTG:
1211 if (dwc3_runtime_checks(dwc))
1212 return -EBUSY;
1213 break;
1214 case USB_DR_MODE_HOST:
1215 default:
1216 /* do nothing */
1217 break;
1218 }
1219
1220 pm_runtime_mark_last_busy(dev);
1221 pm_runtime_autosuspend(dev);
1222
1223 return 0;
1224}
1225#endif /* CONFIG_PM */
1226
1227#ifdef CONFIG_PM_SLEEP
1228static int dwc3_suspend(struct device *dev)
1229{
1230 struct dwc3 *dwc = dev_get_drvdata(dev);
1231 int ret;
1232
1233 ret = dwc3_suspend_common(dwc);
1234 if (ret)
1235 return ret;
1236
Sekhar Nori63444752015-08-31 21:09:08 +05301237 pinctrl_pm_select_sleep_state(dev);
1238
Felipe Balbi7415f172012-04-30 14:56:33 +03001239 return 0;
1240}
1241
1242static int dwc3_resume(struct device *dev)
1243{
1244 struct dwc3 *dwc = dev_get_drvdata(dev);
Kishon Vijay Abraham I57303482014-03-03 17:08:11 +05301245 int ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03001246
Sekhar Nori63444752015-08-31 21:09:08 +05301247 pinctrl_pm_select_default_state(dev);
1248
Felipe Balbifc8bb912016-05-16 13:14:48 +03001249 ret = dwc3_resume_common(dwc);
Felipe Balbi51f5d492016-05-16 10:52:58 +03001250 if (ret)
Felipe Balbi5c4ad3182016-04-11 17:12:34 +03001251 return ret;
1252
Felipe Balbi7415f172012-04-30 14:56:33 +03001253 pm_runtime_disable(dev);
1254 pm_runtime_set_active(dev);
1255 pm_runtime_enable(dev);
1256
1257 return 0;
1258}
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001259#endif /* CONFIG_PM_SLEEP */
Felipe Balbi7415f172012-04-30 14:56:33 +03001260
1261static const struct dev_pm_ops dwc3_dev_pm_ops = {
Felipe Balbi7415f172012-04-30 14:56:33 +03001262 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
Felipe Balbifc8bb912016-05-16 13:14:48 +03001263 SET_RUNTIME_PM_OPS(dwc3_runtime_suspend, dwc3_runtime_resume,
1264 dwc3_runtime_idle)
Felipe Balbi7415f172012-04-30 14:56:33 +03001265};
1266
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301267#ifdef CONFIG_OF
1268static const struct of_device_id of_dwc3_match[] = {
1269 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +03001270 .compatible = "snps,dwc3"
1271 },
1272 {
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301273 .compatible = "synopsys,dwc3"
1274 },
1275 { },
1276};
1277MODULE_DEVICE_TABLE(of, of_dwc3_match);
1278#endif
1279
Heikki Krogerus404905a2014-09-25 10:57:02 +03001280#ifdef CONFIG_ACPI
1281
1282#define ACPI_ID_INTEL_BSW "808622B7"
1283
1284static const struct acpi_device_id dwc3_acpi_match[] = {
1285 { ACPI_ID_INTEL_BSW, 0 },
1286 { },
1287};
1288MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1289#endif
1290
Felipe Balbi72246da2011-08-19 18:10:58 +03001291static struct platform_driver dwc3_driver = {
1292 .probe = dwc3_probe,
Bill Pemberton76904172012-11-19 13:21:08 -05001293 .remove = dwc3_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +03001294 .driver = {
1295 .name = "dwc3",
Kishon Vijay Abraham I5088b6f2013-01-25 16:36:53 +05301296 .of_match_table = of_match_ptr(of_dwc3_match),
Heikki Krogerus404905a2014-09-25 10:57:02 +03001297 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
Felipe Balbi7f370ed2016-05-09 15:27:01 +03001298 .pm = &dwc3_dev_pm_ops,
Felipe Balbi72246da2011-08-19 18:10:58 +03001299 },
Felipe Balbi72246da2011-08-19 18:10:58 +03001300};
1301
Tobias Klauserb1116dc2012-02-28 12:57:20 +01001302module_platform_driver(dwc3_driver);
1303
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +02001304MODULE_ALIAS("platform:dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +03001305MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
Felipe Balbi5945f782013-06-30 14:15:11 +03001306MODULE_LICENSE("GPL v2");
Felipe Balbi72246da2011-08-19 18:10:58 +03001307MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");