blob: 685275e0bed5678ebd46ebce662f39165acc2afa [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Tomi Valkeinen559d6702009-11-03 11:23:50 +020026#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +103027extern bool dss_debug;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020028#ifdef DSS_SUBSYS_NAME
29#define DSSDBG(format, ...) \
30 if (dss_debug) \
31 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
32 ## __VA_ARGS__)
33#else
34#define DSSDBG(format, ...) \
35 if (dss_debug) \
36 printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
37#endif
38
39#ifdef DSS_SUBSYS_NAME
40#define DSSDBGF(format, ...) \
41 if (dss_debug) \
42 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
43 ": %s(" format ")\n", \
44 __func__, \
45 ## __VA_ARGS__)
46#else
47#define DSSDBGF(format, ...) \
48 if (dss_debug) \
49 printk(KERN_DEBUG "omapdss: " \
50 ": %s(" format ")\n", \
51 __func__, \
52 ## __VA_ARGS__)
53#endif
54
55#else /* DEBUG */
56#define DSSDBG(format, ...)
57#define DSSDBGF(format, ...)
58#endif
59
60
61#ifdef DSS_SUBSYS_NAME
62#define DSSERR(format, ...) \
63 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
64 ## __VA_ARGS__)
65#else
66#define DSSERR(format, ...) \
67 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
68#endif
69
70#ifdef DSS_SUBSYS_NAME
71#define DSSINFO(format, ...) \
72 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
73 ## __VA_ARGS__)
74#else
75#define DSSINFO(format, ...) \
76 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
77#endif
78
79#ifdef DSS_SUBSYS_NAME
80#define DSSWARN(format, ...) \
81 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
82 ## __VA_ARGS__)
83#else
84#define DSSWARN(format, ...) \
85 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
86#endif
87
88/* OMAP TRM gives bitfields as start:end, where start is the higher bit
89 number. For example 7:0 */
90#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
91#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
92#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
93#define FLD_MOD(orig, val, start, end) \
94 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
95
Archit Taneja569969d2011-08-22 17:41:57 +053096enum dss_io_pad_mode {
97 DSS_IO_PAD_MODE_RESET,
98 DSS_IO_PAD_MODE_RFBI,
99 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200100};
101
Mythri P K7ed024a2011-03-09 16:31:38 +0530102enum dss_hdmi_venc_clk_source_select {
103 DSS_VENC_TV_CLK = 0,
104 DSS_HDMI_M_PCLK = 1,
105};
106
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530107enum dss_dsi_content_type {
108 DSS_DSI_CONTENT_DCS,
109 DSS_DSI_CONTENT_GENERIC,
110};
111
Archit Tanejad9ac7732012-09-22 12:38:19 +0530112enum dss_writeback_channel {
113 DSS_WB_LCD1_MGR = 0,
114 DSS_WB_LCD2_MGR = 1,
115 DSS_WB_TV_MGR = 2,
116 DSS_WB_OVL0 = 3,
117 DSS_WB_OVL1 = 4,
118 DSS_WB_OVL2 = 5,
119 DSS_WB_OVL3 = 6,
120 DSS_WB_LCD3_MGR = 7,
121};
122
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200123struct dss_clock_info {
124 /* rates that we get with dividers below */
125 unsigned long fck;
126
127 /* dividers */
128 u16 fck_div;
129};
130
131struct dispc_clock_info {
132 /* rates that we get with dividers below */
133 unsigned long lck;
134 unsigned long pck;
135
136 /* dividers */
137 u16 lck_div;
138 u16 pck_div;
139};
140
141struct dsi_clock_info {
142 /* rates that we get with dividers below */
143 unsigned long fint;
144 unsigned long clkin4ddr;
145 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600146 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
147 * OMAP4: PLLx_CLK1 */
148 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
149 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200150 unsigned long lp_clk;
151
152 /* dividers */
153 u16 regn;
154 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600155 u16 regm_dispc; /* OMAP3: REGM3
156 * OMAP4: REGM4 */
157 u16 regm_dsi; /* OMAP3: REGM4
158 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200159 u16 lp_clk_div;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200160};
161
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530162struct reg_field {
163 u16 reg;
164 u8 high;
165 u8 low;
166};
167
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530168struct dss_lcd_mgr_config {
169 enum dss_io_pad_mode io_pad_mode;
170
171 bool stallmode;
172 bool fifohandcheck;
173
174 struct dispc_clock_info clock_info;
175
176 int video_port_width;
177
178 int lcden_sig_polarity;
179};
180
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200181struct seq_file;
182struct platform_device;
183
184/* core */
Tomi Valkeinen15216532012-09-06 14:29:31 +0300185const char *dss_get_default_display_name(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200186struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200187struct regulator *dss_get_vdds_dsi(void);
188struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200189int dss_get_ctx_loss_count(struct device *dev);
190int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
191void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200192int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200193int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200194
Tomi Valkeinen52744842012-09-10 13:58:29 +0300195struct omap_dss_device *dss_alloc_and_init_device(struct device *parent);
196int dss_add_device(struct omap_dss_device *dssdev);
197void dss_unregister_device(struct omap_dss_device *dssdev);
198void dss_unregister_child_devices(struct device *parent);
199void dss_put_device(struct omap_dss_device *dssdev);
200void dss_copy_device_pdata(struct omap_dss_device *dst,
201 const struct omap_dss_device *src);
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200202
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200203/* apply */
204void dss_apply_init(void);
205int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
206int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
207void dss_mgr_start_update(struct omap_overlay_manager *mgr);
208int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200209
Tomi Valkeinen2a4ee7e2011-11-21 13:34:48 +0200210int dss_mgr_enable(struct omap_overlay_manager *mgr);
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +0200211void dss_mgr_disable(struct omap_overlay_manager *mgr);
Tomi Valkeineneb70d732011-11-15 12:15:18 +0200212int dss_mgr_set_info(struct omap_overlay_manager *mgr,
213 struct omap_overlay_manager_info *info);
214void dss_mgr_get_info(struct omap_overlay_manager *mgr,
215 struct omap_overlay_manager_info *info);
216int dss_mgr_set_device(struct omap_overlay_manager *mgr,
217 struct omap_dss_device *dssdev);
218int dss_mgr_unset_device(struct omap_overlay_manager *mgr);
Archit Taneja97f01b32012-09-26 16:42:39 +0530219int dss_mgr_set_output(struct omap_overlay_manager *mgr,
220 struct omap_dss_output *output);
221int dss_mgr_unset_output(struct omap_overlay_manager *mgr);
Archit Taneja45324a22012-04-26 19:31:22 +0530222void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
Archit Taneja27dfddc2012-07-19 13:51:14 +0530223 const struct omap_video_timings *timings);
Archit Tanejaf476ae92012-06-29 14:37:03 +0530224void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
225 const struct dss_lcd_mgr_config *config);
Archit Taneja228b2132012-04-27 01:22:28 +0530226const struct omap_video_timings *dss_mgr_get_timings(struct omap_overlay_manager *mgr);
Tomi Valkeinen58f255482011-11-04 09:48:54 +0200227
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200228bool dss_ovl_is_enabled(struct omap_overlay *ovl);
229int dss_ovl_enable(struct omap_overlay *ovl);
230int dss_ovl_disable(struct omap_overlay *ovl);
Tomi Valkeinenf77b3072011-11-15 12:11:11 +0200231int dss_ovl_set_info(struct omap_overlay *ovl,
232 struct omap_overlay_info *info);
233void dss_ovl_get_info(struct omap_overlay *ovl,
234 struct omap_overlay_info *info);
235int dss_ovl_set_manager(struct omap_overlay *ovl,
236 struct omap_overlay_manager *mgr);
237int dss_ovl_unset_manager(struct omap_overlay *ovl);
238
Archit Taneja484dc402012-09-07 17:38:00 +0530239/* output */
240void dss_register_output(struct omap_dss_output *out);
241void dss_unregister_output(struct omap_dss_output *out);
Archit Taneja32248272012-09-10 14:34:16 +0530242struct omap_dss_output *omapdss_get_output_from_dssdev(struct omap_dss_device *dssdev);
Archit Taneja484dc402012-09-07 17:38:00 +0530243
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200244/* display */
245int dss_suspend_all_devices(void);
246int dss_resume_all_devices(void);
247void dss_disable_all_devices(void);
248
Tomi Valkeinen47eb6762012-09-07 15:44:30 +0300249int dss_init_device(struct platform_device *pdev,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200250 struct omap_dss_device *dssdev);
251void dss_uninit_device(struct platform_device *pdev,
252 struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200253
254/* manager */
255int dss_init_overlay_managers(struct platform_device *pdev);
256void dss_uninit_overlay_managers(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200257int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
258 const struct omap_overlay_manager_info *info);
Archit Tanejab917fa32012-04-27 01:07:28 +0530259int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
260 const struct omap_video_timings *timings);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200261int dss_mgr_check(struct omap_overlay_manager *mgr,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200262 struct omap_overlay_manager_info *info,
Archit Taneja228b2132012-04-27 01:22:28 +0530263 const struct omap_video_timings *mgr_timings,
Archit Taneja6e543592012-05-23 17:01:35 +0530264 const struct dss_lcd_mgr_config *config,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200265 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200266
Archit Tanejaf476ae92012-06-29 14:37:03 +0530267static inline bool dss_mgr_is_lcd(enum omap_channel id)
268{
269 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
270 id == OMAP_DSS_CHANNEL_LCD3)
271 return true;
272 else
273 return false;
274}
275
Tomi Valkeinenf6a04922012-08-06 14:44:09 +0300276int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
277 struct platform_device *pdev);
278void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
279
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200280/* overlay */
281void dss_init_overlays(struct platform_device *pdev);
282void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200283void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200284int dss_ovl_simple_check(struct omap_overlay *ovl,
285 const struct omap_overlay_info *info);
Archit Taneja228b2132012-04-27 01:22:28 +0530286int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
287 const struct omap_video_timings *mgr_timings);
Archit Taneja6c6f5102012-06-25 14:58:48 +0530288bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
289 enum omap_color_mode mode);
Tomi Valkeinen91691512012-08-06 14:40:00 +0300290int dss_overlay_kobj_init(struct omap_overlay *ovl,
291 struct platform_device *pdev);
292void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200293
294/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200295int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000296void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200297
Tomi Valkeinende09e452012-09-21 12:09:54 +0300298int dss_dpi_select_source(enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530299void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300300enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530301const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000302void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200303
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530304#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000305void dss_debug_dump_clocks(struct seq_file *s);
306#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200307
Archit Taneja889b4fd2012-07-20 17:18:49 +0530308void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200309int dss_sdi_enable(void);
310void dss_sdi_disable(void);
311
Archit Taneja89a35e52011-04-12 13:52:23 +0530312void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530313void dss_select_dsi_clk_source(int dsi_module,
314 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600315void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530316 enum omap_dss_clk_source clk_src);
317enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530318enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530319enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200320
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200321void dss_set_venc_output(enum omap_dss_venc_type type);
322void dss_set_dac_pwrdn_bgz(bool enable);
323
324unsigned long dss_get_dpll4_rate(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200325int dss_set_clock_div(struct dss_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530326int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200327 struct dispc_clock_info *dispc_cinfo);
328
329/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200330int sdi_init_platform_driver(void) __init;
331void sdi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200332
333/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200334#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530335
336struct dentry;
337struct file_operations;
338
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200339int dsi_init_platform_driver(void) __init;
340void dsi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200341
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300342int dsi_runtime_get(struct platform_device *dsidev);
343void dsi_runtime_put(struct platform_device *dsidev);
344
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200345void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200346
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200347void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530348u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
349
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530350unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
351int dsi_pll_set_clock_div(struct platform_device *dsidev,
352 struct dsi_clock_info *cinfo);
Archit Taneja6d523e72012-06-21 09:33:55 +0530353int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530354 unsigned long req_pck, struct dsi_clock_info *cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200355 struct dispc_clock_info *dispc_cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530356int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
357 bool enable_hsdiv);
358void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530359void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
360void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
361struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200362#else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300363static inline int dsi_runtime_get(struct platform_device *dsidev)
364{
365 return 0;
366}
367static inline void dsi_runtime_put(struct platform_device *dsidev)
368{
369}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530370static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
371{
372 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
373 return 0;
374}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530375static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600376{
377 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
378 return 0;
379}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300380static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
381 struct dsi_clock_info *cinfo)
382{
383 WARN("%s: DSI not compiled in\n", __func__);
384 return -ENODEV;
385}
386static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Taneja6d523e72012-06-21 09:33:55 +0530387 unsigned long req_pck,
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300388 struct dsi_clock_info *dsi_cinfo,
389 struct dispc_clock_info *dispc_cinfo)
390{
391 WARN("%s: DSI not compiled in\n", __func__);
392 return -ENODEV;
393}
394static inline int dsi_pll_init(struct platform_device *dsidev,
395 bool enable_hsclk, bool enable_hsdiv)
396{
397 WARN("%s: DSI not compiled in\n", __func__);
398 return -ENODEV;
399}
400static inline void dsi_pll_uninit(struct platform_device *dsidev,
401 bool disconnect_lanes)
402{
403}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530404static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300405{
406}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530407static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300408{
409}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530410static inline struct platform_device *dsi_get_dsidev_from_id(int module)
411{
412 WARN("%s: DSI not compiled in, returning platform device as NULL\n",
413 __func__);
414 return NULL;
415}
Jani Nikula368a1482010-05-07 11:58:41 +0200416#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200417
418/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200419int dpi_init_platform_driver(void) __init;
420void dpi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200421
422/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200423int dispc_init_platform_driver(void) __init;
424void dispc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200425void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200426void dispc_irq_handler(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200427
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300428int dispc_runtime_get(void);
429void dispc_runtime_put(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200430
431void dispc_enable_sidle(void);
432void dispc_disable_sidle(void);
433
434void dispc_lcd_enable_signal_polarity(bool act_high);
435void dispc_lcd_enable_signal(bool enable);
436void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300437void dispc_enable_fifomerge(bool enable);
438void dispc_enable_gamma_table(bool enable);
439void dispc_set_loadmode(enum omap_dss_load_mode mode);
440
Archit Taneja8f366162012-04-16 12:53:44 +0530441bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530442 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300443unsigned long dispc_fclk_rate(void);
Archit Taneja6d523e72012-06-21 09:33:55 +0530444void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300445 struct dispc_clock_info *cinfo);
446int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
447 struct dispc_clock_info *cinfo);
448
449
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200450void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200451void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300452 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
453 bool manual_update);
Archit Taneja8eeb7012012-08-22 12:33:49 +0530454int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +0530455 bool replication, const struct omap_video_timings *mgr_timings,
456 bool mem_to_mem);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300457int dispc_ovl_enable(enum omap_plane plane, bool enable);
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300458void dispc_ovl_set_channel_out(enum omap_plane plane,
459 enum omap_channel channel);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300460
461void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200462u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200463u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300464bool dispc_mgr_go_busy(enum omap_channel channel);
465void dispc_mgr_go(enum omap_channel channel);
Tomi Valkeinen875459572011-11-15 10:56:11 +0200466bool dispc_mgr_is_enabled(enum omap_channel channel);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300467void dispc_mgr_enable(enum omap_channel channel, bool enable);
468bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
Archit Taneja569969d2011-08-22 17:41:57 +0530469void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode);
470void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300471void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
Archit Tanejad21f43b2012-06-21 09:45:11 +0530472void dispc_mgr_set_lcd_type_tft(enum omap_channel channel);
Archit Tanejac51d9212012-04-16 12:53:43 +0530473void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000474 struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300475unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
476unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +0530477unsigned long dispc_core_clk_rate(void);
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530478void dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000479 struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300480int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000481 struct dispc_clock_info *cinfo);
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200482void dispc_mgr_setup(enum omap_channel channel,
483 struct omap_overlay_manager_info *info);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200484
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530485u32 dispc_wb_get_framedone_irq(void);
486bool dispc_wb_go_busy(void);
487void dispc_wb_go(void);
488void dispc_wb_enable(bool enable);
489bool dispc_wb_is_enabled(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530490void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530491int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +0530492 bool mem_to_mem, const struct omap_video_timings *timings);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530493
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200494/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200495#ifdef CONFIG_OMAP2_DSS_VENC
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200496int venc_init_platform_driver(void) __init;
497void venc_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530498unsigned long venc_get_pixel_clock(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200499#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530500static inline unsigned long venc_get_pixel_clock(void)
501{
502 WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
503 return 0;
504}
Jani Nikula368a1482010-05-07 11:58:41 +0200505#endif
Archit Taneja156fd992012-07-06 20:52:37 +0530506int omapdss_venc_display_enable(struct omap_dss_device *dssdev);
507void omapdss_venc_display_disable(struct omap_dss_device *dssdev);
508void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
509 struct omap_video_timings *timings);
510int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
511 struct omap_video_timings *timings);
512u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev);
513int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss);
Archit Tanejafebe2902012-08-16 11:55:15 +0530514void omapdss_venc_set_type(struct omap_dss_device *dssdev,
515 enum omap_dss_venc_type type);
Archit Taneja89e71952012-08-16 11:56:31 +0530516void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
517 bool invert_polarity);
Archit Taneja156fd992012-07-06 20:52:37 +0530518int venc_panel_init(void);
519void venc_panel_exit(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200520
Mythri P Kc3198a52011-03-12 12:04:27 +0530521/* HDMI */
522#ifdef CONFIG_OMAP4_DSS_HDMI
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200523int hdmi_init_platform_driver(void) __init;
524void hdmi_uninit_platform_driver(void) __exit;
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530525unsigned long hdmi_get_pixel_clock(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530526#else
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530527static inline unsigned long hdmi_get_pixel_clock(void)
528{
529 WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
530 return 0;
531}
Mythri P Kc3198a52011-03-12 12:04:27 +0530532#endif
533int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
534void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
Archit Taneja78493982012-08-08 16:50:42 +0530535void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
536 struct omap_video_timings *timings);
Mythri P Kc3198a52011-03-12 12:04:27 +0530537int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
538 struct omap_video_timings *timings);
Tomi Valkeinen47024562011-08-25 17:12:56 +0300539int omapdss_hdmi_read_edid(u8 *buf, int len);
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300540bool omapdss_hdmi_detect(void);
Mythri P K70be8322011-03-10 15:48:48 +0530541int hdmi_panel_init(void);
542void hdmi_panel_exit(void);
Ricardo Nerif3a974912012-05-09 21:09:50 -0500543#ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
544int hdmi_audio_enable(void);
545void hdmi_audio_disable(void);
546int hdmi_audio_start(void);
547void hdmi_audio_stop(void);
548bool hdmi_mode_has_audio(void);
549int hdmi_audio_config(struct omap_dss_audio *audio);
550#endif
Mythri P Kc3198a52011-03-12 12:04:27 +0530551
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200552/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200553int rfbi_init_platform_driver(void) __init;
554void rfbi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200555
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200556
557#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
558static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
559{
560 int b;
561 for (b = 0; b < 32; ++b) {
562 if (irqstatus & (1 << b))
563 irq_arr[b]++;
564 }
565}
566#endif
567
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200568#endif