blob: 928ca56f751c86ba5ee2fa53dcc47f1c07f3dd49 [file] [log] [blame]
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001/*
2 * RTL8XXXU mac80211 USB driver
3 *
Jes Sorenseneb188062016-04-14 16:37:14 -04004 * Copyright (c) 2014 - 2016 Jes Sorensen <Jes.Sorensen@redhat.com>
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005 *
6 * Portions, notably calibration code:
7 * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
8 *
9 * This driver was written as a replacement for the vendor provided
10 * rtl8723au driver. As the Realtek 8xxx chips are very similar in
11 * their programming interface, I have started adding support for
12 * additional 8xxx chips like the 8192cu, 8188cus, etc.
13 *
14 * This program is free software; you can redistribute it and/or modify it
15 * under the terms of version 2 of the GNU General Public License as
16 * published by the Free Software Foundation.
17 *
18 * This program is distributed in the hope that it will be useful, but WITHOUT
19 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
20 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
21 * more details.
22 */
23
24#include <linux/init.h>
25#include <linux/kernel.h>
26#include <linux/sched.h>
27#include <linux/errno.h>
28#include <linux/slab.h>
29#include <linux/module.h>
30#include <linux/spinlock.h>
31#include <linux/list.h>
32#include <linux/usb.h>
33#include <linux/netdevice.h>
34#include <linux/etherdevice.h>
35#include <linux/ethtool.h>
36#include <linux/wireless.h>
37#include <linux/firmware.h>
38#include <linux/moduleparam.h>
39#include <net/mac80211.h>
40#include "rtl8xxxu.h"
41#include "rtl8xxxu_regs.h"
42
43#define DRIVER_NAME "rtl8xxxu"
44
Jes Sorensen3307d842016-02-29 17:03:59 -050045static int rtl8xxxu_debug = RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -040046static bool rtl8xxxu_ht40_2g;
47
48MODULE_AUTHOR("Jes Sorensen <Jes.Sorensen@redhat.com>");
49MODULE_DESCRIPTION("RTL8XXXu USB mac80211 Wireless LAN Driver");
50MODULE_LICENSE("GPL");
51MODULE_FIRMWARE("rtlwifi/rtl8723aufw_A.bin");
52MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B.bin");
53MODULE_FIRMWARE("rtlwifi/rtl8723aufw_B_NoBT.bin");
54MODULE_FIRMWARE("rtlwifi/rtl8192cufw_A.bin");
55MODULE_FIRMWARE("rtlwifi/rtl8192cufw_B.bin");
56MODULE_FIRMWARE("rtlwifi/rtl8192cufw_TMSC.bin");
Jes Sorensenb001e082016-02-29 17:04:02 -050057MODULE_FIRMWARE("rtlwifi/rtl8192eu_nic.bin");
Jes Sorensen35a741f2016-02-29 17:04:10 -050058MODULE_FIRMWARE("rtlwifi/rtl8723bu_nic.bin");
59MODULE_FIRMWARE("rtlwifi/rtl8723bu_bt.bin");
Jes Sorensen26f1fad2015-10-14 20:44:51 -040060
61module_param_named(debug, rtl8xxxu_debug, int, 0600);
62MODULE_PARM_DESC(debug, "Set debug mask");
63module_param_named(ht40_2g, rtl8xxxu_ht40_2g, bool, 0600);
64MODULE_PARM_DESC(ht40_2g, "Enable HT40 support on the 2.4GHz band");
65
66#define USB_VENDOR_ID_REALTEK 0x0bda
67/* Minimum IEEE80211_MAX_FRAME_LEN */
68#define RTL_RX_BUFFER_SIZE IEEE80211_MAX_FRAME_LEN
69#define RTL8XXXU_RX_URBS 32
70#define RTL8XXXU_RX_URB_PENDING_WATER 8
71#define RTL8XXXU_TX_URBS 64
72#define RTL8XXXU_TX_URB_LOW_WATER 25
73#define RTL8XXXU_TX_URB_HIGH_WATER 32
74
75static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
76 struct rtl8xxxu_rx_urb *rx_urb);
77
78static struct ieee80211_rate rtl8xxxu_rates[] = {
79 { .bitrate = 10, .hw_value = DESC_RATE_1M, .flags = 0 },
80 { .bitrate = 20, .hw_value = DESC_RATE_2M, .flags = 0 },
81 { .bitrate = 55, .hw_value = DESC_RATE_5_5M, .flags = 0 },
82 { .bitrate = 110, .hw_value = DESC_RATE_11M, .flags = 0 },
83 { .bitrate = 60, .hw_value = DESC_RATE_6M, .flags = 0 },
84 { .bitrate = 90, .hw_value = DESC_RATE_9M, .flags = 0 },
85 { .bitrate = 120, .hw_value = DESC_RATE_12M, .flags = 0 },
86 { .bitrate = 180, .hw_value = DESC_RATE_18M, .flags = 0 },
87 { .bitrate = 240, .hw_value = DESC_RATE_24M, .flags = 0 },
88 { .bitrate = 360, .hw_value = DESC_RATE_36M, .flags = 0 },
89 { .bitrate = 480, .hw_value = DESC_RATE_48M, .flags = 0 },
90 { .bitrate = 540, .hw_value = DESC_RATE_54M, .flags = 0 },
91};
92
93static struct ieee80211_channel rtl8xxxu_channels_2g[] = {
Johannes Berg57fbcce2016-04-12 15:56:15 +020094 { .band = NL80211_BAND_2GHZ, .center_freq = 2412,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040095 .hw_value = 1, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +020096 { .band = NL80211_BAND_2GHZ, .center_freq = 2417,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040097 .hw_value = 2, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +020098 { .band = NL80211_BAND_2GHZ, .center_freq = 2422,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040099 .hw_value = 3, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200100 { .band = NL80211_BAND_2GHZ, .center_freq = 2427,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400101 .hw_value = 4, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200102 { .band = NL80211_BAND_2GHZ, .center_freq = 2432,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400103 .hw_value = 5, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200104 { .band = NL80211_BAND_2GHZ, .center_freq = 2437,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400105 .hw_value = 6, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200106 { .band = NL80211_BAND_2GHZ, .center_freq = 2442,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400107 .hw_value = 7, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200108 { .band = NL80211_BAND_2GHZ, .center_freq = 2447,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400109 .hw_value = 8, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200110 { .band = NL80211_BAND_2GHZ, .center_freq = 2452,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400111 .hw_value = 9, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200112 { .band = NL80211_BAND_2GHZ, .center_freq = 2457,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400113 .hw_value = 10, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200114 { .band = NL80211_BAND_2GHZ, .center_freq = 2462,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400115 .hw_value = 11, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200116 { .band = NL80211_BAND_2GHZ, .center_freq = 2467,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400117 .hw_value = 12, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200118 { .band = NL80211_BAND_2GHZ, .center_freq = 2472,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400119 .hw_value = 13, .max_power = 30 },
Johannes Berg57fbcce2016-04-12 15:56:15 +0200120 { .band = NL80211_BAND_2GHZ, .center_freq = 2484,
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400121 .hw_value = 14, .max_power = 30 }
122};
123
124static struct ieee80211_supported_band rtl8xxxu_supported_band = {
125 .channels = rtl8xxxu_channels_2g,
126 .n_channels = ARRAY_SIZE(rtl8xxxu_channels_2g),
127 .bitrates = rtl8xxxu_rates,
128 .n_bitrates = ARRAY_SIZE(rtl8xxxu_rates),
129};
130
131static struct rtl8xxxu_reg8val rtl8723a_mac_init_table[] = {
132 {0x420, 0x80}, {0x423, 0x00}, {0x430, 0x00}, {0x431, 0x00},
133 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
134 {0x436, 0x06}, {0x437, 0x07}, {0x438, 0x00}, {0x439, 0x00},
135 {0x43a, 0x00}, {0x43b, 0x01}, {0x43c, 0x04}, {0x43d, 0x05},
136 {0x43e, 0x06}, {0x43f, 0x07}, {0x440, 0x5d}, {0x441, 0x01},
137 {0x442, 0x00}, {0x444, 0x15}, {0x445, 0xf0}, {0x446, 0x0f},
138 {0x447, 0x00}, {0x458, 0x41}, {0x459, 0xa8}, {0x45a, 0x72},
139 {0x45b, 0xb9}, {0x460, 0x66}, {0x461, 0x66}, {0x462, 0x08},
140 {0x463, 0x03}, {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
141 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
142 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
143 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
144 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
145 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
146 {0x515, 0x10}, {0x516, 0x0a}, {0x517, 0x10}, {0x51a, 0x16},
147 {0x524, 0x0f}, {0x525, 0x4f}, {0x546, 0x40}, {0x547, 0x00},
148 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55a, 0x02},
149 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
150 {0x652, 0x20}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
151 {0x63f, 0x0e}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
152 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
153 {0x70a, 0x65}, {0x70b, 0x87}, {0xffff, 0xff},
154};
155
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -0500156static struct rtl8xxxu_reg8val rtl8723b_mac_init_table[] = {
157 {0x02f, 0x30}, {0x035, 0x00}, {0x039, 0x08}, {0x04e, 0xe0},
158 {0x064, 0x00}, {0x067, 0x20}, {0x428, 0x0a}, {0x429, 0x10},
159 {0x430, 0x00}, {0x431, 0x00},
160 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
161 {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
162 {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
163 {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
164 {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
165 {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
166 {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
167 {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
168 {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff},
169 {0x4cd, 0xff}, {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2},
170 {0x502, 0x2f}, {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3},
171 {0x506, 0x5e}, {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4},
172 {0x50a, 0x5e}, {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4},
173 {0x50e, 0x00}, {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a},
174 {0x516, 0x0a}, {0x525, 0x4f},
175 {0x550, 0x10}, {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50},
176 {0x55d, 0xff}, {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a},
177 {0x620, 0xff}, {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff},
178 {0x624, 0xff}, {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff},
179 {0x638, 0x50}, {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e},
180 {0x63f, 0x0e}, {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00},
181 {0x652, 0xc8}, {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43},
182 {0x702, 0x65}, {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43},
183 {0x70a, 0x65}, {0x70b, 0x87}, {0x765, 0x18}, {0x76e, 0x04},
184 {0xffff, 0xff},
185};
186
Jes Sorensenc606e662016-04-07 14:19:16 -0400187static struct rtl8xxxu_reg8val rtl8192e_mac_init_table[] = {
188 {0x011, 0xeb}, {0x012, 0x07}, {0x014, 0x75}, {0x303, 0xa7},
189 {0x428, 0x0a}, {0x429, 0x10}, {0x430, 0x00}, {0x431, 0x00},
190 {0x432, 0x00}, {0x433, 0x01}, {0x434, 0x04}, {0x435, 0x05},
191 {0x436, 0x07}, {0x437, 0x08}, {0x43c, 0x04}, {0x43d, 0x05},
192 {0x43e, 0x07}, {0x43f, 0x08}, {0x440, 0x5d}, {0x441, 0x01},
193 {0x442, 0x00}, {0x444, 0x10}, {0x445, 0x00}, {0x446, 0x00},
194 {0x447, 0x00}, {0x448, 0x00}, {0x449, 0xf0}, {0x44a, 0x0f},
195 {0x44b, 0x3e}, {0x44c, 0x10}, {0x44d, 0x00}, {0x44e, 0x00},
196 {0x44f, 0x00}, {0x450, 0x00}, {0x451, 0xf0}, {0x452, 0x0f},
197 {0x453, 0x00}, {0x456, 0x5e}, {0x460, 0x66}, {0x461, 0x66},
198 {0x4c8, 0xff}, {0x4c9, 0x08}, {0x4cc, 0xff}, {0x4cd, 0xff},
199 {0x4ce, 0x01}, {0x500, 0x26}, {0x501, 0xa2}, {0x502, 0x2f},
200 {0x503, 0x00}, {0x504, 0x28}, {0x505, 0xa3}, {0x506, 0x5e},
201 {0x507, 0x00}, {0x508, 0x2b}, {0x509, 0xa4}, {0x50a, 0x5e},
202 {0x50b, 0x00}, {0x50c, 0x4f}, {0x50d, 0xa4}, {0x50e, 0x00},
203 {0x50f, 0x00}, {0x512, 0x1c}, {0x514, 0x0a}, {0x516, 0x0a},
204 {0x525, 0x4f}, {0x540, 0x12}, {0x541, 0x64}, {0x550, 0x10},
205 {0x551, 0x10}, {0x559, 0x02}, {0x55c, 0x50}, {0x55d, 0xff},
206 {0x605, 0x30}, {0x608, 0x0e}, {0x609, 0x2a}, {0x620, 0xff},
207 {0x621, 0xff}, {0x622, 0xff}, {0x623, 0xff}, {0x624, 0xff},
208 {0x625, 0xff}, {0x626, 0xff}, {0x627, 0xff}, {0x638, 0x50},
209 {0x63c, 0x0a}, {0x63d, 0x0a}, {0x63e, 0x0e}, {0x63f, 0x0e},
210 {0x640, 0x40}, {0x642, 0x40}, {0x643, 0x00}, {0x652, 0xc8},
211 {0x66e, 0x05}, {0x700, 0x21}, {0x701, 0x43}, {0x702, 0x65},
212 {0x703, 0x87}, {0x708, 0x21}, {0x709, 0x43}, {0x70a, 0x65},
213 {0x70b, 0x87},
214 {0xffff, 0xff},
215};
216
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -0400217static struct rtl8xxxu_power_base rtl8188r_power_base = {
218 .reg_0e00 = 0x06080808,
219 .reg_0e04 = 0x00040406,
220 .reg_0e08 = 0x00000000,
221 .reg_086c = 0x00000000,
222
223 .reg_0e10 = 0x04060608,
224 .reg_0e14 = 0x00020204,
225 .reg_0e18 = 0x04060608,
226 .reg_0e1c = 0x00020204,
227
228 .reg_0830 = 0x06080808,
229 .reg_0834 = 0x00040406,
230 .reg_0838 = 0x00000000,
231 .reg_086c_2 = 0x00000000,
232
233 .reg_083c = 0x04060608,
234 .reg_0848 = 0x00020204,
235 .reg_084c = 0x04060608,
236 .reg_0868 = 0x00020204,
237};
238
239static struct rtl8xxxu_power_base rtl8192c_power_base = {
240 .reg_0e00 = 0x07090c0c,
241 .reg_0e04 = 0x01020405,
242 .reg_0e08 = 0x00000000,
243 .reg_086c = 0x00000000,
244
245 .reg_0e10 = 0x0b0c0c0e,
246 .reg_0e14 = 0x01030506,
247 .reg_0e18 = 0x0b0c0d0e,
248 .reg_0e1c = 0x01030509,
249
250 .reg_0830 = 0x07090c0c,
251 .reg_0834 = 0x01020405,
252 .reg_0838 = 0x00000000,
253 .reg_086c_2 = 0x00000000,
254
255 .reg_083c = 0x0b0c0d0e,
256 .reg_0848 = 0x01030509,
257 .reg_084c = 0x0b0c0d0e,
258 .reg_0868 = 0x01030509,
259};
260
261static struct rtl8xxxu_power_base rtl8723a_power_base = {
262 .reg_0e00 = 0x0a0c0c0c,
263 .reg_0e04 = 0x02040608,
264 .reg_0e08 = 0x00000000,
265 .reg_086c = 0x00000000,
266
267 .reg_0e10 = 0x0a0c0d0e,
268 .reg_0e14 = 0x02040608,
269 .reg_0e18 = 0x0a0c0d0e,
270 .reg_0e1c = 0x02040608,
271
272 .reg_0830 = 0x0a0c0c0c,
273 .reg_0834 = 0x02040608,
274 .reg_0838 = 0x00000000,
275 .reg_086c_2 = 0x00000000,
276
277 .reg_083c = 0x0a0c0d0e,
278 .reg_0848 = 0x02040608,
279 .reg_084c = 0x0a0c0d0e,
280 .reg_0868 = 0x02040608,
281};
282
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400283static struct rtl8xxxu_reg32val rtl8723a_phy_1t_init_table[] = {
284 {0x800, 0x80040000}, {0x804, 0x00000003},
285 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
286 {0x810, 0x10001331}, {0x814, 0x020c3d10},
287 {0x818, 0x02200385}, {0x81c, 0x00000000},
288 {0x820, 0x01000100}, {0x824, 0x00390004},
289 {0x828, 0x00000000}, {0x82c, 0x00000000},
290 {0x830, 0x00000000}, {0x834, 0x00000000},
291 {0x838, 0x00000000}, {0x83c, 0x00000000},
292 {0x840, 0x00010000}, {0x844, 0x00000000},
293 {0x848, 0x00000000}, {0x84c, 0x00000000},
294 {0x850, 0x00000000}, {0x854, 0x00000000},
295 {0x858, 0x569a569a}, {0x85c, 0x001b25a4},
296 {0x860, 0x66f60110}, {0x864, 0x061f0130},
297 {0x868, 0x00000000}, {0x86c, 0x32323200},
298 {0x870, 0x07000760}, {0x874, 0x22004000},
299 {0x878, 0x00000808}, {0x87c, 0x00000000},
300 {0x880, 0xc0083070}, {0x884, 0x000004d5},
301 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
302 {0x890, 0x00000800}, {0x894, 0xfffffffe},
303 {0x898, 0x40302010}, {0x89c, 0x00706050},
304 {0x900, 0x00000000}, {0x904, 0x00000023},
305 {0x908, 0x00000000}, {0x90c, 0x81121111},
306 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
307 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
308 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
309 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
310 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
311 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
312 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
313 {0xa78, 0x00000900},
314 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
315 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
316 {0xc10, 0x08800000}, {0xc14, 0x40000100},
317 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
318 {0xc20, 0x00000000}, {0xc24, 0x00000000},
319 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
320 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
321 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
322 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
323 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
324 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
325 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
326 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
327 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
328 {0xc70, 0x2c7f000d}, {0xc74, 0x018610db},
329 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
330 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
331 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
332 {0xc90, 0x00121820}, {0xc94, 0x00000000},
333 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
334 {0xca0, 0x00000000}, {0xca4, 0x00000080},
335 {0xca8, 0x00000000}, {0xcac, 0x00000000},
336 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
337 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
338 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
339 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
340 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
341 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
342 {0xce0, 0x00222222}, {0xce4, 0x00000000},
343 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
344 {0xd00, 0x00080740}, {0xd04, 0x00020401},
345 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
346 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
347 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
348 {0xd30, 0x00000000}, {0xd34, 0x80608000},
349 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
350 {0xd40, 0x00000000}, {0xd44, 0x00000000},
351 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
352 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
353 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
354 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
355 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
356 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
357 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
358 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
359 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
360 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
361 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
362 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
363 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
364 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
365 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
366 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
367 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
368 {0xe68, 0x001b25a4}, {0xe6c, 0x631b25a0},
369 {0xe70, 0x631b25a0}, {0xe74, 0x081b25a0},
370 {0xe78, 0x081b25a0}, {0xe7c, 0x081b25a0},
371 {0xe80, 0x081b25a0}, {0xe84, 0x631b25a0},
372 {0xe88, 0x081b25a0}, {0xe8c, 0x631b25a0},
373 {0xed0, 0x631b25a0}, {0xed4, 0x631b25a0},
374 {0xed8, 0x631b25a0}, {0xedc, 0x001b25a0},
375 {0xee0, 0x001b25a0}, {0xeec, 0x6b1b25a0},
376 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
377 {0xf00, 0x00000300},
378 {0xffff, 0xffffffff},
379};
380
Jes Sorensen36c32582016-02-29 17:04:14 -0500381static struct rtl8xxxu_reg32val rtl8723b_phy_1t_init_table[] = {
382 {0x800, 0x80040000}, {0x804, 0x00000003},
383 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
384 {0x810, 0x10001331}, {0x814, 0x020c3d10},
385 {0x818, 0x02200385}, {0x81c, 0x00000000},
386 {0x820, 0x01000100}, {0x824, 0x00190204},
387 {0x828, 0x00000000}, {0x82c, 0x00000000},
388 {0x830, 0x00000000}, {0x834, 0x00000000},
389 {0x838, 0x00000000}, {0x83c, 0x00000000},
390 {0x840, 0x00010000}, {0x844, 0x00000000},
391 {0x848, 0x00000000}, {0x84c, 0x00000000},
392 {0x850, 0x00000000}, {0x854, 0x00000000},
393 {0x858, 0x569a11a9}, {0x85c, 0x01000014},
394 {0x860, 0x66f60110}, {0x864, 0x061f0649},
395 {0x868, 0x00000000}, {0x86c, 0x27272700},
396 {0x870, 0x07000760}, {0x874, 0x25004000},
397 {0x878, 0x00000808}, {0x87c, 0x00000000},
398 {0x880, 0xb0000c1c}, {0x884, 0x00000001},
399 {0x888, 0x00000000}, {0x88c, 0xccc000c0},
400 {0x890, 0x00000800}, {0x894, 0xfffffffe},
401 {0x898, 0x40302010}, {0x89c, 0x00706050},
402 {0x900, 0x00000000}, {0x904, 0x00000023},
403 {0x908, 0x00000000}, {0x90c, 0x81121111},
404 {0x910, 0x00000002}, {0x914, 0x00000201},
405 {0xa00, 0x00d047c8}, {0xa04, 0x80ff800c},
406 {0xa08, 0x8c838300}, {0xa0c, 0x2e7f120f},
407 {0xa10, 0x9500bb78}, {0xa14, 0x1114d028},
408 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
409 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
410 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
411 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
412 {0xa78, 0x00000900}, {0xa7c, 0x225b0606},
413 {0xa80, 0x21806490}, {0xb2c, 0x00000000},
414 {0xc00, 0x48071d40}, {0xc04, 0x03a05611},
415 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
416 {0xc10, 0x08800000}, {0xc14, 0x40000100},
417 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
418 {0xc20, 0x00000000}, {0xc24, 0x00000000},
419 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
420 {0xc30, 0x69e9ac44}, {0xc34, 0x469652af},
421 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
422 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
423 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
424 {0xc50, 0x69553420}, {0xc54, 0x43bc0094},
425 {0xc58, 0x00013149}, {0xc5c, 0x00250492},
426 {0xc60, 0x00000000}, {0xc64, 0x7112848b},
427 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
428 {0xc70, 0x2c7f000d}, {0xc74, 0x020610db},
429 {0xc78, 0x0000001f}, {0xc7c, 0x00b91612},
430 {0xc80, 0x390000e4}, {0xc84, 0x20f60000},
431 {0xc88, 0x40000100}, {0xc8c, 0x20200000},
432 {0xc90, 0x00020e1a}, {0xc94, 0x00000000},
433 {0xc98, 0x00020e1a}, {0xc9c, 0x00007f7f},
434 {0xca0, 0x00000000}, {0xca4, 0x000300a0},
435 {0xca8, 0x00000000}, {0xcac, 0x00000000},
436 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
437 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
438 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
439 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
440 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
441 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
442 {0xce0, 0x00222222}, {0xce4, 0x00000000},
443 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
444 {0xd00, 0x00000740}, {0xd04, 0x40020401},
445 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
446 {0xd10, 0xa0633333}, {0xd14, 0x3333bc53},
447 {0xd18, 0x7a8f5b6f}, {0xd2c, 0xcc979975},
448 {0xd30, 0x00000000}, {0xd34, 0x80608000},
449 {0xd38, 0x00000000}, {0xd3c, 0x00127353},
450 {0xd40, 0x00000000}, {0xd44, 0x00000000},
451 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
452 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
453 {0xd58, 0x00000282}, {0xd5c, 0x30032064},
454 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
455 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
456 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
457 {0xd78, 0x000e3c24}, {0xe00, 0x2d2d2d2d},
458 {0xe04, 0x2d2d2d2d}, {0xe08, 0x0390272d},
459 {0xe10, 0x2d2d2d2d}, {0xe14, 0x2d2d2d2d},
460 {0xe18, 0x2d2d2d2d}, {0xe1c, 0x2d2d2d2d},
461 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
462 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
463 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
464 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
465 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
466 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
467 {0xe5c, 0x28160d05}, {0xe60, 0x00000008},
468 {0xe68, 0x001b2556}, {0xe6c, 0x00c00096},
469 {0xe70, 0x00c00096}, {0xe74, 0x01000056},
470 {0xe78, 0x01000014}, {0xe7c, 0x01000056},
471 {0xe80, 0x01000014}, {0xe84, 0x00c00096},
472 {0xe88, 0x01000056}, {0xe8c, 0x00c00096},
473 {0xed0, 0x00c00096}, {0xed4, 0x00c00096},
474 {0xed8, 0x00c00096}, {0xedc, 0x000000d6},
475 {0xee0, 0x000000d6}, {0xeec, 0x01c00016},
476 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
477 {0xf00, 0x00000300},
478 {0x820, 0x01000100}, {0x800, 0x83040000},
479 {0xffff, 0xffffffff},
480};
481
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400482static struct rtl8xxxu_reg32val rtl8192cu_phy_2t_init_table[] = {
483 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
484 {0x800, 0x80040002}, {0x804, 0x00000003},
485 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
486 {0x810, 0x10000330}, {0x814, 0x020c3d10},
487 {0x818, 0x02200385}, {0x81c, 0x00000000},
488 {0x820, 0x01000100}, {0x824, 0x00390004},
489 {0x828, 0x01000100}, {0x82c, 0x00390004},
490 {0x830, 0x27272727}, {0x834, 0x27272727},
491 {0x838, 0x27272727}, {0x83c, 0x27272727},
492 {0x840, 0x00010000}, {0x844, 0x00010000},
493 {0x848, 0x27272727}, {0x84c, 0x27272727},
494 {0x850, 0x00000000}, {0x854, 0x00000000},
495 {0x858, 0x569a569a}, {0x85c, 0x0c1b25a4},
496 {0x860, 0x66e60230}, {0x864, 0x061f0130},
497 {0x868, 0x27272727}, {0x86c, 0x2b2b2b27},
498 {0x870, 0x07000700}, {0x874, 0x22184000},
499 {0x878, 0x08080808}, {0x87c, 0x00000000},
500 {0x880, 0xc0083070}, {0x884, 0x000004d5},
501 {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
502 {0x890, 0x00000800}, {0x894, 0xfffffffe},
503 {0x898, 0x40302010}, {0x89c, 0x00706050},
504 {0x900, 0x00000000}, {0x904, 0x00000023},
505 {0x908, 0x00000000}, {0x90c, 0x81121313},
506 {0xa00, 0x00d047c8}, {0xa04, 0x80ff000c},
507 {0xa08, 0x8c838300}, {0xa0c, 0x2e68120f},
508 {0xa10, 0x9500bb78}, {0xa14, 0x11144028},
509 {0xa18, 0x00881117}, {0xa1c, 0x89140f00},
510 {0xa20, 0x1a1b0000}, {0xa24, 0x090e1317},
511 {0xa28, 0x00000204}, {0xa2c, 0x00d30000},
512 {0xa70, 0x101fbf00}, {0xa74, 0x00000007},
513 {0xc00, 0x48071d40}, {0xc04, 0x03a05633},
514 {0xc08, 0x000000e4}, {0xc0c, 0x6c6c6c6c},
515 {0xc10, 0x08800000}, {0xc14, 0x40000100},
516 {0xc18, 0x08800000}, {0xc1c, 0x40000100},
517 {0xc20, 0x00000000}, {0xc24, 0x00000000},
518 {0xc28, 0x00000000}, {0xc2c, 0x00000000},
519 {0xc30, 0x69e9ac44}, {0xc34, 0x469652cf},
520 {0xc38, 0x49795994}, {0xc3c, 0x0a97971c},
521 {0xc40, 0x1f7c403f}, {0xc44, 0x000100b7},
522 {0xc48, 0xec020107}, {0xc4c, 0x007f037f},
523 {0xc50, 0x69543420}, {0xc54, 0x43bc0094},
524 {0xc58, 0x69543420}, {0xc5c, 0x433c0094},
525 {0xc60, 0x00000000}, {0xc64, 0x5116848b},
526 {0xc68, 0x47c00bff}, {0xc6c, 0x00000036},
527 {0xc70, 0x2c7f000d}, {0xc74, 0x2186115b},
528 {0xc78, 0x0000001f}, {0xc7c, 0x00b99612},
529 {0xc80, 0x40000100}, {0xc84, 0x20f60000},
530 {0xc88, 0x40000100}, {0xc8c, 0xa0e40000},
531 {0xc90, 0x00121820}, {0xc94, 0x00000000},
532 {0xc98, 0x00121820}, {0xc9c, 0x00007f7f},
533 {0xca0, 0x00000000}, {0xca4, 0x00000080},
534 {0xca8, 0x00000000}, {0xcac, 0x00000000},
535 {0xcb0, 0x00000000}, {0xcb4, 0x00000000},
536 {0xcb8, 0x00000000}, {0xcbc, 0x28000000},
537 {0xcc0, 0x00000000}, {0xcc4, 0x00000000},
538 {0xcc8, 0x00000000}, {0xccc, 0x00000000},
539 {0xcd0, 0x00000000}, {0xcd4, 0x00000000},
540 {0xcd8, 0x64b22427}, {0xcdc, 0x00766932},
541 {0xce0, 0x00222222}, {0xce4, 0x00000000},
542 {0xce8, 0x37644302}, {0xcec, 0x2f97d40c},
543 {0xd00, 0x00080740}, {0xd04, 0x00020403},
544 {0xd08, 0x0000907f}, {0xd0c, 0x20010201},
545 {0xd10, 0xa0633333}, {0xd14, 0x3333bc43},
546 {0xd18, 0x7a8f5b6b}, {0xd2c, 0xcc979975},
547 {0xd30, 0x00000000}, {0xd34, 0x80608000},
548 {0xd38, 0x00000000}, {0xd3c, 0x00027293},
549 {0xd40, 0x00000000}, {0xd44, 0x00000000},
550 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
551 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
552 {0xd58, 0x00000000}, {0xd5c, 0x30032064},
553 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
554 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
555 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
556 {0xd78, 0x000e3c24}, {0xe00, 0x2a2a2a2a},
557 {0xe04, 0x2a2a2a2a}, {0xe08, 0x03902a2a},
558 {0xe10, 0x2a2a2a2a}, {0xe14, 0x2a2a2a2a},
559 {0xe18, 0x2a2a2a2a}, {0xe1c, 0x2a2a2a2a},
560 {0xe28, 0x00000000}, {0xe30, 0x1000dc1f},
561 {0xe34, 0x10008c1f}, {0xe38, 0x02140102},
562 {0xe3c, 0x681604c2}, {0xe40, 0x01007c00},
563 {0xe44, 0x01004800}, {0xe48, 0xfb000000},
564 {0xe4c, 0x000028d1}, {0xe50, 0x1000dc1f},
565 {0xe54, 0x10008c1f}, {0xe58, 0x02140102},
566 {0xe5c, 0x28160d05}, {0xe60, 0x00000010},
567 {0xe68, 0x001b25a4}, {0xe6c, 0x63db25a4},
568 {0xe70, 0x63db25a4}, {0xe74, 0x0c1b25a4},
569 {0xe78, 0x0c1b25a4}, {0xe7c, 0x0c1b25a4},
570 {0xe80, 0x0c1b25a4}, {0xe84, 0x63db25a4},
571 {0xe88, 0x0c1b25a4}, {0xe8c, 0x63db25a4},
572 {0xed0, 0x63db25a4}, {0xed4, 0x63db25a4},
573 {0xed8, 0x63db25a4}, {0xedc, 0x001b25a4},
574 {0xee0, 0x001b25a4}, {0xeec, 0x6fdb25a4},
575 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
576 {0xf00, 0x00000300},
577 {0xffff, 0xffffffff},
578};
579
580static struct rtl8xxxu_reg32val rtl8188ru_phy_1t_highpa_table[] = {
581 {0x024, 0x0011800f}, {0x028, 0x00ffdb83},
582 {0x040, 0x000c0004}, {0x800, 0x80040000},
583 {0x804, 0x00000001}, {0x808, 0x0000fc00},
584 {0x80c, 0x0000000a}, {0x810, 0x10005388},
585 {0x814, 0x020c3d10}, {0x818, 0x02200385},
586 {0x81c, 0x00000000}, {0x820, 0x01000100},
587 {0x824, 0x00390204}, {0x828, 0x00000000},
588 {0x82c, 0x00000000}, {0x830, 0x00000000},
589 {0x834, 0x00000000}, {0x838, 0x00000000},
590 {0x83c, 0x00000000}, {0x840, 0x00010000},
591 {0x844, 0x00000000}, {0x848, 0x00000000},
592 {0x84c, 0x00000000}, {0x850, 0x00000000},
593 {0x854, 0x00000000}, {0x858, 0x569a569a},
594 {0x85c, 0x001b25a4}, {0x860, 0x66e60230},
595 {0x864, 0x061f0130}, {0x868, 0x00000000},
596 {0x86c, 0x20202000}, {0x870, 0x03000300},
597 {0x874, 0x22004000}, {0x878, 0x00000808},
598 {0x87c, 0x00ffc3f1}, {0x880, 0xc0083070},
599 {0x884, 0x000004d5}, {0x888, 0x00000000},
600 {0x88c, 0xccc000c0}, {0x890, 0x00000800},
601 {0x894, 0xfffffffe}, {0x898, 0x40302010},
602 {0x89c, 0x00706050}, {0x900, 0x00000000},
603 {0x904, 0x00000023}, {0x908, 0x00000000},
604 {0x90c, 0x81121111}, {0xa00, 0x00d047c8},
605 {0xa04, 0x80ff000c}, {0xa08, 0x8c838300},
606 {0xa0c, 0x2e68120f}, {0xa10, 0x9500bb78},
607 {0xa14, 0x11144028}, {0xa18, 0x00881117},
608 {0xa1c, 0x89140f00}, {0xa20, 0x15160000},
609 {0xa24, 0x070b0f12}, {0xa28, 0x00000104},
610 {0xa2c, 0x00d30000}, {0xa70, 0x101fbf00},
611 {0xa74, 0x00000007}, {0xc00, 0x48071d40},
612 {0xc04, 0x03a05611}, {0xc08, 0x000000e4},
613 {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
614 {0xc14, 0x40000100}, {0xc18, 0x08800000},
615 {0xc1c, 0x40000100}, {0xc20, 0x00000000},
616 {0xc24, 0x00000000}, {0xc28, 0x00000000},
617 {0xc2c, 0x00000000}, {0xc30, 0x69e9ac44},
618 {0xc34, 0x469652cf}, {0xc38, 0x49795994},
619 {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
620 {0xc44, 0x000100b7}, {0xc48, 0xec020107},
621 {0xc4c, 0x007f037f}, {0xc50, 0x6954342e},
622 {0xc54, 0x43bc0094}, {0xc58, 0x6954342f},
623 {0xc5c, 0x433c0094}, {0xc60, 0x00000000},
624 {0xc64, 0x5116848b}, {0xc68, 0x47c00bff},
625 {0xc6c, 0x00000036}, {0xc70, 0x2c46000d},
626 {0xc74, 0x018610db}, {0xc78, 0x0000001f},
627 {0xc7c, 0x00b91612}, {0xc80, 0x24000090},
628 {0xc84, 0x20f60000}, {0xc88, 0x24000090},
629 {0xc8c, 0x20200000}, {0xc90, 0x00121820},
630 {0xc94, 0x00000000}, {0xc98, 0x00121820},
631 {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
632 {0xca4, 0x00000080}, {0xca8, 0x00000000},
633 {0xcac, 0x00000000}, {0xcb0, 0x00000000},
634 {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
635 {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
636 {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
637 {0xccc, 0x00000000}, {0xcd0, 0x00000000},
638 {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
639 {0xcdc, 0x00766932}, {0xce0, 0x00222222},
640 {0xce4, 0x00000000}, {0xce8, 0x37644302},
641 {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
642 {0xd04, 0x00020401}, {0xd08, 0x0000907f},
643 {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
644 {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
645 {0xd2c, 0xcc979975}, {0xd30, 0x00000000},
646 {0xd34, 0x80608000}, {0xd38, 0x00000000},
647 {0xd3c, 0x00027293}, {0xd40, 0x00000000},
648 {0xd44, 0x00000000}, {0xd48, 0x00000000},
649 {0xd4c, 0x00000000}, {0xd50, 0x6437140a},
650 {0xd54, 0x00000000}, {0xd58, 0x00000000},
651 {0xd5c, 0x30032064}, {0xd60, 0x4653de68},
652 {0xd64, 0x04518a3c}, {0xd68, 0x00002101},
653 {0xd6c, 0x2a201c16}, {0xd70, 0x1812362e},
654 {0xd74, 0x322c2220}, {0xd78, 0x000e3c24},
655 {0xe00, 0x24242424}, {0xe04, 0x24242424},
656 {0xe08, 0x03902024}, {0xe10, 0x24242424},
657 {0xe14, 0x24242424}, {0xe18, 0x24242424},
658 {0xe1c, 0x24242424}, {0xe28, 0x00000000},
659 {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
660 {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
661 {0xe40, 0x01007c00}, {0xe44, 0x01004800},
662 {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
663 {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
664 {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
665 {0xe60, 0x00000008}, {0xe68, 0x001b25a4},
666 {0xe6c, 0x631b25a0}, {0xe70, 0x631b25a0},
667 {0xe74, 0x081b25a0}, {0xe78, 0x081b25a0},
668 {0xe7c, 0x081b25a0}, {0xe80, 0x081b25a0},
669 {0xe84, 0x631b25a0}, {0xe88, 0x081b25a0},
670 {0xe8c, 0x631b25a0}, {0xed0, 0x631b25a0},
671 {0xed4, 0x631b25a0}, {0xed8, 0x631b25a0},
672 {0xedc, 0x001b25a0}, {0xee0, 0x001b25a0},
673 {0xeec, 0x6b1b25a0}, {0xee8, 0x31555448},
674 {0xf14, 0x00000003}, {0xf4c, 0x00000000},
675 {0xf00, 0x00000300},
676 {0xffff, 0xffffffff},
677};
678
Jes Sorensenae14c5d2016-04-07 14:19:21 -0400679static struct rtl8xxxu_reg32val rtl8192eu_phy_init_table[] = {
680 {0x800, 0x80040000}, {0x804, 0x00000003},
681 {0x808, 0x0000fc00}, {0x80c, 0x0000000a},
682 {0x810, 0x10001331}, {0x814, 0x020c3d10},
683 {0x818, 0x02220385}, {0x81c, 0x00000000},
684 {0x820, 0x01000100}, {0x824, 0x00390204},
685 {0x828, 0x01000100}, {0x82c, 0x00390204},
686 {0x830, 0x32323232}, {0x834, 0x30303030},
687 {0x838, 0x30303030}, {0x83c, 0x30303030},
688 {0x840, 0x00010000}, {0x844, 0x00010000},
689 {0x848, 0x28282828}, {0x84c, 0x28282828},
690 {0x850, 0x00000000}, {0x854, 0x00000000},
691 {0x858, 0x009a009a}, {0x85c, 0x01000014},
692 {0x860, 0x66f60000}, {0x864, 0x061f0000},
693 {0x868, 0x30303030}, {0x86c, 0x30303030},
694 {0x870, 0x00000000}, {0x874, 0x55004200},
695 {0x878, 0x08080808}, {0x87c, 0x00000000},
696 {0x880, 0xb0000c1c}, {0x884, 0x00000001},
697 {0x888, 0x00000000}, {0x88c, 0xcc0000c0},
698 {0x890, 0x00000800}, {0x894, 0xfffffffe},
699 {0x898, 0x40302010}, {0x900, 0x00000000},
700 {0x904, 0x00000023}, {0x908, 0x00000000},
701 {0x90c, 0x81121313}, {0x910, 0x806c0001},
702 {0x914, 0x00000001}, {0x918, 0x00000000},
703 {0x91c, 0x00010000}, {0x924, 0x00000001},
704 {0x928, 0x00000000}, {0x92c, 0x00000000},
705 {0x930, 0x00000000}, {0x934, 0x00000000},
706 {0x938, 0x00000000}, {0x93c, 0x00000000},
707 {0x940, 0x00000000}, {0x944, 0x00000000},
708 {0x94c, 0x00000008}, {0xa00, 0x00d0c7c8},
709 {0xa04, 0x81ff000c}, {0xa08, 0x8c838300},
710 {0xa0c, 0x2e68120f}, {0xa10, 0x95009b78},
711 {0xa14, 0x1114d028}, {0xa18, 0x00881117},
712 {0xa1c, 0x89140f00}, {0xa20, 0x1a1b0000},
713 {0xa24, 0x090e1317}, {0xa28, 0x00000204},
714 {0xa2c, 0x00d30000}, {0xa70, 0x101fff00},
715 {0xa74, 0x00000007}, {0xa78, 0x00000900},
716 {0xa7c, 0x225b0606}, {0xa80, 0x218075b1},
717 {0xb38, 0x00000000}, {0xc00, 0x48071d40},
718 {0xc04, 0x03a05633}, {0xc08, 0x000000e4},
719 {0xc0c, 0x6c6c6c6c}, {0xc10, 0x08800000},
720 {0xc14, 0x40000100}, {0xc18, 0x08800000},
721 {0xc1c, 0x40000100}, {0xc20, 0x00000000},
722 {0xc24, 0x00000000}, {0xc28, 0x00000000},
723 {0xc2c, 0x00000000}, {0xc30, 0x69e9ac47},
724 {0xc34, 0x469652af}, {0xc38, 0x49795994},
725 {0xc3c, 0x0a97971c}, {0xc40, 0x1f7c403f},
726 {0xc44, 0x000100b7}, {0xc48, 0xec020107},
727 {0xc4c, 0x007f037f},
728#ifdef EXT_PA_8192EU
729 /* External PA or external LNA */
730 {0xc50, 0x00340220},
731#else
732 {0xc50, 0x00340020},
733#endif
734 {0xc54, 0x0080801f},
735#ifdef EXT_PA_8192EU
736 /* External PA or external LNA */
737 {0xc58, 0x00000220},
738#else
739 {0xc58, 0x00000020},
740#endif
741 {0xc5c, 0x00248492}, {0xc60, 0x00000000},
742 {0xc64, 0x7112848b}, {0xc68, 0x47c00bff},
743 {0xc6c, 0x00000036}, {0xc70, 0x00000600},
744 {0xc74, 0x02013169}, {0xc78, 0x0000001f},
745 {0xc7c, 0x00b91612},
746#ifdef EXT_PA_8192EU
747 /* External PA or external LNA */
748 {0xc80, 0x2d4000b5},
749#else
750 {0xc80, 0x40000100},
751#endif
752 {0xc84, 0x21f60000},
753#ifdef EXT_PA_8192EU
754 /* External PA or external LNA */
755 {0xc88, 0x2d4000b5},
756#else
757 {0xc88, 0x40000100},
758#endif
759 {0xc8c, 0xa0e40000}, {0xc90, 0x00121820},
760 {0xc94, 0x00000000}, {0xc98, 0x00121820},
761 {0xc9c, 0x00007f7f}, {0xca0, 0x00000000},
762 {0xca4, 0x000300a0}, {0xca8, 0x00000000},
763 {0xcac, 0x00000000}, {0xcb0, 0x00000000},
764 {0xcb4, 0x00000000}, {0xcb8, 0x00000000},
765 {0xcbc, 0x28000000}, {0xcc0, 0x00000000},
766 {0xcc4, 0x00000000}, {0xcc8, 0x00000000},
767 {0xccc, 0x00000000}, {0xcd0, 0x00000000},
768 {0xcd4, 0x00000000}, {0xcd8, 0x64b22427},
769 {0xcdc, 0x00766932}, {0xce0, 0x00222222},
770 {0xce4, 0x00040000}, {0xce8, 0x77644302},
771 {0xcec, 0x2f97d40c}, {0xd00, 0x00080740},
772 {0xd04, 0x00020403}, {0xd08, 0x0000907f},
773 {0xd0c, 0x20010201}, {0xd10, 0xa0633333},
774 {0xd14, 0x3333bc43}, {0xd18, 0x7a8f5b6b},
775 {0xd1c, 0x0000007f}, {0xd2c, 0xcc979975},
776 {0xd30, 0x00000000}, {0xd34, 0x80608000},
777 {0xd38, 0x00000000}, {0xd3c, 0x00127353},
778 {0xd40, 0x00000000}, {0xd44, 0x00000000},
779 {0xd48, 0x00000000}, {0xd4c, 0x00000000},
780 {0xd50, 0x6437140a}, {0xd54, 0x00000000},
781 {0xd58, 0x00000282}, {0xd5c, 0x30032064},
782 {0xd60, 0x4653de68}, {0xd64, 0x04518a3c},
783 {0xd68, 0x00002101}, {0xd6c, 0x2a201c16},
784 {0xd70, 0x1812362e}, {0xd74, 0x322c2220},
785 {0xd78, 0x000e3c24}, {0xd80, 0x01081008},
786 {0xd84, 0x00000800}, {0xd88, 0xf0b50000},
787 {0xe00, 0x30303030}, {0xe04, 0x30303030},
788 {0xe08, 0x03903030}, {0xe10, 0x30303030},
789 {0xe14, 0x30303030}, {0xe18, 0x30303030},
790 {0xe1c, 0x30303030}, {0xe28, 0x00000000},
791 {0xe30, 0x1000dc1f}, {0xe34, 0x10008c1f},
792 {0xe38, 0x02140102}, {0xe3c, 0x681604c2},
793 {0xe40, 0x01007c00}, {0xe44, 0x01004800},
794 {0xe48, 0xfb000000}, {0xe4c, 0x000028d1},
795 {0xe50, 0x1000dc1f}, {0xe54, 0x10008c1f},
796 {0xe58, 0x02140102}, {0xe5c, 0x28160d05},
797 {0xe60, 0x00000008}, {0xe68, 0x0fc05656},
798 {0xe6c, 0x03c09696}, {0xe70, 0x03c09696},
799 {0xe74, 0x0c005656}, {0xe78, 0x0c005656},
800 {0xe7c, 0x0c005656}, {0xe80, 0x0c005656},
801 {0xe84, 0x03c09696}, {0xe88, 0x0c005656},
802 {0xe8c, 0x03c09696}, {0xed0, 0x03c09696},
803 {0xed4, 0x03c09696}, {0xed8, 0x03c09696},
804 {0xedc, 0x0000d6d6}, {0xee0, 0x0000d6d6},
805 {0xeec, 0x0fc01616}, {0xee4, 0xb0000c1c},
806 {0xee8, 0x00000001}, {0xf14, 0x00000003},
807 {0xf4c, 0x00000000}, {0xf00, 0x00000300},
808 {0xffff, 0xffffffff},
809};
810
Jes Sorensen26f1fad2015-10-14 20:44:51 -0400811static struct rtl8xxxu_reg32val rtl8xxx_agc_standard_table[] = {
812 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
813 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
814 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
815 {0xc78, 0x7a060001}, {0xc78, 0x79070001},
816 {0xc78, 0x78080001}, {0xc78, 0x77090001},
817 {0xc78, 0x760a0001}, {0xc78, 0x750b0001},
818 {0xc78, 0x740c0001}, {0xc78, 0x730d0001},
819 {0xc78, 0x720e0001}, {0xc78, 0x710f0001},
820 {0xc78, 0x70100001}, {0xc78, 0x6f110001},
821 {0xc78, 0x6e120001}, {0xc78, 0x6d130001},
822 {0xc78, 0x6c140001}, {0xc78, 0x6b150001},
823 {0xc78, 0x6a160001}, {0xc78, 0x69170001},
824 {0xc78, 0x68180001}, {0xc78, 0x67190001},
825 {0xc78, 0x661a0001}, {0xc78, 0x651b0001},
826 {0xc78, 0x641c0001}, {0xc78, 0x631d0001},
827 {0xc78, 0x621e0001}, {0xc78, 0x611f0001},
828 {0xc78, 0x60200001}, {0xc78, 0x49210001},
829 {0xc78, 0x48220001}, {0xc78, 0x47230001},
830 {0xc78, 0x46240001}, {0xc78, 0x45250001},
831 {0xc78, 0x44260001}, {0xc78, 0x43270001},
832 {0xc78, 0x42280001}, {0xc78, 0x41290001},
833 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
834 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
835 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
836 {0xc78, 0x21300001}, {0xc78, 0x20310001},
837 {0xc78, 0x06320001}, {0xc78, 0x05330001},
838 {0xc78, 0x04340001}, {0xc78, 0x03350001},
839 {0xc78, 0x02360001}, {0xc78, 0x01370001},
840 {0xc78, 0x00380001}, {0xc78, 0x00390001},
841 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
842 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
843 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
844 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
845 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
846 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
847 {0xc78, 0x7a460001}, {0xc78, 0x79470001},
848 {0xc78, 0x78480001}, {0xc78, 0x77490001},
849 {0xc78, 0x764a0001}, {0xc78, 0x754b0001},
850 {0xc78, 0x744c0001}, {0xc78, 0x734d0001},
851 {0xc78, 0x724e0001}, {0xc78, 0x714f0001},
852 {0xc78, 0x70500001}, {0xc78, 0x6f510001},
853 {0xc78, 0x6e520001}, {0xc78, 0x6d530001},
854 {0xc78, 0x6c540001}, {0xc78, 0x6b550001},
855 {0xc78, 0x6a560001}, {0xc78, 0x69570001},
856 {0xc78, 0x68580001}, {0xc78, 0x67590001},
857 {0xc78, 0x665a0001}, {0xc78, 0x655b0001},
858 {0xc78, 0x645c0001}, {0xc78, 0x635d0001},
859 {0xc78, 0x625e0001}, {0xc78, 0x615f0001},
860 {0xc78, 0x60600001}, {0xc78, 0x49610001},
861 {0xc78, 0x48620001}, {0xc78, 0x47630001},
862 {0xc78, 0x46640001}, {0xc78, 0x45650001},
863 {0xc78, 0x44660001}, {0xc78, 0x43670001},
864 {0xc78, 0x42680001}, {0xc78, 0x41690001},
865 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
866 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
867 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
868 {0xc78, 0x21700001}, {0xc78, 0x20710001},
869 {0xc78, 0x06720001}, {0xc78, 0x05730001},
870 {0xc78, 0x04740001}, {0xc78, 0x03750001},
871 {0xc78, 0x02760001}, {0xc78, 0x01770001},
872 {0xc78, 0x00780001}, {0xc78, 0x00790001},
873 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
874 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
875 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
876 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
877 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
878 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
879 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
880 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
881 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
882 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
883 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
884 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
885 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
886 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
887 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
888 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
889 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
890 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
891 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
892 {0xffff, 0xffffffff}
893};
894
895static struct rtl8xxxu_reg32val rtl8xxx_agc_highpa_table[] = {
896 {0xc78, 0x7b000001}, {0xc78, 0x7b010001},
897 {0xc78, 0x7b020001}, {0xc78, 0x7b030001},
898 {0xc78, 0x7b040001}, {0xc78, 0x7b050001},
899 {0xc78, 0x7b060001}, {0xc78, 0x7b070001},
900 {0xc78, 0x7b080001}, {0xc78, 0x7a090001},
901 {0xc78, 0x790a0001}, {0xc78, 0x780b0001},
902 {0xc78, 0x770c0001}, {0xc78, 0x760d0001},
903 {0xc78, 0x750e0001}, {0xc78, 0x740f0001},
904 {0xc78, 0x73100001}, {0xc78, 0x72110001},
905 {0xc78, 0x71120001}, {0xc78, 0x70130001},
906 {0xc78, 0x6f140001}, {0xc78, 0x6e150001},
907 {0xc78, 0x6d160001}, {0xc78, 0x6c170001},
908 {0xc78, 0x6b180001}, {0xc78, 0x6a190001},
909 {0xc78, 0x691a0001}, {0xc78, 0x681b0001},
910 {0xc78, 0x671c0001}, {0xc78, 0x661d0001},
911 {0xc78, 0x651e0001}, {0xc78, 0x641f0001},
912 {0xc78, 0x63200001}, {0xc78, 0x62210001},
913 {0xc78, 0x61220001}, {0xc78, 0x60230001},
914 {0xc78, 0x46240001}, {0xc78, 0x45250001},
915 {0xc78, 0x44260001}, {0xc78, 0x43270001},
916 {0xc78, 0x42280001}, {0xc78, 0x41290001},
917 {0xc78, 0x402a0001}, {0xc78, 0x262b0001},
918 {0xc78, 0x252c0001}, {0xc78, 0x242d0001},
919 {0xc78, 0x232e0001}, {0xc78, 0x222f0001},
920 {0xc78, 0x21300001}, {0xc78, 0x20310001},
921 {0xc78, 0x06320001}, {0xc78, 0x05330001},
922 {0xc78, 0x04340001}, {0xc78, 0x03350001},
923 {0xc78, 0x02360001}, {0xc78, 0x01370001},
924 {0xc78, 0x00380001}, {0xc78, 0x00390001},
925 {0xc78, 0x003a0001}, {0xc78, 0x003b0001},
926 {0xc78, 0x003c0001}, {0xc78, 0x003d0001},
927 {0xc78, 0x003e0001}, {0xc78, 0x003f0001},
928 {0xc78, 0x7b400001}, {0xc78, 0x7b410001},
929 {0xc78, 0x7b420001}, {0xc78, 0x7b430001},
930 {0xc78, 0x7b440001}, {0xc78, 0x7b450001},
931 {0xc78, 0x7b460001}, {0xc78, 0x7b470001},
932 {0xc78, 0x7b480001}, {0xc78, 0x7a490001},
933 {0xc78, 0x794a0001}, {0xc78, 0x784b0001},
934 {0xc78, 0x774c0001}, {0xc78, 0x764d0001},
935 {0xc78, 0x754e0001}, {0xc78, 0x744f0001},
936 {0xc78, 0x73500001}, {0xc78, 0x72510001},
937 {0xc78, 0x71520001}, {0xc78, 0x70530001},
938 {0xc78, 0x6f540001}, {0xc78, 0x6e550001},
939 {0xc78, 0x6d560001}, {0xc78, 0x6c570001},
940 {0xc78, 0x6b580001}, {0xc78, 0x6a590001},
941 {0xc78, 0x695a0001}, {0xc78, 0x685b0001},
942 {0xc78, 0x675c0001}, {0xc78, 0x665d0001},
943 {0xc78, 0x655e0001}, {0xc78, 0x645f0001},
944 {0xc78, 0x63600001}, {0xc78, 0x62610001},
945 {0xc78, 0x61620001}, {0xc78, 0x60630001},
946 {0xc78, 0x46640001}, {0xc78, 0x45650001},
947 {0xc78, 0x44660001}, {0xc78, 0x43670001},
948 {0xc78, 0x42680001}, {0xc78, 0x41690001},
949 {0xc78, 0x406a0001}, {0xc78, 0x266b0001},
950 {0xc78, 0x256c0001}, {0xc78, 0x246d0001},
951 {0xc78, 0x236e0001}, {0xc78, 0x226f0001},
952 {0xc78, 0x21700001}, {0xc78, 0x20710001},
953 {0xc78, 0x06720001}, {0xc78, 0x05730001},
954 {0xc78, 0x04740001}, {0xc78, 0x03750001},
955 {0xc78, 0x02760001}, {0xc78, 0x01770001},
956 {0xc78, 0x00780001}, {0xc78, 0x00790001},
957 {0xc78, 0x007a0001}, {0xc78, 0x007b0001},
958 {0xc78, 0x007c0001}, {0xc78, 0x007d0001},
959 {0xc78, 0x007e0001}, {0xc78, 0x007f0001},
960 {0xc78, 0x3800001e}, {0xc78, 0x3801001e},
961 {0xc78, 0x3802001e}, {0xc78, 0x3803001e},
962 {0xc78, 0x3804001e}, {0xc78, 0x3805001e},
963 {0xc78, 0x3806001e}, {0xc78, 0x3807001e},
964 {0xc78, 0x3808001e}, {0xc78, 0x3c09001e},
965 {0xc78, 0x3e0a001e}, {0xc78, 0x400b001e},
966 {0xc78, 0x440c001e}, {0xc78, 0x480d001e},
967 {0xc78, 0x4c0e001e}, {0xc78, 0x500f001e},
968 {0xc78, 0x5210001e}, {0xc78, 0x5611001e},
969 {0xc78, 0x5a12001e}, {0xc78, 0x5e13001e},
970 {0xc78, 0x6014001e}, {0xc78, 0x6015001e},
971 {0xc78, 0x6016001e}, {0xc78, 0x6217001e},
972 {0xc78, 0x6218001e}, {0xc78, 0x6219001e},
973 {0xc78, 0x621a001e}, {0xc78, 0x621b001e},
974 {0xc78, 0x621c001e}, {0xc78, 0x621d001e},
975 {0xc78, 0x621e001e}, {0xc78, 0x621f001e},
976 {0xffff, 0xffffffff}
977};
978
Jes Sorensenb9f498e2016-02-29 17:04:18 -0500979static struct rtl8xxxu_reg32val rtl8xxx_agc_8723bu_table[] = {
980 {0xc78, 0xfd000001}, {0xc78, 0xfc010001},
981 {0xc78, 0xfb020001}, {0xc78, 0xfa030001},
982 {0xc78, 0xf9040001}, {0xc78, 0xf8050001},
983 {0xc78, 0xf7060001}, {0xc78, 0xf6070001},
984 {0xc78, 0xf5080001}, {0xc78, 0xf4090001},
985 {0xc78, 0xf30a0001}, {0xc78, 0xf20b0001},
986 {0xc78, 0xf10c0001}, {0xc78, 0xf00d0001},
987 {0xc78, 0xef0e0001}, {0xc78, 0xee0f0001},
988 {0xc78, 0xed100001}, {0xc78, 0xec110001},
989 {0xc78, 0xeb120001}, {0xc78, 0xea130001},
990 {0xc78, 0xe9140001}, {0xc78, 0xe8150001},
991 {0xc78, 0xe7160001}, {0xc78, 0xe6170001},
992 {0xc78, 0xe5180001}, {0xc78, 0xe4190001},
993 {0xc78, 0xe31a0001}, {0xc78, 0xa51b0001},
994 {0xc78, 0xa41c0001}, {0xc78, 0xa31d0001},
995 {0xc78, 0x671e0001}, {0xc78, 0x661f0001},
996 {0xc78, 0x65200001}, {0xc78, 0x64210001},
997 {0xc78, 0x63220001}, {0xc78, 0x4a230001},
998 {0xc78, 0x49240001}, {0xc78, 0x48250001},
999 {0xc78, 0x47260001}, {0xc78, 0x46270001},
1000 {0xc78, 0x45280001}, {0xc78, 0x44290001},
1001 {0xc78, 0x432a0001}, {0xc78, 0x422b0001},
1002 {0xc78, 0x292c0001}, {0xc78, 0x282d0001},
1003 {0xc78, 0x272e0001}, {0xc78, 0x262f0001},
1004 {0xc78, 0x0a300001}, {0xc78, 0x09310001},
1005 {0xc78, 0x08320001}, {0xc78, 0x07330001},
1006 {0xc78, 0x06340001}, {0xc78, 0x05350001},
1007 {0xc78, 0x04360001}, {0xc78, 0x03370001},
1008 {0xc78, 0x02380001}, {0xc78, 0x01390001},
1009 {0xc78, 0x013a0001}, {0xc78, 0x013b0001},
1010 {0xc78, 0x013c0001}, {0xc78, 0x013d0001},
1011 {0xc78, 0x013e0001}, {0xc78, 0x013f0001},
1012 {0xc78, 0xfc400001}, {0xc78, 0xfb410001},
1013 {0xc78, 0xfa420001}, {0xc78, 0xf9430001},
1014 {0xc78, 0xf8440001}, {0xc78, 0xf7450001},
1015 {0xc78, 0xf6460001}, {0xc78, 0xf5470001},
1016 {0xc78, 0xf4480001}, {0xc78, 0xf3490001},
1017 {0xc78, 0xf24a0001}, {0xc78, 0xf14b0001},
1018 {0xc78, 0xf04c0001}, {0xc78, 0xef4d0001},
1019 {0xc78, 0xee4e0001}, {0xc78, 0xed4f0001},
1020 {0xc78, 0xec500001}, {0xc78, 0xeb510001},
1021 {0xc78, 0xea520001}, {0xc78, 0xe9530001},
1022 {0xc78, 0xe8540001}, {0xc78, 0xe7550001},
1023 {0xc78, 0xe6560001}, {0xc78, 0xe5570001},
1024 {0xc78, 0xe4580001}, {0xc78, 0xe3590001},
1025 {0xc78, 0xa65a0001}, {0xc78, 0xa55b0001},
1026 {0xc78, 0xa45c0001}, {0xc78, 0xa35d0001},
1027 {0xc78, 0x675e0001}, {0xc78, 0x665f0001},
1028 {0xc78, 0x65600001}, {0xc78, 0x64610001},
1029 {0xc78, 0x63620001}, {0xc78, 0x62630001},
1030 {0xc78, 0x61640001}, {0xc78, 0x48650001},
1031 {0xc78, 0x47660001}, {0xc78, 0x46670001},
1032 {0xc78, 0x45680001}, {0xc78, 0x44690001},
1033 {0xc78, 0x436a0001}, {0xc78, 0x426b0001},
1034 {0xc78, 0x286c0001}, {0xc78, 0x276d0001},
1035 {0xc78, 0x266e0001}, {0xc78, 0x256f0001},
1036 {0xc78, 0x24700001}, {0xc78, 0x09710001},
1037 {0xc78, 0x08720001}, {0xc78, 0x07730001},
1038 {0xc78, 0x06740001}, {0xc78, 0x05750001},
1039 {0xc78, 0x04760001}, {0xc78, 0x03770001},
1040 {0xc78, 0x02780001}, {0xc78, 0x01790001},
1041 {0xc78, 0x017a0001}, {0xc78, 0x017b0001},
1042 {0xc78, 0x017c0001}, {0xc78, 0x017d0001},
1043 {0xc78, 0x017e0001}, {0xc78, 0x017f0001},
1044 {0xc50, 0x69553422},
1045 {0xc50, 0x69553420},
1046 {0x824, 0x00390204},
1047 {0xffff, 0xffffffff}
1048};
1049
Jes Sorensene2932782016-04-07 14:19:20 -04001050static struct rtl8xxxu_reg32val rtl8xxx_agc_8192eu_std_table[] = {
1051 {0xc78, 0xfb000001}, {0xc78, 0xfb010001},
1052 {0xc78, 0xfb020001}, {0xc78, 0xfb030001},
1053 {0xc78, 0xfb040001}, {0xc78, 0xfb050001},
1054 {0xc78, 0xfa060001}, {0xc78, 0xf9070001},
1055 {0xc78, 0xf8080001}, {0xc78, 0xf7090001},
1056 {0xc78, 0xf60a0001}, {0xc78, 0xf50b0001},
1057 {0xc78, 0xf40c0001}, {0xc78, 0xf30d0001},
1058 {0xc78, 0xf20e0001}, {0xc78, 0xf10f0001},
1059 {0xc78, 0xf0100001}, {0xc78, 0xef110001},
1060 {0xc78, 0xee120001}, {0xc78, 0xed130001},
1061 {0xc78, 0xec140001}, {0xc78, 0xeb150001},
1062 {0xc78, 0xea160001}, {0xc78, 0xe9170001},
1063 {0xc78, 0xe8180001}, {0xc78, 0xe7190001},
1064 {0xc78, 0xc81a0001}, {0xc78, 0xc71b0001},
1065 {0xc78, 0xc61c0001}, {0xc78, 0x071d0001},
1066 {0xc78, 0x061e0001}, {0xc78, 0x051f0001},
1067 {0xc78, 0x04200001}, {0xc78, 0x03210001},
1068 {0xc78, 0xaa220001}, {0xc78, 0xa9230001},
1069 {0xc78, 0xa8240001}, {0xc78, 0xa7250001},
1070 {0xc78, 0xa6260001}, {0xc78, 0x85270001},
1071 {0xc78, 0x84280001}, {0xc78, 0x83290001},
1072 {0xc78, 0x252a0001}, {0xc78, 0x242b0001},
1073 {0xc78, 0x232c0001}, {0xc78, 0x222d0001},
1074 {0xc78, 0x672e0001}, {0xc78, 0x662f0001},
1075 {0xc78, 0x65300001}, {0xc78, 0x64310001},
1076 {0xc78, 0x63320001}, {0xc78, 0x62330001},
1077 {0xc78, 0x61340001}, {0xc78, 0x45350001},
1078 {0xc78, 0x44360001}, {0xc78, 0x43370001},
1079 {0xc78, 0x42380001}, {0xc78, 0x41390001},
1080 {0xc78, 0x403a0001}, {0xc78, 0x403b0001},
1081 {0xc78, 0x403c0001}, {0xc78, 0x403d0001},
1082 {0xc78, 0x403e0001}, {0xc78, 0x403f0001},
1083 {0xc78, 0xfb400001}, {0xc78, 0xfb410001},
1084 {0xc78, 0xfb420001}, {0xc78, 0xfb430001},
1085 {0xc78, 0xfb440001}, {0xc78, 0xfb450001},
1086 {0xc78, 0xfa460001}, {0xc78, 0xf9470001},
1087 {0xc78, 0xf8480001}, {0xc78, 0xf7490001},
1088 {0xc78, 0xf64a0001}, {0xc78, 0xf54b0001},
1089 {0xc78, 0xf44c0001}, {0xc78, 0xf34d0001},
1090 {0xc78, 0xf24e0001}, {0xc78, 0xf14f0001},
1091 {0xc78, 0xf0500001}, {0xc78, 0xef510001},
1092 {0xc78, 0xee520001}, {0xc78, 0xed530001},
1093 {0xc78, 0xec540001}, {0xc78, 0xeb550001},
1094 {0xc78, 0xea560001}, {0xc78, 0xe9570001},
1095 {0xc78, 0xe8580001}, {0xc78, 0xe7590001},
1096 {0xc78, 0xe65a0001}, {0xc78, 0xe55b0001},
1097 {0xc78, 0xe45c0001}, {0xc78, 0xe35d0001},
1098 {0xc78, 0xe25e0001}, {0xc78, 0xe15f0001},
1099 {0xc78, 0x8a600001}, {0xc78, 0x89610001},
1100 {0xc78, 0x88620001}, {0xc78, 0x87630001},
1101 {0xc78, 0x86640001}, {0xc78, 0x85650001},
1102 {0xc78, 0x84660001}, {0xc78, 0x83670001},
1103 {0xc78, 0x82680001}, {0xc78, 0x6b690001},
1104 {0xc78, 0x6a6a0001}, {0xc78, 0x696b0001},
1105 {0xc78, 0x686c0001}, {0xc78, 0x676d0001},
1106 {0xc78, 0x666e0001}, {0xc78, 0x656f0001},
1107 {0xc78, 0x64700001}, {0xc78, 0x63710001},
1108 {0xc78, 0x62720001}, {0xc78, 0x61730001},
1109 {0xc78, 0x49740001}, {0xc78, 0x48750001},
1110 {0xc78, 0x47760001}, {0xc78, 0x46770001},
1111 {0xc78, 0x45780001}, {0xc78, 0x44790001},
1112 {0xc78, 0x437a0001}, {0xc78, 0x427b0001},
1113 {0xc78, 0x417c0001}, {0xc78, 0x407d0001},
1114 {0xc78, 0x407e0001}, {0xc78, 0x407f0001},
1115 {0xc50, 0x00040022}, {0xc50, 0x00040020},
1116 {0xffff, 0xffffffff}
1117};
1118
1119static struct rtl8xxxu_reg32val rtl8xxx_agc_8192eu_highpa_table[] = {
1120 {0xc78, 0xfa000001}, {0xc78, 0xf9010001},
1121 {0xc78, 0xf8020001}, {0xc78, 0xf7030001},
1122 {0xc78, 0xf6040001}, {0xc78, 0xf5050001},
1123 {0xc78, 0xf4060001}, {0xc78, 0xf3070001},
1124 {0xc78, 0xf2080001}, {0xc78, 0xf1090001},
1125 {0xc78, 0xf00a0001}, {0xc78, 0xef0b0001},
1126 {0xc78, 0xee0c0001}, {0xc78, 0xed0d0001},
1127 {0xc78, 0xec0e0001}, {0xc78, 0xeb0f0001},
1128 {0xc78, 0xea100001}, {0xc78, 0xe9110001},
1129 {0xc78, 0xe8120001}, {0xc78, 0xe7130001},
1130 {0xc78, 0xe6140001}, {0xc78, 0xe5150001},
1131 {0xc78, 0xe4160001}, {0xc78, 0xe3170001},
1132 {0xc78, 0xe2180001}, {0xc78, 0xe1190001},
1133 {0xc78, 0x8a1a0001}, {0xc78, 0x891b0001},
1134 {0xc78, 0x881c0001}, {0xc78, 0x871d0001},
1135 {0xc78, 0x861e0001}, {0xc78, 0x851f0001},
1136 {0xc78, 0x84200001}, {0xc78, 0x83210001},
1137 {0xc78, 0x82220001}, {0xc78, 0x6a230001},
1138 {0xc78, 0x69240001}, {0xc78, 0x68250001},
1139 {0xc78, 0x67260001}, {0xc78, 0x66270001},
1140 {0xc78, 0x65280001}, {0xc78, 0x64290001},
1141 {0xc78, 0x632a0001}, {0xc78, 0x622b0001},
1142 {0xc78, 0x612c0001}, {0xc78, 0x602d0001},
1143 {0xc78, 0x472e0001}, {0xc78, 0x462f0001},
1144 {0xc78, 0x45300001}, {0xc78, 0x44310001},
1145 {0xc78, 0x43320001}, {0xc78, 0x42330001},
1146 {0xc78, 0x41340001}, {0xc78, 0x40350001},
1147 {0xc78, 0x40360001}, {0xc78, 0x40370001},
1148 {0xc78, 0x40380001}, {0xc78, 0x40390001},
1149 {0xc78, 0x403a0001}, {0xc78, 0x403b0001},
1150 {0xc78, 0x403c0001}, {0xc78, 0x403d0001},
1151 {0xc78, 0x403e0001}, {0xc78, 0x403f0001},
1152 {0xc78, 0xfa400001}, {0xc78, 0xf9410001},
1153 {0xc78, 0xf8420001}, {0xc78, 0xf7430001},
1154 {0xc78, 0xf6440001}, {0xc78, 0xf5450001},
1155 {0xc78, 0xf4460001}, {0xc78, 0xf3470001},
1156 {0xc78, 0xf2480001}, {0xc78, 0xf1490001},
1157 {0xc78, 0xf04a0001}, {0xc78, 0xef4b0001},
1158 {0xc78, 0xee4c0001}, {0xc78, 0xed4d0001},
1159 {0xc78, 0xec4e0001}, {0xc78, 0xeb4f0001},
1160 {0xc78, 0xea500001}, {0xc78, 0xe9510001},
1161 {0xc78, 0xe8520001}, {0xc78, 0xe7530001},
1162 {0xc78, 0xe6540001}, {0xc78, 0xe5550001},
1163 {0xc78, 0xe4560001}, {0xc78, 0xe3570001},
1164 {0xc78, 0xe2580001}, {0xc78, 0xe1590001},
1165 {0xc78, 0x8a5a0001}, {0xc78, 0x895b0001},
1166 {0xc78, 0x885c0001}, {0xc78, 0x875d0001},
1167 {0xc78, 0x865e0001}, {0xc78, 0x855f0001},
1168 {0xc78, 0x84600001}, {0xc78, 0x83610001},
1169 {0xc78, 0x82620001}, {0xc78, 0x6a630001},
1170 {0xc78, 0x69640001}, {0xc78, 0x68650001},
1171 {0xc78, 0x67660001}, {0xc78, 0x66670001},
1172 {0xc78, 0x65680001}, {0xc78, 0x64690001},
1173 {0xc78, 0x636a0001}, {0xc78, 0x626b0001},
1174 {0xc78, 0x616c0001}, {0xc78, 0x606d0001},
1175 {0xc78, 0x476e0001}, {0xc78, 0x466f0001},
1176 {0xc78, 0x45700001}, {0xc78, 0x44710001},
1177 {0xc78, 0x43720001}, {0xc78, 0x42730001},
1178 {0xc78, 0x41740001}, {0xc78, 0x40750001},
1179 {0xc78, 0x40760001}, {0xc78, 0x40770001},
1180 {0xc78, 0x40780001}, {0xc78, 0x40790001},
1181 {0xc78, 0x407a0001}, {0xc78, 0x407b0001},
1182 {0xc78, 0x407c0001}, {0xc78, 0x407d0001},
1183 {0xc78, 0x407e0001}, {0xc78, 0x407f0001},
1184 {0xc50, 0x00040222}, {0xc50, 0x00040220},
1185 {0xffff, 0xffffffff}
1186};
1187
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001188static struct rtl8xxxu_rfregval rtl8723au_radioa_1t_init_table[] = {
1189 {0x00, 0x00030159}, {0x01, 0x00031284},
1190 {0x02, 0x00098000}, {0x03, 0x00039c63},
1191 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1192 {0x0a, 0x0001a3f1}, {0x0b, 0x00014787},
1193 {0x0c, 0x000896fe}, {0x0d, 0x0000e02c},
1194 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1195 {0x19, 0x00000000}, {0x1a, 0x00030355},
1196 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1197 {0x1d, 0x000a1250}, {0x1e, 0x0000024f},
1198 {0x1f, 0x00000000}, {0x20, 0x0000b614},
1199 {0x21, 0x0006c000}, {0x22, 0x00000000},
1200 {0x23, 0x00001558}, {0x24, 0x00000060},
1201 {0x25, 0x00000483}, {0x26, 0x0004f000},
1202 {0x27, 0x000ec7d9}, {0x28, 0x00057730},
1203 {0x29, 0x00004783}, {0x2a, 0x00000001},
1204 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1205 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1206 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1207 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1208 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1209 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1210 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1211 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1212 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1213 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1214 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1215 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1216 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1217 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1218 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1219 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1220 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1221 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1222 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1223 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1224 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1225 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1226 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1227 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1228 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1229 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1230 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1231 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1232 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1233 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1234 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1235 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1236 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1237 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1238 {0x10, 0x00000000}, {0x11, 0x00000000},
1239 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1240 {0x10, 0x0009000f}, {0x11, 0x00023100},
1241 {0x12, 0x00032000}, {0x12, 0x00071000},
1242 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1243 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1244 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1245 {0x13, 0x00018493}, {0x13, 0x0001429b},
1246 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1247 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1248 {0x13, 0x00000020}, {0x14, 0x0001944c},
1249 {0x14, 0x00059444}, {0x14, 0x0009944c},
1250 {0x14, 0x000d9444}, {0x15, 0x0000f474},
1251 {0x15, 0x0004f477}, {0x15, 0x0008f455},
1252 {0x15, 0x000cf455}, {0x16, 0x00000339},
1253 {0x16, 0x00040339}, {0x16, 0x00080339},
1254 {0x16, 0x000c0366}, {0x00, 0x00010159},
1255 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1256 {0xfe, 0x00000000}, {0x1f, 0x00000003},
1257 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1258 {0x1e, 0x00000247}, {0x1f, 0x00000000},
1259 {0x00, 0x00030159},
1260 {0xff, 0xffffffff}
1261};
1262
Jes Sorensen22a31d42016-02-29 17:04:15 -05001263static struct rtl8xxxu_rfregval rtl8723bu_radioa_1t_init_table[] = {
1264 {0x00, 0x00010000}, {0xb0, 0x000dffe0},
1265 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1266 {0xfe, 0x00000000}, {0xb1, 0x00000018},
1267 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1268 {0xfe, 0x00000000}, {0xb2, 0x00084c00},
1269 {0xb5, 0x0000d2cc}, {0xb6, 0x000925aa},
1270 {0xb7, 0x00000010}, {0xb8, 0x0000907f},
1271 {0x5c, 0x00000002}, {0x7c, 0x00000002},
1272 {0x7e, 0x00000005}, {0x8b, 0x0006fc00},
1273 {0xb0, 0x000ff9f0}, {0x1c, 0x000739d2},
1274 {0x1e, 0x00000000}, {0xdf, 0x00000780},
1275 {0x50, 0x00067435},
1276 /*
1277 * The 8723bu vendor driver indicates that bit 8 should be set in
1278 * 0x51 for package types TFBGA90, TFBGA80, and TFBGA79. However
1279 * they never actually check the package type - and just default
1280 * to not setting it.
1281 */
1282 {0x51, 0x0006b04e},
1283 {0x52, 0x000007d2}, {0x53, 0x00000000},
1284 {0x54, 0x00050400}, {0x55, 0x0004026e},
1285 {0xdd, 0x0000004c}, {0x70, 0x00067435},
1286 /*
1287 * 0x71 has same package type condition as for register 0x51
1288 */
1289 {0x71, 0x0006b04e},
1290 {0x72, 0x000007d2}, {0x73, 0x00000000},
1291 {0x74, 0x00050400}, {0x75, 0x0004026e},
1292 {0xef, 0x00000100}, {0x34, 0x0000add7},
1293 {0x35, 0x00005c00}, {0x34, 0x00009dd4},
1294 {0x35, 0x00005000}, {0x34, 0x00008dd1},
1295 {0x35, 0x00004400}, {0x34, 0x00007dce},
1296 {0x35, 0x00003800}, {0x34, 0x00006cd1},
1297 {0x35, 0x00004400}, {0x34, 0x00005cce},
1298 {0x35, 0x00003800}, {0x34, 0x000048ce},
1299 {0x35, 0x00004400}, {0x34, 0x000034ce},
1300 {0x35, 0x00003800}, {0x34, 0x00002451},
1301 {0x35, 0x00004400}, {0x34, 0x0000144e},
1302 {0x35, 0x00003800}, {0x34, 0x00000051},
1303 {0x35, 0x00004400}, {0xef, 0x00000000},
1304 {0xef, 0x00000100}, {0xed, 0x00000010},
1305 {0x44, 0x0000add7}, {0x44, 0x00009dd4},
1306 {0x44, 0x00008dd1}, {0x44, 0x00007dce},
1307 {0x44, 0x00006cc1}, {0x44, 0x00005cce},
1308 {0x44, 0x000044d1}, {0x44, 0x000034ce},
1309 {0x44, 0x00002451}, {0x44, 0x0000144e},
1310 {0x44, 0x00000051}, {0xef, 0x00000000},
1311 {0xed, 0x00000000}, {0x7f, 0x00020080},
1312 {0xef, 0x00002000}, {0x3b, 0x000380ef},
1313 {0x3b, 0x000302fe}, {0x3b, 0x00028ce6},
1314 {0x3b, 0x000200bc}, {0x3b, 0x000188a5},
1315 {0x3b, 0x00010fbc}, {0x3b, 0x00008f71},
1316 {0x3b, 0x00000900}, {0xef, 0x00000000},
1317 {0xed, 0x00000001}, {0x40, 0x000380ef},
1318 {0x40, 0x000302fe}, {0x40, 0x00028ce6},
1319 {0x40, 0x000200bc}, {0x40, 0x000188a5},
1320 {0x40, 0x00010fbc}, {0x40, 0x00008f71},
1321 {0x40, 0x00000900}, {0xed, 0x00000000},
1322 {0x82, 0x00080000}, {0x83, 0x00008000},
1323 {0x84, 0x00048d80}, {0x85, 0x00068000},
1324 {0xa2, 0x00080000}, {0xa3, 0x00008000},
1325 {0xa4, 0x00048d80}, {0xa5, 0x00068000},
1326 {0xed, 0x00000002}, {0xef, 0x00000002},
1327 {0x56, 0x00000032}, {0x76, 0x00000032},
1328 {0x01, 0x00000780},
1329 {0xff, 0xffffffff}
1330};
1331
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001332static struct rtl8xxxu_rfregval rtl8192cu_radioa_2t_init_table[] = {
1333 {0x00, 0x00030159}, {0x01, 0x00031284},
1334 {0x02, 0x00098000}, {0x03, 0x00018c63},
1335 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1336 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1337 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1338 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1339 {0x19, 0x00000000}, {0x1a, 0x00010255},
1340 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1341 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1342 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1343 {0x21, 0x0006c000}, {0x22, 0x00000000},
1344 {0x23, 0x00001558}, {0x24, 0x00000060},
1345 {0x25, 0x00000483}, {0x26, 0x0004f000},
1346 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
1347 {0x29, 0x00004783}, {0x2a, 0x00000001},
1348 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1349 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1350 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1351 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1352 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1353 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1354 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1355 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1356 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1357 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1358 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1359 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1360 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1361 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1362 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1363 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1364 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1365 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1366 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1367 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1368 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1369 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1370 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1371 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1372 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1373 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1374 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1375 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1376 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1377 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1378 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1379 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1380 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1381 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1382 {0x10, 0x00000000}, {0x11, 0x00000000},
1383 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1384 {0x10, 0x0009000f}, {0x11, 0x00023100},
1385 {0x12, 0x00032000}, {0x12, 0x00071000},
1386 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1387 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1388 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1389 {0x13, 0x00018493}, {0x13, 0x0001429b},
1390 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1391 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1392 {0x13, 0x00000020}, {0x14, 0x0001944c},
1393 {0x14, 0x00059444}, {0x14, 0x0009944c},
1394 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1395 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1396 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1397 {0x16, 0x000a0330}, {0x16, 0x00060330},
1398 {0x16, 0x00020330}, {0x00, 0x00010159},
1399 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1400 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1401 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1402 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1403 {0x00, 0x00030159},
1404 {0xff, 0xffffffff}
1405};
1406
1407static struct rtl8xxxu_rfregval rtl8192cu_radiob_2t_init_table[] = {
1408 {0x00, 0x00030159}, {0x01, 0x00031284},
1409 {0x02, 0x00098000}, {0x03, 0x00018c63},
1410 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1411 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1412 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1413 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1414 {0x12, 0x00032000}, {0x12, 0x00071000},
1415 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1416 {0x13, 0x000287af}, {0x13, 0x000244b7},
1417 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1418 {0x13, 0x00018493}, {0x13, 0x00014297},
1419 {0x13, 0x00010295}, {0x13, 0x0000c298},
1420 {0x13, 0x0000819c}, {0x13, 0x000040a8},
1421 {0x13, 0x0000001c}, {0x14, 0x0001944c},
1422 {0x14, 0x00059444}, {0x14, 0x0009944c},
1423 {0x14, 0x000d9444}, {0x15, 0x0000f424},
1424 {0x15, 0x0004f424}, {0x15, 0x0008f424},
1425 {0x15, 0x000cf424}, {0x16, 0x000e0330},
1426 {0x16, 0x000a0330}, {0x16, 0x00060330},
1427 {0x16, 0x00020330},
1428 {0xff, 0xffffffff}
1429};
1430
1431static struct rtl8xxxu_rfregval rtl8192cu_radioa_1t_init_table[] = {
1432 {0x00, 0x00030159}, {0x01, 0x00031284},
1433 {0x02, 0x00098000}, {0x03, 0x00018c63},
1434 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1435 {0x0a, 0x0001adb1}, {0x0b, 0x00054867},
1436 {0x0c, 0x0008992e}, {0x0d, 0x0000e52c},
1437 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1438 {0x19, 0x00000000}, {0x1a, 0x00010255},
1439 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1440 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1441 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1442 {0x21, 0x0006c000}, {0x22, 0x00000000},
1443 {0x23, 0x00001558}, {0x24, 0x00000060},
1444 {0x25, 0x00000483}, {0x26, 0x0004f000},
1445 {0x27, 0x000ec7d9}, {0x28, 0x000577c0},
1446 {0x29, 0x00004783}, {0x2a, 0x00000001},
1447 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1448 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1449 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1450 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1451 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1452 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1453 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1454 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1455 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1456 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1457 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1458 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1459 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1460 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1461 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1462 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1463 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1464 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1465 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1466 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1467 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1468 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1469 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1470 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1471 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1472 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1473 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1474 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1475 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1476 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1477 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1478 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1479 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1480 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1481 {0x10, 0x00000000}, {0x11, 0x00000000},
1482 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1483 {0x10, 0x0009000f}, {0x11, 0x00023100},
1484 {0x12, 0x00032000}, {0x12, 0x00071000},
1485 {0x12, 0x000b0000}, {0x12, 0x000fc000},
1486 {0x13, 0x000287b3}, {0x13, 0x000244b7},
1487 {0x13, 0x000204ab}, {0x13, 0x0001c49f},
1488 {0x13, 0x00018493}, {0x13, 0x0001429b},
1489 {0x13, 0x00010299}, {0x13, 0x0000c29c},
1490 {0x13, 0x000081a0}, {0x13, 0x000040ac},
1491 {0x13, 0x00000020}, {0x14, 0x0001944c},
1492 {0x14, 0x00059444}, {0x14, 0x0009944c},
1493 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1494 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1495 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1496 {0x16, 0x000a0330}, {0x16, 0x00060330},
1497 {0x16, 0x00020330}, {0x00, 0x00010159},
1498 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1499 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1500 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1501 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1502 {0x00, 0x00030159},
1503 {0xff, 0xffffffff}
1504};
1505
1506static struct rtl8xxxu_rfregval rtl8188ru_radioa_1t_highpa_table[] = {
1507 {0x00, 0x00030159}, {0x01, 0x00031284},
1508 {0x02, 0x00098000}, {0x03, 0x00018c63},
1509 {0x04, 0x000210e7}, {0x09, 0x0002044f},
1510 {0x0a, 0x0001adb0}, {0x0b, 0x00054867},
1511 {0x0c, 0x0008992e}, {0x0d, 0x0000e529},
1512 {0x0e, 0x00039ce7}, {0x0f, 0x00000451},
1513 {0x19, 0x00000000}, {0x1a, 0x00000255},
1514 {0x1b, 0x00060a00}, {0x1c, 0x000fc378},
1515 {0x1d, 0x000a1250}, {0x1e, 0x0004445f},
1516 {0x1f, 0x00080001}, {0x20, 0x0000b614},
1517 {0x21, 0x0006c000}, {0x22, 0x0000083c},
1518 {0x23, 0x00001558}, {0x24, 0x00000060},
1519 {0x25, 0x00000483}, {0x26, 0x0004f000},
1520 {0x27, 0x000ec7d9}, {0x28, 0x000977c0},
1521 {0x29, 0x00004783}, {0x2a, 0x00000001},
1522 {0x2b, 0x00021334}, {0x2a, 0x00000000},
1523 {0x2b, 0x00000054}, {0x2a, 0x00000001},
1524 {0x2b, 0x00000808}, {0x2b, 0x00053333},
1525 {0x2c, 0x0000000c}, {0x2a, 0x00000002},
1526 {0x2b, 0x00000808}, {0x2b, 0x0005b333},
1527 {0x2c, 0x0000000d}, {0x2a, 0x00000003},
1528 {0x2b, 0x00000808}, {0x2b, 0x00063333},
1529 {0x2c, 0x0000000d}, {0x2a, 0x00000004},
1530 {0x2b, 0x00000808}, {0x2b, 0x0006b333},
1531 {0x2c, 0x0000000d}, {0x2a, 0x00000005},
1532 {0x2b, 0x00000808}, {0x2b, 0x00073333},
1533 {0x2c, 0x0000000d}, {0x2a, 0x00000006},
1534 {0x2b, 0x00000709}, {0x2b, 0x0005b333},
1535 {0x2c, 0x0000000d}, {0x2a, 0x00000007},
1536 {0x2b, 0x00000709}, {0x2b, 0x00063333},
1537 {0x2c, 0x0000000d}, {0x2a, 0x00000008},
1538 {0x2b, 0x0000060a}, {0x2b, 0x0004b333},
1539 {0x2c, 0x0000000d}, {0x2a, 0x00000009},
1540 {0x2b, 0x0000060a}, {0x2b, 0x00053333},
1541 {0x2c, 0x0000000d}, {0x2a, 0x0000000a},
1542 {0x2b, 0x0000060a}, {0x2b, 0x0005b333},
1543 {0x2c, 0x0000000d}, {0x2a, 0x0000000b},
1544 {0x2b, 0x0000060a}, {0x2b, 0x00063333},
1545 {0x2c, 0x0000000d}, {0x2a, 0x0000000c},
1546 {0x2b, 0x0000060a}, {0x2b, 0x0006b333},
1547 {0x2c, 0x0000000d}, {0x2a, 0x0000000d},
1548 {0x2b, 0x0000060a}, {0x2b, 0x00073333},
1549 {0x2c, 0x0000000d}, {0x2a, 0x0000000e},
1550 {0x2b, 0x0000050b}, {0x2b, 0x00066666},
1551 {0x2c, 0x0000001a}, {0x2a, 0x000e0000},
1552 {0x10, 0x0004000f}, {0x11, 0x000e31fc},
1553 {0x10, 0x0006000f}, {0x11, 0x000ff9f8},
1554 {0x10, 0x0002000f}, {0x11, 0x000203f9},
1555 {0x10, 0x0003000f}, {0x11, 0x000ff500},
1556 {0x10, 0x00000000}, {0x11, 0x00000000},
1557 {0x10, 0x0008000f}, {0x11, 0x0003f100},
1558 {0x10, 0x0009000f}, {0x11, 0x00023100},
1559 {0x12, 0x000d8000}, {0x12, 0x00090000},
1560 {0x12, 0x00051000}, {0x12, 0x00012000},
1561 {0x13, 0x00028fb4}, {0x13, 0x00024fa8},
1562 {0x13, 0x000207a4}, {0x13, 0x0001c3b0},
1563 {0x13, 0x000183a4}, {0x13, 0x00014398},
1564 {0x13, 0x000101a4}, {0x13, 0x0000c198},
1565 {0x13, 0x000080a4}, {0x13, 0x00004098},
1566 {0x13, 0x00000000}, {0x14, 0x0001944c},
1567 {0x14, 0x00059444}, {0x14, 0x0009944c},
1568 {0x14, 0x000d9444}, {0x15, 0x0000f405},
1569 {0x15, 0x0004f405}, {0x15, 0x0008f405},
1570 {0x15, 0x000cf405}, {0x16, 0x000e0330},
1571 {0x16, 0x000a0330}, {0x16, 0x00060330},
1572 {0x16, 0x00020330}, {0x00, 0x00010159},
1573 {0x18, 0x0000f401}, {0xfe, 0x00000000},
1574 {0xfe, 0x00000000}, {0x1f, 0x00080003},
1575 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1576 {0x1e, 0x00044457}, {0x1f, 0x00080000},
1577 {0x00, 0x00030159},
1578 {0xff, 0xffffffff}
1579};
1580
Jes Sorensen19102f82016-04-07 14:19:19 -04001581static struct rtl8xxxu_rfregval rtl8192eu_radioa_init_table[] = {
1582 {0x7f, 0x00000082}, {0x81, 0x0003fc00},
1583 {0x00, 0x00030000}, {0x08, 0x00008400},
1584 {0x18, 0x00000407}, {0x19, 0x00000012},
1585 {0x1b, 0x00000064}, {0x1e, 0x00080009},
1586 {0x1f, 0x00000880}, {0x2f, 0x0001a060},
1587 {0x3f, 0x00000000}, {0x42, 0x000060c0},
1588 {0x57, 0x000d0000}, {0x58, 0x000be180},
1589 {0x67, 0x00001552}, {0x83, 0x00000000},
1590 {0xb0, 0x000ff9f1}, {0xb1, 0x00055418},
1591 {0xb2, 0x0008cc00}, {0xb4, 0x00043083},
1592 {0xb5, 0x00008166}, {0xb6, 0x0000803e},
1593 {0xb7, 0x0001c69f}, {0xb8, 0x0000407f},
1594 {0xb9, 0x00080001}, {0xba, 0x00040001},
1595 {0xbb, 0x00000400}, {0xbf, 0x000c0000},
1596 {0xc2, 0x00002400}, {0xc3, 0x00000009},
1597 {0xc4, 0x00040c91}, {0xc5, 0x00099999},
1598 {0xc6, 0x000000a3}, {0xc7, 0x00088820},
1599 {0xc8, 0x00076c06}, {0xc9, 0x00000000},
1600 {0xca, 0x00080000}, {0xdf, 0x00000180},
1601 {0xef, 0x000001a0}, {0x51, 0x00069545},
1602 {0x52, 0x0007e45e}, {0x53, 0x00000071},
1603 {0x56, 0x00051ff3}, {0x35, 0x000000a8},
1604 {0x35, 0x000001e2}, {0x35, 0x000002a8},
1605 {0x36, 0x00001c24}, {0x36, 0x00009c24},
1606 {0x36, 0x00011c24}, {0x36, 0x00019c24},
1607 {0x18, 0x00000c07}, {0x5a, 0x00048000},
1608 {0x19, 0x000739d0},
1609#ifdef EXT_PA_8192EU
1610 /* External PA or external LNA */
1611 {0x34, 0x0000a093}, {0x34, 0x0000908f},
1612 {0x34, 0x0000808c}, {0x34, 0x0000704d},
1613 {0x34, 0x0000604a}, {0x34, 0x00005047},
1614 {0x34, 0x0000400a}, {0x34, 0x00003007},
1615 {0x34, 0x00002004}, {0x34, 0x00001001},
1616 {0x34, 0x00000000},
1617#else
1618 /* Regular */
1619 {0x34, 0x0000add7}, {0x34, 0x00009dd4},
1620 {0x34, 0x00008dd1}, {0x34, 0x00007dce},
1621 {0x34, 0x00006dcb}, {0x34, 0x00005dc8},
1622 {0x34, 0x00004dc5}, {0x34, 0x000034cc},
1623 {0x34, 0x0000244f}, {0x34, 0x0000144c},
1624 {0x34, 0x00000014},
1625#endif
1626 {0x00, 0x00030159},
1627 {0x84, 0x00068180},
1628 {0x86, 0x0000014e},
1629 {0x87, 0x00048e00},
1630 {0x8e, 0x00065540},
1631 {0x8f, 0x00088000},
1632 {0xef, 0x000020a0},
1633#ifdef EXT_PA_8192EU
1634 /* External PA or external LNA */
1635 {0x3b, 0x000f07b0},
1636#else
1637 {0x3b, 0x000f02b0},
1638#endif
1639 {0x3b, 0x000ef7b0}, {0x3b, 0x000d4fb0},
1640 {0x3b, 0x000cf060}, {0x3b, 0x000b0090},
1641 {0x3b, 0x000a0080}, {0x3b, 0x00090080},
1642 {0x3b, 0x0008f780},
1643#ifdef EXT_PA_8192EU
1644 /* External PA or external LNA */
1645 {0x3b, 0x000787b0},
1646#else
1647 {0x3b, 0x00078730},
1648#endif
1649 {0x3b, 0x00060fb0}, {0x3b, 0x0005ffa0},
1650 {0x3b, 0x00040620}, {0x3b, 0x00037090},
1651 {0x3b, 0x00020080}, {0x3b, 0x0001f060},
1652 {0x3b, 0x0000ffb0}, {0xef, 0x000000a0},
1653 {0xfe, 0x00000000}, {0x18, 0x0000fc07},
1654 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1655 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1656 {0x1e, 0x00000001}, {0x1f, 0x00080000},
1657 {0x00, 0x00033e70},
1658 {0xff, 0xffffffff}
1659};
1660
1661static struct rtl8xxxu_rfregval rtl8192eu_radiob_init_table[] = {
1662 {0x7f, 0x00000082}, {0x81, 0x0003fc00},
1663 {0x00, 0x00030000}, {0x08, 0x00008400},
1664 {0x18, 0x00000407}, {0x19, 0x00000012},
1665 {0x1b, 0x00000064}, {0x1e, 0x00080009},
1666 {0x1f, 0x00000880}, {0x2f, 0x0001a060},
1667 {0x3f, 0x00000000}, {0x42, 0x000060c0},
1668 {0x57, 0x000d0000}, {0x58, 0x000be180},
1669 {0x67, 0x00001552}, {0x7f, 0x00000082},
1670 {0x81, 0x0003f000}, {0x83, 0x00000000},
1671 {0xdf, 0x00000180}, {0xef, 0x000001a0},
1672 {0x51, 0x00069545}, {0x52, 0x0007e42e},
1673 {0x53, 0x00000071}, {0x56, 0x00051ff3},
1674 {0x35, 0x000000a8}, {0x35, 0x000001e0},
1675 {0x35, 0x000002a8}, {0x36, 0x00001ca8},
1676 {0x36, 0x00009c24}, {0x36, 0x00011c24},
1677 {0x36, 0x00019c24}, {0x18, 0x00000c07},
1678 {0x5a, 0x00048000}, {0x19, 0x000739d0},
1679#ifdef EXT_PA_8192EU
1680 /* External PA or external LNA */
1681 {0x34, 0x0000a093}, {0x34, 0x0000908f},
1682 {0x34, 0x0000808c}, {0x34, 0x0000704d},
1683 {0x34, 0x0000604a}, {0x34, 0x00005047},
1684 {0x34, 0x0000400a}, {0x34, 0x00003007},
1685 {0x34, 0x00002004}, {0x34, 0x00001001},
1686 {0x34, 0x00000000},
1687#else
1688 {0x34, 0x0000add7}, {0x34, 0x00009dd4},
1689 {0x34, 0x00008dd1}, {0x34, 0x00007dce},
1690 {0x34, 0x00006dcb}, {0x34, 0x00005dc8},
1691 {0x34, 0x00004dc5}, {0x34, 0x000034cc},
1692 {0x34, 0x0000244f}, {0x34, 0x0000144c},
1693 {0x34, 0x00000014},
1694#endif
1695 {0x00, 0x00030159}, {0x84, 0x00068180},
1696 {0x86, 0x000000ce}, {0x87, 0x00048a00},
1697 {0x8e, 0x00065540}, {0x8f, 0x00088000},
1698 {0xef, 0x000020a0},
1699#ifdef EXT_PA_8192EU
1700 /* External PA or external LNA */
1701 {0x3b, 0x000f07b0},
1702#else
1703 {0x3b, 0x000f02b0},
1704#endif
1705
1706 {0x3b, 0x000ef7b0}, {0x3b, 0x000d4fb0},
1707 {0x3b, 0x000cf060}, {0x3b, 0x000b0090},
1708 {0x3b, 0x000a0080}, {0x3b, 0x00090080},
1709 {0x3b, 0x0008f780},
1710#ifdef EXT_PA_8192EU
1711 /* External PA or external LNA */
1712 {0x3b, 0x000787b0},
1713#else
1714 {0x3b, 0x00078730},
1715#endif
1716 {0x3b, 0x00060fb0}, {0x3b, 0x0005ffa0},
1717 {0x3b, 0x00040620}, {0x3b, 0x00037090},
1718 {0x3b, 0x00020080}, {0x3b, 0x0001f060},
1719 {0x3b, 0x0000ffb0}, {0xef, 0x000000a0},
1720 {0x00, 0x00010159}, {0xfe, 0x00000000},
1721 {0xfe, 0x00000000}, {0xfe, 0x00000000},
1722 {0xfe, 0x00000000}, {0x1e, 0x00000001},
1723 {0x1f, 0x00080000}, {0x00, 0x00033e70},
1724 {0xff, 0xffffffff}
1725};
1726
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001727static struct rtl8xxxu_rfregs rtl8xxxu_rfregs[] = {
1728 { /* RF_A */
1729 .hssiparm1 = REG_FPGA0_XA_HSSI_PARM1,
1730 .hssiparm2 = REG_FPGA0_XA_HSSI_PARM2,
1731 .lssiparm = REG_FPGA0_XA_LSSI_PARM,
1732 .hspiread = REG_HSPI_XA_READBACK,
1733 .lssiread = REG_FPGA0_XA_LSSI_READBACK,
1734 .rf_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL,
1735 },
1736 { /* RF_B */
1737 .hssiparm1 = REG_FPGA0_XB_HSSI_PARM1,
1738 .hssiparm2 = REG_FPGA0_XB_HSSI_PARM2,
1739 .lssiparm = REG_FPGA0_XB_LSSI_PARM,
1740 .hspiread = REG_HSPI_XB_READBACK,
1741 .lssiread = REG_FPGA0_XB_LSSI_READBACK,
1742 .rf_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL,
1743 },
1744};
1745
1746static const u32 rtl8723au_iqk_phy_iq_bb_reg[RTL8XXXU_BB_REGS] = {
1747 REG_OFDM0_XA_RX_IQ_IMBALANCE,
1748 REG_OFDM0_XB_RX_IQ_IMBALANCE,
1749 REG_OFDM0_ENERGY_CCA_THRES,
1750 REG_OFDM0_AGCR_SSI_TABLE,
1751 REG_OFDM0_XA_TX_IQ_IMBALANCE,
1752 REG_OFDM0_XB_TX_IQ_IMBALANCE,
1753 REG_OFDM0_XC_TX_AFE,
1754 REG_OFDM0_XD_TX_AFE,
1755 REG_OFDM0_RX_IQ_EXT_ANTA
1756};
1757
1758static u8 rtl8xxxu_read8(struct rtl8xxxu_priv *priv, u16 addr)
1759{
1760 struct usb_device *udev = priv->udev;
1761 int len;
1762 u8 data;
1763
1764 mutex_lock(&priv->usb_buf_mutex);
1765 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1766 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1767 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1768 RTW_USB_CONTROL_MSG_TIMEOUT);
1769 data = priv->usb_buf.val8;
1770 mutex_unlock(&priv->usb_buf_mutex);
1771
1772 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1773 dev_info(&udev->dev, "%s(%04x) = 0x%02x, len %i\n",
1774 __func__, addr, data, len);
1775 return data;
1776}
1777
1778static u16 rtl8xxxu_read16(struct rtl8xxxu_priv *priv, u16 addr)
1779{
1780 struct usb_device *udev = priv->udev;
1781 int len;
1782 u16 data;
1783
1784 mutex_lock(&priv->usb_buf_mutex);
1785 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1786 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1787 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1788 RTW_USB_CONTROL_MSG_TIMEOUT);
1789 data = le16_to_cpu(priv->usb_buf.val16);
1790 mutex_unlock(&priv->usb_buf_mutex);
1791
1792 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1793 dev_info(&udev->dev, "%s(%04x) = 0x%04x, len %i\n",
1794 __func__, addr, data, len);
1795 return data;
1796}
1797
1798static u32 rtl8xxxu_read32(struct rtl8xxxu_priv *priv, u16 addr)
1799{
1800 struct usb_device *udev = priv->udev;
1801 int len;
1802 u32 data;
1803
1804 mutex_lock(&priv->usb_buf_mutex);
1805 len = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
1806 REALTEK_USB_CMD_REQ, REALTEK_USB_READ,
1807 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1808 RTW_USB_CONTROL_MSG_TIMEOUT);
1809 data = le32_to_cpu(priv->usb_buf.val32);
1810 mutex_unlock(&priv->usb_buf_mutex);
1811
1812 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_READ)
1813 dev_info(&udev->dev, "%s(%04x) = 0x%08x, len %i\n",
1814 __func__, addr, data, len);
1815 return data;
1816}
1817
1818static int rtl8xxxu_write8(struct rtl8xxxu_priv *priv, u16 addr, u8 val)
1819{
1820 struct usb_device *udev = priv->udev;
1821 int ret;
1822
1823 mutex_lock(&priv->usb_buf_mutex);
1824 priv->usb_buf.val8 = val;
1825 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1826 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1827 addr, 0, &priv->usb_buf.val8, sizeof(u8),
1828 RTW_USB_CONTROL_MSG_TIMEOUT);
1829
1830 mutex_unlock(&priv->usb_buf_mutex);
1831
1832 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1833 dev_info(&udev->dev, "%s(%04x) = 0x%02x\n",
1834 __func__, addr, val);
1835 return ret;
1836}
1837
1838static int rtl8xxxu_write16(struct rtl8xxxu_priv *priv, u16 addr, u16 val)
1839{
1840 struct usb_device *udev = priv->udev;
1841 int ret;
1842
1843 mutex_lock(&priv->usb_buf_mutex);
1844 priv->usb_buf.val16 = cpu_to_le16(val);
1845 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1846 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1847 addr, 0, &priv->usb_buf.val16, sizeof(u16),
1848 RTW_USB_CONTROL_MSG_TIMEOUT);
1849 mutex_unlock(&priv->usb_buf_mutex);
1850
1851 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1852 dev_info(&udev->dev, "%s(%04x) = 0x%04x\n",
1853 __func__, addr, val);
1854 return ret;
1855}
1856
1857static int rtl8xxxu_write32(struct rtl8xxxu_priv *priv, u16 addr, u32 val)
1858{
1859 struct usb_device *udev = priv->udev;
1860 int ret;
1861
1862 mutex_lock(&priv->usb_buf_mutex);
1863 priv->usb_buf.val32 = cpu_to_le32(val);
1864 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1865 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1866 addr, 0, &priv->usb_buf.val32, sizeof(u32),
1867 RTW_USB_CONTROL_MSG_TIMEOUT);
1868 mutex_unlock(&priv->usb_buf_mutex);
1869
1870 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_REG_WRITE)
1871 dev_info(&udev->dev, "%s(%04x) = 0x%08x\n",
1872 __func__, addr, val);
1873 return ret;
1874}
1875
1876static int
1877rtl8xxxu_writeN(struct rtl8xxxu_priv *priv, u16 addr, u8 *buf, u16 len)
1878{
1879 struct usb_device *udev = priv->udev;
1880 int blocksize = priv->fops->writeN_block_size;
1881 int ret, i, count, remainder;
1882
1883 count = len / blocksize;
1884 remainder = len % blocksize;
1885
1886 for (i = 0; i < count; i++) {
1887 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1888 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1889 addr, 0, buf, blocksize,
1890 RTW_USB_CONTROL_MSG_TIMEOUT);
1891 if (ret != blocksize)
1892 goto write_error;
1893
1894 addr += blocksize;
1895 buf += blocksize;
1896 }
1897
1898 if (remainder) {
1899 ret = usb_control_msg(udev, usb_sndctrlpipe(udev, 0),
1900 REALTEK_USB_CMD_REQ, REALTEK_USB_WRITE,
1901 addr, 0, buf, remainder,
1902 RTW_USB_CONTROL_MSG_TIMEOUT);
1903 if (ret != remainder)
1904 goto write_error;
1905 }
1906
1907 return len;
1908
1909write_error:
1910 dev_info(&udev->dev,
1911 "%s: Failed to write block at addr: %04x size: %04x\n",
1912 __func__, addr, blocksize);
1913 return -EAGAIN;
1914}
1915
1916static u32 rtl8xxxu_read_rfreg(struct rtl8xxxu_priv *priv,
1917 enum rtl8xxxu_rfpath path, u8 reg)
1918{
1919 u32 hssia, val32, retval;
1920
1921 hssia = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM2);
1922 if (path != RF_A)
1923 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm2);
1924 else
1925 val32 = hssia;
1926
1927 val32 &= ~FPGA0_HSSI_PARM2_ADDR_MASK;
1928 val32 |= (reg << FPGA0_HSSI_PARM2_ADDR_SHIFT);
1929 val32 |= FPGA0_HSSI_PARM2_EDGE_READ;
1930 hssia &= ~FPGA0_HSSI_PARM2_EDGE_READ;
1931 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1932
1933 udelay(10);
1934
1935 rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].hssiparm2, val32);
1936 udelay(100);
1937
1938 hssia |= FPGA0_HSSI_PARM2_EDGE_READ;
1939 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM2, hssia);
1940 udelay(10);
1941
1942 val32 = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hssiparm1);
1943 if (val32 & FPGA0_HSSI_PARM1_PI)
1944 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].hspiread);
1945 else
1946 retval = rtl8xxxu_read32(priv, rtl8xxxu_rfregs[path].lssiread);
1947
1948 retval &= 0xfffff;
1949
1950 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_READ)
1951 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1952 __func__, reg, retval);
1953 return retval;
1954}
1955
Jes Sorensen22a31d42016-02-29 17:04:15 -05001956/*
1957 * The RTL8723BU driver indicates that registers 0xb2 and 0xb6 can
1958 * have write issues in high temperature conditions. We may have to
1959 * retry writing them.
1960 */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001961static int rtl8xxxu_write_rfreg(struct rtl8xxxu_priv *priv,
1962 enum rtl8xxxu_rfpath path, u8 reg, u32 data)
1963{
1964 int ret, retval;
Jes Sorensen2949b9e2016-04-07 14:19:25 -04001965 u32 dataaddr, val32;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001966
1967 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_RFREG_WRITE)
1968 dev_info(&priv->udev->dev, "%s(%02x) = 0x%06x\n",
1969 __func__, reg, data);
1970
1971 data &= FPGA0_LSSI_PARM_DATA_MASK;
1972 dataaddr = (reg << FPGA0_LSSI_PARM_ADDR_SHIFT) | data;
1973
Jes Sorensen2949b9e2016-04-07 14:19:25 -04001974 if (priv->rtl_chip == RTL8192E) {
1975 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1976 val32 &= ~0x20000;
1977 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1978 }
1979
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001980 /* Use XB for path B */
1981 ret = rtl8xxxu_write32(priv, rtl8xxxu_rfregs[path].lssiparm, dataaddr);
1982 if (ret != sizeof(dataaddr))
1983 retval = -EIO;
1984 else
1985 retval = 0;
1986
1987 udelay(1);
1988
Jes Sorensen2949b9e2016-04-07 14:19:25 -04001989 if (priv->rtl_chip == RTL8192E) {
1990 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
1991 val32 |= 0x20000;
1992 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
1993 }
1994
Jes Sorensen26f1fad2015-10-14 20:44:51 -04001995 return retval;
1996}
1997
Jes Sorensen8da91572016-02-29 17:04:29 -05001998static int rtl8723a_h2c_cmd(struct rtl8xxxu_priv *priv,
1999 struct h2c_cmd *h2c, int len)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002000{
2001 struct device *dev = &priv->udev->dev;
2002 int mbox_nr, retry, retval = 0;
2003 int mbox_reg, mbox_ext_reg;
2004 u8 val8;
2005
2006 mutex_lock(&priv->h2c_mutex);
2007
2008 mbox_nr = priv->next_mbox;
2009 mbox_reg = REG_HMBOX_0 + (mbox_nr * 4);
Jes Sorensened35d092016-02-29 17:04:19 -05002010 mbox_ext_reg = priv->fops->mbox_ext_reg +
2011 (mbox_nr * priv->fops->mbox_ext_width);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002012
2013 /*
2014 * MBOX ready?
2015 */
2016 retry = 100;
2017 do {
2018 val8 = rtl8xxxu_read8(priv, REG_HMTFR);
2019 if (!(val8 & BIT(mbox_nr)))
2020 break;
2021 } while (retry--);
2022
2023 if (!retry) {
Jes Sorensenc7a5a192016-02-29 17:04:30 -05002024 dev_info(dev, "%s: Mailbox busy\n", __func__);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002025 retval = -EBUSY;
2026 goto error;
2027 }
2028
2029 /*
2030 * Need to swap as it's being swapped again by rtl8xxxu_write16/32()
2031 */
Jes Sorensen8da91572016-02-29 17:04:29 -05002032 if (len > sizeof(u32)) {
Jes Sorensened35d092016-02-29 17:04:19 -05002033 if (priv->fops->mbox_ext_width == 4) {
2034 rtl8xxxu_write32(priv, mbox_ext_reg,
2035 le32_to_cpu(h2c->raw_wide.ext));
2036 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
2037 dev_info(dev, "H2C_EXT %08x\n",
2038 le32_to_cpu(h2c->raw_wide.ext));
2039 } else {
2040 rtl8xxxu_write16(priv, mbox_ext_reg,
2041 le16_to_cpu(h2c->raw.ext));
2042 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
2043 dev_info(dev, "H2C_EXT %04x\n",
2044 le16_to_cpu(h2c->raw.ext));
2045 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002046 }
2047 rtl8xxxu_write32(priv, mbox_reg, le32_to_cpu(h2c->raw.data));
2048 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_H2C)
2049 dev_info(dev, "H2C %08x\n", le32_to_cpu(h2c->raw.data));
2050
2051 priv->next_mbox = (mbox_nr + 1) % H2C_MAX_MBOX;
2052
2053error:
2054 mutex_unlock(&priv->h2c_mutex);
2055 return retval;
2056}
2057
Jes Sorensen394f1bd2016-02-29 17:04:49 -05002058static void rtl8723bu_write_btreg(struct rtl8xxxu_priv *priv, u8 reg, u8 data)
2059{
2060 struct h2c_cmd h2c;
2061 int reqnum = 0;
2062
2063 memset(&h2c, 0, sizeof(struct h2c_cmd));
2064 h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
2065 h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
2066 h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
2067 h2c.bt_mp_oper.data = data;
2068 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
2069
2070 reqnum++;
2071 memset(&h2c, 0, sizeof(struct h2c_cmd));
2072 h2c.bt_mp_oper.cmd = H2C_8723B_BT_MP_OPER;
2073 h2c.bt_mp_oper.operreq = 0 | (reqnum << 4);
2074 h2c.bt_mp_oper.opcode = BT_MP_OP_WRITE_REG_VALUE;
2075 h2c.bt_mp_oper.addr = reg;
2076 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_mp_oper));
2077}
2078
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002079static void rtl8723a_enable_rf(struct rtl8xxxu_priv *priv)
2080{
2081 u8 val8;
2082 u32 val32;
2083
2084 val8 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
2085 val8 |= BIT(0) | BIT(3);
2086 rtl8xxxu_write8(priv, REG_SPS0_CTRL, val8);
2087
2088 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
2089 val32 &= ~(BIT(4) | BIT(5));
2090 val32 |= BIT(3);
2091 if (priv->rf_paths == 2) {
2092 val32 &= ~(BIT(20) | BIT(21));
2093 val32 |= BIT(19);
2094 }
2095 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
2096
2097 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
2098 val32 &= ~OFDM_RF_PATH_TX_MASK;
2099 if (priv->tx_paths == 2)
2100 val32 |= OFDM_RF_PATH_TX_A | OFDM_RF_PATH_TX_B;
Jes Sorensenba17d822016-03-31 17:08:39 -04002101 else if (priv->rtl_chip == RTL8192C || priv->rtl_chip == RTL8191C)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002102 val32 |= OFDM_RF_PATH_TX_B;
2103 else
2104 val32 |= OFDM_RF_PATH_TX_A;
2105 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
2106
2107 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2108 val32 &= ~FPGA_RF_MODE_JAPAN;
2109 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2110
2111 if (priv->rf_paths == 2)
2112 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x63db25a0);
2113 else
2114 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x631b25a0);
2115
2116 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x32d95);
2117 if (priv->rf_paths == 2)
2118 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0x32d95);
2119
2120 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
2121}
2122
2123static void rtl8723a_disable_rf(struct rtl8xxxu_priv *priv)
2124{
2125 u8 sps0;
2126 u32 val32;
2127
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002128 sps0 = rtl8xxxu_read8(priv, REG_SPS0_CTRL);
2129
2130 /* RF RX code for preamble power saving */
2131 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_PARM);
2132 val32 &= ~(BIT(3) | BIT(4) | BIT(5));
2133 if (priv->rf_paths == 2)
2134 val32 &= ~(BIT(19) | BIT(20) | BIT(21));
2135 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_PARM, val32);
2136
2137 /* Disable TX for four paths */
2138 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
2139 val32 &= ~OFDM_RF_PATH_TX_MASK;
2140 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
2141
2142 /* Enable power saving */
2143 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2144 val32 |= FPGA_RF_MODE_JAPAN;
2145 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2146
2147 /* AFE control register to power down bits [30:22] */
2148 if (priv->rf_paths == 2)
2149 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x00db25a0);
2150 else
2151 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, 0x001b25a0);
2152
2153 /* Power down RF module */
2154 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0);
2155 if (priv->rf_paths == 2)
2156 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC, 0);
2157
2158 sps0 &= ~(BIT(0) | BIT(3));
2159 rtl8xxxu_write8(priv, REG_SPS0_CTRL, sps0);
2160}
2161
2162
2163static void rtl8723a_stop_tx_beacon(struct rtl8xxxu_priv *priv)
2164{
2165 u8 val8;
2166
2167 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL + 2);
2168 val8 &= ~BIT(6);
2169 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL + 2, val8);
2170
2171 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 1, 0x64);
2172 val8 = rtl8xxxu_read8(priv, REG_TBTT_PROHIBIT + 2);
2173 val8 &= ~BIT(0);
2174 rtl8xxxu_write8(priv, REG_TBTT_PROHIBIT + 2, val8);
2175}
2176
2177
2178/*
2179 * The rtl8723a has 3 channel groups for it's efuse settings. It only
2180 * supports the 2.4GHz band, so channels 1 - 14:
2181 * group 0: channels 1 - 3
2182 * group 1: channels 4 - 9
2183 * group 2: channels 10 - 14
2184 *
2185 * Note: We index from 0 in the code
2186 */
2187static int rtl8723a_channel_to_group(int channel)
2188{
2189 int group;
2190
2191 if (channel < 4)
2192 group = 0;
2193 else if (channel < 10)
2194 group = 1;
2195 else
2196 group = 2;
2197
2198 return group;
2199}
2200
Jes Sorensen9e247722016-04-07 14:19:23 -04002201/*
2202 * Valid for rtl8723bu and rtl8192eu
2203 */
Jes Sorensene796dab2016-02-29 17:05:19 -05002204static int rtl8723b_channel_to_group(int channel)
2205{
2206 int group;
2207
2208 if (channel < 3)
2209 group = 0;
2210 else if (channel < 6)
2211 group = 1;
2212 else if (channel < 9)
2213 group = 2;
2214 else if (channel < 12)
2215 group = 3;
2216 else
2217 group = 4;
2218
2219 return group;
2220}
2221
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002222static void rtl8723au_config_channel(struct ieee80211_hw *hw)
2223{
2224 struct rtl8xxxu_priv *priv = hw->priv;
2225 u32 val32, rsr;
2226 u8 val8, opmode;
2227 bool ht = true;
2228 int sec_ch_above, channel;
2229 int i;
2230
2231 opmode = rtl8xxxu_read8(priv, REG_BW_OPMODE);
2232 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
2233 channel = hw->conf.chandef.chan->hw_value;
2234
2235 switch (hw->conf.chandef.width) {
2236 case NL80211_CHAN_WIDTH_20_NOHT:
2237 ht = false;
2238 case NL80211_CHAN_WIDTH_20:
2239 opmode |= BW_OPMODE_20MHZ;
2240 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
2241
2242 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2243 val32 &= ~FPGA_RF_MODE;
2244 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2245
2246 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2247 val32 &= ~FPGA_RF_MODE;
2248 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2249
2250 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
2251 val32 |= FPGA0_ANALOG2_20MHZ;
2252 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
2253 break;
2254 case NL80211_CHAN_WIDTH_40:
2255 if (hw->conf.chandef.center_freq1 >
2256 hw->conf.chandef.chan->center_freq) {
2257 sec_ch_above = 1;
2258 channel += 2;
2259 } else {
2260 sec_ch_above = 0;
2261 channel -= 2;
2262 }
2263
2264 opmode &= ~BW_OPMODE_20MHZ;
2265 rtl8xxxu_write8(priv, REG_BW_OPMODE, opmode);
2266 rsr &= ~RSR_RSC_BANDWIDTH_40M;
2267 if (sec_ch_above)
2268 rsr |= RSR_RSC_UPPER_SUB_CHANNEL;
2269 else
2270 rsr |= RSR_RSC_LOWER_SUB_CHANNEL;
2271 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, rsr);
2272
2273 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2274 val32 |= FPGA_RF_MODE;
2275 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2276
2277 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2278 val32 |= FPGA_RF_MODE;
2279 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2280
2281 /*
2282 * Set Control channel to upper or lower. These settings
2283 * are required only for 40MHz
2284 */
2285 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
2286 val32 &= ~CCK0_SIDEBAND;
2287 if (!sec_ch_above)
2288 val32 |= CCK0_SIDEBAND;
2289 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
2290
2291 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
2292 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
2293 if (sec_ch_above)
2294 val32 |= OFDM_LSTF_PRIME_CH_LOW;
2295 else
2296 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
2297 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
2298
2299 val32 = rtl8xxxu_read32(priv, REG_FPGA0_ANALOG2);
2300 val32 &= ~FPGA0_ANALOG2_20MHZ;
2301 rtl8xxxu_write32(priv, REG_FPGA0_ANALOG2, val32);
2302
2303 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
2304 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
2305 if (sec_ch_above)
2306 val32 |= FPGA0_PS_UPPER_CHANNEL;
2307 else
2308 val32 |= FPGA0_PS_LOWER_CHANNEL;
2309 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
2310 break;
2311
2312 default:
2313 break;
2314 }
2315
2316 for (i = RF_A; i < priv->rf_paths; i++) {
2317 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2318 val32 &= ~MODE_AG_CHANNEL_MASK;
2319 val32 |= channel;
2320 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2321 }
2322
2323 if (ht)
2324 val8 = 0x0e;
2325 else
2326 val8 = 0x0a;
2327
2328 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
2329 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
2330
2331 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
2332 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
2333
2334 for (i = RF_A; i < priv->rf_paths; i++) {
2335 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2336 if (hw->conf.chandef.width == NL80211_CHAN_WIDTH_40)
2337 val32 &= ~MODE_AG_CHANNEL_20MHZ;
2338 else
2339 val32 |= MODE_AG_CHANNEL_20MHZ;
2340 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2341 }
2342}
2343
Jes Sorensenc3f95062016-02-29 17:04:40 -05002344static void rtl8723bu_config_channel(struct ieee80211_hw *hw)
2345{
2346 struct rtl8xxxu_priv *priv = hw->priv;
2347 u32 val32, rsr;
Jes Sorensen368633c2016-02-29 17:04:42 -05002348 u8 val8, subchannel;
Jes Sorensenc3f95062016-02-29 17:04:40 -05002349 u16 rf_mode_bw;
2350 bool ht = true;
2351 int sec_ch_above, channel;
2352 int i;
2353
2354 rf_mode_bw = rtl8xxxu_read16(priv, REG_WMAC_TRXPTCL_CTL);
2355 rf_mode_bw &= ~WMAC_TRXPTCL_CTL_BW_MASK;
2356 rsr = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
2357 channel = hw->conf.chandef.chan->hw_value;
2358
2359/* Hack */
2360 subchannel = 0;
2361
2362 switch (hw->conf.chandef.width) {
2363 case NL80211_CHAN_WIDTH_20_NOHT:
2364 ht = false;
2365 case NL80211_CHAN_WIDTH_20:
2366 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_20;
2367 subchannel = 0;
2368
2369 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2370 val32 &= ~FPGA_RF_MODE;
2371 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2372
2373 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2374 val32 &= ~FPGA_RF_MODE;
2375 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2376
2377 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT);
2378 val32 &= ~(BIT(30) | BIT(31));
2379 rtl8xxxu_write32(priv, REG_OFDM0_TX_PSDO_NOISE_WEIGHT, val32);
2380
2381 break;
2382 case NL80211_CHAN_WIDTH_40:
2383 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_40;
2384
2385 if (hw->conf.chandef.center_freq1 >
2386 hw->conf.chandef.chan->center_freq) {
2387 sec_ch_above = 1;
2388 channel += 2;
2389 } else {
2390 sec_ch_above = 0;
2391 channel -= 2;
2392 }
2393
2394 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
2395 val32 |= FPGA_RF_MODE;
2396 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
2397
2398 val32 = rtl8xxxu_read32(priv, REG_FPGA1_RF_MODE);
2399 val32 |= FPGA_RF_MODE;
2400 rtl8xxxu_write32(priv, REG_FPGA1_RF_MODE, val32);
2401
2402 /*
2403 * Set Control channel to upper or lower. These settings
2404 * are required only for 40MHz
2405 */
2406 val32 = rtl8xxxu_read32(priv, REG_CCK0_SYSTEM);
2407 val32 &= ~CCK0_SIDEBAND;
2408 if (!sec_ch_above)
2409 val32 |= CCK0_SIDEBAND;
2410 rtl8xxxu_write32(priv, REG_CCK0_SYSTEM, val32);
2411
2412 val32 = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
2413 val32 &= ~OFDM_LSTF_PRIME_CH_MASK; /* 0xc00 */
2414 if (sec_ch_above)
2415 val32 |= OFDM_LSTF_PRIME_CH_LOW;
2416 else
2417 val32 |= OFDM_LSTF_PRIME_CH_HIGH;
2418 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
2419
2420 val32 = rtl8xxxu_read32(priv, REG_FPGA0_POWER_SAVE);
2421 val32 &= ~(FPGA0_PS_LOWER_CHANNEL | FPGA0_PS_UPPER_CHANNEL);
2422 if (sec_ch_above)
2423 val32 |= FPGA0_PS_UPPER_CHANNEL;
2424 else
2425 val32 |= FPGA0_PS_LOWER_CHANNEL;
2426 rtl8xxxu_write32(priv, REG_FPGA0_POWER_SAVE, val32);
2427 break;
2428 case NL80211_CHAN_WIDTH_80:
2429 rf_mode_bw |= WMAC_TRXPTCL_CTL_BW_80;
2430 break;
2431 default:
2432 break;
2433 }
2434
2435 for (i = RF_A; i < priv->rf_paths; i++) {
2436 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2437 val32 &= ~MODE_AG_CHANNEL_MASK;
2438 val32 |= channel;
2439 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2440 }
2441
2442 rtl8xxxu_write16(priv, REG_WMAC_TRXPTCL_CTL, rf_mode_bw);
2443 rtl8xxxu_write8(priv, REG_DATA_SUBCHANNEL, subchannel);
2444
2445 if (ht)
2446 val8 = 0x0e;
2447 else
2448 val8 = 0x0a;
2449
2450 rtl8xxxu_write8(priv, REG_SIFS_CCK + 1, val8);
2451 rtl8xxxu_write8(priv, REG_SIFS_OFDM + 1, val8);
2452
2453 rtl8xxxu_write16(priv, REG_R2T_SIFS, 0x0808);
2454 rtl8xxxu_write16(priv, REG_T2T_SIFS, 0x0a0a);
2455
2456 for (i = RF_A; i < priv->rf_paths; i++) {
2457 val32 = rtl8xxxu_read_rfreg(priv, i, RF6052_REG_MODE_AG);
2458 val32 &= ~MODE_AG_BW_MASK;
2459 switch(hw->conf.chandef.width) {
2460 case NL80211_CHAN_WIDTH_80:
2461 val32 |= MODE_AG_BW_80MHZ_8723B;
2462 break;
2463 case NL80211_CHAN_WIDTH_40:
2464 val32 |= MODE_AG_BW_40MHZ_8723B;
2465 break;
2466 default:
2467 val32 |= MODE_AG_BW_20MHZ_8723B;
2468 break;
2469 }
2470 rtl8xxxu_write_rfreg(priv, i, RF6052_REG_MODE_AG, val32);
2471 }
2472}
2473
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002474static void
2475rtl8723a_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2476{
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002477 struct rtl8xxxu_power_base *power_base = priv->power_base;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002478 u8 cck[RTL8723A_MAX_RF_PATHS], ofdm[RTL8723A_MAX_RF_PATHS];
2479 u8 ofdmbase[RTL8723A_MAX_RF_PATHS], mcsbase[RTL8723A_MAX_RF_PATHS];
2480 u32 val32, ofdm_a, ofdm_b, mcs_a, mcs_b;
2481 u8 val8;
2482 int group, i;
2483
2484 group = rtl8723a_channel_to_group(channel);
2485
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002486 cck[0] = priv->cck_tx_power_index_A[group] - 1;
2487 cck[1] = priv->cck_tx_power_index_B[group] - 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002488
Jes Sorensenb591e982016-04-14 16:37:09 -04002489 if (priv->hi_pa) {
2490 if (cck[0] > 0x20)
2491 cck[0] = 0x20;
2492 if (cck[1] > 0x20)
2493 cck[1] = 0x20;
2494 }
2495
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002496 ofdm[0] = priv->ht40_1s_tx_power_index_A[group];
2497 ofdm[1] = priv->ht40_1s_tx_power_index_B[group];
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002498 if (ofdm[0])
2499 ofdm[0] -= 1;
2500 if (ofdm[1])
2501 ofdm[1] -= 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002502
2503 ofdmbase[0] = ofdm[0] + priv->ofdm_tx_power_index_diff[group].a;
2504 ofdmbase[1] = ofdm[1] + priv->ofdm_tx_power_index_diff[group].b;
2505
2506 mcsbase[0] = ofdm[0];
2507 mcsbase[1] = ofdm[1];
2508 if (!ht40) {
2509 mcsbase[0] += priv->ht20_tx_power_index_diff[group].a;
2510 mcsbase[1] += priv->ht20_tx_power_index_diff[group].b;
2511 }
2512
2513 if (priv->tx_paths > 1) {
2514 if (ofdm[0] > priv->ht40_2s_tx_power_index_diff[group].a)
2515 ofdm[0] -= priv->ht40_2s_tx_power_index_diff[group].a;
2516 if (ofdm[1] > priv->ht40_2s_tx_power_index_diff[group].b)
2517 ofdm[1] -= priv->ht40_2s_tx_power_index_diff[group].b;
2518 }
2519
2520 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
2521 dev_info(&priv->udev->dev,
2522 "%s: Setting TX power CCK A: %02x, "
2523 "CCK B: %02x, OFDM A: %02x, OFDM B: %02x\n",
2524 __func__, cck[0], cck[1], ofdm[0], ofdm[1]);
2525
2526 for (i = 0; i < RTL8723A_MAX_RF_PATHS; i++) {
2527 if (cck[i] > RF6052_MAX_TX_PWR)
2528 cck[i] = RF6052_MAX_TX_PWR;
2529 if (ofdm[i] > RF6052_MAX_TX_PWR)
2530 ofdm[i] = RF6052_MAX_TX_PWR;
2531 }
2532
2533 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2534 val32 &= 0xffff00ff;
2535 val32 |= (cck[0] << 8);
2536 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2537
2538 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2539 val32 &= 0xff;
2540 val32 |= ((cck[0] << 8) | (cck[0] << 16) | (cck[0] << 24));
2541 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2542
2543 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2544 val32 &= 0xffffff00;
2545 val32 |= cck[1];
2546 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2547
2548 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
2549 val32 &= 0xff;
2550 val32 |= ((cck[1] << 8) | (cck[1] << 16) | (cck[1] << 24));
2551 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
2552
2553 ofdm_a = ofdmbase[0] | ofdmbase[0] << 8 |
2554 ofdmbase[0] << 16 | ofdmbase[0] << 24;
2555 ofdm_b = ofdmbase[1] | ofdmbase[1] << 8 |
2556 ofdmbase[1] << 16 | ofdmbase[1] << 24;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002557
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002558 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06,
2559 ofdm_a + power_base->reg_0e00);
2560 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06,
2561 ofdm_b + power_base->reg_0830);
2562
2563 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24,
2564 ofdm_a + power_base->reg_0e04);
2565 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24,
2566 ofdm_b + power_base->reg_0834);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002567
2568 mcs_a = mcsbase[0] | mcsbase[0] << 8 |
2569 mcsbase[0] << 16 | mcsbase[0] << 24;
2570 mcs_b = mcsbase[1] | mcsbase[1] << 8 |
2571 mcsbase[1] << 16 | mcsbase[1] << 24;
2572
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002573 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00,
2574 mcs_a + power_base->reg_0e10);
2575 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00,
2576 mcs_b + power_base->reg_083c);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002577
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002578 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04,
2579 mcs_a + power_base->reg_0e14);
2580 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04,
2581 mcs_b + power_base->reg_0848);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002582
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002583 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08,
2584 mcs_a + power_base->reg_0e18);
2585 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08,
2586 mcs_b + power_base->reg_084c);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002587
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002588 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12,
2589 mcs_a + power_base->reg_0e1c);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002590 for (i = 0; i < 3; i++) {
2591 if (i != 2)
2592 val8 = (mcsbase[0] > 8) ? (mcsbase[0] - 8) : 0;
2593 else
2594 val8 = (mcsbase[0] > 6) ? (mcsbase[0] - 6) : 0;
2595 rtl8xxxu_write8(priv, REG_OFDM0_XC_TX_IQ_IMBALANCE + i, val8);
2596 }
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04002597 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12,
2598 mcs_b + power_base->reg_0868);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002599 for (i = 0; i < 3; i++) {
2600 if (i != 2)
2601 val8 = (mcsbase[1] > 8) ? (mcsbase[1] - 8) : 0;
2602 else
2603 val8 = (mcsbase[1] > 6) ? (mcsbase[1] - 6) : 0;
2604 rtl8xxxu_write8(priv, REG_OFDM0_XD_TX_IQ_IMBALANCE + i, val8);
2605 }
2606}
2607
Jes Sorensene796dab2016-02-29 17:05:19 -05002608static void
2609rtl8723b_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2610{
Jes Sorensen1d3cc442016-02-29 17:05:24 -05002611 u32 val32, ofdm, mcs;
2612 u8 cck, ofdmbase, mcsbase;
Jes Sorensen54bed432016-02-29 17:05:23 -05002613 int group, tx_idx;
Jes Sorensene796dab2016-02-29 17:05:19 -05002614
Jes Sorensen54bed432016-02-29 17:05:23 -05002615 tx_idx = 0;
Jes Sorensene796dab2016-02-29 17:05:19 -05002616 group = rtl8723b_channel_to_group(channel);
Jes Sorensen54bed432016-02-29 17:05:23 -05002617
2618 cck = priv->cck_tx_power_index_B[group];
2619 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2620 val32 &= 0xffff00ff;
2621 val32 |= (cck << 8);
2622 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2623
2624 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2625 val32 &= 0xff;
2626 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2627 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2628
2629 ofdmbase = priv->ht40_1s_tx_power_index_B[group];
2630 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].b;
2631 ofdm = ofdmbase | ofdmbase << 8 | ofdmbase << 16 | ofdmbase << 24;
2632
2633 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm);
2634 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm);
Jes Sorensen1d3cc442016-02-29 17:05:24 -05002635
2636 mcsbase = priv->ht40_1s_tx_power_index_B[group];
2637 if (ht40)
2638 mcsbase += priv->ht40_tx_power_diff[tx_idx++].b;
2639 else
2640 mcsbase += priv->ht20_tx_power_diff[tx_idx++].b;
2641 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2642
2643 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs);
2644 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs);
Jes Sorensene796dab2016-02-29 17:05:19 -05002645}
2646
Jes Sorensen57e42a22016-04-14 14:58:49 -04002647static void
2648rtl8192e_set_tx_power(struct rtl8xxxu_priv *priv, int channel, bool ht40)
2649{
2650 u32 val32, ofdm, mcs;
2651 u8 cck, ofdmbase, mcsbase;
2652 int group, tx_idx;
2653
2654 tx_idx = 0;
2655 group = rtl8723b_channel_to_group(channel);
2656
2657 cck = priv->cck_tx_power_index_A[group];
2658
2659 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_A_CCK1_MCS32);
2660 val32 &= 0xffff00ff;
2661 val32 |= (cck << 8);
2662 rtl8xxxu_write32(priv, REG_TX_AGC_A_CCK1_MCS32, val32);
2663
2664 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2665 val32 &= 0xff;
2666 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2667 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2668
2669 ofdmbase = priv->ht40_1s_tx_power_index_A[group];
2670 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].a;
2671 ofdm = ofdmbase | ofdmbase << 8 | ofdmbase << 16 | ofdmbase << 24;
2672
2673 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE18_06, ofdm);
2674 rtl8xxxu_write32(priv, REG_TX_AGC_A_RATE54_24, ofdm);
2675
2676 mcsbase = priv->ht40_1s_tx_power_index_A[group];
2677 if (ht40)
2678 mcsbase += priv->ht40_tx_power_diff[tx_idx++].a;
2679 else
2680 mcsbase += priv->ht20_tx_power_diff[tx_idx++].a;
2681 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2682
2683 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS03_MCS00, mcs);
2684 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS07_MCS04, mcs);
2685 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS11_MCS08, mcs);
2686 rtl8xxxu_write32(priv, REG_TX_AGC_A_MCS15_MCS12, mcs);
2687
2688 if (priv->tx_paths > 1) {
2689 cck = priv->cck_tx_power_index_B[group];
2690
2691 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK1_55_MCS32);
2692 val32 &= 0xff;
2693 val32 |= ((cck << 8) | (cck << 16) | (cck << 24));
2694 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK1_55_MCS32, val32);
2695
2696 val32 = rtl8xxxu_read32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11);
2697 val32 &= 0xffffff00;
2698 val32 |= cck;
2699 rtl8xxxu_write32(priv, REG_TX_AGC_B_CCK11_A_CCK2_11, val32);
2700
2701 ofdmbase = priv->ht40_1s_tx_power_index_B[group];
2702 ofdmbase += priv->ofdm_tx_power_diff[tx_idx].b;
2703 ofdm = ofdmbase | ofdmbase << 8 |
2704 ofdmbase << 16 | ofdmbase << 24;
2705
2706 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE18_06, ofdm);
2707 rtl8xxxu_write32(priv, REG_TX_AGC_B_RATE54_24, ofdm);
2708
2709 mcsbase = priv->ht40_1s_tx_power_index_B[group];
2710 if (ht40)
2711 mcsbase += priv->ht40_tx_power_diff[tx_idx++].b;
2712 else
2713 mcsbase += priv->ht20_tx_power_diff[tx_idx++].b;
2714 mcs = mcsbase | mcsbase << 8 | mcsbase << 16 | mcsbase << 24;
2715
2716 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS03_MCS00, mcs);
2717 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS07_MCS04, mcs);
2718 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS11_MCS08, mcs);
2719 rtl8xxxu_write32(priv, REG_TX_AGC_B_MCS15_MCS12, mcs);
2720 }
2721}
2722
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002723static void rtl8xxxu_set_linktype(struct rtl8xxxu_priv *priv,
2724 enum nl80211_iftype linktype)
2725{
Jes Sorensena26703f2016-02-03 13:39:56 -05002726 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002727
Jes Sorensena26703f2016-02-03 13:39:56 -05002728 val8 = rtl8xxxu_read8(priv, REG_MSR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002729 val8 &= ~MSR_LINKTYPE_MASK;
2730
2731 switch (linktype) {
2732 case NL80211_IFTYPE_UNSPECIFIED:
2733 val8 |= MSR_LINKTYPE_NONE;
2734 break;
2735 case NL80211_IFTYPE_ADHOC:
2736 val8 |= MSR_LINKTYPE_ADHOC;
2737 break;
2738 case NL80211_IFTYPE_STATION:
2739 val8 |= MSR_LINKTYPE_STATION;
2740 break;
2741 case NL80211_IFTYPE_AP:
2742 val8 |= MSR_LINKTYPE_AP;
2743 break;
2744 default:
2745 goto out;
2746 }
2747
2748 rtl8xxxu_write8(priv, REG_MSR, val8);
2749out:
2750 return;
2751}
2752
2753static void
2754rtl8xxxu_set_retry(struct rtl8xxxu_priv *priv, u16 short_retry, u16 long_retry)
2755{
2756 u16 val16;
2757
2758 val16 = ((short_retry << RETRY_LIMIT_SHORT_SHIFT) &
2759 RETRY_LIMIT_SHORT_MASK) |
2760 ((long_retry << RETRY_LIMIT_LONG_SHIFT) &
2761 RETRY_LIMIT_LONG_MASK);
2762
2763 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
2764}
2765
2766static void
2767rtl8xxxu_set_spec_sifs(struct rtl8xxxu_priv *priv, u16 cck, u16 ofdm)
2768{
2769 u16 val16;
2770
2771 val16 = ((cck << SPEC_SIFS_CCK_SHIFT) & SPEC_SIFS_CCK_MASK) |
2772 ((ofdm << SPEC_SIFS_OFDM_SHIFT) & SPEC_SIFS_OFDM_MASK);
2773
2774 rtl8xxxu_write16(priv, REG_SPEC_SIFS, val16);
2775}
2776
2777static void rtl8xxxu_print_chipinfo(struct rtl8xxxu_priv *priv)
2778{
2779 struct device *dev = &priv->udev->dev;
2780 char *cut;
2781
2782 switch (priv->chip_cut) {
2783 case 0:
2784 cut = "A";
2785 break;
2786 case 1:
2787 cut = "B";
2788 break;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002789 case 2:
2790 cut = "C";
2791 break;
2792 case 3:
2793 cut = "D";
2794 break;
2795 case 4:
2796 cut = "E";
2797 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002798 default:
2799 cut = "unknown";
2800 }
2801
2802 dev_info(dev,
2803 "RTL%s rev %s (%s) %iT%iR, TX queues %i, WiFi=%i, BT=%i, GPS=%i, HI PA=%i\n",
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002804 priv->chip_name, cut, priv->chip_vendor, priv->tx_paths,
2805 priv->rx_paths, priv->ep_tx_count, priv->has_wifi,
2806 priv->has_bluetooth, priv->has_gps, priv->hi_pa);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002807
2808 dev_info(dev, "RTL%s MAC: %pM\n", priv->chip_name, priv->mac_addr);
2809}
2810
2811static int rtl8xxxu_identify_chip(struct rtl8xxxu_priv *priv)
2812{
2813 struct device *dev = &priv->udev->dev;
2814 u32 val32, bonding;
2815 u16 val16;
2816
2817 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
2818 priv->chip_cut = (val32 & SYS_CFG_CHIP_VERSION_MASK) >>
2819 SYS_CFG_CHIP_VERSION_SHIFT;
2820 if (val32 & SYS_CFG_TRP_VAUX_EN) {
2821 dev_info(dev, "Unsupported test chip\n");
2822 return -ENOTSUPP;
2823 }
2824
2825 if (val32 & SYS_CFG_BT_FUNC) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002826 if (priv->chip_cut >= 3) {
2827 sprintf(priv->chip_name, "8723BU");
Jes Sorensenba17d822016-03-31 17:08:39 -04002828 priv->rtl_chip = RTL8723B;
Jes Sorensen35a741f2016-02-29 17:04:10 -05002829 } else {
2830 sprintf(priv->chip_name, "8723AU");
Jes Sorensen0e28b972016-02-29 17:04:13 -05002831 priv->usb_interrupts = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002832 priv->rtl_chip = RTL8723A;
Jes Sorensen35a741f2016-02-29 17:04:10 -05002833 }
2834
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002835 priv->rf_paths = 1;
2836 priv->rx_paths = 1;
2837 priv->tx_paths = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002838
2839 val32 = rtl8xxxu_read32(priv, REG_MULTI_FUNC_CTRL);
2840 if (val32 & MULTI_WIFI_FUNC_EN)
2841 priv->has_wifi = 1;
2842 if (val32 & MULTI_BT_FUNC_EN)
2843 priv->has_bluetooth = 1;
2844 if (val32 & MULTI_GPS_FUNC_EN)
2845 priv->has_gps = 1;
Jakub Sitnicki38451992016-02-03 13:39:49 -05002846 priv->is_multi_func = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002847 } else if (val32 & SYS_CFG_TYPE_ID) {
2848 bonding = rtl8xxxu_read32(priv, REG_HPON_FSM);
2849 bonding &= HPON_FSM_BONDING_MASK;
Jes Sorensen55c0b6a2016-04-14 14:58:50 -04002850 if (priv->fops->tx_desc_size ==
2851 sizeof(struct rtl8xxxu_txdesc40)) {
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002852 if (bonding == HPON_FSM_BONDING_1T2R) {
2853 sprintf(priv->chip_name, "8191EU");
2854 priv->rf_paths = 2;
2855 priv->rx_paths = 2;
2856 priv->tx_paths = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002857 priv->rtl_chip = RTL8191E;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002858 } else {
2859 sprintf(priv->chip_name, "8192EU");
2860 priv->rf_paths = 2;
2861 priv->rx_paths = 2;
2862 priv->tx_paths = 2;
Jes Sorensenba17d822016-03-31 17:08:39 -04002863 priv->rtl_chip = RTL8192E;
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002864 }
2865 } else if (bonding == HPON_FSM_BONDING_1T2R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002866 sprintf(priv->chip_name, "8191CU");
2867 priv->rf_paths = 2;
2868 priv->rx_paths = 2;
2869 priv->tx_paths = 1;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002870 priv->usb_interrupts = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002871 priv->rtl_chip = RTL8191C;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002872 } else {
2873 sprintf(priv->chip_name, "8192CU");
2874 priv->rf_paths = 2;
2875 priv->rx_paths = 2;
2876 priv->tx_paths = 2;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002877 priv->usb_interrupts = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002878 priv->rtl_chip = RTL8192C;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002879 }
2880 priv->has_wifi = 1;
2881 } else {
2882 sprintf(priv->chip_name, "8188CU");
2883 priv->rf_paths = 1;
2884 priv->rx_paths = 1;
2885 priv->tx_paths = 1;
Jes Sorensenba17d822016-03-31 17:08:39 -04002886 priv->rtl_chip = RTL8188C;
Jes Sorensen0e28b972016-02-29 17:04:13 -05002887 priv->usb_interrupts = 1;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002888 priv->has_wifi = 1;
2889 }
2890
Jes Sorensenba17d822016-03-31 17:08:39 -04002891 switch (priv->rtl_chip) {
2892 case RTL8188E:
2893 case RTL8192E:
2894 case RTL8723B:
Jes Sorensen0e5d4352016-02-29 17:04:00 -05002895 switch (val32 & SYS_CFG_VENDOR_EXT_MASK) {
2896 case SYS_CFG_VENDOR_ID_TSMC:
2897 sprintf(priv->chip_vendor, "TSMC");
2898 break;
2899 case SYS_CFG_VENDOR_ID_SMIC:
2900 sprintf(priv->chip_vendor, "SMIC");
2901 priv->vendor_smic = 1;
2902 break;
2903 case SYS_CFG_VENDOR_ID_UMC:
2904 sprintf(priv->chip_vendor, "UMC");
2905 priv->vendor_umc = 1;
2906 break;
2907 default:
2908 sprintf(priv->chip_vendor, "unknown");
2909 }
2910 break;
2911 default:
2912 if (val32 & SYS_CFG_VENDOR_ID) {
2913 sprintf(priv->chip_vendor, "UMC");
2914 priv->vendor_umc = 1;
2915 } else {
2916 sprintf(priv->chip_vendor, "TSMC");
2917 }
2918 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002919
2920 val32 = rtl8xxxu_read32(priv, REG_GPIO_OUTSTS);
2921 priv->rom_rev = (val32 & GPIO_RF_RL_ID) >> 28;
2922
2923 val16 = rtl8xxxu_read16(priv, REG_NORMAL_SIE_EP_TX);
2924 if (val16 & NORMAL_SIE_EP_TX_HIGH_MASK) {
2925 priv->ep_tx_high_queue = 1;
2926 priv->ep_tx_count++;
2927 }
2928
2929 if (val16 & NORMAL_SIE_EP_TX_NORMAL_MASK) {
2930 priv->ep_tx_normal_queue = 1;
2931 priv->ep_tx_count++;
2932 }
2933
2934 if (val16 & NORMAL_SIE_EP_TX_LOW_MASK) {
2935 priv->ep_tx_low_queue = 1;
2936 priv->ep_tx_count++;
2937 }
2938
2939 /*
2940 * Fallback for devices that do not provide REG_NORMAL_SIE_EP_TX
2941 */
2942 if (!priv->ep_tx_count) {
2943 switch (priv->nr_out_eps) {
Jes Sorensen35a741f2016-02-29 17:04:10 -05002944 case 4:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002945 case 3:
2946 priv->ep_tx_low_queue = 1;
2947 priv->ep_tx_count++;
2948 case 2:
2949 priv->ep_tx_normal_queue = 1;
2950 priv->ep_tx_count++;
2951 case 1:
2952 priv->ep_tx_high_queue = 1;
2953 priv->ep_tx_count++;
2954 break;
2955 default:
2956 dev_info(dev, "Unsupported USB TX end-points\n");
2957 return -ENOTSUPP;
2958 }
2959 }
2960
2961 return 0;
2962}
2963
2964static int rtl8723au_parse_efuse(struct rtl8xxxu_priv *priv)
2965{
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002966 struct rtl8723au_efuse *efuse = &priv->efuse_wifi.efuse8723;
2967
2968 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002969 return -EINVAL;
2970
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002971 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002972
2973 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002974 efuse->cck_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002975 sizeof(efuse->cck_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002976 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002977 efuse->cck_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002978 sizeof(efuse->cck_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002979
2980 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002981 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002982 sizeof(efuse->ht40_1s_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002983 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002984 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002985 sizeof(efuse->ht40_1s_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002986
2987 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002988 efuse->ht20_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002989 sizeof(efuse->ht20_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002990 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002991 efuse->ofdm_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002992 sizeof(efuse->ofdm_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002993
2994 memcpy(priv->ht40_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002995 efuse->ht40_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002996 sizeof(efuse->ht40_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04002997 memcpy(priv->ht20_max_power_offset,
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05002998 efuse->ht20_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05002999 sizeof(efuse->ht20_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003000
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003001 if (priv->efuse_wifi.efuse8723.version >= 0x01) {
3002 priv->has_xtalk = 1;
3003 priv->xtalk = priv->efuse_wifi.efuse8723.xtal_k & 0x3f;
3004 }
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04003005
3006 priv->power_base = &rtl8723a_power_base;
3007
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003008 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05003009 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003010 dev_info(&priv->udev->dev, "Product: %.41s\n",
Jakub Sitnickid38f1c32016-02-29 17:04:25 -05003011 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003012 return 0;
3013}
3014
Jes Sorensen3c836d62016-02-29 17:04:11 -05003015static int rtl8723bu_parse_efuse(struct rtl8xxxu_priv *priv)
3016{
Jes Sorensenb8ba8602016-02-29 17:04:28 -05003017 struct rtl8723bu_efuse *efuse = &priv->efuse_wifi.efuse8723bu;
Jes Sorensen3be26992016-02-29 17:05:22 -05003018 int i;
Jes Sorensenb8ba8602016-02-29 17:04:28 -05003019
3020 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3c836d62016-02-29 17:04:11 -05003021 return -EINVAL;
3022
Jes Sorensenb8ba8602016-02-29 17:04:28 -05003023 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3c836d62016-02-29 17:04:11 -05003024
Jes Sorensen3be26992016-02-29 17:05:22 -05003025 memcpy(priv->cck_tx_power_index_A, efuse->tx_power_index_A.cck_base,
3026 sizeof(efuse->tx_power_index_A.cck_base));
3027 memcpy(priv->cck_tx_power_index_B, efuse->tx_power_index_B.cck_base,
3028 sizeof(efuse->tx_power_index_B.cck_base));
3029
3030 memcpy(priv->ht40_1s_tx_power_index_A,
3031 efuse->tx_power_index_A.ht40_base,
3032 sizeof(efuse->tx_power_index_A.ht40_base));
3033 memcpy(priv->ht40_1s_tx_power_index_B,
3034 efuse->tx_power_index_B.ht40_base,
3035 sizeof(efuse->tx_power_index_B.ht40_base));
3036
3037 priv->ofdm_tx_power_diff[0].a =
3038 efuse->tx_power_index_A.ht20_ofdm_1s_diff.a;
3039 priv->ofdm_tx_power_diff[0].b =
3040 efuse->tx_power_index_B.ht20_ofdm_1s_diff.a;
3041
3042 priv->ht20_tx_power_diff[0].a =
3043 efuse->tx_power_index_A.ht20_ofdm_1s_diff.b;
3044 priv->ht20_tx_power_diff[0].b =
3045 efuse->tx_power_index_B.ht20_ofdm_1s_diff.b;
3046
3047 priv->ht40_tx_power_diff[0].a = 0;
3048 priv->ht40_tx_power_diff[0].b = 0;
3049
3050 for (i = 1; i < RTL8723B_TX_COUNT; i++) {
3051 priv->ofdm_tx_power_diff[i].a =
3052 efuse->tx_power_index_A.pwr_diff[i - 1].ofdm;
3053 priv->ofdm_tx_power_diff[i].b =
3054 efuse->tx_power_index_B.pwr_diff[i - 1].ofdm;
3055
3056 priv->ht20_tx_power_diff[i].a =
3057 efuse->tx_power_index_A.pwr_diff[i - 1].ht20;
3058 priv->ht20_tx_power_diff[i].b =
3059 efuse->tx_power_index_B.pwr_diff[i - 1].ht20;
3060
3061 priv->ht40_tx_power_diff[i].a =
3062 efuse->tx_power_index_A.pwr_diff[i - 1].ht40;
3063 priv->ht40_tx_power_diff[i].b =
3064 efuse->tx_power_index_B.pwr_diff[i - 1].ht40;
3065 }
3066
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003067 priv->has_xtalk = 1;
3068 priv->xtalk = priv->efuse_wifi.efuse8723bu.xtal_k & 0x3f;
3069
Jes Sorensenb8ba8602016-02-29 17:04:28 -05003070 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
3071 dev_info(&priv->udev->dev, "Product: %.41s\n", efuse->device_name);
Jes Sorensen3c836d62016-02-29 17:04:11 -05003072
3073 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
3074 int i;
3075 unsigned char *raw = priv->efuse_wifi.raw;
3076
3077 dev_info(&priv->udev->dev,
3078 "%s: dumping efuse (0x%02zx bytes):\n",
3079 __func__, sizeof(struct rtl8723bu_efuse));
3080 for (i = 0; i < sizeof(struct rtl8723bu_efuse); i += 8) {
3081 dev_info(&priv->udev->dev, "%02x: "
3082 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
3083 raw[i], raw[i + 1], raw[i + 2],
3084 raw[i + 3], raw[i + 4], raw[i + 5],
3085 raw[i + 6], raw[i + 7]);
3086 }
3087 }
3088
3089 return 0;
3090}
3091
Kalle Valoc0963772015-10-25 18:24:38 +02003092#ifdef CONFIG_RTL8XXXU_UNTESTED
3093
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003094static int rtl8192cu_parse_efuse(struct rtl8xxxu_priv *priv)
3095{
Jakub Sitnicki49594442016-02-29 17:04:26 -05003096 struct rtl8192cu_efuse *efuse = &priv->efuse_wifi.efuse8192;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003097 int i;
3098
Jakub Sitnicki49594442016-02-29 17:04:26 -05003099 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003100 return -EINVAL;
3101
Jakub Sitnicki49594442016-02-29 17:04:26 -05003102 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003103
3104 memcpy(priv->cck_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003105 efuse->cck_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003106 sizeof(efuse->cck_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003107 memcpy(priv->cck_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003108 efuse->cck_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003109 sizeof(efuse->cck_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003110
3111 memcpy(priv->ht40_1s_tx_power_index_A,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003112 efuse->ht40_1s_tx_power_index_A,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003113 sizeof(efuse->ht40_1s_tx_power_index_A));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003114 memcpy(priv->ht40_1s_tx_power_index_B,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003115 efuse->ht40_1s_tx_power_index_B,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003116 sizeof(efuse->ht40_1s_tx_power_index_B));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003117 memcpy(priv->ht40_2s_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003118 efuse->ht40_2s_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003119 sizeof(efuse->ht40_2s_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003120
3121 memcpy(priv->ht20_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003122 efuse->ht20_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003123 sizeof(efuse->ht20_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003124 memcpy(priv->ofdm_tx_power_index_diff,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003125 efuse->ofdm_tx_power_index_diff,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003126 sizeof(efuse->ofdm_tx_power_index_diff));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003127
3128 memcpy(priv->ht40_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003129 efuse->ht40_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003130 sizeof(efuse->ht40_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003131 memcpy(priv->ht20_max_power_offset,
Jakub Sitnicki49594442016-02-29 17:04:26 -05003132 efuse->ht20_max_power_offset,
Jes Sorensen3e84f932016-02-29 17:05:20 -05003133 sizeof(efuse->ht20_max_power_offset));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003134
3135 dev_info(&priv->udev->dev, "Vendor: %.7s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05003136 efuse->vendor_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003137 dev_info(&priv->udev->dev, "Product: %.20s\n",
Jakub Sitnicki49594442016-02-29 17:04:26 -05003138 efuse->device_name);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003139
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04003140 priv->power_base = &rtl8192c_power_base;
3141
Jakub Sitnicki49594442016-02-29 17:04:26 -05003142 if (efuse->rf_regulatory & 0x20) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003143 sprintf(priv->chip_name, "8188RU");
Jes Sorensen8d95c802016-04-14 16:37:11 -04003144 priv->rtl_chip = RTL8188R;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003145 priv->hi_pa = 1;
Jes Sorensencabb5502016-04-14 16:37:17 -04003146 priv->no_pape = 1;
Jes Sorensen2fc0b8e2016-04-14 16:37:16 -04003147 priv->power_base = &rtl8188r_power_base;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003148 }
3149
3150 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
3151 unsigned char *raw = priv->efuse_wifi.raw;
3152
3153 dev_info(&priv->udev->dev,
3154 "%s: dumping efuse (0x%02zx bytes):\n",
3155 __func__, sizeof(struct rtl8192cu_efuse));
3156 for (i = 0; i < sizeof(struct rtl8192cu_efuse); i += 8) {
3157 dev_info(&priv->udev->dev, "%02x: "
3158 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
3159 raw[i], raw[i + 1], raw[i + 2],
3160 raw[i + 3], raw[i + 4], raw[i + 5],
3161 raw[i + 6], raw[i + 7]);
3162 }
3163 }
3164 return 0;
3165}
3166
Kalle Valoc0963772015-10-25 18:24:38 +02003167#endif
3168
Jes Sorensen3307d842016-02-29 17:03:59 -05003169static int rtl8192eu_parse_efuse(struct rtl8xxxu_priv *priv)
3170{
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003171 struct rtl8192eu_efuse *efuse = &priv->efuse_wifi.efuse8192eu;
Jes Sorensen3307d842016-02-29 17:03:59 -05003172 int i;
3173
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003174 if (efuse->rtl_id != cpu_to_le16(0x8129))
Jes Sorensen3307d842016-02-29 17:03:59 -05003175 return -EINVAL;
3176
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003177 ether_addr_copy(priv->mac_addr, efuse->mac_addr);
Jes Sorensen3307d842016-02-29 17:03:59 -05003178
Jes Sorensen9e247722016-04-07 14:19:23 -04003179 memcpy(priv->cck_tx_power_index_A, efuse->tx_power_index_A.cck_base,
3180 sizeof(efuse->tx_power_index_A.cck_base));
3181 memcpy(priv->cck_tx_power_index_B, efuse->tx_power_index_B.cck_base,
3182 sizeof(efuse->tx_power_index_B.cck_base));
3183
3184 memcpy(priv->ht40_1s_tx_power_index_A,
3185 efuse->tx_power_index_A.ht40_base,
3186 sizeof(efuse->tx_power_index_A.ht40_base));
3187 memcpy(priv->ht40_1s_tx_power_index_B,
3188 efuse->tx_power_index_B.ht40_base,
3189 sizeof(efuse->tx_power_index_B.ht40_base));
3190
3191 priv->ht20_tx_power_diff[0].a =
3192 efuse->tx_power_index_A.ht20_ofdm_1s_diff.b;
3193 priv->ht20_tx_power_diff[0].b =
3194 efuse->tx_power_index_B.ht20_ofdm_1s_diff.b;
3195
3196 priv->ht40_tx_power_diff[0].a = 0;
3197 priv->ht40_tx_power_diff[0].b = 0;
3198
3199 for (i = 1; i < RTL8723B_TX_COUNT; i++) {
3200 priv->ofdm_tx_power_diff[i].a =
3201 efuse->tx_power_index_A.pwr_diff[i - 1].ofdm;
3202 priv->ofdm_tx_power_diff[i].b =
3203 efuse->tx_power_index_B.pwr_diff[i - 1].ofdm;
3204
3205 priv->ht20_tx_power_diff[i].a =
3206 efuse->tx_power_index_A.pwr_diff[i - 1].ht20;
3207 priv->ht20_tx_power_diff[i].b =
3208 efuse->tx_power_index_B.pwr_diff[i - 1].ht20;
3209
3210 priv->ht40_tx_power_diff[i].a =
3211 efuse->tx_power_index_A.pwr_diff[i - 1].ht40;
3212 priv->ht40_tx_power_diff[i].b =
3213 efuse->tx_power_index_B.pwr_diff[i - 1].ht40;
3214 }
3215
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003216 priv->has_xtalk = 1;
3217 priv->xtalk = priv->efuse_wifi.efuse8192eu.xtal_k & 0x3f;
3218
Jes Sorensenb7dda34d2016-02-29 17:04:27 -05003219 dev_info(&priv->udev->dev, "Vendor: %.7s\n", efuse->vendor_name);
3220 dev_info(&priv->udev->dev, "Product: %.11s\n", efuse->device_name);
3221 dev_info(&priv->udev->dev, "Serial: %.11s\n", efuse->serial);
Jes Sorensen3307d842016-02-29 17:03:59 -05003222
3223 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_EFUSE) {
3224 unsigned char *raw = priv->efuse_wifi.raw;
3225
3226 dev_info(&priv->udev->dev,
3227 "%s: dumping efuse (0x%02zx bytes):\n",
3228 __func__, sizeof(struct rtl8192eu_efuse));
3229 for (i = 0; i < sizeof(struct rtl8192eu_efuse); i += 8) {
3230 dev_info(&priv->udev->dev, "%02x: "
3231 "%02x %02x %02x %02x %02x %02x %02x %02x\n", i,
3232 raw[i], raw[i + 1], raw[i + 2],
3233 raw[i + 3], raw[i + 4], raw[i + 5],
3234 raw[i + 6], raw[i + 7]);
3235 }
3236 }
Jes Sorensen0e5d4352016-02-29 17:04:00 -05003237 return 0;
Jes Sorensen3307d842016-02-29 17:03:59 -05003238}
3239
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003240static int
3241rtl8xxxu_read_efuse8(struct rtl8xxxu_priv *priv, u16 offset, u8 *data)
3242{
3243 int i;
3244 u8 val8;
3245 u32 val32;
3246
3247 /* Write Address */
3248 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 1, offset & 0xff);
3249 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 2);
3250 val8 &= 0xfc;
3251 val8 |= (offset >> 8) & 0x03;
3252 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 2, val8);
3253
3254 val8 = rtl8xxxu_read8(priv, REG_EFUSE_CTRL + 3);
3255 rtl8xxxu_write8(priv, REG_EFUSE_CTRL + 3, val8 & 0x7f);
3256
3257 /* Poll for data read */
3258 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3259 for (i = 0; i < RTL8XXXU_MAX_REG_POLL; i++) {
3260 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3261 if (val32 & BIT(31))
3262 break;
3263 }
3264
3265 if (i == RTL8XXXU_MAX_REG_POLL)
3266 return -EIO;
3267
3268 udelay(50);
3269 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
3270
3271 *data = val32 & 0xff;
3272 return 0;
3273}
3274
3275static int rtl8xxxu_read_efuse(struct rtl8xxxu_priv *priv)
3276{
3277 struct device *dev = &priv->udev->dev;
3278 int i, ret = 0;
3279 u8 val8, word_mask, header, extheader;
3280 u16 val16, efuse_addr, offset;
3281 u32 val32;
3282
3283 val16 = rtl8xxxu_read16(priv, REG_9346CR);
3284 if (val16 & EEPROM_ENABLE)
3285 priv->has_eeprom = 1;
3286 if (val16 & EEPROM_BOOT)
3287 priv->boot_eeprom = 1;
3288
Jakub Sitnicki38451992016-02-03 13:39:49 -05003289 if (priv->is_multi_func) {
3290 val32 = rtl8xxxu_read32(priv, REG_EFUSE_TEST);
3291 val32 = (val32 & ~EFUSE_SELECT_MASK) | EFUSE_WIFI_SELECT;
3292 rtl8xxxu_write32(priv, REG_EFUSE_TEST, val32);
3293 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003294
3295 dev_dbg(dev, "Booting from %s\n",
3296 priv->boot_eeprom ? "EEPROM" : "EFUSE");
3297
3298 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_ENABLE);
3299
3300 /* 1.2V Power: From VDDON with Power Cut(0x0000[15]), default valid */
3301 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
3302 if (!(val16 & SYS_ISO_PWC_EV12V)) {
3303 val16 |= SYS_ISO_PWC_EV12V;
3304 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
3305 }
3306 /* Reset: 0x0000[28], default valid */
3307 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3308 if (!(val16 & SYS_FUNC_ELDR)) {
3309 val16 |= SYS_FUNC_ELDR;
3310 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3311 }
3312
3313 /*
3314 * Clock: Gated(0x0008[5]) 8M(0x0008[1]) clock from ANA, default valid
3315 */
3316 val16 = rtl8xxxu_read16(priv, REG_SYS_CLKR);
3317 if (!(val16 & SYS_CLK_LOADER_ENABLE) || !(val16 & SYS_CLK_ANA8M)) {
3318 val16 |= (SYS_CLK_LOADER_ENABLE | SYS_CLK_ANA8M);
3319 rtl8xxxu_write16(priv, REG_SYS_CLKR, val16);
3320 }
3321
3322 /* Default value is 0xff */
Jes Sorensen3307d842016-02-29 17:03:59 -05003323 memset(priv->efuse_wifi.raw, 0xff, EFUSE_MAP_LEN);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003324
3325 efuse_addr = 0;
3326 while (efuse_addr < EFUSE_REAL_CONTENT_LEN_8723A) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003327 u16 map_addr;
3328
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003329 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &header);
3330 if (ret || header == 0xff)
3331 goto exit;
3332
3333 if ((header & 0x1f) == 0x0f) { /* extended header */
3334 offset = (header & 0xe0) >> 5;
3335
3336 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++,
3337 &extheader);
3338 if (ret)
3339 goto exit;
3340 /* All words disabled */
3341 if ((extheader & 0x0f) == 0x0f)
3342 continue;
3343
3344 offset |= ((extheader & 0xf0) >> 1);
3345 word_mask = extheader & 0x0f;
3346 } else {
3347 offset = (header >> 4) & 0x0f;
3348 word_mask = header & 0x0f;
3349 }
3350
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003351 /* Get word enable value from PG header */
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003352
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003353 /* We have 8 bits to indicate validity */
3354 map_addr = offset * 8;
3355 if (map_addr >= EFUSE_MAP_LEN) {
3356 dev_warn(dev, "%s: Illegal map_addr (%04x), "
3357 "efuse corrupt!\n",
3358 __func__, map_addr);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003359 ret = -EINVAL;
3360 goto exit;
3361 }
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003362 for (i = 0; i < EFUSE_MAX_WORD_UNIT; i++) {
3363 /* Check word enable condition in the section */
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05003364 if (word_mask & BIT(i)) {
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003365 map_addr += 2;
Jakub Sitnicki32a39dd2016-02-29 17:04:24 -05003366 continue;
3367 }
3368
3369 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
3370 if (ret)
3371 goto exit;
3372 priv->efuse_wifi.raw[map_addr++] = val8;
3373
3374 ret = rtl8xxxu_read_efuse8(priv, efuse_addr++, &val8);
3375 if (ret)
3376 goto exit;
3377 priv->efuse_wifi.raw[map_addr++] = val8;
Jakub Sitnickif6c47702016-02-29 17:04:23 -05003378 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003379 }
3380
3381exit:
3382 rtl8xxxu_write8(priv, REG_EFUSE_ACCESS, EFUSE_ACCESS_DISABLE);
3383
3384 return ret;
3385}
3386
Jes Sorensend48fe602016-02-03 13:39:44 -05003387static void rtl8xxxu_reset_8051(struct rtl8xxxu_priv *priv)
3388{
3389 u8 val8;
3390 u16 sys_func;
3391
3392 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05003393 val8 &= ~BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05003394 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003395
Jes Sorensend48fe602016-02-03 13:39:44 -05003396 sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3397 sys_func &= ~SYS_FUNC_CPU_ENABLE;
3398 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003399
Jes Sorensend48fe602016-02-03 13:39:44 -05003400 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
Jes Sorensen53b381c2016-02-03 13:39:57 -05003401 val8 |= BIT(0);
Jes Sorensend48fe602016-02-03 13:39:44 -05003402 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003403
3404 sys_func |= SYS_FUNC_CPU_ENABLE;
3405 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
3406}
3407
3408static void rtl8723bu_reset_8051(struct rtl8xxxu_priv *priv)
3409{
3410 u8 val8;
3411 u16 sys_func;
3412
3413 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
3414 val8 &= ~BIT(1);
3415 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
3416
3417 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
3418 val8 &= ~BIT(0);
3419 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
3420
3421 sys_func = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3422 sys_func &= ~SYS_FUNC_CPU_ENABLE;
3423 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
3424
3425 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
3426 val8 &= ~BIT(1);
3427 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
3428
3429 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
3430 val8 |= BIT(0);
3431 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
3432
Jes Sorensend48fe602016-02-03 13:39:44 -05003433 sys_func |= SYS_FUNC_CPU_ENABLE;
3434 rtl8xxxu_write16(priv, REG_SYS_FUNC, sys_func);
3435}
3436
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003437static int rtl8xxxu_start_firmware(struct rtl8xxxu_priv *priv)
3438{
3439 struct device *dev = &priv->udev->dev;
3440 int ret = 0, i;
3441 u32 val32;
3442
3443 /* Poll checksum report */
3444 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
3445 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
3446 if (val32 & MCU_FW_DL_CSUM_REPORT)
3447 break;
3448 }
3449
3450 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
3451 dev_warn(dev, "Firmware checksum poll timed out\n");
3452 ret = -EAGAIN;
3453 goto exit;
3454 }
3455
3456 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
3457 val32 |= MCU_FW_DL_READY;
3458 val32 &= ~MCU_WINT_INIT_READY;
3459 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
3460
Jes Sorensend48fe602016-02-03 13:39:44 -05003461 /*
3462 * Reset the 8051 in order for the firmware to start running,
3463 * otherwise it won't come up on the 8192eu
3464 */
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003465 priv->fops->reset_8051(priv);
Jes Sorensend48fe602016-02-03 13:39:44 -05003466
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003467 /* Wait for firmware to become ready */
3468 for (i = 0; i < RTL8XXXU_FIRMWARE_POLL_MAX; i++) {
3469 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
3470 if (val32 & MCU_WINT_INIT_READY)
3471 break;
3472
3473 udelay(100);
3474 }
3475
3476 if (i == RTL8XXXU_FIRMWARE_POLL_MAX) {
3477 dev_warn(dev, "Firmware failed to start\n");
3478 ret = -EAGAIN;
3479 goto exit;
3480 }
3481
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003482 /*
3483 * Init H2C command
3484 */
Jes Sorensenba17d822016-03-31 17:08:39 -04003485 if (priv->rtl_chip == RTL8723B)
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003486 rtl8xxxu_write8(priv, REG_HMTFR, 0x0f);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003487exit:
3488 return ret;
3489}
3490
3491static int rtl8xxxu_download_firmware(struct rtl8xxxu_priv *priv)
3492{
3493 int pages, remainder, i, ret;
Jes Sorensend48fe602016-02-03 13:39:44 -05003494 u8 val8;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003495 u16 val16;
3496 u32 val32;
3497 u8 *fwptr;
3498
3499 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC + 1);
3500 val8 |= 4;
3501 rtl8xxxu_write8(priv, REG_SYS_FUNC + 1, val8);
3502
3503 /* 8051 enable */
3504 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
Jes Sorensen43154f62016-02-03 13:39:35 -05003505 val16 |= SYS_FUNC_CPU_ENABLE;
3506 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003507
Jes Sorensen216202a2016-02-03 13:39:37 -05003508 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
3509 if (val8 & MCU_FW_RAM_SEL) {
3510 pr_info("do the RAM reset\n");
3511 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05003512 priv->fops->reset_8051(priv);
Jes Sorensen216202a2016-02-03 13:39:37 -05003513 }
3514
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003515 /* MCU firmware download enable */
3516 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003517 val8 |= MCU_FW_DL_ENABLE;
3518 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003519
3520 /* 8051 reset */
3521 val32 = rtl8xxxu_read32(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003522 val32 &= ~BIT(19);
3523 rtl8xxxu_write32(priv, REG_MCU_FW_DL, val32);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003524
3525 /* Reset firmware download checksum */
3526 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003527 val8 |= MCU_FW_DL_CSUM_REPORT;
3528 rtl8xxxu_write8(priv, REG_MCU_FW_DL, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003529
3530 pages = priv->fw_size / RTL_FW_PAGE_SIZE;
3531 remainder = priv->fw_size % RTL_FW_PAGE_SIZE;
3532
3533 fwptr = priv->fw_data->data;
3534
3535 for (i = 0; i < pages; i++) {
3536 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05003537 val8 |= i;
3538 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003539
3540 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
3541 fwptr, RTL_FW_PAGE_SIZE);
3542 if (ret != RTL_FW_PAGE_SIZE) {
3543 ret = -EAGAIN;
3544 goto fw_abort;
3545 }
3546
3547 fwptr += RTL_FW_PAGE_SIZE;
3548 }
3549
3550 if (remainder) {
3551 val8 = rtl8xxxu_read8(priv, REG_MCU_FW_DL + 2) & 0xF8;
Jes Sorensenef1c0492016-02-03 13:39:36 -05003552 val8 |= i;
3553 rtl8xxxu_write8(priv, REG_MCU_FW_DL + 2, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003554 ret = rtl8xxxu_writeN(priv, REG_FW_START_ADDRESS,
3555 fwptr, remainder);
3556 if (ret != remainder) {
3557 ret = -EAGAIN;
3558 goto fw_abort;
3559 }
3560 }
3561
3562 ret = 0;
3563fw_abort:
3564 /* MCU firmware download disable */
3565 val16 = rtl8xxxu_read16(priv, REG_MCU_FW_DL);
Jes Sorensenef1c0492016-02-03 13:39:36 -05003566 val16 &= ~MCU_FW_DL_ENABLE;
3567 rtl8xxxu_write16(priv, REG_MCU_FW_DL, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003568
3569 return ret;
3570}
3571
3572static int rtl8xxxu_load_firmware(struct rtl8xxxu_priv *priv, char *fw_name)
3573{
3574 struct device *dev = &priv->udev->dev;
3575 const struct firmware *fw;
3576 int ret = 0;
3577 u16 signature;
3578
3579 dev_info(dev, "%s: Loading firmware %s\n", DRIVER_NAME, fw_name);
3580 if (request_firmware(&fw, fw_name, &priv->udev->dev)) {
3581 dev_warn(dev, "request_firmware(%s) failed\n", fw_name);
3582 ret = -EAGAIN;
3583 goto exit;
3584 }
3585 if (!fw) {
3586 dev_warn(dev, "Firmware data not available\n");
3587 ret = -EINVAL;
3588 goto exit;
3589 }
3590
3591 priv->fw_data = kmemdup(fw->data, fw->size, GFP_KERNEL);
Tobias Klauser98e27cb2016-02-03 13:39:43 -05003592 if (!priv->fw_data) {
3593 ret = -ENOMEM;
3594 goto exit;
3595 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003596 priv->fw_size = fw->size - sizeof(struct rtl8xxxu_firmware_header);
3597
3598 signature = le16_to_cpu(priv->fw_data->signature);
3599 switch (signature & 0xfff0) {
Jes Sorensen0e5d4352016-02-29 17:04:00 -05003600 case 0x92e0:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003601 case 0x92c0:
3602 case 0x88c0:
Jes Sorensen35a741f2016-02-29 17:04:10 -05003603 case 0x5300:
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003604 case 0x2300:
3605 break;
3606 default:
3607 ret = -EINVAL;
3608 dev_warn(dev, "%s: Invalid firmware signature: 0x%04x\n",
3609 __func__, signature);
3610 }
3611
3612 dev_info(dev, "Firmware revision %i.%i (signature 0x%04x)\n",
3613 le16_to_cpu(priv->fw_data->major_version),
3614 priv->fw_data->minor_version, signature);
3615
3616exit:
3617 release_firmware(fw);
3618 return ret;
3619}
3620
3621static int rtl8723au_load_firmware(struct rtl8xxxu_priv *priv)
3622{
3623 char *fw_name;
3624 int ret;
3625
3626 switch (priv->chip_cut) {
3627 case 0:
3628 fw_name = "rtlwifi/rtl8723aufw_A.bin";
3629 break;
3630 case 1:
3631 if (priv->enable_bluetooth)
3632 fw_name = "rtlwifi/rtl8723aufw_B.bin";
3633 else
3634 fw_name = "rtlwifi/rtl8723aufw_B_NoBT.bin";
3635
3636 break;
3637 default:
3638 return -EINVAL;
3639 }
3640
3641 ret = rtl8xxxu_load_firmware(priv, fw_name);
3642 return ret;
3643}
3644
Jes Sorensen35a741f2016-02-29 17:04:10 -05003645static int rtl8723bu_load_firmware(struct rtl8xxxu_priv *priv)
3646{
3647 char *fw_name;
3648 int ret;
3649
3650 if (priv->enable_bluetooth)
3651 fw_name = "rtlwifi/rtl8723bu_bt.bin";
3652 else
3653 fw_name = "rtlwifi/rtl8723bu_nic.bin";
3654
3655 ret = rtl8xxxu_load_firmware(priv, fw_name);
3656 return ret;
3657}
3658
Kalle Valoc0963772015-10-25 18:24:38 +02003659#ifdef CONFIG_RTL8XXXU_UNTESTED
3660
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003661static int rtl8192cu_load_firmware(struct rtl8xxxu_priv *priv)
3662{
3663 char *fw_name;
3664 int ret;
3665
3666 if (!priv->vendor_umc)
3667 fw_name = "rtlwifi/rtl8192cufw_TMSC.bin";
Jes Sorensenba17d822016-03-31 17:08:39 -04003668 else if (priv->chip_cut || priv->rtl_chip == RTL8192C)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003669 fw_name = "rtlwifi/rtl8192cufw_B.bin";
3670 else
3671 fw_name = "rtlwifi/rtl8192cufw_A.bin";
3672
3673 ret = rtl8xxxu_load_firmware(priv, fw_name);
3674
3675 return ret;
3676}
3677
Kalle Valoc0963772015-10-25 18:24:38 +02003678#endif
3679
Jes Sorensen3307d842016-02-29 17:03:59 -05003680static int rtl8192eu_load_firmware(struct rtl8xxxu_priv *priv)
3681{
3682 char *fw_name;
3683 int ret;
3684
Jes Sorensen0e5d4352016-02-29 17:04:00 -05003685 fw_name = "rtlwifi/rtl8192eu_nic.bin";
Jes Sorensen3307d842016-02-29 17:03:59 -05003686
3687 ret = rtl8xxxu_load_firmware(priv, fw_name);
3688
3689 return ret;
3690}
3691
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003692static void rtl8xxxu_firmware_self_reset(struct rtl8xxxu_priv *priv)
3693{
3694 u16 val16;
3695 int i = 100;
3696
3697 /* Inform 8051 to perform reset */
3698 rtl8xxxu_write8(priv, REG_HMTFR + 3, 0x20);
3699
3700 for (i = 100; i > 0; i--) {
3701 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3702
3703 if (!(val16 & SYS_FUNC_CPU_ENABLE)) {
3704 dev_dbg(&priv->udev->dev,
3705 "%s: Firmware self reset success!\n", __func__);
3706 break;
3707 }
3708 udelay(50);
3709 }
3710
3711 if (!i) {
3712 /* Force firmware reset */
3713 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3714 val16 &= ~SYS_FUNC_CPU_ENABLE;
3715 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3716 }
3717}
3718
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003719static void rtl8723bu_phy_init_antenna_selection(struct rtl8xxxu_priv *priv)
3720{
3721 u32 val32;
3722
Jes Sorensen70bc1e22016-04-07 14:19:31 -04003723 val32 = rtl8xxxu_read32(priv, REG_PAD_CTRL1);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003724 val32 &= ~(BIT(20) | BIT(24));
Jes Sorensen70bc1e22016-04-07 14:19:31 -04003725 rtl8xxxu_write32(priv, REG_PAD_CTRL1, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003726
3727 val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
3728 val32 &= ~BIT(4);
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003729 rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
3730
3731 val32 = rtl8xxxu_read32(priv, REG_GPIO_MUXCFG);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003732 val32 |= BIT(3);
3733 rtl8xxxu_write32(priv, REG_GPIO_MUXCFG, val32);
3734
3735 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003736 val32 |= BIT(24);
3737 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
3738
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003739 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
3740 val32 &= ~BIT(23);
3741 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
3742
Jes Sorensen120e6272016-02-29 17:05:14 -05003743 val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003744 val32 |= (BIT(0) | BIT(1));
Jes Sorensen120e6272016-02-29 17:05:14 -05003745 rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003746
Jes Sorensen59b74392016-02-29 17:05:15 -05003747 val32 = rtl8xxxu_read32(priv, REG_RFE_CTRL_ANTA_SRC);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003748 val32 &= 0xffffff00;
3749 val32 |= 0x77;
Jes Sorensen59b74392016-02-29 17:05:15 -05003750 rtl8xxxu_write32(priv, REG_RFE_CTRL_ANTA_SRC, val32);
Jes Sorensen3a4be6a2016-02-29 17:04:58 -05003751
3752 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
3753 val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
3754 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05003755}
3756
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003757static int
Jes Sorensenc606e662016-04-07 14:19:16 -04003758rtl8xxxu_init_mac(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003759{
Jes Sorensenc606e662016-04-07 14:19:16 -04003760 struct rtl8xxxu_reg8val *array = priv->fops->mactable;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003761 int i, ret;
3762 u16 reg;
3763 u8 val;
3764
3765 for (i = 0; ; i++) {
3766 reg = array[i].reg;
3767 val = array[i].val;
3768
3769 if (reg == 0xffff && val == 0xff)
3770 break;
3771
3772 ret = rtl8xxxu_write8(priv, reg, val);
3773 if (ret != 1) {
3774 dev_warn(&priv->udev->dev,
Jes Sorensenc606e662016-04-07 14:19:16 -04003775 "Failed to initialize MAC "
3776 "(reg: %04x, val %02x)\n", reg, val);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003777 return -EAGAIN;
3778 }
3779 }
3780
Jes Sorensen8a594852016-04-07 14:19:26 -04003781 if (priv->rtl_chip != RTL8723B && priv->rtl_chip != RTL8192E)
Jes Sorensen8baf6702016-02-29 17:04:54 -05003782 rtl8xxxu_write8(priv, REG_MAX_AGGR_NUM, 0x0a);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003783
3784 return 0;
3785}
3786
3787static int rtl8xxxu_init_phy_regs(struct rtl8xxxu_priv *priv,
3788 struct rtl8xxxu_reg32val *array)
3789{
3790 int i, ret;
3791 u16 reg;
3792 u32 val;
3793
3794 for (i = 0; ; i++) {
3795 reg = array[i].reg;
3796 val = array[i].val;
3797
3798 if (reg == 0xffff && val == 0xffffffff)
3799 break;
3800
3801 ret = rtl8xxxu_write32(priv, reg, val);
3802 if (ret != sizeof(val)) {
3803 dev_warn(&priv->udev->dev,
3804 "Failed to initialize PHY\n");
3805 return -EAGAIN;
3806 }
3807 udelay(1);
3808 }
3809
3810 return 0;
3811}
3812
Jes Sorensencb877252016-04-14 14:58:57 -04003813static void rtl8723au_init_phy_bb(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003814{
Jes Sorensenb84cac12016-04-14 14:59:00 -04003815 u8 val8, ldoa15, ldov12d, lpldo, ldohci12;
Jes Sorensen04313eb2016-02-29 17:04:51 -05003816 u16 val16;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003817 u32 val32;
3818
Jes Sorensencb877252016-04-14 14:58:57 -04003819 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
3820 udelay(2);
3821 val8 |= AFE_PLL_320_ENABLE;
3822 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
3823 udelay(2);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003824
Jes Sorensencb877252016-04-14 14:58:57 -04003825 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL + 1, 0xff);
3826 udelay(2);
Jes Sorensen8baf6702016-02-29 17:04:54 -05003827
Jes Sorensencb877252016-04-14 14:58:57 -04003828 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3829 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB;
3830 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003831
Jes Sorensencb877252016-04-14 14:58:57 -04003832 val32 = rtl8xxxu_read32(priv, REG_AFE_XTAL_CTRL);
3833 val32 &= ~AFE_XTAL_RF_GATE;
3834 if (priv->has_bluetooth)
3835 val32 &= ~AFE_XTAL_BT_GATE;
3836 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, val32);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003837
3838 /* 6. 0x1f[7:0] = 0x07 */
3839 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3840 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3841
Jes Sorensencb877252016-04-14 14:58:57 -04003842 if (priv->hi_pa)
Jes Sorensenabd71bd2016-04-07 14:19:22 -04003843 rtl8xxxu_init_phy_regs(priv, rtl8188ru_phy_1t_highpa_table);
3844 else if (priv->tx_paths == 2)
3845 rtl8xxxu_init_phy_regs(priv, rtl8192cu_phy_2t_init_table);
3846 else
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003847 rtl8xxxu_init_phy_regs(priv, rtl8723a_phy_1t_init_table);
3848
Jes Sorensen78a84212016-04-14 16:37:10 -04003849 if (priv->rtl_chip == RTL8188R && priv->hi_pa &&
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003850 priv->vendor_umc && priv->chip_cut == 1)
3851 rtl8xxxu_write8(priv, REG_OFDM0_AGC_PARM1 + 2, 0x50);
Jes Sorensenc82f8d12016-04-14 14:58:59 -04003852
3853 if (priv->hi_pa)
3854 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_highpa_table);
3855 else
3856 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_standard_table);
Jes Sorensenb84cac12016-04-14 14:59:00 -04003857
3858 ldoa15 = LDOA15_ENABLE | LDOA15_OBUF;
3859 ldov12d = LDOV12D_ENABLE | BIT(2) | (2 << LDOV12D_VADJ_SHIFT);
3860 ldohci12 = 0x57;
3861 lpldo = 1;
3862 val32 = (lpldo << 24) | (ldohci12 << 16) | (ldov12d << 8) | ldoa15;
3863 rtl8xxxu_write32(priv, REG_LDOA15_CTRL, val32);
Jes Sorensencb877252016-04-14 14:58:57 -04003864}
3865
3866static void rtl8723bu_init_phy_bb(struct rtl8xxxu_priv *priv)
3867{
3868 u8 val8;
3869 u16 val16;
3870
3871 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3872 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB | SYS_FUNC_DIO_RF;
3873 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3874
3875 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
3876
3877 /* 6. 0x1f[7:0] = 0x07 */
3878 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3879 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3880
3881 /* Why? */
3882 rtl8xxxu_write8(priv, REG_SYS_FUNC, 0xe3);
3883 rtl8xxxu_write8(priv, REG_AFE_XTAL_CTRL + 1, 0x80);
3884 rtl8xxxu_init_phy_regs(priv, rtl8723b_phy_1t_init_table);
Jes Sorensenc82f8d12016-04-14 14:58:59 -04003885
3886 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8723bu_table);
Jes Sorensencb877252016-04-14 14:58:57 -04003887}
3888
3889static void rtl8192eu_init_phy_bb(struct rtl8xxxu_priv *priv)
3890{
3891 u8 val8;
3892 u16 val16;
3893
3894 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3895 val16 |= SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB | SYS_FUNC_DIO_RF;
3896 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3897
3898 /* 6. 0x1f[7:0] = 0x07 */
3899 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3900 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3901
3902 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
3903 val16 |= (SYS_FUNC_USBA | SYS_FUNC_USBD | SYS_FUNC_DIO_RF |
3904 SYS_FUNC_BB_GLB_RSTN | SYS_FUNC_BBRSTB);
3905 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
3906 val8 = RF_ENABLE | RF_RSTB | RF_SDMRSTB;
3907 rtl8xxxu_write8(priv, REG_RF_CTRL, val8);
3908 rtl8xxxu_init_phy_regs(priv, rtl8192eu_phy_init_table);
Jes Sorensenc82f8d12016-04-14 14:58:59 -04003909
3910 if (priv->hi_pa)
3911 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8192eu_highpa_table);
3912 else
3913 rtl8xxxu_init_phy_regs(priv, rtl8xxx_agc_8192eu_std_table);
Jes Sorensencb877252016-04-14 14:58:57 -04003914}
3915
3916/*
3917 * Most of this is black magic retrieved from the old rtl8723au driver
3918 */
3919static int rtl8xxxu_init_phy_bb(struct rtl8xxxu_priv *priv)
3920{
Jes Sorensenb84cac12016-04-14 14:59:00 -04003921 u8 val8;
Jes Sorensencb877252016-04-14 14:58:57 -04003922 u32 val32;
3923
3924 priv->fops->init_phy_bb(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003925
3926 if (priv->tx_paths == 1 && priv->rx_paths == 2) {
3927 /*
3928 * For 1T2R boards, patch the registers.
3929 *
3930 * It looks like 8191/2 1T2R boards use path B for TX
3931 */
3932 val32 = rtl8xxxu_read32(priv, REG_FPGA0_TX_INFO);
3933 val32 &= ~(BIT(0) | BIT(1));
3934 val32 |= BIT(1);
3935 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, val32);
3936
3937 val32 = rtl8xxxu_read32(priv, REG_FPGA1_TX_INFO);
3938 val32 &= ~0x300033;
3939 val32 |= 0x200022;
3940 rtl8xxxu_write32(priv, REG_FPGA1_TX_INFO, val32);
3941
3942 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
Jes Sorensenbd8fe402016-04-14 14:58:56 -04003943 val32 &= ~CCK0_AFE_RX_MASK;
Jes Sorensen90683082016-04-14 14:58:55 -04003944 val32 &= 0x00ffffff;
Jes Sorensenbd8fe402016-04-14 14:58:56 -04003945 val32 |= 0x40000000;
3946 val32 |= CCK0_AFE_RX_ANT_B;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003947 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
3948
3949 val32 = rtl8xxxu_read32(priv, REG_OFDM0_TRX_PATH_ENABLE);
3950 val32 &= ~(OFDM_RF_PATH_RX_MASK | OFDM_RF_PATH_TX_MASK);
3951 val32 |= (OFDM_RF_PATH_RX_A | OFDM_RF_PATH_RX_B |
3952 OFDM_RF_PATH_TX_B);
3953 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, val32);
3954
3955 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGC_PARM1);
3956 val32 &= ~(BIT(4) | BIT(5));
3957 val32 |= BIT(4);
3958 rtl8xxxu_write32(priv, REG_OFDM0_AGC_PARM1, val32);
3959
3960 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_RFON);
3961 val32 &= ~(BIT(27) | BIT(26));
3962 val32 |= BIT(27);
3963 rtl8xxxu_write32(priv, REG_TX_CCK_RFON, val32);
3964
3965 val32 = rtl8xxxu_read32(priv, REG_TX_CCK_BBON);
3966 val32 &= ~(BIT(27) | BIT(26));
3967 val32 |= BIT(27);
3968 rtl8xxxu_write32(priv, REG_TX_CCK_BBON, val32);
3969
3970 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_RFON);
3971 val32 &= ~(BIT(27) | BIT(26));
3972 val32 |= BIT(27);
3973 rtl8xxxu_write32(priv, REG_TX_OFDM_RFON, val32);
3974
3975 val32 = rtl8xxxu_read32(priv, REG_TX_OFDM_BBON);
3976 val32 &= ~(BIT(27) | BIT(26));
3977 val32 |= BIT(27);
3978 rtl8xxxu_write32(priv, REG_TX_OFDM_BBON, val32);
3979
3980 val32 = rtl8xxxu_read32(priv, REG_TX_TO_TX);
3981 val32 &= ~(BIT(27) | BIT(26));
3982 val32 |= BIT(27);
3983 rtl8xxxu_write32(priv, REG_TX_TO_TX, val32);
3984 }
3985
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003986 if (priv->has_xtalk) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003987 val32 = rtl8xxxu_read32(priv, REG_MAC_PHY_CTRL);
3988
Jes Sorensen4ef22eb2016-02-29 17:04:55 -05003989 val8 = priv->xtalk;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003990 val32 &= 0xff000fff;
3991 val32 |= ((val8 | (val8 << 6)) << 12);
3992
3993 rtl8xxxu_write32(priv, REG_MAC_PHY_CTRL, val32);
3994 }
3995
Jes Sorensen8a594852016-04-07 14:19:26 -04003996 if (priv->rtl_chip == RTL8192E)
3997 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x000f81fb);
3998
Jes Sorensen26f1fad2015-10-14 20:44:51 -04003999 return 0;
4000}
4001
4002static int rtl8xxxu_init_rf_regs(struct rtl8xxxu_priv *priv,
4003 struct rtl8xxxu_rfregval *array,
4004 enum rtl8xxxu_rfpath path)
4005{
4006 int i, ret;
4007 u8 reg;
4008 u32 val;
4009
4010 for (i = 0; ; i++) {
4011 reg = array[i].reg;
4012 val = array[i].val;
4013
4014 if (reg == 0xff && val == 0xffffffff)
4015 break;
4016
4017 switch (reg) {
4018 case 0xfe:
4019 msleep(50);
4020 continue;
4021 case 0xfd:
4022 mdelay(5);
4023 continue;
4024 case 0xfc:
4025 mdelay(1);
4026 continue;
4027 case 0xfb:
4028 udelay(50);
4029 continue;
4030 case 0xfa:
4031 udelay(5);
4032 continue;
4033 case 0xf9:
4034 udelay(1);
4035 continue;
4036 }
4037
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004038 ret = rtl8xxxu_write_rfreg(priv, path, reg, val);
4039 if (ret) {
4040 dev_warn(&priv->udev->dev,
4041 "Failed to initialize RF\n");
4042 return -EAGAIN;
4043 }
4044 udelay(1);
4045 }
4046
4047 return 0;
4048}
4049
4050static int rtl8xxxu_init_phy_rf(struct rtl8xxxu_priv *priv,
4051 struct rtl8xxxu_rfregval *table,
4052 enum rtl8xxxu_rfpath path)
4053{
4054 u32 val32;
4055 u16 val16, rfsi_rfenv;
4056 u16 reg_sw_ctrl, reg_int_oe, reg_hssi_parm2;
4057
4058 switch (path) {
4059 case RF_A:
4060 reg_sw_ctrl = REG_FPGA0_XA_RF_SW_CTRL;
4061 reg_int_oe = REG_FPGA0_XA_RF_INT_OE;
4062 reg_hssi_parm2 = REG_FPGA0_XA_HSSI_PARM2;
4063 break;
4064 case RF_B:
4065 reg_sw_ctrl = REG_FPGA0_XB_RF_SW_CTRL;
4066 reg_int_oe = REG_FPGA0_XB_RF_INT_OE;
4067 reg_hssi_parm2 = REG_FPGA0_XB_HSSI_PARM2;
4068 break;
4069 default:
4070 dev_err(&priv->udev->dev, "%s:Unsupported RF path %c\n",
4071 __func__, path + 'A');
4072 return -EINVAL;
4073 }
4074 /* For path B, use XB */
4075 rfsi_rfenv = rtl8xxxu_read16(priv, reg_sw_ctrl);
4076 rfsi_rfenv &= FPGA0_RF_RFENV;
4077
4078 /*
4079 * These two we might be able to optimize into one
4080 */
4081 val32 = rtl8xxxu_read32(priv, reg_int_oe);
4082 val32 |= BIT(20); /* 0x10 << 16 */
4083 rtl8xxxu_write32(priv, reg_int_oe, val32);
4084 udelay(1);
4085
4086 val32 = rtl8xxxu_read32(priv, reg_int_oe);
4087 val32 |= BIT(4);
4088 rtl8xxxu_write32(priv, reg_int_oe, val32);
4089 udelay(1);
4090
4091 /*
4092 * These two we might be able to optimize into one
4093 */
4094 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
4095 val32 &= ~FPGA0_HSSI_3WIRE_ADDR_LEN;
4096 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
4097 udelay(1);
4098
4099 val32 = rtl8xxxu_read32(priv, reg_hssi_parm2);
4100 val32 &= ~FPGA0_HSSI_3WIRE_DATA_LEN;
4101 rtl8xxxu_write32(priv, reg_hssi_parm2, val32);
4102 udelay(1);
4103
4104 rtl8xxxu_init_rf_regs(priv, table, path);
4105
4106 /* For path B, use XB */
4107 val16 = rtl8xxxu_read16(priv, reg_sw_ctrl);
4108 val16 &= ~FPGA0_RF_RFENV;
4109 val16 |= rfsi_rfenv;
4110 rtl8xxxu_write16(priv, reg_sw_ctrl, val16);
4111
4112 return 0;
4113}
4114
Jes Sorensen4062b8f2016-04-14 16:37:08 -04004115static int rtl8723au_init_phy_rf(struct rtl8xxxu_priv *priv)
4116{
4117 int ret;
4118
4119 ret = rtl8xxxu_init_phy_rf(priv, rtl8723au_radioa_1t_init_table, RF_A);
4120
4121 /* Reduce 80M spur */
4122 rtl8xxxu_write32(priv, REG_AFE_XTAL_CTRL, 0x0381808d);
4123 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
4124 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff82);
4125 rtl8xxxu_write32(priv, REG_AFE_PLL_CTRL, 0xf0ffff83);
4126
4127 return ret;
4128}
4129
4130static int rtl8723bu_init_phy_rf(struct rtl8xxxu_priv *priv)
4131{
4132 int ret;
4133
4134 ret = rtl8xxxu_init_phy_rf(priv, rtl8723bu_radioa_1t_init_table, RF_A);
4135 /*
4136 * PHY LCK
4137 */
4138 rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdfbe0);
4139 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, 0x8c01);
4140 msleep(200);
4141 rtl8xxxu_write_rfreg(priv, RF_A, 0xb0, 0xdffe0);
4142
4143 return ret;
4144}
4145
4146#ifdef CONFIG_RTL8XXXU_UNTESTED
4147static int rtl8192cu_init_phy_rf(struct rtl8xxxu_priv *priv)
4148{
4149 struct rtl8xxxu_rfregval *rftable;
4150 int ret;
4151
Jes Sorensen8d95c802016-04-14 16:37:11 -04004152 if (priv->rtl_chip == RTL8188R) {
4153 rftable = rtl8188ru_radioa_1t_highpa_table;
Jes Sorensen4062b8f2016-04-14 16:37:08 -04004154 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4155 } else if (priv->rf_paths == 1) {
4156 rftable = rtl8192cu_radioa_1t_init_table;
4157 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4158 } else {
4159 rftable = rtl8192cu_radioa_2t_init_table;
4160 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_A);
4161 if (ret)
4162 goto exit;
4163 rftable = rtl8192cu_radiob_2t_init_table;
4164 ret = rtl8xxxu_init_phy_rf(priv, rftable, RF_B);
4165 }
4166
4167exit:
4168 return ret;
4169}
4170#endif
4171
4172static int rtl8192eu_init_phy_rf(struct rtl8xxxu_priv *priv)
4173{
4174 int ret;
4175
4176 ret = rtl8xxxu_init_phy_rf(priv, rtl8192eu_radioa_init_table, RF_A);
4177 if (ret)
4178 goto exit;
4179
4180 ret = rtl8xxxu_init_phy_rf(priv, rtl8192eu_radiob_init_table, RF_B);
4181
4182exit:
4183 return ret;
4184}
4185
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004186static int rtl8xxxu_llt_write(struct rtl8xxxu_priv *priv, u8 address, u8 data)
4187{
4188 int ret = -EBUSY;
4189 int count = 0;
4190 u32 value;
4191
4192 value = LLT_OP_WRITE | address << 8 | data;
4193
4194 rtl8xxxu_write32(priv, REG_LLT_INIT, value);
4195
4196 do {
4197 value = rtl8xxxu_read32(priv, REG_LLT_INIT);
4198 if ((value & LLT_OP_MASK) == LLT_OP_INACTIVE) {
4199 ret = 0;
4200 break;
4201 }
4202 } while (count++ < 20);
4203
4204 return ret;
4205}
4206
4207static int rtl8xxxu_init_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
4208{
4209 int ret;
4210 int i;
4211
4212 for (i = 0; i < last_tx_page; i++) {
4213 ret = rtl8xxxu_llt_write(priv, i, i + 1);
4214 if (ret)
4215 goto exit;
4216 }
4217
4218 ret = rtl8xxxu_llt_write(priv, last_tx_page, 0xff);
4219 if (ret)
4220 goto exit;
4221
4222 /* Mark remaining pages as a ring buffer */
4223 for (i = last_tx_page + 1; i < 0xff; i++) {
4224 ret = rtl8xxxu_llt_write(priv, i, (i + 1));
4225 if (ret)
4226 goto exit;
4227 }
4228
4229 /* Let last entry point to the start entry of ring buffer */
4230 ret = rtl8xxxu_llt_write(priv, 0xff, last_tx_page + 1);
4231 if (ret)
4232 goto exit;
4233
4234exit:
4235 return ret;
4236}
4237
Jes Sorensen74b99be2016-02-29 17:04:04 -05004238static int rtl8xxxu_auto_llt_table(struct rtl8xxxu_priv *priv, u8 last_tx_page)
4239{
4240 u32 val32;
4241 int ret = 0;
4242 int i;
4243
4244 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
Jes Sorensen74b99be2016-02-29 17:04:04 -05004245 val32 |= AUTO_LLT_INIT_LLT;
4246 rtl8xxxu_write32(priv, REG_AUTO_LLT, val32);
4247
4248 for (i = 500; i; i--) {
4249 val32 = rtl8xxxu_read32(priv, REG_AUTO_LLT);
4250 if (!(val32 & AUTO_LLT_INIT_LLT))
4251 break;
4252 usleep_range(2, 4);
4253 }
4254
Jes Sorensen4de24812016-02-29 17:04:07 -05004255 if (!i) {
Jes Sorensen74b99be2016-02-29 17:04:04 -05004256 ret = -EBUSY;
4257 dev_warn(&priv->udev->dev, "LLT table init failed\n");
4258 }
Jes Sorensen74b99be2016-02-29 17:04:04 -05004259
4260 return ret;
4261}
4262
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004263static int rtl8xxxu_init_queue_priority(struct rtl8xxxu_priv *priv)
4264{
4265 u16 val16, hi, lo;
4266 u16 hiq, mgq, bkq, beq, viq, voq;
4267 int hip, mgp, bkp, bep, vip, vop;
4268 int ret = 0;
4269
4270 switch (priv->ep_tx_count) {
4271 case 1:
4272 if (priv->ep_tx_high_queue) {
4273 hi = TRXDMA_QUEUE_HIGH;
4274 } else if (priv->ep_tx_low_queue) {
4275 hi = TRXDMA_QUEUE_LOW;
4276 } else if (priv->ep_tx_normal_queue) {
4277 hi = TRXDMA_QUEUE_NORMAL;
4278 } else {
4279 hi = 0;
4280 ret = -EINVAL;
4281 }
4282
4283 hiq = hi;
4284 mgq = hi;
4285 bkq = hi;
4286 beq = hi;
4287 viq = hi;
4288 voq = hi;
4289
4290 hip = 0;
4291 mgp = 0;
4292 bkp = 0;
4293 bep = 0;
4294 vip = 0;
4295 vop = 0;
4296 break;
4297 case 2:
4298 if (priv->ep_tx_high_queue && priv->ep_tx_low_queue) {
4299 hi = TRXDMA_QUEUE_HIGH;
4300 lo = TRXDMA_QUEUE_LOW;
4301 } else if (priv->ep_tx_normal_queue && priv->ep_tx_low_queue) {
4302 hi = TRXDMA_QUEUE_NORMAL;
4303 lo = TRXDMA_QUEUE_LOW;
4304 } else if (priv->ep_tx_high_queue && priv->ep_tx_normal_queue) {
4305 hi = TRXDMA_QUEUE_HIGH;
4306 lo = TRXDMA_QUEUE_NORMAL;
4307 } else {
4308 ret = -EINVAL;
4309 hi = 0;
4310 lo = 0;
4311 }
4312
4313 hiq = hi;
4314 mgq = hi;
4315 bkq = lo;
4316 beq = lo;
4317 viq = hi;
4318 voq = hi;
4319
4320 hip = 0;
4321 mgp = 0;
4322 bkp = 1;
4323 bep = 1;
4324 vip = 0;
4325 vop = 0;
4326 break;
4327 case 3:
4328 beq = TRXDMA_QUEUE_LOW;
4329 bkq = TRXDMA_QUEUE_LOW;
4330 viq = TRXDMA_QUEUE_NORMAL;
4331 voq = TRXDMA_QUEUE_HIGH;
4332 mgq = TRXDMA_QUEUE_HIGH;
4333 hiq = TRXDMA_QUEUE_HIGH;
4334
4335 hip = hiq ^ 3;
4336 mgp = mgq ^ 3;
4337 bkp = bkq ^ 3;
4338 bep = beq ^ 3;
4339 vip = viq ^ 3;
4340 vop = viq ^ 3;
4341 break;
4342 default:
4343 ret = -EINVAL;
4344 }
4345
4346 /*
4347 * None of the vendor drivers are configuring the beacon
4348 * queue here .... why?
4349 */
4350 if (!ret) {
4351 val16 = rtl8xxxu_read16(priv, REG_TRXDMA_CTRL);
4352 val16 &= 0x7;
4353 val16 |= (voq << TRXDMA_CTRL_VOQ_SHIFT) |
4354 (viq << TRXDMA_CTRL_VIQ_SHIFT) |
4355 (beq << TRXDMA_CTRL_BEQ_SHIFT) |
4356 (bkq << TRXDMA_CTRL_BKQ_SHIFT) |
4357 (mgq << TRXDMA_CTRL_MGQ_SHIFT) |
4358 (hiq << TRXDMA_CTRL_HIQ_SHIFT);
4359 rtl8xxxu_write16(priv, REG_TRXDMA_CTRL, val16);
4360
4361 priv->pipe_out[TXDESC_QUEUE_VO] =
4362 usb_sndbulkpipe(priv->udev, priv->out_ep[vop]);
4363 priv->pipe_out[TXDESC_QUEUE_VI] =
4364 usb_sndbulkpipe(priv->udev, priv->out_ep[vip]);
4365 priv->pipe_out[TXDESC_QUEUE_BE] =
4366 usb_sndbulkpipe(priv->udev, priv->out_ep[bep]);
4367 priv->pipe_out[TXDESC_QUEUE_BK] =
4368 usb_sndbulkpipe(priv->udev, priv->out_ep[bkp]);
4369 priv->pipe_out[TXDESC_QUEUE_BEACON] =
4370 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
4371 priv->pipe_out[TXDESC_QUEUE_MGNT] =
4372 usb_sndbulkpipe(priv->udev, priv->out_ep[mgp]);
4373 priv->pipe_out[TXDESC_QUEUE_HIGH] =
4374 usb_sndbulkpipe(priv->udev, priv->out_ep[hip]);
4375 priv->pipe_out[TXDESC_QUEUE_CMD] =
4376 usb_sndbulkpipe(priv->udev, priv->out_ep[0]);
4377 }
4378
4379 return ret;
4380}
4381
4382static void rtl8xxxu_fill_iqk_matrix_a(struct rtl8xxxu_priv *priv,
4383 bool iqk_ok, int result[][8],
4384 int candidate, bool tx_only)
4385{
4386 u32 oldval, x, tx0_a, reg;
4387 int y, tx0_c;
4388 u32 val32;
4389
4390 if (!iqk_ok)
4391 return;
4392
4393 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
4394 oldval = val32 >> 22;
4395
4396 x = result[candidate][0];
4397 if ((x & 0x00000200) != 0)
4398 x = x | 0xfffffc00;
4399 tx0_a = (x * oldval) >> 8;
4400
4401 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
4402 val32 &= ~0x3ff;
4403 val32 |= tx0_a;
4404 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
4405
4406 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4407 val32 &= ~BIT(31);
4408 if ((x * oldval >> 7) & 0x1)
4409 val32 |= BIT(31);
4410 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4411
4412 y = result[candidate][1];
4413 if ((y & 0x00000200) != 0)
4414 y = y | 0xfffffc00;
4415 tx0_c = (y * oldval) >> 8;
4416
4417 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XC_TX_AFE);
4418 val32 &= ~0xf0000000;
4419 val32 |= (((tx0_c & 0x3c0) >> 6) << 28);
4420 rtl8xxxu_write32(priv, REG_OFDM0_XC_TX_AFE, val32);
4421
4422 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE);
4423 val32 &= ~0x003f0000;
4424 val32 |= ((tx0_c & 0x3f) << 16);
4425 rtl8xxxu_write32(priv, REG_OFDM0_XA_TX_IQ_IMBALANCE, val32);
4426
4427 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4428 val32 &= ~BIT(29);
4429 if ((y * oldval >> 7) & 0x1)
4430 val32 |= BIT(29);
4431 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4432
4433 if (tx_only) {
4434 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
4435 return;
4436 }
4437
4438 reg = result[candidate][2];
4439
4440 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
4441 val32 &= ~0x3ff;
4442 val32 |= (reg & 0x3ff);
4443 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
4444
4445 reg = result[candidate][3] & 0x3F;
4446
4447 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE);
4448 val32 &= ~0xfc00;
4449 val32 |= ((reg << 10) & 0xfc00);
4450 rtl8xxxu_write32(priv, REG_OFDM0_XA_RX_IQ_IMBALANCE, val32);
4451
4452 reg = (result[candidate][3] >> 6) & 0xF;
4453
4454 val32 = rtl8xxxu_read32(priv, REG_OFDM0_RX_IQ_EXT_ANTA);
4455 val32 &= ~0xf0000000;
4456 val32 |= (reg << 28);
4457 rtl8xxxu_write32(priv, REG_OFDM0_RX_IQ_EXT_ANTA, val32);
4458}
4459
4460static void rtl8xxxu_fill_iqk_matrix_b(struct rtl8xxxu_priv *priv,
4461 bool iqk_ok, int result[][8],
4462 int candidate, bool tx_only)
4463{
4464 u32 oldval, x, tx1_a, reg;
4465 int y, tx1_c;
4466 u32 val32;
4467
4468 if (!iqk_ok)
4469 return;
4470
4471 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
4472 oldval = val32 >> 22;
4473
4474 x = result[candidate][4];
4475 if ((x & 0x00000200) != 0)
4476 x = x | 0xfffffc00;
4477 tx1_a = (x * oldval) >> 8;
4478
4479 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
4480 val32 &= ~0x3ff;
4481 val32 |= tx1_a;
4482 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
4483
4484 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4485 val32 &= ~BIT(27);
4486 if ((x * oldval >> 7) & 0x1)
4487 val32 |= BIT(27);
4488 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4489
4490 y = result[candidate][5];
4491 if ((y & 0x00000200) != 0)
4492 y = y | 0xfffffc00;
4493 tx1_c = (y * oldval) >> 8;
4494
4495 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XD_TX_AFE);
4496 val32 &= ~0xf0000000;
4497 val32 |= (((tx1_c & 0x3c0) >> 6) << 28);
4498 rtl8xxxu_write32(priv, REG_OFDM0_XD_TX_AFE, val32);
4499
4500 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE);
4501 val32 &= ~0x003f0000;
4502 val32 |= ((tx1_c & 0x3f) << 16);
4503 rtl8xxxu_write32(priv, REG_OFDM0_XB_TX_IQ_IMBALANCE, val32);
4504
4505 val32 = rtl8xxxu_read32(priv, REG_OFDM0_ENERGY_CCA_THRES);
4506 val32 &= ~BIT(25);
4507 if ((y * oldval >> 7) & 0x1)
4508 val32 |= BIT(25);
4509 rtl8xxxu_write32(priv, REG_OFDM0_ENERGY_CCA_THRES, val32);
4510
4511 if (tx_only) {
4512 dev_dbg(&priv->udev->dev, "%s: only TX\n", __func__);
4513 return;
4514 }
4515
4516 reg = result[candidate][6];
4517
4518 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
4519 val32 &= ~0x3ff;
4520 val32 |= (reg & 0x3ff);
4521 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
4522
4523 reg = result[candidate][7] & 0x3f;
4524
4525 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE);
4526 val32 &= ~0xfc00;
4527 val32 |= ((reg << 10) & 0xfc00);
4528 rtl8xxxu_write32(priv, REG_OFDM0_XB_RX_IQ_IMBALANCE, val32);
4529
4530 reg = (result[candidate][7] >> 6) & 0xf;
4531
4532 val32 = rtl8xxxu_read32(priv, REG_OFDM0_AGCR_SSI_TABLE);
4533 val32 &= ~0x0000f000;
4534 val32 |= (reg << 12);
4535 rtl8xxxu_write32(priv, REG_OFDM0_AGCR_SSI_TABLE, val32);
4536}
4537
4538#define MAX_TOLERANCE 5
4539
4540static bool rtl8xxxu_simularity_compare(struct rtl8xxxu_priv *priv,
4541 int result[][8], int c1, int c2)
4542{
4543 u32 i, j, diff, simubitmap, bound = 0;
4544 int candidate[2] = {-1, -1}; /* for path A and path B */
4545 bool retval = true;
4546
4547 if (priv->tx_paths > 1)
4548 bound = 8;
4549 else
4550 bound = 4;
4551
4552 simubitmap = 0;
4553
4554 for (i = 0; i < bound; i++) {
4555 diff = (result[c1][i] > result[c2][i]) ?
4556 (result[c1][i] - result[c2][i]) :
4557 (result[c2][i] - result[c1][i]);
4558 if (diff > MAX_TOLERANCE) {
4559 if ((i == 2 || i == 6) && !simubitmap) {
4560 if (result[c1][i] + result[c1][i + 1] == 0)
4561 candidate[(i / 4)] = c2;
4562 else if (result[c2][i] + result[c2][i + 1] == 0)
4563 candidate[(i / 4)] = c1;
4564 else
4565 simubitmap = simubitmap | (1 << i);
4566 } else {
4567 simubitmap = simubitmap | (1 << i);
4568 }
4569 }
4570 }
4571
4572 if (simubitmap == 0) {
4573 for (i = 0; i < (bound / 4); i++) {
4574 if (candidate[i] >= 0) {
4575 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
4576 result[3][j] = result[candidate[i]][j];
4577 retval = false;
4578 }
4579 }
4580 return retval;
4581 } else if (!(simubitmap & 0x0f)) {
4582 /* path A OK */
4583 for (i = 0; i < 4; i++)
4584 result[3][i] = result[c1][i];
4585 } else if (!(simubitmap & 0xf0) && priv->tx_paths > 1) {
4586 /* path B OK */
4587 for (i = 4; i < 8; i++)
4588 result[3][i] = result[c1][i];
4589 }
4590
4591 return false;
4592}
4593
Jes Sorensene1547c52016-02-29 17:04:35 -05004594static bool rtl8723bu_simularity_compare(struct rtl8xxxu_priv *priv,
4595 int result[][8], int c1, int c2)
4596{
4597 u32 i, j, diff, simubitmap, bound = 0;
4598 int candidate[2] = {-1, -1}; /* for path A and path B */
4599 int tmp1, tmp2;
4600 bool retval = true;
4601
4602 if (priv->tx_paths > 1)
4603 bound = 8;
4604 else
4605 bound = 4;
4606
4607 simubitmap = 0;
4608
4609 for (i = 0; i < bound; i++) {
4610 if (i & 1) {
4611 if ((result[c1][i] & 0x00000200))
4612 tmp1 = result[c1][i] | 0xfffffc00;
4613 else
4614 tmp1 = result[c1][i];
4615
4616 if ((result[c2][i]& 0x00000200))
4617 tmp2 = result[c2][i] | 0xfffffc00;
4618 else
4619 tmp2 = result[c2][i];
4620 } else {
4621 tmp1 = result[c1][i];
4622 tmp2 = result[c2][i];
4623 }
4624
4625 diff = (tmp1 > tmp2) ? (tmp1 - tmp2) : (tmp2 - tmp1);
4626
4627 if (diff > MAX_TOLERANCE) {
4628 if ((i == 2 || i == 6) && !simubitmap) {
4629 if (result[c1][i] + result[c1][i + 1] == 0)
4630 candidate[(i / 4)] = c2;
4631 else if (result[c2][i] + result[c2][i + 1] == 0)
4632 candidate[(i / 4)] = c1;
4633 else
4634 simubitmap = simubitmap | (1 << i);
4635 } else {
4636 simubitmap = simubitmap | (1 << i);
4637 }
4638 }
4639 }
4640
4641 if (simubitmap == 0) {
4642 for (i = 0; i < (bound / 4); i++) {
4643 if (candidate[i] >= 0) {
4644 for (j = i * 4; j < (i + 1) * 4 - 2; j++)
4645 result[3][j] = result[candidate[i]][j];
4646 retval = false;
4647 }
4648 }
4649 return retval;
4650 } else {
4651 if (!(simubitmap & 0x03)) {
4652 /* path A TX OK */
4653 for (i = 0; i < 2; i++)
4654 result[3][i] = result[c1][i];
4655 }
4656
4657 if (!(simubitmap & 0x0c)) {
4658 /* path A RX OK */
4659 for (i = 2; i < 4; i++)
4660 result[3][i] = result[c1][i];
4661 }
4662
4663 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
4664 /* path B RX OK */
4665 for (i = 4; i < 6; i++)
4666 result[3][i] = result[c1][i];
4667 }
4668
4669 if (!(simubitmap & 0x30) && priv->tx_paths > 1) {
4670 /* path B RX OK */
4671 for (i = 6; i < 8; i++)
4672 result[3][i] = result[c1][i];
4673 }
4674 }
4675
4676 return false;
4677}
4678
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004679static void
4680rtl8xxxu_save_mac_regs(struct rtl8xxxu_priv *priv, const u32 *reg, u32 *backup)
4681{
4682 int i;
4683
4684 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
4685 backup[i] = rtl8xxxu_read8(priv, reg[i]);
4686
4687 backup[i] = rtl8xxxu_read32(priv, reg[i]);
4688}
4689
4690static void rtl8xxxu_restore_mac_regs(struct rtl8xxxu_priv *priv,
4691 const u32 *reg, u32 *backup)
4692{
4693 int i;
4694
4695 for (i = 0; i < (RTL8XXXU_MAC_REGS - 1); i++)
4696 rtl8xxxu_write8(priv, reg[i], backup[i]);
4697
4698 rtl8xxxu_write32(priv, reg[i], backup[i]);
4699}
4700
4701static void rtl8xxxu_save_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
4702 u32 *backup, int count)
4703{
4704 int i;
4705
4706 for (i = 0; i < count; i++)
4707 backup[i] = rtl8xxxu_read32(priv, regs[i]);
4708}
4709
4710static void rtl8xxxu_restore_regs(struct rtl8xxxu_priv *priv, const u32 *regs,
4711 u32 *backup, int count)
4712{
4713 int i;
4714
4715 for (i = 0; i < count; i++)
4716 rtl8xxxu_write32(priv, regs[i], backup[i]);
4717}
4718
4719
4720static void rtl8xxxu_path_adda_on(struct rtl8xxxu_priv *priv, const u32 *regs,
4721 bool path_a_on)
4722{
4723 u32 path_on;
4724 int i;
4725
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004726 if (priv->tx_paths == 1) {
Jes Sorensen8634af52016-02-29 17:04:33 -05004727 path_on = priv->fops->adda_1t_path_on;
4728 rtl8xxxu_write32(priv, regs[0], priv->fops->adda_1t_init);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004729 } else {
Jes Sorensen8634af52016-02-29 17:04:33 -05004730 path_on = path_a_on ? priv->fops->adda_2t_path_on_a :
4731 priv->fops->adda_2t_path_on_b;
4732
Jes Sorensen26f1fad2015-10-14 20:44:51 -04004733 rtl8xxxu_write32(priv, regs[0], path_on);
4734 }
4735
4736 for (i = 1 ; i < RTL8XXXU_ADDA_REGS ; i++)
4737 rtl8xxxu_write32(priv, regs[i], path_on);
4738}
4739
4740static void rtl8xxxu_mac_calibration(struct rtl8xxxu_priv *priv,
4741 const u32 *regs, u32 *backup)
4742{
4743 int i = 0;
4744
4745 rtl8xxxu_write8(priv, regs[i], 0x3f);
4746
4747 for (i = 1 ; i < (RTL8XXXU_MAC_REGS - 1); i++)
4748 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(3)));
4749
4750 rtl8xxxu_write8(priv, regs[i], (u8)(backup[i] & ~BIT(5)));
4751}
4752
4753static int rtl8xxxu_iqk_path_a(struct rtl8xxxu_priv *priv)
4754{
4755 u32 reg_eac, reg_e94, reg_e9c, reg_ea4, val32;
4756 int result = 0;
4757
4758 /* path-A IQK setting */
4759 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x10008c1f);
4760 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x10008c1f);
4761 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140102);
4762
4763 val32 = (priv->rf_paths > 1) ? 0x28160202 :
4764 /*IS_81xxC_VENDOR_UMC_B_CUT(pHalData->VersionID)?0x28160202: */
4765 0x28160502;
4766 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, val32);
4767
4768 /* path-B IQK setting */
4769 if (priv->rf_paths > 1) {
4770 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x10008c22);
4771 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x10008c22);
4772 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82140102);
4773 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28160202);
4774 }
4775
4776 /* LO calibration setting */
4777 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x001028d1);
4778
4779 /* One shot, path A LOK & IQK */
4780 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4781 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4782
4783 mdelay(1);
4784
4785 /* Check failed */
4786 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4787 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4788 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4789 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
4790
4791 if (!(reg_eac & BIT(28)) &&
4792 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4793 ((reg_e9c & 0x03ff0000) != 0x00420000))
4794 result |= 0x01;
4795 else /* If TX not OK, ignore RX */
4796 goto out;
4797
4798 /* If TX is OK, check whether RX is OK */
4799 if (!(reg_eac & BIT(27)) &&
4800 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
4801 ((reg_eac & 0x03ff0000) != 0x00360000))
4802 result |= 0x02;
4803 else
4804 dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
4805 __func__);
4806out:
4807 return result;
4808}
4809
4810static int rtl8xxxu_iqk_path_b(struct rtl8xxxu_priv *priv)
4811{
4812 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc;
4813 int result = 0;
4814
4815 /* One shot, path B LOK & IQK */
4816 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000002);
4817 rtl8xxxu_write32(priv, REG_IQK_AGC_CONT, 0x00000000);
4818
4819 mdelay(1);
4820
4821 /* Check failed */
4822 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4823 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
4824 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
4825 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
4826 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
4827
4828 if (!(reg_eac & BIT(31)) &&
4829 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
4830 ((reg_ebc & 0x03ff0000) != 0x00420000))
4831 result |= 0x01;
4832 else
4833 goto out;
4834
4835 if (!(reg_eac & BIT(30)) &&
4836 (((reg_ec4 & 0x03ff0000) >> 16) != 0x132) &&
4837 (((reg_ecc & 0x03ff0000) >> 16) != 0x36))
4838 result |= 0x02;
4839 else
4840 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
4841 __func__);
4842out:
4843 return result;
4844}
4845
Jes Sorensene1547c52016-02-29 17:04:35 -05004846static int rtl8723bu_iqk_path_a(struct rtl8xxxu_priv *priv)
4847{
4848 u32 reg_eac, reg_e94, reg_e9c, path_sel, val32;
4849 int result = 0;
4850
4851 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4852
4853 /*
4854 * Leave IQK mode
4855 */
4856 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4857 val32 &= 0x000000ff;
4858 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4859
4860 /*
4861 * Enable path A PA in TX IQK mode
4862 */
4863 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4864 val32 |= 0x80000;
4865 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4866 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x20000);
4867 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0003f);
4868 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xc7f87);
4869
4870 /*
4871 * Tx IQK setting
4872 */
4873 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4874 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4875
4876 /* path-A IQK setting */
4877 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
4878 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
4879 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4880 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4881
4882 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x821403ea);
4883 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
4884 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4885 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4886
4887 /* LO calibration setting */
4888 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
4889
4890 /*
4891 * Enter IQK mode
4892 */
4893 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4894 val32 &= 0x000000ff;
4895 val32 |= 0x80800000;
4896 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4897
4898 /*
4899 * The vendor driver indicates the USB module is always using
4900 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
4901 */
4902 if (priv->rf_paths > 1)
4903 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
4904 else
4905 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
4906
4907 /*
4908 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
4909 * No trace of this in the 8192eu or 8188eu vendor drivers.
4910 */
4911 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
4912
4913 /* One shot, path A LOK & IQK */
4914 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
4915 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
4916
4917 mdelay(1);
4918
4919 /* Restore Ant Path */
4920 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
4921#ifdef RTL8723BU_BT
4922 /* GNT_BT = 1 */
4923 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
4924#endif
4925
4926 /*
4927 * Leave IQK mode
4928 */
4929 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4930 val32 &= 0x000000ff;
4931 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4932
4933 /* Check failed */
4934 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
4935 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
4936 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
4937
4938 val32 = (reg_e9c >> 16) & 0x3ff;
4939 if (val32 & 0x200)
4940 val32 = 0x400 - val32;
4941
4942 if (!(reg_eac & BIT(28)) &&
4943 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
4944 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
4945 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
4946 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
4947 val32 < 0xf)
4948 result |= 0x01;
4949 else /* If TX not OK, ignore RX */
4950 goto out;
4951
4952out:
4953 return result;
4954}
4955
4956static int rtl8723bu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
4957{
4958 u32 reg_ea4, reg_eac, reg_e94, reg_e9c, path_sel, val32;
4959 int result = 0;
4960
4961 path_sel = rtl8xxxu_read32(priv, REG_S0S1_PATH_SWITCH);
4962
4963 /*
4964 * Leave IQK mode
4965 */
4966 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
4967 val32 &= 0x000000ff;
4968 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
4969
4970 /*
4971 * Enable path A PA in TX IQK mode
4972 */
4973 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
4974 val32 |= 0x80000;
4975 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
4976 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
4977 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
4978 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
4979
4980 /*
4981 * Tx IQK setting
4982 */
4983 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
4984 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
4985
4986 /* path-A IQK setting */
4987 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
4988 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
4989 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
4990 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
4991
4992 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160ff0);
4993 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28110000);
4994 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
4995 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
4996
4997 /* LO calibration setting */
4998 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
4999
5000 /*
5001 * Enter IQK mode
5002 */
5003 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5004 val32 &= 0x000000ff;
5005 val32 |= 0x80800000;
5006 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5007
5008 /*
5009 * The vendor driver indicates the USB module is always using
5010 * S0S1 path 1 for the 8723bu. This may be different for 8192eu
5011 */
5012 if (priv->rf_paths > 1)
5013 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
5014 else
5015 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
5016
5017 /*
5018 * Bit 12 seems to be BT_GRANT, and is only found in the 8723bu.
5019 * No trace of this in the 8192eu or 8188eu vendor drivers.
5020 */
5021 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
5022
5023 /* One shot, path A LOK & IQK */
5024 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
5025 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5026
5027 mdelay(1);
5028
5029 /* Restore Ant Path */
5030 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
5031#ifdef RTL8723BU_BT
5032 /* GNT_BT = 1 */
5033 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
5034#endif
5035
5036 /*
5037 * Leave IQK mode
5038 */
5039 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5040 val32 &= 0x000000ff;
5041 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5042
5043 /* Check failed */
5044 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5045 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
5046 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
5047
5048 val32 = (reg_e9c >> 16) & 0x3ff;
5049 if (val32 & 0x200)
5050 val32 = 0x400 - val32;
5051
5052 if (!(reg_eac & BIT(28)) &&
5053 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
5054 ((reg_e9c & 0x03ff0000) != 0x00420000) &&
5055 ((reg_e94 & 0x03ff0000) < 0x01100000) &&
5056 ((reg_e94 & 0x03ff0000) > 0x00f00000) &&
5057 val32 < 0xf)
5058 result |= 0x01;
5059 else /* If TX not OK, ignore RX */
5060 goto out;
5061
5062 val32 = 0x80007c00 | (reg_e94 &0x3ff0000) |
5063 ((reg_e9c & 0x3ff0000) >> 16);
5064 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
5065
5066 /*
5067 * Modify RX IQK mode
5068 */
5069 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5070 val32 &= 0x000000ff;
5071 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5072 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
5073 val32 |= 0x80000;
5074 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
5075 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5076 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
5077 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7d77);
5078
5079 /*
5080 * PA, PAD setting
5081 */
5082 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0xf80);
5083 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_55, 0x4021f);
5084
5085 /*
5086 * RX IQK setting
5087 */
5088 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5089
5090 /* path-A IQK setting */
5091 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5092 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
5093 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5094 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5095
5096 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82110000);
5097 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x2816001f);
5098 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82110000);
5099 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x28110000);
5100
5101 /* LO calibration setting */
5102 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a8d1);
5103
5104 /*
5105 * Enter IQK mode
5106 */
5107 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5108 val32 &= 0x000000ff;
5109 val32 |= 0x80800000;
5110 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5111
5112 if (priv->rf_paths > 1)
5113 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000000);
5114 else
5115 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00000280);
5116
5117 /*
5118 * Disable BT
5119 */
5120 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00000800);
5121
5122 /* One shot, path A LOK & IQK */
5123 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
5124 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5125
5126 mdelay(1);
5127
5128 /* Restore Ant Path */
5129 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, path_sel);
5130#ifdef RTL8723BU_BT
5131 /* GNT_BT = 1 */
5132 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, 0x00001800);
5133#endif
5134
5135 /*
5136 * Leave IQK mode
5137 */
5138 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5139 val32 &= 0x000000ff;
5140 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5141
5142 /* Check failed */
5143 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5144 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
5145
5146 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x780);
5147
5148 val32 = (reg_eac >> 16) & 0x3ff;
5149 if (val32 & 0x200)
5150 val32 = 0x400 - val32;
5151
5152 if (!(reg_eac & BIT(27)) &&
5153 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
5154 ((reg_eac & 0x03ff0000) != 0x00360000) &&
5155 ((reg_ea4 & 0x03ff0000) < 0x01100000) &&
5156 ((reg_ea4 & 0x03ff0000) > 0x00f00000) &&
5157 val32 < 0xf)
5158 result |= 0x02;
5159 else /* If TX not OK, ignore RX */
5160 goto out;
5161out:
5162 return result;
5163}
5164
Jes Sorensenf991f4e2016-04-07 14:19:32 -04005165static int rtl8192eu_iqk_path_a(struct rtl8xxxu_priv *priv)
5166{
5167 u32 reg_eac, reg_e94, reg_e9c;
5168 int result = 0;
5169
5170 /*
5171 * TX IQK
5172 * PA/PAD controlled by 0x0
5173 */
5174 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5175 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00180);
5176 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5177
5178 /* Path A IQK setting */
5179 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
5180 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5181 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5182 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5183
5184 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82140303);
5185 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x68160000);
5186
5187 /* LO calibration setting */
5188 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00462911);
5189
5190 /* One shot, path A LOK & IQK */
5191 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf9000000);
5192 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5193
5194 mdelay(10);
5195
5196 /* Check failed */
5197 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5198 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
5199 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
5200
5201 if (!(reg_eac & BIT(28)) &&
5202 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
5203 ((reg_e9c & 0x03ff0000) != 0x00420000))
5204 result |= 0x01;
5205
5206 return result;
5207}
5208
5209static int rtl8192eu_rx_iqk_path_a(struct rtl8xxxu_priv *priv)
5210{
5211 u32 reg_ea4, reg_eac, reg_e94, reg_e9c, val32;
5212 int result = 0;
5213
5214 /* Leave IQK mode */
5215 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00);
5216
5217 /* Enable path A PA in TX IQK mode */
5218 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, 0x800a0);
5219 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5220 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0000f);
5221 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf117b);
5222
5223 /* PA/PAD control by 0x56, and set = 0x0 */
5224 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00980);
5225 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_56, 0x51000);
5226
5227 /* Enter IQK mode */
5228 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5229
5230 /* TX IQK setting */
5231 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5232 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5233
5234 /* path-A IQK setting */
5235 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x18008c1c);
5236 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5237 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5238 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5239
5240 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
5241 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x68160c1f);
5242
5243 /* LO calibration setting */
5244 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
5245
5246 /* One shot, path A LOK & IQK */
5247 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5248 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5249
5250 mdelay(10);
5251
5252 /* Check failed */
5253 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5254 reg_e94 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_A);
5255 reg_e9c = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_A);
5256
5257 if (!(reg_eac & BIT(28)) &&
5258 ((reg_e94 & 0x03ff0000) != 0x01420000) &&
5259 ((reg_e9c & 0x03ff0000) != 0x00420000)) {
5260 result |= 0x01;
5261 } else {
5262 /* PA/PAD controlled by 0x0 */
5263 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5264 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x180);
5265 goto out;
5266 }
5267
5268 val32 = 0x80007c00 |
5269 (reg_e94 & 0x03ff0000) | ((reg_e9c >> 16) & 0x03ff);
5270 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
5271
5272 /* Modify RX IQK mode table */
5273 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5274
5275 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, 0x800a0);
5276 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5277 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0000f);
5278 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7ffa);
5279
5280 /* PA/PAD control by 0x56, and set = 0x0 */
5281 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x00980);
5282 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_56, 0x51000);
5283
5284 /* Enter IQK mode */
5285 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5286
5287 /* IQK setting */
5288 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5289
5290 /* Path A IQK setting */
5291 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5292 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x18008c1c);
5293 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5294 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5295
5296 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
5297 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28160c1f);
5298
5299 /* LO calibration setting */
5300 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a891);
5301
5302 /* One shot, path A LOK & IQK */
5303 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5304 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5305
5306 mdelay(10);
5307
5308 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5309 reg_ea4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_A_2);
5310
5311 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5312 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_DF, 0x180);
5313
5314 if (!(reg_eac & BIT(27)) &&
5315 ((reg_ea4 & 0x03ff0000) != 0x01320000) &&
5316 ((reg_eac & 0x03ff0000) != 0x00360000))
5317 result |= 0x02;
5318 else
5319 dev_warn(&priv->udev->dev, "%s: Path A RX IQK failed!\n",
5320 __func__);
5321
5322out:
5323 return result;
5324}
5325
5326static int rtl8192eu_iqk_path_b(struct rtl8xxxu_priv *priv)
5327{
5328 u32 reg_eac, reg_eb4, reg_ebc;
5329 int result = 0;
5330
5331 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5332 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00180);
5333 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5334
5335 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5336 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5337
5338 /* Path B IQK setting */
5339 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5340 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5341 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x18008c1c);
5342 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5343
5344 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x821403e2);
5345 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x68160000);
5346
5347 /* LO calibration setting */
5348 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x00492911);
5349
5350 /* One shot, path A LOK & IQK */
5351 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5352 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5353
5354 mdelay(1);
5355
5356 /* Check failed */
5357 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5358 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5359 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5360
5361 if (!(reg_eac & BIT(31)) &&
5362 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
5363 ((reg_ebc & 0x03ff0000) != 0x00420000))
5364 result |= 0x01;
5365 else
5366 dev_warn(&priv->udev->dev, "%s: Path B IQK failed!\n",
5367 __func__);
5368
5369 return result;
5370}
5371
5372static int rtl8192eu_rx_iqk_path_b(struct rtl8xxxu_priv *priv)
5373{
5374 u32 reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc, val32;
5375 int result = 0;
5376
5377 /* Leave IQK mode */
5378 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5379
5380 /* Enable path A PA in TX IQK mode */
5381 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_WE_LUT, 0x800a0);
5382 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_RCK_OS, 0x30000);
5383 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G1, 0x0000f);
5384 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G2, 0xf117b);
5385
5386 /* PA/PAD control by 0x56, and set = 0x0 */
5387 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00980);
5388 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_56, 0x51000);
5389
5390 /* Enter IQK mode */
5391 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5392
5393 /* TX IQK setting */
5394 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5395 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5396
5397 /* path-A IQK setting */
5398 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5399 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5400 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x18008c1c);
5401 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x38008c1c);
5402
5403 rtl8xxxu_write32(priv, REG_TX_IQK_PI_B, 0x82160c1f);
5404 rtl8xxxu_write32(priv, REG_RX_IQK_PI_B, 0x68160c1f);
5405
5406 /* LO calibration setting */
5407 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a911);
5408
5409 /* One shot, path A LOK & IQK */
5410 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5411 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5412
5413 mdelay(10);
5414
5415 /* Check failed */
5416 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5417 reg_eb4 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5418 reg_ebc = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5419
5420 if (!(reg_eac & BIT(31)) &&
5421 ((reg_eb4 & 0x03ff0000) != 0x01420000) &&
5422 ((reg_ebc & 0x03ff0000) != 0x00420000)) {
5423 result |= 0x01;
5424 } else {
5425 /*
5426 * PA/PAD controlled by 0x0
5427 * Vendor driver restores RF_A here which I believe is a bug
5428 */
5429 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5430 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x180);
5431 goto out;
5432 }
5433
5434 val32 = 0x80007c00 |
5435 (reg_eb4 & 0x03ff0000) | ((reg_ebc >> 16) & 0x03ff);
5436 rtl8xxxu_write32(priv, REG_TX_IQK, val32);
5437
5438 /* Modify RX IQK mode table */
5439 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5440
5441 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_WE_LUT, 0x800a0);
5442 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_RCK_OS, 0x30000);
5443 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G1, 0x0000f);
5444 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_TXPA_G2, 0xf7ffa);
5445
5446 /* PA/PAD control by 0x56, and set = 0x0 */
5447 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x00980);
5448 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_56, 0x51000);
5449
5450 /* Enter IQK mode */
5451 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5452
5453 /* IQK setting */
5454 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5455
5456 /* Path A IQK setting */
5457 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x38008c1c);
5458 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x38008c1c);
5459 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_B, 0x38008c1c);
5460 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_B, 0x18008c1c);
5461
5462 rtl8xxxu_write32(priv, REG_TX_IQK_PI_A, 0x82160c1f);
5463 rtl8xxxu_write32(priv, REG_RX_IQK_PI_A, 0x28160c1f);
5464
5465 /* LO calibration setting */
5466 rtl8xxxu_write32(priv, REG_IQK_AGC_RSP, 0x0046a891);
5467
5468 /* One shot, path A LOK & IQK */
5469 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xfa000000);
5470 rtl8xxxu_write32(priv, REG_IQK_AGC_PTS, 0xf8000000);
5471
5472 mdelay(10);
5473
5474 reg_eac = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_A_2);
5475 reg_ec4 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
5476 reg_ecc = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
5477
5478 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
5479 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_UNKNOWN_DF, 0x180);
5480
5481 if (!(reg_eac & BIT(30)) &&
5482 ((reg_ec4 & 0x03ff0000) != 0x01320000) &&
5483 ((reg_ecc & 0x03ff0000) != 0x00360000))
5484 result |= 0x02;
5485 else
5486 dev_warn(&priv->udev->dev, "%s: Path B RX IQK failed!\n",
5487 __func__);
5488
5489out:
5490 return result;
5491}
5492
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005493static void rtl8xxxu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
5494 int result[][8], int t)
5495{
5496 struct device *dev = &priv->udev->dev;
5497 u32 i, val32;
5498 int path_a_ok, path_b_ok;
5499 int retry = 2;
5500 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
5501 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
5502 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
5503 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
5504 REG_TX_OFDM_BBON, REG_TX_TO_RX,
5505 REG_TX_TO_TX, REG_RX_CCK,
5506 REG_RX_OFDM, REG_RX_WAIT_RIFS,
5507 REG_RX_TO_RX, REG_STANDBY,
5508 REG_SLEEP, REG_PMPD_ANAEN
5509 };
5510 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
5511 REG_TXPAUSE, REG_BEACON_CTRL,
5512 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
5513 };
5514 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
5515 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
5516 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
5517 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
5518 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
5519 };
5520
5521 /*
5522 * Note: IQ calibration must be performed after loading
5523 * PHY_REG.txt , and radio_a, radio_b.txt
5524 */
5525
5526 if (t == 0) {
5527 /* Save ADDA parameters, turn Path A ADDA on */
5528 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
5529 RTL8XXXU_ADDA_REGS);
5530 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5531 rtl8xxxu_save_regs(priv, iqk_bb_regs,
5532 priv->bb_backup, RTL8XXXU_BB_REGS);
5533 }
5534
5535 rtl8xxxu_path_adda_on(priv, adda_regs, true);
5536
5537 if (t == 0) {
5538 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_HSSI_PARM1);
5539 if (val32 & FPGA0_HSSI_PARM1_PI)
5540 priv->pi_enabled = 1;
5541 }
5542
5543 if (!priv->pi_enabled) {
5544 /* Switch BB to PI mode to do IQ Calibration. */
5545 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, 0x01000100);
5546 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, 0x01000100);
5547 }
5548
5549 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
5550 val32 &= ~FPGA_RF_MODE_CCK;
5551 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
5552
5553 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
5554 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
5555 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
5556
Jes Sorensencabb5502016-04-14 16:37:17 -04005557 if (!priv->no_pape) {
5558 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
5559 val32 |= (FPGA0_RF_PAPE |
5560 (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
5561 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
5562 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04005563
5564 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
5565 val32 &= ~BIT(10);
5566 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
5567 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
5568 val32 &= ~BIT(10);
5569 rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
5570
5571 if (priv->tx_paths > 1) {
5572 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
5573 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM, 0x00010000);
5574 }
5575
5576 /* MAC settings */
5577 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
5578
5579 /* Page B init */
5580 rtl8xxxu_write32(priv, REG_CONFIG_ANT_A, 0x00080000);
5581
5582 if (priv->tx_paths > 1)
5583 rtl8xxxu_write32(priv, REG_CONFIG_ANT_B, 0x00080000);
5584
5585 /* IQ calibration setting */
5586 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5587 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5588 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5589
5590 for (i = 0; i < retry; i++) {
5591 path_a_ok = rtl8xxxu_iqk_path_a(priv);
5592 if (path_a_ok == 0x03) {
5593 val32 = rtl8xxxu_read32(priv,
5594 REG_TX_POWER_BEFORE_IQK_A);
5595 result[t][0] = (val32 >> 16) & 0x3ff;
5596 val32 = rtl8xxxu_read32(priv,
5597 REG_TX_POWER_AFTER_IQK_A);
5598 result[t][1] = (val32 >> 16) & 0x3ff;
5599 val32 = rtl8xxxu_read32(priv,
5600 REG_RX_POWER_BEFORE_IQK_A_2);
5601 result[t][2] = (val32 >> 16) & 0x3ff;
5602 val32 = rtl8xxxu_read32(priv,
5603 REG_RX_POWER_AFTER_IQK_A_2);
5604 result[t][3] = (val32 >> 16) & 0x3ff;
5605 break;
5606 } else if (i == (retry - 1) && path_a_ok == 0x01) {
5607 /* TX IQK OK */
5608 dev_dbg(dev, "%s: Path A IQK Only Tx Success!!\n",
5609 __func__);
5610
5611 val32 = rtl8xxxu_read32(priv,
5612 REG_TX_POWER_BEFORE_IQK_A);
5613 result[t][0] = (val32 >> 16) & 0x3ff;
5614 val32 = rtl8xxxu_read32(priv,
5615 REG_TX_POWER_AFTER_IQK_A);
5616 result[t][1] = (val32 >> 16) & 0x3ff;
5617 }
5618 }
5619
5620 if (!path_a_ok)
5621 dev_dbg(dev, "%s: Path A IQK failed!\n", __func__);
5622
5623 if (priv->tx_paths > 1) {
5624 /*
5625 * Path A into standby
5626 */
5627 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x0);
5628 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00010000);
5629 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5630
5631 /* Turn Path B ADDA on */
5632 rtl8xxxu_path_adda_on(priv, adda_regs, false);
5633
5634 for (i = 0; i < retry; i++) {
5635 path_b_ok = rtl8xxxu_iqk_path_b(priv);
5636 if (path_b_ok == 0x03) {
5637 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5638 result[t][4] = (val32 >> 16) & 0x3ff;
5639 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5640 result[t][5] = (val32 >> 16) & 0x3ff;
5641 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_BEFORE_IQK_B_2);
5642 result[t][6] = (val32 >> 16) & 0x3ff;
5643 val32 = rtl8xxxu_read32(priv, REG_RX_POWER_AFTER_IQK_B_2);
5644 result[t][7] = (val32 >> 16) & 0x3ff;
5645 break;
5646 } else if (i == (retry - 1) && path_b_ok == 0x01) {
5647 /* TX IQK OK */
5648 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5649 result[t][4] = (val32 >> 16) & 0x3ff;
5650 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5651 result[t][5] = (val32 >> 16) & 0x3ff;
5652 }
5653 }
5654
5655 if (!path_b_ok)
5656 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
5657 }
5658
5659 /* Back to BB mode, load original value */
5660 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0);
5661
5662 if (t) {
5663 if (!priv->pi_enabled) {
5664 /*
5665 * Switch back BB to SI mode after finishing
5666 * IQ Calibration
5667 */
5668 val32 = 0x01000000;
5669 rtl8xxxu_write32(priv, REG_FPGA0_XA_HSSI_PARM1, val32);
5670 rtl8xxxu_write32(priv, REG_FPGA0_XB_HSSI_PARM1, val32);
5671 }
5672
5673 /* Reload ADDA power saving parameters */
5674 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
5675 RTL8XXXU_ADDA_REGS);
5676
5677 /* Reload MAC parameters */
5678 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5679
5680 /* Reload BB parameters */
5681 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
5682 priv->bb_backup, RTL8XXXU_BB_REGS);
5683
5684 /* Restore RX initial gain */
5685 rtl8xxxu_write32(priv, REG_FPGA0_XA_LSSI_PARM, 0x00032ed3);
5686
5687 if (priv->tx_paths > 1) {
5688 rtl8xxxu_write32(priv, REG_FPGA0_XB_LSSI_PARM,
5689 0x00032ed3);
5690 }
5691
5692 /* Load 0xe30 IQC default value */
5693 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
5694 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
5695 }
5696}
5697
Jes Sorensene1547c52016-02-29 17:04:35 -05005698static void rtl8723bu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
5699 int result[][8], int t)
5700{
5701 struct device *dev = &priv->udev->dev;
5702 u32 i, val32;
5703 int path_a_ok /*, path_b_ok */;
5704 int retry = 2;
5705 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
5706 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
5707 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
5708 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
5709 REG_TX_OFDM_BBON, REG_TX_TO_RX,
5710 REG_TX_TO_TX, REG_RX_CCK,
5711 REG_RX_OFDM, REG_RX_WAIT_RIFS,
5712 REG_RX_TO_RX, REG_STANDBY,
5713 REG_SLEEP, REG_PMPD_ANAEN
5714 };
5715 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
5716 REG_TXPAUSE, REG_BEACON_CTRL,
5717 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
5718 };
5719 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
5720 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
5721 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
5722 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
5723 REG_FPGA0_XB_RF_INT_OE, REG_FPGA0_RF_MODE
5724 };
5725 u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
5726 u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
5727
5728 /*
5729 * Note: IQ calibration must be performed after loading
5730 * PHY_REG.txt , and radio_a, radio_b.txt
5731 */
5732
5733 if (t == 0) {
5734 /* Save ADDA parameters, turn Path A ADDA on */
5735 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
5736 RTL8XXXU_ADDA_REGS);
5737 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5738 rtl8xxxu_save_regs(priv, iqk_bb_regs,
5739 priv->bb_backup, RTL8XXXU_BB_REGS);
5740 }
5741
5742 rtl8xxxu_path_adda_on(priv, adda_regs, true);
5743
5744 /* MAC settings */
5745 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
5746
5747 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
5748 val32 |= 0x0f000000;
5749 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
5750
5751 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
5752 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
5753 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22204000);
5754
Jes Sorensene1547c52016-02-29 17:04:35 -05005755 /*
5756 * RX IQ calibration setting for 8723B D cut large current issue
5757 * when leaving IPS
5758 */
5759 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5760 val32 &= 0x000000ff;
5761 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5762
5763 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
5764 val32 |= 0x80000;
5765 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
5766
5767 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x30000);
5768 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
5769 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xf7fb7);
5770
5771 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
5772 val32 |= 0x20;
5773 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
5774
5775 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_43, 0x60fbd);
5776
5777 for (i = 0; i < retry; i++) {
5778 path_a_ok = rtl8723bu_iqk_path_a(priv);
5779 if (path_a_ok == 0x01) {
5780 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5781 val32 &= 0x000000ff;
5782 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5783
Jes Sorensene1547c52016-02-29 17:04:35 -05005784 val32 = rtl8xxxu_read32(priv,
5785 REG_TX_POWER_BEFORE_IQK_A);
5786 result[t][0] = (val32 >> 16) & 0x3ff;
5787 val32 = rtl8xxxu_read32(priv,
5788 REG_TX_POWER_AFTER_IQK_A);
5789 result[t][1] = (val32 >> 16) & 0x3ff;
5790
5791 break;
5792 }
5793 }
5794
5795 if (!path_a_ok)
5796 dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
5797
5798 for (i = 0; i < retry; i++) {
5799 path_a_ok = rtl8723bu_rx_iqk_path_a(priv);
5800 if (path_a_ok == 0x03) {
5801 val32 = rtl8xxxu_read32(priv,
5802 REG_RX_POWER_BEFORE_IQK_A_2);
5803 result[t][2] = (val32 >> 16) & 0x3ff;
5804 val32 = rtl8xxxu_read32(priv,
5805 REG_RX_POWER_AFTER_IQK_A_2);
5806 result[t][3] = (val32 >> 16) & 0x3ff;
5807
5808 break;
5809 }
5810 }
5811
5812 if (!path_a_ok)
5813 dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
5814
5815 if (priv->tx_paths > 1) {
5816#if 1
5817 dev_warn(dev, "%s: Path B not supported\n", __func__);
5818#else
5819
5820 /*
5821 * Path A into standby
5822 */
5823 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5824 val32 &= 0x000000ff;
5825 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5826 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
5827
5828 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5829 val32 &= 0x000000ff;
5830 val32 |= 0x80800000;
5831 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5832
5833 /* Turn Path B ADDA on */
5834 rtl8xxxu_path_adda_on(priv, adda_regs, false);
5835
5836 for (i = 0; i < retry; i++) {
5837 path_b_ok = rtl8xxxu_iqk_path_b(priv);
5838 if (path_b_ok == 0x03) {
5839 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
5840 result[t][4] = (val32 >> 16) & 0x3ff;
5841 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
5842 result[t][5] = (val32 >> 16) & 0x3ff;
5843 break;
5844 }
5845 }
5846
5847 if (!path_b_ok)
5848 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
5849
5850 for (i = 0; i < retry; i++) {
5851 path_b_ok = rtl8723bu_rx_iqk_path_b(priv);
5852 if (path_a_ok == 0x03) {
5853 val32 = rtl8xxxu_read32(priv,
5854 REG_RX_POWER_BEFORE_IQK_B_2);
5855 result[t][6] = (val32 >> 16) & 0x3ff;
5856 val32 = rtl8xxxu_read32(priv,
5857 REG_RX_POWER_AFTER_IQK_B_2);
5858 result[t][7] = (val32 >> 16) & 0x3ff;
5859 break;
5860 }
5861 }
5862
5863 if (!path_b_ok)
5864 dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
5865#endif
5866 }
5867
5868 /* Back to BB mode, load original value */
5869 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
5870 val32 &= 0x000000ff;
5871 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
5872
5873 if (t) {
5874 /* Reload ADDA power saving parameters */
5875 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
5876 RTL8XXXU_ADDA_REGS);
5877
5878 /* Reload MAC parameters */
5879 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5880
5881 /* Reload BB parameters */
5882 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
5883 priv->bb_backup, RTL8XXXU_BB_REGS);
5884
5885 /* Restore RX initial gain */
5886 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
5887 val32 &= 0xffffff00;
5888 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
5889 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
5890
5891 if (priv->tx_paths > 1) {
5892 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
5893 val32 &= 0xffffff00;
5894 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5895 val32 | 0x50);
5896 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
5897 val32 | xb_agc);
5898 }
5899
5900 /* Load 0xe30 IQC default value */
5901 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
5902 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
5903 }
5904}
5905
Jes Sorensenf991f4e2016-04-07 14:19:32 -04005906static void rtl8192eu_phy_iqcalibrate(struct rtl8xxxu_priv *priv,
5907 int result[][8], int t)
5908{
5909 struct device *dev = &priv->udev->dev;
5910 u32 i, val32;
5911 int path_a_ok, path_b_ok;
5912 int retry = 2;
5913 const u32 adda_regs[RTL8XXXU_ADDA_REGS] = {
5914 REG_FPGA0_XCD_SWITCH_CTRL, REG_BLUETOOTH,
5915 REG_RX_WAIT_CCA, REG_TX_CCK_RFON,
5916 REG_TX_CCK_BBON, REG_TX_OFDM_RFON,
5917 REG_TX_OFDM_BBON, REG_TX_TO_RX,
5918 REG_TX_TO_TX, REG_RX_CCK,
5919 REG_RX_OFDM, REG_RX_WAIT_RIFS,
5920 REG_RX_TO_RX, REG_STANDBY,
5921 REG_SLEEP, REG_PMPD_ANAEN
5922 };
5923 const u32 iqk_mac_regs[RTL8XXXU_MAC_REGS] = {
5924 REG_TXPAUSE, REG_BEACON_CTRL,
5925 REG_BEACON_CTRL_1, REG_GPIO_MUXCFG
5926 };
5927 const u32 iqk_bb_regs[RTL8XXXU_BB_REGS] = {
5928 REG_OFDM0_TRX_PATH_ENABLE, REG_OFDM0_TR_MUX_PAR,
5929 REG_FPGA0_XCD_RF_SW_CTRL, REG_CONFIG_ANT_A, REG_CONFIG_ANT_B,
5930 REG_FPGA0_XAB_RF_SW_CTRL, REG_FPGA0_XA_RF_INT_OE,
5931 REG_FPGA0_XB_RF_INT_OE, REG_CCK0_AFE_SETTING
5932 };
5933 u8 xa_agc = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1) & 0xff;
5934 u8 xb_agc = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1) & 0xff;
5935
5936 /*
5937 * Note: IQ calibration must be performed after loading
5938 * PHY_REG.txt , and radio_a, radio_b.txt
5939 */
5940
5941 if (t == 0) {
5942 /* Save ADDA parameters, turn Path A ADDA on */
5943 rtl8xxxu_save_regs(priv, adda_regs, priv->adda_backup,
5944 RTL8XXXU_ADDA_REGS);
5945 rtl8xxxu_save_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
5946 rtl8xxxu_save_regs(priv, iqk_bb_regs,
5947 priv->bb_backup, RTL8XXXU_BB_REGS);
5948 }
5949
5950 rtl8xxxu_path_adda_on(priv, adda_regs, true);
5951
5952 /* MAC settings */
5953 rtl8xxxu_mac_calibration(priv, iqk_mac_regs, priv->mac_backup);
5954
5955 val32 = rtl8xxxu_read32(priv, REG_CCK0_AFE_SETTING);
5956 val32 |= 0x0f000000;
5957 rtl8xxxu_write32(priv, REG_CCK0_AFE_SETTING, val32);
5958
5959 rtl8xxxu_write32(priv, REG_OFDM0_TRX_PATH_ENABLE, 0x03a05600);
5960 rtl8xxxu_write32(priv, REG_OFDM0_TR_MUX_PAR, 0x000800e4);
5961 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_SW_CTRL, 0x22208200);
5962
5963 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XAB_RF_SW_CTRL);
5964 val32 |= (FPGA0_RF_PAPE | (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
5965 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
5966
5967 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XA_RF_INT_OE);
5968 val32 |= BIT(10);
5969 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, val32);
5970 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XB_RF_INT_OE);
5971 val32 |= BIT(10);
5972 rtl8xxxu_write32(priv, REG_FPGA0_XB_RF_INT_OE, val32);
5973
5974 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
5975 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
5976 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
5977
5978 for (i = 0; i < retry; i++) {
5979 path_a_ok = rtl8192eu_iqk_path_a(priv);
5980 if (path_a_ok == 0x01) {
5981 val32 = rtl8xxxu_read32(priv,
5982 REG_TX_POWER_BEFORE_IQK_A);
5983 result[t][0] = (val32 >> 16) & 0x3ff;
5984 val32 = rtl8xxxu_read32(priv,
5985 REG_TX_POWER_AFTER_IQK_A);
5986 result[t][1] = (val32 >> 16) & 0x3ff;
5987
5988 break;
5989 }
5990 }
5991
5992 if (!path_a_ok)
5993 dev_dbg(dev, "%s: Path A TX IQK failed!\n", __func__);
5994
5995 for (i = 0; i < retry; i++) {
5996 path_a_ok = rtl8192eu_rx_iqk_path_a(priv);
5997 if (path_a_ok == 0x03) {
5998 val32 = rtl8xxxu_read32(priv,
5999 REG_RX_POWER_BEFORE_IQK_A_2);
6000 result[t][2] = (val32 >> 16) & 0x3ff;
6001 val32 = rtl8xxxu_read32(priv,
6002 REG_RX_POWER_AFTER_IQK_A_2);
6003 result[t][3] = (val32 >> 16) & 0x3ff;
6004
6005 break;
6006 }
6007 }
6008
6009 if (!path_a_ok)
6010 dev_dbg(dev, "%s: Path A RX IQK failed!\n", __func__);
6011
6012 if (priv->rf_paths > 1) {
Jes Sorensenf991f4e2016-04-07 14:19:32 -04006013 /* Path A into standby */
6014 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
6015 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, 0x10000);
6016 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
6017
6018 /* Turn Path B ADDA on */
6019 rtl8xxxu_path_adda_on(priv, adda_regs, false);
6020
6021 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x80800000);
6022 rtl8xxxu_write32(priv, REG_TX_IQK, 0x01007c00);
6023 rtl8xxxu_write32(priv, REG_RX_IQK, 0x01004800);
6024
6025 for (i = 0; i < retry; i++) {
6026 path_b_ok = rtl8192eu_iqk_path_b(priv);
6027 if (path_b_ok == 0x01) {
6028 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_BEFORE_IQK_B);
6029 result[t][4] = (val32 >> 16) & 0x3ff;
6030 val32 = rtl8xxxu_read32(priv, REG_TX_POWER_AFTER_IQK_B);
6031 result[t][5] = (val32 >> 16) & 0x3ff;
6032 break;
6033 }
6034 }
6035
6036 if (!path_b_ok)
6037 dev_dbg(dev, "%s: Path B IQK failed!\n", __func__);
6038
6039 for (i = 0; i < retry; i++) {
6040 path_b_ok = rtl8192eu_rx_iqk_path_b(priv);
6041 if (path_a_ok == 0x03) {
6042 val32 = rtl8xxxu_read32(priv,
6043 REG_RX_POWER_BEFORE_IQK_B_2);
6044 result[t][6] = (val32 >> 16) & 0x3ff;
6045 val32 = rtl8xxxu_read32(priv,
6046 REG_RX_POWER_AFTER_IQK_B_2);
6047 result[t][7] = (val32 >> 16) & 0x3ff;
6048 break;
6049 }
6050 }
6051
6052 if (!path_b_ok)
6053 dev_dbg(dev, "%s: Path B RX IQK failed!\n", __func__);
6054 }
6055
6056 /* Back to BB mode, load original value */
6057 rtl8xxxu_write32(priv, REG_FPGA0_IQK, 0x00000000);
6058
6059 if (t) {
6060 /* Reload ADDA power saving parameters */
6061 rtl8xxxu_restore_regs(priv, adda_regs, priv->adda_backup,
6062 RTL8XXXU_ADDA_REGS);
6063
6064 /* Reload MAC parameters */
6065 rtl8xxxu_restore_mac_regs(priv, iqk_mac_regs, priv->mac_backup);
6066
6067 /* Reload BB parameters */
6068 rtl8xxxu_restore_regs(priv, iqk_bb_regs,
6069 priv->bb_backup, RTL8XXXU_BB_REGS);
6070
6071 /* Restore RX initial gain */
6072 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XA_AGC_CORE1);
6073 val32 &= 0xffffff00;
6074 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | 0x50);
6075 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, val32 | xa_agc);
6076
6077 if (priv->rf_paths > 1) {
6078 val32 = rtl8xxxu_read32(priv, REG_OFDM0_XB_AGC_CORE1);
6079 val32 &= 0xffffff00;
6080 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
6081 val32 | 0x50);
6082 rtl8xxxu_write32(priv, REG_OFDM0_XB_AGC_CORE1,
6083 val32 | xb_agc);
6084 }
6085
6086 /* Load 0xe30 IQC default value */
6087 rtl8xxxu_write32(priv, REG_TX_IQK_TONE_A, 0x01008c00);
6088 rtl8xxxu_write32(priv, REG_RX_IQK_TONE_A, 0x01008c00);
6089 }
6090}
6091
Jes Sorensenc7a5a192016-02-29 17:04:30 -05006092static void rtl8xxxu_prepare_calibrate(struct rtl8xxxu_priv *priv, u8 start)
6093{
6094 struct h2c_cmd h2c;
6095
6096 if (priv->fops->mbox_ext_width < 4)
6097 return;
6098
6099 memset(&h2c, 0, sizeof(struct h2c_cmd));
6100 h2c.bt_wlan_calibration.cmd = H2C_8723B_BT_WLAN_CALIBRATION;
6101 h2c.bt_wlan_calibration.data = start;
6102
6103 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_wlan_calibration));
6104}
6105
Jes Sorensene1547c52016-02-29 17:04:35 -05006106static void rtl8723au_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006107{
6108 struct device *dev = &priv->udev->dev;
6109 int result[4][8]; /* last is final result */
6110 int i, candidate;
6111 bool path_a_ok, path_b_ok;
6112 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
6113 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
6114 s32 reg_tmp = 0;
6115 bool simu;
6116
Jes Sorensenc7a5a192016-02-29 17:04:30 -05006117 rtl8xxxu_prepare_calibrate(priv, 1);
6118
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006119 memset(result, 0, sizeof(result));
6120 candidate = -1;
6121
6122 path_a_ok = false;
6123 path_b_ok = false;
6124
6125 rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
6126
6127 for (i = 0; i < 3; i++) {
6128 rtl8xxxu_phy_iqcalibrate(priv, result, i);
6129
6130 if (i == 1) {
6131 simu = rtl8xxxu_simularity_compare(priv, result, 0, 1);
6132 if (simu) {
6133 candidate = 0;
6134 break;
6135 }
6136 }
6137
6138 if (i == 2) {
6139 simu = rtl8xxxu_simularity_compare(priv, result, 0, 2);
6140 if (simu) {
6141 candidate = 0;
6142 break;
6143 }
6144
6145 simu = rtl8xxxu_simularity_compare(priv, result, 1, 2);
6146 if (simu) {
6147 candidate = 1;
6148 } else {
6149 for (i = 0; i < 8; i++)
6150 reg_tmp += result[3][i];
6151
6152 if (reg_tmp)
6153 candidate = 3;
6154 else
6155 candidate = -1;
6156 }
6157 }
6158 }
6159
6160 for (i = 0; i < 4; i++) {
6161 reg_e94 = result[i][0];
6162 reg_e9c = result[i][1];
6163 reg_ea4 = result[i][2];
6164 reg_eac = result[i][3];
6165 reg_eb4 = result[i][4];
6166 reg_ebc = result[i][5];
6167 reg_ec4 = result[i][6];
6168 reg_ecc = result[i][7];
6169 }
6170
6171 if (candidate >= 0) {
6172 reg_e94 = result[candidate][0];
6173 priv->rege94 = reg_e94;
6174 reg_e9c = result[candidate][1];
6175 priv->rege9c = reg_e9c;
6176 reg_ea4 = result[candidate][2];
6177 reg_eac = result[candidate][3];
6178 reg_eb4 = result[candidate][4];
6179 priv->regeb4 = reg_eb4;
6180 reg_ebc = result[candidate][5];
6181 priv->regebc = reg_ebc;
6182 reg_ec4 = result[candidate][6];
6183 reg_ecc = result[candidate][7];
6184 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
6185 dev_dbg(dev,
6186 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
6187 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
6188 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
6189 path_a_ok = true;
6190 path_b_ok = true;
6191 } else {
6192 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
6193 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
6194 }
6195
6196 if (reg_e94 && candidate >= 0)
6197 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
6198 candidate, (reg_ea4 == 0));
6199
6200 if (priv->tx_paths > 1 && reg_eb4)
6201 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
6202 candidate, (reg_ec4 == 0));
6203
6204 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
6205 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
Jes Sorensenc7a5a192016-02-29 17:04:30 -05006206
6207 rtl8xxxu_prepare_calibrate(priv, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006208}
6209
Jes Sorensene1547c52016-02-29 17:04:35 -05006210static void rtl8723bu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
6211{
6212 struct device *dev = &priv->udev->dev;
6213 int result[4][8]; /* last is final result */
6214 int i, candidate;
6215 bool path_a_ok, path_b_ok;
6216 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
6217 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
6218 u32 val32, bt_control;
6219 s32 reg_tmp = 0;
6220 bool simu;
6221
6222 rtl8xxxu_prepare_calibrate(priv, 1);
6223
6224 memset(result, 0, sizeof(result));
6225 candidate = -1;
6226
6227 path_a_ok = false;
6228 path_b_ok = false;
6229
6230 bt_control = rtl8xxxu_read32(priv, REG_BT_CONTROL_8723BU);
6231
6232 for (i = 0; i < 3; i++) {
6233 rtl8723bu_phy_iqcalibrate(priv, result, i);
6234
6235 if (i == 1) {
6236 simu = rtl8723bu_simularity_compare(priv, result, 0, 1);
6237 if (simu) {
6238 candidate = 0;
6239 break;
6240 }
6241 }
6242
6243 if (i == 2) {
6244 simu = rtl8723bu_simularity_compare(priv, result, 0, 2);
6245 if (simu) {
6246 candidate = 0;
6247 break;
6248 }
6249
6250 simu = rtl8723bu_simularity_compare(priv, result, 1, 2);
6251 if (simu) {
6252 candidate = 1;
6253 } else {
6254 for (i = 0; i < 8; i++)
6255 reg_tmp += result[3][i];
6256
6257 if (reg_tmp)
6258 candidate = 3;
6259 else
6260 candidate = -1;
6261 }
6262 }
6263 }
6264
6265 for (i = 0; i < 4; i++) {
6266 reg_e94 = result[i][0];
6267 reg_e9c = result[i][1];
6268 reg_ea4 = result[i][2];
6269 reg_eac = result[i][3];
6270 reg_eb4 = result[i][4];
6271 reg_ebc = result[i][5];
6272 reg_ec4 = result[i][6];
6273 reg_ecc = result[i][7];
6274 }
6275
6276 if (candidate >= 0) {
6277 reg_e94 = result[candidate][0];
6278 priv->rege94 = reg_e94;
6279 reg_e9c = result[candidate][1];
6280 priv->rege9c = reg_e9c;
6281 reg_ea4 = result[candidate][2];
6282 reg_eac = result[candidate][3];
6283 reg_eb4 = result[candidate][4];
6284 priv->regeb4 = reg_eb4;
6285 reg_ebc = result[candidate][5];
6286 priv->regebc = reg_ebc;
6287 reg_ec4 = result[candidate][6];
6288 reg_ecc = result[candidate][7];
6289 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
6290 dev_dbg(dev,
6291 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
6292 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
6293 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
6294 path_a_ok = true;
6295 path_b_ok = true;
6296 } else {
6297 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
6298 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
6299 }
6300
6301 if (reg_e94 && candidate >= 0)
6302 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
6303 candidate, (reg_ea4 == 0));
6304
6305 if (priv->tx_paths > 1 && reg_eb4)
6306 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
6307 candidate, (reg_ec4 == 0));
6308
6309 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
6310 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
6311
6312 rtl8xxxu_write32(priv, REG_BT_CONTROL_8723BU, bt_control);
6313
6314 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_WE_LUT);
6315 val32 |= 0x80000;
6316 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_WE_LUT, val32);
6317 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_RCK_OS, 0x18000);
6318 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G1, 0x0001f);
6319 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_TXPA_G2, 0xe6177);
6320 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED);
6321 val32 |= 0x20;
6322 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_UNKNOWN_ED, val32);
6323 rtl8xxxu_write_rfreg(priv, RF_A, 0x43, 0x300bd);
6324
Jes Sorensen15f9dc92016-04-14 14:58:54 -04006325 if (priv->rf_paths > 1)
6326 dev_dbg(dev, "%s: 8723BU 2T not supported\n", __func__);
6327
Jes Sorensene1547c52016-02-29 17:04:35 -05006328 rtl8xxxu_prepare_calibrate(priv, 0);
6329}
6330
Jes Sorensenf991f4e2016-04-07 14:19:32 -04006331static void rtl8192eu_phy_iq_calibrate(struct rtl8xxxu_priv *priv)
6332{
6333 struct device *dev = &priv->udev->dev;
6334 int result[4][8]; /* last is final result */
6335 int i, candidate;
6336 bool path_a_ok, path_b_ok;
6337 u32 reg_e94, reg_e9c, reg_ea4, reg_eac;
6338 u32 reg_eb4, reg_ebc, reg_ec4, reg_ecc;
6339 bool simu;
6340
6341 memset(result, 0, sizeof(result));
6342 candidate = -1;
6343
6344 path_a_ok = false;
6345 path_b_ok = false;
6346
6347 for (i = 0; i < 3; i++) {
6348 rtl8192eu_phy_iqcalibrate(priv, result, i);
6349
6350 if (i == 1) {
6351 simu = rtl8723bu_simularity_compare(priv, result, 0, 1);
6352 if (simu) {
6353 candidate = 0;
6354 break;
6355 }
6356 }
6357
6358 if (i == 2) {
6359 simu = rtl8723bu_simularity_compare(priv, result, 0, 2);
6360 if (simu) {
6361 candidate = 0;
6362 break;
6363 }
6364
6365 simu = rtl8723bu_simularity_compare(priv, result, 1, 2);
6366 if (simu)
6367 candidate = 1;
6368 else
6369 candidate = 3;
6370 }
6371 }
6372
6373 for (i = 0; i < 4; i++) {
6374 reg_e94 = result[i][0];
6375 reg_e9c = result[i][1];
6376 reg_ea4 = result[i][2];
6377 reg_eac = result[i][3];
6378 reg_eb4 = result[i][4];
6379 reg_ebc = result[i][5];
6380 reg_ec4 = result[i][6];
6381 reg_ecc = result[i][7];
6382 }
6383
6384 if (candidate >= 0) {
6385 reg_e94 = result[candidate][0];
6386 priv->rege94 = reg_e94;
6387 reg_e9c = result[candidate][1];
6388 priv->rege9c = reg_e9c;
6389 reg_ea4 = result[candidate][2];
6390 reg_eac = result[candidate][3];
6391 reg_eb4 = result[candidate][4];
6392 priv->regeb4 = reg_eb4;
6393 reg_ebc = result[candidate][5];
6394 priv->regebc = reg_ebc;
6395 reg_ec4 = result[candidate][6];
6396 reg_ecc = result[candidate][7];
6397 dev_dbg(dev, "%s: candidate is %x\n", __func__, candidate);
6398 dev_dbg(dev,
6399 "%s: e94 =%x e9c=%x ea4=%x eac=%x eb4=%x ebc=%x ec4=%x "
6400 "ecc=%x\n ", __func__, reg_e94, reg_e9c,
6401 reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4, reg_ecc);
6402 path_a_ok = true;
6403 path_b_ok = true;
6404 } else {
6405 reg_e94 = reg_eb4 = priv->rege94 = priv->regeb4 = 0x100;
6406 reg_e9c = reg_ebc = priv->rege9c = priv->regebc = 0x0;
6407 }
6408
6409 if (reg_e94 && candidate >= 0)
6410 rtl8xxxu_fill_iqk_matrix_a(priv, path_a_ok, result,
6411 candidate, (reg_ea4 == 0));
6412
6413 if (priv->rf_paths > 1)
6414 rtl8xxxu_fill_iqk_matrix_b(priv, path_b_ok, result,
6415 candidate, (reg_ec4 == 0));
6416
6417 rtl8xxxu_save_regs(priv, rtl8723au_iqk_phy_iq_bb_reg,
6418 priv->bb_recovery_backup, RTL8XXXU_BB_REGS);
6419}
6420
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006421static void rtl8723a_phy_lc_calibrate(struct rtl8xxxu_priv *priv)
6422{
6423 u32 val32;
6424 u32 rf_amode, rf_bmode = 0, lstf;
6425
6426 /* Check continuous TX and Packet TX */
6427 lstf = rtl8xxxu_read32(priv, REG_OFDM1_LSTF);
6428
6429 if (lstf & OFDM_LSTF_MASK) {
6430 /* Disable all continuous TX */
6431 val32 = lstf & ~OFDM_LSTF_MASK;
6432 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, val32);
6433
6434 /* Read original RF mode Path A */
6435 rf_amode = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_AC);
6436
6437 /* Set RF mode to standby Path A */
6438 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC,
6439 (rf_amode & 0x8ffff) | 0x10000);
6440
6441 /* Path-B */
6442 if (priv->tx_paths > 1) {
6443 rf_bmode = rtl8xxxu_read_rfreg(priv, RF_B,
6444 RF6052_REG_AC);
6445
6446 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
6447 (rf_bmode & 0x8ffff) | 0x10000);
6448 }
6449 } else {
6450 /* Deal with Packet TX case */
6451 /* block all queues */
6452 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
6453 }
6454
6455 /* Start LC calibration */
Jes Sorensen0d698de2016-02-29 17:04:36 -05006456 if (priv->fops->has_s0s1)
6457 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdfbe0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006458 val32 = rtl8xxxu_read_rfreg(priv, RF_A, RF6052_REG_MODE_AG);
6459 val32 |= 0x08000;
6460 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_MODE_AG, val32);
6461
6462 msleep(100);
6463
Jes Sorensen0d698de2016-02-29 17:04:36 -05006464 if (priv->fops->has_s0s1)
6465 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_S0S1, 0xdffe0);
6466
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006467 /* Restore original parameters */
6468 if (lstf & OFDM_LSTF_MASK) {
6469 /* Path-A */
6470 rtl8xxxu_write32(priv, REG_OFDM1_LSTF, lstf);
6471 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_AC, rf_amode);
6472
6473 /* Path-B */
6474 if (priv->tx_paths > 1)
6475 rtl8xxxu_write_rfreg(priv, RF_B, RF6052_REG_AC,
6476 rf_bmode);
6477 } else /* Deal with Packet TX case */
6478 rtl8xxxu_write8(priv, REG_TXPAUSE, 0x00);
6479}
6480
6481static int rtl8xxxu_set_mac(struct rtl8xxxu_priv *priv)
6482{
6483 int i;
6484 u16 reg;
6485
6486 reg = REG_MACID;
6487
6488 for (i = 0; i < ETH_ALEN; i++)
6489 rtl8xxxu_write8(priv, reg + i, priv->mac_addr[i]);
6490
6491 return 0;
6492}
6493
6494static int rtl8xxxu_set_bssid(struct rtl8xxxu_priv *priv, const u8 *bssid)
6495{
6496 int i;
6497 u16 reg;
6498
6499 dev_dbg(&priv->udev->dev, "%s: (%pM)\n", __func__, bssid);
6500
6501 reg = REG_BSSID;
6502
6503 for (i = 0; i < ETH_ALEN; i++)
6504 rtl8xxxu_write8(priv, reg + i, bssid[i]);
6505
6506 return 0;
6507}
6508
6509static void
6510rtl8xxxu_set_ampdu_factor(struct rtl8xxxu_priv *priv, u8 ampdu_factor)
6511{
6512 u8 vals[4] = { 0x41, 0xa8, 0x72, 0xb9 };
6513 u8 max_agg = 0xf;
6514 int i;
6515
6516 ampdu_factor = 1 << (ampdu_factor + 2);
6517 if (ampdu_factor > max_agg)
6518 ampdu_factor = max_agg;
6519
6520 for (i = 0; i < 4; i++) {
6521 if ((vals[i] & 0xf0) > (ampdu_factor << 4))
6522 vals[i] = (vals[i] & 0x0f) | (ampdu_factor << 4);
6523
6524 if ((vals[i] & 0x0f) > ampdu_factor)
6525 vals[i] = (vals[i] & 0xf0) | ampdu_factor;
6526
6527 rtl8xxxu_write8(priv, REG_AGGLEN_LMT + i, vals[i]);
6528 }
6529}
6530
6531static void rtl8xxxu_set_ampdu_min_space(struct rtl8xxxu_priv *priv, u8 density)
6532{
6533 u8 val8;
6534
6535 val8 = rtl8xxxu_read8(priv, REG_AMPDU_MIN_SPACE);
6536 val8 &= 0xf8;
6537 val8 |= density;
6538 rtl8xxxu_write8(priv, REG_AMPDU_MIN_SPACE, val8);
6539}
6540
6541static int rtl8xxxu_active_to_emu(struct rtl8xxxu_priv *priv)
6542{
6543 u8 val8;
Colin Ian King37ba4b62016-04-14 16:37:07 -04006544 int count, ret = 0;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006545
6546 /* Start of rtl8723AU_card_enable_flow */
6547 /* Act to Cardemu sequence*/
6548 /* Turn off RF */
6549 rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
6550
6551 /* 0x004E[7] = 0, switch DPDT_SEL_P output from register 0x0065[2] */
6552 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
6553 val8 &= ~LEDCFG2_DPDT_SELECT;
6554 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
6555
6556 /* 0x0005[1] = 1 turn off MAC by HW state machine*/
6557 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6558 val8 |= BIT(1);
6559 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6560
6561 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6562 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6563 if ((val8 & BIT(1)) == 0)
6564 break;
6565 udelay(10);
6566 }
6567
6568 if (!count) {
6569 dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
6570 __func__);
6571 ret = -EBUSY;
6572 goto exit;
6573 }
6574
6575 /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
6576 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6577 val8 |= SYS_ISO_ANALOG_IPS;
6578 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6579
6580 /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
6581 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6582 val8 &= ~LDOA15_ENABLE;
6583 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6584
6585exit:
6586 return ret;
6587}
6588
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05006589static int rtl8723bu_active_to_emu(struct rtl8xxxu_priv *priv)
6590{
6591 u8 val8;
6592 u16 val16;
6593 u32 val32;
Colin Ian King37ba4b62016-04-14 16:37:07 -04006594 int count, ret = 0;
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05006595
6596 /* Turn off RF */
6597 rtl8xxxu_write8(priv, REG_RF_CTRL, 0);
6598
6599 /* Enable rising edge triggering interrupt */
6600 val16 = rtl8xxxu_read16(priv, REG_GPIO_INTM);
6601 val16 &= ~GPIO_INTM_EDGE_TRIG_IRQ;
6602 rtl8xxxu_write16(priv, REG_GPIO_INTM, val16);
6603
6604 /* Release WLON reset 0x04[16]= 1*/
Jes Sorensen8e254962016-04-14 16:37:12 -04006605 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05006606 val32 |= APS_FSMCO_WLON_RESET;
Jes Sorensen8e254962016-04-14 16:37:12 -04006607 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05006608
6609 /* 0x0005[1] = 1 turn off MAC by HW state machine*/
6610 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6611 val8 |= BIT(1);
6612 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6613
6614 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6615 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6616 if ((val8 & BIT(1)) == 0)
6617 break;
6618 udelay(10);
6619 }
6620
6621 if (!count) {
6622 dev_warn(&priv->udev->dev, "%s: Disabling MAC timed out\n",
6623 __func__);
6624 ret = -EBUSY;
6625 goto exit;
6626 }
6627
6628 /* Enable BT control XTAL setting */
6629 val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
6630 val8 &= ~AFE_MISC_WL_XTAL_CTRL;
6631 rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
6632
6633 /* 0x0000[5] = 1 analog Ips to digital, 1:isolation */
6634 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6635 val8 |= SYS_ISO_ANALOG_IPS;
6636 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6637
6638 /* 0x0020[0] = 0 disable LDOA12 MACRO block*/
6639 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6640 val8 &= ~LDOA15_ENABLE;
6641 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6642
6643exit:
6644 return ret;
6645}
6646
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006647static int rtl8xxxu_active_to_lps(struct rtl8xxxu_priv *priv)
6648{
6649 u8 val8;
6650 u8 val32;
Colin Ian King37ba4b62016-04-14 16:37:07 -04006651 int count, ret = 0;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006652
6653 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
6654
6655 /*
6656 * Poll - wait for RX packet to complete
6657 */
6658 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6659 val32 = rtl8xxxu_read32(priv, 0x5f8);
6660 if (!val32)
6661 break;
6662 udelay(10);
6663 }
6664
6665 if (!count) {
6666 dev_warn(&priv->udev->dev,
6667 "%s: RX poll timed out (0x05f8)\n", __func__);
6668 ret = -EBUSY;
6669 goto exit;
6670 }
6671
6672 /* Disable CCK and OFDM, clock gated */
6673 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
6674 val8 &= ~SYS_FUNC_BBRSTB;
6675 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
6676
6677 udelay(2);
6678
6679 /* Reset baseband */
6680 val8 = rtl8xxxu_read8(priv, REG_SYS_FUNC);
6681 val8 &= ~SYS_FUNC_BB_GLB_RSTN;
6682 rtl8xxxu_write8(priv, REG_SYS_FUNC, val8);
6683
6684 /* Reset MAC TRX */
6685 val8 = rtl8xxxu_read8(priv, REG_CR);
6686 val8 = CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE;
6687 rtl8xxxu_write8(priv, REG_CR, val8);
6688
6689 /* Reset MAC TRX */
6690 val8 = rtl8xxxu_read8(priv, REG_CR + 1);
6691 val8 &= ~BIT(1); /* CR_SECURITY_ENABLE */
6692 rtl8xxxu_write8(priv, REG_CR + 1, val8);
6693
6694 /* Respond TX OK to scheduler */
6695 val8 = rtl8xxxu_read8(priv, REG_DUAL_TSF_RST);
6696 val8 |= DUAL_TSF_TX_OK;
6697 rtl8xxxu_write8(priv, REG_DUAL_TSF_RST, val8);
6698
6699exit:
6700 return ret;
6701}
6702
Jes Sorensenc05a9db2016-02-29 17:04:03 -05006703static void rtl8723a_disabled_to_emu(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006704{
6705 u8 val8;
6706
6707 /* Clear suspend enable and power down enable*/
6708 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6709 val8 &= ~(BIT(3) | BIT(7));
6710 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6711
6712 /* 0x48[16] = 0 to disable GPIO9 as EXT WAKEUP*/
6713 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
6714 val8 &= ~BIT(0);
6715 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
6716
6717 /* 0x04[12:11] = 11 enable WL suspend*/
6718 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6719 val8 &= ~(BIT(3) | BIT(4));
6720 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6721}
6722
Jes Sorensenc05a9db2016-02-29 17:04:03 -05006723static void rtl8192e_disabled_to_emu(struct rtl8xxxu_priv *priv)
6724{
6725 u8 val8;
6726
6727 /* Clear suspend enable and power down enable*/
6728 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6729 val8 &= ~(BIT(3) | BIT(4));
6730 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6731}
6732
6733static int rtl8192e_emu_to_active(struct rtl8xxxu_priv *priv)
6734{
6735 u8 val8;
6736 u32 val32;
6737 int count, ret = 0;
6738
6739 /* disable HWPDN 0x04[15]=0*/
6740 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6741 val8 &= ~BIT(7);
6742 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6743
6744 /* disable SW LPS 0x04[10]= 0 */
6745 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6746 val8 &= ~BIT(2);
6747 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6748
6749 /* disable WL suspend*/
6750 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6751 val8 &= ~(BIT(3) | BIT(4));
6752 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6753
6754 /* wait till 0x04[17] = 1 power ready*/
6755 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6756 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6757 if (val32 & BIT(17))
6758 break;
6759
6760 udelay(10);
6761 }
6762
6763 if (!count) {
6764 ret = -EBUSY;
6765 goto exit;
6766 }
6767
6768 /* We should be able to optimize the following three entries into one */
6769
6770 /* release WLON reset 0x04[16]= 1*/
6771 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
6772 val8 |= BIT(0);
6773 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
6774
6775 /* set, then poll until 0 */
6776 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6777 val32 |= APS_FSMCO_MAC_ENABLE;
6778 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6779
6780 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6781 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6782 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
6783 ret = 0;
6784 break;
6785 }
6786 udelay(10);
6787 }
6788
6789 if (!count) {
6790 ret = -EBUSY;
6791 goto exit;
6792 }
6793
6794exit:
6795 return ret;
6796}
6797
6798static int rtl8723a_emu_to_active(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04006799{
6800 u8 val8;
6801 u32 val32;
6802 int count, ret = 0;
6803
6804 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface*/
6805 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6806 val8 |= LDOA15_ENABLE;
6807 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6808
6809 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
6810 val8 = rtl8xxxu_read8(priv, 0x0067);
6811 val8 &= ~BIT(4);
6812 rtl8xxxu_write8(priv, 0x0067, val8);
6813
6814 mdelay(1);
6815
6816 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
6817 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6818 val8 &= ~SYS_ISO_ANALOG_IPS;
6819 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6820
6821 /* disable SW LPS 0x04[10]= 0 */
6822 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6823 val8 &= ~BIT(2);
6824 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6825
6826 /* wait till 0x04[17] = 1 power ready*/
6827 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6828 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6829 if (val32 & BIT(17))
6830 break;
6831
6832 udelay(10);
6833 }
6834
6835 if (!count) {
6836 ret = -EBUSY;
6837 goto exit;
6838 }
6839
6840 /* We should be able to optimize the following three entries into one */
6841
6842 /* release WLON reset 0x04[16]= 1*/
6843 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
6844 val8 |= BIT(0);
6845 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
6846
6847 /* disable HWPDN 0x04[15]= 0*/
6848 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6849 val8 &= ~BIT(7);
6850 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6851
6852 /* disable WL suspend*/
6853 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
6854 val8 &= ~(BIT(3) | BIT(4));
6855 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
6856
6857 /* set, then poll until 0 */
6858 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6859 val32 |= APS_FSMCO_MAC_ENABLE;
6860 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6861
6862 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6863 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6864 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
6865 ret = 0;
6866 break;
6867 }
6868 udelay(10);
6869 }
6870
6871 if (!count) {
6872 ret = -EBUSY;
6873 goto exit;
6874 }
6875
6876 /* 0x4C[23] = 0x4E[7] = 1, switch DPDT_SEL_P output from WL BB */
6877 /*
6878 * Note: Vendor driver actually clears this bit, despite the
6879 * documentation claims it's being set!
6880 */
6881 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
6882 val8 |= LEDCFG2_DPDT_SELECT;
6883 val8 &= ~LEDCFG2_DPDT_SELECT;
6884 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
6885
6886exit:
6887 return ret;
6888}
6889
Jes Sorensen42836db2016-02-29 17:04:52 -05006890static int rtl8723b_emu_to_active(struct rtl8xxxu_priv *priv)
6891{
6892 u8 val8;
6893 u32 val32;
6894 int count, ret = 0;
6895
6896 /* 0x20[0] = 1 enable LDOA12 MACRO block for all interface */
6897 val8 = rtl8xxxu_read8(priv, REG_LDOA15_CTRL);
6898 val8 |= LDOA15_ENABLE;
6899 rtl8xxxu_write8(priv, REG_LDOA15_CTRL, val8);
6900
6901 /* 0x67[0] = 0 to disable BT_GPS_SEL pins*/
6902 val8 = rtl8xxxu_read8(priv, 0x0067);
6903 val8 &= ~BIT(4);
6904 rtl8xxxu_write8(priv, 0x0067, val8);
6905
6906 mdelay(1);
6907
6908 /* 0x00[5] = 0 release analog Ips to digital, 1:isolation */
6909 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
6910 val8 &= ~SYS_ISO_ANALOG_IPS;
6911 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
6912
6913 /* Disable SW LPS 0x04[10]= 0 */
6914 val32 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
6915 val32 &= ~APS_FSMCO_SW_LPS;
6916 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6917
6918 /* Wait until 0x04[17] = 1 power ready */
6919 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6920 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6921 if (val32 & BIT(17))
6922 break;
6923
6924 udelay(10);
6925 }
6926
6927 if (!count) {
6928 ret = -EBUSY;
6929 goto exit;
6930 }
6931
6932 /* We should be able to optimize the following three entries into one */
6933
6934 /* Release WLON reset 0x04[16]= 1*/
6935 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6936 val32 |= APS_FSMCO_WLON_RESET;
6937 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6938
6939 /* Disable HWPDN 0x04[15]= 0*/
6940 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6941 val32 &= ~APS_FSMCO_HW_POWERDOWN;
6942 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6943
6944 /* Disable WL suspend*/
6945 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6946 val32 &= ~(APS_FSMCO_HW_SUSPEND | APS_FSMCO_PCIE);
6947 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6948
6949 /* Set, then poll until 0 */
6950 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6951 val32 |= APS_FSMCO_MAC_ENABLE;
6952 rtl8xxxu_write32(priv, REG_APS_FSMCO, val32);
6953
6954 for (count = RTL8XXXU_MAX_REG_POLL; count; count--) {
6955 val32 = rtl8xxxu_read32(priv, REG_APS_FSMCO);
6956 if ((val32 & APS_FSMCO_MAC_ENABLE) == 0) {
6957 ret = 0;
6958 break;
6959 }
6960 udelay(10);
6961 }
6962
6963 if (!count) {
6964 ret = -EBUSY;
6965 goto exit;
6966 }
6967
6968 /* Enable WL control XTAL setting */
6969 val8 = rtl8xxxu_read8(priv, REG_AFE_MISC);
6970 val8 |= AFE_MISC_WL_XTAL_CTRL;
6971 rtl8xxxu_write8(priv, REG_AFE_MISC, val8);
6972
6973 /* Enable falling edge triggering interrupt */
6974 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 1);
6975 val8 |= BIT(1);
6976 rtl8xxxu_write8(priv, REG_GPIO_INTM + 1, val8);
6977
6978 /* Enable GPIO9 interrupt mode */
6979 val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2 + 1);
6980 val8 |= BIT(1);
6981 rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2 + 1, val8);
6982
6983 /* Enable GPIO9 input mode */
6984 val8 = rtl8xxxu_read8(priv, REG_GPIO_IO_SEL_2);
6985 val8 &= ~BIT(1);
6986 rtl8xxxu_write8(priv, REG_GPIO_IO_SEL_2, val8);
6987
6988 /* Enable HSISR GPIO[C:0] interrupt */
6989 val8 = rtl8xxxu_read8(priv, REG_HSIMR);
6990 val8 |= BIT(0);
6991 rtl8xxxu_write8(priv, REG_HSIMR, val8);
6992
6993 /* Enable HSISR GPIO9 interrupt */
6994 val8 = rtl8xxxu_read8(priv, REG_HSIMR + 2);
6995 val8 |= BIT(1);
6996 rtl8xxxu_write8(priv, REG_HSIMR + 2, val8);
6997
6998 val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL);
6999 val8 |= MULTI_WIFI_HW_ROF_EN;
7000 rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL, val8);
7001
7002 /* For GPIO9 internal pull high setting BIT(14) */
7003 val8 = rtl8xxxu_read8(priv, REG_MULTI_FUNC_CTRL + 1);
7004 val8 |= BIT(6);
7005 rtl8xxxu_write8(priv, REG_MULTI_FUNC_CTRL + 1, val8);
7006
7007exit:
7008 return ret;
7009}
7010
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007011static int rtl8xxxu_emu_to_disabled(struct rtl8xxxu_priv *priv)
7012{
7013 u8 val8;
7014
7015 /* 0x0007[7:0] = 0x20 SOP option to disable BG/MB */
7016 rtl8xxxu_write8(priv, REG_APS_FSMCO + 3, 0x20);
7017
7018 /* 0x04[12:11] = 01 enable WL suspend */
7019 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
7020 val8 &= ~BIT(4);
7021 val8 |= BIT(3);
7022 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
7023
7024 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
7025 val8 |= BIT(7);
7026 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
7027
7028 /* 0x48[16] = 1 to enable GPIO9 as EXT wakeup */
7029 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
7030 val8 |= BIT(0);
7031 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
7032
7033 return 0;
7034}
7035
Jes Sorensen430b4542016-02-29 17:05:48 -05007036static int rtl8xxxu_flush_fifo(struct rtl8xxxu_priv *priv)
7037{
Jes Sorensen145428e2016-02-29 17:05:49 -05007038 struct device *dev = &priv->udev->dev;
Jes Sorensen430b4542016-02-29 17:05:48 -05007039 u32 val32;
7040 int retry, retval;
7041
7042 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
7043
7044 val32 = rtl8xxxu_read32(priv, REG_RXPKT_NUM);
7045 val32 |= RXPKT_NUM_RW_RELEASE_EN;
7046 rtl8xxxu_write32(priv, REG_RXPKT_NUM, val32);
7047
7048 retry = 100;
7049 retval = -EBUSY;
7050
7051 do {
7052 val32 = rtl8xxxu_read32(priv, REG_RXPKT_NUM);
7053 if (val32 & RXPKT_NUM_RXDMA_IDLE) {
7054 retval = 0;
7055 break;
7056 }
7057 } while (retry--);
7058
7059 rtl8xxxu_write16(priv, REG_RQPN_NPQ, 0);
7060 rtl8xxxu_write32(priv, REG_RQPN, 0x80000000);
7061 mdelay(2);
Jes Sorensen145428e2016-02-29 17:05:49 -05007062
7063 if (!retry)
7064 dev_warn(dev, "Failed to flush FIFO\n");
Jes Sorensen430b4542016-02-29 17:05:48 -05007065
7066 return retval;
7067}
7068
Jes Sorensen747bf232016-04-14 14:59:04 -04007069static void rtl8xxxu_gen1_usb_quirks(struct rtl8xxxu_priv *priv)
7070{
7071 /* Fix USB interface interference issue */
7072 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
7073 rtl8xxxu_write8(priv, 0xfe41, 0x8d);
7074 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7075 /*
7076 * This sets TXDMA_OFFSET_DROP_DATA_EN (bit 9) as well as bits
7077 * 8 and 5, for which I have found no documentation.
7078 */
7079 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, 0xfd0320);
7080
7081 /*
7082 * Solve too many protocol error on USB bus.
7083 * Can't do this for 8188/8192 UMC A cut parts
7084 */
7085 if (!(!priv->chip_cut && priv->vendor_umc)) {
7086 rtl8xxxu_write8(priv, 0xfe40, 0xe6);
7087 rtl8xxxu_write8(priv, 0xfe41, 0x94);
7088 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7089
7090 rtl8xxxu_write8(priv, 0xfe40, 0xe0);
7091 rtl8xxxu_write8(priv, 0xfe41, 0x19);
7092 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7093
7094 rtl8xxxu_write8(priv, 0xfe40, 0xe5);
7095 rtl8xxxu_write8(priv, 0xfe41, 0x91);
7096 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7097
7098 rtl8xxxu_write8(priv, 0xfe40, 0xe2);
7099 rtl8xxxu_write8(priv, 0xfe41, 0x81);
7100 rtl8xxxu_write8(priv, 0xfe42, 0x80);
7101 }
7102}
7103
7104static void rtl8xxxu_gen2_usb_quirks(struct rtl8xxxu_priv *priv)
7105{
7106 u32 val32;
7107
7108 val32 = rtl8xxxu_read32(priv, REG_TXDMA_OFFSET_CHK);
7109 val32 |= TXDMA_OFFSET_DROP_DATA_EN;
7110 rtl8xxxu_write32(priv, REG_TXDMA_OFFSET_CHK, val32);
7111}
7112
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007113static int rtl8723au_power_on(struct rtl8xxxu_priv *priv)
7114{
7115 u8 val8;
7116 u16 val16;
7117 u32 val32;
7118 int ret;
7119
7120 /*
7121 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
7122 */
7123 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
7124
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007125 rtl8723a_disabled_to_emu(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007126
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007127 ret = rtl8723a_emu_to_active(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007128 if (ret)
7129 goto exit;
7130
7131 /*
7132 * 0x0004[19] = 1, reset 8051
7133 */
7134 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 2);
7135 val8 |= BIT(3);
7136 rtl8xxxu_write8(priv, REG_APS_FSMCO + 2, val8);
7137
7138 /*
7139 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7140 * Set CR bit10 to enable 32k calibration.
7141 */
7142 val16 = rtl8xxxu_read16(priv, REG_CR);
7143 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7144 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
7145 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
7146 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
7147 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
7148 rtl8xxxu_write16(priv, REG_CR, val16);
7149
7150 /* For EFuse PG */
7151 val32 = rtl8xxxu_read32(priv, REG_EFUSE_CTRL);
7152 val32 &= ~(BIT(28) | BIT(29) | BIT(30));
7153 val32 |= (0x06 << 28);
7154 rtl8xxxu_write32(priv, REG_EFUSE_CTRL, val32);
7155exit:
7156 return ret;
7157}
7158
Jes Sorensen42836db2016-02-29 17:04:52 -05007159static int rtl8723bu_power_on(struct rtl8xxxu_priv *priv)
7160{
7161 u8 val8;
7162 u16 val16;
7163 u32 val32;
7164 int ret;
7165
7166 rtl8723a_disabled_to_emu(priv);
7167
7168 ret = rtl8723b_emu_to_active(priv);
7169 if (ret)
7170 goto exit;
7171
7172 /*
7173 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7174 * Set CR bit10 to enable 32k calibration.
7175 */
7176 val16 = rtl8xxxu_read16(priv, REG_CR);
7177 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7178 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
7179 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
7180 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
7181 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
7182 rtl8xxxu_write16(priv, REG_CR, val16);
7183
7184 /*
7185 * BT coexist power on settings. This is identical for 1 and 2
7186 * antenna parts.
7187 */
7188 rtl8xxxu_write8(priv, REG_PAD_CTRL1 + 3, 0x20);
7189
7190 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
7191 val16 |= SYS_FUNC_BBRSTB | SYS_FUNC_BB_GLB_RSTN;
7192 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
7193
7194 rtl8xxxu_write8(priv, REG_BT_CONTROL_8723BU + 1, 0x18);
7195 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
7196 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
7197 /* Antenna inverse */
7198 rtl8xxxu_write8(priv, 0xfe08, 0x01);
7199
7200 val16 = rtl8xxxu_read16(priv, REG_PWR_DATA);
7201 val16 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
7202 rtl8xxxu_write16(priv, REG_PWR_DATA, val16);
7203
7204 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
7205 val32 |= LEDCFG0_DPDT_SELECT;
7206 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
7207
7208 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
7209 val8 &= ~PAD_CTRL1_SW_DPDT_SEL_DATA;
7210 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
7211exit:
7212 return ret;
7213}
7214
Kalle Valoc0963772015-10-25 18:24:38 +02007215#ifdef CONFIG_RTL8XXXU_UNTESTED
7216
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007217static int rtl8192cu_power_on(struct rtl8xxxu_priv *priv)
7218{
7219 u8 val8;
7220 u16 val16;
7221 u32 val32;
7222 int i;
7223
7224 for (i = 100; i; i--) {
7225 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO);
7226 if (val8 & APS_FSMCO_PFM_ALDN)
7227 break;
7228 }
7229
7230 if (!i) {
7231 pr_info("%s: Poll failed\n", __func__);
7232 return -ENODEV;
7233 }
7234
7235 /*
7236 * RSV_CTRL 0x001C[7:0] = 0x00, unlock ISO/CLK/Power control register
7237 */
7238 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0);
7239 rtl8xxxu_write8(priv, REG_SPS0_CTRL, 0x2b);
7240 udelay(100);
7241
7242 val8 = rtl8xxxu_read8(priv, REG_LDOV12D_CTRL);
7243 if (!(val8 & LDOV12D_ENABLE)) {
7244 pr_info("%s: Enabling LDOV12D (%02x)\n", __func__, val8);
7245 val8 |= LDOV12D_ENABLE;
7246 rtl8xxxu_write8(priv, REG_LDOV12D_CTRL, val8);
7247
7248 udelay(100);
7249
7250 val8 = rtl8xxxu_read8(priv, REG_SYS_ISO_CTRL);
7251 val8 &= ~SYS_ISO_MD2PP;
7252 rtl8xxxu_write8(priv, REG_SYS_ISO_CTRL, val8);
7253 }
7254
7255 /*
7256 * Auto enable WLAN
7257 */
7258 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
7259 val16 |= APS_FSMCO_MAC_ENABLE;
7260 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
7261
7262 for (i = 1000; i; i--) {
7263 val16 = rtl8xxxu_read16(priv, REG_APS_FSMCO);
7264 if (!(val16 & APS_FSMCO_MAC_ENABLE))
7265 break;
7266 }
7267 if (!i) {
7268 pr_info("%s: FSMCO_MAC_ENABLE poll failed\n", __func__);
7269 return -EBUSY;
7270 }
7271
7272 /*
7273 * Enable radio, GPIO, LED
7274 */
7275 val16 = APS_FSMCO_HW_SUSPEND | APS_FSMCO_ENABLE_POWERDOWN |
7276 APS_FSMCO_PFM_ALDN;
7277 rtl8xxxu_write16(priv, REG_APS_FSMCO, val16);
7278
7279 /*
7280 * Release RF digital isolation
7281 */
7282 val16 = rtl8xxxu_read16(priv, REG_SYS_ISO_CTRL);
7283 val16 &= ~SYS_ISO_DIOR;
7284 rtl8xxxu_write16(priv, REG_SYS_ISO_CTRL, val16);
7285
7286 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
7287 val8 &= ~APSD_CTRL_OFF;
7288 rtl8xxxu_write8(priv, REG_APSD_CTRL, val8);
7289 for (i = 200; i; i--) {
7290 val8 = rtl8xxxu_read8(priv, REG_APSD_CTRL);
7291 if (!(val8 & APSD_CTRL_OFF_STATUS))
7292 break;
7293 }
7294
7295 if (!i) {
7296 pr_info("%s: APSD_CTRL poll failed\n", __func__);
7297 return -EBUSY;
7298 }
7299
7300 /*
7301 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7302 */
7303 val16 = rtl8xxxu_read16(priv, REG_CR);
7304 val16 |= CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7305 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE | CR_PROTOCOL_ENABLE |
7306 CR_SCHEDULE_ENABLE | CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE;
7307 rtl8xxxu_write16(priv, REG_CR, val16);
7308
Jes Sorensenb9f9d692016-04-14 16:37:15 -04007309 rtl8xxxu_write8(priv, 0xfe10, 0x19);
7310
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007311 /*
7312 * Workaround for 8188RU LNA power leakage problem.
7313 */
Jes Sorensen8d95c802016-04-14 16:37:11 -04007314 if (priv->rtl_chip == RTL8188R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007315 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
7316 val32 &= ~BIT(1);
7317 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
7318 }
7319 return 0;
7320}
7321
Kalle Valoc0963772015-10-25 18:24:38 +02007322#endif
7323
Jes Sorensen28e460b02016-04-07 14:19:33 -04007324/*
7325 * This is needed for 8723bu as well, presumable
7326 */
7327static void rtl8192e_crystal_afe_adjust(struct rtl8xxxu_priv *priv)
7328{
7329 u8 val8;
7330 u32 val32;
7331
7332 /*
7333 * 40Mhz crystal source, MAC 0x28[2]=0
7334 */
7335 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
7336 val8 &= 0xfb;
7337 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
7338
7339 val32 = rtl8xxxu_read32(priv, REG_AFE_CTRL4);
7340 val32 &= 0xfffffc7f;
7341 rtl8xxxu_write32(priv, REG_AFE_CTRL4, val32);
7342
7343 /*
7344 * 92e AFE parameter
7345 * AFE PLL KVCO selection, MAC 0x28[6]=1
7346 */
7347 val8 = rtl8xxxu_read8(priv, REG_AFE_PLL_CTRL);
7348 val8 &= 0xbf;
7349 rtl8xxxu_write8(priv, REG_AFE_PLL_CTRL, val8);
7350
7351 /*
7352 * AFE PLL KVCO selection, MAC 0x78[21]=0
7353 */
7354 val32 = rtl8xxxu_read32(priv, REG_AFE_CTRL4);
7355 val32 &= 0xffdfffff;
7356 rtl8xxxu_write32(priv, REG_AFE_CTRL4, val32);
7357}
7358
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007359static int rtl8192eu_power_on(struct rtl8xxxu_priv *priv)
7360{
7361 u16 val16;
7362 u32 val32;
7363 int ret;
7364
7365 ret = 0;
7366
7367 val32 = rtl8xxxu_read32(priv, REG_SYS_CFG);
7368 if (val32 & SYS_CFG_SPS_LDO_SEL) {
7369 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0xc3);
7370 } else {
7371 /*
7372 * Raise 1.2V voltage
7373 */
7374 val32 = rtl8xxxu_read32(priv, REG_8192E_LDOV12_CTRL);
7375 val32 &= 0xff0fffff;
7376 val32 |= 0x00500000;
7377 rtl8xxxu_write32(priv, REG_8192E_LDOV12_CTRL, val32);
7378 rtl8xxxu_write8(priv, REG_LDO_SW_CTRL, 0x83);
7379 }
7380
Jes Sorensen28e460b02016-04-07 14:19:33 -04007381 /*
7382 * Adjust AFE before enabling PLL
7383 */
7384 rtl8192e_crystal_afe_adjust(priv);
Jes Sorensenc05a9db2016-02-29 17:04:03 -05007385 rtl8192e_disabled_to_emu(priv);
7386
7387 ret = rtl8192e_emu_to_active(priv);
7388 if (ret)
7389 goto exit;
7390
7391 rtl8xxxu_write16(priv, REG_CR, 0x0000);
7392
7393 /*
7394 * Enable MAC DMA/WMAC/SCHEDULE/SEC block
7395 * Set CR bit10 to enable 32k calibration.
7396 */
7397 val16 = rtl8xxxu_read16(priv, REG_CR);
7398 val16 |= (CR_HCI_TXDMA_ENABLE | CR_HCI_RXDMA_ENABLE |
7399 CR_TXDMA_ENABLE | CR_RXDMA_ENABLE |
7400 CR_PROTOCOL_ENABLE | CR_SCHEDULE_ENABLE |
7401 CR_MAC_TX_ENABLE | CR_MAC_RX_ENABLE |
7402 CR_SECURITY_ENABLE | CR_CALTIMER_ENABLE);
7403 rtl8xxxu_write16(priv, REG_CR, val16);
7404
7405exit:
7406 return ret;
7407}
7408
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007409static void rtl8xxxu_power_off(struct rtl8xxxu_priv *priv)
7410{
7411 u8 val8;
7412 u16 val16;
7413 u32 val32;
7414
7415 /*
7416 * Workaround for 8188RU LNA power leakage problem.
7417 */
Jes Sorensen8d95c802016-04-14 16:37:11 -04007418 if (priv->rtl_chip == RTL8188R) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007419 val32 = rtl8xxxu_read32(priv, REG_FPGA0_XCD_RF_PARM);
7420 val32 |= BIT(1);
7421 rtl8xxxu_write32(priv, REG_FPGA0_XCD_RF_PARM, val32);
7422 }
7423
Jes Sorensen430b4542016-02-29 17:05:48 -05007424 rtl8xxxu_flush_fifo(priv);
7425
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007426 rtl8xxxu_active_to_lps(priv);
7427
7428 /* Turn off RF */
7429 rtl8xxxu_write8(priv, REG_RF_CTRL, 0x00);
7430
7431 /* Reset Firmware if running in RAM */
7432 if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
7433 rtl8xxxu_firmware_self_reset(priv);
7434
7435 /* Reset MCU */
7436 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
7437 val16 &= ~SYS_FUNC_CPU_ENABLE;
7438 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
7439
7440 /* Reset MCU ready status */
7441 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
7442
7443 rtl8xxxu_active_to_emu(priv);
7444 rtl8xxxu_emu_to_disabled(priv);
7445
7446 /* Reset MCU IO Wrapper */
7447 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
7448 val8 &= ~BIT(0);
7449 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
7450
7451 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL + 1);
7452 val8 |= BIT(0);
7453 rtl8xxxu_write8(priv, REG_RSV_CTRL + 1, val8);
7454
7455 /* RSV_CTRL 0x1C[7:0] = 0x0e lock ISO/CLK/Power control register */
7456 rtl8xxxu_write8(priv, REG_RSV_CTRL, 0x0e);
7457}
7458
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007459static void rtl8723bu_power_off(struct rtl8xxxu_priv *priv)
7460{
7461 u8 val8;
7462 u16 val16;
7463
Jes Sorensen430b4542016-02-29 17:05:48 -05007464 rtl8xxxu_flush_fifo(priv);
7465
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007466 /*
7467 * Disable TX report timer
7468 */
7469 val8 = rtl8xxxu_read8(priv, REG_TX_REPORT_CTRL);
7470 val8 &= ~TX_REPORT_CTRL_TIMER_ENABLE;
7471 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL, val8);
7472
Jes Sorensen8e254962016-04-14 16:37:12 -04007473 rtl8xxxu_write8(priv, REG_CR, 0x0000);
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007474
7475 rtl8xxxu_active_to_lps(priv);
7476
7477 /* Reset Firmware if running in RAM */
7478 if (rtl8xxxu_read8(priv, REG_MCU_FW_DL) & MCU_FW_RAM_SEL)
7479 rtl8xxxu_firmware_self_reset(priv);
7480
7481 /* Reset MCU */
7482 val16 = rtl8xxxu_read16(priv, REG_SYS_FUNC);
7483 val16 &= ~SYS_FUNC_CPU_ENABLE;
7484 rtl8xxxu_write16(priv, REG_SYS_FUNC, val16);
7485
7486 /* Reset MCU ready status */
7487 rtl8xxxu_write8(priv, REG_MCU_FW_DL, 0x00);
7488
7489 rtl8723bu_active_to_emu(priv);
Jes Sorensen8e254962016-04-14 16:37:12 -04007490
7491 val8 = rtl8xxxu_read8(priv, REG_APS_FSMCO + 1);
7492 val8 |= BIT(3); /* APS_FSMCO_HW_SUSPEND */
7493 rtl8xxxu_write8(priv, REG_APS_FSMCO + 1, val8);
7494
7495 /* 0x48[16] = 1 to enable GPIO9 as EXT wakeup */
7496 val8 = rtl8xxxu_read8(priv, REG_GPIO_INTM + 2);
7497 val8 |= BIT(0);
7498 rtl8xxxu_write8(priv, REG_GPIO_INTM + 2, val8);
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05007499}
7500
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007501#ifdef NEED_PS_TDMA
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007502static void rtl8723bu_set_ps_tdma(struct rtl8xxxu_priv *priv,
7503 u8 arg1, u8 arg2, u8 arg3, u8 arg4, u8 arg5)
7504{
7505 struct h2c_cmd h2c;
7506
7507 memset(&h2c, 0, sizeof(struct h2c_cmd));
7508 h2c.b_type_dma.cmd = H2C_8723B_B_TYPE_TDMA;
7509 h2c.b_type_dma.data1 = arg1;
7510 h2c.b_type_dma.data2 = arg2;
7511 h2c.b_type_dma.data3 = arg3;
7512 h2c.b_type_dma.data4 = arg4;
7513 h2c.b_type_dma.data5 = arg5;
7514 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.b_type_dma));
7515}
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007516#endif
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007517
Jes Sorensenae5c01fd2016-04-14 16:37:19 -04007518static void rtl8192e_enable_rf(struct rtl8xxxu_priv *priv)
7519{
7520 u32 val32;
7521 u8 val8;
7522
7523 val8 = rtl8xxxu_read8(priv, REG_GPIO_MUXCFG);
7524 val8 |= BIT(5);
7525 rtl8xxxu_write8(priv, REG_GPIO_MUXCFG, val8);
7526
7527 /*
7528 * WLAN action by PTA
7529 */
7530 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
7531
7532 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
7533 val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
7534 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
7535
7536 val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
7537 val32 |= (BIT(0) | BIT(1));
7538 rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
7539
7540 rtl8xxxu_write8(priv, REG_RFE_CTRL_ANTA_SRC, 0x77);
7541
7542 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
7543 val32 &= ~BIT(24);
7544 val32 |= BIT(23);
7545 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
7546
7547 /*
7548 * Fix external switch Main->S1, Aux->S0
7549 */
7550 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
7551 val8 &= ~BIT(0);
7552 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
7553}
7554
Jes Sorensen0290e7d2016-02-29 17:05:44 -05007555static void rtl8723b_enable_rf(struct rtl8xxxu_priv *priv)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007556{
Jes Sorensenf37e9222016-02-29 17:04:41 -05007557 struct h2c_cmd h2c;
7558 u32 val32;
7559 u8 val8;
7560
7561 /*
7562 * No indication anywhere as to what 0x0790 does. The 2 antenna
7563 * vendor code preserves bits 6-7 here.
7564 */
7565 rtl8xxxu_write8(priv, 0x0790, 0x05);
7566 /*
7567 * 0x0778 seems to be related to enabling the number of antennas
7568 * In the vendor driver halbtc8723b2ant_InitHwConfig() sets it
7569 * to 0x03, while halbtc8723b1ant_InitHwConfig() sets it to 0x01
7570 */
7571 rtl8xxxu_write8(priv, 0x0778, 0x01);
7572
7573 val8 = rtl8xxxu_read8(priv, REG_GPIO_MUXCFG);
7574 val8 |= BIT(5);
7575 rtl8xxxu_write8(priv, REG_GPIO_MUXCFG, val8);
7576
7577 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_IQADJ_G1, 0x780);
7578
Jes Sorensen394f1bd2016-02-29 17:04:49 -05007579 rtl8723bu_write_btreg(priv, 0x3c, 0x15); /* BT TRx Mask on */
7580
Jes Sorensenf37e9222016-02-29 17:04:41 -05007581 /*
7582 * Set BT grant to low
7583 */
7584 memset(&h2c, 0, sizeof(struct h2c_cmd));
7585 h2c.bt_grant.cmd = H2C_8723B_BT_GRANT;
7586 h2c.bt_grant.data = 0;
7587 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_grant));
7588
7589 /*
7590 * WLAN action by PTA
7591 */
Jes Sorensenfc1c89b2016-02-29 17:05:12 -05007592 rtl8xxxu_write8(priv, REG_WLAN_ACT_CONTROL_8723B, 0x04);
Jes Sorensenf37e9222016-02-29 17:04:41 -05007593
7594 /*
7595 * BT select S0/S1 controlled by WiFi
7596 */
7597 val8 = rtl8xxxu_read8(priv, 0x0067);
7598 val8 |= BIT(5);
7599 rtl8xxxu_write8(priv, 0x0067, val8);
7600
7601 val32 = rtl8xxxu_read32(priv, REG_PWR_DATA);
Jes Sorensen37f44dc2016-02-29 17:05:45 -05007602 val32 |= PWR_DATA_EEPRPAD_RFE_CTRL_EN;
Jes Sorensenf37e9222016-02-29 17:04:41 -05007603 rtl8xxxu_write32(priv, REG_PWR_DATA, val32);
7604
7605 /*
7606 * Bits 6/7 are marked in/out ... but for what?
7607 */
7608 rtl8xxxu_write8(priv, 0x0974, 0xff);
7609
Jes Sorensen120e6272016-02-29 17:05:14 -05007610 val32 = rtl8xxxu_read32(priv, REG_RFE_BUFFER);
Jes Sorensenf37e9222016-02-29 17:04:41 -05007611 val32 |= (BIT(0) | BIT(1));
Jes Sorensen120e6272016-02-29 17:05:14 -05007612 rtl8xxxu_write32(priv, REG_RFE_BUFFER, val32);
Jes Sorensenf37e9222016-02-29 17:04:41 -05007613
7614 rtl8xxxu_write8(priv, REG_RFE_CTRL_ANTA_SRC, 0x77);
7615
7616 val32 = rtl8xxxu_read32(priv, REG_LEDCFG0);
7617 val32 &= ~BIT(24);
7618 val32 |= BIT(23);
7619 rtl8xxxu_write32(priv, REG_LEDCFG0, val32);
7620
7621 /*
7622 * Fix external switch Main->S1, Aux->S0
7623 */
7624 val8 = rtl8xxxu_read8(priv, REG_PAD_CTRL1);
7625 val8 &= ~BIT(0);
7626 rtl8xxxu_write8(priv, REG_PAD_CTRL1, val8);
7627
7628 memset(&h2c, 0, sizeof(struct h2c_cmd));
7629 h2c.ant_sel_rsv.cmd = H2C_8723B_ANT_SEL_RSV;
7630 h2c.ant_sel_rsv.ant_inverse = 1;
7631 h2c.ant_sel_rsv.int_switch_type = 0;
7632 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ant_sel_rsv));
7633
7634 /*
7635 * 0x280, 0x00, 0x200, 0x80 - not clear
7636 */
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007637 rtl8xxxu_write32(priv, REG_S0S1_PATH_SWITCH, 0x00);
7638
7639 /*
7640 * Software control, antenna at WiFi side
7641 */
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007642#ifdef NEED_PS_TDMA
Jes Sorensena228a5d2016-02-29 17:04:45 -05007643 rtl8723bu_set_ps_tdma(priv, 0x08, 0x00, 0x00, 0x00, 0x00);
Jes Sorensena3a5dac2016-02-29 17:05:16 -05007644#endif
7645
7646 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE1, 0x55555555);
7647 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE2, 0x55555555);
7648 rtl8xxxu_write32(priv, REG_BT_COEX_TABLE3, 0x00ffffff);
7649 rtl8xxxu_write8(priv, REG_BT_COEX_TABLE4, 0x03);
Jes Sorensen3ca7b322016-02-29 17:04:43 -05007650
Jes Sorensen6b9eae02016-02-29 17:04:50 -05007651 memset(&h2c, 0, sizeof(struct h2c_cmd));
7652 h2c.bt_info.cmd = H2C_8723B_BT_INFO;
7653 h2c.bt_info.data = BIT(0);
7654 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.bt_info));
7655
Jes Sorensen6b9eae02016-02-29 17:04:50 -05007656 memset(&h2c, 0, sizeof(struct h2c_cmd));
7657 h2c.ignore_wlan.cmd = H2C_8723B_BT_IGNORE_WLANACT;
7658 h2c.ignore_wlan.data = 0;
7659 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ignore_wlan));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007660}
7661
Jes Sorensenfc89a412016-02-29 17:05:46 -05007662static void rtl8723b_disable_rf(struct rtl8xxxu_priv *priv)
7663{
7664 u32 val32;
7665
Jes Sorensenfc89a412016-02-29 17:05:46 -05007666 val32 = rtl8xxxu_read32(priv, REG_RX_WAIT_CCA);
7667 val32 &= ~(BIT(22) | BIT(23));
7668 rtl8xxxu_write32(priv, REG_RX_WAIT_CCA, val32);
7669}
7670
Jes Sorensen3e88ca42016-02-29 17:05:08 -05007671static void rtl8723bu_init_aggregation(struct rtl8xxxu_priv *priv)
7672{
7673 u32 agg_rx;
7674 u8 agg_ctrl;
7675
7676 /*
7677 * For now simply disable RX aggregation
7678 */
7679 agg_ctrl = rtl8xxxu_read8(priv, REG_TRXDMA_CTRL);
7680 agg_ctrl &= ~TRXDMA_CTRL_RXDMA_AGG_EN;
7681
7682 agg_rx = rtl8xxxu_read32(priv, REG_RXDMA_AGG_PG_TH);
7683 agg_rx &= ~RXDMA_USB_AGG_ENABLE;
7684 agg_rx &= ~0xff0f;
7685
7686 rtl8xxxu_write8(priv, REG_TRXDMA_CTRL, agg_ctrl);
7687 rtl8xxxu_write32(priv, REG_RXDMA_AGG_PG_TH, agg_rx);
7688}
7689
Jes Sorensen9c79bf92016-02-29 17:05:10 -05007690static void rtl8723bu_init_statistics(struct rtl8xxxu_priv *priv)
7691{
7692 u32 val32;
7693
7694 /* Time duration for NHM unit: 4us, 0x2710=40ms */
7695 rtl8xxxu_write16(priv, REG_NHM_TIMER_8723B + 2, 0x2710);
7696 rtl8xxxu_write16(priv, REG_NHM_TH9_TH10_8723B + 2, 0xffff);
7697 rtl8xxxu_write32(priv, REG_NHM_TH3_TO_TH0_8723B, 0xffffff52);
7698 rtl8xxxu_write32(priv, REG_NHM_TH7_TO_TH4_8723B, 0xffffffff);
7699 /* TH8 */
7700 val32 = rtl8xxxu_read32(priv, REG_FPGA0_IQK);
7701 val32 |= 0xff;
7702 rtl8xxxu_write32(priv, REG_FPGA0_IQK, val32);
7703 /* Enable CCK */
7704 val32 = rtl8xxxu_read32(priv, REG_NHM_TH9_TH10_8723B);
7705 val32 |= BIT(8) | BIT(9) | BIT(10);
7706 rtl8xxxu_write32(priv, REG_NHM_TH9_TH10_8723B, val32);
7707 /* Max power amongst all RX antennas */
7708 val32 = rtl8xxxu_read32(priv, REG_OFDM0_FA_RSTC);
7709 val32 |= BIT(7);
7710 rtl8xxxu_write32(priv, REG_OFDM0_FA_RSTC, val32);
7711}
7712
Jes Sorensen89c2a092016-04-14 14:58:44 -04007713static void rtl8xxxu_old_init_queue_reserved_page(struct rtl8xxxu_priv *priv)
7714{
7715 u8 val8;
7716 u32 val32;
7717
7718 if (priv->ep_tx_normal_queue)
7719 val8 = TX_PAGE_NUM_NORM_PQ;
7720 else
7721 val8 = 0;
7722
7723 rtl8xxxu_write8(priv, REG_RQPN_NPQ, val8);
7724
7725 val32 = (TX_PAGE_NUM_PUBQ << RQPN_PUB_PQ_SHIFT) | RQPN_LOAD;
7726
7727 if (priv->ep_tx_high_queue)
7728 val32 |= (TX_PAGE_NUM_HI_PQ << RQPN_HI_PQ_SHIFT);
7729 if (priv->ep_tx_low_queue)
7730 val32 |= (TX_PAGE_NUM_LO_PQ << RQPN_LO_PQ_SHIFT);
7731
7732 rtl8xxxu_write32(priv, REG_RQPN, val32);
7733}
7734
7735static void rtl8xxxu_init_queue_reserved_page(struct rtl8xxxu_priv *priv)
7736{
7737 struct rtl8xxxu_fileops *fops = priv->fops;
7738 u32 hq, lq, nq, eq, pubq;
7739 u32 val32;
7740
7741 hq = 0;
7742 lq = 0;
7743 nq = 0;
7744 eq = 0;
7745 pubq = 0;
7746
7747 if (priv->ep_tx_high_queue)
7748 hq = fops->page_num_hi;
7749 if (priv->ep_tx_low_queue)
7750 lq = fops->page_num_lo;
7751 if (priv->ep_tx_normal_queue)
7752 nq = fops->page_num_norm;
7753
7754 val32 = (nq << RQPN_NPQ_SHIFT) | (eq << RQPN_EPQ_SHIFT);
7755 rtl8xxxu_write32(priv, REG_RQPN_NPQ, val32);
7756
7757 pubq = fops->total_page_num - hq - lq - nq;
7758
7759 val32 = RQPN_LOAD;
7760 val32 |= (hq << RQPN_HI_PQ_SHIFT);
7761 val32 |= (lq << RQPN_LO_PQ_SHIFT);
7762 val32 |= (pubq << RQPN_PUB_PQ_SHIFT);
7763
7764 rtl8xxxu_write32(priv, REG_RQPN, val32);
7765}
7766
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007767static int rtl8xxxu_init_device(struct ieee80211_hw *hw)
7768{
7769 struct rtl8xxxu_priv *priv = hw->priv;
7770 struct device *dev = &priv->udev->dev;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007771 bool macpower;
7772 int ret;
7773 u8 val8;
7774 u16 val16;
7775 u32 val32;
7776
7777 /* Check if MAC is already powered on */
7778 val8 = rtl8xxxu_read8(priv, REG_CR);
7779
7780 /*
7781 * Fix 92DU-VC S3 hang with the reason is that secondary mac is not
7782 * initialized. First MAC returns 0xea, second MAC returns 0x00
7783 */
7784 if (val8 == 0xea)
7785 macpower = false;
7786 else
7787 macpower = true;
7788
7789 ret = priv->fops->power_on(priv);
7790 if (ret < 0) {
7791 dev_warn(dev, "%s: Failed power on\n", __func__);
7792 goto exit;
7793 }
7794
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007795 if (!macpower) {
Jes Sorensen89c2a092016-04-14 14:58:44 -04007796 if (priv->fops->total_page_num)
7797 rtl8xxxu_init_queue_reserved_page(priv);
Jes Sorensen59b24da2016-04-14 14:58:43 -04007798 else
Jes Sorensen89c2a092016-04-14 14:58:44 -04007799 rtl8xxxu_old_init_queue_reserved_page(priv);
Jes Sorensen07bb46b2016-02-29 17:04:05 -05007800 }
7801
Jes Sorensen59b24da2016-04-14 14:58:43 -04007802 ret = rtl8xxxu_init_queue_priority(priv);
7803 dev_dbg(dev, "%s: init_queue_priority %i\n", __func__, ret);
7804 if (ret)
7805 goto exit;
7806
7807 /*
7808 * Set RX page boundary
7809 */
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04007810 rtl8xxxu_write16(priv, REG_TRXFF_BNDY + 2, priv->fops->trxff_boundary);
Jes Sorensen59b24da2016-04-14 14:58:43 -04007811
Jes Sorensena47b9d42016-02-29 17:04:06 -05007812 ret = rtl8xxxu_download_firmware(priv);
7813 dev_dbg(dev, "%s: download_fiwmare %i\n", __func__, ret);
7814 if (ret)
7815 goto exit;
7816 ret = rtl8xxxu_start_firmware(priv);
7817 dev_dbg(dev, "%s: start_fiwmare %i\n", __func__, ret);
7818 if (ret)
7819 goto exit;
7820
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05007821 if (priv->fops->phy_init_antenna_selection)
7822 priv->fops->phy_init_antenna_selection(priv);
7823
Jes Sorensenc606e662016-04-07 14:19:16 -04007824 ret = rtl8xxxu_init_mac(priv);
Jes Sorensenb7dd8ff2016-02-29 17:04:17 -05007825
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007826 dev_dbg(dev, "%s: init_mac %i\n", __func__, ret);
7827 if (ret)
7828 goto exit;
7829
7830 ret = rtl8xxxu_init_phy_bb(priv);
7831 dev_dbg(dev, "%s: init_phy_bb %i\n", __func__, ret);
7832 if (ret)
7833 goto exit;
7834
Jes Sorensen4062b8f2016-04-14 16:37:08 -04007835 ret = priv->fops->init_phy_rf(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007836 if (ret)
7837 goto exit;
7838
Jes Sorensenc1578632016-04-14 14:58:42 -04007839 /* RFSW Control - clear bit 14 ?? */
Jes Sorensenb8169012016-04-14 14:58:47 -04007840 if (priv->rtl_chip != RTL8723B && priv->rtl_chip != RTL8192E)
Jes Sorensenc1578632016-04-14 14:58:42 -04007841 rtl8xxxu_write32(priv, REG_FPGA0_TX_INFO, 0x00000003);
Jes Sorensen31133da2016-04-14 14:59:05 -04007842
7843 val32 = FPGA0_RF_TRSW | FPGA0_RF_TRSWB | FPGA0_RF_ANTSW |
Jes Sorensencabb5502016-04-14 16:37:17 -04007844 FPGA0_RF_ANTSWB |
7845 ((FPGA0_RF_ANTSW | FPGA0_RF_ANTSWB) << FPGA0_RF_BD_CTRL_SHIFT);
7846 if (!priv->no_pape) {
7847 val32 |= (FPGA0_RF_PAPE |
7848 (FPGA0_RF_PAPE << FPGA0_RF_BD_CTRL_SHIFT));
7849 }
Jes Sorensenc1578632016-04-14 14:58:42 -04007850 rtl8xxxu_write32(priv, REG_FPGA0_XAB_RF_SW_CTRL, val32);
Jes Sorensencabb5502016-04-14 16:37:17 -04007851
Jes Sorensenc1578632016-04-14 14:58:42 -04007852 /* 0x860[6:5]= 00 - why? - this sets antenna B */
7853 if (priv->rtl_chip != RTL8192E)
7854 rtl8xxxu_write32(priv, REG_FPGA0_XA_RF_INT_OE, 0x66f60210);
7855
Jes Sorensenf2a41632016-02-29 17:05:09 -05007856 if (!macpower) {
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05007857 /*
7858 * Set TX buffer boundary
7859 */
Jes Sorensen80805aa2016-04-07 14:19:18 -04007860 if (priv->rtl_chip == RTL8192E)
7861 val8 = TX_TOTAL_PAGE_NUM_8192E + 1;
7862 else
7863 val8 = TX_TOTAL_PAGE_NUM + 1;
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05007864
Jes Sorensenba17d822016-03-31 17:08:39 -04007865 if (priv->rtl_chip == RTL8723B)
Jes Sorensen1f1b20f2016-02-29 17:05:00 -05007866 val8 -= 1;
7867
7868 rtl8xxxu_write8(priv, REG_TXPKTBUF_BCNQ_BDNY, val8);
7869 rtl8xxxu_write8(priv, REG_TXPKTBUF_MGQ_BDNY, val8);
7870 rtl8xxxu_write8(priv, REG_TXPKTBUF_WMAC_LBK_BF_HD, val8);
7871 rtl8xxxu_write8(priv, REG_TRXFF_BNDY, val8);
7872 rtl8xxxu_write8(priv, REG_TDECTRL + 1, val8);
7873 }
7874
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007875 /*
Jes Sorensen9b323ee2016-04-14 14:59:03 -04007876 * The vendor drivers set PBP for all devices, except 8192e.
7877 * There is no explanation for this in any of the sources.
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007878 */
Jes Sorensen9b323ee2016-04-14 14:59:03 -04007879 val8 = (priv->fops->pbp_rx << PBP_PAGE_SIZE_RX_SHIFT) |
7880 (priv->fops->pbp_tx << PBP_PAGE_SIZE_TX_SHIFT);
Jes Sorensen2e7c7b32016-04-14 14:58:46 -04007881 if (priv->rtl_chip != RTL8192E)
7882 rtl8xxxu_write8(priv, REG_PBP, val8);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007883
Jes Sorensen59b24da2016-04-14 14:58:43 -04007884 dev_dbg(dev, "%s: macpower %i\n", __func__, macpower);
7885 if (!macpower) {
7886 ret = priv->fops->llt_init(priv, TX_TOTAL_PAGE_NUM);
7887 if (ret) {
7888 dev_warn(dev, "%s: LLT table init failed\n", __func__);
7889 goto exit;
7890 }
7891
7892 /*
Jes Sorensen0486e802016-04-14 14:58:45 -04007893 * Chip specific quirks
7894 */
Jes Sorensen747bf232016-04-14 14:59:04 -04007895 priv->fops->usb_quirks(priv);
Jes Sorensen0486e802016-04-14 14:58:45 -04007896
7897 /*
Jes Sorensen59b24da2016-04-14 14:58:43 -04007898 * Presumably this is for 8188EU as well
7899 * Enable TX report and TX report timer
7900 */
7901 if (priv->rtl_chip == RTL8723B) {
7902 val8 = rtl8xxxu_read8(priv, REG_TX_REPORT_CTRL);
7903 val8 |= TX_REPORT_CTRL_TIMER_ENABLE;
7904 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL, val8);
7905 /* Set MAX RPT MACID */
7906 rtl8xxxu_write8(priv, REG_TX_REPORT_CTRL + 1, 0x02);
7907 /* TX report Timer. Unit: 32us */
7908 rtl8xxxu_write16(priv, REG_TX_REPORT_TIME, 0xcdf0);
7909
7910 /* tmp ps ? */
7911 val8 = rtl8xxxu_read8(priv, 0xa3);
7912 val8 &= 0xf8;
7913 rtl8xxxu_write8(priv, 0xa3, val8);
7914 }
7915 }
7916
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007917 /*
7918 * Unit in 8 bytes, not obvious what it is used for
7919 */
7920 rtl8xxxu_write8(priv, REG_RX_DRVINFO_SZ, 4);
7921
Jes Sorensen57e5e2e2016-04-07 14:19:27 -04007922 if (priv->rtl_chip == RTL8192E) {
7923 rtl8xxxu_write32(priv, REG_HIMR0, 0x00);
7924 rtl8xxxu_write32(priv, REG_HIMR1, 0x00);
7925 } else {
7926 /*
7927 * Enable all interrupts - not obvious USB needs to do this
7928 */
7929 rtl8xxxu_write32(priv, REG_HISR, 0xffffffff);
7930 rtl8xxxu_write32(priv, REG_HIMR, 0xffffffff);
7931 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007932
7933 rtl8xxxu_set_mac(priv);
7934 rtl8xxxu_set_linktype(priv, NL80211_IFTYPE_STATION);
7935
7936 /*
7937 * Configure initial WMAC settings
7938 */
7939 val32 = RCR_ACCEPT_PHYS_MATCH | RCR_ACCEPT_MCAST | RCR_ACCEPT_BCAST |
Jes Sorensen26f1fad2015-10-14 20:44:51 -04007940 RCR_ACCEPT_MGMT_FRAME | RCR_HTC_LOC_CTRL |
7941 RCR_APPEND_PHYSTAT | RCR_APPEND_ICV | RCR_APPEND_MIC;
7942 rtl8xxxu_write32(priv, REG_RCR, val32);
7943
7944 /*
7945 * Accept all multicast
7946 */
7947 rtl8xxxu_write32(priv, REG_MAR, 0xffffffff);
7948 rtl8xxxu_write32(priv, REG_MAR + 4, 0xffffffff);
7949
7950 /*
7951 * Init adaptive controls
7952 */
7953 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
7954 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
7955 val32 |= RESPONSE_RATE_RRSR_CCK_ONLY_1M;
7956 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
7957
7958 /* CCK = 0x0a, OFDM = 0x10 */
7959 rtl8xxxu_set_spec_sifs(priv, 0x10, 0x10);
7960 rtl8xxxu_set_retry(priv, 0x30, 0x30);
7961 rtl8xxxu_set_spec_sifs(priv, 0x0a, 0x10);
7962
7963 /*
7964 * Init EDCA
7965 */
7966 rtl8xxxu_write16(priv, REG_MAC_SPEC_SIFS, 0x100a);
7967
7968 /* Set CCK SIFS */
7969 rtl8xxxu_write16(priv, REG_SIFS_CCK, 0x100a);
7970
7971 /* Set OFDM SIFS */
7972 rtl8xxxu_write16(priv, REG_SIFS_OFDM, 0x100a);
7973
7974 /* TXOP */
7975 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, 0x005ea42b);
7976 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, 0x0000a44f);
7977 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, 0x005ea324);
7978 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, 0x002fa226);
7979
7980 /* Set data auto rate fallback retry count */
7981 rtl8xxxu_write32(priv, REG_DARFRC, 0x00000000);
7982 rtl8xxxu_write32(priv, REG_DARFRC + 4, 0x10080404);
7983 rtl8xxxu_write32(priv, REG_RARFRC, 0x04030201);
7984 rtl8xxxu_write32(priv, REG_RARFRC + 4, 0x08070605);
7985
7986 val8 = rtl8xxxu_read8(priv, REG_FWHW_TXQ_CTRL);
7987 val8 |= FWHW_TXQ_CTRL_AMPDU_RETRY;
7988 rtl8xxxu_write8(priv, REG_FWHW_TXQ_CTRL, val8);
7989
7990 /* Set ACK timeout */
7991 rtl8xxxu_write8(priv, REG_ACKTO, 0x40);
7992
7993 /*
7994 * Initialize beacon parameters
7995 */
7996 val16 = BEACON_DISABLE_TSF_UPDATE | (BEACON_DISABLE_TSF_UPDATE << 8);
7997 rtl8xxxu_write16(priv, REG_BEACON_CTRL, val16);
7998 rtl8xxxu_write16(priv, REG_TBTT_PROHIBIT, 0x6404);
7999 rtl8xxxu_write8(priv, REG_DRIVER_EARLY_INT, DRIVER_EARLY_INT_TIME);
8000 rtl8xxxu_write8(priv, REG_BEACON_DMA_TIME, BEACON_DMA_ATIME_INT_TIME);
8001 rtl8xxxu_write16(priv, REG_BEACON_TCFG, 0x660F);
8002
8003 /*
Jes Sorensenc3690602016-02-29 17:05:03 -05008004 * Initialize burst parameters
8005 */
Jes Sorensenba17d822016-03-31 17:08:39 -04008006 if (priv->rtl_chip == RTL8723B) {
Jes Sorensenc3690602016-02-29 17:05:03 -05008007 /*
8008 * For USB high speed set 512B packets
8009 */
8010 val8 = rtl8xxxu_read8(priv, REG_RXDMA_PRO_8723B);
8011 val8 &= ~(BIT(4) | BIT(5));
8012 val8 |= BIT(4);
8013 val8 |= BIT(1) | BIT(2) | BIT(3);
8014 rtl8xxxu_write8(priv, REG_RXDMA_PRO_8723B, val8);
8015
8016 /*
8017 * For USB high speed set 512B packets
8018 */
8019 val8 = rtl8xxxu_read8(priv, REG_HT_SINGLE_AMPDU_8723B);
8020 val8 |= BIT(7);
8021 rtl8xxxu_write8(priv, REG_HT_SINGLE_AMPDU_8723B, val8);
8022
8023 rtl8xxxu_write16(priv, REG_MAX_AGGR_NUM, 0x0c14);
8024 rtl8xxxu_write8(priv, REG_AMPDU_MAX_TIME_8723B, 0x5e);
8025 rtl8xxxu_write32(priv, REG_AGGLEN_LMT, 0xffffffff);
8026 rtl8xxxu_write8(priv, REG_RX_PKT_LIMIT, 0x18);
8027 rtl8xxxu_write8(priv, REG_PIFS, 0x00);
8028 rtl8xxxu_write8(priv, REG_USTIME_TSF_8723B, 0x50);
8029 rtl8xxxu_write8(priv, REG_USTIME_EDCA, 0x50);
8030
8031 val8 = rtl8xxxu_read8(priv, REG_RSV_CTRL);
8032 val8 |= BIT(5) | BIT(6);
8033 rtl8xxxu_write8(priv, REG_RSV_CTRL, val8);
8034 }
8035
Jes Sorensen3e88ca42016-02-29 17:05:08 -05008036 if (priv->fops->init_aggregation)
8037 priv->fops->init_aggregation(priv);
8038
Jes Sorensenc3690602016-02-29 17:05:03 -05008039 /*
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008040 * Enable CCK and OFDM block
8041 */
8042 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
8043 val32 |= (FPGA_RF_MODE_CCK | FPGA_RF_MODE_OFDM);
8044 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
8045
8046 /*
8047 * Invalidate all CAM entries - bit 30 is undocumented
8048 */
8049 rtl8xxxu_write32(priv, REG_CAM_CMD, CAM_CMD_POLLING | BIT(30));
8050
8051 /*
8052 * Start out with default power levels for channel 6, 20MHz
8053 */
Jes Sorensene796dab2016-02-29 17:05:19 -05008054 priv->fops->set_tx_power(priv, 1, false);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008055
8056 /* Let the 8051 take control of antenna setting */
Jes Sorensen5bdb6b02016-04-14 14:58:48 -04008057 if (priv->rtl_chip != RTL8192E) {
8058 val8 = rtl8xxxu_read8(priv, REG_LEDCFG2);
8059 val8 |= LEDCFG2_DPDT_SELECT;
8060 rtl8xxxu_write8(priv, REG_LEDCFG2, val8);
8061 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008062
8063 rtl8xxxu_write8(priv, REG_HWSEQ_CTRL, 0xff);
8064
8065 /* Disable BAR - not sure if this has any effect on USB */
8066 rtl8xxxu_write32(priv, REG_BAR_MODE_CTRL, 0x0201ffff);
8067
8068 rtl8xxxu_write16(priv, REG_FAST_EDCA_CTRL, 0);
8069
Jes Sorensen9c79bf92016-02-29 17:05:10 -05008070 if (priv->fops->init_statistics)
8071 priv->fops->init_statistics(priv);
8072
Jes Sorensenb052b7f2016-04-07 14:19:30 -04008073 if (priv->rtl_chip == RTL8192E) {
8074 /*
8075 * 0x4c6[3] 1: RTS BW = Data BW
8076 * 0: RTS BW depends on CCA / secondary CCA result.
8077 */
8078 val8 = rtl8xxxu_read8(priv, REG_QUEUE_CTRL);
8079 val8 &= ~BIT(3);
8080 rtl8xxxu_write8(priv, REG_QUEUE_CTRL, val8);
8081 /*
8082 * Reset USB mode switch setting
8083 */
8084 rtl8xxxu_write8(priv, REG_ACLK_MON, 0x00);
8085 }
8086
Jes Sorensenfa0f2d42016-02-29 17:04:37 -05008087 rtl8723a_phy_lc_calibrate(priv);
8088
Jes Sorensene1547c52016-02-29 17:04:35 -05008089 priv->fops->phy_iq_calibrate(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008090
8091 /*
8092 * This should enable thermal meter
8093 */
Jes Sorensen55c0b6a2016-04-14 14:58:50 -04008094 if (priv->fops->tx_desc_size == sizeof(struct rtl8xxxu_txdesc40))
Jes Sorensen72143b92016-02-29 17:05:25 -05008095 rtl8xxxu_write_rfreg(priv,
8096 RF_A, RF6052_REG_T_METER_8723B, 0x37cf8);
8097 else
8098 rtl8xxxu_write_rfreg(priv, RF_A, RF6052_REG_T_METER, 0x60);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008099
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008100 /* Set NAV_UPPER to 30000us */
8101 val8 = ((30000 + NAV_UPPER_UNIT - 1) / NAV_UPPER_UNIT);
8102 rtl8xxxu_write8(priv, REG_NAV_UPPER, val8);
8103
Jes Sorensenba17d822016-03-31 17:08:39 -04008104 if (priv->rtl_chip == RTL8723A) {
Jes Sorensen4042e612016-02-03 13:40:01 -05008105 /*
8106 * 2011/03/09 MH debug only, UMC-B cut pass 2500 S5 test,
8107 * but we need to find root cause.
8108 * This is 8723au only.
8109 */
8110 val32 = rtl8xxxu_read32(priv, REG_FPGA0_RF_MODE);
8111 if ((val32 & 0xff000000) != 0x83000000) {
8112 val32 |= FPGA_RF_MODE_CCK;
8113 rtl8xxxu_write32(priv, REG_FPGA0_RF_MODE, val32);
8114 }
Jes Sorensen3021e512016-04-07 14:19:28 -04008115 } else if (priv->rtl_chip == RTL8192E) {
8116 rtl8xxxu_write8(priv, REG_USB_HRPWM, 0x00);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008117 }
8118
8119 val32 = rtl8xxxu_read32(priv, REG_FWHW_TXQ_CTRL);
8120 val32 |= FWHW_TXQ_CTRL_XMIT_MGMT_ACK;
8121 /* ack for xmit mgmt frames. */
8122 rtl8xxxu_write32(priv, REG_FWHW_TXQ_CTRL, val32);
8123
Jes Sorensene1394fe2016-04-07 14:19:29 -04008124 if (priv->rtl_chip == RTL8192E) {
8125 /*
8126 * Fix LDPC rx hang issue.
8127 */
8128 val32 = rtl8xxxu_read32(priv, REG_AFE_MISC);
8129 rtl8xxxu_write8(priv, REG_8192E_LDOV12_CTRL, 0x75);
8130 val32 &= 0xfff00fff;
8131 val32 |= 0x0007e000;
Jes Sorensen46b37832016-04-14 14:59:06 -04008132 rtl8xxxu_write32(priv, REG_AFE_MISC, val32);
Jes Sorensene1394fe2016-04-07 14:19:29 -04008133 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008134exit:
8135 return ret;
8136}
8137
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008138static void rtl8xxxu_cam_write(struct rtl8xxxu_priv *priv,
8139 struct ieee80211_key_conf *key, const u8 *mac)
8140{
8141 u32 cmd, val32, addr, ctrl;
8142 int j, i, tmp_debug;
8143
8144 tmp_debug = rtl8xxxu_debug;
8145 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_KEY)
8146 rtl8xxxu_debug |= RTL8XXXU_DEBUG_REG_WRITE;
8147
8148 /*
8149 * This is a bit of a hack - the lower bits of the cipher
8150 * suite selector happens to match the cipher index in the CAM
8151 */
8152 addr = key->keyidx << CAM_CMD_KEY_SHIFT;
8153 ctrl = (key->cipher & 0x0f) << 2 | key->keyidx | CAM_WRITE_VALID;
8154
8155 for (j = 5; j >= 0; j--) {
8156 switch (j) {
8157 case 0:
8158 val32 = ctrl | (mac[0] << 16) | (mac[1] << 24);
8159 break;
8160 case 1:
8161 val32 = mac[2] | (mac[3] << 8) |
8162 (mac[4] << 16) | (mac[5] << 24);
8163 break;
8164 default:
8165 i = (j - 2) << 2;
8166 val32 = key->key[i] | (key->key[i + 1] << 8) |
8167 key->key[i + 2] << 16 | key->key[i + 3] << 24;
8168 break;
8169 }
8170
8171 rtl8xxxu_write32(priv, REG_CAM_WRITE, val32);
8172 cmd = CAM_CMD_POLLING | CAM_CMD_WRITE | (addr + j);
8173 rtl8xxxu_write32(priv, REG_CAM_CMD, cmd);
8174 udelay(100);
8175 }
8176
8177 rtl8xxxu_debug = tmp_debug;
8178}
8179
8180static void rtl8xxxu_sw_scan_start(struct ieee80211_hw *hw,
Jes Sorensen56e43742016-02-03 13:39:50 -05008181 struct ieee80211_vif *vif, const u8 *mac)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008182{
8183 struct rtl8xxxu_priv *priv = hw->priv;
8184 u8 val8;
8185
8186 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
8187 val8 |= BEACON_DISABLE_TSF_UPDATE;
8188 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
8189}
8190
8191static void rtl8xxxu_sw_scan_complete(struct ieee80211_hw *hw,
8192 struct ieee80211_vif *vif)
8193{
8194 struct rtl8xxxu_priv *priv = hw->priv;
8195 u8 val8;
8196
8197 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
8198 val8 &= ~BEACON_DISABLE_TSF_UPDATE;
8199 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
8200}
8201
Jes Sorensenf653e692016-02-29 17:05:38 -05008202static void rtl8723au_update_rate_mask(struct rtl8xxxu_priv *priv,
8203 u32 ramask, int sgi)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008204{
8205 struct h2c_cmd h2c;
8206
Jes Sorensenf653e692016-02-29 17:05:38 -05008207 memset(&h2c, 0, sizeof(struct h2c_cmd));
8208
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008209 h2c.ramask.cmd = H2C_SET_RATE_MASK;
8210 h2c.ramask.mask_lo = cpu_to_le16(ramask & 0xffff);
8211 h2c.ramask.mask_hi = cpu_to_le16(ramask >> 16);
8212
8213 h2c.ramask.arg = 0x80;
8214 if (sgi)
8215 h2c.ramask.arg |= 0x20;
8216
Jes Sorensen7ff8c1a2016-02-29 17:04:32 -05008217 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x, size %zi\n",
Jes Sorensen8da91572016-02-29 17:04:29 -05008218 __func__, ramask, h2c.ramask.arg, sizeof(h2c.ramask));
8219 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.ramask));
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008220}
8221
Jes Sorensenf653e692016-02-29 17:05:38 -05008222static void rtl8723bu_update_rate_mask(struct rtl8xxxu_priv *priv,
8223 u32 ramask, int sgi)
8224{
8225 struct h2c_cmd h2c;
8226 u8 bw = 0;
8227
8228 memset(&h2c, 0, sizeof(struct h2c_cmd));
8229
8230 h2c.b_macid_cfg.cmd = H2C_8723B_MACID_CFG_RAID;
8231 h2c.b_macid_cfg.ramask0 = ramask & 0xff;
8232 h2c.b_macid_cfg.ramask1 = (ramask >> 8) & 0xff;
8233 h2c.b_macid_cfg.ramask2 = (ramask >> 16) & 0xff;
8234 h2c.b_macid_cfg.ramask3 = (ramask >> 24) & 0xff;
8235
8236 h2c.ramask.arg = 0x80;
8237 h2c.b_macid_cfg.data1 = 0;
8238 if (sgi)
8239 h2c.b_macid_cfg.data1 |= BIT(7);
8240
8241 h2c.b_macid_cfg.data2 = bw;
8242
8243 dev_dbg(&priv->udev->dev, "%s: rate mask %08x, arg %02x, size %zi\n",
8244 __func__, ramask, h2c.ramask.arg, sizeof(h2c.b_macid_cfg));
8245 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.b_macid_cfg));
8246}
8247
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008248static void rtl8723au_report_connect(struct rtl8xxxu_priv *priv,
8249 u8 macid, bool connect)
8250{
8251 struct h2c_cmd h2c;
8252
8253 memset(&h2c, 0, sizeof(struct h2c_cmd));
8254
8255 h2c.joinbss.cmd = H2C_JOIN_BSS_REPORT;
8256
8257 if (connect)
8258 h2c.joinbss.data = H2C_JOIN_BSS_CONNECT;
8259 else
8260 h2c.joinbss.data = H2C_JOIN_BSS_DISCONNECT;
8261
8262 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.joinbss));
8263}
8264
8265static void rtl8723bu_report_connect(struct rtl8xxxu_priv *priv,
8266 u8 macid, bool connect)
8267{
8268 struct h2c_cmd h2c;
8269
8270 memset(&h2c, 0, sizeof(struct h2c_cmd));
8271
8272 h2c.media_status_rpt.cmd = H2C_8723B_MEDIA_STATUS_RPT;
8273 if (connect)
8274 h2c.media_status_rpt.parm |= BIT(0);
8275 else
8276 h2c.media_status_rpt.parm &= ~BIT(0);
8277
8278 rtl8723a_h2c_cmd(priv, &h2c, sizeof(h2c.media_status_rpt));
8279}
8280
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008281static void rtl8xxxu_set_basic_rates(struct rtl8xxxu_priv *priv, u32 rate_cfg)
8282{
8283 u32 val32;
8284 u8 rate_idx = 0;
8285
8286 rate_cfg &= RESPONSE_RATE_BITMAP_ALL;
8287
8288 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
8289 val32 &= ~RESPONSE_RATE_BITMAP_ALL;
8290 val32 |= rate_cfg;
8291 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
8292
8293 dev_dbg(&priv->udev->dev, "%s: rates %08x\n", __func__, rate_cfg);
8294
8295 while (rate_cfg) {
8296 rate_cfg = (rate_cfg >> 1);
8297 rate_idx++;
8298 }
8299 rtl8xxxu_write8(priv, REG_INIRTS_RATE_SEL, rate_idx);
8300}
8301
8302static void
8303rtl8xxxu_bss_info_changed(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
8304 struct ieee80211_bss_conf *bss_conf, u32 changed)
8305{
8306 struct rtl8xxxu_priv *priv = hw->priv;
8307 struct device *dev = &priv->udev->dev;
8308 struct ieee80211_sta *sta;
8309 u32 val32;
8310 u8 val8;
8311
8312 if (changed & BSS_CHANGED_ASSOC) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008313 dev_dbg(dev, "Changed ASSOC: %i!\n", bss_conf->assoc);
8314
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008315 rtl8xxxu_set_linktype(priv, vif->type);
8316
8317 if (bss_conf->assoc) {
8318 u32 ramask;
8319 int sgi = 0;
8320
8321 rcu_read_lock();
8322 sta = ieee80211_find_sta(vif, bss_conf->bssid);
8323 if (!sta) {
8324 dev_info(dev, "%s: ASSOC no sta found\n",
8325 __func__);
8326 rcu_read_unlock();
8327 goto error;
8328 }
8329
8330 if (sta->ht_cap.ht_supported)
8331 dev_info(dev, "%s: HT supported\n", __func__);
8332 if (sta->vht_cap.vht_supported)
8333 dev_info(dev, "%s: VHT supported\n", __func__);
8334
8335 /* TODO: Set bits 28-31 for rate adaptive id */
8336 ramask = (sta->supp_rates[0] & 0xfff) |
8337 sta->ht_cap.mcs.rx_mask[0] << 12 |
8338 sta->ht_cap.mcs.rx_mask[1] << 20;
8339 if (sta->ht_cap.cap &
8340 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))
8341 sgi = 1;
8342 rcu_read_unlock();
8343
Jes Sorensenf653e692016-02-29 17:05:38 -05008344 priv->fops->update_rate_mask(priv, ramask, sgi);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008345
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008346 rtl8xxxu_write8(priv, REG_BCN_MAX_ERR, 0xff);
8347
8348 rtl8723a_stop_tx_beacon(priv);
8349
8350 /* joinbss sequence */
8351 rtl8xxxu_write16(priv, REG_BCN_PSR_RPT,
8352 0xc000 | bss_conf->aid);
8353
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008354 priv->fops->report_connect(priv, 0, true);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008355 } else {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008356 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
8357 val8 |= BEACON_DISABLE_TSF_UPDATE;
8358 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
8359
Jes Sorensen7d794ea2016-02-29 17:05:39 -05008360 priv->fops->report_connect(priv, 0, false);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008361 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008362 }
8363
8364 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
8365 dev_dbg(dev, "Changed ERP_PREAMBLE: Use short preamble %i\n",
8366 bss_conf->use_short_preamble);
8367 val32 = rtl8xxxu_read32(priv, REG_RESPONSE_RATE_SET);
8368 if (bss_conf->use_short_preamble)
8369 val32 |= RSR_ACK_SHORT_PREAMBLE;
8370 else
8371 val32 &= ~RSR_ACK_SHORT_PREAMBLE;
8372 rtl8xxxu_write32(priv, REG_RESPONSE_RATE_SET, val32);
8373 }
8374
8375 if (changed & BSS_CHANGED_ERP_SLOT) {
8376 dev_dbg(dev, "Changed ERP_SLOT: short_slot_time %i\n",
8377 bss_conf->use_short_slot);
8378
8379 if (bss_conf->use_short_slot)
8380 val8 = 9;
8381 else
8382 val8 = 20;
8383 rtl8xxxu_write8(priv, REG_SLOT, val8);
8384 }
8385
8386 if (changed & BSS_CHANGED_BSSID) {
8387 dev_dbg(dev, "Changed BSSID!\n");
8388 rtl8xxxu_set_bssid(priv, bss_conf->bssid);
8389 }
8390
8391 if (changed & BSS_CHANGED_BASIC_RATES) {
8392 dev_dbg(dev, "Changed BASIC_RATES!\n");
8393 rtl8xxxu_set_basic_rates(priv, bss_conf->basic_rates);
8394 }
8395error:
8396 return;
8397}
8398
8399static u32 rtl8xxxu_80211_to_rtl_queue(u32 queue)
8400{
8401 u32 rtlqueue;
8402
8403 switch (queue) {
8404 case IEEE80211_AC_VO:
8405 rtlqueue = TXDESC_QUEUE_VO;
8406 break;
8407 case IEEE80211_AC_VI:
8408 rtlqueue = TXDESC_QUEUE_VI;
8409 break;
8410 case IEEE80211_AC_BE:
8411 rtlqueue = TXDESC_QUEUE_BE;
8412 break;
8413 case IEEE80211_AC_BK:
8414 rtlqueue = TXDESC_QUEUE_BK;
8415 break;
8416 default:
8417 rtlqueue = TXDESC_QUEUE_BE;
8418 }
8419
8420 return rtlqueue;
8421}
8422
8423static u32 rtl8xxxu_queue_select(struct ieee80211_hw *hw, struct sk_buff *skb)
8424{
8425 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
8426 u32 queue;
8427
8428 if (ieee80211_is_mgmt(hdr->frame_control))
8429 queue = TXDESC_QUEUE_MGNT;
8430 else
8431 queue = rtl8xxxu_80211_to_rtl_queue(skb_get_queue_mapping(skb));
8432
8433 return queue;
8434}
8435
Jes Sorensen179e1742016-02-29 17:05:27 -05008436/*
8437 * Despite newer chips 8723b/8812/8821 having a larger TX descriptor
8438 * format. The descriptor checksum is still only calculated over the
8439 * initial 32 bytes of the descriptor!
8440 */
Jes Sorensendbb28962016-03-31 17:08:33 -04008441static void rtl8xxxu_calc_tx_desc_csum(struct rtl8xxxu_txdesc32 *tx_desc)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008442{
8443 __le16 *ptr = (__le16 *)tx_desc;
8444 u16 csum = 0;
8445 int i;
8446
8447 /*
8448 * Clear csum field before calculation, as the csum field is
8449 * in the middle of the struct.
8450 */
8451 tx_desc->csum = cpu_to_le16(0);
8452
Jes Sorensendbb28962016-03-31 17:08:33 -04008453 for (i = 0; i < (sizeof(struct rtl8xxxu_txdesc32) / sizeof(u16)); i++)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008454 csum = csum ^ le16_to_cpu(ptr[i]);
8455
8456 tx_desc->csum |= cpu_to_le16(csum);
8457}
8458
8459static void rtl8xxxu_free_tx_resources(struct rtl8xxxu_priv *priv)
8460{
8461 struct rtl8xxxu_tx_urb *tx_urb, *tmp;
8462 unsigned long flags;
8463
8464 spin_lock_irqsave(&priv->tx_urb_lock, flags);
8465 list_for_each_entry_safe(tx_urb, tmp, &priv->tx_urb_free_list, list) {
8466 list_del(&tx_urb->list);
8467 priv->tx_urb_free_count--;
8468 usb_free_urb(&tx_urb->urb);
8469 }
8470 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
8471}
8472
8473static struct rtl8xxxu_tx_urb *
8474rtl8xxxu_alloc_tx_urb(struct rtl8xxxu_priv *priv)
8475{
8476 struct rtl8xxxu_tx_urb *tx_urb;
8477 unsigned long flags;
8478
8479 spin_lock_irqsave(&priv->tx_urb_lock, flags);
8480 tx_urb = list_first_entry_or_null(&priv->tx_urb_free_list,
8481 struct rtl8xxxu_tx_urb, list);
8482 if (tx_urb) {
8483 list_del(&tx_urb->list);
8484 priv->tx_urb_free_count--;
8485 if (priv->tx_urb_free_count < RTL8XXXU_TX_URB_LOW_WATER &&
8486 !priv->tx_stopped) {
8487 priv->tx_stopped = true;
8488 ieee80211_stop_queues(priv->hw);
8489 }
8490 }
8491
8492 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
8493
8494 return tx_urb;
8495}
8496
8497static void rtl8xxxu_free_tx_urb(struct rtl8xxxu_priv *priv,
8498 struct rtl8xxxu_tx_urb *tx_urb)
8499{
8500 unsigned long flags;
8501
8502 INIT_LIST_HEAD(&tx_urb->list);
8503
8504 spin_lock_irqsave(&priv->tx_urb_lock, flags);
8505
8506 list_add(&tx_urb->list, &priv->tx_urb_free_list);
8507 priv->tx_urb_free_count++;
8508 if (priv->tx_urb_free_count > RTL8XXXU_TX_URB_HIGH_WATER &&
8509 priv->tx_stopped) {
8510 priv->tx_stopped = false;
8511 ieee80211_wake_queues(priv->hw);
8512 }
8513
8514 spin_unlock_irqrestore(&priv->tx_urb_lock, flags);
8515}
8516
8517static void rtl8xxxu_tx_complete(struct urb *urb)
8518{
8519 struct sk_buff *skb = (struct sk_buff *)urb->context;
8520 struct ieee80211_tx_info *tx_info;
8521 struct ieee80211_hw *hw;
Jes Sorensen179e1742016-02-29 17:05:27 -05008522 struct rtl8xxxu_priv *priv;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008523 struct rtl8xxxu_tx_urb *tx_urb =
8524 container_of(urb, struct rtl8xxxu_tx_urb, urb);
8525
8526 tx_info = IEEE80211_SKB_CB(skb);
8527 hw = tx_info->rate_driver_data[0];
Jes Sorensen179e1742016-02-29 17:05:27 -05008528 priv = hw->priv;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008529
Jes Sorensen179e1742016-02-29 17:05:27 -05008530 skb_pull(skb, priv->fops->tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008531
8532 ieee80211_tx_info_clear_status(tx_info);
8533 tx_info->status.rates[0].idx = -1;
8534 tx_info->status.rates[0].count = 0;
8535
8536 if (!urb->status)
8537 tx_info->flags |= IEEE80211_TX_STAT_ACK;
8538
8539 ieee80211_tx_status_irqsafe(hw, skb);
8540
Jes Sorensen179e1742016-02-29 17:05:27 -05008541 rtl8xxxu_free_tx_urb(priv, tx_urb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008542}
8543
8544static void rtl8xxxu_dump_action(struct device *dev,
8545 struct ieee80211_hdr *hdr)
8546{
8547 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)hdr;
8548 u16 cap, timeout;
8549
8550 if (!(rtl8xxxu_debug & RTL8XXXU_DEBUG_ACTION))
8551 return;
8552
8553 switch (mgmt->u.action.u.addba_resp.action_code) {
8554 case WLAN_ACTION_ADDBA_RESP:
8555 cap = le16_to_cpu(mgmt->u.action.u.addba_resp.capab);
8556 timeout = le16_to_cpu(mgmt->u.action.u.addba_resp.timeout);
8557 dev_info(dev, "WLAN_ACTION_ADDBA_RESP: "
8558 "timeout %i, tid %02x, buf_size %02x, policy %02x, "
8559 "status %02x\n",
8560 timeout,
8561 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
8562 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
8563 (cap >> 1) & 0x1,
8564 le16_to_cpu(mgmt->u.action.u.addba_resp.status));
8565 break;
8566 case WLAN_ACTION_ADDBA_REQ:
8567 cap = le16_to_cpu(mgmt->u.action.u.addba_req.capab);
8568 timeout = le16_to_cpu(mgmt->u.action.u.addba_req.timeout);
8569 dev_info(dev, "WLAN_ACTION_ADDBA_REQ: "
8570 "timeout %i, tid %02x, buf_size %02x, policy %02x\n",
8571 timeout,
8572 (cap & IEEE80211_ADDBA_PARAM_TID_MASK) >> 2,
8573 (cap & IEEE80211_ADDBA_PARAM_BUF_SIZE_MASK) >> 6,
8574 (cap >> 1) & 0x1);
8575 break;
8576 default:
8577 dev_info(dev, "action frame %02x\n",
8578 mgmt->u.action.u.addba_resp.action_code);
8579 break;
8580 }
8581}
8582
8583static void rtl8xxxu_tx(struct ieee80211_hw *hw,
8584 struct ieee80211_tx_control *control,
8585 struct sk_buff *skb)
8586{
8587 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
8588 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
8589 struct ieee80211_rate *tx_rate = ieee80211_get_tx_rate(hw, tx_info);
8590 struct rtl8xxxu_priv *priv = hw->priv;
Jes Sorensendbb28962016-03-31 17:08:33 -04008591 struct rtl8xxxu_txdesc32 *tx_desc;
8592 struct rtl8xxxu_txdesc40 *tx_desc40;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008593 struct rtl8xxxu_tx_urb *tx_urb;
8594 struct ieee80211_sta *sta = NULL;
8595 struct ieee80211_vif *vif = tx_info->control.vif;
8596 struct device *dev = &priv->udev->dev;
8597 u32 queue, rate;
8598 u16 pktlen = skb->len;
8599 u16 seq_number;
8600 u16 rate_flag = tx_info->control.rates[0].flags;
Jes Sorensen179e1742016-02-29 17:05:27 -05008601 int tx_desc_size = priv->fops->tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008602 int ret;
Jes Sorensencc2646d2016-02-29 17:05:32 -05008603 bool usedesc40, ampdu_enable;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008604
Jes Sorensen179e1742016-02-29 17:05:27 -05008605 if (skb_headroom(skb) < tx_desc_size) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008606 dev_warn(dev,
8607 "%s: Not enough headroom (%i) for tx descriptor\n",
8608 __func__, skb_headroom(skb));
8609 goto error;
8610 }
8611
Jes Sorensen179e1742016-02-29 17:05:27 -05008612 if (unlikely(skb->len > (65535 - tx_desc_size))) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008613 dev_warn(dev, "%s: Trying to send over-sized skb (%i)\n",
8614 __func__, skb->len);
8615 goto error;
8616 }
8617
8618 tx_urb = rtl8xxxu_alloc_tx_urb(priv);
8619 if (!tx_urb) {
8620 dev_warn(dev, "%s: Unable to allocate tx urb\n", __func__);
8621 goto error;
8622 }
8623
8624 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_TX)
8625 dev_info(dev, "%s: TX rate: %d (%d), pkt size %d\n",
8626 __func__, tx_rate->bitrate, tx_rate->hw_value, pktlen);
8627
8628 if (ieee80211_is_action(hdr->frame_control))
8629 rtl8xxxu_dump_action(dev, hdr);
8630
Jes Sorensencc2646d2016-02-29 17:05:32 -05008631 usedesc40 = (tx_desc_size == 40);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008632 tx_info->rate_driver_data[0] = hw;
8633
8634 if (control && control->sta)
8635 sta = control->sta;
8636
Jes Sorensendbb28962016-03-31 17:08:33 -04008637 tx_desc = (struct rtl8xxxu_txdesc32 *)skb_push(skb, tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008638
Jes Sorensen179e1742016-02-29 17:05:27 -05008639 memset(tx_desc, 0, tx_desc_size);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008640 tx_desc->pkt_size = cpu_to_le16(pktlen);
Jes Sorensen179e1742016-02-29 17:05:27 -05008641 tx_desc->pkt_offset = tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008642
8643 tx_desc->txdw0 =
8644 TXDESC_OWN | TXDESC_FIRST_SEGMENT | TXDESC_LAST_SEGMENT;
8645 if (is_multicast_ether_addr(ieee80211_get_DA(hdr)) ||
8646 is_broadcast_ether_addr(ieee80211_get_DA(hdr)))
8647 tx_desc->txdw0 |= TXDESC_BROADMULTICAST;
8648
8649 queue = rtl8xxxu_queue_select(hw, skb);
8650 tx_desc->txdw1 = cpu_to_le32(queue << TXDESC_QUEUE_SHIFT);
8651
8652 if (tx_info->control.hw_key) {
8653 switch (tx_info->control.hw_key->cipher) {
8654 case WLAN_CIPHER_SUITE_WEP40:
8655 case WLAN_CIPHER_SUITE_WEP104:
8656 case WLAN_CIPHER_SUITE_TKIP:
8657 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_RC4);
8658 break;
8659 case WLAN_CIPHER_SUITE_CCMP:
8660 tx_desc->txdw1 |= cpu_to_le32(TXDESC_SEC_AES);
8661 break;
8662 default:
8663 break;
8664 }
8665 }
8666
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008667 /* (tx_info->flags & IEEE80211_TX_CTL_AMPDU) && */
Jes Sorensena40ace42016-02-29 17:05:31 -05008668 ampdu_enable = false;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008669 if (ieee80211_is_data_qos(hdr->frame_control) && sta) {
8670 if (sta->ht_cap.ht_supported) {
8671 u32 ampdu, val32;
8672
8673 ampdu = (u32)sta->ht_cap.ampdu_density;
8674 val32 = ampdu << TXDESC_AMPDU_DENSITY_SHIFT;
8675 tx_desc->txdw2 |= cpu_to_le32(val32);
Jes Sorensence2d1db2016-02-29 17:05:30 -05008676
Jes Sorensena40ace42016-02-29 17:05:31 -05008677 ampdu_enable = true;
8678 }
8679 }
8680
Jes Sorensen4c683602016-02-29 17:05:35 -05008681 if (rate_flag & IEEE80211_TX_RC_MCS)
8682 rate = tx_info->control.rates[0].idx + DESC_RATE_MCS0;
8683 else
8684 rate = tx_rate->hw_value;
8685
Jes Sorensencc2646d2016-02-29 17:05:32 -05008686 seq_number = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
8687 if (!usedesc40) {
Jes Sorensen4c683602016-02-29 17:05:35 -05008688 tx_desc->txdw5 = cpu_to_le32(rate);
8689
8690 if (ieee80211_is_data(hdr->frame_control))
8691 tx_desc->txdw5 |= cpu_to_le32(0x0001ff00);
8692
Jes Sorensencc2646d2016-02-29 17:05:32 -05008693 tx_desc->txdw3 =
Jes Sorensen33f37242016-03-31 17:08:34 -04008694 cpu_to_le32((u32)seq_number << TXDESC32_SEQ_SHIFT);
Jes Sorensencc2646d2016-02-29 17:05:32 -05008695
Jes Sorensena40ace42016-02-29 17:05:31 -05008696 if (ampdu_enable)
Jes Sorensen33f37242016-03-31 17:08:34 -04008697 tx_desc->txdw1 |= cpu_to_le32(TXDESC32_AGG_ENABLE);
Jes Sorensena40ace42016-02-29 17:05:31 -05008698 else
Jes Sorensen33f37242016-03-31 17:08:34 -04008699 tx_desc->txdw1 |= cpu_to_le32(TXDESC32_AGG_BREAK);
Jes Sorensen4c683602016-02-29 17:05:35 -05008700
8701 if (ieee80211_is_mgmt(hdr->frame_control)) {
8702 tx_desc->txdw5 = cpu_to_le32(tx_rate->hw_value);
8703 tx_desc->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008704 cpu_to_le32(TXDESC32_USE_DRIVER_RATE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008705 tx_desc->txdw5 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008706 cpu_to_le32(6 << TXDESC32_RETRY_LIMIT_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008707 tx_desc->txdw5 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008708 cpu_to_le32(TXDESC32_RETRY_LIMIT_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008709 }
8710
8711 if (ieee80211_is_data_qos(hdr->frame_control))
Jes Sorensen33f37242016-03-31 17:08:34 -04008712 tx_desc->txdw4 |= cpu_to_le32(TXDESC32_QOS);
Jes Sorensen4c683602016-02-29 17:05:35 -05008713
8714 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
8715 (sta && vif && vif->bss_conf.use_short_preamble))
Jes Sorensen33f37242016-03-31 17:08:34 -04008716 tx_desc->txdw4 |= cpu_to_le32(TXDESC32_SHORT_PREAMBLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008717
8718 if (rate_flag & IEEE80211_TX_RC_SHORT_GI ||
8719 (ieee80211_is_data_qos(hdr->frame_control) &&
8720 sta && sta->ht_cap.cap &
8721 (IEEE80211_HT_CAP_SGI_40 | IEEE80211_HT_CAP_SGI_20))) {
Jes Sorensen1df1de32016-03-31 17:08:36 -04008722 tx_desc->txdw5 |= cpu_to_le32(TXDESC32_SHORT_GI);
Jes Sorensen4c683602016-02-29 17:05:35 -05008723 }
8724
8725 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
8726 /*
8727 * Use RTS rate 24M - does the mac80211 tell
8728 * us which to use?
8729 */
8730 tx_desc->txdw4 |=
8731 cpu_to_le32(DESC_RATE_24M <<
Jes Sorensen33f37242016-03-31 17:08:34 -04008732 TXDESC32_RTS_RATE_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008733 tx_desc->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008734 cpu_to_le32(TXDESC32_RTS_CTS_ENABLE);
8735 tx_desc->txdw4 |= cpu_to_le32(TXDESC32_HW_RTS_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008736 }
Jes Sorensena40ace42016-02-29 17:05:31 -05008737 } else {
Jes Sorensendbb28962016-03-31 17:08:33 -04008738 tx_desc40 = (struct rtl8xxxu_txdesc40 *)tx_desc;
Jes Sorensencc2646d2016-02-29 17:05:32 -05008739
Jes Sorensen4c683602016-02-29 17:05:35 -05008740 tx_desc40->txdw4 = cpu_to_le32(rate);
8741 if (ieee80211_is_data(hdr->frame_control)) {
8742 tx_desc->txdw4 |=
8743 cpu_to_le32(0x1f <<
Jes Sorensen33f37242016-03-31 17:08:34 -04008744 TXDESC40_DATA_RATE_FB_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008745 }
8746
Jes Sorensencc2646d2016-02-29 17:05:32 -05008747 tx_desc40->txdw9 =
Jes Sorensen33f37242016-03-31 17:08:34 -04008748 cpu_to_le32((u32)seq_number << TXDESC40_SEQ_SHIFT);
Jes Sorensencc2646d2016-02-29 17:05:32 -05008749
Jes Sorensena40ace42016-02-29 17:05:31 -05008750 if (ampdu_enable)
Jes Sorensen33f37242016-03-31 17:08:34 -04008751 tx_desc40->txdw2 |= cpu_to_le32(TXDESC40_AGG_ENABLE);
Jes Sorensena40ace42016-02-29 17:05:31 -05008752 else
Jes Sorensen33f37242016-03-31 17:08:34 -04008753 tx_desc40->txdw2 |= cpu_to_le32(TXDESC40_AGG_BREAK);
Jes Sorensen4c683602016-02-29 17:05:35 -05008754
8755 if (ieee80211_is_mgmt(hdr->frame_control)) {
8756 tx_desc40->txdw4 = cpu_to_le32(tx_rate->hw_value);
8757 tx_desc40->txdw3 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008758 cpu_to_le32(TXDESC40_USE_DRIVER_RATE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008759 tx_desc40->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008760 cpu_to_le32(6 << TXDESC40_RETRY_LIMIT_SHIFT);
Jes Sorensen4c683602016-02-29 17:05:35 -05008761 tx_desc40->txdw4 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008762 cpu_to_le32(TXDESC40_RETRY_LIMIT_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008763 }
8764
8765 if (rate_flag & IEEE80211_TX_RC_USE_SHORT_PREAMBLE ||
8766 (sta && vif && vif->bss_conf.use_short_preamble))
8767 tx_desc40->txdw5 |=
Jes Sorensen33f37242016-03-31 17:08:34 -04008768 cpu_to_le32(TXDESC40_SHORT_PREAMBLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008769
8770 if (rate_flag & IEEE80211_TX_RC_USE_RTS_CTS) {
8771 /*
8772 * Use RTS rate 24M - does the mac80211 tell
8773 * us which to use?
8774 */
8775 tx_desc->txdw4 |=
8776 cpu_to_le32(DESC_RATE_24M <<
Jes Sorensen33f37242016-03-31 17:08:34 -04008777 TXDESC40_RTS_RATE_SHIFT);
8778 tx_desc->txdw3 |= cpu_to_le32(TXDESC40_RTS_CTS_ENABLE);
8779 tx_desc->txdw3 |= cpu_to_le32(TXDESC40_HW_RTS_ENABLE);
Jes Sorensen4c683602016-02-29 17:05:35 -05008780 }
Jes Sorensen69794942016-02-29 17:05:43 -05008781 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008782
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008783 rtl8xxxu_calc_tx_desc_csum(tx_desc);
8784
8785 usb_fill_bulk_urb(&tx_urb->urb, priv->udev, priv->pipe_out[queue],
8786 skb->data, skb->len, rtl8xxxu_tx_complete, skb);
8787
8788 usb_anchor_urb(&tx_urb->urb, &priv->tx_anchor);
8789 ret = usb_submit_urb(&tx_urb->urb, GFP_ATOMIC);
8790 if (ret) {
8791 usb_unanchor_urb(&tx_urb->urb);
8792 rtl8xxxu_free_tx_urb(priv, tx_urb);
8793 goto error;
8794 }
8795 return;
8796error:
8797 dev_kfree_skb(skb);
8798}
8799
8800static void rtl8xxxu_rx_parse_phystats(struct rtl8xxxu_priv *priv,
8801 struct ieee80211_rx_status *rx_status,
Jes Sorensen87957082016-02-29 17:05:42 -05008802 struct rtl8723au_phy_stats *phy_stats,
8803 u32 rxmcs)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008804{
8805 if (phy_stats->sgi_en)
8806 rx_status->flag |= RX_FLAG_SHORT_GI;
8807
Jes Sorensen87957082016-02-29 17:05:42 -05008808 if (rxmcs < DESC_RATE_6M) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04008809 /*
8810 * Handle PHY stats for CCK rates
8811 */
8812 u8 cck_agc_rpt = phy_stats->cck_agc_rpt_ofdm_cfosho_a;
8813
8814 switch (cck_agc_rpt & 0xc0) {
8815 case 0xc0:
8816 rx_status->signal = -46 - (cck_agc_rpt & 0x3e);
8817 break;
8818 case 0x80:
8819 rx_status->signal = -26 - (cck_agc_rpt & 0x3e);
8820 break;
8821 case 0x40:
8822 rx_status->signal = -12 - (cck_agc_rpt & 0x3e);
8823 break;
8824 case 0x00:
8825 rx_status->signal = 16 - (cck_agc_rpt & 0x3e);
8826 break;
8827 }
8828 } else {
8829 rx_status->signal =
8830 (phy_stats->cck_sig_qual_ofdm_pwdb_all >> 1) - 110;
8831 }
8832}
8833
8834static void rtl8xxxu_free_rx_resources(struct rtl8xxxu_priv *priv)
8835{
8836 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
8837 unsigned long flags;
8838
8839 spin_lock_irqsave(&priv->rx_urb_lock, flags);
8840
8841 list_for_each_entry_safe(rx_urb, tmp,
8842 &priv->rx_urb_pending_list, list) {
8843 list_del(&rx_urb->list);
8844 priv->rx_urb_pending_count--;
8845 usb_free_urb(&rx_urb->urb);
8846 }
8847
8848 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
8849}
8850
8851static void rtl8xxxu_queue_rx_urb(struct rtl8xxxu_priv *priv,
8852 struct rtl8xxxu_rx_urb *rx_urb)
8853{
8854 struct sk_buff *skb;
8855 unsigned long flags;
8856 int pending = 0;
8857
8858 spin_lock_irqsave(&priv->rx_urb_lock, flags);
8859
8860 if (!priv->shutdown) {
8861 list_add_tail(&rx_urb->list, &priv->rx_urb_pending_list);
8862 priv->rx_urb_pending_count++;
8863 pending = priv->rx_urb_pending_count;
8864 } else {
8865 skb = (struct sk_buff *)rx_urb->urb.context;
8866 dev_kfree_skb(skb);
8867 usb_free_urb(&rx_urb->urb);
8868 }
8869
8870 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
8871
8872 if (pending > RTL8XXXU_RX_URB_PENDING_WATER)
8873 schedule_work(&priv->rx_urb_wq);
8874}
8875
8876static void rtl8xxxu_rx_urb_work(struct work_struct *work)
8877{
8878 struct rtl8xxxu_priv *priv;
8879 struct rtl8xxxu_rx_urb *rx_urb, *tmp;
8880 struct list_head local;
8881 struct sk_buff *skb;
8882 unsigned long flags;
8883 int ret;
8884
8885 priv = container_of(work, struct rtl8xxxu_priv, rx_urb_wq);
8886 INIT_LIST_HEAD(&local);
8887
8888 spin_lock_irqsave(&priv->rx_urb_lock, flags);
8889
8890 list_splice_init(&priv->rx_urb_pending_list, &local);
8891 priv->rx_urb_pending_count = 0;
8892
8893 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
8894
8895 list_for_each_entry_safe(rx_urb, tmp, &local, list) {
8896 list_del_init(&rx_urb->list);
8897 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
8898 /*
8899 * If out of memory or temporary error, put it back on the
8900 * queue and try again. Otherwise the device is dead/gone
8901 * and we should drop it.
8902 */
8903 switch (ret) {
8904 case 0:
8905 break;
8906 case -ENOMEM:
8907 case -EAGAIN:
8908 rtl8xxxu_queue_rx_urb(priv, rx_urb);
8909 break;
8910 default:
8911 pr_info("failed to requeue urb %i\n", ret);
8912 skb = (struct sk_buff *)rx_urb->urb.context;
8913 dev_kfree_skb(skb);
8914 usb_free_urb(&rx_urb->urb);
8915 }
8916 }
8917}
8918
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008919static int rtl8xxxu_parse_rxdesc16(struct rtl8xxxu_priv *priv,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008920 struct sk_buff *skb,
8921 struct ieee80211_rx_status *rx_status)
8922{
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008923 struct rtl8xxxu_rxdesc16 *rx_desc =
8924 (struct rtl8xxxu_rxdesc16 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008925 struct rtl8723au_phy_stats *phy_stats;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008926 __le32 *_rx_desc_le = (__le32 *)skb->data;
8927 u32 *_rx_desc = (u32 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008928 int drvinfo_sz, desc_shift;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008929 int i;
8930
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008931 for (i = 0; i < (sizeof(struct rtl8xxxu_rxdesc16) / sizeof(u32)); i++)
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008932 _rx_desc[i] = le32_to_cpu(_rx_desc_le[i]);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008933
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008934 skb_pull(skb, sizeof(struct rtl8xxxu_rxdesc16));
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008935
8936 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
8937
8938 drvinfo_sz = rx_desc->drvinfo_sz * 8;
8939 desc_shift = rx_desc->shift;
8940 skb_pull(skb, drvinfo_sz + desc_shift);
8941
8942 if (rx_desc->phy_stats)
Jes Sorensen87957082016-02-29 17:05:42 -05008943 rtl8xxxu_rx_parse_phystats(priv, rx_status, phy_stats,
8944 rx_desc->rxmcs);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008945
8946 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
8947 rx_status->flag |= RX_FLAG_MACTIME_START;
8948
8949 if (!rx_desc->swdec)
8950 rx_status->flag |= RX_FLAG_DECRYPTED;
8951 if (rx_desc->crc32)
8952 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
8953 if (rx_desc->bw)
8954 rx_status->flag |= RX_FLAG_40MHZ;
8955
8956 if (rx_desc->rxht) {
8957 rx_status->flag |= RX_FLAG_HT;
8958 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
8959 } else {
8960 rx_status->rate_idx = rx_desc->rxmcs;
8961 }
8962
8963 return RX_TYPE_DATA_PKT;
8964}
8965
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008966static int rtl8xxxu_parse_rxdesc24(struct rtl8xxxu_priv *priv,
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008967 struct sk_buff *skb,
8968 struct ieee80211_rx_status *rx_status)
8969{
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008970 struct rtl8xxxu_rxdesc24 *rx_desc =
8971 (struct rtl8xxxu_rxdesc24 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008972 struct rtl8723au_phy_stats *phy_stats;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008973 __le32 *_rx_desc_le = (__le32 *)skb->data;
8974 u32 *_rx_desc = (u32 *)skb->data;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008975 int drvinfo_sz, desc_shift;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008976 int i;
8977
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008978 for (i = 0; i < (sizeof(struct rtl8xxxu_rxdesc24) / sizeof(u32)); i++)
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04008979 _rx_desc[i] = le32_to_cpu(_rx_desc_le[i]);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008980
Jes Sorensena49c7ce2016-04-14 14:58:52 -04008981 skb_pull(skb, sizeof(struct rtl8xxxu_rxdesc24));
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008982
8983 phy_stats = (struct rtl8723au_phy_stats *)skb->data;
8984
8985 drvinfo_sz = rx_desc->drvinfo_sz * 8;
8986 desc_shift = rx_desc->shift;
8987 skb_pull(skb, drvinfo_sz + desc_shift);
8988
Jes Sorensene975b872016-02-29 17:05:36 -05008989 if (rx_desc->rpt_sel) {
8990 struct device *dev = &priv->udev->dev;
8991 dev_dbg(dev, "%s: C2H packet\n", __func__);
8992 return RX_TYPE_C2H;
8993 }
8994
Jes Sorensen87957082016-02-29 17:05:42 -05008995 if (rx_desc->phy_stats)
8996 rtl8xxxu_rx_parse_phystats(priv, rx_status, phy_stats,
8997 rx_desc->rxmcs);
8998
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05008999 rx_status->mactime = le32_to_cpu(rx_desc->tsfl);
9000 rx_status->flag |= RX_FLAG_MACTIME_START;
9001
9002 if (!rx_desc->swdec)
9003 rx_status->flag |= RX_FLAG_DECRYPTED;
9004 if (rx_desc->crc32)
9005 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
9006 if (rx_desc->bw)
9007 rx_status->flag |= RX_FLAG_40MHZ;
9008
9009 if (rx_desc->rxmcs >= DESC_RATE_MCS0) {
9010 rx_status->flag |= RX_FLAG_HT;
9011 rx_status->rate_idx = rx_desc->rxmcs - DESC_RATE_MCS0;
9012 } else {
9013 rx_status->rate_idx = rx_desc->rxmcs;
9014 }
9015
Jes Sorensene975b872016-02-29 17:05:36 -05009016 return RX_TYPE_DATA_PKT;
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05009017}
9018
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009019static void rtl8723bu_handle_c2h(struct rtl8xxxu_priv *priv,
9020 struct sk_buff *skb)
9021{
9022 struct rtl8723bu_c2h *c2h = (struct rtl8723bu_c2h *)skb->data;
9023 struct device *dev = &priv->udev->dev;
9024 int len;
9025
9026 len = skb->len - 2;
9027
Jes Sorensen5e00d502016-02-29 17:05:28 -05009028 dev_dbg(dev, "C2H ID %02x seq %02x, len %02x source %02x\n",
9029 c2h->id, c2h->seq, len, c2h->bt_info.response_source);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009030
9031 switch(c2h->id) {
9032 case C2H_8723B_BT_INFO:
9033 if (c2h->bt_info.response_source >
9034 BT_INFO_SRC_8723B_BT_ACTIVE_SEND)
Jes Sorensen5e00d502016-02-29 17:05:28 -05009035 dev_dbg(dev, "C2H_BT_INFO WiFi only firmware\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009036 else
Jes Sorensen5e00d502016-02-29 17:05:28 -05009037 dev_dbg(dev, "C2H_BT_INFO BT/WiFi coexist firmware\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009038
9039 if (c2h->bt_info.bt_has_reset)
Jes Sorensen5e00d502016-02-29 17:05:28 -05009040 dev_dbg(dev, "BT has been reset\n");
Jes Sorensen394f1bd2016-02-29 17:04:49 -05009041 if (c2h->bt_info.tx_rx_mask)
Jes Sorensen5e00d502016-02-29 17:05:28 -05009042 dev_dbg(dev, "BT TRx mask\n");
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009043
9044 break;
Jes Sorensen394f1bd2016-02-29 17:04:49 -05009045 case C2H_8723B_BT_MP_INFO:
Jes Sorensen5e00d502016-02-29 17:05:28 -05009046 dev_dbg(dev, "C2H_MP_INFO ext ID %02x, status %02x\n",
9047 c2h->bt_mp_info.ext_id, c2h->bt_mp_info.status);
Jes Sorensen394f1bd2016-02-29 17:04:49 -05009048 break;
Jes Sorensen55a18dd2016-02-29 17:05:41 -05009049 case C2H_8723B_RA_REPORT:
9050 dev_dbg(dev,
9051 "C2H RA RPT: rate %02x, unk %i, macid %02x, noise %i\n",
9052 c2h->ra_report.rate, c2h->ra_report.dummy0_0,
9053 c2h->ra_report.macid, c2h->ra_report.noisy_state);
9054 break;
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009055 default:
Jes Sorensen739dc9f2016-02-29 17:05:40 -05009056 dev_info(dev, "Unhandled C2H event %02x seq %02x\n",
9057 c2h->id, c2h->seq);
9058 print_hex_dump(KERN_INFO, "C2H content: ", DUMP_PREFIX_NONE,
9059 16, 1, c2h->raw.payload, len, false);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009060 break;
9061 }
9062}
9063
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009064static void rtl8xxxu_rx_complete(struct urb *urb)
9065{
9066 struct rtl8xxxu_rx_urb *rx_urb =
9067 container_of(urb, struct rtl8xxxu_rx_urb, urb);
9068 struct ieee80211_hw *hw = rx_urb->hw;
9069 struct rtl8xxxu_priv *priv = hw->priv;
9070 struct sk_buff *skb = (struct sk_buff *)urb->context;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009071 struct ieee80211_rx_status *rx_status = IEEE80211_SKB_RXCB(skb);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009072 struct device *dev = &priv->udev->dev;
Jes Sorensen2cb79eb2016-04-14 14:58:51 -04009073 int rx_type;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009074
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009075 skb_put(skb, urb->actual_length);
9076
9077 if (urb->status == 0) {
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009078 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
9079
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05009080 rx_type = priv->fops->parse_rx_desc(priv, skb, rx_status);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009081
9082 rx_status->freq = hw->conf.chandef.chan->center_freq;
9083 rx_status->band = hw->conf.chandef.chan->band;
9084
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05009085 if (rx_type == RX_TYPE_DATA_PKT)
9086 ieee80211_rx_irqsafe(hw, skb);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009087 else {
9088 rtl8723bu_handle_c2h(priv, skb);
Jes Sorensenb18cdfd2016-02-29 17:04:47 -05009089 dev_kfree_skb(skb);
Jes Sorensenb2b43b72016-02-29 17:04:48 -05009090 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009091
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009092 skb = NULL;
9093 rx_urb->urb.context = NULL;
9094 rtl8xxxu_queue_rx_urb(priv, rx_urb);
9095 } else {
9096 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
9097 goto cleanup;
9098 }
9099 return;
9100
9101cleanup:
9102 usb_free_urb(urb);
9103 dev_kfree_skb(skb);
9104 return;
9105}
9106
9107static int rtl8xxxu_submit_rx_urb(struct rtl8xxxu_priv *priv,
9108 struct rtl8xxxu_rx_urb *rx_urb)
9109{
9110 struct sk_buff *skb;
9111 int skb_size;
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009112 int ret, rx_desc_sz;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009113
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009114 rx_desc_sz = priv->fops->rx_desc_size;
9115 skb_size = rx_desc_sz + RTL_RX_BUFFER_SIZE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009116 skb = __netdev_alloc_skb(NULL, skb_size, GFP_KERNEL);
9117 if (!skb)
9118 return -ENOMEM;
9119
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009120 memset(skb->data, 0, rx_desc_sz);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009121 usb_fill_bulk_urb(&rx_urb->urb, priv->udev, priv->pipe_in, skb->data,
9122 skb_size, rtl8xxxu_rx_complete, skb);
9123 usb_anchor_urb(&rx_urb->urb, &priv->rx_anchor);
9124 ret = usb_submit_urb(&rx_urb->urb, GFP_ATOMIC);
9125 if (ret)
9126 usb_unanchor_urb(&rx_urb->urb);
9127 return ret;
9128}
9129
9130static void rtl8xxxu_int_complete(struct urb *urb)
9131{
9132 struct rtl8xxxu_priv *priv = (struct rtl8xxxu_priv *)urb->context;
9133 struct device *dev = &priv->udev->dev;
9134 int ret;
9135
9136 dev_dbg(dev, "%s: status %i\n", __func__, urb->status);
9137 if (urb->status == 0) {
9138 usb_anchor_urb(urb, &priv->int_anchor);
9139 ret = usb_submit_urb(urb, GFP_ATOMIC);
9140 if (ret)
9141 usb_unanchor_urb(urb);
9142 } else {
9143 dev_info(dev, "%s: Error %i\n", __func__, urb->status);
9144 }
9145}
9146
9147
9148static int rtl8xxxu_submit_int_urb(struct ieee80211_hw *hw)
9149{
9150 struct rtl8xxxu_priv *priv = hw->priv;
9151 struct urb *urb;
9152 u32 val32;
9153 int ret;
9154
9155 urb = usb_alloc_urb(0, GFP_KERNEL);
9156 if (!urb)
9157 return -ENOMEM;
9158
9159 usb_fill_int_urb(urb, priv->udev, priv->pipe_interrupt,
9160 priv->int_buf, USB_INTR_CONTENT_LENGTH,
9161 rtl8xxxu_int_complete, priv, 1);
9162 usb_anchor_urb(urb, &priv->int_anchor);
9163 ret = usb_submit_urb(urb, GFP_KERNEL);
9164 if (ret) {
9165 usb_unanchor_urb(urb);
9166 goto error;
9167 }
9168
9169 val32 = rtl8xxxu_read32(priv, REG_USB_HIMR);
9170 val32 |= USB_HIMR_CPWM;
9171 rtl8xxxu_write32(priv, REG_USB_HIMR, val32);
9172
9173error:
9174 return ret;
9175}
9176
9177static int rtl8xxxu_add_interface(struct ieee80211_hw *hw,
9178 struct ieee80211_vif *vif)
9179{
9180 struct rtl8xxxu_priv *priv = hw->priv;
9181 int ret;
9182 u8 val8;
9183
9184 switch (vif->type) {
9185 case NL80211_IFTYPE_STATION:
9186 rtl8723a_stop_tx_beacon(priv);
9187
9188 val8 = rtl8xxxu_read8(priv, REG_BEACON_CTRL);
9189 val8 |= BEACON_ATIM | BEACON_FUNCTION_ENABLE |
9190 BEACON_DISABLE_TSF_UPDATE;
9191 rtl8xxxu_write8(priv, REG_BEACON_CTRL, val8);
9192 ret = 0;
9193 break;
9194 default:
9195 ret = -EOPNOTSUPP;
9196 }
9197
9198 rtl8xxxu_set_linktype(priv, vif->type);
9199
9200 return ret;
9201}
9202
9203static void rtl8xxxu_remove_interface(struct ieee80211_hw *hw,
9204 struct ieee80211_vif *vif)
9205{
9206 struct rtl8xxxu_priv *priv = hw->priv;
9207
9208 dev_dbg(&priv->udev->dev, "%s\n", __func__);
9209}
9210
9211static int rtl8xxxu_config(struct ieee80211_hw *hw, u32 changed)
9212{
9213 struct rtl8xxxu_priv *priv = hw->priv;
9214 struct device *dev = &priv->udev->dev;
9215 u16 val16;
9216 int ret = 0, channel;
9217 bool ht40;
9218
9219 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_CHANNEL)
9220 dev_info(dev,
9221 "%s: channel: %i (changed %08x chandef.width %02x)\n",
9222 __func__, hw->conf.chandef.chan->hw_value,
9223 changed, hw->conf.chandef.width);
9224
9225 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS) {
9226 val16 = ((hw->conf.long_frame_max_tx_count <<
9227 RETRY_LIMIT_LONG_SHIFT) & RETRY_LIMIT_LONG_MASK) |
9228 ((hw->conf.short_frame_max_tx_count <<
9229 RETRY_LIMIT_SHORT_SHIFT) & RETRY_LIMIT_SHORT_MASK);
9230 rtl8xxxu_write16(priv, REG_RETRY_LIMIT, val16);
9231 }
9232
9233 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
9234 switch (hw->conf.chandef.width) {
9235 case NL80211_CHAN_WIDTH_20_NOHT:
9236 case NL80211_CHAN_WIDTH_20:
9237 ht40 = false;
9238 break;
9239 case NL80211_CHAN_WIDTH_40:
9240 ht40 = true;
9241 break;
9242 default:
9243 ret = -ENOTSUPP;
9244 goto exit;
9245 }
9246
9247 channel = hw->conf.chandef.chan->hw_value;
9248
Jes Sorensene796dab2016-02-29 17:05:19 -05009249 priv->fops->set_tx_power(priv, channel, ht40);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009250
Jes Sorensen1ea8e842016-02-29 17:05:04 -05009251 priv->fops->config_channel(hw);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009252 }
9253
9254exit:
9255 return ret;
9256}
9257
9258static int rtl8xxxu_conf_tx(struct ieee80211_hw *hw,
9259 struct ieee80211_vif *vif, u16 queue,
9260 const struct ieee80211_tx_queue_params *param)
9261{
9262 struct rtl8xxxu_priv *priv = hw->priv;
9263 struct device *dev = &priv->udev->dev;
9264 u32 val32;
9265 u8 aifs, acm_ctrl, acm_bit;
9266
9267 aifs = param->aifs;
9268
9269 val32 = aifs |
9270 fls(param->cw_min) << EDCA_PARAM_ECW_MIN_SHIFT |
9271 fls(param->cw_max) << EDCA_PARAM_ECW_MAX_SHIFT |
9272 (u32)param->txop << EDCA_PARAM_TXOP_SHIFT;
9273
9274 acm_ctrl = rtl8xxxu_read8(priv, REG_ACM_HW_CTRL);
9275 dev_dbg(dev,
9276 "%s: IEEE80211 queue %02x val %08x, acm %i, acm_ctrl %02x\n",
9277 __func__, queue, val32, param->acm, acm_ctrl);
9278
9279 switch (queue) {
9280 case IEEE80211_AC_VO:
9281 acm_bit = ACM_HW_CTRL_VO;
9282 rtl8xxxu_write32(priv, REG_EDCA_VO_PARAM, val32);
9283 break;
9284 case IEEE80211_AC_VI:
9285 acm_bit = ACM_HW_CTRL_VI;
9286 rtl8xxxu_write32(priv, REG_EDCA_VI_PARAM, val32);
9287 break;
9288 case IEEE80211_AC_BE:
9289 acm_bit = ACM_HW_CTRL_BE;
9290 rtl8xxxu_write32(priv, REG_EDCA_BE_PARAM, val32);
9291 break;
9292 case IEEE80211_AC_BK:
9293 acm_bit = ACM_HW_CTRL_BK;
9294 rtl8xxxu_write32(priv, REG_EDCA_BK_PARAM, val32);
9295 break;
9296 default:
9297 acm_bit = 0;
9298 break;
9299 }
9300
9301 if (param->acm)
9302 acm_ctrl |= acm_bit;
9303 else
9304 acm_ctrl &= ~acm_bit;
9305 rtl8xxxu_write8(priv, REG_ACM_HW_CTRL, acm_ctrl);
9306
9307 return 0;
9308}
9309
9310static void rtl8xxxu_configure_filter(struct ieee80211_hw *hw,
9311 unsigned int changed_flags,
9312 unsigned int *total_flags, u64 multicast)
9313{
9314 struct rtl8xxxu_priv *priv = hw->priv;
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05009315 u32 rcr = rtl8xxxu_read32(priv, REG_RCR);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009316
9317 dev_dbg(&priv->udev->dev, "%s: changed_flags %08x, total_flags %08x\n",
9318 __func__, changed_flags, *total_flags);
9319
Bruno Randolf3bed4bf2016-02-03 13:39:51 -05009320 /*
9321 * FIF_ALLMULTI ignored as all multicast frames are accepted (REG_MAR)
9322 */
9323
9324 if (*total_flags & FIF_FCSFAIL)
9325 rcr |= RCR_ACCEPT_CRC32;
9326 else
9327 rcr &= ~RCR_ACCEPT_CRC32;
9328
9329 /*
9330 * FIF_PLCPFAIL not supported?
9331 */
9332
9333 if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
9334 rcr &= ~RCR_CHECK_BSSID_BEACON;
9335 else
9336 rcr |= RCR_CHECK_BSSID_BEACON;
9337
9338 if (*total_flags & FIF_CONTROL)
9339 rcr |= RCR_ACCEPT_CTRL_FRAME;
9340 else
9341 rcr &= ~RCR_ACCEPT_CTRL_FRAME;
9342
9343 if (*total_flags & FIF_OTHER_BSS) {
9344 rcr |= RCR_ACCEPT_AP;
9345 rcr &= ~RCR_CHECK_BSSID_MATCH;
9346 } else {
9347 rcr &= ~RCR_ACCEPT_AP;
9348 rcr |= RCR_CHECK_BSSID_MATCH;
9349 }
9350
9351 if (*total_flags & FIF_PSPOLL)
9352 rcr |= RCR_ACCEPT_PM;
9353 else
9354 rcr &= ~RCR_ACCEPT_PM;
9355
9356 /*
9357 * FIF_PROBE_REQ ignored as probe requests always seem to be accepted
9358 */
9359
9360 rtl8xxxu_write32(priv, REG_RCR, rcr);
9361
Jes Sorensen755bda12016-02-03 13:39:54 -05009362 *total_flags &= (FIF_ALLMULTI | FIF_FCSFAIL | FIF_BCN_PRBRESP_PROMISC |
9363 FIF_CONTROL | FIF_OTHER_BSS | FIF_PSPOLL |
9364 FIF_PROBE_REQ);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009365}
9366
9367static int rtl8xxxu_set_rts_threshold(struct ieee80211_hw *hw, u32 rts)
9368{
9369 if (rts > 2347)
9370 return -EINVAL;
9371
9372 return 0;
9373}
9374
9375static int rtl8xxxu_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
9376 struct ieee80211_vif *vif,
9377 struct ieee80211_sta *sta,
9378 struct ieee80211_key_conf *key)
9379{
9380 struct rtl8xxxu_priv *priv = hw->priv;
9381 struct device *dev = &priv->udev->dev;
9382 u8 mac_addr[ETH_ALEN];
9383 u8 val8;
9384 u16 val16;
9385 u32 val32;
9386 int retval = -EOPNOTSUPP;
9387
9388 dev_dbg(dev, "%s: cmd %02x, cipher %08x, index %i\n",
9389 __func__, cmd, key->cipher, key->keyidx);
9390
9391 if (vif->type != NL80211_IFTYPE_STATION)
9392 return -EOPNOTSUPP;
9393
9394 if (key->keyidx > 3)
9395 return -EOPNOTSUPP;
9396
9397 switch (key->cipher) {
9398 case WLAN_CIPHER_SUITE_WEP40:
9399 case WLAN_CIPHER_SUITE_WEP104:
9400
9401 break;
9402 case WLAN_CIPHER_SUITE_CCMP:
9403 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT_TX;
9404 break;
9405 case WLAN_CIPHER_SUITE_TKIP:
9406 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
9407 default:
9408 return -EOPNOTSUPP;
9409 }
9410
9411 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
9412 dev_dbg(dev, "%s: pairwise key\n", __func__);
9413 ether_addr_copy(mac_addr, sta->addr);
9414 } else {
9415 dev_dbg(dev, "%s: group key\n", __func__);
9416 eth_broadcast_addr(mac_addr);
9417 }
9418
9419 val16 = rtl8xxxu_read16(priv, REG_CR);
9420 val16 |= CR_SECURITY_ENABLE;
9421 rtl8xxxu_write16(priv, REG_CR, val16);
9422
9423 val8 = SEC_CFG_TX_SEC_ENABLE | SEC_CFG_TXBC_USE_DEFKEY |
9424 SEC_CFG_RX_SEC_ENABLE | SEC_CFG_RXBC_USE_DEFKEY;
9425 val8 |= SEC_CFG_TX_USE_DEFKEY | SEC_CFG_RX_USE_DEFKEY;
9426 rtl8xxxu_write8(priv, REG_SECURITY_CFG, val8);
9427
9428 switch (cmd) {
9429 case SET_KEY:
9430 key->hw_key_idx = key->keyidx;
9431 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
9432 rtl8xxxu_cam_write(priv, key, mac_addr);
9433 retval = 0;
9434 break;
9435 case DISABLE_KEY:
9436 rtl8xxxu_write32(priv, REG_CAM_WRITE, 0x00000000);
9437 val32 = CAM_CMD_POLLING | CAM_CMD_WRITE |
9438 key->keyidx << CAM_CMD_KEY_SHIFT;
9439 rtl8xxxu_write32(priv, REG_CAM_CMD, val32);
9440 retval = 0;
9441 break;
9442 default:
9443 dev_warn(dev, "%s: Unsupported command %02x\n", __func__, cmd);
9444 }
9445
9446 return retval;
9447}
9448
9449static int
9450rtl8xxxu_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Sara Sharon50ea05e2015-12-30 16:06:04 +02009451 struct ieee80211_ampdu_params *params)
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009452{
9453 struct rtl8xxxu_priv *priv = hw->priv;
9454 struct device *dev = &priv->udev->dev;
9455 u8 ampdu_factor, ampdu_density;
Sara Sharon50ea05e2015-12-30 16:06:04 +02009456 struct ieee80211_sta *sta = params->sta;
9457 enum ieee80211_ampdu_mlme_action action = params->action;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009458
9459 switch (action) {
9460 case IEEE80211_AMPDU_TX_START:
9461 dev_info(dev, "%s: IEEE80211_AMPDU_TX_START\n", __func__);
9462 ampdu_factor = sta->ht_cap.ampdu_factor;
9463 ampdu_density = sta->ht_cap.ampdu_density;
9464 rtl8xxxu_set_ampdu_factor(priv, ampdu_factor);
9465 rtl8xxxu_set_ampdu_min_space(priv, ampdu_density);
9466 dev_dbg(dev,
9467 "Changed HT: ampdu_factor %02x, ampdu_density %02x\n",
9468 ampdu_factor, ampdu_density);
9469 break;
9470 case IEEE80211_AMPDU_TX_STOP_FLUSH:
9471 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH\n", __func__);
9472 rtl8xxxu_set_ampdu_factor(priv, 0);
9473 rtl8xxxu_set_ampdu_min_space(priv, 0);
9474 break;
9475 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
9476 dev_info(dev, "%s: IEEE80211_AMPDU_TX_STOP_FLUSH_CONT\n",
9477 __func__);
9478 rtl8xxxu_set_ampdu_factor(priv, 0);
9479 rtl8xxxu_set_ampdu_min_space(priv, 0);
9480 break;
9481 case IEEE80211_AMPDU_RX_START:
9482 dev_info(dev, "%s: IEEE80211_AMPDU_RX_START\n", __func__);
9483 break;
9484 case IEEE80211_AMPDU_RX_STOP:
9485 dev_info(dev, "%s: IEEE80211_AMPDU_RX_STOP\n", __func__);
9486 break;
9487 default:
9488 break;
9489 }
9490 return 0;
9491}
9492
9493static int rtl8xxxu_start(struct ieee80211_hw *hw)
9494{
9495 struct rtl8xxxu_priv *priv = hw->priv;
9496 struct rtl8xxxu_rx_urb *rx_urb;
9497 struct rtl8xxxu_tx_urb *tx_urb;
9498 unsigned long flags;
9499 int ret, i;
9500
9501 ret = 0;
9502
9503 init_usb_anchor(&priv->rx_anchor);
9504 init_usb_anchor(&priv->tx_anchor);
9505 init_usb_anchor(&priv->int_anchor);
9506
Jes Sorensendb08de92016-02-29 17:05:17 -05009507 priv->fops->enable_rf(priv);
Jes Sorensen0e28b972016-02-29 17:04:13 -05009508 if (priv->usb_interrupts) {
9509 ret = rtl8xxxu_submit_int_urb(hw);
9510 if (ret)
9511 goto exit;
9512 }
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009513
9514 for (i = 0; i < RTL8XXXU_TX_URBS; i++) {
9515 tx_urb = kmalloc(sizeof(struct rtl8xxxu_tx_urb), GFP_KERNEL);
9516 if (!tx_urb) {
9517 if (!i)
9518 ret = -ENOMEM;
9519
9520 goto error_out;
9521 }
9522 usb_init_urb(&tx_urb->urb);
9523 INIT_LIST_HEAD(&tx_urb->list);
9524 tx_urb->hw = hw;
9525 list_add(&tx_urb->list, &priv->tx_urb_free_list);
9526 priv->tx_urb_free_count++;
9527 }
9528
9529 priv->tx_stopped = false;
9530
9531 spin_lock_irqsave(&priv->rx_urb_lock, flags);
9532 priv->shutdown = false;
9533 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
9534
9535 for (i = 0; i < RTL8XXXU_RX_URBS; i++) {
9536 rx_urb = kmalloc(sizeof(struct rtl8xxxu_rx_urb), GFP_KERNEL);
9537 if (!rx_urb) {
9538 if (!i)
9539 ret = -ENOMEM;
9540
9541 goto error_out;
9542 }
9543 usb_init_urb(&rx_urb->urb);
9544 INIT_LIST_HEAD(&rx_urb->list);
9545 rx_urb->hw = hw;
9546
9547 ret = rtl8xxxu_submit_rx_urb(priv, rx_urb);
9548 }
9549exit:
9550 /*
Bruno Randolfc85ea112016-02-03 13:39:55 -05009551 * Accept all data and mgmt frames
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009552 */
Bruno Randolfc85ea112016-02-03 13:39:55 -05009553 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0xffff);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009554 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0xffff);
9555
9556 rtl8xxxu_write32(priv, REG_OFDM0_XA_AGC_CORE1, 0x6954341e);
9557
9558 return ret;
9559
9560error_out:
9561 rtl8xxxu_free_tx_resources(priv);
9562 /*
9563 * Disable all data and mgmt frames
9564 */
9565 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
9566 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
9567
9568 return ret;
9569}
9570
9571static void rtl8xxxu_stop(struct ieee80211_hw *hw)
9572{
9573 struct rtl8xxxu_priv *priv = hw->priv;
9574 unsigned long flags;
9575
9576 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
9577
9578 rtl8xxxu_write16(priv, REG_RXFLTMAP0, 0x0000);
9579 rtl8xxxu_write16(priv, REG_RXFLTMAP2, 0x0000);
9580
9581 spin_lock_irqsave(&priv->rx_urb_lock, flags);
9582 priv->shutdown = true;
9583 spin_unlock_irqrestore(&priv->rx_urb_lock, flags);
9584
9585 usb_kill_anchored_urbs(&priv->rx_anchor);
9586 usb_kill_anchored_urbs(&priv->tx_anchor);
Jes Sorensen0e28b972016-02-29 17:04:13 -05009587 if (priv->usb_interrupts)
9588 usb_kill_anchored_urbs(&priv->int_anchor);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009589
Jes Sorensen265697e2016-04-14 16:37:20 -04009590 rtl8xxxu_write8(priv, REG_TXPAUSE, 0xff);
9591
Jes Sorensenfc89a412016-02-29 17:05:46 -05009592 priv->fops->disable_rf(priv);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009593
9594 /*
9595 * Disable interrupts
9596 */
Jes Sorensen0e28b972016-02-29 17:04:13 -05009597 if (priv->usb_interrupts)
9598 rtl8xxxu_write32(priv, REG_USB_HIMR, 0);
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009599
9600 rtl8xxxu_free_rx_resources(priv);
9601 rtl8xxxu_free_tx_resources(priv);
9602}
9603
9604static const struct ieee80211_ops rtl8xxxu_ops = {
9605 .tx = rtl8xxxu_tx,
9606 .add_interface = rtl8xxxu_add_interface,
9607 .remove_interface = rtl8xxxu_remove_interface,
9608 .config = rtl8xxxu_config,
9609 .conf_tx = rtl8xxxu_conf_tx,
9610 .bss_info_changed = rtl8xxxu_bss_info_changed,
9611 .configure_filter = rtl8xxxu_configure_filter,
9612 .set_rts_threshold = rtl8xxxu_set_rts_threshold,
9613 .start = rtl8xxxu_start,
9614 .stop = rtl8xxxu_stop,
9615 .sw_scan_start = rtl8xxxu_sw_scan_start,
9616 .sw_scan_complete = rtl8xxxu_sw_scan_complete,
9617 .set_key = rtl8xxxu_set_key,
9618 .ampdu_action = rtl8xxxu_ampdu_action,
9619};
9620
9621static int rtl8xxxu_parse_usb(struct rtl8xxxu_priv *priv,
9622 struct usb_interface *interface)
9623{
9624 struct usb_interface_descriptor *interface_desc;
9625 struct usb_host_interface *host_interface;
9626 struct usb_endpoint_descriptor *endpoint;
9627 struct device *dev = &priv->udev->dev;
9628 int i, j = 0, endpoints;
9629 u8 dir, xtype, num;
9630 int ret = 0;
9631
9632 host_interface = &interface->altsetting[0];
9633 interface_desc = &host_interface->desc;
9634 endpoints = interface_desc->bNumEndpoints;
9635
9636 for (i = 0; i < endpoints; i++) {
9637 endpoint = &host_interface->endpoint[i].desc;
9638
9639 dir = endpoint->bEndpointAddress & USB_ENDPOINT_DIR_MASK;
9640 num = usb_endpoint_num(endpoint);
9641 xtype = usb_endpoint_type(endpoint);
9642 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9643 dev_dbg(dev,
9644 "%s: endpoint: dir %02x, # %02x, type %02x\n",
9645 __func__, dir, num, xtype);
9646 if (usb_endpoint_dir_in(endpoint) &&
9647 usb_endpoint_xfer_bulk(endpoint)) {
9648 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9649 dev_dbg(dev, "%s: in endpoint num %i\n",
9650 __func__, num);
9651
9652 if (priv->pipe_in) {
9653 dev_warn(dev,
9654 "%s: Too many IN pipes\n", __func__);
9655 ret = -EINVAL;
9656 goto exit;
9657 }
9658
9659 priv->pipe_in = usb_rcvbulkpipe(priv->udev, num);
9660 }
9661
9662 if (usb_endpoint_dir_in(endpoint) &&
9663 usb_endpoint_xfer_int(endpoint)) {
9664 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9665 dev_dbg(dev, "%s: interrupt endpoint num %i\n",
9666 __func__, num);
9667
9668 if (priv->pipe_interrupt) {
9669 dev_warn(dev, "%s: Too many INTERRUPT pipes\n",
9670 __func__);
9671 ret = -EINVAL;
9672 goto exit;
9673 }
9674
9675 priv->pipe_interrupt = usb_rcvintpipe(priv->udev, num);
9676 }
9677
9678 if (usb_endpoint_dir_out(endpoint) &&
9679 usb_endpoint_xfer_bulk(endpoint)) {
9680 if (rtl8xxxu_debug & RTL8XXXU_DEBUG_USB)
9681 dev_dbg(dev, "%s: out endpoint num %i\n",
9682 __func__, num);
9683 if (j >= RTL8XXXU_OUT_ENDPOINTS) {
9684 dev_warn(dev,
9685 "%s: Too many OUT pipes\n", __func__);
9686 ret = -EINVAL;
9687 goto exit;
9688 }
9689 priv->out_ep[j++] = num;
9690 }
9691 }
9692exit:
9693 priv->nr_out_eps = j;
9694 return ret;
9695}
9696
9697static int rtl8xxxu_probe(struct usb_interface *interface,
9698 const struct usb_device_id *id)
9699{
9700 struct rtl8xxxu_priv *priv;
9701 struct ieee80211_hw *hw;
9702 struct usb_device *udev;
9703 struct ieee80211_supported_band *sband;
9704 int ret = 0;
9705 int untested = 1;
9706
9707 udev = usb_get_dev(interface_to_usbdev(interface));
9708
9709 switch (id->idVendor) {
9710 case USB_VENDOR_ID_REALTEK:
9711 switch(id->idProduct) {
9712 case 0x1724:
9713 case 0x8176:
9714 case 0x8178:
9715 case 0x817f:
9716 untested = 0;
9717 break;
9718 }
9719 break;
9720 case 0x7392:
9721 if (id->idProduct == 0x7811)
9722 untested = 0;
9723 break;
Jes Sorensene1d70c92016-04-14 16:37:06 -04009724 case 0x050d:
9725 if (id->idProduct == 0x1004)
9726 untested = 0;
9727 break;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009728 default:
9729 break;
9730 }
9731
9732 if (untested) {
Jes Sorenseneaa4d142016-02-29 17:04:31 -05009733 rtl8xxxu_debug |= RTL8XXXU_DEBUG_EFUSE;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009734 dev_info(&udev->dev,
9735 "This Realtek USB WiFi dongle (0x%04x:0x%04x) is untested!\n",
9736 id->idVendor, id->idProduct);
9737 dev_info(&udev->dev,
9738 "Please report results to Jes.Sorensen@gmail.com\n");
9739 }
9740
9741 hw = ieee80211_alloc_hw(sizeof(struct rtl8xxxu_priv), &rtl8xxxu_ops);
9742 if (!hw) {
9743 ret = -ENOMEM;
9744 goto exit;
9745 }
9746
9747 priv = hw->priv;
9748 priv->hw = hw;
9749 priv->udev = udev;
9750 priv->fops = (struct rtl8xxxu_fileops *)id->driver_info;
9751 mutex_init(&priv->usb_buf_mutex);
9752 mutex_init(&priv->h2c_mutex);
9753 INIT_LIST_HEAD(&priv->tx_urb_free_list);
9754 spin_lock_init(&priv->tx_urb_lock);
9755 INIT_LIST_HEAD(&priv->rx_urb_pending_list);
9756 spin_lock_init(&priv->rx_urb_lock);
9757 INIT_WORK(&priv->rx_urb_wq, rtl8xxxu_rx_urb_work);
9758
9759 usb_set_intfdata(interface, hw);
9760
9761 ret = rtl8xxxu_parse_usb(priv, interface);
9762 if (ret)
9763 goto exit;
9764
9765 ret = rtl8xxxu_identify_chip(priv);
9766 if (ret) {
9767 dev_err(&udev->dev, "Fatal - failed to identify chip\n");
9768 goto exit;
9769 }
9770
9771 ret = rtl8xxxu_read_efuse(priv);
9772 if (ret) {
9773 dev_err(&udev->dev, "Fatal - failed to read EFuse\n");
9774 goto exit;
9775 }
9776
9777 ret = priv->fops->parse_efuse(priv);
9778 if (ret) {
9779 dev_err(&udev->dev, "Fatal - failed to parse EFuse\n");
9780 goto exit;
9781 }
9782
9783 rtl8xxxu_print_chipinfo(priv);
9784
9785 ret = priv->fops->load_firmware(priv);
9786 if (ret) {
9787 dev_err(&udev->dev, "Fatal - failed to load firmware\n");
9788 goto exit;
9789 }
9790
9791 ret = rtl8xxxu_init_device(hw);
9792
9793 hw->wiphy->max_scan_ssids = 1;
9794 hw->wiphy->max_scan_ie_len = IEEE80211_MAX_DATA_LEN;
9795 hw->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
9796 hw->queues = 4;
9797
9798 sband = &rtl8xxxu_supported_band;
9799 sband->ht_cap.ht_supported = true;
9800 sband->ht_cap.ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
9801 sband->ht_cap.ampdu_density = IEEE80211_HT_MPDU_DENSITY_16;
9802 sband->ht_cap.cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40;
9803 memset(&sband->ht_cap.mcs, 0, sizeof(sband->ht_cap.mcs));
9804 sband->ht_cap.mcs.rx_mask[0] = 0xff;
9805 sband->ht_cap.mcs.rx_mask[4] = 0x01;
9806 if (priv->rf_paths > 1) {
9807 sband->ht_cap.mcs.rx_mask[1] = 0xff;
9808 sband->ht_cap.cap |= IEEE80211_HT_CAP_SGI_40;
9809 }
9810 sband->ht_cap.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
9811 /*
9812 * Some APs will negotiate HT20_40 in a noisy environment leading
9813 * to miserable performance. Rather than defaulting to this, only
9814 * enable it if explicitly requested at module load time.
9815 */
9816 if (rtl8xxxu_ht40_2g) {
9817 dev_info(&udev->dev, "Enabling HT_20_40 on the 2.4GHz band\n");
9818 sband->ht_cap.cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
9819 }
Johannes Berg57fbcce2016-04-12 15:56:15 +02009820 hw->wiphy->bands[NL80211_BAND_2GHZ] = sband;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009821
9822 hw->wiphy->rts_threshold = 2347;
9823
9824 SET_IEEE80211_DEV(priv->hw, &interface->dev);
9825 SET_IEEE80211_PERM_ADDR(hw, priv->mac_addr);
9826
Jes Sorensen179e1742016-02-29 17:05:27 -05009827 hw->extra_tx_headroom = priv->fops->tx_desc_size;
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009828 ieee80211_hw_set(hw, SIGNAL_DBM);
9829 /*
9830 * The firmware handles rate control
9831 */
9832 ieee80211_hw_set(hw, HAS_RATE_CONTROL);
9833 ieee80211_hw_set(hw, AMPDU_AGGREGATION);
9834
9835 ret = ieee80211_register_hw(priv->hw);
9836 if (ret) {
9837 dev_err(&udev->dev, "%s: Failed to register: %i\n",
9838 __func__, ret);
9839 goto exit;
9840 }
9841
9842exit:
9843 if (ret < 0)
9844 usb_put_dev(udev);
9845 return ret;
9846}
9847
9848static void rtl8xxxu_disconnect(struct usb_interface *interface)
9849{
9850 struct rtl8xxxu_priv *priv;
9851 struct ieee80211_hw *hw;
9852
9853 hw = usb_get_intfdata(interface);
9854 priv = hw->priv;
9855
Jes Sorensen8cae2f12016-04-14 16:37:13 -04009856 ieee80211_unregister_hw(hw);
9857
9858 priv->fops->power_off(priv);
9859
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009860 usb_set_intfdata(interface, NULL);
9861
9862 dev_info(&priv->udev->dev, "disconnecting\n");
9863
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009864 kfree(priv->fw_data);
9865 mutex_destroy(&priv->usb_buf_mutex);
9866 mutex_destroy(&priv->h2c_mutex);
9867
9868 usb_put_dev(priv->udev);
9869 ieee80211_free_hw(hw);
9870}
9871
9872static struct rtl8xxxu_fileops rtl8723au_fops = {
9873 .parse_efuse = rtl8723au_parse_efuse,
9874 .load_firmware = rtl8723au_load_firmware,
9875 .power_on = rtl8723au_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009876 .power_off = rtl8xxxu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009877 .reset_8051 = rtl8xxxu_reset_8051,
Jes Sorensen74b99be2016-02-29 17:04:04 -05009878 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009879 .init_phy_bb = rtl8723au_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009880 .init_phy_rf = rtl8723au_init_phy_rf,
Jes Sorensene1547c52016-02-29 17:04:35 -05009881 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009882 .config_channel = rtl8723au_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009883 .parse_rx_desc = rtl8xxxu_parse_rxdesc16,
Jes Sorensendb08de92016-02-29 17:05:17 -05009884 .enable_rf = rtl8723a_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009885 .disable_rf = rtl8723a_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009886 .usb_quirks = rtl8xxxu_gen1_usb_quirks,
Jes Sorensene796dab2016-02-29 17:05:19 -05009887 .set_tx_power = rtl8723a_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05009888 .update_rate_mask = rtl8723au_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05009889 .report_connect = rtl8723au_report_connect,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009890 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05009891 .mbox_ext_reg = REG_HMBOX_EXT_0,
9892 .mbox_ext_width = 2,
Jes Sorensendbb28962016-03-31 17:08:33 -04009893 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc32),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009894 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc16),
Jes Sorensen8634af52016-02-29 17:04:33 -05009895 .adda_1t_init = 0x0b1b25a0,
9896 .adda_1t_path_on = 0x0bdb25a0,
9897 .adda_2t_path_on_a = 0x04db25a4,
9898 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009899 .trxff_boundary = 0x27ff,
Jes Sorensen9b323ee2016-04-14 14:59:03 -04009900 .pbp_rx = PBP_PAGE_SIZE_128,
9901 .pbp_tx = PBP_PAGE_SIZE_128,
Jes Sorensenc606e662016-04-07 14:19:16 -04009902 .mactable = rtl8723a_mac_init_table,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009903};
9904
Jes Sorensen35a741f2016-02-29 17:04:10 -05009905static struct rtl8xxxu_fileops rtl8723bu_fops = {
Jes Sorensen3c836d62016-02-29 17:04:11 -05009906 .parse_efuse = rtl8723bu_parse_efuse,
Jes Sorensen35a741f2016-02-29 17:04:10 -05009907 .load_firmware = rtl8723bu_load_firmware,
Jes Sorensen42836db2016-02-29 17:04:52 -05009908 .power_on = rtl8723bu_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009909 .power_off = rtl8723bu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009910 .reset_8051 = rtl8723bu_reset_8051,
Jes Sorensen35a741f2016-02-29 17:04:10 -05009911 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009912 .init_phy_bb = rtl8723bu_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009913 .init_phy_rf = rtl8723bu_init_phy_rf,
Jes Sorensenf0d9f5e2016-02-29 17:04:16 -05009914 .phy_init_antenna_selection = rtl8723bu_phy_init_antenna_selection,
Jes Sorensene1547c52016-02-29 17:04:35 -05009915 .phy_iq_calibrate = rtl8723bu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009916 .config_channel = rtl8723bu_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009917 .parse_rx_desc = rtl8xxxu_parse_rxdesc24,
Jes Sorensen3e88ca42016-02-29 17:05:08 -05009918 .init_aggregation = rtl8723bu_init_aggregation,
Jes Sorensen9c79bf92016-02-29 17:05:10 -05009919 .init_statistics = rtl8723bu_init_statistics,
Jes Sorensendb08de92016-02-29 17:05:17 -05009920 .enable_rf = rtl8723b_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009921 .disable_rf = rtl8723b_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009922 .usb_quirks = rtl8xxxu_gen2_usb_quirks,
Jes Sorensene796dab2016-02-29 17:05:19 -05009923 .set_tx_power = rtl8723b_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05009924 .update_rate_mask = rtl8723bu_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05009925 .report_connect = rtl8723bu_report_connect,
Jes Sorensenadfc0122016-02-29 17:04:12 -05009926 .writeN_block_size = 1024,
Jes Sorensened35d092016-02-29 17:04:19 -05009927 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
9928 .mbox_ext_width = 4,
Jes Sorensendbb28962016-03-31 17:08:33 -04009929 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc40),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009930 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc24),
Jes Sorensen0d698de2016-02-29 17:04:36 -05009931 .has_s0s1 = 1,
Jes Sorensen8634af52016-02-29 17:04:33 -05009932 .adda_1t_init = 0x01c00014,
9933 .adda_1t_path_on = 0x01c00014,
9934 .adda_2t_path_on_a = 0x01c00014,
9935 .adda_2t_path_on_b = 0x01c00014,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009936 .trxff_boundary = 0x3f7f,
Jes Sorensen9b323ee2016-04-14 14:59:03 -04009937 .pbp_rx = PBP_PAGE_SIZE_256,
9938 .pbp_tx = PBP_PAGE_SIZE_256,
Jes Sorensenc606e662016-04-07 14:19:16 -04009939 .mactable = rtl8723b_mac_init_table,
Jes Sorensen35a741f2016-02-29 17:04:10 -05009940};
9941
Kalle Valoc0963772015-10-25 18:24:38 +02009942#ifdef CONFIG_RTL8XXXU_UNTESTED
9943
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009944static struct rtl8xxxu_fileops rtl8192cu_fops = {
9945 .parse_efuse = rtl8192cu_parse_efuse,
9946 .load_firmware = rtl8192cu_load_firmware,
9947 .power_on = rtl8192cu_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009948 .power_off = rtl8xxxu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009949 .reset_8051 = rtl8xxxu_reset_8051,
Jes Sorensen74b99be2016-02-29 17:04:04 -05009950 .llt_init = rtl8xxxu_init_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009951 .init_phy_bb = rtl8723au_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009952 .init_phy_rf = rtl8192cu_init_phy_rf,
Jes Sorensene1547c52016-02-29 17:04:35 -05009953 .phy_iq_calibrate = rtl8723au_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009954 .config_channel = rtl8723au_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009955 .parse_rx_desc = rtl8xxxu_parse_rxdesc16,
Jes Sorensendb08de92016-02-29 17:05:17 -05009956 .enable_rf = rtl8723a_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009957 .disable_rf = rtl8723a_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009958 .usb_quirks = rtl8xxxu_gen1_usb_quirks,
Jes Sorensene796dab2016-02-29 17:05:19 -05009959 .set_tx_power = rtl8723a_set_tx_power,
Jes Sorensenf653e692016-02-29 17:05:38 -05009960 .update_rate_mask = rtl8723au_update_rate_mask,
Jes Sorensen7d794ea2016-02-29 17:05:39 -05009961 .report_connect = rtl8723au_report_connect,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009962 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05009963 .mbox_ext_reg = REG_HMBOX_EXT_0,
9964 .mbox_ext_width = 2,
Jes Sorensendbb28962016-03-31 17:08:33 -04009965 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc32),
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009966 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc16),
Jes Sorensen8634af52016-02-29 17:04:33 -05009967 .adda_1t_init = 0x0b1b25a0,
9968 .adda_1t_path_on = 0x0bdb25a0,
9969 .adda_2t_path_on_a = 0x04db25a4,
9970 .adda_2t_path_on_b = 0x0b1b25a4,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -04009971 .trxff_boundary = 0x27ff,
Jes Sorensen9b323ee2016-04-14 14:59:03 -04009972 .pbp_rx = PBP_PAGE_SIZE_128,
9973 .pbp_tx = PBP_PAGE_SIZE_128,
Jes Sorensenc606e662016-04-07 14:19:16 -04009974 .mactable = rtl8723a_mac_init_table,
Jes Sorensen26f1fad2015-10-14 20:44:51 -04009975};
9976
Kalle Valoc0963772015-10-25 18:24:38 +02009977#endif
9978
Jes Sorensen3307d842016-02-29 17:03:59 -05009979static struct rtl8xxxu_fileops rtl8192eu_fops = {
9980 .parse_efuse = rtl8192eu_parse_efuse,
9981 .load_firmware = rtl8192eu_load_firmware,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05009982 .power_on = rtl8192eu_power_on,
Jes Sorensenfe37d5f2016-02-29 17:05:47 -05009983 .power_off = rtl8xxxu_power_off,
Jes Sorensen7d4ccb82016-02-29 17:05:50 -05009984 .reset_8051 = rtl8xxxu_reset_8051,
Jes Sorensen74b99be2016-02-29 17:04:04 -05009985 .llt_init = rtl8xxxu_auto_llt_table,
Jes Sorensencb877252016-04-14 14:58:57 -04009986 .init_phy_bb = rtl8192eu_init_phy_bb,
Jes Sorensen4062b8f2016-04-14 16:37:08 -04009987 .init_phy_rf = rtl8192eu_init_phy_rf,
Jes Sorensenf991f4e2016-04-07 14:19:32 -04009988 .phy_iq_calibrate = rtl8192eu_phy_iq_calibrate,
Jes Sorensenc3f95062016-02-29 17:04:40 -05009989 .config_channel = rtl8723bu_config_channel,
Jes Sorensena49c7ce2016-04-14 14:58:52 -04009990 .parse_rx_desc = rtl8xxxu_parse_rxdesc24,
Jes Sorensenae5c01fd2016-04-14 16:37:19 -04009991 .enable_rf = rtl8192e_enable_rf,
Jes Sorensenfc89a412016-02-29 17:05:46 -05009992 .disable_rf = rtl8723b_disable_rf,
Jes Sorensen747bf232016-04-14 14:59:04 -04009993 .usb_quirks = rtl8xxxu_gen2_usb_quirks,
Jes Sorensen57e42a22016-04-14 14:58:49 -04009994 .set_tx_power = rtl8192e_set_tx_power,
Jes Sorensen91cbe4e2016-03-31 17:08:41 -04009995 .update_rate_mask = rtl8723bu_update_rate_mask,
9996 .report_connect = rtl8723bu_report_connect,
Jes Sorensenc05a9db2016-02-29 17:04:03 -05009997 .writeN_block_size = 128,
Jes Sorensened35d092016-02-29 17:04:19 -05009998 .mbox_ext_reg = REG_HMBOX_EXT0_8723B,
9999 .mbox_ext_width = 4,
Jes Sorensenf3fc2512016-03-31 17:08:37 -040010000 .tx_desc_size = sizeof(struct rtl8xxxu_txdesc40),
Jes Sorensena49c7ce2016-04-14 14:58:52 -040010001 .rx_desc_size = sizeof(struct rtl8xxxu_rxdesc24),
Jes Sorensen55c0b6a2016-04-14 14:58:50 -040010002 .has_s0s1 = 0,
Jes Sorensen8634af52016-02-29 17:04:33 -050010003 .adda_1t_init = 0x0fc01616,
10004 .adda_1t_path_on = 0x0fc01616,
10005 .adda_2t_path_on_a = 0x0fc01616,
10006 .adda_2t_path_on_b = 0x0fc01616,
Jes Sorensen24e8e7e2016-04-14 14:59:01 -040010007 .trxff_boundary = 0x3cff,
Jes Sorensenc606e662016-04-07 14:19:16 -040010008 .mactable = rtl8192e_mac_init_table,
Jes Sorensen89c2a092016-04-14 14:58:44 -040010009 .total_page_num = TX_TOTAL_PAGE_NUM_8192E,
10010 .page_num_hi = TX_PAGE_NUM_HI_PQ_8192E,
10011 .page_num_lo = TX_PAGE_NUM_LO_PQ_8192E,
10012 .page_num_norm = TX_PAGE_NUM_NORM_PQ_8192E,
Jes Sorensen3307d842016-02-29 17:03:59 -050010013};
10014
Jes Sorensen26f1fad2015-10-14 20:44:51 -040010015static struct usb_device_id dev_table[] = {
10016{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8724, 0xff, 0xff, 0xff),
10017 .driver_info = (unsigned long)&rtl8723au_fops},
10018{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1724, 0xff, 0xff, 0xff),
10019 .driver_info = (unsigned long)&rtl8723au_fops},
10020{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x0724, 0xff, 0xff, 0xff),
10021 .driver_info = (unsigned long)&rtl8723au_fops},
Jes Sorensen3307d842016-02-29 17:03:59 -050010022{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818b, 0xff, 0xff, 0xff),
10023 .driver_info = (unsigned long)&rtl8192eu_fops},
Jes Sorensen35a741f2016-02-29 17:04:10 -050010024{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0xb720, 0xff, 0xff, 0xff),
10025 .driver_info = (unsigned long)&rtl8723bu_fops},
Kalle Valo033695b2015-10-23 20:27:58 +030010026#ifdef CONFIG_RTL8XXXU_UNTESTED
10027/* Still supported by rtlwifi */
Jes Sorensen26f1fad2015-10-14 20:44:51 -040010028{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8176, 0xff, 0xff, 0xff),
10029 .driver_info = (unsigned long)&rtl8192cu_fops},
10030{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8178, 0xff, 0xff, 0xff),
10031 .driver_info = (unsigned long)&rtl8192cu_fops},
10032{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817f, 0xff, 0xff, 0xff),
10033 .driver_info = (unsigned long)&rtl8192cu_fops},
10034/* Tested by Larry Finger */
10035{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7811, 0xff, 0xff, 0xff),
10036 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensene1d70c92016-04-14 16:37:06 -040010037/* Tested by Andrea Merello */
10038{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1004, 0xff, 0xff, 0xff),
10039 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -040010040/* Currently untested 8188 series devices */
10041{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8191, 0xff, 0xff, 0xff),
10042 .driver_info = (unsigned long)&rtl8192cu_fops},
10043{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8170, 0xff, 0xff, 0xff),
10044 .driver_info = (unsigned long)&rtl8192cu_fops},
10045{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x8177, 0xff, 0xff, 0xff),
10046 .driver_info = (unsigned long)&rtl8192cu_fops},
10047{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817a, 0xff, 0xff, 0xff),
10048 .driver_info = (unsigned long)&rtl8192cu_fops},
10049{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817b, 0xff, 0xff, 0xff),
10050 .driver_info = (unsigned long)&rtl8192cu_fops},
10051{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817d, 0xff, 0xff, 0xff),
10052 .driver_info = (unsigned long)&rtl8192cu_fops},
10053{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x817e, 0xff, 0xff, 0xff),
10054 .driver_info = (unsigned long)&rtl8192cu_fops},
10055{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x818a, 0xff, 0xff, 0xff),
10056 .driver_info = (unsigned long)&rtl8192cu_fops},
10057{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x317f, 0xff, 0xff, 0xff),
10058 .driver_info = (unsigned long)&rtl8192cu_fops},
10059{USB_DEVICE_AND_INTERFACE_INFO(0x1058, 0x0631, 0xff, 0xff, 0xff),
10060 .driver_info = (unsigned long)&rtl8192cu_fops},
10061{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x094c, 0xff, 0xff, 0xff),
10062 .driver_info = (unsigned long)&rtl8192cu_fops},
10063{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x1102, 0xff, 0xff, 0xff),
10064 .driver_info = (unsigned long)&rtl8192cu_fops},
10065{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe033, 0xff, 0xff, 0xff),
10066 .driver_info = (unsigned long)&rtl8192cu_fops},
10067{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8189, 0xff, 0xff, 0xff),
10068 .driver_info = (unsigned long)&rtl8192cu_fops},
10069{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9041, 0xff, 0xff, 0xff),
10070 .driver_info = (unsigned long)&rtl8192cu_fops},
10071{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ba, 0xff, 0xff, 0xff),
10072 .driver_info = (unsigned long)&rtl8192cu_fops},
10073{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x1e1e, 0xff, 0xff, 0xff),
10074 .driver_info = (unsigned long)&rtl8192cu_fops},
10075{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x5088, 0xff, 0xff, 0xff),
10076 .driver_info = (unsigned long)&rtl8192cu_fops},
10077{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0052, 0xff, 0xff, 0xff),
10078 .driver_info = (unsigned long)&rtl8192cu_fops},
10079{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x005c, 0xff, 0xff, 0xff),
10080 .driver_info = (unsigned long)&rtl8192cu_fops},
10081{USB_DEVICE_AND_INTERFACE_INFO(0x0eb0, 0x9071, 0xff, 0xff, 0xff),
10082 .driver_info = (unsigned long)&rtl8192cu_fops},
10083{USB_DEVICE_AND_INTERFACE_INFO(0x103c, 0x1629, 0xff, 0xff, 0xff),
10084 .driver_info = (unsigned long)&rtl8192cu_fops},
10085{USB_DEVICE_AND_INTERFACE_INFO(0x13d3, 0x3357, 0xff, 0xff, 0xff),
10086 .driver_info = (unsigned long)&rtl8192cu_fops},
10087{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3308, 0xff, 0xff, 0xff),
10088 .driver_info = (unsigned long)&rtl8192cu_fops},
10089{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330b, 0xff, 0xff, 0xff),
10090 .driver_info = (unsigned long)&rtl8192cu_fops},
10091{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x4902, 0xff, 0xff, 0xff),
10092 .driver_info = (unsigned long)&rtl8192cu_fops},
10093{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2a, 0xff, 0xff, 0xff),
10094 .driver_info = (unsigned long)&rtl8192cu_fops},
10095{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2e, 0xff, 0xff, 0xff),
10096 .driver_info = (unsigned long)&rtl8192cu_fops},
10097{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xed17, 0xff, 0xff, 0xff),
10098 .driver_info = (unsigned long)&rtl8192cu_fops},
10099{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x648b, 0xff, 0xff, 0xff),
10100 .driver_info = (unsigned long)&rtl8192cu_fops},
10101{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0090, 0xff, 0xff, 0xff),
10102 .driver_info = (unsigned long)&rtl8192cu_fops},
10103{USB_DEVICE_AND_INTERFACE_INFO(0x4856, 0x0091, 0xff, 0xff, 0xff),
10104 .driver_info = (unsigned long)&rtl8192cu_fops},
10105{USB_DEVICE_AND_INTERFACE_INFO(0xcdab, 0x8010, 0xff, 0xff, 0xff),
10106 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -040010107{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff7, 0xff, 0xff, 0xff),
10108 .driver_info = (unsigned long)&rtl8192cu_fops},
10109{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff9, 0xff, 0xff, 0xff),
10110 .driver_info = (unsigned long)&rtl8192cu_fops},
10111{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffa, 0xff, 0xff, 0xff),
10112 .driver_info = (unsigned long)&rtl8192cu_fops},
10113{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaff8, 0xff, 0xff, 0xff),
10114 .driver_info = (unsigned long)&rtl8192cu_fops},
10115{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffb, 0xff, 0xff, 0xff),
10116 .driver_info = (unsigned long)&rtl8192cu_fops},
10117{USB_DEVICE_AND_INTERFACE_INFO(0x04f2, 0xaffc, 0xff, 0xff, 0xff),
10118 .driver_info = (unsigned long)&rtl8192cu_fops},
10119{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0x1201, 0xff, 0xff, 0xff),
10120 .driver_info = (unsigned long)&rtl8192cu_fops},
10121/* Currently untested 8192 series devices */
10122{USB_DEVICE_AND_INTERFACE_INFO(0x04bb, 0x0950, 0xff, 0xff, 0xff),
10123 .driver_info = (unsigned long)&rtl8192cu_fops},
Jes Sorensen26f1fad2015-10-14 20:44:51 -040010124{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2102, 0xff, 0xff, 0xff),
10125 .driver_info = (unsigned long)&rtl8192cu_fops},
10126{USB_DEVICE_AND_INTERFACE_INFO(0x050d, 0x2103, 0xff, 0xff, 0xff),
10127 .driver_info = (unsigned long)&rtl8192cu_fops},
10128{USB_DEVICE_AND_INTERFACE_INFO(0x0586, 0x341f, 0xff, 0xff, 0xff),
10129 .driver_info = (unsigned long)&rtl8192cu_fops},
10130{USB_DEVICE_AND_INTERFACE_INFO(0x06f8, 0xe035, 0xff, 0xff, 0xff),
10131 .driver_info = (unsigned long)&rtl8192cu_fops},
10132{USB_DEVICE_AND_INTERFACE_INFO(0x0b05, 0x17ab, 0xff, 0xff, 0xff),
10133 .driver_info = (unsigned long)&rtl8192cu_fops},
10134{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0061, 0xff, 0xff, 0xff),
10135 .driver_info = (unsigned long)&rtl8192cu_fops},
10136{USB_DEVICE_AND_INTERFACE_INFO(0x0df6, 0x0070, 0xff, 0xff, 0xff),
10137 .driver_info = (unsigned long)&rtl8192cu_fops},
10138{USB_DEVICE_AND_INTERFACE_INFO(0x0789, 0x016d, 0xff, 0xff, 0xff),
10139 .driver_info = (unsigned long)&rtl8192cu_fops},
10140{USB_DEVICE_AND_INTERFACE_INFO(0x07aa, 0x0056, 0xff, 0xff, 0xff),
10141 .driver_info = (unsigned long)&rtl8192cu_fops},
10142{USB_DEVICE_AND_INTERFACE_INFO(0x07b8, 0x8178, 0xff, 0xff, 0xff),
10143 .driver_info = (unsigned long)&rtl8192cu_fops},
10144{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0x9021, 0xff, 0xff, 0xff),
10145 .driver_info = (unsigned long)&rtl8192cu_fops},
10146{USB_DEVICE_AND_INTERFACE_INFO(0x0846, 0xf001, 0xff, 0xff, 0xff),
10147 .driver_info = (unsigned long)&rtl8192cu_fops},
10148{USB_DEVICE_AND_INTERFACE_INFO(USB_VENDOR_ID_REALTEK, 0x2e2e, 0xff, 0xff, 0xff),
10149 .driver_info = (unsigned long)&rtl8192cu_fops},
10150{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0019, 0xff, 0xff, 0xff),
10151 .driver_info = (unsigned long)&rtl8192cu_fops},
10152{USB_DEVICE_AND_INTERFACE_INFO(0x0e66, 0x0020, 0xff, 0xff, 0xff),
10153 .driver_info = (unsigned long)&rtl8192cu_fops},
10154{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3307, 0xff, 0xff, 0xff),
10155 .driver_info = (unsigned long)&rtl8192cu_fops},
10156{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x3309, 0xff, 0xff, 0xff),
10157 .driver_info = (unsigned long)&rtl8192cu_fops},
10158{USB_DEVICE_AND_INTERFACE_INFO(0x2001, 0x330a, 0xff, 0xff, 0xff),
10159 .driver_info = (unsigned long)&rtl8192cu_fops},
10160{USB_DEVICE_AND_INTERFACE_INFO(0x2019, 0xab2b, 0xff, 0xff, 0xff),
10161 .driver_info = (unsigned long)&rtl8192cu_fops},
10162{USB_DEVICE_AND_INTERFACE_INFO(0x20f4, 0x624d, 0xff, 0xff, 0xff),
10163 .driver_info = (unsigned long)&rtl8192cu_fops},
10164{USB_DEVICE_AND_INTERFACE_INFO(0x2357, 0x0100, 0xff, 0xff, 0xff),
10165 .driver_info = (unsigned long)&rtl8192cu_fops},
10166{USB_DEVICE_AND_INTERFACE_INFO(0x4855, 0x0091, 0xff, 0xff, 0xff),
10167 .driver_info = (unsigned long)&rtl8192cu_fops},
10168{USB_DEVICE_AND_INTERFACE_INFO(0x7392, 0x7822, 0xff, 0xff, 0xff),
10169 .driver_info = (unsigned long)&rtl8192cu_fops},
10170#endif
10171{ }
10172};
10173
10174static struct usb_driver rtl8xxxu_driver = {
10175 .name = DRIVER_NAME,
10176 .probe = rtl8xxxu_probe,
10177 .disconnect = rtl8xxxu_disconnect,
10178 .id_table = dev_table,
Jes Sorensen6a62f9d2016-04-14 16:37:18 -040010179 .no_dynamic_id = 1,
Jes Sorensen26f1fad2015-10-14 20:44:51 -040010180 .disable_hub_initiated_lpm = 1,
10181};
10182
10183static int __init rtl8xxxu_module_init(void)
10184{
10185 int res;
10186
10187 res = usb_register(&rtl8xxxu_driver);
10188 if (res < 0)
10189 pr_err(DRIVER_NAME ": usb_register() failed (%i)\n", res);
10190
10191 return res;
10192}
10193
10194static void __exit rtl8xxxu_module_exit(void)
10195{
10196 usb_deregister(&rtl8xxxu_driver);
10197}
10198
10199
10200MODULE_DEVICE_TABLE(usb, dev_table);
10201
10202module_init(rtl8xxxu_module_init);
10203module_exit(rtl8xxxu_module_exit);