blob: b57033e8c633187a5f52c367a788f46196967fdc [file] [log] [blame]
Shawn Guo7d740f82011-09-06 13:53:26 +08001/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Shawn Guo8888f652014-06-15 20:36:50 +080013#include <dt-bindings/clock/imx6qdl-clock.h>
Lucas Stach07134a32014-03-05 14:25:50 +010014#include <dt-bindings/interrupt-controller/arm-gic.h>
15
Shawn Guo36dffd82013-04-07 10:49:34 +080016#include "skeleton.dtsi"
Shawn Guo7d740f82011-09-06 13:53:26 +080017
18/ {
19 aliases {
Marek Vasut22970072014-02-28 12:58:41 +010020 ethernet0 = &fec;
Lothar Waßmann5f8fbc22013-12-12 14:27:57 +010021 can0 = &can1;
22 can1 = &can2;
Shawn Guo5230f8f2012-08-05 14:01:28 +080023 gpio0 = &gpio1;
24 gpio1 = &gpio2;
25 gpio2 = &gpio3;
26 gpio3 = &gpio4;
27 gpio4 = &gpio5;
28 gpio5 = &gpio6;
29 gpio6 = &gpio7;
Sascha Hauer80fa0582013-06-25 15:51:57 +020030 i2c0 = &i2c1;
31 i2c1 = &i2c2;
32 i2c2 = &i2c3;
Sascha Hauerfb06d652014-01-16 13:44:20 +010033 mmc0 = &usdhc1;
34 mmc1 = &usdhc2;
35 mmc2 = &usdhc3;
36 mmc3 = &usdhc4;
Sascha Hauer80fa0582013-06-25 15:51:57 +020037 serial0 = &uart1;
38 serial1 = &uart2;
39 serial2 = &uart3;
40 serial3 = &uart4;
41 serial4 = &uart5;
42 spi0 = &ecspi1;
43 spi1 = &ecspi2;
44 spi2 = &ecspi3;
45 spi3 = &ecspi4;
Peter Chen8189c512013-12-20 15:52:05 +080046 usbphy0 = &usbphy1;
47 usbphy1 = &usbphy2;
Shawn Guo7d740f82011-09-06 13:53:26 +080048 };
49
Shawn Guo7d740f82011-09-06 13:53:26 +080050 intc: interrupt-controller@00a01000 {
51 compatible = "arm,cortex-a9-gic";
52 #interrupt-cells = <3>;
Shawn Guo7d740f82011-09-06 13:53:26 +080053 interrupt-controller;
54 reg = <0x00a01000 0x1000>,
55 <0x00a00100 0x100>;
Marc Zyngierb923ff62015-02-23 17:45:18 +000056 interrupt-parent = <&intc>;
Shawn Guo7d740f82011-09-06 13:53:26 +080057 };
58
59 clocks {
60 #address-cells = <1>;
61 #size-cells = <0>;
62
63 ckil {
64 compatible = "fsl,imx-ckil", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080065 #clock-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +080066 clock-frequency = <32768>;
67 };
68
69 ckih1 {
70 compatible = "fsl,imx-ckih1", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080071 #clock-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +080072 clock-frequency = <0>;
73 };
74
75 osc {
76 compatible = "fsl,imx-osc", "fixed-clock";
Shawn Guo4b2b4042014-04-11 09:56:46 +080077 #clock-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +080078 clock-frequency = <24000000>;
79 };
80 };
81
82 soc {
83 #address-cells = <1>;
84 #size-cells = <1>;
85 compatible = "simple-bus";
Marc Zyngierb923ff62015-02-23 17:45:18 +000086 interrupt-parent = <&gpc>;
Shawn Guo7d740f82011-09-06 13:53:26 +080087 ranges;
88
Shawn Guof30fb032013-02-25 21:56:56 +080089 dma_apbh: dma-apbh@00110000 {
Huang Shijiee5d0f9f2012-06-06 21:22:57 -040090 compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
91 reg = <0x00110000 0x2000>;
Troy Kisky275c08b2013-11-14 14:02:13 -070092 interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>,
93 <0 13 IRQ_TYPE_LEVEL_HIGH>,
94 <0 13 IRQ_TYPE_LEVEL_HIGH>,
95 <0 13 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guof30fb032013-02-25 21:56:56 +080096 interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
97 #dma-cells = <1>;
98 dma-channels = <4>;
Shawn Guo8888f652014-06-15 20:36:50 +080099 clocks = <&clks IMX6QDL_CLK_APBH_DMA>;
Huang Shijiee5d0f9f2012-06-06 21:22:57 -0400100 };
101
Shawn Guobe4ccfc2012-12-31 11:32:48 +0800102 gpmi: gpmi-nand@00112000 {
Shawn Guo0e87e042012-08-22 21:36:28 +0800103 compatible = "fsl,imx6q-gpmi-nand";
104 #address-cells = <1>;
105 #size-cells = <1>;
106 reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
107 reg-names = "gpmi-nand", "bch";
Troy Kisky275c08b2013-11-14 14:02:13 -0700108 interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoc7aa12a2013-07-16 17:13:00 +0800109 interrupt-names = "bch";
Shawn Guo8888f652014-06-15 20:36:50 +0800110 clocks = <&clks IMX6QDL_CLK_GPMI_IO>,
111 <&clks IMX6QDL_CLK_GPMI_APB>,
112 <&clks IMX6QDL_CLK_GPMI_BCH>,
113 <&clks IMX6QDL_CLK_GPMI_BCH_APB>,
114 <&clks IMX6QDL_CLK_PER1_BCH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800115 clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
116 "gpmi_bch_apb", "per1_bch";
Shawn Guof30fb032013-02-25 21:56:56 +0800117 dmas = <&dma_apbh 0>;
118 dma-names = "rx-tx";
Shawn Guo0e87e042012-08-22 21:36:28 +0800119 status = "disabled";
Huang Shijiecf922fa2012-07-01 23:38:46 -0400120 };
121
Lucas Stachac4af822015-04-01 11:26:54 +0200122 hdmi: hdmi@0120000 {
123 #address-cells = <1>;
124 #size-cells = <0>;
125 reg = <0x00120000 0x9000>;
126 interrupts = <0 115 0x04>;
127 gpr = <&gpr>;
128 clocks = <&clks IMX6QDL_CLK_HDMI_IAHB>,
129 <&clks IMX6QDL_CLK_HDMI_ISFR>;
130 clock-names = "iahb", "isfr";
131 status = "disabled";
132
133 port@0 {
134 reg = <0>;
135
136 hdmi_mux_0: endpoint {
137 remote-endpoint = <&ipu1_di0_hdmi>;
138 };
139 };
140
141 port@1 {
142 reg = <1>;
143
144 hdmi_mux_1: endpoint {
145 remote-endpoint = <&ipu1_di1_hdmi>;
146 };
147 };
148 };
149
Shawn Guo7d740f82011-09-06 13:53:26 +0800150 timer@00a00600 {
Marc Zyngier58458e02012-01-10 19:44:19 +0000151 compatible = "arm,cortex-a9-twd-timer";
152 reg = <0x00a00600 0x20>;
153 interrupts = <1 13 0xf01>;
Marc Zyngierb923ff62015-02-23 17:45:18 +0000154 interrupt-parent = <&intc>;
Shawn Guo8888f652014-06-15 20:36:50 +0800155 clocks = <&clks IMX6QDL_CLK_TWD>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800156 };
157
158 L2: l2-cache@00a02000 {
159 compatible = "arm,pl310-cache";
160 reg = <0x00a02000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700161 interrupts = <0 92 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800162 cache-unified;
163 cache-level = <2>;
Dirk Behme5a5ca562013-04-26 10:13:55 +0200164 arm,tag-latency = <4 2 3>;
165 arm,data-latency = <4 2 3>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800166 };
167
Sean Cross3a572912013-09-26 10:51:09 +0800168 pcie: pcie@0x01000000 {
169 compatible = "fsl,imx6q-pcie", "snps,dw-pcie";
Lucas Stachfcd17302014-08-07 19:39:41 +0200170 reg = <0x01ffc000 0x04000>,
171 <0x01f00000 0x80000>;
172 reg-names = "dbi", "config";
Sean Cross3a572912013-09-26 10:51:09 +0800173 #address-cells = <3>;
174 #size-cells = <2>;
175 device_type = "pci";
176 ranges = <0x00000800 0 0x01f00000 0x01f00000 0 0x00080000 /* configuration space */
177 0x81000000 0 0 0x01f80000 0 0x00010000 /* downstream I/O */
178 0x82000000 0 0x01000000 0x01000000 0 0x00f00000>; /* non-prefetchable memory */
179 num-lanes = <1>;
Lucas Stach92a7eb72014-04-30 13:58:15 +0800180 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
181 interrupt-names = "msi";
Lucas Stach07134a32014-03-05 14:25:50 +0100182 #interrupt-cells = <1>;
183 interrupt-map-mask = <0 0 0 0x7>;
Lucas Stach1a9fa192015-08-05 18:54:37 +0200184 interrupt-map = <0 0 0 1 &gpc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
185 <0 0 0 2 &gpc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
186 <0 0 0 3 &gpc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
187 <0 0 0 4 &gpc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800188 clocks = <&clks IMX6QDL_CLK_PCIE_AXI>,
189 <&clks IMX6QDL_CLK_LVDS1_GATE>,
190 <&clks IMX6QDL_CLK_PCIE_REF_125M>;
Lucas Stach92a7eb72014-04-30 13:58:15 +0800191 clock-names = "pcie", "pcie_bus", "pcie_phy";
Sean Cross3a572912013-09-26 10:51:09 +0800192 status = "disabled";
193 };
194
Dirk Behme218abe62013-02-15 15:10:01 +0100195 pmu {
196 compatible = "arm,cortex-a9-pmu";
Troy Kisky275c08b2013-11-14 14:02:13 -0700197 interrupts = <0 94 IRQ_TYPE_LEVEL_HIGH>;
Dirk Behme218abe62013-02-15 15:10:01 +0100198 };
199
Shawn Guo7d740f82011-09-06 13:53:26 +0800200 aips-bus@02000000 { /* AIPS1 */
201 compatible = "fsl,aips-bus", "simple-bus";
202 #address-cells = <1>;
203 #size-cells = <1>;
204 reg = <0x02000000 0x100000>;
205 ranges;
206
207 spba-bus@02000000 {
208 compatible = "fsl,spba-bus", "simple-bus";
209 #address-cells = <1>;
210 #size-cells = <1>;
211 reg = <0x02000000 0x40000>;
212 ranges;
213
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100214 spdif: spdif@02004000 {
Fabio Estevamc9d96df2013-09-02 23:51:41 -0300215 compatible = "fsl,imx35-spdif";
Shawn Guo7d740f82011-09-06 13:53:26 +0800216 reg = <0x02004000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700217 interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>;
Fabio Estevamc9d96df2013-09-02 23:51:41 -0300218 dmas = <&sdma 14 18 0>,
219 <&sdma 15 18 0>;
220 dma-names = "rx", "tx";
Shawn Guo8888f652014-06-15 20:36:50 +0800221 clocks = <&clks IMX6QDL_CLK_SPDIF>, <&clks IMX6QDL_CLK_OSC>,
222 <&clks IMX6QDL_CLK_SPDIF>, <&clks IMX6QDL_CLK_DUMMY>,
223 <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_DUMMY>,
224 <&clks IMX6QDL_CLK_DUMMY>, <&clks IMX6QDL_CLK_DUMMY>,
225 <&clks IMX6QDL_CLK_DUMMY>;
Fabio Estevamc9d96df2013-09-02 23:51:41 -0300226 clock-names = "core", "rxtx0",
227 "rxtx1", "rxtx2",
228 "rxtx3", "rxtx4",
229 "rxtx5", "rxtx6",
230 "rxtx7";
231 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800232 };
233
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100234 ecspi1: ecspi@02008000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800235 #address-cells = <1>;
236 #size-cells = <0>;
237 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
238 reg = <0x02008000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700239 interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800240 clocks = <&clks IMX6QDL_CLK_ECSPI1>,
241 <&clks IMX6QDL_CLK_ECSPI1>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800242 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800243 dmas = <&sdma 3 7 1>, <&sdma 4 7 2>;
244 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800245 status = "disabled";
246 };
247
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100248 ecspi2: ecspi@0200c000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800249 #address-cells = <1>;
250 #size-cells = <0>;
251 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
252 reg = <0x0200c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700253 interrupts = <0 32 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800254 clocks = <&clks IMX6QDL_CLK_ECSPI2>,
255 <&clks IMX6QDL_CLK_ECSPI2>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800256 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800257 dmas = <&sdma 5 7 1>, <&sdma 6 7 2>;
258 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800259 status = "disabled";
260 };
261
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100262 ecspi3: ecspi@02010000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800263 #address-cells = <1>;
264 #size-cells = <0>;
265 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
266 reg = <0x02010000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700267 interrupts = <0 33 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800268 clocks = <&clks IMX6QDL_CLK_ECSPI3>,
269 <&clks IMX6QDL_CLK_ECSPI3>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800270 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800271 dmas = <&sdma 7 7 1>, <&sdma 8 7 2>;
272 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800273 status = "disabled";
274 };
275
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100276 ecspi4: ecspi@02014000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800277 #address-cells = <1>;
278 #size-cells = <0>;
279 compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
280 reg = <0x02014000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700281 interrupts = <0 34 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800282 clocks = <&clks IMX6QDL_CLK_ECSPI4>,
283 <&clks IMX6QDL_CLK_ECSPI4>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800284 clock-names = "ipg", "per";
Frank Lib3810c32014-01-04 06:53:52 +0800285 dmas = <&sdma 9 7 1>, <&sdma 10 7 2>;
286 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800287 status = "disabled";
288 };
289
Shawn Guo0c456cf2012-04-02 14:39:26 +0800290 uart1: serial@02020000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800291 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
292 reg = <0x02020000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700293 interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800294 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
295 <&clks IMX6QDL_CLK_UART_SERIAL>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800296 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +0800297 dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
298 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +0800299 status = "disabled";
300 };
301
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100302 esai: esai@02024000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800303 reg = <0x02024000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700304 interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800305 };
306
Richard Zhaob1a5da82012-05-02 10:29:10 +0800307 ssi1: ssi@02028000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400308 #sound-dai-cells = <0>;
Markus Pargmann98ea6ad2014-01-17 10:07:42 +0100309 compatible = "fsl,imx6q-ssi",
Fabio Estevam4c035272014-07-07 10:04:52 -0300310 "fsl,imx51-ssi";
Shawn Guo7d740f82011-09-06 13:53:26 +0800311 reg = <0x02028000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700312 interrupts = <0 46 IRQ_TYPE_LEVEL_HIGH>;
Shengjiu Wang935632e2014-09-09 17:13:26 +0800313 clocks = <&clks IMX6QDL_CLK_SSI1_IPG>,
314 <&clks IMX6QDL_CLK_SSI1>;
315 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800316 dmas = <&sdma 37 1 0>,
317 <&sdma 38 1 0>;
318 dma-names = "rx", "tx";
Richard Zhaob1a5da82012-05-02 10:29:10 +0800319 fsl,fifo-depth = <15>;
Richard Zhaob1a5da82012-05-02 10:29:10 +0800320 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800321 };
322
Richard Zhaob1a5da82012-05-02 10:29:10 +0800323 ssi2: ssi@0202c000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400324 #sound-dai-cells = <0>;
Markus Pargmann98ea6ad2014-01-17 10:07:42 +0100325 compatible = "fsl,imx6q-ssi",
Fabio Estevam4c035272014-07-07 10:04:52 -0300326 "fsl,imx51-ssi";
Shawn Guo7d740f82011-09-06 13:53:26 +0800327 reg = <0x0202c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700328 interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>;
Shengjiu Wang935632e2014-09-09 17:13:26 +0800329 clocks = <&clks IMX6QDL_CLK_SSI2_IPG>,
330 <&clks IMX6QDL_CLK_SSI2>;
331 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800332 dmas = <&sdma 41 1 0>,
333 <&sdma 42 1 0>;
334 dma-names = "rx", "tx";
Richard Zhaob1a5da82012-05-02 10:29:10 +0800335 fsl,fifo-depth = <15>;
Richard Zhaob1a5da82012-05-02 10:29:10 +0800336 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800337 };
338
Richard Zhaob1a5da82012-05-02 10:29:10 +0800339 ssi3: ssi@02030000 {
Alexander Shiyan6ff7f512014-08-19 20:00:09 +0400340 #sound-dai-cells = <0>;
Markus Pargmann98ea6ad2014-01-17 10:07:42 +0100341 compatible = "fsl,imx6q-ssi",
Fabio Estevam4c035272014-07-07 10:04:52 -0300342 "fsl,imx51-ssi";
Shawn Guo7d740f82011-09-06 13:53:26 +0800343 reg = <0x02030000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700344 interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>;
Shengjiu Wang935632e2014-09-09 17:13:26 +0800345 clocks = <&clks IMX6QDL_CLK_SSI3_IPG>,
346 <&clks IMX6QDL_CLK_SSI3>;
347 clock-names = "ipg", "baud";
Shawn Guo5da826a2013-07-17 13:50:54 +0800348 dmas = <&sdma 45 1 0>,
349 <&sdma 46 1 0>;
350 dma-names = "rx", "tx";
Richard Zhaob1a5da82012-05-02 10:29:10 +0800351 fsl,fifo-depth = <15>;
Richard Zhaob1a5da82012-05-02 10:29:10 +0800352 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800353 };
354
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100355 asrc: asrc@02034000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800356 reg = <0x02034000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700357 interrupts = <0 50 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800358 };
359
360 spba@0203c000 {
361 reg = <0x0203c000 0x4000>;
362 };
363 };
364
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100365 vpu: vpu@02040000 {
Philipp Zabela04a0b62014-11-11 19:12:47 -0200366 compatible = "cnm,coda960";
Shawn Guo7d740f82011-09-06 13:53:26 +0800367 reg = <0x02040000 0x3c000>;
Philipp Zabelb2faf1a2014-11-28 16:23:46 +0100368 interrupts = <0 12 IRQ_TYPE_LEVEL_HIGH>,
369 <0 3 IRQ_TYPE_LEVEL_HIGH>;
Philipp Zabela04a0b62014-11-11 19:12:47 -0200370 interrupt-names = "bit", "jpeg";
371 clocks = <&clks IMX6QDL_CLK_VPU_AXI>,
Fabio Estevamc9997ba2014-12-16 11:02:41 -0200372 <&clks IMX6QDL_CLK_MMDC_CH0_AXI>;
373 clock-names = "per", "ahb";
Philipp Zabel29eea642015-05-07 15:24:16 +0200374 power-domains = <&gpc 1>;
Philipp Zabela04a0b62014-11-11 19:12:47 -0200375 resets = <&src 1>;
376 iram = <&ocram>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800377 };
378
379 aipstz@0207c000 { /* AIPSTZ1 */
380 reg = <0x0207c000 0x4000>;
381 };
382
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100383 pwm1: pwm@02080000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100384 #pwm-cells = <2>;
385 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800386 reg = <0x02080000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700387 interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800388 clocks = <&clks IMX6QDL_CLK_IPG>,
389 <&clks IMX6QDL_CLK_PWM1>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100390 clock-names = "ipg", "per";
Philipp Zabele2675262015-03-09 17:40:36 +0100391 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800392 };
393
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100394 pwm2: pwm@02084000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100395 #pwm-cells = <2>;
396 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800397 reg = <0x02084000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700398 interrupts = <0 84 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800399 clocks = <&clks IMX6QDL_CLK_IPG>,
400 <&clks IMX6QDL_CLK_PWM2>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100401 clock-names = "ipg", "per";
Philipp Zabele2675262015-03-09 17:40:36 +0100402 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800403 };
404
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100405 pwm3: pwm@02088000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100406 #pwm-cells = <2>;
407 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800408 reg = <0x02088000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700409 interrupts = <0 85 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800410 clocks = <&clks IMX6QDL_CLK_IPG>,
411 <&clks IMX6QDL_CLK_PWM3>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100412 clock-names = "ipg", "per";
Philipp Zabele2675262015-03-09 17:40:36 +0100413 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800414 };
415
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100416 pwm4: pwm@0208c000 {
Sascha Hauer33b38582012-11-21 12:18:28 +0100417 #pwm-cells = <2>;
418 compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
Shawn Guo7d740f82011-09-06 13:53:26 +0800419 reg = <0x0208c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700420 interrupts = <0 86 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800421 clocks = <&clks IMX6QDL_CLK_IPG>,
422 <&clks IMX6QDL_CLK_PWM4>;
Sascha Hauer33b38582012-11-21 12:18:28 +0100423 clock-names = "ipg", "per";
Philipp Zabele2675262015-03-09 17:40:36 +0100424 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800425 };
426
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100427 can1: flexcan@02090000 {
Sascha Hauer0f225212013-06-25 15:51:46 +0200428 compatible = "fsl,imx6q-flexcan";
Shawn Guo7d740f82011-09-06 13:53:26 +0800429 reg = <0x02090000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700430 interrupts = <0 110 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800431 clocks = <&clks IMX6QDL_CLK_CAN1_IPG>,
432 <&clks IMX6QDL_CLK_CAN1_SERIAL>;
Sascha Hauer0f225212013-06-25 15:51:46 +0200433 clock-names = "ipg", "per";
Tim Harveya1135332013-10-22 21:51:27 -0700434 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800435 };
436
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100437 can2: flexcan@02094000 {
Sascha Hauer0f225212013-06-25 15:51:46 +0200438 compatible = "fsl,imx6q-flexcan";
Shawn Guo7d740f82011-09-06 13:53:26 +0800439 reg = <0x02094000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700440 interrupts = <0 111 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800441 clocks = <&clks IMX6QDL_CLK_CAN2_IPG>,
442 <&clks IMX6QDL_CLK_CAN2_SERIAL>;
Sascha Hauer0f225212013-06-25 15:51:46 +0200443 clock-names = "ipg", "per";
Tim Harveya1135332013-10-22 21:51:27 -0700444 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800445 };
446
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100447 gpt: gpt@02098000 {
Sascha Hauer97b108f2013-06-25 15:51:47 +0200448 compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
Shawn Guo7d740f82011-09-06 13:53:26 +0800449 reg = <0x02098000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700450 interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800451 clocks = <&clks IMX6QDL_CLK_GPT_IPG>,
Anson Huang2b2244a2014-09-11 11:29:41 +0800452 <&clks IMX6QDL_CLK_GPT_IPG_PER>,
453 <&clks IMX6QDL_CLK_GPT_3M>;
454 clock-names = "ipg", "per", "osc_per";
Shawn Guo7d740f82011-09-06 13:53:26 +0800455 };
456
Richard Zhao4d191862011-12-14 09:26:44 +0800457 gpio1: gpio@0209c000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200458 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800459 reg = <0x0209c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700460 interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>,
461 <0 67 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800462 gpio-controller;
463 #gpio-cells = <2>;
464 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800465 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800466 };
467
Richard Zhao4d191862011-12-14 09:26:44 +0800468 gpio2: gpio@020a0000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200469 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800470 reg = <0x020a0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700471 interrupts = <0 68 IRQ_TYPE_LEVEL_HIGH>,
472 <0 69 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800473 gpio-controller;
474 #gpio-cells = <2>;
475 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800476 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800477 };
478
Richard Zhao4d191862011-12-14 09:26:44 +0800479 gpio3: gpio@020a4000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200480 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800481 reg = <0x020a4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700482 interrupts = <0 70 IRQ_TYPE_LEVEL_HIGH>,
483 <0 71 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800484 gpio-controller;
485 #gpio-cells = <2>;
486 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800487 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800488 };
489
Richard Zhao4d191862011-12-14 09:26:44 +0800490 gpio4: gpio@020a8000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200491 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800492 reg = <0x020a8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700493 interrupts = <0 72 IRQ_TYPE_LEVEL_HIGH>,
494 <0 73 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800495 gpio-controller;
496 #gpio-cells = <2>;
497 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800498 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800499 };
500
Richard Zhao4d191862011-12-14 09:26:44 +0800501 gpio5: gpio@020ac000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200502 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800503 reg = <0x020ac000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700504 interrupts = <0 74 IRQ_TYPE_LEVEL_HIGH>,
505 <0 75 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800506 gpio-controller;
507 #gpio-cells = <2>;
508 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800509 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800510 };
511
Richard Zhao4d191862011-12-14 09:26:44 +0800512 gpio6: gpio@020b0000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200513 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800514 reg = <0x020b0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700515 interrupts = <0 76 IRQ_TYPE_LEVEL_HIGH>,
516 <0 77 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800517 gpio-controller;
518 #gpio-cells = <2>;
519 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800520 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800521 };
522
Richard Zhao4d191862011-12-14 09:26:44 +0800523 gpio7: gpio@020b4000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200524 compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
Shawn Guo7d740f82011-09-06 13:53:26 +0800525 reg = <0x020b4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700526 interrupts = <0 78 IRQ_TYPE_LEVEL_HIGH>,
527 <0 79 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800528 gpio-controller;
529 #gpio-cells = <2>;
530 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800531 #interrupt-cells = <2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800532 };
533
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100534 kpp: kpp@020b8000 {
Lothar Waßmann36d3a8f2014-06-06 13:02:59 +0200535 compatible = "fsl,imx6q-kpp", "fsl,imx21-kpp";
Shawn Guo7d740f82011-09-06 13:53:26 +0800536 reg = <0x020b8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700537 interrupts = <0 82 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800538 clocks = <&clks IMX6QDL_CLK_IPG>;
Fabio Estevam1b6f2362014-06-24 21:13:44 -0300539 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +0800540 };
541
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100542 wdog1: wdog@020bc000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800543 compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
544 reg = <0x020bc000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700545 interrupts = <0 80 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800546 clocks = <&clks IMX6QDL_CLK_DUMMY>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800547 };
548
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100549 wdog2: wdog@020c0000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800550 compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
551 reg = <0x020c0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700552 interrupts = <0 81 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800553 clocks = <&clks IMX6QDL_CLK_DUMMY>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800554 status = "disabled";
555 };
556
Shawn Guo0e87e042012-08-22 21:36:28 +0800557 clks: ccm@020c4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800558 compatible = "fsl,imx6q-ccm";
559 reg = <0x020c4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700560 interrupts = <0 87 IRQ_TYPE_LEVEL_HIGH>,
561 <0 88 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800562 #clock-cells = <1>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800563 };
564
Dong Aishengbaa64152012-09-05 10:57:15 +0800565 anatop: anatop@020c8000 {
566 compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
Shawn Guo7d740f82011-09-06 13:53:26 +0800567 reg = <0x020c8000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700568 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>,
569 <0 54 IRQ_TYPE_LEVEL_HIGH>,
570 <0 127 IRQ_TYPE_LEVEL_HIGH>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800571
572 regulator-1p1@110 {
573 compatible = "fsl,anatop-regulator";
574 regulator-name = "vdd1p1";
575 regulator-min-microvolt = <800000>;
576 regulator-max-microvolt = <1375000>;
577 regulator-always-on;
578 anatop-reg-offset = <0x110>;
579 anatop-vol-bit-shift = <8>;
580 anatop-vol-bit-width = <5>;
581 anatop-min-bit-val = <4>;
582 anatop-min-voltage = <800000>;
583 anatop-max-voltage = <1375000>;
584 };
585
586 regulator-3p0@120 {
587 compatible = "fsl,anatop-regulator";
588 regulator-name = "vdd3p0";
589 regulator-min-microvolt = <2800000>;
590 regulator-max-microvolt = <3150000>;
591 regulator-always-on;
592 anatop-reg-offset = <0x120>;
593 anatop-vol-bit-shift = <8>;
594 anatop-vol-bit-width = <5>;
595 anatop-min-bit-val = <0>;
596 anatop-min-voltage = <2625000>;
597 anatop-max-voltage = <3400000>;
598 };
599
600 regulator-2p5@130 {
601 compatible = "fsl,anatop-regulator";
602 regulator-name = "vdd2p5";
603 regulator-min-microvolt = <2000000>;
604 regulator-max-microvolt = <2750000>;
605 regulator-always-on;
606 anatop-reg-offset = <0x130>;
607 anatop-vol-bit-shift = <8>;
608 anatop-vol-bit-width = <5>;
609 anatop-min-bit-val = <0>;
610 anatop-min-voltage = <2000000>;
611 anatop-max-voltage = <2750000>;
612 };
613
Shawn Guo96574a62013-01-08 14:25:14 +0800614 reg_arm: regulator-vddcore@140 {
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800615 compatible = "fsl,anatop-regulator";
Fabio Estevam118c98a2013-12-19 21:08:52 -0200616 regulator-name = "vddarm";
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800617 regulator-min-microvolt = <725000>;
618 regulator-max-microvolt = <1450000>;
619 regulator-always-on;
620 anatop-reg-offset = <0x140>;
621 anatop-vol-bit-shift = <0>;
622 anatop-vol-bit-width = <5>;
Anson Huang46743dd2013-01-30 17:33:44 -0500623 anatop-delay-reg-offset = <0x170>;
624 anatop-delay-bit-shift = <24>;
625 anatop-delay-bit-width = <2>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800626 anatop-min-bit-val = <1>;
627 anatop-min-voltage = <725000>;
628 anatop-max-voltage = <1450000>;
629 };
630
Shawn Guo96574a62013-01-08 14:25:14 +0800631 reg_pu: regulator-vddpu@140 {
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800632 compatible = "fsl,anatop-regulator";
633 regulator-name = "vddpu";
634 regulator-min-microvolt = <725000>;
635 regulator-max-microvolt = <1450000>;
Philipp Zabel40130d32015-02-23 18:40:15 +0100636 regulator-enable-ramp-delay = <150>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800637 anatop-reg-offset = <0x140>;
638 anatop-vol-bit-shift = <9>;
639 anatop-vol-bit-width = <5>;
Anson Huang46743dd2013-01-30 17:33:44 -0500640 anatop-delay-reg-offset = <0x170>;
641 anatop-delay-bit-shift = <26>;
642 anatop-delay-bit-width = <2>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800643 anatop-min-bit-val = <1>;
644 anatop-min-voltage = <725000>;
645 anatop-max-voltage = <1450000>;
646 };
647
Shawn Guo96574a62013-01-08 14:25:14 +0800648 reg_soc: regulator-vddsoc@140 {
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800649 compatible = "fsl,anatop-regulator";
650 regulator-name = "vddsoc";
651 regulator-min-microvolt = <725000>;
652 regulator-max-microvolt = <1450000>;
653 regulator-always-on;
654 anatop-reg-offset = <0x140>;
655 anatop-vol-bit-shift = <18>;
656 anatop-vol-bit-width = <5>;
Anson Huang46743dd2013-01-30 17:33:44 -0500657 anatop-delay-reg-offset = <0x170>;
658 anatop-delay-bit-shift = <28>;
659 anatop-delay-bit-width = <2>;
Ying-Chun Liu (PaulLiu)a1e327e2012-03-30 21:46:53 +0800660 anatop-min-bit-val = <1>;
661 anatop-min-voltage = <725000>;
662 anatop-max-voltage = <1450000>;
663 };
Shawn Guo7d740f82011-09-06 13:53:26 +0800664 };
665
Shawn Guo3fe63732013-07-16 21:16:36 +0800666 tempmon: tempmon {
667 compatible = "fsl,imx6q-tempmon";
Troy Kisky275c08b2013-11-14 14:02:13 -0700668 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo3fe63732013-07-16 21:16:36 +0800669 fsl,tempmon = <&anatop>;
670 fsl,tempmon-data = <&ocotp>;
Shawn Guo8888f652014-06-15 20:36:50 +0800671 clocks = <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
Shawn Guo3fe63732013-07-16 21:16:36 +0800672 };
673
Richard Zhao74bd88f2012-07-12 14:21:41 +0800674 usbphy1: usbphy@020c9000 {
675 compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
Shawn Guo7d740f82011-09-06 13:53:26 +0800676 reg = <0x020c9000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700677 interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800678 clocks = <&clks IMX6QDL_CLK_USBPHY1>;
Peter Chen76a38852013-12-20 15:52:01 +0800679 fsl,anatop = <&anatop>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800680 };
681
Richard Zhao74bd88f2012-07-12 14:21:41 +0800682 usbphy2: usbphy@020ca000 {
683 compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
Shawn Guo7d740f82011-09-06 13:53:26 +0800684 reg = <0x020ca000 0x1000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700685 interrupts = <0 45 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800686 clocks = <&clks IMX6QDL_CLK_USBPHY2>;
Peter Chen76a38852013-12-20 15:52:01 +0800687 fsl,anatop = <&anatop>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800688 };
689
690 snvs@020cc000 {
Shawn Guoc9250382012-07-02 20:13:03 +0800691 compatible = "fsl,sec-v4.0-mon", "simple-bus";
692 #address-cells = <1>;
693 #size-cells = <1>;
694 ranges = <0 0x020cc000 0x4000>;
695
Markus Pargmannb1df6492015-02-20 17:04:09 +0100696 snvs_rtc: snvs-rtc-lp@34 {
Shawn Guoc9250382012-07-02 20:13:03 +0800697 compatible = "fsl,sec-v4.0-mon-rtc-lp";
698 reg = <0x34 0x58>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700699 interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>,
700 <0 20 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guoc9250382012-07-02 20:13:03 +0800701 };
Robin Gong422b0672014-11-12 16:20:37 +0800702
703 snvs_poweroff: snvs-poweroff@38 {
704 compatible = "fsl,sec-v4.0-poweroff";
705 reg = <0x38 0x4>;
706 status = "disabled";
707 };
Shawn Guo7d740f82011-09-06 13:53:26 +0800708 };
709
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100710 epit1: epit@020d0000 { /* EPIT1 */
Shawn Guo7d740f82011-09-06 13:53:26 +0800711 reg = <0x020d0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700712 interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800713 };
714
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100715 epit2: epit@020d4000 { /* EPIT2 */
Shawn Guo7d740f82011-09-06 13:53:26 +0800716 reg = <0x020d4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700717 interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800718 };
719
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100720 src: src@020d8000 {
Philipp Zabelbd3d9242013-03-28 17:35:22 +0100721 compatible = "fsl,imx6q-src", "fsl,imx51-src";
Shawn Guo7d740f82011-09-06 13:53:26 +0800722 reg = <0x020d8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700723 interrupts = <0 91 IRQ_TYPE_LEVEL_HIGH>,
724 <0 96 IRQ_TYPE_LEVEL_HIGH>;
Philipp Zabel09ebf362013-03-28 17:35:20 +0100725 #reset-cells = <1>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800726 };
727
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100728 gpc: gpc@020dc000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800729 compatible = "fsl,imx6q-gpc";
730 reg = <0x020dc000 0x4000>;
Marc Zyngierb923ff62015-02-23 17:45:18 +0000731 interrupt-controller;
732 #interrupt-cells = <3>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700733 interrupts = <0 89 IRQ_TYPE_LEVEL_HIGH>,
734 <0 90 IRQ_TYPE_LEVEL_HIGH>;
Marc Zyngierb923ff62015-02-23 17:45:18 +0000735 interrupt-parent = <&intc>;
Philipp Zabel729c8882015-02-23 18:40:13 +0100736 pu-supply = <&reg_pu>;
737 clocks = <&clks IMX6QDL_CLK_GPU3D_CORE>,
738 <&clks IMX6QDL_CLK_GPU3D_SHADER>,
739 <&clks IMX6QDL_CLK_GPU2D_CORE>,
740 <&clks IMX6QDL_CLK_GPU2D_AXI>,
741 <&clks IMX6QDL_CLK_OPENVG_AXI>,
742 <&clks IMX6QDL_CLK_VPU_AXI>;
743 #power-domain-cells = <1>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800744 };
745
Dong Aishengdf37e0c2012-09-05 10:57:14 +0800746 gpr: iomuxc-gpr@020e0000 {
747 compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
748 reg = <0x020e0000 0x38>;
749 };
750
Shawn Guoc56009b2f2013-07-11 13:58:36 +0800751 iomuxc: iomuxc@020e0000 {
752 compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
753 reg = <0x020e0000 0x4000>;
Shawn Guoc56009b2f2013-07-11 13:58:36 +0800754 };
755
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100756 ldb: ldb@020e0008 {
757 #address-cells = <1>;
758 #size-cells = <0>;
759 compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
760 gpr = <&gpr>;
761 status = "disabled";
762
763 lvds-channel@0 {
Philipp Zabel4520e692014-03-05 10:21:01 +0100764 #address-cells = <1>;
765 #size-cells = <0>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100766 reg = <0>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100767 status = "disabled";
Philipp Zabel4520e692014-03-05 10:21:01 +0100768
769 port@0 {
770 reg = <0>;
771
772 lvds0_mux_0: endpoint {
773 remote-endpoint = <&ipu1_di0_lvds0>;
774 };
775 };
776
777 port@1 {
778 reg = <1>;
779
780 lvds0_mux_1: endpoint {
781 remote-endpoint = <&ipu1_di1_lvds0>;
782 };
783 };
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100784 };
785
786 lvds-channel@1 {
Philipp Zabel4520e692014-03-05 10:21:01 +0100787 #address-cells = <1>;
788 #size-cells = <0>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100789 reg = <1>;
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100790 status = "disabled";
Philipp Zabel4520e692014-03-05 10:21:01 +0100791
792 port@0 {
793 reg = <0>;
794
795 lvds1_mux_0: endpoint {
796 remote-endpoint = <&ipu1_di0_lvds1>;
797 };
798 };
799
800 port@1 {
801 reg = <1>;
802
803 lvds1_mux_1: endpoint {
804 remote-endpoint = <&ipu1_di1_lvds1>;
805 };
806 };
Steffen Trumtrar41c04342013-03-28 16:23:35 +0100807 };
808 };
809
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100810 dcic1: dcic@020e4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800811 reg = <0x020e4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700812 interrupts = <0 124 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800813 };
814
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100815 dcic2: dcic@020e8000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800816 reg = <0x020e8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700817 interrupts = <0 125 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800818 };
819
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100820 sdma: sdma@020ec000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800821 compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
822 reg = <0x020ec000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700823 interrupts = <0 2 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800824 clocks = <&clks IMX6QDL_CLK_SDMA>,
825 <&clks IMX6QDL_CLK_SDMA>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800826 clock-names = "ipg", "ahb";
Huang Shijiefb72bb22013-07-02 10:15:29 +0800827 #dma-cells = <3>;
Fabio Estevamd6b9c592013-01-17 12:13:25 -0200828 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
Shawn Guo7d740f82011-09-06 13:53:26 +0800829 };
830 };
831
832 aips-bus@02100000 { /* AIPS2 */
833 compatible = "fsl,aips-bus", "simple-bus";
834 #address-cells = <1>;
835 #size-cells = <1>;
836 reg = <0x02100000 0x100000>;
837 ranges;
838
839 caam@02100000 {
840 reg = <0x02100000 0x40000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700841 interrupts = <0 105 IRQ_TYPE_LEVEL_HIGH>,
842 <0 106 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800843 };
844
845 aipstz@0217c000 { /* AIPSTZ2 */
846 reg = <0x0217c000 0x4000>;
847 };
848
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100849 usbotg: usb@02184000 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800850 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
851 reg = <0x02184000 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700852 interrupts = <0 43 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800853 clocks = <&clks IMX6QDL_CLK_USBOH3>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800854 fsl,usbphy = <&usbphy1>;
Richard Zhao28342c62012-09-14 14:42:45 +0800855 fsl,usbmisc = <&usbmisc 0>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800856 status = "disabled";
857 };
858
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100859 usbh1: usb@02184200 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800860 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
861 reg = <0x02184200 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700862 interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800863 clocks = <&clks IMX6QDL_CLK_USBOH3>;
Richard Zhao74bd88f2012-07-12 14:21:41 +0800864 fsl,usbphy = <&usbphy2>;
Richard Zhao28342c62012-09-14 14:42:45 +0800865 fsl,usbmisc = <&usbmisc 1>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500866 dr_mode = "host";
Richard Zhao74bd88f2012-07-12 14:21:41 +0800867 status = "disabled";
868 };
869
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100870 usbh2: usb@02184400 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800871 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
872 reg = <0x02184400 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700873 interrupts = <0 41 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800874 clocks = <&clks IMX6QDL_CLK_USBOH3>;
Richard Zhao28342c62012-09-14 14:42:45 +0800875 fsl,usbmisc = <&usbmisc 2>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500876 dr_mode = "host";
Richard Zhao74bd88f2012-07-12 14:21:41 +0800877 status = "disabled";
878 };
879
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100880 usbh3: usb@02184600 {
Richard Zhao74bd88f2012-07-12 14:21:41 +0800881 compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
882 reg = <0x02184600 0x200>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700883 interrupts = <0 42 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800884 clocks = <&clks IMX6QDL_CLK_USBOH3>;
Richard Zhao28342c62012-09-14 14:42:45 +0800885 fsl,usbmisc = <&usbmisc 3>;
Matt Porter3ec481e2015-02-27 09:06:00 -0500886 dr_mode = "host";
Richard Zhao74bd88f2012-07-12 14:21:41 +0800887 status = "disabled";
888 };
889
Shawn Guo60984bd2013-04-28 09:59:54 +0800890 usbmisc: usbmisc@02184800 {
Richard Zhao28342c62012-09-14 14:42:45 +0800891 #index-cells = <1>;
892 compatible = "fsl,imx6q-usbmisc";
893 reg = <0x02184800 0x200>;
Shawn Guo8888f652014-06-15 20:36:50 +0800894 clocks = <&clks IMX6QDL_CLK_USBOH3>;
Richard Zhao28342c62012-09-14 14:42:45 +0800895 };
896
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100897 fec: ethernet@02188000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800898 compatible = "fsl,imx6q-fec";
899 reg = <0x02188000 0x4000>;
Troy Kisky454cf8f2013-12-20 11:47:10 -0700900 interrupts-extended =
901 <&intc 0 118 IRQ_TYPE_LEVEL_HIGH>,
902 <&intc 0 119 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800903 clocks = <&clks IMX6QDL_CLK_ENET>,
904 <&clks IMX6QDL_CLK_ENET>,
905 <&clks IMX6QDL_CLK_ENET_REF>;
Frank Li76298382012-10-30 18:24:57 +0000906 clock-names = "ipg", "ahb", "ptp";
Shawn Guo7d740f82011-09-06 13:53:26 +0800907 status = "disabled";
908 };
909
910 mlb@0218c000 {
911 reg = <0x0218c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700912 interrupts = <0 53 IRQ_TYPE_LEVEL_HIGH>,
913 <0 117 IRQ_TYPE_LEVEL_HIGH>,
914 <0 126 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800915 };
916
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100917 usdhc1: usdhc@02190000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800918 compatible = "fsl,imx6q-usdhc";
919 reg = <0x02190000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700920 interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800921 clocks = <&clks IMX6QDL_CLK_USDHC1>,
922 <&clks IMX6QDL_CLK_USDHC1>,
923 <&clks IMX6QDL_CLK_USDHC1>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800924 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200925 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800926 status = "disabled";
927 };
928
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100929 usdhc2: usdhc@02194000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800930 compatible = "fsl,imx6q-usdhc";
931 reg = <0x02194000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700932 interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800933 clocks = <&clks IMX6QDL_CLK_USDHC2>,
934 <&clks IMX6QDL_CLK_USDHC2>,
935 <&clks IMX6QDL_CLK_USDHC2>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800936 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200937 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800938 status = "disabled";
939 };
940
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100941 usdhc3: usdhc@02198000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800942 compatible = "fsl,imx6q-usdhc";
943 reg = <0x02198000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700944 interrupts = <0 24 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800945 clocks = <&clks IMX6QDL_CLK_USDHC3>,
946 <&clks IMX6QDL_CLK_USDHC3>,
947 <&clks IMX6QDL_CLK_USDHC3>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800948 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200949 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800950 status = "disabled";
951 };
952
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100953 usdhc4: usdhc@0219c000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800954 compatible = "fsl,imx6q-usdhc";
955 reg = <0x0219c000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700956 interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800957 clocks = <&clks IMX6QDL_CLK_USDHC4>,
958 <&clks IMX6QDL_CLK_USDHC4>,
959 <&clks IMX6QDL_CLK_USDHC4>;
Shawn Guo0e87e042012-08-22 21:36:28 +0800960 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200961 bus-width = <4>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800962 status = "disabled";
963 };
964
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100965 i2c1: i2c@021a0000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800966 #address-cells = <1>;
967 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800968 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
Shawn Guo7d740f82011-09-06 13:53:26 +0800969 reg = <0x021a0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700970 interrupts = <0 36 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800971 clocks = <&clks IMX6QDL_CLK_I2C1>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800972 status = "disabled";
973 };
974
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100975 i2c2: i2c@021a4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800976 #address-cells = <1>;
977 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800978 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
Shawn Guo7d740f82011-09-06 13:53:26 +0800979 reg = <0x021a4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700980 interrupts = <0 37 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800981 clocks = <&clks IMX6QDL_CLK_I2C2>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800982 status = "disabled";
983 };
984
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100985 i2c3: i2c@021a8000 {
Shawn Guo7d740f82011-09-06 13:53:26 +0800986 #address-cells = <1>;
987 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800988 compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
Shawn Guo7d740f82011-09-06 13:53:26 +0800989 reg = <0x021a8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -0700990 interrupts = <0 38 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +0800991 clocks = <&clks IMX6QDL_CLK_I2C3>;
Shawn Guo7d740f82011-09-06 13:53:26 +0800992 status = "disabled";
993 };
994
995 romcp@021ac000 {
996 reg = <0x021ac000 0x4000>;
997 };
998
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100999 mmdc0: mmdc@021b0000 { /* MMDC0 */
Shawn Guo7d740f82011-09-06 13:53:26 +08001000 compatible = "fsl,imx6q-mmdc";
1001 reg = <0x021b0000 0x4000>;
1002 };
1003
Sascha Hauer7b7d6722012-11-15 09:31:52 +01001004 mmdc1: mmdc@021b4000 { /* MMDC1 */
Shawn Guo7d740f82011-09-06 13:53:26 +08001005 reg = <0x021b4000 0x4000>;
1006 };
1007
Huang Shijie05e3f8e2013-05-28 14:20:09 +08001008 weim: weim@021b8000 {
1009 compatible = "fsl,imx6q-weim";
Shawn Guo7d740f82011-09-06 13:53:26 +08001010 reg = <0x021b8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001011 interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001012 clocks = <&clks IMX6QDL_CLK_EIM_SLOW>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001013 };
1014
Shawn Guo3fe63732013-07-16 21:16:36 +08001015 ocotp: ocotp@021bc000 {
1016 compatible = "fsl,imx6q-ocotp", "syscon";
Shawn Guo7d740f82011-09-06 13:53:26 +08001017 reg = <0x021bc000 0x4000>;
1018 };
1019
Shawn Guo7d740f82011-09-06 13:53:26 +08001020 tzasc@021d0000 { /* TZASC1 */
1021 reg = <0x021d0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001022 interrupts = <0 108 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001023 };
1024
1025 tzasc@021d4000 { /* TZASC2 */
1026 reg = <0x021d4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001027 interrupts = <0 109 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001028 };
1029
Sascha Hauer7b7d6722012-11-15 09:31:52 +01001030 audmux: audmux@021d8000 {
Richard Zhaof965cd52012-05-02 10:32:26 +08001031 compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
Shawn Guo7d740f82011-09-06 13:53:26 +08001032 reg = <0x021d8000 0x4000>;
Richard Zhaof965cd52012-05-02 10:32:26 +08001033 status = "disabled";
Shawn Guo7d740f82011-09-06 13:53:26 +08001034 };
1035
Troy Kisky5e0c7cd2013-11-14 14:02:08 -07001036 mipi_csi: mipi@021dc000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001037 reg = <0x021dc000 0x4000>;
1038 };
1039
Philipp Zabel4520e692014-03-05 10:21:01 +01001040 mipi_dsi: mipi@021e0000 {
1041 #address-cells = <1>;
1042 #size-cells = <0>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001043 reg = <0x021e0000 0x4000>;
Philipp Zabel4520e692014-03-05 10:21:01 +01001044 status = "disabled";
1045
Liu Ying70c26522015-02-12 14:01:31 +08001046 ports {
1047 #address-cells = <1>;
1048 #size-cells = <0>;
Philipp Zabel4520e692014-03-05 10:21:01 +01001049
Liu Ying70c26522015-02-12 14:01:31 +08001050 port@0 {
1051 reg = <0>;
1052
1053 mipi_mux_0: endpoint {
1054 remote-endpoint = <&ipu1_di0_mipi>;
1055 };
Philipp Zabel4520e692014-03-05 10:21:01 +01001056 };
Philipp Zabel4520e692014-03-05 10:21:01 +01001057
Liu Ying70c26522015-02-12 14:01:31 +08001058 port@1 {
1059 reg = <1>;
Philipp Zabel4520e692014-03-05 10:21:01 +01001060
Liu Ying70c26522015-02-12 14:01:31 +08001061 mipi_mux_1: endpoint {
1062 remote-endpoint = <&ipu1_di1_mipi>;
1063 };
Philipp Zabel4520e692014-03-05 10:21:01 +01001064 };
1065 };
Shawn Guo7d740f82011-09-06 13:53:26 +08001066 };
1067
1068 vdoa@021e4000 {
1069 reg = <0x021e4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001070 interrupts = <0 18 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo7d740f82011-09-06 13:53:26 +08001071 };
1072
Shawn Guo0c456cf2012-04-02 14:39:26 +08001073 uart2: serial@021e8000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001074 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1075 reg = <0x021e8000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001076 interrupts = <0 27 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001077 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1078 <&clks IMX6QDL_CLK_UART_SERIAL>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001079 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +08001080 dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
1081 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001082 status = "disabled";
1083 };
1084
Shawn Guo0c456cf2012-04-02 14:39:26 +08001085 uart3: serial@021ec000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001086 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1087 reg = <0x021ec000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001088 interrupts = <0 28 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001089 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1090 <&clks IMX6QDL_CLK_UART_SERIAL>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001091 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +08001092 dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
1093 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001094 status = "disabled";
1095 };
1096
Shawn Guo0c456cf2012-04-02 14:39:26 +08001097 uart4: serial@021f0000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001098 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1099 reg = <0x021f0000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001100 interrupts = <0 29 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001101 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1102 <&clks IMX6QDL_CLK_UART_SERIAL>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001103 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +08001104 dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
1105 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001106 status = "disabled";
1107 };
1108
Shawn Guo0c456cf2012-04-02 14:39:26 +08001109 uart5: serial@021f4000 {
Shawn Guo7d740f82011-09-06 13:53:26 +08001110 compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
1111 reg = <0x021f4000 0x4000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001112 interrupts = <0 30 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001113 clocks = <&clks IMX6QDL_CLK_UART_IPG>,
1114 <&clks IMX6QDL_CLK_UART_SERIAL>;
Shawn Guo0e87e042012-08-22 21:36:28 +08001115 clock-names = "ipg", "per";
Huang Shijie72a5ceb2013-07-12 18:02:09 +08001116 dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
1117 dma-names = "rx", "tx";
Shawn Guo7d740f82011-09-06 13:53:26 +08001118 status = "disabled";
1119 };
1120 };
Sascha Hauer91660d72012-11-12 15:52:21 +01001121
1122 ipu1: ipu@02400000 {
Philipp Zabel4520e692014-03-05 10:21:01 +01001123 #address-cells = <1>;
1124 #size-cells = <0>;
Sascha Hauer91660d72012-11-12 15:52:21 +01001125 compatible = "fsl,imx6q-ipu";
1126 reg = <0x02400000 0x400000>;
Troy Kisky275c08b2013-11-14 14:02:13 -07001127 interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>,
1128 <0 5 IRQ_TYPE_LEVEL_HIGH>;
Shawn Guo8888f652014-06-15 20:36:50 +08001129 clocks = <&clks IMX6QDL_CLK_IPU1>,
1130 <&clks IMX6QDL_CLK_IPU1_DI0>,
1131 <&clks IMX6QDL_CLK_IPU1_DI1>;
Sascha Hauer91660d72012-11-12 15:52:21 +01001132 clock-names = "bus", "di0", "di1";
Philipp Zabel09ebf362013-03-28 17:35:20 +01001133 resets = <&src 2>;
Philipp Zabel4520e692014-03-05 10:21:01 +01001134
Philipp Zabelc0470c32014-05-27 17:26:37 +02001135 ipu1_csi0: port@0 {
1136 reg = <0>;
1137 };
1138
1139 ipu1_csi1: port@1 {
1140 reg = <1>;
1141 };
1142
Philipp Zabel4520e692014-03-05 10:21:01 +01001143 ipu1_di0: port@2 {
1144 #address-cells = <1>;
1145 #size-cells = <0>;
1146 reg = <2>;
1147
1148 ipu1_di0_disp0: endpoint@0 {
1149 };
1150
1151 ipu1_di0_hdmi: endpoint@1 {
1152 remote-endpoint = <&hdmi_mux_0>;
1153 };
1154
1155 ipu1_di0_mipi: endpoint@2 {
1156 remote-endpoint = <&mipi_mux_0>;
1157 };
1158
1159 ipu1_di0_lvds0: endpoint@3 {
1160 remote-endpoint = <&lvds0_mux_0>;
1161 };
1162
1163 ipu1_di0_lvds1: endpoint@4 {
1164 remote-endpoint = <&lvds1_mux_0>;
1165 };
1166 };
1167
1168 ipu1_di1: port@3 {
1169 #address-cells = <1>;
1170 #size-cells = <0>;
1171 reg = <3>;
1172
1173 ipu1_di0_disp1: endpoint@0 {
1174 };
1175
1176 ipu1_di1_hdmi: endpoint@1 {
1177 remote-endpoint = <&hdmi_mux_1>;
1178 };
1179
1180 ipu1_di1_mipi: endpoint@2 {
1181 remote-endpoint = <&mipi_mux_1>;
1182 };
1183
1184 ipu1_di1_lvds0: endpoint@3 {
1185 remote-endpoint = <&lvds0_mux_1>;
1186 };
1187
1188 ipu1_di1_lvds1: endpoint@4 {
1189 remote-endpoint = <&lvds1_mux_1>;
1190 };
1191 };
Sascha Hauer91660d72012-11-12 15:52:21 +01001192 };
Shawn Guo7d740f82011-09-06 13:53:26 +08001193 };
1194};