blob: 2128fae5687d12a59c8d06ecc4003113abcc7944 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080033#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_edid.h>
Chris Wilsonea5b2132010-08-04 13:50:23 +010036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
39#include "intel_sdvo_regs.h"
40
Zhenyu Wang14571b42010-03-30 14:06:33 +080041#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
42#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
43#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
Chris Wilsona0b1c7a2011-09-30 22:56:41 +010044#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
Zhenyu Wang14571b42010-03-30 14:06:33 +080045
46#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040047 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080048
49#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000050#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080051#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010052#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010053#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080054
Jesse Barnes79e53942008-11-07 14:24:08 -080055
Ville Syrjälä4d9194d2015-08-21 20:45:29 +030056static const char * const tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080057 "NTSC_M" , "NTSC_J" , "NTSC_443",
58 "PAL_B" , "PAL_D" , "PAL_G" ,
59 "PAL_H" , "PAL_I" , "PAL_M" ,
60 "PAL_N" , "PAL_NC" , "PAL_60" ,
61 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
62 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
63 "SECAM_60"
64};
65
Ville Syrjälä53abb672015-08-21 20:45:28 +030066#define TV_FORMAT_NUM ARRAY_SIZE(tv_format_names)
Zhao Yakuice6feab2009-08-24 13:50:26 +080067
Chris Wilsonea5b2132010-08-04 13:50:23 +010068struct intel_sdvo {
69 struct intel_encoder base;
70
Chris Wilsonf899fc62010-07-20 15:44:45 -070071 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070072 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080073
Chris Wilsone957d772010-09-24 12:52:03 +010074 struct i2c_adapter ddc;
75
Jesse Barnese2f0ba92009-02-02 15:11:52 -080076 /* Register for the SDVO device: SDVOB or SDVOC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020077 i915_reg_t sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnese2f0ba92009-02-02 15:11:52 -080079 /* Active outputs controlled by this SDVO output */
80 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnese2f0ba92009-02-02 15:11:52 -080082 /*
83 * Capabilities of the SDVO device returned by
Damien Lespiau19d415a2013-06-10 13:28:42 +010084 * intel_sdvo_get_capabilities()
Jesse Barnese2f0ba92009-02-02 15:11:52 -080085 */
Jesse Barnes79e53942008-11-07 14:24:08 -080086 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080087
88 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080089 int pixel_clock_min, pixel_clock_max;
90
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080091 /*
92 * For multiple function SDVO device,
93 * this is for current attached outputs.
94 */
95 uint16_t attached_output;
96
Simon Farnsworthcc68c812011-09-21 17:13:30 +010097 /*
98 * Hotplug activation bits for this device
99 */
Jani Nikula5fa7ac92012-08-29 16:43:58 +0300100 uint16_t hotplug_active;
Simon Farnsworthcc68c812011-09-21 17:13:30 +0100101
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800102 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000103 * This is used to select the color range of RBG outputs in HDMI mode.
104 * It is only valid when using TMDS encoding and 8 bit per color mode.
105 */
106 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200107 bool color_range_auto;
Chris Wilsone953fd72011-02-21 22:23:52 +0000108
109 /**
Ville Syrjälä7949dd42015-09-25 16:39:30 +0300110 * HDMI user specified aspect ratio
111 */
112 enum hdmi_picture_aspect aspect_ratio;
113
114 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800115 * This is set if we're going to treat the device as TV-out.
116 *
117 * While we have these nice friendly flags for output types that ought
118 * to decide this for us, the S-Video output on our HDMI+S-Video card
119 * shows up as RGB1 (VGA).
120 */
121 bool is_tv;
122
Ville Syrjälä2a5c0832015-11-06 21:29:59 +0200123 enum port port;
Daniel Vettereef4eac2012-03-23 23:43:35 +0100124
Zhao Yakuice6feab2009-08-24 13:50:26 +0800125 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100126 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800127
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800128 /**
129 * This is set if we treat the device as HDMI, instead of DVI.
130 */
131 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000132 bool has_hdmi_monitor;
133 bool has_hdmi_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200134 bool rgb_quant_range_selectable;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800135
Ma Ling7086c872009-05-13 11:20:06 +0800136 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100137 * This is set if we detect output of sdvo device as LVDS and
138 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800139 */
140 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800141
142 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800143 * This is sdvo fixed pannel mode pointer
144 */
145 struct drm_display_mode *sdvo_lvds_fixed_mode;
146
Eric Anholtc751ce42010-03-25 11:48:48 -0700147 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800148 uint8_t ddc_bus;
Egbert Eiche7518232012-10-13 14:29:31 +0200149
150 /*
151 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
152 */
153 uint8_t dtd_sdvo_flags;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800154};
155
156struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100157 struct intel_connector base;
158
Zhenyu Wang14571b42010-03-30 14:06:33 +0800159 /* Mark the type of connector */
160 uint16_t output_flag;
161
Daniel Vetterc3e5f672012-02-23 17:14:47 +0100162 enum hdmi_force_audio force_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100163
Zhenyu Wang14571b42010-03-30 14:06:33 +0800164 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100165 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800166 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100167 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800168
Zhao Yakuib9219c52009-09-10 15:45:46 +0800169 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100170 struct drm_property *left;
171 struct drm_property *right;
172 struct drm_property *top;
173 struct drm_property *bottom;
174 struct drm_property *hpos;
175 struct drm_property *vpos;
176 struct drm_property *contrast;
177 struct drm_property *saturation;
178 struct drm_property *hue;
179 struct drm_property *sharpness;
180 struct drm_property *flicker_filter;
181 struct drm_property *flicker_filter_adaptive;
182 struct drm_property *flicker_filter_2d;
183 struct drm_property *tv_chroma_filter;
184 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100185 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800186
187 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100188 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800189
190 /* Add variable to record current setting for the above property */
191 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100192
Zhao Yakuib9219c52009-09-10 15:45:46 +0800193 /* this is to get the range of margin.*/
194 u32 max_hscan, max_vscan;
195 u32 max_hpos, cur_hpos;
196 u32 max_vpos, cur_vpos;
197 u32 cur_brightness, max_brightness;
198 u32 cur_contrast, max_contrast;
199 u32 cur_saturation, max_saturation;
200 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100201 u32 cur_sharpness, max_sharpness;
202 u32 cur_flicker_filter, max_flicker_filter;
203 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
204 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
205 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
206 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100207 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800208};
209
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200210static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100211{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200212 return container_of(encoder, struct intel_sdvo, base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100213}
214
Chris Wilsondf0e9242010-09-09 16:20:55 +0100215static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
216{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200217 return to_sdvo(intel_attached_encoder(connector));
Chris Wilsondf0e9242010-09-09 16:20:55 +0100218}
219
Chris Wilson615fb932010-08-04 13:50:24 +0100220static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
221{
222 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
223}
224
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800225static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100226intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100227static bool
228intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
229 struct intel_sdvo_connector *intel_sdvo_connector,
230 int type);
231static bool
232intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
233 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800234
Jesse Barnes79e53942008-11-07 14:24:08 -0800235/**
236 * Writes the SDVOB or SDVOC with the given value, but always writes both
237 * SDVOB and SDVOC to work around apparent hardware issues (according to
238 * comments in the BIOS).
239 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100240static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800241{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100242 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800243 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800244 u32 bval = val, cval = val;
245 int i;
246
Ville Syrjälä2a5c0832015-11-06 21:29:59 +0200247 if (HAS_PCH_SPLIT(dev_priv)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100248 I915_WRITE(intel_sdvo->sdvo_reg, val);
Ville Syrjäläabab6312015-05-05 17:17:32 +0300249 POSTING_READ(intel_sdvo->sdvo_reg);
Ville Syrjäläe8504ee2015-05-05 17:17:33 +0300250 /*
251 * HW workaround, need to write this twice for issue
252 * that may result in first write getting masked.
253 */
254 if (HAS_PCH_IBX(dev)) {
255 I915_WRITE(intel_sdvo->sdvo_reg, val);
256 POSTING_READ(intel_sdvo->sdvo_reg);
257 }
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800258 return;
259 }
260
Ville Syrjälä2a5c0832015-11-06 21:29:59 +0200261 if (intel_sdvo->port == PORT_B)
Paulo Zanonie2debe92013-02-18 19:00:27 -0300262 cval = I915_READ(GEN3_SDVOC);
263 else
264 bval = I915_READ(GEN3_SDVOB);
265
Jesse Barnes79e53942008-11-07 14:24:08 -0800266 /*
267 * Write the registers twice for luck. Sometimes,
268 * writing them only once doesn't appear to 'stick'.
269 * The BIOS does this too. Yay, magic
270 */
271 for (i = 0; i < 2; i++)
272 {
Paulo Zanonie2debe92013-02-18 19:00:27 -0300273 I915_WRITE(GEN3_SDVOB, bval);
Ville Syrjäläabab6312015-05-05 17:17:32 +0300274 POSTING_READ(GEN3_SDVOB);
Paulo Zanonie2debe92013-02-18 19:00:27 -0300275 I915_WRITE(GEN3_SDVOC, cval);
Ville Syrjäläabab6312015-05-05 17:17:32 +0300276 POSTING_READ(GEN3_SDVOC);
Jesse Barnes79e53942008-11-07 14:24:08 -0800277 }
278}
279
Chris Wilson32aad862010-08-04 13:50:25 +0100280static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800281{
Jesse Barnes79e53942008-11-07 14:24:08 -0800282 struct i2c_msg msgs[] = {
283 {
Chris Wilsone957d772010-09-24 12:52:03 +0100284 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800285 .flags = 0,
286 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100287 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800288 },
289 {
Chris Wilsone957d772010-09-24 12:52:03 +0100290 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800291 .flags = I2C_M_RD,
292 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100293 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800294 }
295 };
Chris Wilson32aad862010-08-04 13:50:25 +0100296 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800297
Chris Wilsonf899fc62010-07-20 15:44:45 -0700298 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800299 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800300
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800301 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800302 return false;
303}
304
Jesse Barnes79e53942008-11-07 14:24:08 -0800305#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
306/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100307static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800308 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100309 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800310} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
342 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100354
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 /* Add the op code for SDVO enhancements */
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
388 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100400
Akshay Joshi0206e352011-08-16 15:34:10 -0400401 /* HDMI op code */
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
408 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
409 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
410 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
411 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
412 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
413 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
414 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
415 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
416 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
417 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
418 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
419 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
420 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
421 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800422};
423
Ville Syrjälä2a5c0832015-11-06 21:29:59 +0200424#define SDVO_NAME(svdo) ((svdo)->port == PORT_B ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800425
Chris Wilsonea5b2132010-08-04 13:50:23 +0100426static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100427 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800428{
Daniel Vetter84fcb462013-11-27 16:03:01 +0100429 int i, pos = 0;
430#define BUF_LEN 256
431 char buffer[BUF_LEN];
Jesse Barnes79e53942008-11-07 14:24:08 -0800432
Daniel Vetter84fcb462013-11-27 16:03:01 +0100433#define BUF_PRINT(args...) \
434 pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
435
436
437 for (i = 0; i < args_len; i++) {
438 BUF_PRINT("%02X ", ((u8 *)args)[i]);
439 }
440 for (; i < 8; i++) {
441 BUF_PRINT(" ");
442 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400443 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800444 if (cmd == sdvo_cmd_names[i].cmd) {
Daniel Vetter84fcb462013-11-27 16:03:01 +0100445 BUF_PRINT("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800446 break;
447 }
448 }
Daniel Vetter84fcb462013-11-27 16:03:01 +0100449 if (i == ARRAY_SIZE(sdvo_cmd_names)) {
450 BUF_PRINT("(%02X)", cmd);
451 }
452 BUG_ON(pos >= BUF_LEN - 1);
453#undef BUF_PRINT
454#undef BUF_LEN
455
456 DRM_DEBUG_KMS("%s: W: %02X %s\n", SDVO_NAME(intel_sdvo), cmd, buffer);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
Jesse Barnes79e53942008-11-07 14:24:08 -0800458
Ville Syrjälä4d9194d2015-08-21 20:45:29 +0300459static const char * const cmd_status_names[] = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800460 "Power on",
461 "Success",
462 "Not supported",
463 "Invalid arg",
464 "Pending",
465 "Target not specified",
466 "Scaling not supported"
467};
468
Chris Wilsone957d772010-09-24 12:52:03 +0100469static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
470 const void *args, int args_len)
471{
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700472 u8 *buf, status;
473 struct i2c_msg *msgs;
474 int i, ret = true;
475
Alan Cox0274df32012-07-25 13:51:04 +0100476 /* Would be simpler to allocate both in one go ? */
Mihnea Dobrescu-Balaur5c67eeb2013-03-10 14:22:48 +0200477 buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700478 if (!buf)
479 return false;
480
481 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
Alan Cox0274df32012-07-25 13:51:04 +0100482 if (!msgs) {
483 kfree(buf);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700484 return false;
Alan Cox0274df32012-07-25 13:51:04 +0100485 }
Chris Wilsone957d772010-09-24 12:52:03 +0100486
487 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
488
489 for (i = 0; i < args_len; i++) {
490 msgs[i].addr = intel_sdvo->slave_addr;
491 msgs[i].flags = 0;
492 msgs[i].len = 2;
493 msgs[i].buf = buf + 2 *i;
494 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
495 buf[2*i + 1] = ((u8*)args)[i];
496 }
497 msgs[i].addr = intel_sdvo->slave_addr;
498 msgs[i].flags = 0;
499 msgs[i].len = 2;
500 msgs[i].buf = buf + 2*i;
501 buf[2*i + 0] = SDVO_I2C_OPCODE;
502 buf[2*i + 1] = cmd;
503
504 /* the following two are to read the response */
505 status = SDVO_I2C_CMD_STATUS;
506 msgs[i+1].addr = intel_sdvo->slave_addr;
507 msgs[i+1].flags = 0;
508 msgs[i+1].len = 1;
509 msgs[i+1].buf = &status;
510
511 msgs[i+2].addr = intel_sdvo->slave_addr;
512 msgs[i+2].flags = I2C_M_RD;
513 msgs[i+2].len = 1;
514 msgs[i+2].buf = &status;
515
516 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
517 if (ret < 0) {
518 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700519 ret = false;
520 goto out;
Chris Wilsone957d772010-09-24 12:52:03 +0100521 }
522 if (ret != i+3) {
523 /* failure in I2C transfer */
524 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700525 ret = false;
Chris Wilsone957d772010-09-24 12:52:03 +0100526 }
527
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700528out:
529 kfree(msgs);
530 kfree(buf);
531 return ret;
Chris Wilsone957d772010-09-24 12:52:03 +0100532}
533
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100534static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
535 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800536{
Chris Wilsonfc373812012-11-23 11:57:56 +0000537 u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100538 u8 status;
Daniel Vetter84fcb462013-11-27 16:03:01 +0100539 int i, pos = 0;
540#define BUF_LEN 256
541 char buffer[BUF_LEN];
Jesse Barnes79e53942008-11-07 14:24:08 -0800542
Chris Wilsond121a5d2011-01-25 15:00:01 +0000543
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100544 /*
545 * The documentation states that all commands will be
546 * processed within 15µs, and that we need only poll
547 * the status byte a maximum of 3 times in order for the
548 * command to be complete.
549 *
550 * Check 5 times in case the hardware failed to read the docs.
Chris Wilsonfc373812012-11-23 11:57:56 +0000551 *
552 * Also beware that the first response by many devices is to
553 * reply PENDING and stall for time. TVs are notorious for
554 * requiring longer than specified to complete their replies.
555 * Originally (in the DDX long ago), the delay was only ever 15ms
556 * with an additional delay of 30ms applied for TVs added later after
557 * many experiments. To accommodate both sets of delays, we do a
558 * sequence of slow checks if the device is falling behind and fails
559 * to reply within 5*15µs.
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100560 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000561 if (!intel_sdvo_read_byte(intel_sdvo,
562 SDVO_I2C_CMD_STATUS,
563 &status))
564 goto log_fail;
565
Guillaume Clement1ad87e72013-08-10 21:57:57 +0200566 while ((status == SDVO_CMD_STATUS_PENDING ||
Chris Wilson46a3f4a2013-09-24 12:55:40 +0100567 status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
Chris Wilsonfc373812012-11-23 11:57:56 +0000568 if (retry < 10)
569 msleep(15);
570 else
571 udelay(15);
572
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100573 if (!intel_sdvo_read_byte(intel_sdvo,
574 SDVO_I2C_CMD_STATUS,
575 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000576 goto log_fail;
577 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100578
Daniel Vetter84fcb462013-11-27 16:03:01 +0100579#define BUF_PRINT(args...) \
580 pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
581
Jesse Barnes79e53942008-11-07 14:24:08 -0800582 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
Daniel Vetter84fcb462013-11-27 16:03:01 +0100583 BUF_PRINT("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 else
Daniel Vetter84fcb462013-11-27 16:03:01 +0100585 BUF_PRINT("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800586
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100587 if (status != SDVO_CMD_STATUS_SUCCESS)
588 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800589
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100590 /* Read the command response */
591 for (i = 0; i < response_len; i++) {
592 if (!intel_sdvo_read_byte(intel_sdvo,
593 SDVO_I2C_RETURN_0 + i,
594 &((u8 *)response)[i]))
595 goto log_fail;
Daniel Vetter84fcb462013-11-27 16:03:01 +0100596 BUF_PRINT(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 }
Daniel Vetter84fcb462013-11-27 16:03:01 +0100598 BUG_ON(pos >= BUF_LEN - 1);
599#undef BUF_PRINT
600#undef BUF_LEN
601
602 DRM_DEBUG_KMS("%s: R: %s\n", SDVO_NAME(intel_sdvo), buffer);
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100603 return true;
604
605log_fail:
Daniel Vetter84fcb462013-11-27 16:03:01 +0100606 DRM_DEBUG_KMS("%s: R: ... failed\n", SDVO_NAME(intel_sdvo));
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100607 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608}
609
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300610static int intel_sdvo_get_pixel_multiplier(const struct drm_display_mode *adjusted_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800611{
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300612 if (adjusted_mode->crtc_clock >= 100000)
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 return 1;
Ville Syrjäläaad941d2015-09-25 16:38:56 +0300614 else if (adjusted_mode->crtc_clock >= 50000)
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 return 2;
616 else
617 return 4;
618}
619
Chris Wilsone957d772010-09-24 12:52:03 +0100620static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
621 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800622{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000623 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100624 return intel_sdvo_write_cmd(intel_sdvo,
625 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
626 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800627}
628
Chris Wilson32aad862010-08-04 13:50:25 +0100629static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
630{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000631 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
632 return false;
633
634 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100635}
636
637static bool
638intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
639{
640 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
641 return false;
642
643 return intel_sdvo_read_response(intel_sdvo, value, len);
644}
645
646static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800647{
648 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100649 return intel_sdvo_set_value(intel_sdvo,
650 SDVO_CMD_SET_TARGET_INPUT,
651 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800652}
653
654/**
655 * Return whether each input is trained.
656 *
657 * This function is making an assumption about the layout of the response,
658 * which should be checked against the docs.
659 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100660static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800661{
662 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800663
Chris Wilson1a3665c2011-01-25 13:59:37 +0000664 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100665 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
666 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 return false;
668
669 *input_1 = response.input0_trained;
670 *input_2 = response.input1_trained;
671 return true;
672}
673
Chris Wilsonea5b2132010-08-04 13:50:23 +0100674static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 u16 outputs)
676{
Chris Wilson32aad862010-08-04 13:50:25 +0100677 return intel_sdvo_set_value(intel_sdvo,
678 SDVO_CMD_SET_ACTIVE_OUTPUTS,
679 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800680}
681
Daniel Vetter4ac41f42012-07-02 14:54:00 +0200682static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
683 u16 *outputs)
684{
685 return intel_sdvo_get_value(intel_sdvo,
686 SDVO_CMD_GET_ACTIVE_OUTPUTS,
687 outputs, sizeof(*outputs));
688}
689
Chris Wilsonea5b2132010-08-04 13:50:23 +0100690static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800691 int mode)
692{
Chris Wilson32aad862010-08-04 13:50:25 +0100693 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800694
695 switch (mode) {
696 case DRM_MODE_DPMS_ON:
697 state = SDVO_ENCODER_STATE_ON;
698 break;
699 case DRM_MODE_DPMS_STANDBY:
700 state = SDVO_ENCODER_STATE_STANDBY;
701 break;
702 case DRM_MODE_DPMS_SUSPEND:
703 state = SDVO_ENCODER_STATE_SUSPEND;
704 break;
705 case DRM_MODE_DPMS_OFF:
706 state = SDVO_ENCODER_STATE_OFF;
707 break;
708 }
709
Chris Wilson32aad862010-08-04 13:50:25 +0100710 return intel_sdvo_set_value(intel_sdvo,
711 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800712}
713
Chris Wilsonea5b2132010-08-04 13:50:23 +0100714static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800715 int *clock_min,
716 int *clock_max)
717{
718 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800719
Chris Wilson1a3665c2011-01-25 13:59:37 +0000720 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100721 if (!intel_sdvo_get_value(intel_sdvo,
722 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
723 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 return false;
725
726 /* Convert the values from units of 10 kHz to kHz. */
727 *clock_min = clocks.min * 10;
728 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800729 return true;
730}
731
Chris Wilsonea5b2132010-08-04 13:50:23 +0100732static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800733 u16 outputs)
734{
Chris Wilson32aad862010-08-04 13:50:25 +0100735 return intel_sdvo_set_value(intel_sdvo,
736 SDVO_CMD_SET_TARGET_OUTPUT,
737 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800738}
739
Chris Wilsonea5b2132010-08-04 13:50:23 +0100740static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800741 struct intel_sdvo_dtd *dtd)
742{
Chris Wilson32aad862010-08-04 13:50:25 +0100743 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
744 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800745}
746
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700747static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
748 struct intel_sdvo_dtd *dtd)
749{
750 return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
751 intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
752}
753
Chris Wilsonea5b2132010-08-04 13:50:23 +0100754static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800755 struct intel_sdvo_dtd *dtd)
756{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100757 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800758 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
759}
760
Chris Wilsonea5b2132010-08-04 13:50:23 +0100761static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800762 struct intel_sdvo_dtd *dtd)
763{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100764 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800765 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
766}
767
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700768static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
769 struct intel_sdvo_dtd *dtd)
770{
771 return intel_sdvo_get_timing(intel_sdvo,
772 SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
773}
774
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800775static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100776intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800777 uint16_t clock,
778 uint16_t width,
779 uint16_t height)
780{
781 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800782
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800783 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800784 args.clock = clock;
785 args.width = width;
786 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800787 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800788
Chris Wilsonea5b2132010-08-04 13:50:23 +0100789 if (intel_sdvo->is_lvds &&
790 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
791 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800792 args.scaled = 1;
793
Chris Wilson32aad862010-08-04 13:50:25 +0100794 return intel_sdvo_set_value(intel_sdvo,
795 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
796 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800797}
798
Chris Wilsonea5b2132010-08-04 13:50:23 +0100799static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800800 struct intel_sdvo_dtd *dtd)
801{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000802 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
803 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100804 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
805 &dtd->part1, sizeof(dtd->part1)) &&
806 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
807 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800808}
Jesse Barnes79e53942008-11-07 14:24:08 -0800809
Chris Wilsonea5b2132010-08-04 13:50:23 +0100810static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800811{
Chris Wilson32aad862010-08-04 13:50:25 +0100812 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800813}
814
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800815static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100816 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800817{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800818 uint16_t width, height;
819 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
820 uint16_t h_sync_offset, v_sync_offset;
Daniel Vetter66518192012-04-01 19:16:18 +0200821 int mode_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800822
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200823 memset(dtd, 0, sizeof(*dtd));
824
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200825 width = mode->hdisplay;
826 height = mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800827
828 /* do some mode translations */
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200829 h_blank_len = mode->htotal - mode->hdisplay;
830 h_sync_len = mode->hsync_end - mode->hsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800831
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200832 v_blank_len = mode->vtotal - mode->vdisplay;
833 v_sync_len = mode->vsync_end - mode->vsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800834
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200835 h_sync_offset = mode->hsync_start - mode->hdisplay;
836 v_sync_offset = mode->vsync_start - mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800837
Daniel Vetter66518192012-04-01 19:16:18 +0200838 mode_clock = mode->clock;
Daniel Vetter66518192012-04-01 19:16:18 +0200839 mode_clock /= 10;
840 dtd->part1.clock = mode_clock;
841
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800842 dtd->part1.h_active = width & 0xff;
843 dtd->part1.h_blank = h_blank_len & 0xff;
844 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800845 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800846 dtd->part1.v_active = height & 0xff;
847 dtd->part1.v_blank = v_blank_len & 0xff;
848 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800849 ((v_blank_len >> 8) & 0xf);
850
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800851 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800852 dtd->part2.h_sync_width = h_sync_len & 0xff;
853 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800854 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800855 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800856 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
857 ((v_sync_len & 0x30) >> 4);
858
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800859 dtd->part2.dtd_flags = 0x18;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200860 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
861 dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800862 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200863 dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800864 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200865 dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800866
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800867 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800868}
Jesse Barnes79e53942008-11-07 14:24:08 -0800869
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200870static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode,
Chris Wilson32aad862010-08-04 13:50:25 +0100871 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800872{
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200873 struct drm_display_mode mode = {};
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800874
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200875 mode.hdisplay = dtd->part1.h_active;
876 mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
877 mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off;
878 mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
879 mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width;
880 mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
881 mode.htotal = mode.hdisplay + dtd->part1.h_blank;
882 mode.htotal += (dtd->part1.h_high & 0xf) << 8;
883
884 mode.vdisplay = dtd->part1.v_active;
885 mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
886 mode.vsync_start = mode.vdisplay;
887 mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
888 mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
889 mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0;
890 mode.vsync_end = mode.vsync_start +
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800891 (dtd->part2.v_sync_off_width & 0xf);
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200892 mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
893 mode.vtotal = mode.vdisplay + dtd->part1.v_blank;
894 mode.vtotal += (dtd->part1.v_high & 0xf) << 8;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800895
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200896 mode.clock = dtd->part1.clock * 10;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800897
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200898 if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200899 mode.flags |= DRM_MODE_FLAG_INTERLACE;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200900 if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200901 mode.flags |= DRM_MODE_FLAG_PHSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200902 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200903 mode.flags |= DRM_MODE_FLAG_NHSYNC;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200904 if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200905 mode.flags |= DRM_MODE_FLAG_PVSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200906 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200907 mode.flags |= DRM_MODE_FLAG_NVSYNC;
908
909 drm_mode_set_crtcinfo(&mode, 0);
910
911 drm_mode_copy(pmode, &mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800912}
913
Chris Wilsone27d8532010-10-22 09:15:22 +0100914static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800915{
Chris Wilsone27d8532010-10-22 09:15:22 +0100916 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800917
Chris Wilson1a3665c2011-01-25 13:59:37 +0000918 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100919 return intel_sdvo_get_value(intel_sdvo,
920 SDVO_CMD_GET_SUPP_ENCODE,
921 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800922}
923
Chris Wilsonea5b2132010-08-04 13:50:23 +0100924static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700925 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800926{
Chris Wilson32aad862010-08-04 13:50:25 +0100927 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800928}
929
Chris Wilsonea5b2132010-08-04 13:50:23 +0100930static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800931 uint8_t mode)
932{
Chris Wilson32aad862010-08-04 13:50:25 +0100933 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800934}
935
936#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100937static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800938{
939 int i, j;
940 uint8_t set_buf_index[2];
941 uint8_t av_split;
942 uint8_t buf_size;
943 uint8_t buf[48];
944 uint8_t *pos;
945
Chris Wilson32aad862010-08-04 13:50:25 +0100946 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800947
948 for (i = 0; i <= av_split; i++) {
949 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700950 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800951 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700952 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
953 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800954
955 pos = buf;
956 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700957 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800958 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700959 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800960 pos += 8;
961 }
962 }
963}
964#endif
965
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200966static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
967 unsigned if_index, uint8_t tx_rate,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200968 const uint8_t *data, unsigned length)
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200969{
970 uint8_t set_buf_index[2] = { if_index, 0 };
971 uint8_t hbuf_size, tmp[8];
972 int i;
973
974 if (!intel_sdvo_set_value(intel_sdvo,
975 SDVO_CMD_SET_HBUF_INDEX,
976 set_buf_index, 2))
977 return false;
978
979 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
980 &hbuf_size, 1))
981 return false;
982
983 /* Buffer size is 0 based, hooray! */
984 hbuf_size++;
985
986 DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
987 if_index, length, hbuf_size);
988
989 for (i = 0; i < hbuf_size; i += 8) {
990 memset(tmp, 0, 8);
991 if (i < length)
992 memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
993
994 if (!intel_sdvo_set_value(intel_sdvo,
995 SDVO_CMD_SET_HBUF_DATA,
996 tmp, 8))
997 return false;
998 }
999
1000 return intel_sdvo_set_value(intel_sdvo,
1001 SDVO_CMD_SET_HBUF_TXRATE,
1002 &tx_rate, 1);
1003}
1004
Ville Syrjäläabedc072013-01-17 16:31:31 +02001005static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
1006 const struct drm_display_mode *adjusted_mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001007{
Damien Lespiau15dcd352013-08-06 20:32:20 +01001008 uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
1009 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
1010 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1011 union hdmi_infoframe frame;
1012 int ret;
1013 ssize_t len;
1014
1015 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
1016 adjusted_mode);
1017 if (ret < 0) {
1018 DRM_ERROR("couldn't fill AVI infoframe\n");
1019 return false;
1020 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001021
Ville Syrjäläabedc072013-01-17 16:31:31 +02001022 if (intel_sdvo->rgb_quant_range_selectable) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001023 if (intel_crtc->config->limited_color_range)
Damien Lespiau15dcd352013-08-06 20:32:20 +01001024 frame.avi.quantization_range =
1025 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001026 else
Damien Lespiau15dcd352013-08-06 20:32:20 +01001027 frame.avi.quantization_range =
1028 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001029 }
1030
Damien Lespiau15dcd352013-08-06 20:32:20 +01001031 len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
1032 if (len < 0)
1033 return false;
Daniel Vetter81014b92012-05-12 20:22:00 +02001034
Daniel Vetterb6e0e542012-10-21 12:52:39 +02001035 return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
1036 SDVO_HBUF_TX_VSYNC,
1037 sdvo_data, sizeof(sdvo_data));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001038}
1039
Chris Wilson32aad862010-08-04 13:50:25 +01001040static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001041{
Zhao Yakuice6feab2009-08-24 13:50:26 +08001042 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +01001043 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001044
Chris Wilson40039752010-08-04 13:50:26 +01001045 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001046 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +01001047 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001048
Chris Wilson32aad862010-08-04 13:50:25 +01001049 BUILD_BUG_ON(sizeof(format) != 6);
1050 return intel_sdvo_set_value(intel_sdvo,
1051 SDVO_CMD_SET_TV_FORMAT,
1052 &format, sizeof(format));
1053}
Zhao Yakuice6feab2009-08-24 13:50:26 +08001054
Chris Wilson32aad862010-08-04 13:50:25 +01001055static bool
1056intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001057 const struct drm_display_mode *mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001058{
1059 struct intel_sdvo_dtd output_dtd;
1060
1061 if (!intel_sdvo_set_target_output(intel_sdvo,
1062 intel_sdvo->attached_output))
1063 return false;
1064
1065 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1066 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1067 return false;
1068
1069 return true;
1070}
1071
Daniel Vetterc9a29692012-04-10 13:55:47 +02001072/* Asks the sdvo controller for the preferred input mode given the output mode.
1073 * Unfortunately we have to set up the full output mode to do that. */
Chris Wilson32aad862010-08-04 13:50:25 +01001074static bool
Daniel Vetterc9a29692012-04-10 13:55:47 +02001075intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001076 const struct drm_display_mode *mode,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001077 struct drm_display_mode *adjusted_mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001078{
Daniel Vetterc9a29692012-04-10 13:55:47 +02001079 struct intel_sdvo_dtd input_dtd;
1080
Chris Wilson32aad862010-08-04 13:50:25 +01001081 /* Reset the input timing to the screen. Assume always input 0. */
1082 if (!intel_sdvo_set_target_input(intel_sdvo))
1083 return false;
1084
1085 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1086 mode->clock / 10,
1087 mode->hdisplay,
1088 mode->vdisplay))
1089 return false;
1090
1091 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001092 &input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001093 return false;
1094
Daniel Vetterc9a29692012-04-10 13:55:47 +02001095 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
Egbert Eiche7518232012-10-13 14:29:31 +02001096 intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
Chris Wilson32aad862010-08-04 13:50:25 +01001097
Chris Wilson32aad862010-08-04 13:50:25 +01001098 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001099}
1100
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001101static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_state *pipe_config)
Daniel Vetter70484552013-04-30 14:01:41 +02001102{
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +03001103 unsigned dotclock = pipe_config->port_clock;
Daniel Vetter70484552013-04-30 14:01:41 +02001104 struct dpll *clock = &pipe_config->dpll;
1105
1106 /* SDVO TV has fixed PLL values depend on its clock range,
1107 this mirrors vbios setting. */
1108 if (dotclock >= 100000 && dotclock < 140500) {
1109 clock->p1 = 2;
1110 clock->p2 = 10;
1111 clock->n = 3;
1112 clock->m1 = 16;
1113 clock->m2 = 8;
1114 } else if (dotclock >= 140500 && dotclock <= 200000) {
1115 clock->p1 = 1;
1116 clock->p2 = 10;
1117 clock->n = 6;
1118 clock->m1 = 12;
1119 clock->m2 = 8;
1120 } else {
1121 WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
1122 }
1123
1124 pipe_config->clock_set = true;
1125}
1126
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001127static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001128 struct intel_crtc_state *pipe_config)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001129{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001130 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001131 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1132 struct drm_display_mode *mode = &pipe_config->base.mode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001133
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001134 DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
1135 pipe_config->pipe_bpp = 8*3;
1136
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001137 if (HAS_PCH_SPLIT(encoder->base.dev))
1138 pipe_config->has_pch_encoder = true;
1139
Chris Wilson32aad862010-08-04 13:50:25 +01001140 /* We need to construct preferred input timings based on our
1141 * output timings. To do that, we have to set the output
1142 * timings, even though this isn't really the right place in
1143 * the sequence to do it. Oh well.
1144 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001145 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001146 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001147 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001148
Daniel Vetterc9a29692012-04-10 13:55:47 +02001149 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1150 mode,
1151 adjusted_mode);
Daniel Vetter09ede542013-04-30 14:01:45 +02001152 pipe_config->sdvo_tv_clock = true;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001153 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001154 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001155 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001156 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001157
Daniel Vetterc9a29692012-04-10 13:55:47 +02001158 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1159 mode,
1160 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001161 }
Chris Wilson32aad862010-08-04 13:50:25 +01001162
1163 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001164 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001165 */
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001166 pipe_config->pixel_multiplier =
1167 intel_sdvo_get_pixel_multiplier(adjusted_mode);
Chris Wilson32aad862010-08-04 13:50:25 +01001168
Daniel Vetter9f040032014-04-24 23:54:50 +02001169 pipe_config->has_hdmi_sink = intel_sdvo->has_hdmi_monitor;
1170
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001171 if (intel_sdvo->color_range_auto) {
1172 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001173 /* FIXME: This bit is only valid when using TMDS encoding and 8
1174 * bit per color mode. */
Daniel Vetter9f040032014-04-24 23:54:50 +02001175 if (pipe_config->has_hdmi_sink &&
Thierry Reding18316c82012-12-20 15:41:44 +01001176 drm_match_cea_mode(adjusted_mode) > 1)
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001177 pipe_config->limited_color_range = true;
1178 } else {
Daniel Vetter9f040032014-04-24 23:54:50 +02001179 if (pipe_config->has_hdmi_sink &&
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001180 intel_sdvo->color_range == HDMI_COLOR_RANGE_16_235)
1181 pipe_config->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001182 }
1183
Daniel Vetter70484552013-04-30 14:01:41 +02001184 /* Clock computation needs to happen after pixel multiplier. */
1185 if (intel_sdvo->is_tv)
1186 i9xx_adjust_sdvo_tv_clock(pipe_config);
1187
Ville Syrjälä7949dd42015-09-25 16:39:30 +03001188 /* Set user selected PAR to incoming mode's member */
1189 if (intel_sdvo->is_hdmi)
1190 adjusted_mode->picture_aspect_ratio = intel_sdvo->aspect_ratio;
1191
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001192 return true;
1193}
1194
Daniel Vetter192d47a2014-04-24 23:54:45 +02001195static void intel_sdvo_pre_enable(struct intel_encoder *intel_encoder)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001196{
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001197 struct drm_device *dev = intel_encoder->base.dev;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001198 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereeb47932013-09-03 20:40:36 +02001199 struct intel_crtc *crtc = to_intel_crtc(intel_encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001200 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001201 struct drm_display_mode *mode = &crtc->config->base.mode;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001202 struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001203 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001204 struct intel_sdvo_in_out_map in_out;
Daniel Vetter66518192012-04-01 19:16:18 +02001205 struct intel_sdvo_dtd input_dtd, output_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001206 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001207
1208 if (!mode)
1209 return;
1210
1211 /* First, set the input mapping for the first input to our controlled
1212 * output. This is only correct if we're a single-input device, in
1213 * which case the first input is the output from the appropriate SDVO
1214 * channel on the motherboard. In a two-input device, the first input
1215 * will be SDVOB and the second SDVOC.
1216 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001217 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001218 in_out.in1 = 0;
1219
Pavel Roskinc74696b2010-09-02 14:46:34 -04001220 intel_sdvo_set_value(intel_sdvo,
1221 SDVO_CMD_SET_IN_OUT_MAP,
1222 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001223
Chris Wilson6c9547f2010-08-25 10:05:17 +01001224 /* Set the output timings to the screen */
1225 if (!intel_sdvo_set_target_output(intel_sdvo,
1226 intel_sdvo->attached_output))
1227 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001228
Daniel Vetter66518192012-04-01 19:16:18 +02001229 /* lvds has a special fixed output timing. */
1230 if (intel_sdvo->is_lvds)
1231 intel_sdvo_get_dtd_from_mode(&output_dtd,
1232 intel_sdvo->sdvo_lvds_fixed_mode);
1233 else
1234 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001235 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1236 DRM_INFO("Setting output timings on %s failed\n",
1237 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001238
1239 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001240 if (!intel_sdvo_set_target_input(intel_sdvo))
1241 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001242
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001243 if (crtc->config->has_hdmi_sink) {
Chris Wilson97aaf912011-01-04 20:10:52 +00001244 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1245 intel_sdvo_set_colorimetry(intel_sdvo,
1246 SDVO_COLORIMETRY_RGB256);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001247 intel_sdvo_set_avi_infoframe(intel_sdvo, adjusted_mode);
Chris Wilson97aaf912011-01-04 20:10:52 +00001248 } else
1249 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001250
Chris Wilson6c9547f2010-08-25 10:05:17 +01001251 if (intel_sdvo->is_tv &&
1252 !intel_sdvo_set_tv_format(intel_sdvo))
1253 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001254
Daniel Vetter66518192012-04-01 19:16:18 +02001255 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Daniel Vettereeb47932013-09-03 20:40:36 +02001256
Egbert Eiche7518232012-10-13 14:29:31 +02001257 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
1258 input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001259 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1260 DRM_INFO("Setting input timings on %s failed\n",
1261 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001262
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001263 switch (crtc->config->pixel_multiplier) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001264 default:
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01001265 WARN(1, "unknown pixel multiplier specified\n");
Chris Wilson32aad862010-08-04 13:50:25 +01001266 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1267 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1268 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001269 }
Chris Wilson32aad862010-08-04 13:50:25 +01001270 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1271 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001272
1273 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001274 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001275 /* The real mode polarity is set by the SDVO commands, using
1276 * struct intel_sdvo_dtd. */
1277 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001278 if (!HAS_PCH_SPLIT(dev) && crtc->config->limited_color_range)
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001279 sdvox |= HDMI_COLOR_RANGE_16_235;
Chris Wilson6714afb2010-12-17 04:10:51 +00001280 if (INTEL_INFO(dev)->gen < 5)
1281 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001282 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001283 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02001284 if (intel_sdvo->port == PORT_B)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001285 sdvox &= SDVOB_PRESERVE_MASK;
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02001286 else
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001287 sdvox &= SDVOC_PRESERVE_MASK;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001288 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1289 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001290
1291 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
Daniel Vettereeb47932013-09-03 20:40:36 +02001292 sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001293 else
Daniel Vettereeb47932013-09-03 20:40:36 +02001294 sdvox |= SDVO_PIPE_SEL(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001295
Chris Wilsonda79de92010-11-22 11:12:46 +00001296 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001297 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001298
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001299 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001300 /* done in crtc_mode_set as the dpll_md reg must be written early */
1301 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1302 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001303 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001304 sdvox |= (crtc->config->pixel_multiplier - 1)
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001305 << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001306 }
1307
Chris Wilson6714afb2010-12-17 04:10:51 +00001308 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1309 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001310 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001311 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001312}
1313
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001314static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001315{
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001316 struct intel_sdvo_connector *intel_sdvo_connector =
1317 to_intel_sdvo_connector(&connector->base);
1318 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001319 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001320
1321 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1322
1323 if (active_outputs & intel_sdvo_connector->output_flag)
1324 return true;
1325 else
1326 return false;
1327}
1328
1329static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1330 enum pipe *pipe)
1331{
1332 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001333 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001334 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001335 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001336 u32 tmp;
1337
1338 tmp = I915_READ(intel_sdvo->sdvo_reg);
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001339 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001340
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001341 if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001342 return false;
1343
1344 if (HAS_PCH_CPT(dev))
1345 *pipe = PORT_TO_PIPE_CPT(tmp);
1346 else
1347 *pipe = PORT_TO_PIPE(tmp);
1348
1349 return true;
1350}
1351
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001352static void intel_sdvo_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001353 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001354{
Daniel Vetter6c49f242013-06-06 12:45:25 +02001355 struct drm_device *dev = encoder->base.dev;
1356 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001357 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001358 struct intel_sdvo_dtd dtd;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001359 int encoder_pixel_multiplier = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001360 int dotclock;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001361 u32 flags = 0, sdvox;
1362 u8 val;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001363 bool ret;
1364
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02001365 sdvox = I915_READ(intel_sdvo->sdvo_reg);
1366
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001367 ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
1368 if (!ret) {
Daniel Vetterbb760062013-06-06 14:55:52 +02001369 /* Some sdvo encoders are not spec compliant and don't
1370 * implement the mandatory get_timings function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001371 DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
Daniel Vetterbb760062013-06-06 14:55:52 +02001372 pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
1373 } else {
1374 if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
1375 flags |= DRM_MODE_FLAG_PHSYNC;
1376 else
1377 flags |= DRM_MODE_FLAG_NHSYNC;
1378
1379 if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
1380 flags |= DRM_MODE_FLAG_PVSYNC;
1381 else
1382 flags |= DRM_MODE_FLAG_NVSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001383 }
1384
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001385 pipe_config->base.adjusted_mode.flags |= flags;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001386
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001387 /*
1388 * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
1389 * the sdvo port register, on all other platforms it is part of the dpll
1390 * state. Since the general pipe state readout happens before the
1391 * encoder->get_config we so already have a valid pixel multplier on all
1392 * other platfroms.
1393 */
Daniel Vetter6c49f242013-06-06 12:45:25 +02001394 if (IS_I915G(dev) || IS_I915GM(dev)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02001395 pipe_config->pixel_multiplier =
1396 ((sdvox & SDVO_PORT_MULTIPLY_MASK)
1397 >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
1398 }
1399
Ville Syrjälä2b858862014-06-09 16:20:46 +03001400 dotclock = pipe_config->port_clock;
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02001401
Ville Syrjälä2b858862014-06-09 16:20:46 +03001402 if (pipe_config->pixel_multiplier)
1403 dotclock /= pipe_config->pixel_multiplier;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001404
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001405 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001406
Daniel Vetter6c49f242013-06-06 12:45:25 +02001407 /* Cross check the port pixel multiplier with the sdvo encoder state. */
Damien Lespiau53b91402013-07-12 16:24:40 +01001408 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
1409 &val, 1)) {
1410 switch (val) {
1411 case SDVO_CLOCK_RATE_MULT_1X:
1412 encoder_pixel_multiplier = 1;
1413 break;
1414 case SDVO_CLOCK_RATE_MULT_2X:
1415 encoder_pixel_multiplier = 2;
1416 break;
1417 case SDVO_CLOCK_RATE_MULT_4X:
1418 encoder_pixel_multiplier = 4;
1419 break;
1420 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02001421 }
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001422
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02001423 if (sdvox & HDMI_COLOR_RANGE_16_235)
1424 pipe_config->limited_color_range = true;
1425
Daniel Vetter9f040032014-04-24 23:54:50 +02001426 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
1427 &val, 1)) {
1428 if (val == SDVO_ENCODE_HDMI)
1429 pipe_config->has_hdmi_sink = true;
1430 }
1431
Daniel Vetter6c49f242013-06-06 12:45:25 +02001432 WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
1433 "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
1434 pipe_config->pixel_multiplier, encoder_pixel_multiplier);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001435}
1436
Daniel Vetterce22c322012-07-01 15:31:04 +02001437static void intel_disable_sdvo(struct intel_encoder *encoder)
1438{
1439 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001440 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001441 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001442 u32 temp;
1443
Daniel Vetterce22c322012-07-01 15:31:04 +02001444 intel_sdvo_set_active_outputs(intel_sdvo, 0);
1445 if (0)
1446 intel_sdvo_set_encoder_power_state(intel_sdvo,
1447 DRM_MODE_DPMS_OFF);
1448
1449 temp = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001450
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001451 temp &= ~SDVO_ENABLE;
1452 intel_sdvo_write_sdvox(intel_sdvo, temp);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001453
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001454 /*
1455 * HW workaround for IBX, we need to move the port
1456 * to transcoder A after disabling it to allow the
1457 * matching DP port to be enabled on transcoder A.
1458 */
1459 if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001460 /*
1461 * We get CPU/PCH FIFO underruns on the other pipe when
1462 * doing the workaround. Sweep them under the rug.
1463 */
1464 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1465 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
1466
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001467 temp &= ~SDVO_PIPE_B_SELECT;
1468 temp |= SDVO_ENABLE;
1469 intel_sdvo_write_sdvox(intel_sdvo, temp);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001470
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03001471 temp &= ~SDVO_ENABLE;
1472 intel_sdvo_write_sdvox(intel_sdvo, temp);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02001473
1474 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
1475 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
1476 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Daniel Vetterce22c322012-07-01 15:31:04 +02001477 }
1478}
1479
Ville Syrjälä3c65d1d2015-05-05 17:17:36 +03001480static void pch_disable_sdvo(struct intel_encoder *encoder)
1481{
1482}
1483
1484static void pch_post_disable_sdvo(struct intel_encoder *encoder)
1485{
1486 intel_disable_sdvo(encoder);
1487}
1488
Daniel Vetterce22c322012-07-01 15:31:04 +02001489static void intel_enable_sdvo(struct intel_encoder *encoder)
1490{
1491 struct drm_device *dev = encoder->base.dev;
1492 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001493 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Daniel Vetterce22c322012-07-01 15:31:04 +02001494 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1495 u32 temp;
1496 bool input1, input2;
1497 int i;
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001498 bool success;
Daniel Vetterce22c322012-07-01 15:31:04 +02001499
1500 temp = I915_READ(intel_sdvo->sdvo_reg);
Ville Syrjälä3c65d1d2015-05-05 17:17:36 +03001501 temp |= SDVO_ENABLE;
1502 intel_sdvo_write_sdvox(intel_sdvo, temp);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001503
Daniel Vetterce22c322012-07-01 15:31:04 +02001504 for (i = 0; i < 2; i++)
1505 intel_wait_for_vblank(dev, intel_crtc->pipe);
1506
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001507 success = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Daniel Vetterce22c322012-07-01 15:31:04 +02001508 /* Warn if the device reported failure to sync.
1509 * A lot of SDVO devices fail to notify of sync, but it's
1510 * a given it the status is a success, we succeeded.
1511 */
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001512 if (success && !input1) {
Daniel Vetterce22c322012-07-01 15:31:04 +02001513 DRM_DEBUG_KMS("First %s output reported failure to "
1514 "sync\n", SDVO_NAME(intel_sdvo));
1515 }
1516
1517 if (0)
1518 intel_sdvo_set_encoder_power_state(intel_sdvo,
1519 DRM_MODE_DPMS_ON);
1520 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1521}
1522
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001523static enum drm_mode_status
1524intel_sdvo_mode_valid(struct drm_connector *connector,
1525 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001526{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001527 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Mika Kahola24b23882016-02-02 15:16:41 +02001528 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Jesse Barnes79e53942008-11-07 14:24:08 -08001529
1530 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1531 return MODE_NO_DBLESCAN;
1532
Chris Wilsonea5b2132010-08-04 13:50:23 +01001533 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001534 return MODE_CLOCK_LOW;
1535
Chris Wilsonea5b2132010-08-04 13:50:23 +01001536 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001537 return MODE_CLOCK_HIGH;
1538
Mika Kahola24b23882016-02-02 15:16:41 +02001539 if (mode->clock > max_dotclk)
1540 return MODE_CLOCK_HIGH;
1541
Chris Wilson85454232010-08-08 14:28:23 +01001542 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001543 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001544 return MODE_PANEL;
1545
Chris Wilsonea5b2132010-08-04 13:50:23 +01001546 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001547 return MODE_PANEL;
1548 }
1549
Jesse Barnes79e53942008-11-07 14:24:08 -08001550 return MODE_OK;
1551}
1552
Chris Wilsonea5b2132010-08-04 13:50:23 +01001553static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001554{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001555 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001556 if (!intel_sdvo_get_value(intel_sdvo,
1557 SDVO_CMD_GET_DEVICE_CAPS,
1558 caps, sizeof(*caps)))
1559 return false;
1560
1561 DRM_DEBUG_KMS("SDVO capabilities:\n"
1562 " vendor_id: %d\n"
1563 " device_id: %d\n"
1564 " device_rev_id: %d\n"
1565 " sdvo_version_major: %d\n"
1566 " sdvo_version_minor: %d\n"
1567 " sdvo_inputs_mask: %d\n"
1568 " smooth_scaling: %d\n"
1569 " sharp_scaling: %d\n"
1570 " up_scaling: %d\n"
1571 " down_scaling: %d\n"
1572 " stall_support: %d\n"
1573 " output_flags: %d\n",
1574 caps->vendor_id,
1575 caps->device_id,
1576 caps->device_rev_id,
1577 caps->sdvo_version_major,
1578 caps->sdvo_version_minor,
1579 caps->sdvo_inputs_mask,
1580 caps->smooth_scaling,
1581 caps->sharp_scaling,
1582 caps->up_scaling,
1583 caps->down_scaling,
1584 caps->stall_support,
1585 caps->output_flags);
1586
1587 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001588}
1589
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001590static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001591{
Daniel Vetter768b1072012-05-04 11:29:56 +02001592 struct drm_device *dev = intel_sdvo->base.base.dev;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001593 uint16_t hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001594
Ville Syrjälä1d83d952015-01-09 14:21:15 +02001595 if (!I915_HAS_HOTPLUG(dev))
1596 return 0;
1597
Daniel Vetter768b1072012-05-04 11:29:56 +02001598 /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1599 * on the line. */
1600 if (IS_I945G(dev) || IS_I945GM(dev))
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001601 return 0;
Daniel Vetter768b1072012-05-04 11:29:56 +02001602
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001603 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1604 &hotplug, sizeof(hotplug)))
1605 return 0;
1606
1607 return hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001608}
1609
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001610static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001611{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001612 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001613
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001614 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1615 &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001616}
1617
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001618static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001619intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001620{
Chris Wilsonbc652122011-01-25 13:28:29 +00001621 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001622 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001623}
1624
Chris Wilsonf899fc62010-07-20 15:44:45 -07001625static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001626intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001627{
Chris Wilsone957d772010-09-24 12:52:03 +01001628 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1629 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001630}
1631
Chris Wilsonff482d82010-09-15 10:40:38 +01001632/* Mac mini hack -- use the same DDC as the analog connector */
1633static struct edid *
1634intel_sdvo_get_analog_edid(struct drm_connector *connector)
1635{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001636 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001637
Chris Wilson0c1dab82010-11-23 22:37:01 +00001638 return drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001639 intel_gmbus_get_adapter(dev_priv,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001640 dev_priv->vbt.crt_ddc_pin));
Chris Wilsonff482d82010-09-15 10:40:38 +01001641}
1642
Ben Widawskyc43b5632012-04-16 14:07:40 -07001643static enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001644intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001645{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001646 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001647 enum drm_connector_status status;
1648 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001649
Chris Wilsone957d772010-09-24 12:52:03 +01001650 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001651
Chris Wilsonea5b2132010-08-04 13:50:23 +01001652 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001653 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001654
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001655 /*
1656 * Don't use the 1 as the argument of DDC bus switch to get
1657 * the EDID. It is used for SDVO SPD ROM.
1658 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001659 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001660 intel_sdvo->ddc_bus = ddc;
1661 edid = intel_sdvo_get_edid(connector);
1662 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001663 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001664 }
Chris Wilsone957d772010-09-24 12:52:03 +01001665 /*
1666 * If we found the EDID on the other bus,
1667 * assume that is the correct DDC bus.
1668 */
1669 if (edid == NULL)
1670 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001671 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001672
1673 /*
1674 * When there is no edid and no monitor is connected with VGA
1675 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001676 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001677 if (edid == NULL)
1678 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001679
Chris Wilson2f551c82010-09-15 10:42:50 +01001680 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001681 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001682 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001683 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1684 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001685 if (intel_sdvo->is_hdmi) {
1686 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1687 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001688 intel_sdvo->rgb_quant_range_selectable =
1689 drm_rgb_quant_range_selectable(edid);
Chris Wilsonda79de92010-11-22 11:12:46 +00001690 }
Chris Wilson139467432011-02-09 20:01:16 +00001691 } else
1692 status = connector_status_disconnected;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001693 kfree(edid);
1694 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001695
1696 if (status == connector_status_connected) {
1697 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001698 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1699 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001700 }
1701
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001702 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001703}
1704
Chris Wilson52220082011-06-20 14:45:50 +01001705static bool
1706intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1707 struct edid *edid)
1708{
1709 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1710 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1711
1712 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1713 connector_is_digital, monitor_is_digital);
1714 return connector_is_digital == monitor_is_digital;
1715}
1716
Chris Wilson7b334fc2010-09-09 23:51:02 +01001717static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001718intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001719{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001720 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001721 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001722 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001723 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001724
Chris Wilson164c8592013-07-20 20:27:08 +01001725 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001726 connector->base.id, connector->name);
Chris Wilson164c8592013-07-20 20:27:08 +01001727
Chris Wilsonfc373812012-11-23 11:57:56 +00001728 if (!intel_sdvo_get_value(intel_sdvo,
1729 SDVO_CMD_GET_ATTACHED_DISPLAYS,
1730 &response, 2))
Chris Wilson32aad862010-08-04 13:50:25 +01001731 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001732
Chris Wilsone957d772010-09-24 12:52:03 +01001733 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1734 response & 0xff, response >> 8,
1735 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001736
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001737 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001738 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001739
Chris Wilsonea5b2132010-08-04 13:50:23 +01001740 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001741
Chris Wilson97aaf912011-01-04 20:10:52 +00001742 intel_sdvo->has_hdmi_monitor = false;
1743 intel_sdvo->has_hdmi_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001744 intel_sdvo->rgb_quant_range_selectable = false;
Chris Wilson97aaf912011-01-04 20:10:52 +00001745
Chris Wilson615fb932010-08-04 13:50:24 +01001746 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001747 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001748 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001749 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001750 else {
1751 struct edid *edid;
1752
1753 /* if we have an edid check it matches the connection */
1754 edid = intel_sdvo_get_edid(connector);
1755 if (edid == NULL)
1756 edid = intel_sdvo_get_analog_edid(connector);
1757 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001758 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1759 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001760 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001761 else
1762 ret = connector_status_disconnected;
1763
Chris Wilson139467432011-02-09 20:01:16 +00001764 kfree(edid);
1765 } else
1766 ret = connector_status_connected;
1767 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001768
1769 /* May update encoder flag for like clock for SDVO TV, etc.*/
1770 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001771 intel_sdvo->is_tv = false;
1772 intel_sdvo->is_lvds = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001773
Daniel Vetter09ede542013-04-30 14:01:45 +02001774 if (response & SDVO_TV_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001775 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001776 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001777 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001778 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001779
1780 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001781}
1782
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001783static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001784{
Chris Wilsonff482d82010-09-15 10:40:38 +01001785 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001786
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001787 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001788 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001789
Jesse Barnes79e53942008-11-07 14:24:08 -08001790 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001791 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001792
Keith Packard57cdaf92009-09-04 13:07:54 +08001793 /*
1794 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1795 * link between analog and digital outputs. So, if the regular SDVO
1796 * DDC fails, check to see if the analog output is disconnected, in
1797 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001798 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001799 if (edid == NULL)
1800 edid = intel_sdvo_get_analog_edid(connector);
1801
Chris Wilsonff482d82010-09-15 10:40:38 +01001802 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001803 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1804 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001805 drm_mode_connector_update_edid_property(connector, edid);
1806 drm_add_edid_modes(connector, edid);
1807 }
Chris Wilson139467432011-02-09 20:01:16 +00001808
Chris Wilsonff482d82010-09-15 10:40:38 +01001809 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001810 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001811}
1812
1813/*
1814 * Set of SDVO TV modes.
1815 * Note! This is in reply order (see loop in get_tv_modes).
1816 * XXX: all 60Hz refresh?
1817 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001818static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001819 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1820 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001821 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001822 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1823 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001824 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001825 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1826 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001827 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001828 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1829 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001830 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001831 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1832 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001833 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001834 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1835 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001836 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001837 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1838 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001839 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001840 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1841 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001842 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001843 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1844 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001845 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001846 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1847 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001848 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001849 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1850 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001851 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001852 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1853 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001854 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001855 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1856 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001857 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001858 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1859 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001860 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001861 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1862 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001863 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001864 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1865 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001866 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001867 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1868 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001869 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001870 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1871 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001872 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001873 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1874 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001875 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1876};
1877
1878static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1879{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001880 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001881 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001882 uint32_t reply = 0, format_map = 0;
1883 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001884
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001885 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001886 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001887
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001888 /* Read the list of supported input resolutions for the selected TV
1889 * format.
1890 */
Chris Wilson40039752010-08-04 13:50:26 +01001891 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001892 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001893 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001894
Chris Wilson32aad862010-08-04 13:50:25 +01001895 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1896 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001897
Chris Wilson32aad862010-08-04 13:50:25 +01001898 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001899 if (!intel_sdvo_write_cmd(intel_sdvo,
1900 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001901 &tv_res, sizeof(tv_res)))
1902 return;
1903 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001904 return;
1905
1906 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001907 if (reply & (1 << i)) {
1908 struct drm_display_mode *nmode;
1909 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001910 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001911 if (nmode)
1912 drm_mode_probed_add(connector, nmode);
1913 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001914}
1915
Ma Ling7086c872009-05-13 11:20:06 +08001916static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1917{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001918 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001919 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001920 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001921
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001922 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001923 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001924
Ma Ling7086c872009-05-13 11:20:06 +08001925 /*
Daniel Vetterc3456fb2013-06-10 09:47:58 +02001926 * Fetch modes from VBT. For SDVO prefer the VBT mode since some
Dave Airlie4300a0f2013-06-27 20:40:44 +10001927 * SDVO->LVDS transcoders can't cope with the EDID mode.
Ma Ling7086c872009-05-13 11:20:06 +08001928 */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001929 if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001930 newmode = drm_mode_duplicate(connector->dev,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001931 dev_priv->vbt.sdvo_lvds_vbt_mode);
Ma Ling7086c872009-05-13 11:20:06 +08001932 if (newmode != NULL) {
1933 /* Guarantee the mode is preferred */
1934 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1935 DRM_MODE_TYPE_DRIVER);
1936 drm_mode_probed_add(connector, newmode);
1937 }
1938 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001939
Dave Airlie4300a0f2013-06-27 20:40:44 +10001940 /*
1941 * Attempt to get the mode list from DDC.
1942 * Assume that the preferred modes are
1943 * arranged in priority order.
1944 */
1945 intel_ddc_get_modes(connector, &intel_sdvo->ddc);
1946
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001947 list_for_each_entry(newmode, &connector->probed_modes, head) {
1948 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001949 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001950 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001951
Chris Wilson85454232010-08-08 14:28:23 +01001952 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001953 break;
1954 }
1955 }
Ma Ling7086c872009-05-13 11:20:06 +08001956}
1957
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001958static int intel_sdvo_get_modes(struct drm_connector *connector)
1959{
Chris Wilson615fb932010-08-04 13:50:24 +01001960 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001961
Chris Wilson615fb932010-08-04 13:50:24 +01001962 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001963 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001964 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001965 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001966 else
1967 intel_sdvo_get_ddc_modes(connector);
1968
Chris Wilson32aad862010-08-04 13:50:25 +01001969 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001970}
1971
1972static void intel_sdvo_destroy(struct drm_connector *connector)
1973{
Chris Wilson615fb932010-08-04 13:50:24 +01001974 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001975
Jesse Barnes79e53942008-11-07 14:24:08 -08001976 drm_connector_cleanup(connector);
Jani Nikula4b745b12012-11-12 18:31:36 +02001977 kfree(intel_sdvo_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001978}
1979
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001980static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
1981{
1982 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1983 struct edid *edid;
1984 bool has_audio = false;
1985
1986 if (!intel_sdvo->is_hdmi)
1987 return false;
1988
1989 edid = intel_sdvo_get_edid(connector);
1990 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
1991 has_audio = drm_detect_monitor_audio(edid);
Jani Nikula38ab8a22012-08-15 12:32:36 +03001992 kfree(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001993
1994 return has_audio;
1995}
1996
Zhao Yakuice6feab2009-08-24 13:50:26 +08001997static int
1998intel_sdvo_set_property(struct drm_connector *connector,
1999 struct drm_property *property,
2000 uint64_t val)
2001{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002002 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01002003 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002004 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002005 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01002006 uint8_t cmd;
2007 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002008
Rob Clark662595d2012-10-11 20:36:04 -05002009 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01002010 if (ret)
2011 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002012
Chris Wilson3f43c482011-05-12 22:17:24 +01002013 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002014 int i = val;
2015 bool has_audio;
2016
2017 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002018 return 0;
2019
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002020 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002021
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002022 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002023 has_audio = intel_sdvo_detect_hdmi_audio(connector);
2024 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002025 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002026
2027 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002028 return 0;
2029
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002030 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002031 goto done;
2032 }
2033
Chris Wilsone953fd72011-02-21 22:23:52 +00002034 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002035 bool old_auto = intel_sdvo->color_range_auto;
2036 uint32_t old_range = intel_sdvo->color_range;
2037
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002038 switch (val) {
2039 case INTEL_BROADCAST_RGB_AUTO:
2040 intel_sdvo->color_range_auto = true;
2041 break;
2042 case INTEL_BROADCAST_RGB_FULL:
2043 intel_sdvo->color_range_auto = false;
2044 intel_sdvo->color_range = 0;
2045 break;
2046 case INTEL_BROADCAST_RGB_LIMITED:
2047 intel_sdvo->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002048 /* FIXME: this bit is only valid when using TMDS
2049 * encoding and 8 bit per color mode. */
2050 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002051 break;
2052 default:
2053 return -EINVAL;
2054 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002055
2056 if (old_auto == intel_sdvo->color_range_auto &&
2057 old_range == intel_sdvo->color_range)
2058 return 0;
2059
Zhao Yakuice6feab2009-08-24 13:50:26 +08002060 goto done;
2061 }
2062
Ville Syrjälä7949dd42015-09-25 16:39:30 +03002063 if (property == connector->dev->mode_config.aspect_ratio_property) {
2064 switch (val) {
2065 case DRM_MODE_PICTURE_ASPECT_NONE:
2066 intel_sdvo->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
2067 break;
2068 case DRM_MODE_PICTURE_ASPECT_4_3:
2069 intel_sdvo->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
2070 break;
2071 case DRM_MODE_PICTURE_ASPECT_16_9:
2072 intel_sdvo->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
2073 break;
2074 default:
2075 return -EINVAL;
2076 }
2077 goto done;
2078 }
2079
Chris Wilsonc5521702010-08-04 13:50:28 +01002080#define CHECK_PROPERTY(name, NAME) \
2081 if (intel_sdvo_connector->name == property) { \
2082 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
2083 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
2084 cmd = SDVO_CMD_SET_##NAME; \
2085 intel_sdvo_connector->cur_##name = temp_value; \
2086 goto set_value; \
2087 }
2088
2089 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01002090 if (val >= TV_FORMAT_NUM)
2091 return -EINVAL;
2092
Chris Wilson40039752010-08-04 13:50:26 +01002093 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01002094 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01002095 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002096
Chris Wilson40039752010-08-04 13:50:26 +01002097 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01002098 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01002099 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002100 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01002101 if (intel_sdvo_connector->left == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002102 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002103 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002104 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002105 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002106
Chris Wilson615fb932010-08-04 13:50:24 +01002107 intel_sdvo_connector->left_margin = temp_value;
2108 intel_sdvo_connector->right_margin = temp_value;
2109 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002110 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002111 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002112 goto set_value;
2113 } else if (intel_sdvo_connector->right == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002114 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002115 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002116 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002117 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002118
Chris Wilson615fb932010-08-04 13:50:24 +01002119 intel_sdvo_connector->left_margin = temp_value;
2120 intel_sdvo_connector->right_margin = temp_value;
2121 temp_value = intel_sdvo_connector->max_hscan -
2122 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002123 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002124 goto set_value;
2125 } else if (intel_sdvo_connector->top == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002126 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002127 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002128 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002129 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002130
Chris Wilson615fb932010-08-04 13:50:24 +01002131 intel_sdvo_connector->top_margin = temp_value;
2132 intel_sdvo_connector->bottom_margin = temp_value;
2133 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002134 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002135 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002136 goto set_value;
2137 } else if (intel_sdvo_connector->bottom == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002138 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002139 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002140 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002141 return 0;
2142
Chris Wilson615fb932010-08-04 13:50:24 +01002143 intel_sdvo_connector->top_margin = temp_value;
2144 intel_sdvo_connector->bottom_margin = temp_value;
2145 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002146 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002147 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002148 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002149 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002150 CHECK_PROPERTY(hpos, HPOS)
2151 CHECK_PROPERTY(vpos, VPOS)
2152 CHECK_PROPERTY(saturation, SATURATION)
2153 CHECK_PROPERTY(contrast, CONTRAST)
2154 CHECK_PROPERTY(hue, HUE)
2155 CHECK_PROPERTY(brightness, BRIGHTNESS)
2156 CHECK_PROPERTY(sharpness, SHARPNESS)
2157 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
2158 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
2159 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
2160 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
2161 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01002162 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002163 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002164
2165 return -EINVAL; /* unknown property */
2166
2167set_value:
2168 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
2169 return -EIO;
2170
2171
2172done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002173 if (intel_sdvo->base.base.crtc)
2174 intel_crtc_restore_mode(intel_sdvo->base.base.crtc);
Chris Wilsonc5521702010-08-04 13:50:28 +01002175
Chris Wilson32aad862010-08-04 13:50:25 +01002176 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01002177#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08002178}
2179
Jesse Barnes79e53942008-11-07 14:24:08 -08002180static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02002181 .dpms = drm_atomic_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08002182 .detect = intel_sdvo_detect,
2183 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08002184 .set_property = intel_sdvo_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08002185 .atomic_get_property = intel_connector_atomic_get_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08002186 .destroy = intel_sdvo_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08002187 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02002188 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Jesse Barnes79e53942008-11-07 14:24:08 -08002189};
2190
2191static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2192 .get_modes = intel_sdvo_get_modes,
2193 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002194 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08002195};
2196
Hannes Ederb358d0a2008-12-18 21:18:47 +01002197static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08002198{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02002199 struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002200
Chris Wilsonea5b2132010-08-04 13:50:23 +01002201 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002202 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002203 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002204
Chris Wilsone957d772010-09-24 12:52:03 +01002205 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002206 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08002207}
2208
2209static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2210 .destroy = intel_sdvo_enc_destroy,
2211};
2212
Chris Wilsonb66d8422010-08-12 15:26:41 +01002213static void
2214intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2215{
2216 uint16_t mask = 0;
2217 unsigned int num_bits;
2218
2219 /* Make a mask of outputs less than or equal to our own priority in the
2220 * list.
2221 */
2222 switch (sdvo->controlled_output) {
2223 case SDVO_OUTPUT_LVDS1:
2224 mask |= SDVO_OUTPUT_LVDS1;
2225 case SDVO_OUTPUT_LVDS0:
2226 mask |= SDVO_OUTPUT_LVDS0;
2227 case SDVO_OUTPUT_TMDS1:
2228 mask |= SDVO_OUTPUT_TMDS1;
2229 case SDVO_OUTPUT_TMDS0:
2230 mask |= SDVO_OUTPUT_TMDS0;
2231 case SDVO_OUTPUT_RGB1:
2232 mask |= SDVO_OUTPUT_RGB1;
2233 case SDVO_OUTPUT_RGB0:
2234 mask |= SDVO_OUTPUT_RGB0;
2235 break;
2236 }
2237
2238 /* Count bits to find what number we are in the priority list. */
2239 mask &= sdvo->caps.output_flags;
2240 num_bits = hweight16(mask);
2241 /* If more than 3 outputs, default to DDC bus 3 for now. */
2242 if (num_bits > 3)
2243 num_bits = 3;
2244
2245 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2246 sdvo->ddc_bus = 1 << num_bits;
2247}
Jesse Barnes79e53942008-11-07 14:24:08 -08002248
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002249/**
2250 * Choose the appropriate DDC bus for control bus switch command for this
2251 * SDVO output based on the controlled output.
2252 *
2253 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2254 * outputs, then LVDS outputs.
2255 */
2256static void
Adam Jacksonb1083332010-04-23 16:07:40 -04002257intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Ville Syrjälä8bd864b2015-09-18 20:03:14 +03002258 struct intel_sdvo *sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002259{
Adam Jacksonb1083332010-04-23 16:07:40 -04002260 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002261
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02002262 if (sdvo->port == PORT_B)
Jani Nikula9d6c8752016-03-24 17:50:22 +02002263 mapping = &dev_priv->vbt.sdvo_mappings[0];
Adam Jacksonb1083332010-04-23 16:07:40 -04002264 else
Jani Nikula9d6c8752016-03-24 17:50:22 +02002265 mapping = &dev_priv->vbt.sdvo_mappings[1];
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002266
Chris Wilsonb66d8422010-08-12 15:26:41 +01002267 if (mapping->initialized)
2268 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2269 else
2270 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002271}
2272
Chris Wilsone957d772010-09-24 12:52:03 +01002273static void
2274intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
Ville Syrjälä8bd864b2015-09-18 20:03:14 +03002275 struct intel_sdvo *sdvo)
Chris Wilsone957d772010-09-24 12:52:03 +01002276{
2277 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04002278 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01002279
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02002280 if (sdvo->port == PORT_B)
Jani Nikula9d6c8752016-03-24 17:50:22 +02002281 mapping = &dev_priv->vbt.sdvo_mappings[0];
Chris Wilsone957d772010-09-24 12:52:03 +01002282 else
Jani Nikula9d6c8752016-03-24 17:50:22 +02002283 mapping = &dev_priv->vbt.sdvo_mappings[1];
Chris Wilsone957d772010-09-24 12:52:03 +01002284
Jani Nikula88ac7932015-03-27 00:20:22 +02002285 if (mapping->initialized &&
2286 intel_gmbus_is_valid_pin(dev_priv, mapping->i2c_pin))
Chris Wilsone957d772010-09-24 12:52:03 +01002287 pin = mapping->i2c_pin;
Jani Nikula6cb16122012-10-22 16:12:17 +03002288 else
Jani Nikula988c7012015-03-27 00:20:19 +02002289 pin = GMBUS_PIN_DPB;
Chris Wilsone957d772010-09-24 12:52:03 +01002290
Jani Nikula6cb16122012-10-22 16:12:17 +03002291 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2292
2293 /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2294 * our code totally fails once we start using gmbus. Hence fall back to
2295 * bit banging for now. */
2296 intel_gmbus_force_bit(sdvo->i2c, true);
Chris Wilsone957d772010-09-24 12:52:03 +01002297}
2298
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002299/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2300static void
2301intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2302{
2303 intel_gmbus_force_bit(sdvo->i2c, false);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002304}
2305
2306static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01002307intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002308{
Chris Wilson97aaf912011-01-04 20:10:52 +00002309 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002310}
2311
yakui_zhao714605e2009-05-31 17:18:07 +08002312static u8
Daniel Vettereef4eac2012-03-23 23:43:35 +01002313intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo)
yakui_zhao714605e2009-05-31 17:18:07 +08002314{
2315 struct drm_i915_private *dev_priv = dev->dev_private;
2316 struct sdvo_device_mapping *my_mapping, *other_mapping;
2317
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02002318 if (sdvo->port == PORT_B) {
Jani Nikula9d6c8752016-03-24 17:50:22 +02002319 my_mapping = &dev_priv->vbt.sdvo_mappings[0];
2320 other_mapping = &dev_priv->vbt.sdvo_mappings[1];
yakui_zhao714605e2009-05-31 17:18:07 +08002321 } else {
Jani Nikula9d6c8752016-03-24 17:50:22 +02002322 my_mapping = &dev_priv->vbt.sdvo_mappings[1];
2323 other_mapping = &dev_priv->vbt.sdvo_mappings[0];
yakui_zhao714605e2009-05-31 17:18:07 +08002324 }
2325
2326 /* If the BIOS described our SDVO device, take advantage of it. */
2327 if (my_mapping->slave_addr)
2328 return my_mapping->slave_addr;
2329
2330 /* If the BIOS only described a different SDVO device, use the
2331 * address that it isn't using.
2332 */
2333 if (other_mapping->slave_addr) {
2334 if (other_mapping->slave_addr == 0x70)
2335 return 0x72;
2336 else
2337 return 0x70;
2338 }
2339
2340 /* No SDVO device info is found for another DVO port,
2341 * so use mapping assumption we had before BIOS parsing.
2342 */
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02002343 if (sdvo->port == PORT_B)
yakui_zhao714605e2009-05-31 17:18:07 +08002344 return 0x70;
2345 else
2346 return 0x72;
2347}
2348
Imre Deak931c1c22014-02-11 17:12:51 +02002349static void
2350intel_sdvo_connector_unregister(struct intel_connector *intel_connector)
2351{
2352 struct drm_connector *drm_connector;
2353 struct intel_sdvo *sdvo_encoder;
2354
2355 drm_connector = &intel_connector->base;
2356 sdvo_encoder = intel_attached_sdvo(&intel_connector->base);
2357
2358 sysfs_remove_link(&drm_connector->kdev->kobj,
2359 sdvo_encoder->ddc.dev.kobj.name);
2360 intel_connector_unregister(intel_connector);
2361}
2362
Imre Deakc3934542014-02-11 17:12:50 +02002363static int
Chris Wilsondf0e9242010-09-09 16:20:55 +01002364intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2365 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002366{
Imre Deakc3934542014-02-11 17:12:50 +02002367 struct drm_connector *drm_connector;
2368 int ret;
2369
2370 drm_connector = &connector->base.base;
2371 ret = drm_connector_init(encoder->base.base.dev,
2372 drm_connector,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002373 &intel_sdvo_connector_funcs,
2374 connector->base.base.connector_type);
Imre Deakc3934542014-02-11 17:12:50 +02002375 if (ret < 0)
2376 return ret;
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002377
Imre Deakc3934542014-02-11 17:12:50 +02002378 drm_connector_helper_add(drm_connector,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002379 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002380
Peter Ross8f4839e2012-01-28 14:49:25 +01002381 connector->base.base.interlace_allowed = 1;
Chris Wilsondf0e9242010-09-09 16:20:55 +01002382 connector->base.base.doublescan_allowed = 0;
2383 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002384 connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
Imre Deak931c1c22014-02-11 17:12:51 +02002385 connector->base.unregister = intel_sdvo_connector_unregister;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002386
Chris Wilsondf0e9242010-09-09 16:20:55 +01002387 intel_connector_attach_encoder(&connector->base, &encoder->base);
Thomas Wood34ea3d32014-05-29 16:57:41 +01002388 ret = drm_connector_register(drm_connector);
Imre Deakc3934542014-02-11 17:12:50 +02002389 if (ret < 0)
2390 goto err1;
2391
Egbert Eich4d43e9b2014-04-11 19:07:44 +02002392 ret = sysfs_create_link(&drm_connector->kdev->kobj,
2393 &encoder->ddc.dev.kobj,
Imre Deak931c1c22014-02-11 17:12:51 +02002394 encoder->ddc.dev.kobj.name);
2395 if (ret < 0)
2396 goto err2;
2397
Imre Deakc3934542014-02-11 17:12:50 +02002398 return 0;
2399
Imre Deak931c1c22014-02-11 17:12:51 +02002400err2:
Thomas Wood34ea3d32014-05-29 16:57:41 +01002401 drm_connector_unregister(drm_connector);
Imre Deakc3934542014-02-11 17:12:50 +02002402err1:
2403 drm_connector_cleanup(drm_connector);
2404
2405 return ret;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002406}
2407
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002408static void
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002409intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
2410 struct intel_sdvo_connector *connector)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002411{
2412 struct drm_device *dev = connector->base.base.dev;
2413
Chris Wilson3f43c482011-05-12 22:17:24 +01002414 intel_attach_force_audio_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002415 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev)) {
Chris Wilsone953fd72011-02-21 22:23:52 +00002416 intel_attach_broadcast_rgb_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002417 intel_sdvo->color_range_auto = true;
2418 }
Ville Syrjälä7949dd42015-09-25 16:39:30 +03002419 intel_attach_aspect_ratio_property(&connector->base.base);
2420 intel_sdvo->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002421}
2422
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002423static struct intel_sdvo_connector *intel_sdvo_connector_alloc(void)
2424{
2425 struct intel_sdvo_connector *sdvo_connector;
2426
2427 sdvo_connector = kzalloc(sizeof(*sdvo_connector), GFP_KERNEL);
2428 if (!sdvo_connector)
2429 return NULL;
2430
2431 if (intel_connector_init(&sdvo_connector->base) < 0) {
2432 kfree(sdvo_connector);
2433 return NULL;
2434 }
2435
2436 return sdvo_connector;
2437}
2438
Zhenyu Wang14571b42010-03-30 14:06:33 +08002439static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002440intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002441{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002442 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002443 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002444 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002445 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002446 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002447
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002448 DRM_DEBUG_KMS("initialising DVI device %d\n", device);
2449
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002450 intel_sdvo_connector = intel_sdvo_connector_alloc();
Chris Wilson615fb932010-08-04 13:50:24 +01002451 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002452 return false;
2453
Zhenyu Wang14571b42010-03-30 14:06:33 +08002454 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002455 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002456 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002457 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002458 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002459 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002460 }
2461
Chris Wilson615fb932010-08-04 13:50:24 +01002462 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002463 connector = &intel_connector->base;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002464 if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2465 intel_sdvo_connector->output_flag) {
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002466 intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002467 /* Some SDVO devices have one-shot hotplug interrupts.
2468 * Ensure that they get re-enabled when an interrupt happens.
2469 */
2470 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
Daniel Vetter3a2fb2c2015-10-08 21:51:57 +02002471 intel_sdvo_enable_hotplug(intel_encoder);
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002472 } else {
Egbert Eich821450c2013-04-16 13:36:55 +02002473 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002474 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002475 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2476 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2477
Chris Wilsone27d8532010-10-22 09:15:22 +01002478 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002479 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002480 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002481 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002482
Imre Deakc3934542014-02-11 17:12:50 +02002483 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2484 kfree(intel_sdvo_connector);
2485 return false;
2486 }
2487
Chris Wilsonf797d222010-12-23 09:43:48 +00002488 if (intel_sdvo->is_hdmi)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002489 intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002490
2491 return true;
2492}
2493
2494static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002495intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002496{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002497 struct drm_encoder *encoder = &intel_sdvo->base.base;
2498 struct drm_connector *connector;
2499 struct intel_connector *intel_connector;
2500 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002501
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002502 DRM_DEBUG_KMS("initialising TV type %d\n", type);
2503
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002504 intel_sdvo_connector = intel_sdvo_connector_alloc();
Chris Wilson615fb932010-08-04 13:50:24 +01002505 if (!intel_sdvo_connector)
2506 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002507
Chris Wilson615fb932010-08-04 13:50:24 +01002508 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002509 connector = &intel_connector->base;
2510 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2511 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002512
Chris Wilson4ef69c72010-09-09 15:14:28 +01002513 intel_sdvo->controlled_output |= type;
2514 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002515
Chris Wilson4ef69c72010-09-09 15:14:28 +01002516 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002517
Imre Deakc3934542014-02-11 17:12:50 +02002518 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2519 kfree(intel_sdvo_connector);
2520 return false;
2521 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002522
Chris Wilson4ef69c72010-09-09 15:14:28 +01002523 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002524 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002525
Chris Wilson4ef69c72010-09-09 15:14:28 +01002526 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002527 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002528
Chris Wilson4ef69c72010-09-09 15:14:28 +01002529 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002530
2531err:
Thomas Wood34ea3d32014-05-29 16:57:41 +01002532 drm_connector_unregister(connector);
Chris Wilson123d5c02010-09-23 16:15:21 +01002533 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002534 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002535}
2536
2537static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002538intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002539{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002540 struct drm_encoder *encoder = &intel_sdvo->base.base;
2541 struct drm_connector *connector;
2542 struct intel_connector *intel_connector;
2543 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002544
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002545 DRM_DEBUG_KMS("initialising analog device %d\n", device);
2546
Ander Conselvan de Oliveira8ce7da42015-06-08 11:26:30 +03002547 intel_sdvo_connector = intel_sdvo_connector_alloc();
Chris Wilson615fb932010-08-04 13:50:24 +01002548 if (!intel_sdvo_connector)
2549 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002550
Chris Wilson615fb932010-08-04 13:50:24 +01002551 intel_connector = &intel_sdvo_connector->base;
2552 connector = &intel_connector->base;
Egbert Eich821450c2013-04-16 13:36:55 +02002553 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002554 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2555 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002556
Chris Wilson4ef69c72010-09-09 15:14:28 +01002557 if (device == 0) {
2558 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2559 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2560 } else if (device == 1) {
2561 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2562 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2563 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002564
Imre Deakc3934542014-02-11 17:12:50 +02002565 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2566 kfree(intel_sdvo_connector);
2567 return false;
2568 }
2569
Chris Wilson4ef69c72010-09-09 15:14:28 +01002570 return true;
2571}
2572
2573static bool
2574intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2575{
2576 struct drm_encoder *encoder = &intel_sdvo->base.base;
2577 struct drm_connector *connector;
2578 struct intel_connector *intel_connector;
2579 struct intel_sdvo_connector *intel_sdvo_connector;
2580
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002581 DRM_DEBUG_KMS("initialising LVDS device %d\n", device);
2582
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03002583 intel_sdvo_connector = intel_sdvo_connector_alloc();
Chris Wilson4ef69c72010-09-09 15:14:28 +01002584 if (!intel_sdvo_connector)
2585 return false;
2586
2587 intel_connector = &intel_sdvo_connector->base;
2588 connector = &intel_connector->base;
2589 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2590 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2591
2592 if (device == 0) {
2593 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2594 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2595 } else if (device == 1) {
2596 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2597 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2598 }
2599
Imre Deakc3934542014-02-11 17:12:50 +02002600 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2601 kfree(intel_sdvo_connector);
2602 return false;
2603 }
2604
Chris Wilson4ef69c72010-09-09 15:14:28 +01002605 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002606 goto err;
2607
2608 return true;
2609
2610err:
Thomas Wood34ea3d32014-05-29 16:57:41 +01002611 drm_connector_unregister(connector);
Chris Wilson123d5c02010-09-23 16:15:21 +01002612 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002613 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002614}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002615
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002616static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002617intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002618{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002619 intel_sdvo->is_tv = false;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002620 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002621
Zhenyu Wang14571b42010-03-30 14:06:33 +08002622 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002623
Zhenyu Wang14571b42010-03-30 14:06:33 +08002624 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002625 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002626 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002627
Zhenyu Wang14571b42010-03-30 14:06:33 +08002628 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002629 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002630 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002631
Zhenyu Wang14571b42010-03-30 14:06:33 +08002632 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002633 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002634 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002635 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002636
Zhenyu Wang14571b42010-03-30 14:06:33 +08002637 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002638 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002639 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002640
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01002641 if (flags & SDVO_OUTPUT_YPRPB0)
2642 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2643 return false;
2644
Zhenyu Wang14571b42010-03-30 14:06:33 +08002645 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002646 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002647 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002648
Zhenyu Wang14571b42010-03-30 14:06:33 +08002649 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002650 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002651 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002652
Zhenyu Wang14571b42010-03-30 14:06:33 +08002653 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002654 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002655 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002656
Zhenyu Wang14571b42010-03-30 14:06:33 +08002657 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002658 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002659 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002660
Zhenyu Wang14571b42010-03-30 14:06:33 +08002661 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002662 unsigned char bytes[2];
2663
Chris Wilsonea5b2132010-08-04 13:50:23 +01002664 intel_sdvo->controlled_output = 0;
2665 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002666 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002667 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002668 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002669 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002670 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002671 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002672
Zhenyu Wang14571b42010-03-30 14:06:33 +08002673 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002674}
2675
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002676static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
2677{
2678 struct drm_device *dev = intel_sdvo->base.base.dev;
2679 struct drm_connector *connector, *tmp;
2680
2681 list_for_each_entry_safe(connector, tmp,
2682 &dev->mode_config.connector_list, head) {
Paulo Zanonid9255d52013-09-26 20:05:59 -03002683 if (intel_attached_encoder(connector) == &intel_sdvo->base) {
Thomas Wood34ea3d32014-05-29 16:57:41 +01002684 drm_connector_unregister(connector);
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002685 intel_sdvo_destroy(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -03002686 }
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002687 }
2688}
2689
Chris Wilson32aad862010-08-04 13:50:25 +01002690static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2691 struct intel_sdvo_connector *intel_sdvo_connector,
2692 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002693{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002694 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002695 struct intel_sdvo_tv_format format;
2696 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002697
Chris Wilson32aad862010-08-04 13:50:25 +01002698 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2699 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002700
Chris Wilson1a3665c2011-01-25 13:59:37 +00002701 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002702 if (!intel_sdvo_get_value(intel_sdvo,
2703 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2704 &format, sizeof(format)))
2705 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002706
Chris Wilson32aad862010-08-04 13:50:25 +01002707 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002708
2709 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002710 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002711
Chris Wilson615fb932010-08-04 13:50:24 +01002712 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002713 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002714 if (format_map & (1 << i))
2715 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002716
2717
Chris Wilsonc5521702010-08-04 13:50:28 +01002718 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002719 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2720 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002721 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002722 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002723
Chris Wilson615fb932010-08-04 13:50:24 +01002724 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002725 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002726 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002727 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002728
Chris Wilson40039752010-08-04 13:50:26 +01002729 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Rob Clark662595d2012-10-11 20:36:04 -05002730 drm_object_attach_property(&intel_sdvo_connector->base.base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002731 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002732 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002733
2734}
2735
Chris Wilsonc5521702010-08-04 13:50:28 +01002736#define ENHANCEMENT(name, NAME) do { \
2737 if (enhancements.name) { \
2738 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2739 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2740 return false; \
2741 intel_sdvo_connector->max_##name = data_value[0]; \
2742 intel_sdvo_connector->cur_##name = response; \
2743 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002744 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002745 if (!intel_sdvo_connector->name) return false; \
Rob Clark662595d2012-10-11 20:36:04 -05002746 drm_object_attach_property(&connector->base, \
Chris Wilsonc5521702010-08-04 13:50:28 +01002747 intel_sdvo_connector->name, \
2748 intel_sdvo_connector->cur_##name); \
2749 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2750 data_value[0], data_value[1], response); \
2751 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002752} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002753
2754static bool
2755intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2756 struct intel_sdvo_connector *intel_sdvo_connector,
2757 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002758{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002759 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002760 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002761 uint16_t response, data_value[2];
2762
Chris Wilsonc5521702010-08-04 13:50:28 +01002763 /* when horizontal overscan is supported, Add the left/right property */
2764 if (enhancements.overscan_h) {
2765 if (!intel_sdvo_get_value(intel_sdvo,
2766 SDVO_CMD_GET_MAX_OVERSCAN_H,
2767 &data_value, 4))
2768 return false;
2769
2770 if (!intel_sdvo_get_value(intel_sdvo,
2771 SDVO_CMD_GET_OVERSCAN_H,
2772 &response, 2))
2773 return false;
2774
2775 intel_sdvo_connector->max_hscan = data_value[0];
2776 intel_sdvo_connector->left_margin = data_value[0] - response;
2777 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2778 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002779 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002780 if (!intel_sdvo_connector->left)
2781 return false;
2782
Rob Clark662595d2012-10-11 20:36:04 -05002783 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002784 intel_sdvo_connector->left,
2785 intel_sdvo_connector->left_margin);
2786
2787 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002788 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002789 if (!intel_sdvo_connector->right)
2790 return false;
2791
Rob Clark662595d2012-10-11 20:36:04 -05002792 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002793 intel_sdvo_connector->right,
2794 intel_sdvo_connector->right_margin);
2795 DRM_DEBUG_KMS("h_overscan: max %d, "
2796 "default %d, current %d\n",
2797 data_value[0], data_value[1], response);
2798 }
2799
2800 if (enhancements.overscan_v) {
2801 if (!intel_sdvo_get_value(intel_sdvo,
2802 SDVO_CMD_GET_MAX_OVERSCAN_V,
2803 &data_value, 4))
2804 return false;
2805
2806 if (!intel_sdvo_get_value(intel_sdvo,
2807 SDVO_CMD_GET_OVERSCAN_V,
2808 &response, 2))
2809 return false;
2810
2811 intel_sdvo_connector->max_vscan = data_value[0];
2812 intel_sdvo_connector->top_margin = data_value[0] - response;
2813 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2814 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002815 drm_property_create_range(dev, 0,
2816 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002817 if (!intel_sdvo_connector->top)
2818 return false;
2819
Rob Clark662595d2012-10-11 20:36:04 -05002820 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002821 intel_sdvo_connector->top,
2822 intel_sdvo_connector->top_margin);
2823
2824 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002825 drm_property_create_range(dev, 0,
2826 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002827 if (!intel_sdvo_connector->bottom)
2828 return false;
2829
Rob Clark662595d2012-10-11 20:36:04 -05002830 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002831 intel_sdvo_connector->bottom,
2832 intel_sdvo_connector->bottom_margin);
2833 DRM_DEBUG_KMS("v_overscan: max %d, "
2834 "default %d, current %d\n",
2835 data_value[0], data_value[1], response);
2836 }
2837
2838 ENHANCEMENT(hpos, HPOS);
2839 ENHANCEMENT(vpos, VPOS);
2840 ENHANCEMENT(saturation, SATURATION);
2841 ENHANCEMENT(contrast, CONTRAST);
2842 ENHANCEMENT(hue, HUE);
2843 ENHANCEMENT(sharpness, SHARPNESS);
2844 ENHANCEMENT(brightness, BRIGHTNESS);
2845 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2846 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2847 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2848 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2849 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2850
Chris Wilsone0442182010-08-04 13:50:29 +01002851 if (enhancements.dot_crawl) {
2852 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2853 return false;
2854
2855 intel_sdvo_connector->max_dot_crawl = 1;
2856 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2857 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002858 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002859 if (!intel_sdvo_connector->dot_crawl)
2860 return false;
2861
Rob Clark662595d2012-10-11 20:36:04 -05002862 drm_object_attach_property(&connector->base,
Chris Wilsone0442182010-08-04 13:50:29 +01002863 intel_sdvo_connector->dot_crawl,
2864 intel_sdvo_connector->cur_dot_crawl);
2865 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2866 }
2867
Chris Wilsonc5521702010-08-04 13:50:28 +01002868 return true;
2869}
2870
2871static bool
2872intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2873 struct intel_sdvo_connector *intel_sdvo_connector,
2874 struct intel_sdvo_enhancements_reply enhancements)
2875{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002876 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002877 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2878 uint16_t response, data_value[2];
2879
2880 ENHANCEMENT(brightness, BRIGHTNESS);
2881
2882 return true;
2883}
2884#undef ENHANCEMENT
2885
2886static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2887 struct intel_sdvo_connector *intel_sdvo_connector)
2888{
2889 union {
2890 struct intel_sdvo_enhancements_reply reply;
2891 uint16_t response;
2892 } enhancements;
2893
Chris Wilson1a3665c2011-01-25 13:59:37 +00002894 BUILD_BUG_ON(sizeof(enhancements) != 2);
2895
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002896 enhancements.response = 0;
2897 intel_sdvo_get_value(intel_sdvo,
2898 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2899 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002900 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002901 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002902 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002903 }
Chris Wilson32aad862010-08-04 13:50:25 +01002904
Chris Wilsonc5521702010-08-04 13:50:28 +01002905 if (IS_TV(intel_sdvo_connector))
2906 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002907 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002908 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2909 else
2910 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002911}
Chris Wilson32aad862010-08-04 13:50:25 +01002912
Chris Wilsone957d772010-09-24 12:52:03 +01002913static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2914 struct i2c_msg *msgs,
2915 int num)
2916{
2917 struct intel_sdvo *sdvo = adapter->algo_data;
2918
2919 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2920 return -EIO;
2921
2922 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2923}
2924
2925static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2926{
2927 struct intel_sdvo *sdvo = adapter->algo_data;
2928 return sdvo->i2c->algo->functionality(sdvo->i2c);
2929}
2930
2931static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2932 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2933 .functionality = intel_sdvo_ddc_proxy_func
2934};
2935
2936static bool
2937intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2938 struct drm_device *dev)
2939{
2940 sdvo->ddc.owner = THIS_MODULE;
2941 sdvo->ddc.class = I2C_CLASS_DDC;
2942 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2943 sdvo->ddc.dev.parent = &dev->pdev->dev;
2944 sdvo->ddc.algo_data = sdvo;
2945 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2946
2947 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002948}
2949
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02002950static void assert_sdvo_port_valid(const struct drm_i915_private *dev_priv,
2951 enum port port)
2952{
2953 if (HAS_PCH_SPLIT(dev_priv))
2954 WARN_ON(port != PORT_B);
2955 else
2956 WARN_ON(port != PORT_B && port != PORT_C);
2957}
2958
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002959bool intel_sdvo_init(struct drm_device *dev,
2960 i915_reg_t sdvo_reg, enum port port)
Jesse Barnes79e53942008-11-07 14:24:08 -08002961{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002962 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002963 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002964 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002965 int i;
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02002966
2967 assert_sdvo_port_valid(dev_priv, port);
2968
Daniel Vetterb14c5672013-09-19 12:18:32 +02002969 intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002970 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002971 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002972
Chris Wilson56184e32011-05-17 14:03:50 +01002973 intel_sdvo->sdvo_reg = sdvo_reg;
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02002974 intel_sdvo->port = port;
Daniel Vettereef4eac2012-03-23 23:43:35 +01002975 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1;
Ville Syrjälä8bd864b2015-09-18 20:03:14 +03002976 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002977 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev))
2978 goto err_i2c_bus;
Chris Wilsone957d772010-09-24 12:52:03 +01002979
Chris Wilson56184e32011-05-17 14:03:50 +01002980 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002981 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002982 intel_encoder->type = INTEL_OUTPUT_SDVO;
Ville Syrjälä13a3d912015-12-09 16:20:18 +02002983 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0,
2984 NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08002985
Jesse Barnes79e53942008-11-07 14:24:08 -08002986 /* Read the regs to test if we can talk to the device */
2987 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002988 u8 byte;
2989
2990 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002991 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2992 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002993 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002994 }
2995 }
2996
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002997 intel_encoder->compute_config = intel_sdvo_compute_config;
Ville Syrjälä3c65d1d2015-05-05 17:17:36 +03002998 if (HAS_PCH_SPLIT(dev)) {
2999 intel_encoder->disable = pch_disable_sdvo;
3000 intel_encoder->post_disable = pch_post_disable_sdvo;
3001 } else {
3002 intel_encoder->disable = intel_disable_sdvo;
3003 }
Daniel Vetter192d47a2014-04-24 23:54:45 +02003004 intel_encoder->pre_enable = intel_sdvo_pre_enable;
Daniel Vetterce22c322012-07-01 15:31:04 +02003005 intel_encoder->enable = intel_enable_sdvo;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02003006 intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003007 intel_encoder->get_config = intel_sdvo_get_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02003008
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02003009 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01003010 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07003011 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08003012
Chris Wilsonea5b2132010-08-04 13:50:23 +01003013 if (intel_sdvo_output_setup(intel_sdvo,
3014 intel_sdvo->caps.output_flags) != true) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01003015 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
3016 SDVO_NAME(intel_sdvo));
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003017 /* Output_setup can leave behind connectors! */
3018 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003019 }
3020
Chris Wilson7ba220c2013-06-09 16:02:04 +01003021 /* Only enable the hotplug irq if we need it, to work around noisy
3022 * hotplug lines.
3023 */
3024 if (intel_sdvo->hotplug_active) {
Ville Syrjälä2a5c0832015-11-06 21:29:59 +02003025 if (intel_sdvo->port == PORT_B)
3026 intel_encoder->hpd_pin = HPD_SDVO_B;
3027 else
3028 intel_encoder->hpd_pin = HPD_SDVO_C;
Chris Wilson7ba220c2013-06-09 16:02:04 +01003029 }
3030
Daniel Vettere506d6f2012-11-13 17:24:43 +01003031 /*
3032 * Cloning SDVO with anything is often impossible, since the SDVO
3033 * encoder can request a special input timing mode. And even if that's
3034 * not the case we have evidence that cloning a plain unscaled mode with
3035 * VGA doesn't really work. Furthermore the cloning flags are way too
3036 * simplistic anyway to express such constraints, so just give up on
3037 * cloning for SDVO encoders.
3038 */
Ville Syrjäläbc079e82014-03-03 16:15:28 +02003039 intel_sdvo->base.cloneable = 0;
Daniel Vettere506d6f2012-11-13 17:24:43 +01003040
Ville Syrjälä8bd864b2015-09-18 20:03:14 +03003041 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003042
Jesse Barnes79e53942008-11-07 14:24:08 -08003043 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01003044 if (!intel_sdvo_set_target_input(intel_sdvo))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003045 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003046
Chris Wilson32aad862010-08-04 13:50:25 +01003047 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
3048 &intel_sdvo->pixel_clock_min,
3049 &intel_sdvo->pixel_clock_max))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003050 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003051
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08003052 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08003053 "clock range %dMHz - %dMHz, "
3054 "input 1: %c, input 2: %c, "
3055 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01003056 SDVO_NAME(intel_sdvo),
3057 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
3058 intel_sdvo->caps.device_rev_id,
3059 intel_sdvo->pixel_clock_min / 1000,
3060 intel_sdvo->pixel_clock_max / 1000,
3061 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
3062 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08003063 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01003064 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08003065 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01003066 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08003067 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08003068 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003069
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003070err_output:
3071 intel_sdvo_output_cleanup(intel_sdvo);
3072
Chris Wilsonf899fc62010-07-20 15:44:45 -07003073err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01003074 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01003075 i2c_del_adapter(&intel_sdvo->ddc);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03003076err_i2c_bus:
3077 intel_sdvo_unselect_i2c_bus(intel_sdvo);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003078 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08003079
Eric Anholt7d573822009-01-02 13:33:00 -08003080 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08003081}