blob: 1a7559b59997cfaa8782e898e7c39cce09465f02 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnes5669fca2009-02-17 15:13:31 -080030#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070035#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/console.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040038#include <linux/module.h>
Zhao Yakui354ff962009-07-08 14:13:12 +080039#include "drm_crtc_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080040
Ben Widawskya35d9d32011-07-13 14:38:17 -070041static int i915_modeset __read_mostly = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080042module_param_named(modeset, i915_modeset, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070043MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Ben Widawskya35d9d32011-07-13 14:38:17 -070047unsigned int i915_fbpercrtc __always_unused = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080048module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Ben Widawskya35d9d32011-07-13 14:38:17 -070050int i915_panel_ignore_lid __read_mostly = 0;
Chris Wilsonfca87402011-02-17 13:44:48 +000051module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070052MODULE_PARM_DESC(panel_ignore_lid,
53 "Override lid status (0=autodetect [default], 1=lid open, "
54 "-1=lid closed)");
Chris Wilsonfca87402011-02-17 13:44:48 +000055
Ben Widawskya35d9d32011-07-13 14:38:17 -070056unsigned int i915_powersave __read_mostly = 1;
Chris Wilson0aa99272010-11-02 09:20:50 +000057module_param_named(powersave, i915_powersave, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070058MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
Jesse Barnes652c3932009-08-17 13:31:43 -070060
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080061int i915_semaphores __read_mostly = -1;
Chris Wilsona1656b92011-03-04 18:48:03 +000062module_param_named(semaphores, i915_semaphores, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070063MODULE_PARM_DESC(semaphores,
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080064 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
Chris Wilsona1656b92011-03-04 18:48:03 +000065
Keith Packardc0f372b32011-11-16 22:24:52 -080066int i915_enable_rc6 __read_mostly = -1;
Chris Wilsonac668082011-02-09 16:15:32 +000067module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070068MODULE_PARM_DESC(i915_enable_rc6,
Keith Packardc0f372b32011-11-16 22:24:52 -080069 "Enable power-saving render C-state 6 (default: -1 (use per-chip default)");
Chris Wilsonac668082011-02-09 16:15:32 +000070
Keith Packard4415e632011-11-09 09:57:50 -080071int i915_enable_fbc __read_mostly = -1;
Jesse Barnesc1a9f042011-05-05 15:24:21 -070072module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070073MODULE_PARM_DESC(i915_enable_fbc,
74 "Enable frame buffer compression for power savings "
Keith Packardcd0de032011-09-19 21:34:19 -070075 "(default: -1 (use per-chip default))");
Jesse Barnesc1a9f042011-05-05 15:24:21 -070076
Ben Widawskya35d9d32011-07-13 14:38:17 -070077unsigned int i915_lvds_downclock __read_mostly = 0;
Jesse Barnes33814342010-01-14 20:48:02 +000078module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
Ben Widawsky6e96e772011-07-13 14:38:18 -070079MODULE_PARM_DESC(lvds_downclock,
80 "Use panel (LVDS/eDP) downclocking for power savings "
81 "(default: false)");
Jesse Barnes33814342010-01-14 20:48:02 +000082
Keith Packard4415e632011-11-09 09:57:50 -080083int i915_panel_use_ssc __read_mostly = -1;
Chris Wilsona7615032011-01-12 17:04:08 +000084module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070085MODULE_PARM_DESC(lvds_use_ssc,
86 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
Keith Packard72bbe582011-09-26 16:09:45 -070087 "(default: auto from VBT)");
Chris Wilsona7615032011-01-12 17:04:08 +000088
Ben Widawskya35d9d32011-07-13 14:38:17 -070089int i915_vbt_sdvo_panel_type __read_mostly = -1;
Chris Wilson5a1e5b62011-01-29 16:50:25 +000090module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070091MODULE_PARM_DESC(vbt_sdvo_panel_type,
92 "Override selection of SDVO panel mode in the VBT "
93 "(default: auto)");
Chris Wilson5a1e5b62011-01-29 16:50:25 +000094
Ben Widawskya35d9d32011-07-13 14:38:17 -070095static bool i915_try_reset __read_mostly = true;
Chris Wilsond78cb502010-12-23 13:33:15 +000096module_param_named(reset, i915_try_reset, bool, 0600);
Ben Widawsky6e96e772011-07-13 14:38:18 -070097MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
Chris Wilsond78cb502010-12-23 13:33:15 +000098
Ben Widawskya35d9d32011-07-13 14:38:17 -070099bool i915_enable_hangcheck __read_mostly = true;
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700100module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
Ben Widawsky6e96e772011-07-13 14:38:18 -0700101MODULE_PARM_DESC(enable_hangcheck,
102 "Periodically check GPU activity for detecting hangs. "
103 "WARNING: Disabling this can cause system wide hangs. "
104 "(default: true)");
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700105
Daniel Vettere21af882012-02-09 20:53:27 +0100106bool i915_enable_ppgtt __read_mostly = 1;
107module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, bool, 0600);
108MODULE_PARM_DESC(i915_enable_ppgtt,
109 "Enable PPGTT (default: true)");
110
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500111static struct drm_driver driver;
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800112extern int intel_agp_enabled;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500113
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500114#define INTEL_VGA_DEVICE(id, info) { \
Daniel Vetter80a29012011-10-11 10:59:05 +0200115 .class = PCI_BASE_CLASS_DISPLAY << 16, \
Chris Wilson934f9922011-01-20 13:09:12 +0000116 .class_mask = 0xff0000, \
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500117 .vendor = 0x8086, \
118 .device = id, \
119 .subvendor = PCI_ANY_ID, \
120 .subdevice = PCI_ANY_ID, \
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500121 .driver_data = (unsigned long) info }
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500122
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200123static const struct intel_device_info intel_i830_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100124 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100125 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500126};
127
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200128static const struct intel_device_info intel_845g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100129 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100130 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500131};
132
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200133static const struct intel_device_info intel_i85x_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100134 .gen = 2, .is_i85x = 1, .is_mobile = 1,
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400135 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100136 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500137};
138
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200139static const struct intel_device_info intel_i865g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100140 .gen = 2,
Chris Wilson315781482010-08-12 09:42:51 +0100141 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500142};
143
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200144static const struct intel_device_info intel_i915g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100145 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100146 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500147};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200148static const struct intel_device_info intel_i915gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100149 .gen = 3, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500150 .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100151 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100152 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500153};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200154static const struct intel_device_info intel_i945g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100155 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100156 .has_overlay = 1, .overlay_needs_physical = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500157};
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200158static const struct intel_device_info intel_i945gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100159 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500160 .has_hotplug = 1, .cursor_needs_physical = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100161 .has_overlay = 1, .overlay_needs_physical = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100162 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500163};
164
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200165static const struct intel_device_info intel_i965g_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100166 .gen = 4, .is_broadwater = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100167 .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100168 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500169};
170
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200171static const struct intel_device_info intel_i965gm_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100172 .gen = 4, .is_crestline = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000173 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100174 .has_overlay = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 .supports_tv = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500176};
177
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200178static const struct intel_device_info intel_g33_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100179 .gen = 3, .is_g33 = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100180 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100181 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500182};
183
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200184static const struct intel_device_info intel_g45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100185 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100186 .has_pipe_cxsr = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800187 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500188};
189
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200190static const struct intel_device_info intel_gm45_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100191 .gen = 4, .is_g4x = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000192 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100193 .has_pipe_cxsr = 1, .has_hotplug = 1,
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100194 .supports_tv = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800195 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500196};
197
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200198static const struct intel_device_info intel_pineview_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100199 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100200 .need_gfx_hws = 1, .has_hotplug = 1,
Chris Wilson315781482010-08-12 09:42:51 +0100201 .has_overlay = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500202};
203
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200204static const struct intel_device_info intel_ironlake_d_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100205 .gen = 5,
Eugeni Dodonov5a117db2012-01-05 09:34:29 -0200206 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800207 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500208};
209
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200210static const struct intel_device_info intel_ironlake_m_info = {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100211 .gen = 5, .is_mobile = 1,
Chris Wilsone3c4e5d2010-12-05 16:49:51 +0000212 .need_gfx_hws = 1, .has_hotplug = 1,
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700213 .has_fbc = 1,
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800214 .has_bsd_ring = 1,
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500215};
216
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200217static const struct intel_device_info intel_sandybridge_d_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100218 .gen = 6,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100219 .need_gfx_hws = 1, .has_hotplug = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100220 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100221 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200222 .has_llc = 1,
Eric Anholtf6e450a2009-11-02 12:08:22 -0800223};
224
Tobias Klauser9a7e8492010-05-20 10:33:46 +0200225static const struct intel_device_info intel_sandybridge_m_info = {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100226 .gen = 6, .is_mobile = 1,
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100227 .need_gfx_hws = 1, .has_hotplug = 1,
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800228 .has_fbc = 1,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100229 .has_bsd_ring = 1,
Chris Wilson549f7362010-10-19 11:19:32 +0100230 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200231 .has_llc = 1,
Eric Anholta13e4092010-01-07 15:08:18 -0800232};
233
Jesse Barnesc76b6152011-04-28 14:32:07 -0700234static const struct intel_device_info intel_ivybridge_d_info = {
235 .is_ivybridge = 1, .gen = 7,
236 .need_gfx_hws = 1, .has_hotplug = 1,
237 .has_bsd_ring = 1,
238 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200239 .has_llc = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700240};
241
242static const struct intel_device_info intel_ivybridge_m_info = {
243 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
244 .need_gfx_hws = 1, .has_hotplug = 1,
245 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
246 .has_bsd_ring = 1,
247 .has_blt_ring = 1,
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200248 .has_llc = 1,
Jesse Barnesc76b6152011-04-28 14:32:07 -0700249};
250
Chris Wilson6103da02010-07-05 18:01:47 +0100251static const struct pci_device_id pciidlist[] = { /* aka */
252 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
253 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
254 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400255 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
Chris Wilson6103da02010-07-05 18:01:47 +0100256 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
257 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
258 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
259 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
260 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
261 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
262 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
263 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
264 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
265 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
266 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
267 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
268 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
269 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
270 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
271 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
272 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
273 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
274 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
275 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
276 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
277 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
Chris Wilson41a51422010-09-17 08:22:30 +0100278 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500279 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
280 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
281 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
282 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
Eric Anholtf6e450a2009-11-02 12:08:22 -0800283 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800284 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
285 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
Eric Anholta13e4092010-01-07 15:08:18 -0800286 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800287 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
Zhenyu Wang4fefe432010-08-19 09:46:16 +0800288 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
Zhenyu Wang85540482010-09-07 13:45:32 +0800289 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
Jesse Barnesc76b6152011-04-28 14:32:07 -0700290 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
291 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
292 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
293 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
294 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
Kristian Høgsberg49ae35f2009-12-16 15:16:15 -0500295 {0, 0, 0}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296};
297
Jesse Barnes79e53942008-11-07 14:24:08 -0800298#if defined(CONFIG_DRM_I915_KMS)
299MODULE_DEVICE_TABLE(pci, pciidlist);
300#endif
301
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800302#define INTEL_PCH_DEVICE_ID_MASK 0xff00
Jesse Barnes90711d52011-04-28 14:48:02 -0700303#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800304#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
Jesse Barnesc7925132011-04-07 12:33:56 -0700305#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800306
Akshay Joshi0206e352011-08-16 15:34:10 -0400307void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800308{
309 struct drm_i915_private *dev_priv = dev->dev_private;
310 struct pci_dev *pch;
311
312 /*
313 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
314 * make graphics device passthrough work easy for VMM, that only
315 * need to expose ISA bridge to let driver know the real hardware
316 * underneath. This is a requirement from virtualization team.
317 */
318 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
319 if (pch) {
320 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
321 int id;
322 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
323
Jesse Barnes90711d52011-04-28 14:48:02 -0700324 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
325 dev_priv->pch_type = PCH_IBX;
326 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
327 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800328 dev_priv->pch_type = PCH_CPT;
329 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Jesse Barnesc7925132011-04-07 12:33:56 -0700330 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
331 /* PantherPoint is CPT compatible */
332 dev_priv->pch_type = PCH_CPT;
333 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800334 }
335 }
336 pci_dev_put(pch);
337 }
338}
339
Keith Packard8d715f02011-11-18 20:39:01 -0800340void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000341{
342 int count;
343
344 count = 0;
345 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
346 udelay(10);
347
348 I915_WRITE_NOTRACE(FORCEWAKE, 1);
349 POSTING_READ(FORCEWAKE);
350
351 count = 0;
352 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
353 udelay(10);
354}
355
Keith Packard8d715f02011-11-18 20:39:01 -0800356void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
357{
358 int count;
359
360 count = 0;
361 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
362 udelay(10);
363
364 I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
365 POSTING_READ(FORCEWAKE_MT);
366
367 count = 0;
368 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
369 udelay(10);
370}
371
Ben Widawskyfcca7922011-04-25 11:23:07 -0700372/*
373 * Generally this is called implicitly by the register read function. However,
374 * if some sequence requires the GT to not power down then this function should
375 * be called at the beginning of the sequence followed by a call to
376 * gen6_gt_force_wake_put() at the end of the sequence.
377 */
378void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
379{
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100380 unsigned long irqflags;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700381
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100382 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
383 if (dev_priv->forcewake_count++ == 0)
Keith Packard8d715f02011-11-18 20:39:01 -0800384 dev_priv->display.force_wake_get(dev_priv);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100385 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700386}
387
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100388static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
389{
390 u32 gtfifodbg;
391 gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
392 if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
393 "MMIO read or write has been dropped %x\n", gtfifodbg))
394 I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
395}
396
Keith Packard8d715f02011-11-18 20:39:01 -0800397void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000398{
399 I915_WRITE_NOTRACE(FORCEWAKE, 0);
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100400 /* The below doubles as a POSTING_READ */
401 gen6_gt_check_fifodbg(dev_priv);
Chris Wilsoneb43f4a2010-12-08 17:32:24 +0000402}
403
Keith Packard8d715f02011-11-18 20:39:01 -0800404void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
405{
406 I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
Ben Widawskyee64cbd2012-02-09 10:15:19 +0100407 /* The below doubles as a POSTING_READ */
408 gen6_gt_check_fifodbg(dev_priv);
Keith Packard8d715f02011-11-18 20:39:01 -0800409}
410
Ben Widawskyfcca7922011-04-25 11:23:07 -0700411/*
412 * see gen6_gt_force_wake_get()
413 */
414void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
415{
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100416 unsigned long irqflags;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700417
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100418 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
419 if (--dev_priv->forcewake_count == 0)
Keith Packard8d715f02011-11-18 20:39:01 -0800420 dev_priv->display.force_wake_put(dev_priv);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100421 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
Ben Widawskyfcca7922011-04-25 11:23:07 -0700422}
423
Ben Widawsky67a37442012-02-09 10:15:20 +0100424int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
Chris Wilson91355832011-03-04 19:22:40 +0000425{
Ben Widawsky67a37442012-02-09 10:15:20 +0100426 int ret = 0;
427
Akshay Joshi0206e352011-08-16 15:34:10 -0400428 if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
Chris Wilson957367202011-05-12 22:17:09 +0100429 int loop = 500;
430 u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
431 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
432 udelay(10);
433 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
434 }
Ben Widawsky67a37442012-02-09 10:15:20 +0100435 if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
436 ++ret;
Chris Wilson957367202011-05-12 22:17:09 +0100437 dev_priv->gt_fifo_count = fifo;
Chris Wilson91355832011-03-04 19:22:40 +0000438 }
Chris Wilson957367202011-05-12 22:17:09 +0100439 dev_priv->gt_fifo_count--;
Ben Widawsky67a37442012-02-09 10:15:20 +0100440
441 return ret;
Chris Wilson91355832011-03-04 19:22:40 +0000442}
443
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100444static int i915_drm_freeze(struct drm_device *dev)
445{
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100446 struct drm_i915_private *dev_priv = dev->dev_private;
447
Dave Airlie5bcf7192010-12-07 09:20:40 +1000448 drm_kms_helper_poll_disable(dev);
449
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100450 pci_save_state(dev->pdev);
451
452 /* If KMS is active, we do the leavevt stuff here */
453 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
454 int error = i915_gem_idle(dev);
455 if (error) {
456 dev_err(&dev->pdev->dev,
457 "GEM idle failed, resume might fail\n");
458 return error;
459 }
460 drm_irq_uninstall(dev);
461 }
462
463 i915_save_state(dev);
464
Chris Wilson44834a62010-08-19 16:09:23 +0100465 intel_opregion_fini(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100466
467 /* Modeset on resume, not lid events */
468 dev_priv->modeset_on_lid = 0;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100469
Dave Airlie3fa016a2012-03-28 10:48:49 +0100470 console_lock();
471 intel_fbdev_set_suspend(dev, 1);
472 console_unlock();
473
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100474 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100475}
476
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000477int i915_suspend(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100478{
479 int error;
480
481 if (!dev || !dev->dev_private) {
482 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700483 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000484 return -ENODEV;
485 }
486
Dave Airlieb932ccb2008-02-20 10:02:20 +1000487 if (state.event == PM_EVENT_PRETHAW)
488 return 0;
489
Dave Airlie5bcf7192010-12-07 09:20:40 +1000490
491 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
492 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +0100493
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100494 error = i915_drm_freeze(dev);
495 if (error)
496 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000497
Dave Airlieb932ccb2008-02-20 10:02:20 +1000498 if (state.event == PM_EVENT_SUSPEND) {
499 /* Shut down the device */
500 pci_disable_device(dev->pdev);
501 pci_set_power_state(dev->pdev, PCI_D3hot);
502 }
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000503
504 return 0;
505}
506
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100507static int i915_drm_thaw(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000508{
Jesse Barnes5669fca2009-02-17 15:13:31 -0800509 struct drm_i915_private *dev_priv = dev->dev_private;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100510 int error = 0;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100511
Chris Wilsond1c3b172010-12-08 14:26:19 +0000512 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
513 mutex_lock(&dev->struct_mutex);
514 i915_gem_restore_gtt_mappings(dev);
515 mutex_unlock(&dev->struct_mutex);
516 }
517
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100518 i915_restore_state(dev);
Chris Wilson44834a62010-08-19 16:09:23 +0100519 intel_opregion_setup(dev);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100520
Jesse Barnes5669fca2009-02-17 15:13:31 -0800521 /* KMS EnterVT equivalent */
522 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
523 mutex_lock(&dev->struct_mutex);
524 dev_priv->mm.suspended = 0;
525
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100526 error = i915_gem_init_hw(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800527 mutex_unlock(&dev->struct_mutex);
Jesse Barnes226485e2009-02-23 15:41:09 -0800528
Keith Packard9fb526d2011-09-26 22:24:57 -0700529 if (HAS_PCH_SPLIT(dev))
530 ironlake_init_pch_refclk(dev);
531
Chris Wilson500f7142011-01-24 15:14:41 +0000532 drm_mode_config_reset(dev);
Jesse Barnes226485e2009-02-23 15:41:09 -0800533 drm_irq_install(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100534
Zhao Yakui354ff962009-07-08 14:13:12 +0800535 /* Resume the modeset for every activated CRTC */
536 drm_helper_resume_force_mode(dev);
Jesse Barnes5669fca2009-02-17 15:13:31 -0800537
Chris Wilsonac668082011-02-09 16:15:32 +0000538 if (IS_IRONLAKE_M(dev))
Jesse Barnesd5bb0812011-01-05 12:01:26 -0800539 ironlake_enable_rc6(dev);
540 }
Jesse Barnes1daed3f2011-01-05 12:01:25 -0800541
Chris Wilson44834a62010-08-19 16:09:23 +0100542 intel_opregion_init(dev);
543
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800544 dev_priv->modeset_on_lid = 0;
Jesse Barnes06891e22009-09-14 10:58:48 -0700545
Dave Airlie3fa016a2012-03-28 10:48:49 +0100546 console_lock();
547 intel_fbdev_set_suspend(dev, 0);
548 console_unlock();
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100549 return error;
550}
551
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000552int i915_resume(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100553{
Chris Wilson6eecba32010-09-08 09:45:11 +0100554 int ret;
555
Dave Airlie5bcf7192010-12-07 09:20:40 +1000556 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
557 return 0;
558
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100559 if (pci_enable_device(dev->pdev))
560 return -EIO;
561
562 pci_set_master(dev->pdev);
563
Chris Wilson6eecba32010-09-08 09:45:11 +0100564 ret = i915_drm_thaw(dev);
565 if (ret)
566 return ret;
567
568 drm_kms_helper_poll_enable(dev);
569 return 0;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000570}
571
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100572static int i8xx_do_reset(struct drm_device *dev, u8 flags)
573{
574 struct drm_i915_private *dev_priv = dev->dev_private;
575
576 if (IS_I85X(dev))
577 return -ENODEV;
578
579 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
580 POSTING_READ(D_STATE);
581
582 if (IS_I830(dev) || IS_845G(dev)) {
583 I915_WRITE(DEBUG_RESET_I830,
584 DEBUG_RESET_DISPLAY |
585 DEBUG_RESET_RENDER |
586 DEBUG_RESET_FULL);
587 POSTING_READ(DEBUG_RESET_I830);
588 msleep(1);
589
590 I915_WRITE(DEBUG_RESET_I830, 0);
591 POSTING_READ(DEBUG_RESET_I830);
592 }
593
594 msleep(1);
595
596 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
597 POSTING_READ(D_STATE);
598
599 return 0;
600}
601
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700602static int i965_reset_complete(struct drm_device *dev)
603{
604 u8 gdrst;
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700605 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
Kenneth Graunkef49f0582010-09-11 01:19:14 -0700606 return gdrst & 0x1;
607}
608
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700609static int i965_do_reset(struct drm_device *dev, u8 flags)
610{
611 u8 gdrst;
612
Chris Wilsonae681d92010-10-01 14:57:56 +0100613 /*
614 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
615 * well as the reset bit (GR/bit 0). Setting the GR bit
616 * triggers the reset; when done, the hardware will clear it.
617 */
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700618 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
619 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
620
621 return wait_for(i965_reset_complete(dev), 500);
622}
623
624static int ironlake_do_reset(struct drm_device *dev, u8 flags)
625{
626 struct drm_i915_private *dev_priv = dev->dev_private;
627 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
628 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
629 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630}
631
Eric Anholtcff458c2010-11-18 09:31:14 +0800632static int gen6_do_reset(struct drm_device *dev, u8 flags)
633{
634 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardb6e45f82012-01-06 11:34:04 -0800635 int ret;
636 unsigned long irqflags;
Eric Anholtcff458c2010-11-18 09:31:14 +0800637
Keith Packard286fed42012-01-06 11:44:11 -0800638 /* Hold gt_lock across reset to prevent any register access
639 * with forcewake not set correctly
640 */
Keith Packardb6e45f82012-01-06 11:34:04 -0800641 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
Keith Packard286fed42012-01-06 11:44:11 -0800642
643 /* Reset the chip */
644
645 /* GEN6_GDRST is not in the gt power well, no need to check
646 * for fifo space for the write or forcewake the chip for
647 * the read
648 */
649 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
650
651 /* Spin waiting for the device to ack the reset request */
652 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
653
654 /* If reset with a user forcewake, try to restore, otherwise turn it off */
Keith Packardb6e45f82012-01-06 11:34:04 -0800655 if (dev_priv->forcewake_count)
656 dev_priv->display.force_wake_get(dev_priv);
Keith Packard286fed42012-01-06 11:44:11 -0800657 else
658 dev_priv->display.force_wake_put(dev_priv);
659
660 /* Restore fifo count */
661 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
662
Keith Packardb6e45f82012-01-06 11:34:04 -0800663 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
664 return ret;
Eric Anholtcff458c2010-11-18 09:31:14 +0800665}
666
Ben Gamari11ed50e2009-09-14 17:48:45 -0400667/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -0200668 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -0400669 * @dev: drm device to reset
670 * @flags: reset domains
671 *
672 * Reset the chip. Useful if a hang is detected. Returns zero on successful
673 * reset or otherwise an error code.
674 *
675 * Procedure is fairly simple:
676 * - reset the chip using the reset reg
677 * - re-init context state
678 * - re-init hardware status page
679 * - re-init ring buffer
680 * - re-init interrupt state
681 * - re-init display
682 */
Chris Wilsonf803aa52010-09-19 12:38:26 +0100683int i915_reset(struct drm_device *dev, u8 flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -0400684{
685 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400686 /*
687 * We really should only reset the display subsystem if we actually
688 * need to
689 */
690 bool need_display = true;
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700691 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400692
Chris Wilsond78cb502010-12-23 13:33:15 +0000693 if (!i915_try_reset)
694 return 0;
695
Chris Wilson340479a2010-12-04 18:17:15 +0000696 if (!mutex_trylock(&dev->struct_mutex))
697 return -EBUSY;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400698
Chris Wilson069efc12010-09-30 16:53:18 +0100699 i915_gem_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400700
Chris Wilsonf803aa52010-09-19 12:38:26 +0100701 ret = -ENODEV;
Chris Wilsonae681d92010-10-01 14:57:56 +0100702 if (get_seconds() - dev_priv->last_gpu_reset < 5) {
703 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
704 } else switch (INTEL_INFO(dev)->gen) {
Kenneth Graunke10836942011-07-07 15:33:26 -0700705 case 7:
Eric Anholtcff458c2010-11-18 09:31:14 +0800706 case 6:
707 ret = gen6_do_reset(dev, flags);
708 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100709 case 5:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700710 ret = ironlake_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100711 break;
712 case 4:
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700713 ret = i965_do_reset(dev, flags);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100714 break;
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100715 case 2:
716 ret = i8xx_do_reset(dev, flags);
717 break;
Chris Wilsonf803aa52010-09-19 12:38:26 +0100718 }
Chris Wilsonae681d92010-10-01 14:57:56 +0100719 dev_priv->last_gpu_reset = get_seconds();
Kenneth Graunke0573ed42010-09-11 03:17:19 -0700720 if (ret) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100721 DRM_ERROR("Failed to reset chip.\n");
Daniel J Bluemanf953c932010-05-17 14:23:52 +0100722 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100723 return ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -0400724 }
725
726 /* Ok, now get things going again... */
727
728 /*
729 * Everything depends on having the GTT running, so we need to start
730 * there. Fortunately we don't need to do this unless we reset the
731 * chip at a PCI level.
732 *
733 * Next we need to restore the context, but we don't use those
734 * yet either...
735 *
736 * Ring buffer needs to be re-initialized in the KMS case, or if X
737 * was running at the time of the reset (i.e. we weren't VT
738 * switched away).
739 */
740 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800741 !dev_priv->mm.suspended) {
Ben Gamari11ed50e2009-09-14 17:48:45 -0400742 dev_priv->mm.suspended = 0;
Eric Anholt75a68982010-11-18 09:31:13 +0800743
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100744 i915_gem_init_swizzling(dev);
745
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000746 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800747 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000748 dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800749 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000750 dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
Eric Anholt75a68982010-11-18 09:31:13 +0800751
Daniel Vettere21af882012-02-09 20:53:27 +0100752 i915_gem_init_ppgtt(dev);
753
Ben Gamari11ed50e2009-09-14 17:48:45 -0400754 mutex_unlock(&dev->struct_mutex);
755 drm_irq_uninstall(dev);
Chris Wilson500f7142011-01-24 15:14:41 +0000756 drm_mode_config_reset(dev);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400757 drm_irq_install(dev);
758 mutex_lock(&dev->struct_mutex);
759 }
760
Ben Gamari11ed50e2009-09-14 17:48:45 -0400761 mutex_unlock(&dev->struct_mutex);
Chris Wilson9fd98142010-09-18 08:08:06 +0100762
763 /*
764 * Perform a full modeset as on later generations, e.g. Ironlake, we may
765 * need to retrain the display link and cannot just restore the register
766 * values.
767 */
768 if (need_display) {
769 mutex_lock(&dev->mode_config.mutex);
770 drm_helper_resume_force_mode(dev);
771 mutex_unlock(&dev->mode_config.mutex);
772 }
773
Ben Gamari11ed50e2009-09-14 17:48:45 -0400774 return 0;
775}
776
777
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500778static int __devinit
779i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
780{
Chris Wilson5fe49d82011-02-01 19:43:02 +0000781 /* Only bind to function 0 of the device. Early generations
782 * used function 1 as a placeholder for multi-head. This causes
783 * us confusion instead, especially on the systems where both
784 * functions have the same PCI-ID!
785 */
786 if (PCI_FUNC(pdev->devfn))
787 return -ENODEV;
788
Jordan Crousedcdb1672010-05-27 13:40:25 -0600789 return drm_get_pci_dev(pdev, ent, &driver);
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500790}
791
792static void
793i915_pci_remove(struct pci_dev *pdev)
794{
795 struct drm_device *dev = pci_get_drvdata(pdev);
796
797 drm_put_dev(dev);
798}
799
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100800static int i915_pm_suspend(struct device *dev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500801{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100802 struct pci_dev *pdev = to_pci_dev(dev);
803 struct drm_device *drm_dev = pci_get_drvdata(pdev);
804 int error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500805
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100806 if (!drm_dev || !drm_dev->dev_private) {
807 dev_err(dev, "DRM not initialized, aborting suspend.\n");
808 return -ENODEV;
809 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500810
Dave Airlie5bcf7192010-12-07 09:20:40 +1000811 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
812 return 0;
813
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100814 error = i915_drm_freeze(drm_dev);
815 if (error)
816 return error;
Kristian Høgsberg112b7152009-01-04 16:55:33 -0500817
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100818 pci_disable_device(pdev);
819 pci_set_power_state(pdev, PCI_D3hot);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800820
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800821 return 0;
822}
823
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100824static int i915_pm_resume(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800825{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100826 struct pci_dev *pdev = to_pci_dev(dev);
827 struct drm_device *drm_dev = pci_get_drvdata(pdev);
828
829 return i915_resume(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800830}
831
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100832static int i915_pm_freeze(struct device *dev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800833{
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100834 struct pci_dev *pdev = to_pci_dev(dev);
835 struct drm_device *drm_dev = pci_get_drvdata(pdev);
836
837 if (!drm_dev || !drm_dev->dev_private) {
838 dev_err(dev, "DRM not initialized, aborting suspend.\n");
839 return -ENODEV;
840 }
841
842 return i915_drm_freeze(drm_dev);
843}
844
845static int i915_pm_thaw(struct device *dev)
846{
847 struct pci_dev *pdev = to_pci_dev(dev);
848 struct drm_device *drm_dev = pci_get_drvdata(pdev);
849
850 return i915_drm_thaw(drm_dev);
851}
852
853static int i915_pm_poweroff(struct device *dev)
854{
855 struct pci_dev *pdev = to_pci_dev(dev);
856 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +0100857
Rafael J. Wysocki61caf872010-02-18 23:06:27 +0100858 return i915_drm_freeze(drm_dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800859}
860
Chris Wilsonb4b78d12010-06-06 15:40:20 +0100861static const struct dev_pm_ops i915_pm_ops = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400862 .suspend = i915_pm_suspend,
863 .resume = i915_pm_resume,
864 .freeze = i915_pm_freeze,
865 .thaw = i915_pm_thaw,
866 .poweroff = i915_pm_poweroff,
867 .restore = i915_pm_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +0800868};
869
Jesse Barnesde151cf2008-11-12 10:03:55 -0800870static struct vm_operations_struct i915_gem_vm_ops = {
871 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -0800872 .open = drm_gem_vm_open,
873 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800874};
875
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700876static const struct file_operations i915_driver_fops = {
877 .owner = THIS_MODULE,
878 .open = drm_open,
879 .release = drm_release,
880 .unlocked_ioctl = drm_ioctl,
881 .mmap = drm_gem_mmap,
882 .poll = drm_poll,
883 .fasync = drm_fasync,
884 .read = drm_read,
885#ifdef CONFIG_COMPAT
886 .compat_ioctl = i915_compat_ioctl,
887#endif
888 .llseek = noop_llseek,
889};
890
Linus Torvalds1da177e2005-04-16 15:20:36 -0700891static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +0000892 /* Don't use MTRRs here; the Xserver or userspace app should
893 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +1100894 */
Eric Anholt673a3942008-07-30 12:06:12 -0700895 .driver_features =
896 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
897 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
Dave Airlie22eae942005-11-10 22:16:34 +1100898 .load = i915_driver_load,
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000899 .unload = i915_driver_unload,
Eric Anholt673a3942008-07-30 12:06:12 -0700900 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +1100901 .lastclose = i915_driver_lastclose,
902 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -0700903 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +0100904
905 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
906 .suspend = i915_suspend,
907 .resume = i915_resume,
908
Dave Airliecda17382005-07-10 17:31:26 +1000909 .device_is_agp = i915_driver_device_is_agp,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 .reclaim_buffers = drm_core_reclaim_buffers,
Dave Airlie7c1c2872008-11-28 14:22:24 +1000911 .master_create = i915_master_create,
912 .master_destroy = i915_master_destroy,
Ben Gamari955b12d2009-02-17 20:08:49 -0500913#if defined(CONFIG_DEBUG_FS)
Ben Gamari27c202a2009-07-01 22:26:52 -0400914 .debugfs_init = i915_debugfs_init,
915 .debugfs_cleanup = i915_debugfs_cleanup,
Ben Gamari955b12d2009-02-17 20:08:49 -0500916#endif
Eric Anholt673a3942008-07-30 12:06:12 -0700917 .gem_init_object = i915_gem_init_object,
918 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -0800919 .gem_vm_ops = &i915_gem_vm_ops,
Dave Airlieff72145b2011-02-07 12:16:14 +1000920 .dumb_create = i915_gem_dumb_create,
921 .dumb_map_offset = i915_gem_mmap_gtt,
922 .dumb_destroy = i915_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 .ioctls = i915_ioctls,
Arjan van de Vene08e96d2011-10-31 07:28:57 -0700924 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +1100925 .name = DRIVER_NAME,
926 .desc = DRIVER_DESC,
927 .date = DRIVER_DATE,
928 .major = DRIVER_MAJOR,
929 .minor = DRIVER_MINOR,
930 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931};
932
Dave Airlie8410ea32010-12-15 03:16:38 +1000933static struct pci_driver i915_pci_driver = {
934 .name = DRIVER_NAME,
935 .id_table = pciidlist,
936 .probe = i915_pci_probe,
937 .remove = i915_pci_remove,
938 .driver.pm = &i915_pm_ops,
939};
940
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941static int __init i915_init(void)
942{
Zhenyu Wang1f7a6e32010-02-23 14:05:24 +0800943 if (!intel_agp_enabled) {
944 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
945 return -ENODEV;
946 }
947
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 driver.num_ioctls = i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800949
950 /*
951 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
952 * explicitly disabled with the module pararmeter.
953 *
954 * Otherwise, just follow the parameter (defaulting to off).
955 *
956 * Allow optional vga_text_mode_force boot option to override
957 * the default behavior.
958 */
959#if defined(CONFIG_DRM_I915_KMS)
960 if (i915_modeset != 0)
961 driver.driver_features |= DRIVER_MODESET;
962#endif
963 if (i915_modeset == 1)
964 driver.driver_features |= DRIVER_MODESET;
965
966#ifdef CONFIG_VGA_CONSOLE
967 if (vgacon_text_force() && i915_modeset == -1)
968 driver.driver_features &= ~DRIVER_MODESET;
969#endif
970
Chris Wilson3885c6b2011-01-23 10:45:14 +0000971 if (!(driver.driver_features & DRIVER_MODESET))
972 driver.get_vblank_timestamp = NULL;
973
Dave Airlie8410ea32010-12-15 03:16:38 +1000974 return drm_pci_init(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975}
976
977static void __exit i915_exit(void)
978{
Dave Airlie8410ea32010-12-15 03:16:38 +1000979 drm_pci_exit(&driver, &i915_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980}
981
982module_init(i915_init);
983module_exit(i915_exit);
984
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000985MODULE_AUTHOR(DRIVER_AUTHOR);
986MODULE_DESCRIPTION(DRIVER_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987MODULE_LICENSE("GPL and additional rights");
Andi Kleenf7000882011-10-13 16:08:51 -0700988
Andi Kleenf7000882011-10-13 16:08:51 -0700989#define __i915_read(x, y) \
990u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
991 u##x val = 0; \
992 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Keith Packardc9375042012-01-06 11:48:38 -0800993 unsigned long irqflags; \
994 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
995 if (dev_priv->forcewake_count == 0) \
996 dev_priv->display.force_wake_get(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -0700997 val = read##y(dev_priv->regs + reg); \
Keith Packardc9375042012-01-06 11:48:38 -0800998 if (dev_priv->forcewake_count == 0) \
999 dev_priv->display.force_wake_put(dev_priv); \
1000 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
Andi Kleenf7000882011-10-13 16:08:51 -07001001 } else { \
1002 val = read##y(dev_priv->regs + reg); \
1003 } \
1004 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1005 return val; \
1006}
1007
1008__i915_read(8, b)
1009__i915_read(16, w)
1010__i915_read(32, l)
1011__i915_read(64, q)
1012#undef __i915_read
1013
1014#define __i915_write(x, y) \
1015void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001016 u32 __fifo_ret = 0; \
Andi Kleenf7000882011-10-13 16:08:51 -07001017 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1018 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
Ben Widawsky67a37442012-02-09 10:15:20 +01001019 __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
Andi Kleenf7000882011-10-13 16:08:51 -07001020 } \
1021 write##y(val, dev_priv->regs + reg); \
Ben Widawsky67a37442012-02-09 10:15:20 +01001022 if (unlikely(__fifo_ret)) { \
1023 gen6_gt_check_fifodbg(dev_priv); \
1024 } \
Andi Kleenf7000882011-10-13 16:08:51 -07001025}
1026__i915_write(8, b)
1027__i915_write(16, w)
1028__i915_write(32, l)
1029__i915_write(64, q)
1030#undef __i915_write