blob: c0572283b93ed7fafac2ef9b7d6f069f58857068 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Maxim Levitskydd237362010-11-29 04:09:50 +020021#include <linux/bitops.h>
Stefan Richter65b27422010-06-12 20:26:51 +020022#include <linux/bug.h>
Stefan Richtere524f6162007-08-20 21:58:30 +020023#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050024#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020025#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080026#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020027#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020028#include <linux/firewire-constants.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/init.h>
30#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020031#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020032#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020033#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010034#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020035#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010036#include <linux/moduleparam.h>
Stefan Richter02d37be2010-07-08 16:09:06 +020037#include <linux/mutex.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020038#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020039#include <linux/pci_ids.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020041#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020042#include <linux/string.h>
Stefan Richtere78483c2010-08-02 09:33:25 +020043#include <linux/time.h>
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010044#include <linux/vmalloc.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080045
Stefan Richtere8ca9702009-06-04 21:09:38 +020046#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020047#include <asm/page.h>
Stefan Richteree71c2f2007-08-25 14:08:19 +020048#include <asm/system.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050049
Stefan Richterea8d0062008-03-01 02:42:56 +010050#ifdef CONFIG_PPC_PMAC
51#include <asm/pmac_feature.h>
52#endif
53
Stefan Richter77c9a5d2009-06-05 16:26:18 +020054#include "core.h"
55#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050056
Kristian Høgsberga77754a2007-05-07 20:33:35 -040057#define DESCRIPTOR_OUTPUT_MORE 0
58#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
59#define DESCRIPTOR_INPUT_MORE (2 << 12)
60#define DESCRIPTOR_INPUT_LAST (3 << 12)
61#define DESCRIPTOR_STATUS (1 << 11)
62#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
63#define DESCRIPTOR_PING (1 << 7)
64#define DESCRIPTOR_YY (1 << 6)
65#define DESCRIPTOR_NO_IRQ (0 << 4)
66#define DESCRIPTOR_IRQ_ERROR (1 << 4)
67#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
68#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
69#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050070
71struct descriptor {
72 __le16 req_count;
73 __le16 control;
74 __le32 data_address;
75 __le32 branch_address;
76 __le16 res_count;
77 __le16 transfer_status;
78} __attribute__((aligned(16)));
79
Kristian Høgsberga77754a2007-05-07 20:33:35 -040080#define CONTROL_SET(regs) (regs)
81#define CONTROL_CLEAR(regs) ((regs) + 4)
82#define COMMAND_PTR(regs) ((regs) + 12)
83#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050084
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010085#define AR_BUFFER_SIZE (32*1024)
86#define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
87/* we need at least two pages for proper list management */
88#define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
89
90#define MAX_ASYNC_PAYLOAD 4096
91#define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
92#define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
Kristian Høgsberg32b46092007-02-06 14:49:30 -050093
Kristian Høgsberged568912006-12-19 19:58:35 -050094struct ar_context {
95 struct fw_ohci *ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010096 struct page *pages[AR_BUFFERS];
97 void *buffer;
98 struct descriptor *descriptors;
99 dma_addr_t descriptors_bus;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500100 void *pointer;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100101 unsigned int last_buffer_index;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500102 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -0500103 struct tasklet_struct tasklet;
104};
105
Kristian Høgsberg30200732007-02-16 17:34:39 -0500106struct context;
107
108typedef int (*descriptor_callback_t)(struct context *ctx,
109 struct descriptor *d,
110 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500111
112/*
113 * A buffer that contains a block of DMA-able coherent memory used for
114 * storing a portion of a DMA descriptor program.
115 */
116struct descriptor_buffer {
117 struct list_head list;
118 dma_addr_t buffer_bus;
119 size_t buffer_size;
120 size_t used;
121 struct descriptor buffer[0];
122};
123
Kristian Høgsberg30200732007-02-16 17:34:39 -0500124struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100125 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500126 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500127 int total_allocation;
Clemens Ladisch386a4152010-12-24 14:42:46 +0100128 bool running;
Clemens Ladisch82b662d2010-12-24 14:40:15 +0100129 bool flushing;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100130
David Moorefe5ca632008-01-06 17:21:41 -0500131 /*
132 * List of page-sized buffers for storing DMA descriptors.
133 * Head of list contains buffers in use and tail of list contains
134 * free buffers.
135 */
136 struct list_head buffer_list;
137
138 /*
139 * Pointer to a buffer inside buffer_list that contains the tail
140 * end of the current DMA program.
141 */
142 struct descriptor_buffer *buffer_tail;
143
144 /*
145 * The descriptor containing the branch address of the first
146 * descriptor that has not yet been filled by the device.
147 */
148 struct descriptor *last;
149
150 /*
151 * The last descriptor in the DMA program. It contains the branch
152 * address that must be updated upon appending a new descriptor.
153 */
154 struct descriptor *prev;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500155
156 descriptor_callback_t callback;
157
Stefan Richter373b2ed2007-03-04 14:45:18 +0100158 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500159};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500160
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400161#define IT_HEADER_SY(v) ((v) << 0)
162#define IT_HEADER_TCODE(v) ((v) << 4)
163#define IT_HEADER_CHANNEL(v) ((v) << 8)
164#define IT_HEADER_TAG(v) ((v) << 14)
165#define IT_HEADER_SPEED(v) ((v) << 16)
166#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500167
168struct iso_context {
169 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500170 struct context context;
David Moore0642b652007-12-19 03:09:18 -0500171 int excess_bytes;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500172 void *header;
173 size_t header_length;
Maxim Levitskydd237362010-11-29 04:09:50 +0200174
175 u8 sync;
176 u8 tags;
Kristian Høgsberged568912006-12-19 19:58:35 -0500177};
178
179#define CONFIG_ROM_SIZE 1024
180
181struct fw_ohci {
182 struct fw_card card;
183
184 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500185 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500186 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100187 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100188 unsigned quirks;
Clemens Ladischa1a11322010-06-10 08:35:06 +0200189 unsigned int pri_req_max;
Clemens Ladischa48777e2010-06-10 08:33:07 +0200190 u32 bus_time;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +0200191 bool is_root;
Stefan Richterc8a94de2010-06-12 20:34:50 +0200192 bool csr_state_setclear_abdicate;
Maxim Levitskydd237362010-11-29 04:09:50 +0200193 int n_ir;
194 int n_it;
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400195 /*
196 * Spinlock for accessing fw_ohci data. Never call out of
197 * this driver with this lock held.
198 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500199 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500200
Stefan Richter02d37be2010-07-08 16:09:06 +0200201 struct mutex phy_reg_mutex;
202
Clemens Ladischec766a72010-11-30 08:25:17 +0100203 void *misc_buffer;
204 dma_addr_t misc_buffer_bus;
205
Kristian Høgsberged568912006-12-19 19:58:35 -0500206 struct ar_context ar_request_ctx;
207 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500208 struct context at_request_ctx;
209 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500210
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100211 u32 it_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200212 u32 it_context_mask; /* unoccupied IT contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500213 struct iso_context *it_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200214 u64 ir_context_channels; /* unoccupied channels */
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100215 u32 ir_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200216 u32 ir_context_mask; /* unoccupied IR contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500217 struct iso_context *ir_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200218 u64 mc_channels; /* channels in use by the multichannel IR context */
219 bool mc_allocated;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100220
221 __be32 *config_rom;
222 dma_addr_t config_rom_bus;
223 __be32 *next_config_rom;
224 dma_addr_t next_config_rom_bus;
225 __be32 next_header;
226
227 __le32 *self_id_cpu;
228 dma_addr_t self_id_bus;
229 struct tasklet_struct bus_reset_tasklet;
230
231 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500232};
233
Adrian Bunk95688e92007-01-22 19:17:37 +0100234static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500235{
236 return container_of(card, struct fw_ohci, card);
237}
238
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500239#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
240#define IR_CONTEXT_BUFFER_FILL 0x80000000
241#define IR_CONTEXT_ISOCH_HEADER 0x40000000
242#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
243#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
244#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500245
246#define CONTEXT_RUN 0x8000
247#define CONTEXT_WAKE 0x1000
248#define CONTEXT_DEAD 0x0800
249#define CONTEXT_ACTIVE 0x0400
250
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100251#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500252#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
253#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
254
Kristian Høgsberged568912006-12-19 19:58:35 -0500255#define OHCI1394_REGISTER_SIZE 0x800
256#define OHCI_LOOP_COUNT 500
257#define OHCI1394_PCI_HCI_Control 0x40
258#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500259#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500260#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500261
Kristian Høgsberged568912006-12-19 19:58:35 -0500262static char ohci_driver_name[] = KBUILD_MODNAME;
263
Stefan Richter9993e0f2010-12-07 20:32:40 +0100264#define PCI_DEVICE_ID_AGERE_FW643 0x5901
Clemens Ladisch262444e2010-06-05 12:31:25 +0200265#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100266#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
267
Stefan Richter4a635592010-02-21 17:58:01 +0100268#define QUIRK_CYCLE_TIMER 1
269#define QUIRK_RESET_PACKET 2
270#define QUIRK_BE_HEADERS 4
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200271#define QUIRK_NO_1394A 8
Clemens Ladisch262444e2010-06-05 12:31:25 +0200272#define QUIRK_NO_MSI 16
Stefan Richter4a635592010-02-21 17:58:01 +0100273
274/* In case of multiple matches in ohci_quirks[], only the first one is used. */
275static const struct {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100276 unsigned short vendor, device, revision, flags;
Stefan Richter4a635592010-02-21 17:58:01 +0100277} ohci_quirks[] = {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100278 {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
279 QUIRK_CYCLE_TIMER},
280
281 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
282 QUIRK_BE_HEADERS},
283
284 {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
285 QUIRK_NO_MSI},
286
287 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
288 QUIRK_NO_MSI},
289
290 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
291 QUIRK_CYCLE_TIMER},
292
293 {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
294 QUIRK_CYCLE_TIMER},
295
296 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
297 QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
298
299 {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
300 QUIRK_RESET_PACKET},
301
302 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
303 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100304};
305
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100306/* This overrides anything that was found in ohci_quirks[]. */
307static int param_quirks;
308module_param_named(quirks, param_quirks, int, 0644);
309MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
310 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
311 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
312 ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200313 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200314 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100315 ")");
316
Stefan Richtera007bb82008-04-07 22:33:35 +0200317#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100318#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200319#define OHCI_PARAM_DEBUG_IRQS 4
320#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100321
Stefan Richter5da3dac2010-04-02 14:05:02 +0200322#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
323
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100324static int param_debug;
325module_param_named(debug, param_debug, int, 0644);
326MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100327 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200328 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
329 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
330 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100331 ", or a combination, or all = -1)");
332
333static void log_irqs(u32 evt)
334{
Stefan Richtera007bb82008-04-07 22:33:35 +0200335 if (likely(!(param_debug &
336 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100337 return;
338
Stefan Richtera007bb82008-04-07 22:33:35 +0200339 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
340 !(evt & OHCI1394_busReset))
341 return;
342
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100343 fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200344 evt & OHCI1394_selfIDComplete ? " selfID" : "",
345 evt & OHCI1394_RQPkt ? " AR_req" : "",
346 evt & OHCI1394_RSPkt ? " AR_resp" : "",
347 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
348 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
349 evt & OHCI1394_isochRx ? " IR" : "",
350 evt & OHCI1394_isochTx ? " IT" : "",
351 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
352 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Clemens Ladischa48777e2010-06-10 08:33:07 +0200353 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500354 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200355 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100356 evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200357 evt & OHCI1394_busReset ? " busReset" : "",
358 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
359 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
360 OHCI1394_respTxComplete | OHCI1394_isochRx |
361 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Clemens Ladischa48777e2010-06-10 08:33:07 +0200362 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
363 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200364 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100365 ? " ?" : "");
366}
367
368static const char *speed[] = {
369 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
370};
371static const char *power[] = {
372 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
373 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
374};
375static const char port[] = { '.', '-', 'p', 'c', };
376
377static char _p(u32 *s, int shift)
378{
379 return port[*s >> shift & 3];
380}
381
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200382static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100383{
384 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
385 return;
386
Stefan Richter161b96e2008-06-14 14:23:43 +0200387 fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
388 self_id_count, generation, node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100389
390 for (; self_id_count--; ++s)
391 if ((*s & 1 << 23) == 0)
Stefan Richter161b96e2008-06-14 14:23:43 +0200392 fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
393 "%s gc=%d %s %s%s%s\n",
394 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
395 speed[*s >> 14 & 3], *s >> 16 & 63,
396 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
397 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100398 else
Stefan Richter161b96e2008-06-14 14:23:43 +0200399 fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
400 *s, *s >> 24 & 63,
401 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
402 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100403}
404
405static const char *evts[] = {
406 [0x00] = "evt_no_status", [0x01] = "-reserved-",
407 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
408 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
409 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
410 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
411 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
412 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
413 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
414 [0x10] = "-reserved-", [0x11] = "ack_complete",
415 [0x12] = "ack_pending ", [0x13] = "-reserved-",
416 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
417 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
418 [0x18] = "-reserved-", [0x19] = "-reserved-",
419 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
420 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
421 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
422 [0x20] = "pending/cancelled",
423};
424static const char *tcodes[] = {
425 [0x0] = "QW req", [0x1] = "BW req",
426 [0x2] = "W resp", [0x3] = "-reserved-",
427 [0x4] = "QR req", [0x5] = "BR req",
428 [0x6] = "QR resp", [0x7] = "BR resp",
429 [0x8] = "cycle start", [0x9] = "Lk req",
430 [0xa] = "async stream packet", [0xb] = "Lk resp",
431 [0xc] = "-reserved-", [0xd] = "-reserved-",
432 [0xe] = "link internal", [0xf] = "-reserved-",
433};
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100434
435static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
436{
437 int tcode = header[0] >> 4 & 0xf;
438 char specific[12];
439
440 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
441 return;
442
443 if (unlikely(evt >= ARRAY_SIZE(evts)))
444 evt = 0x1f;
445
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200446 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter161b96e2008-06-14 14:23:43 +0200447 fw_notify("A%c evt_bus_reset, generation %d\n",
448 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200449 return;
450 }
451
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100452 switch (tcode) {
453 case 0x0: case 0x6: case 0x8:
454 snprintf(specific, sizeof(specific), " = %08x",
455 be32_to_cpu((__force __be32)header[3]));
456 break;
457 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
458 snprintf(specific, sizeof(specific), " %x,%x",
459 header[3] >> 16, header[3] & 0xffff);
460 break;
461 default:
462 specific[0] = '\0';
463 }
464
465 switch (tcode) {
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100466 case 0xa:
Stefan Richter161b96e2008-06-14 14:23:43 +0200467 fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100468 break;
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100469 case 0xe:
470 fw_notify("A%c %s, PHY %08x %08x\n",
471 dir, evts[evt], header[1], header[2]);
472 break;
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100473 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Stefan Richter161b96e2008-06-14 14:23:43 +0200474 fw_notify("A%c spd %x tl %02x, "
475 "%04x -> %04x, %s, "
476 "%s, %04x%08x%s\n",
477 dir, speed, header[0] >> 10 & 0x3f,
478 header[1] >> 16, header[0] >> 16, evts[evt],
479 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100480 break;
481 default:
Stefan Richter161b96e2008-06-14 14:23:43 +0200482 fw_notify("A%c spd %x tl %02x, "
483 "%04x -> %04x, %s, "
484 "%s%s\n",
485 dir, speed, header[0] >> 10 & 0x3f,
486 header[1] >> 16, header[0] >> 16, evts[evt],
487 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100488 }
489}
490
491#else
492
Stefan Richter5da3dac2010-04-02 14:05:02 +0200493#define param_debug 0
494static inline void log_irqs(u32 evt) {}
495static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
496static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100497
498#endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
499
Adrian Bunk95688e92007-01-22 19:17:37 +0100500static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500501{
502 writel(data, ohci->registers + offset);
503}
504
Adrian Bunk95688e92007-01-22 19:17:37 +0100505static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500506{
507 return readl(ohci->registers + offset);
508}
509
Adrian Bunk95688e92007-01-22 19:17:37 +0100510static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500511{
512 /* Do a dummy read to flush writes. */
513 reg_read(ohci, OHCI1394_Version);
514}
515
Stefan Richter35d999b2010-04-10 16:04:56 +0200516static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500517{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200518 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200519 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500520
521 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200522 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200523 val = reg_read(ohci, OHCI1394_PhyControl);
524 if (val & OHCI1394_PhyControl_ReadDone)
525 return OHCI1394_PhyControl_ReadData(val);
526
Clemens Ladisch153e3972010-06-10 08:22:07 +0200527 /*
528 * Try a few times without waiting. Sleeping is necessary
529 * only when the link/PHY interface is busy.
530 */
531 if (i >= 3)
532 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500533 }
Stefan Richter35d999b2010-04-10 16:04:56 +0200534 fw_error("failed to read phy reg\n");
Kristian Høgsberged568912006-12-19 19:58:35 -0500535
Stefan Richter35d999b2010-04-10 16:04:56 +0200536 return -EBUSY;
537}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200538
Stefan Richter35d999b2010-04-10 16:04:56 +0200539static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
540{
541 int i;
542
543 reg_write(ohci, OHCI1394_PhyControl,
544 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200545 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200546 val = reg_read(ohci, OHCI1394_PhyControl);
547 if (!(val & OHCI1394_PhyControl_WritePending))
548 return 0;
549
Clemens Ladisch153e3972010-06-10 08:22:07 +0200550 if (i >= 3)
551 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200552 }
553 fw_error("failed to write phy reg\n");
554
555 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200556}
557
Stefan Richter02d37be2010-07-08 16:09:06 +0200558static int update_phy_reg(struct fw_ohci *ohci, int addr,
559 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500560{
Stefan Richter02d37be2010-07-08 16:09:06 +0200561 int ret = read_phy_reg(ohci, addr);
Stefan Richter35d999b2010-04-10 16:04:56 +0200562 if (ret < 0)
563 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500564
Clemens Ladische7014da2010-04-01 16:40:18 +0200565 /*
566 * The interrupt status bits are cleared by writing a one bit.
567 * Avoid clearing them unless explicitly requested in set_bits.
568 */
569 if (addr == 5)
570 clear_bits |= PHY_INT_STATUS_BITS;
Kristian Høgsberged568912006-12-19 19:58:35 -0500571
Stefan Richter35d999b2010-04-10 16:04:56 +0200572 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500573}
574
Stefan Richter35d999b2010-04-10 16:04:56 +0200575static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200576{
Stefan Richter35d999b2010-04-10 16:04:56 +0200577 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200578
Stefan Richter02d37be2010-07-08 16:09:06 +0200579 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
Stefan Richter35d999b2010-04-10 16:04:56 +0200580 if (ret < 0)
581 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200582
Stefan Richter35d999b2010-04-10 16:04:56 +0200583 return read_phy_reg(ohci, addr);
Kristian Høgsberged568912006-12-19 19:58:35 -0500584}
585
Stefan Richter02d37be2010-07-08 16:09:06 +0200586static int ohci_read_phy_reg(struct fw_card *card, int addr)
587{
588 struct fw_ohci *ohci = fw_ohci(card);
589 int ret;
590
591 mutex_lock(&ohci->phy_reg_mutex);
592 ret = read_phy_reg(ohci, addr);
593 mutex_unlock(&ohci->phy_reg_mutex);
594
595 return ret;
596}
597
Kristian Høgsberged568912006-12-19 19:58:35 -0500598static int ohci_update_phy_reg(struct fw_card *card, int addr,
599 int clear_bits, int set_bits)
600{
601 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter02d37be2010-07-08 16:09:06 +0200602 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500603
Stefan Richter02d37be2010-07-08 16:09:06 +0200604 mutex_lock(&ohci->phy_reg_mutex);
605 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
606 mutex_unlock(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -0500607
Stefan Richter02d37be2010-07-08 16:09:06 +0200608 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500609}
610
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100611static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
Kristian Høgsberged568912006-12-19 19:58:35 -0500612{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100613 return page_private(ctx->pages[i]);
614}
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500615
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100616static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
617{
618 struct descriptor *d;
619
620 d = &ctx->descriptors[index];
621 d->branch_address &= cpu_to_le32(~0xf);
622 d->res_count = cpu_to_le16(PAGE_SIZE);
623 d->transfer_status = 0;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500624
Stefan Richter071595e2010-07-27 13:20:33 +0200625 wmb(); /* finish init of new descriptors before branch_address update */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100626 d = &ctx->descriptors[ctx->last_buffer_index];
627 d->branch_address |= cpu_to_le32(1);
628
629 ctx->last_buffer_index = index;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500630
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400631 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberged568912006-12-19 19:58:35 -0500632 flush_writes(ctx->ohci);
Clemens Ladisch837596a2010-10-25 11:42:42 +0200633}
634
Jay Fenlasona55709b2008-10-22 15:59:42 -0400635static void ar_context_release(struct ar_context *ctx)
636{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100637 unsigned int i;
Jay Fenlasona55709b2008-10-22 15:59:42 -0400638
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100639 if (ctx->buffer)
640 vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
641
642 for (i = 0; i < AR_BUFFERS; i++)
643 if (ctx->pages[i]) {
644 dma_unmap_page(ctx->ohci->card.device,
645 ar_buffer_bus(ctx, i),
646 PAGE_SIZE, DMA_FROM_DEVICE);
647 __free_page(ctx->pages[i]);
648 }
649}
650
651static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
652{
653 if (reg_read(ctx->ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
654 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
655 flush_writes(ctx->ohci);
656
657 fw_error("AR error: %s; DMA stopped\n", error_msg);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400658 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100659 /* FIXME: restart? */
660}
661
662static inline unsigned int ar_next_buffer_index(unsigned int index)
663{
664 return (index + 1) % AR_BUFFERS;
665}
666
667static inline unsigned int ar_prev_buffer_index(unsigned int index)
668{
669 return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
670}
671
672static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
673{
674 return ar_next_buffer_index(ctx->last_buffer_index);
675}
676
677/*
678 * We search for the buffer that contains the last AR packet DMA data written
679 * by the controller.
680 */
681static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
682 unsigned int *buffer_offset)
683{
684 unsigned int i, next_i, last = ctx->last_buffer_index;
685 __le16 res_count, next_res_count;
686
687 i = ar_first_buffer_index(ctx);
688 res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
689
690 /* A buffer that is not yet completely filled must be the last one. */
691 while (i != last && res_count == 0) {
692
693 /* Peek at the next descriptor. */
694 next_i = ar_next_buffer_index(i);
695 rmb(); /* read descriptors in order */
696 next_res_count = ACCESS_ONCE(
697 ctx->descriptors[next_i].res_count);
698 /*
699 * If the next descriptor is still empty, we must stop at this
700 * descriptor.
701 */
702 if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
703 /*
704 * The exception is when the DMA data for one packet is
705 * split over three buffers; in this case, the middle
706 * buffer's descriptor might be never updated by the
707 * controller and look still empty, and we have to peek
708 * at the third one.
709 */
710 if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
711 next_i = ar_next_buffer_index(next_i);
712 rmb();
713 next_res_count = ACCESS_ONCE(
714 ctx->descriptors[next_i].res_count);
715 if (next_res_count != cpu_to_le16(PAGE_SIZE))
716 goto next_buffer_is_active;
717 }
718
719 break;
720 }
721
722next_buffer_is_active:
723 i = next_i;
724 res_count = next_res_count;
725 }
726
727 rmb(); /* read res_count before the DMA data */
728
729 *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
730 if (*buffer_offset > PAGE_SIZE) {
731 *buffer_offset = 0;
732 ar_context_abort(ctx, "corrupted descriptor");
733 }
734
735 return i;
736}
737
738static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
739 unsigned int end_buffer_index,
740 unsigned int end_buffer_offset)
741{
742 unsigned int i;
743
744 i = ar_first_buffer_index(ctx);
745 while (i != end_buffer_index) {
746 dma_sync_single_for_cpu(ctx->ohci->card.device,
747 ar_buffer_bus(ctx, i),
748 PAGE_SIZE, DMA_FROM_DEVICE);
749 i = ar_next_buffer_index(i);
750 }
751 if (end_buffer_offset > 0)
752 dma_sync_single_for_cpu(ctx->ohci->card.device,
753 ar_buffer_bus(ctx, i),
754 end_buffer_offset, DMA_FROM_DEVICE);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400755}
756
Stefan Richter11bf20a2008-03-01 02:47:15 +0100757#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
758#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100759 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100760#else
761#define cond_le32_to_cpu(v) le32_to_cpu(v)
762#endif
763
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500764static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500765{
Kristian Høgsberged568912006-12-19 19:58:35 -0500766 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500767 struct fw_packet p;
768 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100769 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500770
Stefan Richter11bf20a2008-03-01 02:47:15 +0100771 p.header[0] = cond_le32_to_cpu(buffer[0]);
772 p.header[1] = cond_le32_to_cpu(buffer[1]);
773 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500774
775 tcode = (p.header[0] >> 4) & 0x0f;
776 switch (tcode) {
777 case TCODE_WRITE_QUADLET_REQUEST:
778 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500779 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500780 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500781 p.payload_length = 0;
782 break;
783
784 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100785 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500786 p.header_length = 16;
787 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500788 break;
789
790 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500791 case TCODE_READ_BLOCK_RESPONSE:
792 case TCODE_LOCK_REQUEST:
793 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100794 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500795 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500796 p.payload_length = p.header[3] >> 16;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100797 if (p.payload_length > MAX_ASYNC_PAYLOAD) {
798 ar_context_abort(ctx, "invalid packet length");
799 return NULL;
800 }
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500801 break;
802
803 case TCODE_WRITE_RESPONSE:
804 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500805 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500806 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500807 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500808 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200809
810 default:
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100811 ar_context_abort(ctx, "invalid tcode");
812 return NULL;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500813 }
814
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500815 p.payload = (void *) buffer + p.header_length;
816
817 /* FIXME: What to do about evt_* errors? */
818 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100819 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100820 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500821
Stefan Richter43286562008-03-11 21:22:26 +0100822 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500823 p.speed = (status >> 21) & 0x7;
824 p.timestamp = status & 0xffff;
825 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500826
Stefan Richter43286562008-03-11 21:22:26 +0100827 log_ar_at_event('R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100828
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400829 /*
Stefan Richtera4dc0902010-08-28 14:21:26 +0200830 * Several controllers, notably from NEC and VIA, forget to
831 * write ack_complete status at PHY packet reception.
832 */
833 if (evt == OHCI1394_evt_no_status &&
834 (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
835 p.ack = ACK_COMPLETE;
836
837 /*
838 * The OHCI bus reset handler synthesizes a PHY packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500839 * the new generation number when a bus reset happens (see
840 * section 8.4.2.3). This helps us determine when a request
841 * was received and make sure we send the response in the same
842 * generation. We only need this for requests; for responses
843 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400844 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200845 *
846 * Alas some chips sometimes emit bus reset packets with a
847 * wrong generation. We set the correct generation for these
848 * at a slightly incorrect time (in bus_reset_tasklet).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400849 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200850 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100851 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200852 ohci->request_generation = (p.header[2] >> 16) & 0xff;
853 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500854 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200855 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500856 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200857 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500858
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500859 return buffer + length + 1;
860}
Kristian Høgsberged568912006-12-19 19:58:35 -0500861
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100862static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
863{
864 void *next;
865
866 while (p < end) {
867 next = handle_ar_packet(ctx, p);
868 if (!next)
869 return p;
870 p = next;
871 }
872
873 return p;
874}
875
876static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
877{
878 unsigned int i;
879
880 i = ar_first_buffer_index(ctx);
881 while (i != end_buffer) {
882 dma_sync_single_for_device(ctx->ohci->card.device,
883 ar_buffer_bus(ctx, i),
884 PAGE_SIZE, DMA_FROM_DEVICE);
885 ar_context_link_page(ctx, i);
886 i = ar_next_buffer_index(i);
887 }
888}
889
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500890static void ar_context_tasklet(unsigned long data)
891{
892 struct ar_context *ctx = (struct ar_context *)data;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100893 unsigned int end_buffer_index, end_buffer_offset;
894 void *p, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500895
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100896 p = ctx->pointer;
897 if (!p)
898 return;
Kristian Høgsberged568912006-12-19 19:58:35 -0500899
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100900 end_buffer_index = ar_search_last_active_buffer(ctx,
901 &end_buffer_offset);
902 ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
903 end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500904
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100905 if (end_buffer_index < ar_first_buffer_index(ctx)) {
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400906 /*
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100907 * The filled part of the overall buffer wraps around; handle
908 * all packets up to the buffer end here. If the last packet
909 * wraps around, its tail will be visible after the buffer end
910 * because the buffer start pages are mapped there again.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400911 */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100912 void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
913 p = handle_ar_packets(ctx, p, buffer_end);
914 if (p < buffer_end)
915 goto error;
916 /* adjust p to point back into the actual buffer */
917 p -= AR_BUFFERS * PAGE_SIZE;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500918 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100919
920 p = handle_ar_packets(ctx, p, end);
921 if (p != end) {
922 if (p > end)
923 ar_context_abort(ctx, "inconsistent descriptor");
924 goto error;
925 }
926
927 ctx->pointer = p;
928 ar_recycle_buffers(ctx, end_buffer_index);
929
930 return;
931
932error:
933 ctx->pointer = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -0500934}
935
Clemens Ladischec766a72010-11-30 08:25:17 +0100936static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
937 unsigned int descriptors_offset, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500938{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100939 unsigned int i;
940 dma_addr_t dma_addr;
941 struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
942 struct descriptor *d;
Kristian Høgsberged568912006-12-19 19:58:35 -0500943
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500944 ctx->regs = regs;
945 ctx->ohci = ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -0500946 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
947
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100948 for (i = 0; i < AR_BUFFERS; i++) {
949 ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
950 if (!ctx->pages[i])
951 goto out_of_memory;
952 dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
953 0, PAGE_SIZE, DMA_FROM_DEVICE);
954 if (dma_mapping_error(ohci->card.device, dma_addr)) {
955 __free_page(ctx->pages[i]);
956 ctx->pages[i] = NULL;
957 goto out_of_memory;
958 }
959 set_page_private(ctx->pages[i], dma_addr);
960 }
961
962 for (i = 0; i < AR_BUFFERS; i++)
963 pages[i] = ctx->pages[i];
964 for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
965 pages[AR_BUFFERS + i] = ctx->pages[i];
966 ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
Clemens Ladisch14271302011-01-13 10:12:17 +0100967 -1, PAGE_KERNEL);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100968 if (!ctx->buffer)
969 goto out_of_memory;
970
Clemens Ladischec766a72010-11-30 08:25:17 +0100971 ctx->descriptors = ohci->misc_buffer + descriptors_offset;
972 ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100973
974 for (i = 0; i < AR_BUFFERS; i++) {
975 d = &ctx->descriptors[i];
976 d->req_count = cpu_to_le16(PAGE_SIZE);
977 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
978 DESCRIPTOR_STATUS |
979 DESCRIPTOR_BRANCH_ALWAYS);
980 d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
981 d->branch_address = cpu_to_le32(ctx->descriptors_bus +
982 ar_next_buffer_index(i) * sizeof(struct descriptor));
983 }
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500984
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400985 return 0;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100986
987out_of_memory:
988 ar_context_release(ctx);
989
990 return -ENOMEM;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400991}
992
993static void ar_context_run(struct ar_context *ctx)
994{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100995 unsigned int i;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400996
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100997 for (i = 0; i < AR_BUFFERS; i++)
998 ar_context_link_page(ctx, i);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -0400999
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001000 ctx->pointer = ctx->buffer;
1001
1002 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001003 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberg32b46092007-02-06 14:49:30 -05001004 flush_writes(ctx->ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05001005}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001006
Stefan Richter53dca512008-12-14 21:47:04 +01001007static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001008{
1009 int b, key;
1010
1011 b = (le16_to_cpu(d->control) & DESCRIPTOR_BRANCH_ALWAYS) >> 2;
1012 key = (le16_to_cpu(d->control) & DESCRIPTOR_KEY_IMMEDIATE) >> 8;
1013
1014 /* figure out which descriptor the branch address goes in */
1015 if (z == 2 && (b == 3 || key == 2))
1016 return d;
1017 else
1018 return d + z - 1;
1019}
1020
Kristian Høgsberg30200732007-02-16 17:34:39 -05001021static void context_tasklet(unsigned long data)
1022{
1023 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001024 struct descriptor *d, *last;
1025 u32 address;
1026 int z;
David Moorefe5ca632008-01-06 17:21:41 -05001027 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001028
David Moorefe5ca632008-01-06 17:21:41 -05001029 desc = list_entry(ctx->buffer_list.next,
1030 struct descriptor_buffer, list);
1031 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001032 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -05001033 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001034 address = le32_to_cpu(last->branch_address);
1035 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -05001036 address &= ~0xf;
1037
1038 /* If the branch address points to a buffer outside of the
1039 * current buffer, advance to the next buffer. */
1040 if (address < desc->buffer_bus ||
1041 address >= desc->buffer_bus + desc->used)
1042 desc = list_entry(desc->list.next,
1043 struct descriptor_buffer, list);
1044 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001045 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001046
1047 if (!ctx->callback(ctx, d, last))
1048 break;
1049
David Moorefe5ca632008-01-06 17:21:41 -05001050 if (old_desc != desc) {
1051 /* If we've advanced to the next buffer, move the
1052 * previous buffer to the free list. */
1053 unsigned long flags;
1054 old_desc->used = 0;
1055 spin_lock_irqsave(&ctx->ohci->lock, flags);
1056 list_move_tail(&old_desc->list, &ctx->buffer_list);
1057 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1058 }
1059 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001060 }
1061}
1062
David Moorefe5ca632008-01-06 17:21:41 -05001063/*
1064 * Allocate a new buffer and add it to the list of free buffers for this
1065 * context. Must be called with ohci->lock held.
1066 */
Stefan Richter53dca512008-12-14 21:47:04 +01001067static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -05001068{
1069 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +01001070 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -05001071 int offset;
1072
1073 /*
1074 * 16MB of descriptors should be far more than enough for any DMA
1075 * program. This will catch run-away userspace or DoS attacks.
1076 */
1077 if (ctx->total_allocation >= 16*1024*1024)
1078 return -ENOMEM;
1079
1080 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
1081 &bus_addr, GFP_ATOMIC);
1082 if (!desc)
1083 return -ENOMEM;
1084
1085 offset = (void *)&desc->buffer - (void *)desc;
1086 desc->buffer_size = PAGE_SIZE - offset;
1087 desc->buffer_bus = bus_addr + offset;
1088 desc->used = 0;
1089
1090 list_add_tail(&desc->list, &ctx->buffer_list);
1091 ctx->total_allocation += PAGE_SIZE;
1092
1093 return 0;
1094}
1095
Stefan Richter53dca512008-12-14 21:47:04 +01001096static int context_init(struct context *ctx, struct fw_ohci *ohci,
1097 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001098{
1099 ctx->ohci = ohci;
1100 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -05001101 ctx->total_allocation = 0;
1102
1103 INIT_LIST_HEAD(&ctx->buffer_list);
1104 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001105 return -ENOMEM;
1106
David Moorefe5ca632008-01-06 17:21:41 -05001107 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
1108 struct descriptor_buffer, list);
1109
Kristian Høgsberg30200732007-02-16 17:34:39 -05001110 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
1111 ctx->callback = callback;
1112
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001113 /*
1114 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -05001115 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -05001116 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001117 */
David Moorefe5ca632008-01-06 17:21:41 -05001118 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
1119 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
1120 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
1121 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
1122 ctx->last = ctx->buffer_tail->buffer;
1123 ctx->prev = ctx->buffer_tail->buffer;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001124
1125 return 0;
1126}
1127
Stefan Richter53dca512008-12-14 21:47:04 +01001128static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001129{
1130 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -05001131 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001132
David Moorefe5ca632008-01-06 17:21:41 -05001133 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
1134 dma_free_coherent(card->device, PAGE_SIZE, desc,
1135 desc->buffer_bus -
1136 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -05001137}
1138
David Moorefe5ca632008-01-06 17:21:41 -05001139/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +01001140static struct descriptor *context_get_descriptors(struct context *ctx,
1141 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001142{
David Moorefe5ca632008-01-06 17:21:41 -05001143 struct descriptor *d = NULL;
1144 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001145
David Moorefe5ca632008-01-06 17:21:41 -05001146 if (z * sizeof(*d) > desc->buffer_size)
1147 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001148
David Moorefe5ca632008-01-06 17:21:41 -05001149 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
1150 /* No room for the descriptor in this buffer, so advance to the
1151 * next one. */
1152
1153 if (desc->list.next == &ctx->buffer_list) {
1154 /* If there is no free buffer next in the list,
1155 * allocate one. */
1156 if (context_add_buffer(ctx) < 0)
1157 return NULL;
1158 }
1159 desc = list_entry(desc->list.next,
1160 struct descriptor_buffer, list);
1161 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001162 }
1163
David Moorefe5ca632008-01-06 17:21:41 -05001164 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001165 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -05001166 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001167
1168 return d;
1169}
1170
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001171static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001172{
1173 struct fw_ohci *ohci = ctx->ohci;
1174
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001175 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -05001176 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001177 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
1178 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001179 ctx->running = true;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001180 flush_writes(ohci);
1181}
1182
1183static void context_append(struct context *ctx,
1184 struct descriptor *d, int z, int extra)
1185{
1186 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -05001187 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001188
David Moorefe5ca632008-01-06 17:21:41 -05001189 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001190
David Moorefe5ca632008-01-06 17:21:41 -05001191 desc->used += (z + extra) * sizeof(*d);
Stefan Richter071595e2010-07-27 13:20:33 +02001192
1193 wmb(); /* finish init of new descriptors before branch_address update */
David Moorefe5ca632008-01-06 17:21:41 -05001194 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
1195 ctx->prev = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001196
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001197 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001198 flush_writes(ctx->ohci);
1199}
1200
1201static void context_stop(struct context *ctx)
1202{
1203 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001204 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001205
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001206 reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001207 ctx->running = false;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001208 flush_writes(ctx->ohci);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001209
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001210 for (i = 0; i < 10; i++) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001211 reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001212 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +01001213 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001214
Stefan Richterb980f5a2007-07-12 22:25:14 +02001215 mdelay(1);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001216 }
Stefan Richterb0068542009-01-05 20:43:23 +01001217 fw_error("Error: DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001218}
Kristian Høgsberged568912006-12-19 19:58:35 -05001219
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001220struct driver_data {
Kristian Høgsberged568912006-12-19 19:58:35 -05001221 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001222};
1223
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001224/*
1225 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001226 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001227 * generation handling and locking around packet queue manipulation.
1228 */
Stefan Richter53dca512008-12-14 21:47:04 +01001229static int at_context_queue_packet(struct context *ctx,
1230 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001231{
Kristian Høgsberged568912006-12-19 19:58:35 -05001232 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +02001233 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001234 struct driver_data *driver_data;
1235 struct descriptor *d, *last;
1236 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001237 int z, tcode;
1238
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001239 d = context_get_descriptors(ctx, 4, &d_bus);
1240 if (d == NULL) {
1241 packet->ack = RCODE_SEND_ERROR;
1242 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001243 }
1244
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001245 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001246 d[0].res_count = cpu_to_le16(packet->timestamp);
1247
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001248 /*
1249 * The DMA format for asyncronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001250 * from the IEEE1394 layout, so shift the fields around
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001251 * accordingly.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001252 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001253
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001254 tcode = (packet->header[0] >> 4) & 0x0f;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001255 header = (__le32 *) &d[1];
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001256 switch (tcode) {
1257 case TCODE_WRITE_QUADLET_REQUEST:
1258 case TCODE_WRITE_BLOCK_REQUEST:
1259 case TCODE_WRITE_RESPONSE:
1260 case TCODE_READ_QUADLET_REQUEST:
1261 case TCODE_READ_BLOCK_REQUEST:
1262 case TCODE_READ_QUADLET_RESPONSE:
1263 case TCODE_READ_BLOCK_RESPONSE:
1264 case TCODE_LOCK_REQUEST:
1265 case TCODE_LOCK_RESPONSE:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001266 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1267 (packet->speed << 16));
1268 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1269 (packet->header[0] & 0xffff0000));
1270 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001271
Kristian Høgsberged568912006-12-19 19:58:35 -05001272 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001273 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001274 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001275 header[3] = (__force __le32) packet->header[3];
1276
1277 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001278 break;
1279
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001280 case TCODE_LINK_INTERNAL:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001281 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1282 (packet->speed << 16));
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001283 header[1] = cpu_to_le32(packet->header[1]);
1284 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001285 d[0].req_count = cpu_to_le16(12);
Stefan Richtercc550212010-07-18 13:00:50 +02001286
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001287 if (is_ping_packet(&packet->header[1]))
Stefan Richtercc550212010-07-18 13:00:50 +02001288 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001289 break;
1290
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001291 case TCODE_STREAM_DATA:
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001292 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1293 (packet->speed << 16));
1294 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1295 d[0].req_count = cpu_to_le16(8);
1296 break;
1297
1298 default:
1299 /* BUG(); */
1300 packet->ack = RCODE_SEND_ERROR;
1301 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001302 }
1303
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001304 driver_data = (struct driver_data *) &d[3];
1305 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001306 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001307
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001308 if (packet->payload_length > 0) {
1309 payload_bus =
1310 dma_map_single(ohci->card.device, packet->payload,
1311 packet->payload_length, DMA_TO_DEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001312 if (dma_mapping_error(ohci->card.device, payload_bus)) {
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001313 packet->ack = RCODE_SEND_ERROR;
1314 return -1;
1315 }
Stefan Richter19593ff2009-10-14 20:40:10 +02001316 packet->payload_bus = payload_bus;
1317 packet->payload_mapped = true;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001318
1319 d[2].req_count = cpu_to_le16(packet->payload_length);
1320 d[2].data_address = cpu_to_le32(payload_bus);
1321 last = &d[2];
1322 z = 3;
1323 } else {
1324 last = &d[0];
1325 z = 2;
1326 }
1327
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001328 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1329 DESCRIPTOR_IRQ_ALWAYS |
1330 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001331
Jarod Wilson76f73ca2008-04-07 22:32:33 +02001332 /*
1333 * If the controller and packet generations don't match, we need to
1334 * bail out and try again. If IntEvent.busReset is set, the AT context
1335 * is halted, so appending to the context and trying to run it is
1336 * futile. Most controllers do the right thing and just flush the AT
1337 * queue (per section 7.2.3.2 of the OHCI 1.1 specification), but
1338 * some controllers (like a JMicron JMB381 PCI-e) misbehave and wind
1339 * up stalling out. So we just bail out in software and try again
1340 * later, and everyone is happy.
Stefan Richter78dec562011-01-01 15:15:40 +01001341 * FIXME: Test of IntEvent.busReset may no longer be necessary since we
1342 * flush AT queues in bus_reset_tasklet.
Jarod Wilson76f73ca2008-04-07 22:32:33 +02001343 * FIXME: Document how the locking works.
1344 */
1345 if (ohci->generation != packet->generation ||
1346 reg_read(ohci, OHCI1394_IntEventSet) & OHCI1394_busReset) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001347 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001348 dma_unmap_single(ohci->card.device, payload_bus,
1349 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001350 packet->ack = RCODE_GENERATION;
1351 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001352 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001353
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001354 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001355
Clemens Ladisch386a4152010-12-24 14:42:46 +01001356 if (!ctx->running)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001357 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001358
1359 return 0;
1360}
1361
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001362static void at_context_flush(struct context *ctx)
1363{
1364 tasklet_disable(&ctx->tasklet);
1365
1366 ctx->flushing = true;
1367 context_tasklet((unsigned long)ctx);
1368 ctx->flushing = false;
1369
1370 tasklet_enable(&ctx->tasklet);
1371}
1372
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001373static int handle_at_packet(struct context *context,
1374 struct descriptor *d,
1375 struct descriptor *last)
1376{
1377 struct driver_data *driver_data;
1378 struct fw_packet *packet;
1379 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001380 int evt;
1381
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001382 if (last->transfer_status == 0 && !context->flushing)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001383 /* This descriptor isn't done yet, stop iteration. */
1384 return 0;
1385
1386 driver_data = (struct driver_data *) &d[3];
1387 packet = driver_data->packet;
1388 if (packet == NULL)
1389 /* This packet was cancelled, just continue. */
1390 return 1;
1391
Stefan Richter19593ff2009-10-14 20:40:10 +02001392 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001393 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001394 packet->payload_length, DMA_TO_DEVICE);
1395
1396 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1397 packet->timestamp = le16_to_cpu(last->res_count);
1398
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001399 log_ar_at_event('T', packet->speed, packet->header, evt);
1400
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001401 switch (evt) {
1402 case OHCI1394_evt_timeout:
1403 /* Async response transmit timed out. */
1404 packet->ack = RCODE_CANCELLED;
1405 break;
1406
1407 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001408 /*
1409 * The packet was flushed should give same error as
1410 * when we try to use a stale generation count.
1411 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001412 packet->ack = RCODE_GENERATION;
1413 break;
1414
1415 case OHCI1394_evt_missing_ack:
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001416 if (context->flushing)
1417 packet->ack = RCODE_GENERATION;
1418 else {
1419 /*
1420 * Using a valid (current) generation count, but the
1421 * node is not on the bus or not sending acks.
1422 */
1423 packet->ack = RCODE_NO_ACK;
1424 }
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001425 break;
1426
1427 case ACK_COMPLETE + 0x10:
1428 case ACK_PENDING + 0x10:
1429 case ACK_BUSY_X + 0x10:
1430 case ACK_BUSY_A + 0x10:
1431 case ACK_BUSY_B + 0x10:
1432 case ACK_DATA_ERROR + 0x10:
1433 case ACK_TYPE_ERROR + 0x10:
1434 packet->ack = evt - 0x10;
1435 break;
1436
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001437 case OHCI1394_evt_no_status:
1438 if (context->flushing) {
1439 packet->ack = RCODE_GENERATION;
1440 break;
1441 }
1442 /* fall through */
1443
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001444 default:
1445 packet->ack = RCODE_SEND_ERROR;
1446 break;
1447 }
1448
1449 packet->callback(packet, &ohci->card, packet->ack);
1450
1451 return 1;
1452}
1453
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001454#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1455#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1456#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1457#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1458#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001459
Stefan Richter53dca512008-12-14 21:47:04 +01001460static void handle_local_rom(struct fw_ohci *ohci,
1461 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001462{
1463 struct fw_packet response;
1464 int tcode, length, i;
1465
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001466 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001467 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001468 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001469 else
1470 length = 4;
1471
1472 i = csr - CSR_CONFIG_ROM;
1473 if (i + length > CONFIG_ROM_SIZE) {
1474 fw_fill_response(&response, packet->header,
1475 RCODE_ADDRESS_ERROR, NULL, 0);
1476 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1477 fw_fill_response(&response, packet->header,
1478 RCODE_TYPE_ERROR, NULL, 0);
1479 } else {
1480 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1481 (void *) ohci->config_rom + i, length);
1482 }
1483
1484 fw_core_handle_response(&ohci->card, &response);
1485}
1486
Stefan Richter53dca512008-12-14 21:47:04 +01001487static void handle_local_lock(struct fw_ohci *ohci,
1488 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001489{
1490 struct fw_packet response;
Clemens Ladische1393662010-04-12 10:35:44 +02001491 int tcode, length, ext_tcode, sel, try;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001492 __be32 *payload, lock_old;
1493 u32 lock_arg, lock_data;
1494
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001495 tcode = HEADER_GET_TCODE(packet->header[0]);
1496 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001497 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001498 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001499
1500 if (tcode == TCODE_LOCK_REQUEST &&
1501 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1502 lock_arg = be32_to_cpu(payload[0]);
1503 lock_data = be32_to_cpu(payload[1]);
1504 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1505 lock_arg = 0;
1506 lock_data = 0;
1507 } else {
1508 fw_fill_response(&response, packet->header,
1509 RCODE_TYPE_ERROR, NULL, 0);
1510 goto out;
1511 }
1512
1513 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1514 reg_write(ohci, OHCI1394_CSRData, lock_data);
1515 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1516 reg_write(ohci, OHCI1394_CSRControl, sel);
1517
Clemens Ladische1393662010-04-12 10:35:44 +02001518 for (try = 0; try < 20; try++)
1519 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
1520 lock_old = cpu_to_be32(reg_read(ohci,
1521 OHCI1394_CSRData));
1522 fw_fill_response(&response, packet->header,
1523 RCODE_COMPLETE,
1524 &lock_old, sizeof(lock_old));
1525 goto out;
1526 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001527
Clemens Ladische1393662010-04-12 10:35:44 +02001528 fw_error("swap not done (CSR lock timeout)\n");
1529 fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
1530
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001531 out:
1532 fw_core_handle_response(&ohci->card, &response);
1533}
1534
Stefan Richter53dca512008-12-14 21:47:04 +01001535static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001536{
Clemens Ladisch26082032010-04-12 10:35:30 +02001537 u64 offset, csr;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001538
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001539 if (ctx == &ctx->ohci->at_request_ctx) {
1540 packet->ack = ACK_PENDING;
1541 packet->callback(packet, &ctx->ohci->card, packet->ack);
1542 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001543
1544 offset =
1545 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001546 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001547 packet->header[2];
1548 csr = offset - CSR_REGISTER_BASE;
1549
1550 /* Handle config rom reads. */
1551 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1552 handle_local_rom(ctx->ohci, packet, csr);
1553 else switch (csr) {
1554 case CSR_BUS_MANAGER_ID:
1555 case CSR_BANDWIDTH_AVAILABLE:
1556 case CSR_CHANNELS_AVAILABLE_HI:
1557 case CSR_CHANNELS_AVAILABLE_LO:
1558 handle_local_lock(ctx->ohci, packet, csr);
1559 break;
1560 default:
1561 if (ctx == &ctx->ohci->at_request_ctx)
1562 fw_core_handle_request(&ctx->ohci->card, packet);
1563 else
1564 fw_core_handle_response(&ctx->ohci->card, packet);
1565 break;
1566 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001567
1568 if (ctx == &ctx->ohci->at_response_ctx) {
1569 packet->ack = ACK_COMPLETE;
1570 packet->callback(packet, &ctx->ohci->card, packet->ack);
1571 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001572}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001573
Stefan Richter53dca512008-12-14 21:47:04 +01001574static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001575{
Kristian Høgsberged568912006-12-19 19:58:35 -05001576 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001577 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001578
1579 spin_lock_irqsave(&ctx->ohci->lock, flags);
1580
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001581 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001582 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001583 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1584 handle_local_request(ctx, packet);
1585 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001586 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001587
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001588 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001589 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1590
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001591 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001592 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001593
Kristian Høgsberged568912006-12-19 19:58:35 -05001594}
1595
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001596static void detect_dead_context(struct fw_ohci *ohci,
1597 const char *name, unsigned int regs)
1598{
1599 u32 ctl;
1600
1601 ctl = reg_read(ohci, CONTROL_SET(regs));
1602 if (ctl & CONTEXT_DEAD) {
1603#ifdef CONFIG_FIREWIRE_OHCI_DEBUG
1604 fw_error("DMA context %s has stopped, error code: %s\n",
1605 name, evts[ctl & 0x1f]);
1606#else
1607 fw_error("DMA context %s has stopped, error code: %#x\n",
1608 name, ctl & 0x1f);
1609#endif
1610 }
1611}
1612
1613static void handle_dead_contexts(struct fw_ohci *ohci)
1614{
1615 unsigned int i;
1616 char name[8];
1617
1618 detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
1619 detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
1620 detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
1621 detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
1622 for (i = 0; i < 32; ++i) {
1623 if (!(ohci->it_context_support & (1 << i)))
1624 continue;
1625 sprintf(name, "IT%u", i);
1626 detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
1627 }
1628 for (i = 0; i < 32; ++i) {
1629 if (!(ohci->ir_context_support & (1 << i)))
1630 continue;
1631 sprintf(name, "IR%u", i);
1632 detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
1633 }
1634 /* TODO: maybe try to flush and restart the dead contexts */
1635}
1636
Clemens Ladischa48777e2010-06-10 08:33:07 +02001637static u32 cycle_timer_ticks(u32 cycle_timer)
1638{
1639 u32 ticks;
1640
1641 ticks = cycle_timer & 0xfff;
1642 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1643 ticks += (3072 * 8000) * (cycle_timer >> 25);
1644
1645 return ticks;
1646}
1647
1648/*
1649 * Some controllers exhibit one or more of the following bugs when updating the
1650 * iso cycle timer register:
1651 * - When the lowest six bits are wrapping around to zero, a read that happens
1652 * at the same time will return garbage in the lowest ten bits.
1653 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1654 * not incremented for about 60 ns.
1655 * - Occasionally, the entire register reads zero.
1656 *
1657 * To catch these, we read the register three times and ensure that the
1658 * difference between each two consecutive reads is approximately the same, i.e.
1659 * less than twice the other. Furthermore, any negative difference indicates an
1660 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1661 * execute, so we have enough precision to compute the ratio of the differences.)
1662 */
1663static u32 get_cycle_time(struct fw_ohci *ohci)
1664{
1665 u32 c0, c1, c2;
1666 u32 t0, t1, t2;
1667 s32 diff01, diff12;
1668 int i;
1669
1670 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1671
1672 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1673 i = 0;
1674 c1 = c2;
1675 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1676 do {
1677 c0 = c1;
1678 c1 = c2;
1679 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1680 t0 = cycle_timer_ticks(c0);
1681 t1 = cycle_timer_ticks(c1);
1682 t2 = cycle_timer_ticks(c2);
1683 diff01 = t1 - t0;
1684 diff12 = t2 - t1;
1685 } while ((diff01 <= 0 || diff12 <= 0 ||
1686 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1687 && i++ < 20);
1688 }
1689
1690 return c2;
1691}
1692
1693/*
1694 * This function has to be called at least every 64 seconds. The bus_time
1695 * field stores not only the upper 25 bits of the BUS_TIME register but also
1696 * the most significant bit of the cycle timer in bit 6 so that we can detect
1697 * changes in this bit.
1698 */
1699static u32 update_bus_time(struct fw_ohci *ohci)
1700{
1701 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1702
1703 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1704 ohci->bus_time += 0x40;
1705
1706 return ohci->bus_time | cycle_time_seconds;
1707}
1708
Kristian Høgsberged568912006-12-19 19:58:35 -05001709static void bus_reset_tasklet(unsigned long data)
1710{
1711 struct fw_ohci *ohci = (struct fw_ohci *)data;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001712 int self_id_count, i, j, reg;
Kristian Høgsberged568912006-12-19 19:58:35 -05001713 int generation, new_generation;
1714 unsigned long flags;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001715 void *free_rom = NULL;
1716 dma_addr_t free_rom_bus = 0;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001717 bool is_new_root;
Kristian Høgsberged568912006-12-19 19:58:35 -05001718
1719 reg = reg_read(ohci, OHCI1394_NodeID);
1720 if (!(reg & OHCI1394_NodeID_idValid)) {
Stefan Richter02ff8f82007-08-30 00:11:40 +02001721 fw_notify("node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001722 return;
1723 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001724 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
1725 fw_notify("malconfigured bus\n");
1726 return;
1727 }
1728 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1729 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001730
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001731 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1732 if (!(ohci->is_root && is_new_root))
1733 reg_write(ohci, OHCI1394_LinkControlSet,
1734 OHCI1394_LinkControl_cycleMaster);
1735 ohci->is_root = is_new_root;
1736
Stefan Richterc8a9a492008-03-19 21:40:32 +01001737 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1738 if (reg & OHCI1394_SelfIDCount_selfIDError) {
1739 fw_notify("inconsistent self IDs\n");
1740 return;
1741 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001742 /*
1743 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001744 * bytes in the self ID receive buffer. Since we also receive
1745 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001746 * bit extra to get the actual number of self IDs.
1747 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001748 self_id_count = (reg >> 3) & 0xff;
1749 if (self_id_count == 0 || self_id_count > 252) {
Stefan Richter016bf3d2008-03-19 22:05:02 +01001750 fw_notify("inconsistent self IDs\n");
1751 return;
1752 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001753 generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001754 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001755
1756 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richterc8a9a492008-03-19 21:40:32 +01001757 if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
1758 fw_notify("inconsistent self IDs\n");
1759 return;
1760 }
Stefan Richter11bf20a2008-03-01 02:47:15 +01001761 ohci->self_id_buffer[j] =
1762 cond_le32_to_cpu(ohci->self_id_cpu[i]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001763 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001764 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001765
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001766 /*
1767 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001768 * problem we face is that a new bus reset can start while we
1769 * read out the self IDs from the DMA buffer. If this happens,
1770 * the DMA buffer will be overwritten with new self IDs and we
1771 * will read out inconsistent data. The OHCI specification
1772 * (section 11.2) recommends a technique similar to
1773 * linux/seqlock.h, where we remember the generation of the
1774 * self IDs in the buffer before reading them out and compare
1775 * it to the current generation after reading them out. If
1776 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001777 * of self IDs.
1778 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001779
1780 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1781 if (new_generation != generation) {
1782 fw_notify("recursive bus reset detected, "
1783 "discarding self ids\n");
1784 return;
1785 }
1786
1787 /* FIXME: Document how the locking works. */
1788 spin_lock_irqsave(&ohci->lock, flags);
1789
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001790 ohci->generation = -1; /* prevent AT packet queueing */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001791 context_stop(&ohci->at_request_ctx);
1792 context_stop(&ohci->at_response_ctx);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001793
1794 spin_unlock_irqrestore(&ohci->lock, flags);
1795
Stefan Richter78dec562011-01-01 15:15:40 +01001796 /*
1797 * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
1798 * packets in the AT queues and software needs to drain them.
1799 * Some OHCI 1.1 controllers (JMicron) apparently require this too.
1800 */
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001801 at_context_flush(&ohci->at_request_ctx);
1802 at_context_flush(&ohci->at_response_ctx);
1803
1804 spin_lock_irqsave(&ohci->lock, flags);
1805
1806 ohci->generation = generation;
Kristian Høgsberged568912006-12-19 19:58:35 -05001807 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
1808
Stefan Richter4a635592010-02-21 17:58:01 +01001809 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02001810 ohci->request_generation = generation;
1811
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001812 /*
1813 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05001814 * have to do it under the spinlock also. If a new config rom
1815 * was set up before this reset, the old one is now no longer
1816 * in use and we can free it. Update the config rom pointers
1817 * to point to the current config rom and clear the
Thomas Weber88393162010-03-16 11:47:56 +01001818 * next_config_rom pointer so a new update can take place.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001819 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001820
1821 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04001822 if (ohci->next_config_rom != ohci->config_rom) {
1823 free_rom = ohci->config_rom;
1824 free_rom_bus = ohci->config_rom_bus;
1825 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001826 ohci->config_rom = ohci->next_config_rom;
1827 ohci->config_rom_bus = ohci->next_config_rom_bus;
1828 ohci->next_config_rom = NULL;
1829
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001830 /*
1831 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05001832 * config_rom registers. Writing the header quadlet
1833 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001834 * do that last.
1835 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001836 reg_write(ohci, OHCI1394_BusOptions,
1837 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02001838 ohci->config_rom[0] = ohci->next_header;
1839 reg_write(ohci, OHCI1394_ConfigROMhdr,
1840 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05001841 }
1842
Stefan Richter080de8c2008-02-28 20:54:43 +01001843#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
1844 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
1845 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
1846#endif
1847
Kristian Høgsberged568912006-12-19 19:58:35 -05001848 spin_unlock_irqrestore(&ohci->lock, flags);
1849
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001850 if (free_rom)
1851 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
1852 free_rom, free_rom_bus);
1853
Stefan Richter08ddb2f2008-04-11 00:51:15 +02001854 log_selfids(ohci->node_id, generation,
1855 self_id_count, ohci->self_id_buffer);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001856
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001857 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Stefan Richterc8a94de2010-06-12 20:34:50 +02001858 self_id_count, ohci->self_id_buffer,
1859 ohci->csr_state_setclear_abdicate);
1860 ohci->csr_state_setclear_abdicate = false;
Kristian Høgsberged568912006-12-19 19:58:35 -05001861}
1862
1863static irqreturn_t irq_handler(int irq, void *data)
1864{
1865 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01001866 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05001867 int i;
1868
1869 event = reg_read(ohci, OHCI1394_IntEventClear);
1870
Stefan Richtera5159582007-06-09 19:31:14 +02001871 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05001872 return IRQ_NONE;
1873
Clemens Ladisch8327b372010-11-30 08:24:32 +01001874 /*
1875 * busReset and postedWriteErr must not be cleared yet
1876 * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
1877 */
1878 reg_write(ohci, OHCI1394_IntEventClear,
1879 event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001880 log_irqs(event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001881
1882 if (event & OHCI1394_selfIDComplete)
1883 tasklet_schedule(&ohci->bus_reset_tasklet);
1884
1885 if (event & OHCI1394_RQPkt)
1886 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
1887
1888 if (event & OHCI1394_RSPkt)
1889 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
1890
1891 if (event & OHCI1394_reqTxComplete)
1892 tasklet_schedule(&ohci->at_request_ctx.tasklet);
1893
1894 if (event & OHCI1394_respTxComplete)
1895 tasklet_schedule(&ohci->at_response_ctx.tasklet);
1896
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001897 if (event & OHCI1394_isochRx) {
1898 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
1899 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001900
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001901 while (iso_event) {
1902 i = ffs(iso_event) - 1;
1903 tasklet_schedule(
1904 &ohci->ir_context_list[i].context.tasklet);
1905 iso_event &= ~(1 << i);
1906 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001907 }
1908
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001909 if (event & OHCI1394_isochTx) {
1910 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
1911 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05001912
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01001913 while (iso_event) {
1914 i = ffs(iso_event) - 1;
1915 tasklet_schedule(
1916 &ohci->it_context_list[i].context.tasklet);
1917 iso_event &= ~(1 << i);
1918 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001919 }
1920
Jarod Wilson75f78322008-04-03 17:18:23 -04001921 if (unlikely(event & OHCI1394_regAccessFail))
1922 fw_error("Register access failure - "
1923 "please notify linux1394-devel@lists.sf.net\n");
1924
Clemens Ladisch8327b372010-11-30 08:24:32 +01001925 if (unlikely(event & OHCI1394_postedWriteErr)) {
1926 reg_read(ohci, OHCI1394_PostedWriteAddressHi);
1927 reg_read(ohci, OHCI1394_PostedWriteAddressLo);
1928 reg_write(ohci, OHCI1394_IntEventClear,
1929 OHCI1394_postedWriteErr);
Stefan Richtere524f6162007-08-20 21:58:30 +02001930 fw_error("PCI posted write error\n");
Clemens Ladisch8327b372010-11-30 08:24:32 +01001931 }
Stefan Richtere524f6162007-08-20 21:58:30 +02001932
Stefan Richterbb9f2202007-12-22 22:14:52 +01001933 if (unlikely(event & OHCI1394_cycleTooLong)) {
1934 if (printk_ratelimit())
1935 fw_notify("isochronous cycle too long\n");
1936 reg_write(ohci, OHCI1394_LinkControlSet,
1937 OHCI1394_LinkControl_cycleMaster);
1938 }
1939
Jay Fenlason5ed1f322009-11-17 12:29:17 -05001940 if (unlikely(event & OHCI1394_cycleInconsistent)) {
1941 /*
1942 * We need to clear this event bit in order to make
1943 * cycleMatch isochronous I/O work. In theory we should
1944 * stop active cycleMatch iso contexts now and restart
1945 * them at least two cycles later. (FIXME?)
1946 */
1947 if (printk_ratelimit())
1948 fw_notify("isochronous cycle inconsistent\n");
1949 }
1950
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001951 if (unlikely(event & OHCI1394_unrecoverableError))
1952 handle_dead_contexts(ohci);
1953
Clemens Ladischa48777e2010-06-10 08:33:07 +02001954 if (event & OHCI1394_cycle64Seconds) {
1955 spin_lock(&ohci->lock);
1956 update_bus_time(ohci);
1957 spin_unlock(&ohci->lock);
Clemens Ladische597e982010-11-30 08:24:19 +01001958 } else
1959 flush_writes(ohci);
Clemens Ladischa48777e2010-06-10 08:33:07 +02001960
Kristian Høgsberged568912006-12-19 19:58:35 -05001961 return IRQ_HANDLED;
1962}
1963
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001964static int software_reset(struct fw_ohci *ohci)
1965{
1966 int i;
1967
1968 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
1969
1970 for (i = 0; i < OHCI_LOOP_COUNT; i++) {
1971 if ((reg_read(ohci, OHCI1394_HCControlSet) &
1972 OHCI1394_HCControl_softReset) == 0)
1973 return 0;
1974 msleep(1);
1975 }
1976
1977 return -EBUSY;
1978}
1979
Stefan Richter8e859732009-10-08 00:41:59 +02001980static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
1981{
1982 size_t size = length * 4;
1983
1984 memcpy(dest, src, size);
1985 if (size < CONFIG_ROM_SIZE)
1986 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
1987}
1988
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001989static int configure_1394a_enhancements(struct fw_ohci *ohci)
1990{
1991 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02001992 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02001993
1994 /* Check if the driver should configure link and PHY. */
1995 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
1996 OHCI1394_HCControl_programPhyEnable))
1997 return 0;
1998
1999 /* Paranoia: check whether the PHY supports 1394a, too. */
2000 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02002001 ret = read_phy_reg(ohci, 2);
2002 if (ret < 0)
2003 return ret;
2004 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
2005 ret = read_paged_phy_reg(ohci, 1, 8);
2006 if (ret < 0)
2007 return ret;
2008 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002009 enable_1394a = true;
2010 }
2011
2012 if (ohci->quirks & QUIRK_NO_1394A)
2013 enable_1394a = false;
2014
2015 /* Configure PHY and link consistently. */
2016 if (enable_1394a) {
2017 clear = 0;
2018 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2019 } else {
2020 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2021 set = 0;
2022 }
Stefan Richter02d37be2010-07-08 16:09:06 +02002023 ret = update_phy_reg(ohci, 5, clear, set);
Stefan Richter35d999b2010-04-10 16:04:56 +02002024 if (ret < 0)
2025 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002026
2027 if (enable_1394a)
2028 offset = OHCI1394_HCControlSet;
2029 else
2030 offset = OHCI1394_HCControlClear;
2031 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
2032
2033 /* Clean up: configuration has been taken care of. */
2034 reg_write(ohci, OHCI1394_HCControlClear,
2035 OHCI1394_HCControl_programPhyEnable);
2036
2037 return 0;
2038}
2039
Stefan Richter8e859732009-10-08 00:41:59 +02002040static int ohci_enable(struct fw_card *card,
2041 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002042{
2043 struct fw_ohci *ohci = fw_ohci(card);
2044 struct pci_dev *dev = to_pci_dev(card->device);
Clemens Ladische91b2782010-06-10 08:40:49 +02002045 u32 lps, seconds, version, irqs;
Stefan Richter35d999b2010-04-10 16:04:56 +02002046 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002047
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002048 if (software_reset(ohci)) {
2049 fw_error("Failed to reset ohci card.\n");
2050 return -EBUSY;
2051 }
2052
2053 /*
2054 * Now enable LPS, which we need in order to start accessing
2055 * most of the registers. In fact, on some cards (ALI M5251),
2056 * accessing registers in the SClk domain without LPS enabled
2057 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04002058 * full link enabled. However, with some cards (well, at least
2059 * a JMicron PCIe card), we have to try again sometimes.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002060 */
2061 reg_write(ohci, OHCI1394_HCControlSet,
2062 OHCI1394_HCControl_LPS |
2063 OHCI1394_HCControl_postedWriteEnable);
2064 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04002065
2066 for (lps = 0, i = 0; !lps && i < 3; i++) {
2067 msleep(50);
2068 lps = reg_read(ohci, OHCI1394_HCControlSet) &
2069 OHCI1394_HCControl_LPS;
2070 }
2071
2072 if (!lps) {
2073 fw_error("Failed to set Link Power Status\n");
2074 return -EIO;
2075 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002076
2077 reg_write(ohci, OHCI1394_HCControlClear,
2078 OHCI1394_HCControl_noByteSwapData);
2079
Stefan Richteraffc9c22008-06-05 20:50:53 +02002080 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002081 reg_write(ohci, OHCI1394_LinkControlSet,
2082 OHCI1394_LinkControl_rcvSelfID |
Stefan Richterbf54e142010-07-16 22:25:51 +02002083 OHCI1394_LinkControl_rcvPhyPkt |
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002084 OHCI1394_LinkControl_cycleTimerEnable |
2085 OHCI1394_LinkControl_cycleMaster);
2086
2087 reg_write(ohci, OHCI1394_ATRetries,
2088 OHCI1394_MAX_AT_REQ_RETRIES |
2089 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
Clemens Ladisch27a23292010-06-10 08:34:13 +02002090 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
2091 (200 << 16));
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002092
Clemens Ladischa48777e2010-06-10 08:33:07 +02002093 seconds = lower_32_bits(get_seconds());
2094 reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
2095 ohci->bus_time = seconds & ~0x3f;
2096
Clemens Ladische91b2782010-06-10 08:40:49 +02002097 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2098 if (version >= OHCI_VERSION_1_1) {
2099 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
2100 0xfffffffe);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002101 card->broadcast_channel_auto_allocated = true;
Clemens Ladische91b2782010-06-10 08:40:49 +02002102 }
2103
Clemens Ladischa1a11322010-06-10 08:35:06 +02002104 /* Get implemented bits of the priority arbitration request counter. */
2105 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
2106 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
2107 reg_write(ohci, OHCI1394_FairnessControl, 0);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002108 card->priority_budget_implemented = ohci->pri_req_max != 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002109
2110 ar_context_run(&ohci->ar_request_ctx);
2111 ar_context_run(&ohci->ar_response_ctx);
2112
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002113 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
2114 reg_write(ohci, OHCI1394_IntEventClear, ~0);
2115 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002116
Stefan Richter35d999b2010-04-10 16:04:56 +02002117 ret = configure_1394a_enhancements(ohci);
2118 if (ret < 0)
2119 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002120
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002121 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02002122 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
2123 if (ret < 0)
2124 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002125
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002126 /*
2127 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05002128 * update mechanism described below in ohci_set_config_rom()
2129 * is not active. We have to update ConfigRomHeader and
2130 * BusOptions manually, and the write to ConfigROMmap takes
2131 * effect immediately. We tie this to the enabling of the
2132 * link, so we have a valid config rom before enabling - the
2133 * OHCI requires that ConfigROMhdr and BusOptions have valid
2134 * values before enabling.
2135 *
2136 * However, when the ConfigROMmap is written, some controllers
2137 * always read back quadlets 0 and 2 from the config rom to
2138 * the ConfigRomHeader and BusOptions registers on bus reset.
2139 * They shouldn't do that in this initial case where the link
2140 * isn't enabled. This means we have to use the same
2141 * workaround here, setting the bus header to 0 and then write
2142 * the right values in the bus reset tasklet.
2143 */
2144
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002145 if (config_rom) {
2146 ohci->next_config_rom =
2147 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2148 &ohci->next_config_rom_bus,
2149 GFP_KERNEL);
2150 if (ohci->next_config_rom == NULL)
2151 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002152
Stefan Richter8e859732009-10-08 00:41:59 +02002153 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002154 } else {
2155 /*
2156 * In the suspend case, config_rom is NULL, which
2157 * means that we just reuse the old config rom.
2158 */
2159 ohci->next_config_rom = ohci->config_rom;
2160 ohci->next_config_rom_bus = ohci->config_rom_bus;
2161 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002162
Stefan Richter8e859732009-10-08 00:41:59 +02002163 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05002164 ohci->next_config_rom[0] = 0;
2165 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002166 reg_write(ohci, OHCI1394_BusOptions,
2167 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05002168 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2169
2170 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
2171
Clemens Ladisch262444e2010-06-05 12:31:25 +02002172 if (!(ohci->quirks & QUIRK_NO_MSI))
2173 pci_enable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05002174 if (request_irq(dev->irq, irq_handler,
Clemens Ladisch262444e2010-06-05 12:31:25 +02002175 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
2176 ohci_driver_name, ohci)) {
2177 fw_error("Failed to allocate interrupt %d.\n", dev->irq);
2178 pci_disable_msi(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05002179 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2180 ohci->config_rom, ohci->config_rom_bus);
2181 return -EIO;
2182 }
2183
Stefan Richter148c7862010-06-05 11:46:49 +02002184 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
2185 OHCI1394_RQPkt | OHCI1394_RSPkt |
2186 OHCI1394_isochTx | OHCI1394_isochRx |
2187 OHCI1394_postedWriteErr |
2188 OHCI1394_selfIDComplete |
2189 OHCI1394_regAccessFail |
Clemens Ladischa48777e2010-06-10 08:33:07 +02002190 OHCI1394_cycle64Seconds |
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002191 OHCI1394_cycleInconsistent |
2192 OHCI1394_unrecoverableError |
2193 OHCI1394_cycleTooLong |
Stefan Richter148c7862010-06-05 11:46:49 +02002194 OHCI1394_masterIntEnable;
2195 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
2196 irqs |= OHCI1394_busReset;
2197 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
2198
Kristian Høgsberged568912006-12-19 19:58:35 -05002199 reg_write(ohci, OHCI1394_HCControlSet,
2200 OHCI1394_HCControl_linkEnable |
2201 OHCI1394_HCControl_BIBimageValid);
2202 flush_writes(ohci);
2203
Stefan Richter02d37be2010-07-08 16:09:06 +02002204 /* We are ready to go, reset bus to finish initialization. */
2205 fw_schedule_bus_reset(&ohci->card, false, true);
Kristian Høgsberged568912006-12-19 19:58:35 -05002206
2207 return 0;
2208}
2209
Stefan Richter53dca512008-12-14 21:47:04 +01002210static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02002211 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002212{
2213 struct fw_ohci *ohci;
2214 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002215 int ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05002216 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01002217 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05002218
2219 ohci = fw_ohci(card);
2220
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002221 /*
2222 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05002223 * mechanism is a bit tricky, but easy enough to use. See
2224 * section 5.5.6 in the OHCI specification.
2225 *
2226 * The OHCI controller caches the new config rom address in a
2227 * shadow register (ConfigROMmapNext) and needs a bus reset
2228 * for the changes to take place. When the bus reset is
2229 * detected, the controller loads the new values for the
2230 * ConfigRomHeader and BusOptions registers from the specified
2231 * config rom and loads ConfigROMmap from the ConfigROMmapNext
2232 * shadow register. All automatically and atomically.
2233 *
2234 * Now, there's a twist to this story. The automatic load of
2235 * ConfigRomHeader and BusOptions doesn't honor the
2236 * noByteSwapData bit, so with a be32 config rom, the
2237 * controller will load be32 values in to these registers
2238 * during the atomic update, even on litte endian
2239 * architectures. The workaround we use is to put a 0 in the
2240 * header quadlet; 0 is endian agnostic and means that the
2241 * config rom isn't ready yet. In the bus reset tasklet we
2242 * then set up the real values for the two registers.
2243 *
2244 * We use ohci->lock to avoid racing with the code that sets
2245 * ohci->next_config_rom to NULL (see bus_reset_tasklet).
2246 */
2247
2248 next_config_rom =
2249 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2250 &next_config_rom_bus, GFP_KERNEL);
2251 if (next_config_rom == NULL)
2252 return -ENOMEM;
2253
2254 spin_lock_irqsave(&ohci->lock, flags);
2255
2256 if (ohci->next_config_rom == NULL) {
2257 ohci->next_config_rom = next_config_rom;
2258 ohci->next_config_rom_bus = next_config_rom_bus;
2259
Stefan Richter8e859732009-10-08 00:41:59 +02002260 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberged568912006-12-19 19:58:35 -05002261
2262 ohci->next_header = config_rom[0];
2263 ohci->next_config_rom[0] = 0;
2264
2265 reg_write(ohci, OHCI1394_ConfigROMmap,
2266 ohci->next_config_rom_bus);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002267 ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002268 }
2269
2270 spin_unlock_irqrestore(&ohci->lock, flags);
2271
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002272 /*
2273 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05002274 * effect. We clean up the old config rom memory and DMA
2275 * mappings in the bus reset tasklet, since the OHCI
2276 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002277 * takes effect.
2278 */
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002279 if (ret == 0)
Stefan Richter02d37be2010-07-08 16:09:06 +02002280 fw_schedule_bus_reset(&ohci->card, true, true);
Stefan Richter4eaff7d2007-07-25 19:18:08 +02002281 else
2282 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2283 next_config_rom, next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05002284
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002285 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002286}
2287
2288static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
2289{
2290 struct fw_ohci *ohci = fw_ohci(card);
2291
2292 at_context_transmit(&ohci->at_request_ctx, packet);
2293}
2294
2295static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
2296{
2297 struct fw_ohci *ohci = fw_ohci(card);
2298
2299 at_context_transmit(&ohci->at_response_ctx, packet);
2300}
2301
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002302static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
2303{
2304 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002305 struct context *ctx = &ohci->at_request_ctx;
2306 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002307 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002308
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002309 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002310
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002311 if (packet->ack != 0)
2312 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002313
Stefan Richter19593ff2009-10-14 20:40:10 +02002314 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01002315 dma_unmap_single(ohci->card.device, packet->payload_bus,
2316 packet->payload_length, DMA_TO_DEVICE);
2317
Stefan Richterad3c0fe2008-03-20 22:04:36 +01002318 log_ar_at_event('T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002319 driver_data->packet = NULL;
2320 packet->ack = RCODE_CANCELLED;
2321 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002322 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002323 out:
2324 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002325
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002326 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002327}
2328
Stefan Richter53dca512008-12-14 21:47:04 +01002329static int ohci_enable_phys_dma(struct fw_card *card,
2330 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05002331{
Stefan Richter080de8c2008-02-28 20:54:43 +01002332#ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
2333 return 0;
2334#else
Kristian Høgsberged568912006-12-19 19:58:35 -05002335 struct fw_ohci *ohci = fw_ohci(card);
2336 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002337 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002338
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002339 /*
2340 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2341 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2342 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002343
2344 spin_lock_irqsave(&ohci->lock, flags);
2345
2346 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002347 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05002348 goto out;
2349 }
2350
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002351 /*
2352 * Note, if the node ID contains a non-local bus ID, physical DMA is
2353 * enabled for _all_ nodes on remote buses.
2354 */
Stefan Richter907293d2007-01-23 21:11:43 +01002355
2356 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2357 if (n < 32)
2358 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2359 else
2360 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2361
Kristian Høgsberged568912006-12-19 19:58:35 -05002362 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002363 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01002364 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002365
2366 return ret;
Stefan Richter080de8c2008-02-28 20:54:43 +01002367#endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
Kristian Høgsberged568912006-12-19 19:58:35 -05002368}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002369
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002370static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002371{
2372 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002373 unsigned long flags;
2374 u32 value;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002375
Clemens Ladisch60d32972010-06-10 08:24:35 +02002376 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002377 case CSR_STATE_CLEAR:
2378 case CSR_STATE_SET:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002379 if (ohci->is_root &&
2380 (reg_read(ohci, OHCI1394_LinkControlSet) &
2381 OHCI1394_LinkControl_cycleMaster))
Stefan Richterc8a94de2010-06-12 20:34:50 +02002382 value = CSR_STATE_BIT_CMSTR;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002383 else
Stefan Richterc8a94de2010-06-12 20:34:50 +02002384 value = 0;
2385 if (ohci->csr_state_setclear_abdicate)
2386 value |= CSR_STATE_BIT_ABDICATE;
Stefan Richter4a9bde92010-02-20 22:24:43 +01002387
Stefan Richterc8a94de2010-06-12 20:34:50 +02002388 return value;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002389
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002390 case CSR_NODE_IDS:
2391 return reg_read(ohci, OHCI1394_NodeID) << 16;
2392
Clemens Ladisch60d32972010-06-10 08:24:35 +02002393 case CSR_CYCLE_TIME:
2394 return get_cycle_time(ohci);
2395
Clemens Ladischa48777e2010-06-10 08:33:07 +02002396 case CSR_BUS_TIME:
2397 /*
2398 * We might be called just after the cycle timer has wrapped
2399 * around but just before the cycle64Seconds handler, so we
2400 * better check here, too, if the bus time needs to be updated.
2401 */
2402 spin_lock_irqsave(&ohci->lock, flags);
2403 value = update_bus_time(ohci);
2404 spin_unlock_irqrestore(&ohci->lock, flags);
2405 return value;
2406
Clemens Ladisch27a23292010-06-10 08:34:13 +02002407 case CSR_BUSY_TIMEOUT:
2408 value = reg_read(ohci, OHCI1394_ATRetries);
2409 return (value >> 4) & 0x0ffff00f;
2410
Clemens Ladischa1a11322010-06-10 08:35:06 +02002411 case CSR_PRIORITY_BUDGET:
2412 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2413 (ohci->pri_req_max << 8);
2414
Clemens Ladisch60d32972010-06-10 08:24:35 +02002415 default:
2416 WARN_ON(1);
2417 return 0;
Clemens Ladischb6775322010-01-20 09:58:02 +01002418 }
Clemens Ladisch60d32972010-06-10 08:24:35 +02002419}
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002420
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002421static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002422{
2423 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002424 unsigned long flags;
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002425
2426 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002427 case CSR_STATE_CLEAR:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002428 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2429 reg_write(ohci, OHCI1394_LinkControlClear,
2430 OHCI1394_LinkControl_cycleMaster);
2431 flush_writes(ohci);
2432 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002433 if (value & CSR_STATE_BIT_ABDICATE)
2434 ohci->csr_state_setclear_abdicate = false;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002435 break;
2436
2437 case CSR_STATE_SET:
2438 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2439 reg_write(ohci, OHCI1394_LinkControlSet,
2440 OHCI1394_LinkControl_cycleMaster);
2441 flush_writes(ohci);
2442 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002443 if (value & CSR_STATE_BIT_ABDICATE)
2444 ohci->csr_state_setclear_abdicate = true;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002445 break;
2446
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002447 case CSR_NODE_IDS:
2448 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2449 flush_writes(ohci);
2450 break;
2451
Clemens Ladisch9ab50712010-06-10 08:26:48 +02002452 case CSR_CYCLE_TIME:
2453 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2454 reg_write(ohci, OHCI1394_IntEventSet,
2455 OHCI1394_cycleInconsistent);
2456 flush_writes(ohci);
2457 break;
2458
Clemens Ladischa48777e2010-06-10 08:33:07 +02002459 case CSR_BUS_TIME:
2460 spin_lock_irqsave(&ohci->lock, flags);
2461 ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
2462 spin_unlock_irqrestore(&ohci->lock, flags);
2463 break;
2464
Clemens Ladisch27a23292010-06-10 08:34:13 +02002465 case CSR_BUSY_TIMEOUT:
2466 value = (value & 0xf) | ((value & 0xf) << 4) |
2467 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2468 reg_write(ohci, OHCI1394_ATRetries, value);
2469 flush_writes(ohci);
2470 break;
2471
Clemens Ladischa1a11322010-06-10 08:35:06 +02002472 case CSR_PRIORITY_BUDGET:
2473 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2474 flush_writes(ohci);
2475 break;
2476
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002477 default:
2478 WARN_ON(1);
2479 break;
2480 }
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002481}
2482
David Moore1aa292b2008-07-22 23:23:40 -07002483static void copy_iso_headers(struct iso_context *ctx, void *p)
2484{
2485 int i = ctx->header_length;
2486
2487 if (i + ctx->base.header_size > PAGE_SIZE)
2488 return;
2489
2490 /*
2491 * The iso header is byteswapped to little endian by
2492 * the controller, but the remaining header quadlets
2493 * are big endian. We want to present all the headers
2494 * as big endian, so we have to swap the first quadlet.
2495 */
2496 if (ctx->base.header_size > 0)
2497 *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
2498 if (ctx->base.header_size > 4)
2499 *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
2500 if (ctx->base.header_size > 8)
2501 memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
2502 ctx->header_length += ctx->base.header_size;
2503}
2504
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002505static int handle_ir_packet_per_buffer(struct context *context,
2506 struct descriptor *d,
2507 struct descriptor *last)
2508{
2509 struct iso_context *ctx =
2510 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002511 struct descriptor *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002512 __le32 *ir_header;
David Moorebcee8932007-12-19 15:26:38 -05002513 void *p;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002514
Stefan Richter872e3302010-07-29 18:19:22 +02002515 for (pd = d; pd <= last; pd++)
David Moorebcee8932007-12-19 15:26:38 -05002516 if (pd->transfer_status)
2517 break;
David Moorebcee8932007-12-19 15:26:38 -05002518 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002519 /* Descriptor(s) not done yet, stop iteration */
2520 return 0;
2521
David Moore1aa292b2008-07-22 23:23:40 -07002522 p = last + 1;
2523 copy_iso_headers(ctx, p);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002524
David Moorebcee8932007-12-19 15:26:38 -05002525 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
2526 ir_header = (__le32 *) p;
Stefan Richter872e3302010-07-29 18:19:22 +02002527 ctx->base.callback.sc(&ctx->base,
2528 le32_to_cpu(ir_header[0]) & 0xffff,
2529 ctx->header_length, ctx->header,
2530 ctx->base.callback_data);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002531 ctx->header_length = 0;
2532 }
2533
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002534 return 1;
2535}
2536
Stefan Richter872e3302010-07-29 18:19:22 +02002537/* d == last because each descriptor block is only a single descriptor. */
2538static int handle_ir_buffer_fill(struct context *context,
2539 struct descriptor *d,
2540 struct descriptor *last)
2541{
2542 struct iso_context *ctx =
2543 container_of(context, struct iso_context, context);
2544
2545 if (!last->transfer_status)
2546 /* Descriptor(s) not done yet, stop iteration */
2547 return 0;
2548
2549 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
2550 ctx->base.callback.mc(&ctx->base,
2551 le32_to_cpu(last->data_address) +
2552 le16_to_cpu(last->req_count) -
2553 le16_to_cpu(last->res_count),
2554 ctx->base.callback_data);
2555
2556 return 1;
2557}
2558
Kristian Høgsberg30200732007-02-16 17:34:39 -05002559static int handle_it_packet(struct context *context,
2560 struct descriptor *d,
2561 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002562{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002563 struct iso_context *ctx =
2564 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002565 int i;
2566 struct descriptor *pd;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002567
Jay Fenlason31769ce2009-11-21 00:05:56 +01002568 for (pd = d; pd <= last; pd++)
2569 if (pd->transfer_status)
2570 break;
2571 if (pd > last)
2572 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002573 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002574
Jay Fenlason31769ce2009-11-21 00:05:56 +01002575 i = ctx->header_length;
2576 if (i + 4 < PAGE_SIZE) {
2577 /* Present this value as big-endian to match the receive code */
2578 *(__be32 *)(ctx->header + i) = cpu_to_be32(
2579 ((u32)le16_to_cpu(pd->transfer_status) << 16) |
2580 le16_to_cpu(pd->res_count));
2581 ctx->header_length += 4;
2582 }
2583 if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
Stefan Richter872e3302010-07-29 18:19:22 +02002584 ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
2585 ctx->header_length, ctx->header,
2586 ctx->base.callback_data);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002587 ctx->header_length = 0;
2588 }
Kristian Høgsberg30200732007-02-16 17:34:39 -05002589 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002590}
2591
Stefan Richter872e3302010-07-29 18:19:22 +02002592static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
2593{
2594 u32 hi = channels >> 32, lo = channels;
2595
2596 reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
2597 reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
2598 reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
2599 reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
2600 mmiowb();
2601 ohci->mc_channels = channels;
2602}
2603
Stefan Richter53dca512008-12-14 21:47:04 +01002604static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002605 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002606{
2607 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter872e3302010-07-29 18:19:22 +02002608 struct iso_context *uninitialized_var(ctx);
2609 descriptor_callback_t uninitialized_var(callback);
2610 u64 *uninitialized_var(channels);
2611 u32 *uninitialized_var(mask), uninitialized_var(regs);
Kristian Høgsberged568912006-12-19 19:58:35 -05002612 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02002613 int index, ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05002614
2615 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02002616
2617 switch (type) {
2618 case FW_ISO_CONTEXT_TRANSMIT:
2619 mask = &ohci->it_context_mask;
2620 callback = handle_it_packet;
2621 index = ffs(*mask) - 1;
2622 if (index >= 0) {
2623 *mask &= ~(1 << index);
2624 regs = OHCI1394_IsoXmitContextBase(index);
2625 ctx = &ohci->it_context_list[index];
2626 }
2627 break;
2628
2629 case FW_ISO_CONTEXT_RECEIVE:
2630 channels = &ohci->ir_context_channels;
2631 mask = &ohci->ir_context_mask;
2632 callback = handle_ir_packet_per_buffer;
2633 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2634 if (index >= 0) {
2635 *channels &= ~(1ULL << channel);
2636 *mask &= ~(1 << index);
2637 regs = OHCI1394_IsoRcvContextBase(index);
2638 ctx = &ohci->ir_context_list[index];
2639 }
2640 break;
2641
2642 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2643 mask = &ohci->ir_context_mask;
2644 callback = handle_ir_buffer_fill;
2645 index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
2646 if (index >= 0) {
2647 ohci->mc_allocated = true;
2648 *mask &= ~(1 << index);
2649 regs = OHCI1394_IsoRcvContextBase(index);
2650 ctx = &ohci->ir_context_list[index];
2651 }
2652 break;
2653
2654 default:
2655 index = -1;
2656 ret = -ENOSYS;
Stefan Richter4817ed22008-12-21 16:39:46 +01002657 }
Stefan Richter872e3302010-07-29 18:19:22 +02002658
Kristian Høgsberged568912006-12-19 19:58:35 -05002659 spin_unlock_irqrestore(&ohci->lock, flags);
2660
2661 if (index < 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002662 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002663
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002664 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002665 ctx->header_length = 0;
2666 ctx->header = (void *) __get_free_page(GFP_KERNEL);
Stefan Richter872e3302010-07-29 18:19:22 +02002667 if (ctx->header == NULL) {
2668 ret = -ENOMEM;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002669 goto out;
Stefan Richter872e3302010-07-29 18:19:22 +02002670 }
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002671 ret = context_init(&ctx->context, ohci, regs, callback);
2672 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002673 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05002674
Stefan Richter872e3302010-07-29 18:19:22 +02002675 if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
2676 set_multichannel_mask(ohci, 0);
2677
Kristian Høgsberged568912006-12-19 19:58:35 -05002678 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002679
2680 out_with_header:
2681 free_page((unsigned long)ctx->header);
2682 out:
2683 spin_lock_irqsave(&ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02002684
2685 switch (type) {
2686 case FW_ISO_CONTEXT_RECEIVE:
2687 *channels |= 1ULL << channel;
2688 break;
2689
2690 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2691 ohci->mc_allocated = false;
2692 break;
2693 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002694 *mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02002695
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002696 spin_unlock_irqrestore(&ohci->lock, flags);
2697
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002698 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05002699}
2700
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04002701static int ohci_start_iso(struct fw_iso_context *base,
2702 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05002703{
Stefan Richter373b2ed2007-03-04 14:45:18 +01002704 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05002705 struct fw_ohci *ohci = ctx->context.ohci;
Stefan Richter872e3302010-07-29 18:19:22 +02002706 u32 control = IR_CONTEXT_ISOCH_HEADER, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05002707 int index;
2708
Clemens Ladisch44b74d92011-02-23 09:27:40 +01002709 /* the controller cannot start without any queued packets */
2710 if (ctx->context.last->branch_address == 0)
2711 return -ENODATA;
2712
Stefan Richter872e3302010-07-29 18:19:22 +02002713 switch (ctx->base.type) {
2714 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002715 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002716 match = 0;
2717 if (cycle >= 0)
2718 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002719 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05002720
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002721 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
2722 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002723 context_run(&ctx->context, match);
Stefan Richter872e3302010-07-29 18:19:22 +02002724 break;
2725
2726 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2727 control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
2728 /* fall through */
2729 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002730 index = ctx - ohci->ir_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002731 match = (tags << 28) | (sync << 8) | ctx->base.channel;
2732 if (cycle >= 0) {
2733 match |= (cycle & 0x07fff) << 12;
2734 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
2735 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002736
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002737 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
2738 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002739 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04002740 context_run(&ctx->context, control);
Maxim Levitskydd237362010-11-29 04:09:50 +02002741
2742 ctx->sync = sync;
2743 ctx->tags = tags;
2744
Stefan Richter872e3302010-07-29 18:19:22 +02002745 break;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05002746 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002747
2748 return 0;
2749}
2750
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002751static int ohci_stop_iso(struct fw_iso_context *base)
2752{
2753 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002754 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002755 int index;
2756
Stefan Richter872e3302010-07-29 18:19:22 +02002757 switch (ctx->base.type) {
2758 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002759 index = ctx - ohci->it_context_list;
2760 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02002761 break;
2762
2763 case FW_ISO_CONTEXT_RECEIVE:
2764 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002765 index = ctx - ohci->ir_context_list;
2766 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02002767 break;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002768 }
2769 flush_writes(ohci);
2770 context_stop(&ctx->context);
Clemens Ladische81cbeb2011-02-16 10:32:11 +01002771 tasklet_kill(&ctx->context.tasklet);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002772
2773 return 0;
2774}
2775
Kristian Høgsberged568912006-12-19 19:58:35 -05002776static void ohci_free_iso_context(struct fw_iso_context *base)
2777{
2778 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01002779 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05002780 unsigned long flags;
2781 int index;
2782
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002783 ohci_stop_iso(base);
2784 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05002785 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05002786
Kristian Høgsberged568912006-12-19 19:58:35 -05002787 spin_lock_irqsave(&ohci->lock, flags);
2788
Stefan Richter872e3302010-07-29 18:19:22 +02002789 switch (base->type) {
2790 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberged568912006-12-19 19:58:35 -05002791 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002792 ohci->it_context_mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02002793 break;
2794
2795 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberged568912006-12-19 19:58:35 -05002796 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05002797 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01002798 ohci->ir_context_channels |= 1ULL << base->channel;
Stefan Richter872e3302010-07-29 18:19:22 +02002799 break;
2800
2801 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2802 index = ctx - ohci->ir_context_list;
2803 ohci->ir_context_mask |= 1 << index;
2804 ohci->ir_context_channels |= ohci->mc_channels;
2805 ohci->mc_channels = 0;
2806 ohci->mc_allocated = false;
2807 break;
Kristian Høgsberged568912006-12-19 19:58:35 -05002808 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002809
2810 spin_unlock_irqrestore(&ohci->lock, flags);
2811}
2812
Stefan Richter872e3302010-07-29 18:19:22 +02002813static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
Kristian Høgsberged568912006-12-19 19:58:35 -05002814{
Stefan Richter872e3302010-07-29 18:19:22 +02002815 struct fw_ohci *ohci = fw_ohci(base->card);
2816 unsigned long flags;
2817 int ret;
2818
2819 switch (base->type) {
2820 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2821
2822 spin_lock_irqsave(&ohci->lock, flags);
2823
2824 /* Don't allow multichannel to grab other contexts' channels. */
2825 if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
2826 *channels = ohci->ir_context_channels;
2827 ret = -EBUSY;
2828 } else {
2829 set_multichannel_mask(ohci, *channels);
2830 ret = 0;
2831 }
2832
2833 spin_unlock_irqrestore(&ohci->lock, flags);
2834
2835 break;
2836 default:
2837 ret = -EINVAL;
2838 }
2839
2840 return ret;
2841}
2842
Maxim Levitskydd237362010-11-29 04:09:50 +02002843#ifdef CONFIG_PM
2844static void ohci_resume_iso_dma(struct fw_ohci *ohci)
2845{
2846 int i;
2847 struct iso_context *ctx;
2848
2849 for (i = 0 ; i < ohci->n_ir ; i++) {
2850 ctx = &ohci->ir_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01002851 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02002852 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
2853 }
2854
2855 for (i = 0 ; i < ohci->n_it ; i++) {
2856 ctx = &ohci->it_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01002857 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02002858 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
2859 }
2860}
2861#endif
2862
Stefan Richter872e3302010-07-29 18:19:22 +02002863static int queue_iso_transmit(struct iso_context *ctx,
2864 struct fw_iso_packet *packet,
2865 struct fw_iso_buffer *buffer,
2866 unsigned long payload)
2867{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002868 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05002869 struct fw_iso_packet *p;
2870 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002871 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05002872 u32 z, header_z, payload_z, irq;
2873 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05002874 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05002875
Kristian Høgsberged568912006-12-19 19:58:35 -05002876 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002877 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05002878
2879 if (p->skip)
2880 z = 1;
2881 else
2882 z = 2;
2883 if (p->header_length > 0)
2884 z++;
2885
2886 /* Determine the first page the payload isn't contained in. */
2887 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
2888 if (p->payload_length > 0)
2889 payload_z = end_page - (payload_index >> PAGE_SHIFT);
2890 else
2891 payload_z = 0;
2892
2893 z += payload_z;
2894
2895 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002896 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002897
Kristian Høgsberg30200732007-02-16 17:34:39 -05002898 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
2899 if (d == NULL)
2900 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002901
2902 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002903 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05002904 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01002905 /*
2906 * Link the skip address to this descriptor itself. This causes
2907 * a context to skip a cycle whenever lost cycles or FIFO
2908 * overruns occur, without dropping the data. The application
2909 * should then decide whether this is an error condition or not.
2910 * FIXME: Make the context's cycle-lost behaviour configurable?
2911 */
2912 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002913
2914 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002915 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
2916 IT_HEADER_TAG(p->tag) |
2917 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
2918 IT_HEADER_CHANNEL(ctx->base.channel) |
2919 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05002920 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002921 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05002922 p->payload_length));
2923 }
2924
2925 if (p->header_length > 0) {
2926 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04002927 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05002928 memcpy(&d[z], p->header, p->header_length);
2929 }
2930
2931 pd = d + z - payload_z;
2932 payload_end_index = payload_index + p->payload_length;
2933 for (i = 0; i < payload_z; i++) {
2934 page = payload_index >> PAGE_SHIFT;
2935 offset = payload_index & ~PAGE_MASK;
2936 next_page_index = (page + 1) << PAGE_SHIFT;
2937 length =
2938 min(next_page_index, payload_end_index) - payload_index;
2939 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05002940
2941 page_bus = page_private(buffer->pages[page]);
2942 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05002943
2944 payload_index += length;
2945 }
2946
Kristian Høgsberged568912006-12-19 19:58:35 -05002947 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002948 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05002949 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002950 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05002951
Kristian Høgsberg30200732007-02-16 17:34:39 -05002952 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04002953 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
2954 DESCRIPTOR_STATUS |
2955 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05002956 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05002957
Kristian Høgsberg30200732007-02-16 17:34:39 -05002958 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05002959
2960 return 0;
2961}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002962
Stefan Richter872e3302010-07-29 18:19:22 +02002963static int queue_iso_packet_per_buffer(struct iso_context *ctx,
2964 struct fw_iso_packet *packet,
2965 struct fw_iso_buffer *buffer,
2966 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002967{
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05002968 struct descriptor *d, *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002969 dma_addr_t d_bus, page_bus;
2970 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05002971 int i, j, length;
2972 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002973
2974 /*
David Moore1aa292b2008-07-22 23:23:40 -07002975 * The OHCI controller puts the isochronous header and trailer in the
2976 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002977 */
Stefan Richter872e3302010-07-29 18:19:22 +02002978 packet_count = packet->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07002979 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002980
2981 /* Get header size in number of descriptors. */
2982 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
2983 page = payload >> PAGE_SHIFT;
2984 offset = payload & ~PAGE_MASK;
Stefan Richter872e3302010-07-29 18:19:22 +02002985 payload_per_buffer = packet->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002986
2987 for (i = 0; i < packet_count; i++) {
2988 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05002989 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002990 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05002991 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002992 if (d == NULL)
2993 return -ENOMEM;
2994
David Moorebcee8932007-12-19 15:26:38 -05002995 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
2996 DESCRIPTOR_INPUT_MORE);
Stefan Richter872e3302010-07-29 18:19:22 +02002997 if (packet->skip && i == 0)
David Moorebcee8932007-12-19 15:26:38 -05002998 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002999 d->req_count = cpu_to_le16(header_size);
3000 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05003001 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003002 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
3003
David Moorebcee8932007-12-19 15:26:38 -05003004 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003005 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05003006 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003007 pd++;
David Moorebcee8932007-12-19 15:26:38 -05003008 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3009 DESCRIPTOR_INPUT_MORE);
3010
3011 if (offset + rest < PAGE_SIZE)
3012 length = rest;
3013 else
3014 length = PAGE_SIZE - offset;
3015 pd->req_count = cpu_to_le16(length);
3016 pd->res_count = pd->req_count;
3017 pd->transfer_status = 0;
3018
3019 page_bus = page_private(buffer->pages[page]);
3020 pd->data_address = cpu_to_le32(page_bus + offset);
3021
3022 offset = (offset + length) & ~PAGE_MASK;
3023 rest -= length;
3024 if (offset == 0)
3025 page++;
3026 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003027 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3028 DESCRIPTOR_INPUT_LAST |
3029 DESCRIPTOR_BRANCH_ALWAYS);
Stefan Richter872e3302010-07-29 18:19:22 +02003030 if (packet->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003031 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3032
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003033 context_append(&ctx->context, d, z, header_z);
3034 }
3035
3036 return 0;
3037}
3038
Stefan Richter872e3302010-07-29 18:19:22 +02003039static int queue_iso_buffer_fill(struct iso_context *ctx,
3040 struct fw_iso_packet *packet,
3041 struct fw_iso_buffer *buffer,
3042 unsigned long payload)
3043{
3044 struct descriptor *d;
3045 dma_addr_t d_bus, page_bus;
3046 int page, offset, rest, z, i, length;
3047
3048 page = payload >> PAGE_SHIFT;
3049 offset = payload & ~PAGE_MASK;
3050 rest = packet->payload_length;
3051
3052 /* We need one descriptor for each page in the buffer. */
3053 z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
3054
3055 if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
3056 return -EFAULT;
3057
3058 for (i = 0; i < z; i++) {
3059 d = context_get_descriptors(&ctx->context, 1, &d_bus);
3060 if (d == NULL)
3061 return -ENOMEM;
3062
3063 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
3064 DESCRIPTOR_BRANCH_ALWAYS);
3065 if (packet->skip && i == 0)
3066 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
3067 if (packet->interrupt && i == z - 1)
3068 d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3069
3070 if (offset + rest < PAGE_SIZE)
3071 length = rest;
3072 else
3073 length = PAGE_SIZE - offset;
3074 d->req_count = cpu_to_le16(length);
3075 d->res_count = d->req_count;
3076 d->transfer_status = 0;
3077
3078 page_bus = page_private(buffer->pages[page]);
3079 d->data_address = cpu_to_le32(page_bus + offset);
3080
3081 rest -= length;
3082 offset = 0;
3083 page++;
3084
3085 context_append(&ctx->context, d, 1, 0);
3086 }
3087
3088 return 0;
3089}
3090
Stefan Richter53dca512008-12-14 21:47:04 +01003091static int ohci_queue_iso(struct fw_iso_context *base,
3092 struct fw_iso_packet *packet,
3093 struct fw_iso_buffer *buffer,
3094 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003095{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003096 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05003097 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02003098 int ret = -ENOSYS;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003099
David Moorefe5ca632008-01-06 17:21:41 -05003100 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02003101 switch (base->type) {
3102 case FW_ISO_CONTEXT_TRANSMIT:
3103 ret = queue_iso_transmit(ctx, packet, buffer, payload);
3104 break;
3105 case FW_ISO_CONTEXT_RECEIVE:
3106 ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
3107 break;
3108 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3109 ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
3110 break;
3111 }
David Moorefe5ca632008-01-06 17:21:41 -05003112 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
3113
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003114 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003115}
3116
Stefan Richter21ebcd12007-01-14 15:29:07 +01003117static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003118 .enable = ohci_enable,
Stefan Richter02d37be2010-07-08 16:09:06 +02003119 .read_phy_reg = ohci_read_phy_reg,
Kristian Høgsberged568912006-12-19 19:58:35 -05003120 .update_phy_reg = ohci_update_phy_reg,
3121 .set_config_rom = ohci_set_config_rom,
3122 .send_request = ohci_send_request,
3123 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05003124 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05003125 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter0fcff4e2010-06-12 20:35:52 +02003126 .read_csr = ohci_read_csr,
3127 .write_csr = ohci_write_csr,
Kristian Høgsberged568912006-12-19 19:58:35 -05003128
3129 .allocate_iso_context = ohci_allocate_iso_context,
3130 .free_iso_context = ohci_free_iso_context,
Stefan Richter872e3302010-07-29 18:19:22 +02003131 .set_iso_channels = ohci_set_iso_channels,
Kristian Høgsberged568912006-12-19 19:58:35 -05003132 .queue_iso = ohci_queue_iso,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05003133 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003134 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05003135};
3136
Stefan Richter2ed0f182008-03-01 12:35:29 +01003137#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02003138static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003139{
3140 if (machine_is(powermac)) {
3141 struct device_node *ofn = pci_device_to_OF_node(dev);
3142
3143 if (ofn) {
3144 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
3145 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
3146 }
3147 }
3148}
3149
Stefan Richter5da3dac2010-04-02 14:05:02 +02003150static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003151{
3152 if (machine_is(powermac)) {
3153 struct device_node *ofn = pci_device_to_OF_node(dev);
3154
3155 if (ofn) {
3156 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
3157 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
3158 }
3159 }
3160}
3161#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02003162static inline void pmac_ohci_on(struct pci_dev *dev) {}
3163static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01003164#endif /* CONFIG_PPC_PMAC */
3165
Stefan Richter53dca512008-12-14 21:47:04 +01003166static int __devinit pci_probe(struct pci_dev *dev,
3167 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05003168{
3169 struct fw_ohci *ohci;
Stefan Richteraa0170f2010-10-17 14:09:12 +02003170 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05003171 u64 guid;
Maxim Levitskydd237362010-11-29 04:09:50 +02003172 int i, err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003173 size_t size;
3174
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003175 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05003176 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01003177 err = -ENOMEM;
3178 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05003179 }
3180
3181 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
3182
Stefan Richter5da3dac2010-04-02 14:05:02 +02003183 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01003184
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003185 err = pci_enable_device(dev);
3186 if (err) {
Stefan Richter7007a072008-10-26 09:50:31 +01003187 fw_error("Failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01003188 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05003189 }
3190
3191 pci_set_master(dev);
3192 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
3193 pci_set_drvdata(dev, ohci);
3194
3195 spin_lock_init(&ohci->lock);
Stefan Richter02d37be2010-07-08 16:09:06 +02003196 mutex_init(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -05003197
3198 tasklet_init(&ohci->bus_reset_tasklet,
3199 bus_reset_tasklet, (unsigned long)ohci);
3200
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003201 err = pci_request_region(dev, 0, ohci_driver_name);
3202 if (err) {
Kristian Høgsberged568912006-12-19 19:58:35 -05003203 fw_error("MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003204 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05003205 }
3206
3207 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
3208 if (ohci->registers == NULL) {
3209 fw_error("Failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003210 err = -ENXIO;
3211 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05003212 }
3213
Stefan Richter4a635592010-02-21 17:58:01 +01003214 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
Stefan Richter9993e0f2010-12-07 20:32:40 +01003215 if ((ohci_quirks[i].vendor == dev->vendor) &&
3216 (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
3217 ohci_quirks[i].device == dev->device) &&
3218 (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
3219 ohci_quirks[i].revision >= dev->revision)) {
Stefan Richter4a635592010-02-21 17:58:01 +01003220 ohci->quirks = ohci_quirks[i].flags;
3221 break;
3222 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01003223 if (param_quirks)
3224 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01003225
Clemens Ladischec766a72010-11-30 08:25:17 +01003226 /*
3227 * Because dma_alloc_coherent() allocates at least one page,
3228 * we save space by using a common buffer for the AR request/
3229 * response descriptors and the self IDs buffer.
3230 */
3231 BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
3232 BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
3233 ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
3234 PAGE_SIZE,
3235 &ohci->misc_buffer_bus,
3236 GFP_KERNEL);
3237 if (!ohci->misc_buffer) {
3238 err = -ENOMEM;
3239 goto fail_iounmap;
3240 }
3241
3242 err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003243 OHCI1394_AsReqRcvContextControlSet);
3244 if (err < 0)
Clemens Ladischec766a72010-11-30 08:25:17 +01003245 goto fail_misc_buf;
Kristian Høgsberged568912006-12-19 19:58:35 -05003246
Clemens Ladischec766a72010-11-30 08:25:17 +01003247 err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003248 OHCI1394_AsRspRcvContextControlSet);
3249 if (err < 0)
3250 goto fail_arreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003251
Clemens Ladischc088ab302010-11-30 08:24:01 +01003252 err = context_init(&ohci->at_request_ctx, ohci,
3253 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
3254 if (err < 0)
3255 goto fail_arrsp_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003256
Clemens Ladischc088ab302010-11-30 08:24:01 +01003257 err = context_init(&ohci->at_response_ctx, ohci,
3258 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
3259 if (err < 0)
3260 goto fail_atreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003261
Kristian Høgsberged568912006-12-19 19:58:35 -05003262 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01003263 ohci->ir_context_channels = ~0ULL;
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003264 ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003265 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003266 ohci->ir_context_mask = ohci->ir_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003267 ohci->n_ir = hweight32(ohci->ir_context_mask);
3268 size = sizeof(struct iso_context) * ohci->n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05003269 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
3270
Stefan Richter4802f162010-02-21 17:58:52 +01003271 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003272 ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003273 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003274 ohci->it_context_mask = ohci->it_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003275 ohci->n_it = hweight32(ohci->it_context_mask);
3276 size = sizeof(struct iso_context) * ohci->n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01003277 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
3278
Kristian Høgsberged568912006-12-19 19:58:35 -05003279 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003280 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01003281 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003282 }
3283
Clemens Ladischec766a72010-11-30 08:25:17 +01003284 ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
3285 ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
Kristian Høgsberged568912006-12-19 19:58:35 -05003286
Kristian Høgsberged568912006-12-19 19:58:35 -05003287 bus_options = reg_read(ohci, OHCI1394_BusOptions);
3288 max_receive = (bus_options >> 12) & 0xf;
3289 link_speed = bus_options & 0x7;
3290 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
3291 reg_read(ohci, OHCI1394_GUIDLo);
3292
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003293 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003294 if (err)
Clemens Ladischec766a72010-11-30 08:25:17 +01003295 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003296
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01003297 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
3298 fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
3299 "%d IR + %d IT contexts, quirks 0x%x\n",
3300 dev_name(&dev->dev), version >> 16, version & 0xff,
Maxim Levitskydd237362010-11-29 04:09:50 +02003301 ohci->n_ir, ohci->n_it, ohci->quirks);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003302
Kristian Høgsberged568912006-12-19 19:58:35 -05003303 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003304
Stefan Richter7007a072008-10-26 09:50:31 +01003305 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003306 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01003307 kfree(ohci->it_context_list);
3308 context_release(&ohci->at_response_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003309 fail_atreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003310 context_release(&ohci->at_request_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003311 fail_arrsp_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003312 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003313 fail_arreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003314 ar_context_release(&ohci->ar_request_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003315 fail_misc_buf:
3316 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3317 ohci->misc_buffer, ohci->misc_buffer_bus);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003318 fail_iounmap:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003319 pci_iounmap(dev, ohci->registers);
3320 fail_iomem:
3321 pci_release_region(dev, 0);
3322 fail_disable:
3323 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01003324 fail_free:
3325 kfree(&ohci->card);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003326 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003327 fail:
3328 if (err == -ENOMEM)
3329 fw_error("Out of memory\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003330
3331 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003332}
3333
3334static void pci_remove(struct pci_dev *dev)
3335{
3336 struct fw_ohci *ohci;
3337
3338 ohci = pci_get_drvdata(dev);
Kristian Høgsberge254a4b2007-03-07 12:12:38 -05003339 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
3340 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05003341 fw_core_remove_card(&ohci->card);
3342
Kristian Høgsbergc781c062007-05-07 20:33:32 -04003343 /*
3344 * FIXME: Fail all pending packets here, now that the upper
3345 * layers can't queue any more.
3346 */
Kristian Høgsberged568912006-12-19 19:58:35 -05003347
3348 software_reset(ohci);
3349 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003350
3351 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
3352 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3353 ohci->next_config_rom, ohci->next_config_rom_bus);
3354 if (ohci->config_rom)
3355 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3356 ohci->config_rom, ohci->config_rom_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003357 ar_context_release(&ohci->ar_request_ctx);
3358 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003359 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3360 ohci->misc_buffer, ohci->misc_buffer_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003361 context_release(&ohci->at_request_ctx);
3362 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003363 kfree(ohci->it_context_list);
3364 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003365 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003366 pci_iounmap(dev, ohci->registers);
3367 pci_release_region(dev, 0);
3368 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01003369 kfree(&ohci->card);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003370 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003371
Kristian Høgsberged568912006-12-19 19:58:35 -05003372 fw_notify("Removed fw-ohci device.\n");
3373}
3374
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003375#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01003376static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003377{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003378 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003379 int err;
3380
3381 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003382 free_irq(dev->irq, ohci);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003383 pci_disable_msi(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003384 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003385 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02003386 fw_error("pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003387 return err;
3388 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01003389 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02003390 if (err)
3391 fw_error("pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003392 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003393
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003394 return 0;
3395}
3396
Stefan Richter2ed0f182008-03-01 12:35:29 +01003397static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003398{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003399 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003400 int err;
3401
Stefan Richter5da3dac2010-04-02 14:05:02 +02003402 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003403 pci_set_power_state(dev, PCI_D0);
3404 pci_restore_state(dev);
3405 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003406 if (err) {
Stefan Richter8a8cea22007-06-09 19:26:22 +02003407 fw_error("pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003408 return err;
3409 }
3410
Maxim Levitsky8662b6b2010-11-29 04:09:49 +02003411 /* Some systems don't setup GUID register on resume from ram */
3412 if (!reg_read(ohci, OHCI1394_GUIDLo) &&
3413 !reg_read(ohci, OHCI1394_GUIDHi)) {
3414 reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
3415 reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
3416 }
3417
Maxim Levitskydd237362010-11-29 04:09:50 +02003418 err = ohci_enable(&ohci->card, NULL, 0);
Maxim Levitskydd237362010-11-29 04:09:50 +02003419 if (err)
3420 return err;
3421
3422 ohci_resume_iso_dma(ohci);
Stefan Richter693a50b2011-01-01 15:17:05 +01003423
Maxim Levitskydd237362010-11-29 04:09:50 +02003424 return 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003425}
3426#endif
3427
Németh Mártona67483d2010-01-10 13:14:26 +01003428static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003429 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
3430 { }
3431};
3432
3433MODULE_DEVICE_TABLE(pci, pci_table);
3434
3435static struct pci_driver fw_ohci_pci_driver = {
3436 .name = ohci_driver_name,
3437 .id_table = pci_table,
3438 .probe = pci_probe,
3439 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003440#ifdef CONFIG_PM
3441 .resume = pci_resume,
3442 .suspend = pci_suspend,
3443#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05003444};
3445
3446MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
3447MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
3448MODULE_LICENSE("GPL");
3449
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003450/* Provide a module alias so root-on-sbp2 initrds don't break. */
3451#ifndef CONFIG_IEEE1394_OHCI1394_MODULE
3452MODULE_ALIAS("ohci1394");
3453#endif
3454
Kristian Høgsberged568912006-12-19 19:58:35 -05003455static int __init fw_ohci_init(void)
3456{
3457 return pci_register_driver(&fw_ohci_pci_driver);
3458}
3459
3460static void __exit fw_ohci_cleanup(void)
3461{
3462 pci_unregister_driver(&fw_ohci_pci_driver);
3463}
3464
3465module_init(fw_ohci_init);
3466module_exit(fw_ohci_cleanup);