blob: d2da91f9025284b917ca0c15806cde9cdf6bf51d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020038#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/* General customization:
42 */
43
44#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
45
46#define DRIVER_NAME "i915"
47#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070048#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Jesse Barnes317c35d2008-08-25 15:11:06 -070050enum pipe {
51 PIPE_A = 0,
52 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080053 PIPE_C,
54 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070055};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080056#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070057
Jesse Barnes80824002009-09-10 15:28:06 -070058enum plane {
59 PLANE_A = 0,
60 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080061 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070062};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080064
Eric Anholt62fdfea2010-05-21 13:26:39 -070065#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
66
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080067#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
68
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/* Interface history:
70 *
71 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110072 * 1.2: Add Power Management
73 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110074 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100075 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100076 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
77 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 */
79#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100080#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define DRIVER_PATCHLEVEL 0
82
Eric Anholt673a3942008-07-30 12:06:12 -070083#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +010084#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -070085
Dave Airlie71acb5e2008-12-30 20:31:46 +100086#define I915_GEM_PHYS_CURSOR_0 1
87#define I915_GEM_PHYS_CURSOR_1 2
88#define I915_GEM_PHYS_OVERLAY_REGS 3
89#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
90
91struct drm_i915_gem_phys_object {
92 int id;
93 struct page **page_list;
94 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +000095 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +100096};
97
Linus Torvalds1da177e2005-04-16 15:20:36 -070098struct mem_block {
99 struct mem_block *next;
100 struct mem_block *prev;
101 int start;
102 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000103 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104};
105
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700106struct opregion_header;
107struct opregion_acpi;
108struct opregion_swsci;
109struct opregion_asle;
110
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100111struct intel_opregion {
112 struct opregion_header *header;
113 struct opregion_acpi *acpi;
114 struct opregion_swsci *swsci;
115 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100116 void *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000117 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100118};
Chris Wilson44834a62010-08-19 16:09:23 +0100119#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100120
Chris Wilson6ef3d422010-08-04 20:26:07 +0100121struct intel_overlay;
122struct intel_overlay_error_state;
123
Dave Airlie7c1c2872008-11-28 14:22:24 +1000124struct drm_i915_master_private {
125 drm_local_map_t *sarea;
126 struct _drm_i915_sarea *sarea_priv;
127};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800128#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200129#define I915_MAX_NUM_FENCES 16
130/* 16 fences + sign bit for FENCE_REG_NONE */
131#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800132
133struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200134 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000135 struct drm_i915_gem_object *obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000136 uint32_t setup_seqno;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800137};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000138
yakui_zhao9b9d1722009-05-31 17:17:17 +0800139struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100140 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800141 u8 dvo_port;
142 u8 slave_addr;
143 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100144 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400145 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800146};
147
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000148struct intel_display_error_state;
149
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700150struct drm_i915_error_state {
151 u32 eir;
152 u32 pgtbl_er;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800153 u32 pipestat[I915_MAX_PIPES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700154 u32 ipeir;
155 u32 ipehr;
156 u32 instdone;
157 u32 acthd;
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100158 u32 error; /* gen6+ */
159 u32 bcs_acthd; /* gen6+ blt engine */
160 u32 bcs_ipehr;
161 u32 bcs_ipeir;
162 u32 bcs_instdone;
163 u32 bcs_seqno;
Chris Wilsonadd354d2010-10-29 19:00:51 +0100164 u32 vcs_acthd; /* gen6+ bsd engine */
165 u32 vcs_ipehr;
166 u32 vcs_ipeir;
167 u32 vcs_instdone;
168 u32 vcs_seqno;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700169 u32 instpm;
170 u32 instps;
171 u32 instdone1;
172 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000173 u64 bbaddr;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200174 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700175 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000176 struct drm_i915_error_object {
177 int page_count;
178 u32 gtt_offset;
179 u32 *pages[0];
Chris Wilsone2f973d2011-01-27 19:15:11 +0000180 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000181 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000182 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000183 u32 name;
184 u32 seqno;
185 u32 gtt_offset;
186 u32 read_domains;
187 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200188 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000189 s32 pinned:2;
190 u32 tiling:2;
191 u32 dirty:1;
192 u32 purgeable:1;
Chris Wilsone5c65262010-11-01 11:35:28 +0000193 u32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700194 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000195 } *active_bo, *pinned_bo;
196 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100197 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000198 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700199};
200
Jesse Barnese70236a2009-09-21 10:42:27 -0700201struct drm_i915_display_funcs {
202 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400203 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700204 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
205 void (*disable_fbc)(struct drm_device *dev);
206 int (*get_display_clock_speed)(struct drm_device *dev);
207 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000208 void (*update_wm)(struct drm_device *dev);
Eric Anholtf564048e2011-03-30 13:01:02 -0700209 int (*crtc_mode_set)(struct drm_crtc *crtc,
210 struct drm_display_mode *mode,
211 struct drm_display_mode *adjusted_mode,
212 int x, int y,
213 struct drm_framebuffer *old_fb);
Wu Fengguange0dac652011-09-05 14:25:34 +0800214 void (*write_eld)(struct drm_connector *connector,
215 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700216 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700217 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700218 void (*init_pch_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700219 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
220 struct drm_framebuffer *fb,
221 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700222 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
223 int x, int y);
Jesse Barnese70236a2009-09-21 10:42:27 -0700224 /* clock updates for mode set */
225 /* cursor updates */
226 /* render clock increase/decrease */
227 /* display clock increase/decrease */
228 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700229};
230
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500231struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100232 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400233 u8 is_mobile:1;
234 u8 is_i85x:1;
235 u8 is_i915g:1;
236 u8 is_i945gm:1;
237 u8 is_g33:1;
238 u8 need_gfx_hws:1;
239 u8 is_g4x:1;
240 u8 is_pineview:1;
241 u8 is_broadwater:1;
242 u8 is_crestline:1;
243 u8 is_ivybridge:1;
244 u8 has_fbc:1;
245 u8 has_pipe_cxsr:1;
246 u8 has_hotplug:1;
247 u8 cursor_needs_physical:1;
248 u8 has_overlay:1;
249 u8 overlay_needs_physical:1;
250 u8 supports_tv:1;
251 u8 has_bsd_ring:1;
252 u8 has_blt_ring:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500253};
254
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800255enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100256 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800257 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
258 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
259 FBC_MODE_TOO_LARGE, /* mode too large for compression */
260 FBC_BAD_PLANE, /* fbc not supported on plane */
261 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700262 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700263 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800264};
265
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800266enum intel_pch {
267 PCH_IBX, /* Ibexpeak PCH */
268 PCH_CPT, /* Cougarpoint PCH */
269};
270
Jesse Barnesb690e962010-07-19 13:53:12 -0700271#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700272#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Jesse Barnesb690e962010-07-19 13:53:12 -0700273
Dave Airlie8be48d92010-03-30 05:34:14 +0000274struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100275struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000276
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700278 struct drm_device *dev;
279
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500280 const struct intel_device_info *info;
281
Dave Airlieac5c4e72008-12-19 15:38:34 +1000282 int has_gem;
Chris Wilson72bfa192010-12-19 11:42:05 +0000283 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000284
Eric Anholt3043c602008-10-02 12:24:47 -0700285 void __iomem *regs;
Chris Wilson957367202011-05-12 22:17:09 +0100286 u32 gt_fifo_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
Chris Wilsonf899fc62010-07-20 15:44:45 -0700288 struct intel_gmbus {
289 struct i2c_adapter adapter;
Chris Wilsone957d772010-09-24 12:52:03 +0100290 struct i2c_adapter *force_bit;
291 u32 reg0;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700292 } *gmbus;
293
Dave Airlieec2a4c32009-08-04 11:43:41 +1000294 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000295 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d5482010-08-07 11:01:22 +0100296 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000298 drm_dma_handle_t *status_page_dmah;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700299 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000300 drm_local_map_t hws_map;
Chris Wilson05394f32010-11-08 19:18:58 +0000301 struct drm_i915_gem_object *pwrctx;
302 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303
Jesse Barnesd7658982009-06-05 14:41:29 +0000304 struct resource mch_res;
305
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000306 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 int back_offset;
308 int front_offset;
309 int current_page;
310 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000313
314 /* protects the irq masks */
315 spinlock_t irq_lock;
Eric Anholted4cb412008-07-29 12:10:39 -0700316 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800317 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000318 u32 irq_mask;
319 u32 gt_irq_mask;
320 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Jesse Barnes5ca58282009-03-31 14:11:15 -0700322 u32 hotplug_supported_mask;
323 struct work_struct hotplug_work;
324
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 int tex_lru_log_granularity;
326 int allow_batchbuffer;
327 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100328 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000329 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000330 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000331
Ben Gamarif65d9422009-09-14 17:48:44 -0400332 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000333#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400334 struct timer_list hangcheck_timer;
335 int hangcheck_count;
336 uint32_t last_acthd;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100337 uint32_t last_instdone;
338 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400339
Jesse Barnes80824002009-09-10 15:28:06 -0700340 unsigned long cfb_size;
Chris Wilson016b9b62011-07-08 12:22:43 +0100341 unsigned int cfb_fb;
342 enum plane cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100343 int cfb_y;
Chris Wilson1630fe72011-07-08 12:22:42 +0100344 struct intel_fbc_work *fbc_work;
Jesse Barnes80824002009-09-10 15:28:06 -0700345
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100346 struct intel_opregion opregion;
347
Daniel Vetter02e792f2009-09-15 22:57:34 +0200348 /* overlay */
349 struct intel_overlay *overlay;
350
Jesse Barnes79e53942008-11-07 14:24:08 -0800351 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100352 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000353 bool backlight_enabled;
Ma Ling88631702009-05-13 11:19:55 +0800354 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
355 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800356
357 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100358 unsigned int int_tv_support:1;
359 unsigned int lvds_dither:1;
360 unsigned int lvds_vbt:1;
361 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500362 unsigned int lvds_use_ssc:1;
Keith Packardabd06862011-09-26 14:24:14 -0700363 unsigned int display_clock_mode:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500364 int lvds_ssc_freq;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100365 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700366 int rate;
367 int lanes;
368 int preemphasis;
369 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100370
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700371 bool initialized;
372 bool support;
373 int bpp;
374 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100375 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700376 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800377
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700378 struct notifier_block lid_notifier;
379
Chris Wilsonf899fc62010-07-20 15:44:45 -0700380 int crt_ddc_pin;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200381 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800382 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
383 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
384
Li Peng95534262010-05-18 18:58:44 +0800385 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800386
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700387 spinlock_t error_lock;
388 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400389 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100390 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700391 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700392
Jesse Barnese70236a2009-09-21 10:42:27 -0700393 /* Display functions */
394 struct drm_i915_display_funcs display;
395
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800396 /* PCH chipset type */
397 enum intel_pch pch_type;
398
Jesse Barnesb690e962010-07-19 13:53:12 -0700399 unsigned long quirks;
400
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000401 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800402 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000403 u8 saveLBB;
404 u32 saveDSPACNTR;
405 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000406 u32 saveDSPARB;
Chris Wilson968b5032011-03-23 18:16:55 +0000407 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000408 u32 savePIPEACONF;
409 u32 savePIPEBCONF;
410 u32 savePIPEASRC;
411 u32 savePIPEBSRC;
412 u32 saveFPA0;
413 u32 saveFPA1;
414 u32 saveDPLL_A;
415 u32 saveDPLL_A_MD;
416 u32 saveHTOTAL_A;
417 u32 saveHBLANK_A;
418 u32 saveHSYNC_A;
419 u32 saveVTOTAL_A;
420 u32 saveVBLANK_A;
421 u32 saveVSYNC_A;
422 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000423 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800424 u32 saveTRANS_HTOTAL_A;
425 u32 saveTRANS_HBLANK_A;
426 u32 saveTRANS_HSYNC_A;
427 u32 saveTRANS_VTOTAL_A;
428 u32 saveTRANS_VBLANK_A;
429 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000430 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000431 u32 saveDSPASTRIDE;
432 u32 saveDSPASIZE;
433 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700434 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000435 u32 saveDSPASURF;
436 u32 saveDSPATILEOFF;
437 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700438 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000439 u32 saveBLC_PWM_CTL;
440 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800441 u32 saveBLC_CPU_PWM_CTL;
442 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000443 u32 saveFPB0;
444 u32 saveFPB1;
445 u32 saveDPLL_B;
446 u32 saveDPLL_B_MD;
447 u32 saveHTOTAL_B;
448 u32 saveHBLANK_B;
449 u32 saveHSYNC_B;
450 u32 saveVTOTAL_B;
451 u32 saveVBLANK_B;
452 u32 saveVSYNC_B;
453 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000454 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800455 u32 saveTRANS_HTOTAL_B;
456 u32 saveTRANS_HBLANK_B;
457 u32 saveTRANS_HSYNC_B;
458 u32 saveTRANS_VTOTAL_B;
459 u32 saveTRANS_VBLANK_B;
460 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000461 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000462 u32 saveDSPBSTRIDE;
463 u32 saveDSPBSIZE;
464 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700465 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000466 u32 saveDSPBSURF;
467 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700468 u32 saveVGA0;
469 u32 saveVGA1;
470 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000471 u32 saveVGACNTRL;
472 u32 saveADPA;
473 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700474 u32 savePP_ON_DELAYS;
475 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000476 u32 saveDVOA;
477 u32 saveDVOB;
478 u32 saveDVOC;
479 u32 savePP_ON;
480 u32 savePP_OFF;
481 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700482 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000483 u32 savePFIT_CONTROL;
484 u32 save_palette_a[256];
485 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700486 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000487 u32 saveFBC_CFB_BASE;
488 u32 saveFBC_LL_BASE;
489 u32 saveFBC_CONTROL;
490 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000491 u32 saveIER;
492 u32 saveIIR;
493 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800494 u32 saveDEIER;
495 u32 saveDEIMR;
496 u32 saveGTIER;
497 u32 saveGTIMR;
498 u32 saveFDI_RXA_IMR;
499 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800500 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800501 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000502 u32 saveSWF0[16];
503 u32 saveSWF1[16];
504 u32 saveSWF2[3];
505 u8 saveMSR;
506 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800507 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000508 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000509 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000510 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000511 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200512 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000513 u32 saveCURACNTR;
514 u32 saveCURAPOS;
515 u32 saveCURABASE;
516 u32 saveCURBCNTR;
517 u32 saveCURBPOS;
518 u32 saveCURBBASE;
519 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700520 u32 saveDP_B;
521 u32 saveDP_C;
522 u32 saveDP_D;
523 u32 savePIPEA_GMCH_DATA_M;
524 u32 savePIPEB_GMCH_DATA_M;
525 u32 savePIPEA_GMCH_DATA_N;
526 u32 savePIPEB_GMCH_DATA_N;
527 u32 savePIPEA_DP_LINK_M;
528 u32 savePIPEB_DP_LINK_M;
529 u32 savePIPEA_DP_LINK_N;
530 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800531 u32 saveFDI_RXA_CTL;
532 u32 saveFDI_TXA_CTL;
533 u32 saveFDI_RXB_CTL;
534 u32 saveFDI_TXB_CTL;
535 u32 savePFA_CTL_1;
536 u32 savePFB_CTL_1;
537 u32 savePFA_WIN_SZ;
538 u32 savePFB_WIN_SZ;
539 u32 savePFA_WIN_POS;
540 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000541 u32 savePCH_DREF_CONTROL;
542 u32 saveDISP_ARB_CTL;
543 u32 savePIPEA_DATA_M1;
544 u32 savePIPEA_DATA_N1;
545 u32 savePIPEA_LINK_M1;
546 u32 savePIPEA_LINK_N1;
547 u32 savePIPEB_DATA_M1;
548 u32 savePIPEB_DATA_N1;
549 u32 savePIPEB_LINK_M1;
550 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000551 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400552 u32 savePCH_PORT_HOTPLUG;
Eric Anholt673a3942008-07-30 12:06:12 -0700553
554 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200555 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000556 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200557 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000558 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200559 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700560 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100561 /** List of all objects in gtt_space. Used to restore gtt
562 * mappings on resume */
563 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000564
565 /** Usable portion of the GTT for GEM */
566 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200567 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000568 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700569
Keith Packard0839ccb2008-10-30 19:38:48 -0700570 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800571 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700572
Chris Wilson17250b72010-10-28 12:51:39 +0100573 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100574
Eric Anholt673a3942008-07-30 12:06:12 -0700575 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100576 * List of objects currently involved in rendering.
577 *
578 * Includes buffers having the contents of their GPU caches
579 * flushed, not necessarily primitives. last_rendering_seqno
580 * represents when the rendering involved will be completed.
581 *
582 * A reference is held on the buffer while on this list.
583 */
584 struct list_head active_list;
585
586 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700587 * List of objects which are not in the ringbuffer but which
588 * still have a write_domain which needs to be flushed before
589 * unbinding.
590 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800591 * last_rendering_seqno is 0 while an object is in this list.
592 *
Eric Anholt673a3942008-07-30 12:06:12 -0700593 * A reference is held on the buffer while on this list.
594 */
595 struct list_head flushing_list;
596
597 /**
598 * LRU list of objects which are not in the ringbuffer and
599 * are ready to unbind, but are still in the GTT.
600 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800601 * last_rendering_seqno is 0 while an object is in this list.
602 *
Eric Anholt673a3942008-07-30 12:06:12 -0700603 * A reference is not held on the buffer while on this list,
604 * as merely being GTT-bound shouldn't prevent its being
605 * freed, and we'll pull it off the list in the free path.
606 */
607 struct list_head inactive_list;
608
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100609 /**
610 * LRU list of objects which are not in the ringbuffer but
611 * are still pinned in the GTT.
612 */
613 struct list_head pinned_list;
614
Eric Anholta09ba7f2009-08-29 12:49:51 -0700615 /** LRU list of objects with fence regs on them. */
616 struct list_head fence_list;
617
Eric Anholt673a3942008-07-30 12:06:12 -0700618 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100619 * List of objects currently pending being freed.
620 *
621 * These objects are no longer in use, but due to a signal
622 * we were prevented from freeing them at the appointed time.
623 */
624 struct list_head deferred_free_list;
625
626 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700627 * We leave the user IRQ off as much as possible,
628 * but this means that requests will finish and never
629 * be retired once the system goes idle. Set a timer to
630 * fire periodically while the ring is running. When it
631 * fires, go retire requests.
632 */
633 struct delayed_work retire_work;
634
Eric Anholt673a3942008-07-30 12:06:12 -0700635 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000636 * Are we in a non-interruptible section of code like
637 * modesetting?
638 */
639 bool interruptible;
640
641 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700642 * Flag if the X Server, and thus DRM, is not currently in
643 * control of the device.
644 *
645 * This is set between LeaveVT and EnterVT. It needs to be
646 * replaced with a semaphore. It also needs to be
647 * transitioned away from for kernel modesetting.
648 */
649 int suspended;
650
651 /**
652 * Flag if the hardware appears to be wedged.
653 *
654 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300655 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700656 * every pending request fail
657 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400658 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700659
660 /** Bit 6 swizzling required for X tiling */
661 uint32_t bit_6_swizzle_x;
662 /** Bit 6 swizzling required for Y tiling */
663 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000664
665 /* storage for physical objects */
666 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100667
Chris Wilson73aa8082010-09-30 11:46:12 +0100668 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100669 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000670 size_t mappable_gtt_total;
671 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100672 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700673 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800674 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800675 /* indicate whether the LVDS_BORDER should be enabled or not */
676 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100677 /* Panel fitter placement and size for Ironlake+ */
678 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700679
Jesse Barnes27f82272011-09-02 12:54:37 -0700680 struct drm_crtc *plane_to_crtc_mapping[3];
681 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500682 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700683 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500684
Jesse Barnes652c3932009-08-17 13:31:43 -0700685 /* Reclocking support */
686 bool render_reclock_avail;
687 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000688 /* indicates the reduced downclock for LVDS*/
689 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700690 struct work_struct idle_work;
691 struct timer_list idle_timer;
692 bool busy;
693 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800694 int child_dev_num;
695 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800696 struct drm_connector *int_lvds_connector;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200697 struct drm_connector *int_edp_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800698
Zhenyu Wangc48044112009-12-17 14:48:43 +0800699 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800700
Ben Widawsky4912d042011-04-25 11:25:20 -0700701 struct work_struct rps_work;
702 spinlock_t rps_lock;
703 u32 pm_iir;
704
Jesse Barnesf97108d2010-01-29 11:27:07 -0800705 u8 cur_delay;
706 u8 min_delay;
707 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700708 u8 fmax;
709 u8 fstart;
710
Chris Wilson05394f32010-11-08 19:18:58 +0000711 u64 last_count1;
712 unsigned long last_time1;
713 u64 last_count2;
714 struct timespec last_time2;
715 unsigned long gfx_power;
716 int c_m;
717 int r_t;
718 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700719 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800720
721 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000722
Jesse Barnes20bf3772010-04-21 11:39:22 -0700723 struct drm_mm_node *compressed_fb;
724 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700725
Chris Wilsonae681d92010-10-01 14:57:56 +0100726 unsigned long last_gpu_reset;
727
Dave Airlie8be48d92010-03-30 05:34:14 +0000728 /* list of fbdev register on this device */
729 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000730
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200731 struct backlight_device *backlight;
732
Chris Wilsone953fd72011-02-21 22:23:52 +0000733 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100734 struct drm_property *force_audio_property;
Ben Widawskyfcca7922011-04-25 11:23:07 -0700735
736 atomic_t forcewake_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737} drm_i915_private_t;
738
Chris Wilson93dfb402011-03-29 16:59:50 -0700739enum i915_cache_level {
740 I915_CACHE_NONE,
741 I915_CACHE_LLC,
742 I915_CACHE_LLC_MLC, /* gen6+ */
743};
744
Eric Anholt673a3942008-07-30 12:06:12 -0700745struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000746 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700747
748 /** Current space allocated to this object in the GTT, if any. */
749 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100750 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700751
752 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100753 struct list_head ring_list;
754 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100755 /** This object's place on GPU write list */
756 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000757 /** This object's place in the batchbuffer or on the eviction list */
758 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700759
760 /**
761 * This is set if the object is on the active or flushing lists
762 * (has pending rendering), and is not set if it's on inactive (ready
763 * to be unbound).
764 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400765 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -0700766
767 /**
768 * This is set if the object has been written to since last bound
769 * to the GTT
770 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400771 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200772
773 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000774 * This is set if the object has been written to since the last
775 * GPU flush.
776 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400777 unsigned int pending_gpu_write:1;
Chris Wilson87ca9c82010-12-02 09:42:56 +0000778
779 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200780 * Fence register bits (if any) for this object. Will be set
781 * as needed when mapped into the GTT.
782 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +0200783 */
Daniel Vetter4b9de732011-10-09 21:52:02 +0200784 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +0200785
786 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200787 * Advice: are the backing pages purgeable?
788 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400789 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +0200790
791 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200792 * Current tiling mode for the object.
793 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400794 unsigned int tiling_mode:2;
795 unsigned int tiling_changed:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200796
797 /** How many users have pinned this object in GTT space. The following
798 * users can each hold at most one reference: pwrite/pread, pin_ioctl
799 * (via user_pin_count), execbuffer (objects are not allowed multiple
800 * times for the same batchbuffer), and the framebuffer code. When
801 * switching/pageflipping, the framebuffer code has at most two buffers
802 * pinned per crtc.
803 *
804 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
805 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400806 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200807#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700808
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200809 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100810 * Is the object at the current location in the gtt mappable and
811 * fenceable? Used to avoid costly recalculations.
812 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400813 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +0100814
815 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200816 * Whether the current gtt mapping needs to be mappable (and isn't just
817 * mappable by accident). Track pin and fault separate for a more
818 * accurate mappable working set.
819 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400820 unsigned int fault_mappable:1;
821 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200822
Chris Wilsoncaea7472010-11-12 13:53:37 +0000823 /*
824 * Is the GPU currently using a fence to access this buffer,
825 */
826 unsigned int pending_fenced_gpu_access:1;
827 unsigned int fenced_gpu_access:1;
828
Chris Wilson93dfb402011-03-29 16:59:50 -0700829 unsigned int cache_level:2;
830
Eric Anholt856fa192009-03-19 14:10:50 -0700831 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700832
833 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100834 * DMAR support
835 */
836 struct scatterlist *sg_list;
837 int num_sg;
838
839 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000840 * Used for performing relocations during execbuffer insertion.
841 */
842 struct hlist_node exec_node;
843 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000844 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000845
846 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700847 * Current offset of the object in GTT space.
848 *
849 * This is the same as gtt_space->start
850 */
851 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100852
Eric Anholt673a3942008-07-30 12:06:12 -0700853 /** Breadcrumb of last rendering to the buffer. */
854 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000855 struct intel_ring_buffer *ring;
856
857 /** Breadcrumb of last fenced GPU access to the buffer. */
858 uint32_t last_fenced_seqno;
859 struct intel_ring_buffer *last_fenced_ring;
Eric Anholt673a3942008-07-30 12:06:12 -0700860
Daniel Vetter778c3542010-05-13 11:49:44 +0200861 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800862 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700863
Eric Anholt280b7132009-03-12 16:56:27 -0700864 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100865 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700866
Keith Packardba1eb1d2008-10-14 19:55:10 -0700867
Eric Anholt673a3942008-07-30 12:06:12 -0700868 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800869 * If present, while GEM_DOMAIN_CPU is in the read domain this array
870 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700871 */
872 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800873
874 /** User space pin count and filp owning the pin */
875 uint32_t user_pin_count;
876 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000877
878 /** for phy allocated objects */
879 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500880
881 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500882 * Number of crtcs where this object is currently the fb, but
883 * will be page flipped away on the next vblank. When it
884 * reaches 0, dev_priv->pending_flip_queue will be woken up.
885 */
886 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700887};
888
Daniel Vetter62b8b212010-04-09 19:05:08 +0000889#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100890
Eric Anholt673a3942008-07-30 12:06:12 -0700891/**
892 * Request queue structure.
893 *
894 * The request queue allows us to note sequence numbers that have been emitted
895 * and may be associated with active buffers to be retired.
896 *
897 * By keeping this list, we can avoid having to do questionable
898 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
899 * an emission time with seqnos for tracking how far ahead of the GPU we are.
900 */
901struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800902 /** On Which ring this request was generated */
903 struct intel_ring_buffer *ring;
904
Eric Anholt673a3942008-07-30 12:06:12 -0700905 /** GEM sequence number associated with this request. */
906 uint32_t seqno;
907
908 /** Time at which this request was emitted, in jiffies. */
909 unsigned long emitted_jiffies;
910
Eric Anholtb9624422009-06-03 07:27:35 +0000911 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700912 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000913
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100914 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +0000915 /** file_priv list entry for this request */
916 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700917};
918
919struct drm_i915_file_private {
920 struct {
Chris Wilson1c255952010-09-26 11:03:27 +0100921 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +0000922 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700923 } mm;
924};
925
Zou Nan haicae58522010-11-09 17:17:32 +0800926#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
927
928#define IS_I830(dev) ((dev)->pci_device == 0x3577)
929#define IS_845G(dev) ((dev)->pci_device == 0x2562)
930#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
931#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
932#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
933#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
934#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
935#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
936#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
937#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
938#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
939#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
940#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
941#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
942#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
943#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
944#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
945#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -0700946#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Zou Nan haicae58522010-11-09 17:17:32 +0800947#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
948
Jesse Barnes85436692011-04-06 12:11:14 -0700949/*
950 * The genX designation typically refers to the render engine, so render
951 * capability related checks should use IS_GEN, while display and other checks
952 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
953 * chips, etc.).
954 */
Zou Nan haicae58522010-11-09 17:17:32 +0800955#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
956#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
957#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
958#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
959#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -0700960#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +0800961
962#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
963#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
964#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
965
Chris Wilson05394f32010-11-08 19:18:58 +0000966#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +0800967#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
968
969/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
970 * rows, which changed the alignment requirements and fence programming.
971 */
972#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
973 IS_I915GM(dev)))
974#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
975#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
976#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
977#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
978#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
979#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
980/* dsparb controlled by hw only */
981#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
982
983#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
984#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
985#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +0800986
Jesse Barneseceae482011-04-06 12:15:08 -0700987#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
988#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +0800989
990#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
991#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
992#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
993
Chris Wilson05394f32010-11-08 19:18:58 +0000994#include "i915_trace.h"
995
Eric Anholtc153f452007-09-03 12:06:45 +1000996extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000997extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -0700998extern unsigned int i915_fbpercrtc __always_unused;
999extern int i915_panel_ignore_lid __read_mostly;
1000extern unsigned int i915_powersave __read_mostly;
1001extern unsigned int i915_semaphores __read_mostly;
1002extern unsigned int i915_lvds_downclock __read_mostly;
1003extern unsigned int i915_panel_use_ssc __read_mostly;
1004extern int i915_vbt_sdvo_panel_type __read_mostly;
1005extern unsigned int i915_enable_rc6 __read_mostly;
1006extern unsigned int i915_enable_fbc __read_mostly;
1007extern bool i915_enable_hangcheck __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001008
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001009extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1010extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001011extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1012extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1013
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001015extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001016extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001017extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001018extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001019extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001020extern void i915_driver_preclose(struct drm_device *dev,
1021 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001022extern void i915_driver_postclose(struct drm_device *dev,
1023 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001024extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +11001025extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1026 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -07001027extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001028 struct drm_clip_rect *box,
1029 int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +01001030extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001031extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1032extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1033extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1034extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1035
Dave Airlieaf6061a2008-05-07 12:15:39 +10001036
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001038void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001039void i915_handle_error(struct drm_device *dev, bool wedged);
Eric Anholtc153f452007-09-03 12:06:45 +10001040extern int i915_irq_emit(struct drm_device *dev, void *data,
1041 struct drm_file *file_priv);
1042extern int i915_irq_wait(struct drm_device *dev, void *data,
1043 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001045extern void intel_irq_init(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001046
Eric Anholtc153f452007-09-03 12:06:45 +10001047extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1048 struct drm_file *file_priv);
1049extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1050 struct drm_file *file_priv);
1051extern int i915_vblank_swap(struct drm_device *dev, void *data,
1052 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
Keith Packard7c463582008-11-04 02:03:27 -08001054void
1055i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1056
1057void
1058i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1059
Akshay Joshi0206e352011-08-16 15:34:10 -04001060void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001061
Chris Wilson3bd3c932010-08-19 08:19:30 +01001062#ifdef CONFIG_DEBUG_FS
1063extern void i915_destroy_error_state(struct drm_device *dev);
1064#else
1065#define i915_destroy_error_state(x)
1066#endif
1067
Keith Packard7c463582008-11-04 02:03:27 -08001068
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +10001070extern int i915_mem_alloc(struct drm_device *dev, void *data,
1071 struct drm_file *file_priv);
1072extern int i915_mem_free(struct drm_device *dev, void *data,
1073 struct drm_file *file_priv);
1074extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1075 struct drm_file *file_priv);
1076extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1077 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001079extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +10001080 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -07001081/* i915_gem.c */
1082int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1083 struct drm_file *file_priv);
1084int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1085 struct drm_file *file_priv);
1086int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1087 struct drm_file *file_priv);
1088int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1089 struct drm_file *file_priv);
1090int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1091 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001092int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1093 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001094int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1095 struct drm_file *file_priv);
1096int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1097 struct drm_file *file_priv);
1098int i915_gem_execbuffer(struct drm_device *dev, void *data,
1099 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001100int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1101 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001102int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1103 struct drm_file *file_priv);
1104int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1105 struct drm_file *file_priv);
1106int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1107 struct drm_file *file_priv);
1108int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1109 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001110int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1111 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001112int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1113 struct drm_file *file_priv);
1114int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1115 struct drm_file *file_priv);
1116int i915_gem_set_tiling(struct drm_device *dev, void *data,
1117 struct drm_file *file_priv);
1118int i915_gem_get_tiling(struct drm_device *dev, void *data,
1119 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001120int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1121 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001122void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001123int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00001124int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson88241782011-01-07 17:09:48 +00001125 uint32_t invalidate_domains,
1126 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001127struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1128 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001129void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001130int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1131 uint32_t alignment,
1132 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001133void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001134int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001135void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001136void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001137
Chris Wilson54cf91d2010-11-25 18:00:26 +00001138int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +00001139int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001140void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001141 struct intel_ring_buffer *ring,
1142 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001143
Dave Airlieff72145b2011-02-07 12:16:14 +10001144int i915_gem_dumb_create(struct drm_file *file_priv,
1145 struct drm_device *dev,
1146 struct drm_mode_create_dumb *args);
1147int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1148 uint32_t handle, uint64_t *offset);
1149int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001150 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001151/**
1152 * Returns true if seq1 is later than seq2.
1153 */
1154static inline bool
1155i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1156{
1157 return (int32_t)(seq1 - seq2) >= 0;
1158}
1159
Chris Wilson54cf91d2010-11-25 18:00:26 +00001160static inline u32
Chris Wilsondb53a302011-02-03 11:57:46 +00001161i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001162{
Chris Wilsondb53a302011-02-03 11:57:46 +00001163 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001164 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1165}
1166
Chris Wilsond9e86c02010-11-10 16:40:20 +00001167int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00001168 struct intel_ring_buffer *pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001169int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001170
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001171void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilson069efc12010-09-30 16:53:18 +01001172void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001173void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001174int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1175 uint32_t read_domains,
1176 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001177int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001178int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001179void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001180void i915_gem_do_init(struct drm_device *dev,
1181 unsigned long start,
1182 unsigned long mappable_end,
1183 unsigned long end);
1184int __must_check i915_gpu_idle(struct drm_device *dev);
1185int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilsondb53a302011-02-03 11:57:46 +00001186int __must_check i915_add_request(struct intel_ring_buffer *ring,
1187 struct drm_file *file,
1188 struct drm_i915_gem_request *request);
1189int __must_check i915_wait_request(struct intel_ring_buffer *ring,
Chris Wilsonce453d82011-02-21 14:43:56 +00001190 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001191int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001192int __must_check
1193i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1194 bool write);
1195int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001196i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1197 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001198 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001199int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001200 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001201 int id,
1202 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001203void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001204 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001205void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001206void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001207
Chris Wilson467cffb2011-03-07 10:42:03 +00001208uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001209i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1210 uint32_t size,
1211 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001212
Chris Wilsone4ffd172011-04-04 09:44:39 +01001213int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1214 enum i915_cache_level cache_level);
1215
Daniel Vetter76aaf222010-11-05 22:23:30 +01001216/* i915_gem_gtt.c */
1217void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001218int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01001219void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
1220 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001221void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001222
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001223/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001224int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1225 unsigned alignment, bool mappable);
1226int __must_check i915_gem_evict_everything(struct drm_device *dev,
1227 bool purgeable_only);
1228int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1229 bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001230
Eric Anholt673a3942008-07-30 12:06:12 -07001231/* i915_gem_tiling.c */
1232void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001233void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1234void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001235
1236/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001237void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001238 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001239#if WATCH_LISTS
1240int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001241#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001242#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001243#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001244void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1245 int handle);
1246void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001247 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248
Ben Gamari20172632009-02-17 20:08:50 -05001249/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001250int i915_debugfs_init(struct drm_minor *minor);
1251void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001252
Jesse Barnes317c35d2008-08-25 15:11:06 -07001253/* i915_suspend.c */
1254extern int i915_save_state(struct drm_device *dev);
1255extern int i915_restore_state(struct drm_device *dev);
1256
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001257/* i915_suspend.c */
1258extern int i915_save_state(struct drm_device *dev);
1259extern int i915_restore_state(struct drm_device *dev);
1260
Chris Wilsonf899fc62010-07-20 15:44:45 -07001261/* intel_i2c.c */
1262extern int intel_setup_gmbus(struct drm_device *dev);
1263extern void intel_teardown_gmbus(struct drm_device *dev);
Chris Wilsone957d772010-09-24 12:52:03 +01001264extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1265extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001266extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1267{
1268 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1269}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001270extern void intel_i2c_reset(struct drm_device *dev);
1271
Chris Wilson3b617962010-08-24 09:02:58 +01001272/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001273extern int intel_opregion_setup(struct drm_device *dev);
1274#ifdef CONFIG_ACPI
1275extern void intel_opregion_init(struct drm_device *dev);
1276extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001277extern void intel_opregion_asle_intr(struct drm_device *dev);
1278extern void intel_opregion_gse_intr(struct drm_device *dev);
1279extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001280#else
Chris Wilson44834a62010-08-19 16:09:23 +01001281static inline void intel_opregion_init(struct drm_device *dev) { return; }
1282static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001283static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1284static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1285static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001286#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001287
Jesse Barnes723bfd72010-10-07 16:01:13 -07001288/* intel_acpi.c */
1289#ifdef CONFIG_ACPI
1290extern void intel_register_dsm_handler(void);
1291extern void intel_unregister_dsm_handler(void);
1292#else
1293static inline void intel_register_dsm_handler(void) { return; }
1294static inline void intel_unregister_dsm_handler(void) { return; }
1295#endif /* CONFIG_ACPI */
1296
Jesse Barnes79e53942008-11-07 14:24:08 -08001297/* modesetting */
1298extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001299extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001300extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001301extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001302extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001303extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001304extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001305extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001306extern void ironlake_enable_rc6(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001307extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001308extern void intel_detect_pch(struct drm_device *dev);
1309extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001310
Chris Wilson6ef3d422010-08-04 20:26:07 +01001311/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001312#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001313extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1314extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001315
1316extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1317extern void intel_display_print_error_state(struct seq_file *m,
1318 struct drm_device *dev,
1319 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001320#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001321
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001322#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1323
1324#define BEGIN_LP_RING(n) \
1325 intel_ring_begin(LP_RING(dev_priv), (n))
1326
1327#define OUT_RING(x) \
1328 intel_ring_emit(LP_RING(dev_priv), x)
1329
1330#define ADVANCE_LP_RING() \
1331 intel_ring_advance(LP_RING(dev_priv))
1332
Eric Anholt546b0972008-09-01 16:45:29 -07001333/**
1334 * Lock test for when it's just for synchronization of ring access.
1335 *
1336 * In that case, we don't need to do it when GEM is initialized as nobody else
1337 * has access to the ring.
1338 */
Chris Wilson05394f32010-11-08 19:18:58 +00001339#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001340 if (LP_RING(dev->dev_private)->obj == NULL) \
Chris Wilson05394f32010-11-08 19:18:58 +00001341 LOCK_TEST_WITH_RETURN(dev, file); \
Eric Anholt546b0972008-09-01 16:45:29 -07001342} while (0)
1343
Ben Widawskyb7287d82011-04-25 11:22:22 -07001344/* On SNB platform, before reading ring registers forcewake bit
1345 * must be set to prevent GT core from power down and stale values being
1346 * returned.
1347 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001348void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1349void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001350void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1351
1352/* We give fast paths for the really cool registers */
1353#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1354 (((dev_priv)->info->gen >= 6) && \
1355 ((reg) < 0x40000) && \
1356 ((reg) != FORCEWAKE))
Zou Nan haicae58522010-11-09 17:17:32 +08001357
Keith Packard5f753772010-11-22 09:24:22 +00001358#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001359 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001360
Keith Packard5f753772010-11-22 09:24:22 +00001361__i915_read(8, b)
1362__i915_read(16, w)
1363__i915_read(32, l)
1364__i915_read(64, q)
1365#undef __i915_read
1366
1367#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001368 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1369
Keith Packard5f753772010-11-22 09:24:22 +00001370__i915_write(8, b)
1371__i915_write(16, w)
1372__i915_write(32, l)
1373__i915_write(64, q)
1374#undef __i915_write
1375
1376#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1377#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1378
1379#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1380#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1381#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1382#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1383
1384#define I915_READ(reg) i915_read32(dev_priv, (reg))
1385#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001386#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1387#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001388
1389#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1390#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001391
1392#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1393#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1394
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001395
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396#endif