blob: 5598f9559a64dd81f5b8e5cb4192a1d71b681449 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020095
96/*
97 * Copy from radeon_drv.h so we don't have to include both and have conflicting
98 * symbol;
99 */
100#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000101#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100102/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103#define RADEON_IB_POOL_SIZE 16
104#define RADEON_DEBUGFS_MAX_NUM_FILES 32
105#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000106#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200108/*
109 * Errata workarounds.
110 */
111enum radeon_pll_errata {
112 CHIP_ERRATA_R300_CG = 0x00000001,
113 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
114 CHIP_ERRATA_PLL_DELAY = 0x00000004
115};
116
117
118struct radeon_device;
119
120
121/*
122 * BIOS.
123 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000124#define ATRM_BIOS_PAGE 4096
125
Dave Airlie8edb3812010-03-01 21:50:01 +1100126#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000127bool radeon_atrm_supported(struct pci_dev *pdev);
128int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100129#else
130static inline bool radeon_atrm_supported(struct pci_dev *pdev)
131{
132 return false;
133}
134
135static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
136 return -EINVAL;
137}
138#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200139bool radeon_get_bios(struct radeon_device *rdev);
140
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000141
142/*
143 * Dummy page
144 */
145struct radeon_dummy_page {
146 struct page *page;
147 dma_addr_t addr;
148};
149int radeon_dummy_page_init(struct radeon_device *rdev);
150void radeon_dummy_page_fini(struct radeon_device *rdev);
151
152
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153/*
154 * Clocks
155 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156struct radeon_clock {
157 struct radeon_pll p1pll;
158 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500159 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160 struct radeon_pll spll;
161 struct radeon_pll mpll;
162 /* 10 Khz units */
163 uint32_t default_mclk;
164 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500165 uint32_t default_dispclk;
166 uint32_t dp_extclk;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200167};
168
Rafał Miłecki74338742009-11-03 00:53:02 +0100169/*
170 * Power management
171 */
172int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500173void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100174void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400175void radeon_pm_suspend(struct radeon_device *rdev);
176void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500177void radeon_combios_get_power_modes(struct radeon_device *rdev);
178void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400179void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
Alex Deucherf8920342010-06-30 12:02:03 -0400180void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher21a81222010-07-02 12:58:16 -0400181extern u32 rv6xx_get_temp(struct radeon_device *rdev);
182extern u32 rv770_get_temp(struct radeon_device *rdev);
183extern u32 evergreen_get_temp(struct radeon_device *rdev);
Alex Deuchere33df252010-11-22 17:56:32 -0500184extern u32 sumo_get_temp(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000185
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200186/*
187 * Fences.
188 */
189struct radeon_fence_driver {
190 uint32_t scratch_reg;
191 atomic_t seq;
192 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000193 unsigned long last_jiffies;
194 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200195 wait_queue_head_t queue;
196 rwlock_t lock;
197 struct list_head created;
198 struct list_head emited;
199 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100200 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200201};
202
203struct radeon_fence {
204 struct radeon_device *rdev;
205 struct kref kref;
206 struct list_head list;
207 /* protected by radeon_fence.lock */
208 uint32_t seq;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200209 bool emited;
210 bool signaled;
211};
212
213int radeon_fence_driver_init(struct radeon_device *rdev);
214void radeon_fence_driver_fini(struct radeon_device *rdev);
215int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
216int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
217void radeon_fence_process(struct radeon_device *rdev);
218bool radeon_fence_signaled(struct radeon_fence *fence);
219int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
220int radeon_fence_wait_next(struct radeon_device *rdev);
221int radeon_fence_wait_last(struct radeon_device *rdev);
222struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
223void radeon_fence_unref(struct radeon_fence **fence);
224
Dave Airliee024e112009-06-24 09:48:08 +1000225/*
226 * Tiling registers
227 */
228struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100229 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000230};
231
232#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233
234/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100235 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100237struct radeon_mman {
238 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000239 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100240 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100241 bool mem_global_referenced;
242 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100243};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200244
Jerome Glisse4c788672009-11-20 14:29:23 +0100245struct radeon_bo {
246 /* Protected by gem.mutex */
247 struct list_head list;
248 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100249 u32 placements[3];
250 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100251 struct ttm_buffer_object tbo;
252 struct ttm_bo_kmap_obj kmap;
253 unsigned pin_count;
254 void *kptr;
255 u32 tiling_flags;
256 u32 pitch;
257 int surface_reg;
258 /* Constant after initialization */
259 struct radeon_device *rdev;
260 struct drm_gem_object *gobj;
261};
262
263struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000264 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100265 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200266 uint64_t gpu_offset;
267 unsigned rdomain;
268 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100269 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270};
271
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272/*
273 * GEM objects.
274 */
275struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100276 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200277 struct list_head objects;
278};
279
280int radeon_gem_init(struct radeon_device *rdev);
281void radeon_gem_fini(struct radeon_device *rdev);
282int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100283 int alignment, int initial_domain,
284 bool discardable, bool kernel,
285 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200286int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
287 uint64_t *gpu_addr);
288void radeon_gem_object_unpin(struct drm_gem_object *obj);
289
290
291/*
292 * GART structures, functions & helpers
293 */
294struct radeon_mc;
295
296struct radeon_gart_table_ram {
297 volatile uint32_t *ptr;
298};
299
300struct radeon_gart_table_vram {
Jerome Glisse4c788672009-11-20 14:29:23 +0100301 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200302 volatile uint32_t *ptr;
303};
304
305union radeon_gart_table {
306 struct radeon_gart_table_ram ram;
307 struct radeon_gart_table_vram vram;
308};
309
Matt Turnera77f1712009-10-14 00:34:41 -0400310#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000311#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Matt Turnera77f1712009-10-14 00:34:41 -0400312
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200313struct radeon_gart {
314 dma_addr_t table_addr;
315 unsigned num_gpu_pages;
316 unsigned num_cpu_pages;
317 unsigned table_size;
318 union radeon_gart_table table;
319 struct page **pages;
320 dma_addr_t *pages_addr;
321 bool ready;
322};
323
324int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
325void radeon_gart_table_ram_free(struct radeon_device *rdev);
326int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
327void radeon_gart_table_vram_free(struct radeon_device *rdev);
328int radeon_gart_init(struct radeon_device *rdev);
329void radeon_gart_fini(struct radeon_device *rdev);
330void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
331 int pages);
332int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
333 int pages, struct page **pagelist);
334
335
336/*
337 * GPU MC structures, functions & helpers
338 */
339struct radeon_mc {
340 resource_size_t aper_size;
341 resource_size_t aper_base;
342 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000343 /* for some chips with <= 32MB we need to lie
344 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000345 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000346 u64 visible_vram_size;
Jerome Glissec919b372010-08-10 17:41:31 -0400347 u64 active_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000348 u64 gtt_size;
349 u64 gtt_start;
350 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000351 u64 vram_start;
352 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200353 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000354 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355 int vram_mtrr;
356 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000357 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400358 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359};
360
Alex Deucher06b64762010-01-05 11:27:29 -0500361bool radeon_combios_sideport_present(struct radeon_device *rdev);
362bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363
364/*
365 * GPU scratch registers structures, functions & helpers
366 */
367struct radeon_scratch {
368 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400369 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200370 bool free[32];
371 uint32_t reg[32];
372};
373
374int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
375void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
376
377
378/*
379 * IRQS.
380 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500381
382struct radeon_unpin_work {
383 struct work_struct work;
384 struct radeon_device *rdev;
385 int crtc_id;
386 struct radeon_fence *fence;
387 struct drm_pending_vblank_event *event;
388 struct radeon_bo *old_rbo;
389 u64 new_crtc_base;
390};
391
392struct r500_irq_stat_regs {
393 u32 disp_int;
394};
395
396struct r600_irq_stat_regs {
397 u32 disp_int;
398 u32 disp_int_cont;
399 u32 disp_int_cont2;
400 u32 d1grph_int;
401 u32 d2grph_int;
402};
403
404struct evergreen_irq_stat_regs {
405 u32 disp_int;
406 u32 disp_int_cont;
407 u32 disp_int_cont2;
408 u32 disp_int_cont3;
409 u32 disp_int_cont4;
410 u32 disp_int_cont5;
411 u32 d1grph_int;
412 u32 d2grph_int;
413 u32 d3grph_int;
414 u32 d4grph_int;
415 u32 d5grph_int;
416 u32 d6grph_int;
417};
418
419union radeon_irq_stat_regs {
420 struct r500_irq_stat_regs r500;
421 struct r600_irq_stat_regs r600;
422 struct evergreen_irq_stat_regs evergreen;
423};
424
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200425struct radeon_irq {
426 bool installed;
427 bool sw_int;
428 /* FIXME: use a define max crtc rather than hardcode it */
Alex Deucher45f9a392010-03-24 13:55:51 -0400429 bool crtc_vblank_int[6];
Alex Deucher6f34be52010-11-21 10:59:01 -0500430 bool pflip[6];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100431 wait_queue_head_t vblank_queue;
Alex Deucherb500f682009-12-03 13:08:53 -0500432 /* FIXME: use defines for max hpd/dacs */
433 bool hpd[6];
Alex Deucher2031f772010-04-22 12:52:11 -0400434 bool gui_idle;
435 bool gui_idle_acked;
436 wait_queue_head_t idle_queue;
Christian Koenigf2594932010-04-10 03:13:16 +0200437 /* FIXME: use defines for max HDMI blocks */
438 bool hdmi[2];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000439 spinlock_t sw_lock;
440 int sw_refcount;
Alex Deucher6f34be52010-11-21 10:59:01 -0500441 union radeon_irq_stat_regs stat_regs;
442 spinlock_t pflip_lock[6];
443 int pflip_refcount[6];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200444};
445
446int radeon_irq_kms_init(struct radeon_device *rdev);
447void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000448void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
449void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500450void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
451void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200452
453/*
454 * CP & ring.
455 */
456struct radeon_ib {
457 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100458 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200459 uint64_t gpu_addr;
460 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100461 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200462 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100463 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200464};
465
Dave Airlieecb114a2009-09-15 11:12:56 +1000466/*
467 * locking -
468 * mutex protects scheduled_ibs, ready, alloc_bm
469 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200470struct radeon_ib_pool {
471 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100472 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100473 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200474 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
475 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100476 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200477};
478
479struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100480 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200481 volatile uint32_t *ring;
482 unsigned rptr;
483 unsigned wptr;
484 unsigned wptr_old;
485 unsigned ring_size;
486 unsigned ring_free_dw;
487 int count_dw;
488 uint64_t gpu_addr;
489 uint32_t align_mask;
490 uint32_t ptr_mask;
491 struct mutex mutex;
492 bool ready;
493};
494
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500495/*
496 * R6xx+ IH ring
497 */
498struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100499 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500500 volatile uint32_t *ring;
501 unsigned rptr;
502 unsigned wptr;
503 unsigned wptr_old;
504 unsigned ring_size;
505 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500506 uint32_t ptr_mask;
507 spinlock_t lock;
508 bool enabled;
509};
510
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000511struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100512 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100513 struct radeon_bo *shader_obj;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000514 u64 shader_gpu_addr;
515 u32 vs_offset, ps_offset;
516 u32 state_offset;
517 u32 state_len;
518 u32 vb_used, vb_total;
519 struct radeon_ib *vb_ib;
520};
521
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200522int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
523void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
524int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
525int radeon_ib_pool_init(struct radeon_device *rdev);
526void radeon_ib_pool_fini(struct radeon_device *rdev);
527int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100528extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200529/* Ring access between begin & end cannot sleep */
530void radeon_ring_free_size(struct radeon_device *rdev);
Matthew Garrett91700f32010-04-30 15:24:17 -0400531int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200532int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
Matthew Garrett91700f32010-04-30 15:24:17 -0400533void radeon_ring_commit(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200534void radeon_ring_unlock_commit(struct radeon_device *rdev);
535void radeon_ring_unlock_undo(struct radeon_device *rdev);
536int radeon_ring_test(struct radeon_device *rdev);
537int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
538void radeon_ring_fini(struct radeon_device *rdev);
539
540
541/*
542 * CS.
543 */
544struct radeon_cs_reloc {
545 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100546 struct radeon_bo *robj;
547 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200548 uint32_t handle;
549 uint32_t flags;
550};
551
552struct radeon_cs_chunk {
553 uint32_t chunk_id;
554 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000555 int kpage_idx[2];
556 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200557 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000558 void __user *user_ptr;
559 int last_copied_page;
560 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200561};
562
563struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100564 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200565 struct radeon_device *rdev;
566 struct drm_file *filp;
567 /* chunks */
568 unsigned nchunks;
569 struct radeon_cs_chunk *chunks;
570 uint64_t *chunks_array;
571 /* IB */
572 unsigned idx;
573 /* relocations */
574 unsigned nrelocs;
575 struct radeon_cs_reloc *relocs;
576 struct radeon_cs_reloc **relocs_ptr;
577 struct list_head validated;
578 /* indices of various chunks */
579 int chunk_ib_idx;
580 int chunk_relocs_idx;
581 struct radeon_ib *ib;
582 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000583 unsigned family;
Dave Airlie513bcb42009-09-23 16:56:27 +1000584 int parser_error;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200585};
586
Dave Airlie513bcb42009-09-23 16:56:27 +1000587extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
588extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
589
590
591static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
592{
593 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
594 u32 pg_idx, pg_offset;
595 u32 idx_value = 0;
596 int new_page;
597
598 pg_idx = (idx * 4) / PAGE_SIZE;
599 pg_offset = (idx * 4) % PAGE_SIZE;
600
601 if (ibc->kpage_idx[0] == pg_idx)
602 return ibc->kpage[0][pg_offset/4];
603 if (ibc->kpage_idx[1] == pg_idx)
604 return ibc->kpage[1][pg_offset/4];
605
606 new_page = radeon_cs_update_pages(p, pg_idx);
607 if (new_page < 0) {
608 p->parser_error = new_page;
609 return 0;
610 }
611
612 idx_value = ibc->kpage[new_page][pg_offset/4];
613 return idx_value;
614}
615
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200616struct radeon_cs_packet {
617 unsigned idx;
618 unsigned type;
619 unsigned reg;
620 unsigned opcode;
621 int count;
622 unsigned one_reg_wr;
623};
624
625typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
626 struct radeon_cs_packet *pkt,
627 unsigned idx, unsigned reg);
628typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
629 struct radeon_cs_packet *pkt);
630
631
632/*
633 * AGP
634 */
635int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000636void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200637void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200638void radeon_agp_fini(struct radeon_device *rdev);
639
640
641/*
642 * Writeback
643 */
644struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100645 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200646 volatile uint32_t *wb;
647 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400648 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400649 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200650};
651
Alex Deucher724c80e2010-08-27 18:25:25 -0400652#define RADEON_WB_SCRATCH_OFFSET 0
653#define RADEON_WB_CP_RPTR_OFFSET 1024
654#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400655#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400656
Jerome Glissec93bb852009-07-13 21:04:08 +0200657/**
658 * struct radeon_pm - power management datas
659 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
660 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
661 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
662 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
663 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
664 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
665 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
666 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
667 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
668 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
669 * @needed_bandwidth: current bandwidth needs
670 *
671 * It keeps track of various data needed to take powermanagement decision.
672 * Bandwith need is used to determine minimun clock of the GPU and memory.
673 * Equation between gpu/memory clock and available bandwidth is hw dependent
674 * (type of memory, bus size, efficiency, ...)
675 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400676
677enum radeon_pm_method {
678 PM_METHOD_PROFILE,
679 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100680};
Alex Deucherce8f5372010-05-07 15:10:16 -0400681
682enum radeon_dynpm_state {
683 DYNPM_STATE_DISABLED,
684 DYNPM_STATE_MINIMUM,
685 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000686 DYNPM_STATE_ACTIVE,
687 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400688};
689enum radeon_dynpm_action {
690 DYNPM_ACTION_NONE,
691 DYNPM_ACTION_MINIMUM,
692 DYNPM_ACTION_DOWNCLOCK,
693 DYNPM_ACTION_UPCLOCK,
694 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100695};
Alex Deucher56278a82009-12-28 13:58:44 -0500696
697enum radeon_voltage_type {
698 VOLTAGE_NONE = 0,
699 VOLTAGE_GPIO,
700 VOLTAGE_VDDC,
701 VOLTAGE_SW
702};
703
Alex Deucher0ec0e742009-12-23 13:21:58 -0500704enum radeon_pm_state_type {
705 POWER_STATE_TYPE_DEFAULT,
706 POWER_STATE_TYPE_POWERSAVE,
707 POWER_STATE_TYPE_BATTERY,
708 POWER_STATE_TYPE_BALANCED,
709 POWER_STATE_TYPE_PERFORMANCE,
710};
711
Alex Deucherce8f5372010-05-07 15:10:16 -0400712enum radeon_pm_profile_type {
713 PM_PROFILE_DEFAULT,
714 PM_PROFILE_AUTO,
715 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400716 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400717 PM_PROFILE_HIGH,
718};
719
720#define PM_PROFILE_DEFAULT_IDX 0
721#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400722#define PM_PROFILE_MID_SH_IDX 2
723#define PM_PROFILE_HIGH_SH_IDX 3
724#define PM_PROFILE_LOW_MH_IDX 4
725#define PM_PROFILE_MID_MH_IDX 5
726#define PM_PROFILE_HIGH_MH_IDX 6
727#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400728
729struct radeon_pm_profile {
730 int dpms_off_ps_idx;
731 int dpms_on_ps_idx;
732 int dpms_off_cm_idx;
733 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500734};
735
Alex Deucher21a81222010-07-02 12:58:16 -0400736enum radeon_int_thermal_type {
737 THERMAL_TYPE_NONE,
738 THERMAL_TYPE_RV6XX,
739 THERMAL_TYPE_RV770,
740 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500741 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500742 THERMAL_TYPE_NI,
Alex Deucher21a81222010-07-02 12:58:16 -0400743};
744
Alex Deucher56278a82009-12-28 13:58:44 -0500745struct radeon_voltage {
746 enum radeon_voltage_type type;
747 /* gpio voltage */
748 struct radeon_gpio_rec gpio;
749 u32 delay; /* delay in usec from voltage drop to sclk change */
750 bool active_high; /* voltage drop is active when bit is high */
751 /* VDDC voltage */
752 u8 vddc_id; /* index into vddc voltage table */
753 u8 vddci_id; /* index into vddci voltage table */
754 bool vddci_enabled;
755 /* r6xx+ sw */
756 u32 voltage;
757};
758
Alex Deucherd7311172010-05-03 01:13:14 -0400759/* clock mode flags */
760#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
761
Alex Deucher56278a82009-12-28 13:58:44 -0500762struct radeon_pm_clock_info {
763 /* memory clock */
764 u32 mclk;
765 /* engine clock */
766 u32 sclk;
767 /* voltage info */
768 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400769 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500770 u32 flags;
771};
772
Alex Deuchera48b9b42010-04-22 14:03:55 -0400773/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400774#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400775
Alex Deucher56278a82009-12-28 13:58:44 -0500776struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500777 enum radeon_pm_state_type type;
Alex Deucher56278a82009-12-28 13:58:44 -0500778 /* XXX: use a define for num clock modes */
779 struct radeon_pm_clock_info clock_info[8];
780 /* number of valid clock modes in this power state */
781 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500782 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400783 /* standardized state flags */
784 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400785 u32 misc; /* vbios specific flags */
786 u32 misc2; /* vbios specific flags */
787 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500788};
789
Rafał Miłecki27459322010-02-11 22:16:36 +0000790/*
791 * Some modes are overclocked by very low value, accept them
792 */
793#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
794
Jerome Glissec93bb852009-07-13 21:04:08 +0200795struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100796 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400797 u32 active_crtcs;
798 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100799 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100800 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400801 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200802 fixed20_12 max_bandwidth;
803 fixed20_12 igp_sideport_mclk;
804 fixed20_12 igp_system_mclk;
805 fixed20_12 igp_ht_link_clk;
806 fixed20_12 igp_ht_link_width;
807 fixed20_12 k8_bandwidth;
808 fixed20_12 sideport_bandwidth;
809 fixed20_12 ht_bandwidth;
810 fixed20_12 core_bandwidth;
811 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400812 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200813 fixed20_12 needed_bandwidth;
Alex Deucher56278a82009-12-28 13:58:44 -0500814 /* XXX: use a define for num power modes */
815 struct radeon_power_state power_state[8];
816 /* number of valid power states */
817 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400818 int current_power_state_index;
819 int current_clock_mode_index;
820 int requested_power_state_index;
821 int requested_clock_mode_index;
822 int default_power_state_index;
823 u32 current_sclk;
824 u32 current_mclk;
Alex Deucher4d601732010-06-07 18:15:18 -0400825 u32 current_vddc;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500826 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -0400827 /* selected pm method */
828 enum radeon_pm_method pm_method;
829 /* dynpm power management */
830 struct delayed_work dynpm_idle_work;
831 enum radeon_dynpm_state dynpm_state;
832 enum radeon_dynpm_action dynpm_planned_action;
833 unsigned long dynpm_action_timeout;
834 bool dynpm_can_upclock;
835 bool dynpm_can_downclock;
836 /* profile-based power management */
837 enum radeon_pm_profile_type profile;
838 int profile_index;
839 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -0400840 /* internal thermal controller on rv6xx+ */
841 enum radeon_int_thermal_type int_thermal_type;
842 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +0200843};
844
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200845
846/*
847 * Benchmarking
848 */
849void radeon_benchmark(struct radeon_device *rdev);
850
851
852/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200853 * Testing
854 */
855void radeon_test_moves(struct radeon_device *rdev);
856
857
858/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200859 * Debugfs
860 */
861int radeon_debugfs_add_files(struct radeon_device *rdev,
862 struct drm_info_list *files,
863 unsigned nfiles);
864int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200865
866
867/*
868 * ASIC specific functions.
869 */
870struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200871 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000872 void (*fini)(struct radeon_device *rdev);
873 int (*resume)(struct radeon_device *rdev);
874 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000875 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse225758d2010-03-09 14:45:10 +0000876 bool (*gpu_is_lockup)(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000877 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200878 void (*gart_tlb_flush)(struct radeon_device *rdev);
879 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
880 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
881 void (*cp_fini)(struct radeon_device *rdev);
882 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000883 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200884 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000885 int (*ring_test)(struct radeon_device *rdev);
886 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200887 int (*irq_set)(struct radeon_device *rdev);
888 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200889 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200890 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
891 int (*cs_parse)(struct radeon_cs_parser *p);
892 int (*copy_blit)(struct radeon_device *rdev,
893 uint64_t src_offset,
894 uint64_t dst_offset,
895 unsigned num_pages,
896 struct radeon_fence *fence);
897 int (*copy_dma)(struct radeon_device *rdev,
898 uint64_t src_offset,
899 uint64_t dst_offset,
900 unsigned num_pages,
901 struct radeon_fence *fence);
902 int (*copy)(struct radeon_device *rdev,
903 uint64_t src_offset,
904 uint64_t dst_offset,
905 unsigned num_pages,
906 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100907 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200908 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100909 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200910 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500911 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200912 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
913 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000914 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
915 uint32_t tiling_flags, uint32_t pitch,
916 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000917 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200918 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500919 void (*hpd_init)(struct radeon_device *rdev);
920 void (*hpd_fini)(struct radeon_device *rdev);
921 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
922 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100923 /* ioctl hw specific callback. Some hw might want to perform special
924 * operation on specific ioctl. For instance on wait idle some hw
925 * might want to perform and HDP flush through MMIO as it seems that
926 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
927 * through ring.
928 */
929 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400930 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400931 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -0400932 void (*pm_misc)(struct radeon_device *rdev);
933 void (*pm_prepare)(struct radeon_device *rdev);
934 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400935 void (*pm_init_profile)(struct radeon_device *rdev);
936 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500937 /* pageflipping */
938 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
939 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
940 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200941};
942
Jerome Glisse21f9a432009-09-11 15:55:33 +0200943/*
944 * Asic structures
945 */
Jerome Glisse225758d2010-03-09 14:45:10 +0000946struct r100_gpu_lockup {
947 unsigned long last_jiffies;
948 u32 last_cp_rptr;
949};
950
Dave Airlie551ebd82009-09-01 15:25:57 +1000951struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000952 const unsigned *reg_safe_bm;
953 unsigned reg_safe_bm_size;
954 u32 hdp_cntl;
955 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +1000956};
957
Jerome Glisse21f9a432009-09-11 15:55:33 +0200958struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000959 const unsigned *reg_safe_bm;
960 unsigned reg_safe_bm_size;
961 u32 resync_scratch;
962 u32 hdp_cntl;
963 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200964};
965
966struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000967 unsigned max_pipes;
968 unsigned max_tile_pipes;
969 unsigned max_simds;
970 unsigned max_backends;
971 unsigned max_gprs;
972 unsigned max_threads;
973 unsigned max_stack_entries;
974 unsigned max_hw_contexts;
975 unsigned max_gs_threads;
976 unsigned sx_max_export_size;
977 unsigned sx_max_export_pos_size;
978 unsigned sx_max_export_smx_size;
979 unsigned sq_num_cf_insts;
980 unsigned tiling_nbanks;
981 unsigned tiling_npipes;
982 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -0400983 unsigned tile_config;
Jerome Glisse225758d2010-03-09 14:45:10 +0000984 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200985};
986
987struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000988 unsigned max_pipes;
989 unsigned max_tile_pipes;
990 unsigned max_simds;
991 unsigned max_backends;
992 unsigned max_gprs;
993 unsigned max_threads;
994 unsigned max_stack_entries;
995 unsigned max_hw_contexts;
996 unsigned max_gs_threads;
997 unsigned sx_max_export_size;
998 unsigned sx_max_export_pos_size;
999 unsigned sx_max_export_smx_size;
1000 unsigned sq_num_cf_insts;
1001 unsigned sx_num_of_sets;
1002 unsigned sc_prim_fifo_size;
1003 unsigned sc_hiz_tile_fifo_size;
1004 unsigned sc_earlyz_tile_fifo_fize;
1005 unsigned tiling_nbanks;
1006 unsigned tiling_npipes;
1007 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001008 unsigned tile_config;
Jerome Glisse225758d2010-03-09 14:45:10 +00001009 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001010};
1011
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001012struct evergreen_asic {
1013 unsigned num_ses;
1014 unsigned max_pipes;
1015 unsigned max_tile_pipes;
1016 unsigned max_simds;
1017 unsigned max_backends;
1018 unsigned max_gprs;
1019 unsigned max_threads;
1020 unsigned max_stack_entries;
1021 unsigned max_hw_contexts;
1022 unsigned max_gs_threads;
1023 unsigned sx_max_export_size;
1024 unsigned sx_max_export_pos_size;
1025 unsigned sx_max_export_smx_size;
1026 unsigned sq_num_cf_insts;
1027 unsigned sx_num_of_sets;
1028 unsigned sc_prim_fifo_size;
1029 unsigned sc_hiz_tile_fifo_size;
1030 unsigned sc_earlyz_tile_fifo_size;
1031 unsigned tiling_nbanks;
1032 unsigned tiling_npipes;
1033 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001034 unsigned tile_config;
Alex Deucher17db7042010-12-21 16:05:39 -05001035 struct r100_gpu_lockup lockup;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001036};
1037
Jerome Glisse068a1172009-06-17 13:28:30 +02001038union radeon_asic_config {
1039 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001040 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001041 struct r600_asic r600;
1042 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001043 struct evergreen_asic evergreen;
Jerome Glisse068a1172009-06-17 13:28:30 +02001044};
1045
Daniel Vetter0a10c852010-03-11 21:19:14 +00001046/*
1047 * asic initizalization from radeon_asic.c
1048 */
1049void radeon_agp_disable(struct radeon_device *rdev);
1050int radeon_asic_init(struct radeon_device *rdev);
1051
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001052
1053/*
1054 * IOCTL.
1055 */
1056int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1057 struct drm_file *filp);
1058int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1059 struct drm_file *filp);
1060int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1061 struct drm_file *file_priv);
1062int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1063 struct drm_file *file_priv);
1064int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1065 struct drm_file *file_priv);
1066int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1067 struct drm_file *file_priv);
1068int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1069 struct drm_file *filp);
1070int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1071 struct drm_file *filp);
1072int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1073 struct drm_file *filp);
1074int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1075 struct drm_file *filp);
1076int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001077int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1078 struct drm_file *filp);
1079int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1080 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001081
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001082/* VRAM scratch page for HDP bug */
1083struct r700_vram_scratch {
1084 struct radeon_bo *robj;
1085 volatile uint32_t *ptr;
1086};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001087
1088/*
1089 * Core structure, functions and helpers.
1090 */
1091typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1092typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1093
1094struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001095 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001096 struct drm_device *ddev;
1097 struct pci_dev *pdev;
1098 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001099 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001100 enum radeon_family family;
1101 unsigned long flags;
1102 int usec_timeout;
1103 enum radeon_pll_errata pll_errata;
1104 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001105 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001106 int disp_priority;
1107 /* BIOS */
1108 uint8_t *bios;
1109 bool is_atom_bios;
1110 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001111 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001112 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001113 resource_size_t rmmio_base;
1114 resource_size_t rmmio_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001115 void *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001116 radeon_rreg_t mc_rreg;
1117 radeon_wreg_t mc_wreg;
1118 radeon_rreg_t pll_rreg;
1119 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001120 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001121 radeon_rreg_t pciep_rreg;
1122 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001123 /* io port */
1124 void __iomem *rio_mem;
1125 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001126 struct radeon_clock clock;
1127 struct radeon_mc mc;
1128 struct radeon_gart gart;
1129 struct radeon_mode_info mode_info;
1130 struct radeon_scratch scratch;
1131 struct radeon_mman mman;
1132 struct radeon_fence_driver fence_drv;
1133 struct radeon_cp cp;
1134 struct radeon_ib_pool ib_pool;
1135 struct radeon_irq irq;
1136 struct radeon_asic *asic;
1137 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001138 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001139 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001140 struct mutex cs_mutex;
1141 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001142 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001143 bool gpu_lockup;
1144 bool shutdown;
1145 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001146 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001147 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001148 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001149 const struct firmware *me_fw; /* all family ME firmware */
1150 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001151 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001152 struct r600_blit r600_blit;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001153 struct r700_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001154 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001155 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001156 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001157 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001158 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001159 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001160
1161 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001162 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001163 struct timer_list audio_timer;
1164 int audio_channels;
1165 int audio_rate;
1166 int audio_bits_per_sample;
1167 uint8_t audio_status_bits;
1168 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001169
Alex Deucherce8f5372010-05-07 15:10:16 -04001170 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001171 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001172 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001173 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001174 /* i2c buses */
1175 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001176};
1177
1178int radeon_device_init(struct radeon_device *rdev,
1179 struct drm_device *ddev,
1180 struct pci_dev *pdev,
1181 uint32_t flags);
1182void radeon_device_fini(struct radeon_device *rdev);
1183int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1184
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001185/* r600 blit */
1186int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1187void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1188void r600_kms_blit_copy(struct radeon_device *rdev,
1189 u64 src_gpu_addr, u64 dst_gpu_addr,
1190 int size_bytes);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04001191/* evergreen blit */
1192int evergreen_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1193void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1194void evergreen_kms_blit_copy(struct radeon_device *rdev,
1195 u64 src_gpu_addr, u64 dst_gpu_addr,
1196 int size_bytes);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001197
Dave Airliede1b2892009-08-12 18:43:14 +10001198static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1199{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001200 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001201 return readl(((void __iomem *)rdev->rmmio) + reg);
1202 else {
1203 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1204 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1205 }
1206}
1207
1208static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1209{
Alex Deucher07bec2d2010-01-13 19:09:12 -05001210 if (reg < rdev->rmmio_size)
Dave Airliede1b2892009-08-12 18:43:14 +10001211 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1212 else {
1213 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1214 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1215 }
1216}
1217
Alex Deucher351a52a2010-06-30 11:52:50 -04001218static inline u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
1219{
1220 if (reg < rdev->rio_mem_size)
1221 return ioread32(rdev->rio_mem + reg);
1222 else {
1223 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1224 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
1225 }
1226}
1227
1228static inline void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1229{
1230 if (reg < rdev->rio_mem_size)
1231 iowrite32(v, rdev->rio_mem + reg);
1232 else {
1233 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1234 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
1235 }
1236}
1237
Jerome Glisse4c788672009-11-20 14:29:23 +01001238/*
1239 * Cast helper
1240 */
1241#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001242
1243/*
1244 * Registers read & write functions.
1245 */
1246#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1247#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
Alex Deucher9e46a482011-01-06 18:49:35 -05001248#define RREG16(reg) readw(((void __iomem *)rdev->rmmio) + (reg))
1249#define WREG16(reg, v) writew(v, ((void __iomem *)rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001250#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001251#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001252#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001253#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1254#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1255#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1256#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1257#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1258#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001259#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1260#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001261#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1262#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001263#define WREG32_P(reg, val, mask) \
1264 do { \
1265 uint32_t tmp_ = RREG32(reg); \
1266 tmp_ &= (mask); \
1267 tmp_ |= ((val) & ~(mask)); \
1268 WREG32(reg, tmp_); \
1269 } while (0)
1270#define WREG32_PLL_P(reg, val, mask) \
1271 do { \
1272 uint32_t tmp_ = RREG32_PLL(reg); \
1273 tmp_ &= (mask); \
1274 tmp_ |= ((val) & ~(mask)); \
1275 WREG32_PLL(reg, tmp_); \
1276 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001277#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001278#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1279#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001280
Dave Airliede1b2892009-08-12 18:43:14 +10001281/*
1282 * Indirect registers accessor
1283 */
1284static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1285{
1286 uint32_t r;
1287
1288 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1289 r = RREG32(RADEON_PCIE_DATA);
1290 return r;
1291}
1292
1293static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1294{
1295 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1296 WREG32(RADEON_PCIE_DATA, (v));
1297}
1298
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001299void r100_pll_errata_after_index(struct radeon_device *rdev);
1300
1301
1302/*
1303 * ASICs helpers.
1304 */
Dave Airlieb995e432009-07-14 02:02:32 +10001305#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1306 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001307#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1308 (rdev->family == CHIP_RV200) || \
1309 (rdev->family == CHIP_RS100) || \
1310 (rdev->family == CHIP_RS200) || \
1311 (rdev->family == CHIP_RV250) || \
1312 (rdev->family == CHIP_RV280) || \
1313 (rdev->family == CHIP_RS300))
1314#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1315 (rdev->family == CHIP_RV350) || \
1316 (rdev->family == CHIP_R350) || \
1317 (rdev->family == CHIP_RV380) || \
1318 (rdev->family == CHIP_R420) || \
1319 (rdev->family == CHIP_R423) || \
1320 (rdev->family == CHIP_RV410) || \
1321 (rdev->family == CHIP_RS400) || \
1322 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001323#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1324 (rdev->ddev->pdev->device == 0x9443) || \
1325 (rdev->ddev->pdev->device == 0x944B) || \
1326 (rdev->ddev->pdev->device == 0x9506) || \
1327 (rdev->ddev->pdev->device == 0x9509) || \
1328 (rdev->ddev->pdev->device == 0x950F) || \
1329 (rdev->ddev->pdev->device == 0x689C) || \
1330 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001331#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001332#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1333 (rdev->family == CHIP_RS690) || \
1334 (rdev->family == CHIP_RS740) || \
1335 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001336#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1337#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001338#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001339#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1340 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001341#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001342
1343/*
1344 * BIOS helpers.
1345 */
1346#define RBIOS8(i) (rdev->bios[i])
1347#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1348#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1349
1350int radeon_combios_init(struct radeon_device *rdev);
1351void radeon_combios_fini(struct radeon_device *rdev);
1352int radeon_atombios_init(struct radeon_device *rdev);
1353void radeon_atombios_fini(struct radeon_device *rdev);
1354
1355
1356/*
1357 * RING helpers.
1358 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001359static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1360{
1361#if DRM_DEBUG_CODE
1362 if (rdev->cp.count_dw <= 0) {
1363 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1364 }
1365#endif
1366 rdev->cp.ring[rdev->cp.wptr++] = v;
1367 rdev->cp.wptr &= rdev->cp.ptr_mask;
1368 rdev->cp.count_dw--;
1369 rdev->cp.ring_free_dw--;
1370}
1371
1372
1373/*
1374 * ASICs macro.
1375 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001376#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001377#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1378#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1379#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001380#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001381#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse225758d2010-03-09 14:45:10 +00001382#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001383#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001384#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1385#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001386#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001387#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001388#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1389#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001390#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1391#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001392#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001393#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1394#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1395#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1396#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001397#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001398#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001399#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001400#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001401#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001402#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1403#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001404#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1405#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001406#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001407#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1408#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1409#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1410#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001411#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001412#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1413#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1414#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001415#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1416#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Alex Deucher6f34be52010-11-21 10:59:01 -05001417#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
1418#define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
1419#define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001420
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001421/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001422/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001423extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001424extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001425extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
Dave Airlie82568562010-02-05 16:00:07 +10001426extern void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001427extern int radeon_modeset_init(struct radeon_device *rdev);
1428extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001429extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001430extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001431extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001432extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001433extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001434extern void radeon_wb_fini(struct radeon_device *rdev);
1435extern int radeon_wb_init(struct radeon_device *rdev);
1436extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001437extern void radeon_surface_init(struct radeon_device *rdev);
1438extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001439extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001440extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001441extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001442extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001443extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1444extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001445extern int radeon_resume_kms(struct drm_device *dev);
1446extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001447
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001448/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
Jerome Glisse225758d2010-03-09 14:45:10 +00001449extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1450extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001451
Jerome Glissed4550902009-10-01 10:12:06 +02001452/* rv200,rv250,rv280 */
1453extern void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001454
1455/* r300,r350,rv350,rv370,rv380 */
1456extern void r300_set_reg_safe(struct radeon_device *rdev);
1457extern void r300_mc_program(struct radeon_device *rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00001458extern void r300_mc_init(struct radeon_device *rdev);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001459extern void r300_clock_startup(struct radeon_device *rdev);
1460extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001461extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1462extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1463extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001464extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001465
Jerome Glisse905b6822009-09-09 22:24:20 +02001466/* r420,r423,rv410 */
Jerome Glisse21f9a432009-09-11 15:55:33 +02001467extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1468extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001469extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001470extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse905b6822009-09-09 22:24:20 +02001471
Jerome Glisse21f9a432009-09-11 15:55:33 +02001472/* rv515 */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001473struct rv515_mc_save {
1474 u32 d1vga_control;
1475 u32 d2vga_control;
1476 u32 vga_render_control;
1477 u32 vga_hdp_control;
1478 u32 d1crtc_control;
1479 u32 d2crtc_control;
1480};
Jerome Glisse21f9a432009-09-11 15:55:33 +02001481extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001482extern void rv515_vga_render_disable(struct radeon_device *rdev);
1483extern void rv515_set_safe_registers(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +02001484extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1485extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1486extern void rv515_clock_startup(struct radeon_device *rdev);
1487extern void rv515_debugfs(struct radeon_device *rdev);
1488extern int rv515_suspend(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001489
Jerome Glisse3bc68532009-10-01 09:39:24 +02001490/* rs400 */
1491extern int rs400_gart_init(struct radeon_device *rdev);
1492extern int rs400_gart_enable(struct radeon_device *rdev);
1493extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1494extern void rs400_gart_disable(struct radeon_device *rdev);
1495extern void rs400_gart_fini(struct radeon_device *rdev);
1496
1497/* rs600 */
1498extern void rs600_set_safe_registers(struct radeon_device *rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +02001499extern int rs600_irq_set(struct radeon_device *rdev);
1500extern void rs600_irq_disable(struct radeon_device *rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +02001501
Jerome Glisse21f9a432009-09-11 15:55:33 +02001502/* rs690, rs740 */
1503extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1504 struct drm_display_mode *mode1,
1505 struct drm_display_mode *mode2);
1506
1507/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
1508extern bool r600_card_posted(struct radeon_device *rdev);
1509extern void r600_cp_stop(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001510extern int r600_cp_start(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001511extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1512extern int r600_cp_resume(struct radeon_device *rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01001513extern void r600_cp_fini(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001514extern int r600_count_pipe_bits(uint32_t val);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001515extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001516extern int r600_pcie_gart_init(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001517extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1518extern int r600_ib_test(struct radeon_device *rdev);
1519extern int r600_ring_test(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001520extern void r600_scratch_init(struct radeon_device *rdev);
1521extern int r600_blit_init(struct radeon_device *rdev);
1522extern void r600_blit_fini(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001523extern int r600_init_microcode(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001524extern int r600_asic_reset(struct radeon_device *rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001525/* r600 irq */
1526extern int r600_irq_init(struct radeon_device *rdev);
1527extern void r600_irq_fini(struct radeon_device *rdev);
1528extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1529extern int r600_irq_set(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001530extern void r600_irq_suspend(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -04001531extern void r600_disable_interrupts(struct radeon_device *rdev);
1532extern void r600_rlc_stop(struct radeon_device *rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01001533/* r600 audio */
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001534extern int r600_audio_init(struct radeon_device *rdev);
1535extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1536extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
Christian König58bd0862010-04-05 22:14:55 +02001537extern int r600_audio_channels(struct radeon_device *rdev);
1538extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1539extern int r600_audio_rate(struct radeon_device *rdev);
1540extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1541extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
Christian Koenigf2594932010-04-10 03:13:16 +02001542extern void r600_audio_schedule_polling(struct radeon_device *rdev);
Christian König58bd0862010-04-05 22:14:55 +02001543extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1544extern void r600_audio_disable_polling(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001545extern void r600_audio_fini(struct radeon_device *rdev);
1546extern void r600_hdmi_init(struct drm_encoder *encoder);
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001547extern void r600_hdmi_enable(struct drm_encoder *encoder);
1548extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001549extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1550extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
Christian König58bd0862010-04-05 22:14:55 +02001551extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001552
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001553extern void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Alex Deucherfe251e22010-03-24 13:36:43 -04001554extern void r700_cp_stop(struct radeon_device *rdev);
1555extern void r700_cp_fini(struct radeon_device *rdev);
Alex Deucher0ca2ab52010-02-26 13:57:45 -05001556extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1557extern int evergreen_irq_set(struct radeon_device *rdev);
Alex Deucherd7ccd8f2010-09-09 11:33:36 -04001558extern int evergreen_blit_init(struct radeon_device *rdev);
1559extern void evergreen_blit_fini(struct radeon_device *rdev);
Alex Deucherfe251e22010-03-24 13:36:43 -04001560
Alberto Miloned7a29522010-07-06 11:40:24 -04001561/* radeon_acpi.c */
1562#if defined(CONFIG_ACPI)
1563extern int radeon_acpi_init(struct radeon_device *rdev);
1564#else
1565static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1566#endif
1567
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001568/* evergreen */
1569struct evergreen_mc_save {
1570 u32 vga_control[6];
1571 u32 vga_render_control;
1572 u32 vga_hdp_control;
1573 u32 crtc_control[6];
1574};
1575
Jerome Glisse4c788672009-11-20 14:29:23 +01001576#include "radeon_object.h"
1577
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001578#endif