blob: a27d746386ae62520521897321a429ea8985d8ba [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040032#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000036#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100039#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020040#include "avivod.h"
Alex Deucher138e4e12013-01-11 15:33:13 -050041#include "radeon_ucode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100042
43/* Firmware Names */
44MODULE_FIRMWARE("radeon/R600_pfp.bin");
45MODULE_FIRMWARE("radeon/R600_me.bin");
46MODULE_FIRMWARE("radeon/RV610_pfp.bin");
47MODULE_FIRMWARE("radeon/RV610_me.bin");
48MODULE_FIRMWARE("radeon/RV630_pfp.bin");
49MODULE_FIRMWARE("radeon/RV630_me.bin");
50MODULE_FIRMWARE("radeon/RV620_pfp.bin");
51MODULE_FIRMWARE("radeon/RV620_me.bin");
52MODULE_FIRMWARE("radeon/RV635_pfp.bin");
53MODULE_FIRMWARE("radeon/RV635_me.bin");
54MODULE_FIRMWARE("radeon/RV670_pfp.bin");
55MODULE_FIRMWARE("radeon/RV670_me.bin");
56MODULE_FIRMWARE("radeon/RS780_pfp.bin");
57MODULE_FIRMWARE("radeon/RS780_me.bin");
58MODULE_FIRMWARE("radeon/RV770_pfp.bin");
59MODULE_FIRMWARE("radeon/RV770_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040060MODULE_FIRMWARE("radeon/RV770_smc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100061MODULE_FIRMWARE("radeon/RV730_pfp.bin");
62MODULE_FIRMWARE("radeon/RV730_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040063MODULE_FIRMWARE("radeon/RV730_smc.bin");
64MODULE_FIRMWARE("radeon/RV740_smc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100065MODULE_FIRMWARE("radeon/RV710_pfp.bin");
66MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040067MODULE_FIRMWARE("radeon/RV710_smc.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050068MODULE_FIRMWARE("radeon/R600_rlc.bin");
69MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040070MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
71MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040072MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040073MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
74MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040075MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040076MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
77MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040078MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100079MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040080MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040081MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050082MODULE_FIRMWARE("radeon/PALM_pfp.bin");
83MODULE_FIRMWARE("radeon/PALM_me.bin");
84MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040085MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
86MODULE_FIRMWARE("radeon/SUMO_me.bin");
87MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
88MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100089
Alex Deucherf13f7732013-01-18 18:12:22 -050090static const u32 crtc_offsets[2] =
91{
92 0,
93 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
94};
95
Jerome Glisse3ce0a232009-09-08 10:10:24 +100096int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097
Jerome Glisse1a029b72009-10-06 19:04:30 +020098/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099int r600_mc_wait_for_idle(struct radeon_device *rdev);
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400100static void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000101void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400102void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500103static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucher2948f5e2013-04-12 13:52:52 -0400104extern int evergreen_rlc_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105
Alex Deucher454d2e22013-02-14 10:04:02 -0500106/**
107 * r600_get_xclk - get the xclk
108 *
109 * @rdev: radeon_device pointer
110 *
111 * Returns the reference clock used by the gfx engine
112 * (r6xx, IGPs, APUs).
113 */
114u32 r600_get_xclk(struct radeon_device *rdev)
115{
116 return rdev->clock.spll.reference_freq;
117}
118
Alex Deucher21a81222010-07-02 12:58:16 -0400119/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500120int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400121{
122 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
123 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500124 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400125
Alex Deucher20d391d2011-02-01 16:12:34 -0500126 if (temp & 0x100)
127 actual_temp -= 256;
128
129 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400130}
131
Alex Deucherce8f5372010-05-07 15:10:16 -0400132void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400133{
134 int i;
135
Alex Deucherce8f5372010-05-07 15:10:16 -0400136 rdev->pm.dynpm_can_upclock = true;
137 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400138
139 /* power state array is low to high, default is first */
140 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
141 int min_power_state_index = 0;
142
143 if (rdev->pm.num_power_states > 2)
144 min_power_state_index = 1;
145
Alex Deucherce8f5372010-05-07 15:10:16 -0400146 switch (rdev->pm.dynpm_planned_action) {
147 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400148 rdev->pm.requested_power_state_index = min_power_state_index;
149 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400150 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400151 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400152 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400153 if (rdev->pm.current_power_state_index == min_power_state_index) {
154 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400155 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400156 } else {
157 if (rdev->pm.active_crtc_count > 1) {
158 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400159 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400160 continue;
161 else if (i >= rdev->pm.current_power_state_index) {
162 rdev->pm.requested_power_state_index =
163 rdev->pm.current_power_state_index;
164 break;
165 } else {
166 rdev->pm.requested_power_state_index = i;
167 break;
168 }
169 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400170 } else {
171 if (rdev->pm.current_power_state_index == 0)
172 rdev->pm.requested_power_state_index =
173 rdev->pm.num_power_states - 1;
174 else
175 rdev->pm.requested_power_state_index =
176 rdev->pm.current_power_state_index - 1;
177 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400178 }
179 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400180 /* don't use the power state if crtcs are active and no display flag is set */
181 if ((rdev->pm.active_crtc_count > 0) &&
182 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
183 clock_info[rdev->pm.requested_clock_mode_index].flags &
184 RADEON_PM_MODE_NO_DISPLAY)) {
185 rdev->pm.requested_power_state_index++;
186 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400187 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400188 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400189 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
190 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400191 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400192 } else {
193 if (rdev->pm.active_crtc_count > 1) {
194 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400195 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400196 continue;
197 else if (i <= rdev->pm.current_power_state_index) {
198 rdev->pm.requested_power_state_index =
199 rdev->pm.current_power_state_index;
200 break;
201 } else {
202 rdev->pm.requested_power_state_index = i;
203 break;
204 }
205 }
206 } else
207 rdev->pm.requested_power_state_index =
208 rdev->pm.current_power_state_index + 1;
209 }
210 rdev->pm.requested_clock_mode_index = 0;
211 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400212 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400213 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
214 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400215 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400216 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400217 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400218 default:
219 DRM_ERROR("Requested mode for not defined action\n");
220 return;
221 }
222 } else {
223 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
224 /* for now just select the first power state and switch between clock modes */
225 /* power state array is low to high, default is first (0) */
226 if (rdev->pm.active_crtc_count > 1) {
227 rdev->pm.requested_power_state_index = -1;
228 /* start at 1 as we don't want the default mode */
229 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400230 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400231 continue;
232 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
233 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
234 rdev->pm.requested_power_state_index = i;
235 break;
236 }
237 }
238 /* if nothing selected, grab the default state. */
239 if (rdev->pm.requested_power_state_index == -1)
240 rdev->pm.requested_power_state_index = 0;
241 } else
242 rdev->pm.requested_power_state_index = 1;
243
Alex Deucherce8f5372010-05-07 15:10:16 -0400244 switch (rdev->pm.dynpm_planned_action) {
245 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400246 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400247 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400248 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400249 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400250 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
251 if (rdev->pm.current_clock_mode_index == 0) {
252 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400253 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400254 } else
255 rdev->pm.requested_clock_mode_index =
256 rdev->pm.current_clock_mode_index - 1;
257 } else {
258 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400259 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400260 }
Alex Deucherd7311172010-05-03 01:13:14 -0400261 /* don't use the power state if crtcs are active and no display flag is set */
262 if ((rdev->pm.active_crtc_count > 0) &&
263 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
264 clock_info[rdev->pm.requested_clock_mode_index].flags &
265 RADEON_PM_MODE_NO_DISPLAY)) {
266 rdev->pm.requested_clock_mode_index++;
267 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400268 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400269 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400270 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
271 if (rdev->pm.current_clock_mode_index ==
272 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
273 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400274 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400275 } else
276 rdev->pm.requested_clock_mode_index =
277 rdev->pm.current_clock_mode_index + 1;
278 } else {
279 rdev->pm.requested_clock_mode_index =
280 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400281 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400282 }
283 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400284 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400285 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
286 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400287 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400288 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400289 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400290 default:
291 DRM_ERROR("Requested mode for not defined action\n");
292 return;
293 }
294 }
295
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000296 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400297 rdev->pm.power_state[rdev->pm.requested_power_state_index].
298 clock_info[rdev->pm.requested_clock_mode_index].sclk,
299 rdev->pm.power_state[rdev->pm.requested_power_state_index].
300 clock_info[rdev->pm.requested_clock_mode_index].mclk,
301 rdev->pm.power_state[rdev->pm.requested_power_state_index].
302 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400303}
304
Alex Deucherce8f5372010-05-07 15:10:16 -0400305void rs780_pm_init_profile(struct radeon_device *rdev)
306{
307 if (rdev->pm.num_power_states == 2) {
308 /* default */
309 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
310 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
311 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
313 /* low sh */
314 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
315 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
316 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
317 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400318 /* mid sh */
319 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
320 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
321 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400323 /* high sh */
324 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
325 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
326 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
328 /* low mh */
329 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
330 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
331 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
332 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400333 /* mid mh */
334 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
336 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
337 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400338 /* high mh */
339 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
340 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
341 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
342 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
343 } else if (rdev->pm.num_power_states == 3) {
344 /* default */
345 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
346 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
347 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
348 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
349 /* low sh */
350 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
351 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
352 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
353 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400354 /* mid sh */
355 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
356 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
357 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
358 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400359 /* high sh */
360 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
361 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
362 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
363 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
364 /* low mh */
365 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
366 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
367 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
368 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400369 /* mid mh */
370 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
371 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
372 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
373 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400374 /* high mh */
375 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
376 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
377 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
378 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
379 } else {
380 /* default */
381 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
382 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
383 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
384 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
385 /* low sh */
386 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
387 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
388 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
389 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400390 /* mid sh */
391 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
392 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
393 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
394 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400395 /* high sh */
396 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
397 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
398 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
399 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
400 /* low mh */
401 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
402 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
403 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
404 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400405 /* mid mh */
406 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
407 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
408 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
409 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400410 /* high mh */
411 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
412 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
413 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
414 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
415 }
416}
417
418void r600_pm_init_profile(struct radeon_device *rdev)
419{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400420 int idx;
421
Alex Deucherce8f5372010-05-07 15:10:16 -0400422 if (rdev->family == CHIP_R600) {
423 /* XXX */
424 /* default */
425 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
426 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
427 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400428 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400429 /* low sh */
430 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
431 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
432 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400433 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400434 /* mid sh */
435 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
436 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
437 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
438 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400439 /* high sh */
440 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
441 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
442 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400443 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400444 /* low mh */
445 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
446 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
447 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400448 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400449 /* mid mh */
450 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
451 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
452 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
453 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400454 /* high mh */
455 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
456 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
457 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400458 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400459 } else {
460 if (rdev->pm.num_power_states < 4) {
461 /* default */
462 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
463 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
464 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
465 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
466 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400467 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
468 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
469 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400470 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
471 /* mid sh */
472 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
473 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
474 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
475 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400476 /* high sh */
477 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
478 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
479 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
480 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
481 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400482 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
483 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400484 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400485 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
486 /* low mh */
487 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
488 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
489 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
490 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400491 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400492 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
493 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
494 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
495 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
496 } else {
497 /* default */
498 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
499 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
500 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
501 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
502 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400503 if (rdev->flags & RADEON_IS_MOBILITY)
504 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
505 else
506 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
507 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
508 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
509 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
510 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400511 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400512 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
513 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
514 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
515 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400516 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400517 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
518 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
519 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400520 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
521 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
522 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400523 if (rdev->flags & RADEON_IS_MOBILITY)
524 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
525 else
526 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
527 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
528 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
529 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
530 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400531 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400532 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
533 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
534 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
535 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400536 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400537 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
538 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
539 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400540 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
541 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
542 }
543 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400544}
545
Alex Deucher49e02b72010-04-23 17:57:27 -0400546void r600_pm_misc(struct radeon_device *rdev)
547{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400548 int req_ps_idx = rdev->pm.requested_power_state_index;
549 int req_cm_idx = rdev->pm.requested_clock_mode_index;
550 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
551 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400552
Alex Deucher4d601732010-06-07 18:15:18 -0400553 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400554 /* 0xff01 is a flag rather then an actual voltage */
555 if (voltage->voltage == 0xff01)
556 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400557 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400558 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400559 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000560 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400561 }
562 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400563}
564
Alex Deucherdef9ba92010-04-22 12:39:58 -0400565bool r600_gui_idle(struct radeon_device *rdev)
566{
567 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
568 return false;
569 else
570 return true;
571}
572
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500573/* hpd for digital panel detect/disconnect */
574bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
575{
576 bool connected = false;
577
578 if (ASIC_IS_DCE3(rdev)) {
579 switch (hpd) {
580 case RADEON_HPD_1:
581 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
582 connected = true;
583 break;
584 case RADEON_HPD_2:
585 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
586 connected = true;
587 break;
588 case RADEON_HPD_3:
589 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
590 connected = true;
591 break;
592 case RADEON_HPD_4:
593 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
594 connected = true;
595 break;
596 /* DCE 3.2 */
597 case RADEON_HPD_5:
598 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
599 connected = true;
600 break;
601 case RADEON_HPD_6:
602 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
603 connected = true;
604 break;
605 default:
606 break;
607 }
608 } else {
609 switch (hpd) {
610 case RADEON_HPD_1:
611 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
612 connected = true;
613 break;
614 case RADEON_HPD_2:
615 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
616 connected = true;
617 break;
618 case RADEON_HPD_3:
619 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
620 connected = true;
621 break;
622 default:
623 break;
624 }
625 }
626 return connected;
627}
628
629void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500630 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500631{
632 u32 tmp;
633 bool connected = r600_hpd_sense(rdev, hpd);
634
635 if (ASIC_IS_DCE3(rdev)) {
636 switch (hpd) {
637 case RADEON_HPD_1:
638 tmp = RREG32(DC_HPD1_INT_CONTROL);
639 if (connected)
640 tmp &= ~DC_HPDx_INT_POLARITY;
641 else
642 tmp |= DC_HPDx_INT_POLARITY;
643 WREG32(DC_HPD1_INT_CONTROL, tmp);
644 break;
645 case RADEON_HPD_2:
646 tmp = RREG32(DC_HPD2_INT_CONTROL);
647 if (connected)
648 tmp &= ~DC_HPDx_INT_POLARITY;
649 else
650 tmp |= DC_HPDx_INT_POLARITY;
651 WREG32(DC_HPD2_INT_CONTROL, tmp);
652 break;
653 case RADEON_HPD_3:
654 tmp = RREG32(DC_HPD3_INT_CONTROL);
655 if (connected)
656 tmp &= ~DC_HPDx_INT_POLARITY;
657 else
658 tmp |= DC_HPDx_INT_POLARITY;
659 WREG32(DC_HPD3_INT_CONTROL, tmp);
660 break;
661 case RADEON_HPD_4:
662 tmp = RREG32(DC_HPD4_INT_CONTROL);
663 if (connected)
664 tmp &= ~DC_HPDx_INT_POLARITY;
665 else
666 tmp |= DC_HPDx_INT_POLARITY;
667 WREG32(DC_HPD4_INT_CONTROL, tmp);
668 break;
669 case RADEON_HPD_5:
670 tmp = RREG32(DC_HPD5_INT_CONTROL);
671 if (connected)
672 tmp &= ~DC_HPDx_INT_POLARITY;
673 else
674 tmp |= DC_HPDx_INT_POLARITY;
675 WREG32(DC_HPD5_INT_CONTROL, tmp);
676 break;
677 /* DCE 3.2 */
678 case RADEON_HPD_6:
679 tmp = RREG32(DC_HPD6_INT_CONTROL);
680 if (connected)
681 tmp &= ~DC_HPDx_INT_POLARITY;
682 else
683 tmp |= DC_HPDx_INT_POLARITY;
684 WREG32(DC_HPD6_INT_CONTROL, tmp);
685 break;
686 default:
687 break;
688 }
689 } else {
690 switch (hpd) {
691 case RADEON_HPD_1:
692 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
693 if (connected)
694 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
695 else
696 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
697 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
698 break;
699 case RADEON_HPD_2:
700 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
701 if (connected)
702 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
703 else
704 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
705 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
706 break;
707 case RADEON_HPD_3:
708 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
709 if (connected)
710 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
711 else
712 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
713 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
714 break;
715 default:
716 break;
717 }
718 }
719}
720
721void r600_hpd_init(struct radeon_device *rdev)
722{
723 struct drm_device *dev = rdev->ddev;
724 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200725 unsigned enable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500726
Alex Deucher64912e92011-11-03 11:21:39 -0400727 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
728 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500729
Jerome Glisse455c89b2012-05-04 11:06:22 -0400730 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
731 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
732 /* don't try to enable hpd on eDP or LVDS avoid breaking the
733 * aux dp channel on imac and help (but not completely fix)
734 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
735 */
736 continue;
737 }
Alex Deucher64912e92011-11-03 11:21:39 -0400738 if (ASIC_IS_DCE3(rdev)) {
739 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
740 if (ASIC_IS_DCE32(rdev))
741 tmp |= DC_HPDx_EN;
742
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500743 switch (radeon_connector->hpd.hpd) {
744 case RADEON_HPD_1:
745 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500746 break;
747 case RADEON_HPD_2:
748 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500749 break;
750 case RADEON_HPD_3:
751 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500752 break;
753 case RADEON_HPD_4:
754 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500755 break;
756 /* DCE 3.2 */
757 case RADEON_HPD_5:
758 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500759 break;
760 case RADEON_HPD_6:
761 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500762 break;
763 default:
764 break;
765 }
Alex Deucher64912e92011-11-03 11:21:39 -0400766 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500767 switch (radeon_connector->hpd.hpd) {
768 case RADEON_HPD_1:
769 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500770 break;
771 case RADEON_HPD_2:
772 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500773 break;
774 case RADEON_HPD_3:
775 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500776 break;
777 default:
778 break;
779 }
780 }
Christian Koenigfb982572012-05-17 01:33:30 +0200781 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400782 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500783 }
Christian Koenigfb982572012-05-17 01:33:30 +0200784 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500785}
786
787void r600_hpd_fini(struct radeon_device *rdev)
788{
789 struct drm_device *dev = rdev->ddev;
790 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200791 unsigned disable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500792
Christian Koenigfb982572012-05-17 01:33:30 +0200793 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
794 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
795 if (ASIC_IS_DCE3(rdev)) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500796 switch (radeon_connector->hpd.hpd) {
797 case RADEON_HPD_1:
798 WREG32(DC_HPD1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500799 break;
800 case RADEON_HPD_2:
801 WREG32(DC_HPD2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500802 break;
803 case RADEON_HPD_3:
804 WREG32(DC_HPD3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500805 break;
806 case RADEON_HPD_4:
807 WREG32(DC_HPD4_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500808 break;
809 /* DCE 3.2 */
810 case RADEON_HPD_5:
811 WREG32(DC_HPD5_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500812 break;
813 case RADEON_HPD_6:
814 WREG32(DC_HPD6_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500815 break;
816 default:
817 break;
818 }
Christian Koenigfb982572012-05-17 01:33:30 +0200819 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500820 switch (radeon_connector->hpd.hpd) {
821 case RADEON_HPD_1:
822 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500823 break;
824 case RADEON_HPD_2:
825 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500826 break;
827 case RADEON_HPD_3:
828 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500829 break;
830 default:
831 break;
832 }
833 }
Christian Koenigfb982572012-05-17 01:33:30 +0200834 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500835 }
Christian Koenigfb982572012-05-17 01:33:30 +0200836 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500837}
838
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200839/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000840 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200841 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000842void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200843{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000844 unsigned i;
845 u32 tmp;
846
Dave Airlie2e98f102010-02-15 15:54:45 +1000847 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500848 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
849 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400850 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -0400851 u32 tmp;
852
853 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
854 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500855 * This seems to cause problems on some AGP cards. Just use the old
856 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400857 */
858 WREG32(HDP_DEBUG1, 0);
859 tmp = readl((void __iomem *)ptr);
860 } else
861 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000862
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000863 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
864 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
865 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
866 for (i = 0; i < rdev->usec_timeout; i++) {
867 /* read MC_STATUS */
868 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
869 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
870 if (tmp == 2) {
871 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
872 return;
873 }
874 if (tmp) {
875 return;
876 }
877 udelay(1);
878 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200879}
880
Jerome Glisse4aac0472009-09-14 18:29:49 +0200881int r600_pcie_gart_init(struct radeon_device *rdev)
882{
883 int r;
884
Jerome Glissec9a1be92011-11-03 11:16:49 -0400885 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000886 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200887 return 0;
888 }
889 /* Initialize common gart structure */
890 r = radeon_gart_init(rdev);
891 if (r)
892 return r;
893 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
894 return radeon_gart_table_vram_alloc(rdev);
895}
896
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400897static int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200898{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000899 u32 tmp;
900 int r, i;
901
Jerome Glissec9a1be92011-11-03 11:16:49 -0400902 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200903 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
904 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000905 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200906 r = radeon_gart_table_vram_pin(rdev);
907 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000908 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000909 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000910
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000911 /* Setup L2 cache */
912 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
913 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
914 EFFECTIVE_L2_QUEUE_SIZE(7));
915 WREG32(VM_L2_CNTL2, 0);
916 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
917 /* Setup TLB control */
918 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
919 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
920 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
921 ENABLE_WAIT_L2_QUERY;
922 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
923 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
924 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
925 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
926 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
927 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
928 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
929 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
930 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
931 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
932 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
933 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
934 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
935 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
936 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200937 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000938 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
939 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
940 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
941 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
942 (u32)(rdev->dummy_page.addr >> 12));
943 for (i = 1; i < 7; i++)
944 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
945
946 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000947 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
948 (unsigned)(rdev->mc.gtt_size >> 20),
949 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000950 rdev->gart.ready = true;
951 return 0;
952}
953
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400954static void r600_pcie_gart_disable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000955{
956 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400957 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000958
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000959 /* Disable all tables */
960 for (i = 0; i < 7; i++)
961 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
962
963 /* Disable L2 cache */
964 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
965 EFFECTIVE_L2_QUEUE_SIZE(7));
966 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
967 /* Setup L1 TLB control */
968 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
969 ENABLE_WAIT_L2_QUERY;
970 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
971 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
972 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
973 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
974 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
975 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
976 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
977 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
978 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
979 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
980 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
981 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
982 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
983 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400984 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200985}
986
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400987static void r600_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200988{
Jerome Glissef9274562010-03-17 14:44:29 +0000989 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200990 r600_pcie_gart_disable(rdev);
991 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200992}
993
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400994static void r600_agp_enable(struct radeon_device *rdev)
Jerome Glisse1a029b72009-10-06 19:04:30 +0200995{
996 u32 tmp;
997 int i;
998
999 /* Setup L2 cache */
1000 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1001 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1002 EFFECTIVE_L2_QUEUE_SIZE(7));
1003 WREG32(VM_L2_CNTL2, 0);
1004 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1005 /* Setup TLB control */
1006 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1007 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1008 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1009 ENABLE_WAIT_L2_QUERY;
1010 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1011 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1012 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1013 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1014 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1015 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1016 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1017 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1018 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1019 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1020 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1021 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1022 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1023 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1024 for (i = 0; i < 7; i++)
1025 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1026}
1027
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001028int r600_mc_wait_for_idle(struct radeon_device *rdev)
1029{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001030 unsigned i;
1031 u32 tmp;
1032
1033 for (i = 0; i < rdev->usec_timeout; i++) {
1034 /* read MC_STATUS */
1035 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1036 if (!tmp)
1037 return 0;
1038 udelay(1);
1039 }
1040 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001041}
1042
Samuel Li65337e62013-04-05 17:50:53 -04001043uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
1044{
1045 uint32_t r;
1046
1047 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
1048 r = RREG32(R_0028FC_MC_DATA);
1049 WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
1050 return r;
1051}
1052
1053void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1054{
1055 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
1056 S_0028F8_MC_IND_WR_EN(1));
1057 WREG32(R_0028FC_MC_DATA, v);
1058 WREG32(R_0028F8_MC_INDEX, 0x7F);
1059}
1060
Jerome Glissea3c19452009-10-01 18:02:13 +02001061static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001062{
Jerome Glissea3c19452009-10-01 18:02:13 +02001063 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001064 u32 tmp;
1065 int i, j;
1066
1067 /* Initialize HDP */
1068 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1069 WREG32((0x2c14 + j), 0x00000000);
1070 WREG32((0x2c18 + j), 0x00000000);
1071 WREG32((0x2c1c + j), 0x00000000);
1072 WREG32((0x2c20 + j), 0x00000000);
1073 WREG32((0x2c24 + j), 0x00000000);
1074 }
1075 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1076
Jerome Glissea3c19452009-10-01 18:02:13 +02001077 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001078 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001079 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001080 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001081 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001082 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001083 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001084 if (rdev->flags & RADEON_IS_AGP) {
1085 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1086 /* VRAM before AGP */
1087 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1088 rdev->mc.vram_start >> 12);
1089 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1090 rdev->mc.gtt_end >> 12);
1091 } else {
1092 /* VRAM after AGP */
1093 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1094 rdev->mc.gtt_start >> 12);
1095 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1096 rdev->mc.vram_end >> 12);
1097 }
1098 } else {
1099 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1100 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1101 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001102 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001103 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001104 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1105 WREG32(MC_VM_FB_LOCATION, tmp);
1106 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1107 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001108 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001109 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001110 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1111 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001112 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1113 } else {
1114 WREG32(MC_VM_AGP_BASE, 0);
1115 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1116 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1117 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001118 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001119 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001120 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001121 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001122 /* we need to own VRAM, so turn off the VGA renderer here
1123 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001124 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001125}
1126
Jerome Glissed594e462010-02-17 21:54:29 +00001127/**
1128 * r600_vram_gtt_location - try to find VRAM & GTT location
1129 * @rdev: radeon device structure holding all necessary informations
1130 * @mc: memory controller structure holding memory informations
1131 *
1132 * Function will place try to place VRAM at same place as in CPU (PCI)
1133 * address space as some GPU seems to have issue when we reprogram at
1134 * different address space.
1135 *
1136 * If there is not enough space to fit the unvisible VRAM after the
1137 * aperture then we limit the VRAM size to the aperture.
1138 *
1139 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1140 * them to be in one from GPU point of view so that we can program GPU to
1141 * catch access outside them (weird GPU policy see ??).
1142 *
1143 * This function will never fails, worst case are limiting VRAM or GTT.
1144 *
1145 * Note: GTT start, end, size should be initialized before calling this
1146 * function on AGP platform.
1147 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001148static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001149{
1150 u64 size_bf, size_af;
1151
1152 if (mc->mc_vram_size > 0xE0000000) {
1153 /* leave room for at least 512M GTT */
1154 dev_warn(rdev->dev, "limiting VRAM\n");
1155 mc->real_vram_size = 0xE0000000;
1156 mc->mc_vram_size = 0xE0000000;
1157 }
1158 if (rdev->flags & RADEON_IS_AGP) {
1159 size_bf = mc->gtt_start;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001160 size_af = mc->mc_mask - mc->gtt_end;
Jerome Glissed594e462010-02-17 21:54:29 +00001161 if (size_bf > size_af) {
1162 if (mc->mc_vram_size > size_bf) {
1163 dev_warn(rdev->dev, "limiting VRAM\n");
1164 mc->real_vram_size = size_bf;
1165 mc->mc_vram_size = size_bf;
1166 }
1167 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1168 } else {
1169 if (mc->mc_vram_size > size_af) {
1170 dev_warn(rdev->dev, "limiting VRAM\n");
1171 mc->real_vram_size = size_af;
1172 mc->mc_vram_size = size_af;
1173 }
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001174 mc->vram_start = mc->gtt_end + 1;
Jerome Glissed594e462010-02-17 21:54:29 +00001175 }
1176 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1177 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1178 mc->mc_vram_size >> 20, mc->vram_start,
1179 mc->vram_end, mc->real_vram_size >> 20);
1180 } else {
1181 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001182 if (rdev->flags & RADEON_IS_IGP) {
1183 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1184 base <<= 24;
1185 }
Jerome Glissed594e462010-02-17 21:54:29 +00001186 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001187 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001188 radeon_gtt_location(rdev, mc);
1189 }
1190}
1191
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001192static int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001193{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001194 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001195 int chansize, numchan;
Samuel Li65337e62013-04-05 17:50:53 -04001196 uint32_t h_addr, l_addr;
1197 unsigned long long k8_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001198
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001199 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001200 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001201 tmp = RREG32(RAMCFG);
1202 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001203 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001204 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001205 chansize = 64;
1206 } else {
1207 chansize = 32;
1208 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001209 tmp = RREG32(CHMAP);
1210 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1211 case 0:
1212 default:
1213 numchan = 1;
1214 break;
1215 case 1:
1216 numchan = 2;
1217 break;
1218 case 2:
1219 numchan = 4;
1220 break;
1221 case 3:
1222 numchan = 8;
1223 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001224 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001225 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001226 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001227 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1228 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001229 /* Setup GPU memory space */
1230 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1231 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001232 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001233 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001234
Alex Deucherf8920342010-06-30 12:02:03 -04001235 if (rdev->flags & RADEON_IS_IGP) {
1236 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001237 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Samuel Li65337e62013-04-05 17:50:53 -04001238
1239 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
1240 /* Use K8 direct mapping for fast fb access. */
1241 rdev->fastfb_working = false;
1242 h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
1243 l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
1244 k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
1245#if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
1246 if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
1247#endif
1248 {
1249 /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
1250 * memory is present.
1251 */
1252 if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
1253 DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
1254 (unsigned long long)rdev->mc.aper_base, k8_addr);
1255 rdev->mc.aper_base = (resource_size_t)k8_addr;
1256 rdev->fastfb_working = true;
1257 }
1258 }
1259 }
Alex Deucherf8920342010-06-30 12:02:03 -04001260 }
Samuel Li65337e62013-04-05 17:50:53 -04001261
Alex Deucherf47299c2010-03-16 20:54:38 -04001262 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001263 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001264}
1265
Alex Deucher16cdf042011-10-28 10:30:02 -04001266int r600_vram_scratch_init(struct radeon_device *rdev)
1267{
1268 int r;
1269
1270 if (rdev->vram_scratch.robj == NULL) {
1271 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1272 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -04001273 NULL, &rdev->vram_scratch.robj);
Alex Deucher16cdf042011-10-28 10:30:02 -04001274 if (r) {
1275 return r;
1276 }
1277 }
1278
1279 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1280 if (unlikely(r != 0))
1281 return r;
1282 r = radeon_bo_pin(rdev->vram_scratch.robj,
1283 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1284 if (r) {
1285 radeon_bo_unreserve(rdev->vram_scratch.robj);
1286 return r;
1287 }
1288 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1289 (void **)&rdev->vram_scratch.ptr);
1290 if (r)
1291 radeon_bo_unpin(rdev->vram_scratch.robj);
1292 radeon_bo_unreserve(rdev->vram_scratch.robj);
1293
1294 return r;
1295}
1296
1297void r600_vram_scratch_fini(struct radeon_device *rdev)
1298{
1299 int r;
1300
1301 if (rdev->vram_scratch.robj == NULL) {
1302 return;
1303 }
1304 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1305 if (likely(r == 0)) {
1306 radeon_bo_kunmap(rdev->vram_scratch.robj);
1307 radeon_bo_unpin(rdev->vram_scratch.robj);
1308 radeon_bo_unreserve(rdev->vram_scratch.robj);
1309 }
1310 radeon_bo_unref(&rdev->vram_scratch.robj);
1311}
1312
Alex Deucher410a3412013-01-18 13:05:39 -05001313void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
1314{
1315 u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
1316
1317 if (hung)
1318 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1319 else
1320 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1321
1322 WREG32(R600_BIOS_3_SCRATCH, tmp);
1323}
1324
Alex Deucherd3cb7812013-01-18 13:53:37 -05001325static void r600_print_gpu_status_regs(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001326{
Jerome Glisse64c56e82013-01-02 17:30:35 -05001327 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001328 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001329 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001330 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001331 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001332 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001333 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001334 RREG32(CP_STALLED_STAT1));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001335 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001336 RREG32(CP_STALLED_STAT2));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001337 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001338 RREG32(CP_BUSY_STAT));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001339 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001340 RREG32(CP_STAT));
Alex Deucher71e3d152013-01-03 12:20:35 -05001341 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1342 RREG32(DMA_STATUS_REG));
1343}
1344
Alex Deucherf13f7732013-01-18 18:12:22 -05001345static bool r600_is_display_hung(struct radeon_device *rdev)
1346{
1347 u32 crtc_hung = 0;
1348 u32 crtc_status[2];
1349 u32 i, j, tmp;
1350
1351 for (i = 0; i < rdev->num_crtc; i++) {
1352 if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
1353 crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1354 crtc_hung |= (1 << i);
1355 }
1356 }
1357
1358 for (j = 0; j < 10; j++) {
1359 for (i = 0; i < rdev->num_crtc; i++) {
1360 if (crtc_hung & (1 << i)) {
1361 tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1362 if (tmp != crtc_status[i])
1363 crtc_hung &= ~(1 << i);
1364 }
1365 }
1366 if (crtc_hung == 0)
1367 return false;
1368 udelay(100);
1369 }
1370
1371 return true;
1372}
1373
1374static u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
1375{
1376 u32 reset_mask = 0;
1377 u32 tmp;
1378
1379 /* GRBM_STATUS */
1380 tmp = RREG32(R_008010_GRBM_STATUS);
1381 if (rdev->family >= CHIP_RV770) {
1382 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1383 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1384 G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1385 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1386 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1387 reset_mask |= RADEON_RESET_GFX;
1388 } else {
1389 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1390 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1391 G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1392 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1393 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1394 reset_mask |= RADEON_RESET_GFX;
1395 }
1396
1397 if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
1398 G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
1399 reset_mask |= RADEON_RESET_CP;
1400
1401 if (G_008010_GRBM_EE_BUSY(tmp))
1402 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
1403
1404 /* DMA_STATUS_REG */
1405 tmp = RREG32(DMA_STATUS_REG);
1406 if (!(tmp & DMA_IDLE))
1407 reset_mask |= RADEON_RESET_DMA;
1408
1409 /* SRBM_STATUS */
1410 tmp = RREG32(R_000E50_SRBM_STATUS);
1411 if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
1412 reset_mask |= RADEON_RESET_RLC;
1413
1414 if (G_000E50_IH_BUSY(tmp))
1415 reset_mask |= RADEON_RESET_IH;
1416
1417 if (G_000E50_SEM_BUSY(tmp))
1418 reset_mask |= RADEON_RESET_SEM;
1419
1420 if (G_000E50_GRBM_RQ_PENDING(tmp))
1421 reset_mask |= RADEON_RESET_GRBM;
1422
1423 if (G_000E50_VMC_BUSY(tmp))
1424 reset_mask |= RADEON_RESET_VMC;
1425
1426 if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
1427 G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
1428 G_000E50_MCDW_BUSY(tmp))
1429 reset_mask |= RADEON_RESET_MC;
1430
1431 if (r600_is_display_hung(rdev))
1432 reset_mask |= RADEON_RESET_DISPLAY;
1433
Alex Deucherd808fc82013-02-28 10:03:08 -05001434 /* Skip MC reset as it's mostly likely not hung, just busy */
1435 if (reset_mask & RADEON_RESET_MC) {
1436 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
1437 reset_mask &= ~RADEON_RESET_MC;
1438 }
1439
Alex Deucherf13f7732013-01-18 18:12:22 -05001440 return reset_mask;
1441}
1442
1443static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
Alex Deucher71e3d152013-01-03 12:20:35 -05001444{
1445 struct rv515_mc_save save;
Alex Deucherd3cb7812013-01-18 13:53:37 -05001446 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1447 u32 tmp;
Alex Deucher19fc42e2013-01-14 11:04:39 -05001448
Alex Deucher71e3d152013-01-03 12:20:35 -05001449 if (reset_mask == 0)
Alex Deucherf13f7732013-01-18 18:12:22 -05001450 return;
Alex Deucher71e3d152013-01-03 12:20:35 -05001451
1452 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1453
Alex Deucherd3cb7812013-01-18 13:53:37 -05001454 r600_print_gpu_status_regs(rdev);
1455
Alex Deucherd3cb7812013-01-18 13:53:37 -05001456 /* Disable CP parsing/prefetching */
1457 if (rdev->family >= CHIP_RV770)
1458 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1459 else
1460 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher71e3d152013-01-03 12:20:35 -05001461
Alex Deucherd3cb7812013-01-18 13:53:37 -05001462 /* disable the RLC */
1463 WREG32(RLC_CNTL, 0);
1464
1465 if (reset_mask & RADEON_RESET_DMA) {
1466 /* Disable DMA */
1467 tmp = RREG32(DMA_RB_CNTL);
1468 tmp &= ~DMA_RB_ENABLE;
1469 WREG32(DMA_RB_CNTL, tmp);
1470 }
1471
1472 mdelay(50);
1473
Alex Deucherca578022013-01-23 18:56:08 -05001474 rv515_mc_stop(rdev, &save);
1475 if (r600_mc_wait_for_idle(rdev)) {
1476 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1477 }
1478
Alex Deucherd3cb7812013-01-18 13:53:37 -05001479 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1480 if (rdev->family >= CHIP_RV770)
1481 grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
1482 S_008020_SOFT_RESET_CB(1) |
1483 S_008020_SOFT_RESET_PA(1) |
1484 S_008020_SOFT_RESET_SC(1) |
1485 S_008020_SOFT_RESET_SPI(1) |
1486 S_008020_SOFT_RESET_SX(1) |
1487 S_008020_SOFT_RESET_SH(1) |
1488 S_008020_SOFT_RESET_TC(1) |
1489 S_008020_SOFT_RESET_TA(1) |
1490 S_008020_SOFT_RESET_VC(1) |
1491 S_008020_SOFT_RESET_VGT(1);
1492 else
1493 grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
1494 S_008020_SOFT_RESET_DB(1) |
1495 S_008020_SOFT_RESET_CB(1) |
1496 S_008020_SOFT_RESET_PA(1) |
1497 S_008020_SOFT_RESET_SC(1) |
1498 S_008020_SOFT_RESET_SMX(1) |
1499 S_008020_SOFT_RESET_SPI(1) |
1500 S_008020_SOFT_RESET_SX(1) |
1501 S_008020_SOFT_RESET_SH(1) |
1502 S_008020_SOFT_RESET_TC(1) |
1503 S_008020_SOFT_RESET_TA(1) |
1504 S_008020_SOFT_RESET_VC(1) |
1505 S_008020_SOFT_RESET_VGT(1);
1506 }
1507
1508 if (reset_mask & RADEON_RESET_CP) {
1509 grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
1510 S_008020_SOFT_RESET_VGT(1);
1511
1512 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1513 }
1514
1515 if (reset_mask & RADEON_RESET_DMA) {
1516 if (rdev->family >= CHIP_RV770)
1517 srbm_soft_reset |= RV770_SOFT_RESET_DMA;
1518 else
1519 srbm_soft_reset |= SOFT_RESET_DMA;
1520 }
1521
Alex Deucherf13f7732013-01-18 18:12:22 -05001522 if (reset_mask & RADEON_RESET_RLC)
1523 srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
1524
1525 if (reset_mask & RADEON_RESET_SEM)
1526 srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
1527
1528 if (reset_mask & RADEON_RESET_IH)
1529 srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
1530
1531 if (reset_mask & RADEON_RESET_GRBM)
1532 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1533
Alex Deucher24178ec2013-01-24 15:00:17 -05001534 if (!(rdev->flags & RADEON_IS_IGP)) {
1535 if (reset_mask & RADEON_RESET_MC)
1536 srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
1537 }
Alex Deucherf13f7732013-01-18 18:12:22 -05001538
1539 if (reset_mask & RADEON_RESET_VMC)
1540 srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
1541
Alex Deucherd3cb7812013-01-18 13:53:37 -05001542 if (grbm_soft_reset) {
1543 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1544 tmp |= grbm_soft_reset;
1545 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1546 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1547 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1548
1549 udelay(50);
1550
1551 tmp &= ~grbm_soft_reset;
1552 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1553 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1554 }
1555
1556 if (srbm_soft_reset) {
1557 tmp = RREG32(SRBM_SOFT_RESET);
1558 tmp |= srbm_soft_reset;
1559 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1560 WREG32(SRBM_SOFT_RESET, tmp);
1561 tmp = RREG32(SRBM_SOFT_RESET);
1562
1563 udelay(50);
1564
1565 tmp &= ~srbm_soft_reset;
1566 WREG32(SRBM_SOFT_RESET, tmp);
1567 tmp = RREG32(SRBM_SOFT_RESET);
1568 }
Alex Deucher71e3d152013-01-03 12:20:35 -05001569
1570 /* Wait a little for things to settle down */
1571 mdelay(1);
1572
Jerome Glissea3c19452009-10-01 18:02:13 +02001573 rv515_mc_resume(rdev, &save);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001574 udelay(50);
Alex Deucher410a3412013-01-18 13:05:39 -05001575
Alex Deucherd3cb7812013-01-18 13:53:37 -05001576 r600_print_gpu_status_regs(rdev);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001577}
1578
1579int r600_asic_reset(struct radeon_device *rdev)
1580{
Alex Deucherf13f7732013-01-18 18:12:22 -05001581 u32 reset_mask;
1582
1583 reset_mask = r600_gpu_check_soft_reset(rdev);
1584
1585 if (reset_mask)
1586 r600_set_bios_scratch_engine_hung(rdev, true);
1587
1588 r600_gpu_soft_reset(rdev, reset_mask);
1589
1590 reset_mask = r600_gpu_check_soft_reset(rdev);
1591
1592 if (!reset_mask)
1593 r600_set_bios_scratch_engine_hung(rdev, false);
1594
1595 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001596}
1597
Alex Deucher123bc182013-01-24 11:37:19 -05001598/**
1599 * r600_gfx_is_lockup - Check if the GFX engine is locked up
1600 *
1601 * @rdev: radeon_device pointer
1602 * @ring: radeon_ring structure holding ring information
1603 *
1604 * Check if the GFX engine is locked up.
1605 * Returns true if the engine appears to be locked up, false if not.
1606 */
1607bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001608{
Alex Deucher123bc182013-01-24 11:37:19 -05001609 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
Jerome Glisse225758d2010-03-09 14:45:10 +00001610
Alex Deucher123bc182013-01-24 11:37:19 -05001611 if (!(reset_mask & (RADEON_RESET_GFX |
1612 RADEON_RESET_COMPUTE |
1613 RADEON_RESET_CP))) {
Christian König069211e2012-05-02 15:11:20 +02001614 radeon_ring_lockup_update(ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001615 return false;
1616 }
1617 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02001618 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02001619 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001620}
1621
Alex Deucher4d756582012-09-27 15:08:35 -04001622/**
1623 * r600_dma_is_lockup - Check if the DMA engine is locked up
1624 *
1625 * @rdev: radeon_device pointer
1626 * @ring: radeon_ring structure holding ring information
1627 *
Alex Deucher123bc182013-01-24 11:37:19 -05001628 * Check if the async DMA engine is locked up.
Alex Deucher4d756582012-09-27 15:08:35 -04001629 * Returns true if the engine appears to be locked up, false if not.
1630 */
1631bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
1632{
Alex Deucher123bc182013-01-24 11:37:19 -05001633 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04001634
Alex Deucher123bc182013-01-24 11:37:19 -05001635 if (!(reset_mask & RADEON_RESET_DMA)) {
Alex Deucher4d756582012-09-27 15:08:35 -04001636 radeon_ring_lockup_update(ring);
1637 return false;
1638 }
1639 /* force ring activities */
1640 radeon_ring_force_activity(rdev, ring);
1641 return radeon_ring_test_lockup(rdev, ring);
1642}
1643
Alex Deucher416a2bd2012-05-31 19:00:25 -04001644u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1645 u32 tiling_pipe_num,
1646 u32 max_rb_num,
1647 u32 total_max_rb_num,
1648 u32 disabled_rb_mask)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001649{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001650 u32 rendering_pipe_num, rb_num_width, req_rb_num;
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001651 u32 pipe_rb_ratio, pipe_rb_remain, tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001652 u32 data = 0, mask = 1 << (max_rb_num - 1);
1653 unsigned i, j;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001654
Alex Deucher416a2bd2012-05-31 19:00:25 -04001655 /* mask out the RBs that don't exist on that asic */
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001656 tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
1657 /* make sure at least one RB is available */
1658 if ((tmp & 0xff) != 0xff)
1659 disabled_rb_mask = tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001660
Alex Deucher416a2bd2012-05-31 19:00:25 -04001661 rendering_pipe_num = 1 << tiling_pipe_num;
1662 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1663 BUG_ON(rendering_pipe_num < req_rb_num);
1664
1665 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1666 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1667
1668 if (rdev->family <= CHIP_RV740) {
1669 /* r6xx/r7xx */
1670 rb_num_width = 2;
1671 } else {
1672 /* eg+ */
1673 rb_num_width = 4;
1674 }
1675
1676 for (i = 0; i < max_rb_num; i++) {
1677 if (!(mask & disabled_rb_mask)) {
1678 for (j = 0; j < pipe_rb_ratio; j++) {
1679 data <<= rb_num_width;
1680 data |= max_rb_num - i - 1;
1681 }
1682 if (pipe_rb_remain) {
1683 data <<= rb_num_width;
1684 data |= max_rb_num - i - 1;
1685 pipe_rb_remain--;
1686 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001687 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001688 mask >>= 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001689 }
1690
Alex Deucher416a2bd2012-05-31 19:00:25 -04001691 return data;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001692}
1693
1694int r600_count_pipe_bits(uint32_t val)
1695{
Akinobu Mitaef8cf3a2012-11-09 12:10:41 +00001696 return hweight32(val);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001697}
1698
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001699static void r600_gpu_init(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001700{
1701 u32 tiling_config;
1702 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001703 u32 cc_rb_backend_disable;
1704 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001705 u32 tmp;
1706 int i, j;
1707 u32 sq_config;
1708 u32 sq_gpr_resource_mgmt_1 = 0;
1709 u32 sq_gpr_resource_mgmt_2 = 0;
1710 u32 sq_thread_resource_mgmt = 0;
1711 u32 sq_stack_resource_mgmt_1 = 0;
1712 u32 sq_stack_resource_mgmt_2 = 0;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001713 u32 disabled_rb_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001714
Alex Deucher416a2bd2012-05-31 19:00:25 -04001715 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001716 switch (rdev->family) {
1717 case CHIP_R600:
1718 rdev->config.r600.max_pipes = 4;
1719 rdev->config.r600.max_tile_pipes = 8;
1720 rdev->config.r600.max_simds = 4;
1721 rdev->config.r600.max_backends = 4;
1722 rdev->config.r600.max_gprs = 256;
1723 rdev->config.r600.max_threads = 192;
1724 rdev->config.r600.max_stack_entries = 256;
1725 rdev->config.r600.max_hw_contexts = 8;
1726 rdev->config.r600.max_gs_threads = 16;
1727 rdev->config.r600.sx_max_export_size = 128;
1728 rdev->config.r600.sx_max_export_pos_size = 16;
1729 rdev->config.r600.sx_max_export_smx_size = 128;
1730 rdev->config.r600.sq_num_cf_insts = 2;
1731 break;
1732 case CHIP_RV630:
1733 case CHIP_RV635:
1734 rdev->config.r600.max_pipes = 2;
1735 rdev->config.r600.max_tile_pipes = 2;
1736 rdev->config.r600.max_simds = 3;
1737 rdev->config.r600.max_backends = 1;
1738 rdev->config.r600.max_gprs = 128;
1739 rdev->config.r600.max_threads = 192;
1740 rdev->config.r600.max_stack_entries = 128;
1741 rdev->config.r600.max_hw_contexts = 8;
1742 rdev->config.r600.max_gs_threads = 4;
1743 rdev->config.r600.sx_max_export_size = 128;
1744 rdev->config.r600.sx_max_export_pos_size = 16;
1745 rdev->config.r600.sx_max_export_smx_size = 128;
1746 rdev->config.r600.sq_num_cf_insts = 2;
1747 break;
1748 case CHIP_RV610:
1749 case CHIP_RV620:
1750 case CHIP_RS780:
1751 case CHIP_RS880:
1752 rdev->config.r600.max_pipes = 1;
1753 rdev->config.r600.max_tile_pipes = 1;
1754 rdev->config.r600.max_simds = 2;
1755 rdev->config.r600.max_backends = 1;
1756 rdev->config.r600.max_gprs = 128;
1757 rdev->config.r600.max_threads = 192;
1758 rdev->config.r600.max_stack_entries = 128;
1759 rdev->config.r600.max_hw_contexts = 4;
1760 rdev->config.r600.max_gs_threads = 4;
1761 rdev->config.r600.sx_max_export_size = 128;
1762 rdev->config.r600.sx_max_export_pos_size = 16;
1763 rdev->config.r600.sx_max_export_smx_size = 128;
1764 rdev->config.r600.sq_num_cf_insts = 1;
1765 break;
1766 case CHIP_RV670:
1767 rdev->config.r600.max_pipes = 4;
1768 rdev->config.r600.max_tile_pipes = 4;
1769 rdev->config.r600.max_simds = 4;
1770 rdev->config.r600.max_backends = 4;
1771 rdev->config.r600.max_gprs = 192;
1772 rdev->config.r600.max_threads = 192;
1773 rdev->config.r600.max_stack_entries = 256;
1774 rdev->config.r600.max_hw_contexts = 8;
1775 rdev->config.r600.max_gs_threads = 16;
1776 rdev->config.r600.sx_max_export_size = 128;
1777 rdev->config.r600.sx_max_export_pos_size = 16;
1778 rdev->config.r600.sx_max_export_smx_size = 128;
1779 rdev->config.r600.sq_num_cf_insts = 2;
1780 break;
1781 default:
1782 break;
1783 }
1784
1785 /* Initialize HDP */
1786 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1787 WREG32((0x2c14 + j), 0x00000000);
1788 WREG32((0x2c18 + j), 0x00000000);
1789 WREG32((0x2c1c + j), 0x00000000);
1790 WREG32((0x2c20 + j), 0x00000000);
1791 WREG32((0x2c24 + j), 0x00000000);
1792 }
1793
1794 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1795
1796 /* Setup tiling */
1797 tiling_config = 0;
1798 ramcfg = RREG32(RAMCFG);
1799 switch (rdev->config.r600.max_tile_pipes) {
1800 case 1:
1801 tiling_config |= PIPE_TILING(0);
1802 break;
1803 case 2:
1804 tiling_config |= PIPE_TILING(1);
1805 break;
1806 case 4:
1807 tiling_config |= PIPE_TILING(2);
1808 break;
1809 case 8:
1810 tiling_config |= PIPE_TILING(3);
1811 break;
1812 default:
1813 break;
1814 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001815 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001816 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001817 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001818 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001819
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001820 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1821 if (tmp > 3) {
1822 tiling_config |= ROW_TILING(3);
1823 tiling_config |= SAMPLE_SPLIT(3);
1824 } else {
1825 tiling_config |= ROW_TILING(tmp);
1826 tiling_config |= SAMPLE_SPLIT(tmp);
1827 }
1828 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001829
1830 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001831 tmp = R6XX_MAX_BACKENDS -
1832 r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
1833 if (tmp < rdev->config.r600.max_backends) {
1834 rdev->config.r600.max_backends = tmp;
1835 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001836
Alex Deucher416a2bd2012-05-31 19:00:25 -04001837 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
1838 tmp = R6XX_MAX_PIPES -
1839 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
1840 if (tmp < rdev->config.r600.max_pipes) {
1841 rdev->config.r600.max_pipes = tmp;
1842 }
1843 tmp = R6XX_MAX_SIMDS -
1844 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
1845 if (tmp < rdev->config.r600.max_simds) {
1846 rdev->config.r600.max_simds = tmp;
1847 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001848
Alex Deucher416a2bd2012-05-31 19:00:25 -04001849 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
1850 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
1851 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
1852 R6XX_MAX_BACKENDS, disabled_rb_mask);
1853 tiling_config |= tmp << 16;
1854 rdev->config.r600.backend_map = tmp;
1855
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001856 rdev->config.r600.tile_config = tiling_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001857 WREG32(GB_TILING_CONFIG, tiling_config);
1858 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1859 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
Alex Deucher4d756582012-09-27 15:08:35 -04001860 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001861
Alex Deucherd03f5d52010-02-19 16:22:31 -05001862 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001863 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1864 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1865
1866 /* Setup some CP states */
1867 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1868 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1869
1870 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1871 SYNC_WALKER | SYNC_ALIGNER));
1872 /* Setup various GPU states */
1873 if (rdev->family == CHIP_RV670)
1874 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1875
1876 tmp = RREG32(SX_DEBUG_1);
1877 tmp |= SMX_EVENT_RELEASE;
1878 if ((rdev->family > CHIP_R600))
1879 tmp |= ENABLE_NEW_SMX_ADDRESS;
1880 WREG32(SX_DEBUG_1, tmp);
1881
1882 if (((rdev->family) == CHIP_R600) ||
1883 ((rdev->family) == CHIP_RV630) ||
1884 ((rdev->family) == CHIP_RV610) ||
1885 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001886 ((rdev->family) == CHIP_RS780) ||
1887 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001888 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1889 } else {
1890 WREG32(DB_DEBUG, 0);
1891 }
1892 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1893 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1894
1895 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1896 WREG32(VGT_NUM_INSTANCES, 0);
1897
1898 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1899 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1900
1901 tmp = RREG32(SQ_MS_FIFO_SIZES);
1902 if (((rdev->family) == CHIP_RV610) ||
1903 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001904 ((rdev->family) == CHIP_RS780) ||
1905 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001906 tmp = (CACHE_FIFO_SIZE(0xa) |
1907 FETCH_FIFO_HIWATER(0xa) |
1908 DONE_FIFO_HIWATER(0xe0) |
1909 ALU_UPDATE_FIFO_HIWATER(0x8));
1910 } else if (((rdev->family) == CHIP_R600) ||
1911 ((rdev->family) == CHIP_RV630)) {
1912 tmp &= ~DONE_FIFO_HIWATER(0xff);
1913 tmp |= DONE_FIFO_HIWATER(0x4);
1914 }
1915 WREG32(SQ_MS_FIFO_SIZES, tmp);
1916
1917 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1918 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1919 */
1920 sq_config = RREG32(SQ_CONFIG);
1921 sq_config &= ~(PS_PRIO(3) |
1922 VS_PRIO(3) |
1923 GS_PRIO(3) |
1924 ES_PRIO(3));
1925 sq_config |= (DX9_CONSTS |
1926 VC_ENABLE |
1927 PS_PRIO(0) |
1928 VS_PRIO(1) |
1929 GS_PRIO(2) |
1930 ES_PRIO(3));
1931
1932 if ((rdev->family) == CHIP_R600) {
1933 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1934 NUM_VS_GPRS(124) |
1935 NUM_CLAUSE_TEMP_GPRS(4));
1936 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1937 NUM_ES_GPRS(0));
1938 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1939 NUM_VS_THREADS(48) |
1940 NUM_GS_THREADS(4) |
1941 NUM_ES_THREADS(4));
1942 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1943 NUM_VS_STACK_ENTRIES(128));
1944 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1945 NUM_ES_STACK_ENTRIES(0));
1946 } else if (((rdev->family) == CHIP_RV610) ||
1947 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001948 ((rdev->family) == CHIP_RS780) ||
1949 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001950 /* no vertex cache */
1951 sq_config &= ~VC_ENABLE;
1952
1953 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1954 NUM_VS_GPRS(44) |
1955 NUM_CLAUSE_TEMP_GPRS(2));
1956 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1957 NUM_ES_GPRS(17));
1958 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1959 NUM_VS_THREADS(78) |
1960 NUM_GS_THREADS(4) |
1961 NUM_ES_THREADS(31));
1962 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1963 NUM_VS_STACK_ENTRIES(40));
1964 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1965 NUM_ES_STACK_ENTRIES(16));
1966 } else if (((rdev->family) == CHIP_RV630) ||
1967 ((rdev->family) == CHIP_RV635)) {
1968 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1969 NUM_VS_GPRS(44) |
1970 NUM_CLAUSE_TEMP_GPRS(2));
1971 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1972 NUM_ES_GPRS(18));
1973 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1974 NUM_VS_THREADS(78) |
1975 NUM_GS_THREADS(4) |
1976 NUM_ES_THREADS(31));
1977 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1978 NUM_VS_STACK_ENTRIES(40));
1979 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1980 NUM_ES_STACK_ENTRIES(16));
1981 } else if ((rdev->family) == CHIP_RV670) {
1982 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1983 NUM_VS_GPRS(44) |
1984 NUM_CLAUSE_TEMP_GPRS(2));
1985 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1986 NUM_ES_GPRS(17));
1987 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1988 NUM_VS_THREADS(78) |
1989 NUM_GS_THREADS(4) |
1990 NUM_ES_THREADS(31));
1991 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1992 NUM_VS_STACK_ENTRIES(64));
1993 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1994 NUM_ES_STACK_ENTRIES(64));
1995 }
1996
1997 WREG32(SQ_CONFIG, sq_config);
1998 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1999 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2000 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2001 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2002 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2003
2004 if (((rdev->family) == CHIP_RV610) ||
2005 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05002006 ((rdev->family) == CHIP_RS780) ||
2007 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002008 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
2009 } else {
2010 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
2011 }
2012
2013 /* More default values. 2D/3D driver should adjust as needed */
2014 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
2015 S1_X(0x4) | S1_Y(0xc)));
2016 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
2017 S1_X(0x2) | S1_Y(0x2) |
2018 S2_X(0xa) | S2_Y(0x6) |
2019 S3_X(0x6) | S3_Y(0xa)));
2020 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
2021 S1_X(0x4) | S1_Y(0xc) |
2022 S2_X(0x1) | S2_Y(0x6) |
2023 S3_X(0xa) | S3_Y(0xe)));
2024 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
2025 S5_X(0x0) | S5_Y(0x0) |
2026 S6_X(0xb) | S6_Y(0x4) |
2027 S7_X(0x7) | S7_Y(0x8)));
2028
2029 WREG32(VGT_STRMOUT_EN, 0);
2030 tmp = rdev->config.r600.max_pipes * 16;
2031 switch (rdev->family) {
2032 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002033 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002034 case CHIP_RS780:
2035 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002036 tmp += 32;
2037 break;
2038 case CHIP_RV670:
2039 tmp += 128;
2040 break;
2041 default:
2042 break;
2043 }
2044 if (tmp > 256) {
2045 tmp = 256;
2046 }
2047 WREG32(VGT_ES_PER_GS, 128);
2048 WREG32(VGT_GS_PER_ES, tmp);
2049 WREG32(VGT_GS_PER_VS, 2);
2050 WREG32(VGT_GS_VERTEX_REUSE, 16);
2051
2052 /* more default values. 2D/3D driver should adjust as needed */
2053 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2054 WREG32(VGT_STRMOUT_EN, 0);
2055 WREG32(SX_MISC, 0);
2056 WREG32(PA_SC_MODE_CNTL, 0);
2057 WREG32(PA_SC_AA_CONFIG, 0);
2058 WREG32(PA_SC_LINE_STIPPLE, 0);
2059 WREG32(SPI_INPUT_Z, 0);
2060 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
2061 WREG32(CB_COLOR7_FRAG, 0);
2062
2063 /* Clear render buffer base addresses */
2064 WREG32(CB_COLOR0_BASE, 0);
2065 WREG32(CB_COLOR1_BASE, 0);
2066 WREG32(CB_COLOR2_BASE, 0);
2067 WREG32(CB_COLOR3_BASE, 0);
2068 WREG32(CB_COLOR4_BASE, 0);
2069 WREG32(CB_COLOR5_BASE, 0);
2070 WREG32(CB_COLOR6_BASE, 0);
2071 WREG32(CB_COLOR7_BASE, 0);
2072 WREG32(CB_COLOR7_FRAG, 0);
2073
2074 switch (rdev->family) {
2075 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002076 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002077 case CHIP_RS780:
2078 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002079 tmp = TC_L2_SIZE(8);
2080 break;
2081 case CHIP_RV630:
2082 case CHIP_RV635:
2083 tmp = TC_L2_SIZE(4);
2084 break;
2085 case CHIP_R600:
2086 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
2087 break;
2088 default:
2089 tmp = TC_L2_SIZE(0);
2090 break;
2091 }
2092 WREG32(TC_CNTL, tmp);
2093
2094 tmp = RREG32(HDP_HOST_PATH_CNTL);
2095 WREG32(HDP_HOST_PATH_CNTL, tmp);
2096
2097 tmp = RREG32(ARB_POP);
2098 tmp |= ENABLE_TC128;
2099 WREG32(ARB_POP, tmp);
2100
2101 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2102 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
2103 NUM_CLIP_SEQ(3)));
2104 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
Alex Deucherb866d132012-06-14 22:06:36 +02002105 WREG32(VC_ENHANCE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002106}
2107
2108
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002109/*
2110 * Indirect registers accessor
2111 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002112u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002113{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002114 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002115
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002116 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2117 (void)RREG32(PCIE_PORT_INDEX);
2118 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002119 return r;
2120}
2121
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002122void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002123{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002124 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2125 (void)RREG32(PCIE_PORT_INDEX);
2126 WREG32(PCIE_PORT_DATA, (v));
2127 (void)RREG32(PCIE_PORT_DATA);
2128}
2129
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002130/*
2131 * CP & Ring
2132 */
2133void r600_cp_stop(struct radeon_device *rdev)
2134{
Dave Airlie53595332011-03-14 09:47:24 +10002135 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002136 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04002137 WREG32(SCRATCH_UMSK, 0);
Alex Deucher4d756582012-09-27 15:08:35 -04002138 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002139}
2140
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002141int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002142{
2143 struct platform_device *pdev;
2144 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002145 const char *rlc_chip_name;
Alex Deucher66229b22013-06-26 00:11:19 -04002146 const char *smc_chip_name = "RV770";
2147 size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002148 char fw_name[30];
2149 int err;
2150
2151 DRM_DEBUG("\n");
2152
2153 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
2154 err = IS_ERR(pdev);
2155 if (err) {
2156 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
2157 return -EINVAL;
2158 }
2159
2160 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002161 case CHIP_R600:
2162 chip_name = "R600";
2163 rlc_chip_name = "R600";
2164 break;
2165 case CHIP_RV610:
2166 chip_name = "RV610";
2167 rlc_chip_name = "R600";
2168 break;
2169 case CHIP_RV630:
2170 chip_name = "RV630";
2171 rlc_chip_name = "R600";
2172 break;
2173 case CHIP_RV620:
2174 chip_name = "RV620";
2175 rlc_chip_name = "R600";
2176 break;
2177 case CHIP_RV635:
2178 chip_name = "RV635";
2179 rlc_chip_name = "R600";
2180 break;
2181 case CHIP_RV670:
2182 chip_name = "RV670";
2183 rlc_chip_name = "R600";
2184 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002185 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002186 case CHIP_RS880:
2187 chip_name = "RS780";
2188 rlc_chip_name = "R600";
2189 break;
2190 case CHIP_RV770:
2191 chip_name = "RV770";
2192 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002193 smc_chip_name = "RV770";
2194 smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002195 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002196 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002197 chip_name = "RV730";
2198 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002199 smc_chip_name = "RV730";
2200 smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002201 break;
2202 case CHIP_RV710:
2203 chip_name = "RV710";
2204 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002205 smc_chip_name = "RV710";
2206 smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
2207 break;
2208 case CHIP_RV740:
2209 chip_name = "RV730";
2210 rlc_chip_name = "R700";
2211 smc_chip_name = "RV740";
2212 smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002213 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04002214 case CHIP_CEDAR:
2215 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04002216 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04002217 break;
2218 case CHIP_REDWOOD:
2219 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04002220 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04002221 break;
2222 case CHIP_JUNIPER:
2223 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04002224 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04002225 break;
2226 case CHIP_CYPRESS:
2227 case CHIP_HEMLOCK:
2228 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002229 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04002230 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05002231 case CHIP_PALM:
2232 chip_name = "PALM";
2233 rlc_chip_name = "SUMO";
2234 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04002235 case CHIP_SUMO:
2236 chip_name = "SUMO";
2237 rlc_chip_name = "SUMO";
2238 break;
2239 case CHIP_SUMO2:
2240 chip_name = "SUMO2";
2241 rlc_chip_name = "SUMO";
2242 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002243 default: BUG();
2244 }
2245
Alex Deucherfe251e22010-03-24 13:36:43 -04002246 if (rdev->family >= CHIP_CEDAR) {
2247 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2248 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002249 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002250 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002251 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2252 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002253 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002254 } else {
Alex Deucher138e4e12013-01-11 15:33:13 -05002255 pfp_req_size = R600_PFP_UCODE_SIZE * 4;
2256 me_req_size = R600_PM4_UCODE_SIZE * 12;
2257 rlc_req_size = R600_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002258 }
2259
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002260 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002261
2262 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
2263 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
2264 if (err)
2265 goto out;
2266 if (rdev->pfp_fw->size != pfp_req_size) {
2267 printk(KERN_ERR
2268 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2269 rdev->pfp_fw->size, fw_name);
2270 err = -EINVAL;
2271 goto out;
2272 }
2273
2274 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
2275 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
2276 if (err)
2277 goto out;
2278 if (rdev->me_fw->size != me_req_size) {
2279 printk(KERN_ERR
2280 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2281 rdev->me_fw->size, fw_name);
2282 err = -EINVAL;
2283 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002284
2285 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2286 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2287 if (err)
2288 goto out;
2289 if (rdev->rlc_fw->size != rlc_req_size) {
2290 printk(KERN_ERR
2291 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2292 rdev->rlc_fw->size, fw_name);
2293 err = -EINVAL;
2294 }
2295
Alex Deucher66229b22013-06-26 00:11:19 -04002296 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740)) {
2297 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
2298 err = request_firmware(&rdev->smc_fw, fw_name, &pdev->dev);
2299 if (err)
2300 goto out;
2301 if (rdev->smc_fw->size != smc_req_size) {
2302 printk(KERN_ERR
2303 "smc: Bogus length %zu in firmware \"%s\"\n",
2304 rdev->smc_fw->size, fw_name);
2305 err = -EINVAL;
2306 }
2307 }
2308
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002309out:
2310 platform_device_unregister(pdev);
2311
2312 if (err) {
2313 if (err != -EINVAL)
2314 printk(KERN_ERR
2315 "r600_cp: Failed to load firmware \"%s\"\n",
2316 fw_name);
2317 release_firmware(rdev->pfp_fw);
2318 rdev->pfp_fw = NULL;
2319 release_firmware(rdev->me_fw);
2320 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002321 release_firmware(rdev->rlc_fw);
2322 rdev->rlc_fw = NULL;
Alex Deucher66229b22013-06-26 00:11:19 -04002323 release_firmware(rdev->smc_fw);
2324 rdev->smc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002325 }
2326 return err;
2327}
2328
2329static int r600_cp_load_microcode(struct radeon_device *rdev)
2330{
2331 const __be32 *fw_data;
2332 int i;
2333
2334 if (!rdev->me_fw || !rdev->pfp_fw)
2335 return -EINVAL;
2336
2337 r600_cp_stop(rdev);
2338
Cédric Cano4eace7f2011-02-11 19:45:38 -05002339 WREG32(CP_RB_CNTL,
2340#ifdef __BIG_ENDIAN
2341 BUF_SWAP_32BIT |
2342#endif
2343 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002344
2345 /* Reset cp */
2346 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2347 RREG32(GRBM_SOFT_RESET);
2348 mdelay(15);
2349 WREG32(GRBM_SOFT_RESET, 0);
2350
2351 WREG32(CP_ME_RAM_WADDR, 0);
2352
2353 fw_data = (const __be32 *)rdev->me_fw->data;
2354 WREG32(CP_ME_RAM_WADDR, 0);
Alex Deucher138e4e12013-01-11 15:33:13 -05002355 for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002356 WREG32(CP_ME_RAM_DATA,
2357 be32_to_cpup(fw_data++));
2358
2359 fw_data = (const __be32 *)rdev->pfp_fw->data;
2360 WREG32(CP_PFP_UCODE_ADDR, 0);
Alex Deucher138e4e12013-01-11 15:33:13 -05002361 for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002362 WREG32(CP_PFP_UCODE_DATA,
2363 be32_to_cpup(fw_data++));
2364
2365 WREG32(CP_PFP_UCODE_ADDR, 0);
2366 WREG32(CP_ME_RAM_WADDR, 0);
2367 WREG32(CP_ME_RAM_RADDR, 0);
2368 return 0;
2369}
2370
2371int r600_cp_start(struct radeon_device *rdev)
2372{
Christian Könige32eb502011-10-23 12:56:27 +02002373 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002374 int r;
2375 uint32_t cp_me;
2376
Christian Könige32eb502011-10-23 12:56:27 +02002377 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002378 if (r) {
2379 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2380 return r;
2381 }
Christian Könige32eb502011-10-23 12:56:27 +02002382 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2383 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002384 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002385 radeon_ring_write(ring, 0x0);
2386 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002387 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002388 radeon_ring_write(ring, 0x3);
2389 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002390 }
Christian Könige32eb502011-10-23 12:56:27 +02002391 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2392 radeon_ring_write(ring, 0);
2393 radeon_ring_write(ring, 0);
2394 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002395
2396 cp_me = 0xff;
2397 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2398 return 0;
2399}
2400
2401int r600_cp_resume(struct radeon_device *rdev)
2402{
Christian Könige32eb502011-10-23 12:56:27 +02002403 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002404 u32 tmp;
2405 u32 rb_bufsz;
2406 int r;
2407
2408 /* Reset cp */
2409 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2410 RREG32(GRBM_SOFT_RESET);
2411 mdelay(15);
2412 WREG32(GRBM_SOFT_RESET, 0);
2413
2414 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02002415 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04002416 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002417#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002418 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002419#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002420 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002421 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002422
2423 /* Set the write pointer delay */
2424 WREG32(CP_RB_WPTR_DELAY, 0);
2425
2426 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002427 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2428 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002429 ring->wptr = 0;
2430 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002431
2432 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002433 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002434 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002435 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2436 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2437
2438 if (rdev->wb.enabled)
2439 WREG32(SCRATCH_UMSK, 0xff);
2440 else {
2441 tmp |= RB_NO_UPDATE;
2442 WREG32(SCRATCH_UMSK, 0);
2443 }
2444
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002445 mdelay(1);
2446 WREG32(CP_RB_CNTL, tmp);
2447
Christian Könige32eb502011-10-23 12:56:27 +02002448 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002449 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2450
Christian Könige32eb502011-10-23 12:56:27 +02002451 ring->rptr = RREG32(CP_RB_RPTR);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002452
2453 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002454 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002455 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002456 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002457 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002458 return r;
2459 }
2460 return 0;
2461}
2462
Christian Könige32eb502011-10-23 12:56:27 +02002463void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002464{
2465 u32 rb_bufsz;
Christian König45df6802012-07-06 16:22:55 +02002466 int r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002467
2468 /* Align ring size */
2469 rb_bufsz = drm_order(ring_size / 8);
2470 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002471 ring->ring_size = ring_size;
2472 ring->align_mask = 16 - 1;
Christian König45df6802012-07-06 16:22:55 +02002473
Alex Deucher89d35802012-07-17 14:02:31 -04002474 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2475 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2476 if (r) {
2477 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2478 ring->rptr_save_reg = 0;
2479 }
Christian König45df6802012-07-06 16:22:55 +02002480 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002481}
2482
Jerome Glisse655efd32010-02-02 11:51:45 +01002483void r600_cp_fini(struct radeon_device *rdev)
2484{
Christian König45df6802012-07-06 16:22:55 +02002485 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse655efd32010-02-02 11:51:45 +01002486 r600_cp_stop(rdev);
Christian König45df6802012-07-06 16:22:55 +02002487 radeon_ring_fini(rdev, ring);
2488 radeon_scratch_free(rdev, ring->rptr_save_reg);
Jerome Glisse655efd32010-02-02 11:51:45 +01002489}
2490
Alex Deucher4d756582012-09-27 15:08:35 -04002491/*
2492 * DMA
2493 * Starting with R600, the GPU has an asynchronous
2494 * DMA engine. The programming model is very similar
2495 * to the 3D engine (ring buffer, IBs, etc.), but the
2496 * DMA controller has it's own packet format that is
2497 * different form the PM4 format used by the 3D engine.
2498 * It supports copying data, writing embedded data,
2499 * solid fills, and a number of other things. It also
2500 * has support for tiling/detiling of buffers.
2501 */
2502/**
2503 * r600_dma_stop - stop the async dma engine
2504 *
2505 * @rdev: radeon_device pointer
2506 *
2507 * Stop the async dma engine (r6xx-evergreen).
2508 */
2509void r600_dma_stop(struct radeon_device *rdev)
2510{
2511 u32 rb_cntl = RREG32(DMA_RB_CNTL);
2512
2513 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
2514
2515 rb_cntl &= ~DMA_RB_ENABLE;
2516 WREG32(DMA_RB_CNTL, rb_cntl);
2517
2518 rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
2519}
2520
2521/**
2522 * r600_dma_resume - setup and start the async dma engine
2523 *
2524 * @rdev: radeon_device pointer
2525 *
2526 * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
2527 * Returns 0 for success, error for failure.
2528 */
2529int r600_dma_resume(struct radeon_device *rdev)
2530{
2531 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
Michel Dänzerb3dfcb22013-01-24 19:02:01 +01002532 u32 rb_cntl, dma_cntl, ib_cntl;
Alex Deucher4d756582012-09-27 15:08:35 -04002533 u32 rb_bufsz;
2534 int r;
2535
2536 /* Reset dma */
2537 if (rdev->family >= CHIP_RV770)
2538 WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
2539 else
2540 WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
2541 RREG32(SRBM_SOFT_RESET);
2542 udelay(50);
2543 WREG32(SRBM_SOFT_RESET, 0);
2544
2545 WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
2546 WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
2547
2548 /* Set ring buffer size in dwords */
2549 rb_bufsz = drm_order(ring->ring_size / 4);
2550 rb_cntl = rb_bufsz << 1;
2551#ifdef __BIG_ENDIAN
2552 rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
2553#endif
2554 WREG32(DMA_RB_CNTL, rb_cntl);
2555
2556 /* Initialize the ring buffer's read and write pointers */
2557 WREG32(DMA_RB_RPTR, 0);
2558 WREG32(DMA_RB_WPTR, 0);
2559
2560 /* set the wb address whether it's enabled or not */
2561 WREG32(DMA_RB_RPTR_ADDR_HI,
2562 upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
2563 WREG32(DMA_RB_RPTR_ADDR_LO,
2564 ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
2565
2566 if (rdev->wb.enabled)
2567 rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
2568
2569 WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
2570
2571 /* enable DMA IBs */
Michel Dänzerb3dfcb22013-01-24 19:02:01 +01002572 ib_cntl = DMA_IB_ENABLE;
2573#ifdef __BIG_ENDIAN
2574 ib_cntl |= DMA_IB_SWAP_ENABLE;
2575#endif
2576 WREG32(DMA_IB_CNTL, ib_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04002577
2578 dma_cntl = RREG32(DMA_CNTL);
2579 dma_cntl &= ~CTXEMPTY_INT_ENABLE;
2580 WREG32(DMA_CNTL, dma_cntl);
2581
2582 if (rdev->family >= CHIP_RV770)
2583 WREG32(DMA_MODE, 1);
2584
2585 ring->wptr = 0;
2586 WREG32(DMA_RB_WPTR, ring->wptr << 2);
2587
2588 ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
2589
2590 WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
2591
2592 ring->ready = true;
2593
2594 r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
2595 if (r) {
2596 ring->ready = false;
2597 return r;
2598 }
2599
2600 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2601
2602 return 0;
2603}
2604
2605/**
2606 * r600_dma_fini - tear down the async dma engine
2607 *
2608 * @rdev: radeon_device pointer
2609 *
2610 * Stop the async dma engine and free the ring (r6xx-evergreen).
2611 */
2612void r600_dma_fini(struct radeon_device *rdev)
2613{
2614 r600_dma_stop(rdev);
2615 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
2616}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002617
2618/*
Christian Königf2ba57b2013-04-08 12:41:29 +02002619 * UVD
2620 */
2621int r600_uvd_rbc_start(struct radeon_device *rdev)
2622{
2623 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
2624 uint64_t rptr_addr;
2625 uint32_t rb_bufsz, tmp;
2626 int r;
2627
2628 rptr_addr = rdev->wb.gpu_addr + R600_WB_UVD_RPTR_OFFSET;
2629
2630 if (upper_32_bits(rptr_addr) != upper_32_bits(ring->gpu_addr)) {
2631 DRM_ERROR("UVD ring and rptr not in the same 4GB segment!\n");
2632 return -EINVAL;
2633 }
2634
2635 /* force RBC into idle state */
2636 WREG32(UVD_RBC_RB_CNTL, 0x11010101);
2637
2638 /* Set the write pointer delay */
2639 WREG32(UVD_RBC_RB_WPTR_CNTL, 0);
2640
2641 /* set the wb address */
2642 WREG32(UVD_RBC_RB_RPTR_ADDR, rptr_addr >> 2);
2643
2644 /* programm the 4GB memory segment for rptr and ring buffer */
2645 WREG32(UVD_LMI_EXT40_ADDR, upper_32_bits(rptr_addr) |
2646 (0x7 << 16) | (0x1 << 31));
2647
2648 /* Initialize the ring buffer's read and write pointers */
2649 WREG32(UVD_RBC_RB_RPTR, 0x0);
2650
2651 ring->wptr = ring->rptr = RREG32(UVD_RBC_RB_RPTR);
2652 WREG32(UVD_RBC_RB_WPTR, ring->wptr);
2653
2654 /* set the ring address */
2655 WREG32(UVD_RBC_RB_BASE, ring->gpu_addr);
2656
2657 /* Set ring buffer size */
2658 rb_bufsz = drm_order(ring->ring_size);
2659 rb_bufsz = (0x1 << 8) | rb_bufsz;
2660 WREG32(UVD_RBC_RB_CNTL, rb_bufsz);
2661
2662 ring->ready = true;
2663 r = radeon_ring_test(rdev, R600_RING_TYPE_UVD_INDEX, ring);
2664 if (r) {
2665 ring->ready = false;
2666 return r;
2667 }
2668
2669 r = radeon_ring_lock(rdev, ring, 10);
2670 if (r) {
2671 DRM_ERROR("radeon: ring failed to lock UVD ring (%d).\n", r);
2672 return r;
2673 }
2674
2675 tmp = PACKET0(UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
2676 radeon_ring_write(ring, tmp);
2677 radeon_ring_write(ring, 0xFFFFF);
2678
2679 tmp = PACKET0(UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
2680 radeon_ring_write(ring, tmp);
2681 radeon_ring_write(ring, 0xFFFFF);
2682
2683 tmp = PACKET0(UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
2684 radeon_ring_write(ring, tmp);
2685 radeon_ring_write(ring, 0xFFFFF);
2686
2687 /* Clear timeout status bits */
2688 radeon_ring_write(ring, PACKET0(UVD_SEMA_TIMEOUT_STATUS, 0));
2689 radeon_ring_write(ring, 0x8);
2690
2691 radeon_ring_write(ring, PACKET0(UVD_SEMA_CNTL, 0));
Christian König03708b052013-04-23 11:01:31 +02002692 radeon_ring_write(ring, 3);
Christian Königf2ba57b2013-04-08 12:41:29 +02002693
2694 radeon_ring_unlock_commit(rdev, ring);
2695
2696 return 0;
2697}
2698
2699void r600_uvd_rbc_stop(struct radeon_device *rdev)
2700{
2701 struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
2702
2703 /* force RBC into idle state */
2704 WREG32(UVD_RBC_RB_CNTL, 0x11010101);
2705 ring->ready = false;
2706}
2707
2708int r600_uvd_init(struct radeon_device *rdev)
2709{
2710 int i, j, r;
Alex Deucher9b1be4d2013-06-07 10:04:54 -04002711 /* disable byte swapping */
2712 u32 lmi_swap_cntl = 0;
2713 u32 mp_swap_cntl = 0;
Christian Königf2ba57b2013-04-08 12:41:29 +02002714
Christian Königb05e9e42013-04-19 16:14:19 +02002715 /* raise clocks while booting up the VCPU */
2716 radeon_set_uvd_clocks(rdev, 53300, 40000);
2717
Christian Königf2ba57b2013-04-08 12:41:29 +02002718 /* disable clock gating */
2719 WREG32(UVD_CGC_GATE, 0);
2720
2721 /* disable interupt */
2722 WREG32_P(UVD_MASTINT_EN, 0, ~(1 << 1));
2723
2724 /* put LMI, VCPU, RBC etc... into reset */
2725 WREG32(UVD_SOFT_RESET, LMI_SOFT_RESET | VCPU_SOFT_RESET |
2726 LBSI_SOFT_RESET | RBC_SOFT_RESET | CSM_SOFT_RESET |
2727 CXW_SOFT_RESET | TAP_SOFT_RESET | LMI_UMC_SOFT_RESET);
2728 mdelay(5);
2729
2730 /* take UVD block out of reset */
2731 WREG32_P(SRBM_SOFT_RESET, 0, ~SOFT_RESET_UVD);
2732 mdelay(5);
2733
2734 /* initialize UVD memory controller */
2735 WREG32(UVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
2736 (1 << 21) | (1 << 9) | (1 << 20));
2737
Alex Deucher9b1be4d2013-06-07 10:04:54 -04002738#ifdef __BIG_ENDIAN
2739 /* swap (8 in 32) RB and IB */
2740 lmi_swap_cntl = 0xa;
2741 mp_swap_cntl = 0;
2742#endif
2743 WREG32(UVD_LMI_SWAP_CNTL, lmi_swap_cntl);
2744 WREG32(UVD_MP_SWAP_CNTL, mp_swap_cntl);
Christian Königf2ba57b2013-04-08 12:41:29 +02002745
2746 WREG32(UVD_MPC_SET_MUXA0, 0x40c2040);
2747 WREG32(UVD_MPC_SET_MUXA1, 0x0);
2748 WREG32(UVD_MPC_SET_MUXB0, 0x40c2040);
2749 WREG32(UVD_MPC_SET_MUXB1, 0x0);
2750 WREG32(UVD_MPC_SET_ALU, 0);
2751 WREG32(UVD_MPC_SET_MUX, 0x88);
2752
2753 /* Stall UMC */
2754 WREG32_P(UVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
2755 WREG32_P(UVD_RB_ARB_CTRL, 1 << 3, ~(1 << 3));
2756
2757 /* take all subblocks out of reset, except VCPU */
2758 WREG32(UVD_SOFT_RESET, VCPU_SOFT_RESET);
2759 mdelay(5);
2760
2761 /* enable VCPU clock */
2762 WREG32(UVD_VCPU_CNTL, 1 << 9);
2763
2764 /* enable UMC */
2765 WREG32_P(UVD_LMI_CTRL2, 0, ~(1 << 8));
2766
2767 /* boot up the VCPU */
2768 WREG32(UVD_SOFT_RESET, 0);
2769 mdelay(10);
2770
2771 WREG32_P(UVD_RB_ARB_CTRL, 0, ~(1 << 3));
2772
2773 for (i = 0; i < 10; ++i) {
2774 uint32_t status;
2775 for (j = 0; j < 100; ++j) {
2776 status = RREG32(UVD_STATUS);
2777 if (status & 2)
2778 break;
2779 mdelay(10);
2780 }
2781 r = 0;
2782 if (status & 2)
2783 break;
2784
2785 DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
2786 WREG32_P(UVD_SOFT_RESET, VCPU_SOFT_RESET, ~VCPU_SOFT_RESET);
2787 mdelay(10);
2788 WREG32_P(UVD_SOFT_RESET, 0, ~VCPU_SOFT_RESET);
2789 mdelay(10);
2790 r = -1;
2791 }
Christian Königb05e9e42013-04-19 16:14:19 +02002792
Christian Königf2ba57b2013-04-08 12:41:29 +02002793 if (r) {
2794 DRM_ERROR("UVD not responding, giving up!!!\n");
Christian Königb05e9e42013-04-19 16:14:19 +02002795 radeon_set_uvd_clocks(rdev, 0, 0);
Christian Königf2ba57b2013-04-08 12:41:29 +02002796 return r;
2797 }
Christian Königb05e9e42013-04-19 16:14:19 +02002798
Christian Königf2ba57b2013-04-08 12:41:29 +02002799 /* enable interupt */
2800 WREG32_P(UVD_MASTINT_EN, 3<<1, ~(3 << 1));
2801
2802 r = r600_uvd_rbc_start(rdev);
Christian Königb05e9e42013-04-19 16:14:19 +02002803 if (!r)
2804 DRM_INFO("UVD initialized successfully.\n");
Christian Königf2ba57b2013-04-08 12:41:29 +02002805
Christian Königb05e9e42013-04-19 16:14:19 +02002806 /* lower clocks again */
2807 radeon_set_uvd_clocks(rdev, 0, 0);
2808
2809 return r;
Christian Königf2ba57b2013-04-08 12:41:29 +02002810}
2811
2812/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002813 * GPU scratch registers helpers function.
2814 */
2815void r600_scratch_init(struct radeon_device *rdev)
2816{
2817 int i;
2818
2819 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002820 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002821 for (i = 0; i < rdev->scratch.num_reg; i++) {
2822 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002823 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002824 }
2825}
2826
Christian Könige32eb502011-10-23 12:56:27 +02002827int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002828{
2829 uint32_t scratch;
2830 uint32_t tmp = 0;
Alex Deucher8b25ed32012-07-17 14:02:30 -04002831 unsigned i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002832 int r;
2833
2834 r = radeon_scratch_get(rdev, &scratch);
2835 if (r) {
2836 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2837 return r;
2838 }
2839 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002840 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002841 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002842 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002843 radeon_scratch_free(rdev, scratch);
2844 return r;
2845 }
Christian Könige32eb502011-10-23 12:56:27 +02002846 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2847 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2848 radeon_ring_write(ring, 0xDEADBEEF);
2849 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002850 for (i = 0; i < rdev->usec_timeout; i++) {
2851 tmp = RREG32(scratch);
2852 if (tmp == 0xDEADBEEF)
2853 break;
2854 DRM_UDELAY(1);
2855 }
2856 if (i < rdev->usec_timeout) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002857 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002858 } else {
Christian Königbf852792011-10-13 13:19:22 +02002859 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
Alex Deucher8b25ed32012-07-17 14:02:30 -04002860 ring->idx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002861 r = -EINVAL;
2862 }
2863 radeon_scratch_free(rdev, scratch);
2864 return r;
2865}
2866
Alex Deucher4d756582012-09-27 15:08:35 -04002867/**
2868 * r600_dma_ring_test - simple async dma engine test
2869 *
2870 * @rdev: radeon_device pointer
2871 * @ring: radeon_ring structure holding ring information
2872 *
2873 * Test the DMA engine by writing using it to write an
2874 * value to memory. (r6xx-SI).
2875 * Returns 0 for success, error for failure.
2876 */
2877int r600_dma_ring_test(struct radeon_device *rdev,
2878 struct radeon_ring *ring)
2879{
2880 unsigned i;
2881 int r;
2882 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
2883 u32 tmp;
2884
2885 if (!ptr) {
2886 DRM_ERROR("invalid vram scratch pointer\n");
2887 return -EINVAL;
2888 }
2889
2890 tmp = 0xCAFEDEAD;
2891 writel(tmp, ptr);
2892
2893 r = radeon_ring_lock(rdev, ring, 4);
2894 if (r) {
2895 DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
2896 return r;
2897 }
2898 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
2899 radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
2900 radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
2901 radeon_ring_write(ring, 0xDEADBEEF);
2902 radeon_ring_unlock_commit(rdev, ring);
2903
2904 for (i = 0; i < rdev->usec_timeout; i++) {
2905 tmp = readl(ptr);
2906 if (tmp == 0xDEADBEEF)
2907 break;
2908 DRM_UDELAY(1);
2909 }
2910
2911 if (i < rdev->usec_timeout) {
2912 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
2913 } else {
2914 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
2915 ring->idx, tmp);
2916 r = -EINVAL;
2917 }
2918 return r;
2919}
2920
Christian Königf2ba57b2013-04-08 12:41:29 +02002921int r600_uvd_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
2922{
2923 uint32_t tmp = 0;
2924 unsigned i;
2925 int r;
2926
2927 WREG32(UVD_CONTEXT_ID, 0xCAFEDEAD);
2928 r = radeon_ring_lock(rdev, ring, 3);
2929 if (r) {
2930 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n",
2931 ring->idx, r);
2932 return r;
2933 }
2934 radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
2935 radeon_ring_write(ring, 0xDEADBEEF);
2936 radeon_ring_unlock_commit(rdev, ring);
2937 for (i = 0; i < rdev->usec_timeout; i++) {
2938 tmp = RREG32(UVD_CONTEXT_ID);
2939 if (tmp == 0xDEADBEEF)
2940 break;
2941 DRM_UDELAY(1);
2942 }
2943
2944 if (i < rdev->usec_timeout) {
2945 DRM_INFO("ring test on %d succeeded in %d usecs\n",
2946 ring->idx, i);
2947 } else {
2948 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
2949 ring->idx, tmp);
2950 r = -EINVAL;
2951 }
2952 return r;
2953}
2954
Alex Deucher4d756582012-09-27 15:08:35 -04002955/*
2956 * CP fences/semaphores
2957 */
2958
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002959void r600_fence_ring_emit(struct radeon_device *rdev,
2960 struct radeon_fence *fence)
2961{
Christian Könige32eb502011-10-23 12:56:27 +02002962 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02002963
Alex Deucherd0f8a852010-09-04 05:04:34 -04002964 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002965 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002966 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002967 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2968 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2969 PACKET3_VC_ACTION_ENA |
2970 PACKET3_SH_ACTION_ENA);
2971 radeon_ring_write(ring, 0xFFFFFFFF);
2972 radeon_ring_write(ring, 0);
2973 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002974 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002975 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2976 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2977 radeon_ring_write(ring, addr & 0xffffffff);
2978 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2979 radeon_ring_write(ring, fence->seq);
2980 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002981 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002982 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002983 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2984 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2985 PACKET3_VC_ACTION_ENA |
2986 PACKET3_SH_ACTION_ENA);
2987 radeon_ring_write(ring, 0xFFFFFFFF);
2988 radeon_ring_write(ring, 0);
2989 radeon_ring_write(ring, 10); /* poll interval */
2990 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2991 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04002992 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02002993 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2994 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2995 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002996 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02002997 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2998 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2999 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04003000 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02003001 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
3002 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04003003 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003004}
3005
Christian Königf2ba57b2013-04-08 12:41:29 +02003006void r600_uvd_fence_emit(struct radeon_device *rdev,
3007 struct radeon_fence *fence)
3008{
3009 struct radeon_ring *ring = &rdev->ring[fence->ring];
3010 uint32_t addr = rdev->fence_drv[fence->ring].gpu_addr;
3011
3012 radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
3013 radeon_ring_write(ring, fence->seq);
3014 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
3015 radeon_ring_write(ring, addr & 0xffffffff);
3016 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
3017 radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
3018 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
3019 radeon_ring_write(ring, 0);
3020
3021 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
3022 radeon_ring_write(ring, 0);
3023 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
3024 radeon_ring_write(ring, 0);
3025 radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
3026 radeon_ring_write(ring, 2);
3027 return;
3028}
3029
Christian König15d33322011-09-15 19:02:22 +02003030void r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02003031 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02003032 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02003033 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02003034{
3035 uint64_t addr = semaphore->gpu_addr;
3036 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
3037
Christian König0be70432012-03-07 11:28:57 +01003038 if (rdev->family < CHIP_CAYMAN)
3039 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
3040
Christian Könige32eb502011-10-23 12:56:27 +02003041 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
3042 radeon_ring_write(ring, addr & 0xffffffff);
3043 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König15d33322011-09-15 19:02:22 +02003044}
3045
Alex Deucher4d756582012-09-27 15:08:35 -04003046/*
3047 * DMA fences/semaphores
3048 */
3049
3050/**
3051 * r600_dma_fence_ring_emit - emit a fence on the DMA ring
3052 *
3053 * @rdev: radeon_device pointer
3054 * @fence: radeon fence object
3055 *
3056 * Add a DMA fence packet to the ring to write
3057 * the fence seq number and DMA trap packet to generate
3058 * an interrupt if needed (r6xx-r7xx).
3059 */
3060void r600_dma_fence_ring_emit(struct radeon_device *rdev,
3061 struct radeon_fence *fence)
3062{
3063 struct radeon_ring *ring = &rdev->ring[fence->ring];
3064 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse86a18812012-12-12 16:43:15 -05003065
Alex Deucher4d756582012-09-27 15:08:35 -04003066 /* write the fence */
3067 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
3068 radeon_ring_write(ring, addr & 0xfffffffc);
3069 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
Jerome Glisse86a18812012-12-12 16:43:15 -05003070 radeon_ring_write(ring, lower_32_bits(fence->seq));
Alex Deucher4d756582012-09-27 15:08:35 -04003071 /* generate an interrupt */
3072 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
3073}
3074
3075/**
3076 * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
3077 *
3078 * @rdev: radeon_device pointer
3079 * @ring: radeon_ring structure holding ring information
3080 * @semaphore: radeon semaphore object
3081 * @emit_wait: wait or signal semaphore
3082 *
3083 * Add a DMA semaphore packet to the ring wait on or signal
3084 * other rings (r6xx-SI).
3085 */
3086void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
3087 struct radeon_ring *ring,
3088 struct radeon_semaphore *semaphore,
3089 bool emit_wait)
3090{
3091 u64 addr = semaphore->gpu_addr;
3092 u32 s = emit_wait ? 0 : 1;
3093
3094 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
3095 radeon_ring_write(ring, addr & 0xfffffffc);
3096 radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
3097}
3098
Christian Königf2ba57b2013-04-08 12:41:29 +02003099void r600_uvd_semaphore_emit(struct radeon_device *rdev,
3100 struct radeon_ring *ring,
3101 struct radeon_semaphore *semaphore,
3102 bool emit_wait)
3103{
3104 uint64_t addr = semaphore->gpu_addr;
3105
3106 radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
3107 radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
3108
3109 radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
3110 radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
3111
3112 radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
3113 radeon_ring_write(ring, emit_wait ? 1 : 0);
3114}
3115
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003116int r600_copy_blit(struct radeon_device *rdev,
Alex Deucher003cefe2011-09-16 12:04:08 -04003117 uint64_t src_offset,
3118 uint64_t dst_offset,
3119 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02003120 struct radeon_fence **fence)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003121{
Christian König220907d2012-05-10 16:46:43 +02003122 struct radeon_semaphore *sem = NULL;
Christian Königf2377502012-05-09 15:35:01 +02003123 struct radeon_sa_bo *vb = NULL;
Jerome Glisseff82f052010-01-22 15:19:00 +01003124 int r;
3125
Christian König220907d2012-05-10 16:46:43 +02003126 r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
Jerome Glisseff82f052010-01-22 15:19:00 +01003127 if (r) {
Jerome Glisseff82f052010-01-22 15:19:00 +01003128 return r;
3129 }
Christian Königf2377502012-05-09 15:35:01 +02003130 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
Christian König220907d2012-05-10 16:46:43 +02003131 r600_blit_done_copy(rdev, fence, vb, sem);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003132 return 0;
3133}
3134
Alex Deucher4d756582012-09-27 15:08:35 -04003135/**
3136 * r600_copy_dma - copy pages using the DMA engine
3137 *
3138 * @rdev: radeon_device pointer
3139 * @src_offset: src GPU address
3140 * @dst_offset: dst GPU address
3141 * @num_gpu_pages: number of GPU pages to xfer
3142 * @fence: radeon fence object
3143 *
Alex Deucher43fb7782013-01-04 09:24:18 -05003144 * Copy GPU paging using the DMA engine (r6xx).
Alex Deucher4d756582012-09-27 15:08:35 -04003145 * Used by the radeon ttm implementation to move pages if
3146 * registered as the asic copy callback.
3147 */
3148int r600_copy_dma(struct radeon_device *rdev,
3149 uint64_t src_offset, uint64_t dst_offset,
3150 unsigned num_gpu_pages,
3151 struct radeon_fence **fence)
3152{
3153 struct radeon_semaphore *sem = NULL;
3154 int ring_index = rdev->asic->copy.dma_ring_index;
3155 struct radeon_ring *ring = &rdev->ring[ring_index];
3156 u32 size_in_dw, cur_size_in_dw;
3157 int i, num_loops;
3158 int r = 0;
3159
3160 r = radeon_semaphore_create(rdev, &sem);
3161 if (r) {
3162 DRM_ERROR("radeon: moving bo (%d).\n", r);
3163 return r;
3164 }
3165
3166 size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
Alex Deucher43fb7782013-01-04 09:24:18 -05003167 num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
3168 r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
Alex Deucher4d756582012-09-27 15:08:35 -04003169 if (r) {
3170 DRM_ERROR("radeon: moving bo (%d).\n", r);
3171 radeon_semaphore_free(rdev, &sem, NULL);
3172 return r;
3173 }
3174
3175 if (radeon_fence_need_sync(*fence, ring->idx)) {
3176 radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
3177 ring->idx);
3178 radeon_fence_note_sync(*fence, ring->idx);
3179 } else {
3180 radeon_semaphore_free(rdev, &sem, NULL);
3181 }
3182
3183 for (i = 0; i < num_loops; i++) {
3184 cur_size_in_dw = size_in_dw;
Alex Deucher909d9eb2013-01-02 18:30:21 -05003185 if (cur_size_in_dw > 0xFFFE)
3186 cur_size_in_dw = 0xFFFE;
Alex Deucher4d756582012-09-27 15:08:35 -04003187 size_in_dw -= cur_size_in_dw;
3188 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
3189 radeon_ring_write(ring, dst_offset & 0xfffffffc);
3190 radeon_ring_write(ring, src_offset & 0xfffffffc);
Alex Deucher43fb7782013-01-04 09:24:18 -05003191 radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
3192 (upper_32_bits(src_offset) & 0xff)));
Alex Deucher4d756582012-09-27 15:08:35 -04003193 src_offset += cur_size_in_dw * 4;
3194 dst_offset += cur_size_in_dw * 4;
3195 }
3196
3197 r = radeon_fence_emit(rdev, fence, ring->idx);
3198 if (r) {
3199 radeon_ring_unlock_undo(rdev, ring);
3200 return r;
3201 }
3202
3203 radeon_ring_unlock_commit(rdev, ring);
3204 radeon_semaphore_free(rdev, &sem, *fence);
3205
3206 return r;
3207}
3208
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003209int r600_set_surface_reg(struct radeon_device *rdev, int reg,
3210 uint32_t tiling_flags, uint32_t pitch,
3211 uint32_t offset, uint32_t obj_size)
3212{
3213 /* FIXME: implement */
3214 return 0;
3215}
3216
3217void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
3218{
3219 /* FIXME: implement */
3220}
3221
Lauri Kasanen1109ca02012-08-31 13:43:50 -04003222static int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003223{
Alex Deucher4d756582012-09-27 15:08:35 -04003224 struct radeon_ring *ring;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003225 int r;
3226
Alex Deucher9e46a482011-01-06 18:49:35 -05003227 /* enable pcie gen2 link */
3228 r600_pcie_gen2_enable(rdev);
3229
Alex Deucher779720a2009-12-09 19:31:44 -05003230 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3231 r = r600_init_microcode(rdev);
3232 if (r) {
3233 DRM_ERROR("Failed to load firmware!\n");
3234 return r;
3235 }
3236 }
3237
Alex Deucher16cdf042011-10-28 10:30:02 -04003238 r = r600_vram_scratch_init(rdev);
3239 if (r)
3240 return r;
3241
Jerome Glissea3c19452009-10-01 18:02:13 +02003242 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02003243 if (rdev->flags & RADEON_IS_AGP) {
3244 r600_agp_enable(rdev);
3245 } else {
3246 r = r600_pcie_gart_enable(rdev);
3247 if (r)
3248 return r;
3249 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003250 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01003251 r = r600_blit_init(rdev);
3252 if (r) {
3253 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05003254 rdev->asic->copy.copy = NULL;
Jerome Glissec38c7b62010-02-04 17:27:27 +01003255 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
3256 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04003257
Alex Deucher724c80e2010-08-27 18:25:25 -04003258 /* allocate wb buffer */
3259 r = radeon_wb_init(rdev);
3260 if (r)
3261 return r;
3262
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003263 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3264 if (r) {
3265 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3266 return r;
3267 }
3268
Alex Deucher4d756582012-09-27 15:08:35 -04003269 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
3270 if (r) {
3271 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
3272 return r;
3273 }
3274
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003275 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02003276 if (!rdev->irq.installed) {
3277 r = radeon_irq_kms_init(rdev);
3278 if (r)
3279 return r;
3280 }
3281
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003282 r = r600_irq_init(rdev);
3283 if (r) {
3284 DRM_ERROR("radeon: IH init failed (%d).\n", r);
3285 radeon_irq_kms_fini(rdev);
3286 return r;
3287 }
3288 r600_irq_set(rdev);
3289
Alex Deucher4d756582012-09-27 15:08:35 -04003290 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02003291 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05003292 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
3293 0, 0xfffff, RADEON_CP_PACKET2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003294 if (r)
3295 return r;
Alex Deucher4d756582012-09-27 15:08:35 -04003296
3297 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
3298 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
3299 DMA_RB_RPTR, DMA_RB_WPTR,
3300 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
3301 if (r)
3302 return r;
3303
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003304 r = r600_cp_load_microcode(rdev);
3305 if (r)
3306 return r;
3307 r = r600_cp_resume(rdev);
3308 if (r)
3309 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04003310
Alex Deucher4d756582012-09-27 15:08:35 -04003311 r = r600_dma_resume(rdev);
3312 if (r)
3313 return r;
3314
Christian König2898c342012-07-05 11:55:34 +02003315 r = radeon_ib_pool_init(rdev);
3316 if (r) {
3317 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003318 return r;
Christian König2898c342012-07-05 11:55:34 +02003319 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05003320
Alex Deucherd4e30ef2012-06-04 17:18:51 -04003321 r = r600_audio_init(rdev);
3322 if (r) {
3323 DRM_ERROR("radeon: audio init failed\n");
3324 return r;
3325 }
3326
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003327 return 0;
3328}
3329
Dave Airlie28d52042009-09-21 14:33:58 +10003330void r600_vga_set_state(struct radeon_device *rdev, bool state)
3331{
3332 uint32_t temp;
3333
3334 temp = RREG32(CONFIG_CNTL);
3335 if (state == false) {
3336 temp &= ~(1<<0);
3337 temp |= (1<<1);
3338 } else {
3339 temp &= ~(1<<1);
3340 }
3341 WREG32(CONFIG_CNTL, temp);
3342}
3343
Dave Airliefc30b8e2009-09-18 15:19:37 +10003344int r600_resume(struct radeon_device *rdev)
3345{
3346 int r;
3347
Jerome Glisse1a029b72009-10-06 19:04:30 +02003348 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
3349 * posting will perform necessary task to bring back GPU into good
3350 * shape.
3351 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10003352 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02003353 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10003354
Jerome Glisseb15ba512011-11-15 11:48:34 -05003355 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003356 r = r600_startup(rdev);
3357 if (r) {
3358 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003359 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003360 return r;
3361 }
3362
Dave Airliefc30b8e2009-09-18 15:19:37 +10003363 return r;
3364}
3365
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003366int r600_suspend(struct radeon_device *rdev)
3367{
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01003368 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003369 r600_cp_stop(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003370 r600_dma_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003371 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003372 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003373 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04003374
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003375 return 0;
3376}
3377
3378/* Plan is to move initialization in that function and use
3379 * helper function so that radeon_device_init pretty much
3380 * do nothing more than calling asic specific function. This
3381 * should also allow to remove a bunch of callback function
3382 * like vram_info.
3383 */
3384int r600_init(struct radeon_device *rdev)
3385{
3386 int r;
3387
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003388 if (r600_debugfs_mc_info_init(rdev)) {
3389 DRM_ERROR("Failed to register debugfs file for mc !\n");
3390 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003391 /* Read BIOS */
3392 if (!radeon_get_bios(rdev)) {
3393 if (ASIC_IS_AVIVO(rdev))
3394 return -EINVAL;
3395 }
3396 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02003397 if (!rdev->is_atom_bios) {
3398 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003399 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02003400 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003401 r = radeon_atombios_init(rdev);
3402 if (r)
3403 return r;
3404 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05003405 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10003406 if (!rdev->bios) {
3407 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3408 return -EINVAL;
3409 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003410 DRM_INFO("GPU not posted. posting now...\n");
3411 atom_asic_init(rdev->mode_info.atom_context);
3412 }
3413 /* Initialize scratch registers */
3414 r600_scratch_init(rdev);
3415 /* Initialize surface registers */
3416 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01003417 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02003418 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003419 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003420 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003421 if (r)
3422 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01003423 if (rdev->flags & RADEON_IS_AGP) {
3424 r = radeon_agp_init(rdev);
3425 if (r)
3426 radeon_agp_disable(rdev);
3427 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003428 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02003429 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003430 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003431 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01003432 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003433 if (r)
3434 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003435
Christian Könige32eb502011-10-23 12:56:27 +02003436 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
3437 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003438
Alex Deucher4d756582012-09-27 15:08:35 -04003439 rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
3440 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
3441
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003442 rdev->ih.ring_obj = NULL;
3443 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003444
Jerome Glisse4aac0472009-09-14 18:29:49 +02003445 r = r600_pcie_gart_init(rdev);
3446 if (r)
3447 return r;
3448
Alex Deucher779720a2009-12-09 19:31:44 -05003449 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003450 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003451 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01003452 dev_err(rdev->dev, "disabling GPU acceleration\n");
3453 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003454 r600_dma_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003455 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003456 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003457 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003458 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02003459 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02003460 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003461 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003462
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003463 return 0;
3464}
3465
3466void r600_fini(struct radeon_device *rdev)
3467{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003468 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003469 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003470 r600_cp_fini(rdev);
Alex Deucher4d756582012-09-27 15:08:35 -04003471 r600_dma_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003472 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003473 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003474 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003475 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003476 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04003477 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003478 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003479 radeon_gem_fini(rdev);
3480 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003481 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02003482 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003483 kfree(rdev->bios);
3484 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003485}
3486
3487
3488/*
3489 * CS stuff
3490 */
3491void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3492{
Christian König876dc9f2012-05-08 14:24:01 +02003493 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04003494 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02003495
Christian König45df6802012-07-06 16:22:55 +02003496 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04003497 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02003498 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3499 radeon_ring_write(ring, ((ring->rptr_save_reg -
3500 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
3501 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04003502 } else if (rdev->wb.enabled) {
3503 next_rptr = ring->wptr + 5 + 4;
3504 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
3505 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3506 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
3507 radeon_ring_write(ring, next_rptr);
3508 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02003509 }
3510
Christian Könige32eb502011-10-23 12:56:27 +02003511 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
3512 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05003513#ifdef __BIG_ENDIAN
3514 (2 << 0) |
3515#endif
3516 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02003517 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
3518 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003519}
3520
Christian Königf2ba57b2013-04-08 12:41:29 +02003521void r600_uvd_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3522{
3523 struct radeon_ring *ring = &rdev->ring[ib->ring];
3524
3525 radeon_ring_write(ring, PACKET0(UVD_RBC_IB_BASE, 0));
3526 radeon_ring_write(ring, ib->gpu_addr);
3527 radeon_ring_write(ring, PACKET0(UVD_RBC_IB_SIZE, 0));
3528 radeon_ring_write(ring, ib->length_dw);
3529}
3530
Alex Deucherf7128122012-02-23 17:53:45 -05003531int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003532{
Jerome Glissef2e39222012-05-09 15:35:02 +02003533 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003534 uint32_t scratch;
3535 uint32_t tmp = 0;
3536 unsigned i;
3537 int r;
3538
3539 r = radeon_scratch_get(rdev, &scratch);
3540 if (r) {
3541 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3542 return r;
3543 }
3544 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003545 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003546 if (r) {
3547 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003548 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003549 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003550 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3551 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3552 ib.ptr[2] = 0xDEADBEEF;
3553 ib.length_dw = 3;
Christian König4ef72562012-07-13 13:06:00 +02003554 r = radeon_ib_schedule(rdev, &ib, NULL);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003555 if (r) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003556 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003557 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003558 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003559 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003560 if (r) {
3561 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003562 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003563 }
3564 for (i = 0; i < rdev->usec_timeout; i++) {
3565 tmp = RREG32(scratch);
3566 if (tmp == 0xDEADBEEF)
3567 break;
3568 DRM_UDELAY(1);
3569 }
3570 if (i < rdev->usec_timeout) {
Jerome Glissef2e39222012-05-09 15:35:02 +02003571 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003572 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01003573 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003574 scratch, tmp);
3575 r = -EINVAL;
3576 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003577free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003578 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003579free_scratch:
3580 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003581 return r;
3582}
3583
Alex Deucher4d756582012-09-27 15:08:35 -04003584/**
3585 * r600_dma_ib_test - test an IB on the DMA engine
3586 *
3587 * @rdev: radeon_device pointer
3588 * @ring: radeon_ring structure holding ring information
3589 *
3590 * Test a simple IB in the DMA ring (r6xx-SI).
3591 * Returns 0 on success, error on failure.
3592 */
3593int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3594{
3595 struct radeon_ib ib;
3596 unsigned i;
3597 int r;
3598 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
3599 u32 tmp = 0;
3600
3601 if (!ptr) {
3602 DRM_ERROR("invalid vram scratch pointer\n");
3603 return -EINVAL;
3604 }
3605
3606 tmp = 0xCAFEDEAD;
3607 writel(tmp, ptr);
3608
3609 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
3610 if (r) {
3611 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3612 return r;
3613 }
3614
3615 ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
3616 ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
3617 ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
3618 ib.ptr[3] = 0xDEADBEEF;
3619 ib.length_dw = 4;
3620
3621 r = radeon_ib_schedule(rdev, &ib, NULL);
3622 if (r) {
3623 radeon_ib_free(rdev, &ib);
3624 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3625 return r;
3626 }
3627 r = radeon_fence_wait(ib.fence, false);
3628 if (r) {
3629 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3630 return r;
3631 }
3632 for (i = 0; i < rdev->usec_timeout; i++) {
3633 tmp = readl(ptr);
3634 if (tmp == 0xDEADBEEF)
3635 break;
3636 DRM_UDELAY(1);
3637 }
3638 if (i < rdev->usec_timeout) {
3639 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
3640 } else {
3641 DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
3642 r = -EINVAL;
3643 }
3644 radeon_ib_free(rdev, &ib);
3645 return r;
3646}
3647
Christian Königf2ba57b2013-04-08 12:41:29 +02003648int r600_uvd_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
3649{
Christian Königb05e9e42013-04-19 16:14:19 +02003650 struct radeon_fence *fence = NULL;
Christian Königf2ba57b2013-04-08 12:41:29 +02003651 int r;
3652
Christian Königb05e9e42013-04-19 16:14:19 +02003653 r = radeon_set_uvd_clocks(rdev, 53300, 40000);
3654 if (r) {
3655 DRM_ERROR("radeon: failed to raise UVD clocks (%d).\n", r);
3656 return r;
3657 }
3658
Christian Königf2ba57b2013-04-08 12:41:29 +02003659 r = radeon_uvd_get_create_msg(rdev, ring->idx, 1, NULL);
3660 if (r) {
3661 DRM_ERROR("radeon: failed to get create msg (%d).\n", r);
Christian Königb05e9e42013-04-19 16:14:19 +02003662 goto error;
Christian Königf2ba57b2013-04-08 12:41:29 +02003663 }
3664
3665 r = radeon_uvd_get_destroy_msg(rdev, ring->idx, 1, &fence);
3666 if (r) {
3667 DRM_ERROR("radeon: failed to get destroy ib (%d).\n", r);
Christian Königb05e9e42013-04-19 16:14:19 +02003668 goto error;
Christian Königf2ba57b2013-04-08 12:41:29 +02003669 }
3670
3671 r = radeon_fence_wait(fence, false);
3672 if (r) {
3673 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Christian Königb05e9e42013-04-19 16:14:19 +02003674 goto error;
Christian Königf2ba57b2013-04-08 12:41:29 +02003675 }
3676 DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
Christian Königb05e9e42013-04-19 16:14:19 +02003677error:
Christian Königf2ba57b2013-04-08 12:41:29 +02003678 radeon_fence_unref(&fence);
Christian Königb05e9e42013-04-19 16:14:19 +02003679 radeon_set_uvd_clocks(rdev, 0, 0);
Christian Königf2ba57b2013-04-08 12:41:29 +02003680 return r;
3681}
3682
Alex Deucher4d756582012-09-27 15:08:35 -04003683/**
3684 * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
3685 *
3686 * @rdev: radeon_device pointer
3687 * @ib: IB object to schedule
3688 *
3689 * Schedule an IB in the DMA ring (r6xx-r7xx).
3690 */
3691void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3692{
3693 struct radeon_ring *ring = &rdev->ring[ib->ring];
3694
3695 if (rdev->wb.enabled) {
3696 u32 next_rptr = ring->wptr + 4;
3697 while ((next_rptr & 7) != 5)
3698 next_rptr++;
3699 next_rptr += 3;
3700 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
3701 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3702 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
3703 radeon_ring_write(ring, next_rptr);
3704 }
3705
3706 /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
3707 * Pad as necessary with NOPs.
3708 */
3709 while ((ring->wptr & 7) != 5)
3710 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
3711 radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
3712 radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
3713 radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
3714
3715}
3716
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003717/*
3718 * Interrupts
3719 *
3720 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3721 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3722 * writing to the ring and the GPU consuming, the GPU writes to the ring
3723 * and host consumes. As the host irq handler processes interrupts, it
3724 * increments the rptr. When the rptr catches up with the wptr, all the
3725 * current interrupts have been processed.
3726 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003727
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003728void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3729{
3730 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003731
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003732 /* Align ring size */
3733 rb_bufsz = drm_order(ring_size / 4);
3734 ring_size = (1 << rb_bufsz) * 4;
3735 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01003736 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3737 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003738}
3739
Alex Deucher25a857f2012-03-20 17:18:22 -04003740int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003741{
3742 int r;
3743
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003744 /* Allocate ring buffer */
3745 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01003746 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05003747 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01003748 RADEON_GEM_DOMAIN_GTT,
Alex Deucher40f5cf92012-05-10 18:33:13 -04003749 NULL, &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003750 if (r) {
3751 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3752 return r;
3753 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003754 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3755 if (unlikely(r != 0))
3756 return r;
3757 r = radeon_bo_pin(rdev->ih.ring_obj,
3758 RADEON_GEM_DOMAIN_GTT,
3759 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003760 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003761 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003762 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3763 return r;
3764 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003765 r = radeon_bo_kmap(rdev->ih.ring_obj,
3766 (void **)&rdev->ih.ring);
3767 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003768 if (r) {
3769 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3770 return r;
3771 }
3772 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003773 return 0;
3774}
3775
Alex Deucher25a857f2012-03-20 17:18:22 -04003776void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003777{
Jerome Glisse4c788672009-11-20 14:29:23 +01003778 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003779 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003780 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3781 if (likely(r == 0)) {
3782 radeon_bo_kunmap(rdev->ih.ring_obj);
3783 radeon_bo_unpin(rdev->ih.ring_obj);
3784 radeon_bo_unreserve(rdev->ih.ring_obj);
3785 }
3786 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003787 rdev->ih.ring = NULL;
3788 rdev->ih.ring_obj = NULL;
3789 }
3790}
3791
Alex Deucher45f9a392010-03-24 13:55:51 -04003792void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003793{
3794
Alex Deucher45f9a392010-03-24 13:55:51 -04003795 if ((rdev->family >= CHIP_RV770) &&
3796 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003797 /* r7xx asics need to soft reset RLC before halting */
3798 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3799 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06003800 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003801 WREG32(SRBM_SOFT_RESET, 0);
3802 RREG32(SRBM_SOFT_RESET);
3803 }
3804
3805 WREG32(RLC_CNTL, 0);
3806}
3807
3808static void r600_rlc_start(struct radeon_device *rdev)
3809{
3810 WREG32(RLC_CNTL, RLC_ENABLE);
3811}
3812
Alex Deucher2948f5e2013-04-12 13:52:52 -04003813static int r600_rlc_resume(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003814{
3815 u32 i;
3816 const __be32 *fw_data;
3817
3818 if (!rdev->rlc_fw)
3819 return -EINVAL;
3820
3821 r600_rlc_stop(rdev);
3822
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003823 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04003824
Alex Deucher2948f5e2013-04-12 13:52:52 -04003825 WREG32(RLC_HB_BASE, 0);
3826 WREG32(RLC_HB_RPTR, 0);
3827 WREG32(RLC_HB_WPTR, 0);
3828 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3829 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003830 WREG32(RLC_MC_CNTL, 0);
3831 WREG32(RLC_UCODE_CNTL, 0);
3832
3833 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucher2948f5e2013-04-12 13:52:52 -04003834 if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003835 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3836 WREG32(RLC_UCODE_ADDR, i);
3837 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3838 }
3839 } else {
Alex Deucher138e4e12013-01-11 15:33:13 -05003840 for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003841 WREG32(RLC_UCODE_ADDR, i);
3842 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3843 }
3844 }
3845 WREG32(RLC_UCODE_ADDR, 0);
3846
3847 r600_rlc_start(rdev);
3848
3849 return 0;
3850}
3851
3852static void r600_enable_interrupts(struct radeon_device *rdev)
3853{
3854 u32 ih_cntl = RREG32(IH_CNTL);
3855 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3856
3857 ih_cntl |= ENABLE_INTR;
3858 ih_rb_cntl |= IH_RB_ENABLE;
3859 WREG32(IH_CNTL, ih_cntl);
3860 WREG32(IH_RB_CNTL, ih_rb_cntl);
3861 rdev->ih.enabled = true;
3862}
3863
Alex Deucher45f9a392010-03-24 13:55:51 -04003864void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003865{
3866 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3867 u32 ih_cntl = RREG32(IH_CNTL);
3868
3869 ih_rb_cntl &= ~IH_RB_ENABLE;
3870 ih_cntl &= ~ENABLE_INTR;
3871 WREG32(IH_RB_CNTL, ih_rb_cntl);
3872 WREG32(IH_CNTL, ih_cntl);
3873 /* set rptr, wptr to 0 */
3874 WREG32(IH_RB_RPTR, 0);
3875 WREG32(IH_RB_WPTR, 0);
3876 rdev->ih.enabled = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003877 rdev->ih.rptr = 0;
3878}
3879
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003880static void r600_disable_interrupt_state(struct radeon_device *rdev)
3881{
3882 u32 tmp;
3883
Alex Deucher3555e532010-10-08 12:09:12 -04003884 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher4d756582012-09-27 15:08:35 -04003885 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3886 WREG32(DMA_CNTL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003887 WREG32(GRBM_INT_CNTL, 0);
3888 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003889 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3890 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003891 if (ASIC_IS_DCE3(rdev)) {
3892 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
3893 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
3894 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3895 WREG32(DC_HPD1_INT_CONTROL, tmp);
3896 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3897 WREG32(DC_HPD2_INT_CONTROL, tmp);
3898 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3899 WREG32(DC_HPD3_INT_CONTROL, tmp);
3900 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3901 WREG32(DC_HPD4_INT_CONTROL, tmp);
3902 if (ASIC_IS_DCE32(rdev)) {
3903 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003904 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003905 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003906 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003907 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3908 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3909 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3910 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003911 } else {
3912 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3913 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3914 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3915 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003916 }
3917 } else {
3918 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3919 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3920 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003921 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003922 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003923 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003924 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003925 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003926 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3927 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3928 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3929 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003930 }
3931}
3932
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003933int r600_irq_init(struct radeon_device *rdev)
3934{
3935 int ret = 0;
3936 int rb_bufsz;
3937 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3938
3939 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01003940 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003941 if (ret)
3942 return ret;
3943
3944 /* disable irqs */
3945 r600_disable_interrupts(rdev);
3946
3947 /* init rlc */
Alex Deucher2948f5e2013-04-12 13:52:52 -04003948 if (rdev->family >= CHIP_CEDAR)
3949 ret = evergreen_rlc_resume(rdev);
3950 else
3951 ret = r600_rlc_resume(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003952 if (ret) {
3953 r600_ih_ring_fini(rdev);
3954 return ret;
3955 }
3956
3957 /* setup interrupt control */
3958 /* set dummy read address to ring address */
3959 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3960 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3961 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3962 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3963 */
3964 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3965 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3966 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3967 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3968
3969 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
3970 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
3971
3972 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3973 IH_WPTR_OVERFLOW_CLEAR |
3974 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04003975
3976 if (rdev->wb.enabled)
3977 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3978
3979 /* set the writeback address whether it's enabled or not */
3980 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3981 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003982
3983 WREG32(IH_RB_CNTL, ih_rb_cntl);
3984
3985 /* set rptr, wptr to 0 */
3986 WREG32(IH_RB_RPTR, 0);
3987 WREG32(IH_RB_WPTR, 0);
3988
3989 /* Default settings for IH_CNTL (disabled at first) */
3990 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3991 /* RPTR_REARM only works if msi's are enabled */
3992 if (rdev->msi_enabled)
3993 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003994 WREG32(IH_CNTL, ih_cntl);
3995
3996 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04003997 if (rdev->family >= CHIP_CEDAR)
3998 evergreen_disable_interrupt_state(rdev);
3999 else
4000 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004001
Dave Airlie20998102012-04-03 11:53:05 +01004002 /* at this point everything should be setup correctly to enable master */
4003 pci_set_master(rdev->pdev);
4004
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004005 /* enable irqs */
4006 r600_enable_interrupts(rdev);
4007
4008 return ret;
4009}
4010
Jerome Glisse0c452492010-01-15 14:44:37 +01004011void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004012{
Alex Deucher45f9a392010-03-24 13:55:51 -04004013 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004014 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01004015}
4016
4017void r600_irq_fini(struct radeon_device *rdev)
4018{
4019 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004020 r600_ih_ring_fini(rdev);
4021}
4022
4023int r600_irq_set(struct radeon_device *rdev)
4024{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004025 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
4026 u32 mode_int = 0;
4027 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04004028 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04004029 u32 hdmi0, hdmi1;
Alex Deucher6f34be52010-11-21 10:59:01 -05004030 u32 d1grph = 0, d2grph = 0;
Alex Deucher4d756582012-09-27 15:08:35 -04004031 u32 dma_cntl;
Alex Deucher4a6369e2013-04-12 14:04:10 -04004032 u32 thermal_int = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004033
Jerome Glisse003e69f2010-01-07 15:39:14 +01004034 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00004035 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01004036 return -EINVAL;
4037 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004038 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01004039 if (!rdev->ih.enabled) {
4040 r600_disable_interrupts(rdev);
4041 /* force the active interrupt state to all disabled */
4042 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004043 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01004044 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004045
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004046 if (ASIC_IS_DCE3(rdev)) {
4047 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
4048 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
4049 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
4050 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
4051 if (ASIC_IS_DCE32(rdev)) {
4052 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
4053 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004054 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
4055 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04004056 } else {
4057 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4058 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004059 }
4060 } else {
4061 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
4062 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
4063 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04004064 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
4065 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004066 }
Alex Deucher4a6369e2013-04-12 14:04:10 -04004067
Alex Deucher4d756582012-09-27 15:08:35 -04004068 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004069
Alex Deucher4a6369e2013-04-12 14:04:10 -04004070 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
4071 thermal_int = RREG32(CG_THERMAL_INT) &
4072 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
Alex Deucher66229b22013-06-26 00:11:19 -04004073 } else if (rdev->family >= CHIP_RV770) {
4074 thermal_int = RREG32(RV770_CG_THERMAL_INT) &
4075 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
4076 }
4077 if (rdev->irq.dpm_thermal) {
4078 DRM_DEBUG("dpm thermal\n");
4079 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
Alex Deucher4a6369e2013-04-12 14:04:10 -04004080 }
4081
Christian Koenig736fc372012-05-17 19:52:00 +02004082 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004083 DRM_DEBUG("r600_irq_set: sw int\n");
4084 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04004085 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004086 }
Alex Deucher4d756582012-09-27 15:08:35 -04004087
4088 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
4089 DRM_DEBUG("r600_irq_set: sw int dma\n");
4090 dma_cntl |= TRAP_ENABLE;
4091 }
4092
Alex Deucher6f34be52010-11-21 10:59:01 -05004093 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004094 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004095 DRM_DEBUG("r600_irq_set: vblank 0\n");
4096 mode_int |= D1MODE_VBLANK_INT_MASK;
4097 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004098 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02004099 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004100 DRM_DEBUG("r600_irq_set: vblank 1\n");
4101 mode_int |= D2MODE_VBLANK_INT_MASK;
4102 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004103 if (rdev->irq.hpd[0]) {
4104 DRM_DEBUG("r600_irq_set: hpd 1\n");
4105 hpd1 |= DC_HPDx_INT_EN;
4106 }
4107 if (rdev->irq.hpd[1]) {
4108 DRM_DEBUG("r600_irq_set: hpd 2\n");
4109 hpd2 |= DC_HPDx_INT_EN;
4110 }
4111 if (rdev->irq.hpd[2]) {
4112 DRM_DEBUG("r600_irq_set: hpd 3\n");
4113 hpd3 |= DC_HPDx_INT_EN;
4114 }
4115 if (rdev->irq.hpd[3]) {
4116 DRM_DEBUG("r600_irq_set: hpd 4\n");
4117 hpd4 |= DC_HPDx_INT_EN;
4118 }
4119 if (rdev->irq.hpd[4]) {
4120 DRM_DEBUG("r600_irq_set: hpd 5\n");
4121 hpd5 |= DC_HPDx_INT_EN;
4122 }
4123 if (rdev->irq.hpd[5]) {
4124 DRM_DEBUG("r600_irq_set: hpd 6\n");
4125 hpd6 |= DC_HPDx_INT_EN;
4126 }
Alex Deucherf122c612012-03-30 08:59:57 -04004127 if (rdev->irq.afmt[0]) {
4128 DRM_DEBUG("r600_irq_set: hdmi 0\n");
4129 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02004130 }
Alex Deucherf122c612012-03-30 08:59:57 -04004131 if (rdev->irq.afmt[1]) {
4132 DRM_DEBUG("r600_irq_set: hdmi 0\n");
4133 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02004134 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004135
4136 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04004137 WREG32(DMA_CNTL, dma_cntl);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004138 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05004139 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
4140 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04004141 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004142 if (ASIC_IS_DCE3(rdev)) {
4143 WREG32(DC_HPD1_INT_CONTROL, hpd1);
4144 WREG32(DC_HPD2_INT_CONTROL, hpd2);
4145 WREG32(DC_HPD3_INT_CONTROL, hpd3);
4146 WREG32(DC_HPD4_INT_CONTROL, hpd4);
4147 if (ASIC_IS_DCE32(rdev)) {
4148 WREG32(DC_HPD5_INT_CONTROL, hpd5);
4149 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004150 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
4151 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04004152 } else {
4153 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
4154 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004155 }
4156 } else {
4157 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
4158 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
4159 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04004160 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
4161 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004162 }
Alex Deucher4a6369e2013-04-12 14:04:10 -04004163 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
4164 WREG32(CG_THERMAL_INT, thermal_int);
Alex Deucher66229b22013-06-26 00:11:19 -04004165 } else if (rdev->family >= CHIP_RV770) {
4166 WREG32(RV770_CG_THERMAL_INT, thermal_int);
Alex Deucher4a6369e2013-04-12 14:04:10 -04004167 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004168
4169 return 0;
4170}
4171
Andi Kleence580fa2011-10-13 16:08:47 -07004172static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004173{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004174 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004175
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004176 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05004177 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
4178 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
4179 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04004180 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004181 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
4182 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04004183 } else {
4184 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
4185 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
4186 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004187 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05004188 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
4189 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
4190 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04004191 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
4192 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004193 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004194 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
4195 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004196
Alex Deucher6f34be52010-11-21 10:59:01 -05004197 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
4198 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
4199 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
4200 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
4201 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004202 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004203 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004204 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004205 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004206 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004207 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004208 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05004209 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004210 if (ASIC_IS_DCE3(rdev)) {
4211 tmp = RREG32(DC_HPD1_INT_CONTROL);
4212 tmp |= DC_HPDx_INT_ACK;
4213 WREG32(DC_HPD1_INT_CONTROL, tmp);
4214 } else {
4215 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
4216 tmp |= DC_HPDx_INT_ACK;
4217 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
4218 }
4219 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004220 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004221 if (ASIC_IS_DCE3(rdev)) {
4222 tmp = RREG32(DC_HPD2_INT_CONTROL);
4223 tmp |= DC_HPDx_INT_ACK;
4224 WREG32(DC_HPD2_INT_CONTROL, tmp);
4225 } else {
4226 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
4227 tmp |= DC_HPDx_INT_ACK;
4228 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
4229 }
4230 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004231 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004232 if (ASIC_IS_DCE3(rdev)) {
4233 tmp = RREG32(DC_HPD3_INT_CONTROL);
4234 tmp |= DC_HPDx_INT_ACK;
4235 WREG32(DC_HPD3_INT_CONTROL, tmp);
4236 } else {
4237 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
4238 tmp |= DC_HPDx_INT_ACK;
4239 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
4240 }
4241 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004242 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004243 tmp = RREG32(DC_HPD4_INT_CONTROL);
4244 tmp |= DC_HPDx_INT_ACK;
4245 WREG32(DC_HPD4_INT_CONTROL, tmp);
4246 }
4247 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05004248 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004249 tmp = RREG32(DC_HPD5_INT_CONTROL);
4250 tmp |= DC_HPDx_INT_ACK;
4251 WREG32(DC_HPD5_INT_CONTROL, tmp);
4252 }
Alex Deucher6f34be52010-11-21 10:59:01 -05004253 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004254 tmp = RREG32(DC_HPD5_INT_CONTROL);
4255 tmp |= DC_HPDx_INT_ACK;
4256 WREG32(DC_HPD6_INT_CONTROL, tmp);
4257 }
Alex Deucherf122c612012-03-30 08:59:57 -04004258 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004259 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04004260 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004261 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04004262 }
4263 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004264 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04004265 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004266 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02004267 }
4268 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04004269 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
4270 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
4271 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
4272 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
4273 }
4274 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
4275 if (ASIC_IS_DCE3(rdev)) {
4276 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
4277 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
4278 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
4279 } else {
4280 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
4281 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
4282 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
4283 }
Christian Koenigf2594932010-04-10 03:13:16 +02004284 }
4285 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004286}
4287
4288void r600_irq_disable(struct radeon_device *rdev)
4289{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004290 r600_disable_interrupts(rdev);
4291 /* Wait and acknowledge irq */
4292 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05004293 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004294 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004295}
4296
Andi Kleence580fa2011-10-13 16:08:47 -07004297static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004298{
4299 u32 wptr, tmp;
4300
Alex Deucher724c80e2010-08-27 18:25:25 -04004301 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04004302 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04004303 else
4304 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004305
4306 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01004307 /* When a ring buffer overflow happen start parsing interrupt
4308 * from the last not overwritten vector (wptr + 16). Hopefully
4309 * this should allow us to catchup.
4310 */
4311 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
4312 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
4313 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004314 tmp = RREG32(IH_RB_CNTL);
4315 tmp |= IH_WPTR_OVERFLOW_CLEAR;
4316 WREG32(IH_RB_CNTL, tmp);
4317 }
Jerome Glisse0c452492010-01-15 14:44:37 +01004318 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004319}
4320
4321/* r600 IV Ring
4322 * Each IV ring entry is 128 bits:
4323 * [7:0] - interrupt source id
4324 * [31:8] - reserved
4325 * [59:32] - interrupt source data
4326 * [127:60] - reserved
4327 *
4328 * The basic interrupt vector entries
4329 * are decoded as follows:
4330 * src_id src_data description
4331 * 1 0 D1 Vblank
4332 * 1 1 D1 Vline
4333 * 5 0 D2 Vblank
4334 * 5 1 D2 Vline
4335 * 19 0 FP Hot plug detection A
4336 * 19 1 FP Hot plug detection B
4337 * 19 2 DAC A auto-detection
4338 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02004339 * 21 4 HDMI block A
4340 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004341 * 176 - CP_INT RB
4342 * 177 - CP_INT IB1
4343 * 178 - CP_INT IB2
4344 * 181 - EOP Interrupt
4345 * 233 - GUI Idle
4346 *
4347 * Note, these are based on r600 and may need to be
4348 * adjusted or added to on newer asics
4349 */
4350
4351int r600_irq_process(struct radeon_device *rdev)
4352{
Dave Airlie682f1a52011-06-18 03:59:51 +00004353 u32 wptr;
4354 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004355 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05004356 u32 ring_index;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004357 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04004358 bool queue_hdmi = false;
Alex Deucher4a6369e2013-04-12 14:04:10 -04004359 bool queue_thermal = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004360
Dave Airlie682f1a52011-06-18 03:59:51 +00004361 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01004362 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004363
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00004364 /* No MSIs, need a dummy read to flush PCI DMAs */
4365 if (!rdev->msi_enabled)
4366 RREG32(IH_RB_WPTR);
4367
Dave Airlie682f1a52011-06-18 03:59:51 +00004368 wptr = r600_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02004369
4370restart_ih:
4371 /* is somebody else already processing irqs? */
4372 if (atomic_xchg(&rdev->ih.lock, 1))
4373 return IRQ_NONE;
4374
Dave Airlie682f1a52011-06-18 03:59:51 +00004375 rptr = rdev->ih.rptr;
4376 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
4377
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10004378 /* Order reading of wptr vs. reading of IH ring data */
4379 rmb();
4380
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004381 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05004382 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004383
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004384 while (rptr != wptr) {
4385 /* wptr/rptr are in bytes! */
4386 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05004387 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
4388 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004389
4390 switch (src_id) {
4391 case 1: /* D1 vblank/vline */
4392 switch (src_data) {
4393 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05004394 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05004395 if (rdev->irq.crtc_vblank_int[0]) {
4396 drm_handle_vblank(rdev->ddev, 0);
4397 rdev->pm.vblank_sync = true;
4398 wake_up(&rdev->irq.vblank_queue);
4399 }
Christian Koenig736fc372012-05-17 19:52:00 +02004400 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05004401 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05004402 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004403 DRM_DEBUG("IH: D1 vblank\n");
4404 }
4405 break;
4406 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05004407 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
4408 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004409 DRM_DEBUG("IH: D1 vline\n");
4410 }
4411 break;
4412 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004413 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004414 break;
4415 }
4416 break;
4417 case 5: /* D2 vblank/vline */
4418 switch (src_data) {
4419 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05004420 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05004421 if (rdev->irq.crtc_vblank_int[1]) {
4422 drm_handle_vblank(rdev->ddev, 1);
4423 rdev->pm.vblank_sync = true;
4424 wake_up(&rdev->irq.vblank_queue);
4425 }
Christian Koenig736fc372012-05-17 19:52:00 +02004426 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -05004427 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05004428 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004429 DRM_DEBUG("IH: D2 vblank\n");
4430 }
4431 break;
4432 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05004433 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
4434 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004435 DRM_DEBUG("IH: D2 vline\n");
4436 }
4437 break;
4438 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004439 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004440 break;
4441 }
4442 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004443 case 19: /* HPD/DAC hotplug */
4444 switch (src_data) {
4445 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05004446 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
4447 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004448 queue_hotplug = true;
4449 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004450 }
4451 break;
4452 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05004453 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
4454 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004455 queue_hotplug = true;
4456 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004457 }
4458 break;
4459 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05004460 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
4461 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004462 queue_hotplug = true;
4463 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004464 }
4465 break;
4466 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05004467 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
4468 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004469 queue_hotplug = true;
4470 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004471 }
4472 break;
4473 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05004474 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
4475 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004476 queue_hotplug = true;
4477 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004478 }
4479 break;
4480 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05004481 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
4482 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004483 queue_hotplug = true;
4484 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004485 }
4486 break;
4487 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004488 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004489 break;
4490 }
4491 break;
Alex Deucherf122c612012-03-30 08:59:57 -04004492 case 21: /* hdmi */
4493 switch (src_data) {
4494 case 4:
4495 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
4496 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4497 queue_hdmi = true;
4498 DRM_DEBUG("IH: HDMI0\n");
4499 }
4500 break;
4501 case 5:
4502 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
4503 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4504 queue_hdmi = true;
4505 DRM_DEBUG("IH: HDMI1\n");
4506 }
4507 break;
4508 default:
4509 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
4510 break;
4511 }
Christian Koenigf2594932010-04-10 03:13:16 +02004512 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004513 case 176: /* CP_INT in ring buffer */
4514 case 177: /* CP_INT in IB1 */
4515 case 178: /* CP_INT in IB2 */
4516 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04004517 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004518 break;
4519 case 181: /* CP EOP event */
4520 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04004521 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004522 break;
Alex Deucher4d756582012-09-27 15:08:35 -04004523 case 224: /* DMA trap event */
4524 DRM_DEBUG("IH: DMA trap\n");
4525 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
4526 break;
Alex Deucher4a6369e2013-04-12 14:04:10 -04004527 case 230: /* thermal low to high */
4528 DRM_DEBUG("IH: thermal low to high\n");
4529 rdev->pm.dpm.thermal.high_to_low = false;
4530 queue_thermal = true;
4531 break;
4532 case 231: /* thermal high to low */
4533 DRM_DEBUG("IH: thermal high to low\n");
4534 rdev->pm.dpm.thermal.high_to_low = true;
4535 queue_thermal = true;
4536 break;
Alex Deucher2031f772010-04-22 12:52:11 -04004537 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04004538 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04004539 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004540 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004541 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004542 break;
4543 }
4544
4545 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01004546 rptr += 16;
4547 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004548 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05004549 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01004550 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04004551 if (queue_hdmi)
4552 schedule_work(&rdev->audio_work);
Alex Deucher4a6369e2013-04-12 14:04:10 -04004553 if (queue_thermal && rdev->pm.dpm_enabled)
4554 schedule_work(&rdev->pm.dpm.thermal.work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004555 rdev->ih.rptr = rptr;
4556 WREG32(IH_RB_RPTR, rdev->ih.rptr);
Christian Koenigc20dc362012-05-16 21:45:24 +02004557 atomic_set(&rdev->ih.lock, 0);
4558
4559 /* make sure wptr hasn't changed while processing */
4560 wptr = r600_get_ih_wptr(rdev);
4561 if (wptr != rptr)
4562 goto restart_ih;
4563
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004564 return IRQ_HANDLED;
4565}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004566
4567/*
4568 * Debugfs info
4569 */
4570#if defined(CONFIG_DEBUG_FS)
4571
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004572static int r600_debugfs_mc_info(struct seq_file *m, void *data)
4573{
4574 struct drm_info_node *node = (struct drm_info_node *) m->private;
4575 struct drm_device *dev = node->minor->dev;
4576 struct radeon_device *rdev = dev->dev_private;
4577
4578 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
4579 DREG32_SYS(m, rdev, VM_L2_STATUS);
4580 return 0;
4581}
4582
4583static struct drm_info_list r600_mc_info_list[] = {
4584 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004585};
4586#endif
4587
4588int r600_debugfs_mc_info_init(struct radeon_device *rdev)
4589{
4590#if defined(CONFIG_DEBUG_FS)
4591 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
4592#else
4593 return 0;
4594#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02004595}
Jerome Glisse062b3892010-02-04 20:36:39 +01004596
4597/**
4598 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
4599 * rdev: radeon device structure
4600 * bo: buffer object struct which userspace is waiting for idle
4601 *
4602 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
4603 * through ring buffer, this leads to corruption in rendering, see
4604 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
4605 * directly perform HDP flush by writing register through MMIO.
4606 */
4607void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
4608{
Alex Deucher812d0462010-07-26 18:51:53 -04004609 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05004610 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
4611 * This seems to cause problems on some AGP cards. Just use the old
4612 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04004613 */
Alex Deuchere4884592010-09-27 10:57:10 -04004614 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05004615 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04004616 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04004617 u32 tmp;
4618
4619 WREG32(HDP_DEBUG1, 0);
4620 tmp = readl((void __iomem *)ptr);
4621 } else
4622 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01004623}
Alex Deucher3313e3d2011-01-06 18:49:34 -05004624
4625void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
4626{
Alex Deucherd5445a12013-03-18 18:52:13 -04004627 u32 link_width_cntl, mask;
Alex Deucher3313e3d2011-01-06 18:49:34 -05004628
4629 if (rdev->flags & RADEON_IS_IGP)
4630 return;
4631
4632 if (!(rdev->flags & RADEON_IS_PCIE))
4633 return;
4634
4635 /* x2 cards have a special sequence */
4636 if (ASIC_IS_X2(rdev))
4637 return;
4638
Alex Deucherd5445a12013-03-18 18:52:13 -04004639 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004640
4641 switch (lanes) {
4642 case 0:
4643 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
4644 break;
4645 case 1:
4646 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
4647 break;
4648 case 2:
4649 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
4650 break;
4651 case 4:
4652 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
4653 break;
4654 case 8:
4655 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
4656 break;
4657 case 12:
Alex Deucherd5445a12013-03-18 18:52:13 -04004658 /* not actually supported */
Alex Deucher3313e3d2011-01-06 18:49:34 -05004659 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4660 break;
4661 case 16:
Alex Deucher3313e3d2011-01-06 18:49:34 -05004662 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4663 break;
Alex Deucherd5445a12013-03-18 18:52:13 -04004664 default:
4665 DRM_ERROR("invalid pcie lane request: %d\n", lanes);
4666 return;
Alex Deucher3313e3d2011-01-06 18:49:34 -05004667 }
4668
Alex Deucher492d2b62012-10-25 16:06:59 -04004669 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucherd5445a12013-03-18 18:52:13 -04004670 link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
4671 link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
4672 link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
4673 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004674
Alex Deucher492d2b62012-10-25 16:06:59 -04004675 WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004676}
4677
4678int r600_get_pcie_lanes(struct radeon_device *rdev)
4679{
4680 u32 link_width_cntl;
4681
4682 if (rdev->flags & RADEON_IS_IGP)
4683 return 0;
4684
4685 if (!(rdev->flags & RADEON_IS_PCIE))
4686 return 0;
4687
4688 /* x2 cards have a special sequence */
4689 if (ASIC_IS_X2(rdev))
4690 return 0;
4691
Alex Deucherd5445a12013-03-18 18:52:13 -04004692 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004693
Alex Deucher492d2b62012-10-25 16:06:59 -04004694 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004695
4696 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
Alex Deucher3313e3d2011-01-06 18:49:34 -05004697 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4698 return 1;
4699 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4700 return 2;
4701 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4702 return 4;
4703 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4704 return 8;
Alex Deucherd5445a12013-03-18 18:52:13 -04004705 case RADEON_PCIE_LC_LINK_WIDTH_X12:
4706 /* not actually supported */
4707 return 12;
4708 case RADEON_PCIE_LC_LINK_WIDTH_X0:
Alex Deucher3313e3d2011-01-06 18:49:34 -05004709 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4710 default:
4711 return 16;
4712 }
4713}
4714
Alex Deucher9e46a482011-01-06 18:49:35 -05004715static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4716{
4717 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4718 u16 link_cntl2;
4719
Alex Deucherd42dd572011-01-12 20:05:11 -05004720 if (radeon_pcie_gen2 == 0)
4721 return;
4722
Alex Deucher9e46a482011-01-06 18:49:35 -05004723 if (rdev->flags & RADEON_IS_IGP)
4724 return;
4725
4726 if (!(rdev->flags & RADEON_IS_PCIE))
4727 return;
4728
4729 /* x2 cards have a special sequence */
4730 if (ASIC_IS_X2(rdev))
4731 return;
4732
4733 /* only RV6xx+ chips are supported */
4734 if (rdev->family <= CHIP_R600)
4735 return;
4736
Kleber Sacilotto de Souza7e0e4192013-05-03 19:43:13 -03004737 if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
4738 (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
Dave Airlie197bbb32012-06-27 08:35:54 +01004739 return;
4740
Alex Deucher492d2b62012-10-25 16:06:59 -04004741 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher3691fee2012-10-08 17:46:27 -04004742 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4743 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4744 return;
4745 }
4746
Dave Airlie197bbb32012-06-27 08:35:54 +01004747 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4748
Alex Deucher9e46a482011-01-06 18:49:35 -05004749 /* 55 nm r6xx asics */
4750 if ((rdev->family == CHIP_RV670) ||
4751 (rdev->family == CHIP_RV620) ||
4752 (rdev->family == CHIP_RV635)) {
4753 /* advertise upconfig capability */
Alex Deucher492d2b62012-10-25 16:06:59 -04004754 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004755 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004756 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4757 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004758 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4759 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4760 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4761 LC_RECONFIG_ARC_MISSING_ESCAPE);
4762 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004763 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004764 } else {
4765 link_width_cntl |= LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004766 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004767 }
4768 }
4769
Alex Deucher492d2b62012-10-25 16:06:59 -04004770 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004771 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4772 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4773
4774 /* 55 nm r6xx asics */
4775 if ((rdev->family == CHIP_RV670) ||
4776 (rdev->family == CHIP_RV620) ||
4777 (rdev->family == CHIP_RV635)) {
4778 WREG32(MM_CFGREGS_CNTL, 0x8);
4779 link_cntl2 = RREG32(0x4088);
4780 WREG32(MM_CFGREGS_CNTL, 0);
4781 /* not supported yet */
4782 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4783 return;
4784 }
4785
4786 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4787 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4788 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4789 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4790 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
Alex Deucher492d2b62012-10-25 16:06:59 -04004791 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004792
4793 tmp = RREG32(0x541c);
4794 WREG32(0x541c, tmp | 0x8);
4795 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4796 link_cntl2 = RREG16(0x4088);
4797 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4798 link_cntl2 |= 0x2;
4799 WREG16(0x4088, link_cntl2);
4800 WREG32(MM_CFGREGS_CNTL, 0);
4801
4802 if ((rdev->family == CHIP_RV670) ||
4803 (rdev->family == CHIP_RV620) ||
4804 (rdev->family == CHIP_RV635)) {
Alex Deucher492d2b62012-10-25 16:06:59 -04004805 training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004806 training_cntl &= ~LC_POINT_7_PLUS_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004807 WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004808 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004809 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004810 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004811 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004812 }
4813
Alex Deucher492d2b62012-10-25 16:06:59 -04004814 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004815 speed_cntl |= LC_GEN2_EN_STRAP;
Alex Deucher492d2b62012-10-25 16:06:59 -04004816 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004817
4818 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004819 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004820 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4821 if (1)
4822 link_width_cntl |= LC_UPCONFIGURE_DIS;
4823 else
4824 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004825 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004826 }
4827}
Marek Olšák6759a0a2012-08-09 16:34:17 +02004828
4829/**
Alex Deucherd0418892013-01-24 10:35:23 -05004830 * r600_get_gpu_clock_counter - return GPU clock counter snapshot
Marek Olšák6759a0a2012-08-09 16:34:17 +02004831 *
4832 * @rdev: radeon_device pointer
4833 *
4834 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4835 * Returns the 64 bit clock counter snapshot.
4836 */
Alex Deucherd0418892013-01-24 10:35:23 -05004837uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
Marek Olšák6759a0a2012-08-09 16:34:17 +02004838{
4839 uint64_t clock;
4840
4841 mutex_lock(&rdev->gpu_clock_mutex);
4842 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4843 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
4844 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
4845 mutex_unlock(&rdev->gpu_clock_mutex);
4846 return clock;
4847}