blob: fcf73518f63c506d9e24f3ed5b08dfea4e273496 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000062#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000063#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020064
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070065#include <linux/firmware.h>
66#include "bnx2x_fw_file_hdr.h"
67/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000068#define FW_FILE_VERSION \
69 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
70 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
71 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
72 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000073#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
74#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000075#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070076
Eilon Greenstein34f80b02008-06-23 20:33:01 -070077/* Time in jiffies before concluding the transmitter is hung */
78#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020079
Andrew Morton53a10562008-02-09 23:16:41 -080080static char version[] __devinitdata =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030081 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020082 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
83
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070084MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000085MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030086 "BCM57710/57711/57711E/"
87 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
88 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020089MODULE_LICENSE("GPL");
90MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000091MODULE_FIRMWARE(FW_FILE_NAME_E1);
92MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000093MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020094
Eilon Greensteinca003922009-08-12 22:53:28 -070095
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000096int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000097module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +000098MODULE_PARM_DESC(num_queues,
99 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000100
Eilon Greenstein19680c42008-08-13 15:47:33 -0700101static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000103MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000104
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +0000105#define INT_MODE_INTx 1
106#define INT_MODE_MSI 2
Eilon Greenstein8badd272009-02-12 08:36:15 +0000107static int int_mode;
108module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300109MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000110 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000111
Eilon Greensteina18f5122009-08-12 08:23:26 +0000112static int dropless_fc;
113module_param(dropless_fc, int, 0);
114MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
115
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000116static int mrrs = -1;
117module_param(mrrs, int, 0);
118MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
119
Eilon Greenstein9898f862009-02-12 08:38:27 +0000120static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000122MODULE_PARM_DESC(debug, " Default debug msglevel");
123
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300125
126struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000127
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200128enum bnx2x_board_type {
129 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300130 BCM57711,
131 BCM57711E,
132 BCM57712,
133 BCM57712_MF,
134 BCM57800,
135 BCM57800_MF,
136 BCM57810,
137 BCM57810_MF,
138 BCM57840,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000139 BCM57840_MF,
140 BCM57811,
141 BCM57811_MF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200142};
143
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700144/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800145static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200146 char *name;
147} board_info[] __devinitdata = {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300148 { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
149 { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
150 { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
151 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
152 { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
153 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
154 { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
155 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
156 { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
157 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000158 { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function"},
159 { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet"},
160 { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function"},
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200161};
162
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300163#ifndef PCI_DEVICE_ID_NX2_57710
164#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
165#endif
166#ifndef PCI_DEVICE_ID_NX2_57711
167#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
168#endif
169#ifndef PCI_DEVICE_ID_NX2_57711E
170#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
171#endif
172#ifndef PCI_DEVICE_ID_NX2_57712
173#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
174#endif
175#ifndef PCI_DEVICE_ID_NX2_57712_MF
176#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
177#endif
178#ifndef PCI_DEVICE_ID_NX2_57800
179#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
180#endif
181#ifndef PCI_DEVICE_ID_NX2_57800_MF
182#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
183#endif
184#ifndef PCI_DEVICE_ID_NX2_57810
185#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
186#endif
187#ifndef PCI_DEVICE_ID_NX2_57810_MF
188#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
189#endif
190#ifndef PCI_DEVICE_ID_NX2_57840
191#define PCI_DEVICE_ID_NX2_57840 CHIP_NUM_57840
192#endif
193#ifndef PCI_DEVICE_ID_NX2_57840_MF
194#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
195#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000196#ifndef PCI_DEVICE_ID_NX2_57811
197#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
198#endif
199#ifndef PCI_DEVICE_ID_NX2_57811_MF
200#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
201#endif
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000202static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000203 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
204 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
205 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000206 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300207 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
208 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
209 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
210 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
211 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
212 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840), BCM57840 },
213 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000214 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
215 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200216 { 0 }
217};
218
219MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
220
Yuval Mintz452427b2012-03-26 20:47:07 +0000221/* Global resources for unloading a previously loaded device */
222#define BNX2X_PREV_WAIT_NEEDED 1
223static DEFINE_SEMAPHORE(bnx2x_prev_sem);
224static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200225/****************************************************************************
226* General service functions
227****************************************************************************/
228
Eric Dumazet1191cb82012-04-27 21:39:21 +0000229static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300230 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000231{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300232 REG_WR(bp, addr, U64_LO(mapping));
233 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000234}
235
Eric Dumazet1191cb82012-04-27 21:39:21 +0000236static void storm_memset_spq_addr(struct bnx2x *bp,
237 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300238{
239 u32 addr = XSEM_REG_FAST_MEMORY +
240 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
241
242 __storm_memset_dma_mapping(bp, addr, mapping);
243}
244
Eric Dumazet1191cb82012-04-27 21:39:21 +0000245static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
246 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300247{
248 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
249 pf_id);
250 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
251 pf_id);
252 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
253 pf_id);
254 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
255 pf_id);
256}
257
Eric Dumazet1191cb82012-04-27 21:39:21 +0000258static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
259 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300260{
261 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
262 enable);
263 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
264 enable);
265 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
266 enable);
267 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
268 enable);
269}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000270
Eric Dumazet1191cb82012-04-27 21:39:21 +0000271static void storm_memset_eq_data(struct bnx2x *bp,
272 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000273 u16 pfid)
274{
275 size_t size = sizeof(struct event_ring_data);
276
277 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
278
279 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
280}
281
Eric Dumazet1191cb82012-04-27 21:39:21 +0000282static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
283 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000284{
285 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
286 REG_WR16(bp, addr, eq_prod);
287}
288
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200289/* used only at init
290 * locking is done by mcp
291 */
stephen hemminger8d962862010-10-21 07:50:56 +0000292static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200293{
294 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
295 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
296 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
297 PCICFG_VENDOR_ID_OFFSET);
298}
299
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200300static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
301{
302 u32 val;
303
304 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
305 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
306 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
307 PCICFG_VENDOR_ID_OFFSET);
308
309 return val;
310}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200311
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000312#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
313#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
314#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
315#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
316#define DMAE_DP_DST_NONE "dst_addr [none]"
317
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000318
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200319/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000320void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200321{
322 u32 cmd_offset;
323 int i;
324
325 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
326 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
327 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200328 }
329 REG_WR(bp, dmae_reg_go_c[idx], 1);
330}
331
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000332u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
333{
334 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
335 DMAE_CMD_C_ENABLE);
336}
337
338u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
339{
340 return opcode & ~DMAE_CMD_SRC_RESET;
341}
342
343u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
344 bool with_comp, u8 comp_type)
345{
346 u32 opcode = 0;
347
348 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
349 (dst_type << DMAE_COMMAND_DST_SHIFT));
350
351 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
352
353 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400354 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
355 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000356 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
357
358#ifdef __BIG_ENDIAN
359 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
360#else
361 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
362#endif
363 if (with_comp)
364 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
365 return opcode;
366}
367
stephen hemminger8d962862010-10-21 07:50:56 +0000368static void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
369 struct dmae_command *dmae,
370 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000371{
372 memset(dmae, 0, sizeof(struct dmae_command));
373
374 /* set the opcode */
375 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
376 true, DMAE_COMP_PCI);
377
378 /* fill in the completion parameters */
379 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
380 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
381 dmae->comp_val = DMAE_COMP_VAL;
382}
383
384/* issue a dmae command over the init-channel and wailt for completion */
stephen hemminger8d962862010-10-21 07:50:56 +0000385static int bnx2x_issue_dmae_with_comp(struct bnx2x *bp,
386 struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000387{
388 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000389 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000390 int rc = 0;
391
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300392 /*
393 * Lock the dmae channel. Disable BHs to prevent a dead-lock
394 * as long as this code is called both from syscall context and
395 * from ndo_set_rx_mode() flow that may be called from BH.
396 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800397 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000398
399 /* reset completion */
400 *wb_comp = 0;
401
402 /* post the command on the channel used for initializations */
403 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
404
405 /* wait for completion */
406 udelay(5);
407 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000408
Ariel Elior95c6c6162012-01-26 06:01:52 +0000409 if (!cnt ||
410 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
411 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000412 BNX2X_ERR("DMAE timeout!\n");
413 rc = DMAE_TIMEOUT;
414 goto unlock;
415 }
416 cnt--;
417 udelay(50);
418 }
419 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
420 BNX2X_ERR("DMAE PCI error!\n");
421 rc = DMAE_PCI_ERROR;
422 }
423
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000424unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800425 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000426 return rc;
427}
428
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700429void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
430 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200431{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000432 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700433
434 if (!bp->dmae_ready) {
435 u32 *data = bnx2x_sp(bp, wb_data[0]);
436
Ariel Elior127a4252012-01-26 06:01:46 +0000437 if (CHIP_IS_E1(bp))
438 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
439 else
440 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700441 return;
442 }
443
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000444 /* set opcode and fixed command fields */
445 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200446
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000447 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000448 dmae.src_addr_lo = U64_LO(dma_addr);
449 dmae.src_addr_hi = U64_HI(dma_addr);
450 dmae.dst_addr_lo = dst_addr >> 2;
451 dmae.dst_addr_hi = 0;
452 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200453
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000454 /* issue the command and wait for completion */
455 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200456}
457
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700458void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200459{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000460 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700461
462 if (!bp->dmae_ready) {
463 u32 *data = bnx2x_sp(bp, wb_data[0]);
464 int i;
465
Merav Sicron51c1a582012-03-18 10:33:38 +0000466 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000467 for (i = 0; i < len32; i++)
468 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000469 else
Ariel Elior127a4252012-01-26 06:01:46 +0000470 for (i = 0; i < len32; i++)
471 data[i] = REG_RD(bp, src_addr + i*4);
472
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700473 return;
474 }
475
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000476 /* set opcode and fixed command fields */
477 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200478
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000479 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000480 dmae.src_addr_lo = src_addr >> 2;
481 dmae.src_addr_hi = 0;
482 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
483 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
484 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200485
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000486 /* issue the command and wait for completion */
487 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200488}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200489
stephen hemminger8d962862010-10-21 07:50:56 +0000490static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
491 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000492{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000493 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000494 int offset = 0;
495
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000496 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000497 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000498 addr + offset, dmae_wr_max);
499 offset += dmae_wr_max * 4;
500 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000501 }
502
503 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
504}
505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200506static int bnx2x_mc_assert(struct bnx2x *bp)
507{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200508 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700509 int i, rc = 0;
510 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200511
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700512 /* XSTORM */
513 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
514 XSTORM_ASSERT_LIST_INDEX_OFFSET);
515 if (last_idx)
516 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200517
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700518 /* print the asserts */
519 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200520
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700521 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
522 XSTORM_ASSERT_LIST_OFFSET(i));
523 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
524 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
525 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
526 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
527 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
528 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200529
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700530 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000531 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700532 i, row3, row2, row1, row0);
533 rc++;
534 } else {
535 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200536 }
537 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700538
539 /* TSTORM */
540 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
541 TSTORM_ASSERT_LIST_INDEX_OFFSET);
542 if (last_idx)
543 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
544
545 /* print the asserts */
546 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
547
548 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
549 TSTORM_ASSERT_LIST_OFFSET(i));
550 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
551 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
552 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
553 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
554 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
555 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
556
557 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000558 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700559 i, row3, row2, row1, row0);
560 rc++;
561 } else {
562 break;
563 }
564 }
565
566 /* CSTORM */
567 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
568 CSTORM_ASSERT_LIST_INDEX_OFFSET);
569 if (last_idx)
570 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
571
572 /* print the asserts */
573 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
574
575 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
576 CSTORM_ASSERT_LIST_OFFSET(i));
577 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
578 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
579 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
580 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
581 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
582 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
583
584 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000585 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700586 i, row3, row2, row1, row0);
587 rc++;
588 } else {
589 break;
590 }
591 }
592
593 /* USTORM */
594 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
595 USTORM_ASSERT_LIST_INDEX_OFFSET);
596 if (last_idx)
597 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
598
599 /* print the asserts */
600 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
601
602 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
603 USTORM_ASSERT_LIST_OFFSET(i));
604 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
605 USTORM_ASSERT_LIST_OFFSET(i) + 4);
606 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
607 USTORM_ASSERT_LIST_OFFSET(i) + 8);
608 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
609 USTORM_ASSERT_LIST_OFFSET(i) + 12);
610
611 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000612 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700613 i, row3, row2, row1, row0);
614 rc++;
615 } else {
616 break;
617 }
618 }
619
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620 return rc;
621}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800622
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000623void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200624{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000625 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200626 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000627 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200628 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000629 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000630 if (BP_NOMCP(bp)) {
631 BNX2X_ERR("NO MCP - can not dump\n");
632 return;
633 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000634 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
635 (bp->common.bc_ver & 0xff0000) >> 16,
636 (bp->common.bc_ver & 0xff00) >> 8,
637 (bp->common.bc_ver & 0xff));
638
639 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
640 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000641 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000642
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000643 if (BP_PATH(bp) == 0)
644 trace_shmem_base = bp->common.shmem_base;
645 else
646 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Dmitry Kravkovde128802012-03-18 10:33:45 +0000647 addr = trace_shmem_base - 0x800;
648
649 /* validate TRCB signature */
650 mark = REG_RD(bp, addr);
651 if (mark != MFW_TRACE_SIGNATURE) {
652 BNX2X_ERR("Trace buffer signature is missing.");
653 return ;
654 }
655
656 /* read cyclic buffer pointer */
657 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000658 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000659 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
660 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000661 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200662
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000663 printk("%s", lvl);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000664 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200665 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000666 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200667 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000668 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200669 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000670 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200671 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000672 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200673 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000674 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200675 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000676 printk("%s" "end of fw dump\n", lvl);
677}
678
Eric Dumazet1191cb82012-04-27 21:39:21 +0000679static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000680{
681 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200682}
683
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000684void bnx2x_panic_dump(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200685{
686 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000687 u16 j;
688 struct hc_sp_status_block_data sp_sb_data;
689 int func = BP_FUNC(bp);
690#ifdef BNX2X_STOP_ON_ERROR
691 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000692 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000693#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200694
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700695 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000696 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700697 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
698
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200699 BNX2X_ERR("begin crash dump -----------------\n");
700
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000701 /* Indices */
702 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000703 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300704 bp->def_idx, bp->def_att_idx, bp->attn_state,
705 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000706 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
707 bp->def_status_blk->atten_status_block.attn_bits,
708 bp->def_status_blk->atten_status_block.attn_bits_ack,
709 bp->def_status_blk->atten_status_block.status_block_id,
710 bp->def_status_blk->atten_status_block.attn_bits_index);
711 BNX2X_ERR(" def (");
712 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
713 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000714 bp->def_status_blk->sp_sb.index_values[i],
715 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000716
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000717 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
718 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
719 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
720 i*sizeof(u32));
721
Joe Perchesf1deab52011-08-14 12:16:21 +0000722 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000723 sp_sb_data.igu_sb_id,
724 sp_sb_data.igu_seg_id,
725 sp_sb_data.p_func.pf_id,
726 sp_sb_data.p_func.vnic_id,
727 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300728 sp_sb_data.p_func.vf_valid,
729 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000730
731
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000732 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000733 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000734 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000735 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000736 struct hc_status_block_data_e1x sb_data_e1x;
737 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300738 CHIP_IS_E1x(bp) ?
739 sb_data_e1x.common.state_machine :
740 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000741 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300742 CHIP_IS_E1x(bp) ?
743 sb_data_e1x.index_data :
744 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000745 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000746 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000747 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000748
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000749 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000750 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000751 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000752 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000753 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000754 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000755 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000756 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000757
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000758 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000759 for_each_cos_in_tx_queue(fp, cos)
760 {
761 txdata = fp->txdata[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000762 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000763 i, txdata.tx_pkt_prod,
764 txdata.tx_pkt_cons, txdata.tx_bd_prod,
765 txdata.tx_bd_cons,
766 le16_to_cpu(*txdata.tx_cons_sb));
767 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000768
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300769 loop = CHIP_IS_E1x(bp) ?
770 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000771
772 /* host sb data */
773
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000774#ifdef BCM_CNIC
775 if (IS_FCOE_FP(fp))
776 continue;
777#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000778 BNX2X_ERR(" run indexes (");
779 for (j = 0; j < HC_SB_MAX_SM; j++)
780 pr_cont("0x%x%s",
781 fp->sb_running_index[j],
782 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
783
784 BNX2X_ERR(" indexes (");
785 for (j = 0; j < loop; j++)
786 pr_cont("0x%x%s",
787 fp->sb_index_values[j],
788 (j == loop - 1) ? ")" : " ");
789 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300790 data_size = CHIP_IS_E1x(bp) ?
791 sizeof(struct hc_status_block_data_e1x) :
792 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000793 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300794 sb_data_p = CHIP_IS_E1x(bp) ?
795 (u32 *)&sb_data_e1x :
796 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000797 /* copy sb data in here */
798 for (j = 0; j < data_size; j++)
799 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
800 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
801 j * sizeof(u32));
802
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300803 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000804 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000805 sb_data_e2.common.p_func.pf_id,
806 sb_data_e2.common.p_func.vf_id,
807 sb_data_e2.common.p_func.vf_valid,
808 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300809 sb_data_e2.common.same_igu_sb_1b,
810 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000811 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +0000812 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000813 sb_data_e1x.common.p_func.pf_id,
814 sb_data_e1x.common.p_func.vf_id,
815 sb_data_e1x.common.p_func.vf_valid,
816 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300817 sb_data_e1x.common.same_igu_sb_1b,
818 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000819 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000820
821 /* SB_SMs data */
822 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000823 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
824 j, hc_sm_p[j].__flags,
825 hc_sm_p[j].igu_sb_id,
826 hc_sm_p[j].igu_seg_id,
827 hc_sm_p[j].time_to_expire,
828 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000829 }
830
831 /* Indecies data */
832 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000833 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000834 hc_index_p[j].flags,
835 hc_index_p[j].timeout);
836 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000837 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200838
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000839#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000840 /* Rings */
841 /* Rx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000842 for_each_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000843 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200844
845 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
846 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000847 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200848 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
849 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
850
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000851 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +0000852 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200853 }
854
Eilon Greenstein3196a882008-08-13 15:58:49 -0700855 start = RX_SGE(fp->rx_sge_prod);
856 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000857 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700858 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
859 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
860
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000861 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
862 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700863 }
864
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200865 start = RCQ_BD(fp->rx_comp_cons - 10);
866 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000867 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200868 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
869
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000870 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
871 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200872 }
873 }
874
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000875 /* Tx */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000876 for_each_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000877 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +0000878 for_each_cos_in_tx_queue(fp, cos) {
879 struct bnx2x_fp_txdata *txdata = &fp->txdata[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000880
Ariel Elior6383c0b2011-07-14 08:31:57 +0000881 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
882 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
883 for (j = start; j != end; j = TX_BD(j + 1)) {
884 struct sw_tx_bd *sw_bd =
885 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000886
Merav Sicron51c1a582012-03-18 10:33:38 +0000887 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000888 i, cos, j, sw_bd->skb,
889 sw_bd->first_bd);
890 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000891
Ariel Elior6383c0b2011-07-14 08:31:57 +0000892 start = TX_BD(txdata->tx_bd_cons - 10);
893 end = TX_BD(txdata->tx_bd_cons + 254);
894 for (j = start; j != end; j = TX_BD(j + 1)) {
895 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000896
Merav Sicron51c1a582012-03-18 10:33:38 +0000897 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000898 i, cos, j, tx_bd[0], tx_bd[1],
899 tx_bd[2], tx_bd[3]);
900 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000901 }
902 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000903#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700904 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200905 bnx2x_mc_assert(bp);
906 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200907}
908
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300909/*
910 * FLR Support for E2
911 *
912 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
913 * initialization.
914 */
915#define FLR_WAIT_USEC 10000 /* 10 miliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +0000916#define FLR_WAIT_INTERVAL 50 /* usec */
917#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300918
919struct pbf_pN_buf_regs {
920 int pN;
921 u32 init_crd;
922 u32 crd;
923 u32 crd_freed;
924};
925
926struct pbf_pN_cmd_regs {
927 int pN;
928 u32 lines_occup;
929 u32 lines_freed;
930};
931
932static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
933 struct pbf_pN_buf_regs *regs,
934 u32 poll_count)
935{
936 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
937 u32 cur_cnt = poll_count;
938
939 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
940 crd = crd_start = REG_RD(bp, regs->crd);
941 init_crd = REG_RD(bp, regs->init_crd);
942
943 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
944 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
945 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
946
947 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
948 (init_crd - crd_start))) {
949 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +0000950 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300951 crd = REG_RD(bp, regs->crd);
952 crd_freed = REG_RD(bp, regs->crd_freed);
953 } else {
954 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
955 regs->pN);
956 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
957 regs->pN, crd);
958 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
959 regs->pN, crd_freed);
960 break;
961 }
962 }
963 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +0000964 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300965}
966
967static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
968 struct pbf_pN_cmd_regs *regs,
969 u32 poll_count)
970{
971 u32 occup, to_free, freed, freed_start;
972 u32 cur_cnt = poll_count;
973
974 occup = to_free = REG_RD(bp, regs->lines_occup);
975 freed = freed_start = REG_RD(bp, regs->lines_freed);
976
977 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
978 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
979
980 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
981 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +0000982 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300983 occup = REG_RD(bp, regs->lines_occup);
984 freed = REG_RD(bp, regs->lines_freed);
985 } else {
986 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
987 regs->pN);
988 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
989 regs->pN, occup);
990 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
991 regs->pN, freed);
992 break;
993 }
994 }
995 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +0000996 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300997}
998
Eric Dumazet1191cb82012-04-27 21:39:21 +0000999static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1000 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001001{
1002 u32 cur_cnt = poll_count;
1003 u32 val;
1004
1005 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001006 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001007
1008 return val;
1009}
1010
Eric Dumazet1191cb82012-04-27 21:39:21 +00001011static int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1012 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001013{
1014 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1015 if (val != 0) {
1016 BNX2X_ERR("%s usage count=%d\n", msg, val);
1017 return 1;
1018 }
1019 return 0;
1020}
1021
1022static u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
1023{
1024 /* adjust polling timeout */
1025 if (CHIP_REV_IS_EMUL(bp))
1026 return FLR_POLL_CNT * 2000;
1027
1028 if (CHIP_REV_IS_FPGA(bp))
1029 return FLR_POLL_CNT * 120;
1030
1031 return FLR_POLL_CNT;
1032}
1033
1034static void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
1035{
1036 struct pbf_pN_cmd_regs cmd_regs[] = {
1037 {0, (CHIP_IS_E3B0(bp)) ?
1038 PBF_REG_TQ_OCCUPANCY_Q0 :
1039 PBF_REG_P0_TQ_OCCUPANCY,
1040 (CHIP_IS_E3B0(bp)) ?
1041 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1042 PBF_REG_P0_TQ_LINES_FREED_CNT},
1043 {1, (CHIP_IS_E3B0(bp)) ?
1044 PBF_REG_TQ_OCCUPANCY_Q1 :
1045 PBF_REG_P1_TQ_OCCUPANCY,
1046 (CHIP_IS_E3B0(bp)) ?
1047 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1048 PBF_REG_P1_TQ_LINES_FREED_CNT},
1049 {4, (CHIP_IS_E3B0(bp)) ?
1050 PBF_REG_TQ_OCCUPANCY_LB_Q :
1051 PBF_REG_P4_TQ_OCCUPANCY,
1052 (CHIP_IS_E3B0(bp)) ?
1053 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1054 PBF_REG_P4_TQ_LINES_FREED_CNT}
1055 };
1056
1057 struct pbf_pN_buf_regs buf_regs[] = {
1058 {0, (CHIP_IS_E3B0(bp)) ?
1059 PBF_REG_INIT_CRD_Q0 :
1060 PBF_REG_P0_INIT_CRD ,
1061 (CHIP_IS_E3B0(bp)) ?
1062 PBF_REG_CREDIT_Q0 :
1063 PBF_REG_P0_CREDIT,
1064 (CHIP_IS_E3B0(bp)) ?
1065 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1066 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1067 {1, (CHIP_IS_E3B0(bp)) ?
1068 PBF_REG_INIT_CRD_Q1 :
1069 PBF_REG_P1_INIT_CRD,
1070 (CHIP_IS_E3B0(bp)) ?
1071 PBF_REG_CREDIT_Q1 :
1072 PBF_REG_P1_CREDIT,
1073 (CHIP_IS_E3B0(bp)) ?
1074 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1075 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1076 {4, (CHIP_IS_E3B0(bp)) ?
1077 PBF_REG_INIT_CRD_LB_Q :
1078 PBF_REG_P4_INIT_CRD,
1079 (CHIP_IS_E3B0(bp)) ?
1080 PBF_REG_CREDIT_LB_Q :
1081 PBF_REG_P4_CREDIT,
1082 (CHIP_IS_E3B0(bp)) ?
1083 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1084 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1085 };
1086
1087 int i;
1088
1089 /* Verify the command queues are flushed P0, P1, P4 */
1090 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1091 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1092
1093
1094 /* Verify the transmission buffers are flushed P0, P1, P4 */
1095 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1096 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1097}
1098
1099#define OP_GEN_PARAM(param) \
1100 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1101
1102#define OP_GEN_TYPE(type) \
1103 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1104
1105#define OP_GEN_AGG_VECT(index) \
1106 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1107
1108
Eric Dumazet1191cb82012-04-27 21:39:21 +00001109static int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001110 u32 poll_cnt)
1111{
1112 struct sdm_op_gen op_gen = {0};
1113
1114 u32 comp_addr = BAR_CSTRORM_INTMEM +
1115 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1116 int ret = 0;
1117
1118 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001119 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001120 return 1;
1121 }
1122
1123 op_gen.command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1124 op_gen.command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1125 op_gen.command |= OP_GEN_AGG_VECT(clnup_func);
1126 op_gen.command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
1127
Ariel Elior89db4ad2012-01-26 06:01:48 +00001128 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001129 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen.command);
1130
1131 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1132 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001133 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1134 (REG_RD(bp, comp_addr)));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001135 ret = 1;
1136 }
1137 /* Zero completion for nxt FLR */
1138 REG_WR(bp, comp_addr, 0);
1139
1140 return ret;
1141}
1142
Eric Dumazet1191cb82012-04-27 21:39:21 +00001143static u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001144{
1145 int pos;
1146 u16 status;
1147
Jon Mason77c98e62011-06-27 07:45:12 +00001148 pos = pci_pcie_cap(dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001149 if (!pos)
1150 return false;
1151
1152 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
1153 return status & PCI_EXP_DEVSTA_TRPND;
1154}
1155
1156/* PF FLR specific routines
1157*/
1158static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1159{
1160
1161 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1162 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1163 CFC_REG_NUM_LCIDS_INSIDE_PF,
1164 "CFC PF usage counter timed out",
1165 poll_cnt))
1166 return 1;
1167
1168
1169 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1170 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1171 DORQ_REG_PF_USAGE_CNT,
1172 "DQ PF usage counter timed out",
1173 poll_cnt))
1174 return 1;
1175
1176 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1177 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1178 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1179 "QM PF usage counter timed out",
1180 poll_cnt))
1181 return 1;
1182
1183 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1184 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1185 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1186 "Timers VNIC usage counter timed out",
1187 poll_cnt))
1188 return 1;
1189 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1190 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1191 "Timers NUM_SCANS usage counter timed out",
1192 poll_cnt))
1193 return 1;
1194
1195 /* Wait DMAE PF usage counter to zero */
1196 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1197 dmae_reg_go_c[INIT_DMAE_C(bp)],
1198 "DMAE dommand register timed out",
1199 poll_cnt))
1200 return 1;
1201
1202 return 0;
1203}
1204
1205static void bnx2x_hw_enable_status(struct bnx2x *bp)
1206{
1207 u32 val;
1208
1209 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1210 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1211
1212 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1213 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1214
1215 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1216 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1217
1218 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1219 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1220
1221 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1222 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1223
1224 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1225 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1226
1227 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1228 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1229
1230 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1231 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1232 val);
1233}
1234
1235static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1236{
1237 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1238
1239 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1240
1241 /* Re-enable PF target read access */
1242 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1243
1244 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001245 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001246 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1247 return -EBUSY;
1248
1249 /* Zero the igu 'trailing edge' and 'leading edge' */
1250
1251 /* Send the FW cleanup command */
1252 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1253 return -EBUSY;
1254
1255 /* ATC cleanup */
1256
1257 /* Verify TX hw is flushed */
1258 bnx2x_tx_hw_flushed(bp, poll_cnt);
1259
1260 /* Wait 100ms (not adjusted according to platform) */
1261 msleep(100);
1262
1263 /* Verify no pending pci transactions */
1264 if (bnx2x_is_pcie_pending(bp->pdev))
1265 BNX2X_ERR("PCIE Transactions still pending\n");
1266
1267 /* Debug */
1268 bnx2x_hw_enable_status(bp);
1269
1270 /*
1271 * Master enable - Due to WB DMAE writes performed before this
1272 * register is re-initialized as part of the regular function init
1273 */
1274 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1275
1276 return 0;
1277}
1278
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001279static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001280{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001281 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001282 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1283 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001284 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1285 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1286 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001287
1288 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001289 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1290 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001291 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1292 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001293 if (single_msix)
1294 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001295 } else if (msi) {
1296 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1297 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1298 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1299 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001300 } else {
1301 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001302 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001303 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1304 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001305
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001306 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001307 DP(NETIF_MSG_IFUP,
1308 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001309
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001310 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001311
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001312 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1313 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001314 }
1315
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001316 if (CHIP_IS_E1(bp))
1317 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1318
Merav Sicron51c1a582012-03-18 10:33:38 +00001319 DP(NETIF_MSG_IFUP,
1320 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1321 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001322
1323 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001324 /*
1325 * Ensure that HC_CONFIG is written before leading/trailing edge config
1326 */
1327 mmiowb();
1328 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001329
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001330 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001331 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001332 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001333 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001334 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001335 /* enable nig and gpio3 attention */
1336 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001337 } else
1338 val = 0xffff;
1339
1340 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1341 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1342 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001343
1344 /* Make sure that interrupts are indeed enabled from here on */
1345 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001346}
1347
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001348static void bnx2x_igu_int_enable(struct bnx2x *bp)
1349{
1350 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001351 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1352 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1353 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001354
1355 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1356
1357 if (msix) {
1358 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1359 IGU_PF_CONF_SINGLE_ISR_EN);
1360 val |= (IGU_PF_CONF_FUNC_EN |
1361 IGU_PF_CONF_MSI_MSIX_EN |
1362 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001363
1364 if (single_msix)
1365 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001366 } else if (msi) {
1367 val &= ~IGU_PF_CONF_INT_LINE_EN;
1368 val |= (IGU_PF_CONF_FUNC_EN |
1369 IGU_PF_CONF_MSI_MSIX_EN |
1370 IGU_PF_CONF_ATTN_BIT_EN |
1371 IGU_PF_CONF_SINGLE_ISR_EN);
1372 } else {
1373 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
1374 val |= (IGU_PF_CONF_FUNC_EN |
1375 IGU_PF_CONF_INT_LINE_EN |
1376 IGU_PF_CONF_ATTN_BIT_EN |
1377 IGU_PF_CONF_SINGLE_ISR_EN);
1378 }
1379
Merav Sicron51c1a582012-03-18 10:33:38 +00001380 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001381 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1382
1383 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1384
Yuval Mintz79a85572012-04-03 18:41:25 +00001385 if (val & IGU_PF_CONF_INT_LINE_EN)
1386 pci_intx(bp->pdev, true);
1387
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001388 barrier();
1389
1390 /* init leading/trailing edge */
1391 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001392 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001393 if (bp->port.pmf)
1394 /* enable nig and gpio3 attention */
1395 val |= 0x1100;
1396 } else
1397 val = 0xffff;
1398
1399 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1400 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1401
1402 /* Make sure that interrupts are indeed enabled from here on */
1403 mmiowb();
1404}
1405
1406void bnx2x_int_enable(struct bnx2x *bp)
1407{
1408 if (bp->common.int_block == INT_BLOCK_HC)
1409 bnx2x_hc_int_enable(bp);
1410 else
1411 bnx2x_igu_int_enable(bp);
1412}
1413
1414static void bnx2x_hc_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001415{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001416 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001417 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1418 u32 val = REG_RD(bp, addr);
1419
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001420 /*
1421 * in E1 we must use only PCI configuration space to disable
1422 * MSI/MSIX capablility
1423 * It's forbitten to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
1424 */
1425 if (CHIP_IS_E1(bp)) {
1426 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
1427 * Use mask register to prevent from HC sending interrupts
1428 * after we exit the function
1429 */
1430 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
1431
1432 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1433 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1434 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
1435 } else
1436 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1437 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1438 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1439 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001440
Merav Sicron51c1a582012-03-18 10:33:38 +00001441 DP(NETIF_MSG_IFDOWN,
1442 "write %x to HC %d (addr 0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001443 val, port, addr);
1444
Eilon Greenstein8badd272009-02-12 08:36:15 +00001445 /* flush all outstanding writes */
1446 mmiowb();
1447
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001448 REG_WR(bp, addr, val);
1449 if (REG_RD(bp, addr) != val)
1450 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1451}
1452
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001453static void bnx2x_igu_int_disable(struct bnx2x *bp)
1454{
1455 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1456
1457 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
1458 IGU_PF_CONF_INT_LINE_EN |
1459 IGU_PF_CONF_ATTN_BIT_EN);
1460
Merav Sicron51c1a582012-03-18 10:33:38 +00001461 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001462
1463 /* flush all outstanding writes */
1464 mmiowb();
1465
1466 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1467 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
1468 BNX2X_ERR("BUG! proper val not read from IGU!\n");
1469}
1470
Ariel Elior6383c0b2011-07-14 08:31:57 +00001471void bnx2x_int_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001472{
1473 if (bp->common.int_block == INT_BLOCK_HC)
1474 bnx2x_hc_int_disable(bp);
1475 else
1476 bnx2x_igu_int_disable(bp);
1477}
1478
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001479void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001480{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001481 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001482 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001483
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001484 if (disable_hw)
1485 /* prevent the HW from sending interrupts */
1486 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001487
1488 /* make sure all ISRs are done */
1489 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001490 synchronize_irq(bp->msix_table[0].vector);
1491 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +00001492#ifdef BCM_CNIC
1493 offset++;
1494#endif
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001495 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001496 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001497 } else
1498 synchronize_irq(bp->pdev->irq);
1499
1500 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001501 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001502 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001503 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001504}
1505
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001506/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001507
1508/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001509 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001510 */
1511
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001512/* Return true if succeeded to acquire the lock */
1513static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1514{
1515 u32 lock_status;
1516 u32 resource_bit = (1 << resource);
1517 int func = BP_FUNC(bp);
1518 u32 hw_lock_control_reg;
1519
Merav Sicron51c1a582012-03-18 10:33:38 +00001520 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1521 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001522
1523 /* Validating that the resource is within range */
1524 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001525 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001526 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1527 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001528 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001529 }
1530
1531 if (func <= 5)
1532 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1533 else
1534 hw_lock_control_reg =
1535 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1536
1537 /* Try to acquire the lock */
1538 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1539 lock_status = REG_RD(bp, hw_lock_control_reg);
1540 if (lock_status & resource_bit)
1541 return true;
1542
Merav Sicron51c1a582012-03-18 10:33:38 +00001543 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1544 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001545 return false;
1546}
1547
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001548/**
1549 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1550 *
1551 * @bp: driver handle
1552 *
1553 * Returns the recovery leader resource id according to the engine this function
1554 * belongs to. Currently only only 2 engines is supported.
1555 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001556static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001557{
1558 if (BP_PATH(bp))
1559 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1560 else
1561 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1562}
1563
1564/**
1565 * bnx2x_trylock_leader_lock- try to aquire a leader lock.
1566 *
1567 * @bp: driver handle
1568 *
Eric Dumazet1191cb82012-04-27 21:39:21 +00001569 * Tries to aquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001570 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001571static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001572{
1573 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1574}
1575
Michael Chan993ac7b2009-10-10 13:46:56 +00001576#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001577static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Michael Chan993ac7b2009-10-10 13:46:56 +00001578#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001579
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001580void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001581{
1582 struct bnx2x *bp = fp->bp;
1583 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1584 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001585 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
1586 struct bnx2x_queue_sp_obj *q_obj = &fp->q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001587
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001588 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001589 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001590 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001591 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001592
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001593 switch (command) {
1594 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001595 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001596 drv_cmd = BNX2X_Q_CMD_UPDATE;
1597 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001598
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001599 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001600 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001601 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001602 break;
1603
Ariel Elior6383c0b2011-07-14 08:31:57 +00001604 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001605 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001606 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1607 break;
1608
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001609 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001610 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001611 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001612 break;
1613
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001614 case (RAMROD_CMD_ID_ETH_TERMINATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001615 DP(BNX2X_MSG_SP, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001616 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1617 break;
1618
1619 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001620 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001621 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001622 break;
1623
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001624 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001625 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1626 command, fp->index);
1627 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001628 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001629
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001630 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1631 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1632 /* q_obj->complete_cmd() failure means that this was
1633 * an unexpected completion.
1634 *
1635 * In this case we don't want to increase the bp->spq_left
1636 * because apparently we haven't sent this command the first
1637 * place.
1638 */
1639#ifdef BNX2X_STOP_ON_ERROR
1640 bnx2x_panic();
1641#else
1642 return;
1643#endif
1644
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001645 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001646 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001647 /* push the change in bp->spq_left and towards the memory */
1648 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001649
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001650 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1651
Barak Witkowskia3348722012-04-23 03:04:46 +00001652 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1653 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1654 /* if Q update ramrod is completed for last Q in AFEX vif set
1655 * flow, then ACK MCP at the end
1656 *
1657 * mark pending ACK to MCP bit.
1658 * prevent case that both bits are cleared.
1659 * At the end of load/unload driver checks that
1660 * sp_state is cleaerd, and this order prevents
1661 * races
1662 */
1663 smp_mb__before_clear_bit();
1664 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1665 wmb();
1666 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1667 smp_mb__after_clear_bit();
1668
1669 /* schedule workqueue to send ack to MCP */
1670 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1671 }
1672
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001673 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001674}
1675
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001676void bnx2x_update_rx_prod(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1677 u16 bd_prod, u16 rx_comp_prod, u16 rx_sge_prod)
1678{
1679 u32 start = BAR_USTRORM_INTMEM + fp->ustorm_rx_prods_offset;
1680
1681 bnx2x_update_rx_prod_gen(bp, fp, bd_prod, rx_comp_prod, rx_sge_prod,
1682 start);
1683}
1684
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001685irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001686{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001687 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001688 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001689 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001690 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001691 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001692
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001693 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001694 if (unlikely(status == 0)) {
1695 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1696 return IRQ_NONE;
1697 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001698 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001699
Eilon Greenstein3196a882008-08-13 15:58:49 -07001700#ifdef BNX2X_STOP_ON_ERROR
1701 if (unlikely(bp->panic))
1702 return IRQ_HANDLED;
1703#endif
1704
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001705 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001706 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001707
Ariel Elior6383c0b2011-07-14 08:31:57 +00001708 mask = 0x2 << (fp->index + CNIC_PRESENT);
Eilon Greensteinca003922009-08-12 22:53:28 -07001709 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001710 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001711 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001712 for_each_cos_in_tx_queue(fp, cos)
1713 prefetch(fp->txdata[cos].tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001714 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001715 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001716 status &= ~mask;
1717 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001718 }
1719
Michael Chan993ac7b2009-10-10 13:46:56 +00001720#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001721 mask = 0x2;
Michael Chan993ac7b2009-10-10 13:46:56 +00001722 if (status & (mask | 0x1)) {
1723 struct cnic_ops *c_ops = NULL;
1724
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001725 if (likely(bp->state == BNX2X_STATE_OPEN)) {
1726 rcu_read_lock();
1727 c_ops = rcu_dereference(bp->cnic_ops);
1728 if (c_ops)
1729 c_ops->cnic_handler(bp->cnic_data, NULL);
1730 rcu_read_unlock();
1731 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001732
1733 status &= ~mask;
1734 }
1735#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001736
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001737 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001738 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001739
1740 status &= ~0x1;
1741 if (!status)
1742 return IRQ_HANDLED;
1743 }
1744
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001745 if (unlikely(status))
1746 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001747 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001748
1749 return IRQ_HANDLED;
1750}
1751
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001752/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001753
1754/*
1755 * General service functions
1756 */
1757
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001758int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001759{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001760 u32 lock_status;
1761 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001762 int func = BP_FUNC(bp);
1763 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001764 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001765
1766 /* Validating that the resource is within range */
1767 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001768 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001769 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1770 return -EINVAL;
1771 }
1772
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001773 if (func <= 5) {
1774 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1775 } else {
1776 hw_lock_control_reg =
1777 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1778 }
1779
Eliezer Tamirf1410642008-02-28 11:51:50 -08001780 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001781 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001782 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001783 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001784 lock_status, resource_bit);
1785 return -EEXIST;
1786 }
1787
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001788 /* Try for 5 second every 5ms */
1789 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001790 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001791 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1792 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001793 if (lock_status & resource_bit)
1794 return 0;
1795
1796 msleep(5);
1797 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001798 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001799 return -EAGAIN;
1800}
1801
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001802int bnx2x_release_leader_lock(struct bnx2x *bp)
1803{
1804 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1805}
1806
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001807int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001808{
1809 u32 lock_status;
1810 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001811 int func = BP_FUNC(bp);
1812 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001813
1814 /* Validating that the resource is within range */
1815 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001816 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001817 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1818 return -EINVAL;
1819 }
1820
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001821 if (func <= 5) {
1822 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1823 } else {
1824 hw_lock_control_reg =
1825 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1826 }
1827
Eliezer Tamirf1410642008-02-28 11:51:50 -08001828 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001829 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001830 if (!(lock_status & resource_bit)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001831 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. unlock was called but lock wasn't taken!\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001832 lock_status, resource_bit);
1833 return -EFAULT;
1834 }
1835
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001836 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001837 return 0;
1838}
1839
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001840
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001841int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1842{
1843 /* The GPIO should be swapped if swap register is set and active */
1844 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1845 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1846 int gpio_shift = gpio_num +
1847 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1848 u32 gpio_mask = (1 << gpio_shift);
1849 u32 gpio_reg;
1850 int value;
1851
1852 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1853 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1854 return -EINVAL;
1855 }
1856
1857 /* read GPIO value */
1858 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1859
1860 /* get the requested pin value */
1861 if ((gpio_reg & gpio_mask) == gpio_mask)
1862 value = 1;
1863 else
1864 value = 0;
1865
1866 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1867
1868 return value;
1869}
1870
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001871int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001872{
1873 /* The GPIO should be swapped if swap register is set and active */
1874 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001875 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001876 int gpio_shift = gpio_num +
1877 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1878 u32 gpio_mask = (1 << gpio_shift);
1879 u32 gpio_reg;
1880
1881 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1882 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1883 return -EINVAL;
1884 }
1885
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001886 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001887 /* read GPIO and mask except the float bits */
1888 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
1889
1890 switch (mode) {
1891 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00001892 DP(NETIF_MSG_LINK,
1893 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001894 gpio_num, gpio_shift);
1895 /* clear FLOAT and set CLR */
1896 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1897 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
1898 break;
1899
1900 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00001901 DP(NETIF_MSG_LINK,
1902 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001903 gpio_num, gpio_shift);
1904 /* clear FLOAT and set SET */
1905 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1906 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
1907 break;
1908
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001909 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00001910 DP(NETIF_MSG_LINK,
1911 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001912 gpio_num, gpio_shift);
1913 /* set FLOAT */
1914 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
1915 break;
1916
1917 default:
1918 break;
1919 }
1920
1921 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001922 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001923
1924 return 0;
1925}
1926
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00001927int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
1928{
1929 u32 gpio_reg = 0;
1930 int rc = 0;
1931
1932 /* Any port swapping should be handled by caller. */
1933
1934 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1935 /* read GPIO and mask except the float bits */
1936 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1937 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1938 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
1939 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
1940
1941 switch (mode) {
1942 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
1943 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
1944 /* set CLR */
1945 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
1946 break;
1947
1948 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
1949 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
1950 /* set SET */
1951 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
1952 break;
1953
1954 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
1955 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
1956 /* set FLOAT */
1957 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
1958 break;
1959
1960 default:
1961 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
1962 rc = -EINVAL;
1963 break;
1964 }
1965
1966 if (rc == 0)
1967 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
1968
1969 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1970
1971 return rc;
1972}
1973
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001974int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
1975{
1976 /* The GPIO should be swapped if swap register is set and active */
1977 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1978 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1979 int gpio_shift = gpio_num +
1980 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1981 u32 gpio_mask = (1 << gpio_shift);
1982 u32 gpio_reg;
1983
1984 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1985 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1986 return -EINVAL;
1987 }
1988
1989 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
1990 /* read GPIO int */
1991 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
1992
1993 switch (mode) {
1994 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00001995 DP(NETIF_MSG_LINK,
1996 "Clear GPIO INT %d (shift %d) -> output low\n",
1997 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001998 /* clear SET and set CLR */
1999 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2000 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2001 break;
2002
2003 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002004 DP(NETIF_MSG_LINK,
2005 "Set GPIO INT %d (shift %d) -> output high\n",
2006 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002007 /* clear CLR and set SET */
2008 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2009 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2010 break;
2011
2012 default:
2013 break;
2014 }
2015
2016 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2017 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2018
2019 return 0;
2020}
2021
Eliezer Tamirf1410642008-02-28 11:51:50 -08002022static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
2023{
2024 u32 spio_mask = (1 << spio_num);
2025 u32 spio_reg;
2026
2027 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
2028 (spio_num > MISC_REGISTERS_SPIO_7)) {
2029 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
2030 return -EINVAL;
2031 }
2032
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002033 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002034 /* read SPIO and mask except the float bits */
2035 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2036
2037 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002038 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002039 DP(NETIF_MSG_HW, "Set SPIO %d -> output low\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002040 /* clear FLOAT and set CLR */
2041 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2042 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2043 break;
2044
Eilon Greenstein6378c022008-08-13 15:59:25 -07002045 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002046 DP(NETIF_MSG_HW, "Set SPIO %d -> output high\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002047 /* clear FLOAT and set SET */
2048 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2049 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2050 break;
2051
2052 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002053 DP(NETIF_MSG_HW, "Set SPIO %d -> input\n", spio_num);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002054 /* set FLOAT */
2055 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2056 break;
2057
2058 default:
2059 break;
2060 }
2061
2062 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002063 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002064
2065 return 0;
2066}
2067
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002068void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002069{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002070 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002071 switch (bp->link_vars.ieee_fc &
2072 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002073 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002074 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002075 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002076 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002077
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002078 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002079 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002080 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002081 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002082
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002083 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002084 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002085 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002086
Eliezer Tamirf1410642008-02-28 11:51:50 -08002087 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002088 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002089 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002090 break;
2091 }
2092}
2093
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002094u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002095{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002096 if (!BP_NOMCP(bp)) {
2097 u8 rc;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002098 int cfx_idx = bnx2x_get_link_cfg_idx(bp);
2099 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002100 /*
2101 * Initialize link parameters structure variables
2102 * It is recommended to turn off RX FC for jumbo frames
2103 * for better performance
2104 */
2105 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
David S. Millerc0700f92008-12-16 23:53:20 -08002106 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002107 else
David S. Millerc0700f92008-12-16 23:53:20 -08002108 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002109
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002110 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002111
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002112 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002113 struct link_params *lp = &bp->link_params;
2114 lp->loopback_mode = LOOPBACK_XGXS;
2115 /* do PHY loopback at 10G speed, if possible */
2116 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2117 if (lp->speed_cap_mask[cfx_idx] &
2118 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2119 lp->req_line_speed[cfx_idx] =
2120 SPEED_10000;
2121 else
2122 lp->req_line_speed[cfx_idx] =
2123 SPEED_1000;
2124 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002125 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002126
Eilon Greenstein19680c42008-08-13 15:47:33 -07002127 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002128
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002129 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002130
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002131 bnx2x_calc_fc_adv(bp);
2132
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002133 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2134 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002135 bnx2x_link_report(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002136 } else
2137 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002138 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002139 return rc;
2140 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002141 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002142 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002143}
2144
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002145void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002146{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002147 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002148 bnx2x_acquire_phy_lock(bp);
Yaniv Rosner54c2fb72010-09-01 09:51:23 +00002149 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002150 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002151 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002152
Eilon Greenstein19680c42008-08-13 15:47:33 -07002153 bnx2x_calc_fc_adv(bp);
2154 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002155 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002156}
2157
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002158static void bnx2x__link_reset(struct bnx2x *bp)
2159{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002160 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002161 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002162 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002163 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002164 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002165 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002166}
2167
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002168u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002169{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002170 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002171
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002172 if (!BP_NOMCP(bp)) {
2173 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002174 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2175 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002176 bnx2x_release_phy_lock(bp);
2177 } else
2178 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002179
2180 return rc;
2181}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002182
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002183
Eilon Greenstein2691d512009-08-12 08:22:08 +00002184/* Calculates the sum of vn_min_rates.
2185 It's needed for further normalizing of the min_rates.
2186 Returns:
2187 sum of vn_min_rates.
2188 or
2189 0 - if all the min_rates are 0.
2190 In the later case fainess algorithm should be deactivated.
2191 If not all min_rates are zero then those that are zeroes will be set to 1.
2192 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002193static void bnx2x_calc_vn_min(struct bnx2x *bp,
2194 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002195{
2196 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002197 int vn;
2198
David S. Miller8decf862011-09-22 03:23:13 -04002199 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002200 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002201 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2202 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2203
2204 /* Skip hidden vns */
2205 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002206 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002207 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002208 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002209 vn_min_rate = DEF_MIN_RATE;
2210 else
2211 all_zero = 0;
2212
Yuval Mintzb475d782012-04-03 18:41:29 +00002213 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002214 }
2215
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002216 /* if ETS or all min rates are zeros - disable fairness */
2217 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002218 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002219 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2220 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2221 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002222 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002223 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002224 DP(NETIF_MSG_IFUP,
2225 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002226 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002227 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002228 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002229}
2230
Yuval Mintzb475d782012-04-03 18:41:29 +00002231static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2232 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002233{
Yuval Mintzb475d782012-04-03 18:41:29 +00002234 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002235 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002236
Yuval Mintzb475d782012-04-03 18:41:29 +00002237 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002238 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002239 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002240 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2241
Yuval Mintzb475d782012-04-03 18:41:29 +00002242 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002243 /* maxCfg in percents of linkspeed */
2244 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002245 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002246 /* maxCfg is absolute in 100Mb units */
2247 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002248 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002249
Yuval Mintzb475d782012-04-03 18:41:29 +00002250 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002251
Yuval Mintzb475d782012-04-03 18:41:29 +00002252 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002253}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002254
Yuval Mintzb475d782012-04-03 18:41:29 +00002255
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002256static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2257{
2258 if (CHIP_REV_IS_SLOW(bp))
2259 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002260 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002261 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002262
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002263 return CMNG_FNS_NONE;
2264}
2265
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002266void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002267{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002268 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002269
2270 if (BP_NOMCP(bp))
2271 return; /* what should be the default bvalue in this case */
2272
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002273 /* For 2 port configuration the absolute function number formula
2274 * is:
2275 * abs_func = 2 * vn + BP_PORT + BP_PATH
2276 *
2277 * and there are 4 functions per port
2278 *
2279 * For 4 port configuration it is
2280 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2281 *
2282 * and there are 2 functions per port
2283 */
David S. Miller8decf862011-09-22 03:23:13 -04002284 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002285 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2286
2287 if (func >= E1H_FUNC_MAX)
2288 break;
2289
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002290 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002291 MF_CFG_RD(bp, func_mf_config[func].config);
2292 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002293 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2294 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2295 bp->flags |= MF_FUNC_DIS;
2296 } else {
2297 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2298 bp->flags &= ~MF_FUNC_DIS;
2299 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002300}
2301
2302static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2303{
Yuval Mintzb475d782012-04-03 18:41:29 +00002304 struct cmng_init_input input;
2305 memset(&input, 0, sizeof(struct cmng_init_input));
2306
2307 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002308
2309 if (cmng_type == CMNG_FNS_MINMAX) {
2310 int vn;
2311
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002312 /* read mf conf from shmem */
2313 if (read_cfg)
2314 bnx2x_read_mf_cfg(bp);
2315
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002316 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002317 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002318
2319 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002320 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002321 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002322 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002323
2324 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002325 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002326 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002327
2328 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002329 return;
2330 }
2331
2332 /* rate shaping and fairness are disabled */
2333 DP(NETIF_MSG_IFUP,
2334 "rate shaping and fairness are disabled\n");
2335}
2336
Eric Dumazet1191cb82012-04-27 21:39:21 +00002337static void storm_memset_cmng(struct bnx2x *bp,
2338 struct cmng_init *cmng,
2339 u8 port)
2340{
2341 int vn;
2342 size_t size = sizeof(struct cmng_struct_per_port);
2343
2344 u32 addr = BAR_XSTRORM_INTMEM +
2345 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2346
2347 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2348
2349 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2350 int func = func_by_vn(bp, vn);
2351
2352 addr = BAR_XSTRORM_INTMEM +
2353 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2354 size = sizeof(struct rate_shaping_vars_per_vn);
2355 __storm_memset_struct(bp, addr, size,
2356 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2357
2358 addr = BAR_XSTRORM_INTMEM +
2359 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2360 size = sizeof(struct fairness_vars_per_vn);
2361 __storm_memset_struct(bp, addr, size,
2362 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2363 }
2364}
2365
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002366/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002367static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002368{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002369 /* Make sure that we are synced with the current statistics */
2370 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2371
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002372 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002373
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002374 if (bp->link_vars.link_up) {
2375
Eilon Greenstein1c063282009-02-12 08:36:43 +00002376 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002377 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002378 int port = BP_PORT(bp);
2379 u32 pause_enabled = 0;
2380
2381 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2382 pause_enabled = 1;
2383
2384 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002385 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002386 pause_enabled);
2387 }
2388
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002389 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002390 struct host_port_stats *pstats;
2391
2392 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002393 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002394 memset(&(pstats->mac_stx[0]), 0,
2395 sizeof(struct mac_stx));
2396 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002397 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002398 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2399 }
2400
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002401 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2402 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002403
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002404 if (cmng_fns != CMNG_FNS_NONE) {
2405 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2406 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2407 } else
2408 /* rate shaping and fairness are disabled */
2409 DP(NETIF_MSG_IFUP,
2410 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002411 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002412
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002413 __bnx2x_link_report(bp);
2414
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002415 if (IS_MF(bp))
2416 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002417}
2418
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002419void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002420{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002421 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002422 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002423
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002424 /* read updated dcb configuration */
2425 bnx2x_dcbx_pmf_update(bp);
2426
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002427 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2428
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002429 if (bp->link_vars.link_up)
2430 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2431 else
2432 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2433
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002434 /* indicate link status */
2435 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002436}
2437
Barak Witkowskia3348722012-04-23 03:04:46 +00002438static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2439 u16 vlan_val, u8 allowed_prio)
2440{
2441 struct bnx2x_func_state_params func_params = {0};
2442 struct bnx2x_func_afex_update_params *f_update_params =
2443 &func_params.params.afex_update;
2444
2445 func_params.f_obj = &bp->func_obj;
2446 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2447
2448 /* no need to wait for RAMROD completion, so don't
2449 * set RAMROD_COMP_WAIT flag
2450 */
2451
2452 f_update_params->vif_id = vifid;
2453 f_update_params->afex_default_vlan = vlan_val;
2454 f_update_params->allowed_priorities = allowed_prio;
2455
2456 /* if ramrod can not be sent, response to MCP immediately */
2457 if (bnx2x_func_state_change(bp, &func_params) < 0)
2458 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2459
2460 return 0;
2461}
2462
2463static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2464 u16 vif_index, u8 func_bit_map)
2465{
2466 struct bnx2x_func_state_params func_params = {0};
2467 struct bnx2x_func_afex_viflists_params *update_params =
2468 &func_params.params.afex_viflists;
2469 int rc;
2470 u32 drv_msg_code;
2471
2472 /* validate only LIST_SET and LIST_GET are received from switch */
2473 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2474 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2475 cmd_type);
2476
2477 func_params.f_obj = &bp->func_obj;
2478 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2479
2480 /* set parameters according to cmd_type */
2481 update_params->afex_vif_list_command = cmd_type;
2482 update_params->vif_list_index = cpu_to_le16(vif_index);
2483 update_params->func_bit_map =
2484 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2485 update_params->func_to_clear = 0;
2486 drv_msg_code =
2487 (cmd_type == VIF_LIST_RULE_GET) ?
2488 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2489 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2490
2491 /* if ramrod can not be sent, respond to MCP immediately for
2492 * SET and GET requests (other are not triggered from MCP)
2493 */
2494 rc = bnx2x_func_state_change(bp, &func_params);
2495 if (rc < 0)
2496 bnx2x_fw_command(bp, drv_msg_code, 0);
2497
2498 return 0;
2499}
2500
2501static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2502{
2503 struct afex_stats afex_stats;
2504 u32 func = BP_ABS_FUNC(bp);
2505 u32 mf_config;
2506 u16 vlan_val;
2507 u32 vlan_prio;
2508 u16 vif_id;
2509 u8 allowed_prio;
2510 u8 vlan_mode;
2511 u32 addr_to_write, vifid, addrs, stats_type, i;
2512
2513 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2514 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2515 DP(BNX2X_MSG_MCP,
2516 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2517 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2518 }
2519
2520 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2521 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2522 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2523 DP(BNX2X_MSG_MCP,
2524 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2525 vifid, addrs);
2526 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2527 addrs);
2528 }
2529
2530 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2531 addr_to_write = SHMEM2_RD(bp,
2532 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2533 stats_type = SHMEM2_RD(bp,
2534 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2535
2536 DP(BNX2X_MSG_MCP,
2537 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2538 addr_to_write);
2539
2540 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2541
2542 /* write response to scratchpad, for MCP */
2543 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2544 REG_WR(bp, addr_to_write + i*sizeof(u32),
2545 *(((u32 *)(&afex_stats))+i));
2546
2547 /* send ack message to MCP */
2548 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2549 }
2550
2551 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2552 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2553 bp->mf_config[BP_VN(bp)] = mf_config;
2554 DP(BNX2X_MSG_MCP,
2555 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2556 mf_config);
2557
2558 /* if VIF_SET is "enabled" */
2559 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2560 /* set rate limit directly to internal RAM */
2561 struct cmng_init_input cmng_input;
2562 struct rate_shaping_vars_per_vn m_rs_vn;
2563 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2564 u32 addr = BAR_XSTRORM_INTMEM +
2565 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2566
2567 bp->mf_config[BP_VN(bp)] = mf_config;
2568
2569 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2570 m_rs_vn.vn_counter.rate =
2571 cmng_input.vnic_max_rate[BP_VN(bp)];
2572 m_rs_vn.vn_counter.quota =
2573 (m_rs_vn.vn_counter.rate *
2574 RS_PERIODIC_TIMEOUT_USEC) / 8;
2575
2576 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2577
2578 /* read relevant values from mf_cfg struct in shmem */
2579 vif_id =
2580 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2581 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2582 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2583 vlan_val =
2584 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2585 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2586 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2587 vlan_prio = (mf_config &
2588 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2589 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2590 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2591 vlan_mode =
2592 (MF_CFG_RD(bp,
2593 func_mf_config[func].afex_config) &
2594 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2595 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2596 allowed_prio =
2597 (MF_CFG_RD(bp,
2598 func_mf_config[func].afex_config) &
2599 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2600 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2601
2602 /* send ramrod to FW, return in case of failure */
2603 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2604 allowed_prio))
2605 return;
2606
2607 bp->afex_def_vlan_tag = vlan_val;
2608 bp->afex_vlan_mode = vlan_mode;
2609 } else {
2610 /* notify link down because BP->flags is disabled */
2611 bnx2x_link_report(bp);
2612
2613 /* send INVALID VIF ramrod to FW */
2614 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2615
2616 /* Reset the default afex VLAN */
2617 bp->afex_def_vlan_tag = -1;
2618 }
2619 }
2620}
2621
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002622static void bnx2x_pmf_update(struct bnx2x *bp)
2623{
2624 int port = BP_PORT(bp);
2625 u32 val;
2626
2627 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002628 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002629
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002630 /*
2631 * We need the mb() to ensure the ordering between the writing to
2632 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2633 */
2634 smp_mb();
2635
2636 /* queue a periodic task */
2637 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2638
Dmitry Kravkovef018542011-06-14 01:33:57 +00002639 bnx2x_dcbx_pmf_update(bp);
2640
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002641 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002642 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002643 if (bp->common.int_block == INT_BLOCK_HC) {
2644 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2645 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002646 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002647 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2648 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2649 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002650
2651 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002652}
2653
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002654/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002655
2656/* slow path */
2657
2658/*
2659 * General service functions
2660 */
2661
Eilon Greenstein2691d512009-08-12 08:22:08 +00002662/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002663u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002664{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002665 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002666 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002667 u32 rc = 0;
2668 u32 cnt = 1;
2669 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2670
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002671 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002672 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002673 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2674 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2675
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002676 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2677 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002678
2679 do {
2680 /* let the FW do it's magic ... */
2681 msleep(delay);
2682
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002683 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002684
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002685 /* Give the FW up to 5 second (500*10ms) */
2686 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002687
2688 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2689 cnt*delay, rc, seq);
2690
2691 /* is this a reply to our command? */
2692 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2693 rc &= FW_MSG_CODE_MASK;
2694 else {
2695 /* FW BUG! */
2696 BNX2X_ERR("FW failed to respond!\n");
2697 bnx2x_fw_dump(bp);
2698 rc = 0;
2699 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002700 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002701
2702 return rc;
2703}
2704
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002705
Eric Dumazet1191cb82012-04-27 21:39:21 +00002706static void storm_memset_func_cfg(struct bnx2x *bp,
2707 struct tstorm_eth_function_common_config *tcfg,
2708 u16 abs_fid)
2709{
2710 size_t size = sizeof(struct tstorm_eth_function_common_config);
2711
2712 u32 addr = BAR_TSTRORM_INTMEM +
2713 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2714
2715 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2716}
2717
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002718void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002719{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002720 if (CHIP_IS_E1x(bp)) {
2721 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002722
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002723 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2724 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002725
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002726 /* Enable the function in the FW */
2727 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2728 storm_memset_func_en(bp, p->func_id, 1);
2729
2730 /* spq */
2731 if (p->func_flgs & FUNC_FLG_SPQ) {
2732 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2733 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2734 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2735 }
2736}
2737
Ariel Elior6383c0b2011-07-14 08:31:57 +00002738/**
2739 * bnx2x_get_tx_only_flags - Return common flags
2740 *
2741 * @bp device handle
2742 * @fp queue handle
2743 * @zero_stats TRUE if statistics zeroing is needed
2744 *
2745 * Return the flags that are common for the Tx-only and not normal connections.
2746 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002747static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2748 struct bnx2x_fastpath *fp,
2749 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002750{
2751 unsigned long flags = 0;
2752
2753 /* PF driver will always initialize the Queue to an ACTIVE state */
2754 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2755
Ariel Elior6383c0b2011-07-14 08:31:57 +00002756 /* tx only connections collect statistics (on the same index as the
2757 * parent connection). The statistics are zeroed when the parent
2758 * connection is initialized.
2759 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002760
2761 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2762 if (zero_stats)
2763 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2764
Ariel Elior6383c0b2011-07-14 08:31:57 +00002765
2766 return flags;
2767}
2768
Eric Dumazet1191cb82012-04-27 21:39:21 +00002769static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2770 struct bnx2x_fastpath *fp,
2771 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00002772{
2773 unsigned long flags = 0;
2774
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002775 /* calculate other queue flags */
2776 if (IS_MF_SD(bp))
2777 __set_bit(BNX2X_Q_FLG_OV, &flags);
2778
Barak Witkowskia3348722012-04-23 03:04:46 +00002779 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002780 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00002781 /* For FCoE - force usage of default priority (for afex) */
2782 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
2783 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002784
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002785 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002786 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002787 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002788 if (fp->mode == TPA_MODE_GRO)
2789 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002790 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002791
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002792 if (leading) {
2793 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2794 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2795 }
2796
2797 /* Always set HW VLAN stripping */
2798 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002799
Barak Witkowskia3348722012-04-23 03:04:46 +00002800 /* configure silent vlan removal */
2801 if (IS_MF_AFEX(bp))
2802 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
2803
Ariel Elior6383c0b2011-07-14 08:31:57 +00002804
2805 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002806}
2807
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002808static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002809 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
2810 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002811{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002812 gen_init->stat_id = bnx2x_stats_id(fp);
2813 gen_init->spcl_id = fp->cl_id;
2814
2815 /* Always use mini-jumbo MTU for FCoE L2 ring */
2816 if (IS_FCOE_FP(fp))
2817 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
2818 else
2819 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00002820
2821 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002822}
2823
2824static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
2825 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
2826 struct bnx2x_rxq_setup_params *rxq_init)
2827{
2828 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002829 u16 sge_sz = 0;
2830 u16 tpa_agg_size = 0;
2831
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002832 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04002833 pause->sge_th_lo = SGE_TH_LO(bp);
2834 pause->sge_th_hi = SGE_TH_HI(bp);
2835
2836 /* validate SGE ring has enough to cross high threshold */
2837 WARN_ON(bp->dropless_fc &&
2838 pause->sge_th_hi + FW_PREFETCH_CNT >
2839 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
2840
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002841 tpa_agg_size = min_t(u32,
2842 (min_t(u32, 8, MAX_SKB_FRAGS) *
2843 SGE_PAGE_SIZE * PAGES_PER_SGE), 0xffff);
2844 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
2845 SGE_PAGE_SHIFT;
2846 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
2847 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
2848 sge_sz = (u16)min_t(u32, SGE_PAGE_SIZE * PAGES_PER_SGE,
2849 0xffff);
2850 }
2851
2852 /* pause - not for e1 */
2853 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04002854 pause->bd_th_lo = BD_TH_LO(bp);
2855 pause->bd_th_hi = BD_TH_HI(bp);
2856
2857 pause->rcq_th_lo = RCQ_TH_LO(bp);
2858 pause->rcq_th_hi = RCQ_TH_HI(bp);
2859 /*
2860 * validate that rings have enough entries to cross
2861 * high thresholds
2862 */
2863 WARN_ON(bp->dropless_fc &&
2864 pause->bd_th_hi + FW_PREFETCH_CNT >
2865 bp->rx_ring_size);
2866 WARN_ON(bp->dropless_fc &&
2867 pause->rcq_th_hi + FW_PREFETCH_CNT >
2868 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002869
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002870 pause->pri_map = 1;
2871 }
2872
2873 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002874 rxq_init->dscr_map = fp->rx_desc_mapping;
2875 rxq_init->sge_map = fp->rx_sge_mapping;
2876 rxq_init->rcq_map = fp->rx_comp_mapping;
2877 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002878
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002879 /* This should be a maximum number of data bytes that may be
2880 * placed on the BD (not including paddings).
2881 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00002882 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
2883 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08002884
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002885 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002886 rxq_init->tpa_agg_sz = tpa_agg_size;
2887 rxq_init->sge_buf_sz = sge_sz;
2888 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002889 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00002890 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002891
2892 /* Maximum number or simultaneous TPA aggregation for this Queue.
2893 *
2894 * For PF Clients it should be the maximum avaliable number.
2895 * VF driver(s) may want to define it to a smaller value.
2896 */
David S. Miller8decf862011-09-22 03:23:13 -04002897 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002898
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002899 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
2900 rxq_init->fw_sb_id = fp->fw_sb_id;
2901
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002902 if (IS_FCOE_FP(fp))
2903 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
2904 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00002905 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00002906 /* configure silent vlan removal
2907 * if multi function mode is afex, then mask default vlan
2908 */
2909 if (IS_MF_AFEX(bp)) {
2910 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
2911 rxq_init->silent_removal_mask = VLAN_VID_MASK;
2912 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002913}
2914
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002915static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002916 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
2917 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002918{
Ariel Elior6383c0b2011-07-14 08:31:57 +00002919 txq_init->dscr_map = fp->txdata[cos].tx_desc_mapping;
2920 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002921 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
2922 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002923
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002924 /*
2925 * set the tss leading client id for TX classfication ==
2926 * leading RSS client id
2927 */
2928 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
2929
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00002930 if (IS_FCOE_FP(fp)) {
2931 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
2932 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
2933 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002934}
2935
stephen hemminger8d962862010-10-21 07:50:56 +00002936static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002937{
2938 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002939 struct event_ring_data eq_data = { {0} };
2940 u16 flags;
2941
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002942 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002943 /* reset IGU PF statistics: MSIX + ATTN */
2944 /* PF */
2945 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2946 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2947 (CHIP_MODE_IS_4_PORT(bp) ?
2948 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2949 /* ATTN */
2950 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
2951 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
2952 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
2953 (CHIP_MODE_IS_4_PORT(bp) ?
2954 BP_FUNC(bp) : BP_VN(bp))*4, 0);
2955 }
2956
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002957 /* function setup flags */
2958 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
2959
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002960 /* This flag is relevant for E1x only.
2961 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002962 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002963 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002964
2965 func_init.func_flgs = flags;
2966 func_init.pf_id = BP_FUNC(bp);
2967 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002968 func_init.spq_map = bp->spq_mapping;
2969 func_init.spq_prod = bp->spq_prod_idx;
2970
2971 bnx2x_func_init(bp, &func_init);
2972
2973 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
2974
2975 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002976 * Congestion management values depend on the link rate
2977 * There is no active link so initial link rate is set to 10 Gbps.
2978 * When the link comes up The congestion management values are
2979 * re-calculated according to the actual link rate.
2980 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002981 bp->link_vars.line_speed = SPEED_10000;
2982 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
2983
2984 /* Only the PMF sets the HW */
2985 if (bp->port.pmf)
2986 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2987
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002988 /* init Event Queue */
2989 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
2990 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
2991 eq_data.producer = bp->eq_prod;
2992 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
2993 eq_data.sb_id = DEF_SB_ID;
2994 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
2995}
2996
2997
Eilon Greenstein2691d512009-08-12 08:22:08 +00002998static void bnx2x_e1h_disable(struct bnx2x *bp)
2999{
3000 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003001
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003002 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003003
3004 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003005}
3006
3007static void bnx2x_e1h_enable(struct bnx2x *bp)
3008{
3009 int port = BP_PORT(bp);
3010
3011 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3012
Eilon Greenstein2691d512009-08-12 08:22:08 +00003013 /* Tx queue should be only reenabled */
3014 netif_tx_wake_all_queues(bp->dev);
3015
Eilon Greenstein061bc702009-10-15 00:18:47 -07003016 /*
3017 * Should not call netif_carrier_on since it will be called if the link
3018 * is up when checking for link state
3019 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003020}
3021
Barak Witkowski1d187b32011-12-05 22:41:50 +00003022#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3023
3024static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3025{
3026 struct eth_stats_info *ether_stat =
3027 &bp->slowpath->drv_info_to_mcp.ether_stat;
3028
3029 /* leave last char as NULL */
3030 memcpy(ether_stat->version, DRV_MODULE_VERSION,
3031 ETH_STAT_INFO_VERSION_LEN - 1);
3032
3033 bp->fp[0].mac_obj.get_n_elements(bp, &bp->fp[0].mac_obj,
3034 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3035 ether_stat->mac_local);
3036
3037 ether_stat->mtu_size = bp->dev->mtu;
3038
3039 if (bp->dev->features & NETIF_F_RXCSUM)
3040 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3041 if (bp->dev->features & NETIF_F_TSO)
3042 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3043 ether_stat->feature_flags |= bp->common.boot_mode;
3044
3045 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3046
3047 ether_stat->txq_size = bp->tx_ring_size;
3048 ether_stat->rxq_size = bp->rx_ring_size;
3049}
3050
3051static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3052{
Michael Chanf2fd5c32011-12-06 10:58:08 +00003053#ifdef BCM_CNIC
Barak Witkowski1d187b32011-12-05 22:41:50 +00003054 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3055 struct fcoe_stats_info *fcoe_stat =
3056 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3057
3058 memcpy(fcoe_stat->mac_local, bp->fip_mac, ETH_ALEN);
3059
3060 fcoe_stat->qos_priority =
3061 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3062
3063 /* insert FCoE stats from ramrod response */
3064 if (!NO_FCOE(bp)) {
3065 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
3066 &bp->fw_stats_data->queue_stats[FCOE_IDX].
3067 tstorm_queue_statistics;
3068
3069 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
3070 &bp->fw_stats_data->queue_stats[FCOE_IDX].
3071 xstorm_queue_statistics;
3072
3073 struct fcoe_statistics_params *fw_fcoe_stat =
3074 &bp->fw_stats_data->fcoe;
3075
3076 ADD_64(fcoe_stat->rx_bytes_hi, 0, fcoe_stat->rx_bytes_lo,
3077 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
3078
3079 ADD_64(fcoe_stat->rx_bytes_hi,
3080 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3081 fcoe_stat->rx_bytes_lo,
3082 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
3083
3084 ADD_64(fcoe_stat->rx_bytes_hi,
3085 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3086 fcoe_stat->rx_bytes_lo,
3087 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
3088
3089 ADD_64(fcoe_stat->rx_bytes_hi,
3090 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3091 fcoe_stat->rx_bytes_lo,
3092 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
3093
3094 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3095 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
3096
3097 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3098 fcoe_q_tstorm_stats->rcv_ucast_pkts);
3099
3100 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
3101 fcoe_q_tstorm_stats->rcv_bcast_pkts);
3102
3103 ADD_64(fcoe_stat->rx_frames_hi, 0, fcoe_stat->rx_frames_lo,
Barak Witkowskif33f1fc2011-12-07 03:45:36 +00003104 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003105
3106 ADD_64(fcoe_stat->tx_bytes_hi, 0, fcoe_stat->tx_bytes_lo,
3107 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
3108
3109 ADD_64(fcoe_stat->tx_bytes_hi,
3110 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3111 fcoe_stat->tx_bytes_lo,
3112 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
3113
3114 ADD_64(fcoe_stat->tx_bytes_hi,
3115 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3116 fcoe_stat->tx_bytes_lo,
3117 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
3118
3119 ADD_64(fcoe_stat->tx_bytes_hi,
3120 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3121 fcoe_stat->tx_bytes_lo,
3122 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
3123
3124 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3125 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
3126
3127 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3128 fcoe_q_xstorm_stats->ucast_pkts_sent);
3129
3130 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3131 fcoe_q_xstorm_stats->bcast_pkts_sent);
3132
3133 ADD_64(fcoe_stat->tx_frames_hi, 0, fcoe_stat->tx_frames_lo,
3134 fcoe_q_xstorm_stats->mcast_pkts_sent);
3135 }
3136
Barak Witkowski1d187b32011-12-05 22:41:50 +00003137 /* ask L5 driver to add data to the struct */
3138 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
3139#endif
3140}
3141
3142static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3143{
Michael Chanf2fd5c32011-12-06 10:58:08 +00003144#ifdef BCM_CNIC
Barak Witkowski1d187b32011-12-05 22:41:50 +00003145 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3146 struct iscsi_stats_info *iscsi_stat =
3147 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3148
3149 memcpy(iscsi_stat->mac_local, bp->cnic_eth_dev.iscsi_mac, ETH_ALEN);
3150
3151 iscsi_stat->qos_priority =
3152 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3153
Barak Witkowski1d187b32011-12-05 22:41:50 +00003154 /* ask L5 driver to add data to the struct */
3155 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
3156#endif
3157}
3158
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003159/* called due to MCP event (on pmf):
3160 * reread new bandwidth configuration
3161 * configure FW
3162 * notify others function about the change
3163 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003164static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003165{
3166 if (bp->link_vars.link_up) {
3167 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3168 bnx2x_link_sync_notify(bp);
3169 }
3170 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3171}
3172
Eric Dumazet1191cb82012-04-27 21:39:21 +00003173static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003174{
3175 bnx2x_config_mf_bw(bp);
3176 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3177}
3178
Barak Witkowski1d187b32011-12-05 22:41:50 +00003179static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3180{
3181 enum drv_info_opcode op_code;
3182 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3183
3184 /* if drv_info version supported by MFW doesn't match - send NACK */
3185 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3186 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3187 return;
3188 }
3189
3190 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3191 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3192
3193 memset(&bp->slowpath->drv_info_to_mcp, 0,
3194 sizeof(union drv_info_to_mcp));
3195
3196 switch (op_code) {
3197 case ETH_STATS_OPCODE:
3198 bnx2x_drv_info_ether_stat(bp);
3199 break;
3200 case FCOE_STATS_OPCODE:
3201 bnx2x_drv_info_fcoe_stat(bp);
3202 break;
3203 case ISCSI_STATS_OPCODE:
3204 bnx2x_drv_info_iscsi_stat(bp);
3205 break;
3206 default:
3207 /* if op code isn't supported - send NACK */
3208 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3209 return;
3210 }
3211
3212 /* if we got drv_info attn from MFW then these fields are defined in
3213 * shmem2 for sure
3214 */
3215 SHMEM2_WR(bp, drv_info_host_addr_lo,
3216 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3217 SHMEM2_WR(bp, drv_info_host_addr_hi,
3218 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3219
3220 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3221}
3222
Eilon Greenstein2691d512009-08-12 08:22:08 +00003223static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3224{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003225 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003226
3227 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3228
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003229 /*
3230 * This is the only place besides the function initialization
3231 * where the bp->flags can change so it is done without any
3232 * locks
3233 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003234 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003235 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003236 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003237
3238 bnx2x_e1h_disable(bp);
3239 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003240 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003241 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003242
3243 bnx2x_e1h_enable(bp);
3244 }
3245 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3246 }
3247 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003248 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003249 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3250 }
3251
3252 /* Report results to MCP */
3253 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003254 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003255 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003256 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003257}
3258
Michael Chan28912902009-10-10 13:46:53 +00003259/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003260static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan28912902009-10-10 13:46:53 +00003261{
3262 struct eth_spe *next_spe = bp->spq_prod_bd;
3263
3264 if (bp->spq_prod_bd == bp->spq_last_bd) {
3265 bp->spq_prod_bd = bp->spq;
3266 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003267 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan28912902009-10-10 13:46:53 +00003268 } else {
3269 bp->spq_prod_bd++;
3270 bp->spq_prod_idx++;
3271 }
3272 return next_spe;
3273}
3274
3275/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003276static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan28912902009-10-10 13:46:53 +00003277{
3278 int func = BP_FUNC(bp);
3279
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003280 /*
3281 * Make sure that BD data is updated before writing the producer:
3282 * BD data is written to the memory, the producer is read from the
3283 * memory, thus we need a full memory barrier to ensure the ordering.
3284 */
3285 mb();
Michael Chan28912902009-10-10 13:46:53 +00003286
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003287 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003288 bp->spq_prod_idx);
Michael Chan28912902009-10-10 13:46:53 +00003289 mmiowb();
3290}
3291
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003292/**
3293 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3294 *
3295 * @cmd: command to check
3296 * @cmd_type: command type
3297 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003298static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003299{
3300 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003301 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003302 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3303 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3304 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3305 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3306 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3307 return true;
3308 else
3309 return false;
3310
3311}
3312
3313
3314/**
3315 * bnx2x_sp_post - place a single command on an SP ring
3316 *
3317 * @bp: driver handle
3318 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3319 * @cid: SW CID the command is related to
3320 * @data_hi: command private data address (high 32 bits)
3321 * @data_lo: command private data address (low 32 bits)
3322 * @cmd_type: command type (e.g. NONE, ETH)
3323 *
3324 * SP data is handled as if it's always an address pair, thus data fields are
3325 * not swapped to little endian in upper functions. Instead this function swaps
3326 * data as if it's two u32 fields.
3327 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003328int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003329 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003330{
Michael Chan28912902009-10-10 13:46:53 +00003331 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003332 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003333 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003334
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003335#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003336 if (unlikely(bp->panic)) {
3337 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003338 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003339 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003340#endif
3341
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003342 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003343
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003344 if (common) {
3345 if (!atomic_read(&bp->eq_spq_left)) {
3346 BNX2X_ERR("BUG! EQ ring full!\n");
3347 spin_unlock_bh(&bp->spq_lock);
3348 bnx2x_panic();
3349 return -EBUSY;
3350 }
3351 } else if (!atomic_read(&bp->cq_spq_left)) {
3352 BNX2X_ERR("BUG! SPQ ring full!\n");
3353 spin_unlock_bh(&bp->spq_lock);
3354 bnx2x_panic();
3355 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003356 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003357
Michael Chan28912902009-10-10 13:46:53 +00003358 spe = bnx2x_sp_get_next(bp);
3359
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003360 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00003361 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003362 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3363 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003364
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003365 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003366
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003367 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3368 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003369
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003370 spe->hdr.type = cpu_to_le16(type);
3371
3372 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3373 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3374
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003375 /*
3376 * It's ok if the actual decrement is issued towards the memory
3377 * somewhere between the spin_lock and spin_unlock. Thus no
3378 * more explict memory barrier is needed.
3379 */
3380 if (common)
3381 atomic_dec(&bp->eq_spq_left);
3382 else
3383 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003384
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003385
Merav Sicron51c1a582012-03-18 10:33:38 +00003386 DP(BNX2X_MSG_SP,
3387 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003388 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3389 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003390 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003391 HW_CID(bp, cid), data_hi, data_lo, type,
3392 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003393
Michael Chan28912902009-10-10 13:46:53 +00003394 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003395 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003396 return 0;
3397}
3398
3399/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003400static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003401{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003402 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003403 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003404
3405 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003406 for (j = 0; j < 1000; j++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003407 val = (1UL << 31);
3408 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
3409 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
3410 if (val & (1L << 31))
3411 break;
3412
3413 msleep(5);
3414 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003415 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003416 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003417 rc = -EBUSY;
3418 }
3419
3420 return rc;
3421}
3422
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003423/* release split MCP access lock register */
3424static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003425{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003426 REG_WR(bp, GRCBASE_MCP + 0x9c, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003427}
3428
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003429#define BNX2X_DEF_SB_ATT_IDX 0x0001
3430#define BNX2X_DEF_SB_IDX 0x0002
3431
Eric Dumazet1191cb82012-04-27 21:39:21 +00003432static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003433{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003434 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003435 u16 rc = 0;
3436
3437 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003438 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3439 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003440 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003441 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003442
3443 if (bp->def_idx != def_sb->sp_sb.running_index) {
3444 bp->def_idx = def_sb->sp_sb.running_index;
3445 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003446 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003447
3448 /* Do not reorder: indecies reading should complete before handling */
3449 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003450 return rc;
3451}
3452
3453/*
3454 * slow path service functions
3455 */
3456
3457static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3458{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003459 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003460 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3461 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003462 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3463 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003464 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003465 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003466 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003467
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003468 if (bp->attn_state & asserted)
3469 BNX2X_ERR("IGU ERROR\n");
3470
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003471 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3472 aeu_mask = REG_RD(bp, aeu_addr);
3473
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003474 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003475 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003476 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003477 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003478
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003479 REG_WR(bp, aeu_addr, aeu_mask);
3480 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003481
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003482 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003483 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003484 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003485
3486 if (asserted & ATTN_HARD_WIRED_MASK) {
3487 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003488
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003489 bnx2x_acquire_phy_lock(bp);
3490
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003491 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003492 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003493
Yaniv Rosner361c3912011-06-14 01:33:19 +00003494 /* If nig_mask is not set, no need to call the update
3495 * function.
3496 */
3497 if (nig_mask) {
3498 REG_WR(bp, nig_int_mask_addr, 0);
3499
3500 bnx2x_link_attn(bp);
3501 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003502
3503 /* handle unicore attn? */
3504 }
3505 if (asserted & ATTN_SW_TIMER_4_FUNC)
3506 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3507
3508 if (asserted & GPIO_2_FUNC)
3509 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3510
3511 if (asserted & GPIO_3_FUNC)
3512 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3513
3514 if (asserted & GPIO_4_FUNC)
3515 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3516
3517 if (port == 0) {
3518 if (asserted & ATTN_GENERAL_ATTN_1) {
3519 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3520 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3521 }
3522 if (asserted & ATTN_GENERAL_ATTN_2) {
3523 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3524 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3525 }
3526 if (asserted & ATTN_GENERAL_ATTN_3) {
3527 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3528 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3529 }
3530 } else {
3531 if (asserted & ATTN_GENERAL_ATTN_4) {
3532 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3533 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3534 }
3535 if (asserted & ATTN_GENERAL_ATTN_5) {
3536 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3537 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3538 }
3539 if (asserted & ATTN_GENERAL_ATTN_6) {
3540 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3541 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3542 }
3543 }
3544
3545 } /* if hardwired */
3546
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003547 if (bp->common.int_block == INT_BLOCK_HC)
3548 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3549 COMMAND_REG_ATTN_BITS_SET);
3550 else
3551 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3552
3553 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3554 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3555 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003556
3557 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003558 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00003559 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003560 bnx2x_release_phy_lock(bp);
3561 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003562}
3563
Eric Dumazet1191cb82012-04-27 21:39:21 +00003564static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003565{
3566 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003567 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003568 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003569 ext_phy_config =
3570 SHMEM_RD(bp,
3571 dev_info.port_hw_config[port].external_phy_config);
3572
3573 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3574 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003575 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003576 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003577
3578 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003579 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3580 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003581
3582 /*
3583 * Scheudle device reset (unload)
3584 * This is due to some boards consuming sufficient power when driver is
3585 * up to overheat if fan fails.
3586 */
3587 smp_mb__before_clear_bit();
3588 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3589 smp_mb__after_clear_bit();
3590 schedule_delayed_work(&bp->sp_rtnl_task, 0);
3591
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003592}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003593
Eric Dumazet1191cb82012-04-27 21:39:21 +00003594static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003595{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003596 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003597 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003598 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003599
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003600 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3601 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003602
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003603 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003604
3605 val = REG_RD(bp, reg_offset);
3606 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3607 REG_WR(bp, reg_offset, val);
3608
3609 BNX2X_ERR("SPIO5 hw attention\n");
3610
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003611 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003612 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003613 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003614 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003615
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003616 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003617 bnx2x_acquire_phy_lock(bp);
3618 bnx2x_handle_module_detect_int(&bp->link_params);
3619 bnx2x_release_phy_lock(bp);
3620 }
3621
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003622 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3623
3624 val = REG_RD(bp, reg_offset);
3625 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3626 REG_WR(bp, reg_offset, val);
3627
3628 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003629 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003630 bnx2x_panic();
3631 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003632}
3633
Eric Dumazet1191cb82012-04-27 21:39:21 +00003634static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003635{
3636 u32 val;
3637
Eilon Greenstein0626b892009-02-12 08:38:14 +00003638 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003639
3640 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3641 BNX2X_ERR("DB hw attention 0x%x\n", val);
3642 /* DORQ discard attention */
3643 if (val & 0x2)
3644 BNX2X_ERR("FATAL error from DORQ\n");
3645 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003646
3647 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3648
3649 int port = BP_PORT(bp);
3650 int reg_offset;
3651
3652 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3653 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3654
3655 val = REG_RD(bp, reg_offset);
3656 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3657 REG_WR(bp, reg_offset, val);
3658
3659 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003660 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003661 bnx2x_panic();
3662 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003663}
3664
Eric Dumazet1191cb82012-04-27 21:39:21 +00003665static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003666{
3667 u32 val;
3668
3669 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3670
3671 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3672 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3673 /* CFC error attention */
3674 if (val & 0x2)
3675 BNX2X_ERR("FATAL error from CFC\n");
3676 }
3677
3678 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003679 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003680 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003681 /* RQ_USDMDP_FIFO_OVERFLOW */
3682 if (val & 0x18000)
3683 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003684
3685 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003686 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3687 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3688 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003689 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003690
3691 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3692
3693 int port = BP_PORT(bp);
3694 int reg_offset;
3695
3696 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3697 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3698
3699 val = REG_RD(bp, reg_offset);
3700 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3701 REG_WR(bp, reg_offset, val);
3702
3703 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003704 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003705 bnx2x_panic();
3706 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003707}
3708
Eric Dumazet1191cb82012-04-27 21:39:21 +00003709static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003710{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003711 u32 val;
3712
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003713 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3714
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003715 if (attn & BNX2X_PMF_LINK_ASSERT) {
3716 int func = BP_FUNC(bp);
3717
3718 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00003719 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003720 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3721 func_mf_config[BP_ABS_FUNC(bp)].config);
3722 val = SHMEM_RD(bp,
3723 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003724 if (val & DRV_STATUS_DCC_EVENT_MASK)
3725 bnx2x_dcc_event(bp,
3726 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003727
3728 if (val & DRV_STATUS_SET_MF_BW)
3729 bnx2x_set_mf_bw(bp);
3730
Barak Witkowski1d187b32011-12-05 22:41:50 +00003731 if (val & DRV_STATUS_DRV_INFO_REQ)
3732 bnx2x_handle_drv_info_req(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003733 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003734 bnx2x_pmf_update(bp);
3735
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003736 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003737 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3738 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003739 /* start dcbx state machine */
3740 bnx2x_dcbx_set_params(bp,
3741 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00003742 if (val & DRV_STATUS_AFEX_EVENT_MASK)
3743 bnx2x_handle_afex_cmd(bp,
3744 val & DRV_STATUS_AFEX_EVENT_MASK);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003745 if (bp->link_vars.periodic_flags &
3746 PERIODIC_FLAGS_LINK_EVENT) {
3747 /* sync with link */
3748 bnx2x_acquire_phy_lock(bp);
3749 bp->link_vars.periodic_flags &=
3750 ~PERIODIC_FLAGS_LINK_EVENT;
3751 bnx2x_release_phy_lock(bp);
3752 if (IS_MF(bp))
3753 bnx2x_link_sync_notify(bp);
3754 bnx2x_link_report(bp);
3755 }
3756 /* Always call it here: bnx2x_link_report() will
3757 * prevent the link indication duplication.
3758 */
3759 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003760 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003761
3762 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003763 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003764 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3765 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3766 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3767 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3768 bnx2x_panic();
3769
3770 } else if (attn & BNX2X_MCP_ASSERT) {
3771
3772 BNX2X_ERR("MCP assert!\n");
3773 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003774 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003775
3776 } else
3777 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3778 }
3779
3780 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003781 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3782 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003783 val = CHIP_IS_E1(bp) ? 0 :
3784 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003785 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3786 }
3787 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003788 val = CHIP_IS_E1(bp) ? 0 :
3789 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003790 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3791 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003792 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003793 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003794}
3795
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003796/*
3797 * Bits map:
3798 * 0-7 - Engine0 load counter.
3799 * 8-15 - Engine1 load counter.
3800 * 16 - Engine0 RESET_IN_PROGRESS bit.
3801 * 17 - Engine1 RESET_IN_PROGRESS bit.
3802 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
3803 * on the engine
3804 * 19 - Engine1 ONE_IS_LOADED.
3805 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
3806 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
3807 * just the one belonging to its engine).
3808 *
3809 */
3810#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
3811
3812#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
3813#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
3814#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
3815#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
3816#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
3817#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
3818#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003819
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003820/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003821 * Set the GLOBAL_RESET bit.
3822 *
3823 * Should be run under rtnl lock
3824 */
3825void bnx2x_set_reset_global(struct bnx2x *bp)
3826{
Ariel Eliorf16da432012-01-26 06:01:50 +00003827 u32 val;
3828 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3829 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003830 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00003831 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003832}
3833
3834/*
3835 * Clear the GLOBAL_RESET bit.
3836 *
3837 * Should be run under rtnl lock
3838 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003839static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003840{
Ariel Eliorf16da432012-01-26 06:01:50 +00003841 u32 val;
3842 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3843 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003844 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00003845 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003846}
3847
3848/*
3849 * Checks the GLOBAL_RESET bit.
3850 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003851 * should be run under rtnl lock
3852 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003853static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003854{
3855 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3856
3857 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
3858 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
3859}
3860
3861/*
3862 * Clear RESET_IN_PROGRESS bit for the current engine.
3863 *
3864 * Should be run under rtnl lock
3865 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003866static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003867{
Ariel Eliorf16da432012-01-26 06:01:50 +00003868 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003869 u32 bit = BP_PATH(bp) ?
3870 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003871 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3872 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003873
3874 /* Clear the bit */
3875 val &= ~bit;
3876 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003877
3878 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003879}
3880
3881/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003882 * Set RESET_IN_PROGRESS for the current engine.
3883 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003884 * should be run under rtnl lock
3885 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003886void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003887{
Ariel Eliorf16da432012-01-26 06:01:50 +00003888 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003889 u32 bit = BP_PATH(bp) ?
3890 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00003891 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3892 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003893
3894 /* Set the bit */
3895 val |= bit;
3896 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003897 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003898}
3899
3900/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003901 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003902 * should be run under rtnl lock
3903 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003904bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003905{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003906 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3907 u32 bit = engine ?
3908 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
3909
3910 /* return false if bit is set */
3911 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003912}
3913
3914/*
Ariel Elior889b9af2012-01-26 06:01:51 +00003915 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003916 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003917 * should be run under rtnl lock
3918 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003919void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003920{
Ariel Eliorf16da432012-01-26 06:01:50 +00003921 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003922 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3923 BNX2X_PATH0_LOAD_CNT_MASK;
3924 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3925 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003926
Ariel Eliorf16da432012-01-26 06:01:50 +00003927 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3928 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3929
Merav Sicron51c1a582012-03-18 10:33:38 +00003930 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003931
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003932 /* get the current counter value */
3933 val1 = (val & mask) >> shift;
3934
Ariel Elior889b9af2012-01-26 06:01:51 +00003935 /* set bit of that PF */
3936 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003937
3938 /* clear the old value */
3939 val &= ~mask;
3940
3941 /* set the new one */
3942 val |= ((val1 << shift) & mask);
3943
3944 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003945 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003946}
3947
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003948/**
Ariel Elior889b9af2012-01-26 06:01:51 +00003949 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003950 *
3951 * @bp: driver handle
3952 *
3953 * Should be run under rtnl lock.
3954 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00003955 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003956 */
Ariel Elior889b9af2012-01-26 06:01:51 +00003957bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003958{
Ariel Eliorf16da432012-01-26 06:01:50 +00003959 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003960 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
3961 BNX2X_PATH0_LOAD_CNT_MASK;
3962 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3963 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003964
Ariel Eliorf16da432012-01-26 06:01:50 +00003965 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3966 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00003967 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003968
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003969 /* get the current counter value */
3970 val1 = (val & mask) >> shift;
3971
Ariel Elior889b9af2012-01-26 06:01:51 +00003972 /* clear bit of that PF */
3973 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003974
3975 /* clear the old value */
3976 val &= ~mask;
3977
3978 /* set the new one */
3979 val |= ((val1 << shift) & mask);
3980
3981 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00003982 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
3983 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003984}
3985
3986/*
Ariel Elior889b9af2012-01-26 06:01:51 +00003987 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003988 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003989 * should be run under rtnl lock
3990 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003991static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003992{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00003993 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
3994 BNX2X_PATH0_LOAD_CNT_MASK);
3995 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
3996 BNX2X_PATH0_LOAD_CNT_SHIFT);
3997 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
3998
Merav Sicron51c1a582012-03-18 10:33:38 +00003999 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004000
4001 val = (val & mask) >> shift;
4002
Merav Sicron51c1a582012-03-18 10:33:38 +00004003 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4004 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004005
Ariel Elior889b9af2012-01-26 06:01:51 +00004006 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004007}
4008
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004009/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004010 * Reset the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004011 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004012static void bnx2x_clear_load_status(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004013{
Ariel Eliorf16da432012-01-26 06:01:50 +00004014 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004015 u32 mask = (BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
Ariel Eliorf16da432012-01-26 06:01:50 +00004016 BNX2X_PATH0_LOAD_CNT_MASK);
4017 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4018 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004019 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~mask));
Ariel Eliorf16da432012-01-26 06:01:50 +00004020 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004021}
4022
Eric Dumazet1191cb82012-04-27 21:39:21 +00004023static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004024{
Joe Perchesf1deab52011-08-14 12:16:21 +00004025 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004026}
4027
Eric Dumazet1191cb82012-04-27 21:39:21 +00004028static int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
4029 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004030{
4031 int i = 0;
4032 u32 cur_bit = 0;
4033 for (i = 0; sig; i++) {
4034 cur_bit = ((u32)0x1 << i);
4035 if (sig & cur_bit) {
4036 switch (cur_bit) {
4037 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004038 if (print)
4039 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004040 break;
4041 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004042 if (print)
4043 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004044 break;
4045 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004046 if (print)
4047 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004048 break;
4049 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004050 if (print)
4051 _print_next_block(par_num++,
4052 "SEARCHER");
4053 break;
4054 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4055 if (print)
4056 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004057 break;
4058 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004059 if (print)
4060 _print_next_block(par_num++, "TSEMI");
4061 break;
4062 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4063 if (print)
4064 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004065 break;
4066 }
4067
4068 /* Clear the bit */
4069 sig &= ~cur_bit;
4070 }
4071 }
4072
4073 return par_num;
4074}
4075
Eric Dumazet1191cb82012-04-27 21:39:21 +00004076static int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
4077 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004078{
4079 int i = 0;
4080 u32 cur_bit = 0;
4081 for (i = 0; sig; i++) {
4082 cur_bit = ((u32)0x1 << i);
4083 if (sig & cur_bit) {
4084 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004085 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
4086 if (print)
4087 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004088 break;
4089 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004090 if (print)
4091 _print_next_block(par_num++, "QM");
4092 break;
4093 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
4094 if (print)
4095 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004096 break;
4097 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004098 if (print)
4099 _print_next_block(par_num++, "XSDM");
4100 break;
4101 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
4102 if (print)
4103 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004104 break;
4105 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004106 if (print)
4107 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004108 break;
4109 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004110 if (print)
4111 _print_next_block(par_num++,
4112 "DOORBELLQ");
4113 break;
4114 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
4115 if (print)
4116 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004117 break;
4118 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004119 if (print)
4120 _print_next_block(par_num++,
4121 "VAUX PCI CORE");
4122 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004123 break;
4124 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004125 if (print)
4126 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004127 break;
4128 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004129 if (print)
4130 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004131 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004132 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
4133 if (print)
4134 _print_next_block(par_num++, "UCM");
4135 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004136 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004137 if (print)
4138 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004139 break;
4140 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004141 if (print)
4142 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004143 break;
4144 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004145 if (print)
4146 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004147 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004148 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
4149 if (print)
4150 _print_next_block(par_num++, "CCM");
4151 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004152 }
4153
4154 /* Clear the bit */
4155 sig &= ~cur_bit;
4156 }
4157 }
4158
4159 return par_num;
4160}
4161
Eric Dumazet1191cb82012-04-27 21:39:21 +00004162static int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
4163 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004164{
4165 int i = 0;
4166 u32 cur_bit = 0;
4167 for (i = 0; sig; i++) {
4168 cur_bit = ((u32)0x1 << i);
4169 if (sig & cur_bit) {
4170 switch (cur_bit) {
4171 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004172 if (print)
4173 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004174 break;
4175 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004176 if (print)
4177 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004178 break;
4179 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004180 if (print)
4181 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004182 "PXPPCICLOCKCLIENT");
4183 break;
4184 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004185 if (print)
4186 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004187 break;
4188 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004189 if (print)
4190 _print_next_block(par_num++, "CDU");
4191 break;
4192 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4193 if (print)
4194 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004195 break;
4196 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004197 if (print)
4198 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004199 break;
4200 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004201 if (print)
4202 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004203 break;
4204 }
4205
4206 /* Clear the bit */
4207 sig &= ~cur_bit;
4208 }
4209 }
4210
4211 return par_num;
4212}
4213
Eric Dumazet1191cb82012-04-27 21:39:21 +00004214static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
4215 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004216{
4217 int i = 0;
4218 u32 cur_bit = 0;
4219 for (i = 0; sig; i++) {
4220 cur_bit = ((u32)0x1 << i);
4221 if (sig & cur_bit) {
4222 switch (cur_bit) {
4223 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004224 if (print)
4225 _print_next_block(par_num++, "MCP ROM");
4226 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004227 break;
4228 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004229 if (print)
4230 _print_next_block(par_num++,
4231 "MCP UMP RX");
4232 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004233 break;
4234 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004235 if (print)
4236 _print_next_block(par_num++,
4237 "MCP UMP TX");
4238 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004239 break;
4240 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004241 if (print)
4242 _print_next_block(par_num++,
4243 "MCP SCPAD");
4244 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004245 break;
4246 }
4247
4248 /* Clear the bit */
4249 sig &= ~cur_bit;
4250 }
4251 }
4252
4253 return par_num;
4254}
4255
Eric Dumazet1191cb82012-04-27 21:39:21 +00004256static int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
4257 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004258{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004259 int i = 0;
4260 u32 cur_bit = 0;
4261 for (i = 0; sig; i++) {
4262 cur_bit = ((u32)0x1 << i);
4263 if (sig & cur_bit) {
4264 switch (cur_bit) {
4265 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4266 if (print)
4267 _print_next_block(par_num++, "PGLUE_B");
4268 break;
4269 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4270 if (print)
4271 _print_next_block(par_num++, "ATC");
4272 break;
4273 }
4274
4275 /* Clear the bit */
4276 sig &= ~cur_bit;
4277 }
4278 }
4279
4280 return par_num;
4281}
4282
Eric Dumazet1191cb82012-04-27 21:39:21 +00004283static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4284 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004285{
4286 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4287 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4288 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4289 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4290 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004291 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004292 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4293 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004294 sig[0] & HW_PRTY_ASSERT_SET_0,
4295 sig[1] & HW_PRTY_ASSERT_SET_1,
4296 sig[2] & HW_PRTY_ASSERT_SET_2,
4297 sig[3] & HW_PRTY_ASSERT_SET_3,
4298 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004299 if (print)
4300 netdev_err(bp->dev,
4301 "Parity errors detected in blocks: ");
4302 par_num = bnx2x_check_blocks_with_parity0(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004303 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004304 par_num = bnx2x_check_blocks_with_parity1(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004305 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004306 par_num = bnx2x_check_blocks_with_parity2(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004307 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004308 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004309 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
4310 par_num = bnx2x_check_blocks_with_parity4(
4311 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4312
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004313 if (print)
4314 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004315
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004316 return true;
4317 } else
4318 return false;
4319}
4320
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004321/**
4322 * bnx2x_chk_parity_attn - checks for parity attentions.
4323 *
4324 * @bp: driver handle
4325 * @global: true if there was a global attention
4326 * @print: show parity attention in syslog
4327 */
4328bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004329{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004330 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004331 int port = BP_PORT(bp);
4332
4333 attn.sig[0] = REG_RD(bp,
4334 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4335 port*4);
4336 attn.sig[1] = REG_RD(bp,
4337 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4338 port*4);
4339 attn.sig[2] = REG_RD(bp,
4340 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4341 port*4);
4342 attn.sig[3] = REG_RD(bp,
4343 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4344 port*4);
4345
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004346 if (!CHIP_IS_E1x(bp))
4347 attn.sig[4] = REG_RD(bp,
4348 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4349 port*4);
4350
4351 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004352}
4353
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004354
Eric Dumazet1191cb82012-04-27 21:39:21 +00004355static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004356{
4357 u32 val;
4358 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4359
4360 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4361 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4362 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004363 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004364 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004365 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004366 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004367 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004368 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004369 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004370 if (val &
4371 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004372 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004373 if (val &
4374 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004375 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004376 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004377 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004378 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004379 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004380 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004381 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004382 }
4383 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4384 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4385 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4386 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4387 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4388 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004389 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004390 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004391 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004392 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004393 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004394 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4395 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4396 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004397 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004398 }
4399
4400 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4401 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4402 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4403 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4404 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4405 }
4406
4407}
4408
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004409static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4410{
4411 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004412 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004413 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004414 u32 reg_addr;
4415 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004416 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004417 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004418
4419 /* need to take HW lock because MCP or other port might also
4420 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004421 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004422
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004423 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4424#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004425 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004426 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004427 /* Disable HW interrupts */
4428 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004429 /* In case of parity errors don't handle attentions so that
4430 * other function would "see" parity errors.
4431 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004432#else
4433 bnx2x_panic();
4434#endif
4435 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004436 return;
4437 }
4438
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004439 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4440 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4441 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4442 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004443 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004444 attn.sig[4] =
4445 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4446 else
4447 attn.sig[4] = 0;
4448
4449 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4450 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004451
4452 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4453 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004454 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004455
Merav Sicron51c1a582012-03-18 10:33:38 +00004456 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004457 index,
4458 group_mask->sig[0], group_mask->sig[1],
4459 group_mask->sig[2], group_mask->sig[3],
4460 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004461
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004462 bnx2x_attn_int_deasserted4(bp,
4463 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004464 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004465 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004466 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004467 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004468 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004469 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004470 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004471 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004472 }
4473 }
4474
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004475 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004476
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004477 if (bp->common.int_block == INT_BLOCK_HC)
4478 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4479 COMMAND_REG_ATTN_BITS_CLR);
4480 else
4481 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004482
4483 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004484 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4485 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004486 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004487
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004488 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004489 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004490
4491 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4492 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4493
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004494 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4495 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004496
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004497 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4498 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004499 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004500 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4501
4502 REG_WR(bp, reg_addr, aeu_mask);
4503 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004504
4505 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4506 bp->attn_state &= ~deasserted;
4507 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4508}
4509
4510static void bnx2x_attn_int(struct bnx2x *bp)
4511{
4512 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004513 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4514 attn_bits);
4515 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4516 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004517 u32 attn_state = bp->attn_state;
4518
4519 /* look for changed bits */
4520 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4521 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4522
4523 DP(NETIF_MSG_HW,
4524 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4525 attn_bits, attn_ack, asserted, deasserted);
4526
4527 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004528 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004529
4530 /* handle bits that were raised */
4531 if (asserted)
4532 bnx2x_attn_int_asserted(bp, asserted);
4533
4534 if (deasserted)
4535 bnx2x_attn_int_deasserted(bp, deasserted);
4536}
4537
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004538void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4539 u16 index, u8 op, u8 update)
4540{
4541 u32 igu_addr = BAR_IGU_INTMEM + (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
4542
4543 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4544 igu_addr);
4545}
4546
Eric Dumazet1191cb82012-04-27 21:39:21 +00004547static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004548{
4549 /* No memory barriers */
4550 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4551 mmiowb(); /* keep prod updates ordered */
4552}
4553
4554#ifdef BCM_CNIC
4555static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4556 union event_ring_elem *elem)
4557{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004558 u8 err = elem->message.error;
4559
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004560 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004561 (cid < bp->cnic_eth_dev.starting_cid &&
4562 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004563 return 1;
4564
4565 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4566
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004567 if (unlikely(err)) {
4568
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004569 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4570 cid);
4571 bnx2x_panic_dump(bp);
4572 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004573 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004574 return 0;
4575}
4576#endif
4577
Eric Dumazet1191cb82012-04-27 21:39:21 +00004578static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004579{
4580 struct bnx2x_mcast_ramrod_params rparam;
4581 int rc;
4582
4583 memset(&rparam, 0, sizeof(rparam));
4584
4585 rparam.mcast_obj = &bp->mcast_obj;
4586
4587 netif_addr_lock_bh(bp->dev);
4588
4589 /* Clear pending state for the last command */
4590 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4591
4592 /* If there are pending mcast commands - send them */
4593 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4594 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4595 if (rc < 0)
4596 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4597 rc);
4598 }
4599
4600 netif_addr_unlock_bh(bp->dev);
4601}
4602
Eric Dumazet1191cb82012-04-27 21:39:21 +00004603static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4604 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004605{
4606 unsigned long ramrod_flags = 0;
4607 int rc = 0;
4608 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4609 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4610
4611 /* Always push next commands out, don't wait here */
4612 __set_bit(RAMROD_CONT, &ramrod_flags);
4613
4614 switch (elem->message.data.eth_event.echo >> BNX2X_SWCID_SHIFT) {
4615 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004616 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004617#ifdef BCM_CNIC
4618 if (cid == BNX2X_ISCSI_ETH_CID)
4619 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4620 else
4621#endif
4622 vlan_mac_obj = &bp->fp[cid].mac_obj;
4623
4624 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004625 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004626 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004627 /* This is only relevant for 57710 where multicast MACs are
4628 * configured as unicast MACs using the same ramrod.
4629 */
4630 bnx2x_handle_mcast_eqe(bp);
4631 return;
4632 default:
4633 BNX2X_ERR("Unsupported classification command: %d\n",
4634 elem->message.data.eth_event.echo);
4635 return;
4636 }
4637
4638 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4639
4640 if (rc < 0)
4641 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4642 else if (rc > 0)
4643 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
4644
4645}
4646
4647#ifdef BCM_CNIC
4648static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
4649#endif
4650
Eric Dumazet1191cb82012-04-27 21:39:21 +00004651static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004652{
4653 netif_addr_lock_bh(bp->dev);
4654
4655 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4656
4657 /* Send rx_mode command again if was requested */
4658 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4659 bnx2x_set_storm_rx_mode(bp);
4660#ifdef BCM_CNIC
4661 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4662 &bp->sp_state))
4663 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4664 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4665 &bp->sp_state))
4666 bnx2x_set_iscsi_eth_rx_mode(bp, false);
4667#endif
4668
4669 netif_addr_unlock_bh(bp->dev);
4670}
4671
Eric Dumazet1191cb82012-04-27 21:39:21 +00004672static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00004673 union event_ring_elem *elem)
4674{
4675 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
4676 DP(BNX2X_MSG_SP,
4677 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
4678 elem->message.data.vif_list_event.func_bit_map);
4679 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
4680 elem->message.data.vif_list_event.func_bit_map);
4681 } else if (elem->message.data.vif_list_event.echo ==
4682 VIF_LIST_RULE_SET) {
4683 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
4684 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
4685 }
4686}
4687
4688/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004689static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00004690{
4691 int q, rc;
4692 struct bnx2x_fastpath *fp;
4693 struct bnx2x_queue_state_params queue_params = {NULL};
4694 struct bnx2x_queue_update_params *q_update_params =
4695 &queue_params.params.update;
4696
4697 /* Send Q update command with afex vlan removal values for all Qs */
4698 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
4699
4700 /* set silent vlan removal values according to vlan mode */
4701 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
4702 &q_update_params->update_flags);
4703 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
4704 &q_update_params->update_flags);
4705 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4706
4707 /* in access mode mark mask and value are 0 to strip all vlans */
4708 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
4709 q_update_params->silent_removal_value = 0;
4710 q_update_params->silent_removal_mask = 0;
4711 } else {
4712 q_update_params->silent_removal_value =
4713 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
4714 q_update_params->silent_removal_mask = VLAN_VID_MASK;
4715 }
4716
4717 for_each_eth_queue(bp, q) {
4718 /* Set the appropriate Queue object */
4719 fp = &bp->fp[q];
4720 queue_params.q_obj = &fp->q_obj;
4721
4722 /* send the ramrod */
4723 rc = bnx2x_queue_state_change(bp, &queue_params);
4724 if (rc < 0)
4725 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4726 q);
4727 }
4728
4729#ifdef BCM_CNIC
4730 if (!NO_FCOE(bp)) {
4731 fp = &bp->fp[FCOE_IDX];
4732 queue_params.q_obj = &fp->q_obj;
4733
4734 /* clear pending completion bit */
4735 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4736
4737 /* mark latest Q bit */
4738 smp_mb__before_clear_bit();
4739 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
4740 smp_mb__after_clear_bit();
4741
4742 /* send Q update ramrod for FCoE Q */
4743 rc = bnx2x_queue_state_change(bp, &queue_params);
4744 if (rc < 0)
4745 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4746 q);
4747 } else {
4748 /* If no FCoE ring - ACK MCP now */
4749 bnx2x_link_report(bp);
4750 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4751 }
4752#else
4753 /* If no FCoE ring - ACK MCP now */
4754 bnx2x_link_report(bp);
4755 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4756#endif /* BCM_CNIC */
4757}
4758
Eric Dumazet1191cb82012-04-27 21:39:21 +00004759static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004760 struct bnx2x *bp, u32 cid)
4761{
Joe Perches94f05b02011-08-14 12:16:20 +00004762 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004763#ifdef BCM_CNIC
4764 if (cid == BNX2X_FCOE_ETH_CID)
4765 return &bnx2x_fcoe(bp, q_obj);
4766 else
4767#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +00004768 return &bnx2x_fp(bp, CID_TO_FP(cid), q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004769}
4770
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004771static void bnx2x_eq_int(struct bnx2x *bp)
4772{
4773 u16 hw_cons, sw_cons, sw_prod;
4774 union event_ring_elem *elem;
4775 u32 cid;
4776 u8 opcode;
4777 int spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004778 struct bnx2x_queue_sp_obj *q_obj;
4779 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4780 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004781
4782 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4783
4784 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
4785 * when we get the the next-page we nned to adjust so the loop
4786 * condition below will be met. The next element is the size of a
4787 * regular element and hence incrementing by 1
4788 */
4789 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
4790 hw_cons++;
4791
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004792 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004793 * specific bp, thus there is no need in "paired" read memory
4794 * barrier here.
4795 */
4796 sw_cons = bp->eq_cons;
4797 sw_prod = bp->eq_prod;
4798
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004799 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004800 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004801
4802 for (; sw_cons != hw_cons;
4803 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
4804
4805
4806 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
4807
4808 cid = SW_CID(elem->message.data.cfc_del_event.cid);
4809 opcode = elem->message.opcode;
4810
4811
4812 /* handle eq element */
4813 switch (opcode) {
4814 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00004815 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
4816 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004817 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004818 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004819 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004820
4821 case EVENT_RING_OPCODE_CFC_DEL:
4822 /* handle according to cid range */
4823 /*
4824 * we may want to verify here that the bp state is
4825 * HALTING
4826 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004827 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004828 "got delete ramrod for MULTI[%d]\n", cid);
4829#ifdef BCM_CNIC
4830 if (!bnx2x_cnic_handle_cfc_del(bp, cid, elem))
4831 goto next_spqe;
4832#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004833 q_obj = bnx2x_cid_to_q_obj(bp, cid);
4834
4835 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
4836 break;
4837
4838
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004839
4840 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004841
4842 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004843 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004844 if (f_obj->complete_cmd(bp, f_obj,
4845 BNX2X_F_CMD_TX_STOP))
4846 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004847 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
4848 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004849
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004850 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00004851 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00004852 if (f_obj->complete_cmd(bp, f_obj,
4853 BNX2X_F_CMD_TX_START))
4854 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004855 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
4856 goto next_spqe;
Barak Witkowskia3348722012-04-23 03:04:46 +00004857 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
4858 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
4859 "AFEX: ramrod completed FUNCTION_UPDATE\n");
4860 f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_AFEX_UPDATE);
4861
4862 /* We will perform the Queues update from sp_rtnl task
4863 * as all Queue SP operations should run under
4864 * rtnl_lock.
4865 */
4866 smp_mb__before_clear_bit();
4867 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
4868 &bp->sp_rtnl_state);
4869 smp_mb__after_clear_bit();
4870
4871 schedule_delayed_work(&bp->sp_rtnl_task, 0);
4872 goto next_spqe;
4873
4874 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
4875 f_obj->complete_cmd(bp, f_obj,
4876 BNX2X_F_CMD_AFEX_VIFLISTS);
4877 bnx2x_after_afex_vif_lists(bp, elem);
4878 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004879 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00004880 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4881 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004882 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
4883 break;
4884
4885 goto next_spqe;
4886
4887 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00004888 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
4889 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004890 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
4891 break;
4892
4893 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004894 }
4895
4896 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004897 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
4898 BNX2X_STATE_OPEN):
4899 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004900 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004901 cid = elem->message.data.eth_event.echo &
4902 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004903 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004904 cid);
4905 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004906 break;
4907
4908 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
4909 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004910 case (EVENT_RING_OPCODE_SET_MAC |
4911 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004912 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4913 BNX2X_STATE_OPEN):
4914 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4915 BNX2X_STATE_DIAG):
4916 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
4917 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004918 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004919 bnx2x_handle_classification_eqe(bp, elem);
4920 break;
4921
4922 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4923 BNX2X_STATE_OPEN):
4924 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4925 BNX2X_STATE_DIAG):
4926 case (EVENT_RING_OPCODE_MULTICAST_RULES |
4927 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004928 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004929 bnx2x_handle_mcast_eqe(bp);
4930 break;
4931
4932 case (EVENT_RING_OPCODE_FILTERS_RULES |
4933 BNX2X_STATE_OPEN):
4934 case (EVENT_RING_OPCODE_FILTERS_RULES |
4935 BNX2X_STATE_DIAG):
4936 case (EVENT_RING_OPCODE_FILTERS_RULES |
4937 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004938 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004939 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004940 break;
4941 default:
4942 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004943 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
4944 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004945 }
4946next_spqe:
4947 spqe_cnt++;
4948 } /* for */
4949
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00004950 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08004951 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004952
4953 bp->eq_cons = sw_cons;
4954 bp->eq_prod = sw_prod;
4955 /* Make sure that above mem writes were issued towards the memory */
4956 smp_wmb();
4957
4958 /* update producer */
4959 bnx2x_update_eq_prod(bp, bp->eq_prod);
4960}
4961
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004962static void bnx2x_sp_task(struct work_struct *work)
4963{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08004964 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004965 u16 status;
4966
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004967 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004968/* if (status == 0) */
4969/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004970
Merav Sicron51c1a582012-03-18 10:33:38 +00004971 DP(BNX2X_MSG_SP, "got a slowpath interrupt (status 0x%x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004972
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004973 /* HW attentions */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004974 if (status & BNX2X_DEF_SB_ATT_IDX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004975 bnx2x_attn_int(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004976 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00004977 }
4978
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004979 /* SP events: STAT_QUERY and others */
4980 if (status & BNX2X_DEF_SB_IDX) {
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004981#ifdef BCM_CNIC
4982 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004983
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004984 if ((!NO_FCOE(bp)) &&
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00004985 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
4986 /*
4987 * Prevent local bottom-halves from running as
4988 * we are going to change the local NAPI list.
4989 */
4990 local_bh_disable();
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004991 napi_schedule(&bnx2x_fcoe(bp, napi));
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00004992 local_bh_enable();
4993 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00004994#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004995 /* Handle EQ completions */
4996 bnx2x_eq_int(bp);
4997
4998 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
4999 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5000
5001 status &= ~BNX2X_DEF_SB_IDX;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005002 }
5003
5004 if (unlikely(status))
Merav Sicron51c1a582012-03-18 10:33:38 +00005005 DP(BNX2X_MSG_SP, "got an unknown interrupt! (status 0x%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005006 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005007
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005008 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5009 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Barak Witkowskia3348722012-04-23 03:04:46 +00005010
5011 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5012 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5013 &bp->sp_state)) {
5014 bnx2x_link_report(bp);
5015 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5016 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005017}
5018
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005019irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005020{
5021 struct net_device *dev = dev_instance;
5022 struct bnx2x *bp = netdev_priv(dev);
5023
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005024 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5025 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005026
5027#ifdef BNX2X_STOP_ON_ERROR
5028 if (unlikely(bp->panic))
5029 return IRQ_HANDLED;
5030#endif
5031
Michael Chan993ac7b2009-10-10 13:46:56 +00005032#ifdef BCM_CNIC
5033 {
5034 struct cnic_ops *c_ops;
5035
5036 rcu_read_lock();
5037 c_ops = rcu_dereference(bp->cnic_ops);
5038 if (c_ops)
5039 c_ops->cnic_handler(bp->cnic_data, NULL);
5040 rcu_read_unlock();
5041 }
5042#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005043 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005044
5045 return IRQ_HANDLED;
5046}
5047
5048/* end of slow path */
5049
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005050
5051void bnx2x_drv_pulse(struct bnx2x *bp)
5052{
5053 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5054 bp->fw_drv_pulse_wr_seq);
5055}
5056
5057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005058static void bnx2x_timer(unsigned long data)
5059{
5060 struct bnx2x *bp = (struct bnx2x *) data;
5061
5062 if (!netif_running(bp->dev))
5063 return;
5064
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005065 if (!BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005066 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005067 u32 drv_pulse;
5068 u32 mcp_pulse;
5069
5070 ++bp->fw_drv_pulse_wr_seq;
5071 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5072 /* TBD - add SYSTEM_TIME */
5073 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005074 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005075
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005076 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005077 MCP_PULSE_SEQ_MASK);
5078 /* The delta between driver pulse and mcp response
5079 * should be 1 (before mcp response) or 0 (after mcp response)
5080 */
5081 if ((drv_pulse != mcp_pulse) &&
5082 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5083 /* someone lost a heartbeat... */
5084 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5085 drv_pulse, mcp_pulse);
5086 }
5087 }
5088
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005089 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005090 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005091
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005092 mod_timer(&bp->timer, jiffies + bp->current_interval);
5093}
5094
5095/* end of Statistics */
5096
5097/* nic init */
5098
5099/*
5100 * nic init service functions
5101 */
5102
Eric Dumazet1191cb82012-04-27 21:39:21 +00005103static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005104{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005105 u32 i;
5106 if (!(len%4) && !(addr%4))
5107 for (i = 0; i < len; i += 4)
5108 REG_WR(bp, addr + i, fill);
5109 else
5110 for (i = 0; i < len; i++)
5111 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005112
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005113}
5114
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005115/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005116static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5117 int fw_sb_id,
5118 u32 *sb_data_p,
5119 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005120{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005121 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005122 for (index = 0; index < data_size; index++)
5123 REG_WR(bp, BAR_CSTRORM_INTMEM +
5124 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5125 sizeof(u32)*index,
5126 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005127}
5128
Eric Dumazet1191cb82012-04-27 21:39:21 +00005129static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005130{
5131 u32 *sb_data_p;
5132 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005133 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005134 struct hc_status_block_data_e1x sb_data_e1x;
5135
5136 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005137 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005138 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005139 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005140 sb_data_e2.common.p_func.vf_valid = false;
5141 sb_data_p = (u32 *)&sb_data_e2;
5142 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5143 } else {
5144 memset(&sb_data_e1x, 0,
5145 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005146 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005147 sb_data_e1x.common.p_func.vf_valid = false;
5148 sb_data_p = (u32 *)&sb_data_e1x;
5149 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5150 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005151 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5152
5153 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5154 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5155 CSTORM_STATUS_BLOCK_SIZE);
5156 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5157 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5158 CSTORM_SYNC_BLOCK_SIZE);
5159}
5160
5161/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005162static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005163 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005164{
5165 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005166 int i;
5167 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5168 REG_WR(bp, BAR_CSTRORM_INTMEM +
5169 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5170 i*sizeof(u32),
5171 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005172}
5173
Eric Dumazet1191cb82012-04-27 21:39:21 +00005174static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005175{
5176 int func = BP_FUNC(bp);
5177 struct hc_sp_status_block_data sp_sb_data;
5178 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5179
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005180 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005181 sp_sb_data.p_func.vf_valid = false;
5182
5183 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5184
5185 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5186 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5187 CSTORM_SP_STATUS_BLOCK_SIZE);
5188 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5189 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5190 CSTORM_SP_SYNC_BLOCK_SIZE);
5191
5192}
5193
5194
Eric Dumazet1191cb82012-04-27 21:39:21 +00005195static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005196 int igu_sb_id, int igu_seg_id)
5197{
5198 hc_sm->igu_sb_id = igu_sb_id;
5199 hc_sm->igu_seg_id = igu_seg_id;
5200 hc_sm->timer_value = 0xFF;
5201 hc_sm->time_to_expire = 0xFFFFFFFF;
5202}
5203
David S. Miller8decf862011-09-22 03:23:13 -04005204
5205/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005206static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005207{
5208 /* zero out state machine indices */
5209 /* rx indices */
5210 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5211
5212 /* tx indices */
5213 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5214 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5215 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5216 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5217
5218 /* map indices */
5219 /* rx indices */
5220 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5221 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5222
5223 /* tx indices */
5224 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5225 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5226 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5227 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5228 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5229 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5230 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5231 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5232}
5233
stephen hemminger8d962862010-10-21 07:50:56 +00005234static void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005235 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5236{
5237 int igu_seg_id;
5238
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005239 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005240 struct hc_status_block_data_e1x sb_data_e1x;
5241 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005242 int data_size;
5243 u32 *sb_data_p;
5244
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005245 if (CHIP_INT_MODE_IS_BC(bp))
5246 igu_seg_id = HC_SEG_ACCESS_NORM;
5247 else
5248 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005249
5250 bnx2x_zero_fp_sb(bp, fw_sb_id);
5251
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005252 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005253 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005254 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005255 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5256 sb_data_e2.common.p_func.vf_id = vfid;
5257 sb_data_e2.common.p_func.vf_valid = vf_valid;
5258 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5259 sb_data_e2.common.same_igu_sb_1b = true;
5260 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5261 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5262 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005263 sb_data_p = (u32 *)&sb_data_e2;
5264 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005265 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005266 } else {
5267 memset(&sb_data_e1x, 0,
5268 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005269 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005270 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5271 sb_data_e1x.common.p_func.vf_id = 0xff;
5272 sb_data_e1x.common.p_func.vf_valid = false;
5273 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5274 sb_data_e1x.common.same_igu_sb_1b = true;
5275 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5276 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5277 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005278 sb_data_p = (u32 *)&sb_data_e1x;
5279 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005280 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005281 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005282
5283 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5284 igu_sb_id, igu_seg_id);
5285 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5286 igu_sb_id, igu_seg_id);
5287
Merav Sicron51c1a582012-03-18 10:33:38 +00005288 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005289
5290 /* write indecies to HW */
5291 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5292}
5293
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005294static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005295 u16 tx_usec, u16 rx_usec)
5296{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005297 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005298 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005299 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5300 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5301 tx_usec);
5302 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5303 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5304 tx_usec);
5305 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5306 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5307 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005308}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005309
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005310static void bnx2x_init_def_sb(struct bnx2x *bp)
5311{
5312 struct host_sp_status_block *def_sb = bp->def_status_blk;
5313 dma_addr_t mapping = bp->def_status_blk_mapping;
5314 int igu_sp_sb_index;
5315 int igu_seg_id;
5316 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005317 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005318 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005319 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005320 int index;
5321 struct hc_sp_status_block_data sp_sb_data;
5322 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5323
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005324 if (CHIP_INT_MODE_IS_BC(bp)) {
5325 igu_sp_sb_index = DEF_SB_IGU_ID;
5326 igu_seg_id = HC_SEG_ACCESS_DEF;
5327 } else {
5328 igu_sp_sb_index = bp->igu_dsb_id;
5329 igu_seg_id = IGU_SEG_ACCESS_DEF;
5330 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005331
5332 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005333 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005334 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005335 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005336
Eliezer Tamir49d66772008-02-28 11:53:13 -08005337 bp->attn_state = 0;
5338
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005339 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5340 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005341 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5342 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005343 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005344 int sindex;
5345 /* take care of sig[0]..sig[4] */
5346 for (sindex = 0; sindex < 4; sindex++)
5347 bp->attn_group[index].sig[sindex] =
5348 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005349
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005350 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005351 /*
5352 * enable5 is separate from the rest of the registers,
5353 * and therefore the address skip is 4
5354 * and not 16 between the different groups
5355 */
5356 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005357 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005358 else
5359 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005360 }
5361
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005362 if (bp->common.int_block == INT_BLOCK_HC) {
5363 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5364 HC_REG_ATTN_MSG0_ADDR_L);
5365
5366 REG_WR(bp, reg_offset, U64_LO(section));
5367 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005368 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005369 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5370 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5371 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005372
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005373 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5374 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005375
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005376 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005377
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005378 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005379 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5380 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5381 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5382 sp_sb_data.igu_seg_id = igu_seg_id;
5383 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005384 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005385 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005386
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005387 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005388
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005389 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005390}
5391
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005392void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005393{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005394 int i;
5395
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005396 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005397 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005398 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005399}
5400
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005401static void bnx2x_init_sp_ring(struct bnx2x *bp)
5402{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005403 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005404 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005405
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005406 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005407 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5408 bp->spq_prod_bd = bp->spq;
5409 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005410}
5411
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005412static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005413{
5414 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005415 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5416 union event_ring_elem *elem =
5417 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005418
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005419 elem->next_page.addr.hi =
5420 cpu_to_le32(U64_HI(bp->eq_mapping +
5421 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5422 elem->next_page.addr.lo =
5423 cpu_to_le32(U64_LO(bp->eq_mapping +
5424 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005425 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005426 bp->eq_cons = 0;
5427 bp->eq_prod = NUM_EQ_DESC;
5428 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005429 /* we want a warning message before it gets rought... */
5430 atomic_set(&bp->eq_spq_left,
5431 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005432}
5433
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005434
5435/* called with netif_addr_lock_bh() */
5436void bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5437 unsigned long rx_mode_flags,
5438 unsigned long rx_accept_flags,
5439 unsigned long tx_accept_flags,
5440 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005441{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005442 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5443 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005444
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005445 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005446
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005447 /* Prepare ramrod parameters */
5448 ramrod_param.cid = 0;
5449 ramrod_param.cl_id = cl_id;
5450 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5451 ramrod_param.func_id = BP_FUNC(bp);
5452
5453 ramrod_param.pstate = &bp->sp_state;
5454 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5455
5456 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5457 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5458
5459 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5460
5461 ramrod_param.ramrod_flags = ramrod_flags;
5462 ramrod_param.rx_mode_flags = rx_mode_flags;
5463
5464 ramrod_param.rx_accept_flags = rx_accept_flags;
5465 ramrod_param.tx_accept_flags = tx_accept_flags;
5466
5467 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5468 if (rc < 0) {
5469 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
5470 return;
5471 }
5472}
5473
5474/* called with netif_addr_lock_bh() */
5475void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5476{
5477 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5478 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5479
5480#ifdef BCM_CNIC
5481 if (!NO_FCOE(bp))
5482
5483 /* Configure rx_mode of FCoE Queue */
5484 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5485#endif
5486
5487 switch (bp->rx_mode) {
5488 case BNX2X_RX_MODE_NONE:
5489 /*
5490 * 'drop all' supersedes any accept flags that may have been
5491 * passed to the function.
5492 */
5493 break;
5494 case BNX2X_RX_MODE_NORMAL:
5495 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5496 __set_bit(BNX2X_ACCEPT_MULTICAST, &rx_accept_flags);
5497 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5498
5499 /* internal switching mode */
5500 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5501 __set_bit(BNX2X_ACCEPT_MULTICAST, &tx_accept_flags);
5502 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5503
5504 break;
5505 case BNX2X_RX_MODE_ALLMULTI:
5506 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5507 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5508 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5509
5510 /* internal switching mode */
5511 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5512 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5513 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5514
5515 break;
5516 case BNX2X_RX_MODE_PROMISC:
5517 /* According to deffinition of SI mode, iface in promisc mode
5518 * should receive matched and unmatched (in resolution of port)
5519 * unicast packets.
5520 */
5521 __set_bit(BNX2X_ACCEPT_UNMATCHED, &rx_accept_flags);
5522 __set_bit(BNX2X_ACCEPT_UNICAST, &rx_accept_flags);
5523 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &rx_accept_flags);
5524 __set_bit(BNX2X_ACCEPT_BROADCAST, &rx_accept_flags);
5525
5526 /* internal switching mode */
5527 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &tx_accept_flags);
5528 __set_bit(BNX2X_ACCEPT_BROADCAST, &tx_accept_flags);
5529
5530 if (IS_MF_SI(bp))
5531 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, &tx_accept_flags);
5532 else
5533 __set_bit(BNX2X_ACCEPT_UNICAST, &tx_accept_flags);
5534
5535 break;
5536 default:
5537 BNX2X_ERR("Unknown rx_mode: %d\n", bp->rx_mode);
5538 return;
5539 }
5540
5541 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
5542 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &rx_accept_flags);
5543 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &tx_accept_flags);
5544 }
5545
5546 __set_bit(RAMROD_RX, &ramrod_flags);
5547 __set_bit(RAMROD_TX, &ramrod_flags);
5548
5549 bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags, rx_accept_flags,
5550 tx_accept_flags, ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005551}
5552
Eilon Greenstein471de712008-08-13 15:49:35 -07005553static void bnx2x_init_internal_common(struct bnx2x *bp)
5554{
5555 int i;
5556
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005557 if (IS_MF_SI(bp))
5558 /*
5559 * In switch independent mode, the TSTORM needs to accept
5560 * packets that failed classification, since approximate match
5561 * mac addresses aren't written to NIG LLH
5562 */
5563 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5564 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005565 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5566 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5567 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005568
Eilon Greenstein471de712008-08-13 15:49:35 -07005569 /* Zero this manually as its initialization is
5570 currently missing in the initTool */
5571 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5572 REG_WR(bp, BAR_USTRORM_INTMEM +
5573 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005574 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005575 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5576 CHIP_INT_MODE_IS_BC(bp) ?
5577 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5578 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005579}
5580
Eilon Greenstein471de712008-08-13 15:49:35 -07005581static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5582{
5583 switch (load_code) {
5584 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005585 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005586 bnx2x_init_internal_common(bp);
5587 /* no break */
5588
5589 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005590 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005591 /* no break */
5592
5593 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005594 /* internal memory per function is
5595 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005596 break;
5597
5598 default:
5599 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5600 break;
5601 }
5602}
5603
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005604static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5605{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005606 return fp->bp->igu_base_sb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005607}
5608
5609static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5610{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005611 return fp->bp->base_fw_ndsb + fp->index + CNIC_PRESENT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005612}
5613
Eric Dumazet1191cb82012-04-27 21:39:21 +00005614static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005615{
5616 if (CHIP_IS_E1x(fp->bp))
5617 return BP_L_ID(fp->bp) + fp->index;
5618 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5619 return bnx2x_fp_igu_sb_id(fp);
5620}
5621
Ariel Elior6383c0b2011-07-14 08:31:57 +00005622static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005623{
5624 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005625 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005626 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005627 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00005628 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005629 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005630 fp->cl_id = bnx2x_fp_cl_id(fp);
5631 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5632 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005633 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005634 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5635
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005636 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005637 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00005638
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005639 /* Setup SB indicies */
5640 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005641
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005642 /* Configure Queue State object */
5643 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5644 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005645
5646 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5647
5648 /* init tx data */
5649 for_each_cos_in_tx_queue(fp, cos) {
5650 bnx2x_init_txdata(bp, &fp->txdata[cos],
5651 CID_COS_TO_TX_ONLY_CID(fp->cid, cos),
5652 FP_COS_TO_TXQ(fp, cos),
5653 BNX2X_TX_SB_INDEX_BASE + cos);
5654 cids[cos] = fp->txdata[cos].cid;
5655 }
5656
5657 bnx2x_init_queue_obj(bp, &fp->q_obj, fp->cl_id, cids, fp->max_cos,
5658 BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
5659 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005660
5661 /**
5662 * Configure classification DBs: Always enable Tx switching
5663 */
5664 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5665
Merav Sicron51c1a582012-03-18 10:33:38 +00005666 DP(NETIF_MSG_IFUP, "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005667 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005668 fp->igu_sb_id);
5669 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5670 fp->fw_sb_id, fp->igu_sb_id);
5671
5672 bnx2x_update_fpsb_idx(fp);
5673}
5674
Eric Dumazet1191cb82012-04-27 21:39:21 +00005675static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
5676{
5677 int i;
5678
5679 for (i = 1; i <= NUM_TX_RINGS; i++) {
5680 struct eth_tx_next_bd *tx_next_bd =
5681 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
5682
5683 tx_next_bd->addr_hi =
5684 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
5685 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5686 tx_next_bd->addr_lo =
5687 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
5688 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5689 }
5690
5691 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
5692 txdata->tx_db.data.zero_fill1 = 0;
5693 txdata->tx_db.data.prod = 0;
5694
5695 txdata->tx_pkt_prod = 0;
5696 txdata->tx_pkt_cons = 0;
5697 txdata->tx_bd_prod = 0;
5698 txdata->tx_bd_cons = 0;
5699 txdata->tx_pkt = 0;
5700}
5701
5702static void bnx2x_init_tx_rings(struct bnx2x *bp)
5703{
5704 int i;
5705 u8 cos;
5706
5707 for_each_tx_queue(bp, i)
5708 for_each_cos_in_tx_queue(&bp->fp[i], cos)
5709 bnx2x_init_tx_ring_one(&bp->fp[i].txdata[cos]);
5710}
5711
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005712void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005713{
5714 int i;
5715
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005716 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00005717 bnx2x_init_eth_fp(bp, i);
Michael Chan37b091b2009-10-10 13:46:55 +00005718#ifdef BCM_CNIC
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005719 if (!NO_FCOE(bp))
5720 bnx2x_init_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005721
5722 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
5723 BNX2X_VF_ID_INVALID, false,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005724 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005725
Michael Chan37b091b2009-10-10 13:46:55 +00005726#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005727
Yaniv Rosner020c7e32011-05-31 21:28:43 +00005728 /* Initialize MOD_ABS interrupts */
5729 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
5730 bp->common.shmem_base, bp->common.shmem2_base,
5731 BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00005732 /* ensure status block indices were read */
5733 rmb();
5734
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005735 bnx2x_init_def_sb(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005736 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005737 bnx2x_init_rx_rings(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005738 bnx2x_init_tx_rings(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005739 bnx2x_init_sp_ring(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005740 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005741 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005742 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005743 bnx2x_stats_init(bp);
5744
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005745 /* flush all before enabling interrupts */
5746 mb();
5747 mmiowb();
5748
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005749 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005750
5751 /* Check for SPIO5 */
5752 bnx2x_attn_int_deasserted0(bp,
5753 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5754 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005755}
5756
5757/* end of nic init */
5758
5759/*
5760 * gzip service functions
5761 */
5762
5763static int bnx2x_gunzip_init(struct bnx2x *bp)
5764{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005765 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
5766 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005767 if (bp->gunzip_buf == NULL)
5768 goto gunzip_nomem1;
5769
5770 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5771 if (bp->strm == NULL)
5772 goto gunzip_nomem2;
5773
David S. Miller7ab24bf2011-06-29 05:48:41 -07005774 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005775 if (bp->strm->workspace == NULL)
5776 goto gunzip_nomem3;
5777
5778 return 0;
5779
5780gunzip_nomem3:
5781 kfree(bp->strm);
5782 bp->strm = NULL;
5783
5784gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005785 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5786 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005787 bp->gunzip_buf = NULL;
5788
5789gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00005790 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005791 return -ENOMEM;
5792}
5793
5794static void bnx2x_gunzip_end(struct bnx2x *bp)
5795{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005796 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07005797 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005798 kfree(bp->strm);
5799 bp->strm = NULL;
5800 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005801
5802 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00005803 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
5804 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005805 bp->gunzip_buf = NULL;
5806 }
5807}
5808
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005809static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005810{
5811 int n, rc;
5812
5813 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005814 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
5815 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005816 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005817 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005818
5819 n = 10;
5820
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005821#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005822
5823 if (zbuf[3] & FNAME)
5824 while ((zbuf[n++] != 0) && (n < len));
5825
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005826 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005827 bp->strm->avail_in = len - n;
5828 bp->strm->next_out = bp->gunzip_buf;
5829 bp->strm->avail_out = FW_BUF_SIZE;
5830
5831 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5832 if (rc != Z_OK)
5833 return rc;
5834
5835 rc = zlib_inflate(bp->strm, Z_FINISH);
5836 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00005837 netdev_err(bp->dev, "Firmware decompression error: %s\n",
5838 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005839
5840 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5841 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00005842 netdev_err(bp->dev,
5843 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005844 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005845 bp->gunzip_outlen >>= 2;
5846
5847 zlib_inflateEnd(bp->strm);
5848
5849 if (rc == Z_STREAM_END)
5850 return 0;
5851
5852 return rc;
5853}
5854
5855/* nic load/unload */
5856
5857/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005858 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005859 */
5860
5861/* send a NIG loopback debug packet */
5862static void bnx2x_lb_pckt(struct bnx2x *bp)
5863{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005864 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005865
5866 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005867 wb_write[0] = 0x55555555;
5868 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005869 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005870 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005871
5872 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005873 wb_write[0] = 0x09000000;
5874 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005875 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005876 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005877}
5878
5879/* some of the internal memories
5880 * are not directly readable from the driver
5881 * to test them we send debug packets
5882 */
5883static int bnx2x_int_mem_test(struct bnx2x *bp)
5884{
5885 int factor;
5886 int count, i;
5887 u32 val = 0;
5888
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005889 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005890 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005891 else if (CHIP_REV_IS_EMUL(bp))
5892 factor = 200;
5893 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005894 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005895
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005896 /* Disable inputs of parser neighbor blocks */
5897 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5898 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5899 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005900 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005901
5902 /* Write 0 to parser credits for CFC search request */
5903 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5904
5905 /* send Ethernet packet */
5906 bnx2x_lb_pckt(bp);
5907
5908 /* TODO do i reset NIG statistic? */
5909 /* Wait until NIG register shows 1 packet of size 0x10 */
5910 count = 1000 * factor;
5911 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005912
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005913 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5914 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005915 if (val == 0x10)
5916 break;
5917
5918 msleep(10);
5919 count--;
5920 }
5921 if (val != 0x10) {
5922 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5923 return -1;
5924 }
5925
5926 /* Wait until PRS register shows 1 packet */
5927 count = 1000 * factor;
5928 while (count) {
5929 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005930 if (val == 1)
5931 break;
5932
5933 msleep(10);
5934 count--;
5935 }
5936 if (val != 0x1) {
5937 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5938 return -2;
5939 }
5940
5941 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005942 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005943 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005944 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005945 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005946 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
5947 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005948
5949 DP(NETIF_MSG_HW, "part2\n");
5950
5951 /* Disable inputs of parser neighbor blocks */
5952 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5953 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5954 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005955 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005956
5957 /* Write 0 to parser credits for CFC search request */
5958 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5959
5960 /* send 10 Ethernet packets */
5961 for (i = 0; i < 10; i++)
5962 bnx2x_lb_pckt(bp);
5963
5964 /* Wait until NIG register shows 10 + 1
5965 packets of size 11*0x10 = 0xb0 */
5966 count = 1000 * factor;
5967 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005968
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005969 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5970 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005971 if (val == 0xb0)
5972 break;
5973
5974 msleep(10);
5975 count--;
5976 }
5977 if (val != 0xb0) {
5978 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5979 return -3;
5980 }
5981
5982 /* Wait until PRS register shows 2 packets */
5983 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5984 if (val != 2)
5985 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5986
5987 /* Write 1 to parser credits for CFC search request */
5988 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5989
5990 /* Wait until PRS register shows 3 packets */
5991 msleep(10 * factor);
5992 /* Wait until NIG register shows 1 packet of size 0x10 */
5993 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5994 if (val != 3)
5995 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5996
5997 /* clear NIG EOP FIFO */
5998 for (i = 0; i < 11; i++)
5999 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6000 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6001 if (val != 1) {
6002 BNX2X_ERR("clear of NIG failed\n");
6003 return -4;
6004 }
6005
6006 /* Reset and init BRB, PRS, NIG */
6007 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6008 msleep(50);
6009 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6010 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006011 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6012 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006013#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006014 /* set NIC mode */
6015 REG_WR(bp, PRS_REG_NIC_MODE, 1);
6016#endif
6017
6018 /* Enable inputs of parser neighbor blocks */
6019 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6020 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6021 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006022 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006023
6024 DP(NETIF_MSG_HW, "done\n");
6025
6026 return 0; /* OK */
6027}
6028
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006029static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006030{
6031 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006032 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006033 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6034 else
6035 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006036 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6037 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006038 /*
6039 * mask read length error interrupts in brb for parser
6040 * (parsing unit and 'checksum and crc' unit)
6041 * these errors are legal (PU reads fixed length and CAC can cause
6042 * read length error on truncated packets)
6043 */
6044 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006045 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6046 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6047 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6048 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6049 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006050/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6051/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006052 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6053 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6054 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006055/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6056/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006057 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6058 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6059 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6060 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006061/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6062/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006063
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006064 if (CHIP_REV_IS_FPGA(bp))
6065 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006066 else if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006067 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0,
6068 (PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF
6069 | PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT
6070 | PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN
6071 | PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED
6072 | PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006073 else
6074 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006075 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6076 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6077 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006078/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006079
6080 if (!CHIP_IS_E1x(bp))
6081 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6082 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6083
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006084 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6085 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006086/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006087 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006088}
6089
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006090static void bnx2x_reset_common(struct bnx2x *bp)
6091{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006092 u32 val = 0x1400;
6093
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006094 /* reset_common */
6095 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6096 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006097
6098 if (CHIP_IS_E3(bp)) {
6099 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6100 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6101 }
6102
6103 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6104}
6105
6106static void bnx2x_setup_dmae(struct bnx2x *bp)
6107{
6108 bp->dmae_ready = 0;
6109 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006110}
6111
Eilon Greenstein573f2032009-08-12 08:24:14 +00006112static void bnx2x_init_pxp(struct bnx2x *bp)
6113{
6114 u16 devctl;
6115 int r_order, w_order;
6116
6117 pci_read_config_word(bp->pdev,
Vladislav Zolotarovb6c2f862011-07-24 03:58:38 +00006118 pci_pcie_cap(bp->pdev) + PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006119 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6120 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6121 if (bp->mrrs == -1)
6122 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6123 else {
6124 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6125 r_order = bp->mrrs;
6126 }
6127
6128 bnx2x_init_pxp_arb(bp, r_order, w_order);
6129}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006130
6131static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6132{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006133 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006134 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006135 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006136
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006137 if (BP_NOMCP(bp))
6138 return;
6139
6140 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006141 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6142 SHARED_HW_CFG_FAN_FAILURE_MASK;
6143
6144 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6145 is_required = 1;
6146
6147 /*
6148 * The fan failure mechanism is usually related to the PHY type since
6149 * the power consumption of the board is affected by the PHY. Currently,
6150 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6151 */
6152 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6153 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006154 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006155 bnx2x_fan_failure_det_req(
6156 bp,
6157 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006158 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006159 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006160 }
6161
6162 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6163
6164 if (is_required == 0)
6165 return;
6166
6167 /* Fan failure is indicated by SPIO 5 */
6168 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
6169 MISC_REGISTERS_SPIO_INPUT_HI_Z);
6170
6171 /* set to active low mode */
6172 val = REG_RD(bp, MISC_REG_SPIO_INT);
6173 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006174 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006175 REG_WR(bp, MISC_REG_SPIO_INT, val);
6176
6177 /* enable interrupt to signal the IGU */
6178 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6179 val |= (1 << MISC_REGISTERS_SPIO_5);
6180 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6181}
6182
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006183static void bnx2x_pretend_func(struct bnx2x *bp, u8 pretend_func_num)
6184{
6185 u32 offset = 0;
6186
6187 if (CHIP_IS_E1(bp))
6188 return;
6189 if (CHIP_IS_E1H(bp) && (pretend_func_num >= E1H_FUNC_MAX))
6190 return;
6191
6192 switch (BP_ABS_FUNC(bp)) {
6193 case 0:
6194 offset = PXP2_REG_PGL_PRETEND_FUNC_F0;
6195 break;
6196 case 1:
6197 offset = PXP2_REG_PGL_PRETEND_FUNC_F1;
6198 break;
6199 case 2:
6200 offset = PXP2_REG_PGL_PRETEND_FUNC_F2;
6201 break;
6202 case 3:
6203 offset = PXP2_REG_PGL_PRETEND_FUNC_F3;
6204 break;
6205 case 4:
6206 offset = PXP2_REG_PGL_PRETEND_FUNC_F4;
6207 break;
6208 case 5:
6209 offset = PXP2_REG_PGL_PRETEND_FUNC_F5;
6210 break;
6211 case 6:
6212 offset = PXP2_REG_PGL_PRETEND_FUNC_F6;
6213 break;
6214 case 7:
6215 offset = PXP2_REG_PGL_PRETEND_FUNC_F7;
6216 break;
6217 default:
6218 return;
6219 }
6220
6221 REG_WR(bp, offset, pretend_func_num);
6222 REG_RD(bp, offset);
6223 DP(NETIF_MSG_HW, "Pretending to func %d\n", pretend_func_num);
6224}
6225
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006226void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006227{
6228 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6229 val &= ~IGU_PF_CONF_FUNC_EN;
6230
6231 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6232 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6233 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6234}
6235
Eric Dumazet1191cb82012-04-27 21:39:21 +00006236static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006237{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006238 u32 shmem_base[2], shmem2_base[2];
6239 shmem_base[0] = bp->common.shmem_base;
6240 shmem2_base[0] = bp->common.shmem2_base;
6241 if (!CHIP_IS_E1x(bp)) {
6242 shmem_base[1] =
6243 SHMEM2_RD(bp, other_shmem_base_addr);
6244 shmem2_base[1] =
6245 SHMEM2_RD(bp, other_shmem2_base_addr);
6246 }
6247 bnx2x_acquire_phy_lock(bp);
6248 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6249 bp->common.chip_id);
6250 bnx2x_release_phy_lock(bp);
6251}
6252
6253/**
6254 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6255 *
6256 * @bp: driver handle
6257 */
6258static int bnx2x_init_hw_common(struct bnx2x *bp)
6259{
6260 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006261
Merav Sicron51c1a582012-03-18 10:33:38 +00006262 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006263
David S. Miller823dcd22011-08-20 10:39:12 -07006264 /*
6265 * take the UNDI lock to protect undi_unload flow from accessing
6266 * registers while we're resetting the chip
6267 */
David S. Miller8decf862011-09-22 03:23:13 -04006268 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006269
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006270 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006271 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006272
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006273 val = 0xfffc;
6274 if (CHIP_IS_E3(bp)) {
6275 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6276 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6277 }
6278 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006279
David S. Miller8decf862011-09-22 03:23:13 -04006280 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006281
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006282 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6283
6284 if (!CHIP_IS_E1x(bp)) {
6285 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006286
6287 /**
6288 * 4-port mode or 2-port mode we need to turn of master-enable
6289 * for everyone, after that, turn it back on for self.
6290 * so, we disregard multi-function or not, and always disable
6291 * for all functions on the given path, this means 0,2,4,6 for
6292 * path 0 and 1,3,5,7 for path 1
6293 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006294 for (abs_func_id = BP_PATH(bp);
6295 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6296 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006297 REG_WR(bp,
6298 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6299 1);
6300 continue;
6301 }
6302
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006303 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006304 /* clear pf enable */
6305 bnx2x_pf_disable(bp);
6306 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6307 }
6308 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006309
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006310 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006311 if (CHIP_IS_E1(bp)) {
6312 /* enable HW interrupt from PXP on USDM overflow
6313 bit 16 on INT_MASK_0 */
6314 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006315 }
6316
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006317 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006318 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006319
6320#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006321 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6322 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6323 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6324 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6325 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006326 /* make sure this value is 0 */
6327 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006328
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006329/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6330 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6331 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6332 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6333 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006334#endif
6335
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006336 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6337
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006338 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6339 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006340
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006341 /* let the HW do it's magic ... */
6342 msleep(100);
6343 /* finish PXP init */
6344 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6345 if (val != 1) {
6346 BNX2X_ERR("PXP2 CFG failed\n");
6347 return -EBUSY;
6348 }
6349 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6350 if (val != 1) {
6351 BNX2X_ERR("PXP2 RD_INIT failed\n");
6352 return -EBUSY;
6353 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006354
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006355 /* Timers bug workaround E2 only. We need to set the entire ILT to
6356 * have entries with value "0" and valid bit on.
6357 * This needs to be done by the first PF that is loaded in a path
6358 * (i.e. common phase)
6359 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006360 if (!CHIP_IS_E1x(bp)) {
6361/* In E2 there is a bug in the timers block that can cause function 6 / 7
6362 * (i.e. vnic3) to start even if it is marked as "scan-off".
6363 * This occurs when a different function (func2,3) is being marked
6364 * as "scan-off". Real-life scenario for example: if a driver is being
6365 * load-unloaded while func6,7 are down. This will cause the timer to access
6366 * the ilt, translate to a logical address and send a request to read/write.
6367 * Since the ilt for the function that is down is not valid, this will cause
6368 * a translation error which is unrecoverable.
6369 * The Workaround is intended to make sure that when this happens nothing fatal
6370 * will occur. The workaround:
6371 * 1. First PF driver which loads on a path will:
6372 * a. After taking the chip out of reset, by using pretend,
6373 * it will write "0" to the following registers of
6374 * the other vnics.
6375 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6376 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6377 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6378 * And for itself it will write '1' to
6379 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6380 * dmae-operations (writing to pram for example.)
6381 * note: can be done for only function 6,7 but cleaner this
6382 * way.
6383 * b. Write zero+valid to the entire ILT.
6384 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6385 * VNIC3 (of that port). The range allocated will be the
6386 * entire ILT. This is needed to prevent ILT range error.
6387 * 2. Any PF driver load flow:
6388 * a. ILT update with the physical addresses of the allocated
6389 * logical pages.
6390 * b. Wait 20msec. - note that this timeout is needed to make
6391 * sure there are no requests in one of the PXP internal
6392 * queues with "old" ILT addresses.
6393 * c. PF enable in the PGLC.
6394 * d. Clear the was_error of the PF in the PGLC. (could have
6395 * occured while driver was down)
6396 * e. PF enable in the CFC (WEAK + STRONG)
6397 * f. Timers scan enable
6398 * 3. PF driver unload flow:
6399 * a. Clear the Timers scan_en.
6400 * b. Polling for scan_on=0 for that PF.
6401 * c. Clear the PF enable bit in the PXP.
6402 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6403 * e. Write zero+valid to all ILT entries (The valid bit must
6404 * stay set)
6405 * f. If this is VNIC 3 of a port then also init
6406 * first_timers_ilt_entry to zero and last_timers_ilt_entry
6407 * to the last enrty in the ILT.
6408 *
6409 * Notes:
6410 * Currently the PF error in the PGLC is non recoverable.
6411 * In the future the there will be a recovery routine for this error.
6412 * Currently attention is masked.
6413 * Having an MCP lock on the load/unload process does not guarantee that
6414 * there is no Timer disable during Func6/7 enable. This is because the
6415 * Timers scan is currently being cleared by the MCP on FLR.
6416 * Step 2.d can be done only for PF6/7 and the driver can also check if
6417 * there is error before clearing it. But the flow above is simpler and
6418 * more general.
6419 * All ILT entries are written by zero+valid and not just PF6/7
6420 * ILT entries since in the future the ILT entries allocation for
6421 * PF-s might be dynamic.
6422 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006423 struct ilt_client_info ilt_cli;
6424 struct bnx2x_ilt ilt;
6425 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6426 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6427
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006428 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006429 ilt_cli.start = 0;
6430 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6431 ilt_cli.client_num = ILT_CLIENT_TM;
6432
6433 /* Step 1: set zeroes to all ilt page entries with valid bit on
6434 * Step 2: set the timers first/last ilt entry to point
6435 * to the entire range to prevent ILT range error for 3rd/4th
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006436 * vnic (this code assumes existance of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006437 *
6438 * both steps performed by call to bnx2x_ilt_client_init_op()
6439 * with dummy TM client
6440 *
6441 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6442 * and his brother are split registers
6443 */
6444 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6445 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6446 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6447
6448 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6449 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6450 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6451 }
6452
6453
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006454 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6455 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006456
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006457 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006458 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6459 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006460 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006461
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006462 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006463
6464 /* let the HW do it's magic ... */
6465 do {
6466 msleep(200);
6467 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6468 } while (factor-- && (val != 1));
6469
6470 if (val != 1) {
6471 BNX2X_ERR("ATC_INIT failed\n");
6472 return -EBUSY;
6473 }
6474 }
6475
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006476 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006477
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006478 /* clean the DMAE memory */
6479 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006480 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006481
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006482 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6483
6484 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6485
6486 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6487
6488 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006489
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006490 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6491 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6492 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6493 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6494
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006495 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006496
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006497
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006498 /* QM queues pointers table */
6499 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006500
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006501 /* soft reset pulse */
6502 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6503 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006504
Michael Chan37b091b2009-10-10 13:46:55 +00006505#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006506 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006507#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006508
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006509 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006510 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006511 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006512 /* enable hw interrupt from doorbell Q */
6513 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006514
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006515 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006516
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006517 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006518 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006519
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006520 if (!CHIP_IS_E1(bp))
6521 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6522
Barak Witkowskia3348722012-04-23 03:04:46 +00006523 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6524 if (IS_MF_AFEX(bp)) {
6525 /* configure that VNTag and VLAN headers must be
6526 * received in afex mode
6527 */
6528 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6529 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6530 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6531 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6532 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6533 } else {
6534 /* Bit-map indicating which L2 hdrs may appear
6535 * after the basic Ethernet header
6536 */
6537 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6538 bp->path_has_ovlan ? 7 : 6);
6539 }
6540 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006541
6542 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6543 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6544 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6545 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6546
6547 if (!CHIP_IS_E1x(bp)) {
6548 /* reset VFC memories */
6549 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6550 VFC_MEMORIES_RST_REG_CAM_RST |
6551 VFC_MEMORIES_RST_REG_RAM_RST);
6552 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6553 VFC_MEMORIES_RST_REG_CAM_RST |
6554 VFC_MEMORIES_RST_REG_RAM_RST);
6555
6556 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006557 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006558
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006559 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6560 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6561 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6562 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006563
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006564 /* sync semi rtc */
6565 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6566 0x80000000);
6567 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6568 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006569
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006570 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6571 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6572 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006573
Barak Witkowskia3348722012-04-23 03:04:46 +00006574 if (!CHIP_IS_E1x(bp)) {
6575 if (IS_MF_AFEX(bp)) {
6576 /* configure that VNTag and VLAN headers must be
6577 * sent in afex mode
6578 */
6579 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
6580 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
6581 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
6582 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
6583 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
6584 } else {
6585 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6586 bp->path_has_ovlan ? 7 : 6);
6587 }
6588 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006589
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006590 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006591
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006592 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6593
Michael Chan37b091b2009-10-10 13:46:55 +00006594#ifdef BCM_CNIC
6595 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6596 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6597 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6598 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6599 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6600 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6601 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6602 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6603 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6604 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6605#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006606 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006607
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006608 if (sizeof(union cdu_context) != 1024)
6609 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00006610 dev_alert(&bp->pdev->dev,
6611 "please adjust the size of cdu_context(%ld)\n",
6612 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006613
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006614 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006615 val = (4 << 24) + (0 << 12) + 1024;
6616 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006617
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006618 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006619 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006620 /* enable context validation interrupt from CFC */
6621 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6622
6623 /* set the thresholds to prevent CFC/CDU race */
6624 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006625
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006626 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006627
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006628 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006629 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6630
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006631 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6632 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006633
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006634 /* Reset PCIE errors for debug */
6635 REG_WR(bp, 0x2814, 0xffffffff);
6636 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006637
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006638 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006639 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6640 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6641 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6642 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6643 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6644 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6645 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6646 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6647 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6648 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6649 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6650 }
6651
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006652 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006653 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006654 /* in E3 this done in per-port section */
6655 if (!CHIP_IS_E3(bp))
6656 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6657 }
6658 if (CHIP_IS_E1H(bp))
6659 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006660 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006661
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006662 if (CHIP_REV_IS_SLOW(bp))
6663 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006664
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006665 /* finish CFC init */
6666 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6667 if (val != 1) {
6668 BNX2X_ERR("CFC LL_INIT failed\n");
6669 return -EBUSY;
6670 }
6671 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6672 if (val != 1) {
6673 BNX2X_ERR("CFC AC_INIT failed\n");
6674 return -EBUSY;
6675 }
6676 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6677 if (val != 1) {
6678 BNX2X_ERR("CFC CAM_INIT failed\n");
6679 return -EBUSY;
6680 }
6681 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006682
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006683 if (CHIP_IS_E1(bp)) {
6684 /* read NIG statistic
6685 to see if this is our first up since powerup */
6686 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6687 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006688
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006689 /* do internal memory self test */
6690 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6691 BNX2X_ERR("internal mem self test failed\n");
6692 return -EBUSY;
6693 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006694 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006695
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006696 bnx2x_setup_fan_failure_detection(bp);
6697
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006698 /* clear PXP2 attentions */
6699 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006700
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006701 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006702 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006703
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006704 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006705 if (CHIP_IS_E1x(bp))
6706 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006707 } else
6708 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6709
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006710 return 0;
6711}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006712
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006713/**
6714 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6715 *
6716 * @bp: driver handle
6717 */
6718static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6719{
6720 int rc = bnx2x_init_hw_common(bp);
6721
6722 if (rc)
6723 return rc;
6724
6725 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6726 if (!BP_NOMCP(bp))
6727 bnx2x__common_init_phy(bp);
6728
6729 return 0;
6730}
6731
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006732static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006733{
6734 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006735 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006736 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006737 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006738
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006739 bnx2x__link_reset(bp);
6740
Merav Sicron51c1a582012-03-18 10:33:38 +00006741 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006742
6743 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006744
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006745 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6746 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6747 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07006748
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006749 /* Timers bug workaround: disables the pf_master bit in pglue at
6750 * common phase, we need to enable it here before any dmae access are
6751 * attempted. Therefore we manually added the enable-master to the
6752 * port phase (it also happens in the function phase)
6753 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006754 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006755 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6756
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006757 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6758 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6759 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
6760 bnx2x_init_block(bp, BLOCK_QM, init_phase);
6761
6762 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
6763 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
6764 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
6765 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006766
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006767 /* QM cid (connection) count */
6768 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006769
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006770#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006771 bnx2x_init_block(bp, BLOCK_TM, init_phase);
Michael Chan37b091b2009-10-10 13:46:55 +00006772 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6773 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006774#endif
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006775
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006776 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006777
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006778 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006779 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
6780
6781 if (IS_MF(bp))
6782 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6783 else if (bp->dev->mtu > 4096) {
6784 if (bp->flags & ONE_PORT_FLAG)
6785 low = 160;
6786 else {
6787 val = bp->dev->mtu;
6788 /* (24*1024 + val*4)/256 */
6789 low = 96 + (val/64) +
6790 ((val % 64) ? 1 : 0);
6791 }
6792 } else
6793 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6794 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006795 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6796 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6797 }
6798
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006799 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006800 REG_WR(bp, (BP_PORT(bp) ?
6801 BRB1_REG_MAC_GUARANTIED_1 :
6802 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006803
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006804
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006805 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00006806 if (CHIP_IS_E3B0(bp)) {
6807 if (IS_MF_AFEX(bp)) {
6808 /* configure headers for AFEX mode */
6809 REG_WR(bp, BP_PORT(bp) ?
6810 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6811 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
6812 REG_WR(bp, BP_PORT(bp) ?
6813 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
6814 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
6815 REG_WR(bp, BP_PORT(bp) ?
6816 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
6817 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
6818 } else {
6819 /* Ovlan exists only if we are in multi-function +
6820 * switch-dependent mode, in switch-independent there
6821 * is no ovlan headers
6822 */
6823 REG_WR(bp, BP_PORT(bp) ?
6824 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
6825 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
6826 (bp->path_has_ovlan ? 7 : 6));
6827 }
6828 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006829
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006830 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
6831 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
6832 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
6833 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
6834
6835 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
6836 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
6837 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
6838 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
6839
6840 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
6841 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
6842
6843 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
6844
6845 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006846 /* configure PBF to work without PAUSE mtu 9000 */
6847 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006848
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006849 /* update threshold */
6850 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
6851 /* update init credit */
6852 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006853
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006854 /* probe changes */
6855 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
6856 udelay(50);
6857 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
6858 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006859
Michael Chan37b091b2009-10-10 13:46:55 +00006860#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006861 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006862#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006863 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
6864 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006865
6866 if (CHIP_IS_E1(bp)) {
6867 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6868 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6869 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006870 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006871
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006872 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006873
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006874 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006875 /* init aeu_mask_attn_func_0/1:
6876 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6877 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6878 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00006879 val = IS_MF(bp) ? 0xF7 : 0x7;
6880 /* Enable DCBX attention for all but E1 */
6881 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
6882 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006883
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006884 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006885
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006886 if (!CHIP_IS_E1x(bp)) {
6887 /* Bit-map indicating which L2 hdrs may appear after the
6888 * basic Ethernet header
6889 */
Barak Witkowskia3348722012-04-23 03:04:46 +00006890 if (IS_MF_AFEX(bp))
6891 REG_WR(bp, BP_PORT(bp) ?
6892 NIG_REG_P1_HDRS_AFTER_BASIC :
6893 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
6894 else
6895 REG_WR(bp, BP_PORT(bp) ?
6896 NIG_REG_P1_HDRS_AFTER_BASIC :
6897 NIG_REG_P0_HDRS_AFTER_BASIC,
6898 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006899
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006900 if (CHIP_IS_E3(bp))
6901 REG_WR(bp, BP_PORT(bp) ?
6902 NIG_REG_LLH1_MF_MODE :
6903 NIG_REG_LLH_MF_MODE, IS_MF(bp));
6904 }
6905 if (!CHIP_IS_E3(bp))
6906 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006907
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006908 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00006909 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006910 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006911 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006912
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006913 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006914 val = 0;
6915 switch (bp->mf_mode) {
6916 case MULTI_FUNCTION_SD:
6917 val = 1;
6918 break;
6919 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00006920 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006921 val = 2;
6922 break;
6923 }
6924
6925 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
6926 NIG_REG_LLH0_CLS_TYPE), val);
6927 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00006928 {
6929 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6930 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6931 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6932 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006933 }
6934
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006935
6936 /* If SPIO5 is set to generate interrupts, enable it for this port */
6937 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6938 if (val & (1 << MISC_REGISTERS_SPIO_5)) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006939 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6940 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6941 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006942 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006943 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006944 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006945
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006946 return 0;
6947}
6948
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006949static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6950{
6951 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00006952 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006953
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006954 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006955 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006956 else
6957 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006958
Yuval Mintz32d68de2012-04-03 18:41:24 +00006959 wb_write[0] = ONCHIP_ADDR1(addr);
6960 wb_write[1] = ONCHIP_ADDR2(addr);
6961 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006962}
6963
Eric Dumazet1191cb82012-04-27 21:39:21 +00006964static void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func,
6965 u8 idu_sb_id, bool is_Pf)
6966{
6967 u32 data, ctl, cnt = 100;
6968 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
6969 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
6970 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
6971 u32 sb_bit = 1 << (idu_sb_id%32);
6972 u32 func_encode = func | (is_Pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
6973 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
6974
6975 /* Not supported in BC mode */
6976 if (CHIP_INT_MODE_IS_BC(bp))
6977 return;
6978
6979 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
6980 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
6981 IGU_REGULAR_CLEANUP_SET |
6982 IGU_REGULAR_BCLEANUP;
6983
6984 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
6985 func_encode << IGU_CTRL_REG_FID_SHIFT |
6986 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
6987
6988 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
6989 data, igu_addr_data);
6990 REG_WR(bp, igu_addr_data, data);
6991 mmiowb();
6992 barrier();
6993 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
6994 ctl, igu_addr_ctl);
6995 REG_WR(bp, igu_addr_ctl, ctl);
6996 mmiowb();
6997 barrier();
6998
6999 /* wait for clean up to finish */
7000 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7001 msleep(20);
7002
7003
7004 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7005 DP(NETIF_MSG_HW,
7006 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7007 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7008 }
7009}
7010
7011static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007012{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007013 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007014}
7015
Eric Dumazet1191cb82012-04-27 21:39:21 +00007016static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007017{
7018 u32 i, base = FUNC_ILT_BASE(func);
7019 for (i = base; i < base + ILT_PER_FUNC; i++)
7020 bnx2x_ilt_wr(bp, i, 0);
7021}
7022
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007023static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007024{
7025 int port = BP_PORT(bp);
7026 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007027 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007028 struct bnx2x_ilt *ilt = BP_ILT(bp);
7029 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007030 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007031 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007032 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007033
Merav Sicron51c1a582012-03-18 10:33:38 +00007034 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007035
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007036 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007037 if (!CHIP_IS_E1x(bp)) {
7038 rc = bnx2x_pf_flr_clnup(bp);
7039 if (rc)
7040 return rc;
7041 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007042
Eilon Greenstein8badd272009-02-12 08:36:15 +00007043 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007044 if (bp->common.int_block == INT_BLOCK_HC) {
7045 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7046 val = REG_RD(bp, addr);
7047 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7048 REG_WR(bp, addr, val);
7049 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007050
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007051 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7052 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7053
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007054 ilt = BP_ILT(bp);
7055 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007056
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007057 for (i = 0; i < L2_ILT_LINES(bp); i++) {
7058 ilt->lines[cdu_ilt_start + i].page =
7059 bp->context.vcxt + (ILT_PAGE_CIDS * i);
7060 ilt->lines[cdu_ilt_start + i].page_mapping =
7061 bp->context.cxt_mapping + (CDU_ILT_PAGE_SZ * i);
7062 /* cdu ilt pages are allocated manually so there's no need to
7063 set the size */
7064 }
7065 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007066
Michael Chan37b091b2009-10-10 13:46:55 +00007067#ifdef BCM_CNIC
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007068 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
Michael Chan37b091b2009-10-10 13:46:55 +00007069
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007070 /* T1 hash bits value determines the T1 number of entries */
7071 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
Michael Chan37b091b2009-10-10 13:46:55 +00007072#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007073
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007074#ifndef BCM_CNIC
7075 /* set NIC mode */
7076 REG_WR(bp, PRS_REG_NIC_MODE, 1);
7077#endif /* BCM_CNIC */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007078
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007079 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007080 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7081
7082 /* Turn on a single ISR mode in IGU if driver is going to use
7083 * INT#x or MSI
7084 */
7085 if (!(bp->flags & USING_MSIX_FLAG))
7086 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7087 /*
7088 * Timers workaround bug: function init part.
7089 * Need to wait 20msec after initializing ILT,
7090 * needed to make sure there are no requests in
7091 * one of the PXP internal queues with "old" ILT addresses
7092 */
7093 msleep(20);
7094 /*
7095 * Master enable - Due to WB DMAE writes performed before this
7096 * register is re-initialized as part of the regular function
7097 * init
7098 */
7099 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7100 /* Enable the function in IGU */
7101 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7102 }
7103
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007104 bp->dmae_ready = 1;
7105
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007106 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007107
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007108 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007109 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7110
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007111 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7112 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7113 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7114 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7115 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7116 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7117 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7118 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7119 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7120 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7121 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7122 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7123 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007125 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007126 REG_WR(bp, QM_REG_PF_EN, 1);
7127
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007128 if (!CHIP_IS_E1x(bp)) {
7129 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7130 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7131 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7132 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7133 }
7134 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007135
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007136 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7137 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
7138 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7139 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7140 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7141 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7142 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7143 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7144 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7145 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7146 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7147 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007148 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7149
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007150 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007151
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007152 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007153
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007154 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007155 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7156
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007157 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007158 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007159 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007160 }
7161
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007162 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007163
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007164 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007165 if (bp->common.int_block == INT_BLOCK_HC) {
7166 if (CHIP_IS_E1H(bp)) {
7167 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7168
7169 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7170 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7171 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007172 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007173
7174 } else {
7175 int num_segs, sb_idx, prod_offset;
7176
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007177 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7178
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007179 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007180 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7181 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7182 }
7183
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007184 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007185
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007186 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007187 int dsb_idx = 0;
7188 /**
7189 * Producer memory:
7190 * E2 mode: address 0-135 match to the mapping memory;
7191 * 136 - PF0 default prod; 137 - PF1 default prod;
7192 * 138 - PF2 default prod; 139 - PF3 default prod;
7193 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7194 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7195 * 144-147 reserved.
7196 *
7197 * E1.5 mode - In backward compatible mode;
7198 * for non default SB; each even line in the memory
7199 * holds the U producer and each odd line hold
7200 * the C producer. The first 128 producers are for
7201 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7202 * producers are for the DSB for each PF.
7203 * Each PF has five segments: (the order inside each
7204 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7205 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7206 * 144-147 attn prods;
7207 */
7208 /* non-default-status-blocks */
7209 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7210 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7211 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7212 prod_offset = (bp->igu_base_sb + sb_idx) *
7213 num_segs;
7214
7215 for (i = 0; i < num_segs; i++) {
7216 addr = IGU_REG_PROD_CONS_MEMORY +
7217 (prod_offset + i) * 4;
7218 REG_WR(bp, addr, 0);
7219 }
7220 /* send consumer update with value 0 */
7221 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7222 USTORM_ID, 0, IGU_INT_NOP, 1);
7223 bnx2x_igu_clear_sb(bp,
7224 bp->igu_base_sb + sb_idx);
7225 }
7226
7227 /* default-status-blocks */
7228 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7229 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7230
7231 if (CHIP_MODE_IS_4_PORT(bp))
7232 dsb_idx = BP_FUNC(bp);
7233 else
David S. Miller8decf862011-09-22 03:23:13 -04007234 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007235
7236 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7237 IGU_BC_BASE_DSB_PROD + dsb_idx :
7238 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7239
David S. Miller8decf862011-09-22 03:23:13 -04007240 /*
7241 * igu prods come in chunks of E1HVN_MAX (4) -
7242 * does not matters what is the current chip mode
7243 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007244 for (i = 0; i < (num_segs * E1HVN_MAX);
7245 i += E1HVN_MAX) {
7246 addr = IGU_REG_PROD_CONS_MEMORY +
7247 (prod_offset + i)*4;
7248 REG_WR(bp, addr, 0);
7249 }
7250 /* send consumer update with 0 */
7251 if (CHIP_INT_MODE_IS_BC(bp)) {
7252 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7253 USTORM_ID, 0, IGU_INT_NOP, 1);
7254 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7255 CSTORM_ID, 0, IGU_INT_NOP, 1);
7256 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7257 XSTORM_ID, 0, IGU_INT_NOP, 1);
7258 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7259 TSTORM_ID, 0, IGU_INT_NOP, 1);
7260 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7261 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7262 } else {
7263 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7264 USTORM_ID, 0, IGU_INT_NOP, 1);
7265 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7266 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7267 }
7268 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7269
7270 /* !!! these should become driver const once
7271 rf-tool supports split-68 const */
7272 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7273 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7274 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7275 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7276 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7277 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7278 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007279 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007280
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007281 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007282 REG_WR(bp, 0x2114, 0xffffffff);
7283 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007284
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007285 if (CHIP_IS_E1x(bp)) {
7286 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7287 main_mem_base = HC_REG_MAIN_MEMORY +
7288 BP_PORT(bp) * (main_mem_size * 4);
7289 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7290 main_mem_width = 8;
7291
7292 val = REG_RD(bp, main_mem_prty_clr);
7293 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007294 DP(NETIF_MSG_HW,
7295 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7296 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007297
7298 /* Clear "false" parity errors in MSI-X table */
7299 for (i = main_mem_base;
7300 i < main_mem_base + main_mem_size * 4;
7301 i += main_mem_width) {
7302 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7303 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7304 i, main_mem_width / 4);
7305 }
7306 /* Clear HC parity attention */
7307 REG_RD(bp, main_mem_prty_clr);
7308 }
7309
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007310#ifdef BNX2X_STOP_ON_ERROR
7311 /* Enable STORMs SP logging */
7312 REG_WR8(bp, BAR_USTRORM_INTMEM +
7313 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7314 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7315 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7316 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7317 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7318 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7319 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7320#endif
7321
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007322 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007323
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007324 return 0;
7325}
7326
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007327
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007328void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007329{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007330 /* fastpath */
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00007331 bnx2x_free_fp_mem(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007332 /* end of fastpath */
7333
7334 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007335 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007336
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007337 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7338 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7339
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007340 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007341 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007342
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007343 BNX2X_PCI_FREE(bp->context.vcxt, bp->context.cxt_mapping,
7344 bp->context.size);
7345
7346 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7347
7348 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007349
Michael Chan37b091b2009-10-10 13:46:55 +00007350#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007351 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007352 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7353 sizeof(struct host_hc_status_block_e2));
7354 else
7355 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7356 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007357
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007358 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007359#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007360
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007361 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007362
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007363 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7364 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007365}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007366
Eric Dumazet1191cb82012-04-27 21:39:21 +00007367static int bnx2x_alloc_fw_stats_mem(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007368{
7369 int num_groups;
Barak Witkowski50f0a562011-12-05 21:52:23 +00007370 int is_fcoe_stats = NO_FCOE(bp) ? 0 : 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007371
Barak Witkowski50f0a562011-12-05 21:52:23 +00007372 /* number of queues for statistics is number of eth queues + FCoE */
7373 u8 num_queue_stats = BNX2X_NUM_ETH_QUEUES(bp) + is_fcoe_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007374
7375 /* Total number of FW statistics requests =
Barak Witkowski50f0a562011-12-05 21:52:23 +00007376 * 1 for port stats + 1 for PF stats + potential 1 for FCoE stats +
7377 * num of queues
7378 */
7379 bp->fw_stats_num = 2 + is_fcoe_stats + num_queue_stats;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007380
7381
7382 /* Request is built from stats_query_header and an array of
7383 * stats_query_cmd_group each of which contains
7384 * STATS_QUERY_CMD_COUNT rules. The real number or requests is
7385 * configured in the stats_query_header.
7386 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00007387 num_groups = ((bp->fw_stats_num) / STATS_QUERY_CMD_COUNT) +
7388 (((bp->fw_stats_num) % STATS_QUERY_CMD_COUNT) ? 1 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007389
7390 bp->fw_stats_req_sz = sizeof(struct stats_query_header) +
7391 num_groups * sizeof(struct stats_query_cmd_group);
7392
7393 /* Data for statistics requests + stats_conter
7394 *
7395 * stats_counter holds per-STORM counters that are incremented
7396 * when STORM has finished with the current request.
Barak Witkowski50f0a562011-12-05 21:52:23 +00007397 *
7398 * memory for FCoE offloaded statistics are counted anyway,
7399 * even if they will not be sent.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007400 */
7401 bp->fw_stats_data_sz = sizeof(struct per_port_stats) +
7402 sizeof(struct per_pf_stats) +
Barak Witkowski50f0a562011-12-05 21:52:23 +00007403 sizeof(struct fcoe_statistics_params) +
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007404 sizeof(struct per_queue_stats) * num_queue_stats +
7405 sizeof(struct stats_counter);
7406
7407 BNX2X_PCI_ALLOC(bp->fw_stats, &bp->fw_stats_mapping,
7408 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7409
7410 /* Set shortcuts */
7411 bp->fw_stats_req = (struct bnx2x_fw_stats_req *)bp->fw_stats;
7412 bp->fw_stats_req_mapping = bp->fw_stats_mapping;
7413
7414 bp->fw_stats_data = (struct bnx2x_fw_stats_data *)
7415 ((u8 *)bp->fw_stats + bp->fw_stats_req_sz);
7416
7417 bp->fw_stats_data_mapping = bp->fw_stats_mapping +
7418 bp->fw_stats_req_sz;
7419 return 0;
7420
7421alloc_mem_err:
7422 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7423 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
Merav Sicron51c1a582012-03-18 10:33:38 +00007424 BNX2X_ERR("Can't allocate memory\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007425 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007426}
7427
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007428
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007429int bnx2x_alloc_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007430{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007431#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007432 if (!CHIP_IS_E1x(bp))
7433 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007434 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7435 sizeof(struct host_hc_status_block_e2));
7436 else
7437 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb, &bp->cnic_sb_mapping,
7438 sizeof(struct host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007439
7440 /* allocate searcher T2 table */
7441 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
7442#endif
7443
7444
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007445 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007446 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007447
7448 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7449 sizeof(struct bnx2x_slowpath));
7450
Mintz Yuval82fa8482012-02-15 02:10:29 +00007451#ifdef BCM_CNIC
7452 /* write address to which L5 should insert its values */
7453 bp->cnic_eth_dev.addr_drv_info_to_mcp = &bp->slowpath->drv_info_to_mcp;
7454#endif
7455
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007456 /* Allocated memory for FW statistics */
7457 if (bnx2x_alloc_fw_stats_mem(bp))
7458 goto alloc_mem_err;
7459
Ariel Elior6383c0b2011-07-14 08:31:57 +00007460 bp->context.size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007461
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007462 BNX2X_PCI_ALLOC(bp->context.vcxt, &bp->context.cxt_mapping,
7463 bp->context.size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007464
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007465 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007466
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007467 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
7468 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007469
7470 /* Slow path ring */
7471 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7472
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007473 /* EQ */
7474 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
7475 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00007476
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00007477
7478 /* fastpath */
7479 /* need to be done at the end, since it's self adjusting to amount
7480 * of memory available for RSS queues
7481 */
7482 if (bnx2x_alloc_fp_mem(bp))
7483 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007484 return 0;
7485
7486alloc_mem_err:
7487 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00007488 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007489 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007490}
7491
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007492/*
7493 * Init service functions
7494 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007495
7496int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
7497 struct bnx2x_vlan_mac_obj *obj, bool set,
7498 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007499{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007500 int rc;
7501 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007502
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007503 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007504
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007505 /* Fill general parameters */
7506 ramrod_param.vlan_mac_obj = obj;
7507 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007508
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007509 /* Fill a user request section if needed */
7510 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
7511 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007512
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007513 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007514
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007515 /* Set the command: ADD or DEL */
7516 if (set)
7517 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
7518 else
7519 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007520 }
7521
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007522 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
7523 if (rc < 0)
7524 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
7525 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007526}
7527
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007528int bnx2x_del_all_macs(struct bnx2x *bp,
7529 struct bnx2x_vlan_mac_obj *mac_obj,
7530 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00007531{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007532 int rc;
7533 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
7534
7535 /* Wait for completion of requested */
7536 if (wait_for_comp)
7537 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7538
7539 /* Set the mac type of addresses we want to clear */
7540 __set_bit(mac_type, &vlan_mac_flags);
7541
7542 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
7543 if (rc < 0)
7544 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
7545
7546 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00007547}
7548
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007549int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007550{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007551 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007552
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007553#ifdef BCM_CNIC
Barak Witkowskia3348722012-04-23 03:04:46 +00007554 if (is_zero_ether_addr(bp->dev->dev_addr) &&
7555 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00007556 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
7557 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007558 return 0;
7559 }
7560#endif
7561
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007562 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007563
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007564 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7565 /* Eth MAC is set on RSS leading client (fp[0]) */
7566 return bnx2x_set_mac_one(bp, bp->dev->dev_addr, &bp->fp->mac_obj, set,
7567 BNX2X_ETH_MAC, &ramrod_flags);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007568}
7569
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007570int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00007571{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007572 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007573}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007574
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007575/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007576 * bnx2x_set_int_mode - configure interrupt mode
7577 *
7578 * @bp: driver handle
7579 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007580 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007581 */
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007582static void __devinit bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007583{
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007584 switch (int_mode) {
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007585 case INT_MODE_MSI:
7586 bnx2x_enable_msi(bp);
7587 /* falling through... */
7588 case INT_MODE_INTx:
Ariel Elior6383c0b2011-07-14 08:31:57 +00007589 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Merav Sicron51c1a582012-03-18 10:33:38 +00007590 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07007591 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07007592 default:
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007593 /* Set number of queues for MSI-X mode */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007594 bnx2x_set_num_queues(bp);
7595
Merav Sicron51c1a582012-03-18 10:33:38 +00007596 BNX2X_DEV_INFO("set number of queues to %d\n", bp->num_queues);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007597
7598 /* if we can't use MSI-X we only need one fp,
7599 * so try to enable MSI-X with the requested number of fp's
7600 * and fallback to MSI or legacy INTx with one fp
7601 */
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007602 if (bnx2x_enable_msix(bp) ||
7603 bp->flags & USING_SINGLE_MSIX_FLAG) {
7604 /* failed to enable multiple MSI-X */
7605 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
Merav Sicron51c1a582012-03-18 10:33:38 +00007606 bp->num_queues, 1 + NON_ETH_CONTEXT_USE);
7607
Ariel Elior6383c0b2011-07-14 08:31:57 +00007608 bp->num_queues = 1 + NON_ETH_CONTEXT_USE;
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007609
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007610 /* Try to enable MSI */
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00007611 if (!(bp->flags & USING_SINGLE_MSIX_FLAG) &&
7612 !(bp->flags & DISABLE_MSI_FLAG))
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007613 bnx2x_enable_msi(bp);
7614 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007615 break;
7616 }
Eilon Greensteinca003922009-08-12 22:53:28 -07007617}
7618
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007619/* must be called prioir to any HW initializations */
7620static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
7621{
7622 return L2_ILT_LINES(bp);
7623}
7624
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007625void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007626{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007627 struct ilt_client_info *ilt_client;
7628 struct bnx2x_ilt *ilt = BP_ILT(bp);
7629 u16 line = 0;
7630
7631 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
7632 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
7633
7634 /* CDU */
7635 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
7636 ilt_client->client_num = ILT_CLIENT_CDU;
7637 ilt_client->page_size = CDU_ILT_PAGE_SZ;
7638 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
7639 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007640 line += bnx2x_cid_ilt_lines(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007641#ifdef BCM_CNIC
7642 line += CNIC_ILT_LINES;
7643#endif
7644 ilt_client->end = line - 1;
7645
Merav Sicron51c1a582012-03-18 10:33:38 +00007646 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007647 ilt_client->start,
7648 ilt_client->end,
7649 ilt_client->page_size,
7650 ilt_client->flags,
7651 ilog2(ilt_client->page_size >> 12));
7652
7653 /* QM */
7654 if (QM_INIT(bp->qm_cid_count)) {
7655 ilt_client = &ilt->clients[ILT_CLIENT_QM];
7656 ilt_client->client_num = ILT_CLIENT_QM;
7657 ilt_client->page_size = QM_ILT_PAGE_SZ;
7658 ilt_client->flags = 0;
7659 ilt_client->start = line;
7660
7661 /* 4 bytes for each cid */
7662 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
7663 QM_ILT_PAGE_SZ);
7664
7665 ilt_client->end = line - 1;
7666
Merav Sicron51c1a582012-03-18 10:33:38 +00007667 DP(NETIF_MSG_IFUP,
7668 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007669 ilt_client->start,
7670 ilt_client->end,
7671 ilt_client->page_size,
7672 ilt_client->flags,
7673 ilog2(ilt_client->page_size >> 12));
7674
7675 }
7676 /* SRC */
7677 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
7678#ifdef BCM_CNIC
7679 ilt_client->client_num = ILT_CLIENT_SRC;
7680 ilt_client->page_size = SRC_ILT_PAGE_SZ;
7681 ilt_client->flags = 0;
7682 ilt_client->start = line;
7683 line += SRC_ILT_LINES;
7684 ilt_client->end = line - 1;
7685
Merav Sicron51c1a582012-03-18 10:33:38 +00007686 DP(NETIF_MSG_IFUP,
7687 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007688 ilt_client->start,
7689 ilt_client->end,
7690 ilt_client->page_size,
7691 ilt_client->flags,
7692 ilog2(ilt_client->page_size >> 12));
7693
7694#else
7695 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7696#endif
7697
7698 /* TM */
7699 ilt_client = &ilt->clients[ILT_CLIENT_TM];
7700#ifdef BCM_CNIC
7701 ilt_client->client_num = ILT_CLIENT_TM;
7702 ilt_client->page_size = TM_ILT_PAGE_SZ;
7703 ilt_client->flags = 0;
7704 ilt_client->start = line;
7705 line += TM_ILT_LINES;
7706 ilt_client->end = line - 1;
7707
Merav Sicron51c1a582012-03-18 10:33:38 +00007708 DP(NETIF_MSG_IFUP,
7709 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007710 ilt_client->start,
7711 ilt_client->end,
7712 ilt_client->page_size,
7713 ilt_client->flags,
7714 ilog2(ilt_client->page_size >> 12));
7715
7716#else
7717 ilt_client->flags = (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM);
7718#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007719 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007720}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007721
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007722/**
7723 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
7724 *
7725 * @bp: driver handle
7726 * @fp: pointer to fastpath
7727 * @init_params: pointer to parameters structure
7728 *
7729 * parameters configured:
7730 * - HC configuration
7731 * - Queue's CDU context
7732 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00007733static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007734 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007735{
Ariel Elior6383c0b2011-07-14 08:31:57 +00007736
7737 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007738 /* FCoE Queue uses Default SB, thus has no HC capabilities */
7739 if (!IS_FCOE_FP(fp)) {
7740 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
7741 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
7742
7743 /* If HC is supporterd, enable host coalescing in the transition
7744 * to INIT state.
7745 */
7746 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
7747 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
7748
7749 /* HC rate */
7750 init_params->rx.hc_rate = bp->rx_ticks ?
7751 (1000000 / bp->rx_ticks) : 0;
7752 init_params->tx.hc_rate = bp->tx_ticks ?
7753 (1000000 / bp->tx_ticks) : 0;
7754
7755 /* FW SB ID */
7756 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
7757 fp->fw_sb_id;
7758
7759 /*
7760 * CQ index among the SB indices: FCoE clients uses the default
7761 * SB, therefore it's different.
7762 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007763 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
7764 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007765 }
7766
Ariel Elior6383c0b2011-07-14 08:31:57 +00007767 /* set maximum number of COSs supported by this queue */
7768 init_params->max_cos = fp->max_cos;
7769
Merav Sicron51c1a582012-03-18 10:33:38 +00007770 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007771 fp->index, init_params->max_cos);
7772
7773 /* set the context pointers queue object */
7774 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++)
7775 init_params->cxts[cos] =
7776 &bp->context.vcxt[fp->txdata[cos].cid].eth;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007777}
7778
Ariel Elior6383c0b2011-07-14 08:31:57 +00007779int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7780 struct bnx2x_queue_state_params *q_params,
7781 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
7782 int tx_index, bool leading)
7783{
7784 memset(tx_only_params, 0, sizeof(*tx_only_params));
7785
7786 /* Set the command */
7787 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
7788
7789 /* Set tx-only QUEUE flags: don't zero statistics */
7790 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
7791
7792 /* choose the index of the cid to send the slow path on */
7793 tx_only_params->cid_index = tx_index;
7794
7795 /* Set general TX_ONLY_SETUP parameters */
7796 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
7797
7798 /* Set Tx TX_ONLY_SETUP parameters */
7799 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
7800
Merav Sicron51c1a582012-03-18 10:33:38 +00007801 DP(NETIF_MSG_IFUP,
7802 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007803 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
7804 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
7805 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
7806
7807 /* send the ramrod */
7808 return bnx2x_queue_state_change(bp, q_params);
7809}
7810
7811
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007812/**
7813 * bnx2x_setup_queue - setup queue
7814 *
7815 * @bp: driver handle
7816 * @fp: pointer to fastpath
7817 * @leading: is leading
7818 *
7819 * This function performs 2 steps in a Queue state machine
7820 * actually: 1) RESET->INIT 2) INIT->SETUP
7821 */
7822
7823int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
7824 bool leading)
7825{
Yuval Mintz3b603062012-03-18 10:33:39 +00007826 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007827 struct bnx2x_queue_setup_params *setup_params =
7828 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007829 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
7830 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007831 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007832 u8 tx_index;
7833
Merav Sicron51c1a582012-03-18 10:33:38 +00007834 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007835
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007836 /* reset IGU state skip FCoE L2 queue */
7837 if (!IS_FCOE_FP(fp))
7838 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007839 IGU_INT_ENABLE, 0);
7840
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007841 q_params.q_obj = &fp->q_obj;
7842 /* We want to wait for completion in this context */
7843 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007844
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007845 /* Prepare the INIT parameters */
7846 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007847
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007848 /* Set the command */
7849 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007850
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007851 /* Change the state to INIT */
7852 rc = bnx2x_queue_state_change(bp, &q_params);
7853 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00007854 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007855 return rc;
7856 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007857
Merav Sicron51c1a582012-03-18 10:33:38 +00007858 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00007859
7860
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007861 /* Now move the Queue to the SETUP state... */
7862 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007863
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007864 /* Set QUEUE flags */
7865 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007866
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007867 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00007868 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
7869 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007870
Ariel Elior6383c0b2011-07-14 08:31:57 +00007871 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007872 &setup_params->rxq_params);
7873
Ariel Elior6383c0b2011-07-14 08:31:57 +00007874 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
7875 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007876
7877 /* Set the command */
7878 q_params.cmd = BNX2X_Q_CMD_SETUP;
7879
7880 /* Change the state to SETUP */
7881 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00007882 if (rc) {
7883 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
7884 return rc;
7885 }
7886
7887 /* loop through the relevant tx-only indices */
7888 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7889 tx_index < fp->max_cos;
7890 tx_index++) {
7891
7892 /* prepare and send tx-only ramrod*/
7893 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
7894 tx_only_params, tx_index, leading);
7895 if (rc) {
7896 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
7897 fp->index, tx_index);
7898 return rc;
7899 }
7900 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007901
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007902 return rc;
7903}
7904
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007905static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007906{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007907 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00007908 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00007909 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00007910 int rc, tx_index;
7911
Merav Sicron51c1a582012-03-18 10:33:38 +00007912 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007913
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007914 q_params.q_obj = &fp->q_obj;
7915 /* We want to wait for completion in this context */
7916 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007917
Ariel Elior6383c0b2011-07-14 08:31:57 +00007918
7919 /* close tx-only connections */
7920 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
7921 tx_index < fp->max_cos;
7922 tx_index++){
7923
7924 /* ascertain this is a normal queue*/
7925 txdata = &fp->txdata[tx_index];
7926
Merav Sicron51c1a582012-03-18 10:33:38 +00007927 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00007928 txdata->txq_index);
7929
7930 /* send halt terminate on tx-only connection */
7931 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
7932 memset(&q_params.params.terminate, 0,
7933 sizeof(q_params.params.terminate));
7934 q_params.params.terminate.cid_index = tx_index;
7935
7936 rc = bnx2x_queue_state_change(bp, &q_params);
7937 if (rc)
7938 return rc;
7939
7940 /* send halt terminate on tx-only connection */
7941 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
7942 memset(&q_params.params.cfc_del, 0,
7943 sizeof(q_params.params.cfc_del));
7944 q_params.params.cfc_del.cid_index = tx_index;
7945 rc = bnx2x_queue_state_change(bp, &q_params);
7946 if (rc)
7947 return rc;
7948 }
7949 /* Stop the primary connection: */
7950 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007951 q_params.cmd = BNX2X_Q_CMD_HALT;
7952 rc = bnx2x_queue_state_change(bp, &q_params);
7953 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007954 return rc;
7955
Ariel Elior6383c0b2011-07-14 08:31:57 +00007956 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007957 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007958 memset(&q_params.params.terminate, 0,
7959 sizeof(q_params.params.terminate));
7960 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007961 rc = bnx2x_queue_state_change(bp, &q_params);
7962 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007963 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007964 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007965 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00007966 memset(&q_params.params.cfc_del, 0,
7967 sizeof(q_params.params.cfc_del));
7968 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007969 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007970}
7971
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007972
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007973static void bnx2x_reset_func(struct bnx2x *bp)
7974{
7975 int port = BP_PORT(bp);
7976 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007977 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007978
7979 /* Disable the function in the FW */
7980 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
7981 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
7982 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
7983 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
7984
7985 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00007986 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007987 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007988 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00007989 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
7990 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007991 }
7992
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007993#ifdef BCM_CNIC
7994 /* CNIC SB */
7995 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7996 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(bnx2x_cnic_fw_sb_id(bp)),
7997 SB_DISABLED);
7998#endif
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007999 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008000 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008001 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8002 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008003
8004 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8005 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8006 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008007
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008008 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008009 if (bp->common.int_block == INT_BLOCK_HC) {
8010 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8011 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8012 } else {
8013 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8014 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8015 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008016
Michael Chan37b091b2009-10-10 13:46:55 +00008017#ifdef BCM_CNIC
8018 /* Disable Timer scan */
8019 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8020 /*
8021 * Wait for at least 10ms and up to 2 second for the timers scan to
8022 * complete
8023 */
8024 for (i = 0; i < 200; i++) {
8025 msleep(10);
8026 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8027 break;
8028 }
8029#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008030 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008031 bnx2x_clear_func_ilt(bp, func);
8032
8033 /* Timers workaround bug for E2: if this is vnic-3,
8034 * we need to set the entire ilt range for this timers.
8035 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008036 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008037 struct ilt_client_info ilt_cli;
8038 /* use dummy TM client */
8039 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8040 ilt_cli.start = 0;
8041 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8042 ilt_cli.client_num = ILT_CLIENT_TM;
8043
8044 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8045 }
8046
8047 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008048 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008049 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008050
8051 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008052}
8053
8054static void bnx2x_reset_port(struct bnx2x *bp)
8055{
8056 int port = BP_PORT(bp);
8057 u32 val;
8058
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008059 /* Reset physical Link */
8060 bnx2x__link_reset(bp);
8061
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008062 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8063
8064 /* Do not rcv packets to BRB */
8065 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8066 /* Do not direct rcv packets that are not for MCP to the BRB */
8067 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8068 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8069
8070 /* Configure AEU */
8071 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8072
8073 msleep(100);
8074 /* Check for BRB port occupancy */
8075 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8076 if (val)
8077 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008078 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008079
8080 /* TODO: Close Doorbell port? */
8081}
8082
Eric Dumazet1191cb82012-04-27 21:39:21 +00008083static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008084{
Yuval Mintz3b603062012-03-18 10:33:39 +00008085 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008086
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008087 /* Prepare parameters for function state transitions */
8088 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008089
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008090 func_params.f_obj = &bp->func_obj;
8091 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008092
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008093 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008094
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008095 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008096}
8097
Eric Dumazet1191cb82012-04-27 21:39:21 +00008098static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008099{
Yuval Mintz3b603062012-03-18 10:33:39 +00008100 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008101 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008102
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008103 /* Prepare parameters for function state transitions */
8104 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8105 func_params.f_obj = &bp->func_obj;
8106 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008107
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008108 /*
8109 * Try to stop the function the 'good way'. If fails (in case
8110 * of a parity error during bnx2x_chip_cleanup()) and we are
8111 * not in a debug mode, perform a state transaction in order to
8112 * enable further HW_RESET transaction.
8113 */
8114 rc = bnx2x_func_state_change(bp, &func_params);
8115 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008116#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008117 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008118#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008119 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008120 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8121 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008122#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008123 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008124
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008125 return 0;
8126}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008127
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008128/**
8129 * bnx2x_send_unload_req - request unload mode from the MCP.
8130 *
8131 * @bp: driver handle
8132 * @unload_mode: requested function's unload mode
8133 *
8134 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8135 */
8136u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8137{
8138 u32 reset_code = 0;
8139 int port = BP_PORT(bp);
8140
8141 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008142 if (unload_mode == UNLOAD_NORMAL)
8143 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008144
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008145 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008146 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008147
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008148 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008149 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008150 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008151 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008152 u16 pmc;
8153
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008154 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008155 * preserve entry 0 which is used by the PMF
8156 */
David S. Miller8decf862011-09-22 03:23:13 -04008157 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008158
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008159 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008160 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008161
8162 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8163 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008164 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008165
David S. Miller88c51002011-10-07 13:38:43 -04008166 /* Enable the PME and clear the status */
8167 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
8168 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
8169 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
8170
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008171 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008172
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008173 } else
8174 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8175
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008176 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008177 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008178 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008179 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008180 int path = BP_PATH(bp);
8181
Merav Sicron51c1a582012-03-18 10:33:38 +00008182 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008183 path, load_count[path][0], load_count[path][1],
8184 load_count[path][2]);
8185 load_count[path][0]--;
8186 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008187 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008188 path, load_count[path][0], load_count[path][1],
8189 load_count[path][2]);
8190 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008191 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008192 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008193 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8194 else
8195 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8196 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008197
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008198 return reset_code;
8199}
8200
8201/**
8202 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8203 *
8204 * @bp: driver handle
8205 */
8206void bnx2x_send_unload_done(struct bnx2x *bp)
8207{
8208 /* Report UNLOAD_DONE to MCP */
8209 if (!BP_NOMCP(bp))
8210 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
8211}
8212
Eric Dumazet1191cb82012-04-27 21:39:21 +00008213static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008214{
8215 int tout = 50;
8216 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8217
8218 if (!bp->port.pmf)
8219 return 0;
8220
8221 /*
8222 * (assumption: No Attention from MCP at this stage)
8223 * PMF probably in the middle of TXdisable/enable transaction
8224 * 1. Sync IRS for default SB
8225 * 2. Sync SP queue - this guarantes us that attention handling started
8226 * 3. Wait, that TXdisable/enable transaction completes
8227 *
8228 * 1+2 guranty that if DCBx attention was scheduled it already changed
8229 * pending bit of transaction from STARTED-->TX_STOPPED, if we alredy
8230 * received complettion for the transaction the state is TX_STOPPED.
8231 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8232 * transaction.
8233 */
8234
8235 /* make sure default SB ISR is done */
8236 if (msix)
8237 synchronize_irq(bp->msix_table[0].vector);
8238 else
8239 synchronize_irq(bp->pdev->irq);
8240
8241 flush_workqueue(bnx2x_wq);
8242
8243 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8244 BNX2X_F_STATE_STARTED && tout--)
8245 msleep(20);
8246
8247 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8248 BNX2X_F_STATE_STARTED) {
8249#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008250 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008251 return -EBUSY;
8252#else
8253 /*
8254 * Failed to complete the transaction in a "good way"
8255 * Force both transactions with CLR bit
8256 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008257 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008258
Merav Sicron51c1a582012-03-18 10:33:38 +00008259 DP(NETIF_MSG_IFDOWN,
8260 "Hmmm... unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008261
8262 func_params.f_obj = &bp->func_obj;
8263 __set_bit(RAMROD_DRV_CLR_ONLY,
8264 &func_params.ramrod_flags);
8265
8266 /* STARTED-->TX_ST0PPED */
8267 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8268 bnx2x_func_state_change(bp, &func_params);
8269
8270 /* TX_ST0PPED-->STARTED */
8271 func_params.cmd = BNX2X_F_CMD_TX_START;
8272 return bnx2x_func_state_change(bp, &func_params);
8273#endif
8274 }
8275
8276 return 0;
8277}
8278
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008279void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode)
8280{
8281 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008282 int i, rc = 0;
8283 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008284 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008285 u32 reset_code;
8286
8287 /* Wait until tx fastpath tasks complete */
8288 for_each_tx_queue(bp, i) {
8289 struct bnx2x_fastpath *fp = &bp->fp[i];
8290
Ariel Elior6383c0b2011-07-14 08:31:57 +00008291 for_each_cos_in_tx_queue(fp, cos)
8292 rc = bnx2x_clean_tx_queue(bp, &fp->txdata[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008293#ifdef BNX2X_STOP_ON_ERROR
8294 if (rc)
8295 return;
8296#endif
8297 }
8298
8299 /* Give HW time to discard old tx messages */
8300 usleep_range(1000, 1000);
8301
8302 /* Clean all ETH MACs */
8303 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_ETH_MAC, false);
8304 if (rc < 0)
8305 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8306
8307 /* Clean up UC list */
8308 rc = bnx2x_del_all_macs(bp, &bp->fp[0].mac_obj, BNX2X_UC_LIST_MAC,
8309 true);
8310 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008311 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8312 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008313
8314 /* Disable LLH */
8315 if (!CHIP_IS_E1(bp))
8316 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8317
8318 /* Set "drop all" (stop Rx).
8319 * We need to take a netif_addr_lock() here in order to prevent
8320 * a race between the completion code and this code.
8321 */
8322 netif_addr_lock_bh(bp->dev);
8323 /* Schedule the rx_mode command */
8324 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8325 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8326 else
8327 bnx2x_set_storm_rx_mode(bp);
8328
8329 /* Cleanup multicast configuration */
8330 rparam.mcast_obj = &bp->mcast_obj;
8331 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8332 if (rc < 0)
8333 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8334
8335 netif_addr_unlock_bh(bp->dev);
8336
8337
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008338
8339 /*
8340 * Send the UNLOAD_REQUEST to the MCP. This will return if
8341 * this function should perform FUNC, PORT or COMMON HW
8342 * reset.
8343 */
8344 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8345
8346 /*
8347 * (assumption: No Attention from MCP at this stage)
8348 * PMF probably in the middle of TXdisable/enable transaction
8349 */
8350 rc = bnx2x_func_wait_started(bp);
8351 if (rc) {
8352 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8353#ifdef BNX2X_STOP_ON_ERROR
8354 return;
8355#endif
8356 }
8357
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008358 /* Close multi and leading connections
8359 * Completions for ramrods are collected in a synchronous way
8360 */
8361 for_each_queue(bp, i)
8362 if (bnx2x_stop_queue(bp, i))
8363#ifdef BNX2X_STOP_ON_ERROR
8364 return;
8365#else
8366 goto unload_error;
8367#endif
8368 /* If SP settings didn't get completed so far - something
8369 * very wrong has happen.
8370 */
8371 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8372 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8373
8374#ifndef BNX2X_STOP_ON_ERROR
8375unload_error:
8376#endif
8377 rc = bnx2x_func_stop(bp);
8378 if (rc) {
8379 BNX2X_ERR("Function stop failed!\n");
8380#ifdef BNX2X_STOP_ON_ERROR
8381 return;
8382#endif
8383 }
8384
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008385 /* Disable HW interrupts, NAPI */
8386 bnx2x_netif_stop(bp, 1);
8387
8388 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008389 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008390
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008391 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008392 rc = bnx2x_reset_hw(bp, reset_code);
8393 if (rc)
8394 BNX2X_ERR("HW_RESET failed\n");
8395
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008396
8397 /* Report UNLOAD_DONE to MCP */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008398 bnx2x_send_unload_done(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008399}
8400
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008401void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008402{
8403 u32 val;
8404
Merav Sicron51c1a582012-03-18 10:33:38 +00008405 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008406
8407 if (CHIP_IS_E1(bp)) {
8408 int port = BP_PORT(bp);
8409 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8410 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8411
8412 val = REG_RD(bp, addr);
8413 val &= ~(0x300);
8414 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008415 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008416 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8417 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8418 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8419 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8420 }
8421}
8422
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008423/* Close gates #2, #3 and #4: */
8424static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8425{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008426 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008427
8428 /* Gates #2 and #4a are closed/opened for "not E1" only */
8429 if (!CHIP_IS_E1(bp)) {
8430 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008431 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008432 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008433 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008434 }
8435
8436 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008437 if (CHIP_IS_E1x(bp)) {
8438 /* Prevent interrupts from HC on both ports */
8439 val = REG_RD(bp, HC_REG_CONFIG_1);
8440 REG_WR(bp, HC_REG_CONFIG_1,
8441 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
8442 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
8443
8444 val = REG_RD(bp, HC_REG_CONFIG_0);
8445 REG_WR(bp, HC_REG_CONFIG_0,
8446 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
8447 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
8448 } else {
8449 /* Prevent incomming interrupts in IGU */
8450 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8451
8452 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
8453 (!close) ?
8454 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
8455 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
8456 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008457
Merav Sicron51c1a582012-03-18 10:33:38 +00008458 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008459 close ? "closing" : "opening");
8460 mmiowb();
8461}
8462
8463#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8464
8465static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8466{
8467 /* Do some magic... */
8468 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8469 *magic_val = val & SHARED_MF_CLP_MAGIC;
8470 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8471}
8472
Dmitry Kravkove8920672011-05-04 23:52:40 +00008473/**
8474 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008475 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008476 * @bp: driver handle
8477 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008478 */
8479static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8480{
8481 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008482 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8483 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8484 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8485}
8486
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008487/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008488 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008489 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008490 * @bp: driver handle
8491 * @magic_val: old value of 'magic' bit.
8492 *
8493 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008494 */
8495static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8496{
8497 u32 shmem;
8498 u32 validity_offset;
8499
Merav Sicron51c1a582012-03-18 10:33:38 +00008500 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008501
8502 /* Set `magic' bit in order to save MF config */
8503 if (!CHIP_IS_E1(bp))
8504 bnx2x_clp_reset_prep(bp, magic_val);
8505
8506 /* Get shmem offset */
8507 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8508 validity_offset = offsetof(struct shmem_region, validity_map[0]);
8509
8510 /* Clear validity map flags */
8511 if (shmem > 0)
8512 REG_WR(bp, shmem + validity_offset, 0);
8513}
8514
8515#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8516#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8517
Dmitry Kravkove8920672011-05-04 23:52:40 +00008518/**
8519 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008520 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008521 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008522 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008523static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008524{
8525 /* special handling for emulation and FPGA,
8526 wait 10 times longer */
8527 if (CHIP_REV_IS_SLOW(bp))
8528 msleep(MCP_ONE_TIMEOUT*10);
8529 else
8530 msleep(MCP_ONE_TIMEOUT);
8531}
8532
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008533/*
8534 * initializes bp->common.shmem_base and waits for validity signature to appear
8535 */
8536static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008537{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008538 int cnt = 0;
8539 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008540
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008541 do {
8542 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8543 if (bp->common.shmem_base) {
8544 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8545 if (val & SHR_MEM_VALIDITY_MB)
8546 return 0;
8547 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008548
8549 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008550
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008551 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008552
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008553 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008554
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008555 return -ENODEV;
8556}
8557
8558static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8559{
8560 int rc = bnx2x_init_shmem(bp);
8561
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008562 /* Restore the `magic' bit value */
8563 if (!CHIP_IS_E1(bp))
8564 bnx2x_clp_reset_done(bp, magic_val);
8565
8566 return rc;
8567}
8568
8569static void bnx2x_pxp_prep(struct bnx2x *bp)
8570{
8571 if (!CHIP_IS_E1(bp)) {
8572 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8573 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008574 mmiowb();
8575 }
8576}
8577
8578/*
8579 * Reset the whole chip except for:
8580 * - PCIE core
8581 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8582 * one reset bit)
8583 * - IGU
8584 * - MISC (including AEU)
8585 * - GRC
8586 * - RBCN, RBCP
8587 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008588static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008589{
8590 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008591 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008592
8593 /*
8594 * Bits that have to be set in reset_mask2 if we want to reset 'global'
8595 * (per chip) blocks.
8596 */
8597 global_bits2 =
8598 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
8599 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008600
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008601 /* Don't reset the following blocks */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008602 not_reset_mask1 =
8603 MISC_REGISTERS_RESET_REG_1_RST_HC |
8604 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
8605 MISC_REGISTERS_RESET_REG_1_RST_PXP;
8606
8607 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008608 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008609 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
8610 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
8611 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
8612 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
8613 MISC_REGISTERS_RESET_REG_2_RST_GRC |
8614 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008615 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
8616 MISC_REGISTERS_RESET_REG_2_RST_ATC |
8617 MISC_REGISTERS_RESET_REG_2_PGLC;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008618
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008619 /*
8620 * Keep the following blocks in reset:
8621 * - all xxMACs are handled by the bnx2x_link code.
8622 */
8623 stay_reset2 =
8624 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
8625 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
8626 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
8627 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
8628 MISC_REGISTERS_RESET_REG_2_UMAC0 |
8629 MISC_REGISTERS_RESET_REG_2_UMAC1 |
8630 MISC_REGISTERS_RESET_REG_2_XMAC |
8631 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
8632
8633 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008634 reset_mask1 = 0xffffffff;
8635
8636 if (CHIP_IS_E1(bp))
8637 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008638 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008639 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008640 else if (CHIP_IS_E2(bp))
8641 reset_mask2 = 0xfffff;
8642 else /* CHIP_IS_E3 */
8643 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008644
8645 /* Don't reset global blocks unless we need to */
8646 if (!global)
8647 reset_mask2 &= ~global_bits2;
8648
8649 /*
8650 * In case of attention in the QM, we need to reset PXP
8651 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
8652 * because otherwise QM reset would release 'close the gates' shortly
8653 * before resetting the PXP, then the PSWRQ would send a write
8654 * request to PGLUE. Then when PXP is reset, PGLUE would try to
8655 * read the payload data from PSWWR, but PSWWR would not
8656 * respond. The write queue in PGLUE would stuck, dmae commands
8657 * would not return. Therefore it's important to reset the second
8658 * reset register (containing the
8659 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
8660 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
8661 * bit).
8662 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008663 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
8664 reset_mask2 & (~not_reset_mask2));
8665
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008666 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
8667 reset_mask1 & (~not_reset_mask1));
8668
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008669 barrier();
8670 mmiowb();
8671
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008672 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
8673 reset_mask2 & (~stay_reset2));
8674
8675 barrier();
8676 mmiowb();
8677
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008678 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008679 mmiowb();
8680}
8681
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008682/**
8683 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
8684 * It should get cleared in no more than 1s.
8685 *
8686 * @bp: driver handle
8687 *
8688 * It should get cleared in no more than 1s. Returns 0 if
8689 * pending writes bit gets cleared.
8690 */
8691static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
8692{
8693 u32 cnt = 1000;
8694 u32 pend_bits = 0;
8695
8696 do {
8697 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
8698
8699 if (pend_bits == 0)
8700 break;
8701
8702 usleep_range(1000, 1000);
8703 } while (cnt-- > 0);
8704
8705 if (cnt <= 0) {
8706 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
8707 pend_bits);
8708 return -EBUSY;
8709 }
8710
8711 return 0;
8712}
8713
8714static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008715{
8716 int cnt = 1000;
8717 u32 val = 0;
8718 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
8719
8720
8721 /* Empty the Tetris buffer, wait for 1s */
8722 do {
8723 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
8724 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
8725 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
8726 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
8727 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
8728 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
8729 ((port_is_idle_0 & 0x1) == 0x1) &&
8730 ((port_is_idle_1 & 0x1) == 0x1) &&
8731 (pgl_exp_rom2 == 0xffffffff))
8732 break;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008733 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008734 } while (cnt-- > 0);
8735
8736 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008737 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
8738 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008739 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
8740 pgl_exp_rom2);
8741 return -EAGAIN;
8742 }
8743
8744 barrier();
8745
8746 /* Close gates #2, #3 and #4 */
8747 bnx2x_set_234_gates(bp, true);
8748
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008749 /* Poll for IGU VQs for 57712 and newer chips */
8750 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
8751 return -EAGAIN;
8752
8753
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008754 /* TBD: Indicate that "process kill" is in progress to MCP */
8755
8756 /* Clear "unprepared" bit */
8757 REG_WR(bp, MISC_REG_UNPREPARED, 0);
8758 barrier();
8759
8760 /* Make sure all is written to the chip before the reset */
8761 mmiowb();
8762
8763 /* Wait for 1ms to empty GLUE and PCI-E core queues,
8764 * PSWHST, GRC and PSWRD Tetris buffer.
8765 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008766 usleep_range(1000, 1000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008767
8768 /* Prepare to chip reset: */
8769 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008770 if (global)
8771 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008772
8773 /* PXP */
8774 bnx2x_pxp_prep(bp);
8775 barrier();
8776
8777 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008778 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008779 barrier();
8780
8781 /* Recover after reset: */
8782 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008783 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008784 return -EAGAIN;
8785
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008786 /* TBD: Add resetting the NO_MCP mode DB here */
8787
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008788 /* PXP */
8789 bnx2x_pxp_prep(bp);
8790
8791 /* Open the gates #2, #3 and #4 */
8792 bnx2x_set_234_gates(bp, false);
8793
8794 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
8795 * reset state, re-enable attentions. */
8796
8797 return 0;
8798}
8799
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008800int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008801{
8802 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008803 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00008804 u32 load_code;
8805
8806 /* if not going to reset MCP - load "fake" driver to reset HW while
8807 * driver is owner of the HW
8808 */
8809 if (!global && !BP_NOMCP(bp)) {
8810 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ, 0);
8811 if (!load_code) {
8812 BNX2X_ERR("MCP response failure, aborting\n");
8813 rc = -EAGAIN;
8814 goto exit_leader_reset;
8815 }
8816 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
8817 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
8818 BNX2X_ERR("MCP unexpected resp, aborting\n");
8819 rc = -EAGAIN;
8820 goto exit_leader_reset2;
8821 }
8822 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
8823 if (!load_code) {
8824 BNX2X_ERR("MCP response failure, aborting\n");
8825 rc = -EAGAIN;
8826 goto exit_leader_reset2;
8827 }
8828 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008829
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008830 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008831 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00008832 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
8833 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008834 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008835 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008836 }
8837
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008838 /*
8839 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
8840 * state.
8841 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008842 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008843 if (global)
8844 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008845
Ariel Elior95c6c6162012-01-26 06:01:52 +00008846exit_leader_reset2:
8847 /* unload "fake driver" if it was loaded */
8848 if (!global && !BP_NOMCP(bp)) {
8849 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
8850 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
8851 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008852exit_leader_reset:
8853 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008854 bnx2x_release_leader_lock(bp);
8855 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008856 return rc;
8857}
8858
Eric Dumazet1191cb82012-04-27 21:39:21 +00008859static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008860{
8861 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
8862
8863 /* Disconnect this device */
8864 netif_device_detach(bp->dev);
8865
8866 /*
8867 * Block ifup for all function on this engine until "process kill"
8868 * or power cycle.
8869 */
8870 bnx2x_set_reset_in_progress(bp);
8871
8872 /* Shut down the power */
8873 bnx2x_set_power_state(bp, PCI_D3hot);
8874
8875 bp->recovery_state = BNX2X_RECOVERY_FAILED;
8876
8877 smp_mb();
8878}
8879
8880/*
8881 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00008882 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008883 * will never be called when netif_running(bp->dev) is false.
8884 */
8885static void bnx2x_parity_recover(struct bnx2x *bp)
8886{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008887 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00008888 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00008889 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008890
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008891 DP(NETIF_MSG_HW, "Handling parity\n");
8892 while (1) {
8893 switch (bp->recovery_state) {
8894 case BNX2X_RECOVERY_INIT:
8895 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00008896 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
8897 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008898
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008899 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008900 if (bnx2x_trylock_leader_lock(bp)) {
8901 bnx2x_set_reset_in_progress(bp);
8902 /*
8903 * Check if there is a global attention and if
8904 * there was a global attention, set the global
8905 * reset bit.
8906 */
8907
8908 if (global)
8909 bnx2x_set_reset_global(bp);
8910
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008911 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008912 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008913
8914 /* Stop the driver */
8915 /* If interface has been removed - break */
8916 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY))
8917 return;
8918
8919 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008920
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008921 /* Ensure "is_leader", MCP command sequence and
8922 * "recovery_state" update values are seen on other
8923 * CPUs.
8924 */
8925 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008926 break;
8927
8928 case BNX2X_RECOVERY_WAIT:
8929 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
8930 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008931 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00008932 bool other_load_status =
8933 bnx2x_get_load_status(bp, other_engine);
8934 bool load_status =
8935 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008936 global = bnx2x_reset_is_global(bp);
8937
8938 /*
8939 * In case of a parity in a global block, let
8940 * the first leader that performs a
8941 * leader_reset() reset the global blocks in
8942 * order to clear global attentions. Otherwise
8943 * the the gates will remain closed for that
8944 * engine.
8945 */
Ariel Elior889b9af2012-01-26 06:01:51 +00008946 if (load_status ||
8947 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008948 /* Wait until all other functions get
8949 * down.
8950 */
Ariel Elior7be08a72011-07-14 08:31:19 +00008951 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008952 HZ/10);
8953 return;
8954 } else {
8955 /* If all other functions got down -
8956 * try to bring the chip back to
8957 * normal. In any case it's an exit
8958 * point for a leader.
8959 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008960 if (bnx2x_leader_reset(bp)) {
8961 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008962 return;
8963 }
8964
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008965 /* If we are here, means that the
8966 * leader has succeeded and doesn't
8967 * want to be a leader any more. Try
8968 * to continue as a none-leader.
8969 */
8970 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008971 }
8972 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008973 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008974 /* Try to get a LEADER_LOCK HW lock as
8975 * long as a former leader may have
8976 * been unloaded by the user or
8977 * released a leadership by another
8978 * reason.
8979 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008980 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008981 /* I'm a leader now! Restart a
8982 * switch case.
8983 */
8984 bp->is_leader = 1;
8985 break;
8986 }
8987
Ariel Elior7be08a72011-07-14 08:31:19 +00008988 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008989 HZ/10);
8990 return;
8991
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008992 } else {
8993 /*
8994 * If there was a global attention, wait
8995 * for it to be cleared.
8996 */
8997 if (bnx2x_reset_is_global(bp)) {
8998 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00008999 &bp->sp_rtnl_task,
9000 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009001 return;
9002 }
9003
Ariel Elior7a752992012-01-26 06:01:53 +00009004 error_recovered =
9005 bp->eth_stats.recoverable_error;
9006 error_unrecovered =
9007 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009008 bp->recovery_state =
9009 BNX2X_RECOVERY_NIC_LOADING;
9010 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009011 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009012 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009013 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009014 /* Disconnect this device */
9015 netif_device_detach(bp->dev);
9016 /* Shut down the power */
9017 bnx2x_set_power_state(
9018 bp, PCI_D3hot);
9019 smp_mb();
9020 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009021 bp->recovery_state =
9022 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009023 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009024 smp_mb();
9025 }
Ariel Elior7a752992012-01-26 06:01:53 +00009026 bp->eth_stats.recoverable_error =
9027 error_recovered;
9028 bp->eth_stats.unrecoverable_error =
9029 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009030
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009031 return;
9032 }
9033 }
9034 default:
9035 return;
9036 }
9037 }
9038}
9039
Michal Schmidt56ad3152012-02-16 02:38:48 +00009040static int bnx2x_close(struct net_device *dev);
9041
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009042/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9043 * scheduled on a general queue in order to prevent a dead lock.
9044 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009045static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009046{
Ariel Elior7be08a72011-07-14 08:31:19 +00009047 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009048
9049 rtnl_lock();
9050
9051 if (!netif_running(bp->dev))
Ariel Elior7be08a72011-07-14 08:31:19 +00009052 goto sp_rtnl_exit;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009053
Ariel Elior7be08a72011-07-14 08:31:19 +00009054 /* if stop on error is defined no recovery flows should be executed */
9055#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009056 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
Ariel Elior7be08a72011-07-14 08:31:19 +00009057 "you will need to reboot when done\n");
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009058 goto sp_rtnl_not_reset;
Ariel Elior7be08a72011-07-14 08:31:19 +00009059#endif
9060
9061 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
9062 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009063 * Clear all pending SP commands as we are going to reset the
9064 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009065 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009066 bp->sp_rtnl_state = 0;
9067 smp_mb();
9068
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009069 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009070
9071 goto sp_rtnl_exit;
9072 }
9073
9074 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
9075 /*
9076 * Clear all pending SP commands as we are going to reset the
9077 * function anyway.
9078 */
9079 bp->sp_rtnl_state = 0;
9080 smp_mb();
9081
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009082 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9083 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009084
9085 goto sp_rtnl_exit;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009086 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009087#ifdef BNX2X_STOP_ON_ERROR
9088sp_rtnl_not_reset:
9089#endif
9090 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9091 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009092 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9093 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009094 /*
9095 * in case of fan failure we need to reset id if the "stop on error"
9096 * debug flag is set, since we trying to prevent permanent overheating
9097 * damage
9098 */
9099 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009100 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009101 netif_device_detach(bp->dev);
9102 bnx2x_close(bp->dev);
9103 }
9104
Ariel Elior7be08a72011-07-14 08:31:19 +00009105sp_rtnl_exit:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009106 rtnl_unlock();
9107}
9108
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009109/* end of nic load/unload */
9110
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009111static void bnx2x_period_task(struct work_struct *work)
9112{
9113 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9114
9115 if (!netif_running(bp->dev))
9116 goto period_task_exit;
9117
9118 if (CHIP_REV_IS_SLOW(bp)) {
9119 BNX2X_ERR("period task called on emulation, ignoring\n");
9120 goto period_task_exit;
9121 }
9122
9123 bnx2x_acquire_phy_lock(bp);
9124 /*
9125 * The barrier is needed to ensure the ordering between the writing to
9126 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9127 * the reading here.
9128 */
9129 smp_mb();
9130 if (bp->port.pmf) {
9131 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9132
9133 /* Re-queue task in 1 sec */
9134 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9135 }
9136
9137 bnx2x_release_phy_lock(bp);
9138period_task_exit:
9139 return;
9140}
9141
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009142/*
9143 * Init service functions
9144 */
9145
stephen hemminger8d962862010-10-21 07:50:56 +00009146static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009147{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009148 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9149 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9150 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009151}
9152
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009153static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009154{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009155 u32 reg = bnx2x_get_pretend_reg(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009156
9157 /* Flush all outstanding writes */
9158 mmiowb();
9159
9160 /* Pretend to be function 0 */
9161 REG_WR(bp, reg, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009162 REG_RD(bp, reg); /* Flush the GRC transaction (in the chip) */
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009163
9164 /* From now we are in the "like-E1" mode */
9165 bnx2x_int_disable(bp);
9166
9167 /* Flush all outstanding writes */
9168 mmiowb();
9169
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009170 /* Restore the original function */
9171 REG_WR(bp, reg, BP_ABS_FUNC(bp));
9172 REG_RD(bp, reg);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009173}
9174
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009175static inline void bnx2x_undi_int_disable(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009176{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009177 if (CHIP_IS_E1(bp))
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009178 bnx2x_int_disable(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009179 else
9180 bnx2x_undi_int_disable_e1h(bp);
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009181}
9182
Yuval Mintz452427b2012-03-26 20:47:07 +00009183static void __devinit bnx2x_prev_unload_close_mac(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009184{
Yuval Mintz452427b2012-03-26 20:47:07 +00009185 u32 val, base_addr, offset, mask, reset_reg;
9186 bool mac_stopped = false;
9187 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009188
Yuval Mintz452427b2012-03-26 20:47:07 +00009189 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009190
Yuval Mintz452427b2012-03-26 20:47:07 +00009191 if (!CHIP_IS_E3(bp)) {
9192 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9193 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9194 if ((mask & reset_reg) && val) {
9195 u32 wb_data[2];
9196 BNX2X_DEV_INFO("Disable bmac Rx\n");
9197 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9198 : NIG_REG_INGRESS_BMAC0_MEM;
9199 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9200 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009201
Yuval Mintz452427b2012-03-26 20:47:07 +00009202 /*
9203 * use rd/wr since we cannot use dmae. This is safe
9204 * since MCP won't access the bus due to the request
9205 * to unload, and no function on the path can be
9206 * loaded at this time.
9207 */
9208 wb_data[0] = REG_RD(bp, base_addr + offset);
9209 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
9210 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
9211 REG_WR(bp, base_addr + offset, wb_data[0]);
9212 REG_WR(bp, base_addr + offset + 0x4, wb_data[1]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009213
Yuval Mintz452427b2012-03-26 20:47:07 +00009214 }
9215 BNX2X_DEV_INFO("Disable emac Rx\n");
9216 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4, 0);
Eilon Greensteinb4661732009-01-14 06:43:56 +00009217
Yuval Mintz452427b2012-03-26 20:47:07 +00009218 mac_stopped = true;
9219 } else {
9220 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9221 BNX2X_DEV_INFO("Disable xmac Rx\n");
9222 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9223 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9224 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9225 val & ~(1 << 1));
9226 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9227 val | (1 << 1));
9228 REG_WR(bp, base_addr + XMAC_REG_CTRL, 0);
9229 mac_stopped = true;
9230 }
9231 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9232 if (mask & reset_reg) {
9233 BNX2X_DEV_INFO("Disable umac Rx\n");
9234 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
9235 REG_WR(bp, base_addr + UMAC_REG_COMMAND_CONFIG, 0);
9236 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009237 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009238 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009239
Yuval Mintz452427b2012-03-26 20:47:07 +00009240 if (mac_stopped)
9241 msleep(20);
9242
9243}
9244
9245#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9246#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9247#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9248#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9249
9250static void __devinit bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port,
9251 u8 inc)
9252{
9253 u16 rcq, bd;
9254 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9255
9256 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9257 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9258
9259 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9260 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9261
9262 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9263 port, bd, rcq);
9264}
9265
9266static int __devinit bnx2x_prev_mcp_done(struct bnx2x *bp)
9267{
9268 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9269 if (!rc) {
9270 BNX2X_ERR("MCP response failure, aborting\n");
9271 return -EBUSY;
9272 }
9273
9274 return 0;
9275}
9276
9277static bool __devinit bnx2x_prev_is_path_marked(struct bnx2x *bp)
9278{
9279 struct bnx2x_prev_path_list *tmp_list;
9280 int rc = false;
9281
9282 if (down_trylock(&bnx2x_prev_sem))
9283 return false;
9284
9285 list_for_each_entry(tmp_list, &bnx2x_prev_list, list) {
9286 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9287 bp->pdev->bus->number == tmp_list->bus &&
9288 BP_PATH(bp) == tmp_list->path) {
9289 rc = true;
9290 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9291 BP_PATH(bp));
9292 break;
9293 }
9294 }
9295
9296 up(&bnx2x_prev_sem);
9297
9298 return rc;
9299}
9300
9301static int __devinit bnx2x_prev_mark_path(struct bnx2x *bp)
9302{
9303 struct bnx2x_prev_path_list *tmp_list;
9304 int rc;
9305
9306 tmp_list = (struct bnx2x_prev_path_list *)
9307 kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
9308 if (!tmp_list) {
9309 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
9310 return -ENOMEM;
9311 }
9312
9313 tmp_list->bus = bp->pdev->bus->number;
9314 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
9315 tmp_list->path = BP_PATH(bp);
9316
9317 rc = down_interruptible(&bnx2x_prev_sem);
9318 if (rc) {
9319 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9320 kfree(tmp_list);
9321 } else {
9322 BNX2X_DEV_INFO("Marked path [%d] - finished previous unload\n",
9323 BP_PATH(bp));
9324 list_add(&tmp_list->list, &bnx2x_prev_list);
9325 up(&bnx2x_prev_sem);
9326 }
9327
9328 return rc;
9329}
9330
9331static bool __devinit bnx2x_can_flr(struct bnx2x *bp)
9332{
9333 int pos;
9334 u32 cap;
9335 struct pci_dev *dev = bp->pdev;
9336
9337 pos = pci_pcie_cap(dev);
9338 if (!pos)
9339 return false;
9340
9341 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
9342 if (!(cap & PCI_EXP_DEVCAP_FLR))
9343 return false;
9344
9345 return true;
9346}
9347
9348static int __devinit bnx2x_do_flr(struct bnx2x *bp)
9349{
9350 int i, pos;
9351 u16 status;
9352 struct pci_dev *dev = bp->pdev;
9353
9354 /* probe the capability first */
9355 if (bnx2x_can_flr(bp))
9356 return -ENOTTY;
9357
9358 pos = pci_pcie_cap(dev);
9359 if (!pos)
9360 return -ENOTTY;
9361
9362 /* Wait for Transaction Pending bit clean */
9363 for (i = 0; i < 4; i++) {
9364 if (i)
9365 msleep((1 << (i - 1)) * 100);
9366
9367 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
9368 if (!(status & PCI_EXP_DEVSTA_TRPND))
9369 goto clear;
9370 }
9371
9372 dev_err(&dev->dev,
9373 "transaction is not cleared; proceeding with reset anyway\n");
9374
9375clear:
9376 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
9377 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
9378 bp->common.bc_ver);
9379 return -EINVAL;
9380 }
9381
9382 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
9383
9384 return 0;
9385}
9386
9387static int __devinit bnx2x_prev_unload_uncommon(struct bnx2x *bp)
9388{
9389 int rc;
9390
9391 BNX2X_DEV_INFO("Uncommon unload Flow\n");
9392
9393 /* Test if previous unload process was already finished for this path */
9394 if (bnx2x_prev_is_path_marked(bp))
9395 return bnx2x_prev_mcp_done(bp);
9396
9397 /* If function has FLR capabilities, and existing FW version matches
9398 * the one required, then FLR will be sufficient to clean any residue
9399 * left by previous driver
9400 */
9401 if (bnx2x_test_firmware_version(bp, false) && bnx2x_can_flr(bp))
9402 return bnx2x_do_flr(bp);
9403
9404 /* Close the MCP request, return failure*/
9405 rc = bnx2x_prev_mcp_done(bp);
9406 if (!rc)
9407 rc = BNX2X_PREV_WAIT_NEEDED;
9408
9409 return rc;
9410}
9411
9412static int __devinit bnx2x_prev_unload_common(struct bnx2x *bp)
9413{
9414 u32 reset_reg, tmp_reg = 0, rc;
9415 /* It is possible a previous function received 'common' answer,
9416 * but hasn't loaded yet, therefore creating a scenario of
9417 * multiple functions receiving 'common' on the same path.
9418 */
9419 BNX2X_DEV_INFO("Common unload Flow\n");
9420
9421 if (bnx2x_prev_is_path_marked(bp))
9422 return bnx2x_prev_mcp_done(bp);
9423
9424 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9425
9426 /* Reset should be performed after BRB is emptied */
9427 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
9428 u32 timer_count = 1000;
9429 bool prev_undi = false;
9430
9431 /* Close the MAC Rx to prevent BRB from filling up */
9432 bnx2x_prev_unload_close_mac(bp);
9433
9434 /* Check if the UNDI driver was previously loaded
9435 * UNDI driver initializes CID offset for normal bell to 0x7
9436 */
9437 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9438 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
9439 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9440 if (tmp_reg == 0x7) {
9441 BNX2X_DEV_INFO("UNDI previously loaded\n");
9442 prev_undi = true;
9443 /* clear the UNDI indication */
9444 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
9445 }
9446 }
9447 /* wait until BRB is empty */
9448 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9449 while (timer_count) {
9450 u32 prev_brb = tmp_reg;
9451
9452 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9453 if (!tmp_reg)
9454 break;
9455
9456 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
9457
9458 /* reset timer as long as BRB actually gets emptied */
9459 if (prev_brb > tmp_reg)
9460 timer_count = 1000;
9461 else
9462 timer_count--;
9463
9464 /* If UNDI resides in memory, manually increment it */
9465 if (prev_undi)
9466 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
9467
9468 udelay(10);
9469 }
9470
9471 if (!timer_count)
9472 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
9473
9474 }
9475
9476 /* No packets are in the pipeline, path is ready for reset */
9477 bnx2x_reset_common(bp);
9478
9479 rc = bnx2x_prev_mark_path(bp);
9480 if (rc) {
9481 bnx2x_prev_mcp_done(bp);
9482 return rc;
9483 }
9484
9485 return bnx2x_prev_mcp_done(bp);
9486}
9487
9488static int __devinit bnx2x_prev_unload(struct bnx2x *bp)
9489{
9490 int time_counter = 10;
9491 u32 rc, fw, hw_lock_reg, hw_lock_val;
9492 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
9493
9494 /* Release previously held locks */
9495 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
9496 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
9497 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
9498
9499 hw_lock_val = (REG_RD(bp, hw_lock_reg));
9500 if (hw_lock_val) {
9501 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
9502 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
9503 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
9504 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
9505 }
9506
9507 BNX2X_DEV_INFO("Release Previously held hw lock\n");
9508 REG_WR(bp, hw_lock_reg, 0xffffffff);
9509 } else
9510 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
9511
9512 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
9513 BNX2X_DEV_INFO("Release previously held alr\n");
9514 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
9515 }
9516
9517
9518 do {
9519 /* Lock MCP using an unload request */
9520 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
9521 if (!fw) {
9522 BNX2X_ERR("MCP response failure, aborting\n");
9523 rc = -EBUSY;
9524 break;
9525 }
9526
9527 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON) {
9528 rc = bnx2x_prev_unload_common(bp);
9529 break;
9530 }
9531
9532 /* non-common reply from MCP night require looping */
9533 rc = bnx2x_prev_unload_uncommon(bp);
9534 if (rc != BNX2X_PREV_WAIT_NEEDED)
9535 break;
9536
9537 msleep(20);
9538 } while (--time_counter);
9539
9540 if (!time_counter || rc) {
9541 BNX2X_ERR("Failed unloading previous driver, aborting\n");
9542 rc = -EBUSY;
9543 }
9544
9545 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
9546
9547 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009548}
9549
9550static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
9551{
Barak Witkowski1d187b32011-12-05 22:41:50 +00009552 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009553 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009554
9555 /* Get the chip revision id and number. */
9556 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
9557 val = REG_RD(bp, MISC_REG_CHIP_NUM);
9558 id = ((val & 0xffff) << 16);
9559 val = REG_RD(bp, MISC_REG_CHIP_REV);
9560 id |= ((val & 0xf) << 12);
9561 val = REG_RD(bp, MISC_REG_CHIP_METAL);
9562 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00009563 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009564 id |= (val & 0xf);
9565 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009566
Barak Witkowski7e8e02d2012-04-03 18:41:28 +00009567 /* force 57811 according to MISC register */
9568 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
9569 if (CHIP_IS_57810(bp))
9570 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
9571 (bp->common.chip_id & 0x0000FFFF);
9572 else if (CHIP_IS_57810_MF(bp))
9573 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
9574 (bp->common.chip_id & 0x0000FFFF);
9575 bp->common.chip_id |= 0x1;
9576 }
9577
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009578 /* Set doorbell size */
9579 bp->db_size = (1 << BNX2X_DB_SHIFT);
9580
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009581 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009582 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
9583 if ((val & 1) == 0)
9584 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
9585 else
9586 val = (val >> 1) & 1;
9587 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
9588 "2_PORT_MODE");
9589 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
9590 CHIP_2_PORT_MODE;
9591
9592 if (CHIP_MODE_IS_4_PORT(bp))
9593 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
9594 else
9595 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
9596 } else {
9597 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
9598 bp->pfid = bp->pf_num; /* 0..7 */
9599 }
9600
Merav Sicron51c1a582012-03-18 10:33:38 +00009601 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
9602
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009603 bp->link_params.chip_id = bp->common.chip_id;
9604 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009605
Eilon Greenstein1c063282009-02-12 08:36:43 +00009606 val = (REG_RD(bp, 0x2874) & 0x55);
9607 if ((bp->common.chip_id & 0x1) ||
9608 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
9609 bp->flags |= ONE_PORT_FLAG;
9610 BNX2X_DEV_INFO("single port device\n");
9611 }
9612
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009613 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00009614 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009615 (val & MCPR_NVM_CFG4_FLASH_SIZE));
9616 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
9617 bp->common.flash_size, bp->common.flash_size);
9618
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009619 bnx2x_init_shmem(bp);
9620
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009621
9622
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009623 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
9624 MISC_REG_GENERIC_CR_1 :
9625 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009626
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009627 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009628 bp->link_params.shmem2_base = bp->common.shmem2_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00009629 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
9630 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009631
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009632 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009633 BNX2X_DEV_INFO("MCP not active\n");
9634 bp->flags |= NO_MCP_FLAG;
9635 return;
9636 }
9637
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009638 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00009639 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009640
9641 bp->link_params.hw_led_mode = ((bp->common.hw_config &
9642 SHARED_HW_CFG_LED_MODE_MASK) >>
9643 SHARED_HW_CFG_LED_MODE_SHIFT);
9644
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00009645 bp->link_params.feature_config_flags = 0;
9646 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
9647 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
9648 bp->link_params.feature_config_flags |=
9649 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9650 else
9651 bp->link_params.feature_config_flags &=
9652 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
9653
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009654 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
9655 bp->common.bc_ver = val;
9656 BNX2X_DEV_INFO("bc_ver %X\n", val);
9657 if (val < BNX2X_BC_VER) {
9658 /* for now only warn
9659 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +00009660 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
9661 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009662 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009663 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009664 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009665 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
9666
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009667 bp->link_params.feature_config_flags |=
9668 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
9669 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +00009670 bp->link_params.feature_config_flags |=
9671 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
9672 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +00009673 bp->link_params.feature_config_flags |=
9674 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
9675 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Barak Witkowski0e898dd2011-12-05 21:52:22 +00009676 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
9677 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +00009678
Barak Witkowski1d187b32011-12-05 22:41:50 +00009679 boot_mode = SHMEM_RD(bp,
9680 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
9681 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
9682 switch (boot_mode) {
9683 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
9684 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
9685 break;
9686 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
9687 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
9688 break;
9689 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
9690 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
9691 break;
9692 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
9693 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
9694 break;
9695 }
9696
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +00009697 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
9698 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
9699
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07009700 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00009701 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009702
9703 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
9704 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
9705 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
9706 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
9707
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00009708 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
9709 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009710}
9711
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009712#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
9713#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
9714
9715static void __devinit bnx2x_get_igu_cam_info(struct bnx2x *bp)
9716{
9717 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009718 int igu_sb_id;
9719 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +00009720 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009721
9722 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009723 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04009724 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009725 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009726 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
9727 FP_SB_MAX_E1x;
9728
9729 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
9730 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
9731
9732 return;
9733 }
9734
9735 /* IGU in normal mode - read CAM */
9736 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
9737 igu_sb_id++) {
9738 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
9739 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
9740 continue;
9741 fid = IGU_FID(val);
9742 if ((fid & IGU_FID_ENCODE_IS_PF)) {
9743 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
9744 continue;
9745 if (IGU_VEC(val) == 0)
9746 /* default status block */
9747 bp->igu_dsb_id = igu_sb_id;
9748 else {
9749 if (bp->igu_base_sb == 0xff)
9750 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +00009751 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009752 }
9753 }
9754 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009755
Ariel Elior6383c0b2011-07-14 08:31:57 +00009756#ifdef CONFIG_PCI_MSI
9757 /*
9758 * It's expected that number of CAM entries for this functions is equal
9759 * to the number evaluated based on the MSI-X table size. We want a
9760 * harsh warning if these values are different!
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009761 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00009762 WARN_ON(bp->igu_sb_cnt != igu_sb_cnt);
9763#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009764
Ariel Elior6383c0b2011-07-14 08:31:57 +00009765 if (igu_sb_cnt == 0)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009766 BNX2X_ERR("CAM configuration error\n");
9767}
9768
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009769static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
9770 u32 switch_cfg)
9771{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009772 int cfg_size = 0, idx, port = BP_PORT(bp);
9773
9774 /* Aggregation of supported attributes of all external phys */
9775 bp->port.supported[0] = 0;
9776 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009777 switch (bp->link_params.num_phys) {
9778 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009779 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
9780 cfg_size = 1;
9781 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009782 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009783 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
9784 cfg_size = 1;
9785 break;
9786 case 3:
9787 if (bp->link_params.multi_phy_config &
9788 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
9789 bp->port.supported[1] =
9790 bp->link_params.phy[EXT_PHY1].supported;
9791 bp->port.supported[0] =
9792 bp->link_params.phy[EXT_PHY2].supported;
9793 } else {
9794 bp->port.supported[0] =
9795 bp->link_params.phy[EXT_PHY1].supported;
9796 bp->port.supported[1] =
9797 bp->link_params.phy[EXT_PHY2].supported;
9798 }
9799 cfg_size = 2;
9800 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009801 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009802
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009803 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009804 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00009805 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009806 dev_info.port_hw_config[port].external_phy_config),
9807 SHMEM_RD(bp,
9808 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009809 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009810 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009811
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009812 if (CHIP_IS_E3(bp))
9813 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
9814 else {
9815 switch (switch_cfg) {
9816 case SWITCH_CFG_1G:
9817 bp->port.phy_addr = REG_RD(
9818 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
9819 break;
9820 case SWITCH_CFG_10G:
9821 bp->port.phy_addr = REG_RD(
9822 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
9823 break;
9824 default:
9825 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
9826 bp->port.link_config[0]);
9827 return;
9828 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009829 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009830 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009831 /* mask what we support according to speed_cap_mask per configuration */
9832 for (idx = 0; idx < cfg_size; idx++) {
9833 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009834 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009835 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009836
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009837 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009838 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009839 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009840
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009841 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009842 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009843 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009844
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009845 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009846 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009847 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009848
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009849 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009850 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009851 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009852 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009853
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009854 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009855 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009856 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009857
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009858 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009859 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009860 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009861
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009862 }
9863
9864 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
9865 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009866}
9867
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009868static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009869{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009870 u32 link_config, idx, cfg_size = 0;
9871 bp->port.advertising[0] = 0;
9872 bp->port.advertising[1] = 0;
9873 switch (bp->link_params.num_phys) {
9874 case 1:
9875 case 2:
9876 cfg_size = 1;
9877 break;
9878 case 3:
9879 cfg_size = 2;
9880 break;
9881 }
9882 for (idx = 0; idx < cfg_size; idx++) {
9883 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
9884 link_config = bp->port.link_config[idx];
9885 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009886 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009887 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
9888 bp->link_params.req_line_speed[idx] =
9889 SPEED_AUTO_NEG;
9890 bp->port.advertising[idx] |=
9891 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +00009892 if (bp->link_params.phy[EXT_PHY1].type ==
9893 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
9894 bp->port.advertising[idx] |=
9895 (SUPPORTED_100baseT_Half |
9896 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009897 } else {
9898 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009899 bp->link_params.req_line_speed[idx] =
9900 SPEED_10000;
9901 bp->port.advertising[idx] |=
9902 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009903 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009904 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009905 }
9906 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009907
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009908 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009909 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
9910 bp->link_params.req_line_speed[idx] =
9911 SPEED_10;
9912 bp->port.advertising[idx] |=
9913 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009914 ADVERTISED_TP);
9915 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009916 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009917 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009918 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009919 return;
9920 }
9921 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009922
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009923 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009924 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
9925 bp->link_params.req_line_speed[idx] =
9926 SPEED_10;
9927 bp->link_params.req_duplex[idx] =
9928 DUPLEX_HALF;
9929 bp->port.advertising[idx] |=
9930 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009931 ADVERTISED_TP);
9932 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009933 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009934 link_config,
9935 bp->link_params.speed_cap_mask[idx]);
9936 return;
9937 }
9938 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009939
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009940 case PORT_FEATURE_LINK_SPEED_100M_FULL:
9941 if (bp->port.supported[idx] &
9942 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009943 bp->link_params.req_line_speed[idx] =
9944 SPEED_100;
9945 bp->port.advertising[idx] |=
9946 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009947 ADVERTISED_TP);
9948 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009949 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009950 link_config,
9951 bp->link_params.speed_cap_mask[idx]);
9952 return;
9953 }
9954 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009955
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009956 case PORT_FEATURE_LINK_SPEED_100M_HALF:
9957 if (bp->port.supported[idx] &
9958 SUPPORTED_100baseT_Half) {
9959 bp->link_params.req_line_speed[idx] =
9960 SPEED_100;
9961 bp->link_params.req_duplex[idx] =
9962 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009963 bp->port.advertising[idx] |=
9964 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009965 ADVERTISED_TP);
9966 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009967 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009968 link_config,
9969 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009970 return;
9971 }
9972 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009973
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009974 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009975 if (bp->port.supported[idx] &
9976 SUPPORTED_1000baseT_Full) {
9977 bp->link_params.req_line_speed[idx] =
9978 SPEED_1000;
9979 bp->port.advertising[idx] |=
9980 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009981 ADVERTISED_TP);
9982 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009983 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009984 link_config,
9985 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009986 return;
9987 }
9988 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009989
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009990 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009991 if (bp->port.supported[idx] &
9992 SUPPORTED_2500baseX_Full) {
9993 bp->link_params.req_line_speed[idx] =
9994 SPEED_2500;
9995 bp->port.advertising[idx] |=
9996 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009997 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009998 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00009999 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010000 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010001 bp->link_params.speed_cap_mask[idx]);
10002 return;
10003 }
10004 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010005
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010006 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010007 if (bp->port.supported[idx] &
10008 SUPPORTED_10000baseT_Full) {
10009 bp->link_params.req_line_speed[idx] =
10010 SPEED_10000;
10011 bp->port.advertising[idx] |=
10012 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010013 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010014 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010015 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010016 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010017 bp->link_params.speed_cap_mask[idx]);
10018 return;
10019 }
10020 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010021 case PORT_FEATURE_LINK_SPEED_20G:
10022 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010023
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010024 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010025 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000010026 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010027 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010028 bp->link_params.req_line_speed[idx] =
10029 SPEED_AUTO_NEG;
10030 bp->port.advertising[idx] =
10031 bp->port.supported[idx];
10032 break;
10033 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010034
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010035 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010036 PORT_FEATURE_FLOW_CONTROL_MASK);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010037 if ((bp->link_params.req_flow_ctrl[idx] ==
10038 BNX2X_FLOW_CTRL_AUTO) &&
10039 !(bp->port.supported[idx] & SUPPORTED_Autoneg)) {
10040 bp->link_params.req_flow_ctrl[idx] =
10041 BNX2X_FLOW_CTRL_NONE;
10042 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010043
Merav Sicron51c1a582012-03-18 10:33:38 +000010044 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010045 bp->link_params.req_line_speed[idx],
10046 bp->link_params.req_duplex[idx],
10047 bp->link_params.req_flow_ctrl[idx],
10048 bp->port.advertising[idx]);
10049 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010050}
10051
Michael Chane665bfd2009-10-10 13:46:54 +000010052static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
10053{
10054 mac_hi = cpu_to_be16(mac_hi);
10055 mac_lo = cpu_to_be32(mac_lo);
10056 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
10057 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
10058}
10059
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010060static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010061{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010062 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000010063 u32 config;
Joe Perches6f38ad92010-11-14 17:04:31 +000010064 u32 ext_phy_type, ext_phy_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010065
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010066 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010067 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010068
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010069 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010070 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010071
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010072 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010073 SHMEM_RD(bp,
10074 dev_info.port_hw_config[port].speed_capability_mask);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010075 bp->link_params.speed_cap_mask[1] =
10076 SHMEM_RD(bp,
10077 dev_info.port_hw_config[port].speed_capability_mask2);
10078 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010079 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10080
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010081 bp->port.link_config[1] =
10082 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010083
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010084 bp->link_params.multi_phy_config =
10085 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010086 /* If the device is capable of WoL, set the default state according
10087 * to the HW
10088 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010089 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010090 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10091 (config & PORT_FEATURE_WOL_ENABLED));
10092
Merav Sicron51c1a582012-03-18 10:33:38 +000010093 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010094 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010095 bp->link_params.speed_cap_mask[0],
10096 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010097
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010098 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010099 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010100 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010101 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010102
10103 bnx2x_link_settings_requested(bp);
10104
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010105 /*
10106 * If connected directly, work with the internal PHY, otherwise, work
10107 * with the external PHY
10108 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010109 ext_phy_config =
10110 SHMEM_RD(bp,
10111 dev_info.port_hw_config[port].external_phy_config);
10112 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010113 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010114 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010115
10116 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10117 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10118 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010119 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000010120
10121 /*
10122 * Check if hw lock is required to access MDC/MDIO bus to the PHY(s)
10123 * In MF mode, it is set to cover self test cases
10124 */
10125 if (IS_MF(bp))
10126 bp->port.need_hw_lock = 1;
10127 else
10128 bp->port.need_hw_lock = bnx2x_hw_lock_required(bp,
10129 bp->common.shmem_base,
10130 bp->common.shmem2_base);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010131}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010132
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010133void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010134{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010135 u32 no_flags = NO_ISCSI_FLAG;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010136#ifdef BCM_CNIC
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010137 int port = BP_PORT(bp);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010138
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010139 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010140 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010141
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010142 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010143 bp->cnic_eth_dev.max_iscsi_conn =
10144 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10145 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10146
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010147 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10148 bp->cnic_eth_dev.max_iscsi_conn);
10149
10150 /*
10151 * If maximum allowed number of connections is zero -
10152 * disable the feature.
10153 */
10154 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010155 bp->flags |= no_flags;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010156#else
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010157 bp->flags |= no_flags;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010158#endif
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010159}
10160
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010161#ifdef BCM_CNIC
10162static void __devinit bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
10163{
10164 /* Port info */
10165 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10166 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
10167 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10168 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
10169
10170 /* Node info */
10171 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10172 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
10173 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10174 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
10175}
10176#endif
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010177static void __devinit bnx2x_get_fcoe_info(struct bnx2x *bp)
10178{
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010179#ifdef BCM_CNIC
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010180 int port = BP_PORT(bp);
10181 int func = BP_ABS_FUNC(bp);
10182
10183 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
10184 drv_lic_key[port].max_fcoe_conn);
10185
10186 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010187 bp->cnic_eth_dev.max_fcoe_conn =
10188 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
10189 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
10190
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010191 /* Read the WWN: */
10192 if (!IS_MF(bp)) {
10193 /* Port info */
10194 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10195 SHMEM_RD(bp,
10196 dev_info.port_hw_config[port].
10197 fcoe_wwn_port_name_upper);
10198 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10199 SHMEM_RD(bp,
10200 dev_info.port_hw_config[port].
10201 fcoe_wwn_port_name_lower);
10202
10203 /* Node info */
10204 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10205 SHMEM_RD(bp,
10206 dev_info.port_hw_config[port].
10207 fcoe_wwn_node_name_upper);
10208 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10209 SHMEM_RD(bp,
10210 dev_info.port_hw_config[port].
10211 fcoe_wwn_node_name_lower);
10212 } else if (!IS_MF_SD(bp)) {
10213 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10214
10215 /*
10216 * Read the WWN info only if the FCoE feature is enabled for
10217 * this function.
10218 */
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010219 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
10220 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010221
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010222 } else if (IS_MF_FCOE_SD(bp))
10223 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010224
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010225 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010226
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010227 /*
10228 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010229 * disable the feature.
10230 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010231 if (!bp->cnic_eth_dev.max_fcoe_conn)
10232 bp->flags |= NO_FCOE_FLAG;
Dmitry Kravkov7185bb32011-12-08 08:04:07 +000010233#else
10234 bp->flags |= NO_FCOE_FLAG;
10235#endif
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010236}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010237
10238static void __devinit bnx2x_get_cnic_info(struct bnx2x *bp)
10239{
10240 /*
10241 * iSCSI may be dynamically disabled but reading
10242 * info here we will decrease memory usage by driver
10243 * if the feature is disabled for good
10244 */
10245 bnx2x_get_iscsi_info(bp);
10246 bnx2x_get_fcoe_info(bp);
10247}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010248
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010249static void __devinit bnx2x_get_mac_hwinfo(struct bnx2x *bp)
10250{
10251 u32 val, val2;
10252 int func = BP_ABS_FUNC(bp);
10253 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010254#ifdef BCM_CNIC
10255 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
10256 u8 *fip_mac = bp->fip_mac;
10257#endif
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010258
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010259 /* Zero primary MAC configuration */
10260 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10261
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010262 if (BP_NOMCP(bp)) {
10263 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000010264 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010265 } else if (IS_MF(bp)) {
10266 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
10267 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
10268 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
10269 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
10270 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10271
10272#ifdef BCM_CNIC
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010273 /*
10274 * iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010275 * FCoE MAC then the appropriate feature should be disabled.
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010276 *
10277 * In non SD mode features configuration comes from
10278 * struct func_ext_config.
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010279 */
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010280 if (!IS_MF_SD(bp)) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010281 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10282 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
10283 val2 = MF_CFG_RD(bp, func_ext_config[func].
10284 iscsi_mac_addr_upper);
10285 val = MF_CFG_RD(bp, func_ext_config[func].
10286 iscsi_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010287 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Joe Perches0f9dad12011-08-14 12:16:19 +000010288 BNX2X_DEV_INFO("Read iSCSI MAC: %pM\n",
10289 iscsi_mac);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010290 } else
10291 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10292
10293 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
10294 val2 = MF_CFG_RD(bp, func_ext_config[func].
10295 fcoe_mac_addr_upper);
10296 val = MF_CFG_RD(bp, func_ext_config[func].
10297 fcoe_mac_addr_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010298 bnx2x_set_mac_buf(fip_mac, val, val2);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010299 BNX2X_DEV_INFO("Read FCoE L2 MAC: %pM\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000010300 fip_mac);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010301
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010302 } else
10303 bp->flags |= NO_FCOE_FLAG;
Barak Witkowskia3348722012-04-23 03:04:46 +000010304
10305 bp->mf_ext_config = cfg;
10306
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010307 } else { /* SD MODE */
10308 if (IS_MF_STORAGE_SD(bp)) {
10309 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
10310 /* use primary mac as iscsi mac */
10311 memcpy(iscsi_mac, bp->dev->dev_addr,
10312 ETH_ALEN);
10313
10314 BNX2X_DEV_INFO("SD ISCSI MODE\n");
10315 BNX2X_DEV_INFO("Read iSCSI MAC: %pM\n",
10316 iscsi_mac);
10317 } else { /* FCoE */
10318 memcpy(fip_mac, bp->dev->dev_addr,
10319 ETH_ALEN);
10320 BNX2X_DEV_INFO("SD FCoE MODE\n");
10321 BNX2X_DEV_INFO("Read FIP MAC: %pM\n",
10322 fip_mac);
10323 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010324 /* Zero primary MAC configuration */
10325 memset(bp->dev->dev_addr, 0, ETH_ALEN);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010326 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010327 }
Barak Witkowskia3348722012-04-23 03:04:46 +000010328
10329 if (IS_MF_FCOE_AFEX(bp))
10330 /* use FIP MAC as primary MAC */
10331 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
10332
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010333#endif
10334 } else {
10335 /* in SF read MACs from port configuration */
10336 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
10337 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
10338 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10339
10340#ifdef BCM_CNIC
10341 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10342 iscsi_mac_upper);
10343 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10344 iscsi_mac_lower);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010345 bnx2x_set_mac_buf(iscsi_mac, val, val2);
Vladislav Zolotarovc03bd392011-07-21 07:57:52 +000010346
10347 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10348 fcoe_fip_mac_upper);
10349 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10350 fcoe_fip_mac_lower);
10351 bnx2x_set_mac_buf(fip_mac, val, val2);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010352#endif
10353 }
10354
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010355 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
10356 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000010357
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010358#ifdef BCM_CNIC
Dmitry Kravkov426b9242011-05-04 23:49:53 +000010359 /* Disable iSCSI if MAC configuration is
10360 * invalid.
10361 */
10362 if (!is_valid_ether_addr(iscsi_mac)) {
10363 bp->flags |= NO_ISCSI_FLAG;
10364 memset(iscsi_mac, 0, ETH_ALEN);
10365 }
10366
10367 /* Disable FCoE if MAC configuration is
10368 * invalid.
10369 */
10370 if (!is_valid_ether_addr(fip_mac)) {
10371 bp->flags |= NO_FCOE_FLAG;
10372 memset(bp->fip_mac, 0, ETH_ALEN);
10373 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000010374#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010375
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010376 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010377 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010378 "bad Ethernet MAC address configuration: %pM\n"
10379 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000010380 bp->dev->dev_addr);
Merav Sicron51c1a582012-03-18 10:33:38 +000010381
10382
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010383}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010384
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010385static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
10386{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010387 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070010388 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010389 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010390 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010391
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010392 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010393
Ariel Elior6383c0b2011-07-14 08:31:57 +000010394 /*
10395 * initialize IGU parameters
10396 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010397 if (CHIP_IS_E1x(bp)) {
10398 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010399
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010400 bp->igu_dsb_id = DEF_SB_IGU_ID;
10401 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010402 } else {
10403 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040010404
10405 /* do not allow device reset during IGU info preocessing */
10406 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
10407
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010408 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010409
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010410 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010411 int tout = 5000;
10412
10413 BNX2X_DEV_INFO("FORCING Normal Mode\n");
10414
10415 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
10416 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
10417 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
10418
10419 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10420 tout--;
10421 usleep_range(1000, 1000);
10422 }
10423
10424 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
10425 dev_err(&bp->pdev->dev,
10426 "FORCING Normal Mode failed!!!\n");
10427 return -EPERM;
10428 }
10429 }
10430
10431 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
10432 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010433 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
10434 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010435 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010436
10437 bnx2x_get_igu_cam_info(bp);
10438
David S. Miller8decf862011-09-22 03:23:13 -040010439 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010440 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010441
10442 /*
10443 * set base FW non-default (fast path) status block id, this value is
10444 * used to initialize the fw_sb_id saved on the fp/queue structure to
10445 * determine the id used by the FW.
10446 */
10447 if (CHIP_IS_E1x(bp))
10448 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
10449 else /*
10450 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
10451 * the same queue are indicated on the same IGU SB). So we prefer
10452 * FW and IGU SBs to be the same value.
10453 */
10454 bp->base_fw_ndsb = bp->igu_base_sb;
10455
10456 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
10457 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
10458 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010459
10460 /*
10461 * Initialize MF configuration
10462 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010463
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010464 bp->mf_ov = 0;
10465 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040010466 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010467
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010468 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010469 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
10470 bp->common.shmem2_base, SHMEM2_RD(bp, size),
10471 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
10472
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010473 if (SHMEM2_HAS(bp, mf_cfg_addr))
10474 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
10475 else
10476 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010477 offsetof(struct shmem_region, func_mb) +
10478 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010479 /*
10480 * get mf configuration:
Lucas De Marchi25985ed2011-03-30 22:57:33 -030010481 * 1. existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010482 * 2. MAC address must be legal (check only upper bytes)
10483 * for Switch-Independent mode;
10484 * OVLAN must be legal for Switch-Dependent mode
10485 * 3. SF_MODE configures specific MF mode
10486 */
10487 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10488 /* get mf configuration */
10489 val = SHMEM_RD(bp,
10490 dev_info.shared_feature_config.config);
10491 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010492
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010493 switch (val) {
10494 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
10495 val = MF_CFG_RD(bp, func_mf_config[func].
10496 mac_upper);
10497 /* check for legal mac (upper bytes)*/
10498 if (val != 0xffff) {
10499 bp->mf_mode = MULTI_FUNCTION_SI;
10500 bp->mf_config[vn] = MF_CFG_RD(bp,
10501 func_mf_config[func].config);
10502 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000010503 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010504 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010505 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
10506 if ((!CHIP_IS_E1x(bp)) &&
10507 (MF_CFG_RD(bp, func_mf_config[func].
10508 mac_upper) != 0xffff) &&
10509 (SHMEM2_HAS(bp,
10510 afex_driver_support))) {
10511 bp->mf_mode = MULTI_FUNCTION_AFEX;
10512 bp->mf_config[vn] = MF_CFG_RD(bp,
10513 func_mf_config[func].config);
10514 } else {
10515 BNX2X_DEV_INFO("can not configure afex mode\n");
10516 }
10517 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010518 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
10519 /* get OV configuration */
10520 val = MF_CFG_RD(bp,
10521 func_mf_config[FUNC_0].e1hov_tag);
10522 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
10523
10524 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
10525 bp->mf_mode = MULTI_FUNCTION_SD;
10526 bp->mf_config[vn] = MF_CFG_RD(bp,
10527 func_mf_config[func].config);
10528 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010529 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010530 break;
10531 default:
10532 /* Unknown configuration: reset mf_config */
10533 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000010534 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010535 }
10536 }
10537
Eilon Greenstein2691d512009-08-12 08:22:08 +000010538 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010539 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000010540
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010541 switch (bp->mf_mode) {
10542 case MULTI_FUNCTION_SD:
10543 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
10544 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010545 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000010546 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010547 bp->path_has_ovlan = true;
10548
Merav Sicron51c1a582012-03-18 10:33:38 +000010549 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
10550 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000010551 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010552 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010553 "No valid MF OV for func %d, aborting\n",
10554 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010555 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010556 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010557 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010558 case MULTI_FUNCTION_AFEX:
10559 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
10560 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010561 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000010562 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
10563 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010564 break;
10565 default:
10566 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010567 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010568 "VN %d is in a single function mode, aborting\n",
10569 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010570 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010571 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010572 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010573 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010574
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010575 /* check if other port on the path needs ovlan:
10576 * Since MF configuration is shared between ports
10577 * Possible mixed modes are only
10578 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
10579 */
10580 if (CHIP_MODE_IS_4_PORT(bp) &&
10581 !bp->path_has_ovlan &&
10582 !IS_MF(bp) &&
10583 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
10584 u8 other_port = !BP_PORT(bp);
10585 u8 other_func = BP_PATH(bp) + 2*other_port;
10586 val = MF_CFG_RD(bp,
10587 func_mf_config[other_func].e1hov_tag);
10588 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
10589 bp->path_has_ovlan = true;
10590 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010591 }
10592
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010593 /* adjust igu_sb_cnt to MF for E1x */
10594 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010595 bp->igu_sb_cnt /= E1HVN_MAX;
10596
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010597 /* port info */
10598 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010599
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010600 /* Get MAC addresses */
10601 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010602
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010603 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010604
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010605 return rc;
10606}
10607
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010608static void __devinit bnx2x_read_fwinfo(struct bnx2x *bp)
10609{
10610 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010611 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010612 char str_id_reg[VENDOR_ID_LEN+1];
10613 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010614 char *vpd_data;
10615 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010616 u8 len;
10617
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010618 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010619 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
10620
10621 if (cnt < BNX2X_VPD_LEN)
10622 goto out_not_found;
10623
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010624 /* VPD RO tag should be first tag after identifier string, hence
10625 * we should be able to find it in first BNX2X_VPD_LEN chars
10626 */
10627 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010628 PCI_VPD_LRDT_RO_DATA);
10629 if (i < 0)
10630 goto out_not_found;
10631
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010632 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010633 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010634
10635 i += PCI_VPD_LRDT_TAG_SIZE;
10636
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010637 if (block_end > BNX2X_VPD_LEN) {
10638 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
10639 if (vpd_extended_data == NULL)
10640 goto out_not_found;
10641
10642 /* read rest of vpd image into vpd_extended_data */
10643 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
10644 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
10645 block_end - BNX2X_VPD_LEN,
10646 vpd_extended_data + BNX2X_VPD_LEN);
10647 if (cnt < (block_end - BNX2X_VPD_LEN))
10648 goto out_not_found;
10649 vpd_data = vpd_extended_data;
10650 } else
10651 vpd_data = vpd_start;
10652
10653 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010654
10655 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
10656 PCI_VPD_RO_KEYWORD_MFR_ID);
10657 if (rodi < 0)
10658 goto out_not_found;
10659
10660 len = pci_vpd_info_field_size(&vpd_data[rodi]);
10661
10662 if (len != VENDOR_ID_LEN)
10663 goto out_not_found;
10664
10665 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
10666
10667 /* vendor specific info */
10668 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
10669 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
10670 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
10671 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
10672
10673 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
10674 PCI_VPD_RO_KEYWORD_VENDOR0);
10675 if (rodi >= 0) {
10676 len = pci_vpd_info_field_size(&vpd_data[rodi]);
10677
10678 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
10679
10680 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
10681 memcpy(bp->fw_ver, &vpd_data[rodi], len);
10682 bp->fw_ver[len] = ' ';
10683 }
10684 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010685 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010686 return;
10687 }
10688out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000010689 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010690 return;
10691}
10692
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010693static void __devinit bnx2x_set_modes_bitmap(struct bnx2x *bp)
10694{
10695 u32 flags = 0;
10696
10697 if (CHIP_REV_IS_FPGA(bp))
10698 SET_FLAGS(flags, MODE_FPGA);
10699 else if (CHIP_REV_IS_EMUL(bp))
10700 SET_FLAGS(flags, MODE_EMUL);
10701 else
10702 SET_FLAGS(flags, MODE_ASIC);
10703
10704 if (CHIP_MODE_IS_4_PORT(bp))
10705 SET_FLAGS(flags, MODE_PORT4);
10706 else
10707 SET_FLAGS(flags, MODE_PORT2);
10708
10709 if (CHIP_IS_E2(bp))
10710 SET_FLAGS(flags, MODE_E2);
10711 else if (CHIP_IS_E3(bp)) {
10712 SET_FLAGS(flags, MODE_E3);
10713 if (CHIP_REV(bp) == CHIP_REV_Ax)
10714 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010715 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
10716 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010717 }
10718
10719 if (IS_MF(bp)) {
10720 SET_FLAGS(flags, MODE_MF);
10721 switch (bp->mf_mode) {
10722 case MULTI_FUNCTION_SD:
10723 SET_FLAGS(flags, MODE_MF_SD);
10724 break;
10725 case MULTI_FUNCTION_SI:
10726 SET_FLAGS(flags, MODE_MF_SI);
10727 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000010728 case MULTI_FUNCTION_AFEX:
10729 SET_FLAGS(flags, MODE_MF_AFEX);
10730 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010731 }
10732 } else
10733 SET_FLAGS(flags, MODE_SF);
10734
10735#if defined(__LITTLE_ENDIAN)
10736 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
10737#else /*(__BIG_ENDIAN)*/
10738 SET_FLAGS(flags, MODE_BIG_ENDIAN);
10739#endif
10740 INIT_MODE_FLAGS(bp) = flags;
10741}
10742
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010743static int __devinit bnx2x_init_bp(struct bnx2x *bp)
10744{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010745 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010746 int rc;
10747
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010748 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070010749 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070010750 spin_lock_init(&bp->stats_lock);
Michael Chan993ac7b2009-10-10 13:46:56 +000010751#ifdef BCM_CNIC
10752 mutex_init(&bp->cnic_mutex);
10753#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010754
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080010755 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000010756 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000010757 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010758 rc = bnx2x_get_hwinfo(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010759 if (rc)
10760 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010761
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010762 bnx2x_set_modes_bitmap(bp);
10763
10764 rc = bnx2x_alloc_mem_bp(bp);
10765 if (rc)
10766 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010767
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000010768 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010769
10770 func = BP_FUNC(bp);
10771
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010772 /* need to reset chip if undi was active */
Yuval Mintz452427b2012-03-26 20:47:07 +000010773 if (!BP_NOMCP(bp)) {
10774 /* init fw_seq */
10775 bp->fw_seq =
10776 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
10777 DRV_MSG_SEQ_NUMBER_MASK;
10778 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
10779
10780 bnx2x_prev_unload(bp);
10781 }
10782
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010783
10784 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010785 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010786
10787 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000010788 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010789
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010790 bp->disable_tpa = disable_tpa;
10791
10792#ifdef BCM_CNIC
Barak Witkowskia3348722012-04-23 03:04:46 +000010793 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010794#endif
10795
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010796 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010797 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000010798 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010799 bp->dev->features &= ~NETIF_F_LRO;
10800 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000010801 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010802 bp->dev->features |= NETIF_F_LRO;
10803 }
10804
Eilon Greensteina18f5122009-08-12 08:23:26 +000010805 if (CHIP_IS_E1(bp))
10806 bp->dropless_fc = 0;
10807 else
10808 bp->dropless_fc = dropless_fc;
10809
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000010810 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010811
Barak Witkowskia3348722012-04-23 03:04:46 +000010812 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010813
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000010814 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010815 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
10816 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010817
Michal Schmidtfc543632012-02-14 09:05:46 +000010818 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010819
10820 init_timer(&bp->timer);
10821 bp->timer.expires = jiffies + bp->current_interval;
10822 bp->timer.data = (unsigned long) bp;
10823 bp->timer.function = bnx2x_timer;
10824
Shmulik Ravid785b9b12010-12-30 06:27:03 +000010825 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000010826 bnx2x_dcbx_init_params(bp);
10827
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010828#ifdef BCM_CNIC
10829 if (CHIP_IS_E1x(bp))
10830 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
10831 else
10832 bp->cnic_base_cl_id = FP_SB_MAX_E2;
10833#endif
10834
Ariel Elior6383c0b2011-07-14 08:31:57 +000010835 /* multiple tx priority */
10836 if (CHIP_IS_E1x(bp))
10837 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
10838 if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
10839 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
10840 if (CHIP_IS_E3B0(bp))
10841 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
10842
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010843 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010844}
10845
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010846
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000010847/****************************************************************************
10848* General service functions
10849****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010850
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010851/*
10852 * net_device service functions
10853 */
10854
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010855/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010856static int bnx2x_open(struct net_device *dev)
10857{
10858 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010859 bool global = false;
10860 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +000010861 bool other_load_status, load_status;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010862
Mintz Yuval1355b702012-02-15 02:10:22 +000010863 bp->stats_init = true;
10864
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000010865 netif_carrier_off(dev);
10866
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010867 bnx2x_set_power_state(bp, PCI_D0);
10868
Ariel Elior889b9af2012-01-26 06:01:51 +000010869 other_load_status = bnx2x_get_load_status(bp, other_engine);
10870 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010871
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010872 /*
10873 * If parity had happen during the unload, then attentions
10874 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
10875 * want the first function loaded on the current engine to
10876 * complete the recovery.
10877 */
10878 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
10879 bnx2x_chk_parity_attn(bp, &global, true))
10880 do {
10881 /*
10882 * If there are attentions and they are in a global
10883 * blocks, set the GLOBAL_RESET bit regardless whether
10884 * it will be this function that will complete the
10885 * recovery or not.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010886 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010887 if (global)
10888 bnx2x_set_reset_global(bp);
10889
10890 /*
10891 * Only the first function on the current engine should
10892 * try to recover in open. In case of attentions in
10893 * global blocks only the first in the chip should try
10894 * to recover.
10895 */
Ariel Elior889b9af2012-01-26 06:01:51 +000010896 if ((!load_status &&
10897 (!global || !other_load_status)) &&
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010898 bnx2x_trylock_leader_lock(bp) &&
10899 !bnx2x_leader_reset(bp)) {
10900 netdev_info(bp->dev, "Recovered in open\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010901 break;
10902 }
10903
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010904 /* recovery has failed... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010905 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010906 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010907
Merav Sicron51c1a582012-03-18 10:33:38 +000010908 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
10909 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010910
10911 return -EAGAIN;
10912 } while (0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010913
10914 bp->recovery_state = BNX2X_RECOVERY_DONE;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010915 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010916}
10917
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010918/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000010919static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010920{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010921 struct bnx2x *bp = netdev_priv(dev);
10922
10923 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010924 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010925
10926 /* Power off */
Vladislav Zolotarovd3dbfee2010-04-19 01:14:49 +000010927 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010928
10929 return 0;
10930}
10931
Eric Dumazet1191cb82012-04-27 21:39:21 +000010932static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
10933 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010934{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010935 int mc_count = netdev_mc_count(bp->dev);
10936 struct bnx2x_mcast_list_elem *mc_mac =
10937 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010938 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010939
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010940 if (!mc_mac)
10941 return -ENOMEM;
10942
10943 INIT_LIST_HEAD(&p->mcast_list);
10944
10945 netdev_for_each_mc_addr(ha, bp->dev) {
10946 mc_mac->mac = bnx2x_mc_addr(ha);
10947 list_add_tail(&mc_mac->link, &p->mcast_list);
10948 mc_mac++;
10949 }
10950
10951 p->mcast_list_len = mc_count;
10952
10953 return 0;
10954}
10955
Eric Dumazet1191cb82012-04-27 21:39:21 +000010956static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010957 struct bnx2x_mcast_ramrod_params *p)
10958{
10959 struct bnx2x_mcast_list_elem *mc_mac =
10960 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
10961 link);
10962
10963 WARN_ON(!mc_mac);
10964 kfree(mc_mac);
10965}
10966
10967/**
10968 * bnx2x_set_uc_list - configure a new unicast MACs list.
10969 *
10970 * @bp: driver handle
10971 *
10972 * We will use zero (0) as a MAC type for these MACs.
10973 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000010974static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010975{
10976 int rc;
10977 struct net_device *dev = bp->dev;
10978 struct netdev_hw_addr *ha;
10979 struct bnx2x_vlan_mac_obj *mac_obj = &bp->fp->mac_obj;
10980 unsigned long ramrod_flags = 0;
10981
10982 /* First schedule a cleanup up of old configuration */
10983 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
10984 if (rc < 0) {
10985 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
10986 return rc;
10987 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010988
10989 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010990 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
10991 BNX2X_UC_LIST_MAC, &ramrod_flags);
10992 if (rc < 0) {
10993 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
10994 rc);
10995 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080010996 }
10997 }
10998
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010999 /* Execute the pending commands */
11000 __set_bit(RAMROD_CONT, &ramrod_flags);
11001 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
11002 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011003}
11004
Eric Dumazet1191cb82012-04-27 21:39:21 +000011005static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011006{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011007 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000011008 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011009 int rc = 0;
11010
11011 rparam.mcast_obj = &bp->mcast_obj;
11012
11013 /* first, clear all configured multicast MACs */
11014 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11015 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011016 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011017 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011018 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011019
11020 /* then, configure a new MACs list */
11021 if (netdev_mc_count(dev)) {
11022 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11023 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011024 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11025 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011026 return rc;
11027 }
11028
11029 /* Now add the new MACs */
11030 rc = bnx2x_config_mcast(bp, &rparam,
11031 BNX2X_MCAST_CMD_ADD);
11032 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000011033 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11034 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011035
11036 bnx2x_free_mcast_macs_list(&rparam);
11037 }
11038
11039 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011040}
11041
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011042
11043/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011044void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011045{
11046 struct bnx2x *bp = netdev_priv(dev);
11047 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011048
11049 if (bp->state != BNX2X_STATE_OPEN) {
11050 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11051 return;
11052 }
11053
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011054 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011055
11056 if (dev->flags & IFF_PROMISC)
11057 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011058 else if ((dev->flags & IFF_ALLMULTI) ||
11059 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
11060 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011061 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011062 else {
11063 /* some multicasts */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011064 if (bnx2x_set_mc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011065 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011066
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011067 if (bnx2x_set_uc_list(bp) < 0)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011068 rx_mode = BNX2X_RX_MODE_PROMISC;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011069 }
11070
11071 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011072#ifdef BCM_CNIC
11073 /* handle ISCSI SD mode */
11074 if (IS_MF_ISCSI_SD(bp))
11075 bp->rx_mode = BNX2X_RX_MODE_NONE;
11076#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011077
11078 /* Schedule the rx_mode command */
11079 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
11080 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
11081 return;
11082 }
11083
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011084 bnx2x_set_storm_rx_mode(bp);
11085}
11086
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011087/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011088static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
11089 int devad, u16 addr)
11090{
11091 struct bnx2x *bp = netdev_priv(netdev);
11092 u16 value;
11093 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011094
11095 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
11096 prtad, devad, addr);
11097
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011098 /* The HW expects different devad if CL22 is used */
11099 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11100
11101 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011102 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011103 bnx2x_release_phy_lock(bp);
11104 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
11105
11106 if (!rc)
11107 rc = value;
11108 return rc;
11109}
11110
11111/* called with rtnl_lock */
11112static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
11113 u16 addr, u16 value)
11114{
11115 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011116 int rc;
11117
Merav Sicron51c1a582012-03-18 10:33:38 +000011118 DP(NETIF_MSG_LINK,
11119 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
11120 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011121
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011122 /* The HW expects different devad if CL22 is used */
11123 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11124
11125 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011126 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011127 bnx2x_release_phy_lock(bp);
11128 return rc;
11129}
11130
11131/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011132static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11133{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011134 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011135 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011136
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011137 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
11138 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011139
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011140 if (!netif_running(dev))
11141 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011142
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011143 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011144}
11145
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011146#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011147static void poll_bnx2x(struct net_device *dev)
11148{
11149 struct bnx2x *bp = netdev_priv(dev);
11150
11151 disable_irq(bp->pdev->irq);
11152 bnx2x_interrupt(bp->pdev->irq, dev);
11153 enable_irq(bp->pdev->irq);
11154}
11155#endif
11156
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011157static int bnx2x_validate_addr(struct net_device *dev)
11158{
11159 struct bnx2x *bp = netdev_priv(dev);
11160
Merav Sicron51c1a582012-03-18 10:33:38 +000011161 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
11162 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011163 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011164 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011165 return 0;
11166}
11167
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011168static const struct net_device_ops bnx2x_netdev_ops = {
11169 .ndo_open = bnx2x_open,
11170 .ndo_stop = bnx2x_close,
11171 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000011172 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011173 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011174 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011175 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011176 .ndo_do_ioctl = bnx2x_ioctl,
11177 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000011178 .ndo_fix_features = bnx2x_fix_features,
11179 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011180 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011181#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011182 .ndo_poll_controller = poll_bnx2x,
11183#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000011184 .ndo_setup_tc = bnx2x_setup_tc,
11185
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011186#if defined(NETDEV_FCOE_WWNN) && defined(BCM_CNIC)
11187 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
11188#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011189};
11190
Eric Dumazet1191cb82012-04-27 21:39:21 +000011191static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011192{
11193 struct device *dev = &bp->pdev->dev;
11194
11195 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
11196 bp->flags |= USING_DAC_FLAG;
11197 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011198 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011199 return -EIO;
11200 }
11201 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
11202 dev_err(dev, "System does not support DMA, aborting\n");
11203 return -EIO;
11204 }
11205
11206 return 0;
11207}
11208
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011209static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011210 struct net_device *dev,
11211 unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011212{
11213 struct bnx2x *bp;
11214 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000011215 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000011216 bool chip_is_e1x = (board_type == BCM57710 ||
11217 board_type == BCM57711 ||
11218 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011219
11220 SET_NETDEV_DEV(dev, &pdev->dev);
11221 bp = netdev_priv(dev);
11222
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011223 bp->dev = dev;
11224 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011225 bp->flags = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011226
11227 rc = pci_enable_device(pdev);
11228 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011229 dev_err(&bp->pdev->dev,
11230 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011231 goto err_out;
11232 }
11233
11234 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011235 dev_err(&bp->pdev->dev,
11236 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011237 rc = -ENODEV;
11238 goto err_out_disable;
11239 }
11240
11241 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011242 dev_err(&bp->pdev->dev, "Cannot find second PCI device"
11243 " base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011244 rc = -ENODEV;
11245 goto err_out_disable;
11246 }
11247
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011248 if (atomic_read(&pdev->enable_cnt) == 1) {
11249 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
11250 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011251 dev_err(&bp->pdev->dev,
11252 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011253 goto err_out_disable;
11254 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011255
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011256 pci_set_master(pdev);
11257 pci_save_state(pdev);
11258 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011259
11260 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
11261 if (bp->pm_cap == 0) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011262 dev_err(&bp->pdev->dev,
11263 "Cannot find power management capability, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011264 rc = -EIO;
11265 goto err_out_release;
11266 }
11267
Jon Mason77c98e62011-06-27 07:45:12 +000011268 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011269 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011270 rc = -EIO;
11271 goto err_out_release;
11272 }
11273
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011274 rc = bnx2x_set_coherency_mask(bp);
11275 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011276 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011277
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011278 dev->mem_start = pci_resource_start(pdev, 0);
11279 dev->base_addr = dev->mem_start;
11280 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011281
11282 dev->irq = pdev->irq;
11283
Arjan van de Ven275f1652008-10-20 21:42:39 -070011284 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011285 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011286 dev_err(&bp->pdev->dev,
11287 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011288 rc = -ENOMEM;
11289 goto err_out_release;
11290 }
11291
Ariel Eliorc22610d02012-01-26 06:01:47 +000011292 /* In E1/E1H use pci device function given by kernel.
11293 * In E2/E3 read physical function from ME register since these chips
11294 * support Physical Device Assignment where kernel BDF maybe arbitrary
11295 * (depending on hypervisor).
11296 */
11297 if (chip_is_e1x)
11298 bp->pf_num = PCI_FUNC(pdev->devfn);
11299 else {/* chip is E2/3*/
11300 pci_read_config_dword(bp->pdev,
11301 PCICFG_ME_REGISTER, &pci_cfg_dword);
11302 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
11303 ME_REG_ABS_PF_NUM_SHIFT);
11304 }
Merav Sicron51c1a582012-03-18 10:33:38 +000011305 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000011306
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011307 bnx2x_set_power_state(bp, PCI_D0);
11308
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011309 /* clean indirect addresses */
11310 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
11311 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040011312 /*
11313 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070011314 * is not used by the driver.
11315 */
11316 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
11317 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
11318 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
11319 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040011320
Ariel Elior65087cf2012-01-23 07:31:55 +000011321 if (chip_is_e1x) {
David S. Miller8decf862011-09-22 03:23:13 -040011322 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
11323 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
11324 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
11325 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
11326 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011327
Shmulik Ravid21894002011-07-24 03:57:04 +000011328 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011329 * Enable internal target-read (in case we are probed after PF FLR).
Shmulik Ravid21894002011-07-24 03:57:04 +000011330 * Must be done prior to any BAR read access. Only for 57712 and up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011331 */
Ariel Elior65087cf2012-01-23 07:31:55 +000011332 if (!chip_is_e1x)
Shmulik Ravid21894002011-07-24 03:57:04 +000011333 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011334
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011335 /* Reset the load counter */
Ariel Elior889b9af2012-01-26 06:01:51 +000011336 bnx2x_clear_load_status(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011337
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011338 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011339
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011340 dev->netdev_ops = &bnx2x_netdev_ops;
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011341 bnx2x_set_ethtool_ops(dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000011342
Jiri Pirko01789342011-08-16 06:29:00 +000011343 dev->priv_flags |= IFF_UNICAST_FLT;
11344
Michał Mirosław66371c42011-04-12 09:38:23 +000011345 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011346 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
11347 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
11348 NETIF_F_RXHASH | NETIF_F_HW_VLAN_TX;
Michał Mirosław66371c42011-04-12 09:38:23 +000011349
11350 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
11351 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
11352
11353 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011354 if (bp->flags & USING_DAC_FLAG)
11355 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011356
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000011357 /* Add Loopback capability to the device */
11358 dev->hw_features |= NETIF_F_LOOPBACK;
11359
Shmulik Ravid98507672011-02-28 12:19:55 -080011360#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000011361 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
11362#endif
11363
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011364 /* get_port_hwinfo() will set prtad and mmds properly */
11365 bp->mdio.prtad = MDIO_PRTAD_NONE;
11366 bp->mdio.mmds = 0;
11367 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
11368 bp->mdio.dev = dev;
11369 bp->mdio.mdio_read = bnx2x_mdio_read;
11370 bp->mdio.mdio_write = bnx2x_mdio_write;
11371
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011372 return 0;
11373
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011374err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011375 if (atomic_read(&pdev->enable_cnt) == 1)
11376 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011377
11378err_out_disable:
11379 pci_disable_device(pdev);
11380 pci_set_drvdata(pdev, NULL);
11381
11382err_out:
11383 return rc;
11384}
11385
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011386static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
11387 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080011388{
11389 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
11390
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011391 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
11392
11393 /* return value of 1=2.5GHz 2=5GHz */
11394 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080011395}
11396
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000011397static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011398{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011399 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011400 struct bnx2x_fw_file_hdr *fw_hdr;
11401 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011402 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011403 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011404 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011405 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011406
Merav Sicron51c1a582012-03-18 10:33:38 +000011407 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
11408 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011409 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011410 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011411
11412 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
11413 sections = (struct bnx2x_fw_file_section *)fw_hdr;
11414
11415 /* Make sure none of the offsets and sizes make us read beyond
11416 * the end of the firmware data */
11417 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
11418 offset = be32_to_cpu(sections[i].offset);
11419 len = be32_to_cpu(sections[i].len);
11420 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011421 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011422 return -EINVAL;
11423 }
11424 }
11425
11426 /* Likewise for the init_ops offsets */
11427 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
11428 ops_offsets = (u16 *)(firmware->data + offset);
11429 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
11430
11431 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
11432 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011433 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011434 return -EINVAL;
11435 }
11436 }
11437
11438 /* Check FW version */
11439 offset = be32_to_cpu(fw_hdr->fw_version.offset);
11440 fw_ver = firmware->data + offset;
11441 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
11442 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
11443 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
11444 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011445 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
11446 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
11447 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011448 BCM_5710_FW_MINOR_VERSION,
11449 BCM_5710_FW_REVISION_VERSION,
11450 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011451 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011452 }
11453
11454 return 0;
11455}
11456
Eric Dumazet1191cb82012-04-27 21:39:21 +000011457static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011458{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011459 const __be32 *source = (const __be32 *)_source;
11460 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011461 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011462
11463 for (i = 0; i < n/4; i++)
11464 target[i] = be32_to_cpu(source[i]);
11465}
11466
11467/*
11468 Ops array is stored in the following format:
11469 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
11470 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011471static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011472{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011473 const __be32 *source = (const __be32 *)_source;
11474 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011475 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011476
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011477 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011478 tmp = be32_to_cpu(source[j]);
11479 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011480 target[i].offset = tmp & 0xffffff;
11481 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011482 }
11483}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011484
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011485/**
11486 * IRO array is stored in the following format:
11487 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
11488 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011489static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011490{
11491 const __be32 *source = (const __be32 *)_source;
11492 struct iro *target = (struct iro *)_target;
11493 u32 i, j, tmp;
11494
11495 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
11496 target[i].base = be32_to_cpu(source[j]);
11497 j++;
11498 tmp = be32_to_cpu(source[j]);
11499 target[i].m1 = (tmp >> 16) & 0xffff;
11500 target[i].m2 = tmp & 0xffff;
11501 j++;
11502 tmp = be32_to_cpu(source[j]);
11503 target[i].m3 = (tmp >> 16) & 0xffff;
11504 target[i].size = tmp & 0xffff;
11505 j++;
11506 }
11507}
11508
Eric Dumazet1191cb82012-04-27 21:39:21 +000011509static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011510{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011511 const __be16 *source = (const __be16 *)_source;
11512 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011513 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011514
11515 for (i = 0; i < n/2; i++)
11516 target[i] = be16_to_cpu(source[i]);
11517}
11518
Joe Perches7995c642010-02-17 15:01:52 +000011519#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
11520do { \
11521 u32 len = be32_to_cpu(fw_hdr->arr.len); \
11522 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000011523 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000011524 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000011525 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
11526 (u8 *)bp->arr, len); \
11527} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011528
Yuval Mintz3b603062012-03-18 10:33:39 +000011529static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011530{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011531 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011532 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000011533 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011534
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011535 if (bp->firmware)
11536 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011537
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011538 if (CHIP_IS_E1(bp))
11539 fw_file_name = FW_FILE_NAME_E1;
11540 else if (CHIP_IS_E1H(bp))
11541 fw_file_name = FW_FILE_NAME_E1H;
11542 else if (!CHIP_IS_E1x(bp))
11543 fw_file_name = FW_FILE_NAME_E2;
11544 else {
11545 BNX2X_ERR("Unsupported chip revision\n");
11546 return -EINVAL;
11547 }
11548 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011549
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011550 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
11551 if (rc) {
11552 BNX2X_ERR("Can't load firmware file %s\n",
11553 fw_file_name);
11554 goto request_firmware_exit;
11555 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011556
Michal Schmidtc0ea4522012-03-15 14:08:29 +000011557 rc = bnx2x_check_firmware(bp);
11558 if (rc) {
11559 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
11560 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011561 }
11562
11563 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
11564
11565 /* Initialize the pointers to the init arrays */
11566 /* Blob */
11567 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
11568
11569 /* Opcodes */
11570 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
11571
11572 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011573 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
11574 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011575
11576 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000011577 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11578 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
11579 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
11580 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
11581 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11582 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
11583 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
11584 be32_to_cpu(fw_hdr->usem_pram_data.offset);
11585 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11586 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
11587 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
11588 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
11589 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
11590 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
11591 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
11592 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011593 /* IRO */
11594 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011595
11596 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000011597
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011598iro_alloc_err:
11599 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011600init_offsets_alloc_err:
11601 kfree(bp->init_ops);
11602init_ops_alloc_err:
11603 kfree(bp->init_data);
11604request_firmware_exit:
11605 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000011606 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011607
11608 return rc;
11609}
11610
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011611static void bnx2x_release_firmware(struct bnx2x *bp)
11612{
11613 kfree(bp->init_ops_offsets);
11614 kfree(bp->init_ops);
11615 kfree(bp->init_data);
11616 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000011617 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011618}
11619
11620
11621static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
11622 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
11623 .init_hw_cmn = bnx2x_init_hw_common,
11624 .init_hw_port = bnx2x_init_hw_port,
11625 .init_hw_func = bnx2x_init_hw_func,
11626
11627 .reset_hw_cmn = bnx2x_reset_common,
11628 .reset_hw_port = bnx2x_reset_port,
11629 .reset_hw_func = bnx2x_reset_func,
11630
11631 .gunzip_init = bnx2x_gunzip_init,
11632 .gunzip_end = bnx2x_gunzip_end,
11633
11634 .init_fw = bnx2x_init_firmware,
11635 .release_fw = bnx2x_release_firmware,
11636};
11637
11638void bnx2x__init_func_obj(struct bnx2x *bp)
11639{
11640 /* Prepare DMAE related driver resources */
11641 bnx2x_setup_dmae(bp);
11642
11643 bnx2x_init_func_obj(bp, &bp->func_obj,
11644 bnx2x_sp(bp, func_rdata),
11645 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000011646 bnx2x_sp(bp, func_afex_rdata),
11647 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011648 &bnx2x_func_sp_drv);
11649}
11650
11651/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011652static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011653{
Ariel Elior6383c0b2011-07-14 08:31:57 +000011654 int cid_count = BNX2X_L2_CID_COUNT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011655
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011656#ifdef BCM_CNIC
11657 cid_count += CNIC_CID_MAX;
11658#endif
11659 return roundup(cid_count, QM_CID_ROUND);
11660}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011661
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011662/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000011663 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011664 *
11665 * @dev: pci device
11666 *
11667 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011668static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011669{
11670 int pos;
11671 u16 control;
11672
11673 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011674
Ariel Elior6383c0b2011-07-14 08:31:57 +000011675 /*
11676 * If MSI-X is not supported - return number of SBs needed to support
11677 * one fast path queue: one FP queue + SB for CNIC
11678 */
11679 if (!pos)
11680 return 1 + CNIC_PRESENT;
11681
11682 /*
11683 * The value in the PCI configuration space is the index of the last
11684 * entry, namely one less than the actual size of the table, which is
11685 * exactly what we want to return from this function: number of all SBs
11686 * without the default SB.
11687 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011688 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011689 return control & PCI_MSIX_FLAGS_QSIZE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011690}
11691
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011692static int __devinit bnx2x_init_one(struct pci_dev *pdev,
11693 const struct pci_device_id *ent)
11694{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011695 struct net_device *dev = NULL;
11696 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011697 int pcie_width, pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000011698 int rc, max_non_def_sbs;
11699 int rx_count, tx_count, rss_count;
11700 /*
11701 * An estimated maximum supported CoS number according to the chip
11702 * version.
11703 * We will try to roughly estimate the maximum number of CoSes this chip
11704 * may support in order to minimize the memory allocated for Tx
11705 * netdev_queue's. This number will be accurately calculated during the
11706 * initialization of bp->max_cos based on the chip versions AND chip
11707 * revision in the bnx2x_init_bp().
11708 */
11709 u8 max_cos_est = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011710
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011711 switch (ent->driver_data) {
11712 case BCM57710:
11713 case BCM57711:
11714 case BCM57711E:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011715 max_cos_est = BNX2X_MULTI_TX_COS_E1X;
11716 break;
11717
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011718 case BCM57712:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011719 case BCM57712_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011720 max_cos_est = BNX2X_MULTI_TX_COS_E2_E3A0;
11721 break;
11722
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011723 case BCM57800:
11724 case BCM57800_MF:
11725 case BCM57810:
11726 case BCM57810_MF:
11727 case BCM57840:
11728 case BCM57840_MF:
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000011729 case BCM57811:
11730 case BCM57811_MF:
Ariel Elior6383c0b2011-07-14 08:31:57 +000011731 max_cos_est = BNX2X_MULTI_TX_COS_E3B0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011732 break;
11733
11734 default:
11735 pr_err("Unknown board_type (%ld), aborting\n",
11736 ent->driver_data);
Vasiliy Kulikov870634b2010-11-14 10:08:34 +000011737 return -ENODEV;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011738 }
11739
Ariel Elior6383c0b2011-07-14 08:31:57 +000011740 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev);
11741
11742 /* !!! FIXME !!!
11743 * Do not allow the maximum SB count to grow above 16
11744 * since Special CIDs starts from 16*BNX2X_MULTI_TX_COS=48.
11745 * We will use the FP_SB_MAX_E1x macro for this matter.
11746 */
11747 max_non_def_sbs = min_t(int, FP_SB_MAX_E1x, max_non_def_sbs);
11748
11749 WARN_ON(!max_non_def_sbs);
11750
11751 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
11752 rss_count = max_non_def_sbs - CNIC_PRESENT;
11753
11754 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
11755 rx_count = rss_count + FCOE_PRESENT;
11756
11757 /*
11758 * Maximum number of netdev Tx queues:
11759 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
11760 */
11761 tx_count = MAX_TXQS_PER_COS * max_cos_est + FCOE_PRESENT;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011762
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011763 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011764 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000011765 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011766 return -ENOMEM;
11767
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011768 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011769
Merav Sicron51c1a582012-03-18 10:33:38 +000011770 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +000011771 tx_count, rx_count);
11772
11773 bp->igu_sb_cnt = max_non_def_sbs;
Joe Perches7995c642010-02-17 15:01:52 +000011774 bp->msg_enable = debug;
Eilon Greensteindf4770de2009-08-12 08:23:28 +000011775 pci_set_drvdata(pdev, dev);
11776
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011777 rc = bnx2x_init_dev(pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011778 if (rc < 0) {
11779 free_netdev(dev);
11780 return rc;
11781 }
11782
Merav Sicron51c1a582012-03-18 10:33:38 +000011783 BNX2X_DEV_INFO("max_non_def_sbs %d\n", max_non_def_sbs);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011784
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011785 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000011786 if (rc)
11787 goto init_one_exit;
11788
Ariel Elior6383c0b2011-07-14 08:31:57 +000011789 /*
11790 * Map doorbels here as we need the real value of bp->max_cos which
11791 * is initialized in bnx2x_init_bp().
11792 */
11793 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
11794 min_t(u64, BNX2X_DB_SIZE(bp),
11795 pci_resource_len(pdev, 2)));
11796 if (!bp->doorbells) {
11797 dev_err(&bp->pdev->dev,
11798 "Cannot map doorbell space, aborting\n");
11799 rc = -ENOMEM;
11800 goto init_one_exit;
11801 }
11802
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011803 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000011804 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011805
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011806#ifdef BCM_CNIC
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000011807 /* disable FCOE L2 queue for E1x */
11808 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011809 bp->flags |= NO_FCOE_FLAG;
11810
11811#endif
11812
Lucas De Marchi25985ed2011-03-30 22:57:33 -030011813 /* Configure interrupt mode: try to enable MSI-X/MSI if
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011814 * needed, set bp->num_queues appropriately.
11815 */
11816 bnx2x_set_int_mode(bp);
11817
11818 /* Add all NAPI objects */
11819 bnx2x_add_all_napi(bp);
11820
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080011821 rc = register_netdev(dev);
11822 if (rc) {
11823 dev_err(&pdev->dev, "Cannot register net device\n");
11824 goto init_one_exit;
11825 }
11826
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011827#ifdef BCM_CNIC
11828 if (!NO_FCOE(bp)) {
11829 /* Add storage MAC address */
11830 rtnl_lock();
11831 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
11832 rtnl_unlock();
11833 }
11834#endif
11835
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011836 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011837
Merav Sicron51c1a582012-03-18 10:33:38 +000011838 BNX2X_DEV_INFO(
11839 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Joe Perches94f05b02011-08-14 12:16:20 +000011840 board_info[ent->driver_data].name,
11841 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
11842 pcie_width,
11843 ((!CHIP_IS_E2(bp) && pcie_speed == 2) ||
11844 (CHIP_IS_E2(bp) && pcie_speed == 1)) ?
11845 "5GHz (Gen2)" : "2.5GHz",
11846 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000011847
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011848 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011849
11850init_one_exit:
11851 if (bp->regview)
11852 iounmap(bp->regview);
11853
11854 if (bp->doorbells)
11855 iounmap(bp->doorbells);
11856
11857 free_netdev(dev);
11858
11859 if (atomic_read(&pdev->enable_cnt) == 1)
11860 pci_release_regions(pdev);
11861
11862 pci_disable_device(pdev);
11863 pci_set_drvdata(pdev, NULL);
11864
11865 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011866}
11867
11868static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
11869{
11870 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080011871 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011872
Eliezer Tamir228241e2008-02-28 11:56:57 -080011873 if (!dev) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011874 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
Eliezer Tamir228241e2008-02-28 11:56:57 -080011875 return;
11876 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080011877 bp = netdev_priv(dev);
11878
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011879#ifdef BCM_CNIC
11880 /* Delete storage MAC address */
11881 if (!NO_FCOE(bp)) {
11882 rtnl_lock();
11883 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
11884 rtnl_unlock();
11885 }
11886#endif
11887
Shmulik Ravid98507672011-02-28 12:19:55 -080011888#ifdef BCM_DCBNL
11889 /* Delete app tlvs from dcbnl */
11890 bnx2x_dcbnl_update_applist(bp, true);
11891#endif
11892
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011893 unregister_netdev(dev);
11894
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011895 /* Delete all NAPI objects */
11896 bnx2x_del_all_napi(bp);
11897
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000011898 /* Power on: we can't let PCI layer write to us while we are in D3 */
11899 bnx2x_set_power_state(bp, PCI_D0);
11900
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011901 /* Disable MSI/MSI-X */
11902 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011903
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000011904 /* Power off */
11905 bnx2x_set_power_state(bp, PCI_D3hot);
11906
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011907 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000011908 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011909
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011910 if (bp->regview)
11911 iounmap(bp->regview);
11912
11913 if (bp->doorbells)
11914 iounmap(bp->doorbells);
11915
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000011916 bnx2x_release_firmware(bp);
11917
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011918 bnx2x_free_mem_bp(bp);
11919
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011920 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011921
11922 if (atomic_read(&pdev->enable_cnt) == 1)
11923 pci_release_regions(pdev);
11924
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011925 pci_disable_device(pdev);
11926 pci_set_drvdata(pdev, NULL);
11927}
11928
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011929static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
11930{
11931 int i;
11932
11933 bp->state = BNX2X_STATE_ERROR;
11934
11935 bp->rx_mode = BNX2X_RX_MODE_NONE;
11936
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011937#ifdef BCM_CNIC
11938 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
11939#endif
11940 /* Stop Tx */
11941 bnx2x_tx_disable(bp);
11942
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011943 bnx2x_netif_stop(bp, 0);
11944
11945 del_timer_sync(&bp->timer);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011946
11947 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011948
11949 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011950 bnx2x_free_irq(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011951
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011952 /* Free SKBs, SGEs, TPA pool and driver internals */
11953 bnx2x_free_skbs(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011954
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000011955 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011956 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000011957
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011958 bnx2x_free_mem(bp);
11959
11960 bp->state = BNX2X_STATE_CLOSED;
11961
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011962 netif_carrier_off(bp->dev);
11963
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011964 return 0;
11965}
11966
11967static void bnx2x_eeh_recover(struct bnx2x *bp)
11968{
11969 u32 val;
11970
11971 mutex_init(&bp->port.phy_mutex);
11972
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011973
11974 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
11975 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11976 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
11977 BNX2X_ERR("BAD MCP validity signature\n");
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070011978}
11979
Wendy Xiong493adb12008-06-23 20:36:22 -070011980/**
11981 * bnx2x_io_error_detected - called when PCI error is detected
11982 * @pdev: Pointer to PCI device
11983 * @state: The current pci connection state
11984 *
11985 * This function is called after a PCI bus error affecting
11986 * this device has been detected.
11987 */
11988static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
11989 pci_channel_state_t state)
11990{
11991 struct net_device *dev = pci_get_drvdata(pdev);
11992 struct bnx2x *bp = netdev_priv(dev);
11993
11994 rtnl_lock();
11995
11996 netif_device_detach(dev);
11997
Dean Nelson07ce50e2009-07-31 09:13:25 +000011998 if (state == pci_channel_io_perm_failure) {
11999 rtnl_unlock();
12000 return PCI_ERS_RESULT_DISCONNECT;
12001 }
12002
Wendy Xiong493adb12008-06-23 20:36:22 -070012003 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012004 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070012005
12006 pci_disable_device(pdev);
12007
12008 rtnl_unlock();
12009
12010 /* Request a slot reset */
12011 return PCI_ERS_RESULT_NEED_RESET;
12012}
12013
12014/**
12015 * bnx2x_io_slot_reset - called after the PCI bus has been reset
12016 * @pdev: Pointer to PCI device
12017 *
12018 * Restart the card from scratch, as if from a cold-boot.
12019 */
12020static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
12021{
12022 struct net_device *dev = pci_get_drvdata(pdev);
12023 struct bnx2x *bp = netdev_priv(dev);
12024
12025 rtnl_lock();
12026
12027 if (pci_enable_device(pdev)) {
12028 dev_err(&pdev->dev,
12029 "Cannot re-enable PCI device after reset\n");
12030 rtnl_unlock();
12031 return PCI_ERS_RESULT_DISCONNECT;
12032 }
12033
12034 pci_set_master(pdev);
12035 pci_restore_state(pdev);
12036
12037 if (netif_running(dev))
12038 bnx2x_set_power_state(bp, PCI_D0);
12039
12040 rtnl_unlock();
12041
12042 return PCI_ERS_RESULT_RECOVERED;
12043}
12044
12045/**
12046 * bnx2x_io_resume - called when traffic can start flowing again
12047 * @pdev: Pointer to PCI device
12048 *
12049 * This callback is called when the error recovery driver tells us that
12050 * its OK to resume normal operation.
12051 */
12052static void bnx2x_io_resume(struct pci_dev *pdev)
12053{
12054 struct net_device *dev = pci_get_drvdata(pdev);
12055 struct bnx2x *bp = netdev_priv(dev);
12056
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012057 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012058 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012059 return;
12060 }
12061
Wendy Xiong493adb12008-06-23 20:36:22 -070012062 rtnl_lock();
12063
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012064 bnx2x_eeh_recover(bp);
12065
Wendy Xiong493adb12008-06-23 20:36:22 -070012066 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012067 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070012068
12069 netif_device_attach(dev);
12070
12071 rtnl_unlock();
12072}
12073
12074static struct pci_error_handlers bnx2x_err_handler = {
12075 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012076 .slot_reset = bnx2x_io_slot_reset,
12077 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070012078};
12079
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012080static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012081 .name = DRV_MODULE_NAME,
12082 .id_table = bnx2x_pci_tbl,
12083 .probe = bnx2x_init_one,
12084 .remove = __devexit_p(bnx2x_remove_one),
12085 .suspend = bnx2x_suspend,
12086 .resume = bnx2x_resume,
12087 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012088};
12089
12090static int __init bnx2x_init(void)
12091{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012092 int ret;
12093
Joe Perches7995c642010-02-17 15:01:52 +000012094 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000012095
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012096 bnx2x_wq = create_singlethread_workqueue("bnx2x");
12097 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000012098 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012099 return -ENOMEM;
12100 }
12101
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012102 ret = pci_register_driver(&bnx2x_pci_driver);
12103 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000012104 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012105 destroy_workqueue(bnx2x_wq);
12106 }
12107 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012108}
12109
12110static void __exit bnx2x_cleanup(void)
12111{
Yuval Mintz452427b2012-03-26 20:47:07 +000012112 struct list_head *pos, *q;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012113 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012114
12115 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000012116
12117 /* Free globablly allocated resources */
12118 list_for_each_safe(pos, q, &bnx2x_prev_list) {
12119 struct bnx2x_prev_path_list *tmp =
12120 list_entry(pos, struct bnx2x_prev_path_list, list);
12121 list_del(pos);
12122 kfree(tmp);
12123 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012124}
12125
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012126void bnx2x_notify_link_changed(struct bnx2x *bp)
12127{
12128 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
12129}
12130
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012131module_init(bnx2x_init);
12132module_exit(bnx2x_cleanup);
12133
Michael Chan993ac7b2009-10-10 13:46:56 +000012134#ifdef BCM_CNIC
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012135/**
12136 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
12137 *
12138 * @bp: driver handle
12139 * @set: set or clear the CAM entry
12140 *
12141 * This function will wait until the ramdord completion returns.
12142 * Return 0 if success, -ENODEV if ramrod doesn't return.
12143 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012144static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012145{
12146 unsigned long ramrod_flags = 0;
12147
12148 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
12149 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
12150 &bp->iscsi_l2_mac_obj, true,
12151 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
12152}
Michael Chan993ac7b2009-10-10 13:46:56 +000012153
12154/* count denotes the number of new completions we have seen */
12155static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
12156{
12157 struct eth_spe *spe;
12158
12159#ifdef BNX2X_STOP_ON_ERROR
12160 if (unlikely(bp->panic))
12161 return;
12162#endif
12163
12164 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012165 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000012166 bp->cnic_spq_pending -= count;
12167
Michael Chan993ac7b2009-10-10 13:46:56 +000012168
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012169 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
12170 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
12171 & SPE_HDR_CONN_TYPE) >>
12172 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012173 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
12174 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012175
12176 /* Set validation for iSCSI L2 client before sending SETUP
12177 * ramrod
12178 */
12179 if (type == ETH_CONNECTION_TYPE) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012180 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012181 bnx2x_set_ctx_validation(bp, &bp->context.
12182 vcxt[BNX2X_ISCSI_ETH_CID].eth,
12183 BNX2X_ISCSI_ETH_CID);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012184 }
12185
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012186 /*
12187 * There may be not more than 8 L2, not more than 8 L5 SPEs
12188 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012189 * COMMON ramrods is not more than the EQ and SPQ can
12190 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012191 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012192 if (type == ETH_CONNECTION_TYPE) {
12193 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012194 break;
12195 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012196 atomic_dec(&bp->cq_spq_left);
12197 } else if (type == NONE_CONNECTION_TYPE) {
12198 if (!atomic_read(&bp->eq_spq_left))
12199 break;
12200 else
12201 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012202 } else if ((type == ISCSI_CONNECTION_TYPE) ||
12203 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012204 if (bp->cnic_spq_pending >=
12205 bp->cnic_eth_dev.max_kwqe_pending)
12206 break;
12207 else
12208 bp->cnic_spq_pending++;
12209 } else {
12210 BNX2X_ERR("Unknown SPE type: %d\n", type);
12211 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000012212 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012213 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012214
12215 spe = bnx2x_sp_get_next(bp);
12216 *spe = *bp->cnic_kwq_cons;
12217
Merav Sicron51c1a582012-03-18 10:33:38 +000012218 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012219 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
12220
12221 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
12222 bp->cnic_kwq_cons = bp->cnic_kwq;
12223 else
12224 bp->cnic_kwq_cons++;
12225 }
12226 bnx2x_sp_prod_update(bp);
12227 spin_unlock_bh(&bp->spq_lock);
12228}
12229
12230static int bnx2x_cnic_sp_queue(struct net_device *dev,
12231 struct kwqe_16 *kwqes[], u32 count)
12232{
12233 struct bnx2x *bp = netdev_priv(dev);
12234 int i;
12235
12236#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000012237 if (unlikely(bp->panic)) {
12238 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012239 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000012240 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012241#endif
12242
Ariel Elior95c6c6162012-01-26 06:01:52 +000012243 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
12244 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012245 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000012246 return -EAGAIN;
12247 }
12248
Michael Chan993ac7b2009-10-10 13:46:56 +000012249 spin_lock_bh(&bp->spq_lock);
12250
12251 for (i = 0; i < count; i++) {
12252 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
12253
12254 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
12255 break;
12256
12257 *bp->cnic_kwq_prod = *spe;
12258
12259 bp->cnic_kwq_pending++;
12260
Merav Sicron51c1a582012-03-18 10:33:38 +000012261 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000012262 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012263 spe->data.update_data_addr.hi,
12264 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000012265 bp->cnic_kwq_pending);
12266
12267 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
12268 bp->cnic_kwq_prod = bp->cnic_kwq;
12269 else
12270 bp->cnic_kwq_prod++;
12271 }
12272
12273 spin_unlock_bh(&bp->spq_lock);
12274
12275 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
12276 bnx2x_cnic_sp_post(bp, 0);
12277
12278 return i;
12279}
12280
12281static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12282{
12283 struct cnic_ops *c_ops;
12284 int rc = 0;
12285
12286 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000012287 c_ops = rcu_dereference_protected(bp->cnic_ops,
12288 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000012289 if (c_ops)
12290 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12291 mutex_unlock(&bp->cnic_mutex);
12292
12293 return rc;
12294}
12295
12296static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12297{
12298 struct cnic_ops *c_ops;
12299 int rc = 0;
12300
12301 rcu_read_lock();
12302 c_ops = rcu_dereference(bp->cnic_ops);
12303 if (c_ops)
12304 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12305 rcu_read_unlock();
12306
12307 return rc;
12308}
12309
12310/*
12311 * for commands that have no data
12312 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000012313int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000012314{
12315 struct cnic_ctl_info ctl = {0};
12316
12317 ctl.cmd = cmd;
12318
12319 return bnx2x_cnic_ctl_send(bp, &ctl);
12320}
12321
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012322static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000012323{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012324 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000012325
12326 /* first we tell CNIC and only then we count this as a completion */
12327 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
12328 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012329 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000012330
12331 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012332 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000012333}
12334
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012335
12336/* Called with netif_addr_lock_bh() taken.
12337 * Sets an rx_mode config for an iSCSI ETH client.
12338 * Doesn't block.
12339 * Completion should be checked outside.
12340 */
12341static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
12342{
12343 unsigned long accept_flags = 0, ramrod_flags = 0;
12344 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
12345 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
12346
12347 if (start) {
12348 /* Start accepting on iSCSI L2 ring. Accept all multicasts
12349 * because it's the only way for UIO Queue to accept
12350 * multicasts (in non-promiscuous mode only one Queue per
12351 * function will receive multicast packets (leading in our
12352 * case).
12353 */
12354 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
12355 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
12356 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
12357 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
12358
12359 /* Clear STOP_PENDING bit if START is requested */
12360 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
12361
12362 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
12363 } else
12364 /* Clear START_PENDING bit if STOP is requested */
12365 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
12366
12367 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
12368 set_bit(sched_state, &bp->sp_state);
12369 else {
12370 __set_bit(RAMROD_RX, &ramrod_flags);
12371 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
12372 ramrod_flags);
12373 }
12374}
12375
12376
Michael Chan993ac7b2009-10-10 13:46:56 +000012377static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
12378{
12379 struct bnx2x *bp = netdev_priv(dev);
12380 int rc = 0;
12381
12382 switch (ctl->cmd) {
12383 case DRV_CTL_CTXTBL_WR_CMD: {
12384 u32 index = ctl->data.io.offset;
12385 dma_addr_t addr = ctl->data.io.dma_addr;
12386
12387 bnx2x_ilt_wr(bp, index, addr);
12388 break;
12389 }
12390
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012391 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
12392 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000012393
12394 bnx2x_cnic_sp_post(bp, count);
12395 break;
12396 }
12397
12398 /* rtnl_lock is held. */
12399 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012400 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12401 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000012402
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012403 /* Configure the iSCSI classification object */
12404 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
12405 cp->iscsi_l2_client_id,
12406 cp->iscsi_l2_cid, BP_FUNC(bp),
12407 bnx2x_sp(bp, mac_rdata),
12408 bnx2x_sp_mapping(bp, mac_rdata),
12409 BNX2X_FILTER_MAC_PENDING,
12410 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
12411 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012412
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012413 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012414 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
12415 if (rc)
12416 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012417
12418 mmiowb();
12419 barrier();
12420
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012421 /* Start accepting on iSCSI L2 ring */
12422
12423 netif_addr_lock_bh(dev);
12424 bnx2x_set_iscsi_eth_rx_mode(bp, true);
12425 netif_addr_unlock_bh(dev);
12426
12427 /* bits to wait on */
12428 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
12429 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
12430
12431 if (!bnx2x_wait_sp_comp(bp, sp_bits))
12432 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012433
Michael Chan993ac7b2009-10-10 13:46:56 +000012434 break;
12435 }
12436
12437 /* rtnl_lock is held. */
12438 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012439 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000012440
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012441 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012442 netif_addr_lock_bh(dev);
12443 bnx2x_set_iscsi_eth_rx_mode(bp, false);
12444 netif_addr_unlock_bh(dev);
12445
12446 /* bits to wait on */
12447 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
12448 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
12449
12450 if (!bnx2x_wait_sp_comp(bp, sp_bits))
12451 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012452
12453 mmiowb();
12454 barrier();
12455
12456 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012457 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
12458 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000012459 break;
12460 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012461 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
12462 int count = ctl->data.credit.credit_count;
12463
12464 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012465 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012466 smp_mb__after_atomic_inc();
12467 break;
12468 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000012469 case DRV_CTL_ULP_REGISTER_CMD: {
12470 int ulp_type = ctl->data.ulp_type;
12471
12472 if (CHIP_IS_E3(bp)) {
12473 int idx = BP_FW_MB_IDX(bp);
12474 u32 cap;
12475
12476 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
12477 if (ulp_type == CNIC_ULP_ISCSI)
12478 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
12479 else if (ulp_type == CNIC_ULP_FCOE)
12480 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
12481 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
12482 }
12483 break;
12484 }
12485 case DRV_CTL_ULP_UNREGISTER_CMD: {
12486 int ulp_type = ctl->data.ulp_type;
12487
12488 if (CHIP_IS_E3(bp)) {
12489 int idx = BP_FW_MB_IDX(bp);
12490 u32 cap;
12491
12492 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
12493 if (ulp_type == CNIC_ULP_ISCSI)
12494 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
12495 else if (ulp_type == CNIC_ULP_FCOE)
12496 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
12497 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
12498 }
12499 break;
12500 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012501
12502 default:
12503 BNX2X_ERR("unknown command %x\n", ctl->cmd);
12504 rc = -EINVAL;
12505 }
12506
12507 return rc;
12508}
12509
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000012510void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000012511{
12512 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12513
12514 if (bp->flags & USING_MSIX_FLAG) {
12515 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
12516 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
12517 cp->irq_arr[0].vector = bp->msix_table[1].vector;
12518 } else {
12519 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
12520 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
12521 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012522 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012523 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
12524 else
12525 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
12526
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012527 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
12528 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000012529 cp->irq_arr[1].status_blk = bp->def_status_blk;
12530 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012531 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000012532
12533 cp->num_irq = 2;
12534}
12535
12536static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
12537 void *data)
12538{
12539 struct bnx2x *bp = netdev_priv(dev);
12540 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12541
Merav Sicron51c1a582012-03-18 10:33:38 +000012542 if (ops == NULL) {
12543 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000012544 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012545 }
Michael Chan993ac7b2009-10-10 13:46:56 +000012546
Michael Chan993ac7b2009-10-10 13:46:56 +000012547 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
12548 if (!bp->cnic_kwq)
12549 return -ENOMEM;
12550
12551 bp->cnic_kwq_cons = bp->cnic_kwq;
12552 bp->cnic_kwq_prod = bp->cnic_kwq;
12553 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
12554
12555 bp->cnic_spq_pending = 0;
12556 bp->cnic_kwq_pending = 0;
12557
12558 bp->cnic_data = data;
12559
12560 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012561 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012562 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000012563
Michael Chan993ac7b2009-10-10 13:46:56 +000012564 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012565
Michael Chan993ac7b2009-10-10 13:46:56 +000012566 rcu_assign_pointer(bp->cnic_ops, ops);
12567
12568 return 0;
12569}
12570
12571static int bnx2x_unregister_cnic(struct net_device *dev)
12572{
12573 struct bnx2x *bp = netdev_priv(dev);
12574 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12575
12576 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000012577 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000012578 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000012579 mutex_unlock(&bp->cnic_mutex);
12580 synchronize_rcu();
12581 kfree(bp->cnic_kwq);
12582 bp->cnic_kwq = NULL;
12583
12584 return 0;
12585}
12586
12587struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
12588{
12589 struct bnx2x *bp = netdev_priv(dev);
12590 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12591
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000012592 /* If both iSCSI and FCoE are disabled - return NULL in
12593 * order to indicate CNIC that it should not try to work
12594 * with this device.
12595 */
12596 if (NO_ISCSI(bp) && NO_FCOE(bp))
12597 return NULL;
12598
Michael Chan993ac7b2009-10-10 13:46:56 +000012599 cp->drv_owner = THIS_MODULE;
12600 cp->chip_id = CHIP_ID(bp);
12601 cp->pdev = bp->pdev;
12602 cp->io_base = bp->regview;
12603 cp->io_base2 = bp->doorbells;
12604 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012605 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012606 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
12607 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000012608 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012609 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000012610 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
12611 cp->drv_ctl = bnx2x_drv_ctl;
12612 cp->drv_register_cnic = bnx2x_register_cnic;
12613 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012614 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012615 cp->iscsi_l2_client_id =
12616 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012617 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID;
Michael Chan993ac7b2009-10-10 13:46:56 +000012618
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000012619 if (NO_ISCSI_OOO(bp))
12620 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
12621
12622 if (NO_ISCSI(bp))
12623 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
12624
12625 if (NO_FCOE(bp))
12626 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
12627
Merav Sicron51c1a582012-03-18 10:33:38 +000012628 BNX2X_DEV_INFO(
12629 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000012630 cp->ctx_blk_size,
12631 cp->ctx_tbl_offset,
12632 cp->ctx_tbl_len,
12633 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000012634 return cp;
12635}
12636EXPORT_SYMBOL(bnx2x_cnic_probe);
12637
12638#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012639