blob: cea8624a0c1ae583497f38812ad32b8c3d0dc265 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070094
95static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010096intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097{
Jesse Barnes7183dc22011-07-07 11:10:58 -070098 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099
100 switch (max_link_bw) {
101 case DP_LINK_BW_1_62:
102 case DP_LINK_BW_2_7:
103 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300104 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
105 max_link_bw = DP_LINK_BW_2_7;
106 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700107 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300108 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
109 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110 max_link_bw = DP_LINK_BW_1_62;
111 break;
112 }
113 return max_link_bw;
114}
115
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400116/*
117 * The units on the numbers in the next two are... bizarre. Examples will
118 * make it clearer; this one parallels an example in the eDP spec.
119 *
120 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
121 *
122 * 270000 * 1 * 8 / 10 == 216000
123 *
124 * The actual data capacity of that configuration is 2.16Gbit/s, so the
125 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
126 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
127 * 119000. At 18bpp that's 2142000 kilobits per second.
128 *
129 * Thus the strange-looking division by 10 in intel_dp_link_required, to
130 * get the result in decakilobits instead of kilobits.
131 */
132
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133static int
Keith Packardc8982612012-01-25 08:16:25 -0800134intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400136 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137}
138
139static int
Dave Airliefe27d532010-06-30 11:46:17 +1000140intel_dp_max_data_rate(int max_link_clock, int max_lanes)
141{
142 return (max_link_clock * max_lanes * 8) / 10;
143}
144
145static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146intel_dp_mode_valid(struct drm_connector *connector,
147 struct drm_display_mode *mode)
148{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100149 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300150 struct intel_connector *intel_connector = to_intel_connector(connector);
151 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100152 int target_clock = mode->clock;
153 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154
Jani Nikuladd06f902012-10-19 14:51:50 +0300155 if (is_edp(intel_dp) && fixed_mode) {
156 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100157 return MODE_PANEL;
158
Jani Nikuladd06f902012-10-19 14:51:50 +0300159 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100160 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200161
162 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100163 }
164
Daniel Vetter36008362013-03-27 00:44:59 +0100165 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
166 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
169 mode_rate = intel_dp_link_required(target_clock, 18);
170
171 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200172 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700173
174 if (mode->clock < 10000)
175 return MODE_CLOCK_LOW;
176
Daniel Vetter0af78a22012-05-23 11:30:55 +0200177 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
178 return MODE_H_ILLEGAL;
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180 return MODE_OK;
181}
182
183static uint32_t
184pack_aux(uint8_t *src, int src_bytes)
185{
186 int i;
187 uint32_t v = 0;
188
189 if (src_bytes > 4)
190 src_bytes = 4;
191 for (i = 0; i < src_bytes; i++)
192 v |= ((uint32_t) src[i]) << ((3-i) * 8);
193 return v;
194}
195
196static void
197unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
198{
199 int i;
200 if (dst_bytes > 4)
201 dst_bytes = 4;
202 for (i = 0; i < dst_bytes; i++)
203 dst[i] = src >> ((3-i) * 8);
204}
205
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700206/* hrawclock is 1/4 the FSB frequency */
207static int
208intel_hrawclk(struct drm_device *dev)
209{
210 struct drm_i915_private *dev_priv = dev->dev_private;
211 uint32_t clkcfg;
212
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530213 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
214 if (IS_VALLEYVIEW(dev))
215 return 200;
216
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700217 clkcfg = I915_READ(CLKCFG);
218 switch (clkcfg & CLKCFG_FSB_MASK) {
219 case CLKCFG_FSB_400:
220 return 100;
221 case CLKCFG_FSB_533:
222 return 133;
223 case CLKCFG_FSB_667:
224 return 166;
225 case CLKCFG_FSB_800:
226 return 200;
227 case CLKCFG_FSB_1067:
228 return 266;
229 case CLKCFG_FSB_1333:
230 return 333;
231 /* these two are just a guess; one of them might be right */
232 case CLKCFG_FSB_1600:
233 case CLKCFG_FSB_1600_ALT:
234 return 400;
235 default:
236 return 133;
237 }
238}
239
Jani Nikulabf13e812013-09-06 07:40:05 +0300240static void
241intel_dp_init_panel_power_sequencer(struct drm_device *dev,
242 struct intel_dp *intel_dp,
243 struct edp_power_seq *out);
244static void
245intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
246 struct intel_dp *intel_dp,
247 struct edp_power_seq *out);
248
249static enum pipe
250vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
251{
252 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
253 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
254 struct drm_device *dev = intel_dig_port->base.base.dev;
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 enum port port = intel_dig_port->port;
257 enum pipe pipe;
258
259 /* modeset should have pipe */
260 if (crtc)
261 return to_intel_crtc(crtc)->pipe;
262
263 /* init time, try to find a pipe with this port selected */
264 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
265 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
266 PANEL_PORT_SELECT_MASK;
267 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
268 return pipe;
269 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
270 return pipe;
271 }
272
273 /* shrug */
274 return PIPE_A;
275}
276
277static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
278{
279 struct drm_device *dev = intel_dp_to_dev(intel_dp);
280
281 if (HAS_PCH_SPLIT(dev))
282 return PCH_PP_CONTROL;
283 else
284 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
285}
286
287static u32 _pp_stat_reg(struct intel_dp *intel_dp)
288{
289 struct drm_device *dev = intel_dp_to_dev(intel_dp);
290
291 if (HAS_PCH_SPLIT(dev))
292 return PCH_PP_STATUS;
293 else
294 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
295}
296
Keith Packardebf33b12011-09-29 15:53:27 -0700297static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
298{
Paulo Zanoni30add222012-10-26 19:05:45 -0200299 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700300 struct drm_i915_private *dev_priv = dev->dev_private;
301
Jani Nikulabf13e812013-09-06 07:40:05 +0300302 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700303}
304
305static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
306{
Paulo Zanoni30add222012-10-26 19:05:45 -0200307 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700308 struct drm_i915_private *dev_priv = dev->dev_private;
309
Jani Nikulabf13e812013-09-06 07:40:05 +0300310 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700311}
312
Keith Packard9b984da2011-09-19 13:54:47 -0700313static void
314intel_dp_check_edp(struct intel_dp *intel_dp)
315{
Paulo Zanoni30add222012-10-26 19:05:45 -0200316 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700317 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700318
Keith Packard9b984da2011-09-19 13:54:47 -0700319 if (!is_edp(intel_dp))
320 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700321
Keith Packardebf33b12011-09-29 15:53:27 -0700322 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700323 WARN(1, "eDP powered off while attempting aux channel communication.\n");
324 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300325 I915_READ(_pp_stat_reg(intel_dp)),
326 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700327 }
328}
329
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100330static uint32_t
331intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300336 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100337 uint32_t status;
338 bool done;
339
Daniel Vetteref04f002012-12-01 21:03:59 +0100340#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100341 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300342 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300343 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100344 else
345 done = wait_for_atomic(C, 10) == 0;
346 if (!done)
347 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
348 has_aux_irq);
349#undef C
350
351 return status;
352}
353
Chris Wilsonbc866252013-07-21 16:00:03 +0100354static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp,
355 int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300356{
357 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
358 struct drm_device *dev = intel_dig_port->base.base.dev;
359 struct drm_i915_private *dev_priv = dev->dev_private;
360
361 /* The clock divider is based off the hrawclk,
362 * and would like to run at 2MHz. So, take the
363 * hrawclk value and divide by 2 and use that
364 *
365 * Note that PCH attached eDP panels should use a 125MHz input
366 * clock divider.
367 */
368 if (IS_VALLEYVIEW(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100369 return index ? 0 : 100;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300370 } else if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100371 if (index)
372 return 0;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300373 if (HAS_DDI(dev))
Chris Wilsonbc866252013-07-21 16:00:03 +0100374 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300375 else if (IS_GEN6(dev) || IS_GEN7(dev))
376 return 200; /* SNB & IVB eDP input clock at 400Mhz */
377 else
378 return 225; /* eDP input clock at 450Mhz */
379 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
380 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100381 switch (index) {
382 case 0: return 63;
383 case 1: return 72;
384 default: return 0;
385 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300386 } else if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100387 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300388 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100389 return index ? 0 :intel_hrawclk(dev) / 2;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300390 }
391}
392
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700393static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100394intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700395 uint8_t *send, int send_bytes,
396 uint8_t *recv, int recv_size)
397{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200398 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
399 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700400 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300401 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700402 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100403 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100404 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700405 uint32_t status;
Chris Wilsonbc866252013-07-21 16:00:03 +0100406 int try, precharge, clock = 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100407 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
408
409 /* dp aux is extremely sensitive to irq latency, hence request the
410 * lowest possible wakeup latency and so prevent the cpu from going into
411 * deep sleep states.
412 */
413 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700414
Keith Packard9b984da2011-09-19 13:54:47 -0700415 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800416
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200417 if (IS_GEN6(dev))
418 precharge = 3;
419 else
420 precharge = 5;
421
Paulo Zanonic67a4702013-08-19 13:18:09 -0300422 intel_aux_display_runtime_get(dev_priv);
423
Jesse Barnes11bee432011-08-01 15:02:20 -0700424 /* Try to wait for any previous AUX channel activity */
425 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100426 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700427 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
428 break;
429 msleep(1);
430 }
431
432 if (try == 3) {
433 WARN(1, "dp_aux_ch not started status 0x%08x\n",
434 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100435 ret = -EBUSY;
436 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100437 }
438
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300439 /* Only 5 data registers! */
440 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
441 ret = -E2BIG;
442 goto out;
443 }
444
Chris Wilsonbc866252013-07-21 16:00:03 +0100445 while ((aux_clock_divider = get_aux_clock_divider(intel_dp, clock++))) {
446 /* Must try at least 3 times according to DP spec */
447 for (try = 0; try < 5; try++) {
448 /* Load the send data into the aux channel data registers */
449 for (i = 0; i < send_bytes; i += 4)
450 I915_WRITE(ch_data + i,
451 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400452
Chris Wilsonbc866252013-07-21 16:00:03 +0100453 /* Send the command and wait for it to complete */
454 I915_WRITE(ch_ctl,
455 DP_AUX_CH_CTL_SEND_BUSY |
456 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
457 DP_AUX_CH_CTL_TIME_OUT_400us |
458 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
459 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
460 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
461 DP_AUX_CH_CTL_DONE |
462 DP_AUX_CH_CTL_TIME_OUT_ERROR |
463 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100464
Chris Wilsonbc866252013-07-21 16:00:03 +0100465 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400466
Chris Wilsonbc866252013-07-21 16:00:03 +0100467 /* Clear done status and any errors */
468 I915_WRITE(ch_ctl,
469 status |
470 DP_AUX_CH_CTL_DONE |
471 DP_AUX_CH_CTL_TIME_OUT_ERROR |
472 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400473
Chris Wilsonbc866252013-07-21 16:00:03 +0100474 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
475 DP_AUX_CH_CTL_RECEIVE_ERROR))
476 continue;
477 if (status & DP_AUX_CH_CTL_DONE)
478 break;
479 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100480 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700481 break;
482 }
483
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700484 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700485 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100486 ret = -EBUSY;
487 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700488 }
489
490 /* Check for timeout or receive error.
491 * Timeouts occur when the sink is not connected
492 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700493 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700494 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100495 ret = -EIO;
496 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700497 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700498
499 /* Timeouts occur when the device isn't connected, so they're
500 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700501 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800502 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100503 ret = -ETIMEDOUT;
504 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700505 }
506
507 /* Unload any bytes sent back from the other side */
508 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
509 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700510 if (recv_bytes > recv_size)
511 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400512
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100513 for (i = 0; i < recv_bytes; i += 4)
514 unpack_aux(I915_READ(ch_data + i),
515 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100517 ret = recv_bytes;
518out:
519 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300520 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100521
522 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700523}
524
525/* Write data to the aux channel in native mode */
526static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100527intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 uint16_t address, uint8_t *send, int send_bytes)
529{
530 int ret;
531 uint8_t msg[20];
532 int msg_bytes;
533 uint8_t ack;
534
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300535 if (WARN_ON(send_bytes > 16))
536 return -E2BIG;
537
Keith Packard9b984da2011-09-19 13:54:47 -0700538 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700539 msg[0] = AUX_NATIVE_WRITE << 4;
540 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800541 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700542 msg[3] = send_bytes - 1;
543 memcpy(&msg[4], send, send_bytes);
544 msg_bytes = send_bytes + 4;
545 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100546 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700547 if (ret < 0)
548 return ret;
549 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
550 break;
551 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
552 udelay(100);
553 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700554 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700555 }
556 return send_bytes;
557}
558
559/* Write a single byte to the aux channel in native mode */
560static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100561intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700562 uint16_t address, uint8_t byte)
563{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100564 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700565}
566
567/* read bytes from a native aux channel */
568static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100569intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700570 uint16_t address, uint8_t *recv, int recv_bytes)
571{
572 uint8_t msg[4];
573 int msg_bytes;
574 uint8_t reply[20];
575 int reply_bytes;
576 uint8_t ack;
577 int ret;
578
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300579 if (WARN_ON(recv_bytes > 19))
580 return -E2BIG;
581
Keith Packard9b984da2011-09-19 13:54:47 -0700582 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700583 msg[0] = AUX_NATIVE_READ << 4;
584 msg[1] = address >> 8;
585 msg[2] = address & 0xff;
586 msg[3] = recv_bytes - 1;
587
588 msg_bytes = 4;
589 reply_bytes = recv_bytes + 1;
590
591 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100592 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700593 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700594 if (ret == 0)
595 return -EPROTO;
596 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700597 return ret;
598 ack = reply[0];
599 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
600 memcpy(recv, reply + 1, ret - 1);
601 return ret - 1;
602 }
603 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
604 udelay(100);
605 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700606 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700607 }
608}
609
610static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000611intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
612 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700613{
Dave Airlieab2c0672009-12-04 10:55:24 +1000614 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100615 struct intel_dp *intel_dp = container_of(adapter,
616 struct intel_dp,
617 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000618 uint16_t address = algo_data->address;
619 uint8_t msg[5];
620 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000621 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000622 int msg_bytes;
623 int reply_bytes;
624 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700625
Keith Packard9b984da2011-09-19 13:54:47 -0700626 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000627 /* Set up the command byte */
628 if (mode & MODE_I2C_READ)
629 msg[0] = AUX_I2C_READ << 4;
630 else
631 msg[0] = AUX_I2C_WRITE << 4;
632
633 if (!(mode & MODE_I2C_STOP))
634 msg[0] |= AUX_I2C_MOT << 4;
635
636 msg[1] = address >> 8;
637 msg[2] = address;
638
639 switch (mode) {
640 case MODE_I2C_WRITE:
641 msg[3] = 0;
642 msg[4] = write_byte;
643 msg_bytes = 5;
644 reply_bytes = 1;
645 break;
646 case MODE_I2C_READ:
647 msg[3] = 0;
648 msg_bytes = 4;
649 reply_bytes = 2;
650 break;
651 default:
652 msg_bytes = 3;
653 reply_bytes = 1;
654 break;
655 }
656
Jani Nikula58c67ce2013-09-20 16:42:14 +0300657 /*
658 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
659 * required to retry at least seven times upon receiving AUX_DEFER
660 * before giving up the AUX transaction.
661 */
662 for (retry = 0; retry < 7; retry++) {
David Flynn8316f332010-12-08 16:10:21 +0000663 ret = intel_dp_aux_ch(intel_dp,
664 msg, msg_bytes,
665 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000666 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000667 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000668 return ret;
669 }
David Flynn8316f332010-12-08 16:10:21 +0000670
671 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
672 case AUX_NATIVE_REPLY_ACK:
673 /* I2C-over-AUX Reply field is only valid
674 * when paired with AUX ACK.
675 */
676 break;
677 case AUX_NATIVE_REPLY_NACK:
678 DRM_DEBUG_KMS("aux_ch native nack\n");
679 return -EREMOTEIO;
680 case AUX_NATIVE_REPLY_DEFER:
Jani Nikula8d16f252013-09-20 16:42:15 +0300681 /*
682 * For now, just give more slack to branch devices. We
683 * could check the DPCD for I2C bit rate capabilities,
684 * and if available, adjust the interval. We could also
685 * be more careful with DP-to-Legacy adapters where a
686 * long legacy cable may force very low I2C bit rates.
687 */
688 if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
689 DP_DWN_STRM_PORT_PRESENT)
690 usleep_range(500, 600);
691 else
692 usleep_range(300, 400);
David Flynn8316f332010-12-08 16:10:21 +0000693 continue;
694 default:
695 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
696 reply[0]);
697 return -EREMOTEIO;
698 }
699
Dave Airlieab2c0672009-12-04 10:55:24 +1000700 switch (reply[0] & AUX_I2C_REPLY_MASK) {
701 case AUX_I2C_REPLY_ACK:
702 if (mode == MODE_I2C_READ) {
703 *read_byte = reply[1];
704 }
705 return reply_bytes - 1;
706 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000707 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000708 return -EREMOTEIO;
709 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000710 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000711 udelay(100);
712 break;
713 default:
David Flynn8316f332010-12-08 16:10:21 +0000714 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000715 return -EREMOTEIO;
716 }
717 }
David Flynn8316f332010-12-08 16:10:21 +0000718
719 DRM_ERROR("too many retries, giving up\n");
720 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700721}
722
723static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100724intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800725 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700726{
Keith Packard0b5c5412011-09-28 16:41:05 -0700727 int ret;
728
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800729 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100730 intel_dp->algo.running = false;
731 intel_dp->algo.address = 0;
732 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Akshay Joshi0206e352011-08-16 15:34:10 -0400734 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100735 intel_dp->adapter.owner = THIS_MODULE;
736 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400737 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100738 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
739 intel_dp->adapter.algo_data = &intel_dp->algo;
740 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
741
Keith Packard0b5c5412011-09-28 16:41:05 -0700742 ironlake_edp_panel_vdd_on(intel_dp);
743 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700744 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700745 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700746}
747
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200748static void
749intel_dp_set_clock(struct intel_encoder *encoder,
750 struct intel_crtc_config *pipe_config, int link_bw)
751{
752 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800753 const struct dp_link_dpll *divisor = NULL;
754 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200755
756 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800757 divisor = gen4_dpll;
758 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200759 } else if (IS_HASWELL(dev)) {
760 /* Haswell has special-purpose DP DDI clocks. */
761 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800762 divisor = pch_dpll;
763 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200764 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800765 divisor = vlv_dpll;
766 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200767 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800768
769 if (divisor && count) {
770 for (i = 0; i < count; i++) {
771 if (link_bw == divisor[i].link_bw) {
772 pipe_config->dpll = divisor[i].dpll;
773 pipe_config->clock_set = true;
774 break;
775 }
776 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200777 }
778}
779
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200780bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100781intel_dp_compute_config(struct intel_encoder *encoder,
782 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100784 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100785 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100786 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100787 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300788 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700789 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300790 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200792 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100793 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200794 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200796 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700797
Imre Deakbc7d38a2013-05-16 14:40:36 +0300798 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100799 pipe_config->has_pch_encoder = true;
800
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200801 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802
Jani Nikuladd06f902012-10-19 14:51:50 +0300803 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
804 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
805 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700806 if (!HAS_PCH_SPLIT(dev))
807 intel_gmch_panel_fitting(intel_crtc, pipe_config,
808 intel_connector->panel.fitting_mode);
809 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700810 intel_pch_panel_fitting(intel_crtc, pipe_config,
811 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100812 }
813
Daniel Vettercb1793c2012-06-04 18:39:21 +0200814 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200815 return false;
816
Daniel Vetter083f9562012-04-20 20:23:49 +0200817 DRM_DEBUG_KMS("DP link computation with max lane count %i "
818 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100819 max_lane_count, bws[max_clock],
820 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200821
Daniel Vetter36008362013-03-27 00:44:59 +0100822 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
823 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200824 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300825 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
826 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300827 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
828 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300829 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300830 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200831
Daniel Vetter36008362013-03-27 00:44:59 +0100832 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100833 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
834 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200835
Daniel Vetter36008362013-03-27 00:44:59 +0100836 for (clock = 0; clock <= max_clock; clock++) {
837 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
838 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
839 link_avail = intel_dp_max_data_rate(link_clock,
840 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200841
Daniel Vetter36008362013-03-27 00:44:59 +0100842 if (mode_rate <= link_avail) {
843 goto found;
844 }
845 }
846 }
847 }
848
849 return false;
850
851found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200852 if (intel_dp->color_range_auto) {
853 /*
854 * See:
855 * CEA-861-E - 5.1 Default Encoding Parameters
856 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
857 */
Thierry Reding18316c82012-12-20 15:41:44 +0100858 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200859 intel_dp->color_range = DP_COLOR_RANGE_16_235;
860 else
861 intel_dp->color_range = 0;
862 }
863
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200864 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100865 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200866
Daniel Vetter36008362013-03-27 00:44:59 +0100867 intel_dp->link_bw = bws[clock];
868 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200869 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200870 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200871
Daniel Vetter36008362013-03-27 00:44:59 +0100872 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
873 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200874 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100875 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
876 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700877
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200878 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100879 adjusted_mode->crtc_clock,
880 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200881 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700882
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200883 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
884
Daniel Vetter36008362013-03-27 00:44:59 +0100885 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886}
887
Daniel Vetter7c62a162013-06-01 17:16:20 +0200888static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100889{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200890 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
891 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
892 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100893 struct drm_i915_private *dev_priv = dev->dev_private;
894 u32 dpa_ctl;
895
Daniel Vetterff9a6752013-06-01 17:16:21 +0200896 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100897 dpa_ctl = I915_READ(DP_A);
898 dpa_ctl &= ~DP_PLL_FREQ_MASK;
899
Daniel Vetterff9a6752013-06-01 17:16:21 +0200900 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100901 /* For a long time we've carried around a ILK-DevA w/a for the
902 * 160MHz clock. If we're really unlucky, it's still required.
903 */
904 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100905 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200906 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100907 } else {
908 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200909 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100910 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100911
Daniel Vetterea9b6002012-11-29 15:59:31 +0100912 I915_WRITE(DP_A, dpa_ctl);
913
914 POSTING_READ(DP_A);
915 udelay(500);
916}
917
Daniel Vetterb934223d2013-07-21 21:37:05 +0200918static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700919{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200920 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700921 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200922 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300923 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200924 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
925 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700926
Keith Packard417e8222011-11-01 19:54:11 -0700927 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800928 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700929 *
930 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800931 * SNB CPU
932 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700933 * CPT PCH
934 *
935 * IBX PCH and CPU are the same for almost everything,
936 * except that the CPU DP PLL is configured in this
937 * register
938 *
939 * CPT PCH is quite different, having many bits moved
940 * to the TRANS_DP_CTL register instead. That
941 * configuration happens (oddly) in ironlake_pch_enable
942 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400943
Keith Packard417e8222011-11-01 19:54:11 -0700944 /* Preserve the BIOS-computed detected bit. This is
945 * supposed to be read-only.
946 */
947 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948
Keith Packard417e8222011-11-01 19:54:11 -0700949 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700950 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200951 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700952
Wu Fengguange0dac652011-09-05 14:25:34 +0800953 if (intel_dp->has_audio) {
954 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200955 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100956 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200957 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800958 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300959
Keith Packard417e8222011-11-01 19:54:11 -0700960 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800961
Imre Deakbc7d38a2013-05-16 14:40:36 +0300962 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800963 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
964 intel_dp->DP |= DP_SYNC_HS_HIGH;
965 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
966 intel_dp->DP |= DP_SYNC_VS_HIGH;
967 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
968
Jani Nikula6aba5b62013-10-04 15:08:10 +0300969 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -0800970 intel_dp->DP |= DP_ENHANCED_FRAMING;
971
Daniel Vetter7c62a162013-06-01 17:16:20 +0200972 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300973 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700974 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200975 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700976
977 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
978 intel_dp->DP |= DP_SYNC_HS_HIGH;
979 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
980 intel_dp->DP |= DP_SYNC_VS_HIGH;
981 intel_dp->DP |= DP_LINK_TRAIN_OFF;
982
Jani Nikula6aba5b62013-10-04 15:08:10 +0300983 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -0700984 intel_dp->DP |= DP_ENHANCED_FRAMING;
985
Daniel Vetter7c62a162013-06-01 17:16:20 +0200986 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -0700987 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -0700988 } else {
989 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800990 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100991
Imre Deakbc7d38a2013-05-16 14:40:36 +0300992 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +0200993 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700994}
995
Keith Packard99ea7122011-11-01 19:57:50 -0700996#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
997#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
998
999#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1000#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1001
1002#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1003#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1004
1005static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
1006 u32 mask,
1007 u32 value)
1008{
Paulo Zanoni30add222012-10-26 19:05:45 -02001009 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001010 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001011 u32 pp_stat_reg, pp_ctrl_reg;
1012
Jani Nikulabf13e812013-09-06 07:40:05 +03001013 pp_stat_reg = _pp_stat_reg(intel_dp);
1014 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001015
1016 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001017 mask, value,
1018 I915_READ(pp_stat_reg),
1019 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001020
Jesse Barnes453c5422013-03-28 09:55:41 -07001021 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001022 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001023 I915_READ(pp_stat_reg),
1024 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001025 }
1026}
1027
1028static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1029{
1030 DRM_DEBUG_KMS("Wait for panel power on\n");
1031 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1032}
1033
Keith Packardbd943152011-09-18 23:09:52 -07001034static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1035{
Keith Packardbd943152011-09-18 23:09:52 -07001036 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001037 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001038}
Keith Packardbd943152011-09-18 23:09:52 -07001039
Keith Packard99ea7122011-11-01 19:57:50 -07001040static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1041{
1042 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1043 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1044}
Keith Packardbd943152011-09-18 23:09:52 -07001045
Keith Packard99ea7122011-11-01 19:57:50 -07001046
Keith Packard832dd3c2011-11-01 19:34:06 -07001047/* Read the current pp_control value, unlocking the register if it
1048 * is locked
1049 */
1050
Jesse Barnes453c5422013-03-28 09:55:41 -07001051static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001052{
Jesse Barnes453c5422013-03-28 09:55:41 -07001053 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1054 struct drm_i915_private *dev_priv = dev->dev_private;
1055 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001056
Jani Nikulabf13e812013-09-06 07:40:05 +03001057 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001058 control &= ~PANEL_UNLOCK_MASK;
1059 control |= PANEL_UNLOCK_REGS;
1060 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001061}
1062
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001063void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001064{
Paulo Zanoni30add222012-10-26 19:05:45 -02001065 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001066 struct drm_i915_private *dev_priv = dev->dev_private;
1067 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001068 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001069
Keith Packard97af61f572011-09-28 16:23:51 -07001070 if (!is_edp(intel_dp))
1071 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001072 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001073
Keith Packardbd943152011-09-18 23:09:52 -07001074 WARN(intel_dp->want_panel_vdd,
1075 "eDP VDD already requested on\n");
1076
1077 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001078
Keith Packardbd943152011-09-18 23:09:52 -07001079 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1080 DRM_DEBUG_KMS("eDP VDD already on\n");
1081 return;
1082 }
1083
Keith Packard99ea7122011-11-01 19:57:50 -07001084 if (!ironlake_edp_have_panel_power(intel_dp))
1085 ironlake_wait_panel_power_cycle(intel_dp);
1086
Jesse Barnes453c5422013-03-28 09:55:41 -07001087 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001088 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001089
Jani Nikulabf13e812013-09-06 07:40:05 +03001090 pp_stat_reg = _pp_stat_reg(intel_dp);
1091 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001092
1093 I915_WRITE(pp_ctrl_reg, pp);
1094 POSTING_READ(pp_ctrl_reg);
1095 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1096 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001097 /*
1098 * If the panel wasn't on, delay before accessing aux channel
1099 */
1100 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001101 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001102 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001103 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001104}
1105
Keith Packardbd943152011-09-18 23:09:52 -07001106static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001107{
Paulo Zanoni30add222012-10-26 19:05:45 -02001108 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001109 struct drm_i915_private *dev_priv = dev->dev_private;
1110 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001111 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001112
Daniel Vettera0e99e62012-12-02 01:05:46 +01001113 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1114
Keith Packardbd943152011-09-18 23:09:52 -07001115 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07001116 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001117 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001118
Jani Nikulabf13e812013-09-06 07:40:05 +03001119 pp_stat_reg = _pp_ctrl_reg(intel_dp);
1120 pp_ctrl_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001121
1122 I915_WRITE(pp_ctrl_reg, pp);
1123 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001124
Keith Packardbd943152011-09-18 23:09:52 -07001125 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001126 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1127 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001128 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001129 }
1130}
1131
1132static void ironlake_panel_vdd_work(struct work_struct *__work)
1133{
1134 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1135 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001136 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001137
Keith Packard627f7672011-10-31 11:30:10 -07001138 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001139 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001140 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001141}
1142
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001143void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001144{
Keith Packard97af61f572011-09-28 16:23:51 -07001145 if (!is_edp(intel_dp))
1146 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001147
Keith Packardbd943152011-09-18 23:09:52 -07001148 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1149 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001150
Keith Packardbd943152011-09-18 23:09:52 -07001151 intel_dp->want_panel_vdd = false;
1152
1153 if (sync) {
1154 ironlake_panel_vdd_off_sync(intel_dp);
1155 } else {
1156 /*
1157 * Queue the timer to fire a long
1158 * time from now (relative to the power down delay)
1159 * to keep the panel power up across a sequence of operations
1160 */
1161 schedule_delayed_work(&intel_dp->panel_vdd_work,
1162 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1163 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001164}
1165
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001166void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001167{
Paulo Zanoni30add222012-10-26 19:05:45 -02001168 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001169 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001170 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001171 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001172
Keith Packard97af61f572011-09-28 16:23:51 -07001173 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001174 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001175
1176 DRM_DEBUG_KMS("Turn eDP power on\n");
1177
1178 if (ironlake_edp_have_panel_power(intel_dp)) {
1179 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001180 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001181 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001182
Keith Packard99ea7122011-11-01 19:57:50 -07001183 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001184
Jani Nikulabf13e812013-09-06 07:40:05 +03001185 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001186 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001187 if (IS_GEN5(dev)) {
1188 /* ILK workaround: disable reset around power sequence */
1189 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001190 I915_WRITE(pp_ctrl_reg, pp);
1191 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001192 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001193
Keith Packard1c0ae802011-09-19 13:59:29 -07001194 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001195 if (!IS_GEN5(dev))
1196 pp |= PANEL_POWER_RESET;
1197
Jesse Barnes453c5422013-03-28 09:55:41 -07001198 I915_WRITE(pp_ctrl_reg, pp);
1199 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001200
Keith Packard99ea7122011-11-01 19:57:50 -07001201 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001202
Keith Packard05ce1a42011-09-29 16:33:01 -07001203 if (IS_GEN5(dev)) {
1204 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001205 I915_WRITE(pp_ctrl_reg, pp);
1206 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001207 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001208}
1209
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001210void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001211{
Paulo Zanoni30add222012-10-26 19:05:45 -02001212 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001213 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001214 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001215 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001216
Keith Packard97af61f572011-09-28 16:23:51 -07001217 if (!is_edp(intel_dp))
1218 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001219
Keith Packard99ea7122011-11-01 19:57:50 -07001220 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001221
Daniel Vetter6cb49832012-05-20 17:14:50 +02001222 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001223
Jesse Barnes453c5422013-03-28 09:55:41 -07001224 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001225 /* We need to switch off panel power _and_ force vdd, for otherwise some
1226 * panels get very unhappy and cease to work. */
1227 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001228
Jani Nikulabf13e812013-09-06 07:40:05 +03001229 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001230
1231 I915_WRITE(pp_ctrl_reg, pp);
1232 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001233
Daniel Vetter35a38552012-08-12 22:17:14 +02001234 intel_dp->want_panel_vdd = false;
1235
Keith Packard99ea7122011-11-01 19:57:50 -07001236 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001237}
1238
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001239void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001240{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001241 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1242 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001243 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001244 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001245 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001246 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001247
Keith Packardf01eca22011-09-28 16:48:10 -07001248 if (!is_edp(intel_dp))
1249 return;
1250
Zhao Yakui28c97732009-10-09 11:39:41 +08001251 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001252 /*
1253 * If we enable the backlight right away following a panel power
1254 * on, we may see slight flicker as the panel syncs with the eDP
1255 * link. So delay a bit to make sure the image is solid before
1256 * allowing it to appear.
1257 */
Keith Packardf01eca22011-09-28 16:48:10 -07001258 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001259 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001260 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001261
Jani Nikulabf13e812013-09-06 07:40:05 +03001262 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001263
1264 I915_WRITE(pp_ctrl_reg, pp);
1265 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001266
1267 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001268}
1269
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001270void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001271{
Paulo Zanoni30add222012-10-26 19:05:45 -02001272 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001273 struct drm_i915_private *dev_priv = dev->dev_private;
1274 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001275 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001276
Keith Packardf01eca22011-09-28 16:48:10 -07001277 if (!is_edp(intel_dp))
1278 return;
1279
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001280 intel_panel_disable_backlight(dev);
1281
Zhao Yakui28c97732009-10-09 11:39:41 +08001282 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001283 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001284 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001285
Jani Nikulabf13e812013-09-06 07:40:05 +03001286 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001287
1288 I915_WRITE(pp_ctrl_reg, pp);
1289 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001290 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001291}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001292
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001293static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001294{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1296 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1297 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001298 struct drm_i915_private *dev_priv = dev->dev_private;
1299 u32 dpa_ctl;
1300
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001301 assert_pipe_disabled(dev_priv,
1302 to_intel_crtc(crtc)->pipe);
1303
Jesse Barnesd240f202010-08-13 15:43:26 -07001304 DRM_DEBUG_KMS("\n");
1305 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001306 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1307 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1308
1309 /* We don't adjust intel_dp->DP while tearing down the link, to
1310 * facilitate link retraining (e.g. after hotplug). Hence clear all
1311 * enable bits here to ensure that we don't enable too much. */
1312 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1313 intel_dp->DP |= DP_PLL_ENABLE;
1314 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001315 POSTING_READ(DP_A);
1316 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001317}
1318
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001319static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001320{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001321 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1322 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1323 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001324 struct drm_i915_private *dev_priv = dev->dev_private;
1325 u32 dpa_ctl;
1326
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001327 assert_pipe_disabled(dev_priv,
1328 to_intel_crtc(crtc)->pipe);
1329
Jesse Barnesd240f202010-08-13 15:43:26 -07001330 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001331 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1332 "dp pll off, should be on\n");
1333 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1334
1335 /* We can't rely on the value tracked for the DP register in
1336 * intel_dp->DP because link_down must not change that (otherwise link
1337 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001338 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001339 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001340 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001341 udelay(200);
1342}
1343
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001344/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001345void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001346{
1347 int ret, i;
1348
1349 /* Should have a valid DPCD by this point */
1350 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1351 return;
1352
1353 if (mode != DRM_MODE_DPMS_ON) {
1354 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1355 DP_SET_POWER_D3);
1356 if (ret != 1)
1357 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1358 } else {
1359 /*
1360 * When turning on, we need to retry for 1ms to give the sink
1361 * time to wake up.
1362 */
1363 for (i = 0; i < 3; i++) {
1364 ret = intel_dp_aux_native_write_1(intel_dp,
1365 DP_SET_POWER,
1366 DP_SET_POWER_D0);
1367 if (ret == 1)
1368 break;
1369 msleep(1);
1370 }
1371 }
1372}
1373
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001374static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1375 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001376{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001377 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001378 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001379 struct drm_device *dev = encoder->base.dev;
1380 struct drm_i915_private *dev_priv = dev->dev_private;
1381 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001382
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001383 if (!(tmp & DP_PORT_EN))
1384 return false;
1385
Imre Deakbc7d38a2013-05-16 14:40:36 +03001386 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001387 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001388 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001389 *pipe = PORT_TO_PIPE(tmp);
1390 } else {
1391 u32 trans_sel;
1392 u32 trans_dp;
1393 int i;
1394
1395 switch (intel_dp->output_reg) {
1396 case PCH_DP_B:
1397 trans_sel = TRANS_DP_PORT_SEL_B;
1398 break;
1399 case PCH_DP_C:
1400 trans_sel = TRANS_DP_PORT_SEL_C;
1401 break;
1402 case PCH_DP_D:
1403 trans_sel = TRANS_DP_PORT_SEL_D;
1404 break;
1405 default:
1406 return true;
1407 }
1408
1409 for_each_pipe(i) {
1410 trans_dp = I915_READ(TRANS_DP_CTL(i));
1411 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1412 *pipe = i;
1413 return true;
1414 }
1415 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001416
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001417 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1418 intel_dp->output_reg);
1419 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001420
1421 return true;
1422}
1423
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001424static void intel_dp_get_config(struct intel_encoder *encoder,
1425 struct intel_crtc_config *pipe_config)
1426{
1427 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001428 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001429 struct drm_device *dev = encoder->base.dev;
1430 struct drm_i915_private *dev_priv = dev->dev_private;
1431 enum port port = dp_to_dig_port(intel_dp)->port;
1432 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001433 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001434
Xiong Zhang63000ef2013-06-28 12:59:06 +08001435 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1436 tmp = I915_READ(intel_dp->output_reg);
1437 if (tmp & DP_SYNC_HS_HIGH)
1438 flags |= DRM_MODE_FLAG_PHSYNC;
1439 else
1440 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001441
Xiong Zhang63000ef2013-06-28 12:59:06 +08001442 if (tmp & DP_SYNC_VS_HIGH)
1443 flags |= DRM_MODE_FLAG_PVSYNC;
1444 else
1445 flags |= DRM_MODE_FLAG_NVSYNC;
1446 } else {
1447 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1448 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1449 flags |= DRM_MODE_FLAG_PHSYNC;
1450 else
1451 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001452
Xiong Zhang63000ef2013-06-28 12:59:06 +08001453 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1454 flags |= DRM_MODE_FLAG_PVSYNC;
1455 else
1456 flags |= DRM_MODE_FLAG_NVSYNC;
1457 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001458
1459 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001460
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001461 pipe_config->has_dp_encoder = true;
1462
1463 intel_dp_get_m_n(crtc, pipe_config);
1464
Ville Syrjälä18442d02013-09-13 16:00:08 +03001465 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001466 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1467 pipe_config->port_clock = 162000;
1468 else
1469 pipe_config->port_clock = 270000;
1470 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001471
1472 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1473 &pipe_config->dp_m_n);
1474
1475 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1476 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1477
Damien Lespiau241bfc32013-09-25 16:45:37 +01001478 pipe_config->adjusted_mode.crtc_clock = dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001479}
1480
Rodrigo Vivia031d702013-10-03 16:15:06 -03001481static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001482{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001483 struct drm_i915_private *dev_priv = dev->dev_private;
1484
1485 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001486}
1487
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001488static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1489{
1490 struct drm_i915_private *dev_priv = dev->dev_private;
1491
Ben Widawsky18b59922013-09-20 09:35:30 -07001492 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001493 return false;
1494
Ben Widawsky18b59922013-09-20 09:35:30 -07001495 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001496}
1497
1498static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1499 struct edp_vsc_psr *vsc_psr)
1500{
1501 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1502 struct drm_device *dev = dig_port->base.base.dev;
1503 struct drm_i915_private *dev_priv = dev->dev_private;
1504 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1505 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1506 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1507 uint32_t *data = (uint32_t *) vsc_psr;
1508 unsigned int i;
1509
1510 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1511 the video DIP being updated before program video DIP data buffer
1512 registers for DIP being updated. */
1513 I915_WRITE(ctl_reg, 0);
1514 POSTING_READ(ctl_reg);
1515
1516 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1517 if (i < sizeof(struct edp_vsc_psr))
1518 I915_WRITE(data_reg + i, *data++);
1519 else
1520 I915_WRITE(data_reg + i, 0);
1521 }
1522
1523 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1524 POSTING_READ(ctl_reg);
1525}
1526
1527static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1528{
1529 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1530 struct drm_i915_private *dev_priv = dev->dev_private;
1531 struct edp_vsc_psr psr_vsc;
1532
1533 if (intel_dp->psr_setup_done)
1534 return;
1535
1536 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1537 memset(&psr_vsc, 0, sizeof(psr_vsc));
1538 psr_vsc.sdp_header.HB0 = 0;
1539 psr_vsc.sdp_header.HB1 = 0x7;
1540 psr_vsc.sdp_header.HB2 = 0x2;
1541 psr_vsc.sdp_header.HB3 = 0x8;
1542 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1543
1544 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001545 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001546 EDP_PSR_DEBUG_MASK_HPD);
1547
1548 intel_dp->psr_setup_done = true;
1549}
1550
1551static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1552{
1553 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1554 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbc866252013-07-21 16:00:03 +01001555 uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp, 0);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001556 int precharge = 0x3;
1557 int msg_size = 5; /* Header(4) + Message(1) */
1558
1559 /* Enable PSR in sink */
1560 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1561 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1562 DP_PSR_ENABLE &
1563 ~DP_PSR_MAIN_LINK_ACTIVE);
1564 else
1565 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1566 DP_PSR_ENABLE |
1567 DP_PSR_MAIN_LINK_ACTIVE);
1568
1569 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001570 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1571 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1572 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001573 DP_AUX_CH_CTL_TIME_OUT_400us |
1574 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1575 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1576 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1577}
1578
1579static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1580{
1581 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1582 struct drm_i915_private *dev_priv = dev->dev_private;
1583 uint32_t max_sleep_time = 0x1f;
1584 uint32_t idle_frames = 1;
1585 uint32_t val = 0x0;
1586
1587 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1588 val |= EDP_PSR_LINK_STANDBY;
1589 val |= EDP_PSR_TP2_TP3_TIME_0us;
1590 val |= EDP_PSR_TP1_TIME_0us;
1591 val |= EDP_PSR_SKIP_AUX_EXIT;
1592 } else
1593 val |= EDP_PSR_LINK_DISABLE;
1594
Ben Widawsky18b59922013-09-20 09:35:30 -07001595 I915_WRITE(EDP_PSR_CTL(dev), val |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001596 EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES |
1597 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1598 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1599 EDP_PSR_ENABLE);
1600}
1601
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001602static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1603{
1604 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1605 struct drm_device *dev = dig_port->base.base.dev;
1606 struct drm_i915_private *dev_priv = dev->dev_private;
1607 struct drm_crtc *crtc = dig_port->base.base.crtc;
1608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1609 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1610 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1611
Rodrigo Vivia031d702013-10-03 16:15:06 -03001612 dev_priv->psr.source_ok = false;
1613
Ben Widawsky18b59922013-09-20 09:35:30 -07001614 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001615 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001616 return false;
1617 }
1618
1619 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1620 (dig_port->port != PORT_A)) {
1621 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001622 return false;
1623 }
1624
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001625 if (!i915_enable_psr) {
1626 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001627 return false;
1628 }
1629
Chris Wilsoncd234b02013-08-02 20:39:49 +01001630 crtc = dig_port->base.base.crtc;
1631 if (crtc == NULL) {
1632 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001633 return false;
1634 }
1635
1636 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001637 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001638 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001639 return false;
1640 }
1641
Chris Wilsoncd234b02013-08-02 20:39:49 +01001642 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001643 if (obj->tiling_mode != I915_TILING_X ||
1644 obj->fence_reg == I915_FENCE_REG_NONE) {
1645 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001646 return false;
1647 }
1648
1649 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1650 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001651 return false;
1652 }
1653
1654 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1655 S3D_ENABLE) {
1656 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001657 return false;
1658 }
1659
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001660 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001661 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001662 return false;
1663 }
1664
Rodrigo Vivia031d702013-10-03 16:15:06 -03001665 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001666 return true;
1667}
1668
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001669static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001670{
1671 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1672
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001673 if (!intel_edp_psr_match_conditions(intel_dp) ||
1674 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001675 return;
1676
1677 /* Setup PSR once */
1678 intel_edp_psr_setup(intel_dp);
1679
1680 /* Enable PSR on the panel */
1681 intel_edp_psr_enable_sink(intel_dp);
1682
1683 /* Enable PSR on the host */
1684 intel_edp_psr_enable_source(intel_dp);
1685}
1686
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001687void intel_edp_psr_enable(struct intel_dp *intel_dp)
1688{
1689 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1690
1691 if (intel_edp_psr_match_conditions(intel_dp) &&
1692 !intel_edp_is_psr_enabled(dev))
1693 intel_edp_psr_do_enable(intel_dp);
1694}
1695
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001696void intel_edp_psr_disable(struct intel_dp *intel_dp)
1697{
1698 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1699 struct drm_i915_private *dev_priv = dev->dev_private;
1700
1701 if (!intel_edp_is_psr_enabled(dev))
1702 return;
1703
Ben Widawsky18b59922013-09-20 09:35:30 -07001704 I915_WRITE(EDP_PSR_CTL(dev),
1705 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001706
1707 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001708 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001709 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1710 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1711}
1712
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001713void intel_edp_psr_update(struct drm_device *dev)
1714{
1715 struct intel_encoder *encoder;
1716 struct intel_dp *intel_dp = NULL;
1717
1718 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1719 if (encoder->type == INTEL_OUTPUT_EDP) {
1720 intel_dp = enc_to_intel_dp(&encoder->base);
1721
Rodrigo Vivia031d702013-10-03 16:15:06 -03001722 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001723 return;
1724
1725 if (!intel_edp_psr_match_conditions(intel_dp))
1726 intel_edp_psr_disable(intel_dp);
1727 else
1728 if (!intel_edp_is_psr_enabled(dev))
1729 intel_edp_psr_do_enable(intel_dp);
1730 }
1731}
1732
Daniel Vettere8cb4552012-07-01 13:05:48 +02001733static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001734{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001735 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001736 enum port port = dp_to_dig_port(intel_dp)->port;
1737 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001738
1739 /* Make sure the panel is off before trying to change the mode. But also
1740 * ensure that we have vdd while we switch off the panel. */
1741 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001742 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001743 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001744 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001745
1746 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001747 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001748 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001749}
1750
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001751static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001752{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001753 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001754 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001755 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001756
Imre Deak982a3862013-05-23 19:39:40 +03001757 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001758 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001759 if (!IS_VALLEYVIEW(dev))
1760 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001761 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001762}
1763
Daniel Vettere8cb4552012-07-01 13:05:48 +02001764static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001765{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001766 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1767 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001768 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001769 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001770
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001771 if (WARN_ON(dp_reg & DP_PORT_EN))
1772 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001773
1774 ironlake_edp_panel_vdd_on(intel_dp);
1775 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1776 intel_dp_start_link_train(intel_dp);
1777 ironlake_edp_panel_on(intel_dp);
1778 ironlake_edp_panel_vdd_off(intel_dp, true);
1779 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001780 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001781}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001782
Jani Nikulaecff4f32013-09-06 07:38:29 +03001783static void g4x_enable_dp(struct intel_encoder *encoder)
1784{
Jani Nikula828f5c62013-09-05 16:44:45 +03001785 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1786
Jani Nikulaecff4f32013-09-06 07:38:29 +03001787 intel_enable_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001788 ironlake_edp_backlight_on(intel_dp);
1789}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001790
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001791static void vlv_enable_dp(struct intel_encoder *encoder)
1792{
Jani Nikula828f5c62013-09-05 16:44:45 +03001793 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1794
1795 ironlake_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001796}
1797
Jani Nikulaecff4f32013-09-06 07:38:29 +03001798static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001799{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001800 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001801 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001802
1803 if (dport->port == PORT_A)
1804 ironlake_edp_pll_on(intel_dp);
1805}
1806
1807static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1808{
1809 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1810 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001811 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001812 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001813 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1814 int port = vlv_dport_to_channel(dport);
1815 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001816 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001817 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001818
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001819 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001820
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001821 val = vlv_dpio_read(dev_priv, pipe, DPIO_DATA_LANE_A(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001822 val = 0;
1823 if (pipe)
1824 val |= (1<<21);
1825 else
1826 val &= ~(1<<21);
1827 val |= 0x001000c4;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001828 vlv_dpio_write(dev_priv, pipe, DPIO_DATA_CHANNEL(port), val);
1829 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF0(port), 0x00760018);
1830 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF8(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001831
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001832 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001833
Jani Nikulabf13e812013-09-06 07:40:05 +03001834 /* init power sequencer on this pipe and port */
1835 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1836 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1837 &power_seq);
1838
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001839 intel_enable_dp(encoder);
1840
1841 vlv_wait_port_ready(dev_priv, port);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001842}
1843
Jani Nikulaecff4f32013-09-06 07:38:29 +03001844static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001845{
1846 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1847 struct drm_device *dev = encoder->base.dev;
1848 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001849 struct intel_crtc *intel_crtc =
1850 to_intel_crtc(encoder->base.crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001851 int port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001852 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001853
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001855 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001856 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_TX(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001857 DPIO_PCS_TX_LANE2_RESET |
1858 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001859 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLK(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001860 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1861 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1862 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1863 DPIO_PCS_CLK_SOFT_RESET);
1864
1865 /* Fix up inter-pair skew failure */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001866 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER1(port), 0x00750f00);
1867 vlv_dpio_write(dev_priv, pipe, DPIO_TX_CTL(port), 0x00001500);
1868 vlv_dpio_write(dev_priv, pipe, DPIO_TX_LANE(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001869 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001870}
1871
1872/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001873 * Native read with retry for link status and receiver capability reads for
1874 * cases where the sink may still be asleep.
1875 */
1876static bool
1877intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1878 uint8_t *recv, int recv_bytes)
1879{
1880 int ret, i;
1881
1882 /*
1883 * Sinks are *supposed* to come up within 1ms from an off state,
1884 * but we're also supposed to retry 3 times per the spec.
1885 */
1886 for (i = 0; i < 3; i++) {
1887 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1888 recv_bytes);
1889 if (ret == recv_bytes)
1890 return true;
1891 msleep(1);
1892 }
1893
1894 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001895}
1896
1897/*
1898 * Fetch AUX CH registers 0x202 - 0x207 which contain
1899 * link status information
1900 */
1901static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001902intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001903{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001904 return intel_dp_aux_native_read_retry(intel_dp,
1905 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001906 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001907 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001908}
1909
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001910#if 0
1911static char *voltage_names[] = {
1912 "0.4V", "0.6V", "0.8V", "1.2V"
1913};
1914static char *pre_emph_names[] = {
1915 "0dB", "3.5dB", "6dB", "9.5dB"
1916};
1917static char *link_train_names[] = {
1918 "pattern 1", "pattern 2", "idle", "off"
1919};
1920#endif
1921
1922/*
1923 * These are source-specific values; current Intel hardware supports
1924 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1925 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001926
1927static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001928intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001929{
Paulo Zanoni30add222012-10-26 19:05:45 -02001930 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001931 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001932
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001933 if (IS_VALLEYVIEW(dev))
1934 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001935 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001936 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001937 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001938 return DP_TRAIN_VOLTAGE_SWING_1200;
1939 else
1940 return DP_TRAIN_VOLTAGE_SWING_800;
1941}
1942
1943static uint8_t
1944intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1945{
Paulo Zanoni30add222012-10-26 19:05:45 -02001946 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001947 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001948
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001949 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001950 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1951 case DP_TRAIN_VOLTAGE_SWING_400:
1952 return DP_TRAIN_PRE_EMPHASIS_9_5;
1953 case DP_TRAIN_VOLTAGE_SWING_600:
1954 return DP_TRAIN_PRE_EMPHASIS_6;
1955 case DP_TRAIN_VOLTAGE_SWING_800:
1956 return DP_TRAIN_PRE_EMPHASIS_3_5;
1957 case DP_TRAIN_VOLTAGE_SWING_1200:
1958 default:
1959 return DP_TRAIN_PRE_EMPHASIS_0;
1960 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001961 } else if (IS_VALLEYVIEW(dev)) {
1962 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1963 case DP_TRAIN_VOLTAGE_SWING_400:
1964 return DP_TRAIN_PRE_EMPHASIS_9_5;
1965 case DP_TRAIN_VOLTAGE_SWING_600:
1966 return DP_TRAIN_PRE_EMPHASIS_6;
1967 case DP_TRAIN_VOLTAGE_SWING_800:
1968 return DP_TRAIN_PRE_EMPHASIS_3_5;
1969 case DP_TRAIN_VOLTAGE_SWING_1200:
1970 default:
1971 return DP_TRAIN_PRE_EMPHASIS_0;
1972 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03001973 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001974 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1975 case DP_TRAIN_VOLTAGE_SWING_400:
1976 return DP_TRAIN_PRE_EMPHASIS_6;
1977 case DP_TRAIN_VOLTAGE_SWING_600:
1978 case DP_TRAIN_VOLTAGE_SWING_800:
1979 return DP_TRAIN_PRE_EMPHASIS_3_5;
1980 default:
1981 return DP_TRAIN_PRE_EMPHASIS_0;
1982 }
1983 } else {
1984 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1985 case DP_TRAIN_VOLTAGE_SWING_400:
1986 return DP_TRAIN_PRE_EMPHASIS_6;
1987 case DP_TRAIN_VOLTAGE_SWING_600:
1988 return DP_TRAIN_PRE_EMPHASIS_6;
1989 case DP_TRAIN_VOLTAGE_SWING_800:
1990 return DP_TRAIN_PRE_EMPHASIS_3_5;
1991 case DP_TRAIN_VOLTAGE_SWING_1200:
1992 default:
1993 return DP_TRAIN_PRE_EMPHASIS_0;
1994 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001995 }
1996}
1997
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001998static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
1999{
2000 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2001 struct drm_i915_private *dev_priv = dev->dev_private;
2002 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002003 struct intel_crtc *intel_crtc =
2004 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002005 unsigned long demph_reg_value, preemph_reg_value,
2006 uniqtranscale_reg_value;
2007 uint8_t train_set = intel_dp->train_set[0];
Jesse Barnescece5d52013-04-19 08:46:35 -07002008 int port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002009 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002010
2011 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2012 case DP_TRAIN_PRE_EMPHASIS_0:
2013 preemph_reg_value = 0x0004000;
2014 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2015 case DP_TRAIN_VOLTAGE_SWING_400:
2016 demph_reg_value = 0x2B405555;
2017 uniqtranscale_reg_value = 0x552AB83A;
2018 break;
2019 case DP_TRAIN_VOLTAGE_SWING_600:
2020 demph_reg_value = 0x2B404040;
2021 uniqtranscale_reg_value = 0x5548B83A;
2022 break;
2023 case DP_TRAIN_VOLTAGE_SWING_800:
2024 demph_reg_value = 0x2B245555;
2025 uniqtranscale_reg_value = 0x5560B83A;
2026 break;
2027 case DP_TRAIN_VOLTAGE_SWING_1200:
2028 demph_reg_value = 0x2B405555;
2029 uniqtranscale_reg_value = 0x5598DA3A;
2030 break;
2031 default:
2032 return 0;
2033 }
2034 break;
2035 case DP_TRAIN_PRE_EMPHASIS_3_5:
2036 preemph_reg_value = 0x0002000;
2037 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2038 case DP_TRAIN_VOLTAGE_SWING_400:
2039 demph_reg_value = 0x2B404040;
2040 uniqtranscale_reg_value = 0x5552B83A;
2041 break;
2042 case DP_TRAIN_VOLTAGE_SWING_600:
2043 demph_reg_value = 0x2B404848;
2044 uniqtranscale_reg_value = 0x5580B83A;
2045 break;
2046 case DP_TRAIN_VOLTAGE_SWING_800:
2047 demph_reg_value = 0x2B404040;
2048 uniqtranscale_reg_value = 0x55ADDA3A;
2049 break;
2050 default:
2051 return 0;
2052 }
2053 break;
2054 case DP_TRAIN_PRE_EMPHASIS_6:
2055 preemph_reg_value = 0x0000000;
2056 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2057 case DP_TRAIN_VOLTAGE_SWING_400:
2058 demph_reg_value = 0x2B305555;
2059 uniqtranscale_reg_value = 0x5570B83A;
2060 break;
2061 case DP_TRAIN_VOLTAGE_SWING_600:
2062 demph_reg_value = 0x2B2B4040;
2063 uniqtranscale_reg_value = 0x55ADDA3A;
2064 break;
2065 default:
2066 return 0;
2067 }
2068 break;
2069 case DP_TRAIN_PRE_EMPHASIS_9_5:
2070 preemph_reg_value = 0x0006000;
2071 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2072 case DP_TRAIN_VOLTAGE_SWING_400:
2073 demph_reg_value = 0x1B405555;
2074 uniqtranscale_reg_value = 0x55ADDA3A;
2075 break;
2076 default:
2077 return 0;
2078 }
2079 break;
2080 default:
2081 return 0;
2082 }
2083
Chris Wilson0980a602013-07-26 19:57:35 +01002084 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002085 vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x00000000);
2086 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL4(port), demph_reg_value);
2087 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002088 uniqtranscale_reg_value);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002089 vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL3(port), 0x0C782040);
2090 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER0(port), 0x00030000);
2091 vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CTL_OVER1(port), preemph_reg_value);
2092 vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002093 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002094
2095 return 0;
2096}
2097
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002098static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002099intel_get_adjust_train(struct intel_dp *intel_dp,
2100 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002101{
2102 uint8_t v = 0;
2103 uint8_t p = 0;
2104 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002105 uint8_t voltage_max;
2106 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002107
Jesse Barnes33a34e42010-09-08 12:42:02 -07002108 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002109 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2110 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002111
2112 if (this_v > v)
2113 v = this_v;
2114 if (this_p > p)
2115 p = this_p;
2116 }
2117
Keith Packard1a2eb462011-11-16 16:26:07 -08002118 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002119 if (v >= voltage_max)
2120 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002121
Keith Packard1a2eb462011-11-16 16:26:07 -08002122 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2123 if (p >= preemph_max)
2124 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002125
2126 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002127 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002128}
2129
2130static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002131intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002132{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002133 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002134
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002135 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002136 case DP_TRAIN_VOLTAGE_SWING_400:
2137 default:
2138 signal_levels |= DP_VOLTAGE_0_4;
2139 break;
2140 case DP_TRAIN_VOLTAGE_SWING_600:
2141 signal_levels |= DP_VOLTAGE_0_6;
2142 break;
2143 case DP_TRAIN_VOLTAGE_SWING_800:
2144 signal_levels |= DP_VOLTAGE_0_8;
2145 break;
2146 case DP_TRAIN_VOLTAGE_SWING_1200:
2147 signal_levels |= DP_VOLTAGE_1_2;
2148 break;
2149 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002150 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002151 case DP_TRAIN_PRE_EMPHASIS_0:
2152 default:
2153 signal_levels |= DP_PRE_EMPHASIS_0;
2154 break;
2155 case DP_TRAIN_PRE_EMPHASIS_3_5:
2156 signal_levels |= DP_PRE_EMPHASIS_3_5;
2157 break;
2158 case DP_TRAIN_PRE_EMPHASIS_6:
2159 signal_levels |= DP_PRE_EMPHASIS_6;
2160 break;
2161 case DP_TRAIN_PRE_EMPHASIS_9_5:
2162 signal_levels |= DP_PRE_EMPHASIS_9_5;
2163 break;
2164 }
2165 return signal_levels;
2166}
2167
Zhenyu Wange3421a12010-04-08 09:43:27 +08002168/* Gen6's DP voltage swing and pre-emphasis control */
2169static uint32_t
2170intel_gen6_edp_signal_levels(uint8_t train_set)
2171{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002172 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2173 DP_TRAIN_PRE_EMPHASIS_MASK);
2174 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002175 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002176 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2177 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2178 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2179 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002180 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002181 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2182 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002183 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002184 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2185 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002186 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002187 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2188 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002189 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002190 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2191 "0x%x\n", signal_levels);
2192 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002193 }
2194}
2195
Keith Packard1a2eb462011-11-16 16:26:07 -08002196/* Gen7's DP voltage swing and pre-emphasis control */
2197static uint32_t
2198intel_gen7_edp_signal_levels(uint8_t train_set)
2199{
2200 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2201 DP_TRAIN_PRE_EMPHASIS_MASK);
2202 switch (signal_levels) {
2203 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2204 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2205 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2206 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2207 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2208 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2209
2210 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2211 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2212 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2213 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2214
2215 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2216 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2217 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2218 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2219
2220 default:
2221 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2222 "0x%x\n", signal_levels);
2223 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2224 }
2225}
2226
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002227/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2228static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002229intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002230{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002231 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2232 DP_TRAIN_PRE_EMPHASIS_MASK);
2233 switch (signal_levels) {
2234 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2235 return DDI_BUF_EMP_400MV_0DB_HSW;
2236 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2237 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2238 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2239 return DDI_BUF_EMP_400MV_6DB_HSW;
2240 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2241 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002242
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002243 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2244 return DDI_BUF_EMP_600MV_0DB_HSW;
2245 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2246 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2247 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2248 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002249
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002250 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2251 return DDI_BUF_EMP_800MV_0DB_HSW;
2252 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2253 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2254 default:
2255 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2256 "0x%x\n", signal_levels);
2257 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002258 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002259}
2260
Paulo Zanonif0a34242012-12-06 16:51:50 -02002261/* Properly updates "DP" with the correct signal levels. */
2262static void
2263intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2264{
2265 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002266 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002267 struct drm_device *dev = intel_dig_port->base.base.dev;
2268 uint32_t signal_levels, mask;
2269 uint8_t train_set = intel_dp->train_set[0];
2270
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002271 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002272 signal_levels = intel_hsw_signal_levels(train_set);
2273 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002274 } else if (IS_VALLEYVIEW(dev)) {
2275 signal_levels = intel_vlv_signal_levels(intel_dp);
2276 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002277 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002278 signal_levels = intel_gen7_edp_signal_levels(train_set);
2279 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002280 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002281 signal_levels = intel_gen6_edp_signal_levels(train_set);
2282 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2283 } else {
2284 signal_levels = intel_gen4_signal_levels(train_set);
2285 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2286 }
2287
2288 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2289
2290 *DP = (*DP & ~mask) | signal_levels;
2291}
2292
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002293static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002294intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002295 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002296 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002297{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002298 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2299 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002300 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002301 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002302 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2303 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002304
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002305 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002306 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002307
2308 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2309 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2310 else
2311 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2312
2313 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2314 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2315 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002316 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2317
2318 break;
2319 case DP_TRAINING_PATTERN_1:
2320 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2321 break;
2322 case DP_TRAINING_PATTERN_2:
2323 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2324 break;
2325 case DP_TRAINING_PATTERN_3:
2326 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2327 break;
2328 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002329 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002330
Imre Deakbc7d38a2013-05-16 14:40:36 +03002331 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002332 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002333
2334 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2335 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002336 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002337 break;
2338 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002339 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002340 break;
2341 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002342 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002343 break;
2344 case DP_TRAINING_PATTERN_3:
2345 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002346 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002347 break;
2348 }
2349
2350 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002351 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002352
2353 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2354 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002355 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002356 break;
2357 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002358 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002359 break;
2360 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002361 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002362 break;
2363 case DP_TRAINING_PATTERN_3:
2364 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002365 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002366 break;
2367 }
2368 }
2369
Jani Nikula70aff662013-09-27 15:10:44 +03002370 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002371 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002372
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002373 buf[0] = dp_train_pat;
2374 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002375 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002376 /* don't write DP_TRAINING_LANEx_SET on disable */
2377 len = 1;
2378 } else {
2379 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2380 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2381 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002382 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002383
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002384 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_PATTERN_SET,
2385 buf, len);
2386
2387 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002388}
2389
Jani Nikula70aff662013-09-27 15:10:44 +03002390static bool
2391intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2392 uint8_t dp_train_pat)
2393{
Jani Nikula953d22e2013-10-04 15:08:47 +03002394 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002395 intel_dp_set_signal_levels(intel_dp, DP);
2396 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2397}
2398
2399static bool
2400intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002401 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002402{
2403 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2404 struct drm_device *dev = intel_dig_port->base.base.dev;
2405 struct drm_i915_private *dev_priv = dev->dev_private;
2406 int ret;
2407
2408 intel_get_adjust_train(intel_dp, link_status);
2409 intel_dp_set_signal_levels(intel_dp, DP);
2410
2411 I915_WRITE(intel_dp->output_reg, *DP);
2412 POSTING_READ(intel_dp->output_reg);
2413
2414 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_LANE0_SET,
2415 intel_dp->train_set,
2416 intel_dp->lane_count);
2417
2418 return ret == intel_dp->lane_count;
2419}
2420
Imre Deak3ab9c632013-05-03 12:57:41 +03002421static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2422{
2423 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2424 struct drm_device *dev = intel_dig_port->base.base.dev;
2425 struct drm_i915_private *dev_priv = dev->dev_private;
2426 enum port port = intel_dig_port->port;
2427 uint32_t val;
2428
2429 if (!HAS_DDI(dev))
2430 return;
2431
2432 val = I915_READ(DP_TP_CTL(port));
2433 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2434 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2435 I915_WRITE(DP_TP_CTL(port), val);
2436
2437 /*
2438 * On PORT_A we can have only eDP in SST mode. There the only reason
2439 * we need to set idle transmission mode is to work around a HW issue
2440 * where we enable the pipe while not in idle link-training mode.
2441 * In this case there is requirement to wait for a minimum number of
2442 * idle patterns to be sent.
2443 */
2444 if (port == PORT_A)
2445 return;
2446
2447 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2448 1))
2449 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2450}
2451
Jesse Barnes33a34e42010-09-08 12:42:02 -07002452/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002453void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002454intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002455{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002456 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002457 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002458 int i;
2459 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002460 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002461 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002462 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002463
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002464 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002465 intel_ddi_prepare_link_retrain(encoder);
2466
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002467 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002468 link_config[0] = intel_dp->link_bw;
2469 link_config[1] = intel_dp->lane_count;
2470 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2471 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2472 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET, link_config, 2);
2473
2474 link_config[0] = 0;
2475 link_config[1] = DP_SET_ANSI_8B10B;
2476 intel_dp_aux_native_write(intel_dp, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002477
2478 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002479
Jani Nikula70aff662013-09-27 15:10:44 +03002480 /* clock recovery */
2481 if (!intel_dp_reset_link_train(intel_dp, &DP,
2482 DP_TRAINING_PATTERN_1 |
2483 DP_LINK_SCRAMBLING_DISABLE)) {
2484 DRM_ERROR("failed to enable link training\n");
2485 return;
2486 }
2487
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002488 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002489 voltage_tries = 0;
2490 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002491 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002492 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002493
Daniel Vettera7c96552012-10-18 10:15:30 +02002494 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002495 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2496 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002497 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002498 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002499
Daniel Vetter01916272012-10-18 10:15:25 +02002500 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002501 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002502 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002503 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002504
2505 /* Check to see if we've tried the max voltage */
2506 for (i = 0; i < intel_dp->lane_count; i++)
2507 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2508 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002509 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002510 ++loop_tries;
2511 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002512 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002513 break;
2514 }
Jani Nikula70aff662013-09-27 15:10:44 +03002515 intel_dp_reset_link_train(intel_dp, &DP,
2516 DP_TRAINING_PATTERN_1 |
2517 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002518 voltage_tries = 0;
2519 continue;
2520 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002521
2522 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002523 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002524 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002525 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002526 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002527 break;
2528 }
2529 } else
2530 voltage_tries = 0;
2531 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002532
Jani Nikula70aff662013-09-27 15:10:44 +03002533 /* Update training set as requested by target */
2534 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2535 DRM_ERROR("failed to update link training\n");
2536 break;
2537 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002538 }
2539
Jesse Barnes33a34e42010-09-08 12:42:02 -07002540 intel_dp->DP = DP;
2541}
2542
Paulo Zanonic19b0662012-10-15 15:51:41 -03002543void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002544intel_dp_complete_link_train(struct intel_dp *intel_dp)
2545{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002546 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002547 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002548 uint32_t DP = intel_dp->DP;
2549
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002550 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002551 if (!intel_dp_set_link_train(intel_dp, &DP,
2552 DP_TRAINING_PATTERN_2 |
2553 DP_LINK_SCRAMBLING_DISABLE)) {
2554 DRM_ERROR("failed to start channel equalization\n");
2555 return;
2556 }
2557
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002558 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002559 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002560 channel_eq = false;
2561 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002562 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002563
Jesse Barnes37f80972011-01-05 14:45:24 -08002564 if (cr_tries > 5) {
2565 DRM_ERROR("failed to train DP, aborting\n");
2566 intel_dp_link_down(intel_dp);
2567 break;
2568 }
2569
Daniel Vettera7c96552012-10-18 10:15:30 +02002570 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002571 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2572 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002573 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002574 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002575
Jesse Barnes37f80972011-01-05 14:45:24 -08002576 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002577 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002578 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002579 intel_dp_set_link_train(intel_dp, &DP,
2580 DP_TRAINING_PATTERN_2 |
2581 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002582 cr_tries++;
2583 continue;
2584 }
2585
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002586 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002587 channel_eq = true;
2588 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002589 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002590
Jesse Barnes37f80972011-01-05 14:45:24 -08002591 /* Try 5 times, then try clock recovery if that fails */
2592 if (tries > 5) {
2593 intel_dp_link_down(intel_dp);
2594 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002595 intel_dp_set_link_train(intel_dp, &DP,
2596 DP_TRAINING_PATTERN_2 |
2597 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002598 tries = 0;
2599 cr_tries++;
2600 continue;
2601 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002602
Jani Nikula70aff662013-09-27 15:10:44 +03002603 /* Update training set as requested by target */
2604 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2605 DRM_ERROR("failed to update link training\n");
2606 break;
2607 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002608 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002609 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002610
Imre Deak3ab9c632013-05-03 12:57:41 +03002611 intel_dp_set_idle_link_train(intel_dp);
2612
2613 intel_dp->DP = DP;
2614
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002615 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002616 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002617
Imre Deak3ab9c632013-05-03 12:57:41 +03002618}
2619
2620void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2621{
Jani Nikula70aff662013-09-27 15:10:44 +03002622 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002623 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002624}
2625
2626static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002627intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002628{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002629 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002630 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002631 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002632 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002633 struct intel_crtc *intel_crtc =
2634 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002635 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002636
Paulo Zanonic19b0662012-10-15 15:51:41 -03002637 /*
2638 * DDI code has a strict mode set sequence and we should try to respect
2639 * it, otherwise we might hang the machine in many different ways. So we
2640 * really should be disabling the port only on a complete crtc_disable
2641 * sequence. This function is just called under two conditions on DDI
2642 * code:
2643 * - Link train failed while doing crtc_enable, and on this case we
2644 * really should respect the mode set sequence and wait for a
2645 * crtc_disable.
2646 * - Someone turned the monitor off and intel_dp_check_link_status
2647 * called us. We don't need to disable the whole port on this case, so
2648 * when someone turns the monitor on again,
2649 * intel_ddi_prepare_link_retrain will take care of redoing the link
2650 * train.
2651 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002652 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002653 return;
2654
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002655 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002656 return;
2657
Zhao Yakui28c97732009-10-09 11:39:41 +08002658 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002659
Imre Deakbc7d38a2013-05-16 14:40:36 +03002660 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002661 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002662 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002663 } else {
2664 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002665 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002666 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002667 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002668
Daniel Vetterab527ef2012-11-29 15:59:33 +01002669 /* We don't really know why we're doing this */
2670 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002671
Daniel Vetter493a7082012-05-30 12:31:56 +02002672 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002673 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002674 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002675
Eric Anholt5bddd172010-11-18 09:32:59 +08002676 /* Hardware workaround: leaving our transcoder select
2677 * set to transcoder B while it's off will prevent the
2678 * corresponding HDMI output on transcoder A.
2679 *
2680 * Combine this with another hardware workaround:
2681 * transcoder select bit can only be cleared while the
2682 * port is enabled.
2683 */
2684 DP &= ~DP_PIPEB_SELECT;
2685 I915_WRITE(intel_dp->output_reg, DP);
2686
2687 /* Changes to enable or select take place the vblank
2688 * after being written.
2689 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002690 if (WARN_ON(crtc == NULL)) {
2691 /* We should never try to disable a port without a crtc
2692 * attached. For paranoia keep the code around for a
2693 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002694 POSTING_READ(intel_dp->output_reg);
2695 msleep(50);
2696 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002697 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002698 }
2699
Wu Fengguang832afda2011-12-09 20:42:21 +08002700 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002701 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2702 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002703 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002704}
2705
Keith Packard26d61aa2011-07-25 20:01:09 -07002706static bool
2707intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002708{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002709 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2710 struct drm_device *dev = dig_port->base.base.dev;
2711 struct drm_i915_private *dev_priv = dev->dev_private;
2712
Damien Lespiau577c7a52012-12-13 16:09:02 +00002713 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2714
Keith Packard92fd8fd2011-07-25 19:50:10 -07002715 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002716 sizeof(intel_dp->dpcd)) == 0)
2717 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002718
Damien Lespiau577c7a52012-12-13 16:09:02 +00002719 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2720 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2721 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2722
Adam Jacksonedb39242012-09-18 10:58:49 -04002723 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2724 return false; /* DPCD not present */
2725
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002726 /* Check if the panel supports PSR */
2727 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002728 if (is_edp(intel_dp)) {
2729 intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
2730 intel_dp->psr_dpcd,
2731 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002732 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2733 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002734 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002735 }
Jani Nikula50003932013-09-20 16:42:17 +03002736 }
2737
Adam Jacksonedb39242012-09-18 10:58:49 -04002738 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2739 DP_DWN_STRM_PORT_PRESENT))
2740 return true; /* native DP sink */
2741
2742 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2743 return true; /* no per-port downstream info */
2744
2745 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2746 intel_dp->downstream_ports,
2747 DP_MAX_DOWNSTREAM_PORTS) == 0)
2748 return false; /* downstream port status fetch failed */
2749
2750 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002751}
2752
Adam Jackson0d198322012-05-14 16:05:47 -04002753static void
2754intel_dp_probe_oui(struct intel_dp *intel_dp)
2755{
2756 u8 buf[3];
2757
2758 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2759 return;
2760
Daniel Vetter351cfc32012-06-12 13:20:47 +02002761 ironlake_edp_panel_vdd_on(intel_dp);
2762
Adam Jackson0d198322012-05-14 16:05:47 -04002763 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2764 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2765 buf[0], buf[1], buf[2]);
2766
2767 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2768 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2769 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002770
2771 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002772}
2773
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002774static bool
2775intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2776{
2777 int ret;
2778
2779 ret = intel_dp_aux_native_read_retry(intel_dp,
2780 DP_DEVICE_SERVICE_IRQ_VECTOR,
2781 sink_irq_vector, 1);
2782 if (!ret)
2783 return false;
2784
2785 return true;
2786}
2787
2788static void
2789intel_dp_handle_test_request(struct intel_dp *intel_dp)
2790{
2791 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002792 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002793}
2794
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002795/*
2796 * According to DP spec
2797 * 5.1.2:
2798 * 1. Read DPCD
2799 * 2. Configure link according to Receiver Capabilities
2800 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2801 * 4. Check link status on receipt of hot-plug interrupt
2802 */
2803
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002804void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002805intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002806{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002807 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002808 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002809 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002810
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002811 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002812 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002813
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002814 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002815 return;
2816
Keith Packard92fd8fd2011-07-25 19:50:10 -07002817 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002818 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002819 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002820 return;
2821 }
2822
Keith Packard92fd8fd2011-07-25 19:50:10 -07002823 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002824 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002825 intel_dp_link_down(intel_dp);
2826 return;
2827 }
2828
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002829 /* Try to read the source of the interrupt */
2830 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2831 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2832 /* Clear interrupt source */
2833 intel_dp_aux_native_write_1(intel_dp,
2834 DP_DEVICE_SERVICE_IRQ_VECTOR,
2835 sink_irq_vector);
2836
2837 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2838 intel_dp_handle_test_request(intel_dp);
2839 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2840 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2841 }
2842
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002843 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002844 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002845 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002846 intel_dp_start_link_train(intel_dp);
2847 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002848 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002849 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002850}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002851
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002852/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002853static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002854intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002855{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002856 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002857 uint8_t type;
2858
2859 if (!intel_dp_get_dpcd(intel_dp))
2860 return connector_status_disconnected;
2861
2862 /* if there's no downstream port, we're done */
2863 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002864 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002865
2866 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002867 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2868 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04002869 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002870 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002871 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002872 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002873 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2874 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002875 }
2876
2877 /* If no HPD, poke DDC gently */
2878 if (drm_probe_ddc(&intel_dp->adapter))
2879 return connector_status_connected;
2880
2881 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002882 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
2883 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2884 if (type == DP_DS_PORT_TYPE_VGA ||
2885 type == DP_DS_PORT_TYPE_NON_EDID)
2886 return connector_status_unknown;
2887 } else {
2888 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2889 DP_DWN_STRM_PORT_TYPE_MASK;
2890 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
2891 type == DP_DWN_STRM_PORT_TYPE_OTHER)
2892 return connector_status_unknown;
2893 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002894
2895 /* Anything else is out of spec, warn and ignore */
2896 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002897 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002898}
2899
2900static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002901ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002902{
Paulo Zanoni30add222012-10-26 19:05:45 -02002903 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002904 struct drm_i915_private *dev_priv = dev->dev_private;
2905 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002906 enum drm_connector_status status;
2907
Chris Wilsonfe16d942011-02-12 10:29:38 +00002908 /* Can't disconnect eDP, but you can close the lid... */
2909 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002910 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002911 if (status == connector_status_unknown)
2912 status = connector_status_connected;
2913 return status;
2914 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002915
Damien Lespiau1b469632012-12-13 16:09:01 +00002916 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2917 return connector_status_disconnected;
2918
Keith Packard26d61aa2011-07-25 20:01:09 -07002919 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002920}
2921
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002922static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002923g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002924{
Paulo Zanoni30add222012-10-26 19:05:45 -02002925 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002926 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002927 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002928 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002929
Jesse Barnes35aad752013-03-01 13:14:31 -08002930 /* Can't disconnect eDP, but you can close the lid... */
2931 if (is_edp(intel_dp)) {
2932 enum drm_connector_status status;
2933
2934 status = intel_panel_detect(dev);
2935 if (status == connector_status_unknown)
2936 status = connector_status_connected;
2937 return status;
2938 }
2939
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002940 switch (intel_dig_port->port) {
2941 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002942 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002943 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002944 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002945 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002946 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002947 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002948 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002949 break;
2950 default:
2951 return connector_status_unknown;
2952 }
2953
Chris Wilson10f76a32012-05-11 18:01:32 +01002954 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002955 return connector_status_disconnected;
2956
Keith Packard26d61aa2011-07-25 20:01:09 -07002957 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002958}
2959
Keith Packard8c241fe2011-09-28 16:38:44 -07002960static struct edid *
2961intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2962{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002963 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002964
Jani Nikula9cd300e2012-10-19 14:51:52 +03002965 /* use cached edid if we have one */
2966 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002967 /* invalid edid */
2968 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002969 return NULL;
2970
Jani Nikula55e9ede2013-10-01 10:38:54 +03002971 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002972 }
2973
Jani Nikula9cd300e2012-10-19 14:51:52 +03002974 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002975}
2976
2977static int
2978intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2979{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002980 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002981
Jani Nikula9cd300e2012-10-19 14:51:52 +03002982 /* use cached edid if we have one */
2983 if (intel_connector->edid) {
2984 /* invalid edid */
2985 if (IS_ERR(intel_connector->edid))
2986 return 0;
2987
2988 return intel_connector_update_modes(connector,
2989 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002990 }
2991
Jani Nikula9cd300e2012-10-19 14:51:52 +03002992 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002993}
2994
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002995static enum drm_connector_status
2996intel_dp_detect(struct drm_connector *connector, bool force)
2997{
2998 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002999 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3000 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003001 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003002 enum drm_connector_status status;
3003 struct edid *edid = NULL;
3004
Chris Wilson164c8592013-07-20 20:27:08 +01003005 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3006 connector->base.id, drm_get_connector_name(connector));
3007
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003008 intel_dp->has_audio = false;
3009
3010 if (HAS_PCH_SPLIT(dev))
3011 status = ironlake_dp_detect(intel_dp);
3012 else
3013 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003014
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003015 if (status != connector_status_connected)
3016 return status;
3017
Adam Jackson0d198322012-05-14 16:05:47 -04003018 intel_dp_probe_oui(intel_dp);
3019
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003020 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3021 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003022 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07003023 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01003024 if (edid) {
3025 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003026 kfree(edid);
3027 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003028 }
3029
Paulo Zanonid63885d2012-10-26 19:05:49 -02003030 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3031 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003032 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003033}
3034
3035static int intel_dp_get_modes(struct drm_connector *connector)
3036{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003037 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03003038 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003039 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003040 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003041
3042 /* We should parse the EDID data and find out if it has an audio sink
3043 */
3044
Keith Packard8c241fe2011-09-28 16:38:44 -07003045 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003046 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003047 return ret;
3048
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003049 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003050 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003051 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003052 mode = drm_mode_duplicate(dev,
3053 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003054 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003055 drm_mode_probed_add(connector, mode);
3056 return 1;
3057 }
3058 }
3059 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003060}
3061
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003062static bool
3063intel_dp_detect_audio(struct drm_connector *connector)
3064{
3065 struct intel_dp *intel_dp = intel_attached_dp(connector);
3066 struct edid *edid;
3067 bool has_audio = false;
3068
Keith Packard8c241fe2011-09-28 16:38:44 -07003069 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003070 if (edid) {
3071 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003072 kfree(edid);
3073 }
3074
3075 return has_audio;
3076}
3077
Chris Wilsonf6849602010-09-19 09:29:33 +01003078static int
3079intel_dp_set_property(struct drm_connector *connector,
3080 struct drm_property *property,
3081 uint64_t val)
3082{
Chris Wilsone953fd72011-02-21 22:23:52 +00003083 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003084 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003085 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3086 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003087 int ret;
3088
Rob Clark662595d2012-10-11 20:36:04 -05003089 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003090 if (ret)
3091 return ret;
3092
Chris Wilson3f43c482011-05-12 22:17:24 +01003093 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003094 int i = val;
3095 bool has_audio;
3096
3097 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003098 return 0;
3099
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003100 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003101
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003102 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003103 has_audio = intel_dp_detect_audio(connector);
3104 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003105 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003106
3107 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003108 return 0;
3109
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003110 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003111 goto done;
3112 }
3113
Chris Wilsone953fd72011-02-21 22:23:52 +00003114 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003115 bool old_auto = intel_dp->color_range_auto;
3116 uint32_t old_range = intel_dp->color_range;
3117
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003118 switch (val) {
3119 case INTEL_BROADCAST_RGB_AUTO:
3120 intel_dp->color_range_auto = true;
3121 break;
3122 case INTEL_BROADCAST_RGB_FULL:
3123 intel_dp->color_range_auto = false;
3124 intel_dp->color_range = 0;
3125 break;
3126 case INTEL_BROADCAST_RGB_LIMITED:
3127 intel_dp->color_range_auto = false;
3128 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3129 break;
3130 default:
3131 return -EINVAL;
3132 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003133
3134 if (old_auto == intel_dp->color_range_auto &&
3135 old_range == intel_dp->color_range)
3136 return 0;
3137
Chris Wilsone953fd72011-02-21 22:23:52 +00003138 goto done;
3139 }
3140
Yuly Novikov53b41832012-10-26 12:04:00 +03003141 if (is_edp(intel_dp) &&
3142 property == connector->dev->mode_config.scaling_mode_property) {
3143 if (val == DRM_MODE_SCALE_NONE) {
3144 DRM_DEBUG_KMS("no scaling not supported\n");
3145 return -EINVAL;
3146 }
3147
3148 if (intel_connector->panel.fitting_mode == val) {
3149 /* the eDP scaling property is not changed */
3150 return 0;
3151 }
3152 intel_connector->panel.fitting_mode = val;
3153
3154 goto done;
3155 }
3156
Chris Wilsonf6849602010-09-19 09:29:33 +01003157 return -EINVAL;
3158
3159done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003160 if (intel_encoder->base.crtc)
3161 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003162
3163 return 0;
3164}
3165
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003166static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003167intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003168{
Jani Nikula1d508702012-10-19 14:51:49 +03003169 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003170
Jani Nikula9cd300e2012-10-19 14:51:52 +03003171 if (!IS_ERR_OR_NULL(intel_connector->edid))
3172 kfree(intel_connector->edid);
3173
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003174 /* Can't call is_edp() since the encoder may have been destroyed
3175 * already. */
3176 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003177 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003178
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003179 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003180 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003181}
3182
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003183void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003184{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003185 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3186 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003187 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003188
3189 i2c_del_adapter(&intel_dp->adapter);
3190 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003191 if (is_edp(intel_dp)) {
3192 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003193 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003194 ironlake_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003195 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003196 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003197 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003198}
3199
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003200static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003201 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003202 .detect = intel_dp_detect,
3203 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003204 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003205 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003206};
3207
3208static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3209 .get_modes = intel_dp_get_modes,
3210 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003211 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003212};
3213
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003214static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003215 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003216};
3217
Chris Wilson995b6762010-08-20 13:23:26 +01003218static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003219intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003220{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003221 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003222
Jesse Barnes885a5012011-07-07 11:11:01 -07003223 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003224}
3225
Zhenyu Wange3421a12010-04-08 09:43:27 +08003226/* Return which DP Port should be selected for Transcoder DP control */
3227int
Akshay Joshi0206e352011-08-16 15:34:10 -04003228intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003229{
3230 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003231 struct intel_encoder *intel_encoder;
3232 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003233
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003234 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3235 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003236
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003237 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3238 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003239 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003240 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003241
Zhenyu Wange3421a12010-04-08 09:43:27 +08003242 return -1;
3243}
3244
Zhao Yakui36e83a12010-06-12 14:32:21 +08003245/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04003246bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003247{
3248 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003249 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003250 int i;
3251
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003252 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003253 return false;
3254
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003255 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3256 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003257
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003258 if (p_child->common.dvo_port == PORT_IDPD &&
3259 p_child->common.device_type == DEVICE_TYPE_eDP)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003260 return true;
3261 }
3262 return false;
3263}
3264
Chris Wilsonf6849602010-09-19 09:29:33 +01003265static void
3266intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3267{
Yuly Novikov53b41832012-10-26 12:04:00 +03003268 struct intel_connector *intel_connector = to_intel_connector(connector);
3269
Chris Wilson3f43c482011-05-12 22:17:24 +01003270 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003271 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003272 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003273
3274 if (is_edp(intel_dp)) {
3275 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003276 drm_object_attach_property(
3277 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003278 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003279 DRM_MODE_SCALE_ASPECT);
3280 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003281 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003282}
3283
Daniel Vetter67a54562012-10-20 20:57:45 +02003284static void
3285intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003286 struct intel_dp *intel_dp,
3287 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003288{
3289 struct drm_i915_private *dev_priv = dev->dev_private;
3290 struct edp_power_seq cur, vbt, spec, final;
3291 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003292 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003293
3294 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003295 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003296 pp_on_reg = PCH_PP_ON_DELAYS;
3297 pp_off_reg = PCH_PP_OFF_DELAYS;
3298 pp_div_reg = PCH_PP_DIVISOR;
3299 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003300 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3301
3302 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3303 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3304 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3305 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003306 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003307
3308 /* Workaround: Need to write PP_CONTROL with the unlock key as
3309 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003310 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003311 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003312
Jesse Barnes453c5422013-03-28 09:55:41 -07003313 pp_on = I915_READ(pp_on_reg);
3314 pp_off = I915_READ(pp_off_reg);
3315 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003316
3317 /* Pull timing values out of registers */
3318 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3319 PANEL_POWER_UP_DELAY_SHIFT;
3320
3321 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3322 PANEL_LIGHT_ON_DELAY_SHIFT;
3323
3324 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3325 PANEL_LIGHT_OFF_DELAY_SHIFT;
3326
3327 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3328 PANEL_POWER_DOWN_DELAY_SHIFT;
3329
3330 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3331 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3332
3333 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3334 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3335
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003336 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003337
3338 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3339 * our hw here, which are all in 100usec. */
3340 spec.t1_t3 = 210 * 10;
3341 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3342 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3343 spec.t10 = 500 * 10;
3344 /* This one is special and actually in units of 100ms, but zero
3345 * based in the hw (so we need to add 100 ms). But the sw vbt
3346 * table multiplies it with 1000 to make it in units of 100usec,
3347 * too. */
3348 spec.t11_t12 = (510 + 100) * 10;
3349
3350 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3351 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3352
3353 /* Use the max of the register settings and vbt. If both are
3354 * unset, fall back to the spec limits. */
3355#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3356 spec.field : \
3357 max(cur.field, vbt.field))
3358 assign_final(t1_t3);
3359 assign_final(t8);
3360 assign_final(t9);
3361 assign_final(t10);
3362 assign_final(t11_t12);
3363#undef assign_final
3364
3365#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3366 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3367 intel_dp->backlight_on_delay = get_delay(t8);
3368 intel_dp->backlight_off_delay = get_delay(t9);
3369 intel_dp->panel_power_down_delay = get_delay(t10);
3370 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3371#undef get_delay
3372
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003373 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3374 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3375 intel_dp->panel_power_cycle_delay);
3376
3377 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3378 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3379
3380 if (out)
3381 *out = final;
3382}
3383
3384static void
3385intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3386 struct intel_dp *intel_dp,
3387 struct edp_power_seq *seq)
3388{
3389 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003390 u32 pp_on, pp_off, pp_div, port_sel = 0;
3391 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3392 int pp_on_reg, pp_off_reg, pp_div_reg;
3393
3394 if (HAS_PCH_SPLIT(dev)) {
3395 pp_on_reg = PCH_PP_ON_DELAYS;
3396 pp_off_reg = PCH_PP_OFF_DELAYS;
3397 pp_div_reg = PCH_PP_DIVISOR;
3398 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003399 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3400
3401 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3402 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3403 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003404 }
3405
Daniel Vetter67a54562012-10-20 20:57:45 +02003406 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003407 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3408 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
3409 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3410 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003411 /* Compute the divisor for the pp clock, simply match the Bspec
3412 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003413 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003414 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003415 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3416
3417 /* Haswell doesn't have any port selection bits for the panel
3418 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003419 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003420 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3421 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3422 else
3423 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003424 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3425 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003426 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003427 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003428 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003429 }
3430
Jesse Barnes453c5422013-03-28 09:55:41 -07003431 pp_on |= port_sel;
3432
3433 I915_WRITE(pp_on_reg, pp_on);
3434 I915_WRITE(pp_off_reg, pp_off);
3435 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003436
Daniel Vetter67a54562012-10-20 20:57:45 +02003437 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003438 I915_READ(pp_on_reg),
3439 I915_READ(pp_off_reg),
3440 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003441}
3442
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003443static bool intel_edp_init_connector(struct intel_dp *intel_dp,
3444 struct intel_connector *intel_connector)
3445{
3446 struct drm_connector *connector = &intel_connector->base;
3447 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3448 struct drm_device *dev = intel_dig_port->base.base.dev;
3449 struct drm_i915_private *dev_priv = dev->dev_private;
3450 struct drm_display_mode *fixed_mode = NULL;
3451 struct edp_power_seq power_seq = { 0 };
3452 bool has_dpcd;
3453 struct drm_display_mode *scan;
3454 struct edid *edid;
3455
3456 if (!is_edp(intel_dp))
3457 return true;
3458
3459 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
3460
3461 /* Cache DPCD and EDID for edp. */
3462 ironlake_edp_panel_vdd_on(intel_dp);
3463 has_dpcd = intel_dp_get_dpcd(intel_dp);
3464 ironlake_edp_panel_vdd_off(intel_dp, false);
3465
3466 if (has_dpcd) {
3467 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3468 dev_priv->no_aux_handshake =
3469 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3470 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3471 } else {
3472 /* if this fails, presume the device is a ghost */
3473 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003474 return false;
3475 }
3476
3477 /* We now know it's not a ghost, init power sequence regs. */
3478 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
3479 &power_seq);
3480
3481 ironlake_edp_panel_vdd_on(intel_dp);
3482 edid = drm_get_edid(connector, &intel_dp->adapter);
3483 if (edid) {
3484 if (drm_add_edid_modes(connector, edid)) {
3485 drm_mode_connector_update_edid_property(connector,
3486 edid);
3487 drm_edid_to_eld(connector, edid);
3488 } else {
3489 kfree(edid);
3490 edid = ERR_PTR(-EINVAL);
3491 }
3492 } else {
3493 edid = ERR_PTR(-ENOENT);
3494 }
3495 intel_connector->edid = edid;
3496
3497 /* prefer fixed mode from EDID if available */
3498 list_for_each_entry(scan, &connector->probed_modes, head) {
3499 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3500 fixed_mode = drm_mode_duplicate(dev, scan);
3501 break;
3502 }
3503 }
3504
3505 /* fallback to VBT if available for eDP */
3506 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3507 fixed_mode = drm_mode_duplicate(dev,
3508 dev_priv->vbt.lfp_lvds_vbt_mode);
3509 if (fixed_mode)
3510 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3511 }
3512
3513 ironlake_edp_panel_vdd_off(intel_dp, false);
3514
3515 intel_panel_init(&intel_connector->panel, fixed_mode);
3516 intel_panel_setup_backlight(connector);
3517
3518 return true;
3519}
3520
Paulo Zanoni16c25532013-06-12 17:27:25 -03003521bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003522intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3523 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003524{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003525 struct drm_connector *connector = &intel_connector->base;
3526 struct intel_dp *intel_dp = &intel_dig_port->dp;
3527 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3528 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003529 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003530 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003531 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003532 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003533
Daniel Vetter07679352012-09-06 22:15:42 +02003534 /* Preserve the current hw state. */
3535 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003536 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003537
Imre Deakf7d24902013-05-08 13:14:05 +03003538 type = DRM_MODE_CONNECTOR_DisplayPort;
Gajanan Bhat19c03922012-09-27 19:13:07 +05303539 /*
3540 * FIXME : We need to initialize built-in panels before external panels.
3541 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
3542 */
Imre Deakf7d24902013-05-08 13:14:05 +03003543 switch (port) {
3544 case PORT_A:
Gajanan Bhat19c03922012-09-27 19:13:07 +05303545 type = DRM_MODE_CONNECTOR_eDP;
Imre Deakf7d24902013-05-08 13:14:05 +03003546 break;
3547 case PORT_C:
3548 if (IS_VALLEYVIEW(dev))
3549 type = DRM_MODE_CONNECTOR_eDP;
3550 break;
3551 case PORT_D:
3552 if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
3553 type = DRM_MODE_CONNECTOR_eDP;
3554 break;
3555 default: /* silence GCC warning */
3556 break;
Adam Jacksonb3295302010-07-16 14:46:28 -04003557 }
3558
Imre Deakf7d24902013-05-08 13:14:05 +03003559 /*
3560 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3561 * for DP the encoder type can be set by the caller to
3562 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3563 */
3564 if (type == DRM_MODE_CONNECTOR_eDP)
3565 intel_encoder->type = INTEL_OUTPUT_EDP;
3566
Imre Deake7281ea2013-05-08 13:14:08 +03003567 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3568 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3569 port_name(port));
3570
Adam Jacksonb3295302010-07-16 14:46:28 -04003571 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003572 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3573
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003574 connector->interlace_allowed = true;
3575 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003576
Daniel Vetter66a92782012-07-12 20:08:18 +02003577 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3578 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003579
Chris Wilsondf0e9242010-09-09 16:20:55 +01003580 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003581 drm_sysfs_connector_add(connector);
3582
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003583 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003584 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3585 else
3586 intel_connector->get_hw_state = intel_connector_get_hw_state;
3587
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003588 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3589 if (HAS_DDI(dev)) {
3590 switch (intel_dig_port->port) {
3591 case PORT_A:
3592 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3593 break;
3594 case PORT_B:
3595 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3596 break;
3597 case PORT_C:
3598 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3599 break;
3600 case PORT_D:
3601 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3602 break;
3603 default:
3604 BUG();
3605 }
3606 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003607
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003608 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003609 switch (port) {
3610 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003611 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003612 name = "DPDDC-A";
3613 break;
3614 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003615 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003616 name = "DPDDC-B";
3617 break;
3618 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003619 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003620 name = "DPDDC-C";
3621 break;
3622 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003623 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003624 name = "DPDDC-D";
3625 break;
3626 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003627 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003628 }
3629
Paulo Zanonib2a14752013-06-12 17:27:28 -03003630 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3631 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3632 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003633
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003634 intel_dp->psr_setup_done = false;
3635
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003636 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003637 i2c_del_adapter(&intel_dp->adapter);
3638 if (is_edp(intel_dp)) {
3639 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3640 mutex_lock(&dev->mode_config.mutex);
3641 ironlake_panel_vdd_off_sync(intel_dp);
3642 mutex_unlock(&dev->mode_config.mutex);
3643 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003644 drm_sysfs_connector_remove(connector);
3645 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003646 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003647 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003648
Chris Wilsonf6849602010-09-19 09:29:33 +01003649 intel_dp_add_properties(intel_dp, connector);
3650
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003651 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3652 * 0xd. Failure to do so will result in spurious interrupts being
3653 * generated on the port when a cable is not attached.
3654 */
3655 if (IS_G4X(dev) && !IS_GM45(dev)) {
3656 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3657 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3658 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003659
3660 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003661}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003662
3663void
3664intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3665{
3666 struct intel_digital_port *intel_dig_port;
3667 struct intel_encoder *intel_encoder;
3668 struct drm_encoder *encoder;
3669 struct intel_connector *intel_connector;
3670
Daniel Vetterb14c5672013-09-19 12:18:32 +02003671 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003672 if (!intel_dig_port)
3673 return;
3674
Daniel Vetterb14c5672013-09-19 12:18:32 +02003675 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003676 if (!intel_connector) {
3677 kfree(intel_dig_port);
3678 return;
3679 }
3680
3681 intel_encoder = &intel_dig_port->base;
3682 encoder = &intel_encoder->base;
3683
3684 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3685 DRM_MODE_ENCODER_TMDS);
3686
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003687 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003688 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003689 intel_encoder->disable = intel_disable_dp;
3690 intel_encoder->post_disable = intel_post_disable_dp;
3691 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003692 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003693 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003694 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003695 intel_encoder->pre_enable = vlv_pre_enable_dp;
3696 intel_encoder->enable = vlv_enable_dp;
3697 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003698 intel_encoder->pre_enable = g4x_pre_enable_dp;
3699 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003700 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003701
Paulo Zanoni174edf12012-10-26 19:05:50 -02003702 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003703 intel_dig_port->dp.output_reg = output_reg;
3704
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003705 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003706 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3707 intel_encoder->cloneable = false;
3708 intel_encoder->hot_plug = intel_dp_hot_plug;
3709
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003710 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3711 drm_encoder_cleanup(encoder);
3712 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003713 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003714 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003715}