blob: a1840f44941b2277eb42c16c7dc73cd43eb11f6c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080032#include "drmP.h"
33#include "drm.h"
34#include "drm_crtc.h"
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +080035#include "drm_edid.h"
Chris Wilsonea5b2132010-08-04 13:50:23 +010036#include "intel_drv.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drm.h"
38#include "i915_drv.h"
39#include "intel_sdvo_regs.h"
40
Zhenyu Wang14571b42010-03-30 14:06:33 +080041#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
42#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
43#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
Chris Wilsona0b1c7a2011-09-30 22:56:41 +010044#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
Zhenyu Wang14571b42010-03-30 14:06:33 +080045
46#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040047 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080048
49#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000050#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080051#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010052#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010053#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080054
Jesse Barnes79e53942008-11-07 14:24:08 -080055
Chris Wilson2e88e402010-08-07 11:01:27 +010056static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080057 "NTSC_M" , "NTSC_J" , "NTSC_443",
58 "PAL_B" , "PAL_D" , "PAL_G" ,
59 "PAL_H" , "PAL_I" , "PAL_M" ,
60 "PAL_N" , "PAL_NC" , "PAL_60" ,
61 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
62 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
63 "SECAM_60"
64};
65
66#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
67
Chris Wilsonea5b2132010-08-04 13:50:23 +010068struct intel_sdvo {
69 struct intel_encoder base;
70
Chris Wilsonf899fc62010-07-20 15:44:45 -070071 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070072 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080073
Chris Wilsone957d772010-09-24 12:52:03 +010074 struct i2c_adapter ddc;
75
Jesse Barnese2f0ba92009-02-02 15:11:52 -080076 /* Register for the SDVO device: SDVOB or SDVOC */
Daniel Vettereef4eac2012-03-23 23:43:35 +010077 uint32_t sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnese2f0ba92009-02-02 15:11:52 -080079 /* Active outputs controlled by this SDVO output */
80 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnese2f0ba92009-02-02 15:11:52 -080082 /*
83 * Capabilities of the SDVO device returned by
84 * i830_sdvo_get_capabilities()
85 */
Jesse Barnes79e53942008-11-07 14:24:08 -080086 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080087
88 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080089 int pixel_clock_min, pixel_clock_max;
90
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080091 /*
92 * For multiple function SDVO device,
93 * this is for current attached outputs.
94 */
95 uint16_t attached_output;
96
Simon Farnsworthcc68c812011-09-21 17:13:30 +010097 /*
98 * Hotplug activation bits for this device
99 */
100 uint8_t hotplug_active[2];
101
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800102 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000103 * This is used to select the color range of RBG outputs in HDMI mode.
104 * It is only valid when using TMDS encoding and 8 bit per color mode.
105 */
106 uint32_t color_range;
107
108 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800109 * This is set if we're going to treat the device as TV-out.
110 *
111 * While we have these nice friendly flags for output types that ought
112 * to decide this for us, the S-Video output on our HDMI+S-Video card
113 * shows up as RGB1 (VGA).
114 */
115 bool is_tv;
116
Daniel Vettereef4eac2012-03-23 23:43:35 +0100117 /* On different gens SDVOB is at different places. */
118 bool is_sdvob;
119
Zhao Yakuice6feab2009-08-24 13:50:26 +0800120 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100121 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800122
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800123 /**
124 * This is set if we treat the device as HDMI, instead of DVI.
125 */
126 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000127 bool has_hdmi_monitor;
128 bool has_hdmi_audio;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800129
Ma Ling7086c872009-05-13 11:20:06 +0800130 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100131 * This is set if we detect output of sdvo device as LVDS and
132 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800133 */
134 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800135
136 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800137 * This is sdvo fixed pannel mode pointer
138 */
139 struct drm_display_mode *sdvo_lvds_fixed_mode;
140
Eric Anholtc751ce42010-03-25 11:48:48 -0700141 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800142 uint8_t ddc_bus;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800143};
144
145struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100146 struct intel_connector base;
147
Zhenyu Wang14571b42010-03-30 14:06:33 +0800148 /* Mark the type of connector */
149 uint16_t output_flag;
150
Daniel Vetterc3e5f672012-02-23 17:14:47 +0100151 enum hdmi_force_audio force_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100152
Zhenyu Wang14571b42010-03-30 14:06:33 +0800153 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100154 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800155 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100156 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800157
Zhao Yakuib9219c52009-09-10 15:45:46 +0800158 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100159 struct drm_property *left;
160 struct drm_property *right;
161 struct drm_property *top;
162 struct drm_property *bottom;
163 struct drm_property *hpos;
164 struct drm_property *vpos;
165 struct drm_property *contrast;
166 struct drm_property *saturation;
167 struct drm_property *hue;
168 struct drm_property *sharpness;
169 struct drm_property *flicker_filter;
170 struct drm_property *flicker_filter_adaptive;
171 struct drm_property *flicker_filter_2d;
172 struct drm_property *tv_chroma_filter;
173 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100174 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800175
176 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100177 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800178
179 /* Add variable to record current setting for the above property */
180 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100181
Zhao Yakuib9219c52009-09-10 15:45:46 +0800182 /* this is to get the range of margin.*/
183 u32 max_hscan, max_vscan;
184 u32 max_hpos, cur_hpos;
185 u32 max_vpos, cur_vpos;
186 u32 cur_brightness, max_brightness;
187 u32 cur_contrast, max_contrast;
188 u32 cur_saturation, max_saturation;
189 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100190 u32 cur_sharpness, max_sharpness;
191 u32 cur_flicker_filter, max_flicker_filter;
192 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
193 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
194 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
195 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100196 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800197};
198
Chris Wilson890f3352010-09-14 16:46:59 +0100199static struct intel_sdvo *to_intel_sdvo(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100200{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100201 return container_of(encoder, struct intel_sdvo, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100202}
203
Chris Wilsondf0e9242010-09-09 16:20:55 +0100204static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
205{
206 return container_of(intel_attached_encoder(connector),
207 struct intel_sdvo, base);
208}
209
Chris Wilson615fb932010-08-04 13:50:24 +0100210static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
211{
212 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
213}
214
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800215static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100216intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100217static bool
218intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
219 struct intel_sdvo_connector *intel_sdvo_connector,
220 int type);
221static bool
222intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
223 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800224
Jesse Barnes79e53942008-11-07 14:24:08 -0800225/**
226 * Writes the SDVOB or SDVOC with the given value, but always writes both
227 * SDVOB and SDVOC to work around apparent hardware issues (according to
228 * comments in the BIOS).
229 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100230static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800231{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100232 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800233 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800234 u32 bval = val, cval = val;
235 int i;
236
Chris Wilsonea5b2132010-08-04 13:50:23 +0100237 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
238 I915_WRITE(intel_sdvo->sdvo_reg, val);
239 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800240 return;
241 }
242
Chris Wilsonea5b2132010-08-04 13:50:23 +0100243 if (intel_sdvo->sdvo_reg == SDVOB) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800244 cval = I915_READ(SDVOC);
245 } else {
246 bval = I915_READ(SDVOB);
247 }
248 /*
249 * Write the registers twice for luck. Sometimes,
250 * writing them only once doesn't appear to 'stick'.
251 * The BIOS does this too. Yay, magic
252 */
253 for (i = 0; i < 2; i++)
254 {
255 I915_WRITE(SDVOB, bval);
256 I915_READ(SDVOB);
257 I915_WRITE(SDVOC, cval);
258 I915_READ(SDVOC);
259 }
260}
261
Chris Wilson32aad862010-08-04 13:50:25 +0100262static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800263{
Jesse Barnes79e53942008-11-07 14:24:08 -0800264 struct i2c_msg msgs[] = {
265 {
Chris Wilsone957d772010-09-24 12:52:03 +0100266 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800267 .flags = 0,
268 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100269 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800270 },
271 {
Chris Wilsone957d772010-09-24 12:52:03 +0100272 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800273 .flags = I2C_M_RD,
274 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100275 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800276 }
277 };
Chris Wilson32aad862010-08-04 13:50:25 +0100278 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800279
Chris Wilsonf899fc62010-07-20 15:44:45 -0700280 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800281 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800282
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800283 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800284 return false;
285}
286
Jesse Barnes79e53942008-11-07 14:24:08 -0800287#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
288/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100289static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800290 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100291 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800292} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400293 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
294 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
295 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
296 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
297 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
298 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100336
Akshay Joshi0206e352011-08-16 15:34:10 -0400337 /* Add the op code for SDVO enhancements */
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
342 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100382
Akshay Joshi0206e352011-08-16 15:34:10 -0400383 /* HDMI op code */
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
388 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800404};
405
Daniel Vettereef4eac2012-03-23 23:43:35 +0100406#define SDVO_NAME(svdo) ((svdo)->is_sdvob ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800407
Chris Wilsonea5b2132010-08-04 13:50:23 +0100408static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100409 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800410{
Jesse Barnes79e53942008-11-07 14:24:08 -0800411 int i;
412
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800413 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100414 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800415 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800416 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800417 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800418 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400419 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800420 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800421 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 break;
423 }
424 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400425 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800426 DRM_LOG_KMS("(%02X)", cmd);
427 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800428}
Jesse Barnes79e53942008-11-07 14:24:08 -0800429
Jesse Barnes79e53942008-11-07 14:24:08 -0800430static const char *cmd_status_names[] = {
431 "Power on",
432 "Success",
433 "Not supported",
434 "Invalid arg",
435 "Pending",
436 "Target not specified",
437 "Scaling not supported"
438};
439
Chris Wilsone957d772010-09-24 12:52:03 +0100440static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
441 const void *args, int args_len)
442{
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700443 u8 *buf, status;
444 struct i2c_msg *msgs;
445 int i, ret = true;
446
447 buf = (u8 *)kzalloc(args_len * 2 + 2, GFP_KERNEL);
448 if (!buf)
449 return false;
450
451 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
452 if (!msgs)
453 return false;
Chris Wilsone957d772010-09-24 12:52:03 +0100454
455 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
456
457 for (i = 0; i < args_len; i++) {
458 msgs[i].addr = intel_sdvo->slave_addr;
459 msgs[i].flags = 0;
460 msgs[i].len = 2;
461 msgs[i].buf = buf + 2 *i;
462 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
463 buf[2*i + 1] = ((u8*)args)[i];
464 }
465 msgs[i].addr = intel_sdvo->slave_addr;
466 msgs[i].flags = 0;
467 msgs[i].len = 2;
468 msgs[i].buf = buf + 2*i;
469 buf[2*i + 0] = SDVO_I2C_OPCODE;
470 buf[2*i + 1] = cmd;
471
472 /* the following two are to read the response */
473 status = SDVO_I2C_CMD_STATUS;
474 msgs[i+1].addr = intel_sdvo->slave_addr;
475 msgs[i+1].flags = 0;
476 msgs[i+1].len = 1;
477 msgs[i+1].buf = &status;
478
479 msgs[i+2].addr = intel_sdvo->slave_addr;
480 msgs[i+2].flags = I2C_M_RD;
481 msgs[i+2].len = 1;
482 msgs[i+2].buf = &status;
483
484 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
485 if (ret < 0) {
486 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700487 ret = false;
488 goto out;
Chris Wilsone957d772010-09-24 12:52:03 +0100489 }
490 if (ret != i+3) {
491 /* failure in I2C transfer */
492 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700493 ret = false;
Chris Wilsone957d772010-09-24 12:52:03 +0100494 }
495
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700496out:
497 kfree(msgs);
498 kfree(buf);
499 return ret;
Chris Wilsone957d772010-09-24 12:52:03 +0100500}
501
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100502static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
503 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100505 u8 retry = 5;
506 u8 status;
Zhenyu Wang33b52962009-03-24 14:02:40 +0800507 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800508
Chris Wilsond121a5d2011-01-25 15:00:01 +0000509 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
510
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100511 /*
512 * The documentation states that all commands will be
513 * processed within 15µs, and that we need only poll
514 * the status byte a maximum of 3 times in order for the
515 * command to be complete.
516 *
517 * Check 5 times in case the hardware failed to read the docs.
518 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000519 if (!intel_sdvo_read_byte(intel_sdvo,
520 SDVO_I2C_CMD_STATUS,
521 &status))
522 goto log_fail;
523
524 while (status == SDVO_CMD_STATUS_PENDING && retry--) {
525 udelay(15);
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100526 if (!intel_sdvo_read_byte(intel_sdvo,
527 SDVO_I2C_CMD_STATUS,
528 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000529 goto log_fail;
530 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100531
Jesse Barnes79e53942008-11-07 14:24:08 -0800532 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800533 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800534 else
yakui_zhao342dc382009-06-02 14:12:00 +0800535 DRM_LOG_KMS("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800536
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100537 if (status != SDVO_CMD_STATUS_SUCCESS)
538 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800539
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100540 /* Read the command response */
541 for (i = 0; i < response_len; i++) {
542 if (!intel_sdvo_read_byte(intel_sdvo,
543 SDVO_I2C_RETURN_0 + i,
544 &((u8 *)response)[i]))
545 goto log_fail;
Chris Wilsone957d772010-09-24 12:52:03 +0100546 DRM_LOG_KMS(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100548 DRM_LOG_KMS("\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100549 return true;
550
551log_fail:
Chris Wilsond121a5d2011-01-25 15:00:01 +0000552 DRM_LOG_KMS("... failed\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100553 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800554}
555
Hannes Ederb358d0a2008-12-18 21:18:47 +0100556static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800557{
558 if (mode->clock >= 100000)
559 return 1;
560 else if (mode->clock >= 50000)
561 return 2;
562 else
563 return 4;
564}
565
Chris Wilsone957d772010-09-24 12:52:03 +0100566static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
567 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800568{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000569 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100570 return intel_sdvo_write_cmd(intel_sdvo,
571 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
572 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800573}
574
Chris Wilson32aad862010-08-04 13:50:25 +0100575static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
576{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000577 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
578 return false;
579
580 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100581}
582
583static bool
584intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
585{
586 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
587 return false;
588
589 return intel_sdvo_read_response(intel_sdvo, value, len);
590}
591
592static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800593{
594 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100595 return intel_sdvo_set_value(intel_sdvo,
596 SDVO_CMD_SET_TARGET_INPUT,
597 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800598}
599
600/**
601 * Return whether each input is trained.
602 *
603 * This function is making an assumption about the layout of the response,
604 * which should be checked against the docs.
605 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100606static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800607{
608 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609
Chris Wilson1a3665c2011-01-25 13:59:37 +0000610 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100611 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
612 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800613 return false;
614
615 *input_1 = response.input0_trained;
616 *input_2 = response.input1_trained;
617 return true;
618}
619
Chris Wilsonea5b2132010-08-04 13:50:23 +0100620static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 u16 outputs)
622{
Chris Wilson32aad862010-08-04 13:50:25 +0100623 return intel_sdvo_set_value(intel_sdvo,
624 SDVO_CMD_SET_ACTIVE_OUTPUTS,
625 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800626}
627
Chris Wilsonea5b2132010-08-04 13:50:23 +0100628static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800629 int mode)
630{
Chris Wilson32aad862010-08-04 13:50:25 +0100631 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800632
633 switch (mode) {
634 case DRM_MODE_DPMS_ON:
635 state = SDVO_ENCODER_STATE_ON;
636 break;
637 case DRM_MODE_DPMS_STANDBY:
638 state = SDVO_ENCODER_STATE_STANDBY;
639 break;
640 case DRM_MODE_DPMS_SUSPEND:
641 state = SDVO_ENCODER_STATE_SUSPEND;
642 break;
643 case DRM_MODE_DPMS_OFF:
644 state = SDVO_ENCODER_STATE_OFF;
645 break;
646 }
647
Chris Wilson32aad862010-08-04 13:50:25 +0100648 return intel_sdvo_set_value(intel_sdvo,
649 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800650}
651
Chris Wilsonea5b2132010-08-04 13:50:23 +0100652static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 int *clock_min,
654 int *clock_max)
655{
656 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800657
Chris Wilson1a3665c2011-01-25 13:59:37 +0000658 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100659 if (!intel_sdvo_get_value(intel_sdvo,
660 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
661 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 return false;
663
664 /* Convert the values from units of 10 kHz to kHz. */
665 *clock_min = clocks.min * 10;
666 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800667 return true;
668}
669
Chris Wilsonea5b2132010-08-04 13:50:23 +0100670static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800671 u16 outputs)
672{
Chris Wilson32aad862010-08-04 13:50:25 +0100673 return intel_sdvo_set_value(intel_sdvo,
674 SDVO_CMD_SET_TARGET_OUTPUT,
675 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800676}
677
Chris Wilsonea5b2132010-08-04 13:50:23 +0100678static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800679 struct intel_sdvo_dtd *dtd)
680{
Chris Wilson32aad862010-08-04 13:50:25 +0100681 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
682 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800683}
684
Chris Wilsonea5b2132010-08-04 13:50:23 +0100685static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800686 struct intel_sdvo_dtd *dtd)
687{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100688 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800689 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
690}
691
Chris Wilsonea5b2132010-08-04 13:50:23 +0100692static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800693 struct intel_sdvo_dtd *dtd)
694{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100695 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800696 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
697}
698
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800699static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100700intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800701 uint16_t clock,
702 uint16_t width,
703 uint16_t height)
704{
705 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800706
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800707 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800708 args.clock = clock;
709 args.width = width;
710 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800711 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800712
Chris Wilsonea5b2132010-08-04 13:50:23 +0100713 if (intel_sdvo->is_lvds &&
714 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
715 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800716 args.scaled = 1;
717
Chris Wilson32aad862010-08-04 13:50:25 +0100718 return intel_sdvo_set_value(intel_sdvo,
719 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
720 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800721}
722
Chris Wilsonea5b2132010-08-04 13:50:23 +0100723static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800724 struct intel_sdvo_dtd *dtd)
725{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000726 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
727 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100728 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
729 &dtd->part1, sizeof(dtd->part1)) &&
730 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
731 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800732}
Jesse Barnes79e53942008-11-07 14:24:08 -0800733
Chris Wilsonea5b2132010-08-04 13:50:23 +0100734static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800735{
Chris Wilson32aad862010-08-04 13:50:25 +0100736 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800737}
738
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800739static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100740 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800741{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800742 uint16_t width, height;
743 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
744 uint16_t h_sync_offset, v_sync_offset;
Daniel Vetter66518192012-04-01 19:16:18 +0200745 int mode_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800746
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200747 width = mode->hdisplay;
748 height = mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800749
750 /* do some mode translations */
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200751 h_blank_len = mode->htotal - mode->hdisplay;
752 h_sync_len = mode->hsync_end - mode->hsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800753
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200754 v_blank_len = mode->vtotal - mode->vdisplay;
755 v_sync_len = mode->vsync_end - mode->vsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800756
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200757 h_sync_offset = mode->hsync_start - mode->hdisplay;
758 v_sync_offset = mode->vsync_start - mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Daniel Vetter66518192012-04-01 19:16:18 +0200760 mode_clock = mode->clock;
761 mode_clock /= intel_mode_get_pixel_multiplier(mode) ?: 1;
762 mode_clock /= 10;
763 dtd->part1.clock = mode_clock;
764
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800765 dtd->part1.h_active = width & 0xff;
766 dtd->part1.h_blank = h_blank_len & 0xff;
767 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800768 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800769 dtd->part1.v_active = height & 0xff;
770 dtd->part1.v_blank = v_blank_len & 0xff;
771 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800772 ((v_blank_len >> 8) & 0xf);
773
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800774 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800775 dtd->part2.h_sync_width = h_sync_len & 0xff;
776 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800777 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800778 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800779 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
780 ((v_sync_len & 0x30) >> 4);
781
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800782 dtd->part2.dtd_flags = 0x18;
Jesse Barnes79e53942008-11-07 14:24:08 -0800783 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800784 dtd->part2.dtd_flags |= 0x2;
Jesse Barnes79e53942008-11-07 14:24:08 -0800785 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800786 dtd->part2.dtd_flags |= 0x4;
Jesse Barnes79e53942008-11-07 14:24:08 -0800787
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800788 dtd->part2.sdvo_flags = 0;
789 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
790 dtd->part2.reserved = 0;
791}
Jesse Barnes79e53942008-11-07 14:24:08 -0800792
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800793static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
Chris Wilson32aad862010-08-04 13:50:25 +0100794 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800795{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800796 mode->hdisplay = dtd->part1.h_active;
797 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
798 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800799 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800800 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
801 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
802 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
803 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
804
805 mode->vdisplay = dtd->part1.v_active;
806 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
807 mode->vsync_start = mode->vdisplay;
808 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800809 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800810 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
811 mode->vsync_end = mode->vsync_start +
812 (dtd->part2.v_sync_off_width & 0xf);
813 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
814 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
815 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
816
817 mode->clock = dtd->part1.clock * 10;
818
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800819 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800820 if (dtd->part2.dtd_flags & 0x2)
821 mode->flags |= DRM_MODE_FLAG_PHSYNC;
822 if (dtd->part2.dtd_flags & 0x4)
823 mode->flags |= DRM_MODE_FLAG_PVSYNC;
824}
825
Chris Wilsone27d8532010-10-22 09:15:22 +0100826static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800827{
Chris Wilsone27d8532010-10-22 09:15:22 +0100828 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800829
Chris Wilson1a3665c2011-01-25 13:59:37 +0000830 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100831 return intel_sdvo_get_value(intel_sdvo,
832 SDVO_CMD_GET_SUPP_ENCODE,
833 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800834}
835
Chris Wilsonea5b2132010-08-04 13:50:23 +0100836static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700837 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800838{
Chris Wilson32aad862010-08-04 13:50:25 +0100839 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800840}
841
Chris Wilsonea5b2132010-08-04 13:50:23 +0100842static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800843 uint8_t mode)
844{
Chris Wilson32aad862010-08-04 13:50:25 +0100845 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800846}
847
848#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100849static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800850{
851 int i, j;
852 uint8_t set_buf_index[2];
853 uint8_t av_split;
854 uint8_t buf_size;
855 uint8_t buf[48];
856 uint8_t *pos;
857
Chris Wilson32aad862010-08-04 13:50:25 +0100858 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800859
860 for (i = 0; i <= av_split; i++) {
861 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700862 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800863 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700864 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
865 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800866
867 pos = buf;
868 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700869 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800870 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700871 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800872 pos += 8;
873 }
874 }
875}
876#endif
877
David Härdeman3c17fe42010-09-24 21:44:32 +0200878static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800879{
880 struct dip_infoframe avi_if = {
881 .type = DIP_TYPE_AVI,
David Härdeman3c17fe42010-09-24 21:44:32 +0200882 .ver = DIP_VERSION_AVI,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800883 .len = DIP_LEN_AVI,
884 };
David Härdeman3c17fe42010-09-24 21:44:32 +0200885 uint8_t tx_rate = SDVO_HBUF_TX_VSYNC;
886 uint8_t set_buf_index[2] = { 1, 0 };
Daniel Vetter81014b92012-05-12 20:22:00 +0200887 uint8_t sdvo_data[4 + sizeof(avi_if.body.avi)];
888 uint64_t *data = (uint64_t *)sdvo_data;
David Härdeman3c17fe42010-09-24 21:44:32 +0200889 unsigned i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800890
David Härdeman3c17fe42010-09-24 21:44:32 +0200891 intel_dip_infoframe_csum(&avi_if);
892
Daniel Vetter81014b92012-05-12 20:22:00 +0200893 /* sdvo spec says that the ecc is handled by the hw, and it looks like
894 * we must not send the ecc field, either. */
895 memcpy(sdvo_data, &avi_if, 3);
896 sdvo_data[3] = avi_if.checksum;
897 memcpy(&sdvo_data[4], &avi_if.body, sizeof(avi_if.body.avi));
898
Chris Wilsond121a5d2011-01-25 15:00:01 +0000899 if (!intel_sdvo_set_value(intel_sdvo,
900 SDVO_CMD_SET_HBUF_INDEX,
David Härdeman3c17fe42010-09-24 21:44:32 +0200901 set_buf_index, 2))
902 return false;
903
Daniel Vetter81014b92012-05-12 20:22:00 +0200904 for (i = 0; i < sizeof(sdvo_data); i += 8) {
Chris Wilsond121a5d2011-01-25 15:00:01 +0000905 if (!intel_sdvo_set_value(intel_sdvo,
906 SDVO_CMD_SET_HBUF_DATA,
David Härdeman3c17fe42010-09-24 21:44:32 +0200907 data, 8))
908 return false;
909 data++;
910 }
911
Chris Wilsond121a5d2011-01-25 15:00:01 +0000912 return intel_sdvo_set_value(intel_sdvo,
913 SDVO_CMD_SET_HBUF_TXRATE,
David Härdeman3c17fe42010-09-24 21:44:32 +0200914 &tx_rate, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800915}
916
Chris Wilson32aad862010-08-04 13:50:25 +0100917static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800918{
Zhao Yakuice6feab2009-08-24 13:50:26 +0800919 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +0100920 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800921
Chris Wilson40039752010-08-04 13:50:26 +0100922 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800923 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +0100924 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +0800925
Chris Wilson32aad862010-08-04 13:50:25 +0100926 BUILD_BUG_ON(sizeof(format) != 6);
927 return intel_sdvo_set_value(intel_sdvo,
928 SDVO_CMD_SET_TV_FORMAT,
929 &format, sizeof(format));
930}
Zhao Yakuice6feab2009-08-24 13:50:26 +0800931
Chris Wilson32aad862010-08-04 13:50:25 +0100932static bool
933intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
934 struct drm_display_mode *mode)
935{
936 struct intel_sdvo_dtd output_dtd;
937
938 if (!intel_sdvo_set_target_output(intel_sdvo,
939 intel_sdvo->attached_output))
940 return false;
941
942 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
943 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
944 return false;
945
946 return true;
947}
948
Daniel Vetterc9a29692012-04-10 13:55:47 +0200949/* Asks the sdvo controller for the preferred input mode given the output mode.
950 * Unfortunately we have to set up the full output mode to do that. */
Chris Wilson32aad862010-08-04 13:50:25 +0100951static bool
Daniel Vetterc9a29692012-04-10 13:55:47 +0200952intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
953 struct drm_display_mode *mode,
954 struct drm_display_mode *adjusted_mode)
Chris Wilson32aad862010-08-04 13:50:25 +0100955{
Daniel Vetterc9a29692012-04-10 13:55:47 +0200956 struct intel_sdvo_dtd input_dtd;
957
Chris Wilson32aad862010-08-04 13:50:25 +0100958 /* Reset the input timing to the screen. Assume always input 0. */
959 if (!intel_sdvo_set_target_input(intel_sdvo))
960 return false;
961
962 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
963 mode->clock / 10,
964 mode->hdisplay,
965 mode->vdisplay))
966 return false;
967
968 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Daniel Vetterc9a29692012-04-10 13:55:47 +0200969 &input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +0100970 return false;
971
Daniel Vetterc9a29692012-04-10 13:55:47 +0200972 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
Chris Wilson32aad862010-08-04 13:50:25 +0100973
Chris Wilson32aad862010-08-04 13:50:25 +0100974 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800975}
976
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800977static bool intel_sdvo_mode_fixup(struct drm_encoder *encoder,
978 struct drm_display_mode *mode,
979 struct drm_display_mode *adjusted_mode)
980{
Chris Wilson890f3352010-09-14 16:46:59 +0100981 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +0100982 int multiplier;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800983
Chris Wilson32aad862010-08-04 13:50:25 +0100984 /* We need to construct preferred input timings based on our
985 * output timings. To do that, we have to set the output
986 * timings, even though this isn't really the right place in
987 * the sequence to do it. Oh well.
988 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100989 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +0100990 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800991 return false;
Chris Wilson32aad862010-08-04 13:50:25 +0100992
Daniel Vetterc9a29692012-04-10 13:55:47 +0200993 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
994 mode,
995 adjusted_mode);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100996 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +0100997 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +0100998 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800999 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001000
Daniel Vetterc9a29692012-04-10 13:55:47 +02001001 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1002 mode,
1003 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001004 }
Chris Wilson32aad862010-08-04 13:50:25 +01001005
1006 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001007 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001008 */
Chris Wilson6c9547f2010-08-25 10:05:17 +01001009 multiplier = intel_sdvo_get_pixel_multiplier(adjusted_mode);
1010 intel_mode_set_pixel_multiplier(adjusted_mode, multiplier);
Chris Wilson32aad862010-08-04 13:50:25 +01001011
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001012 return true;
1013}
1014
1015static void intel_sdvo_mode_set(struct drm_encoder *encoder,
1016 struct drm_display_mode *mode,
1017 struct drm_display_mode *adjusted_mode)
1018{
1019 struct drm_device *dev = encoder->dev;
1020 struct drm_i915_private *dev_priv = dev->dev_private;
1021 struct drm_crtc *crtc = encoder->crtc;
1022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson890f3352010-09-14 16:46:59 +01001023 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001024 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001025 struct intel_sdvo_in_out_map in_out;
Daniel Vetter66518192012-04-01 19:16:18 +02001026 struct intel_sdvo_dtd input_dtd, output_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001027 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
1028 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001029
1030 if (!mode)
1031 return;
1032
1033 /* First, set the input mapping for the first input to our controlled
1034 * output. This is only correct if we're a single-input device, in
1035 * which case the first input is the output from the appropriate SDVO
1036 * channel on the motherboard. In a two-input device, the first input
1037 * will be SDVOB and the second SDVOC.
1038 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001039 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001040 in_out.in1 = 0;
1041
Pavel Roskinc74696b2010-09-02 14:46:34 -04001042 intel_sdvo_set_value(intel_sdvo,
1043 SDVO_CMD_SET_IN_OUT_MAP,
1044 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001045
Chris Wilson6c9547f2010-08-25 10:05:17 +01001046 /* Set the output timings to the screen */
1047 if (!intel_sdvo_set_target_output(intel_sdvo,
1048 intel_sdvo->attached_output))
1049 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001050
Daniel Vetter66518192012-04-01 19:16:18 +02001051 /* lvds has a special fixed output timing. */
1052 if (intel_sdvo->is_lvds)
1053 intel_sdvo_get_dtd_from_mode(&output_dtd,
1054 intel_sdvo->sdvo_lvds_fixed_mode);
1055 else
1056 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001057 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1058 DRM_INFO("Setting output timings on %s failed\n",
1059 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001060
1061 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001062 if (!intel_sdvo_set_target_input(intel_sdvo))
1063 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001064
Chris Wilson97aaf912011-01-04 20:10:52 +00001065 if (intel_sdvo->has_hdmi_monitor) {
1066 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1067 intel_sdvo_set_colorimetry(intel_sdvo,
1068 SDVO_COLORIMETRY_RGB256);
1069 intel_sdvo_set_avi_infoframe(intel_sdvo);
1070 } else
1071 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001072
Chris Wilson6c9547f2010-08-25 10:05:17 +01001073 if (intel_sdvo->is_tv &&
1074 !intel_sdvo_set_tv_format(intel_sdvo))
1075 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001076
Daniel Vetter66518192012-04-01 19:16:18 +02001077 /* We have tried to get input timing in mode_fixup, and filled into
1078 * adjusted_mode.
1079 */
1080 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001081 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1082 DRM_INFO("Setting input timings on %s failed\n",
1083 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001084
Chris Wilson6c9547f2010-08-25 10:05:17 +01001085 switch (pixel_multiplier) {
1086 default:
Chris Wilson32aad862010-08-04 13:50:25 +01001087 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1088 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1089 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001090 }
Chris Wilson32aad862010-08-04 13:50:25 +01001091 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1092 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001093
1094 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001095 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001096 /* The real mode polarity is set by the SDVO commands, using
1097 * struct intel_sdvo_dtd. */
1098 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Chris Wilsone953fd72011-02-21 22:23:52 +00001099 if (intel_sdvo->is_hdmi)
1100 sdvox |= intel_sdvo->color_range;
Chris Wilson6714afb2010-12-17 04:10:51 +00001101 if (INTEL_INFO(dev)->gen < 5)
1102 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001103 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001104 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001105 switch (intel_sdvo->sdvo_reg) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001106 case SDVOB:
1107 sdvox &= SDVOB_PRESERVE_MASK;
1108 break;
1109 case SDVOC:
1110 sdvox &= SDVOC_PRESERVE_MASK;
1111 break;
1112 }
1113 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1114 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001115
1116 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
1117 sdvox |= TRANSCODER_CPT(intel_crtc->pipe);
1118 else
1119 sdvox |= TRANSCODER(intel_crtc->pipe);
1120
Chris Wilsonda79de92010-11-22 11:12:46 +00001121 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001122 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001123
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001124 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001125 /* done in crtc_mode_set as the dpll_md reg must be written early */
1126 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1127 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001128 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001129 sdvox |= (pixel_multiplier - 1) << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001130 }
1131
Chris Wilson6714afb2010-12-17 04:10:51 +00001132 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1133 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001134 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001135 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001136}
1137
1138static void intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
1139{
1140 struct drm_device *dev = encoder->dev;
1141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson890f3352010-09-14 16:46:59 +01001142 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001143 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001144 u32 temp;
1145
1146 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001147 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001148 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001149 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001150
1151 if (mode == DRM_MODE_DPMS_OFF) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001152 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001153 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001154 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001155 }
1156 }
1157 } else {
1158 bool input1, input2;
1159 int i;
1160 u8 status;
1161
Chris Wilsonea5b2132010-08-04 13:50:23 +01001162 temp = I915_READ(intel_sdvo->sdvo_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08001163 if ((temp & SDVO_ENABLE) == 0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001164 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Jesse Barnes79e53942008-11-07 14:24:08 -08001165 for (i = 0; i < 2; i++)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001166 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08001167
Chris Wilson32aad862010-08-04 13:50:25 +01001168 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001169 /* Warn if the device reported failure to sync.
1170 * A lot of SDVO devices fail to notify of sync, but it's
1171 * a given it the status is a success, we succeeded.
1172 */
1173 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08001174 DRM_DEBUG_KMS("First %s output reported failure to "
Chris Wilsonea5b2132010-08-04 13:50:23 +01001175 "sync\n", SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001176 }
1177
1178 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001179 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1180 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001181 }
1182 return;
1183}
1184
Jesse Barnes79e53942008-11-07 14:24:08 -08001185static int intel_sdvo_mode_valid(struct drm_connector *connector,
1186 struct drm_display_mode *mode)
1187{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001188 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001189
1190 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1191 return MODE_NO_DBLESCAN;
1192
Chris Wilsonea5b2132010-08-04 13:50:23 +01001193 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001194 return MODE_CLOCK_LOW;
1195
Chris Wilsonea5b2132010-08-04 13:50:23 +01001196 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001197 return MODE_CLOCK_HIGH;
1198
Chris Wilson85454232010-08-08 14:28:23 +01001199 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001200 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001201 return MODE_PANEL;
1202
Chris Wilsonea5b2132010-08-04 13:50:23 +01001203 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001204 return MODE_PANEL;
1205 }
1206
Jesse Barnes79e53942008-11-07 14:24:08 -08001207 return MODE_OK;
1208}
1209
Chris Wilsonea5b2132010-08-04 13:50:23 +01001210static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001211{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001212 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001213 if (!intel_sdvo_get_value(intel_sdvo,
1214 SDVO_CMD_GET_DEVICE_CAPS,
1215 caps, sizeof(*caps)))
1216 return false;
1217
1218 DRM_DEBUG_KMS("SDVO capabilities:\n"
1219 " vendor_id: %d\n"
1220 " device_id: %d\n"
1221 " device_rev_id: %d\n"
1222 " sdvo_version_major: %d\n"
1223 " sdvo_version_minor: %d\n"
1224 " sdvo_inputs_mask: %d\n"
1225 " smooth_scaling: %d\n"
1226 " sharp_scaling: %d\n"
1227 " up_scaling: %d\n"
1228 " down_scaling: %d\n"
1229 " stall_support: %d\n"
1230 " output_flags: %d\n",
1231 caps->vendor_id,
1232 caps->device_id,
1233 caps->device_rev_id,
1234 caps->sdvo_version_major,
1235 caps->sdvo_version_minor,
1236 caps->sdvo_inputs_mask,
1237 caps->smooth_scaling,
1238 caps->sharp_scaling,
1239 caps->up_scaling,
1240 caps->down_scaling,
1241 caps->stall_support,
1242 caps->output_flags);
1243
1244 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001245}
1246
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001247static int intel_sdvo_supports_hotplug(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001248{
1249 u8 response[2];
Jesse Barnes79e53942008-11-07 14:24:08 -08001250
Chris Wilson32aad862010-08-04 13:50:25 +01001251 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1252 &response, 2) && response[0];
Jesse Barnes79e53942008-11-07 14:24:08 -08001253}
1254
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001255static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001256{
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001257 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08001258
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001259 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG, &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001260}
1261
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001262static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001263intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001264{
Chris Wilsonbc652122011-01-25 13:28:29 +00001265 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001266 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001267}
1268
Chris Wilsonf899fc62010-07-20 15:44:45 -07001269static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001270intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001271{
Chris Wilsone957d772010-09-24 12:52:03 +01001272 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1273 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001274}
1275
Chris Wilsonff482d82010-09-15 10:40:38 +01001276/* Mac mini hack -- use the same DDC as the analog connector */
1277static struct edid *
1278intel_sdvo_get_analog_edid(struct drm_connector *connector)
1279{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001280 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001281
Chris Wilson0c1dab82010-11-23 22:37:01 +00001282 return drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001283 intel_gmbus_get_adapter(dev_priv,
1284 dev_priv->crt_ddc_pin));
Chris Wilsonff482d82010-09-15 10:40:38 +01001285}
1286
Ben Widawskyc43b5632012-04-16 14:07:40 -07001287static enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001288intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001289{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001290 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001291 enum drm_connector_status status;
1292 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001293
Chris Wilsone957d772010-09-24 12:52:03 +01001294 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001295
Chris Wilsonea5b2132010-08-04 13:50:23 +01001296 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001297 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001298
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001299 /*
1300 * Don't use the 1 as the argument of DDC bus switch to get
1301 * the EDID. It is used for SDVO SPD ROM.
1302 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001303 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001304 intel_sdvo->ddc_bus = ddc;
1305 edid = intel_sdvo_get_edid(connector);
1306 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001307 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001308 }
Chris Wilsone957d772010-09-24 12:52:03 +01001309 /*
1310 * If we found the EDID on the other bus,
1311 * assume that is the correct DDC bus.
1312 */
1313 if (edid == NULL)
1314 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001315 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001316
1317 /*
1318 * When there is no edid and no monitor is connected with VGA
1319 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001320 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001321 if (edid == NULL)
1322 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001323
Chris Wilson2f551c82010-09-15 10:42:50 +01001324 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001325 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001326 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001327 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1328 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001329 if (intel_sdvo->is_hdmi) {
1330 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1331 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
1332 }
Chris Wilson139467432011-02-09 20:01:16 +00001333 } else
1334 status = connector_status_disconnected;
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001335 connector->display_info.raw_edid = NULL;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001336 kfree(edid);
1337 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001338
1339 if (status == connector_status_connected) {
1340 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001341 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1342 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001343 }
1344
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001345 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001346}
1347
Chris Wilson52220082011-06-20 14:45:50 +01001348static bool
1349intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1350 struct edid *edid)
1351{
1352 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1353 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1354
1355 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1356 connector_is_digital, monitor_is_digital);
1357 return connector_is_digital == monitor_is_digital;
1358}
1359
Chris Wilson7b334fc2010-09-09 23:51:02 +01001360static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001361intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001362{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001363 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001364 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001365 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001366 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001367
Chris Wilson32aad862010-08-04 13:50:25 +01001368 if (!intel_sdvo_write_cmd(intel_sdvo,
Chris Wilsone957d772010-09-24 12:52:03 +01001369 SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0))
Chris Wilson32aad862010-08-04 13:50:25 +01001370 return connector_status_unknown;
Chris Wilsonba84cd12010-11-24 17:37:17 +00001371
1372 /* add 30ms delay when the output type might be TV */
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01001373 if (intel_sdvo->caps.output_flags & SDVO_TV_MASK)
Zhao Yakuid09c23d2009-11-06 15:39:56 +08001374 mdelay(30);
Chris Wilsonba84cd12010-11-24 17:37:17 +00001375
Chris Wilson32aad862010-08-04 13:50:25 +01001376 if (!intel_sdvo_read_response(intel_sdvo, &response, 2))
1377 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001378
Chris Wilsone957d772010-09-24 12:52:03 +01001379 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1380 response & 0xff, response >> 8,
1381 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001382
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001383 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001384 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001385
Chris Wilsonea5b2132010-08-04 13:50:23 +01001386 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001387
Chris Wilson97aaf912011-01-04 20:10:52 +00001388 intel_sdvo->has_hdmi_monitor = false;
1389 intel_sdvo->has_hdmi_audio = false;
1390
Chris Wilson615fb932010-08-04 13:50:24 +01001391 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001392 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001393 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001394 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001395 else {
1396 struct edid *edid;
1397
1398 /* if we have an edid check it matches the connection */
1399 edid = intel_sdvo_get_edid(connector);
1400 if (edid == NULL)
1401 edid = intel_sdvo_get_analog_edid(connector);
1402 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001403 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1404 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001405 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001406 else
1407 ret = connector_status_disconnected;
1408
Chris Wilson139467432011-02-09 20:01:16 +00001409 connector->display_info.raw_edid = NULL;
1410 kfree(edid);
1411 } else
1412 ret = connector_status_connected;
1413 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001414
1415 /* May update encoder flag for like clock for SDVO TV, etc.*/
1416 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001417 intel_sdvo->is_tv = false;
1418 intel_sdvo->is_lvds = false;
1419 intel_sdvo->base.needs_tv_clock = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001420
1421 if (response & SDVO_TV_MASK) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001422 intel_sdvo->is_tv = true;
1423 intel_sdvo->base.needs_tv_clock = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001424 }
1425 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001426 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001427 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001428
1429 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001430}
1431
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001432static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001433{
Chris Wilsonff482d82010-09-15 10:40:38 +01001434 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001435
1436 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001437 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001438
Keith Packard57cdaf92009-09-04 13:07:54 +08001439 /*
1440 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1441 * link between analog and digital outputs. So, if the regular SDVO
1442 * DDC fails, check to see if the analog output is disconnected, in
1443 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001444 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001445 if (edid == NULL)
1446 edid = intel_sdvo_get_analog_edid(connector);
1447
Chris Wilsonff482d82010-09-15 10:40:38 +01001448 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001449 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1450 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001451 drm_mode_connector_update_edid_property(connector, edid);
1452 drm_add_edid_modes(connector, edid);
1453 }
Chris Wilson139467432011-02-09 20:01:16 +00001454
Chris Wilsonff482d82010-09-15 10:40:38 +01001455 connector->display_info.raw_edid = NULL;
1456 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001457 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001458}
1459
1460/*
1461 * Set of SDVO TV modes.
1462 * Note! This is in reply order (see loop in get_tv_modes).
1463 * XXX: all 60Hz refresh?
1464 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001465static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001466 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1467 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001468 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001469 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1470 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001471 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001472 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1473 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001474 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001475 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1476 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001477 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001478 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1479 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001480 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001481 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1482 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001483 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001484 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1485 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001486 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001487 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1488 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001489 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001490 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1491 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001492 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001493 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1494 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001495 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001496 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1497 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001498 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001499 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1500 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001501 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001502 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1503 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001504 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001505 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1506 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001507 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001508 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1509 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001510 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001511 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1512 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001513 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001514 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1515 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001516 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001517 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1518 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001519 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001520 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1521 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001522 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1523};
1524
1525static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1526{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001527 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001528 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001529 uint32_t reply = 0, format_map = 0;
1530 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001531
1532 /* Read the list of supported input resolutions for the selected TV
1533 * format.
1534 */
Chris Wilson40039752010-08-04 13:50:26 +01001535 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001536 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001537 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001538
Chris Wilson32aad862010-08-04 13:50:25 +01001539 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1540 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001541
Chris Wilson32aad862010-08-04 13:50:25 +01001542 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001543 if (!intel_sdvo_write_cmd(intel_sdvo,
1544 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001545 &tv_res, sizeof(tv_res)))
1546 return;
1547 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001548 return;
1549
1550 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001551 if (reply & (1 << i)) {
1552 struct drm_display_mode *nmode;
1553 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001554 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001555 if (nmode)
1556 drm_mode_probed_add(connector, nmode);
1557 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001558}
1559
Ma Ling7086c872009-05-13 11:20:06 +08001560static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1561{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001562 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001563 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001564 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001565
1566 /*
1567 * Attempt to get the mode list from DDC.
1568 * Assume that the preferred modes are
1569 * arranged in priority order.
1570 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001571 intel_ddc_get_modes(connector, intel_sdvo->i2c);
Ma Ling7086c872009-05-13 11:20:06 +08001572 if (list_empty(&connector->probed_modes) == false)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001573 goto end;
Ma Ling7086c872009-05-13 11:20:06 +08001574
1575 /* Fetch modes from VBT */
1576 if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001577 newmode = drm_mode_duplicate(connector->dev,
1578 dev_priv->sdvo_lvds_vbt_mode);
1579 if (newmode != NULL) {
1580 /* Guarantee the mode is preferred */
1581 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1582 DRM_MODE_TYPE_DRIVER);
1583 drm_mode_probed_add(connector, newmode);
1584 }
1585 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001586
1587end:
1588 list_for_each_entry(newmode, &connector->probed_modes, head) {
1589 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001590 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001591 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001592
Chris Wilson85454232010-08-08 14:28:23 +01001593 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001594 break;
1595 }
1596 }
1597
Ma Ling7086c872009-05-13 11:20:06 +08001598}
1599
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001600static int intel_sdvo_get_modes(struct drm_connector *connector)
1601{
Chris Wilson615fb932010-08-04 13:50:24 +01001602 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001603
Chris Wilson615fb932010-08-04 13:50:24 +01001604 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001605 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001606 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001607 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001608 else
1609 intel_sdvo_get_ddc_modes(connector);
1610
Chris Wilson32aad862010-08-04 13:50:25 +01001611 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001612}
1613
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001614static void
1615intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001616{
Chris Wilson615fb932010-08-04 13:50:24 +01001617 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001618 struct drm_device *dev = connector->dev;
1619
Chris Wilsonc5521702010-08-04 13:50:28 +01001620 if (intel_sdvo_connector->left)
1621 drm_property_destroy(dev, intel_sdvo_connector->left);
1622 if (intel_sdvo_connector->right)
1623 drm_property_destroy(dev, intel_sdvo_connector->right);
1624 if (intel_sdvo_connector->top)
1625 drm_property_destroy(dev, intel_sdvo_connector->top);
1626 if (intel_sdvo_connector->bottom)
1627 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1628 if (intel_sdvo_connector->hpos)
1629 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1630 if (intel_sdvo_connector->vpos)
1631 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1632 if (intel_sdvo_connector->saturation)
1633 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1634 if (intel_sdvo_connector->contrast)
1635 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1636 if (intel_sdvo_connector->hue)
1637 drm_property_destroy(dev, intel_sdvo_connector->hue);
1638 if (intel_sdvo_connector->sharpness)
1639 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1640 if (intel_sdvo_connector->flicker_filter)
1641 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1642 if (intel_sdvo_connector->flicker_filter_2d)
1643 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1644 if (intel_sdvo_connector->flicker_filter_adaptive)
1645 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1646 if (intel_sdvo_connector->tv_luma_filter)
1647 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1648 if (intel_sdvo_connector->tv_chroma_filter)
1649 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001650 if (intel_sdvo_connector->dot_crawl)
1651 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001652 if (intel_sdvo_connector->brightness)
1653 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001654}
1655
Jesse Barnes79e53942008-11-07 14:24:08 -08001656static void intel_sdvo_destroy(struct drm_connector *connector)
1657{
Chris Wilson615fb932010-08-04 13:50:24 +01001658 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001659
Chris Wilsonc5521702010-08-04 13:50:28 +01001660 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08001661 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01001662 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08001663
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001664 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001665 drm_sysfs_connector_remove(connector);
1666 drm_connector_cleanup(connector);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001667 kfree(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001668}
1669
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001670static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
1671{
1672 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1673 struct edid *edid;
1674 bool has_audio = false;
1675
1676 if (!intel_sdvo->is_hdmi)
1677 return false;
1678
1679 edid = intel_sdvo_get_edid(connector);
1680 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
1681 has_audio = drm_detect_monitor_audio(edid);
1682
1683 return has_audio;
1684}
1685
Zhao Yakuice6feab2009-08-24 13:50:26 +08001686static int
1687intel_sdvo_set_property(struct drm_connector *connector,
1688 struct drm_property *property,
1689 uint64_t val)
1690{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001691 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001692 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001693 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001694 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01001695 uint8_t cmd;
1696 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001697
1698 ret = drm_connector_property_set_value(connector, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01001699 if (ret)
1700 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001701
Chris Wilson3f43c482011-05-12 22:17:24 +01001702 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001703 int i = val;
1704 bool has_audio;
1705
1706 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001707 return 0;
1708
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001709 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001710
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001711 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001712 has_audio = intel_sdvo_detect_hdmi_audio(connector);
1713 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001714 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001715
1716 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001717 return 0;
1718
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001719 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001720 goto done;
1721 }
1722
Chris Wilsone953fd72011-02-21 22:23:52 +00001723 if (property == dev_priv->broadcast_rgb_property) {
1724 if (val == !!intel_sdvo->color_range)
1725 return 0;
1726
1727 intel_sdvo->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001728 goto done;
1729 }
1730
Chris Wilsonc5521702010-08-04 13:50:28 +01001731#define CHECK_PROPERTY(name, NAME) \
1732 if (intel_sdvo_connector->name == property) { \
1733 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
1734 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
1735 cmd = SDVO_CMD_SET_##NAME; \
1736 intel_sdvo_connector->cur_##name = temp_value; \
1737 goto set_value; \
1738 }
1739
1740 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01001741 if (val >= TV_FORMAT_NUM)
1742 return -EINVAL;
1743
Chris Wilson40039752010-08-04 13:50:26 +01001744 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01001745 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01001746 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001747
Chris Wilson40039752010-08-04 13:50:26 +01001748 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01001749 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01001750 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001751 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01001752 if (intel_sdvo_connector->left == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001753 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001754 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001755 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001756 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001757
Chris Wilson615fb932010-08-04 13:50:24 +01001758 intel_sdvo_connector->left_margin = temp_value;
1759 intel_sdvo_connector->right_margin = temp_value;
1760 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001761 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001762 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001763 goto set_value;
1764 } else if (intel_sdvo_connector->right == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001765 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001766 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001767 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001768 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001769
Chris Wilson615fb932010-08-04 13:50:24 +01001770 intel_sdvo_connector->left_margin = temp_value;
1771 intel_sdvo_connector->right_margin = temp_value;
1772 temp_value = intel_sdvo_connector->max_hscan -
1773 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001774 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001775 goto set_value;
1776 } else if (intel_sdvo_connector->top == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001777 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001778 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001779 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001780 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001781
Chris Wilson615fb932010-08-04 13:50:24 +01001782 intel_sdvo_connector->top_margin = temp_value;
1783 intel_sdvo_connector->bottom_margin = temp_value;
1784 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001785 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001786 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001787 goto set_value;
1788 } else if (intel_sdvo_connector->bottom == property) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001789 drm_connector_property_set_value(connector,
Chris Wilsonc5521702010-08-04 13:50:28 +01001790 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001791 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001792 return 0;
1793
Chris Wilson615fb932010-08-04 13:50:24 +01001794 intel_sdvo_connector->top_margin = temp_value;
1795 intel_sdvo_connector->bottom_margin = temp_value;
1796 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001797 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001798 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001799 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001800 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001801 CHECK_PROPERTY(hpos, HPOS)
1802 CHECK_PROPERTY(vpos, VPOS)
1803 CHECK_PROPERTY(saturation, SATURATION)
1804 CHECK_PROPERTY(contrast, CONTRAST)
1805 CHECK_PROPERTY(hue, HUE)
1806 CHECK_PROPERTY(brightness, BRIGHTNESS)
1807 CHECK_PROPERTY(sharpness, SHARPNESS)
1808 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
1809 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
1810 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
1811 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
1812 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01001813 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001814 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001815
1816 return -EINVAL; /* unknown property */
1817
1818set_value:
1819 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
1820 return -EIO;
1821
1822
1823done:
Chris Wilsondf0e9242010-09-09 16:20:55 +01001824 if (intel_sdvo->base.base.crtc) {
1825 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001826 drm_crtc_helper_set_mode(crtc, &crtc->mode, crtc->x,
Chris Wilsonc5521702010-08-04 13:50:28 +01001827 crtc->y, crtc->fb);
1828 }
1829
Chris Wilson32aad862010-08-04 13:50:25 +01001830 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01001831#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08001832}
1833
Jesse Barnes79e53942008-11-07 14:24:08 -08001834static const struct drm_encoder_helper_funcs intel_sdvo_helper_funcs = {
1835 .dpms = intel_sdvo_dpms,
1836 .mode_fixup = intel_sdvo_mode_fixup,
1837 .prepare = intel_encoder_prepare,
1838 .mode_set = intel_sdvo_mode_set,
1839 .commit = intel_encoder_commit,
1840};
1841
1842static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Keith Packardc9fb15f2009-05-30 20:42:28 -07001843 .dpms = drm_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08001844 .detect = intel_sdvo_detect,
1845 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08001846 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08001847 .destroy = intel_sdvo_destroy,
1848};
1849
1850static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
1851 .get_modes = intel_sdvo_get_modes,
1852 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01001853 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08001854};
1855
Hannes Ederb358d0a2008-12-18 21:18:47 +01001856static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001857{
Chris Wilson890f3352010-09-14 16:46:59 +01001858 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001859
Chris Wilsonea5b2132010-08-04 13:50:23 +01001860 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001861 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001862 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001863
Chris Wilsone957d772010-09-24 12:52:03 +01001864 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001865 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001866}
1867
1868static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
1869 .destroy = intel_sdvo_enc_destroy,
1870};
1871
Chris Wilsonb66d8422010-08-12 15:26:41 +01001872static void
1873intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
1874{
1875 uint16_t mask = 0;
1876 unsigned int num_bits;
1877
1878 /* Make a mask of outputs less than or equal to our own priority in the
1879 * list.
1880 */
1881 switch (sdvo->controlled_output) {
1882 case SDVO_OUTPUT_LVDS1:
1883 mask |= SDVO_OUTPUT_LVDS1;
1884 case SDVO_OUTPUT_LVDS0:
1885 mask |= SDVO_OUTPUT_LVDS0;
1886 case SDVO_OUTPUT_TMDS1:
1887 mask |= SDVO_OUTPUT_TMDS1;
1888 case SDVO_OUTPUT_TMDS0:
1889 mask |= SDVO_OUTPUT_TMDS0;
1890 case SDVO_OUTPUT_RGB1:
1891 mask |= SDVO_OUTPUT_RGB1;
1892 case SDVO_OUTPUT_RGB0:
1893 mask |= SDVO_OUTPUT_RGB0;
1894 break;
1895 }
1896
1897 /* Count bits to find what number we are in the priority list. */
1898 mask &= sdvo->caps.output_flags;
1899 num_bits = hweight16(mask);
1900 /* If more than 3 outputs, default to DDC bus 3 for now. */
1901 if (num_bits > 3)
1902 num_bits = 3;
1903
1904 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
1905 sdvo->ddc_bus = 1 << num_bits;
1906}
Jesse Barnes79e53942008-11-07 14:24:08 -08001907
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001908/**
1909 * Choose the appropriate DDC bus for control bus switch command for this
1910 * SDVO output based on the controlled output.
1911 *
1912 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
1913 * outputs, then LVDS outputs.
1914 */
1915static void
Adam Jacksonb1083332010-04-23 16:07:40 -04001916intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01001917 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001918{
Adam Jacksonb1083332010-04-23 16:07:40 -04001919 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001920
Daniel Vettereef4eac2012-03-23 23:43:35 +01001921 if (sdvo->is_sdvob)
Adam Jacksonb1083332010-04-23 16:07:40 -04001922 mapping = &(dev_priv->sdvo_mappings[0]);
1923 else
1924 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001925
Chris Wilsonb66d8422010-08-12 15:26:41 +01001926 if (mapping->initialized)
1927 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
1928 else
1929 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001930}
1931
Chris Wilsone957d772010-09-24 12:52:03 +01001932static void
1933intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
1934 struct intel_sdvo *sdvo, u32 reg)
1935{
1936 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04001937 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01001938
Daniel Vettereef4eac2012-03-23 23:43:35 +01001939 if (sdvo->is_sdvob)
Chris Wilsone957d772010-09-24 12:52:03 +01001940 mapping = &dev_priv->sdvo_mappings[0];
1941 else
1942 mapping = &dev_priv->sdvo_mappings[1];
1943
1944 pin = GMBUS_PORT_DPB;
Adam Jackson46eb3032011-06-16 16:36:23 -04001945 if (mapping->initialized)
Chris Wilsone957d772010-09-24 12:52:03 +01001946 pin = mapping->i2c_pin;
Chris Wilsone957d772010-09-24 12:52:03 +01001947
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001948 if (intel_gmbus_is_port_valid(pin)) {
1949 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
Adam Jacksond5090b92011-06-16 16:36:28 -04001950 intel_gmbus_set_speed(sdvo->i2c, GMBUS_RATE_1MHZ);
Chris Wilson63abf3e2010-12-08 16:48:21 +00001951 intel_gmbus_force_bit(sdvo->i2c, true);
Adam Jackson46eb3032011-06-16 16:36:23 -04001952 } else {
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001953 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
Adam Jackson46eb3032011-06-16 16:36:23 -04001954 }
Chris Wilsone957d772010-09-24 12:52:03 +01001955}
1956
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001957static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01001958intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001959{
Chris Wilson97aaf912011-01-04 20:10:52 +00001960 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001961}
1962
yakui_zhao714605e2009-05-31 17:18:07 +08001963static u8
Daniel Vettereef4eac2012-03-23 23:43:35 +01001964intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo)
yakui_zhao714605e2009-05-31 17:18:07 +08001965{
1966 struct drm_i915_private *dev_priv = dev->dev_private;
1967 struct sdvo_device_mapping *my_mapping, *other_mapping;
1968
Daniel Vettereef4eac2012-03-23 23:43:35 +01001969 if (sdvo->is_sdvob) {
yakui_zhao714605e2009-05-31 17:18:07 +08001970 my_mapping = &dev_priv->sdvo_mappings[0];
1971 other_mapping = &dev_priv->sdvo_mappings[1];
1972 } else {
1973 my_mapping = &dev_priv->sdvo_mappings[1];
1974 other_mapping = &dev_priv->sdvo_mappings[0];
1975 }
1976
1977 /* If the BIOS described our SDVO device, take advantage of it. */
1978 if (my_mapping->slave_addr)
1979 return my_mapping->slave_addr;
1980
1981 /* If the BIOS only described a different SDVO device, use the
1982 * address that it isn't using.
1983 */
1984 if (other_mapping->slave_addr) {
1985 if (other_mapping->slave_addr == 0x70)
1986 return 0x72;
1987 else
1988 return 0x70;
1989 }
1990
1991 /* No SDVO device info is found for another DVO port,
1992 * so use mapping assumption we had before BIOS parsing.
1993 */
Daniel Vettereef4eac2012-03-23 23:43:35 +01001994 if (sdvo->is_sdvob)
yakui_zhao714605e2009-05-31 17:18:07 +08001995 return 0x70;
1996 else
1997 return 0x72;
1998}
1999
Zhenyu Wang14571b42010-03-30 14:06:33 +08002000static void
Chris Wilsondf0e9242010-09-09 16:20:55 +01002001intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2002 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002003{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002004 drm_connector_init(encoder->base.base.dev,
2005 &connector->base.base,
2006 &intel_sdvo_connector_funcs,
2007 connector->base.base.connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002008
Chris Wilsondf0e9242010-09-09 16:20:55 +01002009 drm_connector_helper_add(&connector->base.base,
2010 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002011
Peter Ross8f4839e2012-01-28 14:49:25 +01002012 connector->base.base.interlace_allowed = 1;
Chris Wilsondf0e9242010-09-09 16:20:55 +01002013 connector->base.base.doublescan_allowed = 0;
2014 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002015
Chris Wilsondf0e9242010-09-09 16:20:55 +01002016 intel_connector_attach_encoder(&connector->base, &encoder->base);
2017 drm_sysfs_connector_add(&connector->base.base);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002018}
2019
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002020static void
2021intel_sdvo_add_hdmi_properties(struct intel_sdvo_connector *connector)
2022{
2023 struct drm_device *dev = connector->base.base.dev;
2024
Chris Wilson3f43c482011-05-12 22:17:24 +01002025 intel_attach_force_audio_property(&connector->base.base);
Chris Wilsone953fd72011-02-21 22:23:52 +00002026 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev))
2027 intel_attach_broadcast_rgb_property(&connector->base.base);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002028}
2029
Zhenyu Wang14571b42010-03-30 14:06:33 +08002030static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002031intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002032{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002033 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002034 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002035 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002036 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002037 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002038
Chris Wilson615fb932010-08-04 13:50:24 +01002039 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2040 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002041 return false;
2042
Zhenyu Wang14571b42010-03-30 14:06:33 +08002043 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002044 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002045 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002046 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002047 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002048 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002049 }
2050
Chris Wilson615fb932010-08-04 13:50:24 +01002051 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002052 connector = &intel_connector->base;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002053 if (intel_sdvo_supports_hotplug(intel_sdvo) & (1 << device)) {
2054 connector->polled = DRM_CONNECTOR_POLL_HPD;
2055 intel_sdvo->hotplug_active[0] |= 1 << device;
2056 /* Some SDVO devices have one-shot hotplug interrupts.
2057 * Ensure that they get re-enabled when an interrupt happens.
2058 */
2059 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
2060 intel_sdvo_enable_hotplug(intel_encoder);
2061 }
2062 else
2063 connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002064 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2065 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2066
Chris Wilsone27d8532010-10-22 09:15:22 +01002067 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002068 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002069 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002070 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002071 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2072 (1 << INTEL_ANALOG_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002073
Chris Wilsondf0e9242010-09-09 16:20:55 +01002074 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilsonf797d222010-12-23 09:43:48 +00002075 if (intel_sdvo->is_hdmi)
2076 intel_sdvo_add_hdmi_properties(intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002077
2078 return true;
2079}
2080
2081static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002082intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002083{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002084 struct drm_encoder *encoder = &intel_sdvo->base.base;
2085 struct drm_connector *connector;
2086 struct intel_connector *intel_connector;
2087 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002088
Chris Wilson615fb932010-08-04 13:50:24 +01002089 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2090 if (!intel_sdvo_connector)
2091 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002092
Chris Wilson615fb932010-08-04 13:50:24 +01002093 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002094 connector = &intel_connector->base;
2095 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2096 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002097
Chris Wilson4ef69c72010-09-09 15:14:28 +01002098 intel_sdvo->controlled_output |= type;
2099 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002100
Chris Wilson4ef69c72010-09-09 15:14:28 +01002101 intel_sdvo->is_tv = true;
2102 intel_sdvo->base.needs_tv_clock = true;
2103 intel_sdvo->base.clone_mask = 1 << INTEL_SDVO_TV_CLONE_BIT;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002104
Chris Wilsondf0e9242010-09-09 16:20:55 +01002105 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002106
Chris Wilson4ef69c72010-09-09 15:14:28 +01002107 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002108 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002109
Chris Wilson4ef69c72010-09-09 15:14:28 +01002110 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002111 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002112
Chris Wilson4ef69c72010-09-09 15:14:28 +01002113 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002114
2115err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002116 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002117 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002118}
2119
2120static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002121intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002122{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002123 struct drm_encoder *encoder = &intel_sdvo->base.base;
2124 struct drm_connector *connector;
2125 struct intel_connector *intel_connector;
2126 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002127
Chris Wilson615fb932010-08-04 13:50:24 +01002128 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2129 if (!intel_sdvo_connector)
2130 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002131
Chris Wilson615fb932010-08-04 13:50:24 +01002132 intel_connector = &intel_sdvo_connector->base;
2133 connector = &intel_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002134 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
2135 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2136 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002137
Chris Wilson4ef69c72010-09-09 15:14:28 +01002138 if (device == 0) {
2139 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2140 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2141 } else if (device == 1) {
2142 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2143 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2144 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002145
Chris Wilson4ef69c72010-09-09 15:14:28 +01002146 intel_sdvo->base.clone_mask = ((1 << INTEL_SDVO_NON_TV_CLONE_BIT) |
2147 (1 << INTEL_ANALOG_CLONE_BIT));
2148
Chris Wilsondf0e9242010-09-09 16:20:55 +01002149 intel_sdvo_connector_init(intel_sdvo_connector,
2150 intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002151 return true;
2152}
2153
2154static bool
2155intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2156{
2157 struct drm_encoder *encoder = &intel_sdvo->base.base;
2158 struct drm_connector *connector;
2159 struct intel_connector *intel_connector;
2160 struct intel_sdvo_connector *intel_sdvo_connector;
2161
2162 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2163 if (!intel_sdvo_connector)
2164 return false;
2165
2166 intel_connector = &intel_sdvo_connector->base;
2167 connector = &intel_connector->base;
2168 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2169 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2170
2171 if (device == 0) {
2172 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2173 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2174 } else if (device == 1) {
2175 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2176 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2177 }
2178
2179 intel_sdvo->base.clone_mask = ((1 << INTEL_ANALOG_CLONE_BIT) |
Chris Wilsonea5b2132010-08-04 13:50:23 +01002180 (1 << INTEL_SDVO_LVDS_CLONE_BIT));
Zhenyu Wang14571b42010-03-30 14:06:33 +08002181
Chris Wilsondf0e9242010-09-09 16:20:55 +01002182 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002183 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002184 goto err;
2185
2186 return true;
2187
2188err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002189 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002190 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002191}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002192
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002193static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002194intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002195{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002196 intel_sdvo->is_tv = false;
2197 intel_sdvo->base.needs_tv_clock = false;
2198 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002199
Zhenyu Wang14571b42010-03-30 14:06:33 +08002200 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002201
Zhenyu Wang14571b42010-03-30 14:06:33 +08002202 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002203 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002204 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002205
Zhenyu Wang14571b42010-03-30 14:06:33 +08002206 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002207 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002208 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002209
Zhenyu Wang14571b42010-03-30 14:06:33 +08002210 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002211 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002212 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002213 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002214
Zhenyu Wang14571b42010-03-30 14:06:33 +08002215 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002216 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002217 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002218
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01002219 if (flags & SDVO_OUTPUT_YPRPB0)
2220 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2221 return false;
2222
Zhenyu Wang14571b42010-03-30 14:06:33 +08002223 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002224 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002225 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002226
Zhenyu Wang14571b42010-03-30 14:06:33 +08002227 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002228 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002229 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002230
Zhenyu Wang14571b42010-03-30 14:06:33 +08002231 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002232 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002233 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002234
Zhenyu Wang14571b42010-03-30 14:06:33 +08002235 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002236 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002237 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002238
Zhenyu Wang14571b42010-03-30 14:06:33 +08002239 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002240 unsigned char bytes[2];
2241
Chris Wilsonea5b2132010-08-04 13:50:23 +01002242 intel_sdvo->controlled_output = 0;
2243 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002244 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002245 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002246 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002247 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002248 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002249 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002250
Zhenyu Wang14571b42010-03-30 14:06:33 +08002251 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002252}
2253
Chris Wilson32aad862010-08-04 13:50:25 +01002254static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2255 struct intel_sdvo_connector *intel_sdvo_connector,
2256 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002257{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002258 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002259 struct intel_sdvo_tv_format format;
2260 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002261
Chris Wilson32aad862010-08-04 13:50:25 +01002262 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2263 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002264
Chris Wilson1a3665c2011-01-25 13:59:37 +00002265 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002266 if (!intel_sdvo_get_value(intel_sdvo,
2267 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2268 &format, sizeof(format)))
2269 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002270
Chris Wilson32aad862010-08-04 13:50:25 +01002271 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002272
2273 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002274 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002275
Chris Wilson615fb932010-08-04 13:50:24 +01002276 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002277 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002278 if (format_map & (1 << i))
2279 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002280
2281
Chris Wilsonc5521702010-08-04 13:50:28 +01002282 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002283 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2284 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002285 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002286 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002287
Chris Wilson615fb932010-08-04 13:50:24 +01002288 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002289 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002290 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002291 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002292
Chris Wilson40039752010-08-04 13:50:26 +01002293 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Chris Wilson32aad862010-08-04 13:50:25 +01002294 drm_connector_attach_property(&intel_sdvo_connector->base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002295 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002296 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002297
2298}
2299
Chris Wilsonc5521702010-08-04 13:50:28 +01002300#define ENHANCEMENT(name, NAME) do { \
2301 if (enhancements.name) { \
2302 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2303 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2304 return false; \
2305 intel_sdvo_connector->max_##name = data_value[0]; \
2306 intel_sdvo_connector->cur_##name = response; \
2307 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002308 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002309 if (!intel_sdvo_connector->name) return false; \
Chris Wilsonc5521702010-08-04 13:50:28 +01002310 drm_connector_attach_property(connector, \
2311 intel_sdvo_connector->name, \
2312 intel_sdvo_connector->cur_##name); \
2313 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2314 data_value[0], data_value[1], response); \
2315 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002316} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002317
2318static bool
2319intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2320 struct intel_sdvo_connector *intel_sdvo_connector,
2321 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002322{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002323 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002324 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002325 uint16_t response, data_value[2];
2326
Chris Wilsonc5521702010-08-04 13:50:28 +01002327 /* when horizontal overscan is supported, Add the left/right property */
2328 if (enhancements.overscan_h) {
2329 if (!intel_sdvo_get_value(intel_sdvo,
2330 SDVO_CMD_GET_MAX_OVERSCAN_H,
2331 &data_value, 4))
2332 return false;
2333
2334 if (!intel_sdvo_get_value(intel_sdvo,
2335 SDVO_CMD_GET_OVERSCAN_H,
2336 &response, 2))
2337 return false;
2338
2339 intel_sdvo_connector->max_hscan = data_value[0];
2340 intel_sdvo_connector->left_margin = data_value[0] - response;
2341 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2342 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002343 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002344 if (!intel_sdvo_connector->left)
2345 return false;
2346
Chris Wilsonc5521702010-08-04 13:50:28 +01002347 drm_connector_attach_property(connector,
2348 intel_sdvo_connector->left,
2349 intel_sdvo_connector->left_margin);
2350
2351 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002352 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002353 if (!intel_sdvo_connector->right)
2354 return false;
2355
Chris Wilsonc5521702010-08-04 13:50:28 +01002356 drm_connector_attach_property(connector,
2357 intel_sdvo_connector->right,
2358 intel_sdvo_connector->right_margin);
2359 DRM_DEBUG_KMS("h_overscan: max %d, "
2360 "default %d, current %d\n",
2361 data_value[0], data_value[1], response);
2362 }
2363
2364 if (enhancements.overscan_v) {
2365 if (!intel_sdvo_get_value(intel_sdvo,
2366 SDVO_CMD_GET_MAX_OVERSCAN_V,
2367 &data_value, 4))
2368 return false;
2369
2370 if (!intel_sdvo_get_value(intel_sdvo,
2371 SDVO_CMD_GET_OVERSCAN_V,
2372 &response, 2))
2373 return false;
2374
2375 intel_sdvo_connector->max_vscan = data_value[0];
2376 intel_sdvo_connector->top_margin = data_value[0] - response;
2377 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2378 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002379 drm_property_create_range(dev, 0,
2380 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002381 if (!intel_sdvo_connector->top)
2382 return false;
2383
Chris Wilsonc5521702010-08-04 13:50:28 +01002384 drm_connector_attach_property(connector,
2385 intel_sdvo_connector->top,
2386 intel_sdvo_connector->top_margin);
2387
2388 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002389 drm_property_create_range(dev, 0,
2390 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002391 if (!intel_sdvo_connector->bottom)
2392 return false;
2393
Chris Wilsonc5521702010-08-04 13:50:28 +01002394 drm_connector_attach_property(connector,
2395 intel_sdvo_connector->bottom,
2396 intel_sdvo_connector->bottom_margin);
2397 DRM_DEBUG_KMS("v_overscan: max %d, "
2398 "default %d, current %d\n",
2399 data_value[0], data_value[1], response);
2400 }
2401
2402 ENHANCEMENT(hpos, HPOS);
2403 ENHANCEMENT(vpos, VPOS);
2404 ENHANCEMENT(saturation, SATURATION);
2405 ENHANCEMENT(contrast, CONTRAST);
2406 ENHANCEMENT(hue, HUE);
2407 ENHANCEMENT(sharpness, SHARPNESS);
2408 ENHANCEMENT(brightness, BRIGHTNESS);
2409 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2410 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2411 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2412 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2413 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2414
Chris Wilsone0442182010-08-04 13:50:29 +01002415 if (enhancements.dot_crawl) {
2416 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2417 return false;
2418
2419 intel_sdvo_connector->max_dot_crawl = 1;
2420 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2421 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002422 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002423 if (!intel_sdvo_connector->dot_crawl)
2424 return false;
2425
Chris Wilsone0442182010-08-04 13:50:29 +01002426 drm_connector_attach_property(connector,
2427 intel_sdvo_connector->dot_crawl,
2428 intel_sdvo_connector->cur_dot_crawl);
2429 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2430 }
2431
Chris Wilsonc5521702010-08-04 13:50:28 +01002432 return true;
2433}
2434
2435static bool
2436intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2437 struct intel_sdvo_connector *intel_sdvo_connector,
2438 struct intel_sdvo_enhancements_reply enhancements)
2439{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002440 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002441 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2442 uint16_t response, data_value[2];
2443
2444 ENHANCEMENT(brightness, BRIGHTNESS);
2445
2446 return true;
2447}
2448#undef ENHANCEMENT
2449
2450static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2451 struct intel_sdvo_connector *intel_sdvo_connector)
2452{
2453 union {
2454 struct intel_sdvo_enhancements_reply reply;
2455 uint16_t response;
2456 } enhancements;
2457
Chris Wilson1a3665c2011-01-25 13:59:37 +00002458 BUILD_BUG_ON(sizeof(enhancements) != 2);
2459
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002460 enhancements.response = 0;
2461 intel_sdvo_get_value(intel_sdvo,
2462 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2463 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002464 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002465 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002466 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002467 }
Chris Wilson32aad862010-08-04 13:50:25 +01002468
Chris Wilsonc5521702010-08-04 13:50:28 +01002469 if (IS_TV(intel_sdvo_connector))
2470 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002471 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002472 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2473 else
2474 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002475}
Chris Wilson32aad862010-08-04 13:50:25 +01002476
Chris Wilsone957d772010-09-24 12:52:03 +01002477static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2478 struct i2c_msg *msgs,
2479 int num)
2480{
2481 struct intel_sdvo *sdvo = adapter->algo_data;
2482
2483 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2484 return -EIO;
2485
2486 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2487}
2488
2489static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2490{
2491 struct intel_sdvo *sdvo = adapter->algo_data;
2492 return sdvo->i2c->algo->functionality(sdvo->i2c);
2493}
2494
2495static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2496 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2497 .functionality = intel_sdvo_ddc_proxy_func
2498};
2499
2500static bool
2501intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2502 struct drm_device *dev)
2503{
2504 sdvo->ddc.owner = THIS_MODULE;
2505 sdvo->ddc.class = I2C_CLASS_DDC;
2506 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2507 sdvo->ddc.dev.parent = &dev->pdev->dev;
2508 sdvo->ddc.algo_data = sdvo;
2509 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2510
2511 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002512}
2513
Daniel Vettereef4eac2012-03-23 23:43:35 +01002514bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob)
Jesse Barnes79e53942008-11-07 14:24:08 -08002515{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002516 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002517 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002518 struct intel_sdvo *intel_sdvo;
Chris Wilson084b6122012-05-11 18:01:33 +01002519 u32 hotplug_mask;
Jesse Barnes79e53942008-11-07 14:24:08 -08002520 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08002521
Chris Wilsonea5b2132010-08-04 13:50:23 +01002522 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2523 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002524 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002525
Chris Wilson56184e32011-05-17 14:03:50 +01002526 intel_sdvo->sdvo_reg = sdvo_reg;
Daniel Vettereef4eac2012-03-23 23:43:35 +01002527 intel_sdvo->is_sdvob = is_sdvob;
2528 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1;
Chris Wilson56184e32011-05-17 14:03:50 +01002529 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Chris Wilsone957d772010-09-24 12:52:03 +01002530 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev)) {
2531 kfree(intel_sdvo);
2532 return false;
2533 }
2534
Chris Wilson56184e32011-05-17 14:03:50 +01002535 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002536 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002537 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002538 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002539
Jesse Barnes79e53942008-11-07 14:24:08 -08002540 /* Read the regs to test if we can talk to the device */
2541 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002542 u8 byte;
2543
2544 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002545 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2546 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002547 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002548 }
2549 }
2550
Chris Wilson084b6122012-05-11 18:01:33 +01002551 hotplug_mask = 0;
2552 if (IS_G4X(dev)) {
2553 hotplug_mask = intel_sdvo->is_sdvob ?
2554 SDVOB_HOTPLUG_INT_STATUS_G4X : SDVOC_HOTPLUG_INT_STATUS_G4X;
2555 } else if (IS_GEN4(dev)) {
2556 hotplug_mask = intel_sdvo->is_sdvob ?
2557 SDVOB_HOTPLUG_INT_STATUS_I965 : SDVOC_HOTPLUG_INT_STATUS_I965;
2558 } else {
2559 hotplug_mask = intel_sdvo->is_sdvob ?
2560 SDVOB_HOTPLUG_INT_STATUS_I915 : SDVOC_HOTPLUG_INT_STATUS_I915;
2561 }
2562 dev_priv->hotplug_supported_mask |= hotplug_mask;
Ma Ling619ac3b2009-05-18 16:12:46 +08002563
Chris Wilson4ef69c72010-09-09 15:14:28 +01002564 drm_encoder_helper_add(&intel_encoder->base, &intel_sdvo_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002565
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002566 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002567 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002568 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002569
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002570 /* Set up hotplug command - note paranoia about contents of reply.
2571 * We assume that the hardware is in a sane state, and only touch
2572 * the bits we think we understand.
2573 */
2574 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ACTIVE_HOT_PLUG,
2575 &intel_sdvo->hotplug_active, 2);
2576 intel_sdvo->hotplug_active[0] &= ~0x3;
2577
Chris Wilsonea5b2132010-08-04 13:50:23 +01002578 if (intel_sdvo_output_setup(intel_sdvo,
2579 intel_sdvo->caps.output_flags) != true) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002580 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
2581 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002582 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002583 }
2584
Chris Wilsonea5b2132010-08-04 13:50:23 +01002585 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002586
Jesse Barnes79e53942008-11-07 14:24:08 -08002587 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002588 if (!intel_sdvo_set_target_input(intel_sdvo))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002589 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002590
Chris Wilson32aad862010-08-04 13:50:25 +01002591 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2592 &intel_sdvo->pixel_clock_min,
2593 &intel_sdvo->pixel_clock_max))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002594 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002595
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002596 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002597 "clock range %dMHz - %dMHz, "
2598 "input 1: %c, input 2: %c, "
2599 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002600 SDVO_NAME(intel_sdvo),
2601 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2602 intel_sdvo->caps.device_rev_id,
2603 intel_sdvo->pixel_clock_min / 1000,
2604 intel_sdvo->pixel_clock_max / 1000,
2605 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2606 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002607 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002608 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002609 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002610 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002611 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002612 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002613
Chris Wilsonf899fc62010-07-20 15:44:45 -07002614err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01002615 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01002616 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002617 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002618
Eric Anholt7d573822009-01-02 13:33:00 -08002619 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002620}