blob: bc3867e1945c2adcfa0a17c51670f0f7f5cff042 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <sound/core.h>
49#include <sound/initval.h>
50#include "hda_codec.h"
51
52
Takashi Iwai5aba4f82008-01-07 15:16:37 +010053static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
54static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
55static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
56static char *model[SNDRV_CARDS];
57static int position_fix[SNDRV_CARDS];
58static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai27346162006-01-12 18:28:44 +010059static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010060static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Takashi Iwai5aba4f82008-01-07 15:16:37 +010062module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070063MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010064module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010066module_param_array(enable, bool, NULL, 0444);
67MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
68module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070069MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010070module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020071MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
72 "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010074MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010075module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020076MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
77 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010078module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010079MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010080
Takashi Iwaidee1b662007-08-13 16:10:30 +020081#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaicb53c622007-08-10 17:21:45 +020082/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
Takashi Iwaidee1b662007-08-13 16:10:30 +020084/* reset the HD-audio controller in power save mode.
85 * this may give more power-saving, but will take longer time to
86 * wake up.
87 */
88static int power_save_controller = 1;
89module_param(power_save_controller, bool, 0644);
90MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
91#endif
92
Linus Torvalds1da177e2005-04-16 15:20:36 -070093MODULE_LICENSE("GPL");
94MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
95 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070096 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +020097 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +010098 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +010099 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100100 "{Intel, ICH10},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100101 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200102 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200103 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200104 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200105 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200106 "{ATI, RS780},"
107 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100108 "{ATI, RV630},"
109 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100110 "{ATI, RV670},"
111 "{ATI, RV635},"
112 "{ATI, RV620},"
113 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200114 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200115 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200116 "{SiS, SIS966},"
117 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118MODULE_DESCRIPTION("Intel HDA driver");
119
120#define SFX "hda-intel: "
121
Takashi Iwaicb53c622007-08-10 17:21:45 +0200122
123/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 * registers
125 */
126#define ICH6_REG_GCAP 0x00
127#define ICH6_REG_VMIN 0x02
128#define ICH6_REG_VMAJ 0x03
129#define ICH6_REG_OUTPAY 0x04
130#define ICH6_REG_INPAY 0x06
131#define ICH6_REG_GCTL 0x08
132#define ICH6_REG_WAKEEN 0x0c
133#define ICH6_REG_STATESTS 0x0e
134#define ICH6_REG_GSTS 0x10
135#define ICH6_REG_INTCTL 0x20
136#define ICH6_REG_INTSTS 0x24
137#define ICH6_REG_WALCLK 0x30
138#define ICH6_REG_SYNC 0x34
139#define ICH6_REG_CORBLBASE 0x40
140#define ICH6_REG_CORBUBASE 0x44
141#define ICH6_REG_CORBWP 0x48
142#define ICH6_REG_CORBRP 0x4A
143#define ICH6_REG_CORBCTL 0x4c
144#define ICH6_REG_CORBSTS 0x4d
145#define ICH6_REG_CORBSIZE 0x4e
146
147#define ICH6_REG_RIRBLBASE 0x50
148#define ICH6_REG_RIRBUBASE 0x54
149#define ICH6_REG_RIRBWP 0x58
150#define ICH6_REG_RINTCNT 0x5a
151#define ICH6_REG_RIRBCTL 0x5c
152#define ICH6_REG_RIRBSTS 0x5d
153#define ICH6_REG_RIRBSIZE 0x5e
154
155#define ICH6_REG_IC 0x60
156#define ICH6_REG_IR 0x64
157#define ICH6_REG_IRS 0x68
158#define ICH6_IRS_VALID (1<<1)
159#define ICH6_IRS_BUSY (1<<0)
160
161#define ICH6_REG_DPLBASE 0x70
162#define ICH6_REG_DPUBASE 0x74
163#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
164
165/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
166enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
167
168/* stream register offsets from stream base */
169#define ICH6_REG_SD_CTL 0x00
170#define ICH6_REG_SD_STS 0x03
171#define ICH6_REG_SD_LPIB 0x04
172#define ICH6_REG_SD_CBL 0x08
173#define ICH6_REG_SD_LVI 0x0c
174#define ICH6_REG_SD_FIFOW 0x0e
175#define ICH6_REG_SD_FIFOSIZE 0x10
176#define ICH6_REG_SD_FORMAT 0x12
177#define ICH6_REG_SD_BDLPL 0x18
178#define ICH6_REG_SD_BDLPU 0x1c
179
180/* PCI space */
181#define ICH6_PCIREG_TCSEL 0x44
182
183/*
184 * other constants
185 */
186
187/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200188/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200189#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200190#define ICH6_NUM_PLAYBACK 4
191
192/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200193#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200194#define ULI_NUM_PLAYBACK 6
195
Felix Kuehling778b6e12006-05-17 11:22:21 +0200196/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200197#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200198#define ATIHDMI_NUM_PLAYBACK 1
199
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200200/* this number is statically defined for simplicity */
201#define MAX_AZX_DEV 16
202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100204#define BDL_SIZE 4096
205#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
206#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207/* max buffer size - no h/w limit, you can increase as you like */
208#define AZX_MAX_BUF_SIZE (1024*1024*1024)
209/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100210#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
212/* RIRB int mask: overrun[2], response[0] */
213#define RIRB_INT_RESPONSE 0x01
214#define RIRB_INT_OVERRUN 0x04
215#define RIRB_INT_MASK 0x05
216
217/* STATESTS int mask: SD2,SD1,SD0 */
Takashi Iwai19a982b2007-03-21 15:14:35 +0100218#define AZX_MAX_CODECS 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219#define STATESTS_INT_MASK 0x07
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
221/* SD_CTL bits */
222#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
223#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100224#define SD_CTL_STRIPE (3 << 16) /* stripe control */
225#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
226#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
228#define SD_CTL_STREAM_TAG_SHIFT 20
229
230/* SD_CTL and SD_STS */
231#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
232#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
233#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200234#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
235 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
237/* SD_STS */
238#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
239
240/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200241#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
242#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
243#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
Matt41e2fce2005-07-04 17:49:55 +0200245/* GCTL unsolicited response enable bit */
246#define ICH6_GCTL_UREN (1<<8)
247
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248/* GCTL reset bit */
249#define ICH6_GCTL_RESET (1<<0)
250
251/* CORB/RIRB control, read/write pointer */
252#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
253#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
254#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
255/* below are so far hardcoded - should read registers in future */
256#define ICH6_MAX_CORB_ENTRIES 256
257#define ICH6_MAX_RIRB_ENTRIES 256
258
Takashi Iwaic74db862005-05-12 14:26:27 +0200259/* position fix mode */
260enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200261 POS_FIX_AUTO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200262 POS_FIX_NONE,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200263 POS_FIX_POSBUF,
264 POS_FIX_FIFO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200265};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
Frederick Lif5d40b32005-05-12 14:55:20 +0200267/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200268#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
269#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
270
Vinod Gda3fca22005-09-13 18:49:12 +0200271/* Defines for Nvidia HDA support */
272#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
273#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Frederick Lif5d40b32005-05-12 14:55:20 +0200274
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100275/* Defines for Intel SCH HDA snoop control */
276#define INTEL_SCH_HDA_DEVC 0x78
277#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
278
279
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 */
282
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100283struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100284 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200285 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
Takashi Iwaid01ce992007-07-27 16:52:19 +0200287 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200288 unsigned int frags; /* number for period in the play buffer */
289 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Takashi Iwaid01ce992007-07-27 16:52:19 +0200291 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Takashi Iwaid01ce992007-07-27 16:52:19 +0200293 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
295 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200296 struct snd_pcm_substream *substream; /* assigned substream,
297 * set in PCM open
298 */
299 unsigned int format_val; /* format value to be set in the
300 * controller and the codec
301 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 unsigned char stream_tag; /* assigned stream */
303 unsigned char index; /* stream index */
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100304 /* for sanity check of position buffer */
305 unsigned int period_intr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
Pavel Machek927fc862006-08-31 17:03:43 +0200307 unsigned int opened :1;
308 unsigned int running :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309};
310
311/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100312struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 u32 *buf; /* CORB/RIRB buffer
314 * Each CORB entry is 4byte, RIRB is 8byte
315 */
316 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
317 /* for RIRB */
318 unsigned short rp, wp; /* read/write pointers */
319 int cmds; /* number of pending requests */
320 u32 res; /* last read value */
321};
322
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100323struct azx {
324 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 struct pci_dev *pci;
326
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200327 /* chip type specific */
328 int driver_type;
329 int playback_streams;
330 int playback_index_offset;
331 int capture_streams;
332 int capture_index_offset;
333 int num_streams;
334
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 /* pci resources */
336 unsigned long addr;
337 void __iomem *remap_addr;
338 int irq;
339
340 /* locks */
341 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100342 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200344 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100345 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
347 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100348 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 /* HD codec */
351 unsigned short codec_mask;
352 struct hda_bus *bus;
353
354 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100355 struct azx_rb corb;
356 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100358 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 struct snd_dma_buffer rb;
360 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200361
362 /* flags */
363 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200364 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200365 unsigned int initialized :1;
366 unsigned int single_cmd :1;
367 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200368 unsigned int msi :1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200369
370 /* for debugging */
371 unsigned int last_cmd; /* last issued command (to sync) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372};
373
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200374/* driver types */
375enum {
376 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100377 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200378 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200379 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200380 AZX_DRIVER_VIA,
381 AZX_DRIVER_SIS,
382 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200383 AZX_DRIVER_NVIDIA,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200384};
385
386static char *driver_short_names[] __devinitdata = {
387 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100388 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200389 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200390 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200391 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
392 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200393 [AZX_DRIVER_ULI] = "HDA ULI M5461",
394 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200395};
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397/*
398 * macros for easy use
399 */
400#define azx_writel(chip,reg,value) \
401 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
402#define azx_readl(chip,reg) \
403 readl((chip)->remap_addr + ICH6_REG_##reg)
404#define azx_writew(chip,reg,value) \
405 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
406#define azx_readw(chip,reg) \
407 readw((chip)->remap_addr + ICH6_REG_##reg)
408#define azx_writeb(chip,reg,value) \
409 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
410#define azx_readb(chip,reg) \
411 readb((chip)->remap_addr + ICH6_REG_##reg)
412
413#define azx_sd_writel(dev,reg,value) \
414 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
415#define azx_sd_readl(dev,reg) \
416 readl((dev)->sd_addr + ICH6_REG_##reg)
417#define azx_sd_writew(dev,reg,value) \
418 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
419#define azx_sd_readw(dev,reg) \
420 readw((dev)->sd_addr + ICH6_REG_##reg)
421#define azx_sd_writeb(dev,reg,value) \
422 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
423#define azx_sd_readb(dev,reg) \
424 readb((dev)->sd_addr + ICH6_REG_##reg)
425
426/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100427#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429/* Get the upper 32bit of the given dma_addr_t
430 * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
431 */
432#define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
433
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200434static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
436/*
437 * Interface for HD codec
438 */
439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440/*
441 * CORB / RIRB interface
442 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100443static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444{
445 int err;
446
447 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200448 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
449 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 PAGE_SIZE, &chip->rb);
451 if (err < 0) {
452 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
453 return err;
454 }
455 return 0;
456}
457
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100458static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459{
460 /* CORB set up */
461 chip->corb.addr = chip->rb.addr;
462 chip->corb.buf = (u32 *)chip->rb.area;
463 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
464 azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
465
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200466 /* set the corb size to 256 entries (ULI requires explicitly) */
467 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 /* set the corb write pointer to 0 */
469 azx_writew(chip, CORBWP, 0);
470 /* reset the corb hw read pointer */
471 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
472 /* enable corb dma */
473 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
474
475 /* RIRB set up */
476 chip->rirb.addr = chip->rb.addr + 2048;
477 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
478 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
479 azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
480
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200481 /* set the rirb size to 256 entries (ULI requires explicitly) */
482 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 /* reset the rirb hw write pointer */
484 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
485 /* set N=1, get RIRB response interrupt for new entry */
486 azx_writew(chip, RINTCNT, 1);
487 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 chip->rirb.rp = chip->rirb.cmds = 0;
490}
491
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100492static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493{
494 /* disable ringbuffer DMAs */
495 azx_writeb(chip, RIRBCTL, 0);
496 azx_writeb(chip, CORBCTL, 0);
497}
498
499/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200500static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100502 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505 /* add command to corb */
506 wp = azx_readb(chip, CORBWP);
507 wp++;
508 wp %= ICH6_MAX_CORB_ENTRIES;
509
510 spin_lock_irq(&chip->reg_lock);
511 chip->rirb.cmds++;
512 chip->corb.buf[wp] = cpu_to_le32(val);
513 azx_writel(chip, CORBWP, wp);
514 spin_unlock_irq(&chip->reg_lock);
515
516 return 0;
517}
518
519#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
520
521/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100522static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523{
524 unsigned int rp, wp;
525 u32 res, res_ex;
526
527 wp = azx_readb(chip, RIRBWP);
528 if (wp == chip->rirb.wp)
529 return;
530 chip->rirb.wp = wp;
531
532 while (chip->rirb.rp != wp) {
533 chip->rirb.rp++;
534 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
535
536 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
537 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
538 res = le32_to_cpu(chip->rirb.buf[rp]);
539 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
540 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
541 else if (chip->rirb.cmds) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 chip->rirb.res = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100543 smp_wmb();
544 chip->rirb.cmds--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 }
546 }
547}
548
549/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100550static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100552 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200553 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200555 again:
556 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100557 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200558 if (chip->polling_mode) {
559 spin_lock_irq(&chip->reg_lock);
560 azx_update_rirb(chip);
561 spin_unlock_irq(&chip->reg_lock);
562 }
Takashi Iwai2add9b92008-03-18 09:47:06 +0100563 if (!chip->rirb.cmds) {
564 smp_rmb();
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200565 return chip->rirb.res; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100566 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100567 if (time_after(jiffies, timeout))
568 break;
Takashi Iwai52987652008-01-16 16:09:47 +0100569 if (codec->bus->needs_damn_long_delay)
570 msleep(2); /* temporary workaround */
571 else {
572 udelay(10);
573 cond_resched();
574 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100575 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200576
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200577 if (chip->msi) {
578 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200579 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200580 free_irq(chip->irq, chip);
581 chip->irq = -1;
582 pci_disable_msi(chip->pci);
583 chip->msi = 0;
584 if (azx_acquire_irq(chip, 1) < 0)
585 return -1;
586 goto again;
587 }
588
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200589 if (!chip->polling_mode) {
590 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200591 "switching to polling mode: last cmd=0x%08x\n",
592 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200593 chip->polling_mode = 1;
594 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200596
597 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200598 "switching to single_cmd mode: last cmd=0x%08x\n",
599 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200600 chip->rirb.rp = azx_readb(chip, RIRBWP);
601 chip->rirb.cmds = 0;
602 /* switch to single_cmd mode */
603 chip->single_cmd = 1;
604 azx_free_cmd_io(chip);
605 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606}
607
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608/*
609 * Use the single immediate command instead of CORB/RIRB for simplicity
610 *
611 * Note: according to Intel, this is not preferred use. The command was
612 * intended for the BIOS only, and may get confused with unsolicited
613 * responses. So, we shouldn't use it for normal operation from the
614 * driver.
615 * I left the codes, however, for debugging/testing purposes.
616 */
617
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200619static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100621 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 int timeout = 50;
623
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 while (timeout--) {
625 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200626 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200628 azx_writew(chip, IRS, azx_readw(chip, IRS) |
629 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200631 azx_writew(chip, IRS, azx_readw(chip, IRS) |
632 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 return 0;
634 }
635 udelay(1);
636 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100637 if (printk_ratelimit())
638 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
639 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 return -EIO;
641}
642
643/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100644static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100646 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 int timeout = 50;
648
649 while (timeout--) {
650 /* check IRV busy bit */
651 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
652 return azx_readl(chip, IR);
653 udelay(1);
654 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100655 if (printk_ratelimit())
656 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
657 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 return (unsigned int)-1;
659}
660
Takashi Iwai111d3af2006-02-16 18:17:58 +0100661/*
662 * The below are the main callbacks from hda_codec.
663 *
664 * They are just the skeleton to call sub-callbacks according to the
665 * current setting of chip->single_cmd.
666 */
667
668/* send a command */
669static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
670 int direct, unsigned int verb,
671 unsigned int para)
672{
673 struct azx *chip = codec->bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200674 u32 val;
675
676 val = (u32)(codec->addr & 0x0f) << 28;
677 val |= (u32)direct << 27;
678 val |= (u32)nid << 20;
679 val |= verb << 8;
680 val |= para;
681 chip->last_cmd = val;
682
Takashi Iwai111d3af2006-02-16 18:17:58 +0100683 if (chip->single_cmd)
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200684 return azx_single_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100685 else
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200686 return azx_corb_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100687}
688
689/* get a response */
690static unsigned int azx_get_response(struct hda_codec *codec)
691{
692 struct azx *chip = codec->bus->private_data;
693 if (chip->single_cmd)
694 return azx_single_get_response(codec);
695 else
696 return azx_rirb_get_response(codec);
697}
698
Takashi Iwaicb53c622007-08-10 17:21:45 +0200699#ifdef CONFIG_SND_HDA_POWER_SAVE
700static void azx_power_notify(struct hda_codec *codec);
701#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100702
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100704static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705{
706 int count;
707
Danny Tholene8a7f132007-09-11 21:41:56 +0200708 /* clear STATESTS */
709 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 /* reset controller */
712 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
713
714 count = 50;
715 while (azx_readb(chip, GCTL) && --count)
716 msleep(1);
717
718 /* delay for >= 100us for codec PLL to settle per spec
719 * Rev 0.9 section 5.5.1
720 */
721 msleep(1);
722
723 /* Bring controller out of reset */
724 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
725
726 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200727 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 msleep(1);
729
Pavel Machek927fc862006-08-31 17:03:43 +0200730 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 msleep(1);
732
733 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200734 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 snd_printd("azx_reset: controller not ready!\n");
736 return -EBUSY;
737 }
738
Matt41e2fce2005-07-04 17:49:55 +0200739 /* Accept unsolicited responses */
740 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
741
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200743 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 chip->codec_mask = azx_readw(chip, STATESTS);
745 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
746 }
747
748 return 0;
749}
750
751
752/*
753 * Lowlevel interface
754 */
755
756/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100757static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758{
759 /* enable controller CIE and GIE */
760 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
761 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
762}
763
764/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100765static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766{
767 int i;
768
769 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200770 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100771 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 azx_sd_writeb(azx_dev, SD_CTL,
773 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
774 }
775
776 /* disable SIE for all streams */
777 azx_writeb(chip, INTCTL, 0);
778
779 /* disable controller CIE and GIE */
780 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
781 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
782}
783
784/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100785static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786{
787 int i;
788
789 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200790 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100791 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
793 }
794
795 /* clear STATESTS */
796 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
797
798 /* clear rirb status */
799 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
800
801 /* clear int status */
802 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
803}
804
805/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100806static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807{
808 /* enable SIE */
809 azx_writeb(chip, INTCTL,
810 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
811 /* set DMA start and interrupt mask */
812 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
813 SD_CTL_DMA_START | SD_INT_MASK);
814}
815
816/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100817static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818{
819 /* stop DMA */
820 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
821 ~(SD_CTL_DMA_START | SD_INT_MASK));
822 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
823 /* disable SIE */
824 azx_writeb(chip, INTCTL,
825 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
826}
827
828
829/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200830 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100832static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200834 if (chip->initialized)
835 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
837 /* reset controller */
838 azx_reset(chip);
839
840 /* initialize interrupts */
841 azx_int_clear(chip);
842 azx_int_enable(chip);
843
844 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200845 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100846 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200848 /* program the position buffer */
849 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
850 azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200851
Takashi Iwaicb53c622007-08-10 17:21:45 +0200852 chip->initialized = 1;
853}
854
855/*
856 * initialize the PCI registers
857 */
858/* update bits in a PCI register byte */
859static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
860 unsigned char mask, unsigned char val)
861{
862 unsigned char data;
863
864 pci_read_config_byte(pci, reg, &data);
865 data &= ~mask;
866 data |= (val & mask);
867 pci_write_config_byte(pci, reg, data);
868}
869
870static void azx_init_pci(struct azx *chip)
871{
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100872 unsigned short snoop;
873
Takashi Iwaicb53c622007-08-10 17:21:45 +0200874 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
875 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
876 * Ensuring these bits are 0 clears playback static on some HD Audio
877 * codecs
878 */
879 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
880
Vinod Gda3fca22005-09-13 18:49:12 +0200881 switch (chip->driver_type) {
882 case AZX_DRIVER_ATI:
883 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200884 update_pci_byte(chip->pci,
885 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
886 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200887 break;
888 case AZX_DRIVER_NVIDIA:
889 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200890 update_pci_byte(chip->pci,
891 NVIDIA_HDA_TRANSREG_ADDR,
892 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Vinod Gda3fca22005-09-13 18:49:12 +0200893 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100894 case AZX_DRIVER_SCH:
895 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
896 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
897 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
898 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
899 pci_read_config_word(chip->pci,
900 INTEL_SCH_HDA_DEVC, &snoop);
901 snd_printdd("HDA snoop disabled, enabling ... %s\n",\
902 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
903 ? "Failed" : "OK");
904 }
905 break;
906
Vinod Gda3fca22005-09-13 18:49:12 +0200907 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908}
909
910
911/*
912 * interrupt handler
913 */
David Howells7d12e782006-10-05 14:55:46 +0100914static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100916 struct azx *chip = dev_id;
917 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 u32 status;
919 int i;
920
921 spin_lock(&chip->reg_lock);
922
923 status = azx_readl(chip, INTSTS);
924 if (status == 0) {
925 spin_unlock(&chip->reg_lock);
926 return IRQ_NONE;
927 }
928
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200929 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 azx_dev = &chip->azx_dev[i];
931 if (status & azx_dev->sd_int_sta_mask) {
932 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
933 if (azx_dev->substream && azx_dev->running) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +0100934 azx_dev->period_intr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 spin_unlock(&chip->reg_lock);
936 snd_pcm_period_elapsed(azx_dev->substream);
937 spin_lock(&chip->reg_lock);
938 }
939 }
940 }
941
942 /* clear rirb int */
943 status = azx_readb(chip, RIRBSTS);
944 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200945 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 azx_update_rirb(chip);
947 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
948 }
949
950#if 0
951 /* clear state status int */
952 if (azx_readb(chip, STATESTS) & 0x04)
953 azx_writeb(chip, STATESTS, 0x04);
954#endif
955 spin_unlock(&chip->reg_lock);
956
957 return IRQ_HANDLED;
958}
959
960
961/*
962 * set up BDL entries
963 */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100964static int azx_setup_periods(struct snd_pcm_substream *substream,
965 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966{
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100967 struct snd_sg_buf *sgbuf = snd_pcm_substream_sgbuf(substream);
968 u32 *bdl;
969 int i, ofs, periods, period_bytes;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970
971 /* reset BDL address */
972 azx_sd_writel(azx_dev, SD_BDLPL, 0);
973 azx_sd_writel(azx_dev, SD_BDLPU, 0);
974
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100975 period_bytes = snd_pcm_lib_period_bytes(substream);
976 periods = azx_dev->bufsize / period_bytes;
977
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100979 bdl = (u32 *)azx_dev->bdl.area;
980 ofs = 0;
981 azx_dev->frags = 0;
982 for (i = 0; i < periods; i++) {
983 int size, rest;
984 if (i >= AZX_MAX_BDL_ENTRIES) {
985 snd_printk(KERN_ERR "Too many BDL entries: "
986 "buffer=%d, period=%d\n",
987 azx_dev->bufsize, period_bytes);
988 /* reset */
989 azx_sd_writel(azx_dev, SD_BDLPL, 0);
990 azx_sd_writel(azx_dev, SD_BDLPU, 0);
991 return -EINVAL;
992 }
993 rest = period_bytes;
994 do {
995 dma_addr_t addr = snd_pcm_sgbuf_get_addr(sgbuf, ofs);
996 /* program the address field of the BDL entry */
997 bdl[0] = cpu_to_le32((u32)addr);
998 bdl[1] = cpu_to_le32(upper_32bit(addr));
999 /* program the size field of the BDL entry */
1000 size = PAGE_SIZE - (ofs % PAGE_SIZE);
1001 if (rest < size)
1002 size = rest;
1003 bdl[2] = cpu_to_le32(size);
1004 /* program the IOC to enable interrupt
1005 * only when the whole fragment is processed
1006 */
1007 rest -= size;
1008 bdl[3] = rest ? 0 : cpu_to_le32(0x01);
1009 bdl += 4;
1010 azx_dev->frags++;
1011 ofs += size;
1012 } while (rest > 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001014 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015}
1016
1017/*
1018 * set up the SD for streaming
1019 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001020static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021{
1022 unsigned char val;
1023 int timeout;
1024
1025 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001026 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1027 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001029 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1030 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 udelay(3);
1032 timeout = 300;
1033 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1034 --timeout)
1035 ;
1036 val &= ~SD_CTL_STREAM_RESET;
1037 azx_sd_writeb(azx_dev, SD_CTL, val);
1038 udelay(3);
1039
1040 timeout = 300;
1041 /* waiting for hardware to report that the stream is out of reset */
1042 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1043 --timeout)
1044 ;
1045
1046 /* program the stream_tag */
1047 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001048 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1050
1051 /* program the length of samples in cyclic buffer */
1052 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1053
1054 /* program the stream format */
1055 /* this value needs to be the same as the one programmed */
1056 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1057
1058 /* program the stream LVI (last valid index) of the BDL */
1059 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1060
1061 /* program the BDL address */
1062 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001063 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 /* upper BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001065 azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001067 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001068 if (chip->position_fix == POS_FIX_POSBUF ||
1069 chip->position_fix == POS_FIX_AUTO) {
1070 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1071 azx_writel(chip, DPLBASE,
1072 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1073 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001074
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001076 azx_sd_writel(azx_dev, SD_CTL,
1077 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
1079 return 0;
1080}
1081
1082
1083/*
1084 * Codec initialization
1085 */
1086
Takashi Iwaia9995a32007-03-12 21:30:46 +01001087static unsigned int azx_max_codecs[] __devinitdata = {
1088 [AZX_DRIVER_ICH] = 3,
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001089 [AZX_DRIVER_SCH] = 3,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001090 [AZX_DRIVER_ATI] = 4,
1091 [AZX_DRIVER_ATIHDMI] = 4,
1092 [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
1093 [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
1094 [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
1095 [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
1096};
1097
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001098static int __devinit azx_codec_create(struct azx *chip, const char *model,
1099 unsigned int codec_probe_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100{
1101 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +02001102 int c, codecs, audio_codecs, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103
1104 memset(&bus_temp, 0, sizeof(bus_temp));
1105 bus_temp.private_data = chip;
1106 bus_temp.modelname = model;
1107 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001108 bus_temp.ops.command = azx_send_cmd;
1109 bus_temp.ops.get_response = azx_get_response;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001110#ifdef CONFIG_SND_HDA_POWER_SAVE
1111 bus_temp.ops.pm_notify = azx_power_notify;
1112#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113
Takashi Iwaid01ce992007-07-27 16:52:19 +02001114 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1115 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 return err;
1117
Takashi Iwaibccad142007-04-24 12:23:53 +02001118 codecs = audio_codecs = 0;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001119 for (c = 0; c < AZX_MAX_CODECS; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001120 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001121 struct hda_codec *codec;
1122 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 if (err < 0)
1124 continue;
1125 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001126 if (codec->afg)
1127 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 }
1129 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001130 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001131 /* probe additional slots if no codec is found */
1132 for (; c < azx_max_codecs[chip->driver_type]; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001133 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001134 err = snd_hda_codec_new(chip->bus, c, NULL);
1135 if (err < 0)
1136 continue;
1137 codecs++;
1138 }
1139 }
1140 }
1141 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1143 return -ENXIO;
1144 }
1145
1146 return 0;
1147}
1148
1149
1150/*
1151 * PCM support
1152 */
1153
1154/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001155static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001157 int dev, i, nums;
1158 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1159 dev = chip->playback_index_offset;
1160 nums = chip->playback_streams;
1161 } else {
1162 dev = chip->capture_index_offset;
1163 nums = chip->capture_streams;
1164 }
1165 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001166 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 chip->azx_dev[dev].opened = 1;
1168 return &chip->azx_dev[dev];
1169 }
1170 return NULL;
1171}
1172
1173/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001174static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175{
1176 azx_dev->opened = 0;
1177}
1178
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001179static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001180 .info = (SNDRV_PCM_INFO_MMAP |
1181 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1183 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001184 /* No full-resume yet implemented */
1185 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001186 SNDRV_PCM_INFO_PAUSE |
1187 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1189 .rates = SNDRV_PCM_RATE_48000,
1190 .rate_min = 48000,
1191 .rate_max = 48000,
1192 .channels_min = 2,
1193 .channels_max = 2,
1194 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1195 .period_bytes_min = 128,
1196 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1197 .periods_min = 2,
1198 .periods_max = AZX_MAX_FRAG,
1199 .fifo_size = 0,
1200};
1201
1202struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001203 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 struct hda_codec *codec;
1205 struct hda_pcm_stream *hinfo[2];
1206};
1207
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001208static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209{
1210 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1211 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001212 struct azx *chip = apcm->chip;
1213 struct azx_dev *azx_dev;
1214 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 unsigned long flags;
1216 int err;
1217
Ingo Molnar62932df2006-01-16 16:34:20 +01001218 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 azx_dev = azx_assign_device(chip, substream->stream);
1220 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001221 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 return -EBUSY;
1223 }
1224 runtime->hw = azx_pcm_hw;
1225 runtime->hw.channels_min = hinfo->channels_min;
1226 runtime->hw.channels_max = hinfo->channels_max;
1227 runtime->hw.formats = hinfo->formats;
1228 runtime->hw.rates = hinfo->rates;
1229 snd_pcm_limit_hw_rates(runtime);
1230 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001231 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1232 128);
1233 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1234 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001235 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001236 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1237 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001239 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001240 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 return err;
1242 }
1243 spin_lock_irqsave(&chip->reg_lock, flags);
1244 azx_dev->substream = substream;
1245 azx_dev->running = 0;
1246 spin_unlock_irqrestore(&chip->reg_lock, flags);
1247
1248 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001249 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001250 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 return 0;
1252}
1253
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001254static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255{
1256 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1257 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001258 struct azx *chip = apcm->chip;
1259 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 unsigned long flags;
1261
Ingo Molnar62932df2006-01-16 16:34:20 +01001262 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 spin_lock_irqsave(&chip->reg_lock, flags);
1264 azx_dev->substream = NULL;
1265 azx_dev->running = 0;
1266 spin_unlock_irqrestore(&chip->reg_lock, flags);
1267 azx_release_device(azx_dev);
1268 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001269 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001270 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 return 0;
1272}
1273
Takashi Iwaid01ce992007-07-27 16:52:19 +02001274static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1275 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001277 return snd_pcm_lib_malloc_pages(substream,
1278 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279}
1280
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001281static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282{
1283 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001284 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1286
1287 /* reset BDL address */
1288 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1289 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1290 azx_sd_writel(azx_dev, SD_CTL, 0);
1291
1292 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1293
1294 return snd_pcm_lib_free_pages(substream);
1295}
1296
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001297static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298{
1299 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001300 struct azx *chip = apcm->chip;
1301 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001303 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304
1305 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1307 runtime->channels,
1308 runtime->format,
1309 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001310 if (!azx_dev->format_val) {
1311 snd_printk(KERN_ERR SFX
1312 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 runtime->rate, runtime->channels, runtime->format);
1314 return -EINVAL;
1315 }
1316
Takashi Iwai21c7b082008-02-07 12:06:32 +01001317 snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
1318 azx_dev->bufsize, azx_dev->format_val);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001319 if (azx_setup_periods(substream, azx_dev) < 0)
1320 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321 azx_setup_controller(chip, azx_dev);
1322 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1323 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1324 else
1325 azx_dev->fifo_size = 0;
1326
1327 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1328 azx_dev->format_val, substream);
1329}
1330
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001331static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332{
1333 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001334 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001335 struct azx_dev *azx_dev;
1336 struct snd_pcm_substream *s;
1337 int start, nsync = 0, sbits = 0;
1338 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 switch (cmd) {
1341 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1342 case SNDRV_PCM_TRIGGER_RESUME:
1343 case SNDRV_PCM_TRIGGER_START:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001344 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 break;
1346 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001347 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001349 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 break;
1351 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001352 return -EINVAL;
1353 }
1354
1355 snd_pcm_group_for_each_entry(s, substream) {
1356 if (s->pcm->card != substream->pcm->card)
1357 continue;
1358 azx_dev = get_azx_dev(s);
1359 sbits |= 1 << azx_dev->index;
1360 nsync++;
1361 snd_pcm_trigger_done(s, substream);
1362 }
1363
1364 spin_lock(&chip->reg_lock);
1365 if (nsync > 1) {
1366 /* first, set SYNC bits of corresponding streams */
1367 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1368 }
1369 snd_pcm_group_for_each_entry(s, substream) {
1370 if (s->pcm->card != substream->pcm->card)
1371 continue;
1372 azx_dev = get_azx_dev(s);
1373 if (start)
1374 azx_stream_start(chip, azx_dev);
1375 else
1376 azx_stream_stop(chip, azx_dev);
1377 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 }
1379 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001380 if (start) {
1381 if (nsync == 1)
1382 return 0;
1383 /* wait until all FIFOs get ready */
1384 for (timeout = 5000; timeout; timeout--) {
1385 nwait = 0;
1386 snd_pcm_group_for_each_entry(s, substream) {
1387 if (s->pcm->card != substream->pcm->card)
1388 continue;
1389 azx_dev = get_azx_dev(s);
1390 if (!(azx_sd_readb(azx_dev, SD_STS) &
1391 SD_STS_FIFO_READY))
1392 nwait++;
1393 }
1394 if (!nwait)
1395 break;
1396 cpu_relax();
1397 }
1398 } else {
1399 /* wait until all RUN bits are cleared */
1400 for (timeout = 5000; timeout; timeout--) {
1401 nwait = 0;
1402 snd_pcm_group_for_each_entry(s, substream) {
1403 if (s->pcm->card != substream->pcm->card)
1404 continue;
1405 azx_dev = get_azx_dev(s);
1406 if (azx_sd_readb(azx_dev, SD_CTL) &
1407 SD_CTL_DMA_START)
1408 nwait++;
1409 }
1410 if (!nwait)
1411 break;
1412 cpu_relax();
1413 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001415 if (nsync > 1) {
1416 spin_lock(&chip->reg_lock);
1417 /* reset SYNC bits */
1418 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1419 spin_unlock(&chip->reg_lock);
1420 }
1421 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422}
1423
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001424static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425{
Takashi Iwaic74db862005-05-12 14:26:27 +02001426 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001427 struct azx *chip = apcm->chip;
1428 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429 unsigned int pos;
1430
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001431 if (chip->position_fix == POS_FIX_POSBUF ||
1432 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001433 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001434 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001435 if (chip->position_fix == POS_FIX_AUTO &&
Takashi Iwaid01ce992007-07-27 16:52:19 +02001436 azx_dev->period_intr == 1 && !pos) {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001437 printk(KERN_WARNING
1438 "hda-intel: Invalid position buffer, "
1439 "using LPIB read method instead.\n");
1440 chip->position_fix = POS_FIX_NONE;
1441 goto read_lpib;
1442 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001443 } else {
Takashi Iwai1a56f8d2006-02-16 19:51:10 +01001444 read_lpib:
Takashi Iwaic74db862005-05-12 14:26:27 +02001445 /* read LPIB */
1446 pos = azx_sd_readl(azx_dev, SD_LPIB);
1447 if (chip->position_fix == POS_FIX_FIFO)
1448 pos += azx_dev->fifo_size;
1449 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 if (pos >= azx_dev->bufsize)
1451 pos = 0;
1452 return bytes_to_frames(substream->runtime, pos);
1453}
1454
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001455static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 .open = azx_pcm_open,
1457 .close = azx_pcm_close,
1458 .ioctl = snd_pcm_lib_ioctl,
1459 .hw_params = azx_pcm_hw_params,
1460 .hw_free = azx_pcm_hw_free,
1461 .prepare = azx_pcm_prepare,
1462 .trigger = azx_pcm_trigger,
1463 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001464 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465};
1466
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001467static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468{
1469 kfree(pcm->private_data);
1470}
1471
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001472static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001473 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474{
1475 int err;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001476 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 struct azx_pcm *apcm;
1478
Takashi Iwaie08a0072006-09-07 17:52:14 +02001479 /* if no substreams are defined for both playback and capture,
1480 * it's just a placeholder. ignore it.
1481 */
1482 if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
1483 return 0;
1484
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485 snd_assert(cpcm->name, return -EINVAL);
1486
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001487 err = snd_pcm_new(chip->card, cpcm->name, cpcm->device,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001488 cpcm->stream[0].substreams,
1489 cpcm->stream[1].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490 &pcm);
1491 if (err < 0)
1492 return err;
1493 strcpy(pcm->name, cpcm->name);
1494 apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
1495 if (apcm == NULL)
1496 return -ENOMEM;
1497 apcm->chip = chip;
1498 apcm->codec = codec;
1499 apcm->hinfo[0] = &cpcm->stream[0];
1500 apcm->hinfo[1] = &cpcm->stream[1];
1501 pcm->private_data = apcm;
1502 pcm->private_free = azx_pcm_free;
1503 if (cpcm->stream[0].substreams)
1504 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
1505 if (cpcm->stream[1].substreams)
1506 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001507 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 snd_dma_pci_data(chip->pci),
Jaroslav Kyselab66b3cf2006-10-06 09:34:20 +02001509 1024 * 64, 1024 * 1024);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001510 chip->pcm[cpcm->device] = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 return 0;
1512}
1513
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001514static int __devinit azx_pcm_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515{
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001516 static const char *dev_name[HDA_PCM_NTYPES] = {
1517 "Audio", "SPDIF", "HDMI", "Modem"
1518 };
1519 /* starting device index for each PCM type */
1520 static int dev_idx[HDA_PCM_NTYPES] = {
1521 [HDA_PCM_TYPE_AUDIO] = 0,
1522 [HDA_PCM_TYPE_SPDIF] = 1,
1523 [HDA_PCM_TYPE_HDMI] = 3,
1524 [HDA_PCM_TYPE_MODEM] = 6
1525 };
1526 /* normal audio device indices; not linear to keep compatibility */
1527 static int audio_idx[4] = { 0, 2, 4, 5 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 struct hda_codec *codec;
1529 int c, err;
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001530 int num_devs[HDA_PCM_NTYPES];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531
Takashi Iwaid01ce992007-07-27 16:52:19 +02001532 err = snd_hda_build_pcms(chip->bus);
1533 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 return err;
1535
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001536 /* create audio PCMs */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001537 memset(num_devs, 0, sizeof(num_devs));
Matthias Kaehlcke33206e82007-09-17 14:40:04 +02001538 list_for_each_entry(codec, &chip->bus->codec_list, list) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 for (c = 0; c < codec->num_pcms; c++) {
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001540 struct hda_pcm *cpcm = &codec->pcm_info[c];
1541 int type = cpcm->pcm_type;
1542 switch (type) {
1543 case HDA_PCM_TYPE_AUDIO:
1544 if (num_devs[type] >= ARRAY_SIZE(audio_idx)) {
1545 snd_printk(KERN_WARNING
1546 "Too many audio devices\n");
1547 continue;
1548 }
1549 cpcm->device = audio_idx[num_devs[type]];
1550 break;
1551 case HDA_PCM_TYPE_SPDIF:
1552 case HDA_PCM_TYPE_HDMI:
1553 case HDA_PCM_TYPE_MODEM:
1554 if (num_devs[type]) {
1555 snd_printk(KERN_WARNING
1556 "%s already defined\n",
1557 dev_name[type]);
1558 continue;
1559 }
1560 cpcm->device = dev_idx[type];
1561 break;
1562 default:
1563 snd_printk(KERN_WARNING
1564 "Invalid PCM type %d\n", type);
1565 continue;
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001566 }
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001567 num_devs[type]++;
1568 err = create_codec_pcm(chip, codec, cpcm);
Takashi Iwaiec9e1c52005-09-07 13:29:22 +02001569 if (err < 0)
1570 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571 }
1572 }
1573 return 0;
1574}
1575
1576/*
1577 * mixer creation - all stuff is implemented in hda module
1578 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001579static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580{
1581 return snd_hda_build_controls(chip->bus);
1582}
1583
1584
1585/*
1586 * initialize SD streams
1587 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001588static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589{
1590 int i;
1591
1592 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001593 * assign the starting bdl address to each stream (device)
1594 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001596 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001597 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02001598 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1600 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1601 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1602 azx_dev->sd_int_sta_mask = 1 << i;
1603 /* stream tag: must be non-zero and unique */
1604 azx_dev->index = i;
1605 azx_dev->stream_tag = i + 1;
1606 }
1607
1608 return 0;
1609}
1610
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001611static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1612{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001613 if (request_irq(chip->pci->irq, azx_interrupt,
1614 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001615 "HDA Intel", chip)) {
1616 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1617 "disabling device\n", chip->pci->irq);
1618 if (do_disconnect)
1619 snd_card_disconnect(chip->card);
1620 return -1;
1621 }
1622 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001623 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001624 return 0;
1625}
1626
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627
Takashi Iwaicb53c622007-08-10 17:21:45 +02001628static void azx_stop_chip(struct azx *chip)
1629{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001630 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001631 return;
1632
1633 /* disable interrupts */
1634 azx_int_disable(chip);
1635 azx_int_clear(chip);
1636
1637 /* disable CORB/RIRB */
1638 azx_free_cmd_io(chip);
1639
1640 /* disable position buffer */
1641 azx_writel(chip, DPLBASE, 0);
1642 azx_writel(chip, DPUBASE, 0);
1643
1644 chip->initialized = 0;
1645}
1646
1647#ifdef CONFIG_SND_HDA_POWER_SAVE
1648/* power-up/down the controller */
1649static void azx_power_notify(struct hda_codec *codec)
1650{
1651 struct azx *chip = codec->bus->private_data;
1652 struct hda_codec *c;
1653 int power_on = 0;
1654
1655 list_for_each_entry(c, &codec->bus->codec_list, list) {
1656 if (c->power_on) {
1657 power_on = 1;
1658 break;
1659 }
1660 }
1661 if (power_on)
1662 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001663 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001664 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001665}
1666#endif /* CONFIG_SND_HDA_POWER_SAVE */
1667
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668#ifdef CONFIG_PM
1669/*
1670 * power management
1671 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001672static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673{
Takashi Iwai421a1252005-11-17 16:11:09 +01001674 struct snd_card *card = pci_get_drvdata(pci);
1675 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 int i;
1677
Takashi Iwai421a1252005-11-17 16:11:09 +01001678 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001679 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001680 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001681 if (chip->initialized)
1682 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001683 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001684 if (chip->irq >= 0) {
1685 synchronize_irq(chip->irq);
Takashi Iwai43001c92006-09-08 12:30:03 +02001686 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001687 chip->irq = -1;
1688 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001689 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001690 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001691 pci_disable_device(pci);
1692 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001693 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 return 0;
1695}
1696
Takashi Iwai421a1252005-11-17 16:11:09 +01001697static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698{
Takashi Iwai421a1252005-11-17 16:11:09 +01001699 struct snd_card *card = pci_get_drvdata(pci);
1700 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701
Takashi Iwai30b35392006-10-11 18:52:53 +02001702 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001703 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001704 if (pci_enable_device(pci) < 0) {
1705 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1706 "disabling device\n");
1707 snd_card_disconnect(card);
1708 return -EIO;
1709 }
1710 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001711 if (chip->msi)
1712 if (pci_enable_msi(pci) < 0)
1713 chip->msi = 0;
1714 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001715 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001716 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001717
1718 if (snd_hda_codecs_inuse(chip->bus))
1719 azx_init_chip(chip);
1720
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001722 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723 return 0;
1724}
1725#endif /* CONFIG_PM */
1726
1727
1728/*
1729 * destructor
1730 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001731static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001733 int i;
1734
Takashi Iwaice43fba2005-05-30 20:33:44 +02001735 if (chip->initialized) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001736 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001738 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 }
1740
Stephen Hemminger7376d012006-08-21 19:17:46 +02001741 if (chip->irq >= 0) {
Takashi Iwai30b35392006-10-11 18:52:53 +02001742 synchronize_irq(chip->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743 free_irq(chip->irq, (void*)chip);
Stephen Hemminger7376d012006-08-21 19:17:46 +02001744 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001745 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001746 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001747 if (chip->remap_addr)
1748 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001750 if (chip->azx_dev) {
1751 for (i = 0; i < chip->num_streams; i++)
1752 if (chip->azx_dev[i].bdl.area)
1753 snd_dma_free_pages(&chip->azx_dev[i].bdl);
1754 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 if (chip->rb.area)
1756 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 if (chip->posbuf.area)
1758 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 pci_release_regions(chip->pci);
1760 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001761 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 kfree(chip);
1763
1764 return 0;
1765}
1766
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001767static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768{
1769 return azx_free(device->device_data);
1770}
1771
1772/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001773 * white/black-listing for position_fix
1774 */
Ralf Baechle623ec042007-03-13 15:29:47 +01001775static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwai3372a152007-02-01 15:46:50 +01001776 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
Takashi Iwai0cb65f22007-08-16 12:32:45 +02001777 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001778 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_NONE),
Takashi Iwai3372a152007-02-01 15:46:50 +01001779 {}
1780};
1781
1782static int __devinit check_position_fix(struct azx *chip, int fix)
1783{
1784 const struct snd_pci_quirk *q;
1785
1786 if (fix == POS_FIX_AUTO) {
1787 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1788 if (q) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001789 printk(KERN_INFO
Takashi Iwai3372a152007-02-01 15:46:50 +01001790 "hda_intel: position_fix set to %d "
1791 "for device %04x:%04x\n",
1792 q->value, q->subvendor, q->subdevice);
1793 return q->value;
1794 }
1795 }
1796 return fix;
1797}
1798
1799/*
Takashi Iwai669ba272007-08-17 09:17:36 +02001800 * black-lists for probe_mask
1801 */
1802static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
1803 /* Thinkpad often breaks the controller communication when accessing
1804 * to the non-working (or non-existing) modem codec slot.
1805 */
1806 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
1807 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
1808 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
1809 {}
1810};
1811
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001812static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02001813{
1814 const struct snd_pci_quirk *q;
1815
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001816 if (probe_mask[dev] == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001817 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
1818 if (q) {
1819 printk(KERN_INFO
1820 "hda_intel: probe_mask set to 0x%x "
1821 "for device %04x:%04x\n",
1822 q->value, q->subvendor, q->subdevice);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001823 probe_mask[dev] = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02001824 }
1825 }
1826}
1827
1828
1829/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 * constructor
1831 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001832static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001833 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001834 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001836 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001837 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01001838 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001839 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840 .dev_free = azx_dev_free,
1841 };
1842
1843 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01001844
Pavel Machek927fc862006-08-31 17:03:43 +02001845 err = pci_enable_device(pci);
1846 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847 return err;
1848
Takashi Iwaie560d8d2005-09-09 14:21:46 +02001849 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001850 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
1852 pci_disable_device(pci);
1853 return -ENOMEM;
1854 }
1855
1856 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01001857 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858 chip->card = card;
1859 chip->pci = pci;
1860 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001861 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01001862 chip->msi = enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001864 chip->position_fix = check_position_fix(chip, position_fix[dev]);
1865 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01001866
Takashi Iwai27346162006-01-12 18:28:44 +01001867 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02001868
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001869#if BITS_PER_LONG != 64
1870 /* Fix up base address on ULI M5461 */
1871 if (chip->driver_type == AZX_DRIVER_ULI) {
1872 u16 tmp3;
1873 pci_read_config_word(pci, 0x40, &tmp3);
1874 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
1875 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
1876 }
1877#endif
1878
Pavel Machek927fc862006-08-31 17:03:43 +02001879 err = pci_request_regions(pci, "ICH HD audio");
1880 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001881 kfree(chip);
1882 pci_disable_device(pci);
1883 return err;
1884 }
1885
Pavel Machek927fc862006-08-31 17:03:43 +02001886 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
1888 if (chip->remap_addr == NULL) {
1889 snd_printk(KERN_ERR SFX "ioremap error\n");
1890 err = -ENXIO;
1891 goto errout;
1892 }
1893
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001894 if (chip->msi)
1895 if (pci_enable_msi(pci) < 0)
1896 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02001897
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001898 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 err = -EBUSY;
1900 goto errout;
1901 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902
1903 pci_set_master(pci);
1904 synchronize_irq(chip->irq);
1905
Tobin Davisbcd72002008-01-15 11:23:55 +01001906 gcap = azx_readw(chip, GCAP);
1907 snd_printdd("chipset global capabilities = 0x%x\n", gcap);
1908
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01001909 /* allow 64bit DMA address if supported by H/W */
1910 if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
1911 pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
1912
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001913 /* read number of streams from GCAP register instead of using
1914 * hardcoded value
1915 */
1916 chip->capture_streams = (gcap >> 8) & 0x0f;
1917 chip->playback_streams = (gcap >> 12) & 0x0f;
1918 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01001919 /* gcap didn't give any info, switching to old method */
1920
1921 switch (chip->driver_type) {
1922 case AZX_DRIVER_ULI:
1923 chip->playback_streams = ULI_NUM_PLAYBACK;
1924 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001925 break;
1926 case AZX_DRIVER_ATIHDMI:
1927 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
1928 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001929 break;
1930 default:
1931 chip->playback_streams = ICH6_NUM_PLAYBACK;
1932 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01001933 break;
1934 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001935 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01001936 chip->capture_index_offset = 0;
1937 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001938 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001939 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
1940 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02001941 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001942 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
1943 goto errout;
1944 }
1945
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001946 for (i = 0; i < chip->num_streams; i++) {
1947 /* allocate memory for the BDL for each stream */
1948 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1949 snd_dma_pci_data(chip->pci),
1950 BDL_SIZE, &chip->azx_dev[i].bdl);
1951 if (err < 0) {
1952 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
1953 goto errout;
1954 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001955 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001956 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001957 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
1958 snd_dma_pci_data(chip->pci),
1959 chip->num_streams * 8, &chip->posbuf);
1960 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001961 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
1962 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001965 if (!chip->single_cmd) {
1966 err = azx_alloc_cmd_io(chip);
1967 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01001968 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001969 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970
1971 /* initialize streams */
1972 azx_init_stream(chip);
1973
1974 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02001975 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976 azx_init_chip(chip);
1977
1978 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02001979 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 snd_printk(KERN_ERR SFX "no codecs found!\n");
1981 err = -ENODEV;
1982 goto errout;
1983 }
1984
Takashi Iwaid01ce992007-07-27 16:52:19 +02001985 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
1986 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
1988 goto errout;
1989 }
1990
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001991 strcpy(card->driver, "HDA-Intel");
1992 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001993 sprintf(card->longname, "%s at 0x%lx irq %i",
1994 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001995
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996 *rchip = chip;
1997 return 0;
1998
1999 errout:
2000 azx_free(chip);
2001 return err;
2002}
2003
Takashi Iwaicb53c622007-08-10 17:21:45 +02002004static void power_down_all_codecs(struct azx *chip)
2005{
2006#ifdef CONFIG_SND_HDA_POWER_SAVE
2007 /* The codecs were powered up in snd_hda_codec_new().
2008 * Now all initialization done, so turn them down if possible
2009 */
2010 struct hda_codec *codec;
2011 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2012 snd_hda_power_down(codec);
2013 }
2014#endif
2015}
2016
Takashi Iwaid01ce992007-07-27 16:52:19 +02002017static int __devinit azx_probe(struct pci_dev *pci,
2018 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002020 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002021 struct snd_card *card;
2022 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002023 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002025 if (dev >= SNDRV_CARDS)
2026 return -ENODEV;
2027 if (!enable[dev]) {
2028 dev++;
2029 return -ENOENT;
2030 }
2031
2032 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02002033 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034 snd_printk(KERN_ERR SFX "Error creating card!\n");
2035 return -ENOMEM;
2036 }
2037
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002038 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Pavel Machek927fc862006-08-31 17:03:43 +02002039 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040 snd_card_free(card);
2041 return err;
2042 }
Takashi Iwai421a1252005-11-17 16:11:09 +01002043 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045 /* create codec instances */
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002046 err = azx_codec_create(chip, model[dev], probe_mask[dev]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002047 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 snd_card_free(card);
2049 return err;
2050 }
2051
2052 /* create PCM streams */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002053 err = azx_pcm_create(chip);
2054 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 snd_card_free(card);
2056 return err;
2057 }
2058
2059 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002060 err = azx_mixer_create(chip);
2061 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062 snd_card_free(card);
2063 return err;
2064 }
2065
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066 snd_card_set_dev(card, &pci->dev);
2067
Takashi Iwaid01ce992007-07-27 16:52:19 +02002068 err = snd_card_register(card);
2069 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070 snd_card_free(card);
2071 return err;
2072 }
2073
2074 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002075 chip->running = 1;
2076 power_down_all_codecs(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002078 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079 return err;
2080}
2081
2082static void __devexit azx_remove(struct pci_dev *pci)
2083{
2084 snd_card_free(pci_get_drvdata(pci));
2085 pci_set_drvdata(pci, NULL);
2086}
2087
2088/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002089static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002090 /* ICH 6..10 */
2091 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2092 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2093 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2094 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
2095 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2096 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2097 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2098 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
2099 /* SCH */
2100 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2101 /* ATI SB 450/600 */
2102 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2103 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2104 /* ATI HDMI */
2105 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2106 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2107 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
2108 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2109 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2110 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2111 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2112 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2113 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2114 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2115 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2116 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2117 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2118 /* VIA VT8251/VT8237A */
2119 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2120 /* SIS966 */
2121 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2122 /* ULI M5461 */
2123 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2124 /* NVIDIA MCP */
2125 { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
2126 { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
2127 { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
2128 { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
2129 { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
2130 { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
2131 { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
2132 { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
2133 { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
2134 { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
2135 { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
2136 { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
2137 { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
2138 { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
2139 { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
2140 { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
2141 { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
2142 { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
Peer Chen487145a2008-03-06 15:15:11 +01002143 { PCI_DEVICE(0x10de, 0x0bd4), .driver_data = AZX_DRIVER_NVIDIA },
2144 { PCI_DEVICE(0x10de, 0x0bd5), .driver_data = AZX_DRIVER_NVIDIA },
2145 { PCI_DEVICE(0x10de, 0x0bd6), .driver_data = AZX_DRIVER_NVIDIA },
2146 { PCI_DEVICE(0x10de, 0x0bd7), .driver_data = AZX_DRIVER_NVIDIA },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 { 0, }
2148};
2149MODULE_DEVICE_TABLE(pci, azx_ids);
2150
2151/* pci_driver definition */
2152static struct pci_driver driver = {
2153 .name = "HDA Intel",
2154 .id_table = azx_ids,
2155 .probe = azx_probe,
2156 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002157#ifdef CONFIG_PM
2158 .suspend = azx_suspend,
2159 .resume = azx_resume,
2160#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161};
2162
2163static int __init alsa_card_azx_init(void)
2164{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002165 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166}
2167
2168static void __exit alsa_card_azx_exit(void)
2169{
2170 pci_unregister_driver(&driver);
2171}
2172
2173module_init(alsa_card_azx_init)
2174module_exit(alsa_card_azx_exit)