blob: 56153685d145b3bca276bb6a45aebec31b142779 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Zhenyu Wangf8f235e2010-08-27 11:08:57 +080037#include <linux/intel-gtt.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Daniel Vetter0108a3e2010-08-07 11:01:21 +010039static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +010040
41static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
42 bool pipelined);
Eric Anholte47c68e2008-11-14 13:35:19 -080043static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
44static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080045static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
46 int write);
47static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
48 uint64_t offset,
49 uint64_t size);
50static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +010051static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
52 bool interruptible);
Jesse Barnesde151cf2008-11-12 10:03:55 -080053static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080055static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +100056static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
57 struct drm_i915_gem_pwrite *args,
58 struct drm_file *file_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +010059static void i915_gem_free_object_tail(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070060
Chris Wilson5cdf5882010-09-27 15:51:07 +010061static int
62i915_gem_object_get_pages(struct drm_gem_object *obj,
63 gfp_t gfpmask);
64
65static void
66i915_gem_object_put_pages(struct drm_gem_object *obj);
67
Chris Wilson31169712009-09-14 16:50:28 +010068static LIST_HEAD(shrink_list);
69static DEFINE_SPINLOCK(shrink_list_lock);
70
Chris Wilson73aa8082010-09-30 11:46:12 +010071/* some bookkeeping */
72static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
73 size_t size)
74{
75 dev_priv->mm.object_count++;
76 dev_priv->mm.object_memory += size;
77}
78
79static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
80 size_t size)
81{
82 dev_priv->mm.object_count--;
83 dev_priv->mm.object_memory -= size;
84}
85
86static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv,
87 size_t size)
88{
89 dev_priv->mm.gtt_count++;
90 dev_priv->mm.gtt_memory += size;
91}
92
93static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv,
94 size_t size)
95{
96 dev_priv->mm.gtt_count--;
97 dev_priv->mm.gtt_memory -= size;
98}
99
100static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv,
101 size_t size)
102{
103 dev_priv->mm.pin_count++;
104 dev_priv->mm.pin_memory += size;
105}
106
107static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv,
108 size_t size)
109{
110 dev_priv->mm.pin_count--;
111 dev_priv->mm.pin_memory -= size;
112}
113
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114int
115i915_gem_check_is_wedged(struct drm_device *dev)
116{
117 struct drm_i915_private *dev_priv = dev->dev_private;
118 struct completion *x = &dev_priv->error_completion;
119 unsigned long flags;
120 int ret;
121
122 if (!atomic_read(&dev_priv->mm.wedged))
123 return 0;
124
125 ret = wait_for_completion_interruptible(x);
126 if (ret)
127 return ret;
128
129 /* Success, we reset the GPU! */
130 if (!atomic_read(&dev_priv->mm.wedged))
131 return 0;
132
133 /* GPU is hung, bump the completion count to account for
134 * the token we just consumed so that we never hit zero and
135 * end up waiting upon a subsequent completion event that
136 * will never happen.
137 */
138 spin_lock_irqsave(&x->wait.lock, flags);
139 x->done++;
140 spin_unlock_irqrestore(&x->wait.lock, flags);
141 return -EIO;
142}
143
Chris Wilson76c1dec2010-09-25 11:22:51 +0100144static int i915_mutex_lock_interruptible(struct drm_device *dev)
145{
146 struct drm_i915_private *dev_priv = dev->dev_private;
147 int ret;
148
149 ret = i915_gem_check_is_wedged(dev);
150 if (ret)
151 return ret;
152
153 ret = mutex_lock_interruptible(&dev->struct_mutex);
154 if (ret)
155 return ret;
156
157 if (atomic_read(&dev_priv->mm.wedged)) {
158 mutex_unlock(&dev->struct_mutex);
159 return -EAGAIN;
160 }
161
Chris Wilson23bc5982010-09-29 16:10:57 +0100162 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100163 return 0;
164}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100165
Chris Wilson7d1c4802010-08-07 21:45:03 +0100166static inline bool
167i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
168{
169 return obj_priv->gtt_space &&
170 !obj_priv->active &&
171 obj_priv->pin_count == 0;
172}
173
Chris Wilson73aa8082010-09-30 11:46:12 +0100174int i915_gem_do_init(struct drm_device *dev,
175 unsigned long start,
Jesse Barnes79e53942008-11-07 14:24:08 -0800176 unsigned long end)
177{
178 drm_i915_private_t *dev_priv = dev->dev_private;
179
180 if (start >= end ||
181 (start & (PAGE_SIZE - 1)) != 0 ||
182 (end & (PAGE_SIZE - 1)) != 0) {
183 return -EINVAL;
184 }
185
186 drm_mm_init(&dev_priv->mm.gtt_space, start,
187 end - start);
188
Chris Wilson73aa8082010-09-30 11:46:12 +0100189 dev_priv->mm.gtt_total = end - start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800190
191 return 0;
192}
Keith Packard6dbe2772008-10-14 21:41:13 -0700193
Eric Anholt673a3942008-07-30 12:06:12 -0700194int
195i915_gem_init_ioctl(struct drm_device *dev, void *data,
196 struct drm_file *file_priv)
197{
Eric Anholt673a3942008-07-30 12:06:12 -0700198 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -0800199 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700200
201 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -0800202 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700203 mutex_unlock(&dev->struct_mutex);
204
Jesse Barnes79e53942008-11-07 14:24:08 -0800205 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700206}
207
Eric Anholt5a125c32008-10-22 21:40:13 -0700208int
209i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
210 struct drm_file *file_priv)
211{
Chris Wilson73aa8082010-09-30 11:46:12 +0100212 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700213 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700214
215 if (!(dev->driver->driver_features & DRIVER_GEM))
216 return -ENODEV;
217
Chris Wilson73aa8082010-09-30 11:46:12 +0100218 mutex_lock(&dev->struct_mutex);
219 args->aper_size = dev_priv->mm.gtt_total;
220 args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory;
221 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700222
223 return 0;
224}
225
Eric Anholt673a3942008-07-30 12:06:12 -0700226
227/**
228 * Creates a new mm object and returns a handle to it.
229 */
230int
231i915_gem_create_ioctl(struct drm_device *dev, void *data,
232 struct drm_file *file_priv)
233{
234 struct drm_i915_gem_create *args = data;
235 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300236 int ret;
237 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700238
239 args->size = roundup(args->size, PAGE_SIZE);
240
241 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000242 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700243 if (obj == NULL)
244 return -ENOMEM;
245
246 ret = drm_gem_handle_create(file_priv, obj, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100247 if (ret) {
Chris Wilson202f2fe2010-10-14 13:20:40 +0100248 drm_gem_object_release(obj);
249 i915_gem_info_remove_obj(dev->dev_private, obj->size);
250 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700251 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100252 }
253
Chris Wilson202f2fe2010-10-14 13:20:40 +0100254 /* drop reference from allocate - handle holds it now */
255 drm_gem_object_unreference(obj);
256 trace_i915_gem_object_create(obj);
257
Eric Anholt673a3942008-07-30 12:06:12 -0700258 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700259 return 0;
260}
261
Eric Anholt40123c12009-03-09 13:42:30 -0700262static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700263fast_shmem_read(struct page **pages,
264 loff_t page_base, int page_offset,
265 char __user *data,
266 int length)
267{
Chris Wilsonb5e4feb2010-10-14 13:47:43 +0100268 char *vaddr;
Chris Wilson4f27b752010-10-14 15:26:45 +0100269 int ret;
Eric Anholteb014592009-03-10 11:44:52 -0700270
271 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
Chris Wilson4f27b752010-10-14 15:26:45 +0100272 ret = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Eric Anholteb014592009-03-10 11:44:52 -0700273 kunmap_atomic(vaddr, KM_USER0);
274
Chris Wilson4f27b752010-10-14 15:26:45 +0100275 return ret;
Eric Anholteb014592009-03-10 11:44:52 -0700276}
277
Eric Anholt280b7132009-03-12 16:56:27 -0700278static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
279{
280 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100281 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700282
283 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
284 obj_priv->tiling_mode != I915_TILING_NONE;
285}
286
Chris Wilson99a03df2010-05-27 14:15:34 +0100287static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700288slow_shmem_copy(struct page *dst_page,
289 int dst_offset,
290 struct page *src_page,
291 int src_offset,
292 int length)
293{
294 char *dst_vaddr, *src_vaddr;
295
Chris Wilson99a03df2010-05-27 14:15:34 +0100296 dst_vaddr = kmap(dst_page);
297 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700298
299 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
300
Chris Wilson99a03df2010-05-27 14:15:34 +0100301 kunmap(src_page);
302 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700303}
304
Chris Wilson99a03df2010-05-27 14:15:34 +0100305static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700306slow_shmem_bit17_copy(struct page *gpu_page,
307 int gpu_offset,
308 struct page *cpu_page,
309 int cpu_offset,
310 int length,
311 int is_read)
312{
313 char *gpu_vaddr, *cpu_vaddr;
314
315 /* Use the unswizzled path if this page isn't affected. */
316 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
317 if (is_read)
318 return slow_shmem_copy(cpu_page, cpu_offset,
319 gpu_page, gpu_offset, length);
320 else
321 return slow_shmem_copy(gpu_page, gpu_offset,
322 cpu_page, cpu_offset, length);
323 }
324
Chris Wilson99a03df2010-05-27 14:15:34 +0100325 gpu_vaddr = kmap(gpu_page);
326 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700327
328 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
329 * XORing with the other bits (A9 for Y, A9 and A10 for X)
330 */
331 while (length > 0) {
332 int cacheline_end = ALIGN(gpu_offset + 1, 64);
333 int this_length = min(cacheline_end - gpu_offset, length);
334 int swizzled_gpu_offset = gpu_offset ^ 64;
335
336 if (is_read) {
337 memcpy(cpu_vaddr + cpu_offset,
338 gpu_vaddr + swizzled_gpu_offset,
339 this_length);
340 } else {
341 memcpy(gpu_vaddr + swizzled_gpu_offset,
342 cpu_vaddr + cpu_offset,
343 this_length);
344 }
345 cpu_offset += this_length;
346 gpu_offset += this_length;
347 length -= this_length;
348 }
349
Chris Wilson99a03df2010-05-27 14:15:34 +0100350 kunmap(cpu_page);
351 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700352}
353
Eric Anholt673a3942008-07-30 12:06:12 -0700354/**
Eric Anholteb014592009-03-10 11:44:52 -0700355 * This is the fast shmem pread path, which attempts to copy_from_user directly
356 * from the backing pages of the object to the user's address space. On a
357 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
358 */
359static int
360i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
361 struct drm_i915_gem_pread *args,
362 struct drm_file *file_priv)
363{
Daniel Vetter23010e42010-03-08 13:35:02 +0100364 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700365 ssize_t remain;
366 loff_t offset, page_base;
367 char __user *user_data;
368 int page_offset, page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700369
370 user_data = (char __user *) (uintptr_t) args->data_ptr;
371 remain = args->size;
372
Daniel Vetter23010e42010-03-08 13:35:02 +0100373 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700374 offset = args->offset;
375
376 while (remain > 0) {
377 /* Operation in this page
378 *
379 * page_base = page offset within aperture
380 * page_offset = offset within page
381 * page_length = bytes to copy for this page
382 */
383 page_base = (offset & ~(PAGE_SIZE-1));
384 page_offset = offset & (PAGE_SIZE-1);
385 page_length = remain;
386 if ((page_offset + remain) > PAGE_SIZE)
387 page_length = PAGE_SIZE - page_offset;
388
Chris Wilson4f27b752010-10-14 15:26:45 +0100389 if (fast_shmem_read(obj_priv->pages,
390 page_base, page_offset,
391 user_data, page_length))
392 return -EFAULT;
Eric Anholteb014592009-03-10 11:44:52 -0700393
394 remain -= page_length;
395 user_data += page_length;
396 offset += page_length;
397 }
398
Chris Wilson4f27b752010-10-14 15:26:45 +0100399 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700400}
401
Chris Wilson07f73f62009-09-14 16:50:30 +0100402static int
403i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
404{
405 int ret;
406
Chris Wilson4bdadb92010-01-27 13:36:32 +0000407 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100408
409 /* If we've insufficient memory to map in the pages, attempt
410 * to make some space by throwing out some old buffers.
411 */
412 if (ret == -ENOMEM) {
413 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100414
Daniel Vetter0108a3e2010-08-07 11:01:21 +0100415 ret = i915_gem_evict_something(dev, obj->size,
416 i915_gem_get_gtt_alignment(obj));
Chris Wilson07f73f62009-09-14 16:50:30 +0100417 if (ret)
418 return ret;
419
Chris Wilson4bdadb92010-01-27 13:36:32 +0000420 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100421 }
422
423 return ret;
424}
425
Eric Anholteb014592009-03-10 11:44:52 -0700426/**
427 * This is the fallback shmem pread path, which allocates temporary storage
428 * in kernel space to copy_to_user into outside of the struct_mutex, so we
429 * can copy out of the object's backing pages while holding the struct mutex
430 * and not take page faults.
431 */
432static int
433i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
434 struct drm_i915_gem_pread *args,
435 struct drm_file *file_priv)
436{
Daniel Vetter23010e42010-03-08 13:35:02 +0100437 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700438 struct mm_struct *mm = current->mm;
439 struct page **user_pages;
440 ssize_t remain;
441 loff_t offset, pinned_pages, i;
442 loff_t first_data_page, last_data_page, num_pages;
443 int shmem_page_index, shmem_page_offset;
444 int data_page_index, data_page_offset;
445 int page_length;
446 int ret;
447 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700448 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700449
450 remain = args->size;
451
452 /* Pin the user pages containing the data. We can't fault while
453 * holding the struct mutex, yet we want to hold it while
454 * dereferencing the user data.
455 */
456 first_data_page = data_ptr / PAGE_SIZE;
457 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
458 num_pages = last_data_page - first_data_page + 1;
459
Chris Wilson4f27b752010-10-14 15:26:45 +0100460 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700461 if (user_pages == NULL)
462 return -ENOMEM;
463
Chris Wilson4f27b752010-10-14 15:26:45 +0100464 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700465 down_read(&mm->mmap_sem);
466 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700467 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700468 up_read(&mm->mmap_sem);
Chris Wilson4f27b752010-10-14 15:26:45 +0100469 mutex_lock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700470 if (pinned_pages < num_pages) {
471 ret = -EFAULT;
Chris Wilson4f27b752010-10-14 15:26:45 +0100472 goto out;
Eric Anholteb014592009-03-10 11:44:52 -0700473 }
474
Chris Wilson4f27b752010-10-14 15:26:45 +0100475 ret = i915_gem_object_set_cpu_read_domain_range(obj,
476 args->offset,
Eric Anholteb014592009-03-10 11:44:52 -0700477 args->size);
Chris Wilson4f27b752010-10-14 15:26:45 +0100478 if (ret)
479 goto out;
480
481 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700482
Daniel Vetter23010e42010-03-08 13:35:02 +0100483 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700484 offset = args->offset;
485
486 while (remain > 0) {
487 /* Operation in this page
488 *
489 * shmem_page_index = page number within shmem file
490 * shmem_page_offset = offset within page in shmem file
491 * data_page_index = page number in get_user_pages return
492 * data_page_offset = offset with data_page_index page.
493 * page_length = bytes to copy for this page
494 */
495 shmem_page_index = offset / PAGE_SIZE;
496 shmem_page_offset = offset & ~PAGE_MASK;
497 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
498 data_page_offset = data_ptr & ~PAGE_MASK;
499
500 page_length = remain;
501 if ((shmem_page_offset + page_length) > PAGE_SIZE)
502 page_length = PAGE_SIZE - shmem_page_offset;
503 if ((data_page_offset + page_length) > PAGE_SIZE)
504 page_length = PAGE_SIZE - data_page_offset;
505
Eric Anholt280b7132009-03-12 16:56:27 -0700506 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100507 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700508 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100509 user_pages[data_page_index],
510 data_page_offset,
511 page_length,
512 1);
513 } else {
514 slow_shmem_copy(user_pages[data_page_index],
515 data_page_offset,
516 obj_priv->pages[shmem_page_index],
517 shmem_page_offset,
518 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700519 }
Eric Anholteb014592009-03-10 11:44:52 -0700520
521 remain -= page_length;
522 data_ptr += page_length;
523 offset += page_length;
524 }
525
Chris Wilson4f27b752010-10-14 15:26:45 +0100526out:
Eric Anholteb014592009-03-10 11:44:52 -0700527 for (i = 0; i < pinned_pages; i++) {
528 SetPageDirty(user_pages[i]);
529 page_cache_release(user_pages[i]);
530 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700531 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700532
533 return ret;
534}
535
Eric Anholt673a3942008-07-30 12:06:12 -0700536/**
537 * Reads data from the object referenced by handle.
538 *
539 * On error, the contents of *data are undefined.
540 */
541int
542i915_gem_pread_ioctl(struct drm_device *dev, void *data,
543 struct drm_file *file_priv)
544{
545 struct drm_i915_gem_pread *args = data;
546 struct drm_gem_object *obj;
547 struct drm_i915_gem_object *obj_priv;
Chris Wilson35b62a82010-09-26 20:23:38 +0100548 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700549
Chris Wilson4f27b752010-10-14 15:26:45 +0100550 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100551 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100552 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100553
554 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
555 if (obj == NULL) {
556 ret = -ENOENT;
557 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100558 }
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100559 obj_priv = to_intel_bo(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +0100560
Chris Wilson7dcd2492010-09-26 20:21:44 +0100561 /* Bounds check source. */
562 if (args->offset > obj->size || args->size > obj->size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100563 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100564 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100565 }
566
Chris Wilson35b62a82010-09-26 20:23:38 +0100567 if (args->size == 0)
568 goto out;
569
Chris Wilsonce9d4192010-09-26 20:50:05 +0100570 if (!access_ok(VERIFY_WRITE,
571 (char __user *)(uintptr_t)args->data_ptr,
572 args->size)) {
573 ret = -EFAULT;
Chris Wilson35b62a82010-09-26 20:23:38 +0100574 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -0700575 }
576
Chris Wilsonb5e4feb2010-10-14 13:47:43 +0100577 ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
578 args->size);
579 if (ret) {
580 ret = -EFAULT;
581 goto out;
582 }
583
Chris Wilson4f27b752010-10-14 15:26:45 +0100584 ret = i915_gem_object_get_pages_or_evict(obj);
585 if (ret)
586 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -0700587
Chris Wilson4f27b752010-10-14 15:26:45 +0100588 ret = i915_gem_object_set_cpu_read_domain_range(obj,
589 args->offset,
590 args->size);
591 if (ret)
592 goto out_put;
593
594 ret = -EFAULT;
595 if (!i915_gem_object_needs_bit17_swizzle(obj))
596 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
597 if (ret == -EFAULT)
598 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
599
600out_put:
601 i915_gem_object_put_pages(obj);
Chris Wilson35b62a82010-09-26 20:23:38 +0100602out:
Chris Wilson4f27b752010-10-14 15:26:45 +0100603 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100604unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100605 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700606 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700607}
608
Keith Packard0839ccb2008-10-30 19:38:48 -0700609/* This is the fast write path which cannot handle
610 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700611 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700612
Keith Packard0839ccb2008-10-30 19:38:48 -0700613static inline int
614fast_user_write(struct io_mapping *mapping,
615 loff_t page_base, int page_offset,
616 char __user *user_data,
617 int length)
618{
619 char *vaddr_atomic;
620 unsigned long unwritten;
621
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100622 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
Keith Packard0839ccb2008-10-30 19:38:48 -0700623 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
624 user_data, length);
Chris Wilsonfca3ec02010-08-04 14:34:24 +0100625 io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100626 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700627}
628
629/* Here's the write path which can sleep for
630 * page faults
631 */
632
Chris Wilsonab34c222010-05-27 14:15:35 +0100633static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700634slow_kernel_write(struct io_mapping *mapping,
635 loff_t gtt_base, int gtt_offset,
636 struct page *user_page, int user_offset,
637 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700638{
Chris Wilsonab34c222010-05-27 14:15:35 +0100639 char __iomem *dst_vaddr;
640 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700641
Chris Wilsonab34c222010-05-27 14:15:35 +0100642 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
643 src_vaddr = kmap(user_page);
644
645 memcpy_toio(dst_vaddr + gtt_offset,
646 src_vaddr + user_offset,
647 length);
648
649 kunmap(user_page);
650 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700651}
652
Eric Anholt40123c12009-03-09 13:42:30 -0700653static inline int
654fast_shmem_write(struct page **pages,
655 loff_t page_base, int page_offset,
656 char __user *data,
657 int length)
658{
Chris Wilsonb5e4feb2010-10-14 13:47:43 +0100659 char *vaddr;
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100660 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700661
662 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100663 ret = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Eric Anholt40123c12009-03-09 13:42:30 -0700664 kunmap_atomic(vaddr, KM_USER0);
665
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100666 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700667}
668
Eric Anholt3de09aa2009-03-09 09:42:23 -0700669/**
670 * This is the fast pwrite path, where we copy the data directly from the
671 * user into the GTT, uncached.
672 */
Eric Anholt673a3942008-07-30 12:06:12 -0700673static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
675 struct drm_i915_gem_pwrite *args,
676 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700677{
Daniel Vetter23010e42010-03-08 13:35:02 +0100678 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700679 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700680 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700681 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700682 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700683 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700684
685 user_data = (char __user *) (uintptr_t) args->data_ptr;
686 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700687
Daniel Vetter23010e42010-03-08 13:35:02 +0100688 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700689 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700690
691 while (remain > 0) {
692 /* Operation in this page
693 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700694 * page_base = page offset within aperture
695 * page_offset = offset within page
696 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700697 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700698 page_base = (offset & ~(PAGE_SIZE-1));
699 page_offset = offset & (PAGE_SIZE-1);
700 page_length = remain;
701 if ((page_offset + remain) > PAGE_SIZE)
702 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700703
Keith Packard0839ccb2008-10-30 19:38:48 -0700704 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700705 * source page isn't available. Return the error and we'll
706 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700707 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100708 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
709 page_offset, user_data, page_length))
710
711 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700712
Keith Packard0839ccb2008-10-30 19:38:48 -0700713 remain -= page_length;
714 user_data += page_length;
715 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700716 }
Eric Anholt673a3942008-07-30 12:06:12 -0700717
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100718 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700719}
720
Eric Anholt3de09aa2009-03-09 09:42:23 -0700721/**
722 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
723 * the memory and maps it using kmap_atomic for copying.
724 *
725 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
726 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
727 */
Eric Anholt3043c602008-10-02 12:24:47 -0700728static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700729i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
730 struct drm_i915_gem_pwrite *args,
731 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700732{
Daniel Vetter23010e42010-03-08 13:35:02 +0100733 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700734 drm_i915_private_t *dev_priv = dev->dev_private;
735 ssize_t remain;
736 loff_t gtt_page_base, offset;
737 loff_t first_data_page, last_data_page, num_pages;
738 loff_t pinned_pages, i;
739 struct page **user_pages;
740 struct mm_struct *mm = current->mm;
741 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700742 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700743 uint64_t data_ptr = args->data_ptr;
744
745 remain = args->size;
746
747 /* Pin the user pages containing the data. We can't fault while
748 * holding the struct mutex, and all of the pwrite implementations
749 * want to hold it while dereferencing the user data.
750 */
751 first_data_page = data_ptr / PAGE_SIZE;
752 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
753 num_pages = last_data_page - first_data_page + 1;
754
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100755 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700756 if (user_pages == NULL)
757 return -ENOMEM;
758
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100759 mutex_unlock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700760 down_read(&mm->mmap_sem);
761 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
762 num_pages, 0, 0, user_pages, NULL);
763 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100764 mutex_lock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700765 if (pinned_pages < num_pages) {
766 ret = -EFAULT;
767 goto out_unpin_pages;
768 }
769
Eric Anholt3de09aa2009-03-09 09:42:23 -0700770 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
771 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100772 goto out_unpin_pages;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700773
Daniel Vetter23010e42010-03-08 13:35:02 +0100774 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700775 offset = obj_priv->gtt_offset + args->offset;
776
777 while (remain > 0) {
778 /* Operation in this page
779 *
780 * gtt_page_base = page offset within aperture
781 * gtt_page_offset = offset within page in aperture
782 * data_page_index = page number in get_user_pages return
783 * data_page_offset = offset with data_page_index page.
784 * page_length = bytes to copy for this page
785 */
786 gtt_page_base = offset & PAGE_MASK;
787 gtt_page_offset = offset & ~PAGE_MASK;
788 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
789 data_page_offset = data_ptr & ~PAGE_MASK;
790
791 page_length = remain;
792 if ((gtt_page_offset + page_length) > PAGE_SIZE)
793 page_length = PAGE_SIZE - gtt_page_offset;
794 if ((data_page_offset + page_length) > PAGE_SIZE)
795 page_length = PAGE_SIZE - data_page_offset;
796
Chris Wilsonab34c222010-05-27 14:15:35 +0100797 slow_kernel_write(dev_priv->mm.gtt_mapping,
798 gtt_page_base, gtt_page_offset,
799 user_pages[data_page_index],
800 data_page_offset,
801 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700802
803 remain -= page_length;
804 offset += page_length;
805 data_ptr += page_length;
806 }
807
Eric Anholt3de09aa2009-03-09 09:42:23 -0700808out_unpin_pages:
809 for (i = 0; i < pinned_pages; i++)
810 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700811 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700812
813 return ret;
814}
815
Eric Anholt40123c12009-03-09 13:42:30 -0700816/**
817 * This is the fast shmem pwrite path, which attempts to directly
818 * copy_from_user into the kmapped pages backing the object.
819 */
Eric Anholt673a3942008-07-30 12:06:12 -0700820static int
Eric Anholt40123c12009-03-09 13:42:30 -0700821i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
822 struct drm_i915_gem_pwrite *args,
823 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700824{
Daniel Vetter23010e42010-03-08 13:35:02 +0100825 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700826 ssize_t remain;
827 loff_t offset, page_base;
828 char __user *user_data;
829 int page_offset, page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700830
831 user_data = (char __user *) (uintptr_t) args->data_ptr;
832 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700833
Daniel Vetter23010e42010-03-08 13:35:02 +0100834 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700835 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700836 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700837
Eric Anholt40123c12009-03-09 13:42:30 -0700838 while (remain > 0) {
839 /* Operation in this page
840 *
841 * page_base = page offset within aperture
842 * page_offset = offset within page
843 * page_length = bytes to copy for this page
844 */
845 page_base = (offset & ~(PAGE_SIZE-1));
846 page_offset = offset & (PAGE_SIZE-1);
847 page_length = remain;
848 if ((page_offset + remain) > PAGE_SIZE)
849 page_length = PAGE_SIZE - page_offset;
850
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100851 if (fast_shmem_write(obj_priv->pages,
Eric Anholt40123c12009-03-09 13:42:30 -0700852 page_base, page_offset,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100853 user_data, page_length))
854 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700855
856 remain -= page_length;
857 user_data += page_length;
858 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700859 }
860
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100861 return 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700862}
863
864/**
865 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
866 * the memory and maps it using kmap_atomic for copying.
867 *
868 * This avoids taking mmap_sem for faulting on the user's address while the
869 * struct_mutex is held.
870 */
871static int
872i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
873 struct drm_i915_gem_pwrite *args,
874 struct drm_file *file_priv)
875{
Daniel Vetter23010e42010-03-08 13:35:02 +0100876 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700877 struct mm_struct *mm = current->mm;
878 struct page **user_pages;
879 ssize_t remain;
880 loff_t offset, pinned_pages, i;
881 loff_t first_data_page, last_data_page, num_pages;
882 int shmem_page_index, shmem_page_offset;
883 int data_page_index, data_page_offset;
884 int page_length;
885 int ret;
886 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700887 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700888
889 remain = args->size;
890
891 /* Pin the user pages containing the data. We can't fault while
892 * holding the struct mutex, and all of the pwrite implementations
893 * want to hold it while dereferencing the user data.
894 */
895 first_data_page = data_ptr / PAGE_SIZE;
896 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
897 num_pages = last_data_page - first_data_page + 1;
898
Chris Wilson4f27b752010-10-14 15:26:45 +0100899 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700900 if (user_pages == NULL)
901 return -ENOMEM;
902
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100903 mutex_unlock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700904 down_read(&mm->mmap_sem);
905 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
906 num_pages, 0, 0, user_pages, NULL);
907 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100908 mutex_lock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700909 if (pinned_pages < num_pages) {
910 ret = -EFAULT;
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100911 goto out;
Eric Anholt40123c12009-03-09 13:42:30 -0700912 }
913
Eric Anholt40123c12009-03-09 13:42:30 -0700914 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100915 if (ret)
916 goto out;
917
918 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700919
Daniel Vetter23010e42010-03-08 13:35:02 +0100920 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700921 offset = args->offset;
922 obj_priv->dirty = 1;
923
924 while (remain > 0) {
925 /* Operation in this page
926 *
927 * shmem_page_index = page number within shmem file
928 * shmem_page_offset = offset within page in shmem file
929 * data_page_index = page number in get_user_pages return
930 * data_page_offset = offset with data_page_index page.
931 * page_length = bytes to copy for this page
932 */
933 shmem_page_index = offset / PAGE_SIZE;
934 shmem_page_offset = offset & ~PAGE_MASK;
935 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
936 data_page_offset = data_ptr & ~PAGE_MASK;
937
938 page_length = remain;
939 if ((shmem_page_offset + page_length) > PAGE_SIZE)
940 page_length = PAGE_SIZE - shmem_page_offset;
941 if ((data_page_offset + page_length) > PAGE_SIZE)
942 page_length = PAGE_SIZE - data_page_offset;
943
Eric Anholt280b7132009-03-12 16:56:27 -0700944 if (do_bit17_swizzling) {
Chris Wilson99a03df2010-05-27 14:15:34 +0100945 slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
Eric Anholt280b7132009-03-12 16:56:27 -0700946 shmem_page_offset,
947 user_pages[data_page_index],
948 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100949 page_length,
950 0);
951 } else {
952 slow_shmem_copy(obj_priv->pages[shmem_page_index],
953 shmem_page_offset,
954 user_pages[data_page_index],
955 data_page_offset,
956 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700957 }
Eric Anholt40123c12009-03-09 13:42:30 -0700958
959 remain -= page_length;
960 data_ptr += page_length;
961 offset += page_length;
962 }
963
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100964out:
Eric Anholt40123c12009-03-09 13:42:30 -0700965 for (i = 0; i < pinned_pages; i++)
966 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700967 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700968
969 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700970}
971
972/**
973 * Writes data to the object referenced by handle.
974 *
975 * On error, the contents of the buffer that were to be modified are undefined.
976 */
977int
978i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100979 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700980{
981 struct drm_i915_gem_pwrite *args = data;
982 struct drm_gem_object *obj;
983 struct drm_i915_gem_object *obj_priv;
984 int ret = 0;
985
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100986 ret = i915_mutex_lock_interruptible(dev);
987 if (ret)
988 return ret;
989
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100990 obj = drm_gem_object_lookup(dev, file, args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100991 if (obj == NULL) {
992 ret = -ENOENT;
993 goto unlock;
994 }
Daniel Vetter23010e42010-03-08 13:35:02 +0100995 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700996
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100997
Chris Wilson7dcd2492010-09-26 20:21:44 +0100998 /* Bounds check destination. */
999 if (args->offset > obj->size || args->size > obj->size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001000 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001001 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001002 }
1003
Chris Wilson35b62a82010-09-26 20:23:38 +01001004 if (args->size == 0)
1005 goto out;
1006
Chris Wilsonce9d4192010-09-26 20:50:05 +01001007 if (!access_ok(VERIFY_READ,
1008 (char __user *)(uintptr_t)args->data_ptr,
1009 args->size)) {
1010 ret = -EFAULT;
Chris Wilson35b62a82010-09-26 20:23:38 +01001011 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07001012 }
1013
Chris Wilsonb5e4feb2010-10-14 13:47:43 +01001014 ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
1015 args->size);
1016 if (ret) {
1017 ret = -EFAULT;
1018 goto out;
1019 }
1020
Eric Anholt673a3942008-07-30 12:06:12 -07001021 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1022 * it would end up going through the fenced access, and we'll get
1023 * different detiling behavior between reading and writing.
1024 * pread/pwrite currently are reading and writing from the CPU
1025 * perspective, requiring manual detiling by the client.
1026 */
Dave Airlie71acb5e2008-12-30 20:31:46 +10001027 if (obj_priv->phys_obj)
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001028 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001029 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Chris Wilson5cdf5882010-09-27 15:51:07 +01001030 obj_priv->gtt_space &&
Chris Wilson9b8c4a02010-05-27 14:21:01 +01001031 obj->write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001032 ret = i915_gem_object_pin(obj, 0);
1033 if (ret)
1034 goto out;
1035
1036 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
1037 if (ret)
1038 goto out_unpin;
1039
1040 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
1041 if (ret == -EFAULT)
1042 ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
1043
1044out_unpin:
1045 i915_gem_object_unpin(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001046 } else {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001047 ret = i915_gem_object_get_pages_or_evict(obj);
1048 if (ret)
1049 goto out;
1050
1051 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
1052 if (ret)
1053 goto out_put;
1054
1055 ret = -EFAULT;
1056 if (!i915_gem_object_needs_bit17_swizzle(obj))
1057 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
1058 if (ret == -EFAULT)
1059 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
1060
1061out_put:
1062 i915_gem_object_put_pages(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001063 }
Eric Anholt673a3942008-07-30 12:06:12 -07001064
Chris Wilson35b62a82010-09-26 20:23:38 +01001065out:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001066 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001067unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001068 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001069 return ret;
1070}
1071
1072/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001073 * Called when user space prepares to use an object with the CPU, either
1074 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001075 */
1076int
1077i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1078 struct drm_file *file_priv)
1079{
Eric Anholta09ba7f2009-08-29 12:49:51 -07001080 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001081 struct drm_i915_gem_set_domain *args = data;
1082 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -07001083 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001084 uint32_t read_domains = args->read_domains;
1085 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001086 int ret;
1087
1088 if (!(dev->driver->driver_features & DRIVER_GEM))
1089 return -ENODEV;
1090
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001091 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001092 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001093 return -EINVAL;
1094
Chris Wilson21d509e2009-06-06 09:46:02 +01001095 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001096 return -EINVAL;
1097
1098 /* Having something in the write domain implies it's in the read
1099 * domain, and only that read domain. Enforce that in the request.
1100 */
1101 if (write_domain != 0 && read_domains != write_domain)
1102 return -EINVAL;
1103
Chris Wilson76c1dec2010-09-25 11:22:51 +01001104 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001105 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001106 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001107
1108 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1109 if (obj == NULL) {
1110 ret = -ENOENT;
1111 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001112 }
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001113 obj_priv = to_intel_bo(obj);
Jesse Barnes652c3932009-08-17 13:31:43 -07001114
1115 intel_mark_busy(dev, obj);
1116
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001117 if (read_domains & I915_GEM_DOMAIN_GTT) {
1118 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001119
Eric Anholta09ba7f2009-08-29 12:49:51 -07001120 /* Update the LRU on the fence for the CPU access that's
1121 * about to occur.
1122 */
1123 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001124 struct drm_i915_fence_reg *reg =
1125 &dev_priv->fence_regs[obj_priv->fence_reg];
1126 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001127 &dev_priv->mm.fence_list);
1128 }
1129
Eric Anholt02354392008-11-26 13:58:13 -08001130 /* Silently promote "you're not bound, there was nothing to do"
1131 * to success, since the client was just asking us to
1132 * make sure everything was done.
1133 */
1134 if (ret == -EINVAL)
1135 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001136 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001137 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001138 }
1139
Chris Wilson7d1c4802010-08-07 21:45:03 +01001140 /* Maintain LRU order of "inactive" objects */
1141 if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1142 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1143
Eric Anholt673a3942008-07-30 12:06:12 -07001144 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001145unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001146 mutex_unlock(&dev->struct_mutex);
1147 return ret;
1148}
1149
1150/**
1151 * Called when user space has done writes to this buffer
1152 */
1153int
1154i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1155 struct drm_file *file_priv)
1156{
1157 struct drm_i915_gem_sw_finish *args = data;
1158 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001159 int ret = 0;
1160
1161 if (!(dev->driver->driver_features & DRIVER_GEM))
1162 return -ENODEV;
1163
Chris Wilson76c1dec2010-09-25 11:22:51 +01001164 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001165 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001166 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001167
1168 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1169 if (obj == NULL) {
1170 ret = -ENOENT;
1171 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001172 }
1173
Eric Anholt673a3942008-07-30 12:06:12 -07001174 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson3d2a8122010-09-29 11:39:53 +01001175 if (to_intel_bo(obj)->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001176 i915_gem_object_flush_cpu_write_domain(obj);
1177
Eric Anholt673a3942008-07-30 12:06:12 -07001178 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001179unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001180 mutex_unlock(&dev->struct_mutex);
1181 return ret;
1182}
1183
1184/**
1185 * Maps the contents of an object, returning the address it is mapped
1186 * into.
1187 *
1188 * While the mapping holds a reference on the contents of the object, it doesn't
1189 * imply a ref on the object itself.
1190 */
1191int
1192i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1193 struct drm_file *file_priv)
1194{
1195 struct drm_i915_gem_mmap *args = data;
1196 struct drm_gem_object *obj;
1197 loff_t offset;
1198 unsigned long addr;
1199
1200 if (!(dev->driver->driver_features & DRIVER_GEM))
1201 return -ENODEV;
1202
1203 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1204 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001205 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001206
1207 offset = args->offset;
1208
1209 down_write(&current->mm->mmap_sem);
1210 addr = do_mmap(obj->filp, 0, args->size,
1211 PROT_READ | PROT_WRITE, MAP_SHARED,
1212 args->offset);
1213 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001214 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001215 if (IS_ERR((void *)addr))
1216 return addr;
1217
1218 args->addr_ptr = (uint64_t) addr;
1219
1220 return 0;
1221}
1222
Jesse Barnesde151cf2008-11-12 10:03:55 -08001223/**
1224 * i915_gem_fault - fault a page into the GTT
1225 * vma: VMA in question
1226 * vmf: fault info
1227 *
1228 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1229 * from userspace. The fault handler takes care of binding the object to
1230 * the GTT (if needed), allocating and programming a fence register (again,
1231 * only if needed based on whether the old reg is still valid or the object
1232 * is tiled) and inserting a new PTE into the faulting process.
1233 *
1234 * Note that the faulting process may involve evicting existing objects
1235 * from the GTT and/or fence registers to make room. So performance may
1236 * suffer if the GTT working set is large or there are few fence registers
1237 * left.
1238 */
1239int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1240{
1241 struct drm_gem_object *obj = vma->vm_private_data;
1242 struct drm_device *dev = obj->dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001243 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001244 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001245 pgoff_t page_offset;
1246 unsigned long pfn;
1247 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001248 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001249
1250 /* We don't use vmf->pgoff since that has the fake offset */
1251 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1252 PAGE_SHIFT;
1253
1254 /* Now bind it into the GTT if needed */
1255 mutex_lock(&dev->struct_mutex);
1256 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001257 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001258 if (ret)
1259 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001260
Jesse Barnesde151cf2008-11-12 10:03:55 -08001261 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001262 if (ret)
1263 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001264 }
1265
1266 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001267 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001268 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001269 if (ret)
1270 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001271 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001272
Chris Wilson7d1c4802010-08-07 21:45:03 +01001273 if (i915_gem_object_is_inactive(obj_priv))
1274 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1275
Jesse Barnesde151cf2008-11-12 10:03:55 -08001276 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1277 page_offset;
1278
1279 /* Finally, remap it using the new GTT offset */
1280 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001281unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001282 mutex_unlock(&dev->struct_mutex);
1283
1284 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001285 case 0:
1286 case -ERESTARTSYS:
1287 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001288 case -ENOMEM:
1289 case -EAGAIN:
1290 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001291 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001292 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001293 }
1294}
1295
1296/**
1297 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1298 * @obj: obj in question
1299 *
1300 * GEM memory mapping works by handing back to userspace a fake mmap offset
1301 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1302 * up the object based on the offset and sets up the various memory mapping
1303 * structures.
1304 *
1305 * This routine allocates and attaches a fake offset for @obj.
1306 */
1307static int
1308i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1309{
1310 struct drm_device *dev = obj->dev;
1311 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001312 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001313 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001314 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001315 int ret = 0;
1316
1317 /* Set the object up for mmap'ing */
1318 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001319 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001320 if (!list->map)
1321 return -ENOMEM;
1322
1323 map = list->map;
1324 map->type = _DRM_GEM;
1325 map->size = obj->size;
1326 map->handle = obj;
1327
1328 /* Get a DRM GEM mmap offset allocated... */
1329 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1330 obj->size / PAGE_SIZE, 0, 0);
1331 if (!list->file_offset_node) {
1332 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001333 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001334 goto out_free_list;
1335 }
1336
1337 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1338 obj->size / PAGE_SIZE, 0);
1339 if (!list->file_offset_node) {
1340 ret = -ENOMEM;
1341 goto out_free_list;
1342 }
1343
1344 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001345 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1346 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001347 DRM_ERROR("failed to add to map hash\n");
1348 goto out_free_mm;
1349 }
1350
1351 /* By now we should be all set, any drm_mmap request on the offset
1352 * below will get to our mmap & fault handler */
1353 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1354
1355 return 0;
1356
1357out_free_mm:
1358 drm_mm_put_block(list->file_offset_node);
1359out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001360 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001361
1362 return ret;
1363}
1364
Chris Wilson901782b2009-07-10 08:18:50 +01001365/**
1366 * i915_gem_release_mmap - remove physical page mappings
1367 * @obj: obj in question
1368 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001369 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001370 * relinquish ownership of the pages back to the system.
1371 *
1372 * It is vital that we remove the page mapping if we have mapped a tiled
1373 * object through the GTT and then lose the fence register due to
1374 * resource pressure. Similarly if the object has been moved out of the
1375 * aperture, than pages mapped into userspace must be revoked. Removing the
1376 * mapping will then trigger a page fault on the next user access, allowing
1377 * fixup by i915_gem_fault().
1378 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001379void
Chris Wilson901782b2009-07-10 08:18:50 +01001380i915_gem_release_mmap(struct drm_gem_object *obj)
1381{
1382 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001383 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001384
1385 if (dev->dev_mapping)
1386 unmap_mapping_range(dev->dev_mapping,
1387 obj_priv->mmap_offset, obj->size, 1);
1388}
1389
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001390static void
1391i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1392{
1393 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001394 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001395 struct drm_gem_mm *mm = dev->mm_private;
1396 struct drm_map_list *list;
1397
1398 list = &obj->map_list;
1399 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1400
1401 if (list->file_offset_node) {
1402 drm_mm_put_block(list->file_offset_node);
1403 list->file_offset_node = NULL;
1404 }
1405
1406 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001407 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001408 list->map = NULL;
1409 }
1410
1411 obj_priv->mmap_offset = 0;
1412}
1413
Jesse Barnesde151cf2008-11-12 10:03:55 -08001414/**
1415 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1416 * @obj: object to check
1417 *
1418 * Return the required GTT alignment for an object, taking into account
1419 * potential fence register mapping if needed.
1420 */
1421static uint32_t
1422i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1423{
1424 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001425 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001426 int start, i;
1427
1428 /*
1429 * Minimum alignment is 4k (GTT page size), but might be greater
1430 * if a fence register is needed for the object.
1431 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001432 if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001433 return 4096;
1434
1435 /*
1436 * Previous chips need to be aligned to the size of the smallest
1437 * fence register that can contain the object.
1438 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001439 if (INTEL_INFO(dev)->gen == 3)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001440 start = 1024*1024;
1441 else
1442 start = 512*1024;
1443
1444 for (i = start; i < obj->size; i <<= 1)
1445 ;
1446
1447 return i;
1448}
1449
1450/**
1451 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1452 * @dev: DRM device
1453 * @data: GTT mapping ioctl data
1454 * @file_priv: GEM object info
1455 *
1456 * Simply returns the fake offset to userspace so it can mmap it.
1457 * The mmap call will end up in drm_gem_mmap(), which will set things
1458 * up so we can get faults in the handler above.
1459 *
1460 * The fault handler will take care of binding the object into the GTT
1461 * (since it may have been evicted to make room for something), allocating
1462 * a fence register, and mapping the appropriate aperture address into
1463 * userspace.
1464 */
1465int
1466i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1467 struct drm_file *file_priv)
1468{
1469 struct drm_i915_gem_mmap_gtt *args = data;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001470 struct drm_gem_object *obj;
1471 struct drm_i915_gem_object *obj_priv;
1472 int ret;
1473
1474 if (!(dev->driver->driver_features & DRIVER_GEM))
1475 return -ENODEV;
1476
Chris Wilson76c1dec2010-09-25 11:22:51 +01001477 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001478 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001479 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001480
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001481 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1482 if (obj == NULL) {
1483 ret = -ENOENT;
1484 goto unlock;
1485 }
Daniel Vetter23010e42010-03-08 13:35:02 +01001486 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001487
Chris Wilsonab182822009-09-22 18:46:17 +01001488 if (obj_priv->madv != I915_MADV_WILLNEED) {
1489 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001490 ret = -EINVAL;
1491 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001492 }
1493
Jesse Barnesde151cf2008-11-12 10:03:55 -08001494 if (!obj_priv->mmap_offset) {
1495 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001496 if (ret)
1497 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001498 }
1499
1500 args->offset = obj_priv->mmap_offset;
1501
Jesse Barnesde151cf2008-11-12 10:03:55 -08001502 /*
1503 * Pull it into the GTT so that we have a page list (makes the
1504 * initial fault faster and any subsequent flushing possible).
1505 */
1506 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001507 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001508 if (ret)
1509 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001510 }
1511
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001512out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001513 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001514unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001515 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001516 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001517}
1518
Chris Wilson5cdf5882010-09-27 15:51:07 +01001519static void
Eric Anholt856fa192009-03-19 14:10:50 -07001520i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001521{
Daniel Vetter23010e42010-03-08 13:35:02 +01001522 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001523 int page_count = obj->size / PAGE_SIZE;
1524 int i;
1525
Eric Anholt856fa192009-03-19 14:10:50 -07001526 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001527 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001528
1529 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001530 return;
1531
Eric Anholt280b7132009-03-12 16:56:27 -07001532 if (obj_priv->tiling_mode != I915_TILING_NONE)
1533 i915_gem_object_save_bit_17_swizzle(obj);
1534
Chris Wilson3ef94da2009-09-14 16:50:29 +01001535 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001536 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001537
1538 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001539 if (obj_priv->dirty)
1540 set_page_dirty(obj_priv->pages[i]);
1541
1542 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001543 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001544
1545 page_cache_release(obj_priv->pages[i]);
1546 }
Eric Anholt673a3942008-07-30 12:06:12 -07001547 obj_priv->dirty = 0;
1548
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001549 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001550 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001551}
1552
Chris Wilsona56ba562010-09-28 10:07:56 +01001553static uint32_t
1554i915_gem_next_request_seqno(struct drm_device *dev,
1555 struct intel_ring_buffer *ring)
1556{
1557 drm_i915_private_t *dev_priv = dev->dev_private;
1558
1559 ring->outstanding_lazy_request = true;
1560 return dev_priv->next_seqno;
1561}
1562
Eric Anholt673a3942008-07-30 12:06:12 -07001563static void
Daniel Vetter617dbe22010-02-11 22:16:02 +01001564i915_gem_object_move_to_active(struct drm_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001565 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001566{
Chris Wilsona56ba562010-09-28 10:07:56 +01001567 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001568 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsona56ba562010-09-28 10:07:56 +01001569 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001570
Zou Nan hai852835f2010-05-21 09:08:56 +08001571 BUG_ON(ring == NULL);
1572 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001573
1574 /* Add a reference if we're newly entering the active list. */
1575 if (!obj_priv->active) {
1576 drm_gem_object_reference(obj);
1577 obj_priv->active = 1;
1578 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001579
Eric Anholt673a3942008-07-30 12:06:12 -07001580 /* Move from whatever list we were on to the tail of execution. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001581 list_move_tail(&obj_priv->list, &ring->active_list);
Chris Wilsona56ba562010-09-28 10:07:56 +01001582 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001583}
1584
Eric Anholtce44b0e2008-11-06 16:00:31 -08001585static void
1586i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1587{
1588 struct drm_device *dev = obj->dev;
1589 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001590 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001591
1592 BUG_ON(!obj_priv->active);
1593 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1594 obj_priv->last_rendering_seqno = 0;
1595}
Eric Anholt673a3942008-07-30 12:06:12 -07001596
Chris Wilson963b4832009-09-20 23:03:54 +01001597/* Immediately discard the backing storage */
1598static void
1599i915_gem_object_truncate(struct drm_gem_object *obj)
1600{
Daniel Vetter23010e42010-03-08 13:35:02 +01001601 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001602 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001603
Chris Wilsonae9fed62010-08-07 11:01:30 +01001604 /* Our goal here is to return as much of the memory as
1605 * is possible back to the system as we are called from OOM.
1606 * To do this we must instruct the shmfs to drop all of its
1607 * backing pages, *now*. Here we mirror the actions taken
1608 * when by shmem_delete_inode() to release the backing store.
1609 */
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001610 inode = obj->filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001611 truncate_inode_pages(inode->i_mapping, 0);
1612 if (inode->i_op->truncate_range)
1613 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001614
1615 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001616}
1617
1618static inline int
1619i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1620{
1621 return obj_priv->madv == I915_MADV_DONTNEED;
1622}
1623
Eric Anholt673a3942008-07-30 12:06:12 -07001624static void
1625i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1626{
1627 struct drm_device *dev = obj->dev;
1628 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001629 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001630
Eric Anholt673a3942008-07-30 12:06:12 -07001631 if (obj_priv->pin_count != 0)
Chris Wilsonf13d3f72010-09-20 17:36:15 +01001632 list_move_tail(&obj_priv->list, &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001633 else
1634 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1635
Daniel Vetter99fcb762010-02-07 16:20:18 +01001636 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1637
Eric Anholtce44b0e2008-11-06 16:00:31 -08001638 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001639 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001640 if (obj_priv->active) {
1641 obj_priv->active = 0;
1642 drm_gem_object_unreference(obj);
1643 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001644 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001645}
1646
Chris Wilson92204342010-09-18 11:02:01 +01001647static void
Daniel Vetter63560392010-02-19 11:51:59 +01001648i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001649 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001650 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001651{
1652 drm_i915_private_t *dev_priv = dev->dev_private;
1653 struct drm_i915_gem_object *obj_priv, *next;
1654
1655 list_for_each_entry_safe(obj_priv, next,
1656 &dev_priv->mm.gpu_write_list,
1657 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001658 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001659
Chris Wilson2b6efaa2010-09-14 17:04:02 +01001660 if (obj->write_domain & flush_domains &&
1661 obj_priv->ring == ring) {
Daniel Vetter63560392010-02-19 11:51:59 +01001662 uint32_t old_write_domain = obj->write_domain;
1663
1664 obj->write_domain = 0;
1665 list_del_init(&obj_priv->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001666 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001667
1668 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001669 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1670 struct drm_i915_fence_reg *reg =
1671 &dev_priv->fence_regs[obj_priv->fence_reg];
1672 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001673 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001674 }
Daniel Vetter63560392010-02-19 11:51:59 +01001675
1676 trace_i915_gem_object_change_domain(obj,
1677 obj->read_domains,
1678 old_write_domain);
1679 }
1680 }
1681}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001682
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001683uint32_t
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001684i915_add_request(struct drm_device *dev,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001685 struct drm_file *file,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001686 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001687 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001688{
1689 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001690 struct drm_i915_file_private *file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001691 uint32_t seqno;
1692 int was_empty;
Eric Anholt673a3942008-07-30 12:06:12 -07001693
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001694 if (file != NULL)
1695 file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001696
Chris Wilson8dc5d142010-08-12 12:36:12 +01001697 if (request == NULL) {
1698 request = kzalloc(sizeof(*request), GFP_KERNEL);
1699 if (request == NULL)
1700 return 0;
1701 }
Eric Anholt673a3942008-07-30 12:06:12 -07001702
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001703 seqno = ring->add_request(dev, ring, 0);
Chris Wilsona56ba562010-09-28 10:07:56 +01001704 ring->outstanding_lazy_request = false;
Eric Anholt673a3942008-07-30 12:06:12 -07001705
1706 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001707 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001708 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001709 was_empty = list_empty(&ring->request_list);
1710 list_add_tail(&request->list, &ring->request_list);
1711
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001712 if (file_priv) {
Chris Wilson1c255952010-09-26 11:03:27 +01001713 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001714 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001715 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001716 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001717 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001718 }
Eric Anholt673a3942008-07-30 12:06:12 -07001719
Ben Gamarif65d9422009-09-14 17:48:44 -04001720 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001721 mod_timer(&dev_priv->hangcheck_timer,
1722 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001723 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001724 queue_delayed_work(dev_priv->wq,
1725 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001726 }
Eric Anholt673a3942008-07-30 12:06:12 -07001727 return seqno;
1728}
1729
1730/**
1731 * Command execution barrier
1732 *
1733 * Ensures that all commands in the ring are finished
1734 * before signalling the CPU
1735 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001736static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001737i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001738{
Eric Anholt673a3942008-07-30 12:06:12 -07001739 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001740
1741 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001742 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001743 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001744
1745 ring->flush(dev, ring,
1746 I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001747}
1748
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001749static inline void
1750i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001751{
Chris Wilson1c255952010-09-26 11:03:27 +01001752 struct drm_i915_file_private *file_priv = request->file_priv;
1753
1754 if (!file_priv)
1755 return;
1756
1757 spin_lock(&file_priv->mm.lock);
1758 list_del(&request->client_list);
1759 request->file_priv = NULL;
1760 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001761}
1762
Chris Wilsondfaae392010-09-22 10:31:52 +01001763static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1764 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001765{
Chris Wilsondfaae392010-09-22 10:31:52 +01001766 while (!list_empty(&ring->request_list)) {
1767 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001768
Chris Wilsondfaae392010-09-22 10:31:52 +01001769 request = list_first_entry(&ring->request_list,
1770 struct drm_i915_gem_request,
1771 list);
1772
1773 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001774 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001775 kfree(request);
1776 }
1777
1778 while (!list_empty(&ring->active_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001779 struct drm_i915_gem_object *obj_priv;
1780
Chris Wilsondfaae392010-09-22 10:31:52 +01001781 obj_priv = list_first_entry(&ring->active_list,
1782 struct drm_i915_gem_object,
1783 list);
1784
1785 obj_priv->base.write_domain = 0;
1786 list_del_init(&obj_priv->gpu_write_list);
1787 i915_gem_object_move_to_inactive(&obj_priv->base);
1788 }
1789}
1790
Chris Wilson069efc12010-09-30 16:53:18 +01001791void i915_gem_reset(struct drm_device *dev)
Chris Wilsondfaae392010-09-22 10:31:52 +01001792{
1793 struct drm_i915_private *dev_priv = dev->dev_private;
1794 struct drm_i915_gem_object *obj_priv;
Chris Wilson069efc12010-09-30 16:53:18 +01001795 int i;
Chris Wilsondfaae392010-09-22 10:31:52 +01001796
1797 i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
Chris Wilson87acb0a2010-10-19 10:13:00 +01001798 i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01001799
1800 /* Remove anything from the flushing lists. The GPU cache is likely
1801 * to be lost on reset along with the data, so simply move the
1802 * lost bo to the inactive list.
1803 */
1804 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson9375e442010-09-19 12:21:28 +01001805 obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
1806 struct drm_i915_gem_object,
1807 list);
1808
1809 obj_priv->base.write_domain = 0;
Chris Wilsondfaae392010-09-22 10:31:52 +01001810 list_del_init(&obj_priv->gpu_write_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001811 i915_gem_object_move_to_inactive(&obj_priv->base);
1812 }
Chris Wilson9375e442010-09-19 12:21:28 +01001813
Chris Wilsondfaae392010-09-22 10:31:52 +01001814 /* Move everything out of the GPU domains to ensure we do any
1815 * necessary invalidation upon reuse.
1816 */
Chris Wilson77f01232010-09-19 12:31:36 +01001817 list_for_each_entry(obj_priv,
1818 &dev_priv->mm.inactive_list,
1819 list)
1820 {
1821 obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1822 }
Chris Wilson069efc12010-09-30 16:53:18 +01001823
1824 /* The fence registers are invalidated so clear them out */
1825 for (i = 0; i < 16; i++) {
1826 struct drm_i915_fence_reg *reg;
1827
1828 reg = &dev_priv->fence_regs[i];
1829 if (!reg->obj)
1830 continue;
1831
1832 i915_gem_clear_fence_reg(reg->obj);
1833 }
Chris Wilson77f01232010-09-19 12:31:36 +01001834}
1835
Eric Anholt673a3942008-07-30 12:06:12 -07001836/**
1837 * This function clears the request list as sequence numbers are passed.
1838 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001839static void
1840i915_gem_retire_requests_ring(struct drm_device *dev,
1841 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001842{
1843 drm_i915_private_t *dev_priv = dev->dev_private;
1844 uint32_t seqno;
1845
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001846 if (!ring->status_page.page_addr ||
1847 list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001848 return;
1849
Chris Wilson23bc5982010-09-29 16:10:57 +01001850 WARN_ON(i915_verify_lists(dev));
1851
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001852 seqno = ring->get_seqno(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001853 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001854 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001855
Zou Nan hai852835f2010-05-21 09:08:56 +08001856 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001857 struct drm_i915_gem_request,
1858 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001859
Chris Wilsondfaae392010-09-22 10:31:52 +01001860 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001861 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001862
1863 trace_i915_gem_request_retire(dev, request->seqno);
1864
1865 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001866 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001867 kfree(request);
1868 }
1869
1870 /* Move any buffers on the active list that are no longer referenced
1871 * by the ringbuffer to the flushing/inactive lists as appropriate.
1872 */
1873 while (!list_empty(&ring->active_list)) {
1874 struct drm_gem_object *obj;
1875 struct drm_i915_gem_object *obj_priv;
1876
1877 obj_priv = list_first_entry(&ring->active_list,
1878 struct drm_i915_gem_object,
1879 list);
1880
Chris Wilsondfaae392010-09-22 10:31:52 +01001881 if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001882 break;
1883
1884 obj = &obj_priv->base;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001885 if (obj->write_domain != 0)
1886 i915_gem_object_move_to_flushing(obj);
1887 else
1888 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001889 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001890
1891 if (unlikely (dev_priv->trace_irq_seqno &&
1892 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001893 ring->user_irq_put(dev, ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001894 dev_priv->trace_irq_seqno = 0;
1895 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001896
1897 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001898}
1899
1900void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001901i915_gem_retire_requests(struct drm_device *dev)
1902{
1903 drm_i915_private_t *dev_priv = dev->dev_private;
1904
Chris Wilsonbe726152010-07-23 23:18:50 +01001905 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1906 struct drm_i915_gem_object *obj_priv, *tmp;
1907
1908 /* We must be careful that during unbind() we do not
1909 * accidentally infinitely recurse into retire requests.
1910 * Currently:
1911 * retire -> free -> unbind -> wait -> retire_ring
1912 */
1913 list_for_each_entry_safe(obj_priv, tmp,
1914 &dev_priv->mm.deferred_free_list,
1915 list)
1916 i915_gem_free_object_tail(&obj_priv->base);
1917 }
1918
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001919 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
Chris Wilson87acb0a2010-10-19 10:13:00 +01001920 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001921}
1922
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001923static void
Eric Anholt673a3942008-07-30 12:06:12 -07001924i915_gem_retire_work_handler(struct work_struct *work)
1925{
1926 drm_i915_private_t *dev_priv;
1927 struct drm_device *dev;
1928
1929 dev_priv = container_of(work, drm_i915_private_t,
1930 mm.retire_work.work);
1931 dev = dev_priv->dev;
1932
Chris Wilson891b48c2010-09-29 12:26:37 +01001933 /* Come back later if the device is busy... */
1934 if (!mutex_trylock(&dev->struct_mutex)) {
1935 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1936 return;
1937 }
1938
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001939 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001940
Keith Packard6dbe2772008-10-14 21:41:13 -07001941 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001942 (!list_empty(&dev_priv->render_ring.request_list) ||
Chris Wilson87acb0a2010-10-19 10:13:00 +01001943 !list_empty(&dev_priv->bsd_ring.request_list)))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001944 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001945 mutex_unlock(&dev->struct_mutex);
1946}
1947
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001948int
Zou Nan hai852835f2010-05-21 09:08:56 +08001949i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001950 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001951{
1952 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001953 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001954 int ret = 0;
1955
1956 BUG_ON(seqno == 0);
1957
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001958 if (atomic_read(&dev_priv->mm.wedged))
1959 return -EAGAIN;
1960
Chris Wilsona56ba562010-09-28 10:07:56 +01001961 if (ring->outstanding_lazy_request) {
Chris Wilson8dc5d142010-08-12 12:36:12 +01001962 seqno = i915_add_request(dev, NULL, NULL, ring);
Daniel Vettere35a41d2010-02-11 22:13:59 +01001963 if (seqno == 0)
1964 return -ENOMEM;
1965 }
Chris Wilsona56ba562010-09-28 10:07:56 +01001966 BUG_ON(seqno == dev_priv->next_seqno);
Daniel Vettere35a41d2010-02-11 22:13:59 +01001967
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001968 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07001969 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001970 ier = I915_READ(DEIER) | I915_READ(GTIER);
1971 else
1972 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001973 if (!ier) {
1974 DRM_ERROR("something (likely vbetool) disabled "
1975 "interrupts, re-enabling\n");
1976 i915_driver_irq_preinstall(dev);
1977 i915_driver_irq_postinstall(dev);
1978 }
1979
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001980 trace_i915_gem_request_wait_begin(dev, seqno);
1981
Zou Nan hai852835f2010-05-21 09:08:56 +08001982 ring->waiting_gem_seqno = seqno;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001983 ring->user_irq_get(dev, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001984 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08001985 ret = wait_event_interruptible(ring->irq_queue,
1986 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001987 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08001988 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001989 else
Zou Nan hai852835f2010-05-21 09:08:56 +08001990 wait_event(ring->irq_queue,
1991 i915_seqno_passed(
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001992 ring->get_seqno(dev, ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08001993 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001994
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001995 ring->user_irq_put(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001996 ring->waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001997
1998 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001999 }
Ben Gamariba1234d2009-09-14 17:48:47 -04002000 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002001 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07002002
2003 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01002004 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002005 __func__, ret, seqno, ring->get_seqno(dev, ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01002006 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002007
2008 /* Directly dispatch request retiring. While we have the work queue
2009 * to handle this, the waiter on a request often wants an associated
2010 * buffer to have made it to the inactive list, and we would need
2011 * a separate wait queue to handle that.
2012 */
2013 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002014 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002015
2016 return ret;
2017}
2018
Daniel Vetter48764bf2009-09-15 22:57:32 +02002019/**
2020 * Waits for a sequence number to be signaled, and cleans up the
2021 * request and object lists appropriately for that event.
2022 */
2023static int
Zou Nan hai852835f2010-05-21 09:08:56 +08002024i915_wait_request(struct drm_device *dev, uint32_t seqno,
Chris Wilsona56ba562010-09-28 10:07:56 +01002025 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02002026{
Zou Nan hai852835f2010-05-21 09:08:56 +08002027 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002028}
2029
Chris Wilson20f0cd52010-09-23 11:00:38 +01002030static void
Chris Wilson92204342010-09-18 11:02:01 +01002031i915_gem_flush_ring(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002032 struct drm_file *file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002033 struct intel_ring_buffer *ring,
2034 uint32_t invalidate_domains,
2035 uint32_t flush_domains)
2036{
2037 ring->flush(dev, ring, invalidate_domains, flush_domains);
2038 i915_gem_process_flushing_list(dev, flush_domains, ring);
2039}
2040
2041static void
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002042i915_gem_flush(struct drm_device *dev,
Chris Wilsonc78ec302010-09-20 12:50:23 +01002043 struct drm_file *file_priv,
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002044 uint32_t invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01002045 uint32_t flush_domains,
2046 uint32_t flush_rings)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002047{
2048 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01002049
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002050 if (flush_domains & I915_GEM_DOMAIN_CPU)
2051 drm_agp_chipset_flush(dev);
Daniel Vetter8bff9172010-02-11 22:19:40 +01002052
Chris Wilson92204342010-09-18 11:02:01 +01002053 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
2054 if (flush_rings & RING_RENDER)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002055 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002056 &dev_priv->render_ring,
2057 invalidate_domains, flush_domains);
2058 if (flush_rings & RING_BSD)
Chris Wilsonc78ec302010-09-20 12:50:23 +01002059 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01002060 &dev_priv->bsd_ring,
2061 invalidate_domains, flush_domains);
2062 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002063}
2064
Eric Anholt673a3942008-07-30 12:06:12 -07002065/**
2066 * Ensures that all rendering to the object has completed and the object is
2067 * safe to unbind from the GTT or access from the CPU.
2068 */
2069static int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002070i915_gem_object_wait_rendering(struct drm_gem_object *obj,
2071 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07002072{
2073 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002074 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002075 int ret;
2076
Eric Anholte47c68e2008-11-14 13:35:19 -08002077 /* This function only exists to support waiting for existing rendering,
2078 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002079 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002080 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002081
2082 /* If there is rendering queued on the buffer being evicted, wait for
2083 * it.
2084 */
2085 if (obj_priv->active) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002086 ret = i915_do_wait_request(dev,
2087 obj_priv->last_rendering_seqno,
2088 interruptible,
2089 obj_priv->ring);
2090 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002091 return ret;
2092 }
2093
2094 return 0;
2095}
2096
2097/**
2098 * Unbinds an object from the GTT aperture.
2099 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002100int
Eric Anholt673a3942008-07-30 12:06:12 -07002101i915_gem_object_unbind(struct drm_gem_object *obj)
2102{
2103 struct drm_device *dev = obj->dev;
Chris Wilson73aa8082010-09-30 11:46:12 +01002104 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002105 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002106 int ret = 0;
2107
Eric Anholt673a3942008-07-30 12:06:12 -07002108 if (obj_priv->gtt_space == NULL)
2109 return 0;
2110
2111 if (obj_priv->pin_count != 0) {
2112 DRM_ERROR("Attempting to unbind pinned buffer\n");
2113 return -EINVAL;
2114 }
2115
Eric Anholt5323fd02009-09-09 11:50:45 -07002116 /* blow away mappings if mapped through GTT */
2117 i915_gem_release_mmap(obj);
2118
Eric Anholt673a3942008-07-30 12:06:12 -07002119 /* Move the object to the CPU domain to ensure that
2120 * any possible CPU writes while it's not in the GTT
2121 * are flushed when we go to remap it. This will
2122 * also ensure that all pending GPU writes are finished
2123 * before we unbind.
2124 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002125 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002126 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002127 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002128 /* Continue on if we fail due to EIO, the GPU is hung so we
2129 * should be safe and we need to cleanup or else we might
2130 * cause memory corruption through use-after-free.
2131 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002132 if (ret) {
2133 i915_gem_clflush_object(obj);
2134 obj->read_domains = obj->write_domain = I915_GEM_DOMAIN_CPU;
2135 }
Eric Anholt673a3942008-07-30 12:06:12 -07002136
Daniel Vetter96b47b62009-12-15 17:50:00 +01002137 /* release the fence reg _after_ flushing */
2138 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
2139 i915_gem_clear_fence_reg(obj);
2140
Chris Wilson73aa8082010-09-30 11:46:12 +01002141 drm_unbind_agp(obj_priv->agp_mem);
2142 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002143
Eric Anholt856fa192009-03-19 14:10:50 -07002144 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01002145 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07002146
Chris Wilson73aa8082010-09-30 11:46:12 +01002147 i915_gem_info_remove_gtt(dev_priv, obj->size);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01002148 list_del_init(&obj_priv->list);
Eric Anholt673a3942008-07-30 12:06:12 -07002149
Chris Wilson73aa8082010-09-30 11:46:12 +01002150 drm_mm_put_block(obj_priv->gtt_space);
2151 obj_priv->gtt_space = NULL;
Chris Wilson9af90d12010-10-17 10:01:56 +01002152 obj_priv->gtt_offset = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +01002153
Chris Wilson963b4832009-09-20 23:03:54 +01002154 if (i915_gem_object_is_purgeable(obj_priv))
2155 i915_gem_object_truncate(obj);
2156
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002157 trace_i915_gem_object_unbind(obj);
2158
Chris Wilson8dc17752010-07-23 23:18:51 +01002159 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002160}
2161
Chris Wilsona56ba562010-09-28 10:07:56 +01002162static int i915_ring_idle(struct drm_device *dev,
2163 struct intel_ring_buffer *ring)
2164{
2165 i915_gem_flush_ring(dev, NULL, ring,
2166 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2167 return i915_wait_request(dev,
2168 i915_gem_next_request_seqno(dev, ring),
2169 ring);
2170}
2171
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002172int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002173i915_gpu_idle(struct drm_device *dev)
2174{
2175 drm_i915_private_t *dev_priv = dev->dev_private;
2176 bool lists_empty;
Zou Nan hai852835f2010-05-21 09:08:56 +08002177 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002178
Zou Nan haid1b851f2010-05-21 09:08:57 +08002179 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2180 list_empty(&dev_priv->render_ring.active_list) &&
Chris Wilson87acb0a2010-10-19 10:13:00 +01002181 list_empty(&dev_priv->bsd_ring.active_list));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002182 if (lists_empty)
2183 return 0;
2184
2185 /* Flush everything onto the inactive list. */
Chris Wilsona56ba562010-09-28 10:07:56 +01002186 ret = i915_ring_idle(dev, &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002187 if (ret)
2188 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002189
Chris Wilson87acb0a2010-10-19 10:13:00 +01002190 ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
2191 if (ret)
2192 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002193
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002194 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002195}
2196
Chris Wilson5cdf5882010-09-27 15:51:07 +01002197static int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002198i915_gem_object_get_pages(struct drm_gem_object *obj,
2199 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002200{
Daniel Vetter23010e42010-03-08 13:35:02 +01002201 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002202 int page_count, i;
2203 struct address_space *mapping;
2204 struct inode *inode;
2205 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002206
Daniel Vetter778c3542010-05-13 11:49:44 +02002207 BUG_ON(obj_priv->pages_refcount
2208 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2209
Eric Anholt856fa192009-03-19 14:10:50 -07002210 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002211 return 0;
2212
2213 /* Get the list of pages out of our struct file. They'll be pinned
2214 * at this point until we release them.
2215 */
2216 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002217 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002218 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002219 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002220 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002221 return -ENOMEM;
2222 }
2223
2224 inode = obj->filp->f_path.dentry->d_inode;
2225 mapping = inode->i_mapping;
2226 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002227 page = read_cache_page_gfp(mapping, i,
Linus Torvalds985b8232010-07-02 10:04:42 +10002228 GFP_HIGHUSER |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002229 __GFP_COLD |
Linus Torvaldscd9f0402010-07-18 09:44:37 -07002230 __GFP_RECLAIMABLE |
Chris Wilson4bdadb92010-01-27 13:36:32 +00002231 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002232 if (IS_ERR(page))
2233 goto err_pages;
2234
Eric Anholt856fa192009-03-19 14:10:50 -07002235 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002236 }
Eric Anholt280b7132009-03-12 16:56:27 -07002237
2238 if (obj_priv->tiling_mode != I915_TILING_NONE)
2239 i915_gem_object_do_bit_17_swizzle(obj);
2240
Eric Anholt673a3942008-07-30 12:06:12 -07002241 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002242
2243err_pages:
2244 while (i--)
2245 page_cache_release(obj_priv->pages[i]);
2246
2247 drm_free_large(obj_priv->pages);
2248 obj_priv->pages = NULL;
2249 obj_priv->pages_refcount--;
2250 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002251}
2252
Eric Anholt4e901fd2009-10-26 16:44:17 -07002253static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2254{
2255 struct drm_gem_object *obj = reg->obj;
2256 struct drm_device *dev = obj->dev;
2257 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002258 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002259 int regnum = obj_priv->fence_reg;
2260 uint64_t val;
2261
2262 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2263 0xfffff000) << 32;
2264 val |= obj_priv->gtt_offset & 0xfffff000;
2265 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2266 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2267
2268 if (obj_priv->tiling_mode == I915_TILING_Y)
2269 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2270 val |= I965_FENCE_REG_VALID;
2271
2272 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2273}
2274
Jesse Barnesde151cf2008-11-12 10:03:55 -08002275static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2276{
2277 struct drm_gem_object *obj = reg->obj;
2278 struct drm_device *dev = obj->dev;
2279 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002280 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002281 int regnum = obj_priv->fence_reg;
2282 uint64_t val;
2283
2284 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2285 0xfffff000) << 32;
2286 val |= obj_priv->gtt_offset & 0xfffff000;
2287 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2288 if (obj_priv->tiling_mode == I915_TILING_Y)
2289 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2290 val |= I965_FENCE_REG_VALID;
2291
2292 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2293}
2294
2295static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2296{
2297 struct drm_gem_object *obj = reg->obj;
2298 struct drm_device *dev = obj->dev;
2299 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002300 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002301 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002302 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002303 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002304 uint32_t pitch_val;
2305
2306 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2307 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002308 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002309 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002310 return;
2311 }
2312
Jesse Barnes0f973f22009-01-26 17:10:45 -08002313 if (obj_priv->tiling_mode == I915_TILING_Y &&
2314 HAS_128_BYTE_Y_TILING(dev))
2315 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002316 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002317 tile_width = 512;
2318
2319 /* Note: pitch better be a power of two tile widths */
2320 pitch_val = obj_priv->stride / tile_width;
2321 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002322
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002323 if (obj_priv->tiling_mode == I915_TILING_Y &&
2324 HAS_128_BYTE_Y_TILING(dev))
2325 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2326 else
2327 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2328
Jesse Barnesde151cf2008-11-12 10:03:55 -08002329 val = obj_priv->gtt_offset;
2330 if (obj_priv->tiling_mode == I915_TILING_Y)
2331 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2332 val |= I915_FENCE_SIZE_BITS(obj->size);
2333 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2334 val |= I830_FENCE_REG_VALID;
2335
Eric Anholtdc529a42009-03-10 22:34:49 -07002336 if (regnum < 8)
2337 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2338 else
2339 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2340 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002341}
2342
2343static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2344{
2345 struct drm_gem_object *obj = reg->obj;
2346 struct drm_device *dev = obj->dev;
2347 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002348 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002349 int regnum = obj_priv->fence_reg;
2350 uint32_t val;
2351 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002352 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002353
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002354 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002355 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002356 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002357 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002358 return;
2359 }
2360
Eric Anholte76a16d2009-05-26 17:44:56 -07002361 pitch_val = obj_priv->stride / 128;
2362 pitch_val = ffs(pitch_val) - 1;
2363 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2364
Jesse Barnesde151cf2008-11-12 10:03:55 -08002365 val = obj_priv->gtt_offset;
2366 if (obj_priv->tiling_mode == I915_TILING_Y)
2367 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002368 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2369 WARN_ON(fence_size_bits & ~0x00000f00);
2370 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002371 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2372 val |= I830_FENCE_REG_VALID;
2373
2374 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002375}
2376
Chris Wilson2cf34d72010-09-14 13:03:28 +01002377static int i915_find_fence_reg(struct drm_device *dev,
2378 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002379{
2380 struct drm_i915_fence_reg *reg = NULL;
2381 struct drm_i915_gem_object *obj_priv = NULL;
2382 struct drm_i915_private *dev_priv = dev->dev_private;
2383 struct drm_gem_object *obj = NULL;
2384 int i, avail, ret;
2385
2386 /* First try to find a free reg */
2387 avail = 0;
2388 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2389 reg = &dev_priv->fence_regs[i];
2390 if (!reg->obj)
2391 return i;
2392
Daniel Vetter23010e42010-03-08 13:35:02 +01002393 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002394 if (!obj_priv->pin_count)
2395 avail++;
2396 }
2397
2398 if (avail == 0)
2399 return -ENOSPC;
2400
2401 /* None available, try to steal one or wait for a user to finish */
2402 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002403 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2404 lru_list) {
2405 obj = reg->obj;
2406 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002407
2408 if (obj_priv->pin_count)
2409 continue;
2410
2411 /* found one! */
2412 i = obj_priv->fence_reg;
2413 break;
2414 }
2415
2416 BUG_ON(i == I915_FENCE_REG_NONE);
2417
2418 /* We only have a reference on obj from the active list. put_fence_reg
2419 * might drop that one, causing a use-after-free in it. So hold a
2420 * private reference to obj like the other callers of put_fence_reg
2421 * (set_tiling ioctl) do. */
2422 drm_gem_object_reference(obj);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002423 ret = i915_gem_object_put_fence_reg(obj, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002424 drm_gem_object_unreference(obj);
2425 if (ret != 0)
2426 return ret;
2427
2428 return i;
2429}
2430
Jesse Barnesde151cf2008-11-12 10:03:55 -08002431/**
2432 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2433 * @obj: object to map through a fence reg
2434 *
2435 * When mapping objects through the GTT, userspace wants to be able to write
2436 * to them without having to worry about swizzling if the object is tiled.
2437 *
2438 * This function walks the fence regs looking for a free one for @obj,
2439 * stealing one if it can't find any.
2440 *
2441 * It then sets up the reg based on the object's properties: address, pitch
2442 * and tiling format.
2443 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002444int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002445i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
2446 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002447{
2448 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002449 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002450 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002451 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002452 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002453
Eric Anholta09ba7f2009-08-29 12:49:51 -07002454 /* Just update our place in the LRU if our fence is getting used. */
2455 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002456 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2457 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002458 return 0;
2459 }
2460
Jesse Barnesde151cf2008-11-12 10:03:55 -08002461 switch (obj_priv->tiling_mode) {
2462 case I915_TILING_NONE:
2463 WARN(1, "allocating a fence for non-tiled object?\n");
2464 break;
2465 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002466 if (!obj_priv->stride)
2467 return -EINVAL;
2468 WARN((obj_priv->stride & (512 - 1)),
2469 "object 0x%08x is X tiled but has non-512B pitch\n",
2470 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002471 break;
2472 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002473 if (!obj_priv->stride)
2474 return -EINVAL;
2475 WARN((obj_priv->stride & (128 - 1)),
2476 "object 0x%08x is Y tiled but has non-128B pitch\n",
2477 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002478 break;
2479 }
2480
Chris Wilson2cf34d72010-09-14 13:03:28 +01002481 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002482 if (ret < 0)
2483 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002484
Daniel Vetterae3db242010-02-19 11:51:58 +01002485 obj_priv->fence_reg = ret;
2486 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002487 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002488
Jesse Barnesde151cf2008-11-12 10:03:55 -08002489 reg->obj = obj;
2490
Chris Wilsone259bef2010-09-17 00:32:02 +01002491 switch (INTEL_INFO(dev)->gen) {
2492 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002493 sandybridge_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002494 break;
2495 case 5:
2496 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002497 i965_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002498 break;
2499 case 3:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002500 i915_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002501 break;
2502 case 2:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002503 i830_write_fence_reg(reg);
Chris Wilsone259bef2010-09-17 00:32:02 +01002504 break;
2505 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002506
Daniel Vetterae3db242010-02-19 11:51:58 +01002507 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2508 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002509
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002510 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002511}
2512
2513/**
2514 * i915_gem_clear_fence_reg - clear out fence register info
2515 * @obj: object to clear
2516 *
2517 * Zeroes out the fence register itself and clears out the associated
2518 * data structures in dev_priv and obj_priv.
2519 */
2520static void
2521i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2522{
2523 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002524 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002525 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002526 struct drm_i915_fence_reg *reg =
2527 &dev_priv->fence_regs[obj_priv->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002528 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002529
Chris Wilsone259bef2010-09-17 00:32:02 +01002530 switch (INTEL_INFO(dev)->gen) {
2531 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002532 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2533 (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002534 break;
2535 case 5:
2536 case 4:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002537 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002538 break;
2539 case 3:
Chris Wilson9b74f732010-09-22 19:10:44 +01002540 if (obj_priv->fence_reg >= 8)
Chris Wilsone259bef2010-09-17 00:32:02 +01002541 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002542 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002543 case 2:
2544 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002545
2546 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002547 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002548 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002549
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002550 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002551 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002552 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002553}
2554
Eric Anholt673a3942008-07-30 12:06:12 -07002555/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002556 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2557 * to the buffer to finish, and then resets the fence register.
2558 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002559 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002560 *
2561 * Zeroes out the fence register itself and clears out the associated
2562 * data structures in dev_priv and obj_priv.
2563 */
2564int
Chris Wilson2cf34d72010-09-14 13:03:28 +01002565i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
2566 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002567{
2568 struct drm_device *dev = obj->dev;
Chris Wilson53640e12010-09-20 11:40:50 +01002569 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002570 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson53640e12010-09-20 11:40:50 +01002571 struct drm_i915_fence_reg *reg;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002572
2573 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2574 return 0;
2575
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002576 /* If we've changed tiling, GTT-mappings of the object
2577 * need to re-fault to ensure that the correct fence register
2578 * setup is in place.
2579 */
2580 i915_gem_release_mmap(obj);
2581
Chris Wilson52dc7d32009-06-06 09:46:01 +01002582 /* On the i915, GPU access to tiled buffers is via a fence,
2583 * therefore we must wait for any outstanding access to complete
2584 * before clearing the fence.
2585 */
Chris Wilson53640e12010-09-20 11:40:50 +01002586 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2587 if (reg->gpu) {
Chris Wilson52dc7d32009-06-06 09:46:01 +01002588 int ret;
2589
Chris Wilson2cf34d72010-09-14 13:03:28 +01002590 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002591 if (ret)
2592 return ret;
2593
Chris Wilson2cf34d72010-09-14 13:03:28 +01002594 ret = i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002595 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002596 return ret;
Chris Wilson53640e12010-09-20 11:40:50 +01002597
2598 reg->gpu = false;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002599 }
2600
Daniel Vetter4a726612010-02-01 13:59:16 +01002601 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002602 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002603
2604 return 0;
2605}
2606
2607/**
Eric Anholt673a3942008-07-30 12:06:12 -07002608 * Finds free space in the GTT aperture and binds the object there.
2609 */
2610static int
2611i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2612{
2613 struct drm_device *dev = obj->dev;
2614 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002615 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002616 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002617 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002618 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002619
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002620 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002621 DRM_ERROR("Attempting to bind a purgeable object\n");
2622 return -EINVAL;
2623 }
2624
Eric Anholt673a3942008-07-30 12:06:12 -07002625 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002626 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002627 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002628 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2629 return -EINVAL;
2630 }
2631
Chris Wilson654fc602010-05-27 13:18:21 +01002632 /* If the object is bigger than the entire aperture, reject it early
2633 * before evicting everything in a vain attempt to find space.
2634 */
Chris Wilson73aa8082010-09-30 11:46:12 +01002635 if (obj->size > dev_priv->mm.gtt_total) {
Chris Wilson654fc602010-05-27 13:18:21 +01002636 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2637 return -E2BIG;
2638 }
2639
Eric Anholt673a3942008-07-30 12:06:12 -07002640 search_free:
2641 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2642 obj->size, alignment, 0);
Chris Wilson9af90d12010-10-17 10:01:56 +01002643 if (free_space != NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002644 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2645 alignment);
Eric Anholt673a3942008-07-30 12:06:12 -07002646 if (obj_priv->gtt_space == NULL) {
2647 /* If the gtt is empty and we're still having trouble
2648 * fitting our object in, we're out of memory.
2649 */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002650 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002651 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002652 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002653
Eric Anholt673a3942008-07-30 12:06:12 -07002654 goto search_free;
2655 }
2656
Chris Wilson4bdadb92010-01-27 13:36:32 +00002657 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002658 if (ret) {
2659 drm_mm_put_block(obj_priv->gtt_space);
2660 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002661
2662 if (ret == -ENOMEM) {
2663 /* first try to clear up some space from the GTT */
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002664 ret = i915_gem_evict_something(dev, obj->size,
2665 alignment);
Chris Wilson07f73f62009-09-14 16:50:30 +01002666 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002667 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002668 if (gfpmask) {
2669 gfpmask = 0;
2670 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002671 }
2672
2673 return ret;
2674 }
2675
2676 goto search_free;
2677 }
2678
Eric Anholt673a3942008-07-30 12:06:12 -07002679 return ret;
2680 }
2681
Eric Anholt673a3942008-07-30 12:06:12 -07002682 /* Create an AGP memory structure pointing at our pages, and bind it
2683 * into the GTT.
2684 */
2685 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002686 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002687 obj->size >> PAGE_SHIFT,
Chris Wilson9af90d12010-10-17 10:01:56 +01002688 obj_priv->gtt_space->start,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002689 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002690 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002691 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002692 drm_mm_put_block(obj_priv->gtt_space);
2693 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002694
Daniel Vetter0108a3e2010-08-07 11:01:21 +01002695 ret = i915_gem_evict_something(dev, obj->size, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01002696 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002697 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002698
2699 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002700 }
Eric Anholt673a3942008-07-30 12:06:12 -07002701
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002702 /* keep track of bounds object by adding it to the inactive list */
2703 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
Chris Wilson73aa8082010-09-30 11:46:12 +01002704 i915_gem_info_add_gtt(dev_priv, obj->size);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002705
Eric Anholt673a3942008-07-30 12:06:12 -07002706 /* Assert that the object is not currently in any GPU domain. As it
2707 * wasn't in the GTT, there shouldn't be any way it could have been in
2708 * a GPU cache
2709 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002710 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2711 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002712
Chris Wilson9af90d12010-10-17 10:01:56 +01002713 obj_priv->gtt_offset = obj_priv->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002714 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2715
Eric Anholt673a3942008-07-30 12:06:12 -07002716 return 0;
2717}
2718
2719void
2720i915_gem_clflush_object(struct drm_gem_object *obj)
2721{
Daniel Vetter23010e42010-03-08 13:35:02 +01002722 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002723
2724 /* If we don't have a page list set up, then we're not pinned
2725 * to GPU, and we can ignore the cache flush because it'll happen
2726 * again at bind time.
2727 */
Eric Anholt856fa192009-03-19 14:10:50 -07002728 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002729 return;
2730
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002731 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002732
Eric Anholt856fa192009-03-19 14:10:50 -07002733 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002734}
2735
Eric Anholte47c68e2008-11-14 13:35:19 -08002736/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002737static int
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002738i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
2739 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002740{
2741 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002742 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002743
2744 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002745 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002746
2747 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002748 old_write_domain = obj->write_domain;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002749 i915_gem_flush_ring(dev, NULL,
Chris Wilson92204342010-09-18 11:02:01 +01002750 to_intel_bo(obj)->ring,
2751 0, obj->write_domain);
Chris Wilson48b956c2010-09-14 12:50:34 +01002752 BUG_ON(obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002753
2754 trace_i915_gem_object_change_domain(obj,
2755 obj->read_domains,
2756 old_write_domain);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002757
2758 if (pipelined)
2759 return 0;
2760
Chris Wilson2cf34d72010-09-14 13:03:28 +01002761 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002762}
2763
2764/** Flushes the GTT write domain for the object if it's dirty. */
2765static void
2766i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2767{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002768 uint32_t old_write_domain;
2769
Eric Anholte47c68e2008-11-14 13:35:19 -08002770 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2771 return;
2772
2773 /* No actual flushing is required for the GTT write domain. Writes
2774 * to it immediately go to main memory as far as we know, so there's
2775 * no chipset flush. It also doesn't land in render cache.
2776 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002777 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002778 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002779
2780 trace_i915_gem_object_change_domain(obj,
2781 obj->read_domains,
2782 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002783}
2784
2785/** Flushes the CPU write domain for the object if it's dirty. */
2786static void
2787i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2788{
2789 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002790 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002791
2792 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2793 return;
2794
2795 i915_gem_clflush_object(obj);
2796 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002797 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002798 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002799
2800 trace_i915_gem_object_change_domain(obj,
2801 obj->read_domains,
2802 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002803}
2804
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002805/**
2806 * Moves a single object to the GTT read, and possibly write domain.
2807 *
2808 * This function returns when the move is complete, including waiting on
2809 * flushes to occur.
2810 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002811int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002812i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2813{
Daniel Vetter23010e42010-03-08 13:35:02 +01002814 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002815 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002816 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002817
Eric Anholt02354392008-11-26 13:58:13 -08002818 /* Not valid to be called on unbound objects. */
2819 if (obj_priv->gtt_space == NULL)
2820 return -EINVAL;
2821
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002822 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002823 if (ret != 0)
2824 return ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002825
Chris Wilson72133422010-09-13 23:56:38 +01002826 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002827
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002828 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002829 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002830 if (ret)
2831 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002832 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002833
Chris Wilson72133422010-09-13 23:56:38 +01002834 old_write_domain = obj->write_domain;
2835 old_read_domains = obj->read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002836
2837 /* It should now be out of any other write domains, and we can update
2838 * the domain values for our changes.
2839 */
2840 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2841 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002842 if (write) {
Chris Wilson72133422010-09-13 23:56:38 +01002843 obj->read_domains = I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002844 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002845 obj_priv->dirty = 1;
2846 }
2847
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002848 trace_i915_gem_object_change_domain(obj,
2849 old_read_domains,
2850 old_write_domain);
2851
Eric Anholte47c68e2008-11-14 13:35:19 -08002852 return 0;
2853}
2854
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002855/*
2856 * Prepare buffer for display plane. Use uninterruptible for possible flush
2857 * wait, as in modesetting process we're not supposed to be interrupted.
2858 */
2859int
Chris Wilson48b956c2010-09-14 12:50:34 +01002860i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
2861 bool pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002862{
Daniel Vetter23010e42010-03-08 13:35:02 +01002863 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002864 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002865 int ret;
2866
2867 /* Not valid to be called on unbound objects. */
2868 if (obj_priv->gtt_space == NULL)
2869 return -EINVAL;
2870
Chris Wilsonced270f2010-09-26 22:47:46 +01002871 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson48b956c2010-09-14 12:50:34 +01002872 if (ret)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002873 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002874
Chris Wilsonced270f2010-09-26 22:47:46 +01002875 /* Currently, we are always called from an non-interruptible context. */
2876 if (!pipelined) {
2877 ret = i915_gem_object_wait_rendering(obj, false);
2878 if (ret)
2879 return ret;
2880 }
2881
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002882 i915_gem_object_flush_cpu_write_domain(obj);
2883
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002884 old_read_domains = obj->read_domains;
Chris Wilsonc78ec302010-09-20 12:50:23 +01002885 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002886
2887 trace_i915_gem_object_change_domain(obj,
2888 old_read_domains,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002889 obj->write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002890
2891 return 0;
2892}
2893
Eric Anholte47c68e2008-11-14 13:35:19 -08002894/**
2895 * Moves a single object to the CPU read, and possibly write domain.
2896 *
2897 * This function returns when the move is complete, including waiting on
2898 * flushes to occur.
2899 */
2900static int
2901i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2902{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002903 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002904 int ret;
2905
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002906 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002907 if (ret != 0)
2908 return ret;
2909
2910 i915_gem_object_flush_gtt_write_domain(obj);
2911
2912 /* If we have a partially-valid cache of the object in the CPU,
2913 * finish invalidating it and free the per-page flags.
2914 */
2915 i915_gem_object_set_to_full_cpu_read_domain(obj);
2916
Chris Wilson72133422010-09-13 23:56:38 +01002917 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002918 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01002919 if (ret)
2920 return ret;
2921 }
2922
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002923 old_write_domain = obj->write_domain;
2924 old_read_domains = obj->read_domains;
2925
Eric Anholte47c68e2008-11-14 13:35:19 -08002926 /* Flush the CPU cache if it's still invalid. */
2927 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2928 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002929
2930 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2931 }
2932
2933 /* It should now be out of any other write domains, and we can update
2934 * the domain values for our changes.
2935 */
2936 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2937
2938 /* If we're writing through the CPU, then the GPU read domains will
2939 * need to be invalidated at next use.
2940 */
2941 if (write) {
Chris Wilsonc78ec302010-09-20 12:50:23 +01002942 obj->read_domains = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08002943 obj->write_domain = I915_GEM_DOMAIN_CPU;
2944 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002945
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002946 trace_i915_gem_object_change_domain(obj,
2947 old_read_domains,
2948 old_write_domain);
2949
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002950 return 0;
2951}
2952
Eric Anholt673a3942008-07-30 12:06:12 -07002953/*
2954 * Set the next domain for the specified object. This
2955 * may not actually perform the necessary flushing/invaliding though,
2956 * as that may want to be batched with other set_domain operations
2957 *
2958 * This is (we hope) the only really tricky part of gem. The goal
2959 * is fairly simple -- track which caches hold bits of the object
2960 * and make sure they remain coherent. A few concrete examples may
2961 * help to explain how it works. For shorthand, we use the notation
2962 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
2963 * a pair of read and write domain masks.
2964 *
2965 * Case 1: the batch buffer
2966 *
2967 * 1. Allocated
2968 * 2. Written by CPU
2969 * 3. Mapped to GTT
2970 * 4. Read by GPU
2971 * 5. Unmapped from GTT
2972 * 6. Freed
2973 *
2974 * Let's take these a step at a time
2975 *
2976 * 1. Allocated
2977 * Pages allocated from the kernel may still have
2978 * cache contents, so we set them to (CPU, CPU) always.
2979 * 2. Written by CPU (using pwrite)
2980 * The pwrite function calls set_domain (CPU, CPU) and
2981 * this function does nothing (as nothing changes)
2982 * 3. Mapped by GTT
2983 * This function asserts that the object is not
2984 * currently in any GPU-based read or write domains
2985 * 4. Read by GPU
2986 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
2987 * As write_domain is zero, this function adds in the
2988 * current read domains (CPU+COMMAND, 0).
2989 * flush_domains is set to CPU.
2990 * invalidate_domains is set to COMMAND
2991 * clflush is run to get data out of the CPU caches
2992 * then i915_dev_set_domain calls i915_gem_flush to
2993 * emit an MI_FLUSH and drm_agp_chipset_flush
2994 * 5. Unmapped from GTT
2995 * i915_gem_object_unbind calls set_domain (CPU, CPU)
2996 * flush_domains and invalidate_domains end up both zero
2997 * so no flushing/invalidating happens
2998 * 6. Freed
2999 * yay, done
3000 *
3001 * Case 2: The shared render buffer
3002 *
3003 * 1. Allocated
3004 * 2. Mapped to GTT
3005 * 3. Read/written by GPU
3006 * 4. set_domain to (CPU,CPU)
3007 * 5. Read/written by CPU
3008 * 6. Read/written by GPU
3009 *
3010 * 1. Allocated
3011 * Same as last example, (CPU, CPU)
3012 * 2. Mapped to GTT
3013 * Nothing changes (assertions find that it is not in the GPU)
3014 * 3. Read/written by GPU
3015 * execbuffer calls set_domain (RENDER, RENDER)
3016 * flush_domains gets CPU
3017 * invalidate_domains gets GPU
3018 * clflush (obj)
3019 * MI_FLUSH and drm_agp_chipset_flush
3020 * 4. set_domain (CPU, CPU)
3021 * flush_domains gets GPU
3022 * invalidate_domains gets CPU
3023 * wait_rendering (obj) to make sure all drawing is complete.
3024 * This will include an MI_FLUSH to get the data from GPU
3025 * to memory
3026 * clflush (obj) to invalidate the CPU cache
3027 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
3028 * 5. Read/written by CPU
3029 * cache lines are loaded and dirtied
3030 * 6. Read written by GPU
3031 * Same as last GPU access
3032 *
3033 * Case 3: The constant buffer
3034 *
3035 * 1. Allocated
3036 * 2. Written by CPU
3037 * 3. Read by GPU
3038 * 4. Updated (written) by CPU again
3039 * 5. Read by GPU
3040 *
3041 * 1. Allocated
3042 * (CPU, CPU)
3043 * 2. Written by CPU
3044 * (CPU, CPU)
3045 * 3. Read by GPU
3046 * (CPU+RENDER, 0)
3047 * flush_domains = CPU
3048 * invalidate_domains = RENDER
3049 * clflush (obj)
3050 * MI_FLUSH
3051 * drm_agp_chipset_flush
3052 * 4. Updated (written) by CPU again
3053 * (CPU, CPU)
3054 * flush_domains = 0 (no previous write domain)
3055 * invalidate_domains = 0 (no new read domains)
3056 * 5. Read by GPU
3057 * (CPU+RENDER, 0)
3058 * flush_domains = CPU
3059 * invalidate_domains = RENDER
3060 * clflush (obj)
3061 * MI_FLUSH
3062 * drm_agp_chipset_flush
3063 */
Keith Packardc0d90822008-11-20 23:11:08 -08003064static void
Eric Anholt8b0e3782009-02-19 14:40:50 -08003065i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003066{
3067 struct drm_device *dev = obj->dev;
Chris Wilson92204342010-09-18 11:02:01 +01003068 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003069 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003070 uint32_t invalidate_domains = 0;
3071 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003072 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003073
Jesse Barnes652c3932009-08-17 13:31:43 -07003074 intel_mark_busy(dev, obj);
3075
Eric Anholt673a3942008-07-30 12:06:12 -07003076 /*
3077 * If the object isn't moving to a new write domain,
3078 * let the object stay in multiple read domains
3079 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003080 if (obj->pending_write_domain == 0)
3081 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003082 else
3083 obj_priv->dirty = 1;
3084
3085 /*
3086 * Flush the current write domain if
3087 * the new read domains don't match. Invalidate
3088 * any read domains which differ from the old
3089 * write domain
3090 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003091 if (obj->write_domain &&
3092 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07003093 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003094 invalidate_domains |=
3095 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003096 }
3097 /*
3098 * Invalidate any read caches which may have
3099 * stale data. That is, any new read domains.
3100 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003101 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Chris Wilson3d2a8122010-09-29 11:39:53 +01003102 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
Eric Anholt673a3942008-07-30 12:06:12 -07003103 i915_gem_clflush_object(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003104
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003105 old_read_domains = obj->read_domains;
3106
Eric Anholtefbeed92009-02-19 14:54:51 -08003107 /* The actual obj->write_domain will be updated with
3108 * pending_write_domain after we emit the accumulated flush for all
3109 * of our domain changes in execbuffers (which clears objects'
3110 * write_domains). So if we have a current write domain that we
3111 * aren't changing, set pending_write_domain to that.
3112 */
3113 if (flush_domains == 0 && obj->pending_write_domain == 0)
3114 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003115 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003116
3117 dev->invalidate_domains |= invalidate_domains;
3118 dev->flush_domains |= flush_domains;
Chris Wilson92204342010-09-18 11:02:01 +01003119 if (obj_priv->ring)
3120 dev_priv->mm.flush_rings |= obj_priv->ring->id;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003121
3122 trace_i915_gem_object_change_domain(obj,
3123 old_read_domains,
3124 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003125}
3126
3127/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003128 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003129 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003130 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3131 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3132 */
3133static void
3134i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3135{
Daniel Vetter23010e42010-03-08 13:35:02 +01003136 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003137
3138 if (!obj_priv->page_cpu_valid)
3139 return;
3140
3141 /* If we're partially in the CPU read domain, finish moving it in.
3142 */
3143 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3144 int i;
3145
3146 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3147 if (obj_priv->page_cpu_valid[i])
3148 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003149 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003150 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003151 }
3152
3153 /* Free the page_cpu_valid mappings which are now stale, whether
3154 * or not we've got I915_GEM_DOMAIN_CPU.
3155 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003156 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003157 obj_priv->page_cpu_valid = NULL;
3158}
3159
3160/**
3161 * Set the CPU read domain on a range of the object.
3162 *
3163 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3164 * not entirely valid. The page_cpu_valid member of the object flags which
3165 * pages have been flushed, and will be respected by
3166 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3167 * of the whole object.
3168 *
3169 * This function returns when the move is complete, including waiting on
3170 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003171 */
3172static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003173i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3174 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003175{
Daniel Vetter23010e42010-03-08 13:35:02 +01003176 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003177 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003178 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003179
Eric Anholte47c68e2008-11-14 13:35:19 -08003180 if (offset == 0 && size == obj->size)
3181 return i915_gem_object_set_to_cpu_domain(obj, 0);
3182
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003183 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003184 if (ret != 0)
3185 return ret;
3186 i915_gem_object_flush_gtt_write_domain(obj);
3187
3188 /* If we're already fully in the CPU read domain, we're done. */
3189 if (obj_priv->page_cpu_valid == NULL &&
3190 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003191 return 0;
3192
Eric Anholte47c68e2008-11-14 13:35:19 -08003193 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3194 * newly adding I915_GEM_DOMAIN_CPU
3195 */
Eric Anholt673a3942008-07-30 12:06:12 -07003196 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003197 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3198 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003199 if (obj_priv->page_cpu_valid == NULL)
3200 return -ENOMEM;
3201 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3202 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003203
3204 /* Flush the cache on any pages that are still invalid from the CPU's
3205 * perspective.
3206 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003207 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3208 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003209 if (obj_priv->page_cpu_valid[i])
3210 continue;
3211
Eric Anholt856fa192009-03-19 14:10:50 -07003212 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003213
3214 obj_priv->page_cpu_valid[i] = 1;
3215 }
3216
Eric Anholte47c68e2008-11-14 13:35:19 -08003217 /* It should now be out of any other write domains, and we can update
3218 * the domain values for our changes.
3219 */
3220 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3221
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003222 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003223 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3224
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003225 trace_i915_gem_object_change_domain(obj,
3226 old_read_domains,
3227 obj->write_domain);
3228
Eric Anholt673a3942008-07-30 12:06:12 -07003229 return 0;
3230}
3231
3232/**
Eric Anholt673a3942008-07-30 12:06:12 -07003233 * Pin an object to the GTT and evaluate the relocations landing in it.
3234 */
3235static int
Chris Wilson9af90d12010-10-17 10:01:56 +01003236i915_gem_execbuffer_relocate(struct drm_i915_gem_object *obj,
3237 struct drm_file *file_priv,
3238 struct drm_i915_gem_exec_object2 *entry)
Eric Anholt673a3942008-07-30 12:06:12 -07003239{
Chris Wilson9af90d12010-10-17 10:01:56 +01003240 struct drm_device *dev = obj->base.dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003241 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson2549d6c2010-10-14 12:10:41 +01003242 struct drm_i915_gem_relocation_entry __user *user_relocs;
Chris Wilson9af90d12010-10-17 10:01:56 +01003243 struct drm_gem_object *target_obj = NULL;
3244 uint32_t target_handle = 0;
3245 int i, ret = 0;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003246
Chris Wilson2549d6c2010-10-14 12:10:41 +01003247 user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr;
Eric Anholt673a3942008-07-30 12:06:12 -07003248 for (i = 0; i < entry->relocation_count; i++) {
Chris Wilson2549d6c2010-10-14 12:10:41 +01003249 struct drm_i915_gem_relocation_entry reloc;
Chris Wilson9af90d12010-10-17 10:01:56 +01003250 uint32_t target_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003251
Chris Wilson9af90d12010-10-17 10:01:56 +01003252 if (__copy_from_user_inatomic(&reloc,
3253 user_relocs+i,
3254 sizeof(reloc))) {
3255 ret = -EFAULT;
3256 break;
Chris Wilson2549d6c2010-10-14 12:10:41 +01003257 }
3258
Chris Wilson9af90d12010-10-17 10:01:56 +01003259 if (reloc.target_handle != target_handle) {
3260 drm_gem_object_unreference(target_obj);
3261
3262 target_obj = drm_gem_object_lookup(dev, file_priv,
3263 reloc.target_handle);
3264 if (target_obj == NULL) {
3265 ret = -ENOENT;
3266 break;
3267 }
3268
3269 target_handle = reloc.target_handle;
Eric Anholt673a3942008-07-30 12:06:12 -07003270 }
Chris Wilson9af90d12010-10-17 10:01:56 +01003271 target_offset = to_intel_bo(target_obj)->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003272
Chris Wilson8542a0b2009-09-09 21:15:15 +01003273#if WATCH_RELOC
3274 DRM_INFO("%s: obj %p offset %08x target %d "
3275 "read %08x write %08x gtt %08x "
3276 "presumed %08x delta %08x\n",
3277 __func__,
3278 obj,
Chris Wilson2549d6c2010-10-14 12:10:41 +01003279 (int) reloc.offset,
3280 (int) reloc.target_handle,
3281 (int) reloc.read_domains,
3282 (int) reloc.write_domain,
Chris Wilson9af90d12010-10-17 10:01:56 +01003283 (int) target_offset,
Chris Wilson2549d6c2010-10-14 12:10:41 +01003284 (int) reloc.presumed_offset,
3285 reloc.delta);
Chris Wilson8542a0b2009-09-09 21:15:15 +01003286#endif
3287
Eric Anholt673a3942008-07-30 12:06:12 -07003288 /* The target buffer should have appeared before us in the
3289 * exec_object list, so it should have a GTT space bound by now.
3290 */
Chris Wilson9af90d12010-10-17 10:01:56 +01003291 if (target_offset == 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07003292 DRM_ERROR("No GTT space found for object %d\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003293 reloc.target_handle);
Chris Wilson9af90d12010-10-17 10:01:56 +01003294 ret = -EINVAL;
3295 break;
Eric Anholt673a3942008-07-30 12:06:12 -07003296 }
3297
Chris Wilson8542a0b2009-09-09 21:15:15 +01003298 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilson2549d6c2010-10-14 12:10:41 +01003299 if (reloc.write_domain & (reloc.write_domain - 1)) {
Daniel Vetter16edd552010-02-19 11:52:02 +01003300 DRM_ERROR("reloc with multiple write domains: "
3301 "obj %p target %d offset %d "
3302 "read %08x write %08x",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003303 obj, reloc.target_handle,
3304 (int) reloc.offset,
3305 reloc.read_domains,
3306 reloc.write_domain);
Chris Wilson9af90d12010-10-17 10:01:56 +01003307 ret = -EINVAL;
3308 break;
Daniel Vetter16edd552010-02-19 11:52:02 +01003309 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003310 if (reloc.write_domain & I915_GEM_DOMAIN_CPU ||
3311 reloc.read_domains & I915_GEM_DOMAIN_CPU) {
Chris Wilson8542a0b2009-09-09 21:15:15 +01003312 DRM_ERROR("reloc with read/write CPU domains: "
3313 "obj %p target %d offset %d "
3314 "read %08x write %08x",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003315 obj, reloc.target_handle,
3316 (int) reloc.offset,
3317 reloc.read_domains,
3318 reloc.write_domain);
Chris Wilson9af90d12010-10-17 10:01:56 +01003319 ret = -EINVAL;
3320 break;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003321 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003322 if (reloc.write_domain && target_obj->pending_write_domain &&
3323 reloc.write_domain != target_obj->pending_write_domain) {
Chris Wilson8542a0b2009-09-09 21:15:15 +01003324 DRM_ERROR("Write domain conflict: "
3325 "obj %p target %d offset %d "
3326 "new %08x old %08x\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003327 obj, reloc.target_handle,
3328 (int) reloc.offset,
3329 reloc.write_domain,
Chris Wilson8542a0b2009-09-09 21:15:15 +01003330 target_obj->pending_write_domain);
Chris Wilson9af90d12010-10-17 10:01:56 +01003331 ret = -EINVAL;
3332 break;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003333 }
3334
Chris Wilson2549d6c2010-10-14 12:10:41 +01003335 target_obj->pending_read_domains |= reloc.read_domains;
Chris Wilson9af90d12010-10-17 10:01:56 +01003336 target_obj->pending_write_domain = reloc.write_domain;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003337
3338 /* If the relocation already has the right value in it, no
3339 * more work needs to be done.
3340 */
Chris Wilson9af90d12010-10-17 10:01:56 +01003341 if (target_offset == reloc.presumed_offset)
Chris Wilson8542a0b2009-09-09 21:15:15 +01003342 continue;
Chris Wilson8542a0b2009-09-09 21:15:15 +01003343
3344 /* Check that the relocation address is valid... */
Chris Wilson9af90d12010-10-17 10:01:56 +01003345 if (reloc.offset > obj->base.size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003346 DRM_ERROR("Relocation beyond object bounds: "
3347 "obj %p target %d offset %d size %d.\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003348 obj, reloc.target_handle,
Chris Wilson9af90d12010-10-17 10:01:56 +01003349 (int) reloc.offset, (int) obj->base.size);
3350 ret = -EINVAL;
3351 break;
Eric Anholt673a3942008-07-30 12:06:12 -07003352 }
Chris Wilson2549d6c2010-10-14 12:10:41 +01003353 if (reloc.offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003354 DRM_ERROR("Relocation not 4-byte aligned: "
3355 "obj %p target %d offset %d.\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003356 obj, reloc.target_handle,
3357 (int) reloc.offset);
Chris Wilson9af90d12010-10-17 10:01:56 +01003358 ret = -EINVAL;
3359 break;
Eric Anholt673a3942008-07-30 12:06:12 -07003360 }
3361
Chris Wilson8542a0b2009-09-09 21:15:15 +01003362 /* and points to somewhere within the target object. */
Chris Wilson2549d6c2010-10-14 12:10:41 +01003363 if (reloc.delta >= target_obj->size) {
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003364 DRM_ERROR("Relocation beyond target object bounds: "
3365 "obj %p target %d delta %d size %d.\n",
Chris Wilson2549d6c2010-10-14 12:10:41 +01003366 obj, reloc.target_handle,
3367 (int) reloc.delta, (int) target_obj->size);
Chris Wilson9af90d12010-10-17 10:01:56 +01003368 ret = -EINVAL;
3369 break;
Eric Anholte47c68e2008-11-14 13:35:19 -08003370 }
3371
Chris Wilson9af90d12010-10-17 10:01:56 +01003372 reloc.delta += target_offset;
3373 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) {
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003374 uint32_t page_offset = reloc.offset & ~PAGE_MASK;
3375 char *vaddr;
3376
Chris Wilson9af90d12010-10-17 10:01:56 +01003377 vaddr = kmap_atomic(obj->pages[reloc.offset >> PAGE_SHIFT], KM_USER0);
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003378 *(uint32_t *)(vaddr + page_offset) = reloc.delta;
3379 kunmap_atomic(vaddr, KM_USER0);
3380 } else {
3381 uint32_t __iomem *reloc_entry;
3382 void __iomem *reloc_page;
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003383
Chris Wilson9af90d12010-10-17 10:01:56 +01003384 ret = i915_gem_object_set_to_gtt_domain(&obj->base, 1);
3385 if (ret)
3386 break;
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003387
3388 /* Map the page containing the relocation we're going to perform. */
Chris Wilson9af90d12010-10-17 10:01:56 +01003389 reloc.offset += obj->gtt_offset;
Chris Wilsonf0c43d92010-10-14 12:44:48 +01003390 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3391 reloc.offset & PAGE_MASK,
3392 KM_USER0);
3393 reloc_entry = (uint32_t __iomem *)
3394 (reloc_page + (reloc.offset & ~PAGE_MASK));
3395 iowrite32(reloc.delta, reloc_entry);
3396 io_mapping_unmap_atomic(reloc_page, KM_USER0);
Eric Anholt673a3942008-07-30 12:06:12 -07003397 }
Chris Wilson9af90d12010-10-17 10:01:56 +01003398 }
Eric Anholt673a3942008-07-30 12:06:12 -07003399
Chris Wilson9af90d12010-10-17 10:01:56 +01003400 drm_gem_object_unreference(target_obj);
3401 return ret;
3402}
3403
3404static int
3405i915_gem_execbuffer_pin(struct drm_device *dev,
3406 struct drm_file *file,
3407 struct drm_gem_object **object_list,
3408 struct drm_i915_gem_exec_object2 *exec_list,
3409 int count)
3410{
3411 struct drm_i915_private *dev_priv = dev->dev_private;
3412 int ret, i, retry;
3413
3414 /* attempt to pin all of the buffers into the GTT */
3415 for (retry = 0; retry < 2; retry++) {
3416 ret = 0;
3417 for (i = 0; i < count; i++) {
3418 struct drm_i915_gem_exec_object2 *entry = &exec_list[i];
3419 struct drm_i915_gem_object *obj= to_intel_bo(object_list[i]);
3420 bool need_fence =
3421 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3422 obj->tiling_mode != I915_TILING_NONE;
3423
3424 /* Check fence reg constraints and rebind if necessary */
3425 if (need_fence &&
3426 !i915_gem_object_fence_offset_ok(&obj->base,
3427 obj->tiling_mode)) {
3428 ret = i915_gem_object_unbind(&obj->base);
3429 if (ret)
3430 break;
3431 }
3432
3433 ret = i915_gem_object_pin(&obj->base, entry->alignment);
3434 if (ret)
3435 break;
3436
3437 /*
3438 * Pre-965 chips need a fence register set up in order
3439 * to properly handle blits to/from tiled surfaces.
3440 */
3441 if (need_fence) {
3442 ret = i915_gem_object_get_fence_reg(&obj->base, true);
3443 if (ret) {
3444 i915_gem_object_unpin(&obj->base);
3445 break;
3446 }
3447
3448 dev_priv->fence_regs[obj->fence_reg].gpu = true;
3449 }
3450
3451 entry->offset = obj->gtt_offset;
3452 }
3453
3454 while (i--)
3455 i915_gem_object_unpin(object_list[i]);
3456
3457 if (ret == 0)
3458 break;
3459
3460 if (ret != -ENOSPC || retry)
3461 return ret;
3462
3463 ret = i915_gem_evict_everything(dev);
3464 if (ret)
3465 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003466 }
3467
Eric Anholt673a3942008-07-30 12:06:12 -07003468 return 0;
3469}
3470
Eric Anholt673a3942008-07-30 12:06:12 -07003471/* Throttle our rendering by waiting until the ring has completed our requests
3472 * emitted over 20 msec ago.
3473 *
Eric Anholtb9624422009-06-03 07:27:35 +00003474 * Note that if we were to use the current jiffies each time around the loop,
3475 * we wouldn't escape the function with any frames outstanding if the time to
3476 * render a frame was over 20ms.
3477 *
Eric Anholt673a3942008-07-30 12:06:12 -07003478 * This should get us reasonable parallelism between CPU and GPU but also
3479 * relatively low latency when blocking on a particular request to finish.
3480 */
3481static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003482i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003483{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003484 struct drm_i915_private *dev_priv = dev->dev_private;
3485 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003486 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003487 struct drm_i915_gem_request *request;
3488 struct intel_ring_buffer *ring = NULL;
3489 u32 seqno = 0;
3490 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003491
Chris Wilson1c255952010-09-26 11:03:27 +01003492 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003493 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003494 if (time_after_eq(request->emitted_jiffies, recent_enough))
3495 break;
3496
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003497 ring = request->ring;
3498 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003499 }
Chris Wilson1c255952010-09-26 11:03:27 +01003500 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003501
3502 if (seqno == 0)
3503 return 0;
3504
3505 ret = 0;
3506 if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
3507 /* And wait for the seqno passing without holding any locks and
3508 * causing extra latency for others. This is safe as the irq
3509 * generation is designed to be run atomically and so is
3510 * lockless.
3511 */
3512 ring->user_irq_get(dev, ring);
3513 ret = wait_event_interruptible(ring->irq_queue,
3514 i915_seqno_passed(ring->get_seqno(dev, ring), seqno)
3515 || atomic_read(&dev_priv->mm.wedged));
3516 ring->user_irq_put(dev, ring);
3517
3518 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3519 ret = -EIO;
3520 }
3521
3522 if (ret == 0)
3523 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003524
Eric Anholt673a3942008-07-30 12:06:12 -07003525 return ret;
3526}
3527
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003528static int
Chris Wilson2549d6c2010-10-14 12:10:41 +01003529i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec,
3530 uint64_t exec_offset)
Chris Wilson83d60792009-06-06 09:45:57 +01003531{
3532 uint32_t exec_start, exec_len;
3533
3534 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3535 exec_len = (uint32_t) exec->batch_len;
3536
3537 if ((exec_start | exec_len) & 0x7)
3538 return -EINVAL;
3539
3540 if (!exec_start)
3541 return -EINVAL;
3542
3543 return 0;
3544}
3545
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003546static int
Chris Wilson2549d6c2010-10-14 12:10:41 +01003547validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
3548 int count)
3549{
3550 int i;
3551
3552 for (i = 0; i < count; i++) {
3553 char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr;
3554 size_t length = exec[i].relocation_count * sizeof(struct drm_i915_gem_relocation_entry);
3555
3556 if (!access_ok(VERIFY_READ, ptr, length))
3557 return -EFAULT;
3558
3559 if (fault_in_pages_readable(ptr, length))
3560 return -EFAULT;
3561 }
3562
3563 return 0;
3564}
3565
3566static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003567i915_gem_do_execbuffer(struct drm_device *dev, void *data,
Chris Wilson9af90d12010-10-17 10:01:56 +01003568 struct drm_file *file,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003569 struct drm_i915_gem_execbuffer2 *args,
3570 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003571{
3572 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003573 struct drm_gem_object **object_list = NULL;
3574 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003575 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003576 struct drm_clip_rect *cliprects = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003577 struct drm_i915_gem_request *request = NULL;
Chris Wilson9af90d12010-10-17 10:01:56 +01003578 int ret, i, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003579 uint64_t exec_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003580
Zou Nan hai852835f2010-05-21 09:08:56 +08003581 struct intel_ring_buffer *ring = NULL;
3582
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003583 ret = i915_gem_check_is_wedged(dev);
3584 if (ret)
3585 return ret;
3586
Chris Wilson2549d6c2010-10-14 12:10:41 +01003587 ret = validate_exec_list(exec_list, args->buffer_count);
3588 if (ret)
3589 return ret;
3590
Eric Anholt673a3942008-07-30 12:06:12 -07003591#if WATCH_EXEC
3592 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3593 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3594#endif
Zou Nan haid1b851f2010-05-21 09:08:57 +08003595 if (args->flags & I915_EXEC_BSD) {
3596 if (!HAS_BSD(dev)) {
3597 DRM_ERROR("execbuf with wrong flag\n");
3598 return -EINVAL;
3599 }
3600 ring = &dev_priv->bsd_ring;
3601 } else {
3602 ring = &dev_priv->render_ring;
3603 }
3604
Eric Anholt4f481ed2008-09-10 14:22:49 -07003605 if (args->buffer_count < 1) {
3606 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3607 return -EINVAL;
3608 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003609 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003610 if (object_list == NULL) {
3611 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003612 args->buffer_count);
3613 ret = -ENOMEM;
3614 goto pre_mutex_err;
3615 }
Eric Anholt673a3942008-07-30 12:06:12 -07003616
Eric Anholt201361a2009-03-11 12:30:04 -07003617 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003618 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3619 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003620 if (cliprects == NULL) {
3621 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003622 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003623 }
Eric Anholt201361a2009-03-11 12:30:04 -07003624
3625 ret = copy_from_user(cliprects,
3626 (struct drm_clip_rect __user *)
3627 (uintptr_t) args->cliprects_ptr,
3628 sizeof(*cliprects) * args->num_cliprects);
3629 if (ret != 0) {
3630 DRM_ERROR("copy %d cliprects failed: %d\n",
3631 args->num_cliprects, ret);
Dan Carpenterc877cdc2010-06-23 19:03:01 +02003632 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003633 goto pre_mutex_err;
3634 }
3635 }
3636
Chris Wilson8dc5d142010-08-12 12:36:12 +01003637 request = kzalloc(sizeof(*request), GFP_KERNEL);
3638 if (request == NULL) {
3639 ret = -ENOMEM;
3640 goto pre_mutex_err;
3641 }
3642
Chris Wilson76c1dec2010-09-25 11:22:51 +01003643 ret = i915_mutex_lock_interruptible(dev);
3644 if (ret)
3645 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003646
Eric Anholt673a3942008-07-30 12:06:12 -07003647 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003648 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003649 ret = -EBUSY;
3650 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003651 }
3652
Keith Packardac94a962008-11-20 23:30:27 -08003653 /* Look up object handles */
Eric Anholt673a3942008-07-30 12:06:12 -07003654 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson9af90d12010-10-17 10:01:56 +01003655 object_list[i] = drm_gem_object_lookup(dev, file,
Eric Anholt673a3942008-07-30 12:06:12 -07003656 exec_list[i].handle);
3657 if (object_list[i] == NULL) {
3658 DRM_ERROR("Invalid object handle %d at index %d\n",
3659 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003660 /* prevent error path from reading uninitialized data */
3661 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003662 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003663 goto err;
3664 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003665
Daniel Vetter23010e42010-03-08 13:35:02 +01003666 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003667 if (obj_priv->in_execbuffer) {
3668 DRM_ERROR("Object %p appears more than once in object list\n",
3669 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003670 /* prevent error path from reading uninitialized data */
3671 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003672 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003673 goto err;
3674 }
3675 obj_priv->in_execbuffer = true;
Keith Packardac94a962008-11-20 23:30:27 -08003676 }
Eric Anholt673a3942008-07-30 12:06:12 -07003677
Chris Wilson9af90d12010-10-17 10:01:56 +01003678 /* Move the objects en-masse into the GTT, evicting if necessary. */
3679 ret = i915_gem_execbuffer_pin(dev, file,
3680 object_list, exec_list,
3681 args->buffer_count);
3682 if (ret)
3683 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003684
Chris Wilson9af90d12010-10-17 10:01:56 +01003685 /* The objects are in their final locations, apply the relocations. */
3686 for (i = 0; i < args->buffer_count; i++) {
3687 struct drm_i915_gem_object *obj = to_intel_bo(object_list[i]);
3688 obj->base.pending_read_domains = 0;
3689 obj->base.pending_write_domain = 0;
3690 ret = i915_gem_execbuffer_relocate(obj, file, &exec_list[i]);
3691 if (ret)
Keith Packardac94a962008-11-20 23:30:27 -08003692 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003693 }
3694
3695 /* Set the pending read domains for the batch buffer to COMMAND */
3696 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003697 if (batch_obj->pending_write_domain) {
3698 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3699 ret = -EINVAL;
3700 goto err;
3701 }
3702 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003703
Chris Wilson9af90d12010-10-17 10:01:56 +01003704 /* Sanity check the batch buffer */
3705 exec_offset = to_intel_bo(batch_obj)->gtt_offset;
3706 ret = i915_gem_check_execbuffer(args, exec_offset);
Chris Wilson83d60792009-06-06 09:45:57 +01003707 if (ret != 0) {
3708 DRM_ERROR("execbuf with invalid offset/length\n");
3709 goto err;
3710 }
3711
Keith Packard646f0f62008-11-20 23:23:03 -08003712 /* Zero the global flush/invalidate flags. These
3713 * will be modified as new domains are computed
3714 * for each object
3715 */
3716 dev->invalidate_domains = 0;
3717 dev->flush_domains = 0;
Chris Wilson92204342010-09-18 11:02:01 +01003718 dev_priv->mm.flush_rings = 0;
Keith Packard646f0f62008-11-20 23:23:03 -08003719
Eric Anholt673a3942008-07-30 12:06:12 -07003720 for (i = 0; i < args->buffer_count; i++) {
3721 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003722
Keith Packard646f0f62008-11-20 23:23:03 -08003723 /* Compute new gpu domains and update invalidate/flush */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003724 i915_gem_object_set_to_gpu_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003725 }
3726
Keith Packard646f0f62008-11-20 23:23:03 -08003727 if (dev->invalidate_domains | dev->flush_domains) {
3728#if WATCH_EXEC
3729 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3730 __func__,
3731 dev->invalidate_domains,
3732 dev->flush_domains);
3733#endif
Chris Wilson9af90d12010-10-17 10:01:56 +01003734 i915_gem_flush(dev, file,
Keith Packard646f0f62008-11-20 23:23:03 -08003735 dev->invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01003736 dev->flush_domains,
3737 dev_priv->mm.flush_rings);
Daniel Vettera6910432010-02-02 17:08:37 +01003738 }
3739
Eric Anholtefbeed92009-02-19 14:54:51 -08003740 for (i = 0; i < args->buffer_count; i++) {
3741 struct drm_gem_object *obj = object_list[i];
Daniel Vetter23010e42010-03-08 13:35:02 +01003742 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003743 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003744
3745 obj->write_domain = obj->pending_write_domain;
Daniel Vetter99fcb762010-02-07 16:20:18 +01003746 if (obj->write_domain)
3747 list_move_tail(&obj_priv->gpu_write_list,
3748 &dev_priv->mm.gpu_write_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01003749
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003750 trace_i915_gem_object_change_domain(obj,
3751 obj->read_domains,
3752 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003753 }
3754
Eric Anholt673a3942008-07-30 12:06:12 -07003755#if WATCH_COHERENCY
3756 for (i = 0; i < args->buffer_count; i++) {
3757 i915_gem_object_check_coherency(object_list[i],
3758 exec_list[i].handle);
3759 }
3760#endif
3761
Eric Anholt673a3942008-07-30 12:06:12 -07003762#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003763 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003764 args->batch_len,
3765 __func__,
3766 ~0);
3767#endif
3768
Chris Wilsone59f2ba2010-10-07 17:28:15 +01003769 /* Check for any pending flips. As we only maintain a flip queue depth
3770 * of 1, we can simply insert a WAIT for the next display flip prior
3771 * to executing the batch and avoid stalling the CPU.
3772 */
3773 flips = 0;
3774 for (i = 0; i < args->buffer_count; i++) {
3775 if (object_list[i]->write_domain)
3776 flips |= atomic_read(&to_intel_bo(object_list[i])->pending_flip);
3777 }
3778 if (flips) {
3779 int plane, flip_mask;
3780
3781 for (plane = 0; flips >> plane; plane++) {
3782 if (((flips >> plane) & 1) == 0)
3783 continue;
3784
3785 if (plane)
3786 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
3787 else
3788 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
3789
3790 intel_ring_begin(dev, ring, 2);
3791 intel_ring_emit(dev, ring,
3792 MI_WAIT_FOR_EVENT | flip_mask);
3793 intel_ring_emit(dev, ring, MI_NOOP);
3794 intel_ring_advance(dev, ring);
3795 }
3796 }
3797
Eric Anholt673a3942008-07-30 12:06:12 -07003798 /* Exec the batchbuffer */
Zou Nan hai852835f2010-05-21 09:08:56 +08003799 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
Chris Wilsone59f2ba2010-10-07 17:28:15 +01003800 cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003801 if (ret) {
3802 DRM_ERROR("dispatch failed %d\n", ret);
3803 goto err;
3804 }
3805
3806 /*
3807 * Ensure that the commands in the batch buffer are
3808 * finished before the interrupt fires
3809 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003810 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003811
Daniel Vetter617dbe22010-02-11 22:16:02 +01003812 for (i = 0; i < args->buffer_count; i++) {
3813 struct drm_gem_object *obj = object_list[i];
3814 obj_priv = to_intel_bo(obj);
3815
3816 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01003817 }
Chris Wilsona56ba562010-09-28 10:07:56 +01003818
Chris Wilson9af90d12010-10-17 10:01:56 +01003819 i915_add_request(dev, file, request, ring);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003820 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07003821
Eric Anholt673a3942008-07-30 12:06:12 -07003822err:
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003823 for (i = 0; i < args->buffer_count; i++) {
3824 if (object_list[i]) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003825 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003826 obj_priv->in_execbuffer = false;
3827 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003828 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003829 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003830
Eric Anholt673a3942008-07-30 12:06:12 -07003831 mutex_unlock(&dev->struct_mutex);
3832
Chris Wilson93533c22010-01-31 10:40:48 +00003833pre_mutex_err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003834 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07003835 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01003836 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07003837
3838 return ret;
3839}
3840
Jesse Barnes76446ca2009-12-17 22:05:42 -05003841/*
3842 * Legacy execbuffer just creates an exec2 list from the original exec object
3843 * list array and passes it to the real function.
3844 */
3845int
3846i915_gem_execbuffer(struct drm_device *dev, void *data,
3847 struct drm_file *file_priv)
3848{
3849 struct drm_i915_gem_execbuffer *args = data;
3850 struct drm_i915_gem_execbuffer2 exec2;
3851 struct drm_i915_gem_exec_object *exec_list = NULL;
3852 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3853 int ret, i;
3854
3855#if WATCH_EXEC
3856 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3857 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3858#endif
3859
3860 if (args->buffer_count < 1) {
3861 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3862 return -EINVAL;
3863 }
3864
3865 /* Copy in the exec list from userland */
3866 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
3867 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3868 if (exec_list == NULL || exec2_list == NULL) {
3869 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3870 args->buffer_count);
3871 drm_free_large(exec_list);
3872 drm_free_large(exec2_list);
3873 return -ENOMEM;
3874 }
3875 ret = copy_from_user(exec_list,
3876 (struct drm_i915_relocation_entry __user *)
3877 (uintptr_t) args->buffers_ptr,
3878 sizeof(*exec_list) * args->buffer_count);
3879 if (ret != 0) {
3880 DRM_ERROR("copy %d exec entries failed %d\n",
3881 args->buffer_count, ret);
3882 drm_free_large(exec_list);
3883 drm_free_large(exec2_list);
3884 return -EFAULT;
3885 }
3886
3887 for (i = 0; i < args->buffer_count; i++) {
3888 exec2_list[i].handle = exec_list[i].handle;
3889 exec2_list[i].relocation_count = exec_list[i].relocation_count;
3890 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
3891 exec2_list[i].alignment = exec_list[i].alignment;
3892 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003893 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05003894 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
3895 else
3896 exec2_list[i].flags = 0;
3897 }
3898
3899 exec2.buffers_ptr = args->buffers_ptr;
3900 exec2.buffer_count = args->buffer_count;
3901 exec2.batch_start_offset = args->batch_start_offset;
3902 exec2.batch_len = args->batch_len;
3903 exec2.DR1 = args->DR1;
3904 exec2.DR4 = args->DR4;
3905 exec2.num_cliprects = args->num_cliprects;
3906 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08003907 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003908
3909 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
3910 if (!ret) {
3911 /* Copy the new buffer offsets back to the user's exec list. */
3912 for (i = 0; i < args->buffer_count; i++)
3913 exec_list[i].offset = exec2_list[i].offset;
3914 /* ... and back out to userspace */
3915 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3916 (uintptr_t) args->buffers_ptr,
3917 exec_list,
3918 sizeof(*exec_list) * args->buffer_count);
3919 if (ret) {
3920 ret = -EFAULT;
3921 DRM_ERROR("failed to copy %d exec entries "
3922 "back to user (%d)\n",
3923 args->buffer_count, ret);
3924 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003925 }
3926
3927 drm_free_large(exec_list);
3928 drm_free_large(exec2_list);
3929 return ret;
3930}
3931
3932int
3933i915_gem_execbuffer2(struct drm_device *dev, void *data,
3934 struct drm_file *file_priv)
3935{
3936 struct drm_i915_gem_execbuffer2 *args = data;
3937 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
3938 int ret;
3939
3940#if WATCH_EXEC
3941 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3942 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3943#endif
3944
3945 if (args->buffer_count < 1) {
3946 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
3947 return -EINVAL;
3948 }
3949
3950 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
3951 if (exec2_list == NULL) {
3952 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
3953 args->buffer_count);
3954 return -ENOMEM;
3955 }
3956 ret = copy_from_user(exec2_list,
3957 (struct drm_i915_relocation_entry __user *)
3958 (uintptr_t) args->buffers_ptr,
3959 sizeof(*exec2_list) * args->buffer_count);
3960 if (ret != 0) {
3961 DRM_ERROR("copy %d exec entries failed %d\n",
3962 args->buffer_count, ret);
3963 drm_free_large(exec2_list);
3964 return -EFAULT;
3965 }
3966
3967 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
3968 if (!ret) {
3969 /* Copy the new buffer offsets back to the user's exec list. */
3970 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
3971 (uintptr_t) args->buffers_ptr,
3972 exec2_list,
3973 sizeof(*exec2_list) * args->buffer_count);
3974 if (ret) {
3975 ret = -EFAULT;
3976 DRM_ERROR("failed to copy %d exec entries "
3977 "back to user (%d)\n",
3978 args->buffer_count, ret);
3979 }
3980 }
3981
3982 drm_free_large(exec2_list);
3983 return ret;
3984}
3985
Eric Anholt673a3942008-07-30 12:06:12 -07003986int
3987i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
3988{
3989 struct drm_device *dev = obj->dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003990 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003991 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003992 int ret;
3993
Daniel Vetter778c3542010-05-13 11:49:44 +02003994 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01003995 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003996
3997 if (obj_priv->gtt_space != NULL) {
3998 if (alignment == 0)
3999 alignment = i915_gem_get_gtt_alignment(obj);
4000 if (obj_priv->gtt_offset & (alignment - 1)) {
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004001 WARN(obj_priv->pin_count,
4002 "bo is already pinned with incorrect alignment:"
4003 " offset=%x, req.alignment=%x\n",
4004 obj_priv->gtt_offset, alignment);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004005 ret = i915_gem_object_unbind(obj);
4006 if (ret)
4007 return ret;
4008 }
4009 }
4010
Eric Anholt673a3942008-07-30 12:06:12 -07004011 if (obj_priv->gtt_space == NULL) {
4012 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004013 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004014 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004015 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004016
Eric Anholt673a3942008-07-30 12:06:12 -07004017 obj_priv->pin_count++;
4018
4019 /* If the object is not active and not pending a flush,
4020 * remove it from the inactive list
4021 */
4022 if (obj_priv->pin_count == 1) {
Chris Wilson73aa8082010-09-30 11:46:12 +01004023 i915_gem_info_add_pin(dev_priv, obj->size);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004024 if (!obj_priv->active)
4025 list_move_tail(&obj_priv->list,
4026 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004027 }
Eric Anholt673a3942008-07-30 12:06:12 -07004028
Chris Wilson23bc5982010-09-29 16:10:57 +01004029 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004030 return 0;
4031}
4032
4033void
4034i915_gem_object_unpin(struct drm_gem_object *obj)
4035{
4036 struct drm_device *dev = obj->dev;
4037 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004038 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004039
Chris Wilson23bc5982010-09-29 16:10:57 +01004040 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004041 obj_priv->pin_count--;
4042 BUG_ON(obj_priv->pin_count < 0);
4043 BUG_ON(obj_priv->gtt_space == NULL);
4044
4045 /* If the object is no longer pinned, and is
4046 * neither active nor being flushed, then stick it on
4047 * the inactive list
4048 */
4049 if (obj_priv->pin_count == 0) {
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004050 if (!obj_priv->active)
Eric Anholt673a3942008-07-30 12:06:12 -07004051 list_move_tail(&obj_priv->list,
4052 &dev_priv->mm.inactive_list);
Chris Wilson73aa8082010-09-30 11:46:12 +01004053 i915_gem_info_remove_pin(dev_priv, obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07004054 }
Chris Wilson23bc5982010-09-29 16:10:57 +01004055 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004056}
4057
4058int
4059i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4060 struct drm_file *file_priv)
4061{
4062 struct drm_i915_gem_pin *args = data;
4063 struct drm_gem_object *obj;
4064 struct drm_i915_gem_object *obj_priv;
4065 int ret;
4066
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004067 ret = i915_mutex_lock_interruptible(dev);
4068 if (ret)
4069 return ret;
4070
Eric Anholt673a3942008-07-30 12:06:12 -07004071 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4072 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004073 ret = -ENOENT;
4074 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004075 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004076 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004077
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004078 if (obj_priv->madv != I915_MADV_WILLNEED) {
4079 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004080 ret = -EINVAL;
4081 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004082 }
4083
Jesse Barnes79e53942008-11-07 14:24:08 -08004084 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4085 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4086 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004087 ret = -EINVAL;
4088 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004089 }
4090
4091 obj_priv->user_pin_count++;
4092 obj_priv->pin_filp = file_priv;
4093 if (obj_priv->user_pin_count == 1) {
4094 ret = i915_gem_object_pin(obj, args->alignment);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004095 if (ret)
4096 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004097 }
4098
4099 /* XXX - flush the CPU caches for pinned objects
4100 * as the X server doesn't manage domains yet
4101 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004102 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004103 args->offset = obj_priv->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004104out:
Eric Anholt673a3942008-07-30 12:06:12 -07004105 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004106unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004107 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004108 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004109}
4110
4111int
4112i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4113 struct drm_file *file_priv)
4114{
4115 struct drm_i915_gem_pin *args = data;
4116 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004117 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004118 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004119
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004120 ret = i915_mutex_lock_interruptible(dev);
4121 if (ret)
4122 return ret;
4123
Eric Anholt673a3942008-07-30 12:06:12 -07004124 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4125 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004126 ret = -ENOENT;
4127 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004128 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004129 obj_priv = to_intel_bo(obj);
Chris Wilson76c1dec2010-09-25 11:22:51 +01004130
Jesse Barnes79e53942008-11-07 14:24:08 -08004131 if (obj_priv->pin_filp != file_priv) {
4132 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4133 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004134 ret = -EINVAL;
4135 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004136 }
4137 obj_priv->user_pin_count--;
4138 if (obj_priv->user_pin_count == 0) {
4139 obj_priv->pin_filp = NULL;
4140 i915_gem_object_unpin(obj);
4141 }
Eric Anholt673a3942008-07-30 12:06:12 -07004142
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004143out:
Eric Anholt673a3942008-07-30 12:06:12 -07004144 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004145unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004146 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004147 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004148}
4149
4150int
4151i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4152 struct drm_file *file_priv)
4153{
4154 struct drm_i915_gem_busy *args = data;
4155 struct drm_gem_object *obj;
4156 struct drm_i915_gem_object *obj_priv;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004157 int ret;
4158
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004159 ret = i915_mutex_lock_interruptible(dev);
4160 if (ret)
4161 return ret;
4162
Eric Anholt673a3942008-07-30 12:06:12 -07004163 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4164 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004165 ret = -ENOENT;
4166 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004167 }
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004168 obj_priv = to_intel_bo(obj);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004169
Chris Wilson0be555b2010-08-04 15:36:30 +01004170 /* Count all active objects as busy, even if they are currently not used
4171 * by the gpu. Users of this interface expect objects to eventually
4172 * become non-busy without any further actions, therefore emit any
4173 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004174 */
Chris Wilson0be555b2010-08-04 15:36:30 +01004175 args->busy = obj_priv->active;
4176 if (args->busy) {
4177 /* Unconditionally flush objects, even when the gpu still uses this
4178 * object. Userspace calling this function indicates that it wants to
4179 * use this buffer rather sooner than later, so issuing the required
4180 * flush earlier is beneficial.
4181 */
Chris Wilsonc78ec302010-09-20 12:50:23 +01004182 if (obj->write_domain & I915_GEM_GPU_DOMAINS)
4183 i915_gem_flush_ring(dev, file_priv,
Chris Wilson92204342010-09-18 11:02:01 +01004184 obj_priv->ring,
4185 0, obj->write_domain);
Chris Wilson0be555b2010-08-04 15:36:30 +01004186
4187 /* Update the active list for the hardware's current position.
4188 * Otherwise this only updates on a delayed timer or when irqs
4189 * are actually unmasked, and our working set ends up being
4190 * larger than required.
4191 */
4192 i915_gem_retire_requests_ring(dev, obj_priv->ring);
4193
4194 args->busy = obj_priv->active;
4195 }
Eric Anholt673a3942008-07-30 12:06:12 -07004196
4197 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004198unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004199 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004200 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004201}
4202
4203int
4204i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4205 struct drm_file *file_priv)
4206{
4207 return i915_gem_ring_throttle(dev, file_priv);
4208}
4209
Chris Wilson3ef94da2009-09-14 16:50:29 +01004210int
4211i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4212 struct drm_file *file_priv)
4213{
4214 struct drm_i915_gem_madvise *args = data;
4215 struct drm_gem_object *obj;
4216 struct drm_i915_gem_object *obj_priv;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004217 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004218
4219 switch (args->madv) {
4220 case I915_MADV_DONTNEED:
4221 case I915_MADV_WILLNEED:
4222 break;
4223 default:
4224 return -EINVAL;
4225 }
4226
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004227 ret = i915_mutex_lock_interruptible(dev);
4228 if (ret)
4229 return ret;
4230
Chris Wilson3ef94da2009-09-14 16:50:29 +01004231 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4232 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004233 ret = -ENOENT;
4234 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004235 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004236 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004237
4238 if (obj_priv->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004239 ret = -EINVAL;
4240 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004241 }
4242
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004243 if (obj_priv->madv != __I915_MADV_PURGED)
4244 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004245
Chris Wilson2d7ef392009-09-20 23:13:10 +01004246 /* if the object is no longer bound, discard its backing storage */
4247 if (i915_gem_object_is_purgeable(obj_priv) &&
4248 obj_priv->gtt_space == NULL)
4249 i915_gem_object_truncate(obj);
4250
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004251 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4252
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004253out:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004254 drm_gem_object_unreference(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004255unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004256 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004257 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004258}
4259
Daniel Vetterac52bc52010-04-09 19:05:06 +00004260struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4261 size_t size)
4262{
Chris Wilson73aa8082010-09-30 11:46:12 +01004263 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00004264 struct drm_i915_gem_object *obj;
4265
4266 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4267 if (obj == NULL)
4268 return NULL;
4269
4270 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4271 kfree(obj);
4272 return NULL;
4273 }
4274
Chris Wilson73aa8082010-09-30 11:46:12 +01004275 i915_gem_info_add_obj(dev_priv, size);
4276
Daniel Vetterc397b902010-04-09 19:05:07 +00004277 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4278 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4279
4280 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004281 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004282 obj->fence_reg = I915_FENCE_REG_NONE;
4283 INIT_LIST_HEAD(&obj->list);
4284 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004285 obj->madv = I915_MADV_WILLNEED;
4286
Daniel Vetterc397b902010-04-09 19:05:07 +00004287 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004288}
4289
Eric Anholt673a3942008-07-30 12:06:12 -07004290int i915_gem_init_object(struct drm_gem_object *obj)
4291{
Daniel Vetterc397b902010-04-09 19:05:07 +00004292 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004293
Eric Anholt673a3942008-07-30 12:06:12 -07004294 return 0;
4295}
4296
Chris Wilsonbe726152010-07-23 23:18:50 +01004297static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4298{
4299 struct drm_device *dev = obj->dev;
4300 drm_i915_private_t *dev_priv = dev->dev_private;
4301 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4302 int ret;
4303
4304 ret = i915_gem_object_unbind(obj);
4305 if (ret == -ERESTARTSYS) {
4306 list_move(&obj_priv->list,
4307 &dev_priv->mm.deferred_free_list);
4308 return;
4309 }
4310
4311 if (obj_priv->mmap_offset)
4312 i915_gem_free_mmap_offset(obj);
4313
4314 drm_gem_object_release(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +01004315 i915_gem_info_remove_obj(dev_priv, obj->size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004316
4317 kfree(obj_priv->page_cpu_valid);
4318 kfree(obj_priv->bit_17);
4319 kfree(obj_priv);
4320}
4321
Eric Anholt673a3942008-07-30 12:06:12 -07004322void i915_gem_free_object(struct drm_gem_object *obj)
4323{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004324 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004325 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004326
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004327 trace_i915_gem_object_destroy(obj);
4328
Eric Anholt673a3942008-07-30 12:06:12 -07004329 while (obj_priv->pin_count > 0)
4330 i915_gem_object_unpin(obj);
4331
Dave Airlie71acb5e2008-12-30 20:31:46 +10004332 if (obj_priv->phys_obj)
4333 i915_gem_detach_phys_object(dev, obj);
4334
Chris Wilsonbe726152010-07-23 23:18:50 +01004335 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004336}
4337
Jesse Barnes5669fca2009-02-17 15:13:31 -08004338int
Eric Anholt673a3942008-07-30 12:06:12 -07004339i915_gem_idle(struct drm_device *dev)
4340{
4341 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004342 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004343
Keith Packard6dbe2772008-10-14 21:41:13 -07004344 mutex_lock(&dev->struct_mutex);
4345
Chris Wilson87acb0a2010-10-19 10:13:00 +01004346 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004347 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004348 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004349 }
Eric Anholt673a3942008-07-30 12:06:12 -07004350
Chris Wilson29105cc2010-01-07 10:39:13 +00004351 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004352 if (ret) {
4353 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004354 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004355 }
Eric Anholt673a3942008-07-30 12:06:12 -07004356
Chris Wilson29105cc2010-01-07 10:39:13 +00004357 /* Under UMS, be paranoid and evict. */
4358 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01004359 ret = i915_gem_evict_inactive(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004360 if (ret) {
4361 mutex_unlock(&dev->struct_mutex);
4362 return ret;
4363 }
4364 }
4365
4366 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4367 * We need to replace this with a semaphore, or something.
4368 * And not confound mm.suspended!
4369 */
4370 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004371 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004372
4373 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004374 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004375
Keith Packard6dbe2772008-10-14 21:41:13 -07004376 mutex_unlock(&dev->struct_mutex);
4377
Chris Wilson29105cc2010-01-07 10:39:13 +00004378 /* Cancel the retire work handler, which should be idle now. */
4379 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4380
Eric Anholt673a3942008-07-30 12:06:12 -07004381 return 0;
4382}
4383
Jesse Barnese552eb72010-04-21 11:39:23 -07004384/*
4385 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4386 * over cache flushing.
4387 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004388static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004389i915_gem_init_pipe_control(struct drm_device *dev)
4390{
4391 drm_i915_private_t *dev_priv = dev->dev_private;
4392 struct drm_gem_object *obj;
4393 struct drm_i915_gem_object *obj_priv;
4394 int ret;
4395
Eric Anholt34dc4d42010-05-07 14:30:03 -07004396 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004397 if (obj == NULL) {
4398 DRM_ERROR("Failed to allocate seqno page\n");
4399 ret = -ENOMEM;
4400 goto err;
4401 }
4402 obj_priv = to_intel_bo(obj);
4403 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4404
4405 ret = i915_gem_object_pin(obj, 4096);
4406 if (ret)
4407 goto err_unref;
4408
4409 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4410 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4411 if (dev_priv->seqno_page == NULL)
4412 goto err_unpin;
4413
4414 dev_priv->seqno_obj = obj;
4415 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4416
4417 return 0;
4418
4419err_unpin:
4420 i915_gem_object_unpin(obj);
4421err_unref:
4422 drm_gem_object_unreference(obj);
4423err:
4424 return ret;
4425}
4426
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004427
4428static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004429i915_gem_cleanup_pipe_control(struct drm_device *dev)
4430{
4431 drm_i915_private_t *dev_priv = dev->dev_private;
4432 struct drm_gem_object *obj;
4433 struct drm_i915_gem_object *obj_priv;
4434
4435 obj = dev_priv->seqno_obj;
4436 obj_priv = to_intel_bo(obj);
4437 kunmap(obj_priv->pages[0]);
4438 i915_gem_object_unpin(obj);
4439 drm_gem_object_unreference(obj);
4440 dev_priv->seqno_obj = NULL;
4441
4442 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004443}
4444
Eric Anholt673a3942008-07-30 12:06:12 -07004445int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004446i915_gem_init_ringbuffer(struct drm_device *dev)
4447{
4448 drm_i915_private_t *dev_priv = dev->dev_private;
4449 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004450
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004451 if (HAS_PIPE_CONTROL(dev)) {
4452 ret = i915_gem_init_pipe_control(dev);
4453 if (ret)
4454 return ret;
4455 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004456
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004457 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004458 if (ret)
4459 goto cleanup_pipe_control;
4460
4461 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004462 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004463 if (ret)
4464 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004465 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004466
Chris Wilson6f392d5482010-08-07 11:01:22 +01004467 dev_priv->next_seqno = 1;
4468
Chris Wilson68f95ba2010-05-27 13:18:22 +01004469 return 0;
4470
4471cleanup_render_ring:
4472 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
4473cleanup_pipe_control:
4474 if (HAS_PIPE_CONTROL(dev))
4475 i915_gem_cleanup_pipe_control(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004476 return ret;
4477}
4478
4479void
4480i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4481{
4482 drm_i915_private_t *dev_priv = dev->dev_private;
4483
4484 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Chris Wilson87acb0a2010-10-19 10:13:00 +01004485 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004486 if (HAS_PIPE_CONTROL(dev))
4487 i915_gem_cleanup_pipe_control(dev);
4488}
4489
4490int
Eric Anholt673a3942008-07-30 12:06:12 -07004491i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4492 struct drm_file *file_priv)
4493{
4494 drm_i915_private_t *dev_priv = dev->dev_private;
4495 int ret;
4496
Jesse Barnes79e53942008-11-07 14:24:08 -08004497 if (drm_core_check_feature(dev, DRIVER_MODESET))
4498 return 0;
4499
Ben Gamariba1234d2009-09-14 17:48:47 -04004500 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004501 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004502 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004503 }
4504
Eric Anholt673a3942008-07-30 12:06:12 -07004505 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004506 dev_priv->mm.suspended = 0;
4507
4508 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004509 if (ret != 0) {
4510 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004511 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004512 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004513
Zou Nan hai852835f2010-05-21 09:08:56 +08004514 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Chris Wilson87acb0a2010-10-19 10:13:00 +01004515 BUG_ON(!list_empty(&dev_priv->bsd_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004516 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4517 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004518 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Chris Wilson87acb0a2010-10-19 10:13:00 +01004519 BUG_ON(!list_empty(&dev_priv->bsd_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004520 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004521
Chris Wilson5f353082010-06-07 14:03:03 +01004522 ret = drm_irq_install(dev);
4523 if (ret)
4524 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004525
Eric Anholt673a3942008-07-30 12:06:12 -07004526 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004527
4528cleanup_ringbuffer:
4529 mutex_lock(&dev->struct_mutex);
4530 i915_gem_cleanup_ringbuffer(dev);
4531 dev_priv->mm.suspended = 1;
4532 mutex_unlock(&dev->struct_mutex);
4533
4534 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004535}
4536
4537int
4538i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4539 struct drm_file *file_priv)
4540{
Jesse Barnes79e53942008-11-07 14:24:08 -08004541 if (drm_core_check_feature(dev, DRIVER_MODESET))
4542 return 0;
4543
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004544 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004545 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004546}
4547
4548void
4549i915_gem_lastclose(struct drm_device *dev)
4550{
4551 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004552
Eric Anholte806b492009-01-22 09:56:58 -08004553 if (drm_core_check_feature(dev, DRIVER_MODESET))
4554 return;
4555
Keith Packard6dbe2772008-10-14 21:41:13 -07004556 ret = i915_gem_idle(dev);
4557 if (ret)
4558 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004559}
4560
4561void
4562i915_gem_load(struct drm_device *dev)
4563{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004564 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004565 drm_i915_private_t *dev_priv = dev->dev_private;
4566
Eric Anholt673a3942008-07-30 12:06:12 -07004567 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01004568 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004569 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004570 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004571 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004572 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Zou Nan hai852835f2010-05-21 09:08:56 +08004573 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4574 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
Chris Wilson87acb0a2010-10-19 10:13:00 +01004575 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4576 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004577 for (i = 0; i < 16; i++)
4578 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004579 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4580 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004581 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004582 spin_lock(&shrink_list_lock);
4583 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4584 spin_unlock(&shrink_list_lock);
4585
Dave Airlie94400122010-07-20 13:15:31 +10004586 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4587 if (IS_GEN3(dev)) {
4588 u32 tmp = I915_READ(MI_ARB_STATE);
4589 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4590 /* arb state is a masked write, so set bit + bit in mask */
4591 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4592 I915_WRITE(MI_ARB_STATE, tmp);
4593 }
4594 }
4595
Jesse Barnesde151cf2008-11-12 10:03:55 -08004596 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004597 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4598 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004599
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004600 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004601 dev_priv->num_fence_regs = 16;
4602 else
4603 dev_priv->num_fence_regs = 8;
4604
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004605 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004606 switch (INTEL_INFO(dev)->gen) {
4607 case 6:
4608 for (i = 0; i < 16; i++)
4609 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4610 break;
4611 case 5:
4612 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004613 for (i = 0; i < 16; i++)
4614 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004615 break;
4616 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004617 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4618 for (i = 0; i < 8; i++)
4619 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004620 case 2:
4621 for (i = 0; i < 8; i++)
4622 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4623 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004624 }
Eric Anholt673a3942008-07-30 12:06:12 -07004625 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004626 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004627}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004628
4629/*
4630 * Create a physically contiguous memory object for this object
4631 * e.g. for cursor + overlay regs
4632 */
Chris Wilson995b6762010-08-20 13:23:26 +01004633static int i915_gem_init_phys_object(struct drm_device *dev,
4634 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004635{
4636 drm_i915_private_t *dev_priv = dev->dev_private;
4637 struct drm_i915_gem_phys_object *phys_obj;
4638 int ret;
4639
4640 if (dev_priv->mm.phys_objs[id - 1] || !size)
4641 return 0;
4642
Eric Anholt9a298b22009-03-24 12:23:04 -07004643 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004644 if (!phys_obj)
4645 return -ENOMEM;
4646
4647 phys_obj->id = id;
4648
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004649 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004650 if (!phys_obj->handle) {
4651 ret = -ENOMEM;
4652 goto kfree_obj;
4653 }
4654#ifdef CONFIG_X86
4655 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4656#endif
4657
4658 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4659
4660 return 0;
4661kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004662 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004663 return ret;
4664}
4665
Chris Wilson995b6762010-08-20 13:23:26 +01004666static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004667{
4668 drm_i915_private_t *dev_priv = dev->dev_private;
4669 struct drm_i915_gem_phys_object *phys_obj;
4670
4671 if (!dev_priv->mm.phys_objs[id - 1])
4672 return;
4673
4674 phys_obj = dev_priv->mm.phys_objs[id - 1];
4675 if (phys_obj->cur_obj) {
4676 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4677 }
4678
4679#ifdef CONFIG_X86
4680 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4681#endif
4682 drm_pci_free(dev, phys_obj->handle);
4683 kfree(phys_obj);
4684 dev_priv->mm.phys_objs[id - 1] = NULL;
4685}
4686
4687void i915_gem_free_all_phys_object(struct drm_device *dev)
4688{
4689 int i;
4690
Dave Airlie260883c2009-01-22 17:58:49 +10004691 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004692 i915_gem_free_phys_object(dev, i);
4693}
4694
4695void i915_gem_detach_phys_object(struct drm_device *dev,
4696 struct drm_gem_object *obj)
4697{
4698 struct drm_i915_gem_object *obj_priv;
4699 int i;
4700 int ret;
4701 int page_count;
4702
Daniel Vetter23010e42010-03-08 13:35:02 +01004703 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004704 if (!obj_priv->phys_obj)
4705 return;
4706
Chris Wilson4bdadb92010-01-27 13:36:32 +00004707 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004708 if (ret)
4709 goto out;
4710
4711 page_count = obj->size / PAGE_SIZE;
4712
4713 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004714 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004715 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4716
4717 memcpy(dst, src, PAGE_SIZE);
4718 kunmap_atomic(dst, KM_USER0);
4719 }
Eric Anholt856fa192009-03-19 14:10:50 -07004720 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004721 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004722
4723 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004724out:
4725 obj_priv->phys_obj->cur_obj = NULL;
4726 obj_priv->phys_obj = NULL;
4727}
4728
4729int
4730i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004731 struct drm_gem_object *obj,
4732 int id,
4733 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004734{
4735 drm_i915_private_t *dev_priv = dev->dev_private;
4736 struct drm_i915_gem_object *obj_priv;
4737 int ret = 0;
4738 int page_count;
4739 int i;
4740
4741 if (id > I915_MAX_PHYS_OBJECT)
4742 return -EINVAL;
4743
Daniel Vetter23010e42010-03-08 13:35:02 +01004744 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004745
4746 if (obj_priv->phys_obj) {
4747 if (obj_priv->phys_obj->id == id)
4748 return 0;
4749 i915_gem_detach_phys_object(dev, obj);
4750 }
4751
Dave Airlie71acb5e2008-12-30 20:31:46 +10004752 /* create a new object */
4753 if (!dev_priv->mm.phys_objs[id - 1]) {
4754 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004755 obj->size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004756 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004757 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004758 goto out;
4759 }
4760 }
4761
4762 /* bind to the object */
4763 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4764 obj_priv->phys_obj->cur_obj = obj;
4765
Chris Wilson4bdadb92010-01-27 13:36:32 +00004766 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004767 if (ret) {
4768 DRM_ERROR("failed to get page list\n");
4769 goto out;
4770 }
4771
4772 page_count = obj->size / PAGE_SIZE;
4773
4774 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004775 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004776 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4777
4778 memcpy(dst, src, PAGE_SIZE);
4779 kunmap_atomic(src, KM_USER0);
4780 }
4781
Chris Wilsond78b47b2009-06-17 21:52:49 +01004782 i915_gem_object_put_pages(obj);
4783
Dave Airlie71acb5e2008-12-30 20:31:46 +10004784 return 0;
4785out:
4786 return ret;
4787}
4788
4789static int
4790i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4791 struct drm_i915_gem_pwrite *args,
4792 struct drm_file *file_priv)
4793{
Daniel Vetter23010e42010-03-08 13:35:02 +01004794 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004795 void *obj_addr;
4796 int ret;
4797 char __user *user_data;
4798
4799 user_data = (char __user *) (uintptr_t) args->data_ptr;
4800 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4801
Zhao Yakui44d98a62009-10-09 11:39:40 +08004802 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004803 ret = copy_from_user(obj_addr, user_data, args->size);
4804 if (ret)
4805 return -EFAULT;
4806
4807 drm_agp_chipset_flush(dev);
4808 return 0;
4809}
Eric Anholtb9624422009-06-03 07:27:35 +00004810
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004811void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004812{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004813 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004814
4815 /* Clean up our request list when the client is going away, so that
4816 * later retire_requests won't dereference our soon-to-be-gone
4817 * file_priv.
4818 */
Chris Wilson1c255952010-09-26 11:03:27 +01004819 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004820 while (!list_empty(&file_priv->mm.request_list)) {
4821 struct drm_i915_gem_request *request;
4822
4823 request = list_first_entry(&file_priv->mm.request_list,
4824 struct drm_i915_gem_request,
4825 client_list);
4826 list_del(&request->client_list);
4827 request->file_priv = NULL;
4828 }
Chris Wilson1c255952010-09-26 11:03:27 +01004829 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004830}
Chris Wilson31169712009-09-14 16:50:28 +01004831
Chris Wilson31169712009-09-14 16:50:28 +01004832static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004833i915_gpu_is_active(struct drm_device *dev)
4834{
4835 drm_i915_private_t *dev_priv = dev->dev_private;
4836 int lists_empty;
4837
Chris Wilson1637ef42010-04-20 17:10:35 +01004838 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson87acb0a2010-10-19 10:13:00 +01004839 list_empty(&dev_priv->render_ring.active_list) &&
4840 list_empty(&dev_priv->bsd_ring.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004841
4842 return !lists_empty;
4843}
4844
4845static int
Dave Chinner7f8275d2010-07-19 14:56:17 +10004846i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01004847{
4848 drm_i915_private_t *dev_priv, *next_dev;
4849 struct drm_i915_gem_object *obj_priv, *next_obj;
4850 int cnt = 0;
4851 int would_deadlock = 1;
4852
4853 /* "fast-path" to count number of available objects */
4854 if (nr_to_scan == 0) {
4855 spin_lock(&shrink_list_lock);
4856 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4857 struct drm_device *dev = dev_priv->dev;
4858
4859 if (mutex_trylock(&dev->struct_mutex)) {
4860 list_for_each_entry(obj_priv,
4861 &dev_priv->mm.inactive_list,
4862 list)
4863 cnt++;
4864 mutex_unlock(&dev->struct_mutex);
4865 }
4866 }
4867 spin_unlock(&shrink_list_lock);
4868
4869 return (cnt / 100) * sysctl_vfs_cache_pressure;
4870 }
4871
4872 spin_lock(&shrink_list_lock);
4873
Chris Wilson1637ef42010-04-20 17:10:35 +01004874rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004875 /* first scan for clean buffers */
4876 list_for_each_entry_safe(dev_priv, next_dev,
4877 &shrink_list, mm.shrink_list) {
4878 struct drm_device *dev = dev_priv->dev;
4879
4880 if (! mutex_trylock(&dev->struct_mutex))
4881 continue;
4882
4883 spin_unlock(&shrink_list_lock);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01004884 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004885
Chris Wilson31169712009-09-14 16:50:28 +01004886 list_for_each_entry_safe(obj_priv, next_obj,
4887 &dev_priv->mm.inactive_list,
4888 list) {
4889 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004890 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004891 if (--nr_to_scan <= 0)
4892 break;
4893 }
4894 }
4895
4896 spin_lock(&shrink_list_lock);
4897 mutex_unlock(&dev->struct_mutex);
4898
Chris Wilson963b4832009-09-20 23:03:54 +01004899 would_deadlock = 0;
4900
Chris Wilson31169712009-09-14 16:50:28 +01004901 if (nr_to_scan <= 0)
4902 break;
4903 }
4904
4905 /* second pass, evict/count anything still on the inactive list */
4906 list_for_each_entry_safe(dev_priv, next_dev,
4907 &shrink_list, mm.shrink_list) {
4908 struct drm_device *dev = dev_priv->dev;
4909
4910 if (! mutex_trylock(&dev->struct_mutex))
4911 continue;
4912
4913 spin_unlock(&shrink_list_lock);
4914
4915 list_for_each_entry_safe(obj_priv, next_obj,
4916 &dev_priv->mm.inactive_list,
4917 list) {
4918 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00004919 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01004920 nr_to_scan--;
4921 } else
4922 cnt++;
4923 }
4924
4925 spin_lock(&shrink_list_lock);
4926 mutex_unlock(&dev->struct_mutex);
4927
4928 would_deadlock = 0;
4929 }
4930
Chris Wilson1637ef42010-04-20 17:10:35 +01004931 if (nr_to_scan) {
4932 int active = 0;
4933
4934 /*
4935 * We are desperate for pages, so as a last resort, wait
4936 * for the GPU to finish and discard whatever we can.
4937 * This has a dramatic impact to reduce the number of
4938 * OOM-killer events whilst running the GPU aggressively.
4939 */
4940 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4941 struct drm_device *dev = dev_priv->dev;
4942
4943 if (!mutex_trylock(&dev->struct_mutex))
4944 continue;
4945
4946 spin_unlock(&shrink_list_lock);
4947
4948 if (i915_gpu_is_active(dev)) {
4949 i915_gpu_idle(dev);
4950 active++;
4951 }
4952
4953 spin_lock(&shrink_list_lock);
4954 mutex_unlock(&dev->struct_mutex);
4955 }
4956
4957 if (active)
4958 goto rescan;
4959 }
4960
Chris Wilson31169712009-09-14 16:50:28 +01004961 spin_unlock(&shrink_list_lock);
4962
4963 if (would_deadlock)
4964 return -1;
4965 else if (cnt > 0)
4966 return (cnt / 100) * sysctl_vfs_cache_pressure;
4967 else
4968 return 0;
4969}
4970
4971static struct shrinker shrinker = {
4972 .shrink = i915_gem_shrink,
4973 .seeks = DEFAULT_SEEKS,
4974};
4975
4976__init void
4977i915_gem_shrinker_init(void)
4978{
4979 register_shrinker(&shrinker);
4980}
4981
4982__exit void
4983i915_gem_shrinker_exit(void)
4984{
4985 unregister_shrinker(&shrinker);
4986}