blob: f1366cf4e6a9304e4c78798c5405452a5ed0901c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01002 * Driver for Motorola/Freescale IMX serial ports
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01004 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01006 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
21#define SUPPORT_SYSRQ
22#endif
23
24#include <linux/module.h>
25#include <linux/ioport.h>
26#include <linux/init.h>
27#include <linux/console.h>
28#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010029#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/tty.h>
31#include <linux/tty_flip.h>
32#include <linux/serial_core.h>
33#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020034#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010035#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010036#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080038#include <linux/of.h>
39#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053040#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020044#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080045#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Sascha Hauerff4bfb22007-04-26 08:26:13 +010047/* Register definitions */
48#define URXD0 0x0 /* Receiver Register */
49#define URTX0 0x40 /* Transmitter Register */
50#define UCR1 0x80 /* Control Register 1 */
51#define UCR2 0x84 /* Control Register 2 */
52#define UCR3 0x88 /* Control Register 3 */
53#define UCR4 0x8c /* Control Register 4 */
54#define UFCR 0x90 /* FIFO Control Register */
55#define USR1 0x94 /* Status Register 1 */
56#define USR2 0x98 /* Status Register 2 */
57#define UESC 0x9c /* Escape Character Register */
58#define UTIM 0xa0 /* Escape Timer Register */
59#define UBIR 0xa4 /* BRM Incremental Register */
60#define UBMR 0xa8 /* BRM Modulator Register */
61#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080062#define IMX21_ONEMS 0xb0 /* One Millisecond register */
63#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
64#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010065
66/* UART Control Register Bit Fields.*/
Jiada Wang55d86932014-12-09 18:11:22 +090067#define URXD_DUMMY_READ (1<<16)
Sachin Kamat82313e62013-01-07 10:25:02 +053068#define URXD_CHARRDY (1<<15)
69#define URXD_ERR (1<<14)
70#define URXD_OVRRUN (1<<13)
71#define URXD_FRMERR (1<<12)
72#define URXD_BRK (1<<11)
73#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010074#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053075#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
76#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
77#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
78#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080079#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053080#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
81#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
82#define UCR1_IREN (1<<7) /* Infrared interface enable */
83#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
84#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
85#define UCR1_SNDBRK (1<<4) /* Send break */
86#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
87#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080088#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053089#define UCR1_DOZE (1<<1) /* Doze */
90#define UCR1_UARTEN (1<<0) /* UART enabled */
91#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
92#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
93#define UCR2_CTSC (1<<13) /* CTS pin control */
94#define UCR2_CTS (1<<12) /* Clear to send */
95#define UCR2_ESCEN (1<<11) /* Escape enable */
96#define UCR2_PREN (1<<8) /* Parity enable */
97#define UCR2_PROE (1<<7) /* Parity odd/even */
98#define UCR2_STPB (1<<6) /* Stop */
99#define UCR2_WS (1<<5) /* Word size */
100#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
101#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
102#define UCR2_TXEN (1<<2) /* Transmitter enabled */
103#define UCR2_RXEN (1<<1) /* Receiver enabled */
104#define UCR2_SRST (1<<0) /* SW reset */
105#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
106#define UCR3_PARERREN (1<<12) /* Parity enable */
107#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
108#define UCR3_DSR (1<<10) /* Data set ready */
109#define UCR3_DCD (1<<9) /* Data carrier detect */
110#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300111#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530112#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
113#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
114#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
115#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
116#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
117#define UCR3_BPEN (1<<0) /* Preset registers enable */
118#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
119#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
120#define UCR4_INVR (1<<9) /* Inverted infrared reception */
121#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
122#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
123#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800124#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530125#define UCR4_IRSC (1<<5) /* IR special case */
126#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
127#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
128#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
129#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
130#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
131#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
132#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
133#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
134#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
135#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
136#define USR1_RTSS (1<<14) /* RTS pin status */
137#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
138#define USR1_RTSD (1<<12) /* RTS delta */
139#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
140#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
141#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
Lucas Stach86a04ba2015-09-04 17:52:38 +0200142#define USR1_AGTIM (1<<8) /* Ageing timer interrupt flag */
Sachin Kamat82313e62013-01-07 10:25:02 +0530143#define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
144#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
145#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
146#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
147#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
148#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
149#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
150#define USR2_IDLE (1<<12) /* Idle condition */
151#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
152#define USR2_WAKE (1<<7) /* Wake */
153#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
154#define USR2_TXDC (1<<3) /* Transmitter complete */
155#define USR2_BRCD (1<<2) /* Break condition */
156#define USR2_ORE (1<<1) /* Overrun error */
157#define USR2_RDR (1<<0) /* Recv data ready */
158#define UTS_FRCPERR (1<<13) /* Force parity error */
159#define UTS_LOOP (1<<12) /* Loop tx and rx */
160#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
161#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
162#define UTS_TXFULL (1<<4) /* TxFIFO full */
163#define UTS_RXFULL (1<<3) /* RxFIFO full */
164#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530167#define SERIAL_IMX_MAJOR 207
168#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200169#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 * This determines how often we check the modem status signals
173 * for any change. They generally aren't connected to an IRQ
174 * so we have to poll them. We also check immediately before
175 * filling the TX fifo incase CTS has been dropped.
176 */
177#define MCTRL_TIMEOUT (250*HZ/1000)
178
179#define DRIVER_NAME "IMX-uart"
180
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200181#define UART_NR 8
182
Uwe Kleine-Königf95661b2015-02-24 11:17:09 +0100183/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
Shawn Guofe6b5402011-06-25 02:04:33 +0800184enum imx_uart_type {
185 IMX1_UART,
186 IMX21_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800187 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800188};
189
190/* device type dependent stuff */
191struct imx_uart_data {
192 unsigned uts_reg;
193 enum imx_uart_type devtype;
194};
195
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196struct imx_port {
197 struct uart_port port;
198 struct timer_list timer;
199 unsigned int old_status;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100200 unsigned int have_rtscts:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800201 unsigned int dte_mode:1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100202 unsigned int irda_inv_rx:1;
203 unsigned int irda_inv_tx:1;
204 unsigned short trcv_delay; /* transceiver delay */
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100205 struct clk *clk_ipg;
206 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200207 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800208
209 /* DMA fields */
210 unsigned int dma_is_inited:1;
211 unsigned int dma_is_enabled:1;
212 unsigned int dma_is_rxing:1;
213 unsigned int dma_is_txing:1;
214 struct dma_chan *dma_chan_rx, *dma_chan_tx;
215 struct scatterlist rx_sgl, tx_sgl[2];
216 void *rx_buf;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800217 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800218 unsigned int dma_tx_nents;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700219 wait_queue_head_t dma_wait;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -0500220 unsigned int saved_reg[10];
Eduardo Valentinc868cbb2015-08-11 10:21:23 -0700221 bool context_saved;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222};
223
Dirk Behme0ad5a812011-12-22 09:57:52 +0100224struct imx_port_ucrs {
225 unsigned int ucr1;
226 unsigned int ucr2;
227 unsigned int ucr3;
228};
229
Shawn Guofe6b5402011-06-25 02:04:33 +0800230static struct imx_uart_data imx_uart_devdata[] = {
231 [IMX1_UART] = {
232 .uts_reg = IMX1_UTS,
233 .devtype = IMX1_UART,
234 },
235 [IMX21_UART] = {
236 .uts_reg = IMX21_UTS,
237 .devtype = IMX21_UART,
238 },
Huang Shijiea496e622013-07-08 17:14:17 +0800239 [IMX6Q_UART] = {
240 .uts_reg = IMX21_UTS,
241 .devtype = IMX6Q_UART,
242 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800243};
244
Krzysztof Kozlowski31ada042015-05-02 00:40:02 +0900245static const struct platform_device_id imx_uart_devtype[] = {
Shawn Guofe6b5402011-06-25 02:04:33 +0800246 {
247 .name = "imx1-uart",
248 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
249 }, {
250 .name = "imx21-uart",
251 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
252 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800253 .name = "imx6q-uart",
254 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
255 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800256 /* sentinel */
257 }
258};
259MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
260
Sanjeev Sharmaad3d4fd2015-02-03 16:16:06 +0530261static const struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800262 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800263 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
264 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
265 { /* sentinel */ }
266};
267MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
268
Shawn Guofe6b5402011-06-25 02:04:33 +0800269static inline unsigned uts_reg(struct imx_port *sport)
270{
271 return sport->devdata->uts_reg;
272}
273
274static inline int is_imx1_uart(struct imx_port *sport)
275{
276 return sport->devdata->devtype == IMX1_UART;
277}
278
279static inline int is_imx21_uart(struct imx_port *sport)
280{
281 return sport->devdata->devtype == IMX21_UART;
282}
283
Huang Shijiea496e622013-07-08 17:14:17 +0800284static inline int is_imx6q_uart(struct imx_port *sport)
285{
286 return sport->devdata->devtype == IMX6Q_UART;
287}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200289 * Save and restore functions for UCR1, UCR2 and UCR3 registers
290 */
Fabio Estevam93d94b32014-11-12 15:55:07 -0200291#if defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200292static void imx_port_ucrs_save(struct uart_port *port,
293 struct imx_port_ucrs *ucr)
294{
295 /* save control registers */
296 ucr->ucr1 = readl(port->membase + UCR1);
297 ucr->ucr2 = readl(port->membase + UCR2);
298 ucr->ucr3 = readl(port->membase + UCR3);
299}
300
301static void imx_port_ucrs_restore(struct uart_port *port,
302 struct imx_port_ucrs *ucr)
303{
304 /* restore control registers */
305 writel(ucr->ucr1, port->membase + UCR1);
306 writel(ucr->ucr2, port->membase + UCR2);
307 writel(ucr->ucr3, port->membase + UCR3);
308}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300309#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200310
311/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 * Handle any change of modem status signal since we were last called.
313 */
314static void imx_mctrl_check(struct imx_port *sport)
315{
316 unsigned int status, changed;
317
318 status = sport->port.ops->get_mctrl(&sport->port);
319 changed = status ^ sport->old_status;
320
321 if (changed == 0)
322 return;
323
324 sport->old_status = status;
325
326 if (changed & TIOCM_RI)
327 sport->port.icount.rng++;
328 if (changed & TIOCM_DSR)
329 sport->port.icount.dsr++;
330 if (changed & TIOCM_CAR)
331 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
332 if (changed & TIOCM_CTS)
333 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
334
Alan Coxbdc04e32009-09-19 13:13:31 -0700335 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336}
337
338/*
339 * This is our per-port timeout handler, for checking the
340 * modem status signals.
341 */
342static void imx_timeout(unsigned long data)
343{
344 struct imx_port *sport = (struct imx_port *)data;
345 unsigned long flags;
346
Alan Coxebd2c8f2009-09-19 13:13:28 -0700347 if (sport->port.state) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 spin_lock_irqsave(&sport->port.lock, flags);
349 imx_mctrl_check(sport);
350 spin_unlock_irqrestore(&sport->port.lock, flags);
351
352 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
353 }
354}
355
356/*
357 * interrupts disabled on entry
358 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100359static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360{
361 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100362 unsigned long temp;
363
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700364 /*
365 * We are maybe in the SMP context, so if the DMA TX thread is running
366 * on other cpu, we have to wait for it to finish.
367 */
368 if (sport->dma_is_enabled && sport->dma_is_txing)
369 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800370
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100371 temp = readl(port->membase + UCR1);
372 writel(temp & ~UCR1_TXMPTYEN, port->membase + UCR1);
373
374 /* in rs485 mode disable transmitter if shifter is empty */
375 if (port->rs485.flags & SER_RS485_ENABLED &&
376 readl(port->membase + USR2) & USR2_TXDC) {
377 temp = readl(port->membase + UCR2);
378 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
379 temp &= ~UCR2_CTS;
380 else
381 temp |= UCR2_CTS;
382 writel(temp, port->membase + UCR2);
383
384 temp = readl(port->membase + UCR4);
385 temp &= ~UCR4_TCEN;
386 writel(temp, port->membase + UCR4);
387 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388}
389
390/*
391 * interrupts disabled on entry
392 */
393static void imx_stop_rx(struct uart_port *port)
394{
395 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100396 unsigned long temp;
397
Huang Shijie45564a62014-09-19 15:33:12 +0800398 if (sport->dma_is_enabled && sport->dma_is_rxing) {
399 if (sport->port.suspended) {
400 dmaengine_terminate_all(sport->dma_chan_rx);
401 sport->dma_is_rxing = 0;
402 } else {
403 return;
404 }
405 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800406
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100407 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530408 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Huang Shijie85878392014-05-23 12:32:54 +0800409
410 /* disable the `Receiver Ready Interrrupt` */
411 temp = readl(sport->port.membase + UCR1);
412 writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413}
414
415/*
416 * Set the modem control timer to fire immediately.
417 */
418static void imx_enable_ms(struct uart_port *port)
419{
420 struct imx_port *sport = (struct imx_port *)port;
421
422 mod_timer(&sport->timer, jiffies);
423}
424
Jiada Wang91a1a902014-12-09 18:11:36 +0900425static void imx_dma_tx(struct imx_port *sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426static inline void imx_transmit_buffer(struct imx_port *sport)
427{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700428 struct circ_buf *xmit = &sport->port.state->xmit;
Jiada Wang91a1a902014-12-09 18:11:36 +0900429 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400431 if (sport->port.x_char) {
432 /* Send next char */
433 writel(sport->port.x_char, sport->port.membase + URTX0);
Jiada Wang7e2fb5a2014-12-09 18:11:35 +0900434 sport->port.icount.tx++;
435 sport->port.x_char = 0;
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400436 return;
437 }
438
439 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
440 imx_stop_tx(&sport->port);
441 return;
442 }
443
Jiada Wang91a1a902014-12-09 18:11:36 +0900444 if (sport->dma_is_enabled) {
445 /*
446 * We've just sent a X-char Ensure the TX DMA is enabled
447 * and the TX IRQ is disabled.
448 **/
449 temp = readl(sport->port.membase + UCR1);
450 temp &= ~UCR1_TXMPTYEN;
451 if (sport->dma_is_txing) {
452 temp |= UCR1_TDMAEN;
453 writel(temp, sport->port.membase + UCR1);
454 } else {
455 writel(temp, sport->port.membase + UCR1);
456 imx_dma_tx(sport);
457 }
458 }
459
Volker Ernst4e4e6602010-10-13 11:03:57 +0200460 while (!uart_circ_empty(xmit) &&
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400461 !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 /* send xmit->buf[xmit->tail]
463 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100464 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100465 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800467 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
Fabian Godehardt977757312009-06-11 14:37:19 +0100469 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
470 uart_write_wakeup(&sport->port);
471
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100473 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474}
475
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800476static void dma_tx_callback(void *data)
477{
478 struct imx_port *sport = data;
479 struct scatterlist *sgl = &sport->tx_sgl[0];
480 struct circ_buf *xmit = &sport->port.state->xmit;
481 unsigned long flags;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900482 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800483
Dirk Behme42f752b2014-12-09 18:11:28 +0900484 spin_lock_irqsave(&sport->port.lock, flags);
485
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800486 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
487
Dirk Behmea2c718c2014-12-09 18:11:31 +0900488 temp = readl(sport->port.membase + UCR1);
489 temp &= ~UCR1_TDMAEN;
490 writel(temp, sport->port.membase + UCR1);
491
Dirk Behme42f752b2014-12-09 18:11:28 +0900492 /* update the stat */
493 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
494 sport->port.icount.tx += sport->tx_bytes;
495
496 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
497
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800498 sport->dma_is_txing = 0;
499
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800500 spin_unlock_irqrestore(&sport->port.lock, flags);
501
Jiada Wangd64b8602014-12-09 18:11:29 +0900502 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
503 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700504
505 if (waitqueue_active(&sport->dma_wait)) {
506 wake_up(&sport->dma_wait);
507 dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
508 return;
509 }
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900510
511 spin_lock_irqsave(&sport->port.lock, flags);
512 if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
513 imx_dma_tx(sport);
514 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800515}
516
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800517static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800518{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800519 struct circ_buf *xmit = &sport->port.state->xmit;
520 struct scatterlist *sgl = sport->tx_sgl;
521 struct dma_async_tx_descriptor *desc;
522 struct dma_chan *chan = sport->dma_chan_tx;
523 struct device *dev = sport->port.dev;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900524 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800525 int ret;
526
Dirk Behme42f752b2014-12-09 18:11:28 +0900527 if (sport->dma_is_txing)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800528 return;
529
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800530 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800531
Dirk Behme7942f852014-12-09 18:11:25 +0900532 if (xmit->tail < xmit->head) {
533 sport->dma_tx_nents = 1;
534 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
535 } else {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800536 sport->dma_tx_nents = 2;
537 sg_init_table(sgl, 2);
538 sg_set_buf(sgl, xmit->buf + xmit->tail,
539 UART_XMIT_SIZE - xmit->tail);
540 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800541 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800542
543 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
544 if (ret == 0) {
545 dev_err(dev, "DMA mapping error for TX.\n");
546 return;
547 }
548 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
549 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
550 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900551 dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
552 DMA_TO_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800553 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
554 return;
555 }
556 desc->callback = dma_tx_callback;
557 desc->callback_param = sport;
558
559 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
560 uart_circ_chars_pending(xmit));
Dirk Behmea2c718c2014-12-09 18:11:31 +0900561
562 temp = readl(sport->port.membase + UCR1);
563 temp |= UCR1_TDMAEN;
564 writel(temp, sport->port.membase + UCR1);
565
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800566 /* fire it */
567 sport->dma_is_txing = 1;
568 dmaengine_submit(desc);
569 dma_async_issue_pending(chan);
570 return;
571}
572
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573/*
574 * interrupts disabled on entry
575 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100576static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577{
578 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100579 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100581 if (port->rs485.flags & SER_RS485_ENABLED) {
582 /* enable transmitter and shifter empty irq */
583 temp = readl(port->membase + UCR2);
584 if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
585 temp &= ~UCR2_CTS;
586 else
587 temp |= UCR2_CTS;
588 writel(temp, port->membase + UCR2);
589
590 temp = readl(port->membase + UCR4);
591 temp |= UCR4_TCEN;
592 writel(temp, port->membase + UCR4);
593 }
594
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800595 if (!sport->dma_is_enabled) {
596 temp = readl(sport->port.membase + UCR1);
597 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
598 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800600 if (sport->dma_is_enabled) {
Jiada Wang91a1a902014-12-09 18:11:36 +0900601 if (sport->port.x_char) {
602 /* We have X-char to send, so enable TX IRQ and
603 * disable TX DMA to let TX interrupt to send X-char */
604 temp = readl(sport->port.membase + UCR1);
605 temp &= ~UCR1_TDMAEN;
606 temp |= UCR1_TXMPTYEN;
607 writel(temp, sport->port.membase + UCR1);
608 return;
609 }
610
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400611 if (!uart_circ_empty(&port->state->xmit) &&
612 !uart_tx_stopped(port))
613 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800614 return;
615 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616}
617
David Howells7d12e782006-10-05 14:55:46 +0100618static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100619{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800620 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200621 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100622 unsigned long flags;
623
624 spin_lock_irqsave(&sport->port.lock, flags);
625
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100626 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200627 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100628 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700629 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100630
631 spin_unlock_irqrestore(&sport->port.lock, flags);
632 return IRQ_HANDLED;
633}
634
David Howells7d12e782006-10-05 14:55:46 +0100635static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800637 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 unsigned long flags;
639
Sachin Kamat82313e62013-01-07 10:25:02 +0530640 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 imx_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530642 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 return IRQ_HANDLED;
644}
645
David Howells7d12e782006-10-05 14:55:46 +0100646static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647{
648 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530649 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100650 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100651 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652
Sachin Kamat82313e62013-01-07 10:25:02 +0530653 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100655 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 flg = TTY_NORMAL;
657 sport->port.icount.rx++;
658
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100659 rx = readl(sport->port.membase + URXD0);
660
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100661 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100662 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100663 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100664 if (uart_handle_break(&sport->port))
665 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 }
667
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100668 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100669 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
Hui Wang019dc9e2011-08-24 17:41:47 +0800671 if (unlikely(rx & URXD_ERR)) {
672 if (rx & URXD_BRK)
673 sport->port.icount.brk++;
674 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100675 sport->port.icount.parity++;
676 else if (rx & URXD_FRMERR)
677 sport->port.icount.frame++;
678 if (rx & URXD_OVRRUN)
679 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Sascha Hauer864eeed2008-04-17 08:39:22 +0100681 if (rx & sport->port.ignore_status_mask) {
682 if (++ignored > 100)
683 goto out;
684 continue;
685 }
686
Eric Nelson8d267fd2014-12-18 12:37:13 -0700687 rx &= (sport->port.read_status_mask | 0xFF);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100688
Hui Wang019dc9e2011-08-24 17:41:47 +0800689 if (rx & URXD_BRK)
690 flg = TTY_BREAK;
691 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100692 flg = TTY_PARITY;
693 else if (rx & URXD_FRMERR)
694 flg = TTY_FRAME;
695 if (rx & URXD_OVRRUN)
696 flg = TTY_OVERRUN;
697
698#ifdef SUPPORT_SYSRQ
699 sport->port.sysrq = 0;
700#endif
701 }
702
Jiada Wang55d86932014-12-09 18:11:22 +0900703 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
704 goto out;
705
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200706 if (tty_insert_flip_char(port, rx, flg) == 0)
707 sport->port.icount.buf_overrun++;
Sascha Hauer864eeed2008-04-17 08:39:22 +0100708 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
710out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530711 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100712 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714}
715
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800716static int start_rx_dma(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800717/*
718 * If the RXFIFO is filled with some data, and then we
719 * arise a DMA operation to receive them.
720 */
721static void imx_dma_rxint(struct imx_port *sport)
722{
723 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900724 unsigned long flags;
725
726 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800727
728 temp = readl(sport->port.membase + USR2);
729 if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
730 sport->dma_is_rxing = 1;
731
Lucas Stach86a04ba2015-09-04 17:52:38 +0200732 /* disable the receiver ready and aging timer interrupts */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800733 temp = readl(sport->port.membase + UCR1);
734 temp &= ~(UCR1_RRDYEN);
735 writel(temp, sport->port.membase + UCR1);
736
Lucas Stach86a04ba2015-09-04 17:52:38 +0200737 temp = readl(sport->port.membase + UCR2);
738 temp &= ~(UCR2_ATEN);
739 writel(temp, sport->port.membase + UCR2);
740
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800741 /* tell the DMA to receive the data. */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800742 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800743 }
Jiada Wang73631812014-12-09 18:11:23 +0900744
745 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800746}
747
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200748static irqreturn_t imx_int(int irq, void *dev_id)
749{
750 struct imx_port *sport = dev_id;
751 unsigned int sts;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200752 unsigned int sts2;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200753
754 sts = readl(sport->port.membase + USR1);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100755 sts2 = readl(sport->port.membase + USR2);
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200756
Lucas Stach86a04ba2015-09-04 17:52:38 +0200757 if (sts & (USR1_RRDY | USR1_AGTIM)) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800758 if (sport->dma_is_enabled)
759 imx_dma_rxint(sport);
760 else
761 imx_rxint(irq, dev_id);
762 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200763
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100764 if ((sts & USR1_TRDY &&
765 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN) ||
766 (sts2 & USR2_TXDC &&
767 readl(sport->port.membase + UCR4) & UCR4_TCEN))
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200768 imx_txint(irq, dev_id);
769
Marc Kleine-Budde9fbe6042008-07-28 21:26:01 +0200770 if (sts & USR1_RTSD)
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200771 imx_rtsint(irq, dev_id);
772
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200773 if (sts & USR1_AWAKE)
774 writel(USR1_AWAKE, sport->port.membase + USR1);
775
Alexander Steinf1f836e2013-05-14 17:06:07 +0200776 if (sts2 & USR2_ORE) {
Alexander Steinf1f836e2013-05-14 17:06:07 +0200777 sport->port.icount.overrun++;
Uwe Kleine-König91555ce2015-02-24 11:17:05 +0100778 writel(USR2_ORE, sport->port.membase + USR2);
Alexander Steinf1f836e2013-05-14 17:06:07 +0200779 }
780
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200781 return IRQ_HANDLED;
782}
783
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784/*
785 * Return TIOCSER_TEMT when transmitter is not busy.
786 */
787static unsigned int imx_tx_empty(struct uart_port *port)
788{
789 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800790 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791
Huang Shijie1ce43e52013-10-11 18:30:59 +0800792 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
793
794 /* If the TX DMA is working, return 0. */
795 if (sport->dma_is_enabled && sport->dma_is_txing)
796 ret = 0;
797
798 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799}
800
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100801/*
802 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
803 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804static unsigned int imx_get_mctrl(struct uart_port *port)
805{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100806 struct imx_port *sport = (struct imx_port *)port;
807 unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100808
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100809 if (readl(sport->port.membase + USR1) & USR1_RTSS)
810 tmp |= TIOCM_CTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100811
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100812 if (readl(sport->port.membase + UCR2) & UCR2_CTS)
813 tmp |= TIOCM_RTS;
Sascha Hauer0f302dc2005-08-31 21:48:47 +0100814
Huang Shijie6b471a92013-11-29 17:29:24 +0800815 if (readl(sport->port.membase + uts_reg(sport)) & UTS_LOOP)
816 tmp |= TIOCM_LOOP;
817
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100818 return tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819}
820
821static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
822{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100823 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100824 unsigned long temp;
825
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100826 if (!(port->rs485.flags & SER_RS485_ENABLED)) {
827 temp = readl(sport->port.membase + UCR2);
828 temp &= ~(UCR2_CTS | UCR2_CTSC);
829 if (mctrl & TIOCM_RTS)
830 temp |= UCR2_CTS | UCR2_CTSC;
831 writel(temp, sport->port.membase + UCR2);
832 }
Huang Shijie6b471a92013-11-29 17:29:24 +0800833
834 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
835 if (mctrl & TIOCM_LOOP)
836 temp |= UTS_LOOP;
837 writel(temp, sport->port.membase + uts_reg(sport));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838}
839
840/*
841 * Interrupts always disabled.
842 */
843static void imx_break_ctl(struct uart_port *port, int break_state)
844{
845 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100846 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
848 spin_lock_irqsave(&sport->port.lock, flags);
849
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100850 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
851
Sachin Kamat82313e62013-01-07 10:25:02 +0530852 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100853 temp |= UCR1_SNDBRK;
854
855 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856
857 spin_unlock_irqrestore(&sport->port.lock, flags);
858}
859
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800860#define RX_BUF_SIZE (PAGE_SIZE)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800861static void imx_rx_dma_done(struct imx_port *sport)
862{
863 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900864 unsigned long flags;
865
866 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800867
Lucas Stach86a04ba2015-09-04 17:52:38 +0200868 /* re-enable interrupts to get notified when new symbols are incoming */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800869 temp = readl(sport->port.membase + UCR1);
870 temp |= UCR1_RRDYEN;
871 writel(temp, sport->port.membase + UCR1);
872
Lucas Stach86a04ba2015-09-04 17:52:38 +0200873 temp = readl(sport->port.membase + UCR2);
874 temp |= UCR2_ATEN;
875 writel(temp, sport->port.membase + UCR2);
876
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800877 sport->dma_is_rxing = 0;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700878
879 /* Is the shutdown waiting for us? */
880 if (waitqueue_active(&sport->dma_wait))
881 wake_up(&sport->dma_wait);
Jiada Wang73631812014-12-09 18:11:23 +0900882
883 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800884}
885
886/*
Lucas Stach905c0de2015-09-04 17:52:41 +0200887 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800888 * [1] the RX DMA buffer is full.
Lucas Stach905c0de2015-09-04 17:52:41 +0200889 * [2] the aging timer expires
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800890 *
Lucas Stach905c0de2015-09-04 17:52:41 +0200891 * Condition [2] is triggered when a character has been sitting in the FIFO
892 * for at least 8 byte durations.
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800893 */
894static void dma_rx_callback(void *data)
895{
896 struct imx_port *sport = data;
897 struct dma_chan *chan = sport->dma_chan_rx;
898 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800899 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800900 struct dma_tx_state state;
901 enum dma_status status;
902 unsigned int count;
903
904 /* unmap it first */
905 dma_unmap_sg(sport->port.dev, sgl, 1, DMA_FROM_DEVICE);
906
Huang Shijief0ef8832013-10-11 18:31:01 +0800907 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800908 count = RX_BUF_SIZE - state.residue;
Philipp Zabel392bcee2015-05-19 10:54:09 +0200909
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800910 dev_dbg(sport->port.dev, "We get %d bytes.\n", count);
911
912 if (count) {
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200913 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
914 int bytes = tty_insert_flip_string(port, sport->rx_buf,
915 count);
916
917 if (bytes != count)
918 sport->port.icount.buf_overrun++;
919 }
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800920 tty_flip_buffer_push(port);
Robin Gongee5e7c12014-12-09 18:11:33 +0900921 }
Lucas Stach976b39c2015-09-04 17:52:39 +0200922
923 /*
924 * Restart RX DMA directly if more data is available in order to skip
925 * the roundtrip through the IRQ handler. If there is some data already
926 * in the FIFO, DMA needs to be restarted soon anyways.
927 *
928 * Otherwise stop the DMA and reactivate FIFO IRQs to restart DMA once
929 * data starts to arrive again.
930 */
931 if (readl(sport->port.membase + USR2) & USR2_RDR)
932 start_rx_dma(sport);
933 else
934 imx_rx_dma_done(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800935}
936
937static int start_rx_dma(struct imx_port *sport)
938{
939 struct scatterlist *sgl = &sport->rx_sgl;
940 struct dma_chan *chan = sport->dma_chan_rx;
941 struct device *dev = sport->port.dev;
942 struct dma_async_tx_descriptor *desc;
943 int ret;
944
945 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
946 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
947 if (ret == 0) {
948 dev_err(dev, "DMA mapping error for RX.\n");
949 return -EINVAL;
950 }
951 desc = dmaengine_prep_slave_sg(chan, sgl, 1, DMA_DEV_TO_MEM,
952 DMA_PREP_INTERRUPT);
953 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900954 dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800955 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
956 return -EINVAL;
957 }
958 desc->callback = dma_rx_callback;
959 desc->callback_param = sport;
960
961 dev_dbg(dev, "RX: prepare for the DMA.\n");
962 dmaengine_submit(desc);
963 dma_async_issue_pending(chan);
964 return 0;
965}
966
Lucas Stachcc323822015-09-04 17:52:37 +0200967#define TXTL_DEFAULT 2 /* reset default */
968#define RXTL_DEFAULT 1 /* reset default */
Lucas Stach184bd702015-09-04 17:52:40 +0200969#define TXTL_DMA 8 /* DMA burst setting */
970#define RXTL_DMA 9 /* DMA burst setting */
Lucas Stachcc323822015-09-04 17:52:37 +0200971
972static void imx_setup_ufcr(struct imx_port *sport,
973 unsigned char txwl, unsigned char rxwl)
974{
975 unsigned int val;
976
977 /* set receiver / transmitter trigger level */
978 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
979 val |= txwl << UFCR_TXTL_SHF | rxwl;
980 writel(val, sport->port.membase + UFCR);
981}
982
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800983static void imx_uart_dma_exit(struct imx_port *sport)
984{
985 if (sport->dma_chan_rx) {
986 dma_release_channel(sport->dma_chan_rx);
987 sport->dma_chan_rx = NULL;
988
989 kfree(sport->rx_buf);
990 sport->rx_buf = NULL;
991 }
992
993 if (sport->dma_chan_tx) {
994 dma_release_channel(sport->dma_chan_tx);
995 sport->dma_chan_tx = NULL;
996 }
997
998 sport->dma_is_inited = 0;
999}
1000
1001static int imx_uart_dma_init(struct imx_port *sport)
1002{
Huang Shijieb09c74a2013-08-29 16:29:25 +08001003 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001004 struct device *dev = sport->port.dev;
1005 int ret;
1006
1007 /* Prepare for RX : */
1008 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1009 if (!sport->dma_chan_rx) {
1010 dev_dbg(dev, "cannot get the DMA channel.\n");
1011 ret = -EINVAL;
1012 goto err;
1013 }
1014
1015 slave_config.direction = DMA_DEV_TO_MEM;
1016 slave_config.src_addr = sport->port.mapbase + URXD0;
1017 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001018 /* one byte less than the watermark level to enable the aging timer */
1019 slave_config.src_maxburst = RXTL_DMA - 1;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001020 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1021 if (ret) {
1022 dev_err(dev, "error in RX dma configuration.\n");
1023 goto err;
1024 }
1025
1026 sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
1027 if (!sport->rx_buf) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001028 ret = -ENOMEM;
1029 goto err;
1030 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001031
1032 /* Prepare for TX : */
1033 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1034 if (!sport->dma_chan_tx) {
1035 dev_err(dev, "cannot get the TX DMA channel!\n");
1036 ret = -EINVAL;
1037 goto err;
1038 }
1039
1040 slave_config.direction = DMA_MEM_TO_DEV;
1041 slave_config.dst_addr = sport->port.mapbase + URTX0;
1042 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001043 slave_config.dst_maxburst = TXTL_DMA;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001044 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1045 if (ret) {
1046 dev_err(dev, "error in TX dma configuration.");
1047 goto err;
1048 }
1049
1050 sport->dma_is_inited = 1;
1051
1052 return 0;
1053err:
1054 imx_uart_dma_exit(sport);
1055 return ret;
1056}
1057
1058static void imx_enable_dma(struct imx_port *sport)
1059{
1060 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001061
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001062 init_waitqueue_head(&sport->dma_wait);
1063
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001064 /* set UCR1 */
1065 temp = readl(sport->port.membase + UCR1);
Lucas Stach905c0de2015-09-04 17:52:41 +02001066 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001067 writel(temp, sport->port.membase + UCR1);
1068
Lucas Stach86a04ba2015-09-04 17:52:38 +02001069 temp = readl(sport->port.membase + UCR2);
1070 temp |= UCR2_ATEN;
1071 writel(temp, sport->port.membase + UCR2);
1072
Lucas Stach184bd702015-09-04 17:52:40 +02001073 imx_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
1074
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001075 sport->dma_is_enabled = 1;
1076}
1077
1078static void imx_disable_dma(struct imx_port *sport)
1079{
1080 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001081
1082 /* clear UCR1 */
1083 temp = readl(sport->port.membase + UCR1);
1084 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1085 writel(temp, sport->port.membase + UCR1);
1086
1087 /* clear UCR2 */
1088 temp = readl(sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001089 temp &= ~(UCR2_CTSC | UCR2_CTS | UCR2_ATEN);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001090 writel(temp, sport->port.membase + UCR2);
1091
Lucas Stach184bd702015-09-04 17:52:40 +02001092 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1093
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001094 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001095}
1096
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001097/* half the RX buffer size */
1098#define CTSTL 16
1099
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100static int imx_startup(struct uart_port *port)
1101{
1102 struct imx_port *sport = (struct imx_port *)port;
Fabio Estevam458e2c82015-07-27 15:15:59 -03001103 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001104 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105
Huang Shijie1cf93e02013-06-28 13:39:42 +08001106 retval = clk_prepare_enable(sport->clk_per);
1107 if (retval)
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001108 return retval;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001109 retval = clk_prepare_enable(sport->clk_ipg);
1110 if (retval) {
1111 clk_disable_unprepare(sport->clk_per);
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001112 return retval;
Huang Shijie0c375502013-06-09 10:01:19 +08001113 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001114
Lucas Stachcc323822015-09-04 17:52:37 +02001115 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116
1117 /* disable the DREN bit (Data Ready interrupt enable) before
1118 * requesting IRQs
1119 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001120 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001121
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001122 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301123 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1124 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001125
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001126 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127
Jiada Wang53794182015-04-13 18:31:43 +09001128 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijie772f8992014-05-21 08:56:28 +08001129 /* Reset fifo's and state machines */
Fabio Estevam458e2c82015-07-27 15:15:59 -03001130 i = 100;
1131
1132 temp = readl(sport->port.membase + UCR2);
1133 temp &= ~UCR2_SRST;
1134 writel(temp, sport->port.membase + UCR2);
1135
1136 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1137 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001138
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 /*
1140 * Finally, clear and enable interrupts
1141 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001142 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König91555ce2015-02-24 11:17:05 +01001143 writel(USR2_ORE, sport->port.membase + USR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001145 temp = readl(sport->port.membase + UCR1);
Sascha Hauer789d5252008-04-17 08:44:47 +01001146 temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001147
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001148 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149
Jiada Wang6f026d6b2014-12-09 18:11:34 +09001150 temp = readl(sport->port.membase + UCR4);
1151 temp |= UCR4_OREN;
1152 writel(temp, sport->port.membase + UCR4);
1153
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001154 temp = readl(sport->port.membase + UCR2);
1155 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001156 if (!sport->have_rtscts)
1157 temp |= UCR2_IRTS;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001158 writel(temp, sport->port.membase + UCR2);
1159
Huang Shijiea496e622013-07-08 17:14:17 +08001160 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001161 temp = readl(sport->port.membase + UCR3);
Fabio Estevamb38cb7d2014-05-14 15:55:03 -03001162 temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001163 writel(temp, sport->port.membase + UCR3);
1164 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001165
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 /*
1167 * Enable modem status interrupts
1168 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 imx_enable_ms(&sport->port);
Sachin Kamat82313e62013-01-07 10:25:02 +05301170 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171
1172 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173}
1174
1175static void imx_shutdown(struct uart_port *port)
1176{
1177 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001178 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001179 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001181 if (sport->dma_is_enabled) {
Huang Shijiea4688bc2014-09-19 15:42:57 +08001182 int ret;
1183
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001184 /* We have to wait for the DMA to finish. */
Huang Shijiea4688bc2014-09-19 15:42:57 +08001185 ret = wait_event_interruptible(sport->dma_wait,
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001186 !sport->dma_is_rxing && !sport->dma_is_txing);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001187 if (ret != 0) {
1188 sport->dma_is_rxing = 0;
1189 sport->dma_is_txing = 0;
1190 dmaengine_terminate_all(sport->dma_chan_tx);
1191 dmaengine_terminate_all(sport->dma_chan_rx);
1192 }
Jiada Wang73631812014-12-09 18:11:23 +09001193 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001194 imx_stop_tx(port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001195 imx_stop_rx(port);
1196 imx_disable_dma(sport);
Jiada Wang73631812014-12-09 18:11:23 +09001197 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001198 imx_uart_dma_exit(sport);
1199 }
1200
Xinyu Chen9ec18822012-08-27 09:36:51 +02001201 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001202 temp = readl(sport->port.membase + UCR2);
1203 temp &= ~(UCR2_TXEN);
1204 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001205 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001206
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 /*
1208 * Stop our timer.
1209 */
1210 del_timer_sync(&sport->timer);
1211
1212 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 * Disable all interrupts, port and break condition.
1214 */
1215
Xinyu Chen9ec18822012-08-27 09:36:51 +02001216 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001217 temp = readl(sport->port.membase + UCR1);
1218 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001219
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001220 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001221 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001222
Huang Shijie1cf93e02013-06-28 13:39:42 +08001223 clk_disable_unprepare(sport->clk_per);
1224 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225}
1226
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001227static void imx_flush_buffer(struct uart_port *port)
1228{
1229 struct imx_port *sport = (struct imx_port *)port;
Dirk Behme82e86ae2014-12-09 18:11:27 +09001230 struct scatterlist *sgl = &sport->tx_sgl[0];
Dirk Behmea2c718c2014-12-09 18:11:31 +09001231 unsigned long temp;
Fabio Estevam4f86a952015-02-07 15:46:41 -02001232 int i = 100, ubir, ubmr, uts;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001233
Dirk Behme82e86ae2014-12-09 18:11:27 +09001234 if (!sport->dma_chan_tx)
1235 return;
1236
1237 sport->tx_bytes = 0;
1238 dmaengine_terminate_all(sport->dma_chan_tx);
1239 if (sport->dma_is_txing) {
1240 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1241 DMA_TO_DEVICE);
Dirk Behmea2c718c2014-12-09 18:11:31 +09001242 temp = readl(sport->port.membase + UCR1);
1243 temp &= ~UCR1_TDMAEN;
1244 writel(temp, sport->port.membase + UCR1);
Dirk Behme82e86ae2014-12-09 18:11:27 +09001245 sport->dma_is_txing = false;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001246 }
Fabio Estevam934084a2015-01-13 10:00:26 -02001247
1248 /*
1249 * According to the Reference Manual description of the UART SRST bit:
1250 * "Reset the transmit and receive state machines,
1251 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1252 * and UTS[6-3]". As we don't need to restore the old values from
1253 * USR1, USR2, URXD, UTXD, only save/restore the other four registers
1254 */
1255 ubir = readl(sport->port.membase + UBIR);
1256 ubmr = readl(sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001257 uts = readl(sport->port.membase + IMX21_UTS);
1258
1259 temp = readl(sport->port.membase + UCR2);
1260 temp &= ~UCR2_SRST;
1261 writel(temp, sport->port.membase + UCR2);
1262
1263 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1264 udelay(1);
1265
1266 /* Restore the registers */
1267 writel(ubir, sport->port.membase + UBIR);
1268 writel(ubmr, sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001269 writel(uts, sport->port.membase + IMX21_UTS);
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001270}
1271
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272static void
Alan Cox606d0992006-12-08 02:38:45 -08001273imx_set_termios(struct uart_port *port, struct ktermios *termios,
1274 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275{
1276 struct imx_port *sport = (struct imx_port *)port;
1277 unsigned long flags;
Lucas Stach86a04ba2015-09-04 17:52:38 +02001278 unsigned int ucr2, old_ucr1, old_ucr2, baud, quot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001280 unsigned int div, ufcr;
1281 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001282 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283
1284 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 * We only support CS7 and CS8.
1286 */
1287 while ((termios->c_cflag & CSIZE) != CS7 &&
1288 (termios->c_cflag & CSIZE) != CS8) {
1289 termios->c_cflag &= ~CSIZE;
1290 termios->c_cflag |= old_csize;
1291 old_csize = CS8;
1292 }
1293
1294 if ((termios->c_cflag & CSIZE) == CS8)
1295 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1296 else
1297 ucr2 = UCR2_SRST | UCR2_IRTS;
1298
1299 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301300 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001301 ucr2 &= ~UCR2_IRTS;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001302
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001303 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001304 /*
1305 * RTS is mandatory for rs485 operation, so keep
1306 * it under manual control and keep transmitter
1307 * disabled.
1308 */
1309 if (!(port->rs485.flags &
1310 SER_RS485_RTS_AFTER_SEND))
1311 ucr2 |= UCR2_CTS;
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001312 } else {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001313 ucr2 |= UCR2_CTSC;
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001314 }
David Jander907eda32015-06-26 08:11:30 +02001315
1316 /* Can we enable the DMA support? */
1317 if (is_imx6q_uart(sport) && !uart_console(port)
1318 && !sport->dma_is_inited)
1319 imx_uart_dma_init(sport);
Sascha Hauer5b802342006-05-04 14:07:42 +01001320 } else {
1321 termios->c_cflag &= ~CRTSCTS;
1322 }
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001323 } else if (port->rs485.flags & SER_RS485_ENABLED)
1324 /* disable transmitter */
1325 if (!(port->rs485.flags & SER_RS485_RTS_AFTER_SEND))
1326 ucr2 |= UCR2_CTS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327
1328 if (termios->c_cflag & CSTOPB)
1329 ucr2 |= UCR2_STPB;
1330 if (termios->c_cflag & PARENB) {
1331 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001332 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 ucr2 |= UCR2_PROE;
1334 }
1335
Eric Miao995234d2011-12-23 05:39:27 +08001336 del_timer_sync(&sport->timer);
1337
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 /*
1339 * Ask the core to calculate the divisor for us.
1340 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001341 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 quot = uart_get_divisor(port, baud);
1343
1344 spin_lock_irqsave(&sport->port.lock, flags);
1345
1346 sport->port.read_status_mask = 0;
1347 if (termios->c_iflag & INPCK)
1348 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1349 if (termios->c_iflag & (BRKINT | PARMRK))
1350 sport->port.read_status_mask |= URXD_BRK;
1351
1352 /*
1353 * Characters to ignore
1354 */
1355 sport->port.ignore_status_mask = 0;
1356 if (termios->c_iflag & IGNPAR)
Eric Nelson865cea82014-12-18 12:37:14 -07001357 sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 if (termios->c_iflag & IGNBRK) {
1359 sport->port.ignore_status_mask |= URXD_BRK;
1360 /*
1361 * If we're ignoring parity and break indicators,
1362 * ignore overruns too (for real raw support).
1363 */
1364 if (termios->c_iflag & IGNPAR)
1365 sport->port.ignore_status_mask |= URXD_OVRRUN;
1366 }
1367
Jiada Wang55d86932014-12-09 18:11:22 +09001368 if ((termios->c_cflag & CREAD) == 0)
1369 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1370
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 /*
1372 * Update the per-port timeout.
1373 */
1374 uart_update_timeout(port, termios->c_cflag, baud);
1375
1376 /*
1377 * disable interrupts and drain transmitter
1378 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001379 old_ucr1 = readl(sport->port.membase + UCR1);
1380 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1381 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382
Sachin Kamat82313e62013-01-07 10:25:02 +05301383 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 barrier();
1385
1386 /* then, disable everything */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001387 old_ucr2 = readl(sport->port.membase + UCR2);
1388 writel(old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001389 sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001390 old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001392 /* custom-baudrate handling */
1393 div = sport->port.uartclk / (baud * 16);
1394 if (baud == 38400 && quot != div)
1395 baud = sport->port.uartclk / (quot * 16);
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001396
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001397 div = sport->port.uartclk / (baud * 16);
1398 if (div > 7)
1399 div = 7;
1400 if (!div)
1401 div = 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001402
Oskar Schirmer534fca02009-06-11 14:52:23 +01001403 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1404 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001405
Alan Coxeab4f5a2010-06-01 22:52:52 +02001406 tdiv64 = sport->port.uartclk;
1407 tdiv64 *= num;
1408 do_div(tdiv64, denom * 16 * div);
1409 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001410 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001411
Oskar Schirmer534fca02009-06-11 14:52:23 +01001412 num -= 1;
1413 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001414
1415 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001416 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001417 if (sport->dte_mode)
1418 ufcr |= UFCR_DCEDTE;
Sascha Hauer036bb152008-07-05 10:02:44 +02001419 writel(ufcr, sport->port.membase + UFCR);
1420
Oskar Schirmer534fca02009-06-11 14:52:23 +01001421 writel(num, sport->port.membase + UBIR);
1422 writel(denom, sport->port.membase + UBMR);
1423
Huang Shijiea496e622013-07-08 17:14:17 +08001424 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001425 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001426 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001428 writel(old_ucr1, sport->port.membase + UCR1);
1429
1430 /* set the parity, stop bits and data size */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001431 writel(ucr2 | old_ucr2, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
1433 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1434 imx_enable_ms(&sport->port);
1435
David Jander907eda32015-06-26 08:11:30 +02001436 if (sport->dma_is_inited && !sport->dma_is_enabled)
1437 imx_enable_dma(sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 spin_unlock_irqrestore(&sport->port.lock, flags);
1439}
1440
1441static const char *imx_type(struct uart_port *port)
1442{
1443 struct imx_port *sport = (struct imx_port *)port;
1444
1445 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1446}
1447
1448/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449 * Configure/autoconfigure the port.
1450 */
1451static void imx_config_port(struct uart_port *port, int flags)
1452{
1453 struct imx_port *sport = (struct imx_port *)port;
1454
Alexander Shiyanda82f992014-02-22 16:01:33 +04001455 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 sport->port.type = PORT_IMX;
1457}
1458
1459/*
1460 * Verify the new serial_struct (for TIOCSSERIAL).
1461 * The only change we allow are to the flags and type, and
1462 * even then only between PORT_IMX and PORT_UNKNOWN
1463 */
1464static int
1465imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1466{
1467 struct imx_port *sport = (struct imx_port *)port;
1468 int ret = 0;
1469
1470 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1471 ret = -EINVAL;
1472 if (sport->port.irq != ser->irq)
1473 ret = -EINVAL;
1474 if (ser->io_type != UPIO_MEM)
1475 ret = -EINVAL;
1476 if (sport->port.uartclk / 16 != ser->baud_base)
1477 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001478 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 ret = -EINVAL;
1480 if (sport->port.iobase != ser->port)
1481 ret = -EINVAL;
1482 if (ser->hub6 != 0)
1483 ret = -EINVAL;
1484 return ret;
1485}
1486
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001487#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001488
1489static int imx_poll_init(struct uart_port *port)
1490{
1491 struct imx_port *sport = (struct imx_port *)port;
1492 unsigned long flags;
1493 unsigned long temp;
1494 int retval;
1495
1496 retval = clk_prepare_enable(sport->clk_ipg);
1497 if (retval)
1498 return retval;
1499 retval = clk_prepare_enable(sport->clk_per);
1500 if (retval)
1501 clk_disable_unprepare(sport->clk_ipg);
1502
Lucas Stachcc323822015-09-04 17:52:37 +02001503 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001504
1505 spin_lock_irqsave(&sport->port.lock, flags);
1506
1507 temp = readl(sport->port.membase + UCR1);
1508 if (is_imx1_uart(sport))
1509 temp |= IMX1_UCR1_UARTCLKEN;
1510 temp |= UCR1_UARTEN | UCR1_RRDYEN;
1511 temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
1512 writel(temp, sport->port.membase + UCR1);
1513
1514 temp = readl(sport->port.membase + UCR2);
1515 temp |= UCR2_RXEN;
1516 writel(temp, sport->port.membase + UCR2);
1517
1518 spin_unlock_irqrestore(&sport->port.lock, flags);
1519
1520 return 0;
1521}
1522
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001523static int imx_poll_get_char(struct uart_port *port)
1524{
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001525 if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
Dirk Behme26c47412014-09-03 12:33:53 +01001526 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001527
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001528 return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001529}
1530
1531static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1532{
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001533 unsigned int status;
1534
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001535 /* drain */
1536 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001537 status = readl_relaxed(port->membase + USR1);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001538 } while (~status & USR1_TRDY);
1539
1540 /* write */
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001541 writel_relaxed(c, port->membase + URTX0);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001542
1543 /* flush */
1544 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001545 status = readl_relaxed(port->membase + USR2);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001546 } while (~status & USR2_TXDC);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001547}
1548#endif
1549
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001550static int imx_rs485_config(struct uart_port *port,
1551 struct serial_rs485 *rs485conf)
1552{
1553 struct imx_port *sport = (struct imx_port *)port;
1554
1555 /* unimplemented */
1556 rs485conf->delay_rts_before_send = 0;
1557 rs485conf->delay_rts_after_send = 0;
1558 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1559
1560 /* RTS is required to control the transmitter */
1561 if (!sport->have_rtscts)
1562 rs485conf->flags &= ~SER_RS485_ENABLED;
1563
1564 if (rs485conf->flags & SER_RS485_ENABLED) {
1565 unsigned long temp;
1566
1567 /* disable transmitter */
1568 temp = readl(sport->port.membase + UCR2);
1569 temp &= ~UCR2_CTSC;
1570 if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
1571 temp &= ~UCR2_CTS;
1572 else
1573 temp |= UCR2_CTS;
1574 writel(temp, sport->port.membase + UCR2);
1575 }
1576
1577 port->rs485 = *rs485conf;
1578
1579 return 0;
1580}
1581
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582static struct uart_ops imx_pops = {
1583 .tx_empty = imx_tx_empty,
1584 .set_mctrl = imx_set_mctrl,
1585 .get_mctrl = imx_get_mctrl,
1586 .stop_tx = imx_stop_tx,
1587 .start_tx = imx_start_tx,
1588 .stop_rx = imx_stop_rx,
1589 .enable_ms = imx_enable_ms,
1590 .break_ctl = imx_break_ctl,
1591 .startup = imx_startup,
1592 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001593 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 .set_termios = imx_set_termios,
1595 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596 .config_port = imx_config_port,
1597 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001598#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001599 .poll_init = imx_poll_init,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001600 .poll_get_char = imx_poll_get_char,
1601 .poll_put_char = imx_poll_put_char,
1602#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603};
1604
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001605static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606
1607#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001608static void imx_console_putchar(struct uart_port *port, int ch)
1609{
1610 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001611
Shawn Guofe6b5402011-06-25 02:04:33 +08001612 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001613 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001614
1615 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001616}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001617
1618/*
1619 * Interrupts are disabled on entering
1620 */
1621static void
1622imx_console_write(struct console *co, const char *s, unsigned int count)
1623{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001624 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001625 struct imx_port_ucrs old_ucr;
1626 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001627 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001628 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001629 int retval;
1630
Eduardo Valentin9e7b3992015-08-11 10:21:20 -07001631 retval = clk_prepare_enable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001632 if (retval)
1633 return;
Eduardo Valentin9e7b3992015-08-11 10:21:20 -07001634 retval = clk_prepare_enable(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001635 if (retval) {
Eduardo Valentin9e7b3992015-08-11 10:21:20 -07001636 clk_disable_unprepare(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001637 return;
1638 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001639
Thomas Gleixner677fe552013-02-14 21:01:06 +01001640 if (sport->port.sysrq)
1641 locked = 0;
1642 else if (oops_in_progress)
1643 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1644 else
1645 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646
1647 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001648 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001650 imx_port_ucrs_save(&sport->port, &old_ucr);
1651 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
Shawn Guofe6b5402011-06-25 02:04:33 +08001653 if (is_imx1_uart(sport))
1654 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001655 ucr1 |= UCR1_UARTEN;
1656 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1657
1658 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001659
Dirk Behme0ad5a812011-12-22 09:57:52 +01001660 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661
Russell Kingd3587882006-03-20 20:00:09 +00001662 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663
1664 /*
1665 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001666 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001668 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669
Dirk Behme0ad5a812011-12-22 09:57:52 +01001670 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001671
Thomas Gleixner677fe552013-02-14 21:01:06 +01001672 if (locked)
1673 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001674
Eduardo Valentin9e7b3992015-08-11 10:21:20 -07001675 clk_disable_unprepare(sport->clk_ipg);
1676 clk_disable_unprepare(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677}
1678
1679/*
1680 * If the port was already initialised (eg, by a boot loader),
1681 * try to determine the current setup.
1682 */
1683static void __init
1684imx_console_get_options(struct imx_port *sport, int *baud,
1685 int *parity, int *bits)
1686{
Sascha Hauer587897f2005-04-29 22:46:40 +01001687
Roel Kluin2e2eb502009-12-09 12:31:36 -08001688 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301690 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001691 unsigned int baud_raw;
1692 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001694 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695
1696 *parity = 'n';
1697 if (ucr2 & UCR2_PREN) {
1698 if (ucr2 & UCR2_PROE)
1699 *parity = 'o';
1700 else
1701 *parity = 'e';
1702 }
1703
1704 if (ucr2 & UCR2_WS)
1705 *bits = 8;
1706 else
1707 *bits = 7;
1708
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001709 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1710 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001712 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001713 if (ucfr_rfdiv == 6)
1714 ucfr_rfdiv = 7;
1715 else
1716 ucfr_rfdiv = 6 - ucfr_rfdiv;
1717
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001718 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001719 uartclk /= ucfr_rfdiv;
1720
1721 { /*
1722 * The next code provides exact computation of
1723 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1724 * without need of float support or long long division,
1725 * which would be required to prevent 32bit arithmetic overflow
1726 */
1727 unsigned int mul = ubir + 1;
1728 unsigned int div = 16 * (ubmr + 1);
1729 unsigned int rem = uartclk % div;
1730
1731 baud_raw = (uartclk / div) * mul;
1732 baud_raw += (rem * mul + div / 2) / div;
1733 *baud = (baud_raw + 50) / 100 * 100;
1734 }
1735
Sachin Kamat82313e62013-01-07 10:25:02 +05301736 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301737 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001738 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 }
1740}
1741
1742static int __init
1743imx_console_setup(struct console *co, char *options)
1744{
1745 struct imx_port *sport;
1746 int baud = 9600;
1747 int bits = 8;
1748 int parity = 'n';
1749 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001750 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751
1752 /*
1753 * Check whether an invalid uart number has been specified, and
1754 * if so, search for the first available port that does have
1755 * console support.
1756 */
1757 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1758 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001759 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301760 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001761 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762
Huang Shijie1cf93e02013-06-28 13:39:42 +08001763 /* For setting the registers, we only need to enable the ipg clock. */
1764 retval = clk_prepare_enable(sport->clk_ipg);
1765 if (retval)
1766 goto error_console;
1767
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 if (options)
1769 uart_parse_options(options, &baud, &parity, &bits, &flow);
1770 else
1771 imx_console_get_options(sport, &baud, &parity, &bits);
1772
Lucas Stachcc323822015-09-04 17:52:37 +02001773 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Sascha Hauer587897f2005-04-29 22:46:40 +01001774
Huang Shijie1cf93e02013-06-28 13:39:42 +08001775 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1776
Eduardo Valentin9e7b3992015-08-11 10:21:20 -07001777 clk_disable_unprepare(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001778
1779error_console:
1780 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781}
1782
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001783static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001785 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 .write = imx_console_write,
1787 .device = uart_console_device,
1788 .setup = imx_console_setup,
1789 .flags = CON_PRINTBUFFER,
1790 .index = -1,
1791 .data = &imx_reg,
1792};
1793
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794#define IMX_CONSOLE &imx_console
Lucas Stach913c6c02015-08-28 11:56:19 +02001795
1796#ifdef CONFIG_OF
1797static void imx_console_early_putchar(struct uart_port *port, int ch)
1798{
1799 while (readl_relaxed(port->membase + IMX21_UTS) & UTS_TXFULL)
1800 cpu_relax();
1801
1802 writel_relaxed(ch, port->membase + URTX0);
1803}
1804
1805static void imx_console_early_write(struct console *con, const char *s,
1806 unsigned count)
1807{
1808 struct earlycon_device *dev = con->data;
1809
1810 uart_console_write(&dev->port, s, count, imx_console_early_putchar);
1811}
1812
1813static int __init
1814imx_console_early_setup(struct earlycon_device *dev, const char *opt)
1815{
1816 if (!dev->port.membase)
1817 return -ENODEV;
1818
1819 dev->con->write = imx_console_early_write;
1820
1821 return 0;
1822}
1823OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
1824OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
1825#endif
1826
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827#else
1828#define IMX_CONSOLE NULL
1829#endif
1830
1831static struct uart_driver imx_reg = {
1832 .owner = THIS_MODULE,
1833 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001834 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 .major = SERIAL_IMX_MAJOR,
1836 .minor = MINOR_START,
1837 .nr = ARRAY_SIZE(imx_ports),
1838 .cons = IMX_CONSOLE,
1839};
1840
Shawn Guo22698aa2011-06-25 02:04:34 +08001841#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001842/*
1843 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
1844 * could successfully get all information from dt or a negative errno.
1845 */
Shawn Guo22698aa2011-06-25 02:04:34 +08001846static int serial_imx_probe_dt(struct imx_port *sport,
1847 struct platform_device *pdev)
1848{
1849 struct device_node *np = pdev->dev.of_node;
1850 const struct of_device_id *of_id =
1851 of_match_device(imx_uart_dt_ids, &pdev->dev);
Shawn Guoff059672011-09-22 14:48:13 +08001852 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001853
1854 if (!np)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001855 /* no device tree device */
1856 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001857
Shawn Guoff059672011-09-22 14:48:13 +08001858 ret = of_alias_get_id(np, "serial");
1859 if (ret < 0) {
1860 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01001861 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08001862 }
1863 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001864
1865 if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
1866 sport->have_rtscts = 1;
1867
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001868 if (of_get_property(np, "fsl,dte-mode", NULL))
1869 sport->dte_mode = 1;
1870
Shawn Guo22698aa2011-06-25 02:04:34 +08001871 sport->devdata = of_id->data;
1872
1873 return 0;
1874}
1875#else
1876static inline int serial_imx_probe_dt(struct imx_port *sport,
1877 struct platform_device *pdev)
1878{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001879 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001880}
1881#endif
1882
1883static void serial_imx_probe_pdata(struct imx_port *sport,
1884 struct platform_device *pdev)
1885{
Jingoo Han574de552013-07-30 17:06:57 +09001886 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08001887
1888 sport->port.line = pdev->id;
1889 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
1890
1891 if (!pdata)
1892 return;
1893
1894 if (pdata->flags & IMXUART_HAVE_RTSCTS)
1895 sport->have_rtscts = 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08001896}
1897
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001898static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001900 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001901 void __iomem *base;
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03001902 int ret = 0, reg;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001903 struct resource *res;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001904 int txirq, rxirq, rtsirq;
Sascha Hauer5b802342006-05-04 14:07:42 +01001905
Sachin Kamat42d34192013-01-07 10:25:06 +05301906 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001907 if (!sport)
1908 return -ENOMEM;
1909
Shawn Guo22698aa2011-06-25 02:04:34 +08001910 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001911 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08001912 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01001913 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05301914 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08001915
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001916 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04001917 base = devm_ioremap_resource(&pdev->dev, res);
1918 if (IS_ERR(base))
1919 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001920
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001921 rxirq = platform_get_irq(pdev, 0);
1922 txirq = platform_get_irq(pdev, 1);
1923 rtsirq = platform_get_irq(pdev, 2);
1924
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001925 sport->port.dev = &pdev->dev;
1926 sport->port.mapbase = res->start;
1927 sport->port.membase = base;
1928 sport->port.type = PORT_IMX,
1929 sport->port.iotype = UPIO_MEM;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001930 sport->port.irq = rxirq;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001931 sport->port.fifosize = 32;
1932 sport->port.ops = &imx_pops;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001933 sport->port.rs485_config = imx_rs485_config;
1934 sport->port.rs485.flags =
1935 SER_RS485_RTS_ON_SEND | SER_RS485_RX_DURING_TX;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001936 sport->port.flags = UPF_BOOT_AUTOCONF;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001937 init_timer(&sport->timer);
1938 sport->timer.function = imx_timeout;
1939 sport->timer.data = (unsigned long)sport;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001940
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001941 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1942 if (IS_ERR(sport->clk_ipg)) {
1943 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001944 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301945 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001946 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02001947
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001948 sport->clk_per = devm_clk_get(&pdev->dev, "per");
1949 if (IS_ERR(sport->clk_per)) {
1950 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02001951 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05301952 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001953 }
1954
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001955 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001956
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03001957 /* For register access, we only need to enable the ipg clock. */
1958 ret = clk_prepare_enable(sport->clk_ipg);
1959 if (ret)
1960 return ret;
1961
1962 /* Disable interrupts before requesting them */
1963 reg = readl_relaxed(sport->port.membase + UCR1);
1964 reg &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
1965 UCR1_TXMPTYEN | UCR1_RTSDEN);
1966 writel_relaxed(reg, sport->port.membase + UCR1);
1967
1968 clk_disable_unprepare(sport->clk_ipg);
1969
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02001970 /*
1971 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
1972 * chips only have one interrupt.
1973 */
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001974 if (txirq > 0) {
1975 ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02001976 dev_name(&pdev->dev), sport);
1977 if (ret)
1978 return ret;
1979
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001980 ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02001981 dev_name(&pdev->dev), sport);
1982 if (ret)
1983 return ret;
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02001984 } else {
Uwe Kleine-König842633b2015-02-24 11:17:07 +01001985 ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02001986 dev_name(&pdev->dev), sport);
1987 if (ret)
1988 return ret;
1989 }
1990
Shawn Guo22698aa2011-06-25 02:04:34 +08001991 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01001992
Richard Zhao0a86a862012-09-18 16:14:58 +08001993 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001994
Alexander Shiyan45af7802014-02-22 16:01:35 +04001995 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996}
1997
Sascha Hauer2582d8c2008-07-05 10:02:45 +02001998static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002000 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001
Alexander Shiyan45af7802014-02-22 16:01:35 +04002002 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003}
2004
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002005static void serial_imx_restore_context(struct imx_port *sport)
2006{
2007 if (!sport->context_saved)
2008 return;
2009
2010 writel(sport->saved_reg[4], sport->port.membase + UFCR);
2011 writel(sport->saved_reg[5], sport->port.membase + UESC);
2012 writel(sport->saved_reg[6], sport->port.membase + UTIM);
2013 writel(sport->saved_reg[7], sport->port.membase + UBIR);
2014 writel(sport->saved_reg[8], sport->port.membase + UBMR);
2015 writel(sport->saved_reg[9], sport->port.membase + IMX21_UTS);
2016 writel(sport->saved_reg[0], sport->port.membase + UCR1);
2017 writel(sport->saved_reg[1] | UCR2_SRST, sport->port.membase + UCR2);
2018 writel(sport->saved_reg[2], sport->port.membase + UCR3);
2019 writel(sport->saved_reg[3], sport->port.membase + UCR4);
2020 sport->context_saved = false;
2021}
2022
2023static void serial_imx_save_context(struct imx_port *sport)
2024{
2025 /* Save necessary regs */
2026 sport->saved_reg[0] = readl(sport->port.membase + UCR1);
2027 sport->saved_reg[1] = readl(sport->port.membase + UCR2);
2028 sport->saved_reg[2] = readl(sport->port.membase + UCR3);
2029 sport->saved_reg[3] = readl(sport->port.membase + UCR4);
2030 sport->saved_reg[4] = readl(sport->port.membase + UFCR);
2031 sport->saved_reg[5] = readl(sport->port.membase + UESC);
2032 sport->saved_reg[6] = readl(sport->port.membase + UTIM);
2033 sport->saved_reg[7] = readl(sport->port.membase + UBIR);
2034 sport->saved_reg[8] = readl(sport->port.membase + UBMR);
2035 sport->saved_reg[9] = readl(sport->port.membase + IMX21_UTS);
2036 sport->context_saved = true;
2037}
2038
Eduardo Valentin189550b2015-08-11 10:21:21 -07002039static void serial_imx_enable_wakeup(struct imx_port *sport, bool on)
2040{
2041 unsigned int val;
2042
2043 val = readl(sport->port.membase + UCR3);
2044 if (on)
2045 val |= UCR3_AWAKEN;
2046 else
2047 val &= ~UCR3_AWAKEN;
2048 writel(val, sport->port.membase + UCR3);
Eduardo Valentinbc857342015-08-11 10:21:22 -07002049
2050 val = readl(sport->port.membase + UCR1);
2051 if (on)
2052 val |= UCR1_RTSDEN;
2053 else
2054 val &= ~UCR1_RTSDEN;
2055 writel(val, sport->port.membase + UCR1);
Eduardo Valentin189550b2015-08-11 10:21:21 -07002056}
2057
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002058static int imx_serial_port_suspend_noirq(struct device *dev)
2059{
2060 struct platform_device *pdev = to_platform_device(dev);
2061 struct imx_port *sport = platform_get_drvdata(pdev);
2062 int ret;
2063
2064 ret = clk_enable(sport->clk_ipg);
2065 if (ret)
2066 return ret;
2067
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002068 serial_imx_save_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002069
2070 clk_disable(sport->clk_ipg);
2071
2072 return 0;
2073}
2074
2075static int imx_serial_port_resume_noirq(struct device *dev)
2076{
2077 struct platform_device *pdev = to_platform_device(dev);
2078 struct imx_port *sport = platform_get_drvdata(pdev);
2079 int ret;
2080
2081 ret = clk_enable(sport->clk_ipg);
2082 if (ret)
2083 return ret;
2084
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002085 serial_imx_restore_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002086
2087 clk_disable(sport->clk_ipg);
2088
2089 return 0;
2090}
2091
2092static int imx_serial_port_suspend(struct device *dev)
2093{
2094 struct platform_device *pdev = to_platform_device(dev);
2095 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002096
2097 /* enable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002098 serial_imx_enable_wakeup(sport, true);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002099
2100 uart_suspend_port(&imx_reg, &sport->port);
2101
2102 return 0;
2103}
2104
2105static int imx_serial_port_resume(struct device *dev)
2106{
2107 struct platform_device *pdev = to_platform_device(dev);
2108 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002109
2110 /* disable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002111 serial_imx_enable_wakeup(sport, false);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002112
2113 uart_resume_port(&imx_reg, &sport->port);
2114
2115 return 0;
2116}
2117
2118static const struct dev_pm_ops imx_serial_port_pm_ops = {
2119 .suspend_noirq = imx_serial_port_suspend_noirq,
2120 .resume_noirq = imx_serial_port_resume_noirq,
2121 .suspend = imx_serial_port_suspend,
2122 .resume = imx_serial_port_resume,
2123};
2124
Russell King3ae5eae2005-11-09 22:32:44 +00002125static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002126 .probe = serial_imx_probe,
2127 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128
Shawn Guofe6b5402011-06-25 02:04:33 +08002129 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00002130 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002131 .name = "imx-uart",
Shawn Guo22698aa2011-06-25 02:04:34 +08002132 .of_match_table = imx_uart_dt_ids,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002133 .pm = &imx_serial_port_pm_ops,
Russell King3ae5eae2005-11-09 22:32:44 +00002134 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135};
2136
2137static int __init imx_serial_init(void)
2138{
Fabio Estevamf0fd1b72014-10-27 14:49:40 -02002139 int ret = uart_register_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141 if (ret)
2142 return ret;
2143
Russell King3ae5eae2005-11-09 22:32:44 +00002144 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145 if (ret != 0)
2146 uart_unregister_driver(&imx_reg);
2147
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01002148 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149}
2150
2151static void __exit imx_serial_exit(void)
2152{
Russell Kingc889b892005-11-21 17:05:21 +00002153 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01002154 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155}
2156
2157module_init(imx_serial_init);
2158module_exit(imx_serial_exit);
2159
2160MODULE_AUTHOR("Sascha Hauer");
2161MODULE_DESCRIPTION("IMX generic serial port driver");
2162MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07002163MODULE_ALIAS("platform:imx-uart");