blob: 4293eec540a285c1bf3503976497272178d89188 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Murali Karicheride335bb42015-03-03 12:52:13 -05009#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060010#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/slab.h>
12#include <linux/module.h>
13#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080014#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060015#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090016#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
19#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Stephen Hemminger0b950f02014-01-10 17:14:48 -070021static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070022 .name = "PCI busn",
23 .start = 0,
24 .end = 255,
25 .flags = IORESOURCE_BUS,
26};
27
Linus Torvalds1da177e2005-04-16 15:20:36 -070028/* Ugh. Need to stop exporting this to modules. */
29LIST_HEAD(pci_root_buses);
30EXPORT_SYMBOL(pci_root_buses);
31
Yinghai Lu5cc62c22012-05-17 18:51:11 -070032static LIST_HEAD(pci_domain_busn_res_list);
33
34struct pci_domain_busn_res {
35 struct list_head list;
36 struct resource res;
37 int domain_nr;
38};
39
40static struct resource *get_pci_domain_busn_res(int domain_nr)
41{
42 struct pci_domain_busn_res *r;
43
44 list_for_each_entry(r, &pci_domain_busn_res_list, list)
45 if (r->domain_nr == domain_nr)
46 return &r->res;
47
48 r = kzalloc(sizeof(*r), GFP_KERNEL);
49 if (!r)
50 return NULL;
51
52 r->domain_nr = domain_nr;
53 r->res.start = 0;
54 r->res.end = 0xff;
55 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
56
57 list_add_tail(&r->list, &pci_domain_busn_res_list);
58
59 return &r->res;
60}
61
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080062static int find_anything(struct device *dev, void *data)
63{
64 return 1;
65}
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070067/*
68 * Some device drivers need know if pci is initiated.
69 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080070 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070071 */
72int no_pci_devices(void)
73{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080074 struct device *dev;
75 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070076
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080077 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
78 no_devices = (dev == NULL);
79 put_device(dev);
80 return no_devices;
81}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070082EXPORT_SYMBOL(no_pci_devices);
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 * PCI Bus Class
86 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070088{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040089 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Markus Elfringff0387c2014-11-10 21:02:17 -070091 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070092 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100093 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 kfree(pci_bus);
95}
96
97static struct class pcibus_class = {
98 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040099 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700100 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101};
102
103static int __init pcibus_class_init(void)
104{
105 return class_register(&pcibus_class);
106}
107postcore_initcall(pcibus_class_init);
108
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400109static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800110{
111 u64 size = mask & maxbase; /* Find the significant bits */
112 if (!size)
113 return 0;
114
115 /* Get the lowest of them to find the decode size, and
116 from that the extent. */
117 size = (size & ~(size-1)) - 1;
118
119 /* base == maxbase can be valid only if the BAR has
120 already been programmed with all 1s. */
121 if (base == maxbase && ((base | size) & mask) != mask)
122 return 0;
123
124 return size;
125}
126
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600127static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800128{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600129 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600130 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600131
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400132 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600133 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
134 flags |= IORESOURCE_IO;
135 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400136 }
137
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600138 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
139 flags |= IORESOURCE_MEM;
140 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
141 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400142
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600143 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
144 switch (mem_type) {
145 case PCI_BASE_ADDRESS_MEM_TYPE_32:
146 break;
147 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600148 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600149 break;
150 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600151 flags |= IORESOURCE_MEM_64;
152 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600153 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600154 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600155 break;
156 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600157 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400158}
159
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100160#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
161
Yu Zhao0b400c72008-11-22 02:40:40 +0800162/**
163 * pci_read_base - read a PCI BAR
164 * @dev: the PCI device
165 * @type: type of the BAR
166 * @res: resource buffer to be filled in
167 * @pos: BAR position in the config space
168 *
169 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400170 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800171int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400172 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400173{
174 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600175 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700176 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800177 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400178
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200179 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400180
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600181 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700182 if (!dev->mmio_always_on) {
183 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100184 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
185 pci_write_config_word(dev, PCI_COMMAND,
186 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
187 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700188 }
189
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400190 res->name = pci_name(dev);
191
192 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200193 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400194 pci_read_config_dword(dev, pos, &sz);
195 pci_write_config_dword(dev, pos, l);
196
197 /*
198 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600199 * If the BAR isn't implemented, all bits must be 0. If it's a
200 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
201 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400202 */
Myron Stowef795d862014-10-30 11:54:43 -0600203 if (sz == 0xffffffff)
204 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400205
206 /*
207 * I don't know how l can have all bits set. Copied from old code.
208 * Maybe it fixes a bug on some ancient platform.
209 */
210 if (l == 0xffffffff)
211 l = 0;
212
213 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600214 res->flags = decode_bar(dev, l);
215 res->flags |= IORESOURCE_SIZEALIGN;
216 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600217 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
218 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
219 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400220 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600221 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
222 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
223 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400224 }
225 } else {
226 res->flags |= (l & IORESOURCE_ROM_ENABLE);
Myron Stowef795d862014-10-30 11:54:43 -0600227 l64 = l & PCI_ROM_ADDRESS_MASK;
228 sz64 = sz & PCI_ROM_ADDRESS_MASK;
229 mask64 = (u32)PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400230 }
231
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600232 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400233 pci_read_config_dword(dev, pos + 4, &l);
234 pci_write_config_dword(dev, pos + 4, ~0);
235 pci_read_config_dword(dev, pos + 4, &sz);
236 pci_write_config_dword(dev, pos + 4, l);
237
238 l64 |= ((u64)l << 32);
239 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600240 mask64 |= ((u64)~0 << 32);
241 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400242
Myron Stowef795d862014-10-30 11:54:43 -0600243 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
244 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400245
Myron Stowef795d862014-10-30 11:54:43 -0600246 if (!sz64)
247 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248
Myron Stowef795d862014-10-30 11:54:43 -0600249 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600250 if (!sz64) {
251 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
252 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600253 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600254 }
Myron Stowef795d862014-10-30 11:54:43 -0600255
256 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700257 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
258 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600259 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
260 res->start = 0;
261 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600262 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
263 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600264 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600265 }
266
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700267 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600268 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700269 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600270 res->start = 0;
271 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600272 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
273 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600274 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400275 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400276 }
277
Myron Stowef795d862014-10-30 11:54:43 -0600278 region.start = l64;
279 region.end = l64 + sz64;
280
Yinghai Lufc279852013-12-09 22:54:40 -0800281 pcibios_bus_to_resource(dev->bus, res, &region);
282 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800283
284 /*
285 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
286 * the corresponding resource address (the physical address used by
287 * the CPU. Converting that resource address back to a bus address
288 * should yield the original BAR value:
289 *
290 * resource_to_bus(bus_to_resource(A)) == A
291 *
292 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
293 * be claimed by the device.
294 */
295 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800296 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800297 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600298 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600299 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
300 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800301 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800302
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600303 goto out;
304
305
306fail:
307 res->flags = 0;
308out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600309 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800310 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600311
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600312 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800313}
314
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
316{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400317 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400319 for (pos = 0; pos < howmany; pos++) {
320 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400322 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400324
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400326 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400328 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
Dan Williams92b19ff2015-08-10 23:07:06 -0400329 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400330 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 }
332}
333
Bill Pemberton15856ad2012-11-21 15:35:00 -0500334static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335{
336 struct pci_dev *dev = child->self;
337 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600338 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700339 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600340 struct resource *res;
341
342 io_mask = PCI_IO_RANGE_MASK;
343 io_granularity = 0x1000;
344 if (dev->io_window_1k) {
345 /* Support 1K I/O space granularity */
346 io_mask = PCI_IO_1K_RANGE_MASK;
347 io_granularity = 0x400;
348 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 res = child->resource[0];
351 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
352 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600353 base = (io_base_lo & io_mask) << 8;
354 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
357 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
360 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600361 base |= ((unsigned long) io_base_hi << 16);
362 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 }
364
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600365 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700367 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600368 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800369 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600370 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700372}
373
Bill Pemberton15856ad2012-11-21 15:35:00 -0500374static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700375{
376 struct pci_dev *dev = child->self;
377 u16 mem_base_lo, mem_limit_lo;
378 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700379 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700380 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
382 res = child->resource[1];
383 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
384 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600385 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
386 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600387 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700389 region.start = base;
390 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800391 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600392 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700394}
395
Bill Pemberton15856ad2012-11-21 15:35:00 -0500396static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700397{
398 struct pci_dev *dev = child->self;
399 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700400 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700401 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700402 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700403 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
405 res = child->resource[2];
406 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
407 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700408 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
409 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
411 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
412 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600413
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
415 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
416
417 /*
418 * Some bridges set the base > limit by default, and some
419 * (broken) BIOSes do not initialize them. If we find
420 * this, just assume they are not being used.
421 */
422 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700423 base64 |= (u64) mem_base_hi << 32;
424 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 }
426 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700427
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700428 base = (pci_bus_addr_t) base64;
429 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700430
431 if (base != base64) {
432 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
433 (unsigned long long) base64);
434 return;
435 }
436
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600437 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700438 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
439 IORESOURCE_MEM | IORESOURCE_PREFETCH;
440 if (res->flags & PCI_PREF_RANGE_TYPE_64)
441 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700442 region.start = base;
443 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800444 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600445 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 }
447}
448
Bill Pemberton15856ad2012-11-21 15:35:00 -0500449void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700450{
451 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700452 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700453 int i;
454
455 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
456 return;
457
Yinghai Lub918c622012-05-17 18:51:11 -0700458 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
459 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700460 dev->transparent ? " (subtractive decode)" : "");
461
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700462 pci_bus_remove_resources(child);
463 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
464 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
465
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700466 pci_read_bridge_io(child);
467 pci_read_bridge_mmio(child);
468 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700469
470 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700471 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600472 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700473 pci_bus_add_resource(child, res,
474 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700475 dev_printk(KERN_DEBUG, &dev->dev,
476 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700477 res);
478 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700479 }
480 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700481}
482
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100483static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484{
485 struct pci_bus *b;
486
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100487 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600488 if (!b)
489 return NULL;
490
491 INIT_LIST_HEAD(&b->node);
492 INIT_LIST_HEAD(&b->children);
493 INIT_LIST_HEAD(&b->devices);
494 INIT_LIST_HEAD(&b->slots);
495 INIT_LIST_HEAD(&b->resources);
496 b->max_bus_speed = PCI_SPEED_UNKNOWN;
497 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100498#ifdef CONFIG_PCI_DOMAINS_GENERIC
499 if (parent)
500 b->domain_nr = parent->domain_nr;
501#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 return b;
503}
504
Jiang Liu70efde22013-06-07 16:16:51 -0600505static void pci_release_host_bridge_dev(struct device *dev)
506{
507 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
508
509 if (bridge->release_fn)
510 bridge->release_fn(bridge);
511
512 pci_free_resource_list(&bridge->windows);
513
514 kfree(bridge);
515}
516
Yinghai Lu7b543662012-04-02 18:31:53 -0700517static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
518{
519 struct pci_host_bridge *bridge;
520
521 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600522 if (!bridge)
523 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700524
Bjorn Helgaas05013482013-06-05 14:22:11 -0600525 INIT_LIST_HEAD(&bridge->windows);
526 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700527 return bridge;
528}
529
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700530static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500531 PCI_SPEED_UNKNOWN, /* 0 */
532 PCI_SPEED_66MHz_PCIX, /* 1 */
533 PCI_SPEED_100MHz_PCIX, /* 2 */
534 PCI_SPEED_133MHz_PCIX, /* 3 */
535 PCI_SPEED_UNKNOWN, /* 4 */
536 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
537 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
538 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
539 PCI_SPEED_UNKNOWN, /* 8 */
540 PCI_SPEED_66MHz_PCIX_266, /* 9 */
541 PCI_SPEED_100MHz_PCIX_266, /* A */
542 PCI_SPEED_133MHz_PCIX_266, /* B */
543 PCI_SPEED_UNKNOWN, /* C */
544 PCI_SPEED_66MHz_PCIX_533, /* D */
545 PCI_SPEED_100MHz_PCIX_533, /* E */
546 PCI_SPEED_133MHz_PCIX_533 /* F */
547};
548
Jacob Keller343e51a2013-07-31 06:53:16 +0000549const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500550 PCI_SPEED_UNKNOWN, /* 0 */
551 PCIE_SPEED_2_5GT, /* 1 */
552 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500553 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500554 PCI_SPEED_UNKNOWN, /* 4 */
555 PCI_SPEED_UNKNOWN, /* 5 */
556 PCI_SPEED_UNKNOWN, /* 6 */
557 PCI_SPEED_UNKNOWN, /* 7 */
558 PCI_SPEED_UNKNOWN, /* 8 */
559 PCI_SPEED_UNKNOWN, /* 9 */
560 PCI_SPEED_UNKNOWN, /* A */
561 PCI_SPEED_UNKNOWN, /* B */
562 PCI_SPEED_UNKNOWN, /* C */
563 PCI_SPEED_UNKNOWN, /* D */
564 PCI_SPEED_UNKNOWN, /* E */
565 PCI_SPEED_UNKNOWN /* F */
566};
567
568void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
569{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700570 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500571}
572EXPORT_SYMBOL_GPL(pcie_update_link_speed);
573
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500574static unsigned char agp_speeds[] = {
575 AGP_UNKNOWN,
576 AGP_1X,
577 AGP_2X,
578 AGP_4X,
579 AGP_8X
580};
581
582static enum pci_bus_speed agp_speed(int agp3, int agpstat)
583{
584 int index = 0;
585
586 if (agpstat & 4)
587 index = 3;
588 else if (agpstat & 2)
589 index = 2;
590 else if (agpstat & 1)
591 index = 1;
592 else
593 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700594
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500595 if (agp3) {
596 index += 2;
597 if (index == 5)
598 index = 0;
599 }
600
601 out:
602 return agp_speeds[index];
603}
604
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500605static void pci_set_bus_speed(struct pci_bus *bus)
606{
607 struct pci_dev *bridge = bus->self;
608 int pos;
609
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500610 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
611 if (!pos)
612 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
613 if (pos) {
614 u32 agpstat, agpcmd;
615
616 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
617 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
618
619 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
620 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
621 }
622
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500623 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
624 if (pos) {
625 u16 status;
626 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500627
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700628 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
629 &status);
630
631 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500632 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700633 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500634 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700635 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400636 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500637 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400638 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500639 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 } else {
641 max = PCI_SPEED_66MHz_PCIX;
642 }
643
644 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700645 bus->cur_bus_speed = pcix_bus_speed[
646 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500647
648 return;
649 }
650
Yijing Wangfdfe1512013-09-05 15:55:29 +0800651 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500652 u32 linkcap;
653 u16 linksta;
654
Jiang Liu59875ae2012-07-24 17:20:06 +0800655 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700656 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500657
Jiang Liu59875ae2012-07-24 17:20:06 +0800658 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500659 pcie_update_link_speed(bus, linksta);
660 }
661}
662
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100663static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
664{
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100665 struct irq_domain *d;
666
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100667 /*
668 * Any firmware interface that can resolve the msi_domain
669 * should be called from here.
670 */
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100671 d = pci_host_bridge_of_msi_domain(bus);
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100672
Marc Zyngierb165e2b2015-07-28 14:46:12 +0100673 return d;
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100674}
675
676static void pci_set_bus_msi_domain(struct pci_bus *bus)
677{
678 struct irq_domain *d;
679
680 /*
681 * Either bus is the root, and we must obtain it from the
682 * firmware, or we inherit it from the bridge device.
683 */
684 if (pci_is_root_bus(bus))
685 d = pci_host_bridge_msi_domain(bus);
686 else
687 d = dev_get_msi_domain(&bus->self->dev);
688
689 dev_set_msi_domain(&bus->dev, d);
690}
691
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700692static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
693 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694{
695 struct pci_bus *child;
696 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800697 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
699 /*
700 * Allocate a new bus, and inherit stuff from the parent..
701 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100702 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 if (!child)
704 return NULL;
705
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 child->parent = parent;
707 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200708 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200710 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400712 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800713 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400714 */
715 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100716 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
718 /*
719 * Set up the primary, secondary and subordinate
720 * bus numbers.
721 */
Yinghai Lub918c622012-05-17 18:51:11 -0700722 child->number = child->busn_res.start = busnr;
723 child->primary = parent->busn_res.start;
724 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725
Yinghai Lu4f535092013-01-21 13:20:52 -0800726 if (!bridge) {
727 child->dev.parent = parent->bridge;
728 goto add_dev;
729 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800730
731 child->self = bridge;
732 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800733 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000734 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500735 pci_set_bus_speed(child);
736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800738 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
740 child->resource[i]->name = child->name;
741 }
742 bridge->subordinate = child;
743
Yinghai Lu4f535092013-01-21 13:20:52 -0800744add_dev:
Marc Zyngier44aa0c62015-07-28 14:46:11 +0100745 pci_set_bus_msi_domain(child);
Yinghai Lu4f535092013-01-21 13:20:52 -0800746 ret = device_register(&child->dev);
747 WARN_ON(ret < 0);
748
Jiang Liu10a95742013-04-12 05:44:20 +0000749 pcibios_add_bus(child);
750
Yinghai Lu4f535092013-01-21 13:20:52 -0800751 /* Create legacy_io and legacy_mem files for this bus */
752 pci_create_legacy_files(child);
753
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 return child;
755}
756
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400757struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
758 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759{
760 struct pci_bus *child;
761
762 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700763 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800764 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800766 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700767 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 return child;
769}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600770EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
Rajat Jainf3dbd802014-09-02 16:26:00 -0700772static void pci_enable_crs(struct pci_dev *pdev)
773{
774 u16 root_cap = 0;
775
776 /* Enable CRS Software Visibility if supported */
777 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
778 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
779 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
780 PCI_EXP_RTCTL_CRSSVE);
781}
782
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783/*
784 * If it's a bridge, configure it and scan the bus behind it.
785 * For CardBus bridges, we don't scan behind as the devices will
786 * be handled by the bridge driver itself.
787 *
788 * We need to process bridges in two passes -- first we scan those
789 * already configured by the BIOS and after we are done with all of
790 * them, we proceed to assigning numbers to the remaining buses in
791 * order to avoid overlaps between old and new bus numbers.
792 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500793int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794{
795 struct pci_bus *child;
796 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100797 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600799 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100800 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801
802 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600803 primary = buses & 0xFF;
804 secondary = (buses >> 8) & 0xFF;
805 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600807 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
808 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100810 if (!primary && (primary != bus->number) && secondary && subordinate) {
811 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
812 primary = bus->number;
813 }
814
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100815 /* Check if setup is sensible at all */
816 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700817 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600818 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700819 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
820 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100821 broken = 1;
822 }
823
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700825 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
827 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
828 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
829
Rajat Jainf3dbd802014-09-02 16:26:00 -0700830 pci_enable_crs(dev);
831
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600832 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
833 !is_cardbus && !broken) {
834 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 /*
836 * Bus already configured by firmware, process it in the first
837 * pass and just note the configuration.
838 */
839 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000840 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100843 * The bus might already exist for two reasons: Either we are
844 * rescanning the bus or the bus is reachable through more than
845 * one bridge. The second case can happen with the i450NX
846 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600848 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600849 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600850 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600851 if (!child)
852 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600853 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700854 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600855 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 }
857
Lorenzo Pieralisidff22d22015-07-09 11:59:16 +0100858 /* Read and initialize bridge resources */
859 pci_read_bridge_bases(child);
860
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100862 if (cmax > subordinate)
863 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
864 subordinate, cmax);
865 /* subordinate should equal child->busn_res.end */
866 if (subordinate > max)
867 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 } else {
869 /*
870 * We need to assign a number to this bus which we always
871 * do in the second pass.
872 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700873 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100874 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700875 /* Temporarily disable forwarding of the
876 configuration cycles on all bridges in
877 this bus segment to avoid possible
878 conflicts in the second pass between two
879 bridges programmed with overlapping
880 bus ranges. */
881 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
882 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000883 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700884 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885
886 /* Clear errors */
887 pci_write_config_word(dev, PCI_STATUS, 0xffff);
888
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600889 /* Prevent assigning a bus number that already exists.
890 * This can happen when a bridge is hot-plugged, so in
891 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800892 child = pci_find_bus(pci_domain_nr(bus), max+1);
893 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100894 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800895 if (!child)
896 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600897 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800898 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100899 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900 buses = (buses & 0xff000000)
901 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700902 | ((unsigned int)(child->busn_res.start) << 8)
903 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904
905 /*
906 * yenta.c forces a secondary latency timer of 176.
907 * Copy that behaviour here.
908 */
909 if (is_cardbus) {
910 buses &= ~0xff000000;
911 buses |= CARDBUS_LATENCY_TIMER << 24;
912 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100913
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 /*
915 * We need to blast all three values with a single write.
916 */
917 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
918
919 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700920 child->bridge_ctl = bctl;
Lorenzo Pieralisidff22d22015-07-09 11:59:16 +0100921
922 /* Read and initialize bridge resources */
923 pci_read_bridge_bases(child);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 max = pci_scan_child_bus(child);
925 } else {
926 /*
927 * For CardBus bridges, we leave 4 bus numbers
928 * as cards with a PCI-to-PCI bridge can be
929 * inserted later.
930 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400931 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100932 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700933 if (pci_find_bus(pci_domain_nr(bus),
934 max+i+1))
935 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100936 while (parent->parent) {
937 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700938 (parent->busn_res.end > max) &&
939 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100940 j = 1;
941 }
942 parent = parent->parent;
943 }
944 if (j) {
945 /*
946 * Often, there are two cardbus bridges
947 * -- try to leave one valid bus number
948 * for each one.
949 */
950 i /= 2;
951 break;
952 }
953 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700954 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 }
956 /*
957 * Set the subordinate bus number to its real value.
958 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700959 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
961 }
962
Gary Hadecb3576f2008-02-08 14:00:52 -0800963 sprintf(child->name,
964 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
965 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200967 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100968 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700969 if ((child->busn_res.end > bus->busn_res.end) ||
970 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100971 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700972 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400973 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700974 &child->busn_res,
975 (bus->number > child->busn_res.end &&
976 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800977 "wholly" : "partially",
978 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700979 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700980 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100981 }
982 bus = bus->parent;
983 }
984
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000985out:
986 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
987
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 return max;
989}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600990EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991
992/*
993 * Read interrupt line and base address registers.
994 * The architecture-dependent code can tweak these, of course.
995 */
996static void pci_read_irq(struct pci_dev *dev)
997{
998 unsigned char irq;
999
1000 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -08001001 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 if (irq)
1003 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1004 dev->irq = irq;
1005}
1006
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001007void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +08001008{
1009 int pos;
1010 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +08001011 int type;
1012 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +08001013
1014 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1015 if (!pos)
1016 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +09001017 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +08001018 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +08001019 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -05001020 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1021 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +08001022
1023 /*
1024 * A Root Port is always the upstream end of a Link. No PCIe
1025 * component has two Links. Two Links are connected by a Switch
1026 * that has a Port on each Link and internal logic to connect the
1027 * two Ports.
1028 */
1029 type = pci_pcie_type(pdev);
1030 if (type == PCI_EXP_TYPE_ROOT_PORT)
1031 pdev->has_secondary_link = 1;
1032 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1033 type == PCI_EXP_TYPE_DOWNSTREAM) {
1034 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001035
1036 /*
1037 * Usually there's an upstream device (Root Port or Switch
1038 * Downstream Port), but we can't assume one exists.
1039 */
1040 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001041 pdev->has_secondary_link = 1;
1042 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001043}
1044
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001045void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001046{
Eric W. Biederman28760482009-09-09 14:09:24 -07001047 u32 reg32;
1048
Jiang Liu59875ae2012-07-24 17:20:06 +08001049 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001050 if (reg32 & PCI_EXP_SLTCAP_HPC)
1051 pdev->is_hotplug_bridge = 1;
1052}
1053
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001054/**
Alex Williamson78916b02014-05-05 14:20:51 -06001055 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1056 * @dev: PCI device
1057 *
1058 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1059 * when forwarding a type1 configuration request the bridge must check that
1060 * the extended register address field is zero. The bridge is not permitted
1061 * to forward the transactions and must handle it as an Unsupported Request.
1062 * Some bridges do not follow this rule and simply drop the extended register
1063 * bits, resulting in the standard config space being aliased, every 256
1064 * bytes across the entire configuration space. Test for this condition by
1065 * comparing the first dword of each potential alias to the vendor/device ID.
1066 * Known offenders:
1067 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1068 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1069 */
1070static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1071{
1072#ifdef CONFIG_PCI_QUIRKS
1073 int pos;
1074 u32 header, tmp;
1075
1076 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1077
1078 for (pos = PCI_CFG_SPACE_SIZE;
1079 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1080 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1081 || header != tmp)
1082 return false;
1083 }
1084
1085 return true;
1086#else
1087 return false;
1088#endif
1089}
1090
1091/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001092 * pci_cfg_space_size - get the configuration space size of the PCI device.
1093 * @dev: PCI device
1094 *
1095 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1096 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1097 * access it. Maybe we don't have a way to generate extended config space
1098 * accesses, or the device is behind a reverse Express bridge. So we try
1099 * reading the dword at 0x100 which must either be 0 or a valid extended
1100 * capability header.
1101 */
1102static int pci_cfg_space_size_ext(struct pci_dev *dev)
1103{
1104 u32 status;
1105 int pos = PCI_CFG_SPACE_SIZE;
1106
1107 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1108 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001109 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001110 goto fail;
1111
1112 return PCI_CFG_SPACE_EXP_SIZE;
1113
1114 fail:
1115 return PCI_CFG_SPACE_SIZE;
1116}
1117
1118int pci_cfg_space_size(struct pci_dev *dev)
1119{
1120 int pos;
1121 u32 status;
1122 u16 class;
1123
1124 class = dev->class >> 8;
1125 if (class == PCI_CLASS_BRIDGE_HOST)
1126 return pci_cfg_space_size_ext(dev);
1127
1128 if (!pci_is_pcie(dev)) {
1129 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1130 if (!pos)
1131 goto fail;
1132
1133 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1134 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1135 goto fail;
1136 }
1137
1138 return pci_cfg_space_size_ext(dev);
1139
1140 fail:
1141 return PCI_CFG_SPACE_SIZE;
1142}
1143
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001144#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001145
Guilherme G. Piccoli22b68392015-08-24 22:42:46 +10001146void pci_msi_setup_pci_dev(struct pci_dev *dev)
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001147{
1148 /*
1149 * Disable the MSI hardware to avoid screaming interrupts
1150 * during boot. This is the power on reset default so
1151 * usually this should be a noop.
1152 */
1153 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1154 if (dev->msi_cap)
1155 pci_msi_set_enable(dev, 0);
1156
1157 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1158 if (dev->msix_cap)
1159 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1160}
1161
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162/**
1163 * pci_setup_device - fill in class and map information of a device
1164 * @dev: the device structure to fill
1165 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001166 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1168 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001169 * Returns 0 on success and negative if unknown type of device (not normal,
1170 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001172int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173{
1174 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001175 u8 hdr_type;
Gabe Blackbc577d22009-10-06 10:45:19 -05001176 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001177 struct pci_bus_region region;
1178 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001179
1180 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1181 return -EIO;
1182
1183 dev->sysdata = dev->bus->sysdata;
1184 dev->dev.parent = dev->bus->bridge;
1185 dev->dev.bus = &pci_bus_type;
1186 dev->hdr_type = hdr_type & 0x7f;
1187 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001188 dev->error_state = pci_channel_io_normal;
1189 set_pcie_port_type(dev);
1190
Yijing Wang017ffe62015-07-17 17:16:32 +08001191 pci_dev_assign_slot(dev);
Yu Zhao480b93b2009-03-20 11:25:14 +08001192 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1193 set this higher, assuming the system even supports it. */
1194 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001196 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1197 dev->bus->number, PCI_SLOT(dev->devfn),
1198 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
1200 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001201 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001202 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001204 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1205 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
Yu Zhao853346e2009-03-21 22:05:11 +08001207 /* need to have dev->class ready */
1208 dev->cfg_size = pci_cfg_space_size(dev);
1209
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001211 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001213 pci_msi_setup_pci_dev(dev);
1214
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 /* Early fixups, before probing the BARs */
1216 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001217 /* device class may be changed after fixup */
1218 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219
1220 switch (dev->hdr_type) { /* header type */
1221 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1222 if (class == PCI_CLASS_BRIDGE_PCI)
1223 goto bad;
1224 pci_read_irq(dev);
1225 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1226 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1227 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001228
1229 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001230 * Do the ugly legacy mode stuff here rather than broken chip
1231 * quirk code. Legacy mode ATA controllers have fixed
1232 * addresses. These are not always echoed in BAR0-3, and
1233 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001234 */
1235 if (class == PCI_CLASS_STORAGE_IDE) {
1236 u8 progif;
1237 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1238 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001239 region.start = 0x1F0;
1240 region.end = 0x1F7;
1241 res = &dev->resource[0];
1242 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001243 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001244 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1245 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001246 region.start = 0x3F6;
1247 region.end = 0x3F6;
1248 res = &dev->resource[1];
1249 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001250 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001251 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1252 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001253 }
1254 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001255 region.start = 0x170;
1256 region.end = 0x177;
1257 res = &dev->resource[2];
1258 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001259 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001260 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1261 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001262 region.start = 0x376;
1263 region.end = 0x376;
1264 res = &dev->resource[3];
1265 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001266 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001267 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1268 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001269 }
1270 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 break;
1272
1273 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1274 if (class != PCI_CLASS_BRIDGE_PCI)
1275 goto bad;
1276 /* The PCI-to-PCI bridge spec requires that subtractive
1277 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001278 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001279 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 dev->transparent = ((dev->class & 0xff) == 1);
1281 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001282 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001283 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1284 if (pos) {
1285 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1286 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1287 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 break;
1289
1290 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1291 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1292 goto bad;
1293 pci_read_irq(dev);
1294 pci_read_bases(dev, 1, 0);
1295 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1296 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1297 break;
1298
1299 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001300 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1301 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001302 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303
1304 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001305 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1306 dev->class, dev->hdr_type);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05001307 dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308 }
1309
1310 /* We found a fine healthy device, go go go... */
1311 return 0;
1312}
1313
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001314static void pci_configure_mps(struct pci_dev *dev)
1315{
1316 struct pci_dev *bridge = pci_upstream_bridge(dev);
Keith Busch27d868b2015-08-24 08:48:16 -05001317 int mps, p_mps, rc;
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001318
1319 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1320 return;
1321
1322 mps = pcie_get_mps(dev);
1323 p_mps = pcie_get_mps(bridge);
1324
1325 if (mps == p_mps)
1326 return;
1327
1328 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1329 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1330 mps, pci_name(bridge), p_mps);
1331 return;
1332 }
Keith Busch27d868b2015-08-24 08:48:16 -05001333
1334 /*
1335 * Fancier MPS configuration is done later by
1336 * pcie_bus_configure_settings()
1337 */
1338 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1339 return;
1340
1341 rc = pcie_set_mps(dev, p_mps);
1342 if (rc) {
1343 dev_warn(&dev->dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1344 p_mps);
1345 return;
1346 }
1347
1348 dev_info(&dev->dev, "Max Payload Size set to %d (was %d, max %d)\n",
1349 p_mps, mps, 128 << dev->pcie_mpss);
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001350}
1351
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001352static struct hpp_type0 pci_default_type0 = {
1353 .revision = 1,
1354 .cache_line_size = 8,
1355 .latency_timer = 0x40,
1356 .enable_serr = 0,
1357 .enable_perr = 0,
1358};
1359
1360static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1361{
1362 u16 pci_cmd, pci_bctl;
1363
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001364 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001365 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001366
1367 if (hpp->revision > 1) {
1368 dev_warn(&dev->dev,
1369 "PCI settings rev %d not supported; using defaults\n",
1370 hpp->revision);
1371 hpp = &pci_default_type0;
1372 }
1373
1374 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1375 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1376 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1377 if (hpp->enable_serr)
1378 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001379 if (hpp->enable_perr)
1380 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001381 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1382
1383 /* Program bridge control value */
1384 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1385 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1386 hpp->latency_timer);
1387 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1388 if (hpp->enable_serr)
1389 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001390 if (hpp->enable_perr)
1391 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001392 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1393 }
1394}
1395
1396static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1397{
1398 if (hpp)
1399 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1400}
1401
1402static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1403{
1404 int pos;
1405 u32 reg32;
1406
1407 if (!hpp)
1408 return;
1409
1410 if (hpp->revision > 1) {
1411 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1412 hpp->revision);
1413 return;
1414 }
1415
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001416 /*
1417 * Don't allow _HPX to change MPS or MRRS settings. We manage
1418 * those to make sure they're consistent with the rest of the
1419 * platform.
1420 */
1421 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1422 PCI_EXP_DEVCTL_READRQ;
1423 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1424 PCI_EXP_DEVCTL_READRQ);
1425
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001426 /* Initialize Device Control Register */
1427 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1428 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1429
1430 /* Initialize Link Control Register */
Yinghai Lu7a1562d2014-11-11 12:09:46 -08001431 if (pcie_cap_has_lnkctl(dev))
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001432 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1433 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1434
1435 /* Find Advanced Error Reporting Enhanced Capability */
1436 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1437 if (!pos)
1438 return;
1439
1440 /* Initialize Uncorrectable Error Mask Register */
1441 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1442 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1443 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1444
1445 /* Initialize Uncorrectable Error Severity Register */
1446 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1447 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1448 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1449
1450 /* Initialize Correctable Error Mask Register */
1451 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1452 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1453 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1454
1455 /* Initialize Advanced Error Capabilities and Control Register */
1456 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1457 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1458 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1459
1460 /*
1461 * FIXME: The following two registers are not supported yet.
1462 *
1463 * o Secondary Uncorrectable Error Severity Register
1464 * o Secondary Uncorrectable Error Mask Register
1465 */
1466}
1467
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001468static void pci_configure_device(struct pci_dev *dev)
1469{
1470 struct hotplug_params hpp;
1471 int ret;
1472
Bjorn Helgaas9dae3a92015-08-20 16:08:27 -05001473 pci_configure_mps(dev);
1474
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001475 memset(&hpp, 0, sizeof(hpp));
1476 ret = pci_get_hp_params(dev, &hpp);
1477 if (ret)
1478 return;
1479
1480 program_hpp_type2(dev, hpp.t2);
1481 program_hpp_type1(dev, hpp.t1);
1482 program_hpp_type0(dev, hpp.t0);
1483}
1484
Zhao, Yu201de562008-10-13 19:49:55 +08001485static void pci_release_capabilities(struct pci_dev *dev)
1486{
1487 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001488 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001489 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001490}
1491
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492/**
1493 * pci_release_dev - free a pci device structure when all users of it are finished.
1494 * @dev: device that's been disconnected
1495 *
1496 * Will be called only by the device core when all users of this pci device are
1497 * done.
1498 */
1499static void pci_release_dev(struct device *dev)
1500{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001501 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001503 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001504 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001505 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001506 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001507 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001508 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509 kfree(pci_dev);
1510}
1511
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001512struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001513{
1514 struct pci_dev *dev;
1515
1516 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1517 if (!dev)
1518 return NULL;
1519
Michael Ellerman65891212007-04-05 17:19:08 +10001520 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001521 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001522 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001523
1524 return dev;
1525}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001526EXPORT_SYMBOL(pci_alloc_dev);
1527
Yinghai Luefdc87d2012-01-27 10:55:10 -08001528bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001529 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001530{
1531 int delay = 1;
1532
1533 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1534 return false;
1535
1536 /* some broken boards return 0 or ~0 if a slot is empty: */
1537 if (*l == 0xffffffff || *l == 0x00000000 ||
1538 *l == 0x0000ffff || *l == 0xffff0000)
1539 return false;
1540
Rajat Jain89665a62014-09-08 14:19:49 -07001541 /*
1542 * Configuration Request Retry Status. Some root ports return the
1543 * actual device ID instead of the synthetic ID (0xFFFF) required
1544 * by the PCIe spec. Ignore the device ID and only check for
1545 * (vendor id == 1).
1546 */
1547 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001548 if (!crs_timeout)
1549 return false;
1550
1551 msleep(delay);
1552 delay *= 2;
1553 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1554 return false;
1555 /* Card hasn't responded in 60 seconds? Must be stuck. */
1556 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001557 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1558 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1559 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001560 return false;
1561 }
1562 }
1563
1564 return true;
1565}
1566EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1567
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568/*
1569 * Read the config data for a PCI device, sanity-check it
1570 * and fill in the dev structure...
1571 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001572static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573{
1574 struct pci_dev *dev;
1575 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
Yinghai Luefdc87d2012-01-27 10:55:10 -08001577 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 return NULL;
1579
Gu Zheng8b1fce02013-05-25 21:48:31 +08001580 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 if (!dev)
1582 return NULL;
1583
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 dev->vendor = l & 0xffff;
1586 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001588 pci_set_of_node(dev);
1589
Yu Zhao480b93b2009-03-20 11:25:14 +08001590 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001591 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 kfree(dev);
1593 return NULL;
1594 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001595
1596 return dev;
1597}
1598
Zhao, Yu201de562008-10-13 19:49:55 +08001599static void pci_init_capabilities(struct pci_dev *dev)
1600{
Sean O. Stalley938174e2015-10-29 17:35:39 -05001601 /* Enhanced Allocation */
1602 pci_ea_init(dev);
1603
Zhao, Yu201de562008-10-13 19:49:55 +08001604 /* MSI/MSI-X list */
1605 pci_msi_init_pci_dev(dev);
1606
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001607 /* Buffers for saving PCIe and PCI-X capabilities */
1608 pci_allocate_cap_save_buffers(dev);
1609
Zhao, Yu201de562008-10-13 19:49:55 +08001610 /* Power Management */
1611 pci_pm_init(dev);
1612
1613 /* Vital Product Data */
1614 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001615
1616 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001617 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001618
1619 /* Single Root I/O Virtualization */
1620 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001621
Bjorn Helgaasedc90fe2015-07-17 15:05:46 -05001622 /* Address Translation Services */
1623 pci_ats_init(dev);
1624
Allen Kayae21ee62009-10-07 10:27:17 -07001625 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001626 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001627}
1628
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001629static void pci_set_msi_domain(struct pci_dev *dev)
1630{
1631 /*
1632 * If no domain has been set through the pcibios_add_device
1633 * callback, inherit the default from the bus device.
1634 */
1635 if (!dev_get_msi_domain(&dev->dev))
1636 dev_set_msi_domain(&dev->dev,
1637 dev_get_msi_domain(&dev->bus->dev));
1638}
1639
Sam Ravnborg96bde062007-03-26 21:53:30 -08001640void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001641{
Yinghai Lu4f535092013-01-21 13:20:52 -08001642 int ret;
1643
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001644 pci_configure_device(dev);
1645
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646 device_initialize(&dev->dev);
1647 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
Yinghai Lu7629d192013-01-21 13:20:44 -08001649 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001651 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 dev->dev.coherent_dma_mask = 0xffffffffull;
Murali Karicheride335bb42015-03-03 12:52:13 -05001653 of_pci_dma_configure(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001655 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001656 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001657
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 /* Fix up broken headers */
1659 pci_fixup_device(pci_fixup_header, dev);
1660
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001661 /* moved out from quirk header fixup code */
1662 pci_reassigndev_resource_alignment(dev);
1663
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001664 /* Clear the state_saved flag. */
1665 dev->state_saved = false;
1666
Zhao, Yu201de562008-10-13 19:49:55 +08001667 /* Initialize various capabilities */
1668 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001669
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 /*
1671 * Add the device to our list of discovered devices
1672 * and the bus list for fixup functions, etc.
1673 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001674 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001676 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001677
Yinghai Lu4f535092013-01-21 13:20:52 -08001678 ret = pcibios_add_device(dev);
1679 WARN_ON(ret < 0);
1680
Marc Zyngier44aa0c62015-07-28 14:46:11 +01001681 /* Setup MSI irq domain */
1682 pci_set_msi_domain(dev);
1683
Yinghai Lu4f535092013-01-21 13:20:52 -08001684 /* Notifier could use PCI capabilities */
1685 dev->match_driver = false;
1686 ret = device_add(&dev->dev);
1687 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001688}
1689
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001690struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001691{
1692 struct pci_dev *dev;
1693
Trent Piepho90bdb312009-03-20 14:56:00 -06001694 dev = pci_get_slot(bus, devfn);
1695 if (dev) {
1696 pci_dev_put(dev);
1697 return dev;
1698 }
1699
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001700 dev = pci_scan_device(bus, devfn);
1701 if (!dev)
1702 return NULL;
1703
1704 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001705
1706 return dev;
1707}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001708EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001710static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001711{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001712 int pos;
1713 u16 cap = 0;
1714 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001715
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001716 if (pci_ari_enabled(bus)) {
1717 if (!dev)
1718 return 0;
1719 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1720 if (!pos)
1721 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001722
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001723 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1724 next_fn = PCI_ARI_CAP_NFN(cap);
1725 if (next_fn <= fn)
1726 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001727
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001728 return next_fn;
1729 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001730
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001731 /* dev may be NULL for non-contiguous multifunction devices */
1732 if (!dev || dev->multifunction)
1733 return (fn + 1) % 8;
1734
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001735 return 0;
1736}
1737
1738static int only_one_child(struct pci_bus *bus)
1739{
1740 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001741
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001742 if (!parent || !pci_is_pcie(parent))
1743 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001744 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001745 return 1;
Yijing Wang777e61e2015-05-21 15:05:04 +08001746 if (parent->has_secondary_link &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001747 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001748 return 1;
1749 return 0;
1750}
1751
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752/**
1753 * pci_scan_slot - scan a PCI slot on a bus for devices.
1754 * @bus: PCI bus to scan
1755 * @devfn: slot number to scan (must have zero function.)
1756 *
1757 * Scan a PCI slot on the specified PCI bus for devices, adding
1758 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001759 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001760 *
1761 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001763int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001765 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001766 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001767
1768 if (only_one_child(bus) && (devfn > 0))
1769 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001771 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001772 if (!dev)
1773 return 0;
1774 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001775 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001777 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001778 dev = pci_scan_single_device(bus, devfn + fn);
1779 if (dev) {
1780 if (!dev->is_added)
1781 nr++;
1782 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001783 }
1784 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001785
Shaohua Li149e1632008-07-23 10:32:31 +08001786 /* only one slot has pcie device */
1787 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001788 pcie_aspm_init_link_state(bus->self);
1789
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 return nr;
1791}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001792EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793
Jon Masonb03e7492011-07-20 15:20:54 -05001794static int pcie_find_smpss(struct pci_dev *dev, void *data)
1795{
1796 u8 *smpss = data;
1797
1798 if (!pci_is_pcie(dev))
1799 return 0;
1800
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001801 /*
1802 * We don't have a way to change MPS settings on devices that have
1803 * drivers attached. A hot-added device might support only the minimum
1804 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1805 * where devices may be hot-added, we limit the fabric MPS to 128 so
1806 * hot-added devices will work correctly.
1807 *
1808 * However, if we hot-add a device to a slot directly below a Root
1809 * Port, it's impossible for there to be other existing devices below
1810 * the port. We don't limit the MPS in this case because we can
1811 * reconfigure MPS on both the Root Port and the hot-added device,
1812 * and there are no other devices involved.
1813 *
1814 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001815 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001816 if (dev->is_hotplug_bridge &&
1817 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001818 *smpss = 0;
1819
1820 if (*smpss > dev->pcie_mpss)
1821 *smpss = dev->pcie_mpss;
1822
1823 return 0;
1824}
1825
1826static void pcie_write_mps(struct pci_dev *dev, int mps)
1827{
Jon Mason62f392e2011-10-14 14:56:14 -05001828 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001829
1830 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001831 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001832
Yijing Wang62f87c02012-07-24 17:20:03 +08001833 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1834 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001835 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001836 * downstream communication will never be larger than
1837 * the MRRS. So, the MPS only needs to be configured
1838 * for the upstream communication. This being the case,
1839 * walk from the top down and set the MPS of the child
1840 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001841 *
1842 * Configure the device MPS with the smaller of the
1843 * device MPSS or the bridge MPS (which is assumed to be
1844 * properly configured at this point to the largest
1845 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001846 */
Jon Mason62f392e2011-10-14 14:56:14 -05001847 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001848 }
1849
1850 rc = pcie_set_mps(dev, mps);
1851 if (rc)
1852 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1853}
1854
Jon Mason62f392e2011-10-14 14:56:14 -05001855static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001856{
Jon Mason62f392e2011-10-14 14:56:14 -05001857 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001858
Jon Masoned2888e2011-09-08 16:41:18 -05001859 /* In the "safe" case, do not configure the MRRS. There appear to be
1860 * issues with setting MRRS to 0 on a number of devices.
1861 */
Jon Masoned2888e2011-09-08 16:41:18 -05001862 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1863 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001864
Jon Masoned2888e2011-09-08 16:41:18 -05001865 /* For Max performance, the MRRS must be set to the largest supported
1866 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001867 * device or the bus can support. This should already be properly
1868 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001869 */
Jon Mason62f392e2011-10-14 14:56:14 -05001870 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001871
1872 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001873 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001874 * If the MRRS value provided is not acceptable (e.g., too large),
1875 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001876 */
Jon Masonb03e7492011-07-20 15:20:54 -05001877 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1878 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001879 if (!rc)
1880 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001881
Jon Mason62f392e2011-10-14 14:56:14 -05001882 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001883 mrrs /= 2;
1884 }
Jon Mason62f392e2011-10-14 14:56:14 -05001885
1886 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001887 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001888}
1889
1890static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1891{
Jon Masona513a992011-10-14 14:56:16 -05001892 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001893
1894 if (!pci_is_pcie(dev))
1895 return 0;
1896
Keith Busch27d868b2015-08-24 08:48:16 -05001897 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
1898 pcie_bus_config == PCIE_BUS_DEFAULT)
Yijing Wang5895af72013-08-26 16:33:06 +08001899 return 0;
Yijing Wang5895af72013-08-26 16:33:06 +08001900
Jon Masona513a992011-10-14 14:56:16 -05001901 mps = 128 << *(u8 *)data;
1902 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001903
1904 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001905 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001906
Ryan Desfosses227f0642014-04-18 20:13:50 -04001907 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1908 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05001909 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001910
1911 return 0;
1912}
1913
Jon Masona513a992011-10-14 14:56:16 -05001914/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001915 * parents then children fashion. If this changes, then this code will not
1916 * work as designed.
1917 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001918void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001919{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001920 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001921
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001922 if (!bus->self)
1923 return;
1924
Jon Masonb03e7492011-07-20 15:20:54 -05001925 if (!pci_is_pcie(bus->self))
1926 return;
1927
Jon Mason5f39e672011-10-03 09:50:20 -05001928 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001929 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001930 * simply force the MPS of the entire system to the smallest possible.
1931 */
1932 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1933 smpss = 0;
1934
Jon Masonb03e7492011-07-20 15:20:54 -05001935 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001936 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001937
Jon Masonb03e7492011-07-20 15:20:54 -05001938 pcie_find_smpss(bus->self, &smpss);
1939 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1940 }
1941
1942 pcie_bus_configure_set(bus->self, &smpss);
1943 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1944}
Jon Masondebc3b72011-08-02 00:01:18 -05001945EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001946
Bill Pemberton15856ad2012-11-21 15:35:00 -05001947unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948{
Yinghai Lub918c622012-05-17 18:51:11 -07001949 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 struct pci_dev *dev;
1951
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001952 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953
1954 /* Go find them, Rover! */
1955 for (devfn = 0; devfn < 0x100; devfn += 8)
1956 pci_scan_slot(bus, devfn);
1957
Yu Zhaoa28724b2009-03-20 11:25:13 +08001958 /* Reserve buses for SR-IOV capability. */
1959 max += pci_iov_bus_range(bus);
1960
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961 /*
1962 * After performing arch-dependent fixup of the bus, look behind
1963 * all PCI-to-PCI bridges on this bus.
1964 */
Alex Chiang74710de2009-03-20 14:56:10 -06001965 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001966 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001967 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001968 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001969 }
1970
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001971 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08001973 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974 max = pci_scan_bridge(bus, dev, max, pass);
1975 }
1976
1977 /*
1978 * We've scanned the bus and so we know all about what's on
1979 * the other side of any bridges that may be on this bus plus
1980 * any devices.
1981 *
1982 * Return how far we've got finding sub-buses.
1983 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001984 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985 return max;
1986}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001987EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001989/**
1990 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1991 * @bridge: Host bridge to set up.
1992 *
1993 * Default empty implementation. Replace with an architecture-specific setup
1994 * routine, if necessary.
1995 */
1996int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1997{
1998 return 0;
1999}
2000
Jiang Liu10a95742013-04-12 05:44:20 +00002001void __weak pcibios_add_bus(struct pci_bus *bus)
2002{
2003}
2004
2005void __weak pcibios_remove_bus(struct pci_bus *bus)
2006{
2007}
2008
Bjorn Helgaas166c6372011-10-28 16:25:45 -06002009struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2010 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002012 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002013 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002014 struct pci_bus *b, *b2;
Jiang Liu14d76b62015-02-05 13:44:44 +08002015 struct resource_entry *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002016 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002017 resource_size_t offset;
2018 char bus_addr[64];
2019 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002021 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07002022 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07002023 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024
2025 b->sysdata = sysdata;
2026 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08002027 b->number = b->busn_res.start = bus;
Catalin Marinas670ba0c2014-09-29 15:29:26 +01002028 pci_bus_assign_domain_nr(b, parent);
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002029 b2 = pci_find_bus(pci_domain_nr(b), bus);
2030 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002031 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07002032 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033 goto err_out;
2034 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08002035
Yinghai Lu7b543662012-04-02 18:31:53 -07002036 bridge = pci_alloc_host_bridge(b);
2037 if (!bridge)
2038 goto err_out;
2039
2040 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06002041 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07002042 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002043 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08002044 if (error) {
2045 kfree(bridge);
2046 goto err_out;
2047 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01002048
Yinghai Lu7b543662012-04-02 18:31:53 -07002049 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08002050 if (error) {
2051 put_device(&bridge->dev);
2052 goto err_out;
2053 }
Yinghai Lu7b543662012-04-02 18:31:53 -07002054 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002055 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10002056 pci_set_bus_of_node(b);
Marc Zyngier44aa0c62015-07-28 14:46:11 +01002057 pci_set_bus_msi_domain(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058
Yinghai Lu0d358f22008-02-19 03:20:41 -08002059 if (!parent)
2060 set_dev_node(b->bridge, pcibus_to_node(b));
2061
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002062 b->dev.class = &pcibus_class;
2063 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01002064 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04002065 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066 if (error)
2067 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068
Jiang Liu10a95742013-04-12 05:44:20 +00002069 pcibios_add_bus(b);
2070
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 /* Create legacy_io and legacy_mem files for this bus */
2072 pci_create_legacy_files(b);
2073
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002074 if (parent)
2075 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
2076 else
2077 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
2078
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002079 /* Add initial resources to the bus */
Jiang Liu14d76b62015-02-05 13:44:44 +08002080 resource_list_for_each_entry_safe(window, n, resources) {
2081 list_move_tail(&window->node, &bridge->windows);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002082 res = window->res;
2083 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07002084 if (res->flags & IORESOURCE_BUS)
2085 pci_bus_insert_busn_res(b, bus, res->end);
2086 else
2087 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002088 if (offset) {
2089 if (resource_type(res) == IORESOURCE_IO)
2090 fmt = " (bus address [%#06llx-%#06llx])";
2091 else
2092 fmt = " (bus address [%#010llx-%#010llx])";
2093 snprintf(bus_addr, sizeof(bus_addr), fmt,
2094 (unsigned long long) (res->start - offset),
2095 (unsigned long long) (res->end - offset));
2096 } else
2097 bus_addr[0] = '\0';
2098 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002099 }
2100
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07002101 down_write(&pci_bus_sem);
2102 list_add_tail(&b->node, &pci_root_buses);
2103 up_write(&pci_bus_sem);
2104
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105 return b;
2106
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07002108 put_device(&bridge->dev);
2109 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07002110err_out:
2111 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112 return NULL;
2113}
Ray Juie6b29de2015-04-08 11:21:33 -07002114EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002115
Yinghai Lu98a35832012-05-18 11:35:50 -06002116int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2117{
2118 struct resource *res = &b->busn_res;
2119 struct resource *parent_res, *conflict;
2120
2121 res->start = bus;
2122 res->end = bus_max;
2123 res->flags = IORESOURCE_BUS;
2124
2125 if (!pci_is_root_bus(b))
2126 parent_res = &b->parent->busn_res;
2127 else {
2128 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2129 res->flags |= IORESOURCE_PCI_FIXED;
2130 }
2131
Andreas Noeverced04d12014-01-23 21:59:24 +01002132 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002133
2134 if (conflict)
2135 dev_printk(KERN_DEBUG, &b->dev,
2136 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2137 res, pci_is_root_bus(b) ? "domain " : "",
2138 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002139
2140 return conflict == NULL;
2141}
2142
2143int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2144{
2145 struct resource *res = &b->busn_res;
2146 struct resource old_res = *res;
2147 resource_size_t size;
2148 int ret;
2149
2150 if (res->start > bus_max)
2151 return -EINVAL;
2152
2153 size = bus_max - res->start + 1;
2154 ret = adjust_resource(res, res->start, size);
2155 dev_printk(KERN_DEBUG, &b->dev,
2156 "busn_res: %pR end %s updated to %02x\n",
2157 &old_res, ret ? "can not be" : "is", bus_max);
2158
2159 if (!ret && !res->parent)
2160 pci_bus_insert_busn_res(b, res->start, res->end);
2161
2162 return ret;
2163}
2164
2165void pci_bus_release_busn_res(struct pci_bus *b)
2166{
2167 struct resource *res = &b->busn_res;
2168 int ret;
2169
2170 if (!res->flags || !res->parent)
2171 return;
2172
2173 ret = release_resource(res);
2174 dev_printk(KERN_DEBUG, &b->dev,
2175 "busn_res: %pR %s released\n",
2176 res, ret ? "can not be" : "is");
2177}
2178
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002179struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
2180 struct pci_ops *ops, void *sysdata,
2181 struct list_head *resources, struct msi_controller *msi)
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002182{
Jiang Liu14d76b62015-02-05 13:44:44 +08002183 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002184 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002185 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002186 int max;
2187
Jiang Liu14d76b62015-02-05 13:44:44 +08002188 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002189 if (window->res->flags & IORESOURCE_BUS) {
2190 found = true;
2191 break;
2192 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002193
2194 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2195 if (!b)
2196 return NULL;
2197
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002198 b->msi = msi;
2199
Yinghai Lu4d99f522012-05-17 18:51:12 -07002200 if (!found) {
2201 dev_info(&b->dev,
2202 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2203 bus);
2204 pci_bus_insert_busn_res(b, bus, 255);
2205 }
2206
2207 max = pci_scan_child_bus(b);
2208
2209 if (!found)
2210 pci_bus_update_busn_res_end(b, max);
2211
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002212 return b;
2213}
Lorenzo Pieralisid2a79262015-08-03 21:27:10 -05002214
2215struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
2216 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2217{
2218 return pci_scan_root_bus_msi(parent, bus, ops, sysdata, resources,
2219 NULL);
2220}
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002221EXPORT_SYMBOL(pci_scan_root_bus);
2222
Bill Pemberton15856ad2012-11-21 15:35:00 -05002223struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002224 void *sysdata)
2225{
2226 LIST_HEAD(resources);
2227 struct pci_bus *b;
2228
2229 pci_add_resource(&resources, &ioport_resource);
2230 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002231 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002232 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2233 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002234 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002235 } else {
2236 pci_free_resource_list(&resources);
2237 }
2238 return b;
2239}
2240EXPORT_SYMBOL(pci_scan_bus);
2241
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002242/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002243 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2244 * @bridge: PCI bridge for the bus to scan
2245 *
2246 * Scan a PCI bus and child buses for new devices, add them,
2247 * and enable them, resizing bridge mmio/io resource if necessary
2248 * and possible. The caller must ensure the child devices are already
2249 * removed for resizing to occur.
2250 *
2251 * Returns the max number of subordinate bus discovered.
2252 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002253unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002254{
2255 unsigned int max;
2256 struct pci_bus *bus = bridge->subordinate;
2257
2258 max = pci_scan_child_bus(bus);
2259
2260 pci_assign_unassigned_bridge_resources(bridge);
2261
2262 pci_bus_add_devices(bus);
2263
2264 return max;
2265}
2266
Yinghai Lua5213a32012-10-30 14:31:21 -06002267/**
2268 * pci_rescan_bus - scan a PCI bus for devices.
2269 * @bus: PCI bus to scan
2270 *
2271 * Scan a PCI bus and child buses for new devices, adds them,
2272 * and enables them.
2273 *
2274 * Returns the max number of subordinate bus discovered.
2275 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002276unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002277{
2278 unsigned int max;
2279
2280 max = pci_scan_child_bus(bus);
2281 pci_assign_unassigned_bus_resources(bus);
2282 pci_bus_add_devices(bus);
2283
2284 return max;
2285}
2286EXPORT_SYMBOL_GPL(pci_rescan_bus);
2287
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002288/*
2289 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2290 * routines should always be executed under this mutex.
2291 */
2292static DEFINE_MUTEX(pci_rescan_remove_lock);
2293
2294void pci_lock_rescan_remove(void)
2295{
2296 mutex_lock(&pci_rescan_remove_lock);
2297}
2298EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2299
2300void pci_unlock_rescan_remove(void)
2301{
2302 mutex_unlock(&pci_rescan_remove_lock);
2303}
2304EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2305
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002306static int __init pci_sort_bf_cmp(const struct device *d_a,
2307 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002308{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002309 const struct pci_dev *a = to_pci_dev(d_a);
2310 const struct pci_dev *b = to_pci_dev(d_b);
2311
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002312 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2313 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2314
2315 if (a->bus->number < b->bus->number) return -1;
2316 else if (a->bus->number > b->bus->number) return 1;
2317
2318 if (a->devfn < b->devfn) return -1;
2319 else if (a->devfn > b->devfn) return 1;
2320
2321 return 0;
2322}
2323
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002324void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002325{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002326 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002327}