blob: d172930ac1e72f9ebaf8cbd6371c392aba1bbe59 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080031#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38
Keith Packarde7dbb2f2010-11-16 16:03:53 +080039/* Here's the desired hotplug mode */
40#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
41 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
42 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
43 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
44 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
45 ADPA_CRT_HOTPLUG_ENABLE)
46
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000047struct intel_crt {
48 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040049 /* DPMS state is stored in the connector, which we need in the
50 * encoder's enable/disable callbacks */
51 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080052 bool force_hotplug_required;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020053 i915_reg_t adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000054};
55
Daniel Vetter540a8952012-07-11 16:27:57 +020056static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080057{
Daniel Vetter540a8952012-07-11 16:27:57 +020058 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070059}
60
Daniel Vettereebe6f02013-07-21 21:37:03 +020061static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
62{
63 return intel_encoder_to_crt(intel_attached_encoder(connector));
64}
65
Daniel Vettere403fc92012-07-02 13:41:21 +020066static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070068{
Daniel Vettere403fc92012-07-02 13:41:21 +020069 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010070 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettere403fc92012-07-02 13:41:21 +020071 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +020072 enum intel_display_power_domain power_domain;
Daniel Vettere403fc92012-07-02 13:41:21 +020073 u32 tmp;
Imre Deak1c8fdda2016-02-12 18:55:15 +020074 bool ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +080075
Imre Deak6d129be2014-03-05 16:20:54 +020076 power_domain = intel_display_port_power_domain(encoder);
Imre Deak1c8fdda2016-02-12 18:55:15 +020077 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +020078 return false;
79
Imre Deak1c8fdda2016-02-12 18:55:15 +020080 ret = false;
81
Daniel Vettere403fc92012-07-02 13:41:21 +020082 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080083
Daniel Vettere403fc92012-07-02 13:41:21 +020084 if (!(tmp & ADPA_DAC_ENABLE))
Imre Deak1c8fdda2016-02-12 18:55:15 +020085 goto out;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070086
Daniel Vettere403fc92012-07-02 13:41:21 +020087 if (HAS_PCH_CPT(dev))
88 *pipe = PORT_TO_PIPE_CPT(tmp);
89 else
90 *pipe = PORT_TO_PIPE(tmp);
91
Imre Deak1c8fdda2016-02-12 18:55:15 +020092 ret = true;
93out:
94 intel_display_power_put(dev_priv, power_domain);
95
96 return ret;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070097}
98
Ville Syrjälä6801c182013-09-24 14:24:05 +030099static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700100{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100101 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700102 struct intel_crt *crt = intel_encoder_to_crt(encoder);
103 u32 tmp, flags = 0;
104
105 tmp = I915_READ(crt->adpa_reg);
106
107 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
108 flags |= DRM_MODE_FLAG_PHSYNC;
109 else
110 flags |= DRM_MODE_FLAG_NHSYNC;
111
112 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
113 flags |= DRM_MODE_FLAG_PVSYNC;
114 else
115 flags |= DRM_MODE_FLAG_NVSYNC;
116
Ville Syrjälä6801c182013-09-24 14:24:05 +0300117 return flags;
118}
119
120static void intel_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200121 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300122{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200123 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300124
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200125 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700126}
127
Ville Syrjälä6801c182013-09-24 14:24:05 +0300128static void hsw_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200129 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300130{
Ville Syrjälä8802e5b2016-02-17 21:41:12 +0200131 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
132
Ville Syrjälä6801c182013-09-24 14:24:05 +0300133 intel_ddi_get_config(encoder, pipe_config);
134
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200135 pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
Ville Syrjälä6801c182013-09-24 14:24:05 +0300136 DRM_MODE_FLAG_NHSYNC |
137 DRM_MODE_FLAG_PVSYNC |
138 DRM_MODE_FLAG_NVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200139 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +0200140
141 pipe_config->base.adjusted_mode.crtc_clock = lpt_get_iclkip(dev_priv);
Ville Syrjälä6801c182013-09-24 14:24:05 +0300142}
143
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200144/* Note: The caller is required to filter out dpms modes not supported by the
145 * platform. */
146static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800147{
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200148 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100149 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200150 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200151 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300152 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200153 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800154
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200155 if (INTEL_INFO(dev)->gen >= 5)
156 adpa = ADPA_HOTPLUG_BITS;
157 else
158 adpa = 0;
159
160 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
161 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
162 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
163 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
164
165 /* For CPT allow 3 pipe config, for others just use A or B */
166 if (HAS_PCH_LPT(dev))
167 ; /* Those bits don't exist here */
168 else if (HAS_PCH_CPT(dev))
169 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
170 else if (crtc->pipe == 0)
171 adpa |= ADPA_PIPE_A_SELECT;
172 else
173 adpa |= ADPA_PIPE_B_SELECT;
174
175 if (!HAS_PCH_SPLIT(dev))
176 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700177
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800179 case DRM_MODE_DPMS_ON:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200180 adpa |= ADPA_DAC_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800181 break;
182 case DRM_MODE_DPMS_STANDBY:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200183 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800184 break;
185 case DRM_MODE_DPMS_SUSPEND:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200186 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800187 break;
188 case DRM_MODE_DPMS_OFF:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200189 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800190 break;
191 }
192
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200193 I915_WRITE(crt->adpa_reg, adpa);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200194}
195
Adam Jackson637f44d2013-03-25 15:40:05 -0400196static void intel_disable_crt(struct intel_encoder *encoder)
197{
198 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
199}
200
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300201static void pch_disable_crt(struct intel_encoder *encoder)
202{
203}
204
205static void pch_post_disable_crt(struct intel_encoder *encoder)
206{
207 intel_disable_crt(encoder);
208}
Daniel Vetterabfdc1e2014-06-25 22:01:52 +0300209
Adam Jackson637f44d2013-03-25 15:40:05 -0400210static void intel_enable_crt(struct intel_encoder *encoder)
211{
Maarten Lankhorst7bb4afb2016-02-17 09:18:38 +0100212 intel_crt_set_dpms(encoder, DRM_MODE_DPMS_ON);
Adam Jackson637f44d2013-03-25 15:40:05 -0400213}
214
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000215static enum drm_mode_status
216intel_crt_mode_valid(struct drm_connector *connector,
217 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800218{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800219 struct drm_device *dev = connector->dev;
Mika Kaholaf8700b32016-02-02 15:16:42 +0200220 int max_dotclk = to_i915(dev)->max_dotclk_freq;
Ville Syrjälädebded82016-02-17 21:41:13 +0200221 int max_clock;
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800222
Jesse Barnes79e53942008-11-07 14:24:08 -0800223 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
224 return MODE_NO_DBLESCAN;
225
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800226 if (mode->clock < 25000)
227 return MODE_CLOCK_LOW;
228
Ville Syrjälädebded82016-02-17 21:41:13 +0200229 if (HAS_PCH_LPT(dev))
230 max_clock = 180000;
231 else if (IS_VALLEYVIEW(dev))
232 /*
233 * 270 MHz due to current DPLL limits,
234 * DAC limit supposedly 355 MHz.
235 */
236 max_clock = 270000;
237 else if (IS_GEN3(dev) || IS_GEN4(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800238 max_clock = 400000;
Ville Syrjälädebded82016-02-17 21:41:13 +0200239 else
240 max_clock = 350000;
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800241 if (mode->clock > max_clock)
242 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800243
Mika Kaholaf8700b32016-02-02 15:16:42 +0200244 if (mode->clock > max_dotclk)
245 return MODE_CLOCK_HIGH;
246
Paulo Zanonid4b19312012-11-29 11:29:32 -0200247 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
248 if (HAS_PCH_LPT(dev) &&
249 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
250 return MODE_CLOCK_HIGH;
251
Jesse Barnes79e53942008-11-07 14:24:08 -0800252 return MODE_OK;
253}
254
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100255static bool intel_crt_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200256 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -0800257{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100258 struct drm_device *dev = encoder->base.dev;
259
260 if (HAS_PCH_SPLIT(dev))
261 pipe_config->has_pch_encoder = true;
262
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200263 /* LPT FDI RX only supports 8bpc. */
Daniel Vetterf58a1ac2016-05-03 10:33:01 +0200264 if (HAS_PCH_LPT(dev)) {
265 if (pipe_config->bw_constrained && pipe_config->pipe_bpp < 24) {
266 DRM_DEBUG_KMS("LPT only supports 24bpp\n");
267 return false;
268 }
269
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200270 pipe_config->pipe_bpp = 24;
Daniel Vetterf58a1ac2016-05-03 10:33:01 +0200271 }
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200272
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200273 /* FDI must always be 2.7 GHz */
Ander Conselvan de Oliveiradaedf202016-03-08 17:46:23 +0200274 if (HAS_DDI(dev))
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200275 pipe_config->port_clock = 135000 * 2;
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100276
Jesse Barnes79e53942008-11-07 14:24:08 -0800277 return true;
278}
279
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500280static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800281{
282 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800283 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100284 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800285 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800286 bool ret;
287
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800288 /* The first time through, trigger an explicit detection cycle */
289 if (crt->force_hotplug_required) {
290 bool turn_off_dac = HAS_PCH_SPLIT(dev);
291 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800292
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800293 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000294
Ville Syrjäläca54b812013-01-25 21:44:42 +0200295 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800296 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000297
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800298 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
299 if (turn_off_dac)
300 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800301
Ville Syrjäläca54b812013-01-25 21:44:42 +0200302 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800303
Chris Wilsone1672d12016-06-30 15:32:49 +0100304 if (intel_wait_for_register(dev_priv,
305 crt->adpa_reg,
306 ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
307 1000))
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800308 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800309
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800310 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200311 I915_WRITE(crt->adpa_reg, save_adpa);
312 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800313 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800314 }
315
Zhenyu Wang2c072452009-06-05 15:38:42 +0800316 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200317 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800318 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800319 ret = true;
320 else
321 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800322 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800323
Zhenyu Wang2c072452009-06-05 15:38:42 +0800324 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800325}
326
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700327static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
328{
329 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200330 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100331 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700332 u32 adpa;
333 bool ret;
334 u32 save_adpa;
335
Ville Syrjäläca54b812013-01-25 21:44:42 +0200336 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700337 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
338
339 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
340
Ville Syrjäläca54b812013-01-25 21:44:42 +0200341 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700342
Chris Wilsona522ae42016-06-30 15:32:50 +0100343 if (intel_wait_for_register(dev_priv,
344 crt->adpa_reg,
345 ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
346 1000)) {
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700347 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200348 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700349 }
350
351 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200352 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700353 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
354 ret = true;
355 else
356 ret = false;
357
358 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
359
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700360 return ret;
361}
362
Jesse Barnes79e53942008-11-07 14:24:08 -0800363/**
364 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
365 *
366 * Not for i915G/i915GM
367 *
368 * \return true if CRT is connected.
369 * \return false if CRT is disconnected.
370 */
371static bool intel_crt_detect_hotplug(struct drm_connector *connector)
372{
373 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100374 struct drm_i915_private *dev_priv = to_i915(dev);
Egbert Eich0706f172015-09-23 16:15:27 +0200375 u32 stat;
Adam Jackson7a772c42010-05-24 16:46:29 -0400376 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800377 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800378
Eric Anholtbad720f2009-10-22 16:11:14 -0700379 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500380 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800381
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700382 if (IS_VALLEYVIEW(dev))
383 return valleyview_crt_detect_hotplug(connector);
384
Zhao Yakui771cb082009-03-03 18:07:52 +0800385 /*
386 * On 4 series desktop, CRT detect sequence need to be done twice
387 * to get a reliable result.
388 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800389
Zhao Yakui771cb082009-03-03 18:07:52 +0800390 if (IS_G4X(dev) && !IS_GM45(dev))
391 tries = 2;
392 else
393 tries = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800394
Zhao Yakui771cb082009-03-03 18:07:52 +0800395 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800396 /* turn on the FORCE_DETECT */
Egbert Eich0706f172015-09-23 16:15:27 +0200397 i915_hotplug_interrupt_update(dev_priv,
398 CRT_HOTPLUG_FORCE_DETECT,
399 CRT_HOTPLUG_FORCE_DETECT);
Zhao Yakui771cb082009-03-03 18:07:52 +0800400 /* wait for FORCE_DETECT to go off */
Chris Wilsonfd3790d2016-06-30 15:32:51 +0100401 if (intel_wait_for_register(dev_priv, PORT_HOTPLUG_EN,
402 CRT_HOTPLUG_FORCE_DETECT, 0,
403 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100404 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800405 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800406
Adam Jackson7a772c42010-05-24 16:46:29 -0400407 stat = I915_READ(PORT_HOTPLUG_STAT);
408 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
409 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800410
Adam Jackson7a772c42010-05-24 16:46:29 -0400411 /* clear the interrupt we just generated, if any */
412 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
413
Egbert Eich0706f172015-09-23 16:15:27 +0200414 i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
Adam Jackson7a772c42010-05-24 16:46:29 -0400415
416 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800417}
418
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300419static struct edid *intel_crt_get_edid(struct drm_connector *connector,
420 struct i2c_adapter *i2c)
421{
422 struct edid *edid;
423
424 edid = drm_get_edid(connector, i2c);
425
426 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
427 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
428 intel_gmbus_force_bit(i2c, true);
429 edid = drm_get_edid(connector, i2c);
430 intel_gmbus_force_bit(i2c, false);
431 }
432
433 return edid;
434}
435
436/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
437static int intel_crt_ddc_get_modes(struct drm_connector *connector,
438 struct i2c_adapter *adapter)
439{
440 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300441 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300442
443 edid = intel_crt_get_edid(connector, adapter);
444 if (!edid)
445 return 0;
446
Jani Nikulaebda95a2012-10-19 14:51:51 +0300447 ret = intel_connector_update_modes(connector, edid);
448 kfree(edid);
449
450 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300451}
452
David Müllerf5afcd32011-01-06 12:29:32 +0000453static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800454{
David Müllerf5afcd32011-01-06 12:29:32 +0000455 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100456 struct drm_i915_private *dev_priv = to_i915(crt->base.base.dev);
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200457 struct edid *edid;
458 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800459
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200460 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800461
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300462 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300463 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000464
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200465 if (edid) {
466 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
467
David Müllerf5afcd32011-01-06 12:29:32 +0000468 /*
469 * This may be a DVI-I connector with a shared DDC
470 * link between analog and digital outputs, so we
471 * have to check the EDID input spec of the attached device.
472 */
David Müllerf5afcd32011-01-06 12:29:32 +0000473 if (!is_digital) {
474 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
475 return true;
476 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200477
478 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
479 } else {
480 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100481 }
482
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200483 kfree(edid);
484
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100485 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800486}
487
Ma Linge4a5d542009-05-26 11:31:00 +0800488static enum drm_connector_status
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100489intel_crt_load_detect(struct intel_crt *crt, uint32_t pipe)
Ma Linge4a5d542009-05-26 11:31:00 +0800490{
Chris Wilson71731882011-04-19 23:10:58 +0100491 struct drm_device *dev = crt->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100492 struct drm_i915_private *dev_priv = to_i915(dev);
Ma Linge4a5d542009-05-26 11:31:00 +0800493 uint32_t save_bclrpat;
494 uint32_t save_vtotal;
495 uint32_t vtotal, vactive;
496 uint32_t vsample;
497 uint32_t vblank, vblank_start, vblank_end;
498 uint32_t dsl;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200499 i915_reg_t bclrpat_reg, vtotal_reg,
500 vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg;
Ma Linge4a5d542009-05-26 11:31:00 +0800501 uint8_t st00;
502 enum drm_connector_status status;
503
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100504 DRM_DEBUG_KMS("starting load-detect on CRT\n");
505
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800506 bclrpat_reg = BCLRPAT(pipe);
507 vtotal_reg = VTOTAL(pipe);
508 vblank_reg = VBLANK(pipe);
509 vsync_reg = VSYNC(pipe);
510 pipeconf_reg = PIPECONF(pipe);
511 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800512
513 save_bclrpat = I915_READ(bclrpat_reg);
514 save_vtotal = I915_READ(vtotal_reg);
515 vblank = I915_READ(vblank_reg);
516
517 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
518 vactive = (save_vtotal & 0x7ff) + 1;
519
520 vblank_start = (vblank & 0xfff) + 1;
521 vblank_end = ((vblank >> 16) & 0xfff) + 1;
522
523 /* Set the border color to purple. */
524 I915_WRITE(bclrpat_reg, 0x500050);
525
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100526 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800527 uint32_t pipeconf = I915_READ(pipeconf_reg);
528 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100529 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800530 /* Wait for next Vblank to substitue
531 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700532 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200533 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d542009-05-26 11:31:00 +0800534 status = ((st00 & (1 << 4)) != 0) ?
535 connector_status_connected :
536 connector_status_disconnected;
537
538 I915_WRITE(pipeconf_reg, pipeconf);
539 } else {
540 bool restore_vblank = false;
541 int count, detect;
542
543 /*
544 * If there isn't any border, add some.
545 * Yes, this will flicker
546 */
547 if (vblank_start <= vactive && vblank_end >= vtotal) {
548 uint32_t vsync = I915_READ(vsync_reg);
549 uint32_t vsync_start = (vsync & 0xffff) + 1;
550
551 vblank_start = vsync_start;
552 I915_WRITE(vblank_reg,
553 (vblank_start - 1) |
554 ((vblank_end - 1) << 16));
555 restore_vblank = true;
556 }
557 /* sample in the vertical border, selecting the larger one */
558 if (vblank_start - vactive >= vtotal - vblank_end)
559 vsample = (vblank_start + vactive) >> 1;
560 else
561 vsample = (vtotal + vblank_end) >> 1;
562
563 /*
564 * Wait for the border to be displayed
565 */
566 while (I915_READ(pipe_dsl_reg) >= vactive)
567 ;
568 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
569 ;
570 /*
571 * Watch ST00 for an entire scanline
572 */
573 detect = 0;
574 count = 0;
575 do {
576 count++;
577 /* Read the ST00 VGA status register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200578 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d542009-05-26 11:31:00 +0800579 if (st00 & (1 << 4))
580 detect++;
581 } while ((I915_READ(pipe_dsl_reg) == dsl));
582
583 /* restore vblank if necessary */
584 if (restore_vblank)
585 I915_WRITE(vblank_reg, vblank);
586 /*
587 * If more than 3/4 of the scanline detected a monitor,
588 * then it is assumed to be present. This works even on i830,
589 * where there isn't any way to force the border color across
590 * the screen
591 */
592 status = detect * 4 > count * 3 ?
593 connector_status_connected :
594 connector_status_disconnected;
595 }
596
597 /* Restore previous settings */
598 I915_WRITE(bclrpat_reg, save_bclrpat);
599
600 return status;
601}
602
Chris Wilson7b334fc2010-09-09 23:51:02 +0100603static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100604intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
606 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100607 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000608 struct intel_crt *crt = intel_attached_crt(connector);
Imre Deak671dedd2014-03-05 16:20:53 +0200609 struct intel_encoder *intel_encoder = &crt->base;
610 enum intel_display_power_domain power_domain;
Ma Linge4a5d542009-05-26 11:31:00 +0800611 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200612 struct intel_load_detect_pipe tmp;
Rob Clark51fd3712013-11-19 12:10:12 -0500613 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes79e53942008-11-07 14:24:08 -0800614
Chris Wilson164c8592013-07-20 20:27:08 +0100615 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300616 connector->base.id, connector->name,
Chris Wilson164c8592013-07-20 20:27:08 +0100617 force);
618
Imre Deak671dedd2014-03-05 16:20:53 +0200619 power_domain = intel_display_port_power_domain(intel_encoder);
620 intel_display_power_get(dev_priv, power_domain);
621
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100622 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200623 /* We can not rely on the HPD pin always being correctly wired
624 * up, for example many KVM do not pass it through, and so
625 * only trust an assertion that the monitor is connected.
626 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100627 if (intel_crt_detect_hotplug(connector)) {
628 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300629 status = connector_status_connected;
630 goto out;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200631 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800632 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 }
634
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300635 if (intel_crt_detect_ddc(connector)) {
636 status = connector_status_connected;
637 goto out;
638 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800639
Daniel Vetteraaa37732012-06-16 15:30:32 +0200640 /* Load detection is broken on HPD capable machines. Whoever wants a
641 * broken monitor (without edid) to work behind a broken kvm (that fails
642 * to have the right resistors for HP detection) needs to fix this up.
643 * For now just bail out. */
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100644 if (I915_HAS_HOTPLUG(dev) && !i915.load_detect_test) {
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300645 status = connector_status_disconnected;
646 goto out;
647 }
Daniel Vetteraaa37732012-06-16 15:30:32 +0200648
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300649 if (!force) {
650 status = connector->status;
651 goto out;
652 }
Chris Wilson7b334fc2010-09-09 23:51:02 +0100653
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300654 drm_modeset_acquire_init(&ctx, 0);
655
Ma Linge4a5d542009-05-26 11:31:00 +0800656 /* for pre-945g platforms use load detect */
Rob Clark51fd3712013-11-19 12:10:12 -0500657 if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200658 if (intel_crt_detect_ddc(connector))
659 status = connector_status_connected;
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100660 else if (INTEL_INFO(dev)->gen < 4)
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100661 status = intel_crt_load_detect(crt,
662 to_intel_crtc(connector->state->crtc)->pipe);
Maarten Lankhorst32fff612016-03-01 17:04:01 +0100663 else if (i915.load_detect_test)
664 status = connector_status_disconnected;
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100665 else
666 status = connector_status_unknown;
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +0200667 intel_release_load_detect_pipe(connector, &tmp, &ctx);
Daniel Vettere95c8432012-04-20 21:03:36 +0200668 } else
669 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800670
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300671 drm_modeset_drop_locks(&ctx);
672 drm_modeset_acquire_fini(&ctx);
673
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300674out:
Imre Deak671dedd2014-03-05 16:20:53 +0200675 intel_display_power_put(dev_priv, power_domain);
Ma Linge4a5d542009-05-26 11:31:00 +0800676 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800677}
678
679static void intel_crt_destroy(struct drm_connector *connector)
680{
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 drm_connector_cleanup(connector);
682 kfree(connector);
683}
684
685static int intel_crt_get_modes(struct drm_connector *connector)
686{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800687 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100688 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak671dedd2014-03-05 16:20:53 +0200689 struct intel_crt *crt = intel_attached_crt(connector);
690 struct intel_encoder *intel_encoder = &crt->base;
691 enum intel_display_power_domain power_domain;
Chris Wilson890f3352010-09-14 16:46:59 +0100692 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800693 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800694
Imre Deak671dedd2014-03-05 16:20:53 +0200695 power_domain = intel_display_port_power_domain(intel_encoder);
696 intel_display_power_get(dev_priv, power_domain);
697
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300698 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300699 ret = intel_crt_ddc_get_modes(connector, i2c);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800700 if (ret || !IS_G4X(dev))
Imre Deak671dedd2014-03-05 16:20:53 +0200701 goto out;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800702
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800703 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Jani Nikula988c7012015-03-27 00:20:19 +0200704 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
Imre Deak671dedd2014-03-05 16:20:53 +0200705 ret = intel_crt_ddc_get_modes(connector, i2c);
706
707out:
708 intel_display_power_put(dev_priv, power_domain);
709
710 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800711}
712
713static int intel_crt_set_property(struct drm_connector *connector,
714 struct drm_property *property,
715 uint64_t value)
716{
Jesse Barnes79e53942008-11-07 14:24:08 -0800717 return 0;
718}
719
Lyude9504a892016-06-21 17:03:42 -0400720void intel_crt_reset(struct drm_encoder *encoder)
Chris Wilsonf3269052011-01-24 15:17:08 +0000721{
Lyude28cf71c2016-06-21 17:03:41 -0400722 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100723 struct drm_i915_private *dev_priv = to_i915(dev);
Lyude28cf71c2016-06-21 17:03:41 -0400724 struct intel_crt *crt = intel_encoder_to_crt(to_intel_encoder(encoder));
Chris Wilsonf3269052011-01-24 15:17:08 +0000725
Chris Wilson10603ca2013-08-26 19:51:06 -0300726 if (INTEL_INFO(dev)->gen >= 5) {
Daniel Vetter2e938892012-10-11 20:08:24 +0200727 u32 adpa;
728
Ville Syrjäläca54b812013-01-25 21:44:42 +0200729 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200730 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
731 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200732 I915_WRITE(crt->adpa_reg, adpa);
733 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200734
Ville Syrjälä0039a4b32014-10-16 20:52:30 +0300735 DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000736 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200737 }
738
Chris Wilsonf3269052011-01-24 15:17:08 +0000739}
740
Jesse Barnes79e53942008-11-07 14:24:08 -0800741/*
742 * Routines for controlling stuff on the analog port
743 */
744
Jesse Barnes79e53942008-11-07 14:24:08 -0800745static const struct drm_connector_funcs intel_crt_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +0200746 .dpms = drm_atomic_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800747 .detect = intel_crt_detect,
748 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +0100749 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +0100750 .early_unregister = intel_connector_unregister,
Jesse Barnes79e53942008-11-07 14:24:08 -0800751 .destroy = intel_crt_destroy,
752 .set_property = intel_crt_set_property,
Matt Roperc6f95f22015-01-22 16:50:32 -0800753 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +0200754 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Matt Roper2545e4a2015-01-22 16:51:27 -0800755 .atomic_get_property = intel_connector_atomic_get_property,
Jesse Barnes79e53942008-11-07 14:24:08 -0800756};
757
758static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
759 .mode_valid = intel_crt_mode_valid,
760 .get_modes = intel_crt_get_modes,
Jesse Barnes79e53942008-11-07 14:24:08 -0800761};
762
Jesse Barnes79e53942008-11-07 14:24:08 -0800763static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Lyude28cf71c2016-06-21 17:03:41 -0400764 .reset = intel_crt_reset,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100765 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800766};
767
Mathias Krausebbe1c272014-08-27 18:41:19 +0200768static int intel_no_crt_dmi_callback(const struct dmi_system_id *id)
Duncan Laurie8ca40132011-10-25 15:42:21 -0700769{
Daniel Vetterbc0daf42012-04-01 13:16:49 +0200770 DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
Duncan Laurie8ca40132011-10-25 15:42:21 -0700771 return 1;
772}
773
774static const struct dmi_system_id intel_no_crt[] = {
775 {
776 .callback = intel_no_crt_dmi_callback,
777 .ident = "ACER ZGB",
778 .matches = {
779 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
780 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
781 },
782 },
Giacomo Comes10b6ee42014-04-03 14:13:55 -0400783 {
784 .callback = intel_no_crt_dmi_callback,
785 .ident = "DELL XPS 8700",
786 .matches = {
787 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
788 DMI_MATCH(DMI_PRODUCT_NAME, "XPS 8700"),
789 },
790 },
Duncan Laurie8ca40132011-10-25 15:42:21 -0700791 { }
792};
793
Jesse Barnes79e53942008-11-07 14:24:08 -0800794void intel_crt_init(struct drm_device *dev)
795{
796 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000797 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800798 struct intel_connector *intel_connector;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100799 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200800 i915_reg_t adpa_reg;
801 u32 adpa;
Jesse Barnes79e53942008-11-07 14:24:08 -0800802
Duncan Laurie8ca40132011-10-25 15:42:21 -0700803 /* Skip machines without VGA that falsely report hotplug events */
804 if (dmi_check_system(intel_no_crt))
805 return;
806
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200807 if (HAS_PCH_SPLIT(dev))
808 adpa_reg = PCH_ADPA;
809 else if (IS_VALLEYVIEW(dev))
810 adpa_reg = VLV_ADPA;
811 else
812 adpa_reg = ADPA;
813
814 adpa = I915_READ(adpa_reg);
815 if ((adpa & ADPA_DAC_ENABLE) == 0) {
816 /*
817 * On some machines (some IVB at least) CRT can be
818 * fused off, but there's no known fuse bit to
819 * indicate that. On these machine the ADPA register
820 * works normally, except the DAC enable bit won't
821 * take. So the only way to tell is attempt to enable
822 * it and see what happens.
823 */
824 I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE |
825 ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
826 if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0)
827 return;
828 I915_WRITE(adpa_reg, adpa);
829 }
830
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000831 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
832 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800833 return;
834
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +0300835 intel_connector = intel_connector_alloc();
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800836 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000837 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800838 return;
839 }
840
841 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400842 crt->connector = intel_connector;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800843 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800844 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
845
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000846 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +0300847 DRM_MODE_ENCODER_DAC, "CRT");
Jesse Barnes79e53942008-11-07 14:24:08 -0800848
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000849 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800850
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000851 crt->base.type = INTEL_OUTPUT_ANALOG;
Ville Syrjälä301ea742014-03-03 16:15:30 +0200852 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200853 if (IS_I830(dev))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300854 crt->base.crtc_mask = (1 << 0);
855 else
Keith Packard08268742012-08-13 21:34:45 -0700856 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300857
Daniel Vetterdbb02572012-01-28 14:49:23 +0100858 if (IS_GEN2(dev))
859 connector->interlace_allowed = 0;
860 else
861 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800862 connector->doublescan_allowed = 0;
863
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200864 crt->adpa_reg = adpa_reg;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700865
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100866 crt->base.compute_config = intel_crt_compute_config;
Ville Syrjälä92966a32015-12-08 16:05:48 +0200867 if (HAS_PCH_SPLIT(dev)) {
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300868 crt->base.disable = pch_disable_crt;
869 crt->base.post_disable = pch_post_disable_crt;
870 } else {
871 crt->base.disable = intel_disable_crt;
872 }
Daniel Vetter21246042012-07-01 14:58:27 +0200873 crt->base.enable = intel_enable_crt;
Egbert Eich1d843f92013-02-25 12:06:49 -0500874 if (I915_HAS_HOTPLUG(dev))
875 crt->base.hpd_pin = HPD_CRT;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200876 if (HAS_DDI(dev)) {
877 crt->base.get_config = hsw_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200878 crt->base.get_hw_state = intel_ddi_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200879 } else {
880 crt->base.get_config = intel_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200881 crt->base.get_hw_state = intel_crt_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200882 }
Daniel Vettere403fc92012-07-02 13:41:21 +0200883 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vetter21246042012-07-01 14:58:27 +0200884
Jesse Barnes79e53942008-11-07 14:24:08 -0800885 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
886
Egbert Eich821450c2013-04-16 13:36:55 +0200887 if (!I915_HAS_HOTPLUG(dev))
888 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000889
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800890 /*
891 * Configure the automatic hotplug detection stuff
892 */
893 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800894
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200895 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000896 * TODO: find a proper way to discover whether we need to set the the
897 * polarity and link reversal bits or not, instead of relying on the
898 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200899 */
Damien Lespiau3e683202012-12-11 18:48:29 +0000900 if (HAS_PCH_LPT(dev)) {
901 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
902 FDI_RX_LINK_REVERSAL_OVERRIDE;
903
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300904 dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config;
Damien Lespiau3e683202012-12-11 18:48:29 +0000905 }
Daniel Vetter754970ee2014-01-16 22:28:44 +0100906
Lyude28cf71c2016-06-21 17:03:41 -0400907 intel_crt_reset(&crt->base.base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800908}