blob: b908596bd89ab7573542700500d6eb458151392b [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Stephen Hemminger793b8832005-09-14 16:06:14 -070026#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/kernel.h>
28#include <linux/version.h>
29#include <linux/module.h>
30#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080031#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070032#include <linux/etherdevice.h>
33#include <linux/ethtool.h>
34#include <linux/pci.h>
35#include <linux/ip.h>
36#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
shemminger@osdl.orge981d472006-08-28 10:00:53 -070053#define DRV_VERSION "1.7"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
59 * similar to Tigon3. A transmit can require several elements;
60 * a receive requires one (or two if using 64 bit dma).
61 */
62
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080063#define RX_LE_SIZE 512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070065#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080067#define RX_SKB_ALIGN 8
Stephen Hemminger22e11702006-07-12 15:23:48 -070068#define RX_BUF_WRITE 16
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070069
Stephen Hemminger793b8832005-09-14 16:06:14 -070070#define TX_RING_SIZE 512
71#define TX_DEF_PENDING (TX_RING_SIZE - 1)
72#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080073#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
75#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
77#define ETH_JUMBO_MTU 9000
78#define TX_WATCHDOG (5 * HZ)
79#define NAPI_WEIGHT 64
80#define PHY_RETRIES 1000
81
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070082#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
83
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070084static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070085 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
86 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080087 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088
Stephen Hemminger793b8832005-09-14 16:06:14 -070089static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090module_param(debug, int, 0);
91MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
92
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080093static int copybreak __read_mostly = 256;
94module_param(copybreak, int, 0);
95MODULE_PARM_DESC(copybreak, "Receive copy threshold");
96
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080097static int disable_msi = 0;
98module_param(disable_msi, int, 0);
99MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
100
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700101static int idle_timeout = 100;
102module_param(idle_timeout, int, 0);
103MODULE_PARM_DESC(idle_timeout, "Idle timeout workaround for lost interrupts (ms)");
104
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700105static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemminger5f5d83f2006-07-17 15:38:32 -0400126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) },
Stephen Hemminger57fa4422006-07-29 17:21:55 -0700127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) },
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) },
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) },
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) },
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700132 { 0 }
133};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700134
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700135MODULE_DEVICE_TABLE(pci, sky2_id_table);
136
137/* Avoid conditionals by using array */
138static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
139static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700140static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700141
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800142/* This driver supports yukon2 chipset only */
143static const char *yukon2_name[] = {
144 "XL", /* 0xb3 */
145 "EC Ultra", /* 0xb4 */
146 "UNKNOWN", /* 0xb5 */
147 "EC", /* 0xb6 */
148 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700149};
150
Stephen Hemminger793b8832005-09-14 16:06:14 -0700151/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800152static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700153{
154 int i;
155
156 gma_write16(hw, port, GM_SMI_DATA, val);
157 gma_write16(hw, port, GM_SMI_CTRL,
158 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
159
160 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700161 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800162 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700163 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700164 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800165
Stephen Hemminger793b8832005-09-14 16:06:14 -0700166 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800167 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700168}
169
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800170static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700171{
172 int i;
173
Stephen Hemminger793b8832005-09-14 16:06:14 -0700174 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700175 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
176
177 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800178 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
179 *val = gma_read16(hw, port, GM_SMI_DATA);
180 return 0;
181 }
182
Stephen Hemminger793b8832005-09-14 16:06:14 -0700183 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700184 }
185
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800186 return -ETIMEDOUT;
187}
188
189static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
190{
191 u16 v;
192
193 if (__gm_phy_read(hw, port, reg, &v) != 0)
194 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
195 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700196}
197
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +0900198static void sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700199{
200 u16 power_control;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700201 int vaux;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700202
203 pr_debug("sky2_set_power_state %d\n", state);
204 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
205
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800206 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
Stephen Hemminger08c06d82006-01-30 11:37:54 -0800207 vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700208 (power_control & PCI_PM_CAP_PME_D3cold);
209
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800210 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700211
212 power_control |= PCI_PM_CTRL_PME_STATUS;
213 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
214
215 switch (state) {
216 case PCI_D0:
217 /* switch power to VCC (WA for VAUX problem) */
218 sky2_write8(hw, B0_POWER_CTRL,
219 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
220
221 /* disable Core Clock Division, */
222 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
223
224 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
225 /* enable bits are inverted */
226 sky2_write8(hw, B2_Y2_CLK_GATE,
227 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
228 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
229 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
230 else
231 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
232
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800233 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700234 u32 reg1;
235
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800236 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
237 reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800238 reg1 &= P_ASPM_CONTROL_MSK;
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800239 sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
240 sky2_pci_write32(hw, PCI_DEV_REG5, 0);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800241 }
242
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700243 break;
244
245 case PCI_D3hot:
246 case PCI_D3cold:
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700247 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
248 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
249 else
250 /* enable bits are inverted */
251 sky2_write8(hw, B2_Y2_CLK_GATE,
252 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
253 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
254 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
255
256 /* switch power to VAUX */
257 if (vaux && state != PCI_D3cold)
258 sky2_write8(hw, B0_POWER_CTRL,
259 (PC_VAUX_ENA | PC_VCC_ENA |
260 PC_VAUX_ON | PC_VCC_OFF));
261 break;
262 default:
263 printk(KERN_ERR PFX "Unknown power state %d\n", state);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700264 }
265
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800266 sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700267 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700268}
269
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700270static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700271{
272 u16 reg;
273
274 /* disable all GMAC IRQ's */
275 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
276 /* disable PHY IRQs */
277 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700278
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700279 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
280 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
281 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
282 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
283
284 reg = gma_read16(hw, port, GM_RX_CTRL);
285 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
286 gma_write16(hw, port, GM_RX_CTRL, reg);
287}
288
289static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
290{
291 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700292 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700293
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700294 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemminger86a31a72006-05-17 14:37:05 -0700295 !(hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700296 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
297
298 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700299 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700300 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
301
302 if (hw->chip_id == CHIP_ID_YUKON_EC)
303 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
304 else
305 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
306
307 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
308 }
309
310 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700311 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700312 if (hw->chip_id == CHIP_ID_YUKON_FE) {
313 /* enable automatic crossover */
314 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
315 } else {
316 /* disable energy detect */
317 ctrl &= ~PHY_M_PC_EN_DET_MSK;
318
319 /* enable automatic crossover */
320 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
321
322 if (sky2->autoneg == AUTONEG_ENABLE &&
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700323 (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700324 ctrl &= ~PHY_M_PC_DSC_MSK;
325 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
326 }
327 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328 } else {
329 /* workaround for deviation #4.88 (CRC errors) */
330 /* disable Automatic Crossover */
331
332 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700333 }
334
335 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
336
337 /* special setup for PHY 88E1112 Fiber */
338 if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
339 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
340
341 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
342 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
343 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
344 ctrl &= ~PHY_M_MAC_MD_MSK;
345 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
347
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700348 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700349 /* select page 1 to access Fiber registers */
350 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700351
352 /* for SFP-module set SIGDET polarity to low */
353 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
354 ctrl |= PHY_M_FIB_SIGD_POL;
355 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700356 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700357
358 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700359 }
360
361 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
362 if (sky2->autoneg == AUTONEG_DISABLE)
363 ctrl &= ~PHY_CT_ANE;
364 else
365 ctrl |= PHY_CT_ANE;
366
367 ctrl |= PHY_CT_RESET;
368 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
369
370 ctrl = 0;
371 ct1000 = 0;
372 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700373 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700374
375 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700376 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700377 if (sky2->advertising & ADVERTISED_1000baseT_Full)
378 ct1000 |= PHY_M_1000C_AFD;
379 if (sky2->advertising & ADVERTISED_1000baseT_Half)
380 ct1000 |= PHY_M_1000C_AHD;
381 if (sky2->advertising & ADVERTISED_100baseT_Full)
382 adv |= PHY_M_AN_100_FD;
383 if (sky2->advertising & ADVERTISED_100baseT_Half)
384 adv |= PHY_M_AN_100_HD;
385 if (sky2->advertising & ADVERTISED_10baseT_Full)
386 adv |= PHY_M_AN_10_FD;
387 if (sky2->advertising & ADVERTISED_10baseT_Half)
388 adv |= PHY_M_AN_10_HD;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700389 } else { /* special defines for FIBER (88E1040S only) */
390 if (sky2->advertising & ADVERTISED_1000baseT_Full)
391 adv |= PHY_M_AN_1000X_AFD;
392 if (sky2->advertising & ADVERTISED_1000baseT_Half)
393 adv |= PHY_M_AN_1000X_AHD;
394 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700395
396 /* Set Flow-control capabilities */
397 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700398 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700399 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700400 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700401 else if (!sky2->rx_pause && sky2->tx_pause)
402 adv |= PHY_AN_PAUSE_ASYM; /* local */
403
404 /* Restart Auto-negotiation */
405 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
406 } else {
407 /* forced speed/duplex settings */
408 ct1000 = PHY_M_1000C_MSE;
409
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700410 /* Disable auto update for duplex flow control and speed */
411 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412
413 switch (sky2->speed) {
414 case SPEED_1000:
415 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700416 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700417 break;
418 case SPEED_100:
419 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700420 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421 break;
422 }
423
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700424 if (sky2->duplex == DUPLEX_FULL) {
425 reg |= GM_GPCR_DUP_FULL;
426 ctrl |= PHY_CT_DUP_MD;
427 } else if (sky2->speed != SPEED_1000 && hw->chip_id != CHIP_ID_YUKON_EC_U) {
428 /* Turn off flow control for 10/100mbps */
429 sky2->rx_pause = 0;
430 sky2->tx_pause = 0;
431 }
432
433 if (!sky2->rx_pause)
434 reg |= GM_GPCR_FC_RX_DIS;
435
436 if (!sky2->tx_pause)
437 reg |= GM_GPCR_FC_TX_DIS;
438
439 /* Forward pause packets to GMAC? */
440 if (sky2->tx_pause || sky2->rx_pause)
441 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
442 else
443 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
444
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700445 ctrl |= PHY_CT_RESET;
446 }
447
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700448 gma_write16(hw, port, GM_GP_CTRL, reg);
449
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700450 if (hw->chip_id != CHIP_ID_YUKON_FE)
451 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
452
453 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
454 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
455
456 /* Setup Phy LED's */
457 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
458 ledover = 0;
459
460 switch (hw->chip_id) {
461 case CHIP_ID_YUKON_FE:
462 /* on 88E3082 these bits are at 11..9 (shifted left) */
463 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
464
465 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
466
467 /* delete ACT LED control bits */
468 ctrl &= ~PHY_M_FELP_LED1_MSK;
469 /* change ACT LED control to blink mode */
470 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
471 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
472 break;
473
474 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700475 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700476
477 /* select page 3 to access LED control register */
478 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
479
480 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700481 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
482 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
483 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
484 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
485 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700486
487 /* set Polarity Control register */
488 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700489 (PHY_M_POLC_LS1_P_MIX(4) |
490 PHY_M_POLC_IS0_P_MIX(4) |
491 PHY_M_POLC_LOS_CTRL(2) |
492 PHY_M_POLC_INIT_CTRL(2) |
493 PHY_M_POLC_STA1_CTRL(2) |
494 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700495
496 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700497 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700498 break;
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700499 case CHIP_ID_YUKON_EC_U:
500 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
501
502 /* select page 3 to access LED control register */
503 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
504
505 /* set LED Function Control register */
506 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
507 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
508 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
509 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
510 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
511
512 /* set Blink Rate in LED Timer Control Register */
513 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
514 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
515 /* restore page register */
516 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
517 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700518
519 default:
520 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
521 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
522 /* turn off the Rx LED (LED_RX) */
523 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
524 }
525
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700526 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800527 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700528 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
529 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
530
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800531 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700532 gm_phy_write(hw, port, 0x18, 0xaa99);
533 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700534
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800535 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700536 gm_phy_write(hw, port, 0x18, 0xa204);
537 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800538
539 /* set page register to 0 */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700540 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800541 } else {
542 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
543
544 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
545 /* turn on 100 Mbps LED (LED_LINK100) */
546 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
547 }
548
549 if (ledover)
550 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
551
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700552 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700553
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700554 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700555 if (sky2->autoneg == AUTONEG_ENABLE)
556 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
557 else
558 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
559}
560
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700561static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
562{
563 u32 reg1;
564 static const u32 phy_power[]
565 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
566
567 /* looks like this XL is back asswards .. */
568 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
569 onoff = !onoff;
570
571 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
572
573 if (onoff)
574 /* Turn off phy power saving */
575 reg1 &= ~phy_power[port];
576 else
577 reg1 |= phy_power[port];
578
579 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700580 sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700581 udelay(100);
582}
583
Stephen Hemminger1b537562005-12-20 15:08:07 -0800584/* Force a renegotiation */
585static void sky2_phy_reinit(struct sky2_port *sky2)
586{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800587 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800588 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800589 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800590}
591
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700592static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
593{
594 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
595 u16 reg;
596 int i;
597 const u8 *addr = hw->dev[port]->dev_addr;
598
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800599 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
600 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700601
602 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
603
Stephen Hemminger793b8832005-09-14 16:06:14 -0700604 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700605 /* WA DEV_472 -- looks like crossed wires on port 2 */
606 /* clear GMAC 1 Control reset */
607 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
608 do {
609 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
610 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
611 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
612 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
613 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
614 }
615
Stephen Hemminger793b8832005-09-14 16:06:14 -0700616 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700617
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700618 /* Enable Transmit FIFO Underrun */
619 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
620
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800621 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700622 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800623 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700624
625 /* MIB clear */
626 reg = gma_read16(hw, port, GM_PHY_ADDR);
627 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
628
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700629 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
630 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700631 gma_write16(hw, port, GM_PHY_ADDR, reg);
632
633 /* transmit control */
634 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
635
636 /* receive control reg: unicast + multicast + no FCS */
637 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700638 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700639
640 /* transmit flow control */
641 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
642
643 /* transmit parameter */
644 gma_write16(hw, port, GM_TX_PARAM,
645 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
646 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
647 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
648 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
649
650 /* serial mode register */
651 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700652 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700653
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700654 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700655 reg |= GM_SMOD_JUMBO_ENA;
656
657 gma_write16(hw, port, GM_SERIAL_MODE, reg);
658
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700659 /* virtual address for data */
660 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
661
Stephen Hemminger793b8832005-09-14 16:06:14 -0700662 /* physical address: used for pause frames */
663 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
664
665 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700666 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
667 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
668 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
669
670 /* Configure Rx MAC FIFO */
671 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800672 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
673 GMF_OPER_ON | GMF_RX_F_FL_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700674
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700675 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800676 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700677
Stephen Hemminger793b8832005-09-14 16:06:14 -0700678 /* Set threshold to 0xa (64 bytes)
679 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700680 */
681 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
682
683 /* Configure Tx MAC FIFO */
684 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
685 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800686
687 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
688 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
689 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
690 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
691 /* set Tx GMAC FIFO Almost Empty Threshold */
692 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
693 /* Disable Store & Forward mode for TX */
694 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
695 }
696 }
697
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700698}
699
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800700/* Assign Ram Buffer allocation.
701 * start and end are in units of 4k bytes
702 * ram registers are in units of 64bit words
703 */
704static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700705{
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800706 u32 start, end;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700707
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800708 start = startk * 4096/8;
709 end = (endk * 4096/8) - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700710
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700711 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
712 sky2_write32(hw, RB_ADDR(q, RB_START), start);
713 sky2_write32(hw, RB_ADDR(q, RB_END), end);
714 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
715 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
716
717 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800718 u32 space = (endk - startk) * 4096/8;
719 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700720
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800721 /* On receive queue's set the thresholds
722 * give receiver priority when > 3/4 full
723 * send pause when down to 2K
724 */
725 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
726 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700727
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800728 tp = space - 2048/8;
729 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
730 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700731 } else {
732 /* Enable store & forward on Tx queue's because
733 * Tx FIFO is only 1K on Yukon
734 */
735 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
736 }
737
738 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700739 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700740}
741
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700742/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800743static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700744{
745 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
746 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
747 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800748 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700749}
750
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700751/* Setup prefetch unit registers. This is the interface between
752 * hardware and driver list elements
753 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800754static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700755 u64 addr, u32 last)
756{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700757 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
758 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
759 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
760 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
761 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
762 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700763
764 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700765}
766
Stephen Hemminger793b8832005-09-14 16:06:14 -0700767static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
768{
769 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
770
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700771 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700772 return le;
773}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700774
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800775/* Update chip's next pointer */
776static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700777{
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700778 q = Y2_QADDR(q, PREF_UNIT_PUT_IDX);
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800779 wmb();
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700780 sky2_write16(hw, q, idx);
781 sky2_read16(hw, q);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700782}
783
Stephen Hemminger793b8832005-09-14 16:06:14 -0700784
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700785static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
786{
787 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700788 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700789 return le;
790}
791
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800792/* Return high part of DMA address (could be 32 or 64 bit) */
793static inline u32 high32(dma_addr_t a)
794{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800795 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800796}
797
Stephen Hemminger793b8832005-09-14 16:06:14 -0700798/* Build description to hardware about buffer */
Stephen Hemminger28bd1812006-01-17 13:43:19 -0800799static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700800{
801 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800802 u32 hi = high32(map);
803 u16 len = sky2->rx_bufsize;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700804
Stephen Hemminger793b8832005-09-14 16:06:14 -0700805 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700806 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700807 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700808 le->ctrl = 0;
809 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800810 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700811 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700812
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800814 le->addr = cpu_to_le32((u32) map);
815 le->length = cpu_to_le16(len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700816 le->ctrl = 0;
817 le->opcode = OP_PACKET | HW_OWNER;
818}
819
Stephen Hemminger793b8832005-09-14 16:06:14 -0700820
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700821/* Tell chip where to start receive checksum.
822 * Actually has two checksums, but set both same to avoid possible byte
823 * order problems.
824 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700825static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826{
827 struct sky2_rx_le *le;
828
Stephen Hemminger793b8832005-09-14 16:06:14 -0700829 le = sky2_next_rx(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -0700830 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700831 le->ctrl = 0;
832 le->opcode = OP_TCPSTART | HW_OWNER;
833
Stephen Hemminger793b8832005-09-14 16:06:14 -0700834 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700835 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
836 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
837
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700838}
839
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700840/*
841 * The RX Stop command will not work for Yukon-2 if the BMU does not
842 * reach the end of packet and since we can't make sure that we have
843 * incoming data, we must reset the BMU while it is not doing a DMA
844 * transfer. Since it is possible that the RX path is still active,
845 * the RX RAM buffer will be stopped first, so any possible incoming
846 * data will not trigger a DMA. After the RAM buffer is stopped, the
847 * BMU is polled until any DMA in progress is ended and only then it
848 * will be reset.
849 */
850static void sky2_rx_stop(struct sky2_port *sky2)
851{
852 struct sky2_hw *hw = sky2->hw;
853 unsigned rxq = rxqaddr[sky2->port];
854 int i;
855
856 /* disable the RAM Buffer receive queue */
857 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
858
859 for (i = 0; i < 0xffff; i++)
860 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
861 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
862 goto stopped;
863
864 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
865 sky2->netdev->name);
866stopped:
867 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
868
869 /* reset the Rx prefetch unit */
870 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
871}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700872
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700873/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700874static void sky2_rx_clean(struct sky2_port *sky2)
875{
876 unsigned i;
877
878 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700879 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700880 struct ring_info *re = sky2->rx_ring + i;
881
882 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700883 pci_unmap_single(sky2->hw->pdev,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800884 re->mapaddr, sky2->rx_bufsize,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700885 PCI_DMA_FROMDEVICE);
886 kfree_skb(re->skb);
887 re->skb = NULL;
888 }
889 }
890}
891
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800892/* Basic MII support */
893static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
894{
895 struct mii_ioctl_data *data = if_mii(ifr);
896 struct sky2_port *sky2 = netdev_priv(dev);
897 struct sky2_hw *hw = sky2->hw;
898 int err = -EOPNOTSUPP;
899
900 if (!netif_running(dev))
901 return -ENODEV; /* Phy still in reset */
902
Stephen Hemmingerd89e1342006-03-20 15:48:20 -0800903 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800904 case SIOCGMIIPHY:
905 data->phy_id = PHY_ADDR_MARV;
906
907 /* fallthru */
908 case SIOCGMIIREG: {
909 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800910
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800911 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800912 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800913 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800914
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800915 data->val_out = val;
916 break;
917 }
918
919 case SIOCSMIIREG:
920 if (!capable(CAP_NET_ADMIN))
921 return -EPERM;
922
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800923 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800924 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
925 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800926 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800927 break;
928 }
929 return err;
930}
931
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700932#ifdef SKY2_VLAN_TAG_USED
933static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
934{
935 struct sky2_port *sky2 = netdev_priv(dev);
936 struct sky2_hw *hw = sky2->hw;
937 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700938
Stephen Hemminger302d1252006-01-17 13:43:20 -0800939 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700940
941 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
942 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
943 sky2->vlgrp = grp;
944
Stephen Hemminger302d1252006-01-17 13:43:20 -0800945 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700946}
947
948static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
949{
950 struct sky2_port *sky2 = netdev_priv(dev);
951 struct sky2_hw *hw = sky2->hw;
952 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700953
Stephen Hemminger302d1252006-01-17 13:43:20 -0800954 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700955
956 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
957 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
958 if (sky2->vlgrp)
959 sky2->vlgrp->vlan_devices[vid] = NULL;
960
Stephen Hemminger302d1252006-01-17 13:43:20 -0800961 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700962}
963#endif
964
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700965/*
Stephen Hemminger82788c72006-01-17 13:43:10 -0800966 * It appears the hardware has a bug in the FIFO logic that
967 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -0700968 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
969 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -0800970 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -0700971static inline struct sk_buff *sky2_alloc_skb(struct net_device *dev,
972 unsigned int length,
973 gfp_t gfp_mask)
Stephen Hemminger82788c72006-01-17 13:43:10 -0800974{
975 struct sk_buff *skb;
976
shemminger@osdl.org497d7c82006-08-28 10:00:46 -0700977 skb = __netdev_alloc_skb(dev, length + RX_SKB_ALIGN, gfp_mask);
Stephen Hemminger82788c72006-01-17 13:43:10 -0800978 if (likely(skb)) {
979 unsigned long p = (unsigned long) skb->data;
Stephen Hemminger4a15d562006-04-25 10:58:52 -0700980 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
Stephen Hemminger82788c72006-01-17 13:43:10 -0800981 }
982
983 return skb;
984}
985
986/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700987 * Allocate and setup receiver buffer pool.
988 * In case of 64 bit dma, there are 2X as many list elements
989 * available as ring entries
990 * and need to reserve one list element so we don't wrap around.
991 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700992static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700993{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700994 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700995 unsigned rxq = rxqaddr[sky2->port];
996 int i;
Stephen Hemmingera1433ac2006-05-22 12:03:42 -0700997 unsigned thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700999 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001000 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001001
1002 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
1003 /* MAC Rx RAM Read is controlled by hardware */
1004 sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
1005 }
1006
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001007 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1008
1009 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001010 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001011 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001012
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001013 re->skb = sky2_alloc_skb(sky2->netdev, sky2->rx_bufsize,
1014 GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001015 if (!re->skb)
1016 goto nomem;
1017
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001018 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001019 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
1020 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001021 }
1022
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001023
1024 /*
1025 * The receiver hangs if it receives frames larger than the
1026 * packet buffer. As a workaround, truncate oversize frames, but
1027 * the register is limited to 9 bits, so if you do frames > 2052
1028 * you better get the MTU right!
1029 */
1030 thresh = (sky2->rx_bufsize - 8) / sizeof(u32);
1031 if (thresh > 0x1ff)
1032 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1033 else {
1034 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1035 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1036 }
1037
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001038
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001039 /* Tell chip about available buffers */
1040 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001041 return 0;
1042nomem:
1043 sky2_rx_clean(sky2);
1044 return -ENOMEM;
1045}
1046
1047/* Bring up network interface. */
1048static int sky2_up(struct net_device *dev)
1049{
1050 struct sky2_port *sky2 = netdev_priv(dev);
1051 struct sky2_hw *hw = sky2->hw;
1052 unsigned port = sky2->port;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001053 u32 ramsize, rxspace, imask;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001054 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001055 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001057 /*
1058 * On dual port PCI-X card, there is an problem where status
1059 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001060 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001061 if (otherdev && netif_running(otherdev) &&
1062 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1063 struct sky2_port *osky2 = netdev_priv(otherdev);
1064 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001065
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001066 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1067 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1068 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1069
1070 sky2->rx_csum = 0;
1071 osky2->rx_csum = 0;
1072 }
1073
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001074 if (netif_msg_ifup(sky2))
1075 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1076
1077 /* must be power of 2 */
1078 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001079 TX_RING_SIZE *
1080 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001081 &sky2->tx_le_map);
1082 if (!sky2->tx_le)
1083 goto err_out;
1084
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001085 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001086 GFP_KERNEL);
1087 if (!sky2->tx_ring)
1088 goto err_out;
1089 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001090
1091 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1092 &sky2->rx_le_map);
1093 if (!sky2->rx_le)
1094 goto err_out;
1095 memset(sky2->rx_le, 0, RX_LE_BYTES);
1096
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001097 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001098 GFP_KERNEL);
1099 if (!sky2->rx_ring)
1100 goto err_out;
1101
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001102 sky2_phy_power(hw, port, 1);
1103
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001104 sky2_mac_init(hw, port);
1105
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001106 /* Determine available ram buffer space (in 4K blocks).
1107 * Note: not sure about the FE setting below yet
1108 */
1109 if (hw->chip_id == CHIP_ID_YUKON_FE)
1110 ramsize = 4;
1111 else
1112 ramsize = sky2_read8(hw, B2_E_0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001113
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001114 /* Give transmitter one third (rounded up) */
1115 rxspace = ramsize - (ramsize + 2) / 3;
1116
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001117 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001118 sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001119
Stephen Hemminger793b8832005-09-14 16:06:14 -07001120 /* Make sure SyncQ is disabled */
1121 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1122 RB_RST_SET);
1123
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001124 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001125
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001126 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001127 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1128 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001129 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001130
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001131 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1132 TX_RING_SIZE - 1);
1133
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001134 err = sky2_rx_start(sky2);
1135 if (err)
1136 goto err_out;
1137
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001138 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001139 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001140 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001141 sky2_write32(hw, B0_IMSK, imask);
1142
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001143 return 0;
1144
1145err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001146 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001147 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1148 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001149 sky2->rx_le = NULL;
1150 }
1151 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001152 pci_free_consistent(hw->pdev,
1153 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1154 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001155 sky2->tx_le = NULL;
1156 }
1157 kfree(sky2->tx_ring);
1158 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001159
Stephen Hemminger1b537562005-12-20 15:08:07 -08001160 sky2->tx_ring = NULL;
1161 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001162 return err;
1163}
1164
Stephen Hemminger793b8832005-09-14 16:06:14 -07001165/* Modular subtraction in ring */
1166static inline int tx_dist(unsigned tail, unsigned head)
1167{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001168 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001169}
1170
1171/* Number of list elements available for next tx */
1172static inline int tx_avail(const struct sky2_port *sky2)
1173{
1174 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1175}
1176
1177/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001178static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001179{
1180 unsigned count;
1181
1182 count = sizeof(dma_addr_t) / sizeof(u32);
1183 count += skb_shinfo(skb)->nr_frags * count;
1184
Herbert Xu89114af2006-07-08 13:34:32 -07001185 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001186 ++count;
1187
Patrick McHardy84fa7932006-08-29 16:44:56 -07001188 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001189 ++count;
1190
1191 return count;
1192}
1193
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001194/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001195 * Put one packet in ring for transmit.
1196 * A single packet can generate multiple list elements, and
1197 * the number of ring elements will probably be less than the number
1198 * of list elements used.
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001199 *
1200 * No BH disabling for tx_lock here (like tg3)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001201 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001202static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1203{
1204 struct sky2_port *sky2 = netdev_priv(dev);
1205 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001206 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001207 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001208 unsigned i, len;
1209 dma_addr_t mapping;
1210 u32 addr64;
1211 u16 mss;
1212 u8 ctrl;
1213
Stephen Hemminger302d1252006-01-17 13:43:20 -08001214 /* No BH disabling for tx_lock here. We are running in BH disabled
1215 * context and TX reclaim runs via poll inside of a software
1216 * interrupt, and no related locks in IRQ processing.
1217 */
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001218 if (!spin_trylock(&sky2->tx_lock))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001219 return NETDEV_TX_LOCKED;
1220
Stephen Hemminger793b8832005-09-14 16:06:14 -07001221 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001222 /* There is a known but harmless race with lockless tx
1223 * and netif_stop_queue.
1224 */
1225 if (!netif_queue_stopped(dev)) {
1226 netif_stop_queue(dev);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001227 if (net_ratelimit())
1228 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1229 dev->name);
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001230 }
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001231 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001232
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001233 return NETDEV_TX_BUSY;
1234 }
1235
Stephen Hemminger793b8832005-09-14 16:06:14 -07001236 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001237 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1238 dev->name, sky2->tx_prod, skb->len);
1239
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001240 len = skb_headlen(skb);
1241 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001242 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001243
1244 re = sky2->tx_ring + sky2->tx_prod;
1245
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001246 /* Send high bits if changed or crosses boundary */
1247 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001248 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001249 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001250 le->ctrl = 0;
1251 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001252 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001253 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001254
1255 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001256 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001257 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001258 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1259 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1260 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001261
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001262 if (mss != sky2->tx_last_mss) {
1263 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001264 le->addr = cpu_to_le32(mss);
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001265 le->opcode = OP_LRGLEN | HW_OWNER;
1266 le->ctrl = 0;
1267 sky2->tx_last_mss = mss;
1268 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001269 }
1270
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001271 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001272#ifdef SKY2_VLAN_TAG_USED
1273 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1274 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1275 if (!le) {
1276 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001277 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001278 le->opcode = OP_VLAN|HW_OWNER;
1279 le->ctrl = 0;
1280 } else
1281 le->opcode |= OP_VLAN;
1282 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1283 ctrl |= INS_VLAN;
1284 }
1285#endif
1286
1287 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001288 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001289 unsigned offset = skb->h.raw - skb->data;
1290 u32 tcpsum;
1291
1292 tcpsum = offset << 16; /* sum start */
1293 tcpsum |= offset + skb->csum; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001294
1295 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1296 if (skb->nh.iph->protocol == IPPROTO_UDP)
1297 ctrl |= UDPTCP;
1298
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001299 if (tcpsum != sky2->tx_tcpsum) {
1300 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001301
1302 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001303 le->addr = cpu_to_le32(tcpsum);
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001304 le->length = 0; /* initial checksum value */
1305 le->ctrl = 1; /* one packet */
1306 le->opcode = OP_TCPLISW | HW_OWNER;
1307 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001308 }
1309
1310 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001311 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001312 le->length = cpu_to_le16(len);
1313 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001314 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001315
Stephen Hemminger793b8832005-09-14 16:06:14 -07001316 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001317 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001318 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001319
1320 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1321 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001322 struct tx_ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001323
1324 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1325 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001326 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001327 if (addr64 != sky2->tx_addr64) {
1328 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001329 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001330 le->ctrl = 0;
1331 le->opcode = OP_ADDR64 | HW_OWNER;
1332 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333 }
1334
1335 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001336 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001337 le->length = cpu_to_le16(frag->size);
1338 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001339 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001340
Stephen Hemminger793b8832005-09-14 16:06:14 -07001341 fre = sky2->tx_ring
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001342 + RING_NEXT((re - sky2->tx_ring) + i, TX_RING_SIZE);
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001343 pci_unmap_addr_set(fre, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001344 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001345
Stephen Hemminger793b8832005-09-14 16:06:14 -07001346 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001347 le->ctrl |= EOP;
1348
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001349 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1350 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001351
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001352 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001353
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001354 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001355
1356 dev->trans_start = jiffies;
1357 return NETDEV_TX_OK;
1358}
1359
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001360/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001361 * Free ring elements from starting at tx_cons until "done"
1362 *
1363 * NB: the hardware will tell us about partial completion of multi-part
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001364 * buffers; these are deferred until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001365 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001366static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001367{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001368 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001369 struct pci_dev *pdev = sky2->hw->pdev;
1370 u16 nxt, put;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001371 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001372
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001373 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001374
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001375 if (unlikely(netif_msg_tx_done(sky2)))
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001376 printk(KERN_DEBUG "%s: tx done, up to %u\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001377 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001378
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001379 for (put = sky2->tx_cons; put != done; put = nxt) {
1380 struct tx_ring_info *re = sky2->tx_ring + put;
1381 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001382
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001383 nxt = re->idx;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001384 BUG_ON(nxt >= TX_RING_SIZE);
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001385 prefetch(sky2->tx_ring + nxt);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001386
Stephen Hemminger793b8832005-09-14 16:06:14 -07001387 /* Check for partial status */
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001388 if (tx_dist(put, done) < tx_dist(put, nxt))
1389 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001390
Stephen Hemminger793b8832005-09-14 16:06:14 -07001391 skb = re->skb;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001392 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001393 skb_headlen(skb), PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001394
Stephen Hemminger793b8832005-09-14 16:06:14 -07001395 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001396 struct tx_ring_info *fre;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001397 fre = sky2->tx_ring + RING_NEXT(put + i, TX_RING_SIZE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001398 pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001399 skb_shinfo(skb)->frags[i].size,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001400 PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401 }
1402
Stephen Hemminger15240072006-03-23 08:51:38 -08001403 dev_kfree_skb(skb);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001404 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001405
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001406 sky2->tx_cons = put;
Stephen Hemminger22e11702006-07-12 15:23:48 -07001407 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001408 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001409}
1410
1411/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001412static void sky2_tx_clean(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001413{
Stephen Hemminger302d1252006-01-17 13:43:20 -08001414 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001415 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001416 spin_unlock_bh(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001417}
1418
1419/* Network shutdown */
1420static int sky2_down(struct net_device *dev)
1421{
1422 struct sky2_port *sky2 = netdev_priv(dev);
1423 struct sky2_hw *hw = sky2->hw;
1424 unsigned port = sky2->port;
1425 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001426 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001427
Stephen Hemminger1b537562005-12-20 15:08:07 -08001428 /* Never really got started! */
1429 if (!sky2->tx_le)
1430 return 0;
1431
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001432 if (netif_msg_ifdown(sky2))
1433 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1434
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001435 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001436 netif_stop_queue(dev);
1437
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001438 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001439
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001440 /* Stop transmitter */
1441 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1442 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1443
1444 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001445 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001446
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001447 /* WA for dev. #4.209 */
1448 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1449 && hw->chip_rev == CHIP_REV_YU_EC_U_A1)
1450 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1451 sky2->speed != SPEED_1000 ?
1452 TX_STFW_ENA : TX_STFW_DIS);
1453
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001454 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001455 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001456 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1457
1458 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1459
1460 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001461 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1462 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001463 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1464
1465 /* Disable Force Sync bit and Enable Alloc bit */
1466 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1467 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1468
1469 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1470 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1471 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1472
1473 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001474 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1475 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001476
1477 /* Reset the Tx prefetch units */
1478 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1479 PREF_UNIT_RST_SET);
1480
1481 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1482
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001483 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001484
1485 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1486 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1487
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001488 /* Disable port IRQ */
1489 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001490 imask &= ~portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001491 sky2_write32(hw, B0_IMSK, imask);
1492
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001493 sky2_phy_power(hw, port, 0);
1494
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001495 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001496 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1497
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001498 synchronize_irq(hw->pdev->irq);
1499
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001500 sky2_tx_clean(sky2);
1501 sky2_rx_clean(sky2);
1502
1503 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1504 sky2->rx_le, sky2->rx_le_map);
1505 kfree(sky2->rx_ring);
1506
1507 pci_free_consistent(hw->pdev,
1508 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1509 sky2->tx_le, sky2->tx_le_map);
1510 kfree(sky2->tx_ring);
1511
Stephen Hemminger1b537562005-12-20 15:08:07 -08001512 sky2->tx_le = NULL;
1513 sky2->rx_le = NULL;
1514
1515 sky2->rx_ring = NULL;
1516 sky2->tx_ring = NULL;
1517
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001518 return 0;
1519}
1520
1521static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1522{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07001523 if (!sky2_is_copper(hw))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001524 return SPEED_1000;
1525
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001526 if (hw->chip_id == CHIP_ID_YUKON_FE)
1527 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1528
1529 switch (aux & PHY_M_PS_SPEED_MSK) {
1530 case PHY_M_PS_SPEED_1000:
1531 return SPEED_1000;
1532 case PHY_M_PS_SPEED_100:
1533 return SPEED_100;
1534 default:
1535 return SPEED_10;
1536 }
1537}
1538
1539static void sky2_link_up(struct sky2_port *sky2)
1540{
1541 struct sky2_hw *hw = sky2->hw;
1542 unsigned port = sky2->port;
1543 u16 reg;
1544
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001545 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001546 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001547 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1548 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001549
1550 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1551
1552 netif_carrier_on(sky2->netdev);
1553 netif_wake_queue(sky2->netdev);
1554
1555 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001556 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001557 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1558
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001559 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001560 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001561 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1562
1563 switch(sky2->speed) {
1564 case SPEED_10:
1565 led |= PHY_M_LEDC_INIT_CTRL(7);
1566 break;
1567
1568 case SPEED_100:
1569 led |= PHY_M_LEDC_STA1_CTRL(7);
1570 break;
1571
1572 case SPEED_1000:
1573 led |= PHY_M_LEDC_STA0_CTRL(7);
1574 break;
1575 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001576
1577 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001578 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001579 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1580 }
1581
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001582 if (netif_msg_link(sky2))
1583 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001584 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585 sky2->netdev->name, sky2->speed,
1586 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1587 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001588 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001589}
1590
1591static void sky2_link_down(struct sky2_port *sky2)
1592{
1593 struct sky2_hw *hw = sky2->hw;
1594 unsigned port = sky2->port;
1595 u16 reg;
1596
1597 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1598
1599 reg = gma_read16(hw, port, GM_GP_CTRL);
1600 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1601 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001602
1603 if (sky2->rx_pause && !sky2->tx_pause) {
1604 /* restore Asymmetric Pause bit */
1605 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001606 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1607 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001608 }
1609
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001610 netif_carrier_off(sky2->netdev);
1611 netif_stop_queue(sky2->netdev);
1612
1613 /* Turn on link LED */
1614 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1615
1616 if (netif_msg_link(sky2))
1617 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001618
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001619 sky2_phy_init(hw, port);
1620}
1621
Stephen Hemminger793b8832005-09-14 16:06:14 -07001622static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1623{
1624 struct sky2_hw *hw = sky2->hw;
1625 unsigned port = sky2->port;
1626 u16 lpa;
1627
1628 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1629
1630 if (lpa & PHY_M_AN_RF) {
1631 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1632 return -1;
1633 }
1634
Stephen Hemminger793b8832005-09-14 16:06:14 -07001635 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1636 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1637 sky2->netdev->name);
1638 return -1;
1639 }
1640
Stephen Hemminger793b8832005-09-14 16:06:14 -07001641 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemmingere0ed5452006-09-26 11:57:37 -07001642 if (sky2->speed == SPEED_1000) {
1643 u16 ctl2 = gm_phy_read(hw, port, PHY_MARV_1000T_CTRL);
1644 u16 lpa2 = gm_phy_read(hw, port, PHY_MARV_1000T_STAT);
1645 if (lpa2 & PHY_B_1000S_MSF) {
1646 printk(KERN_ERR PFX "%s: master/slave fault",
1647 sky2->netdev->name);
1648 return -1;
1649 }
1650
1651 if ((ctl2 & PHY_M_1000C_AFD) && (lpa2 & PHY_B_1000S_LP_FD))
1652 sky2->duplex = DUPLEX_FULL;
1653 else
1654 sky2->duplex = DUPLEX_HALF;
1655 } else {
1656 u16 adv = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
1657 if ((aux & adv) & PHY_AN_FULL)
1658 sky2->duplex = DUPLEX_FULL;
1659 else
1660 sky2->duplex = DUPLEX_HALF;
1661 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001662
1663 /* Pause bits are offset (9..8) */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001664 if (hw->chip_id == CHIP_ID_YUKON_XL || hw->chip_id == CHIP_ID_YUKON_EC_U)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001665 aux >>= 6;
1666
1667 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1668 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1669
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001670 if (sky2->duplex == DUPLEX_HALF && sky2->speed != SPEED_1000
1671 && hw->chip_id != CHIP_ID_YUKON_EC_U)
1672 sky2->rx_pause = sky2->tx_pause = 0;
1673
1674 if (sky2->rx_pause || sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001675 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1676 else
1677 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1678
1679 return 0;
1680}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001681
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001682/* Interrupt from PHY */
1683static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001685 struct net_device *dev = hw->dev[port];
1686 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001687 u16 istatus, phystat;
1688
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001689 spin_lock(&sky2->phy_lock);
1690 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1691 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1692
1693 if (!netif_running(dev))
1694 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001695
1696 if (netif_msg_intr(sky2))
1697 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1698 sky2->netdev->name, istatus, phystat);
1699
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001700 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001701 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001702 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001703 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001704 }
1705
Stephen Hemminger793b8832005-09-14 16:06:14 -07001706 if (istatus & PHY_M_IS_LSP_CHANGE)
1707 sky2->speed = sky2_phy_speed(hw, phystat);
1708
1709 if (istatus & PHY_M_IS_DUP_CHANGE)
1710 sky2->duplex =
1711 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1712
1713 if (istatus & PHY_M_IS_LST_CHANGE) {
1714 if (phystat & PHY_M_PS_LINK_UP)
1715 sky2_link_up(sky2);
1716 else
1717 sky2_link_down(sky2);
1718 }
1719out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001720 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001721}
1722
Stephen Hemminger302d1252006-01-17 13:43:20 -08001723
1724/* Transmit timeout is only called if we are running, carries is up
1725 * and tx queue is full (stopped).
1726 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001727static void sky2_tx_timeout(struct net_device *dev)
1728{
1729 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001730 struct sky2_hw *hw = sky2->hw;
1731 unsigned txq = txqaddr[sky2->port];
Stephen Hemminger8f246642006-03-20 15:48:21 -08001732 u16 report, done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001733
1734 if (netif_msg_timer(sky2))
1735 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1736
Stephen Hemminger8f246642006-03-20 15:48:21 -08001737 report = sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
1738 done = sky2_read16(hw, Q_ADDR(txq, Q_DONE));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001739
Stephen Hemminger8f246642006-03-20 15:48:21 -08001740 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
1741 dev->name,
1742 sky2->tx_cons, sky2->tx_prod, report, done);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001743
Stephen Hemminger8f246642006-03-20 15:48:21 -08001744 if (report != done) {
1745 printk(KERN_INFO PFX "status burst pending (irq moderation?)\n");
1746
1747 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
1748 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
1749 } else if (report != sky2->tx_cons) {
1750 printk(KERN_INFO PFX "status report lost?\n");
1751
1752 spin_lock_bh(&sky2->tx_lock);
1753 sky2_tx_complete(sky2, report);
1754 spin_unlock_bh(&sky2->tx_lock);
1755 } else {
1756 printk(KERN_INFO PFX "hardware hung? flushing\n");
1757
1758 sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
1759 sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1760
1761 sky2_tx_clean(sky2);
1762
1763 sky2_qset(hw, txq);
1764 sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
1765 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001766}
1767
Stephen Hemminger734d1862005-12-09 11:35:00 -08001768
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001769/* Want receive buffer size to be multiple of 64 bits
1770 * and incl room for vlan and truncation
1771 */
Stephen Hemminger734d1862005-12-09 11:35:00 -08001772static inline unsigned sky2_buf_size(int mtu)
1773{
Stephen Hemminger4a15d562006-04-25 10:58:52 -07001774 return ALIGN(mtu + ETH_HLEN + VLAN_HLEN, 8) + 8;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001775}
1776
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001777static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1778{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001779 struct sky2_port *sky2 = netdev_priv(dev);
1780 struct sky2_hw *hw = sky2->hw;
1781 int err;
1782 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001783 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001784
1785 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1786 return -EINVAL;
1787
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001788 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1789 return -EINVAL;
1790
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001791 if (!netif_running(dev)) {
1792 dev->mtu = new_mtu;
1793 return 0;
1794 }
1795
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001796 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001797 sky2_write32(hw, B0_IMSK, 0);
1798
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001799 dev->trans_start = jiffies; /* prevent tx timeout */
1800 netif_stop_queue(dev);
1801 netif_poll_disable(hw->dev[0]);
1802
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001803 synchronize_irq(hw->pdev->irq);
1804
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001805 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1806 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1807 sky2_rx_stop(sky2);
1808 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001809
1810 dev->mtu = new_mtu;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001811 sky2->rx_bufsize = sky2_buf_size(new_mtu);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001812 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1813 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001814
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001815 if (dev->mtu > ETH_DATA_LEN)
1816 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001817
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001818 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1819
1820 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1821
1822 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001823 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001824
Stephen Hemminger1b537562005-12-20 15:08:07 -08001825 if (err)
1826 dev_close(dev);
1827 else {
1828 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1829
1830 netif_poll_enable(hw->dev[0]);
1831 netif_wake_queue(dev);
1832 }
1833
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001834 return err;
1835}
1836
1837/*
1838 * Receive one packet.
1839 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001840 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001841 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001842static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001843 u16 length, u32 status)
1844{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001845 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001846 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001847 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001848
1849 if (unlikely(netif_msg_rx_status(sky2)))
1850 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001851 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001852
Stephen Hemminger793b8832005-09-14 16:06:14 -07001853 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001854 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001855
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001856 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001857 goto error;
1858
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001859 if (!(status & GMR_FS_RX_OK))
1860 goto resubmit;
1861
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001862 if (length > dev->mtu + ETH_HLEN)
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001863 goto oversize;
1864
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -08001865 if (length < copybreak) {
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001866 skb = netdev_alloc_skb(dev, length + 2);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001867 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001868 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001869
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001870 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001871 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1872 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001873 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001874 skb->ip_summed = re->skb->ip_summed;
1875 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001876 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1877 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001878 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001879 struct sk_buff *nskb;
1880
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001881 nskb = sky2_alloc_skb(dev, sky2->rx_bufsize, GFP_ATOMIC);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001882 if (!nskb)
1883 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001884
Stephen Hemminger793b8832005-09-14 16:06:14 -07001885 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001886 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001887 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001888 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001889 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001890
Stephen Hemminger793b8832005-09-14 16:06:14 -07001891 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001892 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001893 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001894
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001895 skb_put(skb, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001896resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001897 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001898 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001899
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001900 return skb;
1901
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001902oversize:
1903 ++sky2->net_stats.rx_over_errors;
1904 goto resubmit;
1905
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001906error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001907 ++sky2->net_stats.rx_errors;
1908
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001909 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001910 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001911 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001912
1913 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001914 sky2->net_stats.rx_length_errors++;
1915 if (status & GMR_FS_FRAGMENT)
1916 sky2->net_stats.rx_frame_errors++;
1917 if (status & GMR_FS_CRC_ERR)
1918 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001919 if (status & GMR_FS_RX_FF_OV)
1920 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001921
Stephen Hemminger793b8832005-09-14 16:06:14 -07001922 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001923}
1924
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001925/* Transmit complete */
1926static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001927{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001928 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001929
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001930 if (netif_running(dev)) {
1931 spin_lock(&sky2->tx_lock);
1932 sky2_tx_complete(sky2, last);
1933 spin_unlock(&sky2->tx_lock);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001934 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001935}
1936
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001937/* Process status response ring */
1938static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001939{
Stephen Hemminger22e11702006-07-12 15:23:48 -07001940 struct sky2_port *sky2;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001941 int work_done = 0;
Stephen Hemminger22e11702006-07-12 15:23:48 -07001942 unsigned buf_write[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001943 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001944
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001945 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001946
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001947 while (hw->st_idx != hwidx) {
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001948 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1949 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001950 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001951 u32 status;
1952 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001953
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001954 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001955
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001956 BUG_ON(le->link >= 2);
1957 dev = hw->dev[le->link];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001958
1959 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001960 length = le16_to_cpu(le->length);
1961 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001962
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07001963 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964 case OP_RXSTAT:
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001965 skb = sky2_receive(dev, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001966 if (!skb)
1967 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001968
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001969 skb->protocol = eth_type_trans(skb, dev);
1970 dev->last_rx = jiffies;
1971
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001972#ifdef SKY2_VLAN_TAG_USED
1973 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1974 vlan_hwaccel_receive_skb(skb,
1975 sky2->vlgrp,
1976 be16_to_cpu(sky2->rx_tag));
1977 } else
1978#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001979 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001980
Stephen Hemminger22e11702006-07-12 15:23:48 -07001981 /* Update receiver after 16 frames */
1982 if (++buf_write[le->link] == RX_BUF_WRITE) {
1983 sky2_put_idx(hw, rxqaddr[le->link],
1984 sky2->rx_put);
1985 buf_write[le->link] = 0;
1986 }
1987
1988 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001989 if (++work_done >= to_do)
1990 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001991 break;
1992
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001993#ifdef SKY2_VLAN_TAG_USED
1994 case OP_RXVLAN:
1995 sky2->rx_tag = length;
1996 break;
1997
1998 case OP_RXCHKSVLAN:
1999 sky2->rx_tag = length;
2000 /* fall through */
2001#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002002 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07002003 skb = sky2->rx_ring[sky2->rx_next].skb;
Patrick McHardy84fa7932006-08-29 16:44:56 -07002004 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002005 skb->csum = status & 0xffff;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002006 break;
2007
2008 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002009 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002010 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2011 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002012 if (hw->dev[1])
2013 sky2_tx_done(hw->dev[1],
2014 ((status >> 24) & 0xff)
2015 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002016 break;
2017
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002018 default:
2019 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002020 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002021 "unknown status opcode 0x%x\n", le->opcode);
2022 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002023 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002024 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002025
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002026 /* Fully processed status ring so clear irq */
2027 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2028
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002029exit_loop:
Stephen Hemminger22e11702006-07-12 15:23:48 -07002030 if (buf_write[0]) {
2031 sky2 = netdev_priv(hw->dev[0]);
2032 sky2_put_idx(hw, Q_R1, sky2->rx_put);
2033 }
2034
2035 if (buf_write[1]) {
2036 sky2 = netdev_priv(hw->dev[1]);
2037 sky2_put_idx(hw, Q_R2, sky2->rx_put);
2038 }
2039
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002040 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002041}
2042
2043static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2044{
2045 struct net_device *dev = hw->dev[port];
2046
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002047 if (net_ratelimit())
2048 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2049 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002050
2051 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002052 if (net_ratelimit())
2053 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2054 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002055 /* Clear IRQ */
2056 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2057 }
2058
2059 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002060 if (net_ratelimit())
2061 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2062 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002063
2064 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2065 }
2066
2067 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002068 if (net_ratelimit())
2069 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002070 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2071 }
2072
2073 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002074 if (net_ratelimit())
2075 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002076 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2077 }
2078
2079 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002080 if (net_ratelimit())
2081 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2082 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002083 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2084 }
2085}
2086
2087static void sky2_hw_intr(struct sky2_hw *hw)
2088{
2089 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2090
Stephen Hemminger793b8832005-09-14 16:06:14 -07002091 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002092 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002093
2094 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002095 u16 pci_err;
2096
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002097 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002098 if (net_ratelimit())
2099 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
2100 pci_name(hw->pdev), pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002101
2102 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002103 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002104 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002105 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2106 }
2107
2108 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002109 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002110 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002111
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002112 pex_err = sky2_pci_read32(hw,
2113 hw->err_cap + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002114
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002115 if (net_ratelimit())
2116 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
2117 pci_name(hw->pdev), pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002118
2119 /* clear the interrupt */
2120 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002121 sky2_pci_write32(hw,
2122 hw->err_cap + PCI_ERR_UNCOR_STATUS,
2123 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002124 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2125
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002126
2127 /* In case of fatal error mask off to keep from getting stuck */
2128 if (pex_err & (PCI_ERR_UNC_POISON_TLP | PCI_ERR_UNC_FCP
2129 | PCI_ERR_UNC_DLP)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002130 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2131 hwmsk &= ~Y2_IS_PCI_EXP;
2132 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2133 }
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002134
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002135 }
2136
2137 if (status & Y2_HWE_L1_MASK)
2138 sky2_hw_error(hw, 0, status);
2139 status >>= 8;
2140 if (status & Y2_HWE_L1_MASK)
2141 sky2_hw_error(hw, 1, status);
2142}
2143
2144static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2145{
2146 struct net_device *dev = hw->dev[port];
2147 struct sky2_port *sky2 = netdev_priv(dev);
2148 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2149
2150 if (netif_msg_intr(sky2))
2151 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2152 dev->name, status);
2153
2154 if (status & GM_IS_RX_FF_OR) {
2155 ++sky2->net_stats.rx_fifo_errors;
2156 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2157 }
2158
2159 if (status & GM_IS_TX_FF_UR) {
2160 ++sky2->net_stats.tx_fifo_errors;
2161 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2162 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002163}
2164
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002165/* This should never happen it is a fatal situation */
2166static void sky2_descriptor_error(struct sky2_hw *hw, unsigned port,
2167 const char *rxtx, u32 mask)
2168{
2169 struct net_device *dev = hw->dev[port];
2170 struct sky2_port *sky2 = netdev_priv(dev);
2171 u32 imask;
2172
2173 printk(KERN_ERR PFX "%s: %s descriptor error (hardware problem)\n",
2174 dev ? dev->name : "<not registered>", rxtx);
2175
2176 imask = sky2_read32(hw, B0_IMSK);
2177 imask &= ~mask;
2178 sky2_write32(hw, B0_IMSK, imask);
2179
2180 if (dev) {
2181 spin_lock(&sky2->phy_lock);
2182 sky2_link_down(sky2);
2183 spin_unlock(&sky2->phy_lock);
2184 }
2185}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002186
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002187/* If idle then force a fake soft NAPI poll once a second
2188 * to work around cases where sharing an edge triggered interrupt.
2189 */
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09002190static inline void sky2_idle_start(struct sky2_hw *hw)
2191{
2192 if (idle_timeout > 0)
2193 mod_timer(&hw->idle_timer,
2194 jiffies + msecs_to_jiffies(idle_timeout));
2195}
2196
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002197static void sky2_idle(unsigned long arg)
2198{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002199 struct sky2_hw *hw = (struct sky2_hw *) arg;
2200 struct net_device *dev = hw->dev[0];
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002201
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002202 if (__netif_rx_schedule_prep(dev))
2203 __netif_rx_schedule(dev);
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002204
2205 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002206}
2207
2208
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002209static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002210{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002211 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2212 int work_limit = min(dev0->quota, *budget);
2213 int work_done = 0;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002214 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002215
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002216 if (status & Y2_IS_HW_ERR)
2217 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002218
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002219 if (status & Y2_IS_IRQ_PHY1)
2220 sky2_phy_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002221
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002222 if (status & Y2_IS_IRQ_PHY2)
2223 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002224
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002225 if (status & Y2_IS_IRQ_MAC1)
2226 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002227
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002228 if (status & Y2_IS_IRQ_MAC2)
2229 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002230
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002231 if (status & Y2_IS_CHK_RX1)
2232 sky2_descriptor_error(hw, 0, "receive", Y2_IS_CHK_RX1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002233
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002234 if (status & Y2_IS_CHK_RX2)
2235 sky2_descriptor_error(hw, 1, "receive", Y2_IS_CHK_RX2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002236
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002237 if (status & Y2_IS_CHK_TXA1)
2238 sky2_descriptor_error(hw, 0, "transmit", Y2_IS_CHK_TXA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002239
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002240 if (status & Y2_IS_CHK_TXA2)
2241 sky2_descriptor_error(hw, 1, "transmit", Y2_IS_CHK_TXA2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002242
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002243 work_done = sky2_status_intr(hw, work_limit);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002244 if (work_done < work_limit) {
2245 netif_rx_complete(dev0);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002246
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002247 sky2_read32(hw, B0_Y2_SP_LISR);
2248 return 0;
2249 } else {
2250 *budget -= work_done;
2251 dev0->quota -= work_done;
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002252 return 1;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002253 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002254}
2255
2256static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
2257{
2258 struct sky2_hw *hw = dev_id;
2259 struct net_device *dev0 = hw->dev[0];
2260 u32 status;
2261
2262 /* Reading this mask interrupts as side effect */
2263 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2264 if (status == 0 || status == ~0)
2265 return IRQ_NONE;
2266
2267 prefetch(&hw->st_le[hw->st_idx]);
2268 if (likely(__netif_rx_schedule_prep(dev0)))
2269 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002270
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002271 return IRQ_HANDLED;
2272}
2273
2274#ifdef CONFIG_NET_POLL_CONTROLLER
2275static void sky2_netpoll(struct net_device *dev)
2276{
2277 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002278 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002279
Stephen Hemminger88d11362006-06-16 12:10:46 -07002280 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2281 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002282}
2283#endif
2284
2285/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002286static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002287{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002288 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002289 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002290 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002291 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002292 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002293 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002294 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002295 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002296 }
2297}
2298
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002299static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2300{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002301 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002302}
2303
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002304static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2305{
2306 return clk / sky2_mhz(hw);
2307}
2308
2309
Stephen Hemminger59139522006-07-12 15:23:45 -07002310static int sky2_reset(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002311{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002312 u16 status;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002313 u8 t8;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002314 int i;
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002315 u32 msk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002316
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002317 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002318
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002319 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2320 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2321 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2322 pci_name(hw->pdev), hw->chip_id);
2323 return -EOPNOTSUPP;
2324 }
2325
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002326 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2327
2328 /* This rev is really old, and requires untested workarounds */
2329 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2330 printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
2331 pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2332 hw->chip_id, hw->chip_rev);
2333 return -EOPNOTSUPP;
2334 }
2335
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002336 /* disable ASF */
2337 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2338 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2339 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2340 }
2341
2342 /* do a SW reset */
2343 sky2_write8(hw, B0_CTST, CS_RST_SET);
2344 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2345
2346 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002347 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002348
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002349 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002350 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2351
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002352
2353 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2354
2355 /* clear any PEX errors */
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002356 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP)) {
2357 hw->err_cap = pci_find_ext_capability(hw->pdev, PCI_EXT_CAP_ID_ERR);
2358 if (hw->err_cap)
2359 sky2_pci_write32(hw,
2360 hw->err_cap + PCI_ERR_UNCOR_STATUS,
2361 0xffffffffUL);
2362 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002363
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002364 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002365 hw->ports = 1;
2366 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2367 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2368 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2369 ++hw->ports;
2370 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002371
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002372 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002373
2374 for (i = 0; i < hw->ports; i++) {
2375 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2376 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2377 }
2378
2379 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2380
Stephen Hemminger793b8832005-09-14 16:06:14 -07002381 /* Clear I2C IRQ noise */
2382 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002383
2384 /* turn off hardware timer (unused) */
2385 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2386 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002387
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002388 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2389
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002390 /* Turn off descriptor polling */
2391 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002392
2393 /* Turn off receive timestamp */
2394 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002395 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002396
2397 /* enable the Tx Arbiters */
2398 for (i = 0; i < hw->ports; i++)
2399 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2400
2401 /* Initialize ram interface */
2402 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002403 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002404
2405 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2406 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2407 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2408 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2409 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2410 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2411 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2412 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2413 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2414 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2415 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2416 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2417 }
2418
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002419 msk = Y2_HWE_ALL_MASK;
2420 if (!hw->err_cap)
2421 msk &= ~Y2_IS_PCI_EXP;
2422 sky2_write32(hw, B0_HWE_IMSK, msk);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002423
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002424 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002425 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002426
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002427 memset(hw->st_le, 0, STATUS_LE_BYTES);
2428 hw->st_idx = 0;
2429
2430 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2431 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2432
2433 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002434 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002435
2436 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002437 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002438
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002439 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2440 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002441
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002442 /* set Status-FIFO ISR watermark */
2443 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2444 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2445 else
2446 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002447
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002448 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002449 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2450 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002451
Stephen Hemminger793b8832005-09-14 16:06:14 -07002452 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002453 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2454
2455 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2456 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2457 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2458
2459 return 0;
2460}
2461
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002462static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002463{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002464 if (sky2_is_copper(hw)) {
2465 u32 modes = SUPPORTED_10baseT_Half
2466 | SUPPORTED_10baseT_Full
2467 | SUPPORTED_100baseT_Half
2468 | SUPPORTED_100baseT_Full
2469 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002470
2471 if (hw->chip_id != CHIP_ID_YUKON_FE)
2472 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002473 | SUPPORTED_1000baseT_Full;
2474 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002475 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002476 return SUPPORTED_1000baseT_Half
2477 | SUPPORTED_1000baseT_Full
2478 | SUPPORTED_Autoneg
2479 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002480}
2481
Stephen Hemminger793b8832005-09-14 16:06:14 -07002482static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002483{
2484 struct sky2_port *sky2 = netdev_priv(dev);
2485 struct sky2_hw *hw = sky2->hw;
2486
2487 ecmd->transceiver = XCVR_INTERNAL;
2488 ecmd->supported = sky2_supported_modes(hw);
2489 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002490 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002491 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002492 | SUPPORTED_10baseT_Full
2493 | SUPPORTED_100baseT_Half
2494 | SUPPORTED_100baseT_Full
2495 | SUPPORTED_1000baseT_Half
2496 | SUPPORTED_1000baseT_Full
2497 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002498 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002499 ecmd->speed = sky2->speed;
2500 } else {
2501 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002502 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002503 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002504
2505 ecmd->advertising = sky2->advertising;
2506 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002507 ecmd->duplex = sky2->duplex;
2508 return 0;
2509}
2510
2511static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2512{
2513 struct sky2_port *sky2 = netdev_priv(dev);
2514 const struct sky2_hw *hw = sky2->hw;
2515 u32 supported = sky2_supported_modes(hw);
2516
2517 if (ecmd->autoneg == AUTONEG_ENABLE) {
2518 ecmd->advertising = supported;
2519 sky2->duplex = -1;
2520 sky2->speed = -1;
2521 } else {
2522 u32 setting;
2523
Stephen Hemminger793b8832005-09-14 16:06:14 -07002524 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002525 case SPEED_1000:
2526 if (ecmd->duplex == DUPLEX_FULL)
2527 setting = SUPPORTED_1000baseT_Full;
2528 else if (ecmd->duplex == DUPLEX_HALF)
2529 setting = SUPPORTED_1000baseT_Half;
2530 else
2531 return -EINVAL;
2532 break;
2533 case SPEED_100:
2534 if (ecmd->duplex == DUPLEX_FULL)
2535 setting = SUPPORTED_100baseT_Full;
2536 else if (ecmd->duplex == DUPLEX_HALF)
2537 setting = SUPPORTED_100baseT_Half;
2538 else
2539 return -EINVAL;
2540 break;
2541
2542 case SPEED_10:
2543 if (ecmd->duplex == DUPLEX_FULL)
2544 setting = SUPPORTED_10baseT_Full;
2545 else if (ecmd->duplex == DUPLEX_HALF)
2546 setting = SUPPORTED_10baseT_Half;
2547 else
2548 return -EINVAL;
2549 break;
2550 default:
2551 return -EINVAL;
2552 }
2553
2554 if ((setting & supported) == 0)
2555 return -EINVAL;
2556
2557 sky2->speed = ecmd->speed;
2558 sky2->duplex = ecmd->duplex;
2559 }
2560
2561 sky2->autoneg = ecmd->autoneg;
2562 sky2->advertising = ecmd->advertising;
2563
Stephen Hemminger1b537562005-12-20 15:08:07 -08002564 if (netif_running(dev))
2565 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002566
2567 return 0;
2568}
2569
2570static void sky2_get_drvinfo(struct net_device *dev,
2571 struct ethtool_drvinfo *info)
2572{
2573 struct sky2_port *sky2 = netdev_priv(dev);
2574
2575 strcpy(info->driver, DRV_NAME);
2576 strcpy(info->version, DRV_VERSION);
2577 strcpy(info->fw_version, "N/A");
2578 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2579}
2580
2581static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002582 char name[ETH_GSTRING_LEN];
2583 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002584} sky2_stats[] = {
2585 { "tx_bytes", GM_TXO_OK_HI },
2586 { "rx_bytes", GM_RXO_OK_HI },
2587 { "tx_broadcast", GM_TXF_BC_OK },
2588 { "rx_broadcast", GM_RXF_BC_OK },
2589 { "tx_multicast", GM_TXF_MC_OK },
2590 { "rx_multicast", GM_RXF_MC_OK },
2591 { "tx_unicast", GM_TXF_UC_OK },
2592 { "rx_unicast", GM_RXF_UC_OK },
2593 { "tx_mac_pause", GM_TXF_MPAUSE },
2594 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002595 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002596 { "late_collision",GM_TXF_LAT_COL },
2597 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002598 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002599 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002600
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002601 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002602 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002603 { "rx_64_byte_packets", GM_RXF_64B },
2604 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2605 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2606 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2607 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2608 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2609 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002610 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002611 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2612 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002613 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002614
2615 { "tx_64_byte_packets", GM_TXF_64B },
2616 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2617 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2618 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2619 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2620 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2621 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2622 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002623};
2624
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002625static u32 sky2_get_rx_csum(struct net_device *dev)
2626{
2627 struct sky2_port *sky2 = netdev_priv(dev);
2628
2629 return sky2->rx_csum;
2630}
2631
2632static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2633{
2634 struct sky2_port *sky2 = netdev_priv(dev);
2635
2636 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002637
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002638 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2639 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2640
2641 return 0;
2642}
2643
2644static u32 sky2_get_msglevel(struct net_device *netdev)
2645{
2646 struct sky2_port *sky2 = netdev_priv(netdev);
2647 return sky2->msg_enable;
2648}
2649
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002650static int sky2_nway_reset(struct net_device *dev)
2651{
2652 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002653
2654 if (sky2->autoneg != AUTONEG_ENABLE)
2655 return -EINVAL;
2656
Stephen Hemminger1b537562005-12-20 15:08:07 -08002657 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002658
2659 return 0;
2660}
2661
Stephen Hemminger793b8832005-09-14 16:06:14 -07002662static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002663{
2664 struct sky2_hw *hw = sky2->hw;
2665 unsigned port = sky2->port;
2666 int i;
2667
2668 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002669 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002670 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002671 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002672
Stephen Hemminger793b8832005-09-14 16:06:14 -07002673 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002674 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2675}
2676
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002677static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2678{
2679 struct sky2_port *sky2 = netdev_priv(netdev);
2680 sky2->msg_enable = value;
2681}
2682
2683static int sky2_get_stats_count(struct net_device *dev)
2684{
2685 return ARRAY_SIZE(sky2_stats);
2686}
2687
2688static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002689 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002690{
2691 struct sky2_port *sky2 = netdev_priv(dev);
2692
Stephen Hemminger793b8832005-09-14 16:06:14 -07002693 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002694}
2695
Stephen Hemminger793b8832005-09-14 16:06:14 -07002696static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002697{
2698 int i;
2699
2700 switch (stringset) {
2701 case ETH_SS_STATS:
2702 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2703 memcpy(data + i * ETH_GSTRING_LEN,
2704 sky2_stats[i].name, ETH_GSTRING_LEN);
2705 break;
2706 }
2707}
2708
2709/* Use hardware MIB variables for critical path statistics and
2710 * transmit feedback not reported at interrupt.
2711 * Other errors are accounted for in interrupt handler.
2712 */
2713static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2714{
2715 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002716 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002717
Stephen Hemminger793b8832005-09-14 16:06:14 -07002718 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002719
2720 sky2->net_stats.tx_bytes = data[0];
2721 sky2->net_stats.rx_bytes = data[1];
2722 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2723 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
Stephen Hemminger050ff182006-03-23 08:51:37 -08002724 sky2->net_stats.multicast = data[3] + data[5];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002725 sky2->net_stats.collisions = data[10];
2726 sky2->net_stats.tx_aborted_errors = data[12];
2727
2728 return &sky2->net_stats;
2729}
2730
2731static int sky2_set_mac_address(struct net_device *dev, void *p)
2732{
2733 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002734 struct sky2_hw *hw = sky2->hw;
2735 unsigned port = sky2->port;
2736 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002737
2738 if (!is_valid_ether_addr(addr->sa_data))
2739 return -EADDRNOTAVAIL;
2740
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002741 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002742 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002743 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002744 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002745 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002746
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002747 /* virtual address for data */
2748 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2749
2750 /* physical address: used for pause frames */
2751 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002752
2753 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002754}
2755
2756static void sky2_set_multicast(struct net_device *dev)
2757{
2758 struct sky2_port *sky2 = netdev_priv(dev);
2759 struct sky2_hw *hw = sky2->hw;
2760 unsigned port = sky2->port;
2761 struct dev_mc_list *list = dev->mc_list;
2762 u16 reg;
2763 u8 filter[8];
2764
2765 memset(filter, 0, sizeof(filter));
2766
2767 reg = gma_read16(hw, port, GM_RX_CTRL);
2768 reg |= GM_RXCR_UCF_ENA;
2769
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002770 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002771 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002772 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002773 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002774 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002775 reg &= ~GM_RXCR_MCF_ENA;
2776 else {
2777 int i;
2778 reg |= GM_RXCR_MCF_ENA;
2779
2780 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2781 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002782 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002783 }
2784 }
2785
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002786 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002787 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002788 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002789 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002790 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002791 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002792 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002793 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002794
2795 gma_write16(hw, port, GM_RX_CTRL, reg);
2796}
2797
2798/* Can have one global because blinking is controlled by
2799 * ethtool and that is always under RTNL mutex
2800 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002801static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002802{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002803 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002804
Stephen Hemminger793b8832005-09-14 16:06:14 -07002805 switch (hw->chip_id) {
2806 case CHIP_ID_YUKON_XL:
2807 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2808 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2809 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2810 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2811 PHY_M_LEDC_INIT_CTRL(7) |
2812 PHY_M_LEDC_STA1_CTRL(7) |
2813 PHY_M_LEDC_STA0_CTRL(7))
2814 : 0);
2815
2816 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2817 break;
2818
2819 default:
2820 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2821 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2822 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2823 PHY_M_LED_MO_10(MO_LED_ON) |
2824 PHY_M_LED_MO_100(MO_LED_ON) |
2825 PHY_M_LED_MO_1000(MO_LED_ON) |
2826 PHY_M_LED_MO_RX(MO_LED_ON)
2827 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2828 PHY_M_LED_MO_10(MO_LED_OFF) |
2829 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002830 PHY_M_LED_MO_1000(MO_LED_OFF) |
2831 PHY_M_LED_MO_RX(MO_LED_OFF));
2832
Stephen Hemminger793b8832005-09-14 16:06:14 -07002833 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002834}
2835
2836/* blink LED's for finding board */
2837static int sky2_phys_id(struct net_device *dev, u32 data)
2838{
2839 struct sky2_port *sky2 = netdev_priv(dev);
2840 struct sky2_hw *hw = sky2->hw;
2841 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002842 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002843 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002844 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002845 int onoff = 1;
2846
Stephen Hemminger793b8832005-09-14 16:06:14 -07002847 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002848 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2849 else
2850 ms = data * 1000;
2851
2852 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002853 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002854 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2855 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2856 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2857 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2858 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2859 } else {
2860 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2861 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2862 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002863
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002864 interrupted = 0;
2865 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002866 sky2_led(hw, port, onoff);
2867 onoff = !onoff;
2868
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002869 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002870 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002871 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002872
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002873 ms -= 250;
2874 }
2875
2876 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002877 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2878 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2879 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2880 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2881 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2882 } else {
2883 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2884 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2885 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002886 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002887
2888 return 0;
2889}
2890
2891static void sky2_get_pauseparam(struct net_device *dev,
2892 struct ethtool_pauseparam *ecmd)
2893{
2894 struct sky2_port *sky2 = netdev_priv(dev);
2895
2896 ecmd->tx_pause = sky2->tx_pause;
2897 ecmd->rx_pause = sky2->rx_pause;
2898 ecmd->autoneg = sky2->autoneg;
2899}
2900
2901static int sky2_set_pauseparam(struct net_device *dev,
2902 struct ethtool_pauseparam *ecmd)
2903{
2904 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002905
2906 sky2->autoneg = ecmd->autoneg;
2907 sky2->tx_pause = ecmd->tx_pause != 0;
2908 sky2->rx_pause = ecmd->rx_pause != 0;
2909
Stephen Hemminger1b537562005-12-20 15:08:07 -08002910 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002911
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002912 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002913}
2914
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002915static int sky2_get_coalesce(struct net_device *dev,
2916 struct ethtool_coalesce *ecmd)
2917{
2918 struct sky2_port *sky2 = netdev_priv(dev);
2919 struct sky2_hw *hw = sky2->hw;
2920
2921 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
2922 ecmd->tx_coalesce_usecs = 0;
2923 else {
2924 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
2925 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
2926 }
2927 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
2928
2929 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
2930 ecmd->rx_coalesce_usecs = 0;
2931 else {
2932 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
2933 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
2934 }
2935 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
2936
2937 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
2938 ecmd->rx_coalesce_usecs_irq = 0;
2939 else {
2940 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
2941 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
2942 }
2943
2944 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
2945
2946 return 0;
2947}
2948
2949/* Note: this affect both ports */
2950static int sky2_set_coalesce(struct net_device *dev,
2951 struct ethtool_coalesce *ecmd)
2952{
2953 struct sky2_port *sky2 = netdev_priv(dev);
2954 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002955 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002956
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002957 if (ecmd->tx_coalesce_usecs > tmax ||
2958 ecmd->rx_coalesce_usecs > tmax ||
2959 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002960 return -EINVAL;
2961
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002962 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002963 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002964 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002965 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002966 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002967 return -EINVAL;
2968
2969 if (ecmd->tx_coalesce_usecs == 0)
2970 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2971 else {
2972 sky2_write32(hw, STAT_TX_TIMER_INI,
2973 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
2974 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2975 }
2976 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
2977
2978 if (ecmd->rx_coalesce_usecs == 0)
2979 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
2980 else {
2981 sky2_write32(hw, STAT_LEV_TIMER_INI,
2982 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
2983 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2984 }
2985 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
2986
2987 if (ecmd->rx_coalesce_usecs_irq == 0)
2988 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
2989 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08002990 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002991 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
2992 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2993 }
2994 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
2995 return 0;
2996}
2997
Stephen Hemminger793b8832005-09-14 16:06:14 -07002998static void sky2_get_ringparam(struct net_device *dev,
2999 struct ethtool_ringparam *ering)
3000{
3001 struct sky2_port *sky2 = netdev_priv(dev);
3002
3003 ering->rx_max_pending = RX_MAX_PENDING;
3004 ering->rx_mini_max_pending = 0;
3005 ering->rx_jumbo_max_pending = 0;
3006 ering->tx_max_pending = TX_RING_SIZE - 1;
3007
3008 ering->rx_pending = sky2->rx_pending;
3009 ering->rx_mini_pending = 0;
3010 ering->rx_jumbo_pending = 0;
3011 ering->tx_pending = sky2->tx_pending;
3012}
3013
3014static int sky2_set_ringparam(struct net_device *dev,
3015 struct ethtool_ringparam *ering)
3016{
3017 struct sky2_port *sky2 = netdev_priv(dev);
3018 int err = 0;
3019
3020 if (ering->rx_pending > RX_MAX_PENDING ||
3021 ering->rx_pending < 8 ||
3022 ering->tx_pending < MAX_SKB_TX_LE ||
3023 ering->tx_pending > TX_RING_SIZE - 1)
3024 return -EINVAL;
3025
3026 if (netif_running(dev))
3027 sky2_down(dev);
3028
3029 sky2->rx_pending = ering->rx_pending;
3030 sky2->tx_pending = ering->tx_pending;
3031
Stephen Hemminger1b537562005-12-20 15:08:07 -08003032 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003033 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003034 if (err)
3035 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003036 else
3037 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003038 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003039
3040 return err;
3041}
3042
Stephen Hemminger793b8832005-09-14 16:06:14 -07003043static int sky2_get_regs_len(struct net_device *dev)
3044{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003045 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003046}
3047
3048/*
3049 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003050 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07003051 */
3052static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3053 void *p)
3054{
3055 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003056 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003057
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003058 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003059 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003060 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003061
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003062 memcpy_fromio(p, io, B3_RAM_ADDR);
3063
3064 memcpy_fromio(p + B3_RI_WTO_R1,
3065 io + B3_RI_WTO_R1,
3066 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003067}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003068
Jeff Garzik7282d492006-09-13 14:30:00 -04003069static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003070 .get_settings = sky2_get_settings,
3071 .set_settings = sky2_set_settings,
3072 .get_drvinfo = sky2_get_drvinfo,
3073 .get_msglevel = sky2_get_msglevel,
3074 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003075 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003076 .get_regs_len = sky2_get_regs_len,
3077 .get_regs = sky2_get_regs,
3078 .get_link = ethtool_op_get_link,
3079 .get_sg = ethtool_op_get_sg,
3080 .set_sg = ethtool_op_set_sg,
3081 .get_tx_csum = ethtool_op_get_tx_csum,
3082 .set_tx_csum = ethtool_op_set_tx_csum,
3083 .get_tso = ethtool_op_get_tso,
3084 .set_tso = ethtool_op_set_tso,
3085 .get_rx_csum = sky2_get_rx_csum,
3086 .set_rx_csum = sky2_set_rx_csum,
3087 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003088 .get_coalesce = sky2_get_coalesce,
3089 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003090 .get_ringparam = sky2_get_ringparam,
3091 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003092 .get_pauseparam = sky2_get_pauseparam,
3093 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003094 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003095 .get_stats_count = sky2_get_stats_count,
3096 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003097 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003098};
3099
3100/* Initialize network device */
3101static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3102 unsigned port, int highmem)
3103{
3104 struct sky2_port *sky2;
3105 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3106
3107 if (!dev) {
3108 printk(KERN_ERR "sky2 etherdev alloc failed");
3109 return NULL;
3110 }
3111
3112 SET_MODULE_OWNER(dev);
3113 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003114 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003115 dev->open = sky2_up;
3116 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003117 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003118 dev->hard_start_xmit = sky2_xmit_frame;
3119 dev->get_stats = sky2_get_stats;
3120 dev->set_multicast_list = sky2_set_multicast;
3121 dev->set_mac_address = sky2_set_mac_address;
3122 dev->change_mtu = sky2_change_mtu;
3123 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3124 dev->tx_timeout = sky2_tx_timeout;
3125 dev->watchdog_timeo = TX_WATCHDOG;
3126 if (port == 0)
3127 dev->poll = sky2_poll;
3128 dev->weight = NAPI_WEIGHT;
3129#ifdef CONFIG_NET_POLL_CONTROLLER
3130 dev->poll_controller = sky2_netpoll;
3131#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003132
3133 sky2 = netdev_priv(dev);
3134 sky2->netdev = dev;
3135 sky2->hw = hw;
3136 sky2->msg_enable = netif_msg_init(debug, default_msg);
3137
3138 spin_lock_init(&sky2->tx_lock);
3139 /* Auto speed and flow control */
3140 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger585b56012005-12-09 11:35:10 -08003141 sky2->tx_pause = 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003142 sky2->rx_pause = 1;
3143 sky2->duplex = -1;
3144 sky2->speed = -1;
3145 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003146 sky2->rx_csum = 1;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003147
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003148 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003149 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003150 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemminger734d1862005-12-09 11:35:00 -08003151 sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003152
3153 hw->dev[port] = dev;
3154
3155 sky2->port = port;
3156
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08003157 dev->features |= NETIF_F_LLTX;
3158 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
3159 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003160 if (highmem)
3161 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003162 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003163
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003164#ifdef SKY2_VLAN_TAG_USED
3165 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3166 dev->vlan_rx_register = sky2_vlan_rx_register;
3167 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
3168#endif
3169
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003170 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003171 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003172 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003173
3174 /* device is off until link detection */
3175 netif_carrier_off(dev);
3176 netif_stop_queue(dev);
3177
3178 return dev;
3179}
3180
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003181static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003182{
3183 const struct sky2_port *sky2 = netdev_priv(dev);
3184
3185 if (netif_msg_probe(sky2))
3186 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3187 dev->name,
3188 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3189 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3190}
3191
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003192/* Handle software interrupt used during MSI test */
3193static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
3194 struct pt_regs *regs)
3195{
3196 struct sky2_hw *hw = dev_id;
3197 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3198
3199 if (status == 0)
3200 return IRQ_NONE;
3201
3202 if (status & Y2_IS_IRQ_SW) {
3203 hw->msi_detected = 1;
3204 wake_up(&hw->msi_wait);
3205 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3206 }
3207 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3208
3209 return IRQ_HANDLED;
3210}
3211
3212/* Test interrupt path by forcing a a software IRQ */
3213static int __devinit sky2_test_msi(struct sky2_hw *hw)
3214{
3215 struct pci_dev *pdev = hw->pdev;
3216 int err;
3217
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003218 init_waitqueue_head (&hw->msi_wait);
3219
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003220 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3221
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07003222 err = request_irq(pdev->irq, sky2_test_intr, IRQF_SHARED, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003223 if (err) {
3224 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3225 pci_name(pdev), pdev->irq);
3226 return err;
3227 }
3228
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003229 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003230 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003231
3232 wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);
3233
3234 if (!hw->msi_detected) {
3235 /* MSI test failed, go back to INTx mode */
3236 printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
3237 "switching to INTx mode. Please report this failure to "
3238 "the PCI maintainer and include system chipset information.\n",
3239 pci_name(pdev));
3240
3241 err = -EOPNOTSUPP;
3242 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3243 }
3244
3245 sky2_write32(hw, B0_IMSK, 0);
3246
3247 free_irq(pdev->irq, hw);
3248
3249 return err;
3250}
3251
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003252static int __devinit sky2_probe(struct pci_dev *pdev,
3253 const struct pci_device_id *ent)
3254{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003255 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003256 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003257 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003258
Stephen Hemminger793b8832005-09-14 16:06:14 -07003259 err = pci_enable_device(pdev);
3260 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003261 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3262 pci_name(pdev));
3263 goto err_out;
3264 }
3265
Stephen Hemminger793b8832005-09-14 16:06:14 -07003266 err = pci_request_regions(pdev, DRV_NAME);
3267 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003268 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3269 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07003270 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003271 }
3272
3273 pci_set_master(pdev);
3274
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003275 /* Find power-management capability. */
3276 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3277 if (pm_cap == 0) {
3278 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
3279 "aborting.\n");
3280 err = -EIO;
3281 goto err_out_free_regions;
3282 }
3283
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003284 if (sizeof(dma_addr_t) > sizeof(u32) &&
3285 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3286 using_dac = 1;
3287 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3288 if (err < 0) {
3289 printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
3290 "for consistent allocations\n", pci_name(pdev));
3291 goto err_out_free_regions;
3292 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003293
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003294 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003295 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3296 if (err) {
3297 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3298 pci_name(pdev));
3299 goto err_out_free_regions;
3300 }
3301 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003302
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003303 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003304 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003305 if (!hw) {
3306 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3307 pci_name(pdev));
3308 goto err_out_free_regions;
3309 }
3310
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003311 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003312
3313 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3314 if (!hw->regs) {
3315 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3316 pci_name(pdev));
3317 goto err_out_free_hw;
3318 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003319 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003320
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003321#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003322 /* The sk98lin vendor driver uses hardware byte swapping but
3323 * this driver uses software swapping.
3324 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003325 {
3326 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003327 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003328 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003329 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3330 }
3331#endif
3332
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003333 /* ring for status responses */
3334 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3335 &hw->st_dma);
3336 if (!hw->st_le)
3337 goto err_out_iounmap;
3338
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003339 err = sky2_reset(hw);
3340 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003341 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003342
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003343 printk(KERN_INFO PFX "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3344 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
3345 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003346 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003347
Stephen Hemminger793b8832005-09-14 16:06:14 -07003348 dev = sky2_init_netdev(hw, 0, using_dac);
3349 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003350 goto err_out_free_pci;
3351
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003352 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3353 err = sky2_test_msi(hw);
3354 if (err == -EOPNOTSUPP)
3355 pci_disable_msi(pdev);
3356 else if (err)
3357 goto err_out_free_netdev;
3358 }
3359
Stephen Hemminger793b8832005-09-14 16:06:14 -07003360 err = register_netdev(dev);
3361 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003362 printk(KERN_ERR PFX "%s: cannot register net device\n",
3363 pci_name(pdev));
3364 goto err_out_free_netdev;
3365 }
3366
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003367 err = request_irq(pdev->irq, sky2_intr, IRQF_SHARED, dev->name, hw);
3368 if (err) {
3369 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3370 pci_name(pdev), pdev->irq);
3371 goto err_out_unregister;
3372 }
3373 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3374
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003375 sky2_show_addr(dev);
3376
3377 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
3378 if (register_netdev(dev1) == 0)
3379 sky2_show_addr(dev1);
3380 else {
3381 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003382 printk(KERN_WARNING PFX
3383 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003384 hw->dev[1] = NULL;
3385 free_netdev(dev1);
3386 }
3387 }
3388
Stephen Hemminger01bd7562006-05-08 15:11:30 -07003389 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003390 sky2_idle_start(hw);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003391
Stephen Hemminger793b8832005-09-14 16:06:14 -07003392 pci_set_drvdata(pdev, hw);
3393
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003394 return 0;
3395
Stephen Hemminger793b8832005-09-14 16:06:14 -07003396err_out_unregister:
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003397 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003398 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003399err_out_free_netdev:
3400 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003401err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003402 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003403 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3404err_out_iounmap:
3405 iounmap(hw->regs);
3406err_out_free_hw:
3407 kfree(hw);
3408err_out_free_regions:
3409 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003410 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003411err_out:
3412 return err;
3413}
3414
3415static void __devexit sky2_remove(struct pci_dev *pdev)
3416{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003417 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003418 struct net_device *dev0, *dev1;
3419
Stephen Hemminger793b8832005-09-14 16:06:14 -07003420 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003421 return;
3422
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07003423 del_timer_sync(&hw->idle_timer);
3424
3425 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07003426 synchronize_irq(hw->pdev->irq);
3427
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003428 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003429 dev1 = hw->dev[1];
3430 if (dev1)
3431 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003432 unregister_netdev(dev0);
3433
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003434 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003435 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003436 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003437 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003438
3439 free_irq(pdev->irq, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003440 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003441 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003442 pci_release_regions(pdev);
3443 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003444
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003445 if (dev1)
3446 free_netdev(dev1);
3447 free_netdev(dev0);
3448 iounmap(hw->regs);
3449 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003450
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003451 pci_set_drvdata(pdev, NULL);
3452}
3453
3454#ifdef CONFIG_PM
3455static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3456{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003457 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003458 int i;
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003459 pci_power_t pstate = pci_choose_state(pdev, state);
3460
3461 if (!(pstate == PCI_D3hot || pstate == PCI_D3cold))
3462 return -EINVAL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003463
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003464 del_timer_sync(&hw->idle_timer);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003465 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003466
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003467 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003468 struct net_device *dev = hw->dev[i];
3469
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003470 if (netif_running(dev)) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003471 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003472 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003473 }
3474 }
3475
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003476 sky2_write32(hw, B0_IMSK, 0);
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07003477 pci_save_state(pdev);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003478 sky2_set_power_state(hw, pstate);
3479 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003480}
3481
3482static int sky2_resume(struct pci_dev *pdev)
3483{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003484 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003485 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003486
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003487 pci_restore_state(pdev);
3488 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09003489 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003490
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003491 err = sky2_reset(hw);
3492 if (err)
3493 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003494
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09003495 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
3496
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09003497 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003498 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003499 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003500 netif_device_attach(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07003501
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003502 err = sky2_up(dev);
3503 if (err) {
3504 printk(KERN_ERR PFX "%s: could not up: %d\n",
3505 dev->name, err);
3506 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003507 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003508 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003509 }
3510 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003511
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07003512 netif_poll_enable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09003513 sky2_idle_start(hw);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003514out:
3515 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003516}
3517#endif
3518
3519static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003520 .name = DRV_NAME,
3521 .id_table = sky2_id_table,
3522 .probe = sky2_probe,
3523 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003524#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003525 .suspend = sky2_suspend,
3526 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003527#endif
3528};
3529
3530static int __init sky2_init_module(void)
3531{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003532 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003533}
3534
3535static void __exit sky2_cleanup_module(void)
3536{
3537 pci_unregister_driver(&sky2_driver);
3538}
3539
3540module_init(sky2_init_module);
3541module_exit(sky2_cleanup_module);
3542
3543MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3544MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3545MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003546MODULE_VERSION(DRV_VERSION);