blob: 2b5e54c2900fcaee07df3accac830ca5f38d7ec5 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +010067void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050068ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080069{
70 if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
71 dev_priv->gt_irq_mask_reg &= ~mask;
72 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
73 (void) I915_READ(GTIMR);
74 }
75}
76
Eric Anholt62fdfea2010-05-21 13:26:39 -070077void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050078ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080079{
80 if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
81 dev_priv->gt_irq_mask_reg |= mask;
82 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
83 (void) I915_READ(GTIMR);
84 }
85}
86
87/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010088static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050089ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080090{
91 if ((dev_priv->irq_mask_reg & mask) != 0) {
92 dev_priv->irq_mask_reg &= ~mask;
93 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
94 (void) I915_READ(DEIMR);
95 }
96}
97
98static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050099ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800100{
101 if ((dev_priv->irq_mask_reg & mask) != mask) {
102 dev_priv->irq_mask_reg |= mask;
103 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
104 (void) I915_READ(DEIMR);
105 }
106}
107
108void
Eric Anholted4cb412008-07-29 12:10:39 -0700109i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
110{
111 if ((dev_priv->irq_mask_reg & mask) != 0) {
112 dev_priv->irq_mask_reg &= ~mask;
113 I915_WRITE(IMR, dev_priv->irq_mask_reg);
114 (void) I915_READ(IMR);
115 }
116}
117
Eric Anholt62fdfea2010-05-21 13:26:39 -0700118void
Eric Anholted4cb412008-07-29 12:10:39 -0700119i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
120{
121 if ((dev_priv->irq_mask_reg & mask) != mask) {
122 dev_priv->irq_mask_reg |= mask;
123 I915_WRITE(IMR, dev_priv->irq_mask_reg);
124 (void) I915_READ(IMR);
125 }
126}
127
Keith Packard7c463582008-11-04 02:03:27 -0800128static inline u32
129i915_pipestat(int pipe)
130{
131 if (pipe == 0)
132 return PIPEASTAT;
133 if (pipe == 1)
134 return PIPEBSTAT;
Andrew Morton9c84ba42008-12-01 13:14:08 -0800135 BUG();
Keith Packard7c463582008-11-04 02:03:27 -0800136}
137
138void
139i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
140{
141 if ((dev_priv->pipestat[pipe] & mask) != mask) {
142 u32 reg = i915_pipestat(pipe);
143
144 dev_priv->pipestat[pipe] |= mask;
145 /* Enable the interrupt, clear any pending status */
146 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
147 (void) I915_READ(reg);
148 }
149}
150
151void
152i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
153{
154 if ((dev_priv->pipestat[pipe] & mask) != 0) {
155 u32 reg = i915_pipestat(pipe);
156
157 dev_priv->pipestat[pipe] &= ~mask;
158 I915_WRITE(reg, dev_priv->pipestat[pipe]);
159 (void) I915_READ(reg);
160 }
161}
162
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000163/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000164 * intel_enable_asle - enable ASLE interrupt for OpRegion
165 */
166void intel_enable_asle (struct drm_device *dev)
167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
169
Eric Anholtc619eed2010-01-28 16:45:52 -0800170 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500171 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800172 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000173 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700174 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800176 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700177 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800178 }
Zhao Yakui01c66882009-10-28 05:10:00 +0000179}
180
181/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700182 * i915_pipe_enabled - check if a pipe is enabled
183 * @dev: DRM device
184 * @pipe: pipe to check
185 *
186 * Reading certain registers when the pipe is disabled can hang the chip.
187 * Use this routine to make sure the PLL is running and the pipe is active
188 * before reading such registers if unsure.
189 */
190static int
191i915_pipe_enabled(struct drm_device *dev, int pipe)
192{
193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100194 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700195}
196
Keith Packard42f52ef2008-10-18 19:39:29 -0700197/* Called from drm generic code, passed a 'crtc', which
198 * we use as a pipe index
199 */
200u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700201{
202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
203 unsigned long high_frame;
204 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100205 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700206
207 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800208 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
209 "pipe %d\n", pipe);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700210 return 0;
211 }
212
Chris Wilson5eddb702010-09-11 13:48:45 +0100213 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
214 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
215
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700216 /*
217 * High & low register fields aren't synchronized, so make sure
218 * we get a low value that's stable across two reads of the high
219 * register.
220 */
221 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100222 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
223 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
224 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700225 } while (high1 != high2);
226
Chris Wilson5eddb702010-09-11 13:48:45 +0100227 high1 >>= PIPE_FRAME_HIGH_SHIFT;
228 low >>= PIPE_FRAME_LOW_SHIFT;
229 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700230}
231
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800232u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
233{
234 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
235 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
236
237 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800238 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
239 "pipe %d\n", pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800240 return 0;
241 }
242
243 return I915_READ(reg);
244}
245
Jesse Barnes5ca58282009-03-31 14:11:15 -0700246/*
247 * Handle hotplug events outside the interrupt handler proper.
248 */
249static void i915_hotplug_work_func(struct work_struct *work)
250{
251 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
252 hotplug_work);
253 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700254 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100255 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700256
Chris Wilson4ef69c72010-09-09 15:14:28 +0100257 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
258 if (encoder->hot_plug)
259 encoder->hot_plug(encoder);
260
Jesse Barnes5ca58282009-03-31 14:11:15 -0700261 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000262 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700263}
264
Jesse Barnesf97108d2010-01-29 11:27:07 -0800265static void i915_handle_rps_change(struct drm_device *dev)
266{
267 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000268 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800269 u8 new_delay = dev_priv->cur_delay;
270
Jesse Barnes7648fa92010-05-20 14:28:11 -0700271 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000272 busy_up = I915_READ(RCPREVBSYTUPAVG);
273 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800274 max_avg = I915_READ(RCBMAXAVG);
275 min_avg = I915_READ(RCBMINAVG);
276
277 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000278 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800279 if (dev_priv->cur_delay != dev_priv->max_delay)
280 new_delay = dev_priv->cur_delay - 1;
281 if (new_delay < dev_priv->max_delay)
282 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000283 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800284 if (dev_priv->cur_delay != dev_priv->min_delay)
285 new_delay = dev_priv->cur_delay + 1;
286 if (new_delay > dev_priv->min_delay)
287 new_delay = dev_priv->min_delay;
288 }
289
Jesse Barnes7648fa92010-05-20 14:28:11 -0700290 if (ironlake_set_drps(dev, new_delay))
291 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800292
293 return;
294}
295
Chris Wilson995b6762010-08-20 13:23:26 +0100296static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800297{
298 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
299 int ret = IRQ_NONE;
Dave Airlie3ff99162009-12-08 14:03:47 +1000300 u32 de_iir, gt_iir, de_ier, pch_iir;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800301 struct drm_i915_master_private *master_priv;
Zou Nan hai852835f2010-05-21 09:08:56 +0800302 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800303
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000304 /* disable master interrupt before clearing iir */
305 de_ier = I915_READ(DEIER);
306 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
307 (void)I915_READ(DEIER);
308
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800309 de_iir = I915_READ(DEIIR);
310 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000311 pch_iir = I915_READ(SDEIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800312
Zou Nan haic7c85102010-01-15 10:29:06 +0800313 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
314 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800315
Zou Nan haic7c85102010-01-15 10:29:06 +0800316 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800317
Zou Nan haic7c85102010-01-15 10:29:06 +0800318 if (dev->primary->master) {
319 master_priv = dev->primary->master->driver_priv;
320 if (master_priv->sarea_priv)
321 master_priv->sarea_priv->last_dispatch =
322 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800323 }
324
Jesse Barnese552eb72010-04-21 11:39:23 -0700325 if (gt_iir & GT_PIPE_NOTIFY) {
Zou Nan hai852835f2010-05-21 09:08:56 +0800326 u32 seqno = render_ring->get_gem_seqno(dev, render_ring);
327 render_ring->irq_gem_seqno = seqno;
Zou Nan haic7c85102010-01-15 10:29:06 +0800328 trace_i915_gem_request_complete(dev, seqno);
Zou Nan hai852835f2010-05-21 09:08:56 +0800329 DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
Zou Nan haic7c85102010-01-15 10:29:06 +0800330 dev_priv->hangcheck_count = 0;
Chris Wilsonb3b079d2010-09-13 23:44:34 +0100331 mod_timer(&dev_priv->hangcheck_timer,
332 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Zou Nan haic7c85102010-01-15 10:29:06 +0800333 }
Zou Nan haid1b851f2010-05-21 09:08:57 +0800334 if (gt_iir & GT_BSD_USER_INTERRUPT)
335 DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
336
Zou Nan haic7c85102010-01-15 10:29:06 +0800337
338 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100339 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800340
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800341 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800342 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100343 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800344 }
345
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800346 if (de_iir & DE_PLANEB_FLIP_DONE) {
347 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100348 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800349 }
Li Pengc062df62010-01-23 00:12:58 +0800350
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800351 if (de_iir & DE_PIPEA_VBLANK)
352 drm_handle_vblank(dev, 0);
353
354 if (de_iir & DE_PIPEB_VBLANK)
355 drm_handle_vblank(dev, 1);
356
Zou Nan haic7c85102010-01-15 10:29:06 +0800357 /* check event from PCH */
358 if ((de_iir & DE_PCH_EVENT) &&
359 (pch_iir & SDE_HOTPLUG_MASK)) {
360 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
361 }
362
Jesse Barnesf97108d2010-01-29 11:27:07 -0800363 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700364 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800365 i915_handle_rps_change(dev);
366 }
367
Zou Nan haic7c85102010-01-15 10:29:06 +0800368 /* should clear PCH hotplug event before clear CPU irq */
369 I915_WRITE(SDEIIR, pch_iir);
370 I915_WRITE(GTIIR, gt_iir);
371 I915_WRITE(DEIIR, de_iir);
372
373done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000374 I915_WRITE(DEIER, de_ier);
375 (void)I915_READ(DEIER);
376
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800377 return ret;
378}
379
Jesse Barnes8a905232009-07-11 16:48:03 -0400380/**
381 * i915_error_work_func - do process context error handling work
382 * @work: work struct
383 *
384 * Fire an error uevent so userspace can see that a hang or error
385 * was detected.
386 */
387static void i915_error_work_func(struct work_struct *work)
388{
389 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
390 error_work);
391 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400392 char *error_event[] = { "ERROR=1", NULL };
393 char *reset_event[] = { "RESET=1", NULL };
394 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400395
Zhao Yakui44d98a62009-10-09 11:39:40 +0800396 DRM_DEBUG_DRIVER("generating error event\n");
Ben Gamarif316a422009-09-14 17:48:46 -0400397 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400398
Ben Gamariba1234d2009-09-14 17:48:47 -0400399 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100400 switch (INTEL_INFO(dev)->gen) {
401 case 4:
Zhao Yakui44d98a62009-10-09 11:39:40 +0800402 DRM_DEBUG_DRIVER("resetting chip\n");
Ben Gamarif316a422009-09-14 17:48:46 -0400403 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
404 if (!i965_reset(dev, GDRST_RENDER)) {
Ben Gamariba1234d2009-09-14 17:48:47 -0400405 atomic_set(&dev_priv->mm.wedged, 0);
Ben Gamarif316a422009-09-14 17:48:46 -0400406 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
407 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100408 break;
409 default:
Zhao Yakui44d98a62009-10-09 11:39:40 +0800410 DRM_DEBUG_DRIVER("reboot required\n");
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100411 break;
Ben Gamarif316a422009-09-14 17:48:46 -0400412 }
413 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400414}
415
Chris Wilson3bd3c932010-08-19 08:19:30 +0100416#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000417static struct drm_i915_error_object *
418i915_error_object_create(struct drm_device *dev,
419 struct drm_gem_object *src)
420{
Chris Wilsone56660d2010-08-07 11:01:26 +0100421 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000422 struct drm_i915_error_object *dst;
423 struct drm_i915_gem_object *src_priv;
424 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100425 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000426
427 if (src == NULL)
428 return NULL;
429
Daniel Vetter23010e42010-03-08 13:35:02 +0100430 src_priv = to_intel_bo(src);
Chris Wilson9df30792010-02-18 10:24:56 +0000431 if (src_priv->pages == NULL)
432 return NULL;
433
434 page_count = src->size / PAGE_SIZE;
435
436 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
437 if (dst == NULL)
438 return NULL;
439
Chris Wilsone56660d2010-08-07 11:01:26 +0100440 reloc_offset = src_priv->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000441 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700442 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100443 void __iomem *s;
444 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700445
Chris Wilsone56660d2010-08-07 11:01:26 +0100446 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000447 if (d == NULL)
448 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100449
Andrew Morton788885a2010-05-11 14:07:05 -0700450 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100451 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
452 reloc_offset,
453 KM_IRQ0);
454 memcpy_fromio(d, s, PAGE_SIZE);
455 io_mapping_unmap_atomic(s, KM_IRQ0);
Andrew Morton788885a2010-05-11 14:07:05 -0700456 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100457
Chris Wilson9df30792010-02-18 10:24:56 +0000458 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100459
460 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000461 }
462 dst->page_count = page_count;
463 dst->gtt_offset = src_priv->gtt_offset;
464
465 return dst;
466
467unwind:
468 while (page--)
469 kfree(dst->pages[page]);
470 kfree(dst);
471 return NULL;
472}
473
474static void
475i915_error_object_free(struct drm_i915_error_object *obj)
476{
477 int page;
478
479 if (obj == NULL)
480 return;
481
482 for (page = 0; page < obj->page_count; page++)
483 kfree(obj->pages[page]);
484
485 kfree(obj);
486}
487
488static void
489i915_error_state_free(struct drm_device *dev,
490 struct drm_i915_error_state *error)
491{
492 i915_error_object_free(error->batchbuffer[0]);
493 i915_error_object_free(error->batchbuffer[1]);
494 i915_error_object_free(error->ringbuffer);
495 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100496 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000497 kfree(error);
498}
499
500static u32
501i915_get_bbaddr(struct drm_device *dev, u32 *ring)
502{
503 u32 cmd;
504
505 if (IS_I830(dev) || IS_845G(dev))
506 cmd = MI_BATCH_BUFFER;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100507 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson9df30792010-02-18 10:24:56 +0000508 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
509 MI_BATCH_NON_SECURE_I965);
510 else
511 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
512
513 return ring[0] == cmd ? ring[1] : 0;
514}
515
516static u32
517i915_ringbuffer_last_batch(struct drm_device *dev)
518{
519 struct drm_i915_private *dev_priv = dev->dev_private;
520 u32 head, bbaddr;
521 u32 *ring;
522
523 /* Locate the current position in the ringbuffer and walk back
524 * to find the most recently dispatched batch buffer.
525 */
526 bbaddr = 0;
527 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
Eric Anholtd3301d82010-05-21 13:55:54 -0700528 ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
Chris Wilson9df30792010-02-18 10:24:56 +0000529
Eric Anholtd3301d82010-05-21 13:55:54 -0700530 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
Chris Wilson9df30792010-02-18 10:24:56 +0000531 bbaddr = i915_get_bbaddr(dev, ring);
532 if (bbaddr)
533 break;
534 }
535
536 if (bbaddr == 0) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800537 ring = (u32 *)(dev_priv->render_ring.virtual_start
538 + dev_priv->render_ring.size);
Eric Anholtd3301d82010-05-21 13:55:54 -0700539 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
Chris Wilson9df30792010-02-18 10:24:56 +0000540 bbaddr = i915_get_bbaddr(dev, ring);
541 if (bbaddr)
542 break;
543 }
544 }
545
546 return bbaddr;
547}
548
Jesse Barnes8a905232009-07-11 16:48:03 -0400549/**
550 * i915_capture_error_state - capture an error record for later analysis
551 * @dev: drm device
552 *
553 * Should be called when an error is detected (either a hang or an error
554 * interrupt) to capture error state from the time of the error. Fills
555 * out a structure which becomes available in debugfs for user level tools
556 * to pick up.
557 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700558static void i915_capture_error_state(struct drm_device *dev)
559{
560 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000561 struct drm_i915_gem_object *obj_priv;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700562 struct drm_i915_error_state *error;
Chris Wilson9df30792010-02-18 10:24:56 +0000563 struct drm_gem_object *batchbuffer[2];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700564 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000565 u32 bbaddr;
566 int count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700567
568 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000569 error = dev_priv->first_error;
570 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
571 if (error)
572 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700573
574 error = kmalloc(sizeof(*error), GFP_ATOMIC);
575 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000576 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
577 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700578 }
579
Zou Nan hai852835f2010-05-21 09:08:56 +0800580 error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700581 error->eir = I915_READ(EIR);
582 error->pgtbl_er = I915_READ(PGTBL_ER);
583 error->pipeastat = I915_READ(PIPEASTAT);
584 error->pipebstat = I915_READ(PIPEBSTAT);
585 error->instpm = I915_READ(INSTPM);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100586 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700587 error->ipeir = I915_READ(IPEIR);
588 error->ipehr = I915_READ(IPEHR);
589 error->instdone = I915_READ(INSTDONE);
590 error->acthd = I915_READ(ACTHD);
Chris Wilson9df30792010-02-18 10:24:56 +0000591 error->bbaddr = 0;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700592 } else {
593 error->ipeir = I915_READ(IPEIR_I965);
594 error->ipehr = I915_READ(IPEHR_I965);
595 error->instdone = I915_READ(INSTDONE_I965);
596 error->instps = I915_READ(INSTPS);
597 error->instdone1 = I915_READ(INSTDONE1);
598 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000599 error->bbaddr = I915_READ64(BB_ADDR);
600 }
601
602 bbaddr = i915_ringbuffer_last_batch(dev);
603
604 /* Grab the current batchbuffer, most likely to have crashed. */
605 batchbuffer[0] = NULL;
606 batchbuffer[1] = NULL;
607 count = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +0800608 list_for_each_entry(obj_priv,
609 &dev_priv->render_ring.active_list, list) {
610
Daniel Vettera8089e82010-04-09 19:05:09 +0000611 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000612
613 if (batchbuffer[0] == NULL &&
614 bbaddr >= obj_priv->gtt_offset &&
615 bbaddr < obj_priv->gtt_offset + obj->size)
616 batchbuffer[0] = obj;
617
618 if (batchbuffer[1] == NULL &&
619 error->acthd >= obj_priv->gtt_offset &&
Chris Wilsone56660d2010-08-07 11:01:26 +0100620 error->acthd < obj_priv->gtt_offset + obj->size)
Chris Wilson9df30792010-02-18 10:24:56 +0000621 batchbuffer[1] = obj;
622
623 count++;
624 }
Chris Wilsone56660d2010-08-07 11:01:26 +0100625 /* Scan the other lists for completeness for those bizarre errors. */
626 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
627 list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
628 struct drm_gem_object *obj = &obj_priv->base;
629
630 if (batchbuffer[0] == NULL &&
631 bbaddr >= obj_priv->gtt_offset &&
632 bbaddr < obj_priv->gtt_offset + obj->size)
633 batchbuffer[0] = obj;
634
635 if (batchbuffer[1] == NULL &&
636 error->acthd >= obj_priv->gtt_offset &&
637 error->acthd < obj_priv->gtt_offset + obj->size)
638 batchbuffer[1] = obj;
639
640 if (batchbuffer[0] && batchbuffer[1])
641 break;
642 }
643 }
644 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
645 list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
646 struct drm_gem_object *obj = &obj_priv->base;
647
648 if (batchbuffer[0] == NULL &&
649 bbaddr >= obj_priv->gtt_offset &&
650 bbaddr < obj_priv->gtt_offset + obj->size)
651 batchbuffer[0] = obj;
652
653 if (batchbuffer[1] == NULL &&
654 error->acthd >= obj_priv->gtt_offset &&
655 error->acthd < obj_priv->gtt_offset + obj->size)
656 batchbuffer[1] = obj;
657
658 if (batchbuffer[0] && batchbuffer[1])
659 break;
660 }
661 }
Chris Wilson9df30792010-02-18 10:24:56 +0000662
663 /* We need to copy these to an anonymous buffer as the simplest
664 * method to avoid being overwritten by userpace.
665 */
666 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
Chris Wilsone56660d2010-08-07 11:01:26 +0100667 if (batchbuffer[1] != batchbuffer[0])
668 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
669 else
670 error->batchbuffer[1] = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000671
672 /* Record the ringbuffer */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800673 error->ringbuffer = i915_error_object_create(dev,
674 dev_priv->render_ring.gem_object);
Chris Wilson9df30792010-02-18 10:24:56 +0000675
676 /* Record buffers on the active list. */
677 error->active_bo = NULL;
678 error->active_bo_count = 0;
679
680 if (count)
681 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
682 GFP_ATOMIC);
683
684 if (error->active_bo) {
685 int i = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +0800686 list_for_each_entry(obj_priv,
687 &dev_priv->render_ring.active_list, list) {
Daniel Vettera8089e82010-04-09 19:05:09 +0000688 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000689
690 error->active_bo[i].size = obj->size;
691 error->active_bo[i].name = obj->name;
692 error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
693 error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
694 error->active_bo[i].read_domains = obj->read_domains;
695 error->active_bo[i].write_domain = obj->write_domain;
696 error->active_bo[i].fence_reg = obj_priv->fence_reg;
697 error->active_bo[i].pinned = 0;
698 if (obj_priv->pin_count > 0)
699 error->active_bo[i].pinned = 1;
700 if (obj_priv->user_pin_count > 0)
701 error->active_bo[i].pinned = -1;
702 error->active_bo[i].tiling = obj_priv->tiling_mode;
703 error->active_bo[i].dirty = obj_priv->dirty;
704 error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
705
706 if (++i == count)
707 break;
708 }
709 error->active_bo_count = i;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700710 }
711
Jesse Barnes8a905232009-07-11 16:48:03 -0400712 do_gettimeofday(&error->time);
713
Chris Wilson6ef3d422010-08-04 20:26:07 +0100714 error->overlay = intel_overlay_capture_error_state(dev);
715
Chris Wilson9df30792010-02-18 10:24:56 +0000716 spin_lock_irqsave(&dev_priv->error_lock, flags);
717 if (dev_priv->first_error == NULL) {
718 dev_priv->first_error = error;
719 error = NULL;
720 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700721 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000722
723 if (error)
724 i915_error_state_free(dev, error);
725}
726
727void i915_destroy_error_state(struct drm_device *dev)
728{
729 struct drm_i915_private *dev_priv = dev->dev_private;
730 struct drm_i915_error_state *error;
731
732 spin_lock(&dev_priv->error_lock);
733 error = dev_priv->first_error;
734 dev_priv->first_error = NULL;
735 spin_unlock(&dev_priv->error_lock);
736
737 if (error)
738 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700739}
Chris Wilson3bd3c932010-08-19 08:19:30 +0100740#else
741#define i915_capture_error_state(x)
742#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700743
Chris Wilson35aed2e2010-05-27 13:18:12 +0100744static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400745{
746 struct drm_i915_private *dev_priv = dev->dev_private;
747 u32 eir = I915_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400748
Chris Wilson35aed2e2010-05-27 13:18:12 +0100749 if (!eir)
750 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400751
752 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
753 eir);
754
755 if (IS_G4X(dev)) {
756 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
757 u32 ipeir = I915_READ(IPEIR_I965);
758
759 printk(KERN_ERR " IPEIR: 0x%08x\n",
760 I915_READ(IPEIR_I965));
761 printk(KERN_ERR " IPEHR: 0x%08x\n",
762 I915_READ(IPEHR_I965));
763 printk(KERN_ERR " INSTDONE: 0x%08x\n",
764 I915_READ(INSTDONE_I965));
765 printk(KERN_ERR " INSTPS: 0x%08x\n",
766 I915_READ(INSTPS));
767 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
768 I915_READ(INSTDONE1));
769 printk(KERN_ERR " ACTHD: 0x%08x\n",
770 I915_READ(ACTHD_I965));
771 I915_WRITE(IPEIR_I965, ipeir);
772 (void)I915_READ(IPEIR_I965);
773 }
774 if (eir & GM45_ERROR_PAGE_TABLE) {
775 u32 pgtbl_err = I915_READ(PGTBL_ER);
776 printk(KERN_ERR "page table error\n");
777 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
778 pgtbl_err);
779 I915_WRITE(PGTBL_ER, pgtbl_err);
780 (void)I915_READ(PGTBL_ER);
781 }
782 }
783
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100784 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400785 if (eir & I915_ERROR_PAGE_TABLE) {
786 u32 pgtbl_err = I915_READ(PGTBL_ER);
787 printk(KERN_ERR "page table error\n");
788 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
789 pgtbl_err);
790 I915_WRITE(PGTBL_ER, pgtbl_err);
791 (void)I915_READ(PGTBL_ER);
792 }
793 }
794
795 if (eir & I915_ERROR_MEMORY_REFRESH) {
Chris Wilson35aed2e2010-05-27 13:18:12 +0100796 u32 pipea_stats = I915_READ(PIPEASTAT);
797 u32 pipeb_stats = I915_READ(PIPEBSTAT);
798
Jesse Barnes8a905232009-07-11 16:48:03 -0400799 printk(KERN_ERR "memory refresh error\n");
800 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
801 pipea_stats);
802 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
803 pipeb_stats);
804 /* pipestat has already been acked */
805 }
806 if (eir & I915_ERROR_INSTRUCTION) {
807 printk(KERN_ERR "instruction error\n");
808 printk(KERN_ERR " INSTPM: 0x%08x\n",
809 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100810 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400811 u32 ipeir = I915_READ(IPEIR);
812
813 printk(KERN_ERR " IPEIR: 0x%08x\n",
814 I915_READ(IPEIR));
815 printk(KERN_ERR " IPEHR: 0x%08x\n",
816 I915_READ(IPEHR));
817 printk(KERN_ERR " INSTDONE: 0x%08x\n",
818 I915_READ(INSTDONE));
819 printk(KERN_ERR " ACTHD: 0x%08x\n",
820 I915_READ(ACTHD));
821 I915_WRITE(IPEIR, ipeir);
822 (void)I915_READ(IPEIR);
823 } else {
824 u32 ipeir = I915_READ(IPEIR_I965);
825
826 printk(KERN_ERR " IPEIR: 0x%08x\n",
827 I915_READ(IPEIR_I965));
828 printk(KERN_ERR " IPEHR: 0x%08x\n",
829 I915_READ(IPEHR_I965));
830 printk(KERN_ERR " INSTDONE: 0x%08x\n",
831 I915_READ(INSTDONE_I965));
832 printk(KERN_ERR " INSTPS: 0x%08x\n",
833 I915_READ(INSTPS));
834 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
835 I915_READ(INSTDONE1));
836 printk(KERN_ERR " ACTHD: 0x%08x\n",
837 I915_READ(ACTHD_I965));
838 I915_WRITE(IPEIR_I965, ipeir);
839 (void)I915_READ(IPEIR_I965);
840 }
841 }
842
843 I915_WRITE(EIR, eir);
844 (void)I915_READ(EIR);
845 eir = I915_READ(EIR);
846 if (eir) {
847 /*
848 * some errors might have become stuck,
849 * mask them.
850 */
851 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
852 I915_WRITE(EMR, I915_READ(EMR) | eir);
853 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
854 }
Chris Wilson35aed2e2010-05-27 13:18:12 +0100855}
856
857/**
858 * i915_handle_error - handle an error interrupt
859 * @dev: drm device
860 *
861 * Do some basic checking of regsiter state at error interrupt time and
862 * dump it to the syslog. Also call i915_capture_error_state() to make
863 * sure we get a record and make it available in debugfs. Fire a uevent
864 * so userspace knows something bad happened (should trigger collection
865 * of a ring dump etc.).
866 */
867static void i915_handle_error(struct drm_device *dev, bool wedged)
868{
869 struct drm_i915_private *dev_priv = dev->dev_private;
870
871 i915_capture_error_state(dev);
872 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -0400873
Ben Gamariba1234d2009-09-14 17:48:47 -0400874 if (wedged) {
875 atomic_set(&dev_priv->mm.wedged, 1);
876
Ben Gamari11ed50e2009-09-14 17:48:45 -0400877 /*
878 * Wakeup waiting processes so they don't hang
879 */
Zou Nan hai852835f2010-05-21 09:08:56 +0800880 DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400881 }
882
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700883 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -0400884}
885
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100886static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
887{
888 drm_i915_private_t *dev_priv = dev->dev_private;
889 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
891 struct drm_i915_gem_object *obj_priv;
892 struct intel_unpin_work *work;
893 unsigned long flags;
894 bool stall_detected;
895
896 /* Ignore early vblank irqs */
897 if (intel_crtc == NULL)
898 return;
899
900 spin_lock_irqsave(&dev->event_lock, flags);
901 work = intel_crtc->unpin_work;
902
903 if (work == NULL || work->pending || !work->enable_stall_check) {
904 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
905 spin_unlock_irqrestore(&dev->event_lock, flags);
906 return;
907 }
908
909 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
910 obj_priv = to_intel_bo(work->pending_flip_obj);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100911 if (INTEL_INFO(dev)->gen >= 4) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100912 int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
913 stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
914 } else {
915 int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
916 stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
917 crtc->y * crtc->fb->pitch +
918 crtc->x * crtc->fb->bits_per_pixel/8);
919 }
920
921 spin_unlock_irqrestore(&dev->event_lock, flags);
922
923 if (stall_detected) {
924 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
925 intel_prepare_page_flip(dev, intel_crtc->plane);
926 }
927}
928
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
930{
Dave Airlie84b1fd12007-07-11 15:53:27 +1000931 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000933 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800934 u32 iir, new_iir;
935 u32 pipea_stats, pipeb_stats;
Keith Packard05eff842008-11-19 14:03:05 -0800936 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700937 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -0800938 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -0800939 int irq_received;
940 int ret = IRQ_NONE;
Zou Nan hai852835f2010-05-21 09:08:56 +0800941 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000942
Eric Anholt630681d2008-10-06 15:14:12 -0700943 atomic_inc(&dev_priv->irq_received);
944
Eric Anholtbad720f2009-10-22 16:11:14 -0700945 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500946 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800947
Eric Anholted4cb412008-07-29 12:10:39 -0700948 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000949
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100950 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700951 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -0700952 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700953 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954
Keith Packard05eff842008-11-19 14:03:05 -0800955 for (;;) {
956 irq_received = iir != 0;
957
958 /* Can't rely on pipestat interrupt bit in iir as it might
959 * have been cleared after the pipestat interrupt was received.
960 * It doesn't set the bit in iir again, but it still produces
961 * interrupts (for non-MSI).
962 */
963 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
964 pipea_stats = I915_READ(PIPEASTAT);
965 pipeb_stats = I915_READ(PIPEBSTAT);
Jesse Barnes79e53942008-11-07 14:24:08 -0800966
Jesse Barnes8a905232009-07-11 16:48:03 -0400967 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -0400968 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -0400969
Eric Anholtcdfbc412008-11-04 15:50:30 -0800970 /*
971 * Clear the PIPE(A|B)STAT regs before the IIR
972 */
Keith Packard05eff842008-11-19 14:03:05 -0800973 if (pipea_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800974 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800975 DRM_DEBUG_DRIVER("pipe a underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800976 I915_WRITE(PIPEASTAT, pipea_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800977 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800978 }
Keith Packard7c463582008-11-04 02:03:27 -0800979
Keith Packard05eff842008-11-19 14:03:05 -0800980 if (pipeb_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +0800981 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +0800982 DRM_DEBUG_DRIVER("pipe b underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -0800983 I915_WRITE(PIPEBSTAT, pipeb_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800984 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800985 }
Keith Packard05eff842008-11-19 14:03:05 -0800986 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
987
988 if (!irq_received)
989 break;
990
991 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
Jesse Barnes5ca58282009-03-31 14:11:15 -0700993 /* Consume port. Then clear IIR or we'll miss events */
994 if ((I915_HAS_HOTPLUG(dev)) &&
995 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
996 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
997
Zhao Yakui44d98a62009-10-09 11:39:40 +0800998 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -0700999 hotplug_status);
1000 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001001 queue_work(dev_priv->wq,
1002 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001003
1004 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1005 I915_READ(PORT_HOTPLUG_STAT);
1006 }
1007
Eric Anholtcdfbc412008-11-04 15:50:30 -08001008 I915_WRITE(IIR, iir);
1009 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001010
Dave Airlie7c1c2872008-11-28 14:22:24 +10001011 if (dev->primary->master) {
1012 master_priv = dev->primary->master->driver_priv;
1013 if (master_priv->sarea_priv)
1014 master_priv->sarea_priv->last_dispatch =
1015 READ_BREADCRUMB(dev_priv);
1016 }
Keith Packard7c463582008-11-04 02:03:27 -08001017
Eric Anholtcdfbc412008-11-04 15:50:30 -08001018 if (iir & I915_USER_INTERRUPT) {
Zou Nan hai852835f2010-05-21 09:08:56 +08001019 u32 seqno =
1020 render_ring->get_gem_seqno(dev, render_ring);
1021 render_ring->irq_gem_seqno = seqno;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001022 trace_i915_gem_request_complete(dev, seqno);
Zou Nan hai852835f2010-05-21 09:08:56 +08001023 DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
Ben Gamarif65d9422009-09-14 17:48:44 -04001024 dev_priv->hangcheck_count = 0;
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001025 mod_timer(&dev_priv->hangcheck_timer,
1026 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Eric Anholtcdfbc412008-11-04 15:50:30 -08001027 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001028
Zou Nan haid1b851f2010-05-21 09:08:57 +08001029 if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
1030 DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
1031
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001032 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001033 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001034 if (dev_priv->flip_pending_is_done)
1035 intel_finish_page_flip_plane(dev, 0);
1036 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001037
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001038 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001039 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001040 if (dev_priv->flip_pending_is_done)
1041 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001042 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001043
Keith Packard05eff842008-11-19 14:03:05 -08001044 if (pipea_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001045 vblank++;
1046 drm_handle_vblank(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001047 if (!dev_priv->flip_pending_is_done) {
1048 i915_pageflip_stall_check(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001049 intel_finish_page_flip(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001050 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001051 }
Eric Anholt673a3942008-07-30 12:06:12 -07001052
Keith Packard05eff842008-11-19 14:03:05 -08001053 if (pipeb_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001054 vblank++;
1055 drm_handle_vblank(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001056 if (!dev_priv->flip_pending_is_done) {
1057 i915_pageflip_stall_check(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001058 intel_finish_page_flip(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001059 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001060 }
Keith Packard7c463582008-11-04 02:03:27 -08001061
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001062 if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1063 (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
Eric Anholtcdfbc412008-11-04 15:50:30 -08001064 (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001065 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001066
Eric Anholtcdfbc412008-11-04 15:50:30 -08001067 /* With MSI, interrupts are only generated when iir
1068 * transitions from zero to nonzero. If another bit got
1069 * set while we were handling the existing iir bits, then
1070 * we would never get another interrupt.
1071 *
1072 * This is fine on non-MSI as well, as if we hit this path
1073 * we avoid exiting the interrupt handler only to generate
1074 * another one.
1075 *
1076 * Note that for MSI this could cause a stray interrupt report
1077 * if an interrupt landed in the time between writing IIR and
1078 * the posting read. This should be rare enough to never
1079 * trigger the 99% of 100,000 interrupts test for disabling
1080 * stray interrupts.
1081 */
1082 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001083 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001084
Keith Packard05eff842008-11-19 14:03:05 -08001085 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086}
1087
Dave Airlieaf6061a2008-05-07 12:15:39 +10001088static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089{
1090 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001091 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092
1093 i915_kernel_lost_context(dev);
1094
Zhao Yakui44d98a62009-10-09 11:39:40 +08001095 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001097 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001098 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001099 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001100 if (master_priv->sarea_priv)
1101 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001102
Keith Packard0baf8232008-11-08 11:44:14 +10001103 BEGIN_LP_RING(4);
Jesse Barnes585fb112008-07-29 11:54:06 -07001104 OUT_RING(MI_STORE_DWORD_INDEX);
Keith Packard0baf8232008-11-08 11:44:14 +10001105 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Alan Hourihanec29b6692006-08-12 16:29:24 +10001106 OUT_RING(dev_priv->counter);
Jesse Barnes585fb112008-07-29 11:54:06 -07001107 OUT_RING(MI_USER_INTERRUPT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 ADVANCE_LP_RING();
Dave Airliebc5f4522007-11-05 12:50:58 +10001109
Alan Hourihanec29b6692006-08-12 16:29:24 +10001110 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111}
1112
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001113void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1114{
1115 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001116 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001117
1118 if (dev_priv->trace_irq_seqno == 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001119 render_ring->user_irq_get(dev, render_ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001120
1121 dev_priv->trace_irq_seqno = seqno;
1122}
1123
Dave Airlie84b1fd12007-07-11 15:53:27 +10001124static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125{
1126 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001127 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001129 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
Zhao Yakui44d98a62009-10-09 11:39:40 +08001131 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 READ_BREADCRUMB(dev_priv));
1133
Eric Anholted4cb412008-07-29 12:10:39 -07001134 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001135 if (master_priv->sarea_priv)
1136 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001138 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
Dave Airlie7c1c2872008-11-28 14:22:24 +10001140 if (master_priv->sarea_priv)
1141 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001143 render_ring->user_irq_get(dev, render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001144 DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 READ_BREADCRUMB(dev_priv) >= irq_nr);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001146 render_ring->user_irq_put(dev, render_ring);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
Eric Anholt20caafa2007-08-25 19:22:43 +10001148 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001149 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1151 }
1152
Dave Airlieaf6061a2008-05-07 12:15:39 +10001153 return ret;
1154}
1155
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156/* Needs the lock as it touches the ring.
1157 */
Eric Anholtc153f452007-09-03 12:06:45 +10001158int i915_irq_emit(struct drm_device *dev, void *data,
1159 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001162 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 int result;
1164
Eric Anholtd3301d82010-05-21 13:55:54 -07001165 if (!dev_priv || !dev_priv->render_ring.virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001166 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001167 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 }
Eric Anholt299eb932009-02-24 22:14:12 -08001169
1170 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1171
Eric Anholt546b0972008-09-01 16:45:29 -07001172 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001174 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175
Eric Anholtc153f452007-09-03 12:06:45 +10001176 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001178 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 }
1180
1181 return 0;
1182}
1183
1184/* Doesn't need the hardware lock.
1185 */
Eric Anholtc153f452007-09-03 12:06:45 +10001186int i915_irq_wait(struct drm_device *dev, void *data,
1187 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001190 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
1192 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001193 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001194 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 }
1196
Eric Anholtc153f452007-09-03 12:06:45 +10001197 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198}
1199
Keith Packard42f52ef2008-10-18 19:39:29 -07001200/* Called from drm generic code, passed 'crtc' which
1201 * we use as a pipe index
1202 */
1203int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001204{
1205 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001206 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001207
Chris Wilson5eddb702010-09-11 13:48:45 +01001208 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001209 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001210
Keith Packarde9d21d72008-10-16 11:31:38 -07001211 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001212 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001213 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1214 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001215 else if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001216 i915_enable_pipestat(dev_priv, pipe,
1217 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001218 else
Keith Packard7c463582008-11-04 02:03:27 -08001219 i915_enable_pipestat(dev_priv, pipe,
1220 PIPE_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001221 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001222 return 0;
1223}
1224
Keith Packard42f52ef2008-10-18 19:39:29 -07001225/* Called from drm generic code, passed 'crtc' which
1226 * we use as a pipe index
1227 */
1228void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001229{
1230 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001231 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001232
Keith Packarde9d21d72008-10-16 11:31:38 -07001233 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001234 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001235 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1236 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1237 else
1238 i915_disable_pipestat(dev_priv, pipe,
1239 PIPE_VBLANK_INTERRUPT_ENABLE |
1240 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001241 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001242}
1243
Jesse Barnes79e53942008-11-07 14:24:08 -08001244void i915_enable_interrupt (struct drm_device *dev)
1245{
1246 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wange170b032009-06-05 15:38:40 +08001247
Eric Anholtbad720f2009-10-22 16:11:14 -07001248 if (!HAS_PCH_SPLIT(dev))
Chris Wilson3b617962010-08-24 09:02:58 +01001249 intel_opregion_enable_asle(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001250 dev_priv->irq_enabled = 1;
1251}
1252
1253
Dave Airlie702880f2006-06-24 17:07:34 +10001254/* Set the vblank monitor pipe
1255 */
Eric Anholtc153f452007-09-03 12:06:45 +10001256int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1257 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001258{
Dave Airlie702880f2006-06-24 17:07:34 +10001259 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001260
1261 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001262 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001263 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001264 }
1265
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001266 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001267}
1268
Eric Anholtc153f452007-09-03 12:06:45 +10001269int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1270 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001271{
Dave Airlie702880f2006-06-24 17:07:34 +10001272 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001273 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001274
1275 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001276 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001277 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001278 }
1279
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001280 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001281
Dave Airlie702880f2006-06-24 17:07:34 +10001282 return 0;
1283}
1284
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001285/**
1286 * Schedule buffer swap at given vertical blank.
1287 */
Eric Anholtc153f452007-09-03 12:06:45 +10001288int i915_vblank_swap(struct drm_device *dev, void *data,
1289 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001290{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001291 /* The delayed swap mechanism was fundamentally racy, and has been
1292 * removed. The model was that the client requested a delayed flip/swap
1293 * from the kernel, then waited for vblank before continuing to perform
1294 * rendering. The problem was that the kernel might wake the client
1295 * up before it dispatched the vblank swap (since the lock has to be
1296 * held while touching the ringbuffer), in which case the client would
1297 * clear and start the next frame before the swap occurred, and
1298 * flicker would occur in addition to likely missing the vblank.
1299 *
1300 * In the absence of this ioctl, userland falls back to a correct path
1301 * of waiting for a vblank, then dispatching the swap on its own.
1302 * Context switching to userland and back is plenty fast enough for
1303 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001304 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001305 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001306}
1307
Chris Wilson995b6762010-08-20 13:23:26 +01001308static struct drm_i915_gem_request *
Zou Nan hai852835f2010-05-21 09:08:56 +08001309i915_get_tail_request(struct drm_device *dev)
1310{
Ben Gamarif65d9422009-09-14 17:48:44 -04001311 drm_i915_private_t *dev_priv = dev->dev_private;
Zou Nan hai852835f2010-05-21 09:08:56 +08001312 return list_entry(dev_priv->render_ring.request_list.prev,
1313 struct drm_i915_gem_request, list);
Ben Gamarif65d9422009-09-14 17:48:44 -04001314}
1315
1316/**
1317 * This is called when the chip hasn't reported back with completed
1318 * batchbuffers in a long time. The first time this is called we simply record
1319 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1320 * again, we assume the chip is wedged and try to fix it.
1321 */
1322void i915_hangcheck_elapsed(unsigned long data)
1323{
1324 struct drm_device *dev = (struct drm_device *)data;
1325 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001326 uint32_t acthd, instdone, instdone1;
Eric Anholtb9201c12010-01-08 14:25:16 -08001327
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001328 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001329 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001330 instdone = I915_READ(INSTDONE);
1331 instdone1 = 0;
1332 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001333 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001334 instdone = I915_READ(INSTDONE_I965);
1335 instdone1 = I915_READ(INSTDONE1);
1336 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001337
1338 /* If all work is done then ACTHD clearly hasn't advanced. */
Zou Nan hai852835f2010-05-21 09:08:56 +08001339 if (list_empty(&dev_priv->render_ring.request_list) ||
1340 i915_seqno_passed(i915_get_gem_seqno(dev,
1341 &dev_priv->render_ring),
1342 i915_get_tail_request(dev)->seqno)) {
Chris Wilson7839d952010-09-09 00:02:03 +01001343 bool missed_wakeup = false;
1344
Ben Gamarif65d9422009-09-14 17:48:44 -04001345 dev_priv->hangcheck_count = 0;
Chris Wilsone78d73b2010-08-07 14:18:47 +01001346
1347 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson7839d952010-09-09 00:02:03 +01001348 if (dev_priv->render_ring.waiting_gem_seqno &&
1349 waitqueue_active(&dev_priv->render_ring.irq_queue)) {
1350 DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
1351 missed_wakeup = true;
Chris Wilsone78d73b2010-08-07 14:18:47 +01001352 }
Chris Wilson7839d952010-09-09 00:02:03 +01001353
1354 if (dev_priv->bsd_ring.waiting_gem_seqno &&
1355 waitqueue_active(&dev_priv->bsd_ring.irq_queue)) {
1356 DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
1357 missed_wakeup = true;
1358 }
1359
1360 if (missed_wakeup)
1361 DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
Ben Gamarif65d9422009-09-14 17:48:44 -04001362 return;
1363 }
1364
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001365 if (dev_priv->last_acthd == acthd &&
1366 dev_priv->last_instdone == instdone &&
1367 dev_priv->last_instdone1 == instdone1) {
1368 if (dev_priv->hangcheck_count++ > 1) {
1369 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001370
1371 if (!IS_GEN2(dev)) {
1372 /* Is the chip hanging on a WAIT_FOR_EVENT?
1373 * If so we can simply poke the RB_WAIT bit
1374 * and break the hang. This should work on
1375 * all but the second generation chipsets.
1376 */
1377 u32 tmp = I915_READ(PRB0_CTL);
1378 if (tmp & RING_WAIT) {
1379 I915_WRITE(PRB0_CTL, tmp);
1380 POSTING_READ(PRB0_CTL);
1381 goto out;
1382 }
1383 }
1384
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001385 i915_handle_error(dev, true);
1386 return;
1387 }
1388 } else {
1389 dev_priv->hangcheck_count = 0;
1390
1391 dev_priv->last_acthd = acthd;
1392 dev_priv->last_instdone = instdone;
1393 dev_priv->last_instdone1 = instdone1;
1394 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001395
Chris Wilson8c80b592010-08-08 20:38:12 +01001396out:
Ben Gamarif65d9422009-09-14 17:48:44 -04001397 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001398 mod_timer(&dev_priv->hangcheck_timer,
1399 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001400}
1401
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402/* drm_dma.h hooks
1403*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001404static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001405{
1406 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1407
1408 I915_WRITE(HWSTAM, 0xeffe);
1409
1410 /* XXX hotplug from PCH */
1411
1412 I915_WRITE(DEIMR, 0xffffffff);
1413 I915_WRITE(DEIER, 0x0);
1414 (void) I915_READ(DEIER);
1415
1416 /* and GT */
1417 I915_WRITE(GTIMR, 0xffffffff);
1418 I915_WRITE(GTIER, 0x0);
1419 (void) I915_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001420
1421 /* south display irq */
1422 I915_WRITE(SDEIMR, 0xffffffff);
1423 I915_WRITE(SDEIER, 0x0);
1424 (void) I915_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001425}
1426
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001427static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001428{
1429 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1430 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001431 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1432 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001433 u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001434 u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1435 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001436
1437 dev_priv->irq_mask_reg = ~display_mask;
Li Peng643ced92010-01-28 01:05:09 +08001438 dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001439
1440 /* should always can generate irq */
1441 I915_WRITE(DEIIR, I915_READ(DEIIR));
1442 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1443 I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1444 (void) I915_READ(DEIER);
1445
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001446 /* Gen6 only needs render pipe_control now */
1447 if (IS_GEN6(dev))
1448 render_mask = GT_PIPE_NOTIFY;
1449
Zou Nan hai852835f2010-05-21 09:08:56 +08001450 dev_priv->gt_irq_mask_reg = ~render_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001451 dev_priv->gt_irq_enable_reg = render_mask;
1452
1453 I915_WRITE(GTIIR, I915_READ(GTIIR));
1454 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001455 if (IS_GEN6(dev))
1456 I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001457 I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1458 (void) I915_READ(GTIER);
1459
Zhenyu Wangc6501562009-11-03 18:57:21 +00001460 dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1461 dev_priv->pch_irq_enable_reg = hotplug_mask;
1462
1463 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1464 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1465 I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
1466 (void) I915_READ(SDEIER);
1467
Jesse Barnesf97108d2010-01-29 11:27:07 -08001468 if (IS_IRONLAKE_M(dev)) {
1469 /* Clear & enable PCU event interrupts */
1470 I915_WRITE(DEIIR, DE_PCU_EVENT);
1471 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1472 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1473 }
1474
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001475 return 0;
1476}
1477
Dave Airlie84b1fd12007-07-11 15:53:27 +10001478void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479{
1480 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1481
Jesse Barnes79e53942008-11-07 14:24:08 -08001482 atomic_set(&dev_priv->irq_received, 0);
1483
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001484 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001485 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001486
Eric Anholtbad720f2009-10-22 16:11:14 -07001487 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001488 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001489 return;
1490 }
1491
Jesse Barnes5ca58282009-03-31 14:11:15 -07001492 if (I915_HAS_HOTPLUG(dev)) {
1493 I915_WRITE(PORT_HOTPLUG_EN, 0);
1494 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1495 }
1496
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001497 I915_WRITE(HWSTAM, 0xeffe);
Keith Packard7c463582008-11-04 02:03:27 -08001498 I915_WRITE(PIPEASTAT, 0);
1499 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001500 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001501 I915_WRITE(IER, 0x0);
Keith Packard7c463582008-11-04 02:03:27 -08001502 (void) I915_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503}
1504
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001505/*
1506 * Must be called after intel_modeset_init or hotplug interrupts won't be
1507 * enabled correctly.
1508 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001509int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510{
1511 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001512 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001513 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001514
Zou Nan hai852835f2010-05-21 09:08:56 +08001515 DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001516
Zou Nan haid1b851f2010-05-21 09:08:57 +08001517 if (HAS_BSD(dev))
1518 DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
1519
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001520 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001521
Eric Anholtbad720f2009-10-22 16:11:14 -07001522 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001523 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001524
Keith Packard7c463582008-11-04 02:03:27 -08001525 /* Unmask the interrupts that we always want on. */
1526 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001527
Keith Packard7c463582008-11-04 02:03:27 -08001528 dev_priv->pipestat[0] = 0;
1529 dev_priv->pipestat[1] = 0;
1530
Jesse Barnes5ca58282009-03-31 14:11:15 -07001531 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001532 /* Enable in IER... */
1533 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1534 /* and unmask in IMR */
1535 dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
1536 }
1537
1538 /*
1539 * Enable some error detection, note the instruction error mask
1540 * bit is reserved, so we leave it masked.
1541 */
1542 if (IS_G4X(dev)) {
1543 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1544 GM45_ERROR_MEM_PRIV |
1545 GM45_ERROR_CP_PRIV |
1546 I915_ERROR_MEMORY_REFRESH);
1547 } else {
1548 error_mask = ~(I915_ERROR_PAGE_TABLE |
1549 I915_ERROR_MEMORY_REFRESH);
1550 }
1551 I915_WRITE(EMR, error_mask);
1552
1553 I915_WRITE(IMR, dev_priv->irq_mask_reg);
1554 I915_WRITE(IER, enable_mask);
1555 (void) I915_READ(IER);
1556
1557 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001558 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1559
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001560 /* Note HDMI and DP share bits */
1561 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1562 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1563 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1564 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1565 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1566 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1567 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1568 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1569 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1570 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001571 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001572 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001573
1574 /* Programming the CRT detection parameters tends
1575 to generate a spurious hotplug event about three
1576 seconds later. So just do it once.
1577 */
1578 if (IS_G4X(dev))
1579 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1580 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1581 }
1582
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001583 /* Ignore TV since it's buggy */
1584
Jesse Barnes5ca58282009-03-31 14:11:15 -07001585 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001586 }
1587
Chris Wilson3b617962010-08-24 09:02:58 +01001588 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001589
1590 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591}
1592
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001593static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001594{
1595 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1596 I915_WRITE(HWSTAM, 0xffffffff);
1597
1598 I915_WRITE(DEIMR, 0xffffffff);
1599 I915_WRITE(DEIER, 0x0);
1600 I915_WRITE(DEIIR, I915_READ(DEIIR));
1601
1602 I915_WRITE(GTIMR, 0xffffffff);
1603 I915_WRITE(GTIER, 0x0);
1604 I915_WRITE(GTIIR, I915_READ(GTIIR));
1605}
1606
Dave Airlie84b1fd12007-07-11 15:53:27 +10001607void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608{
1609 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie91e37382006-02-18 15:17:04 +11001610
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 if (!dev_priv)
1612 return;
1613
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001614 dev_priv->vblank_pipe = 0;
1615
Eric Anholtbad720f2009-10-22 16:11:14 -07001616 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001617 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001618 return;
1619 }
1620
Jesse Barnes5ca58282009-03-31 14:11:15 -07001621 if (I915_HAS_HOTPLUG(dev)) {
1622 I915_WRITE(PORT_HOTPLUG_EN, 0);
1623 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1624 }
1625
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001626 I915_WRITE(HWSTAM, 0xffffffff);
Keith Packard7c463582008-11-04 02:03:27 -08001627 I915_WRITE(PIPEASTAT, 0);
1628 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001629 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001630 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001631
Keith Packard7c463582008-11-04 02:03:27 -08001632 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1633 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1634 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635}