blob: 14058dc6eaf8a94194226cfe415fd221e1b43ff4 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
30#include <sound/core.h>
31#include <sound/pcm.h>
32#include <sound/pcm_params.h>
33#include <sound/initval.h>
34#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020035#include <sound/dmaengine_pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040036
37#include "davinci-pcm.h"
38#include "davinci-mcasp.h"
Peter Ujfalusid5c6c592014-04-16 15:46:20 +030039#include "../omap/omap-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040040
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030041#define MCASP_MAX_AFIFO_DEPTH 64
42
Peter Ujfalusi790bb942014-02-03 14:51:52 +020043struct davinci_mcasp_context {
44 u32 txfmtctl;
45 u32 rxfmtctl;
46 u32 txfmt;
47 u32 rxfmt;
48 u32 aclkxctl;
49 u32 aclkrctl;
50 u32 pdir;
51};
52
Peter Ujfalusi70091a32013-11-14 11:35:29 +020053struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020054 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020055 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020056 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020057 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020058 struct device *dev;
59
60 /* McASP specific data */
61 int tdm_slots;
62 u8 op_mode;
63 u8 num_serializer;
64 u8 *serial_dir;
65 u8 version;
66 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020067 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020068
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020069 int sysclk_freq;
70 bool bclk_master;
71
Peter Ujfalusi21400a72013-11-14 11:35:26 +020072 /* McASP FIFO related */
73 u8 txnumevt;
74 u8 rxnumevt;
75
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020076 bool dat_port;
77
Peter Ujfalusi21400a72013-11-14 11:35:26 +020078#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020079 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020080#endif
81};
82
Peter Ujfalusif68205a2013-11-14 11:35:36 +020083static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
84 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040085{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020086 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040087 __raw_writel(__raw_readl(reg) | val, reg);
88}
89
Peter Ujfalusif68205a2013-11-14 11:35:36 +020090static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
91 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040092{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020093 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040094 __raw_writel((__raw_readl(reg) & ~(val)), reg);
95}
96
Peter Ujfalusif68205a2013-11-14 11:35:36 +020097static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
98 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040099{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200100 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400101 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
102}
103
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200104static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
105 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400106{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200107 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400108}
109
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200110static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400111{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200112 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400113}
114
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200115static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400116{
117 int i = 0;
118
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200119 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400120
121 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
122 /* loop count is to avoid the lock-up */
123 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200124 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400125 break;
126 }
127
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200128 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400129 printk(KERN_ERR "GBLCTL write error\n");
130}
131
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200132static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
133{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200134 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
135 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200136
137 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
138}
139
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200140static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400141{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200142 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
143 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200144
145 /*
146 * When ASYNC == 0 the transmit and receive sections operate
147 * synchronously from the transmit clock and frame sync. We need to make
148 * sure that the TX signlas are enabled when starting reception.
149 */
150 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200151 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
152 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200153 }
154
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200155 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
156 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400157
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200158 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
159 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
160 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400161
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200162 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
163 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200164
165 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200166 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400167}
168
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200169static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400170{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400171 u8 offset = 0, i;
172 u32 cnt;
173
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200174 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
175 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
176 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
177 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400178
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200179 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
180 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
181 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200182 for (i = 0; i < mcasp->num_serializer; i++) {
183 if (mcasp->serial_dir[i] == TX_MODE) {
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400184 offset = i;
185 break;
186 }
187 }
188
189 /* wait for TX ready */
190 cnt = 0;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200191 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400192 TXSTATE) && (cnt < 100000))
193 cnt++;
194
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200195 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400196}
197
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200198static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400199{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200200 u32 reg;
201
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200202 mcasp->streams++;
203
Chaithrika U S539d3d82009-09-23 10:12:08 -0400204 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200205 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200206 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200207 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
208 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530209 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200210 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400211 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200212 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200213 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200214 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
215 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530216 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200217 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400218 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400219}
220
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200221static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400222{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200223 /*
224 * In synchronous mode stop the TX clocks if no other stream is
225 * running
226 */
227 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200228 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200229
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200230 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
231 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400232}
233
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200234static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400235{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200236 u32 val = 0;
237
238 /*
239 * In synchronous mode keep TX clocks running if the capture stream is
240 * still running.
241 */
242 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
243 val = TXHCLKRST | TXCLKRST | TXFSRST;
244
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200245 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
246 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400247}
248
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200249static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400250{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200251 u32 reg;
252
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200253 mcasp->streams--;
254
Chaithrika U S539d3d82009-09-23 10:12:08 -0400255 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200256 if (mcasp->txnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200257 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200258 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530259 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200260 mcasp_stop_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400261 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200262 if (mcasp->rxnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200263 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200264 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530265 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200266 mcasp_stop_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400267 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400268}
269
270static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
271 unsigned int fmt)
272{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200273 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200274 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300275 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300276 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300277 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400278
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200279 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200280 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300281 case SND_SOC_DAIFMT_DSP_A:
282 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
283 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300284 /* 1st data bit occur one ACLK cycle after the frame sync */
285 data_delay = 1;
286 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200287 case SND_SOC_DAIFMT_DSP_B:
288 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200289 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
290 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300291 /* No delay after FS */
292 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200293 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300294 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200295 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200296 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
297 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300298 /* 1st data bit occur one ACLK cycle after the frame sync */
299 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300300 /* FS need to be inverted */
301 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200302 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300303 case SND_SOC_DAIFMT_LEFT_J:
304 /* configure a full-word SYNC pulse (LRCLK) */
305 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
306 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
307 /* No delay after FS */
308 data_delay = 0;
309 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300310 default:
311 ret = -EINVAL;
312 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200313 }
314
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300315 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
316 FSXDLY(3));
317 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
318 FSRDLY(3));
319
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400320 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
321 case SND_SOC_DAIFMT_CBS_CFS:
322 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200323 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
324 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400325
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200326 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
327 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400328
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200329 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
330 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200331 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400332 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400333 case SND_SOC_DAIFMT_CBM_CFS:
334 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200335 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
336 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400337
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200338 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
339 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400340
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200341 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
342 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200343 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400344 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400345 case SND_SOC_DAIFMT_CBM_CFM:
346 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200347 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
348 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400349
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200350 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
351 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400352
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200353 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
354 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200355 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400356 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400357 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200358 ret = -EINVAL;
359 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400360 }
361
362 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
363 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200364 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300365 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300366 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400367 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400368 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200369 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300370 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300371 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400372 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400373 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200374 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300375 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300376 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400377 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400378 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200379 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200380 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300381 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400382 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400383 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200384 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300385 goto out;
386 }
387
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300388 if (inv_fs)
389 fs_pol_rising = !fs_pol_rising;
390
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300391 if (fs_pol_rising) {
392 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
393 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
394 } else {
395 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
396 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400397 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200398out:
399 pm_runtime_put_sync(mcasp->dev);
400 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400401}
402
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200403static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
404{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200405 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200406
407 switch (div_id) {
408 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200409 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200410 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200411 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200412 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
413 break;
414
415 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200416 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200417 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200418 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200419 ACLKRDIV(div - 1), ACLKRDIV_MASK);
420 break;
421
Daniel Mack1b3bc062012-12-05 18:20:38 +0100422 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200423 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100424 break;
425
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200426 default:
427 return -EINVAL;
428 }
429
430 return 0;
431}
432
Daniel Mack5b66aa22012-10-04 15:08:41 +0200433static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
434 unsigned int freq, int dir)
435{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200436 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200437
438 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200439 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
440 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
441 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200442 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200443 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
444 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
445 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200446 }
447
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200448 mcasp->sysclk_freq = freq;
449
Daniel Mack5b66aa22012-10-04 15:08:41 +0200450 return 0;
451}
452
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200453static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100454 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400455{
Daniel Mackba764b32012-12-05 18:20:37 +0100456 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200457 u32 tx_rotate = (word_length / 4) & 0x7;
458 u32 rx_rotate = (32 - word_length) / 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100459 u32 mask = (1ULL << word_length) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400460
Daniel Mack1b3bc062012-12-05 18:20:38 +0100461 /*
462 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
463 * callback, take it into account here. That allows us to for example
464 * send 32 bits per channel to the codec, while only 16 of them carry
465 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200466 * The clock ratio is given for a full period of data (for I2S format
467 * both left and right channels), so it has to be divided by number of
468 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100469 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200470 if (mcasp->bclk_lrclk_ratio)
471 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100472
Daniel Mackba764b32012-12-05 18:20:37 +0100473 /* mapping of the XSSZ bit-field as described in the datasheet */
474 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400475
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200476 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200477 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
478 RXSSZ(0x0F));
479 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
480 TXSSZ(0x0F));
481 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
482 TXROT(7));
483 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
484 RXROT(7));
485 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200486 }
487
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200488 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400489
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400490 return 0;
491}
492
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200493static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300494 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400495{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300496 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
497 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400498 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400499 u8 tx_ser = 0;
500 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200501 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100502 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300503 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200504 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400505 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300506 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200507 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400508
509 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200510 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400511
512 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200513 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
514 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400515 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200516 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
517 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400518 }
519
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200520 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200521 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
522 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200523 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100524 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200525 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400526 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200527 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100528 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200529 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400530 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100531 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200532 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
533 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400534 }
535 }
536
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300537 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
538 active_serializers = tx_ser;
539 numevt = mcasp->txnumevt;
540 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
541 } else {
542 active_serializers = rx_ser;
543 numevt = mcasp->rxnumevt;
544 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
545 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100546
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300547 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200548 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300549 "enabled in mcasp (%d)\n", channels,
550 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100551 return -EINVAL;
552 }
553
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300554 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300555 if (!numevt) {
556 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300557 if (active_serializers > 1) {
558 /*
559 * If more than one serializers are in use we have one
560 * DMA request to provide data for all serializers.
561 * For example if three serializers are enabled the DMA
562 * need to transfer three words per DMA request.
563 */
564 dma_params->fifo_level = active_serializers;
565 dma_data->maxburst = active_serializers;
566 } else {
567 dma_params->fifo_level = 0;
568 dma_data->maxburst = 0;
569 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300570 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300571 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400572
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300573 if (period_words % active_serializers) {
574 dev_err(mcasp->dev, "Invalid combination of period words and "
575 "active serializers: %d, %d\n", period_words,
576 active_serializers);
577 return -EINVAL;
578 }
579
580 /*
581 * Calculate the optimal AFIFO depth for platform side:
582 * The number of words for numevt need to be in steps of active
583 * serializers.
584 */
585 n = numevt % active_serializers;
586 if (n)
587 numevt += (active_serializers - n);
588 while (period_words % numevt && numevt > 0)
589 numevt -= active_serializers;
590 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300591 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400592
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300593 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
594 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100595
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300596 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300597 if (numevt == 1)
598 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300599 dma_params->fifo_level = numevt;
600 dma_data->maxburst = numevt;
601
Michal Bachraty2952b272013-02-28 16:07:08 +0100602 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400603}
604
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200605static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400606{
607 int i, active_slots;
608 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200609 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400610
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200611 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
612 dev_err(mcasp->dev, "tdm slot %d not supported\n",
613 mcasp->tdm_slots);
614 return -EINVAL;
615 }
616
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200617 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400618 for (i = 0; i < active_slots; i++)
619 mask |= (1 << i);
620
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200621 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400622
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200623 if (!mcasp->dat_port)
624 busel = TXSEL;
625
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200626 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
627 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
628 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
629 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400630
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200631 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
632 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
633 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
634 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400635
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200636 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400637}
638
639/* S/PDIF */
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200640static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400641{
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400642 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
643 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200644 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400645
646 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200647 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400648
649 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200650 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400651
652 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200653 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400654
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200655 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400656
657 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200658 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400659
660 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200661 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200662
663 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400664}
665
666static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
667 struct snd_pcm_hw_params *params,
668 struct snd_soc_dai *cpu_dai)
669{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200670 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400671 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200672 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400673 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200674 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300675 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200676 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200677
678 /* If mcasp is BCLK master we need to set BCLK divider */
679 if (mcasp->bclk_master) {
680 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
681 if (mcasp->sysclk_freq % bclk_freq != 0) {
Peter Ujfalusif5b02b42014-04-01 15:55:08 +0300682 dev_err(mcasp->dev, "Can't produce required BCLK\n");
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200683 return -EINVAL;
684 }
685 davinci_mcasp_set_clkdiv(
686 cpu_dai, 1, mcasp->sysclk_freq / bclk_freq);
687 }
688
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300689 ret = mcasp_common_hw_param(mcasp, substream->stream,
690 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200691 if (ret)
692 return ret;
693
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200694 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200695 ret = mcasp_dit_hw_param(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400696 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200697 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
698
699 if (ret)
700 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400701
702 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400703 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400704 case SNDRV_PCM_FORMAT_S8:
705 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100706 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400707 break;
708
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400709 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400710 case SNDRV_PCM_FORMAT_S16_LE:
711 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100712 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400713 break;
714
Daniel Mack21eb24d2012-10-09 09:35:16 +0200715 case SNDRV_PCM_FORMAT_U24_3LE:
716 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200717 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100718 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200719 break;
720
Daniel Mack6b7fa012012-10-09 11:56:40 +0200721 case SNDRV_PCM_FORMAT_U24_LE:
722 case SNDRV_PCM_FORMAT_S24_LE:
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400723 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400724 case SNDRV_PCM_FORMAT_S32_LE:
725 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100726 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400727 break;
728
729 default:
730 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
731 return -EINVAL;
732 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400733
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300734 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400735 dma_params->acnt = 4;
736 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400737 dma_params->acnt = dma_params->data_type;
738
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200739 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400740
741 return 0;
742}
743
744static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
745 int cmd, struct snd_soc_dai *cpu_dai)
746{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200747 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400748 int ret = 0;
749
750 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400751 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530752 case SNDRV_PCM_TRIGGER_START:
753 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200754 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400755 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400756 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530757 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400758 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200759 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400760 break;
761
762 default:
763 ret = -EINVAL;
764 }
765
766 return ret;
767}
768
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100769static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400770 .trigger = davinci_mcasp_trigger,
771 .hw_params = davinci_mcasp_hw_params,
772 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200773 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200774 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400775};
776
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300777static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
778{
779 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
780
781 if (mcasp->version == MCASP_VERSION_4) {
782 /* Using dmaengine PCM */
783 dai->playback_dma_data =
784 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
785 dai->capture_dma_data =
786 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
787 } else {
788 /* Using davinci-pcm */
789 dai->playback_dma_data = mcasp->dma_params;
790 dai->capture_dma_data = mcasp->dma_params;
791 }
792
793 return 0;
794}
795
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200796#ifdef CONFIG_PM_SLEEP
797static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
798{
799 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200800 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200801
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200802 context->txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
803 context->rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
804 context->txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
805 context->rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
806 context->aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
807 context->aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
808 context->pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200809
810 return 0;
811}
812
813static int davinci_mcasp_resume(struct snd_soc_dai *dai)
814{
815 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200816 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200817
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200818 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, context->txfmtctl);
819 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, context->rxfmtctl);
820 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, context->txfmt);
821 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, context->rxfmt);
822 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, context->aclkxctl);
823 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, context->aclkrctl);
824 mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, context->pdir);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200825
826 return 0;
827}
828#else
829#define davinci_mcasp_suspend NULL
830#define davinci_mcasp_resume NULL
831#endif
832
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200833#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
834
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400835#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
836 SNDRV_PCM_FMTBIT_U8 | \
837 SNDRV_PCM_FMTBIT_S16_LE | \
838 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200839 SNDRV_PCM_FMTBIT_S24_LE | \
840 SNDRV_PCM_FMTBIT_U24_LE | \
841 SNDRV_PCM_FMTBIT_S24_3LE | \
842 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400843 SNDRV_PCM_FMTBIT_S32_LE | \
844 SNDRV_PCM_FMTBIT_U32_LE)
845
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000846static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400847 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000848 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300849 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200850 .suspend = davinci_mcasp_suspend,
851 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400852 .playback = {
853 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100854 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400855 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400856 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400857 },
858 .capture = {
859 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100860 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400861 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400862 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400863 },
864 .ops = &davinci_mcasp_dai_ops,
865
866 },
867 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200868 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300869 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400870 .playback = {
871 .channels_min = 1,
872 .channels_max = 384,
873 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400874 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400875 },
876 .ops = &davinci_mcasp_dai_ops,
877 },
878
879};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400880
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700881static const struct snd_soc_component_driver davinci_mcasp_component = {
882 .name = "davinci-mcasp",
883};
884
Jyri Sarha256ba182013-10-18 18:37:42 +0300885/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200886static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300887 .tx_dma_offset = 0x400,
888 .rx_dma_offset = 0x400,
889 .asp_chan_q = EVENTQ_0,
890 .version = MCASP_VERSION_1,
891};
892
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200893static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300894 .tx_dma_offset = 0x2000,
895 .rx_dma_offset = 0x2000,
896 .asp_chan_q = EVENTQ_0,
897 .version = MCASP_VERSION_2,
898};
899
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200900static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300901 .tx_dma_offset = 0,
902 .rx_dma_offset = 0,
903 .asp_chan_q = EVENTQ_0,
904 .version = MCASP_VERSION_3,
905};
906
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200907static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200908 .tx_dma_offset = 0x200,
909 .rx_dma_offset = 0x284,
910 .asp_chan_q = EVENTQ_0,
911 .version = MCASP_VERSION_4,
912};
913
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530914static const struct of_device_id mcasp_dt_ids[] = {
915 {
916 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300917 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530918 },
919 {
920 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300921 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530922 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530923 {
Jyri Sarha3af9e032013-10-18 18:37:44 +0300924 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +0200925 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530926 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200927 {
928 .compatible = "ti,dra7-mcasp-audio",
929 .data = &dra7_mcasp_pdata,
930 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530931 { /* sentinel */ }
932};
933MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
934
Peter Ujfalusiae726e92013-11-14 11:35:35 +0200935static int mcasp_reparent_fck(struct platform_device *pdev)
936{
937 struct device_node *node = pdev->dev.of_node;
938 struct clk *gfclk, *parent_clk;
939 const char *parent_name;
940 int ret;
941
942 if (!node)
943 return 0;
944
945 parent_name = of_get_property(node, "fck_parent", NULL);
946 if (!parent_name)
947 return 0;
948
949 gfclk = clk_get(&pdev->dev, "fck");
950 if (IS_ERR(gfclk)) {
951 dev_err(&pdev->dev, "failed to get fck\n");
952 return PTR_ERR(gfclk);
953 }
954
955 parent_clk = clk_get(NULL, parent_name);
956 if (IS_ERR(parent_clk)) {
957 dev_err(&pdev->dev, "failed to get parent clock\n");
958 ret = PTR_ERR(parent_clk);
959 goto err1;
960 }
961
962 ret = clk_set_parent(gfclk, parent_clk);
963 if (ret) {
964 dev_err(&pdev->dev, "failed to reparent fck\n");
965 goto err2;
966 }
967
968err2:
969 clk_put(parent_clk);
970err1:
971 clk_put(gfclk);
972 return ret;
973}
974
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200975static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530976 struct platform_device *pdev)
977{
978 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200979 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530980 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +0530981 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +0300982 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530983
984 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530985 u32 val;
986 int i, ret = 0;
987
988 if (pdev->dev.platform_data) {
989 pdata = pdev->dev.platform_data;
990 return pdata;
991 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200992 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530993 } else {
994 /* control shouldn't reach here. something is wrong */
995 ret = -EINVAL;
996 goto nodata;
997 }
998
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530999 ret = of_property_read_u32(np, "op-mode", &val);
1000 if (ret >= 0)
1001 pdata->op_mode = val;
1002
1003 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001004 if (ret >= 0) {
1005 if (val < 2 || val > 32) {
1006 dev_err(&pdev->dev,
1007 "tdm-slots must be in rage [2-32]\n");
1008 ret = -EINVAL;
1009 goto nodata;
1010 }
1011
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301012 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001013 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301014
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301015 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1016 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301017 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001018 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1019 (sizeof(*of_serial_dir) * val),
1020 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301021 if (!of_serial_dir) {
1022 ret = -ENOMEM;
1023 goto nodata;
1024 }
1025
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001026 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301027 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1028
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001029 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301030 pdata->serial_dir = of_serial_dir;
1031 }
1032
Jyri Sarha4023fe62013-10-18 18:37:43 +03001033 ret = of_property_match_string(np, "dma-names", "tx");
1034 if (ret < 0)
1035 goto nodata;
1036
1037 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1038 &dma_spec);
1039 if (ret < 0)
1040 goto nodata;
1041
1042 pdata->tx_dma_channel = dma_spec.args[0];
1043
1044 ret = of_property_match_string(np, "dma-names", "rx");
1045 if (ret < 0)
1046 goto nodata;
1047
1048 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1049 &dma_spec);
1050 if (ret < 0)
1051 goto nodata;
1052
1053 pdata->rx_dma_channel = dma_spec.args[0];
1054
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301055 ret = of_property_read_u32(np, "tx-num-evt", &val);
1056 if (ret >= 0)
1057 pdata->txnumevt = val;
1058
1059 ret = of_property_read_u32(np, "rx-num-evt", &val);
1060 if (ret >= 0)
1061 pdata->rxnumevt = val;
1062
1063 ret = of_property_read_u32(np, "sram-size-playback", &val);
1064 if (ret >= 0)
1065 pdata->sram_size_playback = val;
1066
1067 ret = of_property_read_u32(np, "sram-size-capture", &val);
1068 if (ret >= 0)
1069 pdata->sram_size_capture = val;
1070
1071 return pdata;
1072
1073nodata:
1074 if (ret < 0) {
1075 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1076 ret);
1077 pdata = NULL;
1078 }
1079 return pdata;
1080}
1081
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001082static int davinci_mcasp_probe(struct platform_device *pdev)
1083{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001084 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001085 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001086 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001087 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001088 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +01001089 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001090
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301091 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1092 dev_err(&pdev->dev, "No platform data supplied\n");
1093 return -EINVAL;
1094 }
1095
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001096 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001097 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001098 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001099 return -ENOMEM;
1100
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301101 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1102 if (!pdata) {
1103 dev_err(&pdev->dev, "no platform data\n");
1104 return -EINVAL;
1105 }
1106
Jyri Sarha256ba182013-10-18 18:37:42 +03001107 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001108 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001109 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001110 "\"mpu\" mem resource not found, using index 0\n");
1111 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1112 if (!mem) {
1113 dev_err(&pdev->dev, "no mem resource?\n");
1114 return -ENODEV;
1115 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001116 }
1117
Julia Lawall96d31e22011-12-29 17:51:21 +01001118 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301119 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001120 if (!ioarea) {
1121 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001122 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001123 }
1124
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301125 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001126
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301127 ret = pm_runtime_get_sync(&pdev->dev);
1128 if (IS_ERR_VALUE(ret)) {
1129 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1130 return ret;
1131 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001132
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001133 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1134 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301135 dev_err(&pdev->dev, "ioremap failed\n");
1136 ret = -ENOMEM;
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001137 goto err;
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301138 }
1139
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001140 mcasp->op_mode = pdata->op_mode;
1141 mcasp->tdm_slots = pdata->tdm_slots;
1142 mcasp->num_serializer = pdata->num_serializer;
1143 mcasp->serial_dir = pdata->serial_dir;
1144 mcasp->version = pdata->version;
1145 mcasp->txnumevt = pdata->txnumevt;
1146 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001147
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001148 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001149
Jyri Sarha256ba182013-10-18 18:37:42 +03001150 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001151 if (dat)
1152 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001153
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001154 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001155 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001156 dma_params->asp_chan_q = pdata->asp_chan_q;
1157 dma_params->ram_chan_q = pdata->ram_chan_q;
1158 dma_params->sram_pool = pdata->sram_pool;
1159 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001160 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001161 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001162 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001163 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001164
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001165 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001166 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001167
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001168 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001169 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001170 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001171 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001172 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001173
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001174 /* dmaengine filter data for DT and non-DT boot */
1175 if (pdev->dev.of_node)
1176 dma_data->filter_data = "tx";
1177 else
1178 dma_data->filter_data = &dma_params->channel;
1179
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001180 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001181 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001182 dma_params->asp_chan_q = pdata->asp_chan_q;
1183 dma_params->ram_chan_q = pdata->ram_chan_q;
1184 dma_params->sram_pool = pdata->sram_pool;
1185 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001186 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001187 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001188 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001189 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001190
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001191 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001192 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001193
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001194 if (mcasp->version < MCASP_VERSION_3) {
1195 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001196 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001197 mcasp->dat_port = true;
1198 } else {
1199 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1200 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001201
1202 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001203 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001204 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001205 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001206 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001207
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001208 /* dmaengine filter data for DT and non-DT boot */
1209 if (pdev->dev.of_node)
1210 dma_data->filter_data = "rx";
1211 else
1212 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001213
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001214 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001215
1216 mcasp_reparent_fck(pdev);
1217
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001218 ret = devm_snd_soc_register_component(&pdev->dev,
1219 &davinci_mcasp_component,
1220 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001221
1222 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001223 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301224
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001225 switch (mcasp->version) {
1226 case MCASP_VERSION_1:
1227 case MCASP_VERSION_2:
1228 case MCASP_VERSION_3:
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001229 ret = davinci_soc_platform_register(&pdev->dev);
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001230 break;
1231 case MCASP_VERSION_4:
1232 ret = omap_pcm_platform_register(&pdev->dev);
1233 break;
1234 default:
1235 dev_err(&pdev->dev, "Invalid McASP version: %d\n",
1236 mcasp->version);
1237 ret = -EINVAL;
1238 break;
1239 }
1240
1241 if (ret) {
1242 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001243 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301244 }
1245
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001246 return 0;
1247
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001248err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301249 pm_runtime_put_sync(&pdev->dev);
1250 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001251 return ret;
1252}
1253
1254static int davinci_mcasp_remove(struct platform_device *pdev)
1255{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301256 pm_runtime_put_sync(&pdev->dev);
1257 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001258
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001259 return 0;
1260}
1261
1262static struct platform_driver davinci_mcasp_driver = {
1263 .probe = davinci_mcasp_probe,
1264 .remove = davinci_mcasp_remove,
1265 .driver = {
1266 .name = "davinci-mcasp",
1267 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301268 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001269 },
1270};
1271
Axel Linf9b8a512011-11-25 10:09:27 +08001272module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001273
1274MODULE_AUTHOR("Steve Chen");
1275MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1276MODULE_LICENSE("GPL");