blob: 1e2fd404651fd43683dca154a8c960d8f02c3438 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020030#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020031#include <linux/seq_file.h>
32#include <linux/platform_device.h>
33#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020034#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020035#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030036#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053037#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053038#include <linux/debugfs.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020039
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030040#include <video/omapdss.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041#include <plat/clock.h>
42
43#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053044#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020045
46/*#define VERBOSE_IRQ*/
47#define DSI_CATCH_MISSING_TE
48
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020049struct dsi_reg { u16 idx; };
50
51#define DSI_REG(idx) ((const struct dsi_reg) { idx })
52
53#define DSI_SZ_REGS SZ_1K
54/* DSI Protocol Engine */
55
56#define DSI_REVISION DSI_REG(0x0000)
57#define DSI_SYSCONFIG DSI_REG(0x0010)
58#define DSI_SYSSTATUS DSI_REG(0x0014)
59#define DSI_IRQSTATUS DSI_REG(0x0018)
60#define DSI_IRQENABLE DSI_REG(0x001C)
61#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053062#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020063#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
64#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
65#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
66#define DSI_CLK_CTRL DSI_REG(0x0054)
67#define DSI_TIMING1 DSI_REG(0x0058)
68#define DSI_TIMING2 DSI_REG(0x005C)
69#define DSI_VM_TIMING1 DSI_REG(0x0060)
70#define DSI_VM_TIMING2 DSI_REG(0x0064)
71#define DSI_VM_TIMING3 DSI_REG(0x0068)
72#define DSI_CLK_TIMING DSI_REG(0x006C)
73#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
74#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
75#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
76#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
77#define DSI_VM_TIMING4 DSI_REG(0x0080)
78#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
79#define DSI_VM_TIMING5 DSI_REG(0x0088)
80#define DSI_VM_TIMING6 DSI_REG(0x008C)
81#define DSI_VM_TIMING7 DSI_REG(0x0090)
82#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
83#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
84#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
85#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
86#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
87#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
88#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
89#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
90
91/* DSIPHY_SCP */
92
93#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
94#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
95#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
96#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030097#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020098
99/* DSI_PLL_CTRL_SCP */
100
101#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
102#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
103#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
104#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
105#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
106
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530107#define REG_GET(dsidev, idx, start, end) \
108 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200109
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530110#define REG_FLD_MOD(dsidev, idx, val, start, end) \
111 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200112
113/* Global interrupts */
114#define DSI_IRQ_VC0 (1 << 0)
115#define DSI_IRQ_VC1 (1 << 1)
116#define DSI_IRQ_VC2 (1 << 2)
117#define DSI_IRQ_VC3 (1 << 3)
118#define DSI_IRQ_WAKEUP (1 << 4)
119#define DSI_IRQ_RESYNC (1 << 5)
120#define DSI_IRQ_PLL_LOCK (1 << 7)
121#define DSI_IRQ_PLL_UNLOCK (1 << 8)
122#define DSI_IRQ_PLL_RECALL (1 << 9)
123#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
124#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
125#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
126#define DSI_IRQ_TE_TRIGGER (1 << 16)
127#define DSI_IRQ_ACK_TRIGGER (1 << 17)
128#define DSI_IRQ_SYNC_LOST (1 << 18)
129#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
130#define DSI_IRQ_TA_TIMEOUT (1 << 20)
131#define DSI_IRQ_ERROR_MASK \
132 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
133 DSI_IRQ_TA_TIMEOUT)
134#define DSI_IRQ_CHANNEL_MASK 0xf
135
136/* Virtual channel interrupts */
137#define DSI_VC_IRQ_CS (1 << 0)
138#define DSI_VC_IRQ_ECC_CORR (1 << 1)
139#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
140#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
141#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
142#define DSI_VC_IRQ_BTA (1 << 5)
143#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
144#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
145#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
146#define DSI_VC_IRQ_ERROR_MASK \
147 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
148 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
149 DSI_VC_IRQ_FIFO_TX_UDF)
150
151/* ComplexIO interrupts */
152#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
153#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
154#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200155#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
156#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200157#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
158#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
159#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200160#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
161#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200162#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
163#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
164#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200165#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
166#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200167#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
168#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
169#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200170#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
171#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200172#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
173#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200178#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200182#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
183#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300184#define DSI_CIO_IRQ_ERROR_MASK \
185 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200186 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
187 DSI_CIO_IRQ_ERRSYNCESC5 | \
188 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
189 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
190 DSI_CIO_IRQ_ERRESC5 | \
191 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
192 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
193 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300194 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
195 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200196 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
197 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200199
200#define DSI_DT_DCS_SHORT_WRITE_0 0x05
201#define DSI_DT_DCS_SHORT_WRITE_1 0x15
202#define DSI_DT_DCS_READ 0x06
203#define DSI_DT_SET_MAX_RET_PKG_SIZE 0x37
204#define DSI_DT_NULL_PACKET 0x09
205#define DSI_DT_DCS_LONG_WRITE 0x39
206
207#define DSI_DT_RX_ACK_WITH_ERR 0x02
208#define DSI_DT_RX_DCS_LONG_READ 0x1c
209#define DSI_DT_RX_SHORT_READ_1 0x21
210#define DSI_DT_RX_SHORT_READ_2 0x22
211
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200212typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
213
214#define DSI_MAX_NR_ISRS 2
215
216struct dsi_isr_data {
217 omap_dsi_isr_t isr;
218 void *arg;
219 u32 mask;
220};
221
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200222enum fifo_size {
223 DSI_FIFO_SIZE_0 = 0,
224 DSI_FIFO_SIZE_32 = 1,
225 DSI_FIFO_SIZE_64 = 2,
226 DSI_FIFO_SIZE_96 = 3,
227 DSI_FIFO_SIZE_128 = 4,
228};
229
230enum dsi_vc_mode {
231 DSI_VC_MODE_L4 = 0,
232 DSI_VC_MODE_VP,
233};
234
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300235enum dsi_lane {
236 DSI_CLK_P = 1 << 0,
237 DSI_CLK_N = 1 << 1,
238 DSI_DATA1_P = 1 << 2,
239 DSI_DATA1_N = 1 << 3,
240 DSI_DATA2_P = 1 << 4,
241 DSI_DATA2_N = 1 << 5,
Archit Taneja75d72472011-05-16 15:17:08 +0530242 DSI_DATA3_P = 1 << 6,
243 DSI_DATA3_N = 1 << 7,
244 DSI_DATA4_P = 1 << 8,
245 DSI_DATA4_N = 1 << 9,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300246};
247
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200248struct dsi_update_region {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200249 u16 x, y, w, h;
250 struct omap_dss_device *device;
251};
252
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200253struct dsi_irq_stats {
254 unsigned long last_reset;
255 unsigned irq_count;
256 unsigned dsi_irqs[32];
257 unsigned vc_irqs[4][32];
258 unsigned cio_irqs[32];
259};
260
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200261struct dsi_isr_tables {
262 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
263 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
264 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
265};
266
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530267struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000268 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200269 void __iomem *base;
archit tanejaaffe3602011-02-23 08:41:03 +0000270 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200271
Tomi Valkeinend1f58572010-07-30 11:57:57 +0300272 void (*dsi_mux_pads)(bool enable);
273
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200274 struct dsi_clock_info current_cinfo;
275
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300276 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200277 struct regulator *vdds_dsi_reg;
278
279 struct {
280 enum dsi_vc_mode mode;
281 struct omap_dss_device *dssdev;
282 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530283 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200284 } vc[4];
285
286 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200287 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200288
289 unsigned pll_locked;
290
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200291 spinlock_t irq_lock;
292 struct dsi_isr_tables isr_tables;
293 /* space for a copy used by the interrupt handler */
294 struct dsi_isr_tables isr_tables_copy;
295
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200296 int update_channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200297 struct dsi_update_region update_region;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200298
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200299 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300300 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200301
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200302 void (*framedone_callback)(int, void *);
303 void *framedone_data;
304
305 struct delayed_work framedone_timeout_work;
306
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200307#ifdef DSI_CATCH_MISSING_TE
308 struct timer_list te_timer;
309#endif
310
311 unsigned long cache_req_pck;
312 unsigned long cache_clk_freq;
313 struct dsi_clock_info cache_cinfo;
314
315 u32 errors;
316 spinlock_t errors_lock;
317#ifdef DEBUG
318 ktime_t perf_setup_time;
319 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200320#endif
321 int debug_read;
322 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200323
324#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
325 spinlock_t irq_stats_lock;
326 struct dsi_irq_stats irq_stats;
327#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500328 /* DSI PLL Parameter Ranges */
329 unsigned long regm_max, regn_max;
330 unsigned long regm_dispc_max, regm_dsi_max;
331 unsigned long fint_min, fint_max;
332 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300333
Archit Taneja75d72472011-05-16 15:17:08 +0530334 int num_data_lanes;
335
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300336 unsigned scp_clk_refcount;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530337};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200338
Archit Taneja2e868db2011-05-12 17:26:28 +0530339struct dsi_packet_sent_handler_data {
340 struct platform_device *dsidev;
341 struct completion *completion;
342};
343
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530344static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
345
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200346#ifdef DEBUG
347static unsigned int dsi_perf;
348module_param_named(dsi_perf, dsi_perf, bool, 0644);
349#endif
350
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530351static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
352{
353 return dev_get_drvdata(&dsidev->dev);
354}
355
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530356static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
357{
358 return dsi_pdev_map[dssdev->phy.dsi.module];
359}
360
361struct platform_device *dsi_get_dsidev_from_id(int module)
362{
363 return dsi_pdev_map[module];
364}
365
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530366static int dsi_get_dsidev_id(struct platform_device *dsidev)
367{
368 /* TEMP: Pass 0 as the dsi module index till the time the dsi platform
369 * device names aren't changed to the form "omapdss_dsi.0",
370 * "omapdss_dsi.1" and so on */
371 BUG_ON(dsidev->id != -1);
372
373 return 0;
374}
375
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530376static inline void dsi_write_reg(struct platform_device *dsidev,
377 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200378{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530379 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
380
381 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200382}
383
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530384static inline u32 dsi_read_reg(struct platform_device *dsidev,
385 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200386{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530387 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
388
389 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200390}
391
392
393void dsi_save_context(void)
394{
395}
396
397void dsi_restore_context(void)
398{
399}
400
Archit Taneja1ffefe72011-05-12 17:26:24 +0530401void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200402{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530403 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
404 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
405
406 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200407}
408EXPORT_SYMBOL(dsi_bus_lock);
409
Archit Taneja1ffefe72011-05-12 17:26:24 +0530410void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200411{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530412 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
413 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
414
415 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200416}
417EXPORT_SYMBOL(dsi_bus_unlock);
418
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530419static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200420{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530421 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
422
423 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200424}
425
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200426static void dsi_completion_handler(void *data, u32 mask)
427{
428 complete((struct completion *)data);
429}
430
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530431static inline int wait_for_bit_change(struct platform_device *dsidev,
432 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200433{
434 int t = 100000;
435
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530436 while (REG_GET(dsidev, idx, bitnum, bitnum) != value) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200437 if (--t == 0)
438 return !value;
439 }
440
441 return value;
442}
443
444#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530445static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200446{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530447 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
448 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200449}
450
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530451static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200452{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530453 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
454 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200455}
456
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530457static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530459 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200460 ktime_t t, setup_time, trans_time;
461 u32 total_bytes;
462 u32 setup_us, trans_us, total_us;
463
464 if (!dsi_perf)
465 return;
466
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200467 t = ktime_get();
468
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530469 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200470 setup_us = (u32)ktime_to_us(setup_time);
471 if (setup_us == 0)
472 setup_us = 1;
473
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530474 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200475 trans_us = (u32)ktime_to_us(trans_time);
476 if (trans_us == 0)
477 trans_us = 1;
478
479 total_us = setup_us + trans_us;
480
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530481 total_bytes = dsi->update_region.w *
482 dsi->update_region.h *
483 dsi->update_region.device->ctrl.pixel_size / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200485 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
486 "%u bytes, %u kbytes/sec\n",
487 name,
488 setup_us,
489 trans_us,
490 total_us,
491 1000*1000 / total_us,
492 total_bytes,
493 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200494}
495#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300496static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
497{
498}
499
500static inline void dsi_perf_mark_start(struct platform_device *dsidev)
501{
502}
503
504static inline void dsi_perf_show(struct platform_device *dsidev,
505 const char *name)
506{
507}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200508#endif
509
510static void print_irq_status(u32 status)
511{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200512 if (status == 0)
513 return;
514
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200515#ifndef VERBOSE_IRQ
516 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
517 return;
518#endif
519 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
520
521#define PIS(x) \
522 if (status & DSI_IRQ_##x) \
523 printk(#x " ");
524#ifdef VERBOSE_IRQ
525 PIS(VC0);
526 PIS(VC1);
527 PIS(VC2);
528 PIS(VC3);
529#endif
530 PIS(WAKEUP);
531 PIS(RESYNC);
532 PIS(PLL_LOCK);
533 PIS(PLL_UNLOCK);
534 PIS(PLL_RECALL);
535 PIS(COMPLEXIO_ERR);
536 PIS(HS_TX_TIMEOUT);
537 PIS(LP_RX_TIMEOUT);
538 PIS(TE_TRIGGER);
539 PIS(ACK_TRIGGER);
540 PIS(SYNC_LOST);
541 PIS(LDO_POWER_GOOD);
542 PIS(TA_TIMEOUT);
543#undef PIS
544
545 printk("\n");
546}
547
548static void print_irq_status_vc(int channel, u32 status)
549{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200550 if (status == 0)
551 return;
552
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200553#ifndef VERBOSE_IRQ
554 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
555 return;
556#endif
557 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
558
559#define PIS(x) \
560 if (status & DSI_VC_IRQ_##x) \
561 printk(#x " ");
562 PIS(CS);
563 PIS(ECC_CORR);
564#ifdef VERBOSE_IRQ
565 PIS(PACKET_SENT);
566#endif
567 PIS(FIFO_TX_OVF);
568 PIS(FIFO_RX_OVF);
569 PIS(BTA);
570 PIS(ECC_NO_CORR);
571 PIS(FIFO_TX_UDF);
572 PIS(PP_BUSY_CHANGE);
573#undef PIS
574 printk("\n");
575}
576
577static void print_irq_status_cio(u32 status)
578{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200579 if (status == 0)
580 return;
581
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200582 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
583
584#define PIS(x) \
585 if (status & DSI_CIO_IRQ_##x) \
586 printk(#x " ");
587 PIS(ERRSYNCESC1);
588 PIS(ERRSYNCESC2);
589 PIS(ERRSYNCESC3);
590 PIS(ERRESC1);
591 PIS(ERRESC2);
592 PIS(ERRESC3);
593 PIS(ERRCONTROL1);
594 PIS(ERRCONTROL2);
595 PIS(ERRCONTROL3);
596 PIS(STATEULPS1);
597 PIS(STATEULPS2);
598 PIS(STATEULPS3);
599 PIS(ERRCONTENTIONLP0_1);
600 PIS(ERRCONTENTIONLP1_1);
601 PIS(ERRCONTENTIONLP0_2);
602 PIS(ERRCONTENTIONLP1_2);
603 PIS(ERRCONTENTIONLP0_3);
604 PIS(ERRCONTENTIONLP1_3);
605 PIS(ULPSACTIVENOT_ALL0);
606 PIS(ULPSACTIVENOT_ALL1);
607#undef PIS
608
609 printk("\n");
610}
611
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200612#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530613static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
614 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200615{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530616 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200617 int i;
618
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530619 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200620
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530621 dsi->irq_stats.irq_count++;
622 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200623
624 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530625 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200626
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530627 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200628
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530629 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200630}
631#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530632#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200633#endif
634
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200635static int debug_irq;
636
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530637static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
638 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200639{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530640 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200641 int i;
642
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200643 if (irqstatus & DSI_IRQ_ERROR_MASK) {
644 DSSERR("DSI error, irqstatus %x\n", irqstatus);
645 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530646 spin_lock(&dsi->errors_lock);
647 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
648 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200649 } else if (debug_irq) {
650 print_irq_status(irqstatus);
651 }
652
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200653 for (i = 0; i < 4; ++i) {
654 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
655 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
656 i, vcstatus[i]);
657 print_irq_status_vc(i, vcstatus[i]);
658 } else if (debug_irq) {
659 print_irq_status_vc(i, vcstatus[i]);
660 }
661 }
662
663 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
664 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
665 print_irq_status_cio(ciostatus);
666 } else if (debug_irq) {
667 print_irq_status_cio(ciostatus);
668 }
669}
670
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200671static void dsi_call_isrs(struct dsi_isr_data *isr_array,
672 unsigned isr_array_size, u32 irqstatus)
673{
674 struct dsi_isr_data *isr_data;
675 int i;
676
677 for (i = 0; i < isr_array_size; i++) {
678 isr_data = &isr_array[i];
679 if (isr_data->isr && isr_data->mask & irqstatus)
680 isr_data->isr(isr_data->arg, irqstatus);
681 }
682}
683
684static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
685 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
686{
687 int i;
688
689 dsi_call_isrs(isr_tables->isr_table,
690 ARRAY_SIZE(isr_tables->isr_table),
691 irqstatus);
692
693 for (i = 0; i < 4; ++i) {
694 if (vcstatus[i] == 0)
695 continue;
696 dsi_call_isrs(isr_tables->isr_table_vc[i],
697 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
698 vcstatus[i]);
699 }
700
701 if (ciostatus != 0)
702 dsi_call_isrs(isr_tables->isr_table_cio,
703 ARRAY_SIZE(isr_tables->isr_table_cio),
704 ciostatus);
705}
706
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200707static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
708{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530709 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530710 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200711 u32 irqstatus, vcstatus[4], ciostatus;
712 int i;
713
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530714 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530715 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530716
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530717 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200718
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530719 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200720
721 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200722 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530723 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200724 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200725 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200726
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530727 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200728 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530729 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200730
731 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200732 if ((irqstatus & (1 << i)) == 0) {
733 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200734 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300735 }
736
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530737 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200738
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530739 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200740 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530741 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200742 }
743
744 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530745 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200746
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530747 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200748 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530749 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200750 } else {
751 ciostatus = 0;
752 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200753
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200754#ifdef DSI_CATCH_MISSING_TE
755 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530756 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200757#endif
758
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200759 /* make a copy and unlock, so that isrs can unregister
760 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530761 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
762 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200763
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530764 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200765
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530766 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200767
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530768 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200769
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530770 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200771
archit tanejaaffe3602011-02-23 08:41:03 +0000772 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200773}
774
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530775/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530776static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
777 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200778 unsigned isr_array_size, u32 default_mask,
779 const struct dsi_reg enable_reg,
780 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200781{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200782 struct dsi_isr_data *isr_data;
783 u32 mask;
784 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200785 int i;
786
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200787 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200788
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200789 for (i = 0; i < isr_array_size; i++) {
790 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200791
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200792 if (isr_data->isr == NULL)
793 continue;
794
795 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200796 }
797
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530798 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200799 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530800 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
801 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200802
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200803 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530804 dsi_read_reg(dsidev, enable_reg);
805 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200806}
807
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530808/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530809static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200810{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530811 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200812 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200813#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200814 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200815#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530816 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
817 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200818 DSI_IRQENABLE, DSI_IRQSTATUS);
819}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200820
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530821/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530822static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200823{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530824 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
825
826 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
827 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200828 DSI_VC_IRQ_ERROR_MASK,
829 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
830}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200831
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530832/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530833static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200834{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530835 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
836
837 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
838 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200839 DSI_CIO_IRQ_ERROR_MASK,
840 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
841}
842
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530843static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200844{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530845 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846 unsigned long flags;
847 int vc;
848
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530849 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200850
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530851 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200852
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530853 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200854 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530855 _omap_dsi_set_irqs_vc(dsidev, vc);
856 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200857
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530858 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200859}
860
861static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
862 struct dsi_isr_data *isr_array, unsigned isr_array_size)
863{
864 struct dsi_isr_data *isr_data;
865 int free_idx;
866 int i;
867
868 BUG_ON(isr == NULL);
869
870 /* check for duplicate entry and find a free slot */
871 free_idx = -1;
872 for (i = 0; i < isr_array_size; i++) {
873 isr_data = &isr_array[i];
874
875 if (isr_data->isr == isr && isr_data->arg == arg &&
876 isr_data->mask == mask) {
877 return -EINVAL;
878 }
879
880 if (isr_data->isr == NULL && free_idx == -1)
881 free_idx = i;
882 }
883
884 if (free_idx == -1)
885 return -EBUSY;
886
887 isr_data = &isr_array[free_idx];
888 isr_data->isr = isr;
889 isr_data->arg = arg;
890 isr_data->mask = mask;
891
892 return 0;
893}
894
895static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
896 struct dsi_isr_data *isr_array, unsigned isr_array_size)
897{
898 struct dsi_isr_data *isr_data;
899 int i;
900
901 for (i = 0; i < isr_array_size; i++) {
902 isr_data = &isr_array[i];
903 if (isr_data->isr != isr || isr_data->arg != arg ||
904 isr_data->mask != mask)
905 continue;
906
907 isr_data->isr = NULL;
908 isr_data->arg = NULL;
909 isr_data->mask = 0;
910
911 return 0;
912 }
913
914 return -EINVAL;
915}
916
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530917static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
918 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200919{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530920 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200921 unsigned long flags;
922 int r;
923
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530924 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200925
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530926 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
927 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200928
929 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530930 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530932 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200933
934 return r;
935}
936
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530937static int dsi_unregister_isr(struct platform_device *dsidev,
938 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200939{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530940 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200941 unsigned long flags;
942 int r;
943
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530944 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200945
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530946 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
947 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200948
949 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530950 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530952 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953
954 return r;
955}
956
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530957static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
958 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200959{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530960 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200961 unsigned long flags;
962 int r;
963
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530964 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200965
966 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530967 dsi->isr_tables.isr_table_vc[channel],
968 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200969
970 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530971 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200972
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530973 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200974
975 return r;
976}
977
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530978static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
979 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200980{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530981 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200982 unsigned long flags;
983 int r;
984
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530985 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200986
987 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530988 dsi->isr_tables.isr_table_vc[channel],
989 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200990
991 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530992 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200993
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530994 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200995
996 return r;
997}
998
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530999static int dsi_register_isr_cio(struct platform_device *dsidev,
1000 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001001{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301002 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001003 unsigned long flags;
1004 int r;
1005
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301006 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001007
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301008 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1009 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001010
1011 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301012 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301014 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001015
1016 return r;
1017}
1018
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301019static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1020 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001021{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301022 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001023 unsigned long flags;
1024 int r;
1025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301026 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001027
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301028 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1029 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001030
1031 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301032 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301034 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001035
1036 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001037}
1038
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301039static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001040{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301041 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001042 unsigned long flags;
1043 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301044 spin_lock_irqsave(&dsi->errors_lock, flags);
1045 e = dsi->errors;
1046 dsi->errors = 0;
1047 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001048 return e;
1049}
1050
Archit Taneja1bb47832011-02-24 14:17:30 +05301051/* DSI func clock. this could also be dsi_pll_hsdiv_dsi_clk */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001052static inline void enable_clocks(bool enable)
1053{
1054 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +00001055 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001056 else
Archit Taneja6af9cd12011-01-31 16:27:44 +00001057 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001058}
1059
1060/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301061static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1062 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001063{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301064 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1065
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001066 if (enable)
Archit Taneja6af9cd12011-01-31 16:27:44 +00001067 dss_clk_enable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001068 else
Archit Taneja6af9cd12011-01-31 16:27:44 +00001069 dss_clk_disable(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001070
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301071 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301072 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001073 DSSERR("cannot lock PLL when enabling clocks\n");
1074 }
1075}
1076
1077#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301078static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001079{
1080 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001081 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001082
1083 if (!dss_debug)
1084 return;
1085
1086 /* A dummy read using the SCP interface to any DSIPHY register is
1087 * required after DSIPHY reset to complete the reset of the DSI complex
1088 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301089 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001090
1091 printk(KERN_DEBUG "DSI resets: ");
1092
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301093 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001094 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1095
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301096 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001097 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1098
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001099 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1100 b0 = 28;
1101 b1 = 27;
1102 b2 = 26;
1103 } else {
1104 b0 = 24;
1105 b1 = 25;
1106 b2 = 26;
1107 }
1108
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301109 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001110 printk("PHY (%x%x%x, %d, %d, %d)\n",
1111 FLD_GET(l, b0, b0),
1112 FLD_GET(l, b1, b1),
1113 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001114 FLD_GET(l, 29, 29),
1115 FLD_GET(l, 30, 30),
1116 FLD_GET(l, 31, 31));
1117}
1118#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301119#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001120#endif
1121
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301122static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001123{
1124 DSSDBG("dsi_if_enable(%d)\n", enable);
1125
1126 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301127 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001128
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301129 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001130 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1131 return -EIO;
1132 }
1133
1134 return 0;
1135}
1136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301137unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001138{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301139 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1140
1141 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001142}
1143
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301144static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001145{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301146 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1147
1148 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001149}
1150
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301151static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001152{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301153 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1154
1155 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001156}
1157
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301158static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001159{
1160 unsigned long r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301161 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001162
Archit Taneja5a8b5722011-05-12 17:26:29 +05301163 if (dss_get_dsi_clk_source(dsi_module) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301164 /* DSI FCLK source is DSS_CLK_FCK */
Archit Taneja6af9cd12011-01-31 16:27:44 +00001165 r = dss_clk_get_rate(DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001166 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301167 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301168 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001169 }
1170
1171 return r;
1172}
1173
1174static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1175{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301176 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301177 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001178 unsigned long dsi_fclk;
1179 unsigned lp_clk_div;
1180 unsigned long lp_clk;
1181
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001182 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001183
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301184 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001185 return -EINVAL;
1186
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301187 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001188
1189 lp_clk = dsi_fclk / 2 / lp_clk_div;
1190
1191 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301192 dsi->current_cinfo.lp_clk = lp_clk;
1193 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001194
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301195 /* LP_CLK_DIVISOR */
1196 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001197
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301198 /* LP_RX_SYNCHRO_ENABLE */
1199 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001200
1201 return 0;
1202}
1203
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301204static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001205{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301206 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1207
1208 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301209 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001210}
1211
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301212static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001213{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301214 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1215
1216 WARN_ON(dsi->scp_clk_refcount == 0);
1217 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301218 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001219}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001220
1221enum dsi_pll_power_state {
1222 DSI_PLL_POWER_OFF = 0x0,
1223 DSI_PLL_POWER_ON_HSCLK = 0x1,
1224 DSI_PLL_POWER_ON_ALL = 0x2,
1225 DSI_PLL_POWER_ON_DIV = 0x3,
1226};
1227
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301228static int dsi_pll_power(struct platform_device *dsidev,
1229 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001230{
1231 int t = 0;
1232
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001233 /* DSI-PLL power command 0x3 is not working */
1234 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1235 state == DSI_PLL_POWER_ON_DIV)
1236 state = DSI_PLL_POWER_ON_ALL;
1237
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301238 /* PLL_PWR_CMD */
1239 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001240
1241 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301242 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001243 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001244 DSSERR("Failed to set DSI PLL power mode to %d\n",
1245 state);
1246 return -ENODEV;
1247 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001248 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001249 }
1250
1251 return 0;
1252}
1253
1254/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001255static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1256 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001257{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301258 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
1259 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1260
1261 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001262 return -EINVAL;
1263
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301264 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001265 return -EINVAL;
1266
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301267 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001268 return -EINVAL;
1269
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301270 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001271 return -EINVAL;
1272
Archit Taneja1bb47832011-02-24 14:17:30 +05301273 if (cinfo->use_sys_clk) {
Archit Taneja6af9cd12011-01-31 16:27:44 +00001274 cinfo->clkin = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001275 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301276 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001277 cinfo->highfreq = 0;
1278 } else {
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001279 cinfo->clkin = dispc_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001280
1281 if (cinfo->clkin < 32000000)
1282 cinfo->highfreq = 0;
1283 else
1284 cinfo->highfreq = 1;
1285 }
1286
1287 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1288
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301289 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001290 return -EINVAL;
1291
1292 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1293
1294 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1295 return -EINVAL;
1296
Archit Taneja1bb47832011-02-24 14:17:30 +05301297 if (cinfo->regm_dispc > 0)
1298 cinfo->dsi_pll_hsdiv_dispc_clk =
1299 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001300 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301301 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001302
Archit Taneja1bb47832011-02-24 14:17:30 +05301303 if (cinfo->regm_dsi > 0)
1304 cinfo->dsi_pll_hsdiv_dsi_clk =
1305 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001306 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301307 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001308
1309 return 0;
1310}
1311
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301312int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
1313 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001314 struct dispc_clock_info *dispc_cinfo)
1315{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301316 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001317 struct dsi_clock_info cur, best;
1318 struct dispc_clock_info best_dispc;
1319 int min_fck_per_pck;
1320 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301321 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001322
Archit Taneja1bb47832011-02-24 14:17:30 +05301323 dss_sys_clk = dss_clk_get_rate(DSS_CLK_SYSCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001324
Taneja, Archit31ef8232011-03-14 23:28:22 -05001325 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301326
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301327 if (req_pck == dsi->cache_req_pck &&
1328 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001329 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301330 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301331 dispc_find_clk_divs(is_tft, req_pck,
1332 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001333 return 0;
1334 }
1335
1336 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1337
1338 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301339 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001340 DSSERR("Requested pixel clock not possible with the current "
1341 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1342 "the constraint off.\n");
1343 min_fck_per_pck = 0;
1344 }
1345
1346 DSSDBG("dsi_pll_calc\n");
1347
1348retry:
1349 memset(&best, 0, sizeof(best));
1350 memset(&best_dispc, 0, sizeof(best_dispc));
1351
1352 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301353 cur.clkin = dss_sys_clk;
1354 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001355 cur.highfreq = 0;
1356
1357 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1358 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1359 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301360 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001361 if (cur.highfreq == 0)
1362 cur.fint = cur.clkin / cur.regn;
1363 else
1364 cur.fint = cur.clkin / (2 * cur.regn);
1365
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301366 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001367 continue;
1368
1369 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301370 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001371 unsigned long a, b;
1372
1373 a = 2 * cur.regm * (cur.clkin/1000);
1374 b = cur.regn * (cur.highfreq + 1);
1375 cur.clkin4ddr = a / b * 1000;
1376
1377 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1378 break;
1379
Archit Taneja1bb47832011-02-24 14:17:30 +05301380 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1381 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301382 for (cur.regm_dispc = 1; cur.regm_dispc <
1383 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001384 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301385 cur.dsi_pll_hsdiv_dispc_clk =
1386 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001387
1388 /* this will narrow down the search a bit,
1389 * but still give pixclocks below what was
1390 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301391 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001392 break;
1393
Archit Taneja1bb47832011-02-24 14:17:30 +05301394 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001395 continue;
1396
1397 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301398 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001399 req_pck * min_fck_per_pck)
1400 continue;
1401
1402 match = 1;
1403
1404 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301405 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001406 &cur_dispc);
1407
1408 if (abs(cur_dispc.pck - req_pck) <
1409 abs(best_dispc.pck - req_pck)) {
1410 best = cur;
1411 best_dispc = cur_dispc;
1412
1413 if (cur_dispc.pck == req_pck)
1414 goto found;
1415 }
1416 }
1417 }
1418 }
1419found:
1420 if (!match) {
1421 if (min_fck_per_pck) {
1422 DSSERR("Could not find suitable clock settings.\n"
1423 "Turning FCK/PCK constraint off and"
1424 "trying again.\n");
1425 min_fck_per_pck = 0;
1426 goto retry;
1427 }
1428
1429 DSSERR("Could not find suitable clock settings.\n");
1430
1431 return -EINVAL;
1432 }
1433
Archit Taneja1bb47832011-02-24 14:17:30 +05301434 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1435 best.regm_dsi = 0;
1436 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001437
1438 if (dsi_cinfo)
1439 *dsi_cinfo = best;
1440 if (dispc_cinfo)
1441 *dispc_cinfo = best_dispc;
1442
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301443 dsi->cache_req_pck = req_pck;
1444 dsi->cache_clk_freq = 0;
1445 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001446
1447 return 0;
1448}
1449
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301450int dsi_pll_set_clock_div(struct platform_device *dsidev,
1451 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001452{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301453 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001454 int r = 0;
1455 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001456 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001457 u8 regn_start, regn_end, regm_start, regm_end;
1458 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001459
1460 DSSDBGF();
1461
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301462 dsi->current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1463 dsi->current_cinfo.highfreq = cinfo->highfreq;
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001464
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301465 dsi->current_cinfo.fint = cinfo->fint;
1466 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1467 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301468 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301469 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301470 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001471
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301472 dsi->current_cinfo.regn = cinfo->regn;
1473 dsi->current_cinfo.regm = cinfo->regm;
1474 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1475 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001476
1477 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1478
1479 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301480 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001481 cinfo->clkin,
1482 cinfo->highfreq);
1483
1484 /* DSIPHY == CLKIN4DDR */
1485 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1486 cinfo->regm,
1487 cinfo->regn,
1488 cinfo->clkin,
1489 cinfo->highfreq + 1,
1490 cinfo->clkin4ddr);
1491
1492 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1493 cinfo->clkin4ddr / 1000 / 1000 / 2);
1494
1495 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1496
Archit Taneja1bb47832011-02-24 14:17:30 +05301497 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301498 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1499 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301500 cinfo->dsi_pll_hsdiv_dispc_clk);
1501 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301502 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1503 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301504 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001505
Taneja, Archit49641112011-03-14 23:28:23 -05001506 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1507 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1508 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1509 &regm_dispc_end);
1510 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1511 &regm_dsi_end);
1512
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301513 /* DSI_PLL_AUTOMODE = manual */
1514 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001515
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301516 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001517 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001518 /* DSI_PLL_REGN */
1519 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1520 /* DSI_PLL_REGM */
1521 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1522 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301523 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001524 regm_dispc_start, regm_dispc_end);
1525 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301526 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001527 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301528 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001529
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301530 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001531
1532 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1533 f = cinfo->fint < 1000000 ? 0x3 :
1534 cinfo->fint < 1250000 ? 0x4 :
1535 cinfo->fint < 1500000 ? 0x5 :
1536 cinfo->fint < 1750000 ? 0x6 :
1537 0x7;
1538 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001539
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301540 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001541
1542 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1543 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301544 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001545 11, 11); /* DSI_PLL_CLKSEL */
1546 l = FLD_MOD(l, cinfo->highfreq,
1547 12, 12); /* DSI_PLL_HIGHFREQ */
1548 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1549 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1550 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301551 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001552
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301553 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001554
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301555 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001556 DSSERR("dsi pll go bit not going down.\n");
1557 r = -EIO;
1558 goto err;
1559 }
1560
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301561 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001562 DSSERR("cannot lock PLL\n");
1563 r = -EIO;
1564 goto err;
1565 }
1566
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301567 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001568
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301569 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001570 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1571 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1572 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1573 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1574 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1575 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1576 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1577 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1578 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1579 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1580 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1581 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1582 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1583 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301584 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001585
1586 DSSDBG("PLL config done\n");
1587err:
1588 return r;
1589}
1590
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301591int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1592 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001593{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301594 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001595 int r = 0;
1596 enum dsi_pll_power_state pwstate;
1597
1598 DSSDBG("PLL init\n");
1599
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301600 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001601 struct regulator *vdds_dsi;
1602
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301603 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001604
1605 if (IS_ERR(vdds_dsi)) {
1606 DSSERR("can't get VDDS_DSI regulator\n");
1607 return PTR_ERR(vdds_dsi);
1608 }
1609
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301610 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001611 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001612
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001613 enable_clocks(1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301614 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001615 /*
1616 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1617 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301618 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001619
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301620 if (!dsi->vdds_dsi_enabled) {
1621 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001622 if (r)
1623 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301624 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001625 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001626
1627 /* XXX PLL does not come out of reset without this... */
1628 dispc_pck_free_enable(1);
1629
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301630 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001631 DSSERR("PLL not coming out of reset.\n");
1632 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001633 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001634 goto err1;
1635 }
1636
1637 /* XXX ... but if left on, we get problems when planes do not
1638 * fill the whole display. No idea about this */
1639 dispc_pck_free_enable(0);
1640
1641 if (enable_hsclk && enable_hsdiv)
1642 pwstate = DSI_PLL_POWER_ON_ALL;
1643 else if (enable_hsclk)
1644 pwstate = DSI_PLL_POWER_ON_HSCLK;
1645 else if (enable_hsdiv)
1646 pwstate = DSI_PLL_POWER_ON_DIV;
1647 else
1648 pwstate = DSI_PLL_POWER_OFF;
1649
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301650 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001651
1652 if (r)
1653 goto err1;
1654
1655 DSSDBG("PLL init done\n");
1656
1657 return 0;
1658err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301659 if (dsi->vdds_dsi_enabled) {
1660 regulator_disable(dsi->vdds_dsi_reg);
1661 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001662 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001663err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301664 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001665 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301666 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001667 return r;
1668}
1669
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301670void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001671{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301672 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1673
1674 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301675 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001676 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301677 WARN_ON(!dsi->vdds_dsi_enabled);
1678 regulator_disable(dsi->vdds_dsi_reg);
1679 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001680 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001681
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301682 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001683 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301684 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001685
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001686 DSSDBG("PLL uninit done\n");
1687}
1688
Archit Taneja5a8b5722011-05-12 17:26:29 +05301689static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1690 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001691{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301692 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1693 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301694 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301695 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Taneja067a57e2011-03-02 11:57:25 +05301696
1697 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301698 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001699
1700 enable_clocks(1);
1701
Archit Taneja5a8b5722011-05-12 17:26:29 +05301702 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001703
1704 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001705 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001706
1707 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1708
1709 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1710 cinfo->clkin4ddr, cinfo->regm);
1711
Archit Taneja1bb47832011-02-24 14:17:30 +05301712 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301713 dss_get_generic_clk_source_name(dispc_clk_src),
1714 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301715 cinfo->dsi_pll_hsdiv_dispc_clk,
1716 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301717 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001718 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001719
Archit Taneja1bb47832011-02-24 14:17:30 +05301720 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301721 dss_get_generic_clk_source_name(dsi_clk_src),
1722 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301723 cinfo->dsi_pll_hsdiv_dsi_clk,
1724 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301725 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001726 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001727
Archit Taneja5a8b5722011-05-12 17:26:29 +05301728 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001729
Archit Taneja067a57e2011-03-02 11:57:25 +05301730 seq_printf(s, "dsi fclk source = %s (%s)\n",
1731 dss_get_generic_clk_source_name(dsi_clk_src),
1732 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001733
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301734 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001735
1736 seq_printf(s, "DDR_CLK\t\t%lu\n",
1737 cinfo->clkin4ddr / 4);
1738
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301739 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001740
1741 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1742
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001743 enable_clocks(0);
1744}
1745
Archit Taneja5a8b5722011-05-12 17:26:29 +05301746void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001747{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301748 struct platform_device *dsidev;
1749 int i;
1750
1751 for (i = 0; i < MAX_NUM_DSI; i++) {
1752 dsidev = dsi_get_dsidev_from_id(i);
1753 if (dsidev)
1754 dsi_dump_dsidev_clocks(dsidev, s);
1755 }
1756}
1757
1758#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1759static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1760 struct seq_file *s)
1761{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301762 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001763 unsigned long flags;
1764 struct dsi_irq_stats stats;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301765 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001766
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301767 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001768
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301769 stats = dsi->irq_stats;
1770 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1771 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001772
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301773 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001774
1775 seq_printf(s, "period %u ms\n",
1776 jiffies_to_msecs(jiffies - stats.last_reset));
1777
1778 seq_printf(s, "irqs %d\n", stats.irq_count);
1779#define PIS(x) \
1780 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1781
Archit Taneja5a8b5722011-05-12 17:26:29 +05301782 seq_printf(s, "-- DSI%d interrupts --\n", dsi_module + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001783 PIS(VC0);
1784 PIS(VC1);
1785 PIS(VC2);
1786 PIS(VC3);
1787 PIS(WAKEUP);
1788 PIS(RESYNC);
1789 PIS(PLL_LOCK);
1790 PIS(PLL_UNLOCK);
1791 PIS(PLL_RECALL);
1792 PIS(COMPLEXIO_ERR);
1793 PIS(HS_TX_TIMEOUT);
1794 PIS(LP_RX_TIMEOUT);
1795 PIS(TE_TRIGGER);
1796 PIS(ACK_TRIGGER);
1797 PIS(SYNC_LOST);
1798 PIS(LDO_POWER_GOOD);
1799 PIS(TA_TIMEOUT);
1800#undef PIS
1801
1802#define PIS(x) \
1803 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1804 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1805 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1806 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1807 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1808
1809 seq_printf(s, "-- VC interrupts --\n");
1810 PIS(CS);
1811 PIS(ECC_CORR);
1812 PIS(PACKET_SENT);
1813 PIS(FIFO_TX_OVF);
1814 PIS(FIFO_RX_OVF);
1815 PIS(BTA);
1816 PIS(ECC_NO_CORR);
1817 PIS(FIFO_TX_UDF);
1818 PIS(PP_BUSY_CHANGE);
1819#undef PIS
1820
1821#define PIS(x) \
1822 seq_printf(s, "%-20s %10d\n", #x, \
1823 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1824
1825 seq_printf(s, "-- CIO interrupts --\n");
1826 PIS(ERRSYNCESC1);
1827 PIS(ERRSYNCESC2);
1828 PIS(ERRSYNCESC3);
1829 PIS(ERRESC1);
1830 PIS(ERRESC2);
1831 PIS(ERRESC3);
1832 PIS(ERRCONTROL1);
1833 PIS(ERRCONTROL2);
1834 PIS(ERRCONTROL3);
1835 PIS(STATEULPS1);
1836 PIS(STATEULPS2);
1837 PIS(STATEULPS3);
1838 PIS(ERRCONTENTIONLP0_1);
1839 PIS(ERRCONTENTIONLP1_1);
1840 PIS(ERRCONTENTIONLP0_2);
1841 PIS(ERRCONTENTIONLP1_2);
1842 PIS(ERRCONTENTIONLP0_3);
1843 PIS(ERRCONTENTIONLP1_3);
1844 PIS(ULPSACTIVENOT_ALL0);
1845 PIS(ULPSACTIVENOT_ALL1);
1846#undef PIS
1847}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001848
Archit Taneja5a8b5722011-05-12 17:26:29 +05301849static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001850{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301851 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1852
Archit Taneja5a8b5722011-05-12 17:26:29 +05301853 dsi_dump_dsidev_irqs(dsidev, s);
1854}
1855
1856static void dsi2_dump_irqs(struct seq_file *s)
1857{
1858 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1859
1860 dsi_dump_dsidev_irqs(dsidev, s);
1861}
1862
1863void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
1864 const struct file_operations *debug_fops)
1865{
1866 struct platform_device *dsidev;
1867
1868 dsidev = dsi_get_dsidev_from_id(0);
1869 if (dsidev)
1870 debugfs_create_file("dsi1_irqs", S_IRUGO, debugfs_dir,
1871 &dsi1_dump_irqs, debug_fops);
1872
1873 dsidev = dsi_get_dsidev_from_id(1);
1874 if (dsidev)
1875 debugfs_create_file("dsi2_irqs", S_IRUGO, debugfs_dir,
1876 &dsi2_dump_irqs, debug_fops);
1877}
1878#endif
1879
1880static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1881 struct seq_file *s)
1882{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301883#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001884
Archit Taneja6af9cd12011-01-31 16:27:44 +00001885 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301886 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001887
1888 DUMPREG(DSI_REVISION);
1889 DUMPREG(DSI_SYSCONFIG);
1890 DUMPREG(DSI_SYSSTATUS);
1891 DUMPREG(DSI_IRQSTATUS);
1892 DUMPREG(DSI_IRQENABLE);
1893 DUMPREG(DSI_CTRL);
1894 DUMPREG(DSI_COMPLEXIO_CFG1);
1895 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1896 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1897 DUMPREG(DSI_CLK_CTRL);
1898 DUMPREG(DSI_TIMING1);
1899 DUMPREG(DSI_TIMING2);
1900 DUMPREG(DSI_VM_TIMING1);
1901 DUMPREG(DSI_VM_TIMING2);
1902 DUMPREG(DSI_VM_TIMING3);
1903 DUMPREG(DSI_CLK_TIMING);
1904 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1905 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1906 DUMPREG(DSI_COMPLEXIO_CFG2);
1907 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1908 DUMPREG(DSI_VM_TIMING4);
1909 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1910 DUMPREG(DSI_VM_TIMING5);
1911 DUMPREG(DSI_VM_TIMING6);
1912 DUMPREG(DSI_VM_TIMING7);
1913 DUMPREG(DSI_STOPCLK_TIMING);
1914
1915 DUMPREG(DSI_VC_CTRL(0));
1916 DUMPREG(DSI_VC_TE(0));
1917 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1918 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1919 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1920 DUMPREG(DSI_VC_IRQSTATUS(0));
1921 DUMPREG(DSI_VC_IRQENABLE(0));
1922
1923 DUMPREG(DSI_VC_CTRL(1));
1924 DUMPREG(DSI_VC_TE(1));
1925 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1926 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1927 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1928 DUMPREG(DSI_VC_IRQSTATUS(1));
1929 DUMPREG(DSI_VC_IRQENABLE(1));
1930
1931 DUMPREG(DSI_VC_CTRL(2));
1932 DUMPREG(DSI_VC_TE(2));
1933 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1934 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1935 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1936 DUMPREG(DSI_VC_IRQSTATUS(2));
1937 DUMPREG(DSI_VC_IRQENABLE(2));
1938
1939 DUMPREG(DSI_VC_CTRL(3));
1940 DUMPREG(DSI_VC_TE(3));
1941 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1942 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1943 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1944 DUMPREG(DSI_VC_IRQSTATUS(3));
1945 DUMPREG(DSI_VC_IRQENABLE(3));
1946
1947 DUMPREG(DSI_DSIPHY_CFG0);
1948 DUMPREG(DSI_DSIPHY_CFG1);
1949 DUMPREG(DSI_DSIPHY_CFG2);
1950 DUMPREG(DSI_DSIPHY_CFG5);
1951
1952 DUMPREG(DSI_PLL_CONTROL);
1953 DUMPREG(DSI_PLL_STATUS);
1954 DUMPREG(DSI_PLL_GO);
1955 DUMPREG(DSI_PLL_CONFIGURATION1);
1956 DUMPREG(DSI_PLL_CONFIGURATION2);
1957
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301958 dsi_disable_scp_clk(dsidev);
Archit Taneja6af9cd12011-01-31 16:27:44 +00001959 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001960#undef DUMPREG
1961}
1962
Archit Taneja5a8b5722011-05-12 17:26:29 +05301963static void dsi1_dump_regs(struct seq_file *s)
1964{
1965 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1966
1967 dsi_dump_dsidev_regs(dsidev, s);
1968}
1969
1970static void dsi2_dump_regs(struct seq_file *s)
1971{
1972 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1973
1974 dsi_dump_dsidev_regs(dsidev, s);
1975}
1976
1977void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
1978 const struct file_operations *debug_fops)
1979{
1980 struct platform_device *dsidev;
1981
1982 dsidev = dsi_get_dsidev_from_id(0);
1983 if (dsidev)
1984 debugfs_create_file("dsi1_regs", S_IRUGO, debugfs_dir,
1985 &dsi1_dump_regs, debug_fops);
1986
1987 dsidev = dsi_get_dsidev_from_id(1);
1988 if (dsidev)
1989 debugfs_create_file("dsi2_regs", S_IRUGO, debugfs_dir,
1990 &dsi2_dump_regs, debug_fops);
1991}
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001992enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001993 DSI_COMPLEXIO_POWER_OFF = 0x0,
1994 DSI_COMPLEXIO_POWER_ON = 0x1,
1995 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1996};
1997
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301998static int dsi_cio_power(struct platform_device *dsidev,
1999 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002000{
2001 int t = 0;
2002
2003 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302004 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002005
2006 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302007 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2008 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002009 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002010 DSSERR("failed to set complexio power state to "
2011 "%d\n", state);
2012 return -ENODEV;
2013 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002014 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002015 }
2016
2017 return 0;
2018}
2019
Archit Taneja75d72472011-05-16 15:17:08 +05302020/* Number of data lanes present on DSI interface */
2021static inline int dsi_get_num_data_lanes(struct platform_device *dsidev)
2022{
2023 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
2024 * of data lanes as 2 by default */
2025 if (dss_has_feature(FEAT_DSI_GNQ))
2026 return REG_GET(dsidev, DSI_GNQ, 11, 9); /* NB_DATA_LANES */
2027 else
2028 return 2;
2029}
2030
2031/* Number of data lanes used by the dss device */
2032static inline int dsi_get_num_data_lanes_dssdev(struct omap_dss_device *dssdev)
2033{
2034 int num_data_lanes = 0;
2035
2036 if (dssdev->phy.dsi.data1_lane != 0)
2037 num_data_lanes++;
2038 if (dssdev->phy.dsi.data2_lane != 0)
2039 num_data_lanes++;
2040 if (dssdev->phy.dsi.data3_lane != 0)
2041 num_data_lanes++;
2042 if (dssdev->phy.dsi.data4_lane != 0)
2043 num_data_lanes++;
2044
2045 return num_data_lanes;
2046}
2047
Archit Taneja0c656222011-05-16 15:17:09 +05302048static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2049{
2050 int val;
2051
2052 /* line buffer on OMAP3 is 1024 x 24bits */
2053 /* XXX: for some reason using full buffer size causes
2054 * considerable TX slowdown with update sizes that fill the
2055 * whole buffer */
2056 if (!dss_has_feature(FEAT_DSI_GNQ))
2057 return 1023 * 3;
2058
2059 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2060
2061 switch (val) {
2062 case 1:
2063 return 512 * 3; /* 512x24 bits */
2064 case 2:
2065 return 682 * 3; /* 682x24 bits */
2066 case 3:
2067 return 853 * 3; /* 853x24 bits */
2068 case 4:
2069 return 1024 * 3; /* 1024x24 bits */
2070 case 5:
2071 return 1194 * 3; /* 1194x24 bits */
2072 case 6:
2073 return 1365 * 3; /* 1365x24 bits */
2074 default:
2075 BUG();
2076 }
2077}
2078
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002079static void dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002080{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302081 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002082 u32 r;
Archit Taneja75d72472011-05-16 15:17:08 +05302083 int num_data_lanes_dssdev = dsi_get_num_data_lanes_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002084
2085 int clk_lane = dssdev->phy.dsi.clk_lane;
2086 int data1_lane = dssdev->phy.dsi.data1_lane;
2087 int data2_lane = dssdev->phy.dsi.data2_lane;
2088 int clk_pol = dssdev->phy.dsi.clk_pol;
2089 int data1_pol = dssdev->phy.dsi.data1_pol;
2090 int data2_pol = dssdev->phy.dsi.data2_pol;
2091
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302092 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002093 r = FLD_MOD(r, clk_lane, 2, 0);
2094 r = FLD_MOD(r, clk_pol, 3, 3);
2095 r = FLD_MOD(r, data1_lane, 6, 4);
2096 r = FLD_MOD(r, data1_pol, 7, 7);
2097 r = FLD_MOD(r, data2_lane, 10, 8);
2098 r = FLD_MOD(r, data2_pol, 11, 11);
Archit Taneja75d72472011-05-16 15:17:08 +05302099 if (num_data_lanes_dssdev > 2) {
2100 int data3_lane = dssdev->phy.dsi.data3_lane;
2101 int data3_pol = dssdev->phy.dsi.data3_pol;
2102
2103 r = FLD_MOD(r, data3_lane, 14, 12);
2104 r = FLD_MOD(r, data3_pol, 15, 15);
2105 }
2106 if (num_data_lanes_dssdev > 3) {
2107 int data4_lane = dssdev->phy.dsi.data4_lane;
2108 int data4_pol = dssdev->phy.dsi.data4_pol;
2109
2110 r = FLD_MOD(r, data4_lane, 18, 16);
2111 r = FLD_MOD(r, data4_pol, 19, 19);
2112 }
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302113 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002114
2115 /* The configuration of the DSI complex I/O (number of data lanes,
2116 position, differential order) should not be changed while
2117 DSS.DSI_CLK_CRTRL[20] LP_CLK_ENABLE bit is set to 1. In order for
2118 the hardware to take into account a new configuration of the complex
2119 I/O (done in DSS.DSI_COMPLEXIO_CFG1 register), it is recommended to
2120 follow this sequence: First set the DSS.DSI_CTRL[0] IF_EN bit to 1,
2121 then reset the DSS.DSI_CTRL[0] IF_EN to 0, then set
2122 DSS.DSI_CLK_CTRL[20] LP_CLK_ENABLE to 1 and finally set again the
2123 DSS.DSI_CTRL[0] IF_EN bit to 1. If the sequence is not followed, the
2124 DSI complex I/O configuration is unknown. */
2125
2126 /*
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302127 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
2128 REG_FLD_MOD(dsidev, DSI_CTRL, 0, 0, 0);
2129 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20);
2130 REG_FLD_MOD(dsidev, DSI_CTRL, 1, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002131 */
2132}
2133
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302134static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002135{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302136 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2137
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002138 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302139 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002140 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2141}
2142
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302143static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002144{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302145 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2146
2147 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002148 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2149}
2150
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302151static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002152{
2153 u32 r;
2154 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2155 u32 tlpx_half, tclk_trail, tclk_zero;
2156 u32 tclk_prepare;
2157
2158 /* calculate timings */
2159
2160 /* 1 * DDR_CLK = 2 * UI */
2161
2162 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302163 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002164
2165 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302166 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002167
2168 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302169 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002170
2171 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302172 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002173
2174 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302175 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002176
2177 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302178 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002179
2180 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302181 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002182
2183 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302184 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002185
2186 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302187 ths_prepare, ddr2ns(dsidev, ths_prepare),
2188 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002189 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302190 ths_trail, ddr2ns(dsidev, ths_trail),
2191 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002192
2193 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2194 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302195 tlpx_half, ddr2ns(dsidev, tlpx_half),
2196 tclk_trail, ddr2ns(dsidev, tclk_trail),
2197 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002198 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302199 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002200
2201 /* program timings */
2202
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302203 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002204 r = FLD_MOD(r, ths_prepare, 31, 24);
2205 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2206 r = FLD_MOD(r, ths_trail, 15, 8);
2207 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302208 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002209
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302210 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002211 r = FLD_MOD(r, tlpx_half, 22, 16);
2212 r = FLD_MOD(r, tclk_trail, 15, 8);
2213 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302214 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302216 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002217 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302218 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002219}
2220
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002221static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002222 enum dsi_lane lanes)
2223{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302224 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302225 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002226 int clk_lane = dssdev->phy.dsi.clk_lane;
2227 int data1_lane = dssdev->phy.dsi.data1_lane;
2228 int data2_lane = dssdev->phy.dsi.data2_lane;
Archit Taneja75d72472011-05-16 15:17:08 +05302229 int data3_lane = dssdev->phy.dsi.data3_lane;
2230 int data4_lane = dssdev->phy.dsi.data4_lane;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002231 int clk_pol = dssdev->phy.dsi.clk_pol;
2232 int data1_pol = dssdev->phy.dsi.data1_pol;
2233 int data2_pol = dssdev->phy.dsi.data2_pol;
Archit Taneja75d72472011-05-16 15:17:08 +05302234 int data3_pol = dssdev->phy.dsi.data3_pol;
2235 int data4_pol = dssdev->phy.dsi.data4_pol;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002236
2237 u32 l = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302238 u8 lptxscp_start = dsi->num_data_lanes == 2 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002239
2240 if (lanes & DSI_CLK_P)
2241 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 0 : 1));
2242 if (lanes & DSI_CLK_N)
2243 l |= 1 << ((clk_lane - 1) * 2 + (clk_pol ? 1 : 0));
2244
2245 if (lanes & DSI_DATA1_P)
2246 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 0 : 1));
2247 if (lanes & DSI_DATA1_N)
2248 l |= 1 << ((data1_lane - 1) * 2 + (data1_pol ? 1 : 0));
2249
2250 if (lanes & DSI_DATA2_P)
2251 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 0 : 1));
2252 if (lanes & DSI_DATA2_N)
2253 l |= 1 << ((data2_lane - 1) * 2 + (data2_pol ? 1 : 0));
2254
Archit Taneja75d72472011-05-16 15:17:08 +05302255 if (lanes & DSI_DATA3_P)
2256 l |= 1 << ((data3_lane - 1) * 2 + (data3_pol ? 0 : 1));
2257 if (lanes & DSI_DATA3_N)
2258 l |= 1 << ((data3_lane - 1) * 2 + (data3_pol ? 1 : 0));
2259
2260 if (lanes & DSI_DATA4_P)
2261 l |= 1 << ((data4_lane - 1) * 2 + (data4_pol ? 0 : 1));
2262 if (lanes & DSI_DATA4_N)
2263 l |= 1 << ((data4_lane - 1) * 2 + (data4_pol ? 1 : 0));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002264 /*
2265 * Bits in REGLPTXSCPDAT4TO0DXDY:
2266 * 17: DY0 18: DX0
2267 * 19: DY1 20: DX1
2268 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302269 * 23: DY3 24: DX3
2270 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002271 */
2272
2273 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302274
2275 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302276 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002277
2278 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302279
2280 /* ENLPTXSCPDAT */
2281 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002282}
2283
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302284static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002285{
2286 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302287 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002288 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302289 /* REGLPTXSCPDAT4TO0DXDY */
2290 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002291}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002292
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002293static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2294{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302295 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002296 int t;
2297 int bits[3];
2298 bool in_use[3];
2299
2300 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
2301 bits[0] = 28;
2302 bits[1] = 27;
2303 bits[2] = 26;
2304 } else {
2305 bits[0] = 24;
2306 bits[1] = 25;
2307 bits[2] = 26;
2308 }
2309
2310 in_use[0] = false;
2311 in_use[1] = false;
2312 in_use[2] = false;
2313
2314 if (dssdev->phy.dsi.clk_lane != 0)
2315 in_use[dssdev->phy.dsi.clk_lane - 1] = true;
2316 if (dssdev->phy.dsi.data1_lane != 0)
2317 in_use[dssdev->phy.dsi.data1_lane - 1] = true;
2318 if (dssdev->phy.dsi.data2_lane != 0)
2319 in_use[dssdev->phy.dsi.data2_lane - 1] = true;
2320
2321 t = 100000;
2322 while (true) {
2323 u32 l;
2324 int i;
2325 int ok;
2326
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302327 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002328
2329 ok = 0;
2330 for (i = 0; i < 3; ++i) {
2331 if (!in_use[i] || (l & (1 << bits[i])))
2332 ok++;
2333 }
2334
2335 if (ok == 3)
2336 break;
2337
2338 if (--t == 0) {
2339 for (i = 0; i < 3; ++i) {
2340 if (!in_use[i] || (l & (1 << bits[i])))
2341 continue;
2342
2343 DSSERR("CIO TXCLKESC%d domain not coming " \
2344 "out of reset\n", i);
2345 }
2346 return -EIO;
2347 }
2348 }
2349
2350 return 0;
2351}
2352
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002353static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002354{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302355 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302356 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002357 int r;
Archit Taneja75d72472011-05-16 15:17:08 +05302358 int num_data_lanes_dssdev = dsi_get_num_data_lanes_dssdev(dssdev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002359 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002360
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002361 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002362
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302363 if (dsi->dsi_mux_pads)
2364 dsi->dsi_mux_pads(true);
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002365
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302366 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002367
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002368 /* A dummy read using the SCP interface to any DSIPHY register is
2369 * required after DSIPHY reset to complete the reset of the DSI complex
2370 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302371 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002372
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302373 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002374 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2375 r = -EIO;
2376 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002377 }
2378
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002379 dsi_set_lane_config(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002380
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002381 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302382 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002383 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2384 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2385 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2386 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302387 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002388
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302389 if (dsi->ulps_enabled) {
Archit Taneja75d72472011-05-16 15:17:08 +05302390 u32 lane_mask = DSI_CLK_P | DSI_DATA1_P | DSI_DATA2_P;
2391
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002392 DSSDBG("manual ulps exit\n");
2393
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002394 /* ULPS is exited by Mark-1 state for 1ms, followed by
2395 * stop state. DSS HW cannot do this via the normal
2396 * ULPS exit sequence, as after reset the DSS HW thinks
2397 * that we are not in ULPS mode, and refuses to send the
2398 * sequence. So we need to send the ULPS exit sequence
2399 * manually.
2400 */
2401
Archit Taneja75d72472011-05-16 15:17:08 +05302402 if (num_data_lanes_dssdev > 2)
2403 lane_mask |= DSI_DATA3_P;
2404
2405 if (num_data_lanes_dssdev > 3)
2406 lane_mask |= DSI_DATA4_P;
2407
2408 dsi_cio_enable_lane_override(dssdev, lane_mask);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002409 }
2410
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302411 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002412 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002413 goto err_cio_pwr;
2414
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302415 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002416 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2417 r = -ENODEV;
2418 goto err_cio_pwr_dom;
2419 }
2420
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302421 dsi_if_enable(dsidev, true);
2422 dsi_if_enable(dsidev, false);
2423 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002424
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002425 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2426 if (r)
2427 goto err_tx_clk_esc_rst;
2428
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302429 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002430 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2431 ktime_t wait = ns_to_ktime(1000 * 1000);
2432 set_current_state(TASK_UNINTERRUPTIBLE);
2433 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2434
2435 /* Disable the override. The lanes should be set to Mark-11
2436 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302437 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002438 }
2439
2440 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302441 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002442
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302443 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002444
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302445 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002446
2447 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002448
2449 return 0;
2450
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002451err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302452 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002453err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302454 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002455err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302456 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302457 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002458err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302459 dsi_disable_scp_clk(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302460 if (dsi->dsi_mux_pads)
2461 dsi->dsi_mux_pads(false);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002462 return r;
2463}
2464
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302465static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002466{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302467 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2468
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302469 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2470 dsi_disable_scp_clk(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302471 if (dsi->dsi_mux_pads)
2472 dsi->dsi_mux_pads(false);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002473}
2474
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302475static int _dsi_wait_reset(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002476{
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002477 int t = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002478
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302479 while (REG_GET(dsidev, DSI_SYSSTATUS, 0, 0) == 0) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002480 if (++t > 5) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002481 DSSERR("soft reset failed\n");
2482 return -ENODEV;
2483 }
2484 udelay(1);
2485 }
2486
2487 return 0;
2488}
2489
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302490static int _dsi_reset(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002491{
2492 /* Soft reset */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302493 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 1, 1);
2494 return _dsi_wait_reset(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002495}
2496
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302497static void dsi_config_tx_fifo(struct platform_device *dsidev,
2498 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002499 enum fifo_size size3, enum fifo_size size4)
2500{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302501 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002502 u32 r = 0;
2503 int add = 0;
2504 int i;
2505
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302506 dsi->vc[0].fifo_size = size1;
2507 dsi->vc[1].fifo_size = size2;
2508 dsi->vc[2].fifo_size = size3;
2509 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002510
2511 for (i = 0; i < 4; i++) {
2512 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302513 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002514
2515 if (add + size > 4) {
2516 DSSERR("Illegal FIFO configuration\n");
2517 BUG();
2518 }
2519
2520 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2521 r |= v << (8 * i);
2522 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2523 add += size;
2524 }
2525
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302526 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002527}
2528
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302529static void dsi_config_rx_fifo(struct platform_device *dsidev,
2530 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002531 enum fifo_size size3, enum fifo_size size4)
2532{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302533 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002534 u32 r = 0;
2535 int add = 0;
2536 int i;
2537
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302538 dsi->vc[0].fifo_size = size1;
2539 dsi->vc[1].fifo_size = size2;
2540 dsi->vc[2].fifo_size = size3;
2541 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002542
2543 for (i = 0; i < 4; i++) {
2544 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302545 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002546
2547 if (add + size > 4) {
2548 DSSERR("Illegal FIFO configuration\n");
2549 BUG();
2550 }
2551
2552 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2553 r |= v << (8 * i);
2554 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2555 add += size;
2556 }
2557
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302558 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002559}
2560
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302561static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002562{
2563 u32 r;
2564
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302565 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002566 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302567 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002568
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302569 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002570 DSSERR("TX_STOP bit not going down\n");
2571 return -EIO;
2572 }
2573
2574 return 0;
2575}
2576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302577static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002578{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302579 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002580}
2581
2582static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2583{
Archit Taneja2e868db2011-05-12 17:26:28 +05302584 struct dsi_packet_sent_handler_data *vp_data =
2585 (struct dsi_packet_sent_handler_data *) data;
2586 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302587 const int channel = dsi->update_channel;
2588 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002589
Archit Taneja2e868db2011-05-12 17:26:28 +05302590 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2591 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002592}
2593
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302594static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002595{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302596 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302597 DECLARE_COMPLETION_ONSTACK(completion);
2598 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002599 int r = 0;
2600 u8 bit;
2601
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302602 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002603
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302604 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302605 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002606 if (r)
2607 goto err0;
2608
2609 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302610 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002611 if (wait_for_completion_timeout(&completion,
2612 msecs_to_jiffies(10)) == 0) {
2613 DSSERR("Failed to complete previous frame transfer\n");
2614 r = -EIO;
2615 goto err1;
2616 }
2617 }
2618
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302619 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302620 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002621
2622 return 0;
2623err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302624 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302625 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002626err0:
2627 return r;
2628}
2629
2630static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2631{
Archit Taneja2e868db2011-05-12 17:26:28 +05302632 struct dsi_packet_sent_handler_data *l4_data =
2633 (struct dsi_packet_sent_handler_data *) data;
2634 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302635 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002636
Archit Taneja2e868db2011-05-12 17:26:28 +05302637 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2638 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002639}
2640
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302641static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002642{
Archit Taneja2e868db2011-05-12 17:26:28 +05302643 DECLARE_COMPLETION_ONSTACK(completion);
2644 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002645 int r = 0;
2646
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302647 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302648 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002649 if (r)
2650 goto err0;
2651
2652 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302653 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002654 if (wait_for_completion_timeout(&completion,
2655 msecs_to_jiffies(10)) == 0) {
2656 DSSERR("Failed to complete previous l4 transfer\n");
2657 r = -EIO;
2658 goto err1;
2659 }
2660 }
2661
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302662 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302663 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002664
2665 return 0;
2666err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302667 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302668 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002669err0:
2670 return r;
2671}
2672
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302673static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002674{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302675 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2676
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302677 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002678
2679 WARN_ON(in_interrupt());
2680
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302681 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002682 return 0;
2683
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302684 switch (dsi->vc[channel].mode) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002685 case DSI_VC_MODE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302686 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002687 case DSI_VC_MODE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302688 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002689 default:
2690 BUG();
2691 }
2692}
2693
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302694static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2695 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002696{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002697 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2698 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002699
2700 enable = enable ? 1 : 0;
2701
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302702 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002703
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302704 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2705 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002706 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2707 return -EIO;
2708 }
2709
2710 return 0;
2711}
2712
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302713static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002714{
2715 u32 r;
2716
2717 DSSDBGF("%d", channel);
2718
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302719 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002720
2721 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2722 DSSERR("VC(%d) busy when trying to configure it!\n",
2723 channel);
2724
2725 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2726 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2727 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2728 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2729 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2730 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2731 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002732 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2733 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002734
2735 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2736 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2737
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302738 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002739}
2740
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302741static int dsi_vc_config_l4(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002742{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302743 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2744
2745 if (dsi->vc[channel].mode == DSI_VC_MODE_L4)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002746 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002747
2748 DSSDBGF("%d", channel);
2749
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302750 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002751
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302752 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002753
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002754 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302755 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002756 DSSERR("vc(%d) busy when trying to config for L4\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002757 return -EIO;
2758 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002759
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302760 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 1, 1); /* SOURCE, 0 = L4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002761
Archit Taneja9613c022011-03-22 06:33:36 -05002762 /* DCS_CMD_ENABLE */
2763 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302764 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 30, 30);
Archit Taneja9613c022011-03-22 06:33:36 -05002765
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302766 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002767
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302768 dsi->vc[channel].mode = DSI_VC_MODE_L4;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002769
2770 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002771}
2772
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302773static int dsi_vc_config_vp(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002774{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302775 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2776
2777 if (dsi->vc[channel].mode == DSI_VC_MODE_VP)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002778 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002779
2780 DSSDBGF("%d", channel);
2781
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302782 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002783
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302784 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002785
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002786 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302787 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002788 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002789 return -EIO;
2790 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002791
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302792 /* SOURCE, 1 = video port */
2793 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002794
Archit Taneja9613c022011-03-22 06:33:36 -05002795 /* DCS_CMD_ENABLE */
2796 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC))
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302797 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 30, 30);
Archit Taneja9613c022011-03-22 06:33:36 -05002798
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302799 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002800
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302801 dsi->vc[channel].mode = DSI_VC_MODE_VP;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002802
2803 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002804}
2805
2806
Archit Taneja1ffefe72011-05-12 17:26:24 +05302807void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2808 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002809{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302810 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2811
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002812 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2813
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302814 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002815
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302816 dsi_vc_enable(dsidev, channel, 0);
2817 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002818
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302819 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002820
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302821 dsi_vc_enable(dsidev, channel, 1);
2822 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002823
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302824 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002825}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002826EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002827
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302828static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002829{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302830 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302832 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002833 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2834 (val >> 0) & 0xff,
2835 (val >> 8) & 0xff,
2836 (val >> 16) & 0xff,
2837 (val >> 24) & 0xff);
2838 }
2839}
2840
2841static void dsi_show_rx_ack_with_err(u16 err)
2842{
2843 DSSERR("\tACK with ERROR (%#x):\n", err);
2844 if (err & (1 << 0))
2845 DSSERR("\t\tSoT Error\n");
2846 if (err & (1 << 1))
2847 DSSERR("\t\tSoT Sync Error\n");
2848 if (err & (1 << 2))
2849 DSSERR("\t\tEoT Sync Error\n");
2850 if (err & (1 << 3))
2851 DSSERR("\t\tEscape Mode Entry Command Error\n");
2852 if (err & (1 << 4))
2853 DSSERR("\t\tLP Transmit Sync Error\n");
2854 if (err & (1 << 5))
2855 DSSERR("\t\tHS Receive Timeout Error\n");
2856 if (err & (1 << 6))
2857 DSSERR("\t\tFalse Control Error\n");
2858 if (err & (1 << 7))
2859 DSSERR("\t\t(reserved7)\n");
2860 if (err & (1 << 8))
2861 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2862 if (err & (1 << 9))
2863 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2864 if (err & (1 << 10))
2865 DSSERR("\t\tChecksum Error\n");
2866 if (err & (1 << 11))
2867 DSSERR("\t\tData type not recognized\n");
2868 if (err & (1 << 12))
2869 DSSERR("\t\tInvalid VC ID\n");
2870 if (err & (1 << 13))
2871 DSSERR("\t\tInvalid Transmission Length\n");
2872 if (err & (1 << 14))
2873 DSSERR("\t\t(reserved14)\n");
2874 if (err & (1 << 15))
2875 DSSERR("\t\tDSI Protocol Violation\n");
2876}
2877
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302878static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2879 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002880{
2881 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302882 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002883 u32 val;
2884 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302885 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002886 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002887 dt = FLD_GET(val, 5, 0);
2888 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
2889 u16 err = FLD_GET(val, 23, 8);
2890 dsi_show_rx_ack_with_err(err);
2891 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002892 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002893 FLD_GET(val, 23, 8));
2894 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002895 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002896 FLD_GET(val, 23, 8));
2897 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002898 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002899 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302900 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002901 } else {
2902 DSSERR("\tunknown datatype 0x%02x\n", dt);
2903 }
2904 }
2905 return 0;
2906}
2907
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302908static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002909{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302910 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2911
2912 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002913 DSSDBG("dsi_vc_send_bta %d\n", channel);
2914
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302915 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002916
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302917 /* RX_FIFO_NOT_EMPTY */
2918 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002919 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302920 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002921 }
2922
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302923 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002924
2925 return 0;
2926}
2927
Archit Taneja1ffefe72011-05-12 17:26:24 +05302928int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002929{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302930 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002931 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002932 int r = 0;
2933 u32 err;
2934
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302935 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002936 &completion, DSI_VC_IRQ_BTA);
2937 if (r)
2938 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002939
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302940 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002941 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002942 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002943 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302945 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002946 if (r)
2947 goto err2;
2948
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002949 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002950 msecs_to_jiffies(500)) == 0) {
2951 DSSERR("Failed to receive BTA\n");
2952 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002953 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002954 }
2955
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302956 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002957 if (err) {
2958 DSSERR("Error while sending BTA: %x\n", err);
2959 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002960 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002962err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302963 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002964 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002965err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302966 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002967 &completion, DSI_VC_IRQ_BTA);
2968err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002969 return r;
2970}
2971EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2972
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302973static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2974 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002975{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302976 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002977 u32 val;
2978 u8 data_id;
2979
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302980 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002981
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302982 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002983
2984 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2985 FLD_VAL(ecc, 31, 24);
2986
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302987 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002988}
2989
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302990static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2991 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002992{
2993 u32 val;
2994
2995 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2996
2997/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2998 b1, b2, b3, b4, val); */
2999
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303000 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003001}
3002
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303003static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3004 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003005{
3006 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303007 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003008 int i;
3009 u8 *p;
3010 int r = 0;
3011 u8 b1, b2, b3, b4;
3012
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303013 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003014 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3015
3016 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303017 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003018 DSSERR("unable to send long packet: packet too long.\n");
3019 return -EINVAL;
3020 }
3021
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303022 dsi_vc_config_l4(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003023
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303024 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003025
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003026 p = data;
3027 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303028 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003029 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003030
3031 b1 = *p++;
3032 b2 = *p++;
3033 b3 = *p++;
3034 b4 = *p++;
3035
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303036 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003037 }
3038
3039 i = len % 4;
3040 if (i) {
3041 b1 = 0; b2 = 0; b3 = 0;
3042
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303043 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003044 DSSDBG("\tsending remainder bytes %d\n", i);
3045
3046 switch (i) {
3047 case 3:
3048 b1 = *p++;
3049 b2 = *p++;
3050 b3 = *p++;
3051 break;
3052 case 2:
3053 b1 = *p++;
3054 b2 = *p++;
3055 break;
3056 case 1:
3057 b1 = *p++;
3058 break;
3059 }
3060
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303061 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003062 }
3063
3064 return r;
3065}
3066
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303067static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3068 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003069{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303070 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003071 u32 r;
3072 u8 data_id;
3073
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303074 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003075
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303076 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003077 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3078 channel,
3079 data_type, data & 0xff, (data >> 8) & 0xff);
3080
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303081 dsi_vc_config_l4(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003082
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303083 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003084 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3085 return -EINVAL;
3086 }
3087
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303088 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003089
3090 r = (data_id << 0) | (data << 8) | (ecc << 24);
3091
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303092 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003093
3094 return 0;
3095}
3096
Archit Taneja1ffefe72011-05-12 17:26:24 +05303097int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003098{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303099 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003100 u8 nullpkg[] = {0, 0, 0, 0};
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303101
3102 return dsi_vc_send_long(dsidev, channel, DSI_DT_NULL_PACKET, nullpkg,
3103 4, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003104}
3105EXPORT_SYMBOL(dsi_vc_send_null);
3106
Archit Taneja1ffefe72011-05-12 17:26:24 +05303107int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3108 u8 *data, int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003109{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303110 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003111 int r;
3112
3113 BUG_ON(len == 0);
3114
3115 if (len == 1) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303116 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_0,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003117 data[0], 0);
3118 } else if (len == 2) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303119 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_SHORT_WRITE_1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003120 data[0] | (data[1] << 8), 0);
3121 } else {
3122 /* 0x39 = DCS Long Write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303123 r = dsi_vc_send_long(dsidev, channel, DSI_DT_DCS_LONG_WRITE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003124 data, len, 0);
3125 }
3126
3127 return r;
3128}
3129EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3130
Archit Taneja1ffefe72011-05-12 17:26:24 +05303131int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3132 int len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003133{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303134 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003135 int r;
3136
Archit Taneja1ffefe72011-05-12 17:26:24 +05303137 r = dsi_vc_dcs_write_nosync(dssdev, channel, data, len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003138 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003139 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003140
Archit Taneja1ffefe72011-05-12 17:26:24 +05303141 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003142 if (r)
3143 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003144
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303145 /* RX_FIFO_NOT_EMPTY */
3146 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003147 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303148 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003149 r = -EIO;
3150 goto err;
3151 }
3152
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003153 return 0;
3154err:
3155 DSSERR("dsi_vc_dcs_write(ch %d, cmd 0x%02x, len %d) failed\n",
3156 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003157 return r;
3158}
3159EXPORT_SYMBOL(dsi_vc_dcs_write);
3160
Archit Taneja1ffefe72011-05-12 17:26:24 +05303161int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003162{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303163 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003164}
3165EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3166
Archit Taneja1ffefe72011-05-12 17:26:24 +05303167int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3168 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003169{
3170 u8 buf[2];
3171 buf[0] = dcs_cmd;
3172 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303173 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003174}
3175EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3176
Archit Taneja1ffefe72011-05-12 17:26:24 +05303177int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3178 u8 *buf, int buflen)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003179{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303180 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303181 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003182 u32 val;
3183 u8 dt;
3184 int r;
3185
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303186 if (dsi->debug_read)
Tomi Valkeinenff90a342009-12-03 13:38:04 +02003187 DSSDBG("dsi_vc_dcs_read(ch%d, dcs_cmd %x)\n", channel, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003188
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303189 r = dsi_vc_send_short(dsidev, channel, DSI_DT_DCS_READ, dcs_cmd, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003190 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003191 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003192
Archit Taneja1ffefe72011-05-12 17:26:24 +05303193 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003194 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003195 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003196
3197 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303198 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003199 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003200 r = -EIO;
3201 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003202 }
3203
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303204 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303205 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003206 DSSDBG("\theader: %08x\n", val);
3207 dt = FLD_GET(val, 5, 0);
3208 if (dt == DSI_DT_RX_ACK_WITH_ERR) {
3209 u16 err = FLD_GET(val, 23, 8);
3210 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003211 r = -EIO;
3212 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003213
3214 } else if (dt == DSI_DT_RX_SHORT_READ_1) {
3215 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303216 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003217 DSSDBG("\tDCS short response, 1 byte: %02x\n", data);
3218
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003219 if (buflen < 1) {
3220 r = -EIO;
3221 goto err;
3222 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003223
3224 buf[0] = data;
3225
3226 return 1;
3227 } else if (dt == DSI_DT_RX_SHORT_READ_2) {
3228 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303229 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003230 DSSDBG("\tDCS short response, 2 byte: %04x\n", data);
3231
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003232 if (buflen < 2) {
3233 r = -EIO;
3234 goto err;
3235 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003236
3237 buf[0] = data & 0xff;
3238 buf[1] = (data >> 8) & 0xff;
3239
3240 return 2;
3241 } else if (dt == DSI_DT_RX_DCS_LONG_READ) {
3242 int w;
3243 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303244 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003245 DSSDBG("\tDCS long response, len %d\n", len);
3246
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003247 if (len > buflen) {
3248 r = -EIO;
3249 goto err;
3250 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003251
3252 /* two byte checksum ends the packet, not included in len */
3253 for (w = 0; w < len + 2;) {
3254 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303255 val = dsi_read_reg(dsidev,
3256 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303257 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003258 DSSDBG("\t\t%02x %02x %02x %02x\n",
3259 (val >> 0) & 0xff,
3260 (val >> 8) & 0xff,
3261 (val >> 16) & 0xff,
3262 (val >> 24) & 0xff);
3263
3264 for (b = 0; b < 4; ++b) {
3265 if (w < len)
3266 buf[w] = (val >> (b * 8)) & 0xff;
3267 /* we discard the 2 byte checksum */
3268 ++w;
3269 }
3270 }
3271
3272 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003273 } else {
3274 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003275 r = -EIO;
3276 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003277 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003278
3279 BUG();
3280err:
3281 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n",
3282 channel, dcs_cmd);
3283 return r;
3284
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003285}
3286EXPORT_SYMBOL(dsi_vc_dcs_read);
3287
Archit Taneja1ffefe72011-05-12 17:26:24 +05303288int dsi_vc_dcs_read_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3289 u8 *data)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003290{
3291 int r;
3292
Archit Taneja1ffefe72011-05-12 17:26:24 +05303293 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, data, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003294
3295 if (r < 0)
3296 return r;
3297
3298 if (r != 1)
3299 return -EIO;
3300
3301 return 0;
3302}
3303EXPORT_SYMBOL(dsi_vc_dcs_read_1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003304
Archit Taneja1ffefe72011-05-12 17:26:24 +05303305int dsi_vc_dcs_read_2(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3306 u8 *data1, u8 *data2)
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003307{
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03003308 u8 buf[2];
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003309 int r;
3310
Archit Taneja1ffefe72011-05-12 17:26:24 +05303311 r = dsi_vc_dcs_read(dssdev, channel, dcs_cmd, buf, 2);
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003312
3313 if (r < 0)
3314 return r;
3315
3316 if (r != 2)
3317 return -EIO;
3318
Tomi Valkeinen0c244f72010-06-09 15:19:29 +03003319 *data1 = buf[0];
3320 *data2 = buf[1];
3321
Tomi Valkeinen53055aa2010-02-25 11:38:13 +02003322 return 0;
3323}
3324EXPORT_SYMBOL(dsi_vc_dcs_read_2);
3325
Archit Taneja1ffefe72011-05-12 17:26:24 +05303326int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3327 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003328{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303329 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3330
3331 return dsi_vc_send_short(dsidev, channel, DSI_DT_SET_MAX_RET_PKG_SIZE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003332 len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003333}
3334EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3335
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303336static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003337{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303338 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003339 DECLARE_COMPLETION_ONSTACK(completion);
3340 int r;
3341
3342 DSSDBGF();
3343
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303344 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003345
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303346 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003347
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303348 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003349 return 0;
3350
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303351 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003352 DSSERR("DDR_CLK_ALWAYS_ON enabled when entering ULPS\n");
3353 return -EIO;
3354 }
3355
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303356 dsi_sync_vc(dsidev, 0);
3357 dsi_sync_vc(dsidev, 1);
3358 dsi_sync_vc(dsidev, 2);
3359 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003360
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303361 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003362
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303363 dsi_vc_enable(dsidev, 0, false);
3364 dsi_vc_enable(dsidev, 1, false);
3365 dsi_vc_enable(dsidev, 2, false);
3366 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003367
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303368 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003369 DSSERR("HS busy when enabling ULPS\n");
3370 return -EIO;
3371 }
3372
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303373 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003374 DSSERR("LP busy when enabling ULPS\n");
3375 return -EIO;
3376 }
3377
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303378 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003379 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3380 if (r)
3381 return r;
3382
3383 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3384 /* LANEx_ULPS_SIG2 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303385 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (1 << 0) | (1 << 1) | (1 << 2),
3386 7, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003387
3388 if (wait_for_completion_timeout(&completion,
3389 msecs_to_jiffies(1000)) == 0) {
3390 DSSERR("ULPS enable timeout\n");
3391 r = -EIO;
3392 goto err;
3393 }
3394
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303395 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003396 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3397
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003398 /* Reset LANEx_ULPS_SIG2 */
3399 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, (0 << 0) | (0 << 1) | (0 << 2),
3400 7, 5);
3401
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303402 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003403
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303404 dsi_if_enable(dsidev, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003405
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303406 dsi->ulps_enabled = true;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003407
3408 return 0;
3409
3410err:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303411 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003412 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3413 return r;
3414}
3415
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303416static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3417 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003418{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003419 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003420 unsigned long total_ticks;
3421 u32 r;
3422
3423 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003424
3425 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303426 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003427
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303428 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003429 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003430 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
3431 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003432 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303433 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003434
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003435 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3436
3437 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3438 total_ticks,
3439 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3440 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003441}
3442
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303443static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3444 bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003445{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003446 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003447 unsigned long total_ticks;
3448 u32 r;
3449
3450 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003451
3452 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303453 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003454
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303455 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003456 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003457 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
3458 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003459 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303460 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003461
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003462 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3463
3464 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3465 total_ticks,
3466 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3467 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003468}
3469
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303470static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3471 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003472{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003473 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003474 unsigned long total_ticks;
3475 u32 r;
3476
3477 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003478
3479 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303480 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003481
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303482 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003483 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003484 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
3485 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003486 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303487 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003488
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003489 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3490
3491 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3492 total_ticks,
3493 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3494 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003495}
3496
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303497static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3498 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003499{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003500 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003501 unsigned long total_ticks;
3502 u32 r;
3503
3504 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003505
3506 /* ticks in TxByteClkHS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303507 fck = dsi_get_txbyteclkhs(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003508
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303509 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003510 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003511 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3512 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003513 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303514 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003515
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003516 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3517
3518 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3519 total_ticks,
3520 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3521 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003522}
3523static int dsi_proto_config(struct omap_dss_device *dssdev)
3524{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303525 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003526 u32 r;
3527 int buswidth = 0;
3528
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303529 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003530 DSI_FIFO_SIZE_32,
3531 DSI_FIFO_SIZE_32,
3532 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003533
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303534 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003535 DSI_FIFO_SIZE_32,
3536 DSI_FIFO_SIZE_32,
3537 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003538
3539 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303540 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3541 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3542 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3543 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003544
3545 switch (dssdev->ctrl.pixel_size) {
3546 case 16:
3547 buswidth = 0;
3548 break;
3549 case 18:
3550 buswidth = 1;
3551 break;
3552 case 24:
3553 buswidth = 2;
3554 break;
3555 default:
3556 BUG();
3557 }
3558
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303559 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003560 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3561 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3562 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3563 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3564 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3565 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
3566 r = FLD_MOD(r, 2, 13, 12); /* LINE_BUFFER, 2 lines */
3567 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3568 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003569 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3570 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3571 /* DCS_CMD_CODE, 1=start, 0=continue */
3572 r = FLD_MOD(r, 0, 25, 25);
3573 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003574
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303575 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303577 dsi_vc_initial_config(dsidev, 0);
3578 dsi_vc_initial_config(dsidev, 1);
3579 dsi_vc_initial_config(dsidev, 2);
3580 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003581
3582 return 0;
3583}
3584
3585static void dsi_proto_timings(struct omap_dss_device *dssdev)
3586{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303587 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003588 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3589 unsigned tclk_pre, tclk_post;
3590 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3591 unsigned ths_trail, ths_exit;
3592 unsigned ddr_clk_pre, ddr_clk_post;
3593 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3594 unsigned ths_eot;
3595 u32 r;
3596
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303597 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003598 ths_prepare = FLD_GET(r, 31, 24);
3599 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3600 ths_zero = ths_prepare_ths_zero - ths_prepare;
3601 ths_trail = FLD_GET(r, 15, 8);
3602 ths_exit = FLD_GET(r, 7, 0);
3603
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303604 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003605 tlpx = FLD_GET(r, 22, 16) * 2;
3606 tclk_trail = FLD_GET(r, 15, 8);
3607 tclk_zero = FLD_GET(r, 7, 0);
3608
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303609 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003610 tclk_prepare = FLD_GET(r, 7, 0);
3611
3612 /* min 8*UI */
3613 tclk_pre = 20;
3614 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303615 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003616
Archit Taneja75d72472011-05-16 15:17:08 +05303617 ths_eot = DIV_ROUND_UP(4, dsi_get_num_data_lanes_dssdev(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003618
3619 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3620 4);
3621 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3622
3623 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3624 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3625
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303626 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003627 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3628 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303629 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003630
3631 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3632 ddr_clk_pre,
3633 ddr_clk_post);
3634
3635 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3636 DIV_ROUND_UP(ths_prepare, 4) +
3637 DIV_ROUND_UP(ths_zero + 3, 4);
3638
3639 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3640
3641 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3642 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303643 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003644
3645 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3646 enter_hs_mode_lat, exit_hs_mode_lat);
3647}
3648
3649
3650#define DSI_DECL_VARS \
3651 int __dsi_cb = 0; u32 __dsi_cv = 0;
3652
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303653#define DSI_FLUSH(dsidev, ch) \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003654 if (__dsi_cb > 0) { \
3655 /*DSSDBG("sending long packet %#010x\n", __dsi_cv);*/ \
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303656 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(ch), __dsi_cv); \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003657 __dsi_cb = __dsi_cv = 0; \
3658 }
3659
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303660#define DSI_PUSH(dsidev, ch, data) \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003661 do { \
3662 __dsi_cv |= (data) << (__dsi_cb * 8); \
3663 /*DSSDBG("cv = %#010x, cb = %d\n", __dsi_cv, __dsi_cb);*/ \
3664 if (++__dsi_cb > 3) \
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303665 DSI_FLUSH(dsidev, ch); \
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003666 } while (0)
3667
3668static int dsi_update_screen_l4(struct omap_dss_device *dssdev,
3669 int x, int y, int w, int h)
3670{
3671 /* Note: supports only 24bit colors in 32bit container */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303672 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303673 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003674 int first = 1;
3675 int fifo_stalls = 0;
3676 int max_dsi_packet_size;
3677 int max_data_per_packet;
3678 int max_pixels_per_packet;
3679 int pixels_left;
3680 int bytespp = dssdev->ctrl.pixel_size / 8;
3681 int scr_width;
3682 u32 __iomem *data;
3683 int start_offset;
3684 int horiz_inc;
3685 int current_x;
3686 struct omap_overlay *ovl;
3687
3688 debug_irq = 0;
3689
3690 DSSDBG("dsi_update_screen_l4 (%d,%d %dx%d)\n",
3691 x, y, w, h);
3692
3693 ovl = dssdev->manager->overlays[0];
3694
3695 if (ovl->info.color_mode != OMAP_DSS_COLOR_RGB24U)
3696 return -EINVAL;
3697
3698 if (dssdev->ctrl.pixel_size != 24)
3699 return -EINVAL;
3700
3701 scr_width = ovl->info.screen_width;
3702 data = ovl->info.vaddr;
3703
3704 start_offset = scr_width * y + x;
3705 horiz_inc = scr_width - w;
3706 current_x = x;
3707
3708 /* We need header(4) + DCSCMD(1) + pixels(numpix*bytespp) bytes
3709 * in fifo */
3710
3711 /* When using CPU, max long packet size is TX buffer size */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303712 max_dsi_packet_size = dsi->vc[0].fifo_size * 32 * 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003713
3714 /* we seem to get better perf if we divide the tx fifo to half,
3715 and while the other half is being sent, we fill the other half
3716 max_dsi_packet_size /= 2; */
3717
3718 max_data_per_packet = max_dsi_packet_size - 4 - 1;
3719
3720 max_pixels_per_packet = max_data_per_packet / bytespp;
3721
3722 DSSDBG("max_pixels_per_packet %d\n", max_pixels_per_packet);
3723
3724 pixels_left = w * h;
3725
3726 DSSDBG("total pixels %d\n", pixels_left);
3727
3728 data += start_offset;
3729
3730 while (pixels_left > 0) {
3731 /* 0x2c = write_memory_start */
3732 /* 0x3c = write_memory_continue */
3733 u8 dcs_cmd = first ? 0x2c : 0x3c;
3734 int pixels;
3735 DSI_DECL_VARS;
3736 first = 0;
3737
3738#if 1
3739 /* using fifo not empty */
3740 /* TX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303741 while (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(0)), 5, 5)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003742 fifo_stalls++;
3743 if (fifo_stalls > 0xfffff) {
3744 DSSERR("fifo stalls overflow, pixels left %d\n",
3745 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303746 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003747 return -EIO;
3748 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02003749 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003750 }
3751#elif 1
3752 /* using fifo emptiness */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303753 while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS, 7, 0)+1)*4 <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003754 max_dsi_packet_size) {
3755 fifo_stalls++;
3756 if (fifo_stalls > 0xfffff) {
3757 DSSERR("fifo stalls overflow, pixels left %d\n",
3758 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303759 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003760 return -EIO;
3761 }
3762 }
3763#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303764 while ((REG_GET(dsidev, DSI_TX_FIFO_VC_EMPTINESS,
3765 7, 0) + 1) * 4 == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003766 fifo_stalls++;
3767 if (fifo_stalls > 0xfffff) {
3768 DSSERR("fifo stalls overflow, pixels left %d\n",
3769 pixels_left);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303770 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003771 return -EIO;
3772 }
3773 }
3774#endif
3775 pixels = min(max_pixels_per_packet, pixels_left);
3776
3777 pixels_left -= pixels;
3778
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303779 dsi_vc_write_long_header(dsidev, 0, DSI_DT_DCS_LONG_WRITE,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003780 1 + pixels * bytespp, 0);
3781
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303782 DSI_PUSH(dsidev, 0, dcs_cmd);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003783
3784 while (pixels-- > 0) {
3785 u32 pix = __raw_readl(data++);
3786
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303787 DSI_PUSH(dsidev, 0, (pix >> 16) & 0xff);
3788 DSI_PUSH(dsidev, 0, (pix >> 8) & 0xff);
3789 DSI_PUSH(dsidev, 0, (pix >> 0) & 0xff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003790
3791 current_x++;
3792 if (current_x == x+w) {
3793 current_x = x;
3794 data += horiz_inc;
3795 }
3796 }
3797
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303798 DSI_FLUSH(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003799 }
3800
3801 return 0;
3802}
3803
3804static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
3805 u16 x, u16 y, u16 w, u16 h)
3806{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303807 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303808 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003809 unsigned bytespp;
3810 unsigned bytespl;
3811 unsigned bytespf;
3812 unsigned total_len;
3813 unsigned packet_payload;
3814 unsigned packet_len;
3815 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003816 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303817 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05303818 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003819
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02003820 DSSDBG("dsi_update_screen_dispc(%d,%d %dx%d)\n",
3821 x, y, w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003822
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303823 dsi_vc_config_vp(dsidev, channel);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003824
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003825 bytespp = dssdev->ctrl.pixel_size / 8;
3826 bytespl = w * bytespp;
3827 bytespf = bytespl * h;
3828
3829 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
3830 * number of lines in a packet. See errata about VP_CLK_RATIO */
3831
3832 if (bytespf < line_buf_size)
3833 packet_payload = bytespf;
3834 else
3835 packet_payload = (line_buf_size) / bytespl * bytespl;
3836
3837 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
3838 total_len = (bytespf / packet_payload) * packet_len;
3839
3840 if (bytespf % packet_payload)
3841 total_len += (bytespf % packet_payload) + 1;
3842
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003843 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303844 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003845
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303846 dsi_vc_write_long_header(dsidev, channel, DSI_DT_DCS_LONG_WRITE,
3847 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003848
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303849 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003850 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
3851 else
3852 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303853 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003854
3855 /* We put SIDLEMODE to no-idle for the duration of the transfer,
3856 * because DSS interrupts are not capable of waking up the CPU and the
3857 * framedone interrupt could be delayed for quite a long time. I think
3858 * the same goes for any DSS interrupts, but for some reason I have not
3859 * seen the problem anywhere else than here.
3860 */
3861 dispc_disable_sidle();
3862
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303863 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003864
Archit Taneja49dbf582011-05-16 15:17:07 +05303865 r = schedule_delayed_work(&dsi->framedone_timeout_work,
3866 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003867 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003868
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003869 dss_start_update(dssdev);
3870
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303871 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003872 /* disable LP_RX_TO, so that we can receive TE. Time to wait
3873 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303874 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003875
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303876 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003877
3878#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303879 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003880#endif
3881 }
3882}
3883
3884#ifdef DSI_CATCH_MISSING_TE
3885static void dsi_te_timeout(unsigned long arg)
3886{
3887 DSSERR("TE not received for 250ms!\n");
3888}
3889#endif
3890
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303891static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003892{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303893 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3894
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003895 /* SIDLEMODE back to smart-idle */
3896 dispc_enable_sidle();
3897
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303898 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003899 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303900 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003901 }
3902
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303903 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003904
3905 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303906 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003907}
3908
3909static void dsi_framedone_timeout_work_callback(struct work_struct *work)
3910{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303911 struct dsi_data *dsi = container_of(work, struct dsi_data,
3912 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003913 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
3914 * 250ms which would conflict with this timeout work. What should be
3915 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003916 * possibly scheduled framedone work. However, cancelling the transfer
3917 * on the HW is buggy, and would probably require resetting the whole
3918 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03003919
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003920 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003921
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303922 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003923}
3924
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003925static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003926{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303927 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
3928 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303929 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3930
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003931 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
3932 * turns itself off. However, DSI still has the pixels in its buffers,
3933 * and is sending the data.
3934 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003935
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303936 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003937
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303938 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003939
Archit Tanejacf398fb2011-03-23 09:59:34 +00003940#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3941 dispc_fake_vsync_irq();
3942#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003943}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003944
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003945int omap_dsi_prepare_update(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003946 u16 *x, u16 *y, u16 *w, u16 *h,
3947 bool enlarge_update_area)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003948{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303949 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003950 u16 dw, dh;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003951
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003952 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003953
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003954 if (*x > dw || *y > dh)
3955 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003956
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003957 if (*x + *w > dw)
3958 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003959
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003960 if (*y + *h > dh)
3961 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003962
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003963 if (*w == 1)
3964 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003965
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003966 if (*w == 0 || *h == 0)
3967 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003968
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303969 dsi_perf_mark_setup(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003970
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003971 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Tomi Valkeinen26a8c252010-06-09 15:31:34 +03003972 dss_setup_partial_planes(dssdev, x, y, w, h,
3973 enlarge_update_area);
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003974 dispc_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003975 }
3976
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003977 return 0;
3978}
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003979EXPORT_SYMBOL(omap_dsi_prepare_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003980
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003981int omap_dsi_update(struct omap_dss_device *dssdev,
3982 int channel,
3983 u16 x, u16 y, u16 w, u16 h,
3984 void (*callback)(int, void *), void *data)
3985{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303986 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303987 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303988
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303989 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003990
Tomi Valkeinena6027712010-05-25 17:01:28 +03003991 /* OMAP DSS cannot send updates of odd widths.
3992 * omap_dsi_prepare_update() makes the widths even, but add a BUG_ON
3993 * here to make sure we catch erroneous updates. Otherwise we'll only
3994 * see rather obscure HW error happening, as DSS halts. */
3995 BUG_ON(x % 2 == 1);
3996
Tomi Valkeinen18946f62010-01-12 14:16:41 +02003997 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303998 dsi->framedone_callback = callback;
3999 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004000
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304001 dsi->update_region.x = x;
4002 dsi->update_region.y = y;
4003 dsi->update_region.w = w;
4004 dsi->update_region.h = h;
4005 dsi->update_region.device = dssdev;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004006
4007 dsi_update_screen_dispc(dssdev, x, y, w, h);
4008 } else {
Archit Tanejae9c31af2010-07-14 14:11:50 +02004009 int r;
4010
4011 r = dsi_update_screen_l4(dssdev, x, y, w, h);
4012 if (r)
4013 return r;
4014
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304015 dsi_perf_show(dsidev, "L4");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004016 callback(0, data);
4017 }
4018
4019 return 0;
4020}
4021EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004022
4023/* Display funcs */
4024
4025static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4026{
4027 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304028 u32 irq;
4029
4030 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4031 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004032
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304033 r = omap_dispc_register_isr(dsi_framedone_irq_callback, (void *) dssdev,
Archit Taneja5a8b5722011-05-12 17:26:29 +05304034 irq);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004035 if (r) {
4036 DSSERR("can't get FRAMEDONE irq\n");
4037 return r;
4038 }
4039
Sumit Semwal64ba4f72010-12-02 11:27:10 +00004040 dispc_set_lcd_display_type(dssdev->manager->id,
4041 OMAP_DSS_LCD_DISPLAY_TFT);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004042
Sumit Semwal64ba4f72010-12-02 11:27:10 +00004043 dispc_set_parallel_interface_mode(dssdev->manager->id,
4044 OMAP_DSS_PARALLELMODE_DSI);
4045 dispc_enable_fifohandcheck(dssdev->manager->id, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004046
Sumit Semwal64ba4f72010-12-02 11:27:10 +00004047 dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004048
4049 {
4050 struct omap_video_timings timings = {
4051 .hsw = 1,
4052 .hfp = 1,
4053 .hbp = 1,
4054 .vsw = 1,
4055 .vfp = 0,
4056 .vbp = 0,
4057 };
4058
Sumit Semwal64ba4f72010-12-02 11:27:10 +00004059 dispc_set_lcd_timings(dssdev->manager->id, &timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004060 }
4061
4062 return 0;
4063}
4064
4065static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4066{
Archit Taneja5a8b5722011-05-12 17:26:29 +05304067 u32 irq;
4068
4069 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4070 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
4071
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304072 omap_dispc_unregister_isr(dsi_framedone_irq_callback, (void *) dssdev,
Archit Taneja5a8b5722011-05-12 17:26:29 +05304073 irq);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004074}
4075
4076static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4077{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304078 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004079 struct dsi_clock_info cinfo;
4080 int r;
4081
Archit Taneja1bb47832011-02-24 14:17:30 +05304082 /* we always use DSS_CLK_SYSCK as input clock */
4083 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004084 cinfo.regn = dssdev->clocks.dsi.regn;
4085 cinfo.regm = dssdev->clocks.dsi.regm;
4086 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4087 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00004088 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004089 if (r) {
4090 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004091 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004092 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004093
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304094 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004095 if (r) {
4096 DSSERR("Failed to set dsi clocks\n");
4097 return r;
4098 }
4099
4100 return 0;
4101}
4102
4103static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4104{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304105 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004106 struct dispc_clock_info dispc_cinfo;
4107 int r;
4108 unsigned long long fck;
4109
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304110 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004111
Archit Tanejae8881662011-04-12 13:52:24 +05304112 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4113 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004114
4115 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4116 if (r) {
4117 DSSERR("Failed to calc dispc clocks\n");
4118 return r;
4119 }
4120
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00004121 r = dispc_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004122 if (r) {
4123 DSSERR("Failed to set dispc clocks\n");
4124 return r;
4125 }
4126
4127 return 0;
4128}
4129
4130static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4131{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304132 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304133 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004134 int r;
4135
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304136 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004137 if (r)
4138 goto err0;
4139
4140 r = dsi_configure_dsi_clocks(dssdev);
4141 if (r)
4142 goto err1;
4143
Archit Tanejae8881662011-04-12 13:52:24 +05304144 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304145 dss_select_dsi_clk_source(dsi_module, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004146 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304147 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004148
4149 DSSDBG("PLL OK\n");
4150
4151 r = dsi_configure_dispc_clocks(dssdev);
4152 if (r)
4153 goto err2;
4154
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004155 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004156 if (r)
4157 goto err2;
4158
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304159 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004160
4161 dsi_proto_timings(dssdev);
4162 dsi_set_lp_clk_divisor(dssdev);
4163
4164 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304165 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004166
4167 r = dsi_proto_config(dssdev);
4168 if (r)
4169 goto err3;
4170
4171 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304172 dsi_vc_enable(dsidev, 0, 1);
4173 dsi_vc_enable(dsidev, 1, 1);
4174 dsi_vc_enable(dsidev, 2, 1);
4175 dsi_vc_enable(dsidev, 3, 1);
4176 dsi_if_enable(dsidev, 1);
4177 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004178
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004179 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004180err3:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304181 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004182err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304183 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304184 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004185err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304186 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004187err0:
4188 return r;
4189}
4190
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004191static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004192 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004193{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304194 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304195 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304196 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304197
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304198 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304199 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004200
Ville Syrjäläd7370102010-04-22 22:50:09 +02004201 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304202 dsi_if_enable(dsidev, 0);
4203 dsi_vc_enable(dsidev, 0, 0);
4204 dsi_vc_enable(dsidev, 1, 0);
4205 dsi_vc_enable(dsidev, 2, 0);
4206 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004207
Archit Taneja89a35e52011-04-12 13:52:23 +05304208 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304209 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304210 dsi_cio_uninit(dsidev);
4211 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004212}
4213
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304214static int dsi_core_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004215{
4216 /* Autoidle */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304217 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004218
4219 /* ENWAKEUP */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304220 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 1, 2, 2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004221
4222 /* SIDLEMODE smart-idle */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304223 REG_FLD_MOD(dsidev, DSI_SYSCONFIG, 2, 4, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304225 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004226
4227 return 0;
4228}
4229
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004230int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004231{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304232 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304233 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004234 int r = 0;
4235
4236 DSSDBG("dsi_display_enable\n");
4237
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304238 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004239
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304240 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004241
4242 r = omap_dss_start_device(dssdev);
4243 if (r) {
4244 DSSERR("failed to start device\n");
4245 goto err0;
4246 }
4247
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004248 enable_clocks(1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304249 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004250
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304251 r = _dsi_reset(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004252 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004253 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004254
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304255 dsi_core_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004256
4257 r = dsi_display_init_dispc(dssdev);
4258 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004259 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004260
4261 r = dsi_display_init_dsi(dssdev);
4262 if (r)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004263 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004264
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304265 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004266
4267 return 0;
4268
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004269err2:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004270 dsi_display_uninit_dispc(dssdev);
4271err1:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004272 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304273 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004274 omap_dss_stop_device(dssdev);
4275err0:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304276 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004277 DSSDBG("dsi_display_enable FAILED\n");
4278 return r;
4279}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004280EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004281
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004282void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004283 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004284{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304285 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304286 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304287
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004288 DSSDBG("dsi_display_disable\n");
4289
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304290 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004291
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304292 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004293
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004294 dsi_sync_vc(dsidev, 0);
4295 dsi_sync_vc(dsidev, 1);
4296 dsi_sync_vc(dsidev, 2);
4297 dsi_sync_vc(dsidev, 3);
4298
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004299 dsi_display_uninit_dispc(dssdev);
4300
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004301 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004302
4303 enable_clocks(0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304304 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004305
4306 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004307
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304308 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004309}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004310EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004311
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004312int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004313{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304314 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4315 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4316
4317 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004318 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004319}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004320EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004321
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004322void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004323 u32 fifo_size, u32 burst_size,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004324 u32 *fifo_low, u32 *fifo_high)
4325{
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004326 *fifo_high = fifo_size - burst_size;
4327 *fifo_low = fifo_size - burst_size * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004328}
4329
4330int dsi_init_display(struct omap_dss_device *dssdev)
4331{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304332 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4333 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja75d72472011-05-16 15:17:08 +05304334 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304335
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004336 DSSDBG("DSI init\n");
4337
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004338 /* XXX these should be figured out dynamically */
4339 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4340 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4341
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304342 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004343 struct regulator *vdds_dsi;
4344
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304345 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004346
4347 if (IS_ERR(vdds_dsi)) {
4348 DSSERR("can't get VDDS_DSI regulator\n");
4349 return PTR_ERR(vdds_dsi);
4350 }
4351
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304352 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004353 }
4354
Archit Taneja75d72472011-05-16 15:17:08 +05304355 if (dsi_get_num_data_lanes_dssdev(dssdev) > dsi->num_data_lanes) {
4356 DSSERR("DSI%d can't support more than %d data lanes\n",
4357 dsi_module + 1, dsi->num_data_lanes);
4358 return -EINVAL;
4359 }
4360
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004361 return 0;
4362}
4363
Archit Taneja5ee3c142011-03-02 12:35:53 +05304364int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4365{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304366 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4367 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304368 int i;
4369
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304370 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4371 if (!dsi->vc[i].dssdev) {
4372 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304373 *channel = i;
4374 return 0;
4375 }
4376 }
4377
4378 DSSERR("cannot get VC for display %s", dssdev->name);
4379 return -ENOSPC;
4380}
4381EXPORT_SYMBOL(omap_dsi_request_vc);
4382
4383int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4384{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304385 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4386 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4387
Archit Taneja5ee3c142011-03-02 12:35:53 +05304388 if (vc_id < 0 || vc_id > 3) {
4389 DSSERR("VC ID out of range\n");
4390 return -EINVAL;
4391 }
4392
4393 if (channel < 0 || channel > 3) {
4394 DSSERR("Virtual Channel out of range\n");
4395 return -EINVAL;
4396 }
4397
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304398 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304399 DSSERR("Virtual Channel not allocated to display %s\n",
4400 dssdev->name);
4401 return -EINVAL;
4402 }
4403
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304404 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304405
4406 return 0;
4407}
4408EXPORT_SYMBOL(omap_dsi_set_vc_id);
4409
4410void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4411{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304412 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4413 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4414
Archit Taneja5ee3c142011-03-02 12:35:53 +05304415 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304416 dsi->vc[channel].dssdev == dssdev) {
4417 dsi->vc[channel].dssdev = NULL;
4418 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304419 }
4420}
4421EXPORT_SYMBOL(omap_dsi_release_vc);
4422
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304423void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004424{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304425 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304426 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304427 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4428 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004429}
4430
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304431void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004432{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304433 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304434 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304435 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4436 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004437}
4438
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304439static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004440{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304441 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4442
4443 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4444 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4445 dsi->regm_dispc_max =
4446 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4447 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4448 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4449 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4450 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004451}
4452
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004453/* DSI1 HW IP initialisation */
4454static int omap_dsi1hw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004455{
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004456 struct omap_display_platform_data *dss_plat_data;
4457 struct omap_dss_board_info *board_info;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004458 u32 rev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304459 int r, i, dsi_module = dsi_get_dsidev_id(dsidev);
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004460 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304461 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004462
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304463 dsi = kzalloc(sizeof(*dsi), GFP_KERNEL);
4464 if (!dsi) {
4465 r = -ENOMEM;
4466 goto err0;
4467 }
4468
4469 dsi->pdev = dsidev;
4470 dsi_pdev_map[dsi_module] = dsidev;
4471 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304472
4473 dss_plat_data = dsidev->dev.platform_data;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004474 board_info = dss_plat_data->board_data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304475 dsi->dsi_mux_pads = board_info->dsi_mux_pads;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03004476
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304477 spin_lock_init(&dsi->irq_lock);
4478 spin_lock_init(&dsi->errors_lock);
4479 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004480
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004481#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304482 spin_lock_init(&dsi->irq_stats_lock);
4483 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004484#endif
4485
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304486 mutex_init(&dsi->lock);
4487 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004488
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304489 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4490 dsi_framedone_timeout_work_callback);
4491
4492#ifdef DSI_CATCH_MISSING_TE
4493 init_timer(&dsi->te_timer);
4494 dsi->te_timer.function = dsi_te_timeout;
4495 dsi->te_timer.data = 0;
4496#endif
4497 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4498 if (!dsi_mem) {
4499 DSSERR("can't get IORESOURCE_MEM DSI\n");
4500 r = -EINVAL;
Archit Taneja49dbf582011-05-16 15:17:07 +05304501 goto err1;
archit tanejaaffe3602011-02-23 08:41:03 +00004502 }
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304503 dsi->base = ioremap(dsi_mem->start, resource_size(dsi_mem));
4504 if (!dsi->base) {
4505 DSSERR("can't ioremap DSI\n");
4506 r = -ENOMEM;
Archit Taneja49dbf582011-05-16 15:17:07 +05304507 goto err1;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304508 }
4509 dsi->irq = platform_get_irq(dsi->pdev, 0);
4510 if (dsi->irq < 0) {
4511 DSSERR("platform_get_irq failed\n");
4512 r = -ENODEV;
Archit Taneja49dbf582011-05-16 15:17:07 +05304513 goto err2;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304514 }
archit tanejaaffe3602011-02-23 08:41:03 +00004515
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304516 r = request_irq(dsi->irq, omap_dsi_irq_handler, IRQF_SHARED,
4517 dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004518 if (r < 0) {
4519 DSSERR("request_irq failed\n");
Archit Taneja49dbf582011-05-16 15:17:07 +05304520 goto err2;
archit tanejaaffe3602011-02-23 08:41:03 +00004521 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004522
Archit Taneja5ee3c142011-03-02 12:35:53 +05304523 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304524 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4525 dsi->vc[i].mode = DSI_VC_MODE_L4;
4526 dsi->vc[i].dssdev = NULL;
4527 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304528 }
4529
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304530 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004531
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004532 enable_clocks(1);
4533
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304534 rev = dsi_read_reg(dsidev, DSI_REVISION);
4535 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004536 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4537
Archit Taneja75d72472011-05-16 15:17:08 +05304538 dsi->num_data_lanes = dsi_get_num_data_lanes(dsidev);
4539
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004540 enable_clocks(0);
4541
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004542 return 0;
archit tanejaaffe3602011-02-23 08:41:03 +00004543err2:
Archit Taneja49dbf582011-05-16 15:17:07 +05304544 iounmap(dsi->base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004545err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304546 kfree(dsi);
4547err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004548 return r;
4549}
4550
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004551static int omap_dsi1hw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004552{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304553 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4554
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004555 WARN_ON(dsi->scp_clk_refcount > 0);
4556
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304557 if (dsi->vdds_dsi_reg != NULL) {
4558 if (dsi->vdds_dsi_enabled) {
4559 regulator_disable(dsi->vdds_dsi_reg);
4560 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004561 }
4562
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304563 regulator_put(dsi->vdds_dsi_reg);
4564 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004565 }
4566
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304567 free_irq(dsi->irq, dsi->pdev);
4568 iounmap(dsi->base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004569
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304570 kfree(dsi);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004571
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004572 return 0;
4573}
4574
4575static struct platform_driver omap_dsi1hw_driver = {
4576 .probe = omap_dsi1hw_probe,
4577 .remove = omap_dsi1hw_remove,
4578 .driver = {
4579 .name = "omapdss_dsi1",
4580 .owner = THIS_MODULE,
4581 },
4582};
4583
4584int dsi_init_platform_driver(void)
4585{
4586 return platform_driver_register(&omap_dsi1hw_driver);
4587}
4588
4589void dsi_uninit_platform_driver(void)
4590{
4591 return platform_driver_unregister(&omap_dsi1hw_driver);
4592}