blob: bca2c3c135306e621a591c7b51e9727d7cc31587 [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03007 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -05008 select ARCH_CLOCKSOURCE_DATA
Dan Williams21266be2015-11-19 18:19:29 -08009 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030010 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070011 select ARCH_HAS_ELF_RANDOMIZE
Daniel Micay0f513102017-07-12 14:36:10 -070012 select ARCH_HAS_FORTIFY_SOURCE
Riku Voipio957e3fa2014-12-12 16:57:44 -080013 select ARCH_HAS_GCOV_PROFILE_ALL
Yisheng Xie14f09912016-10-07 17:01:49 -070014 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020015 select ARCH_HAS_KCOV
Laura Abbott308c09f2014-08-08 14:23:25 -070016 select ARCH_HAS_SG_CHAIN
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010017 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Will Deacon06c69ab2017-10-12 13:20:50 +010018 select ARCH_INLINE_READ_LOCK if !PREEMPT
19 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
20 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
21 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
22 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
23 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
24 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
25 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
26 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
27 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
28 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
29 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
30 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
31 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
32 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
33 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
Sudeep Hollac63c8702014-05-09 10:33:01 +010034 select ARCH_USE_CMPXCHG_LOCKREF
Will Deacon06c69ab2017-10-12 13:20:50 +010035 select ARCH_USE_QUEUED_RWLOCKS
Sami Tolvanen957e6742017-11-02 09:34:42 -070036 select ARCH_SUPPORTS_LTO_CLANG
Peter Zijlstra4badad32014-06-06 19:53:16 +020037 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070038 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000039 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000040 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080041 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000042 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000043 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000044 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010045 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050046 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010047 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050048 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010049 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010050 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000051 select CLONE_BACKWARDS
Shefali Jain6cfa3852017-11-27 15:40:52 +053052 select COMMON_CLK if !ARCH_QCOM
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000053 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000054 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010055 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080056 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070057 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010058 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010059 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000060 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070061 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010062 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010063 select GENERIC_IRQ_PROBE
64 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010065 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010066 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070067 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010068 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000069 select GENERIC_STRNCPY_FROM_USER
70 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010071 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010072 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010073 select HARDIRQS_SW_RESEND
Steve Capper5284e1b2014-10-24 13:22:20 +010074 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010075 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010076 select HAVE_ARCH_BITREVERSE
Kees Cookfaf5b632016-06-23 15:59:42 -070077 select HAVE_ARCH_HARDENED_USERCOPY
Ard Biesheuvel324420b2016-02-16 13:52:35 +010078 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080079 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030080 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000081 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080082 select HAVE_ARCH_MMAP_RND_BITS
83 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000084 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010085 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070086 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
87 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020088 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010089 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010090 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010091 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010092 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070093 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070094 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070095 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010096 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000097 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010098 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000099 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +0100100 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +0900101 select HAVE_FUNCTION_TRACER
102 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +0200103 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 select HAVE_GENERIC_DMA_COHERENT
Neeraj Upadhyaye9a26452018-04-16 15:02:03 +0530105 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +0000106 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100107 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700108 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +0000109 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100110 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +0100111 select HAVE_PERF_REGS
112 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -0400113 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -0700114 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100115 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400116 select HAVE_KPROBES
Sandeepa Prabhufcfd7082016-07-08 12:35:53 -0400117 select HAVE_KRETPROBES if HAVE_KPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100118 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100119 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200120 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100121 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100122 select NO_BOOTMEM
123 select OF
124 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100125 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200126 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000127 select POWER_RESET
128 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100129 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700130 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandb51386b2016-11-03 20:23:13 +0000131 select THREAD_INFO_IN_TASK
Mahendran Ganeshc3e566a2018-05-04 14:57:48 +0800132 select ARCH_SUPPORTS_SPECULATIVE_PAGE_FAULT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100133 help
134 ARM 64-bit (AArch64) Linux support.
135
136config 64BIT
137 def_bool y
138
139config ARCH_PHYS_ADDR_T_64BIT
140 def_bool y
141
142config MMU
143 def_bool y
144
Mark Rutland40982fd2016-08-25 17:23:23 +0100145config DEBUG_RODATA
146 def_bool y
147
Mark Rutland030c4d22016-05-31 15:57:59 +0100148config ARM64_PAGE_SHIFT
149 int
150 default 16 if ARM64_64K_PAGES
151 default 14 if ARM64_16K_PAGES
152 default 12
153
154config ARM64_CONT_SHIFT
155 int
156 default 5 if ARM64_64K_PAGES
157 default 7 if ARM64_16K_PAGES
158 default 4
159
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800160config ARCH_MMAP_RND_BITS_MIN
161 default 14 if ARM64_64K_PAGES
162 default 16 if ARM64_16K_PAGES
163 default 18
164
165# max bits determined by the following formula:
166# VA_BITS - PAGE_SHIFT - 3
167config ARCH_MMAP_RND_BITS_MAX
168 default 19 if ARM64_VA_BITS=36
169 default 24 if ARM64_VA_BITS=39
170 default 27 if ARM64_VA_BITS=42
171 default 30 if ARM64_VA_BITS=47
172 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
173 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
174 default 33 if ARM64_VA_BITS=48
175 default 14 if ARM64_64K_PAGES
176 default 16 if ARM64_16K_PAGES
177 default 18
178
179config ARCH_MMAP_RND_COMPAT_BITS_MIN
180 default 7 if ARM64_64K_PAGES
181 default 9 if ARM64_16K_PAGES
182 default 11
183
184config ARCH_MMAP_RND_COMPAT_BITS_MAX
185 default 16
186
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700187config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100188 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100189
Jeff Vander Stoep1fdca5a2015-08-18 11:15:53 -0700190config ILLEGAL_POINTER_VALUE
191 hex
192 default 0xdead000000000000
193
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100194config STACKTRACE_SUPPORT
195 def_bool y
196
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100197config ILLEGAL_POINTER_VALUE
198 hex
199 default 0xdead000000000000
200
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100201config LOCKDEP_SUPPORT
202 def_bool y
203
204config TRACE_IRQFLAGS_SUPPORT
205 def_bool y
206
Will Deaconc209f792014-03-14 17:47:05 +0000207config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100208 def_bool y
209
Dave P Martin9fb74102015-07-24 16:37:48 +0100210config GENERIC_BUG
211 def_bool y
212 depends on BUG
213
214config GENERIC_BUG_RELATIVE_POINTERS
215 def_bool y
216 depends on GENERIC_BUG
217
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100218config GENERIC_HWEIGHT
219 def_bool y
220
221config GENERIC_CSUM
222 def_bool y
223
224config GENERIC_CALIBRATE_DELAY
225 def_bool y
226
Catalin Marinas19e76402014-02-27 12:09:22 +0000227config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100228 def_bool y
229
Steve Capper29e56942014-10-09 15:29:25 -0700230config HAVE_GENERIC_RCU_GUP
231 def_bool y
232
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100233config ARCH_DMA_ADDR_T_64BIT
234 def_bool y
235
236config NEED_DMA_MAP_STATE
237 def_bool y
238
239config NEED_SG_DMA_LENGTH
240 def_bool y
241
Will Deacon4b3dc962015-05-29 18:28:44 +0100242config SMP
243 def_bool y
244
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100245config SWIOTLB
246 def_bool y
247
248config IOMMU_HELPER
249 def_bool SWIOTLB
250
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100251config KERNEL_MODE_NEON
252 def_bool y
253
Rob Herring92cc15f2014-04-18 17:19:59 -0500254config FIX_EARLYCON_MEM
255 def_bool y
256
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700257config PGTABLE_LEVELS
258 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100259 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700260 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
261 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
262 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100263 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
264 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700265
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100266source "init/Kconfig"
267
268source "kernel/Kconfig.freezer"
269
Olof Johansson6a377492015-07-20 12:09:16 -0700270source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100271
272menu "Bus support"
273
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100274config PCI
275 bool "PCI support"
276 help
277 This feature enables support for PCI bus system. If you say Y
278 here, the kernel will include drivers and infrastructure code
279 to support PCI bus devices.
280
281config PCI_DOMAINS
282 def_bool PCI
283
284config PCI_DOMAINS_GENERIC
285 def_bool PCI
286
287config PCI_SYSCALL
288 def_bool PCI
289
290source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100291
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100292endmenu
293
294menu "Kernel Features"
295
Andre Przywarac0a01b82014-11-14 15:54:12 +0000296menu "ARM errata workarounds via the alternatives framework"
297
298config ARM64_ERRATUM_826319
299 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
300 default y
301 help
302 This option adds an alternative code sequence to work around ARM
303 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
304 AXI master interface and an L2 cache.
305
306 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
307 and is unable to accept a certain write via this interface, it will
308 not progress on read data presented on the read data channel and the
309 system can deadlock.
310
311 The workaround promotes data cache clean instructions to
312 data cache clean-and-invalidate.
313 Please note that this does not necessarily enable the workaround,
314 as it depends on the alternative framework, which will only patch
315 the kernel if an affected CPU is detected.
316
317 If unsure, say Y.
318
319config ARM64_ERRATUM_827319
320 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
321 default y
322 help
323 This option adds an alternative code sequence to work around ARM
324 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
325 master interface and an L2 cache.
326
327 Under certain conditions this erratum can cause a clean line eviction
328 to occur at the same time as another transaction to the same address
329 on the AMBA 5 CHI interface, which can cause data corruption if the
330 interconnect reorders the two transactions.
331
332 The workaround promotes data cache clean instructions to
333 data cache clean-and-invalidate.
334 Please note that this does not necessarily enable the workaround,
335 as it depends on the alternative framework, which will only patch
336 the kernel if an affected CPU is detected.
337
338 If unsure, say Y.
339
340config ARM64_ERRATUM_824069
341 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
342 default y
343 help
344 This option adds an alternative code sequence to work around ARM
345 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
346 to a coherent interconnect.
347
348 If a Cortex-A53 processor is executing a store or prefetch for
349 write instruction at the same time as a processor in another
350 cluster is executing a cache maintenance operation to the same
351 address, then this erratum might cause a clean cache line to be
352 incorrectly marked as dirty.
353
354 The workaround promotes data cache clean instructions to
355 data cache clean-and-invalidate.
356 Please note that this option does not necessarily enable the
357 workaround, as it depends on the alternative framework, which will
358 only patch the kernel if an affected CPU is detected.
359
360 If unsure, say Y.
361
362config ARM64_ERRATUM_819472
363 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
364 default y
365 help
366 This option adds an alternative code sequence to work around ARM
367 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
368 present when it is connected to a coherent interconnect.
369
370 If the processor is executing a load and store exclusive sequence at
371 the same time as a processor in another cluster is executing a cache
372 maintenance operation to the same address, then this erratum might
373 cause data corruption.
374
375 The workaround promotes data cache clean instructions to
376 data cache clean-and-invalidate.
377 Please note that this does not necessarily enable the workaround,
378 as it depends on the alternative framework, which will only patch
379 the kernel if an affected CPU is detected.
380
381 If unsure, say Y.
382
383config ARM64_ERRATUM_832075
384 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
385 default y
386 help
387 This option adds an alternative code sequence to work around ARM
388 erratum 832075 on Cortex-A57 parts up to r1p2.
389
390 Affected Cortex-A57 parts might deadlock when exclusive load/store
391 instructions to Write-Back memory are mixed with Device loads.
392
393 The workaround is to promote device loads to use Load-Acquire
394 semantics.
395 Please note that this does not necessarily enable the workaround,
396 as it depends on the alternative framework, which will only patch
397 the kernel if an affected CPU is detected.
398
399 If unsure, say Y.
400
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000401config ARM64_ERRATUM_834220
402 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
403 depends on KVM
404 default y
405 help
406 This option adds an alternative code sequence to work around ARM
407 erratum 834220 on Cortex-A57 parts up to r1p2.
408
409 Affected Cortex-A57 parts might report a Stage 2 translation
410 fault as the result of a Stage 1 fault for load crossing a
411 page boundary when there is a permission or device memory
412 alignment fault at Stage 1 and a translation fault at Stage 2.
413
414 The workaround is to verify that the Stage 1 translation
415 doesn't generate a fault before handling the Stage 2 fault.
416 Please note that this does not necessarily enable the workaround,
417 as it depends on the alternative framework, which will only patch
418 the kernel if an affected CPU is detected.
419
420 If unsure, say Y.
421
Will Deacon905e8c52015-03-23 19:07:02 +0000422config ARM64_ERRATUM_845719
423 bool "Cortex-A53: 845719: a load might read incorrect data"
424 depends on COMPAT
425 default y
426 help
427 This option adds an alternative code sequence to work around ARM
428 erratum 845719 on Cortex-A53 parts up to r0p4.
429
430 When running a compat (AArch32) userspace on an affected Cortex-A53
431 part, a load at EL0 from a virtual address that matches the bottom 32
432 bits of the virtual address used by a recent load at (AArch64) EL1
433 might return incorrect data.
434
435 The workaround is to write the contextidr_el1 register on exception
436 return to a 32-bit task.
437 Please note that this does not necessarily enable the workaround,
438 as it depends on the alternative framework, which will only patch
439 the kernel if an affected CPU is detected.
440
441 If unsure, say Y.
442
Will Deacondf057cc2015-03-17 12:15:02 +0000443config ARM64_ERRATUM_843419
444 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Sami Tolvanen84ab0892018-01-29 11:19:19 -0800445 default y if !LTO_CLANG
Will Deacon6ffe9922016-08-22 11:58:36 +0100446 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000447 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100448 This option links the kernel with '--fix-cortex-a53-843419' and
449 builds modules using the large memory model in order to avoid the use
450 of the ADRP instruction, which can cause a subsequent memory access
451 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000452
453 If unsure, say Y.
454
Suzuki K. Poulose55967af2018-01-16 10:23:23 +0000455config ARM64_ERRATUM_1024718
456 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
457 default y
458 help
459 This option adds work around for Arm Cortex-A55 Erratum 1024718.
460
461 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
462 update of the hardware dirty bit when the DBM/AP bits are updated
463 without a break-before-make. The work around is to disable the usage
464 of hardware DBM locally on the affected cores. CPUs not affected by
465 erratum will continue to use the feature.
466
467 If unsure, say Y.
468
Robert Richter94100972015-09-21 22:58:38 +0200469config CAVIUM_ERRATUM_22375
470 bool "Cavium erratum 22375, 24313"
471 default y
472 help
473 Enable workaround for erratum 22375, 24313.
474
475 This implements two gicv3-its errata workarounds for ThunderX. Both
476 with small impact affecting only ITS table allocation.
477
478 erratum 22375: only alloc 8MB table size
479 erratum 24313: ignore memory access type
480
481 The fixes are in ITS initialization and basically ignore memory access
482 type and table size provided by the TYPER and BASER registers.
483
484 If unsure, say Y.
485
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200486config CAVIUM_ERRATUM_23144
487 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
488 depends on NUMA
489 default y
490 help
491 ITS SYNC command hang for cross node io and collections/cpu mapping.
492
493 If unsure, say Y.
494
Robert Richter6d4e11c2015-09-21 22:58:35 +0200495config CAVIUM_ERRATUM_23154
496 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
497 default y
498 help
499 The gicv3 of ThunderX requires a modified version for
500 reading the IAR status to ensure data synchronization
501 (access to icc_iar1_el1 is not sync'ed before and after).
502
503 If unsure, say Y.
504
Andrew Pinski104a0c02016-02-24 17:44:57 -0800505config CAVIUM_ERRATUM_27456
506 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
507 default y
508 help
509 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
510 instructions may cause the icache to become corrupted if it
511 contains data for a non-current ASID. The fix is to
512 invalidate the icache when changing the mm context.
513
514 If unsure, say Y.
515
Shanker Donthineni095635b2017-03-07 08:20:38 -0600516config QCOM_QDF2400_ERRATUM_0065
517 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
518 default y
519 help
520 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
521 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
522 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
523
524 If unsure, say Y.
525
Andre Przywarac0a01b82014-11-14 15:54:12 +0000526endmenu
527
528
Jungseok Leee41ceed2014-05-12 10:40:38 +0100529choice
530 prompt "Page size"
531 default ARM64_4K_PAGES
532 help
533 Page size (translation granule) configuration.
534
535config ARM64_4K_PAGES
536 bool "4KB"
537 help
538 This feature enables 4KB pages support.
539
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100540config ARM64_16K_PAGES
541 bool "16KB"
542 help
543 The system will use 16KB pages support. AArch32 emulation
544 requires applications compiled with 16K (or a multiple of 16K)
545 aligned segments.
546
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100547config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100548 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100549 help
550 This feature enables 64KB pages support (4KB by default)
551 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100552 look-up. AArch32 emulation requires applications compiled
553 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100554
Jungseok Leee41ceed2014-05-12 10:40:38 +0100555endchoice
556
Kaushal Kumar9d5f2b32016-06-22 11:08:53 +0530557config ARCH_MSM8953_SOC_SETTINGS
558 bool "Enable MSM8953 SOC settings"
559 depends on ARCH_MSM8953
560 help
561 Enable MSM8953 SOC related settings, these generic MSM8953
562 related settings are required for some of CPUSS sub-system
563 functionality.
564
565 If you are not sure what to do, select 'N' here.
566
Jungseok Leee41ceed2014-05-12 10:40:38 +0100567choice
568 prompt "Virtual address space size"
569 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100570 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100571 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
572 help
573 Allows choosing one of multiple possible virtual address
574 space sizes. The level of translation table is determined by
575 a combination of page size and virtual address space size.
576
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100577config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100578 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100579 depends on ARM64_16K_PAGES
580
Jungseok Leee41ceed2014-05-12 10:40:38 +0100581config ARM64_VA_BITS_39
582 bool "39-bit"
583 depends on ARM64_4K_PAGES
584
585config ARM64_VA_BITS_42
586 bool "42-bit"
587 depends on ARM64_64K_PAGES
588
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100589config ARM64_VA_BITS_47
590 bool "47-bit"
591 depends on ARM64_16K_PAGES
592
Jungseok Leec79b9542014-05-12 18:40:51 +0900593config ARM64_VA_BITS_48
594 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900595
Jungseok Leee41ceed2014-05-12 10:40:38 +0100596endchoice
597
598config ARM64_VA_BITS
599 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100600 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100601 default 39 if ARM64_VA_BITS_39
602 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100603 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900604 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100605
Will Deacona8720132013-10-11 14:52:19 +0100606config CPU_BIG_ENDIAN
607 bool "Build big-endian kernel"
608 help
609 Say Y if you plan on running a kernel in big-endian mode.
610
Mark Brownf6e763b2014-03-04 07:51:17 +0000611config SCHED_MC
612 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000613 help
614 Multi-core scheduler support improves the CPU scheduler's decision
615 making when dealing with multi-core CPU chips at a cost of slightly
616 increased overhead in some places. If unsure say N here.
617
618config SCHED_SMT
619 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000620 help
621 Improves the CPU scheduler's decision making when dealing with
622 MultiThreading at a cost of slightly increased overhead in some
623 places. If unsure say N here.
624
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100625config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000626 int "Maximum number of CPUs (2-4096)"
627 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100628 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100629 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100630
Mark Rutland9327e2c2013-10-24 20:30:18 +0100631config HOTPLUG_CPU
632 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800633 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100634 help
635 Say Y here to experiment with turning CPUs off and on. CPUs
636 can be controlled through /sys/devices/system/cpu.
637
Kyle Yan54b1cef2017-01-09 14:19:25 -0800638# The GPIO number here must be sorted by descending number. In case of
639# a multiplatform kernel, we just want the highest value required by the
640# selected platforms.
641config ARCH_NR_GPIO
642 int
Channagoud Kadabid3dbde22017-08-15 16:51:59 -0700643 default 1280 if ARCH_QCOM
Kyle Yan54b1cef2017-01-09 14:19:25 -0800644 default 256
645 help
646 Maximum number of GPIOs in the system.
647
648 If unsure, leave the default value.
649
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700650# Common NUMA Features
651config NUMA
652 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800653 select ACPI_NUMA if ACPI
654 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700655 help
656 Enable NUMA (Non Uniform Memory Access) support.
657
658 The kernel will try to allocate memory used by a CPU on the
659 local memory of the CPU and add some more
660 NUMA awareness to the kernel.
661
662config NODES_SHIFT
663 int "Maximum NUMA Nodes (as a power of 2)"
664 range 1 10
665 default "2"
666 depends on NEED_MULTIPLE_NODES
667 help
668 Specify the maximum number of NUMA Nodes available on the target
669 system. Increases memory reserved to accommodate various tables.
670
671config USE_PERCPU_NUMA_NODE_ID
672 def_bool y
673 depends on NUMA
674
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800675config HAVE_SETUP_PER_CPU_AREA
676 def_bool y
677 depends on NUMA
678
679config NEED_PER_CPU_EMBED_FIRST_CHUNK
680 def_bool y
681 depends on NUMA
682
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100683source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800684source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100685
Laura Abbott83863f22016-02-05 16:24:47 -0800686config ARCH_SUPPORTS_DEBUG_PAGEALLOC
687 def_bool y
688
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100689config ARCH_HAS_HOLES_MEMORYMODEL
690 def_bool y if SPARSEMEM
691
692config ARCH_SPARSEMEM_ENABLE
693 def_bool y
694 select SPARSEMEM_VMEMMAP_ENABLE
695
696config ARCH_SPARSEMEM_DEFAULT
697 def_bool ARCH_SPARSEMEM_ENABLE
698
699config ARCH_SELECT_MEMORY_MODEL
700 def_bool ARCH_SPARSEMEM_ENABLE
701
702config HAVE_ARCH_PFN_VALID
703 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
704
705config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100706 def_bool y
707 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100708
Steve Capper084bd292013-04-10 13:48:00 +0100709config SYS_SUPPORTS_HUGETLBFS
710 def_bool y
711
Steve Capper084bd292013-04-10 13:48:00 +0100712config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100713 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100714
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100715config ARCH_HAS_CACHE_LINE_SIZE
716 def_bool y
717
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100718source "mm/Kconfig"
719
Patrick Daly50d8bce2016-12-13 20:17:41 -0800720config ARM64_DMA_USE_IOMMU
721 bool "ARM64 DMA iommu integration"
722 select ARM_HAS_SG_CHAIN
723 select NEED_SG_DMA_LENGTH
724 help
725 Enable using iommu through the standard dma apis.
726 dma_alloc_coherent() will allocate scatter-gather memory
727 which is made virtually contiguous via iommu.
728 Enable if system contains IOMMU hardware.
729
730if ARM64_DMA_USE_IOMMU
731
732config ARM64_DMA_IOMMU_ALIGNMENT
733 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
734 range 4 9
Shiraz Hashim4f404632017-04-10 08:34:46 +0530735 default 9
Patrick Daly50d8bce2016-12-13 20:17:41 -0800736 help
737 DMA mapping framework by default aligns all buffers to the smallest
738 PAGE_SIZE order which is greater than or equal to the requested buffer
739 size. This works well for buffers up to a few hundreds kilobytes, but
740 for larger buffers it just a waste of address space. Drivers which has
741 relatively small addressing window (like 64Mib) might run out of
742 virtual space with just a few allocations.
743
744 With this parameter you can specify the maximum PAGE_SIZE order for
745 DMA IOMMU buffers. Larger buffers will be aligned only to this
746 specified order. The order is expressed as a power of two multiplied
747 by the PAGE_SIZE.
748
749endif
750
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000751config SECCOMP
752 bool "Enable seccomp to safely compute untrusted bytecode"
753 ---help---
754 This kernel feature is useful for number crunching applications
755 that may need to compute untrusted bytecode during their
756 execution. By using pipes or other transports made available to
757 the process as file descriptors supporting the read/write
758 syscalls, it's possible to isolate those applications in
759 their own address space using seccomp. Once seccomp is
760 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
761 and the task is only allowed to execute a few safe syscalls
762 defined by each seccomp mode.
763
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000764config PARAVIRT
765 bool "Enable paravirtualization code"
766 help
767 This changes the kernel so it can modify itself when it is run
768 under a hypervisor, potentially improving performance significantly
769 over full virtualization.
770
771config PARAVIRT_TIME_ACCOUNTING
772 bool "Paravirtual steal time accounting"
773 select PARAVIRT
774 default n
775 help
776 Select this option to enable fine granularity task steal time
777 accounting. Time spent executing other tasks in parallel with
778 the current vCPU is discounted from the vCPU power. To account for
779 that, there can be a small performance impact.
780
781 If in doubt, say N here.
782
Geoff Levandd28f6df2016-06-23 17:54:48 +0000783config KEXEC
784 depends on PM_SLEEP_SMP
785 select KEXEC_CORE
786 bool "kexec system call"
787 ---help---
788 kexec is a system call that implements the ability to shutdown your
789 current kernel, and to start another kernel. It is like a reboot
790 but it is independent of the system firmware. And like a reboot
791 you can start any kernel with it, not just Linux.
792
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000793config XEN_DOM0
794 def_bool y
795 depends on XEN
796
797config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700798 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000799 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000800 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000801 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000802 help
803 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
804
Carl van Schaikfc8ada62018-05-28 19:13:56 +1000805config OKL4_GUEST
806 bool "OKL4 Hypervisor guest support"
807 depends on ARM64 && OF
808 default n
809 help
810 Say Y if you want to run Linux as a guest of the OKL4 hypervisor
811
Steve Capperd03bb142013-04-25 15:19:21 +0100812config FORCE_MAX_ZONEORDER
813 int
814 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100815 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100816 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100817 help
818 The kernel memory allocator divides physically contiguous memory
819 blocks into "zones", where each zone is a power of two number of
820 pages. This option selects the largest power of two that the kernel
821 keeps in the memory allocator. If you need to allocate very large
822 blocks of physically contiguous memory, then you may need to
823 increase this value.
824
825 This config option is actually maximum order plus one. For example,
826 a value of 11 means that the largest free memory block is 2^10 pages.
827
828 We make sure that we can allocate upto a HugePage size for each configuration.
829 Hence we have :
830 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
831
832 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
833 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100834
Will Deacon3e85c602017-11-14 14:41:01 +0000835config UNMAP_KERNEL_AT_EL0
Will Deacon5beb2e02017-11-14 16:19:39 +0000836 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
Will Deacon3e85c602017-11-14 14:41:01 +0000837 default y
838 help
Will Deacon5beb2e02017-11-14 16:19:39 +0000839 Speculation attacks against some high-performance processors can
840 be used to bypass MMU permission checks and leak kernel data to
841 userspace. This can be defended against by unmapping the kernel
842 when running in userspace, mapping it back in on exception entry
843 via a trampoline page in the vector table.
Will Deacon3e85c602017-11-14 14:41:01 +0000844
845 If unsure, say Y.
846
Will Deacon0f5bfbd2018-01-03 11:17:58 +0000847config HARDEN_BRANCH_PREDICTOR
848 bool "Harden the branch predictor against aliasing attacks" if EXPERT
849 help
850 Speculation attacks against some high-performance processors rely on
851 being able to manipulate the branch predictor for a victim context by
852 executing aliasing branches in the attacker context. Such attacks
853 can be partially mitigated against by clearing internal branch
854 predictor state and limiting the prediction logic in some situations.
855
856 This config option will take CPU-specific actions to harden the
857 branch predictor against aliasing attacks and may rely on specific
858 instruction sequences or control bits being set by the system
859 firmware.
860
861 If unsure, say Y.
862
Blagovest Kolenichevb6ccdd82018-05-11 03:09:38 -0700863config PSCI_BP_HARDENING
864 depends on HARDEN_BRANCH_PREDICTOR
865 bool "Use PSCI get version to enable branch predictor hardening"
866 help
867 If the mitigation for branch prediction is supported using psci
868 get version by the firmware then enable this option. Some older
869 versions of firmwares may not be using new SMCCC convention in
870 such cases use psci get version method to enable hardening for
871 branch prediction attacks.
872
873 If unsure, say N.
874
Marc Zyngiere7037bd2018-07-20 10:56:24 +0100875config ARM64_SSBD
876 bool "Speculative Store Bypass Disable" if EXPERT
877 default y
878 help
879 This enables mitigation of the bypassing of previous stores
880 by speculative loads.
881
882 If unsure, say Y.
883
Will Deacon1b907f42014-11-20 16:51:10 +0000884menuconfig ARMV8_DEPRECATED
885 bool "Emulate deprecated/obsolete ARMv8 instructions"
886 depends on COMPAT
887 help
888 Legacy software support may require certain instructions
889 that have been deprecated or obsoleted in the architecture.
890
891 Enable this config to enable selective emulation of these
892 features.
893
894 If unsure, say Y
895
896if ARMV8_DEPRECATED
897
898config SWP_EMULATION
899 bool "Emulate SWP/SWPB instructions"
900 help
901 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
902 they are always undefined. Say Y here to enable software
903 emulation of these instructions for userspace using LDXR/STXR.
904
905 In some older versions of glibc [<=2.8] SWP is used during futex
906 trylock() operations with the assumption that the code will not
907 be preempted. This invalid assumption may be more likely to fail
908 with SWP emulation enabled, leading to deadlock of the user
909 application.
910
911 NOTE: when accessing uncached shared regions, LDXR/STXR rely
912 on an external transaction monitoring block called a global
913 monitor to maintain update atomicity. If your system does not
914 implement a global monitor, this option can cause programs that
915 perform SWP operations to uncached memory to deadlock.
916
917 If unsure, say Y
918
919config CP15_BARRIER_EMULATION
920 bool "Emulate CP15 Barrier instructions"
921 help
922 The CP15 barrier instructions - CP15ISB, CP15DSB, and
923 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
924 strongly recommended to use the ISB, DSB, and DMB
925 instructions instead.
926
927 Say Y here to enable software emulation of these
928 instructions for AArch32 userspace code. When this option is
929 enabled, CP15 barrier usage is traced which can help
930 identify software that needs updating.
931
932 If unsure, say Y
933
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000934config SETEND_EMULATION
935 bool "Emulate SETEND instruction"
936 help
937 The SETEND instruction alters the data-endianness of the
938 AArch32 EL0, and is deprecated in ARMv8.
939
940 Say Y here to enable software emulation of the instruction
941 for AArch32 userspace code.
942
943 Note: All the cpus on the system must have mixed endian support at EL0
944 for this feature to be enabled. If a new CPU - which doesn't support mixed
945 endian - is hotplugged in after this feature has been enabled, there could
946 be unexpected results in the applications.
947
948 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000949endif
950
Catalin Marinas048871b2016-07-01 18:25:31 +0100951config ARM64_SW_TTBR0_PAN
Catalin Marinas7285f412016-07-01 18:25:31 +0100952 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
Catalin Marinas048871b2016-07-01 18:25:31 +0100953 help
954 Enabling this option prevents the kernel from accessing
955 user-space memory directly by pointing TTBR0_EL1 to a reserved
956 zeroed area and reserved ASID. The user access routines
957 restore the valid TTBR0_EL1 temporarily.
958
Will Deacon0e4a0702015-07-27 15:54:13 +0100959menu "ARMv8.1 architectural features"
960
961config ARM64_HW_AFDBM
962 bool "Support for hardware updates of the Access and Dirty page flags"
963 default y
964 help
965 The ARMv8.1 architecture extensions introduce support for
966 hardware updates of the access and dirty information in page
967 table entries. When enabled in TCR_EL1 (HA and HD bits) on
968 capable processors, accesses to pages with PTE_AF cleared will
969 set this bit instead of raising an access flag fault.
970 Similarly, writes to read-only pages with the DBM bit set will
971 clear the read-only bit (AP[2]) instead of raising a
972 permission fault.
973
974 Kernels built with this configuration option enabled continue
975 to work on pre-ARMv8.1 hardware and the performance impact is
976 minimal. If unsure, say Y.
977
978config ARM64_PAN
979 bool "Enable support for Privileged Access Never (PAN)"
980 default y
981 help
982 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
983 prevents the kernel or hypervisor from accessing user-space (EL0)
984 memory directly.
985
986 Choosing this option will cause any unprotected (not using
987 copy_to_user et al) memory access to fail with a permission fault.
988
989 The feature is detected at runtime, and will remain as a 'nop'
990 instruction if the cpu does not implement the feature.
991
992config ARM64_LSE_ATOMICS
993 bool "Atomic instructions"
994 help
995 As part of the Large System Extensions, ARMv8.1 introduces new
996 atomic instructions that are designed specifically to scale in
997 very large systems.
998
999 Say Y here to make use of these instructions for the in-kernel
1000 atomic routines. This incurs a small overhead on CPUs that do
1001 not support these instructions and requires the kernel to be
1002 built with binutils >= 2.25.
1003
Marc Zyngier1f364c82014-02-19 09:33:14 +00001004config ARM64_VHE
1005 bool "Enable support for Virtualization Host Extensions (VHE)"
1006 default y
1007 help
1008 Virtualization Host Extensions (VHE) allow the kernel to run
1009 directly at EL2 (instead of EL1) on processors that support
1010 it. This leads to better performance for KVM, as they reduce
1011 the cost of the world switch.
1012
1013 Selecting this option allows the VHE feature to be detected
1014 at runtime, and does not affect processors that do not
1015 implement this feature.
1016
Will Deacon0e4a0702015-07-27 15:54:13 +01001017endmenu
1018
Will Deaconf9933182016-02-26 16:30:14 +00001019menu "ARMv8.2 architectural features"
1020
James Morse57f49592016-02-05 14:58:48 +00001021config ARM64_UAO
1022 bool "Enable support for User Access Override (UAO)"
1023 default y
1024 help
1025 User Access Override (UAO; part of the ARMv8.2 Extensions)
1026 causes the 'unprivileged' variant of the load/store instructions to
1027 be overriden to be privileged.
1028
1029 This option changes get_user() and friends to use the 'unprivileged'
1030 variant of the load/store instructions. This ensures that user-space
1031 really did have access to the supplied memory. When addr_limit is
1032 set to kernel memory the UAO bit will be set, allowing privileged
1033 access to kernel memory.
1034
1035 Choosing this option will cause copy_to_user() et al to use user-space
1036 memory permissions.
1037
1038 The feature is detected at runtime, the kernel will use the
1039 regular load/store instructions if the cpu does not implement the
1040 feature.
1041
Will Deaconf9933182016-02-26 16:30:14 +00001042endmenu
1043
Ard Biesheuvelfd045f62015-11-24 12:37:35 +01001044config ARM64_MODULE_CMODEL_LARGE
1045 bool
1046
1047config ARM64_MODULE_PLTS
1048 bool
1049 select ARM64_MODULE_CMODEL_LARGE
1050 select HAVE_MOD_ARCH_SPECIFIC
1051
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +01001052config RELOCATABLE
1053 bool
1054 help
1055 This builds the kernel as a Position Independent Executable (PIE),
1056 which retains all relocation metadata required to relocate the
1057 kernel binary at runtime to a different virtual address than the
1058 address it was linked at.
1059 Since AArch64 uses the RELA relocation format, this requires a
1060 relocation pass at runtime even if the kernel is loaded at the
1061 same address it was linked at.
1062
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001063config RANDOMIZE_BASE
1064 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -07001065 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001066 select RELOCATABLE
1067 help
1068 Randomizes the virtual address at which the kernel image is
1069 loaded, as a security feature that deters exploit attempts
1070 relying on knowledge of the location of kernel internals.
1071
1072 It is the bootloader's job to provide entropy, by passing a
1073 random u64 value in /chosen/kaslr-seed at kernel entry.
1074
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +01001075 When booting via the UEFI stub, it will invoke the firmware's
1076 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1077 to the kernel proper. In addition, it will randomise the physical
1078 location of the kernel Image as well.
1079
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001080 If unsure, say N.
1081
1082config RANDOMIZE_MODULE_REGION_FULL
1083 bool "Randomize the module region independently from the core kernel"
Sami Tolvanen2bea1d02017-11-10 14:00:24 -08001084 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE && !LTO_CLANG
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +01001085 default y
1086 help
1087 Randomizes the location of the module region without considering the
1088 location of the core kernel. This way, it is impossible for modules
1089 to leak information about the location of core kernel data structures
1090 but it does imply that function calls between modules and the core
1091 kernel will need to be resolved via veneers in the module PLT.
1092
1093 When this option is not set, the module region will be randomized over
1094 a limited range that contains the [_stext, _etext] interval of the
1095 core kernel, so branch relocations are always in range.
1096
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001097endmenu
1098
1099menu "Boot options"
1100
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +00001101config ARM64_ACPI_PARKING_PROTOCOL
1102 bool "Enable support for the ARM64 ACPI parking protocol"
1103 depends on ACPI
1104 help
1105 Enable support for the ARM64 ACPI parking protocol. If disabled
1106 the kernel will not allow booting through the ARM64 ACPI parking
1107 protocol even if the corresponding data is present in the ACPI
1108 MADT table.
1109
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001110config CMDLINE
1111 string "Default kernel command string"
1112 default ""
1113 help
1114 Provide a set of default command-line options at build time by
1115 entering them here. As a minimum, you should specify the the
1116 root device (e.g. root=/dev/nfs).
1117
Colin Cross74157da2014-04-02 18:02:15 -07001118choice
1119 prompt "Kernel command line type" if CMDLINE != ""
1120 default CMDLINE_FROM_BOOTLOADER
1121
1122config CMDLINE_FROM_BOOTLOADER
1123 bool "Use bootloader kernel arguments if available"
1124 help
1125 Uses the command-line options passed by the boot loader. If
1126 the boot loader doesn't provide any, the default kernel command
1127 string provided in CMDLINE will be used.
1128
1129config CMDLINE_EXTEND
1130 bool "Extend bootloader kernel arguments"
1131 help
1132 The command-line arguments provided by the boot loader will be
1133 appended to the default kernel command string.
1134
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001135config CMDLINE_FORCE
1136 bool "Always use the default kernel command string"
1137 help
1138 Always use the default kernel command string, even if the boot
1139 loader passes other arguments to the kernel.
1140 This is useful if you cannot or don't want to change the
1141 command-line options your boot loader passes to the kernel.
Colin Cross74157da2014-04-02 18:02:15 -07001142endchoice
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001143
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001144config EFI_STUB
1145 bool
1146
Mark Salterf84d0272014-04-15 21:59:30 -04001147config EFI
1148 bool "UEFI runtime support"
1149 depends on OF && !CPU_BIG_ENDIAN
1150 select LIBFDT
1151 select UCS2_STRING
1152 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001153 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001154 select EFI_STUB
1155 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001156 default y
1157 help
1158 This option provides support for runtime services provided
1159 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001160 clock, and platform reset). A UEFI stub is also provided to
1161 allow the kernel to be booted as an EFI application. This
1162 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001163
Yi Lid1ae8c02014-10-04 23:46:43 +08001164config DMI
1165 bool "Enable support for SMBIOS (DMI) tables"
1166 depends on EFI
1167 default y
1168 help
1169 This enables SMBIOS/DMI feature for systems.
1170
1171 This option is only useful on systems that have UEFI firmware.
1172 However, even with this option, the resultant kernel should
1173 continue to boot on existing non-UEFI platforms.
1174
Alex Raye2d9f0a2014-03-17 13:44:01 -07001175config BUILD_ARM64_APPENDED_DTB_IMAGE
1176 bool "Build a concatenated Image.gz/dtb by default"
1177 depends on OF
1178 help
1179 Enabling this option will cause a concatenated Image.gz and list of
1180 DTBs to be built by default (instead of a standalone Image.gz.)
1181 The image will built in arch/arm64/boot/Image.gz-dtb
1182
Dmitry Shmidt4bdcc932017-03-28 13:30:18 -07001183choice
1184 prompt "Appended DTB Kernel Image name"
1185 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1186 help
1187 Enabling this option will cause a specific kernel image Image or
1188 Image.gz to be used for final image creation.
1189 The image will built in arch/arm64/boot/IMAGE-NAME-dtb
1190
1191 config IMG_GZ_DTB
1192 bool "Image.gz-dtb"
1193 config IMG_DTB
1194 bool "Image-dtb"
1195endchoice
1196
1197config BUILD_ARM64_APPENDED_KERNEL_IMAGE_NAME
1198 string
1199 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1200 default "Image.gz-dtb" if IMG_GZ_DTB
1201 default "Image-dtb" if IMG_DTB
1202
Alex Raye2d9f0a2014-03-17 13:44:01 -07001203config BUILD_ARM64_APPENDED_DTB_IMAGE_NAMES
1204 string "Default dtb names"
1205 depends on BUILD_ARM64_APPENDED_DTB_IMAGE
1206 help
1207 Space separated list of names of dtbs to append when
1208 building a concatenated Image.gz-dtb.
1209
Atanas Filipovf1d581c2018-04-16 16:14:22 +05301210choice
1211 prompt "Kernel compression method"
1212 default BUILD_ARM64_KERNEL_COMPRESSION_GZIP
1213 help
1214 Allows choice between gzip compressed or uncompressed
1215 kernel image
1216
1217config BUILD_ARM64_KERNEL_COMPRESSION_GZIP
1218 bool "Build compressed kernel image"
1219 help
1220 Build a kernel image using gzip
1221 compression with concatenated dtb.
1222 gzip is based on the DEFLATE
1223 algorithm.
1224
1225config BUILD_ARM64_UNCOMPRESSED_KERNEL
1226 bool "Build uncompressed kernel image"
1227 help
1228 Build a kernel image without
1229 compression and with
1230 concatenated dtb.
1231endchoice
1232
Puja Gupta22625ce2017-03-17 13:27:09 -07001233config BUILD_ARM64_DT_OVERLAY
1234 bool "enable DT overlay compilation support"
1235 depends on OF
1236 help
1237 This option enables support for DT overlay compilation.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001238endmenu
1239
1240menu "Userspace binary formats"
1241
1242source "fs/Kconfig.binfmt"
1243
1244config COMPAT
1245 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001246 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wange631a1a2017-01-26 11:19:55 +08001247 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001248 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001249 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001250 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001251 help
1252 This option enables support for a 32-bit EL0 running under a 64-bit
1253 kernel at EL1. AArch32-specific components such as system calls,
1254 the user helper functions, VFP support and the ptrace interface are
1255 handled appropriately by the kernel.
1256
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001257 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1258 that you will only be able to execute AArch32 binaries that were compiled
1259 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001260
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001261 If you want to execute 32-bit userspace applications, say Y.
1262
1263config SYSVIPC_COMPAT
1264 def_bool y
1265 depends on COMPAT && SYSVIPC
1266
Eric Biggerscc2852a2017-03-08 16:27:04 -08001267config KEYS_COMPAT
1268 def_bool y
1269 depends on COMPAT && KEYS
1270
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001271endmenu
1272
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001273menu "Power management options"
1274
1275source "kernel/power/Kconfig"
1276
James Morse82869ac2016-04-27 17:47:12 +01001277config ARCH_HIBERNATION_POSSIBLE
1278 def_bool y
1279 depends on CPU_PM
1280
1281config ARCH_HIBERNATION_HEADER
1282 def_bool y
1283 depends on HIBERNATION
1284
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001285config ARCH_SUSPEND_POSSIBLE
1286 def_bool y
1287
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001288endmenu
1289
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001290menu "CPU Power Management"
1291
1292source "drivers/cpuidle/Kconfig"
1293
Rob Herring52e7e812014-02-24 11:27:57 +09001294source "drivers/cpufreq/Kconfig"
1295
1296endmenu
1297
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001298source "net/Kconfig"
1299
1300source "drivers/Kconfig"
1301
Mark Salterf84d0272014-04-15 21:59:30 -04001302source "drivers/firmware/Kconfig"
1303
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001304source "drivers/acpi/Kconfig"
1305
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001306source "fs/Kconfig"
1307
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001308source "arch/arm64/kvm/Kconfig"
1309
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001310source "arch/arm64/Kconfig.debug"
1311
1312source "security/Kconfig"
1313
1314source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001315if CRYPTO
1316source "arch/arm64/crypto/Kconfig"
1317endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001318
1319source "lib/Kconfig"