blob: b050a77851677f748f20775ee28b4818da197aae [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnes23b2f8b2011-06-28 13:04:16 -070027#include <linux/cpufreq.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080047static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020048static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010049static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080050
51typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040052 /* given values */
53 int n;
54 int m1, m2;
55 int p1, p2;
56 /* derived values */
57 int dot;
58 int vco;
59 int m;
60 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_clock_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080065} intel_range_t;
66
67typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040068 int dot_limit;
69 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080070} intel_p2_t;
71
72#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080073typedef struct intel_limit intel_limit_t;
74struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040075 intel_range_t dot, vco, n, m, m1, m2, p, p1;
76 intel_p2_t p2;
77 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080078 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080079};
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnes2377b742010-07-07 14:06:43 -070081/* FDI */
82#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
83
Ma Lingd4906092009-03-18 20:13:27 +080084static bool
85intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080086 int target, int refclk, intel_clock_t *match_clock,
87 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080088static bool
89intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080090 int target, int refclk, intel_clock_t *match_clock,
91 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080092
Keith Packarda4fc5ed2009-04-07 16:16:42 -070093static bool
94intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080095 int target, int refclk, intel_clock_t *match_clock,
96 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080097static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050098intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080099 int target, int refclk, intel_clock_t *match_clock,
100 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700101
Chris Wilson021357a2010-09-07 20:54:59 +0100102static inline u32 /* units of 100MHz */
103intel_fdi_link_freq(struct drm_device *dev)
104{
Chris Wilson8b99e682010-10-13 09:59:17 +0100105 if (IS_GEN5(dev)) {
106 struct drm_i915_private *dev_priv = dev->dev_private;
107 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
108 } else
109 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100110}
111
Keith Packarde4b36692009-06-05 19:22:17 -0700112static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 .dot = { .min = 25000, .max = 350000 },
114 .vco = { .min = 930000, .max = 1400000 },
115 .n = { .min = 3, .max = 16 },
116 .m = { .min = 96, .max = 140 },
117 .m1 = { .min = 18, .max = 26 },
118 .m2 = { .min = 6, .max = 16 },
119 .p = { .min = 4, .max = 128 },
120 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700121 .p2 = { .dot_limit = 165000,
122 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800123 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700124};
125
126static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 25000, .max = 350000 },
128 .vco = { .min = 930000, .max = 1400000 },
129 .n = { .min = 3, .max = 16 },
130 .m = { .min = 96, .max = 140 },
131 .m1 = { .min = 18, .max = 26 },
132 .m2 = { .min = 6, .max = 16 },
133 .p = { .min = 4, .max = 128 },
134 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 165000,
136 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800137 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700138};
Eric Anholt273e27c2011-03-30 13:01:10 -0700139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 20000, .max = 400000 },
142 .vco = { .min = 1400000, .max = 2800000 },
143 .n = { .min = 1, .max = 6 },
144 .m = { .min = 70, .max = 120 },
145 .m1 = { .min = 10, .max = 22 },
146 .m2 = { .min = 5, .max = 9 },
147 .p = { .min = 5, .max = 80 },
148 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 200000,
150 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
153
154static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 20000, .max = 400000 },
156 .vco = { .min = 1400000, .max = 2800000 },
157 .n = { .min = 1, .max = 6 },
158 .m = { .min = 70, .max = 120 },
159 .m1 = { .min = 10, .max = 22 },
160 .m2 = { .min = 5, .max = 9 },
161 .p = { .min = 7, .max = 98 },
162 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 112000,
164 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
Eric Anholt273e27c2011-03-30 13:01:10 -0700168
Keith Packarde4b36692009-06-05 19:22:17 -0700169static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700170 .dot = { .min = 25000, .max = 270000 },
171 .vco = { .min = 1750000, .max = 3500000},
172 .n = { .min = 1, .max = 4 },
173 .m = { .min = 104, .max = 138 },
174 .m1 = { .min = 17, .max = 23 },
175 .m2 = { .min = 5, .max = 11 },
176 .p = { .min = 10, .max = 30 },
177 .p1 = { .min = 1, .max = 3},
178 .p2 = { .dot_limit = 270000,
179 .p2_slow = 10,
180 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800181 },
Ma Lingd4906092009-03-18 20:13:27 +0800182 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 22000, .max = 400000 },
187 .vco = { .min = 1750000, .max = 3500000},
188 .n = { .min = 1, .max = 4 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 16, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 5, .max = 80 },
193 .p1 = { .min = 1, .max = 8},
194 .p2 = { .dot_limit = 165000,
195 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800196 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 20000, .max = 115000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 28, .max = 112 },
207 .p1 = { .min = 2, .max = 8 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Ma Lingd4906092009-03-18 20:13:27 +0800211 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
214static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 80000, .max = 224000 },
216 .vco = { .min = 1750000, .max = 3500000 },
217 .n = { .min = 1, .max = 3 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 14, .max = 42 },
222 .p1 = { .min = 2, .max = 6 },
223 .p2 = { .dot_limit = 0,
224 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Ma Lingd4906092009-03-18 20:13:27 +0800226 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400230 .dot = { .min = 161670, .max = 227000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 2 },
233 .m = { .min = 97, .max = 108 },
234 .m1 = { .min = 0x10, .max = 0x12 },
235 .m2 = { .min = 0x05, .max = 0x06 },
236 .p = { .min = 10, .max = 20 },
237 .p1 = { .min = 1, .max = 2},
238 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 20000, .max = 400000},
245 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700246 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400247 .n = { .min = 3, .max = 6 },
248 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700249 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400250 .m1 = { .min = 0, .max = 0 },
251 .m2 = { .min = 0, .max = 254 },
252 .p = { .min = 5, .max = 80 },
253 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .p2 = { .dot_limit = 200000,
255 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800256 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500259static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400260 .dot = { .min = 20000, .max = 400000 },
261 .vco = { .min = 1700000, .max = 3500000 },
262 .n = { .min = 3, .max = 6 },
263 .m = { .min = 2, .max = 256 },
264 .m1 = { .min = 0, .max = 0 },
265 .m2 = { .min = 0, .max = 254 },
266 .p = { .min = 7, .max = 112 },
267 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 112000,
269 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800270 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700271};
272
Eric Anholt273e27c2011-03-30 13:01:10 -0700273/* Ironlake / Sandybridge
274 *
275 * We calculate clock using (register_value + 2) for N/M1/M2, so here
276 * the range value for them is (actual_value - 2).
277 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800278static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700279 .dot = { .min = 25000, .max = 350000 },
280 .vco = { .min = 1760000, .max = 3510000 },
281 .n = { .min = 1, .max = 5 },
282 .m = { .min = 79, .max = 127 },
283 .m1 = { .min = 12, .max = 22 },
284 .m2 = { .min = 5, .max = 9 },
285 .p = { .min = 5, .max = 80 },
286 .p1 = { .min = 1, .max = 8 },
287 .p2 = { .dot_limit = 225000,
288 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800289 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700290};
291
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 3 },
296 .m = { .min = 79, .max = 118 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 28, .max = 112 },
300 .p1 = { .min = 2, .max = 8 },
301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303 .find_pll = intel_g4x_find_best_PLL,
304};
305
306static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 3 },
310 .m = { .min = 79, .max = 127 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 14, .max = 56 },
314 .p1 = { .min = 2, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317 .find_pll = intel_g4x_find_best_PLL,
318};
319
Eric Anholt273e27c2011-03-30 13:01:10 -0700320/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800321static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700322 .dot = { .min = 25000, .max = 350000 },
323 .vco = { .min = 1760000, .max = 3510000 },
324 .n = { .min = 1, .max = 2 },
325 .m = { .min = 79, .max = 126 },
326 .m1 = { .min = 12, .max = 22 },
327 .m2 = { .min = 5, .max = 9 },
328 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400329 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .p2 = { .dot_limit = 225000,
331 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800332 .find_pll = intel_g4x_find_best_PLL,
333};
334
335static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .dot = { .min = 25000, .max = 350000 },
337 .vco = { .min = 1760000, .max = 3510000 },
338 .n = { .min = 1, .max = 3 },
339 .m = { .min = 79, .max = 126 },
340 .m1 = { .min = 12, .max = 22 },
341 .m2 = { .min = 5, .max = 9 },
342 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .p2 = { .dot_limit = 225000,
345 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800346 .find_pll = intel_g4x_find_best_PLL,
347};
348
349static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000},
352 .n = { .min = 1, .max = 2 },
353 .m = { .min = 81, .max = 90 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 10, .max = 20 },
357 .p1 = { .min = 1, .max = 2},
358 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700359 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400360 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800361};
362
Chris Wilson1b894b52010-12-14 20:04:54 +0000363static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
364 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800365{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800366 struct drm_device *dev = crtc->dev;
367 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800368 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800369
370 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800371 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
372 LVDS_CLKB_POWER_UP) {
373 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000374 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dual_lvds_100m;
376 else
377 limit = &intel_limits_ironlake_dual_lvds;
378 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000379 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800380 limit = &intel_limits_ironlake_single_lvds_100m;
381 else
382 limit = &intel_limits_ironlake_single_lvds;
383 }
384 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800385 HAS_eDP)
386 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800387 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800388 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800389
390 return limit;
391}
392
Ma Ling044c7c42009-03-18 20:13:23 +0800393static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
394{
395 struct drm_device *dev = crtc->dev;
396 struct drm_i915_private *dev_priv = dev->dev_private;
397 const intel_limit_t *limit;
398
399 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
400 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
401 LVDS_CLKB_POWER_UP)
402 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700403 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800404 else
405 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700406 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800407 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
408 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700409 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800410 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700411 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400412 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700413 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800414 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700415 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800416
417 return limit;
418}
419
Chris Wilson1b894b52010-12-14 20:04:54 +0000420static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800421{
422 struct drm_device *dev = crtc->dev;
423 const intel_limit_t *limit;
424
Eric Anholtbad720f2009-10-22 16:11:14 -0700425 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000426 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800427 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800428 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500429 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500431 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800432 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100434 } else if (!IS_GEN2(dev)) {
435 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
436 limit = &intel_limits_i9xx_lvds;
437 else
438 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800439 } else {
440 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700441 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800442 else
Keith Packarde4b36692009-06-05 19:22:17 -0700443 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800444 }
445 return limit;
446}
447
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500448/* m1 is reserved as 0 in Pineview, n is a ring counter */
449static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800450{
Shaohua Li21778322009-02-23 15:19:16 +0800451 clock->m = clock->m2 + 2;
452 clock->p = clock->p1 * clock->p2;
453 clock->vco = refclk * clock->m / clock->n;
454 clock->dot = clock->vco / clock->p;
455}
456
457static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
458{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500459 if (IS_PINEVIEW(dev)) {
460 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800461 return;
462 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800463 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
464 clock->p = clock->p1 * clock->p2;
465 clock->vco = refclk * clock->m / (clock->n + 2);
466 clock->dot = clock->vco / clock->p;
467}
468
Jesse Barnes79e53942008-11-07 14:24:08 -0800469/**
470 * Returns whether any output on the specified pipe is of the specified type
471 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100472bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800473{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100474 struct drm_device *dev = crtc->dev;
475 struct drm_mode_config *mode_config = &dev->mode_config;
476 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800477
Chris Wilson4ef69c72010-09-09 15:14:28 +0100478 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
479 if (encoder->base.crtc == crtc && encoder->type == type)
480 return true;
481
482 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800483}
484
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800485#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800486/**
487 * Returns whether the given set of divisors are valid for a given refclk with
488 * the given connectors.
489 */
490
Chris Wilson1b894b52010-12-14 20:04:54 +0000491static bool intel_PLL_is_valid(struct drm_device *dev,
492 const intel_limit_t *limit,
493 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800494{
Jesse Barnes79e53942008-11-07 14:24:08 -0800495 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400496 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400498 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800499 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400500 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400502 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500503 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400504 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400506 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400508 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800509 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400510 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
512 * connector, etc., rather than just a single range.
513 */
514 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400515 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800516
517 return true;
518}
519
Ma Lingd4906092009-03-18 20:13:27 +0800520static bool
521intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800522 int target, int refclk, intel_clock_t *match_clock,
523 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800524
Jesse Barnes79e53942008-11-07 14:24:08 -0800525{
526 struct drm_device *dev = crtc->dev;
527 struct drm_i915_private *dev_priv = dev->dev_private;
528 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 int err = target;
530
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200531 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800532 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800533 /*
534 * For LVDS, if the panel is on, just rely on its current
535 * settings for dual-channel. We haven't figured out how to
536 * reliably set up different single/dual channel state, if we
537 * even can.
538 */
539 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
540 LVDS_CLKB_POWER_UP)
541 clock.p2 = limit->p2.p2_fast;
542 else
543 clock.p2 = limit->p2.p2_slow;
544 } else {
545 if (target < limit->p2.dot_limit)
546 clock.p2 = limit->p2.p2_slow;
547 else
548 clock.p2 = limit->p2.p2_fast;
549 }
550
Akshay Joshi0206e352011-08-16 15:34:10 -0400551 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800552
Zhao Yakui42158662009-11-20 11:24:18 +0800553 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
554 clock.m1++) {
555 for (clock.m2 = limit->m2.min;
556 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500557 /* m1 is always 0 in Pineview */
558 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800559 break;
560 for (clock.n = limit->n.min;
561 clock.n <= limit->n.max; clock.n++) {
562 for (clock.p1 = limit->p1.min;
563 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800564 int this_err;
565
Shaohua Li21778322009-02-23 15:19:16 +0800566 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000567 if (!intel_PLL_is_valid(dev, limit,
568 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800570 if (match_clock &&
571 clock.p != match_clock->p)
572 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800573
574 this_err = abs(clock.dot - target);
575 if (this_err < err) {
576 *best_clock = clock;
577 err = this_err;
578 }
579 }
580 }
581 }
582 }
583
584 return (err != target);
585}
586
Ma Lingd4906092009-03-18 20:13:27 +0800587static bool
588intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800589 int target, int refclk, intel_clock_t *match_clock,
590 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800591{
592 struct drm_device *dev = crtc->dev;
593 struct drm_i915_private *dev_priv = dev->dev_private;
594 intel_clock_t clock;
595 int max_n;
596 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400597 /* approximately equals target * 0.00585 */
598 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800599 found = false;
600
601 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800602 int lvds_reg;
603
Eric Anholtc619eed2010-01-28 16:45:52 -0800604 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800605 lvds_reg = PCH_LVDS;
606 else
607 lvds_reg = LVDS;
608 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800609 LVDS_CLKB_POWER_UP)
610 clock.p2 = limit->p2.p2_fast;
611 else
612 clock.p2 = limit->p2.p2_slow;
613 } else {
614 if (target < limit->p2.dot_limit)
615 clock.p2 = limit->p2.p2_slow;
616 else
617 clock.p2 = limit->p2.p2_fast;
618 }
619
620 memset(best_clock, 0, sizeof(*best_clock));
621 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200622 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800623 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200624 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800625 for (clock.m1 = limit->m1.max;
626 clock.m1 >= limit->m1.min; clock.m1--) {
627 for (clock.m2 = limit->m2.max;
628 clock.m2 >= limit->m2.min; clock.m2--) {
629 for (clock.p1 = limit->p1.max;
630 clock.p1 >= limit->p1.min; clock.p1--) {
631 int this_err;
632
Shaohua Li21778322009-02-23 15:19:16 +0800633 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000634 if (!intel_PLL_is_valid(dev, limit,
635 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800636 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800637 if (match_clock &&
638 clock.p != match_clock->p)
639 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000640
641 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800642 if (this_err < err_most) {
643 *best_clock = clock;
644 err_most = this_err;
645 max_n = clock.n;
646 found = true;
647 }
648 }
649 }
650 }
651 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800652 return found;
653}
Ma Lingd4906092009-03-18 20:13:27 +0800654
Zhenyu Wang2c072452009-06-05 15:38:42 +0800655static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500656intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800657 int target, int refclk, intel_clock_t *match_clock,
658 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800659{
660 struct drm_device *dev = crtc->dev;
661 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800662
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800663 if (target < 200000) {
664 clock.n = 1;
665 clock.p1 = 2;
666 clock.p2 = 10;
667 clock.m1 = 12;
668 clock.m2 = 9;
669 } else {
670 clock.n = 2;
671 clock.p1 = 1;
672 clock.p2 = 10;
673 clock.m1 = 14;
674 clock.m2 = 8;
675 }
676 intel_clock(dev, refclk, &clock);
677 memcpy(best_clock, &clock, sizeof(intel_clock_t));
678 return true;
679}
680
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700681/* DisplayPort has only two frequencies, 162MHz and 270MHz */
682static bool
683intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800684 int target, int refclk, intel_clock_t *match_clock,
685 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700686{
Chris Wilson5eddb702010-09-11 13:48:45 +0100687 intel_clock_t clock;
688 if (target < 200000) {
689 clock.p1 = 2;
690 clock.p2 = 10;
691 clock.n = 2;
692 clock.m1 = 23;
693 clock.m2 = 8;
694 } else {
695 clock.p1 = 1;
696 clock.p2 = 10;
697 clock.n = 1;
698 clock.m1 = 14;
699 clock.m2 = 2;
700 }
701 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
702 clock.p = (clock.p1 * clock.p2);
703 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
704 clock.vco = 0;
705 memcpy(best_clock, &clock, sizeof(intel_clock_t));
706 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700707}
708
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700709/**
710 * intel_wait_for_vblank - wait for vblank on a given pipe
711 * @dev: drm device
712 * @pipe: pipe to wait for
713 *
714 * Wait for vblank to occur on a given pipe. Needed for various bits of
715 * mode setting code.
716 */
717void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800718{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700719 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800720 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700721
Chris Wilson300387c2010-09-05 20:25:43 +0100722 /* Clear existing vblank status. Note this will clear any other
723 * sticky status fields as well.
724 *
725 * This races with i915_driver_irq_handler() with the result
726 * that either function could miss a vblank event. Here it is not
727 * fatal, as we will either wait upon the next vblank interrupt or
728 * timeout. Generally speaking intel_wait_for_vblank() is only
729 * called during modeset at which time the GPU should be idle and
730 * should *not* be performing page flips and thus not waiting on
731 * vblanks...
732 * Currently, the result of us stealing a vblank from the irq
733 * handler is that a single frame will be skipped during swapbuffers.
734 */
735 I915_WRITE(pipestat_reg,
736 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
737
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700738 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100739 if (wait_for(I915_READ(pipestat_reg) &
740 PIPE_VBLANK_INTERRUPT_STATUS,
741 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700742 DRM_DEBUG_KMS("vblank wait timed out\n");
743}
744
Keith Packardab7ad7f2010-10-03 00:33:06 -0700745/*
746 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700747 * @dev: drm device
748 * @pipe: pipe to wait for
749 *
750 * After disabling a pipe, we can't wait for vblank in the usual way,
751 * spinning on the vblank interrupt status bit, since we won't actually
752 * see an interrupt when the pipe is disabled.
753 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700754 * On Gen4 and above:
755 * wait for the pipe register state bit to turn off
756 *
757 * Otherwise:
758 * wait for the display line value to settle (it usually
759 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100760 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700761 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100762void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700763{
764 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700765
Keith Packardab7ad7f2010-10-03 00:33:06 -0700766 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100767 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700768
Keith Packardab7ad7f2010-10-03 00:33:06 -0700769 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100770 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
771 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700772 DRM_DEBUG_KMS("pipe_off wait timed out\n");
773 } else {
774 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100775 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700776 unsigned long timeout = jiffies + msecs_to_jiffies(100);
777
778 /* Wait for the display line to settle */
779 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100780 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700781 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100782 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700783 time_after(timeout, jiffies));
784 if (time_after(jiffies, timeout))
785 DRM_DEBUG_KMS("pipe_off wait timed out\n");
786 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800787}
788
Jesse Barnesb24e7172011-01-04 15:09:30 -0800789static const char *state_string(bool enabled)
790{
791 return enabled ? "on" : "off";
792}
793
794/* Only for pre-ILK configs */
795static void assert_pll(struct drm_i915_private *dev_priv,
796 enum pipe pipe, bool state)
797{
798 int reg;
799 u32 val;
800 bool cur_state;
801
802 reg = DPLL(pipe);
803 val = I915_READ(reg);
804 cur_state = !!(val & DPLL_VCO_ENABLE);
805 WARN(cur_state != state,
806 "PLL state assertion failure (expected %s, current %s)\n",
807 state_string(state), state_string(cur_state));
808}
809#define assert_pll_enabled(d, p) assert_pll(d, p, true)
810#define assert_pll_disabled(d, p) assert_pll(d, p, false)
811
Jesse Barnes040484a2011-01-03 12:14:26 -0800812/* For ILK+ */
813static void assert_pch_pll(struct drm_i915_private *dev_priv,
814 enum pipe pipe, bool state)
815{
816 int reg;
817 u32 val;
818 bool cur_state;
819
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700820 if (HAS_PCH_CPT(dev_priv->dev)) {
821 u32 pch_dpll;
822
823 pch_dpll = I915_READ(PCH_DPLL_SEL);
824
825 /* Make sure the selected PLL is enabled to the transcoder */
826 WARN(!((pch_dpll >> (4 * pipe)) & 8),
827 "transcoder %d PLL not enabled\n", pipe);
828
829 /* Convert the transcoder pipe number to a pll pipe number */
830 pipe = (pch_dpll >> (4 * pipe)) & 1;
831 }
832
Jesse Barnes040484a2011-01-03 12:14:26 -0800833 reg = PCH_DPLL(pipe);
834 val = I915_READ(reg);
835 cur_state = !!(val & DPLL_VCO_ENABLE);
836 WARN(cur_state != state,
837 "PCH PLL state assertion failure (expected %s, current %s)\n",
838 state_string(state), state_string(cur_state));
839}
840#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
841#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
842
843static void assert_fdi_tx(struct drm_i915_private *dev_priv,
844 enum pipe pipe, bool state)
845{
846 int reg;
847 u32 val;
848 bool cur_state;
849
850 reg = FDI_TX_CTL(pipe);
851 val = I915_READ(reg);
852 cur_state = !!(val & FDI_TX_ENABLE);
853 WARN(cur_state != state,
854 "FDI TX state assertion failure (expected %s, current %s)\n",
855 state_string(state), state_string(cur_state));
856}
857#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
858#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
859
860static void assert_fdi_rx(struct drm_i915_private *dev_priv,
861 enum pipe pipe, bool state)
862{
863 int reg;
864 u32 val;
865 bool cur_state;
866
867 reg = FDI_RX_CTL(pipe);
868 val = I915_READ(reg);
869 cur_state = !!(val & FDI_RX_ENABLE);
870 WARN(cur_state != state,
871 "FDI RX state assertion failure (expected %s, current %s)\n",
872 state_string(state), state_string(cur_state));
873}
874#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
875#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
876
877static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
878 enum pipe pipe)
879{
880 int reg;
881 u32 val;
882
883 /* ILK FDI PLL is always enabled */
884 if (dev_priv->info->gen == 5)
885 return;
886
887 reg = FDI_TX_CTL(pipe);
888 val = I915_READ(reg);
889 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
890}
891
892static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
893 enum pipe pipe)
894{
895 int reg;
896 u32 val;
897
898 reg = FDI_RX_CTL(pipe);
899 val = I915_READ(reg);
900 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
901}
902
Jesse Barnesea0760c2011-01-04 15:09:32 -0800903static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
904 enum pipe pipe)
905{
906 int pp_reg, lvds_reg;
907 u32 val;
908 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +0200909 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -0800910
911 if (HAS_PCH_SPLIT(dev_priv->dev)) {
912 pp_reg = PCH_PP_CONTROL;
913 lvds_reg = PCH_LVDS;
914 } else {
915 pp_reg = PP_CONTROL;
916 lvds_reg = LVDS;
917 }
918
919 val = I915_READ(pp_reg);
920 if (!(val & PANEL_POWER_ON) ||
921 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
922 locked = false;
923
924 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
925 panel_pipe = PIPE_B;
926
927 WARN(panel_pipe == pipe && locked,
928 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800929 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -0800930}
931
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800932void assert_pipe(struct drm_i915_private *dev_priv,
933 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800934{
935 int reg;
936 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800937 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800938
939 reg = PIPECONF(pipe);
940 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800941 cur_state = !!(val & PIPECONF_ENABLE);
942 WARN(cur_state != state,
943 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800944 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800945}
946
947static void assert_plane_enabled(struct drm_i915_private *dev_priv,
948 enum plane plane)
949{
950 int reg;
951 u32 val;
952
953 reg = DSPCNTR(plane);
954 val = I915_READ(reg);
955 WARN(!(val & DISPLAY_PLANE_ENABLE),
956 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800957 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800958}
959
960static void assert_planes_disabled(struct drm_i915_private *dev_priv,
961 enum pipe pipe)
962{
963 int reg, i;
964 u32 val;
965 int cur_pipe;
966
Jesse Barnes19ec1352011-02-02 12:28:02 -0800967 /* Planes are fixed to pipes on ILK+ */
968 if (HAS_PCH_SPLIT(dev_priv->dev))
969 return;
970
Jesse Barnesb24e7172011-01-04 15:09:30 -0800971 /* Need to check both planes against the pipe */
972 for (i = 0; i < 2; i++) {
973 reg = DSPCNTR(i);
974 val = I915_READ(reg);
975 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
976 DISPPLANE_SEL_PIPE_SHIFT;
977 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800978 "plane %c assertion failure, should be off on pipe %c but is still active\n",
979 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800980 }
981}
982
Jesse Barnes92f25842011-01-04 15:09:34 -0800983static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
984{
985 u32 val;
986 bool enabled;
987
988 val = I915_READ(PCH_DREF_CONTROL);
989 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
990 DREF_SUPERSPREAD_SOURCE_MASK));
991 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
992}
993
994static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
995 enum pipe pipe)
996{
997 int reg;
998 u32 val;
999 bool enabled;
1000
1001 reg = TRANSCONF(pipe);
1002 val = I915_READ(reg);
1003 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001004 WARN(enabled,
1005 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1006 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001007}
1008
Keith Packard4e634382011-08-06 10:39:45 -07001009static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001011{
1012 if ((val & DP_PORT_EN) == 0)
1013 return false;
1014
1015 if (HAS_PCH_CPT(dev_priv->dev)) {
1016 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1017 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1018 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1019 return false;
1020 } else {
1021 if ((val & DP_PIPE_MASK) != (pipe << 30))
1022 return false;
1023 }
1024 return true;
1025}
1026
Keith Packard1519b992011-08-06 10:35:34 -07001027static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1028 enum pipe pipe, u32 val)
1029{
1030 if ((val & PORT_ENABLE) == 0)
1031 return false;
1032
1033 if (HAS_PCH_CPT(dev_priv->dev)) {
1034 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1035 return false;
1036 } else {
1037 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1038 return false;
1039 }
1040 return true;
1041}
1042
1043static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1044 enum pipe pipe, u32 val)
1045{
1046 if ((val & LVDS_PORT_EN) == 0)
1047 return false;
1048
1049 if (HAS_PCH_CPT(dev_priv->dev)) {
1050 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1051 return false;
1052 } else {
1053 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1054 return false;
1055 }
1056 return true;
1057}
1058
1059static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1060 enum pipe pipe, u32 val)
1061{
1062 if ((val & ADPA_DAC_ENABLE) == 0)
1063 return false;
1064 if (HAS_PCH_CPT(dev_priv->dev)) {
1065 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1066 return false;
1067 } else {
1068 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1069 return false;
1070 }
1071 return true;
1072}
1073
Jesse Barnes291906f2011-02-02 12:28:03 -08001074static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001075 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001076{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001077 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001078 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001079 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001080 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001081}
1082
1083static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1084 enum pipe pipe, int reg)
1085{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001086 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001087 WARN(hdmi_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001088 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001090}
1091
1092static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1093 enum pipe pipe)
1094{
1095 int reg;
1096 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001097
Keith Packardf0575e92011-07-25 22:12:43 -07001098 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1099 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1100 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001101
1102 reg = PCH_ADPA;
1103 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001104 WARN(adpa_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001105 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001106 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001107
1108 reg = PCH_LVDS;
1109 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001110 WARN(lvds_pipe_enabled(dev_priv, val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001111 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001112 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001113
1114 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1115 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1116 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1117}
1118
Jesse Barnesb24e7172011-01-04 15:09:30 -08001119/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001120 * intel_enable_pll - enable a PLL
1121 * @dev_priv: i915 private structure
1122 * @pipe: pipe PLL to enable
1123 *
1124 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1125 * make sure the PLL reg is writable first though, since the panel write
1126 * protect mechanism may be enabled.
1127 *
1128 * Note! This is for pre-ILK only.
1129 */
1130static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1131{
1132 int reg;
1133 u32 val;
1134
1135 /* No really, not for ILK+ */
1136 BUG_ON(dev_priv->info->gen >= 5);
1137
1138 /* PLL is protected by panel, make sure we can write it */
1139 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1140 assert_panel_unlocked(dev_priv, pipe);
1141
1142 reg = DPLL(pipe);
1143 val = I915_READ(reg);
1144 val |= DPLL_VCO_ENABLE;
1145
1146 /* We do this three times for luck */
1147 I915_WRITE(reg, val);
1148 POSTING_READ(reg);
1149 udelay(150); /* wait for warmup */
1150 I915_WRITE(reg, val);
1151 POSTING_READ(reg);
1152 udelay(150); /* wait for warmup */
1153 I915_WRITE(reg, val);
1154 POSTING_READ(reg);
1155 udelay(150); /* wait for warmup */
1156}
1157
1158/**
1159 * intel_disable_pll - disable a PLL
1160 * @dev_priv: i915 private structure
1161 * @pipe: pipe PLL to disable
1162 *
1163 * Disable the PLL for @pipe, making sure the pipe is off first.
1164 *
1165 * Note! This is for pre-ILK only.
1166 */
1167static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1168{
1169 int reg;
1170 u32 val;
1171
1172 /* Don't disable pipe A or pipe A PLLs if needed */
1173 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1174 return;
1175
1176 /* Make sure the pipe isn't still relying on us */
1177 assert_pipe_disabled(dev_priv, pipe);
1178
1179 reg = DPLL(pipe);
1180 val = I915_READ(reg);
1181 val &= ~DPLL_VCO_ENABLE;
1182 I915_WRITE(reg, val);
1183 POSTING_READ(reg);
1184}
1185
1186/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001187 * intel_enable_pch_pll - enable PCH PLL
1188 * @dev_priv: i915 private structure
1189 * @pipe: pipe PLL to enable
1190 *
1191 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1192 * drives the transcoder clock.
1193 */
1194static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1195 enum pipe pipe)
1196{
1197 int reg;
1198 u32 val;
1199
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001200 if (pipe > 1)
1201 return;
1202
Jesse Barnes92f25842011-01-04 15:09:34 -08001203 /* PCH only available on ILK+ */
1204 BUG_ON(dev_priv->info->gen < 5);
1205
1206 /* PCH refclock must be enabled first */
1207 assert_pch_refclk_enabled(dev_priv);
1208
1209 reg = PCH_DPLL(pipe);
1210 val = I915_READ(reg);
1211 val |= DPLL_VCO_ENABLE;
1212 I915_WRITE(reg, val);
1213 POSTING_READ(reg);
1214 udelay(200);
1215}
1216
1217static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1218 enum pipe pipe)
1219{
1220 int reg;
Jesse Barnes7a419862011-11-15 10:28:53 -08001221 u32 val, pll_mask = TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL,
1222 pll_sel = TRANSC_DPLL_ENABLE;
Jesse Barnes92f25842011-01-04 15:09:34 -08001223
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001224 if (pipe > 1)
1225 return;
1226
Jesse Barnes92f25842011-01-04 15:09:34 -08001227 /* PCH only available on ILK+ */
1228 BUG_ON(dev_priv->info->gen < 5);
1229
1230 /* Make sure transcoder isn't still depending on us */
1231 assert_transcoder_disabled(dev_priv, pipe);
1232
Jesse Barnes7a419862011-11-15 10:28:53 -08001233 if (pipe == 0)
1234 pll_sel |= TRANSC_DPLLA_SEL;
1235 else if (pipe == 1)
1236 pll_sel |= TRANSC_DPLLB_SEL;
1237
1238
1239 if ((I915_READ(PCH_DPLL_SEL) & pll_mask) == pll_sel)
1240 return;
1241
Jesse Barnes92f25842011-01-04 15:09:34 -08001242 reg = PCH_DPLL(pipe);
1243 val = I915_READ(reg);
1244 val &= ~DPLL_VCO_ENABLE;
1245 I915_WRITE(reg, val);
1246 POSTING_READ(reg);
1247 udelay(200);
1248}
1249
Jesse Barnes040484a2011-01-03 12:14:26 -08001250static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1251 enum pipe pipe)
1252{
1253 int reg;
1254 u32 val;
1255
1256 /* PCH only available on ILK+ */
1257 BUG_ON(dev_priv->info->gen < 5);
1258
1259 /* Make sure PCH DPLL is enabled */
1260 assert_pch_pll_enabled(dev_priv, pipe);
1261
1262 /* FDI must be feeding us bits for PCH ports */
1263 assert_fdi_tx_enabled(dev_priv, pipe);
1264 assert_fdi_rx_enabled(dev_priv, pipe);
1265
1266 reg = TRANSCONF(pipe);
1267 val = I915_READ(reg);
Jesse Barnese9bcff52011-06-24 12:19:20 -07001268
1269 if (HAS_PCH_IBX(dev_priv->dev)) {
1270 /*
1271 * make the BPC in transcoder be consistent with
1272 * that in pipeconf reg.
1273 */
1274 val &= ~PIPE_BPC_MASK;
1275 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1276 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001277 I915_WRITE(reg, val | TRANS_ENABLE);
1278 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1279 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1280}
1281
1282static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1283 enum pipe pipe)
1284{
1285 int reg;
1286 u32 val;
1287
1288 /* FDI relies on the transcoder */
1289 assert_fdi_tx_disabled(dev_priv, pipe);
1290 assert_fdi_rx_disabled(dev_priv, pipe);
1291
Jesse Barnes291906f2011-02-02 12:28:03 -08001292 /* Ports must be off as well */
1293 assert_pch_ports_disabled(dev_priv, pipe);
1294
Jesse Barnes040484a2011-01-03 12:14:26 -08001295 reg = TRANSCONF(pipe);
1296 val = I915_READ(reg);
1297 val &= ~TRANS_ENABLE;
1298 I915_WRITE(reg, val);
1299 /* wait for PCH transcoder off, transcoder state */
1300 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001301 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001302}
1303
Jesse Barnes92f25842011-01-04 15:09:34 -08001304/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001305 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001306 * @dev_priv: i915 private structure
1307 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001308 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001309 *
1310 * Enable @pipe, making sure that various hardware specific requirements
1311 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1312 *
1313 * @pipe should be %PIPE_A or %PIPE_B.
1314 *
1315 * Will wait until the pipe is actually running (i.e. first vblank) before
1316 * returning.
1317 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001318static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1319 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001320{
1321 int reg;
1322 u32 val;
1323
1324 /*
1325 * A pipe without a PLL won't actually be able to drive bits from
1326 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1327 * need the check.
1328 */
1329 if (!HAS_PCH_SPLIT(dev_priv->dev))
1330 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001331 else {
1332 if (pch_port) {
1333 /* if driving the PCH, we need FDI enabled */
1334 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1335 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1336 }
1337 /* FIXME: assert CPU port conditions for SNB+ */
1338 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001339
1340 reg = PIPECONF(pipe);
1341 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001342 if (val & PIPECONF_ENABLE)
1343 return;
1344
1345 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001346 intel_wait_for_vblank(dev_priv->dev, pipe);
1347}
1348
1349/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001350 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001351 * @dev_priv: i915 private structure
1352 * @pipe: pipe to disable
1353 *
1354 * Disable @pipe, making sure that various hardware specific requirements
1355 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1356 *
1357 * @pipe should be %PIPE_A or %PIPE_B.
1358 *
1359 * Will wait until the pipe has shut down before returning.
1360 */
1361static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1362 enum pipe pipe)
1363{
1364 int reg;
1365 u32 val;
1366
1367 /*
1368 * Make sure planes won't keep trying to pump pixels to us,
1369 * or we might hang the display.
1370 */
1371 assert_planes_disabled(dev_priv, pipe);
1372
1373 /* Don't disable pipe A or pipe A PLLs if needed */
1374 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1375 return;
1376
1377 reg = PIPECONF(pipe);
1378 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001379 if ((val & PIPECONF_ENABLE) == 0)
1380 return;
1381
1382 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001383 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1384}
1385
Keith Packardd74362c2011-07-28 14:47:14 -07001386/*
1387 * Plane regs are double buffered, going from enabled->disabled needs a
1388 * trigger in order to latch. The display address reg provides this.
1389 */
1390static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1391 enum plane plane)
1392{
1393 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1394 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1395}
1396
Jesse Barnesb24e7172011-01-04 15:09:30 -08001397/**
1398 * intel_enable_plane - enable a display plane on a given pipe
1399 * @dev_priv: i915 private structure
1400 * @plane: plane to enable
1401 * @pipe: pipe being fed
1402 *
1403 * Enable @plane on @pipe, making sure that @pipe is running first.
1404 */
1405static void intel_enable_plane(struct drm_i915_private *dev_priv,
1406 enum plane plane, enum pipe pipe)
1407{
1408 int reg;
1409 u32 val;
1410
1411 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1412 assert_pipe_enabled(dev_priv, pipe);
1413
1414 reg = DSPCNTR(plane);
1415 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001416 if (val & DISPLAY_PLANE_ENABLE)
1417 return;
1418
1419 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001420 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001421 intel_wait_for_vblank(dev_priv->dev, pipe);
1422}
1423
Jesse Barnesb24e7172011-01-04 15:09:30 -08001424/**
1425 * intel_disable_plane - disable a display plane
1426 * @dev_priv: i915 private structure
1427 * @plane: plane to disable
1428 * @pipe: pipe consuming the data
1429 *
1430 * Disable @plane; should be an independent operation.
1431 */
1432static void intel_disable_plane(struct drm_i915_private *dev_priv,
1433 enum plane plane, enum pipe pipe)
1434{
1435 int reg;
1436 u32 val;
1437
1438 reg = DSPCNTR(plane);
1439 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001440 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1441 return;
1442
1443 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001444 intel_flush_display_plane(dev_priv, plane);
1445 intel_wait_for_vblank(dev_priv->dev, pipe);
1446}
1447
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001448static void disable_pch_dp(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001449 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001450{
1451 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001452 if (dp_pipe_enabled(dev_priv, pipe, port_sel, val)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001453 DRM_DEBUG_KMS("Disabling pch dp %x on pipe %d\n", reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001454 I915_WRITE(reg, val & ~DP_PORT_EN);
Keith Packardf0575e92011-07-25 22:12:43 -07001455 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001456}
1457
1458static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1459 enum pipe pipe, int reg)
1460{
1461 u32 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001462 if (hdmi_pipe_enabled(dev_priv, val, pipe)) {
Keith Packardf0575e92011-07-25 22:12:43 -07001463 DRM_DEBUG_KMS("Disabling pch HDMI %x on pipe %d\n",
1464 reg, pipe);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001465 I915_WRITE(reg, val & ~PORT_ENABLE);
Keith Packardf0575e92011-07-25 22:12:43 -07001466 }
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001467}
1468
1469/* Disable any ports connected to this transcoder */
1470static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1471 enum pipe pipe)
1472{
1473 u32 reg, val;
1474
1475 val = I915_READ(PCH_PP_CONTROL);
1476 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1477
Keith Packardf0575e92011-07-25 22:12:43 -07001478 disable_pch_dp(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1479 disable_pch_dp(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1480 disable_pch_dp(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001481
1482 reg = PCH_ADPA;
1483 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001484 if (adpa_pipe_enabled(dev_priv, val, pipe))
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001485 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1486
1487 reg = PCH_LVDS;
1488 val = I915_READ(reg);
Keith Packard1519b992011-08-06 10:35:34 -07001489 if (lvds_pipe_enabled(dev_priv, val, pipe)) {
1490 DRM_DEBUG_KMS("disable lvds on pipe %d val 0x%08x\n", pipe, val);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001491 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1492 POSTING_READ(reg);
1493 udelay(100);
1494 }
1495
1496 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1497 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1498 disable_pch_hdmi(dev_priv, pipe, HDMID);
1499}
1500
Chris Wilson43a95392011-07-08 12:22:36 +01001501static void i8xx_disable_fbc(struct drm_device *dev)
1502{
1503 struct drm_i915_private *dev_priv = dev->dev_private;
1504 u32 fbc_ctl;
1505
1506 /* Disable compression */
1507 fbc_ctl = I915_READ(FBC_CONTROL);
1508 if ((fbc_ctl & FBC_CTL_EN) == 0)
1509 return;
1510
1511 fbc_ctl &= ~FBC_CTL_EN;
1512 I915_WRITE(FBC_CONTROL, fbc_ctl);
1513
1514 /* Wait for compressing bit to clear */
1515 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1516 DRM_DEBUG_KMS("FBC idle timed out\n");
1517 return;
1518 }
1519
1520 DRM_DEBUG_KMS("disabled FBC\n");
1521}
1522
Jesse Barnes80824002009-09-10 15:28:06 -07001523static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1524{
1525 struct drm_device *dev = crtc->dev;
1526 struct drm_i915_private *dev_priv = dev->dev_private;
1527 struct drm_framebuffer *fb = crtc->fb;
1528 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001529 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson016b9b62011-07-08 12:22:43 +01001531 int cfb_pitch;
Jesse Barnes80824002009-09-10 15:28:06 -07001532 int plane, i;
1533 u32 fbc_ctl, fbc_ctl2;
1534
Chris Wilson016b9b62011-07-08 12:22:43 +01001535 cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001536 if (fb->pitches[0] < cfb_pitch)
1537 cfb_pitch = fb->pitches[0];
Jesse Barnes80824002009-09-10 15:28:06 -07001538
1539 /* FBC_CTL wants 64B units */
Chris Wilson016b9b62011-07-08 12:22:43 +01001540 cfb_pitch = (cfb_pitch / 64) - 1;
1541 plane = intel_crtc->plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
Jesse Barnes80824002009-09-10 15:28:06 -07001542
1543 /* Clear old tags */
1544 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1545 I915_WRITE(FBC_TAG + (i * 4), 0);
1546
1547 /* Set it up... */
Chris Wilsonde568512011-07-08 12:22:39 +01001548 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
1549 fbc_ctl2 |= plane;
Jesse Barnes80824002009-09-10 15:28:06 -07001550 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1551 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1552
1553 /* enable it... */
1554 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001555 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001556 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Chris Wilson016b9b62011-07-08 12:22:43 +01001557 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Jesse Barnes80824002009-09-10 15:28:06 -07001558 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson016b9b62011-07-08 12:22:43 +01001559 fbc_ctl |= obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001560 I915_WRITE(FBC_CONTROL, fbc_ctl);
1561
Chris Wilson016b9b62011-07-08 12:22:43 +01001562 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %d, ",
1563 cfb_pitch, crtc->y, intel_crtc->plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001564}
1565
Adam Jacksonee5382a2010-04-23 11:17:39 -04001566static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001567{
Jesse Barnes80824002009-09-10 15:28:06 -07001568 struct drm_i915_private *dev_priv = dev->dev_private;
1569
1570 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1571}
1572
Jesse Barnes74dff282009-09-14 15:39:40 -07001573static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1574{
1575 struct drm_device *dev = crtc->dev;
1576 struct drm_i915_private *dev_priv = dev->dev_private;
1577 struct drm_framebuffer *fb = crtc->fb;
1578 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001579 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001581 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001582 unsigned long stall_watermark = 200;
1583 u32 dpfc_ctl;
1584
Jesse Barnes74dff282009-09-14 15:39:40 -07001585 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson016b9b62011-07-08 12:22:43 +01001586 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Chris Wilsonde568512011-07-08 12:22:39 +01001587 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
Jesse Barnes74dff282009-09-14 15:39:40 -07001588
Jesse Barnes74dff282009-09-14 15:39:40 -07001589 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1590 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1591 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1592 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1593
1594 /* enable it... */
1595 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1596
Zhao Yakui28c97732009-10-09 11:39:41 +08001597 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001598}
1599
Chris Wilson43a95392011-07-08 12:22:36 +01001600static void g4x_disable_fbc(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001601{
1602 struct drm_i915_private *dev_priv = dev->dev_private;
1603 u32 dpfc_ctl;
1604
1605 /* Disable compression */
1606 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001607 if (dpfc_ctl & DPFC_CTL_EN) {
1608 dpfc_ctl &= ~DPFC_CTL_EN;
1609 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001610
Chris Wilsonbed4a672010-09-11 10:47:47 +01001611 DRM_DEBUG_KMS("disabled FBC\n");
1612 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001613}
1614
Adam Jacksonee5382a2010-04-23 11:17:39 -04001615static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001616{
Jesse Barnes74dff282009-09-14 15:39:40 -07001617 struct drm_i915_private *dev_priv = dev->dev_private;
1618
1619 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1620}
1621
Jesse Barnes4efe0702011-01-18 11:25:41 -08001622static void sandybridge_blit_fbc_update(struct drm_device *dev)
1623{
1624 struct drm_i915_private *dev_priv = dev->dev_private;
1625 u32 blt_ecoskpd;
1626
1627 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001628 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001629 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1630 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1631 GEN6_BLITTER_LOCK_SHIFT;
1632 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1633 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1634 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1635 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1636 GEN6_BLITTER_LOCK_SHIFT);
1637 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1638 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001639 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001640}
1641
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001642static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1643{
1644 struct drm_device *dev = crtc->dev;
1645 struct drm_i915_private *dev_priv = dev->dev_private;
1646 struct drm_framebuffer *fb = crtc->fb;
1647 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001648 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001649 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001650 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001651 unsigned long stall_watermark = 200;
1652 u32 dpfc_ctl;
1653
Chris Wilsonbed4a672010-09-11 10:47:47 +01001654 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001655 dpfc_ctl &= DPFC_RESERVED;
1656 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson9ce9d062011-07-08 12:22:40 +01001657 /* Set persistent mode for front-buffer rendering, ala X. */
1658 dpfc_ctl |= DPFC_CTL_PERSISTENT_MODE;
Chris Wilson016b9b62011-07-08 12:22:43 +01001659 dpfc_ctl |= (DPFC_CTL_FENCE_EN | obj->fence_reg);
Chris Wilsonde568512011-07-08 12:22:39 +01001660 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001661
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001662 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1663 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1664 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1665 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001666 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001667 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001668 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001669
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001670 if (IS_GEN6(dev)) {
1671 I915_WRITE(SNB_DPFC_CTL_SA,
Chris Wilson016b9b62011-07-08 12:22:43 +01001672 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001673 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001674 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001675 }
1676
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001677 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1678}
1679
Chris Wilson43a95392011-07-08 12:22:36 +01001680static void ironlake_disable_fbc(struct drm_device *dev)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001681{
1682 struct drm_i915_private *dev_priv = dev->dev_private;
1683 u32 dpfc_ctl;
1684
1685 /* Disable compression */
1686 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001687 if (dpfc_ctl & DPFC_CTL_EN) {
1688 dpfc_ctl &= ~DPFC_CTL_EN;
1689 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001690
Chris Wilsonbed4a672010-09-11 10:47:47 +01001691 DRM_DEBUG_KMS("disabled FBC\n");
1692 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001693}
1694
1695static bool ironlake_fbc_enabled(struct drm_device *dev)
1696{
1697 struct drm_i915_private *dev_priv = dev->dev_private;
1698
1699 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1700}
1701
Adam Jacksonee5382a2010-04-23 11:17:39 -04001702bool intel_fbc_enabled(struct drm_device *dev)
1703{
1704 struct drm_i915_private *dev_priv = dev->dev_private;
1705
1706 if (!dev_priv->display.fbc_enabled)
1707 return false;
1708
1709 return dev_priv->display.fbc_enabled(dev);
1710}
1711
Chris Wilson1630fe72011-07-08 12:22:42 +01001712static void intel_fbc_work_fn(struct work_struct *__work)
1713{
1714 struct intel_fbc_work *work =
1715 container_of(to_delayed_work(__work),
1716 struct intel_fbc_work, work);
1717 struct drm_device *dev = work->crtc->dev;
1718 struct drm_i915_private *dev_priv = dev->dev_private;
1719
1720 mutex_lock(&dev->struct_mutex);
1721 if (work == dev_priv->fbc_work) {
1722 /* Double check that we haven't switched fb without cancelling
1723 * the prior work.
1724 */
Chris Wilson016b9b62011-07-08 12:22:43 +01001725 if (work->crtc->fb == work->fb) {
Chris Wilson1630fe72011-07-08 12:22:42 +01001726 dev_priv->display.enable_fbc(work->crtc,
1727 work->interval);
1728
Chris Wilson016b9b62011-07-08 12:22:43 +01001729 dev_priv->cfb_plane = to_intel_crtc(work->crtc)->plane;
1730 dev_priv->cfb_fb = work->crtc->fb->base.id;
1731 dev_priv->cfb_y = work->crtc->y;
1732 }
1733
Chris Wilson1630fe72011-07-08 12:22:42 +01001734 dev_priv->fbc_work = NULL;
1735 }
1736 mutex_unlock(&dev->struct_mutex);
1737
1738 kfree(work);
1739}
1740
1741static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
1742{
1743 if (dev_priv->fbc_work == NULL)
1744 return;
1745
1746 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
1747
1748 /* Synchronisation is provided by struct_mutex and checking of
1749 * dev_priv->fbc_work, so we can perform the cancellation
1750 * entirely asynchronously.
1751 */
1752 if (cancel_delayed_work(&dev_priv->fbc_work->work))
1753 /* tasklet was killed before being run, clean up */
1754 kfree(dev_priv->fbc_work);
1755
1756 /* Mark the work as no longer wanted so that if it does
1757 * wake-up (because the work was already running and waiting
1758 * for our mutex), it will discover that is no longer
1759 * necessary to run.
1760 */
1761 dev_priv->fbc_work = NULL;
1762}
1763
Chris Wilson43a95392011-07-08 12:22:36 +01001764static void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
Adam Jacksonee5382a2010-04-23 11:17:39 -04001765{
Chris Wilson1630fe72011-07-08 12:22:42 +01001766 struct intel_fbc_work *work;
1767 struct drm_device *dev = crtc->dev;
1768 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001769
1770 if (!dev_priv->display.enable_fbc)
1771 return;
1772
Chris Wilson1630fe72011-07-08 12:22:42 +01001773 intel_cancel_fbc_work(dev_priv);
1774
1775 work = kzalloc(sizeof *work, GFP_KERNEL);
1776 if (work == NULL) {
1777 dev_priv->display.enable_fbc(crtc, interval);
1778 return;
1779 }
1780
1781 work->crtc = crtc;
1782 work->fb = crtc->fb;
1783 work->interval = interval;
1784 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
1785
1786 dev_priv->fbc_work = work;
1787
1788 DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
1789
1790 /* Delay the actual enabling to let pageflipping cease and the
Chris Wilson016b9b62011-07-08 12:22:43 +01001791 * display to settle before starting the compression. Note that
1792 * this delay also serves a second purpose: it allows for a
1793 * vblank to pass after disabling the FBC before we attempt
1794 * to modify the control registers.
Chris Wilson1630fe72011-07-08 12:22:42 +01001795 *
1796 * A more complicated solution would involve tracking vblanks
1797 * following the termination of the page-flipping sequence
1798 * and indeed performing the enable as a co-routine and not
1799 * waiting synchronously upon the vblank.
1800 */
1801 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
Adam Jacksonee5382a2010-04-23 11:17:39 -04001802}
1803
1804void intel_disable_fbc(struct drm_device *dev)
1805{
1806 struct drm_i915_private *dev_priv = dev->dev_private;
1807
Chris Wilson1630fe72011-07-08 12:22:42 +01001808 intel_cancel_fbc_work(dev_priv);
1809
Adam Jacksonee5382a2010-04-23 11:17:39 -04001810 if (!dev_priv->display.disable_fbc)
1811 return;
1812
1813 dev_priv->display.disable_fbc(dev);
Chris Wilson016b9b62011-07-08 12:22:43 +01001814 dev_priv->cfb_plane = -1;
Adam Jacksonee5382a2010-04-23 11:17:39 -04001815}
1816
Jesse Barnes80824002009-09-10 15:28:06 -07001817/**
1818 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001819 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001820 *
1821 * Set up the framebuffer compression hardware at mode set time. We
1822 * enable it if possible:
1823 * - plane A only (on pre-965)
1824 * - no pixel mulitply/line duplication
1825 * - no alpha buffer discard
1826 * - no dual wide
1827 * - framebuffer <= 2048 in width, 1536 in height
1828 *
1829 * We can't assume that any compression will take place (worst case),
1830 * so the compressed buffer has to be the same size as the uncompressed
1831 * one. It also must reside (along with the line length buffer) in
1832 * stolen memory.
1833 *
1834 * We need to enable/disable FBC on a global basis.
1835 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001836static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001837{
Jesse Barnes80824002009-09-10 15:28:06 -07001838 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001839 struct drm_crtc *crtc = NULL, *tmp_crtc;
1840 struct intel_crtc *intel_crtc;
1841 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001842 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001843 struct drm_i915_gem_object *obj;
Keith Packardcd0de032011-09-19 21:34:19 -07001844 int enable_fbc;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001845
1846 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001847
1848 if (!i915_powersave)
1849 return;
1850
Adam Jacksonee5382a2010-04-23 11:17:39 -04001851 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001852 return;
1853
Jesse Barnes80824002009-09-10 15:28:06 -07001854 /*
1855 * If FBC is already on, we just have to verify that we can
1856 * keep it that way...
1857 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001858 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001859 * - changing FBC params (stride, fence, mode)
1860 * - new fb is too large to fit in compressed buffer
1861 * - going to an unsupported config (interlace, pixel multiply, etc.)
1862 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001863 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001864 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001865 if (crtc) {
1866 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1867 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1868 goto out_disable;
1869 }
1870 crtc = tmp_crtc;
1871 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001872 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001873
1874 if (!crtc || crtc->fb == NULL) {
1875 DRM_DEBUG_KMS("no output, disabling\n");
1876 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001877 goto out_disable;
1878 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001879
1880 intel_crtc = to_intel_crtc(crtc);
1881 fb = crtc->fb;
1882 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001883 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001884
Keith Packardcd0de032011-09-19 21:34:19 -07001885 enable_fbc = i915_enable_fbc;
1886 if (enable_fbc < 0) {
1887 DRM_DEBUG_KMS("fbc set to per-chip default\n");
1888 enable_fbc = 1;
1889 if (INTEL_INFO(dev)->gen <= 5)
1890 enable_fbc = 0;
1891 }
1892 if (!enable_fbc) {
1893 DRM_DEBUG_KMS("fbc disabled per module param\n");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001894 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
1895 goto out_disable;
1896 }
Chris Wilson05394f32010-11-08 19:18:58 +00001897 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001898 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001899 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001900 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001901 goto out_disable;
1902 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001903 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1904 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001905 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001906 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001907 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001908 goto out_disable;
1909 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001910 if ((crtc->mode.hdisplay > 2048) ||
1911 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001912 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001913 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001914 goto out_disable;
1915 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001916 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001917 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001918 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001919 goto out_disable;
1920 }
Chris Wilsonde568512011-07-08 12:22:39 +01001921
1922 /* The use of a CPU fence is mandatory in order to detect writes
1923 * by the CPU to the scanout and trigger updates to the FBC.
1924 */
1925 if (obj->tiling_mode != I915_TILING_X ||
1926 obj->fence_reg == I915_FENCE_REG_NONE) {
1927 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001928 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001929 goto out_disable;
1930 }
1931
Jason Wesselc924b932010-08-05 09:22:32 -05001932 /* If the kernel debugger is active, always disable compression */
1933 if (in_dbg_master())
1934 goto out_disable;
1935
Chris Wilson016b9b62011-07-08 12:22:43 +01001936 /* If the scanout has not changed, don't modify the FBC settings.
1937 * Note that we make the fundamental assumption that the fb->obj
1938 * cannot be unpinned (and have its GTT offset and fence revoked)
1939 * without first being decoupled from the scanout and FBC disabled.
1940 */
1941 if (dev_priv->cfb_plane == intel_crtc->plane &&
1942 dev_priv->cfb_fb == fb->base.id &&
1943 dev_priv->cfb_y == crtc->y)
1944 return;
1945
1946 if (intel_fbc_enabled(dev)) {
1947 /* We update FBC along two paths, after changing fb/crtc
1948 * configuration (modeswitching) and after page-flipping
1949 * finishes. For the latter, we know that not only did
1950 * we disable the FBC at the start of the page-flip
1951 * sequence, but also more than one vblank has passed.
1952 *
1953 * For the former case of modeswitching, it is possible
1954 * to switch between two FBC valid configurations
1955 * instantaneously so we do need to disable the FBC
1956 * before we can modify its control registers. We also
1957 * have to wait for the next vblank for that to take
1958 * effect. However, since we delay enabling FBC we can
1959 * assume that a vblank has passed since disabling and
1960 * that we can safely alter the registers in the deferred
1961 * callback.
1962 *
1963 * In the scenario that we go from a valid to invalid
1964 * and then back to valid FBC configuration we have
1965 * no strict enforcement that a vblank occurred since
1966 * disabling the FBC. However, along all current pipe
1967 * disabling paths we do need to wait for a vblank at
1968 * some point. And we wait before enabling FBC anyway.
1969 */
1970 DRM_DEBUG_KMS("disabling active FBC for update\n");
1971 intel_disable_fbc(dev);
1972 }
1973
Chris Wilsonbed4a672010-09-11 10:47:47 +01001974 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001975 return;
1976
1977out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001978 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001979 if (intel_fbc_enabled(dev)) {
1980 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001981 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001982 }
Jesse Barnes80824002009-09-10 15:28:06 -07001983}
1984
Chris Wilson127bd2a2010-07-23 23:32:05 +01001985int
Chris Wilson48b956c2010-09-14 12:50:34 +01001986intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001987 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001988 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001989{
Chris Wilsonce453d82011-02-21 14:43:56 +00001990 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001991 u32 alignment;
1992 int ret;
1993
Chris Wilson05394f32010-11-08 19:18:58 +00001994 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001995 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001996 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1997 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001998 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001999 alignment = 4 * 1024;
2000 else
2001 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002002 break;
2003 case I915_TILING_X:
2004 /* pin() will align the object as required by fence */
2005 alignment = 0;
2006 break;
2007 case I915_TILING_Y:
2008 /* FIXME: Is this true? */
2009 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
2010 return -EINVAL;
2011 default:
2012 BUG();
2013 }
2014
Chris Wilsonce453d82011-02-21 14:43:56 +00002015 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002016 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002017 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002018 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002019
2020 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2021 * fence, whereas 965+ only requires a fence if using
2022 * framebuffer compression. For simplicity, we always install
2023 * a fence as the cost is not that onerous.
2024 */
Chris Wilson05394f32010-11-08 19:18:58 +00002025 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002026 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002027 if (ret)
2028 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002029 }
2030
Chris Wilsonce453d82011-02-21 14:43:56 +00002031 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002032 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002033
2034err_unpin:
2035 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002036err_interruptible:
2037 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002038 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002039}
2040
Jesse Barnes17638cd2011-06-24 12:19:23 -07002041static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2042 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002043{
2044 struct drm_device *dev = crtc->dev;
2045 struct drm_i915_private *dev_priv = dev->dev_private;
2046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2047 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002048 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002049 int plane = intel_crtc->plane;
2050 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002051 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002052 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002053
2054 switch (plane) {
2055 case 0:
2056 case 1:
2057 break;
2058 default:
2059 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2060 return -EINVAL;
2061 }
2062
2063 intel_fb = to_intel_framebuffer(fb);
2064 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002065
Chris Wilson5eddb702010-09-11 13:48:45 +01002066 reg = DSPCNTR(plane);
2067 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002068 /* Mask out pixel format bits in case we change it */
2069 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2070 switch (fb->bits_per_pixel) {
2071 case 8:
2072 dspcntr |= DISPPLANE_8BPP;
2073 break;
2074 case 16:
2075 if (fb->depth == 15)
2076 dspcntr |= DISPPLANE_15_16BPP;
2077 else
2078 dspcntr |= DISPPLANE_16BPP;
2079 break;
2080 case 24:
2081 case 32:
2082 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2083 break;
2084 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002085 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07002086 return -EINVAL;
2087 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002088 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002089 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002090 dspcntr |= DISPPLANE_TILED;
2091 else
2092 dspcntr &= ~DISPPLANE_TILED;
2093 }
2094
Chris Wilson5eddb702010-09-11 13:48:45 +01002095 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002096
Chris Wilson05394f32010-11-08 19:18:58 +00002097 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002098 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002099
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002100 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002101 Start, Offset, x, y, fb->pitches[0]);
2102 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002103 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002104 I915_WRITE(DSPSURF(plane), Start);
2105 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2106 I915_WRITE(DSPADDR(plane), Offset);
2107 } else
2108 I915_WRITE(DSPADDR(plane), Start + Offset);
2109 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002110
Jesse Barnes17638cd2011-06-24 12:19:23 -07002111 return 0;
2112}
2113
2114static int ironlake_update_plane(struct drm_crtc *crtc,
2115 struct drm_framebuffer *fb, int x, int y)
2116{
2117 struct drm_device *dev = crtc->dev;
2118 struct drm_i915_private *dev_priv = dev->dev_private;
2119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2120 struct intel_framebuffer *intel_fb;
2121 struct drm_i915_gem_object *obj;
2122 int plane = intel_crtc->plane;
2123 unsigned long Start, Offset;
2124 u32 dspcntr;
2125 u32 reg;
2126
2127 switch (plane) {
2128 case 0:
2129 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002130 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002131 break;
2132 default:
2133 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2134 return -EINVAL;
2135 }
2136
2137 intel_fb = to_intel_framebuffer(fb);
2138 obj = intel_fb->obj;
2139
2140 reg = DSPCNTR(plane);
2141 dspcntr = I915_READ(reg);
2142 /* Mask out pixel format bits in case we change it */
2143 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2144 switch (fb->bits_per_pixel) {
2145 case 8:
2146 dspcntr |= DISPPLANE_8BPP;
2147 break;
2148 case 16:
2149 if (fb->depth != 16)
2150 return -EINVAL;
2151
2152 dspcntr |= DISPPLANE_16BPP;
2153 break;
2154 case 24:
2155 case 32:
2156 if (fb->depth == 24)
2157 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2158 else if (fb->depth == 30)
2159 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2160 else
2161 return -EINVAL;
2162 break;
2163 default:
2164 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2165 return -EINVAL;
2166 }
2167
2168 if (obj->tiling_mode != I915_TILING_NONE)
2169 dspcntr |= DISPPLANE_TILED;
2170 else
2171 dspcntr &= ~DISPPLANE_TILED;
2172
2173 /* must disable */
2174 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2175
2176 I915_WRITE(reg, dspcntr);
2177
2178 Start = obj->gtt_offset;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002179 Offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002180
2181 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002182 Start, Offset, x, y, fb->pitches[0]);
2183 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002184 I915_WRITE(DSPSURF(plane), Start);
2185 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2186 I915_WRITE(DSPADDR(plane), Offset);
2187 POSTING_READ(reg);
2188
2189 return 0;
2190}
2191
2192/* Assume fb object is pinned & idle & fenced and just update base pointers */
2193static int
2194intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2195 int x, int y, enum mode_set_atomic state)
2196{
2197 struct drm_device *dev = crtc->dev;
2198 struct drm_i915_private *dev_priv = dev->dev_private;
2199 int ret;
2200
2201 ret = dev_priv->display.update_plane(crtc, fb, x, y);
2202 if (ret)
2203 return ret;
2204
Chris Wilsonbed4a672010-09-11 10:47:47 +01002205 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002206 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002207
2208 return 0;
2209}
2210
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002211static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002212intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2213 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002214{
2215 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002216 struct drm_i915_master_private *master_priv;
2217 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002218 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002219
2220 /* no fb bound */
2221 if (!crtc->fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002222 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002223 return 0;
2224 }
2225
Chris Wilson265db952010-09-20 15:41:01 +01002226 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002227 case 0:
2228 case 1:
2229 break;
Jesse Barnes27f82272011-09-02 12:54:37 -07002230 case 2:
2231 if (IS_IVYBRIDGE(dev))
2232 break;
2233 /* fall through otherwise */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002234 default:
Jesse Barnesa5071c22011-07-19 15:38:56 -07002235 DRM_ERROR("no plane for crtc\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002236 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002237 }
2238
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002239 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002240 ret = intel_pin_and_fence_fb_obj(dev,
2241 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002242 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002243 if (ret != 0) {
2244 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002245 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002246 return ret;
2247 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002248
Chris Wilson265db952010-09-20 15:41:01 +01002249 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002250 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002251 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01002252
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002253 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00002254 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00002255 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00002256
2257 /* Big Hammer, we also need to ensure that any pending
2258 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2259 * current scanout is retired before unpinning the old
2260 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00002261 *
2262 * This should only fail upon a hung GPU, in which case we
2263 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00002264 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002265 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00002266 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01002267 }
2268
Jason Wessel21c74a82010-10-13 14:09:44 -05002269 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
2270 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002271 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01002272 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002273 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002274 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002275 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002276 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002277
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002278 if (old_fb) {
2279 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01002280 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002281 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002282
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002283 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002284
2285 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002286 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002287
2288 master_priv = dev->primary->master->driver_priv;
2289 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002290 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002291
Chris Wilson265db952010-09-20 15:41:01 +01002292 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002293 master_priv->sarea_priv->pipeB_x = x;
2294 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002295 } else {
2296 master_priv->sarea_priv->pipeA_x = x;
2297 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002298 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002299
2300 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002301}
2302
Chris Wilson5eddb702010-09-11 13:48:45 +01002303static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002304{
2305 struct drm_device *dev = crtc->dev;
2306 struct drm_i915_private *dev_priv = dev->dev_private;
2307 u32 dpa_ctl;
2308
Zhao Yakui28c97732009-10-09 11:39:41 +08002309 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002310 dpa_ctl = I915_READ(DP_A);
2311 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2312
2313 if (clock < 200000) {
2314 u32 temp;
2315 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2316 /* workaround for 160Mhz:
2317 1) program 0x4600c bits 15:0 = 0x8124
2318 2) program 0x46010 bit 0 = 1
2319 3) program 0x46034 bit 24 = 1
2320 4) program 0x64000 bit 14 = 1
2321 */
2322 temp = I915_READ(0x4600c);
2323 temp &= 0xffff0000;
2324 I915_WRITE(0x4600c, temp | 0x8124);
2325
2326 temp = I915_READ(0x46010);
2327 I915_WRITE(0x46010, temp | 1);
2328
2329 temp = I915_READ(0x46034);
2330 I915_WRITE(0x46034, temp | (1 << 24));
2331 } else {
2332 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2333 }
2334 I915_WRITE(DP_A, dpa_ctl);
2335
Chris Wilson5eddb702010-09-11 13:48:45 +01002336 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002337 udelay(500);
2338}
2339
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002340static void intel_fdi_normal_train(struct drm_crtc *crtc)
2341{
2342 struct drm_device *dev = crtc->dev;
2343 struct drm_i915_private *dev_priv = dev->dev_private;
2344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2345 int pipe = intel_crtc->pipe;
2346 u32 reg, temp;
2347
2348 /* enable normal train */
2349 reg = FDI_TX_CTL(pipe);
2350 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002351 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002352 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2353 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002354 } else {
2355 temp &= ~FDI_LINK_TRAIN_NONE;
2356 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002357 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002358 I915_WRITE(reg, temp);
2359
2360 reg = FDI_RX_CTL(pipe);
2361 temp = I915_READ(reg);
2362 if (HAS_PCH_CPT(dev)) {
2363 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2364 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2365 } else {
2366 temp &= ~FDI_LINK_TRAIN_NONE;
2367 temp |= FDI_LINK_TRAIN_NONE;
2368 }
2369 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2370
2371 /* wait one idle pattern time */
2372 POSTING_READ(reg);
2373 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002374
2375 /* IVB wants error correction enabled */
2376 if (IS_IVYBRIDGE(dev))
2377 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2378 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002379}
2380
Jesse Barnes291427f2011-07-29 12:42:37 -07002381static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2382{
2383 struct drm_i915_private *dev_priv = dev->dev_private;
2384 u32 flags = I915_READ(SOUTH_CHICKEN1);
2385
2386 flags |= FDI_PHASE_SYNC_OVR(pipe);
2387 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2388 flags |= FDI_PHASE_SYNC_EN(pipe);
2389 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2390 POSTING_READ(SOUTH_CHICKEN1);
2391}
2392
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002393/* The FDI link training functions for ILK/Ibexpeak. */
2394static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2395{
2396 struct drm_device *dev = crtc->dev;
2397 struct drm_i915_private *dev_priv = dev->dev_private;
2398 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2399 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002400 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002401 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002402
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002403 /* FDI needs bits from pipe & plane first */
2404 assert_pipe_enabled(dev_priv, pipe);
2405 assert_plane_enabled(dev_priv, plane);
2406
Adam Jacksone1a44742010-06-25 15:32:14 -04002407 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2408 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002409 reg = FDI_RX_IMR(pipe);
2410 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002411 temp &= ~FDI_RX_SYMBOL_LOCK;
2412 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002413 I915_WRITE(reg, temp);
2414 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002415 udelay(150);
2416
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002417 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 reg = FDI_TX_CTL(pipe);
2419 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002420 temp &= ~(7 << 19);
2421 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002422 temp &= ~FDI_LINK_TRAIN_NONE;
2423 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002424 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002425
Chris Wilson5eddb702010-09-11 13:48:45 +01002426 reg = FDI_RX_CTL(pipe);
2427 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002428 temp &= ~FDI_LINK_TRAIN_NONE;
2429 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002430 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2431
2432 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002433 udelay(150);
2434
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002435 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002436 if (HAS_PCH_IBX(dev)) {
2437 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2438 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2439 FDI_RX_PHASE_SYNC_POINTER_EN);
2440 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002441
Chris Wilson5eddb702010-09-11 13:48:45 +01002442 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002443 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002444 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002445 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2446
2447 if ((temp & FDI_RX_BIT_LOCK)) {
2448 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002449 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002450 break;
2451 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002452 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002453 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002455
2456 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 reg = FDI_TX_CTL(pipe);
2458 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002459 temp &= ~FDI_LINK_TRAIN_NONE;
2460 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002461 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002462
Chris Wilson5eddb702010-09-11 13:48:45 +01002463 reg = FDI_RX_CTL(pipe);
2464 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002465 temp &= ~FDI_LINK_TRAIN_NONE;
2466 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002467 I915_WRITE(reg, temp);
2468
2469 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470 udelay(150);
2471
Chris Wilson5eddb702010-09-11 13:48:45 +01002472 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002473 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002475 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2476
2477 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002479 DRM_DEBUG_KMS("FDI train 2 done.\n");
2480 break;
2481 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002482 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002483 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002484 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002485
2486 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002487
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002488}
2489
Akshay Joshi0206e352011-08-16 15:34:10 -04002490static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2492 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2493 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2494 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2495};
2496
2497/* The FDI link training functions for SNB/Cougarpoint. */
2498static void gen6_fdi_link_train(struct drm_crtc *crtc)
2499{
2500 struct drm_device *dev = crtc->dev;
2501 struct drm_i915_private *dev_priv = dev->dev_private;
2502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2503 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002504 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002505
Adam Jacksone1a44742010-06-25 15:32:14 -04002506 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2507 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002508 reg = FDI_RX_IMR(pipe);
2509 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002510 temp &= ~FDI_RX_SYMBOL_LOCK;
2511 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002512 I915_WRITE(reg, temp);
2513
2514 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002515 udelay(150);
2516
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002517 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 reg = FDI_TX_CTL(pipe);
2519 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002520 temp &= ~(7 << 19);
2521 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002522 temp &= ~FDI_LINK_TRAIN_NONE;
2523 temp |= FDI_LINK_TRAIN_PATTERN_1;
2524 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2525 /* SNB-B */
2526 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528
Chris Wilson5eddb702010-09-11 13:48:45 +01002529 reg = FDI_RX_CTL(pipe);
2530 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002531 if (HAS_PCH_CPT(dev)) {
2532 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2533 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2534 } else {
2535 temp &= ~FDI_LINK_TRAIN_NONE;
2536 temp |= FDI_LINK_TRAIN_PATTERN_1;
2537 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002538 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2539
2540 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002541 udelay(150);
2542
Jesse Barnes291427f2011-07-29 12:42:37 -07002543 if (HAS_PCH_CPT(dev))
2544 cpt_phase_pointer_enable(dev, pipe);
2545
Akshay Joshi0206e352011-08-16 15:34:10 -04002546 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002547 reg = FDI_TX_CTL(pipe);
2548 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002549 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2550 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002551 I915_WRITE(reg, temp);
2552
2553 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002554 udelay(500);
2555
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 reg = FDI_RX_IIR(pipe);
2557 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002558 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2559
2560 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002561 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002562 DRM_DEBUG_KMS("FDI train 1 done.\n");
2563 break;
2564 }
2565 }
2566 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002567 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002568
2569 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002570 reg = FDI_TX_CTL(pipe);
2571 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002572 temp &= ~FDI_LINK_TRAIN_NONE;
2573 temp |= FDI_LINK_TRAIN_PATTERN_2;
2574 if (IS_GEN6(dev)) {
2575 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2576 /* SNB-B */
2577 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2578 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002579 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580
Chris Wilson5eddb702010-09-11 13:48:45 +01002581 reg = FDI_RX_CTL(pipe);
2582 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002583 if (HAS_PCH_CPT(dev)) {
2584 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2585 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2586 } else {
2587 temp &= ~FDI_LINK_TRAIN_NONE;
2588 temp |= FDI_LINK_TRAIN_PATTERN_2;
2589 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002590 I915_WRITE(reg, temp);
2591
2592 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002593 udelay(150);
2594
Akshay Joshi0206e352011-08-16 15:34:10 -04002595 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002596 reg = FDI_TX_CTL(pipe);
2597 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002598 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2599 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002600 I915_WRITE(reg, temp);
2601
2602 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002603 udelay(500);
2604
Chris Wilson5eddb702010-09-11 13:48:45 +01002605 reg = FDI_RX_IIR(pipe);
2606 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002607 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2608
2609 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002610 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002611 DRM_DEBUG_KMS("FDI train 2 done.\n");
2612 break;
2613 }
2614 }
2615 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002616 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002617
2618 DRM_DEBUG_KMS("FDI train done.\n");
2619}
2620
Jesse Barnes357555c2011-04-28 15:09:55 -07002621/* Manual link training for Ivy Bridge A0 parts */
2622static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2623{
2624 struct drm_device *dev = crtc->dev;
2625 struct drm_i915_private *dev_priv = dev->dev_private;
2626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2627 int pipe = intel_crtc->pipe;
2628 u32 reg, temp, i;
2629
2630 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2631 for train result */
2632 reg = FDI_RX_IMR(pipe);
2633 temp = I915_READ(reg);
2634 temp &= ~FDI_RX_SYMBOL_LOCK;
2635 temp &= ~FDI_RX_BIT_LOCK;
2636 I915_WRITE(reg, temp);
2637
2638 POSTING_READ(reg);
2639 udelay(150);
2640
2641 /* enable CPU FDI TX and PCH FDI RX */
2642 reg = FDI_TX_CTL(pipe);
2643 temp = I915_READ(reg);
2644 temp &= ~(7 << 19);
2645 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2646 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2647 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2649 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002650 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002651 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2652
2653 reg = FDI_RX_CTL(pipe);
2654 temp = I915_READ(reg);
2655 temp &= ~FDI_LINK_TRAIN_AUTO;
2656 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2657 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002658 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002659 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2660
2661 POSTING_READ(reg);
2662 udelay(150);
2663
Jesse Barnes291427f2011-07-29 12:42:37 -07002664 if (HAS_PCH_CPT(dev))
2665 cpt_phase_pointer_enable(dev, pipe);
2666
Akshay Joshi0206e352011-08-16 15:34:10 -04002667 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002668 reg = FDI_TX_CTL(pipe);
2669 temp = I915_READ(reg);
2670 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2671 temp |= snb_b_fdi_train_param[i];
2672 I915_WRITE(reg, temp);
2673
2674 POSTING_READ(reg);
2675 udelay(500);
2676
2677 reg = FDI_RX_IIR(pipe);
2678 temp = I915_READ(reg);
2679 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2680
2681 if (temp & FDI_RX_BIT_LOCK ||
2682 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2683 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2684 DRM_DEBUG_KMS("FDI train 1 done.\n");
2685 break;
2686 }
2687 }
2688 if (i == 4)
2689 DRM_ERROR("FDI train 1 fail!\n");
2690
2691 /* Train 2 */
2692 reg = FDI_TX_CTL(pipe);
2693 temp = I915_READ(reg);
2694 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2695 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2696 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2697 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2698 I915_WRITE(reg, temp);
2699
2700 reg = FDI_RX_CTL(pipe);
2701 temp = I915_READ(reg);
2702 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2703 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2704 I915_WRITE(reg, temp);
2705
2706 POSTING_READ(reg);
2707 udelay(150);
2708
Akshay Joshi0206e352011-08-16 15:34:10 -04002709 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002710 reg = FDI_TX_CTL(pipe);
2711 temp = I915_READ(reg);
2712 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2713 temp |= snb_b_fdi_train_param[i];
2714 I915_WRITE(reg, temp);
2715
2716 POSTING_READ(reg);
2717 udelay(500);
2718
2719 reg = FDI_RX_IIR(pipe);
2720 temp = I915_READ(reg);
2721 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2722
2723 if (temp & FDI_RX_SYMBOL_LOCK) {
2724 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2725 DRM_DEBUG_KMS("FDI train 2 done.\n");
2726 break;
2727 }
2728 }
2729 if (i == 4)
2730 DRM_ERROR("FDI train 2 fail!\n");
2731
2732 DRM_DEBUG_KMS("FDI train done.\n");
2733}
2734
2735static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002736{
2737 struct drm_device *dev = crtc->dev;
2738 struct drm_i915_private *dev_priv = dev->dev_private;
2739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2740 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002741 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002742
Jesse Barnesc64e3112010-09-10 11:27:03 -07002743 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002744 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2745 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002746
Jesse Barnes0e23b992010-09-10 11:10:00 -07002747 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002748 reg = FDI_RX_CTL(pipe);
2749 temp = I915_READ(reg);
2750 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002751 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002752 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2753 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2754
2755 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002756 udelay(200);
2757
2758 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 temp = I915_READ(reg);
2760 I915_WRITE(reg, temp | FDI_PCDCLK);
2761
2762 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002763 udelay(200);
2764
2765 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002766 reg = FDI_TX_CTL(pipe);
2767 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002768 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002769 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2770
2771 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002772 udelay(100);
2773 }
2774}
2775
Jesse Barnes291427f2011-07-29 12:42:37 -07002776static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2777{
2778 struct drm_i915_private *dev_priv = dev->dev_private;
2779 u32 flags = I915_READ(SOUTH_CHICKEN1);
2780
2781 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2782 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2783 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2784 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2785 POSTING_READ(SOUTH_CHICKEN1);
2786}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002787static void ironlake_fdi_disable(struct drm_crtc *crtc)
2788{
2789 struct drm_device *dev = crtc->dev;
2790 struct drm_i915_private *dev_priv = dev->dev_private;
2791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2792 int pipe = intel_crtc->pipe;
2793 u32 reg, temp;
2794
2795 /* disable CPU FDI tx and PCH FDI rx */
2796 reg = FDI_TX_CTL(pipe);
2797 temp = I915_READ(reg);
2798 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2799 POSTING_READ(reg);
2800
2801 reg = FDI_RX_CTL(pipe);
2802 temp = I915_READ(reg);
2803 temp &= ~(0x7 << 16);
2804 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2805 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2806
2807 POSTING_READ(reg);
2808 udelay(100);
2809
2810 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002811 if (HAS_PCH_IBX(dev)) {
2812 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002813 I915_WRITE(FDI_RX_CHICKEN(pipe),
2814 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002815 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002816 } else if (HAS_PCH_CPT(dev)) {
2817 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002818 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002819
2820 /* still set train pattern 1 */
2821 reg = FDI_TX_CTL(pipe);
2822 temp = I915_READ(reg);
2823 temp &= ~FDI_LINK_TRAIN_NONE;
2824 temp |= FDI_LINK_TRAIN_PATTERN_1;
2825 I915_WRITE(reg, temp);
2826
2827 reg = FDI_RX_CTL(pipe);
2828 temp = I915_READ(reg);
2829 if (HAS_PCH_CPT(dev)) {
2830 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2831 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2832 } else {
2833 temp &= ~FDI_LINK_TRAIN_NONE;
2834 temp |= FDI_LINK_TRAIN_PATTERN_1;
2835 }
2836 /* BPC in FDI rx is consistent with that in PIPECONF */
2837 temp &= ~(0x07 << 16);
2838 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2839 I915_WRITE(reg, temp);
2840
2841 POSTING_READ(reg);
2842 udelay(100);
2843}
2844
Chris Wilson6b383a72010-09-13 13:54:26 +01002845/*
2846 * When we disable a pipe, we need to clear any pending scanline wait events
2847 * to avoid hanging the ring, which we assume we are waiting on.
2848 */
2849static void intel_clear_scanline_wait(struct drm_device *dev)
2850{
2851 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002852 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002853 u32 tmp;
2854
2855 if (IS_GEN2(dev))
2856 /* Can't break the hang on i8xx */
2857 return;
2858
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002859 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002860 tmp = I915_READ_CTL(ring);
2861 if (tmp & RING_WAIT)
2862 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002863}
2864
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002865static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2866{
Chris Wilson05394f32010-11-08 19:18:58 +00002867 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002868 struct drm_i915_private *dev_priv;
2869
2870 if (crtc->fb == NULL)
2871 return;
2872
Chris Wilson05394f32010-11-08 19:18:58 +00002873 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002874 dev_priv = crtc->dev->dev_private;
2875 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002876 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002877}
2878
Jesse Barnes040484a2011-01-03 12:14:26 -08002879static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2880{
2881 struct drm_device *dev = crtc->dev;
2882 struct drm_mode_config *mode_config = &dev->mode_config;
2883 struct intel_encoder *encoder;
2884
2885 /*
2886 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2887 * must be driven by its own crtc; no sharing is possible.
2888 */
2889 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2890 if (encoder->base.crtc != crtc)
2891 continue;
2892
2893 switch (encoder->type) {
2894 case INTEL_OUTPUT_EDP:
2895 if (!intel_encoder_is_pch_edp(&encoder->base))
2896 return false;
2897 continue;
2898 }
2899 }
2900
2901 return true;
2902}
2903
Jesse Barnesf67a5592011-01-05 10:31:48 -08002904/*
2905 * Enable PCH resources required for PCH ports:
2906 * - PCH PLLs
2907 * - FDI training & RX/TX
2908 * - update transcoder timings
2909 * - DP transcoding bits
2910 * - transcoder
2911 */
2912static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002913{
2914 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002915 struct drm_i915_private *dev_priv = dev->dev_private;
2916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2917 int pipe = intel_crtc->pipe;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002918 u32 reg, temp, transc_sel;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002919
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002920 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002921 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002922
Jesse Barnes92f25842011-01-04 15:09:34 -08002923 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002924
2925 if (HAS_PCH_CPT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07002926 transc_sel = intel_crtc->use_pll_a ? TRANSC_DPLLA_SEL :
2927 TRANSC_DPLLB_SEL;
2928
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002929 /* Be sure PCH DPLL SEL is set */
2930 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002931 if (pipe == 0) {
2932 temp &= ~(TRANSA_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002933 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002934 } else if (pipe == 1) {
2935 temp &= ~(TRANSB_DPLLB_SEL);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002936 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002937 } else if (pipe == 2) {
2938 temp &= ~(TRANSC_DPLLB_SEL);
Jesse Barnes4b645f12011-10-12 09:51:31 -07002939 temp |= (TRANSC_DPLL_ENABLE | transc_sel);
Jesse Barnesd64311a2011-10-12 15:01:33 -07002940 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002941 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002942 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002943
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002944 /* set transcoder timing, panel must allow it */
2945 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002946 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2947 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2948 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2949
2950 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2951 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2952 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002953
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002954 intel_fdi_normal_train(crtc);
2955
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002956 /* For PCH DP, enable TRANS_DP_CTL */
2957 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002958 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2959 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002960 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002961 reg = TRANS_DP_CTL(pipe);
2962 temp = I915_READ(reg);
2963 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002964 TRANS_DP_SYNC_MASK |
2965 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002966 temp |= (TRANS_DP_OUTPUT_ENABLE |
2967 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002968 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002969
2970 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002971 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002972 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002973 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002974
2975 switch (intel_trans_dp_port_sel(crtc)) {
2976 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002977 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002978 break;
2979 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002980 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002981 break;
2982 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002983 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002984 break;
2985 default:
2986 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002987 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002988 break;
2989 }
2990
Chris Wilson5eddb702010-09-11 13:48:45 +01002991 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002992 }
2993
Jesse Barnes040484a2011-01-03 12:14:26 -08002994 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002995}
2996
Jesse Barnesd4270e52011-10-11 10:43:02 -07002997void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
2998{
2999 struct drm_i915_private *dev_priv = dev->dev_private;
3000 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3001 u32 temp;
3002
3003 temp = I915_READ(dslreg);
3004 udelay(500);
3005 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3006 /* Without this, mode sets may fail silently on FDI */
3007 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3008 udelay(250);
3009 I915_WRITE(tc2reg, 0);
3010 if (wait_for(I915_READ(dslreg) != temp, 5))
3011 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3012 }
3013}
3014
Jesse Barnesf67a5592011-01-05 10:31:48 -08003015static void ironlake_crtc_enable(struct drm_crtc *crtc)
3016{
3017 struct drm_device *dev = crtc->dev;
3018 struct drm_i915_private *dev_priv = dev->dev_private;
3019 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3020 int pipe = intel_crtc->pipe;
3021 int plane = intel_crtc->plane;
3022 u32 temp;
3023 bool is_pch_port;
3024
3025 if (intel_crtc->active)
3026 return;
3027
3028 intel_crtc->active = true;
3029 intel_update_watermarks(dev);
3030
3031 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3032 temp = I915_READ(PCH_LVDS);
3033 if ((temp & LVDS_PORT_EN) == 0)
3034 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3035 }
3036
3037 is_pch_port = intel_crtc_driving_pch(crtc);
3038
3039 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07003040 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003041 else
3042 ironlake_fdi_disable(crtc);
3043
3044 /* Enable panel fitting for LVDS */
3045 if (dev_priv->pch_pf_size &&
3046 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3047 /* Force use of hard-coded filter coefficients
3048 * as some pre-programmed values are broken,
3049 * e.g. x201.
3050 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003051 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3052 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3053 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003054 }
3055
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003056 /*
3057 * On ILK+ LUT must be loaded before the pipe is running but with
3058 * clocks enabled
3059 */
3060 intel_crtc_load_lut(crtc);
3061
Jesse Barnesf67a5592011-01-05 10:31:48 -08003062 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3063 intel_enable_plane(dev_priv, plane, pipe);
3064
3065 if (is_pch_port)
3066 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003067
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003068 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003069 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003070 mutex_unlock(&dev->struct_mutex);
3071
Chris Wilson6b383a72010-09-13 13:54:26 +01003072 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003073}
3074
3075static void ironlake_crtc_disable(struct drm_crtc *crtc)
3076{
3077 struct drm_device *dev = crtc->dev;
3078 struct drm_i915_private *dev_priv = dev->dev_private;
3079 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3080 int pipe = intel_crtc->pipe;
3081 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003082 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003083
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003084 if (!intel_crtc->active)
3085 return;
3086
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003087 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003088 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003089 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003090
Jesse Barnesb24e7172011-01-04 15:09:30 -08003091 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003092
Chris Wilson973d04f2011-07-08 12:22:37 +01003093 if (dev_priv->cfb_plane == plane)
3094 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003095
Jesse Barnesb24e7172011-01-04 15:09:30 -08003096 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003097
Jesse Barnes6be4a602010-09-10 10:26:01 -07003098 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003099 I915_WRITE(PF_CTL(pipe), 0);
3100 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003101
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003102 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003103
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003104 /* This is a horrible layering violation; we should be doing this in
3105 * the connector/encoder ->prepare instead, but we don't always have
3106 * enough information there about the config to know whether it will
3107 * actually be necessary or just cause undesired flicker.
3108 */
3109 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003110
Jesse Barnes040484a2011-01-03 12:14:26 -08003111 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003112
Jesse Barnes6be4a602010-09-10 10:26:01 -07003113 if (HAS_PCH_CPT(dev)) {
3114 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003115 reg = TRANS_DP_CTL(pipe);
3116 temp = I915_READ(reg);
3117 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003118 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003119 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003120
3121 /* disable DPLL_SEL */
3122 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003123 switch (pipe) {
3124 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003125 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003126 break;
3127 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003128 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003129 break;
3130 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003131 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003132 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003133 break;
3134 default:
3135 BUG(); /* wtf */
3136 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003137 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003138 }
3139
3140 /* disable PCH DPLL */
Jesse Barnes4b645f12011-10-12 09:51:31 -07003141 if (!intel_crtc->no_pll)
3142 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003143
3144 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003145 reg = FDI_RX_CTL(pipe);
3146 temp = I915_READ(reg);
3147 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003148
3149 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003150 reg = FDI_TX_CTL(pipe);
3151 temp = I915_READ(reg);
3152 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3153
3154 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003155 udelay(100);
3156
Chris Wilson5eddb702010-09-11 13:48:45 +01003157 reg = FDI_RX_CTL(pipe);
3158 temp = I915_READ(reg);
3159 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003160
3161 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01003162 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003163 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01003164
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003165 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003166 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003167
3168 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003169 intel_update_fbc(dev);
3170 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003171 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003172}
3173
3174static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
3175{
3176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3177 int pipe = intel_crtc->pipe;
3178 int plane = intel_crtc->plane;
3179
Zhenyu Wang2c072452009-06-05 15:38:42 +08003180 /* XXX: When our outputs are all unaware of DPMS modes other than off
3181 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3182 */
3183 switch (mode) {
3184 case DRM_MODE_DPMS_ON:
3185 case DRM_MODE_DPMS_STANDBY:
3186 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01003187 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003188 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01003189 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003190
Zhenyu Wang2c072452009-06-05 15:38:42 +08003191 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01003192 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003193 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08003194 break;
3195 }
3196}
3197
Daniel Vetter02e792f2009-09-15 22:57:34 +02003198static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3199{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003200 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003201 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003202 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003203
Chris Wilson23f09ce2010-08-12 13:53:37 +01003204 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003205 dev_priv->mm.interruptible = false;
3206 (void) intel_overlay_switch_off(intel_crtc->overlay);
3207 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003208 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003209 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003210
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003211 /* Let userspace switch the overlay on again. In most cases userspace
3212 * has to recompute where to put it anyway.
3213 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003214}
3215
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003216static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003217{
3218 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003219 struct drm_i915_private *dev_priv = dev->dev_private;
3220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3221 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003222 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003223
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003224 if (intel_crtc->active)
3225 return;
3226
3227 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003228 intel_update_watermarks(dev);
3229
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003230 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003231 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003232 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003233
3234 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003235 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003236
3237 /* Give the overlay scaler a chance to enable if it's on this pipe */
3238 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003239 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003240}
3241
3242static void i9xx_crtc_disable(struct drm_crtc *crtc)
3243{
3244 struct drm_device *dev = crtc->dev;
3245 struct drm_i915_private *dev_priv = dev->dev_private;
3246 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3247 int pipe = intel_crtc->pipe;
3248 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003249
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003250 if (!intel_crtc->active)
3251 return;
3252
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003253 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003254 intel_crtc_wait_for_pending_flips(crtc);
3255 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003256 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003257 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003258
Chris Wilson973d04f2011-07-08 12:22:37 +01003259 if (dev_priv->cfb_plane == plane)
3260 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003261
Jesse Barnesb24e7172011-01-04 15:09:30 -08003262 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003263 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003264 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003265
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003266 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003267 intel_update_fbc(dev);
3268 intel_update_watermarks(dev);
3269 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003270}
3271
3272static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
3273{
Jesse Barnes79e53942008-11-07 14:24:08 -08003274 /* XXX: When our outputs are all unaware of DPMS modes other than off
3275 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
3276 */
3277 switch (mode) {
3278 case DRM_MODE_DPMS_ON:
3279 case DRM_MODE_DPMS_STANDBY:
3280 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003281 i9xx_crtc_enable(crtc);
3282 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003283 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003284 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003285 break;
3286 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003287}
3288
3289/**
3290 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08003291 */
3292static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
3293{
3294 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07003295 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003296 struct drm_i915_master_private *master_priv;
3297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3298 int pipe = intel_crtc->pipe;
3299 bool enabled;
3300
Chris Wilson032d2a02010-09-06 16:17:22 +01003301 if (intel_crtc->dpms_mode == mode)
3302 return;
3303
Chris Wilsondebcadd2010-08-07 11:01:33 +01003304 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01003305
Jesse Barnese70236a2009-09-21 10:42:27 -07003306 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08003307
3308 if (!dev->primary->master)
3309 return;
3310
3311 master_priv = dev->primary->master->driver_priv;
3312 if (!master_priv->sarea_priv)
3313 return;
3314
3315 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
3316
3317 switch (pipe) {
3318 case 0:
3319 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3320 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3321 break;
3322 case 1:
3323 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3324 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3325 break;
3326 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003327 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003328 break;
3329 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003330}
3331
Chris Wilsoncdd59982010-09-08 16:30:16 +01003332static void intel_crtc_disable(struct drm_crtc *crtc)
3333{
3334 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
3335 struct drm_device *dev = crtc->dev;
3336
3337 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
3338
3339 if (crtc->fb) {
3340 mutex_lock(&dev->struct_mutex);
3341 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
3342 mutex_unlock(&dev->struct_mutex);
3343 }
3344}
3345
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003346/* Prepare for a mode set.
3347 *
3348 * Note we could be a lot smarter here. We need to figure out which outputs
3349 * will be enabled, which disabled (in short, how the config will changes)
3350 * and perform the minimum necessary steps to accomplish that, e.g. updating
3351 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
3352 * panel fitting is in the proper state, etc.
3353 */
3354static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003355{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003356 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003357}
3358
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003359static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003360{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003361 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003362}
3363
3364static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3365{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003366 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003367}
3368
3369static void ironlake_crtc_commit(struct drm_crtc *crtc)
3370{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003371 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003372}
3373
Akshay Joshi0206e352011-08-16 15:34:10 -04003374void intel_encoder_prepare(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003375{
3376 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3377 /* lvds has its own version of prepare see intel_lvds_prepare */
3378 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3379}
3380
Akshay Joshi0206e352011-08-16 15:34:10 -04003381void intel_encoder_commit(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003382{
3383 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
Jesse Barnesd4270e52011-10-11 10:43:02 -07003384 struct drm_device *dev = encoder->dev;
3385 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3386 struct intel_crtc *intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
3387
Jesse Barnes79e53942008-11-07 14:24:08 -08003388 /* lvds has its own version of commit see intel_lvds_commit */
3389 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003390
3391 if (HAS_PCH_CPT(dev))
3392 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08003393}
3394
Chris Wilsonea5b2132010-08-04 13:50:23 +01003395void intel_encoder_destroy(struct drm_encoder *encoder)
3396{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003397 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003398
Chris Wilsonea5b2132010-08-04 13:50:23 +01003399 drm_encoder_cleanup(encoder);
3400 kfree(intel_encoder);
3401}
3402
Jesse Barnes79e53942008-11-07 14:24:08 -08003403static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3404 struct drm_display_mode *mode,
3405 struct drm_display_mode *adjusted_mode)
3406{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003407 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003408
Eric Anholtbad720f2009-10-22 16:11:14 -07003409 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003410 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003411 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3412 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003413 }
Chris Wilson89749352010-09-12 18:25:19 +01003414
3415 /* XXX some encoders set the crtcinfo, others don't.
3416 * Obviously we need some form of conflict resolution here...
3417 */
3418 if (adjusted_mode->crtc_htotal == 0)
3419 drm_mode_set_crtcinfo(adjusted_mode, 0);
3420
Jesse Barnes79e53942008-11-07 14:24:08 -08003421 return true;
3422}
3423
Jesse Barnese70236a2009-09-21 10:42:27 -07003424static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003425{
Jesse Barnese70236a2009-09-21 10:42:27 -07003426 return 400000;
3427}
Jesse Barnes79e53942008-11-07 14:24:08 -08003428
Jesse Barnese70236a2009-09-21 10:42:27 -07003429static int i915_get_display_clock_speed(struct drm_device *dev)
3430{
3431 return 333000;
3432}
Jesse Barnes79e53942008-11-07 14:24:08 -08003433
Jesse Barnese70236a2009-09-21 10:42:27 -07003434static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3435{
3436 return 200000;
3437}
Jesse Barnes79e53942008-11-07 14:24:08 -08003438
Jesse Barnese70236a2009-09-21 10:42:27 -07003439static int i915gm_get_display_clock_speed(struct drm_device *dev)
3440{
3441 u16 gcfgc = 0;
3442
3443 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3444
3445 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003446 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003447 else {
3448 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3449 case GC_DISPLAY_CLOCK_333_MHZ:
3450 return 333000;
3451 default:
3452 case GC_DISPLAY_CLOCK_190_200_MHZ:
3453 return 190000;
3454 }
3455 }
3456}
Jesse Barnes79e53942008-11-07 14:24:08 -08003457
Jesse Barnese70236a2009-09-21 10:42:27 -07003458static int i865_get_display_clock_speed(struct drm_device *dev)
3459{
3460 return 266000;
3461}
3462
3463static int i855_get_display_clock_speed(struct drm_device *dev)
3464{
3465 u16 hpllcc = 0;
3466 /* Assume that the hardware is in the high speed state. This
3467 * should be the default.
3468 */
3469 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3470 case GC_CLOCK_133_200:
3471 case GC_CLOCK_100_200:
3472 return 200000;
3473 case GC_CLOCK_166_250:
3474 return 250000;
3475 case GC_CLOCK_100_133:
3476 return 133000;
3477 }
3478
3479 /* Shouldn't happen */
3480 return 0;
3481}
3482
3483static int i830_get_display_clock_speed(struct drm_device *dev)
3484{
3485 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003486}
3487
Zhenyu Wang2c072452009-06-05 15:38:42 +08003488struct fdi_m_n {
3489 u32 tu;
3490 u32 gmch_m;
3491 u32 gmch_n;
3492 u32 link_m;
3493 u32 link_n;
3494};
3495
3496static void
3497fdi_reduce_ratio(u32 *num, u32 *den)
3498{
3499 while (*num > 0xffffff || *den > 0xffffff) {
3500 *num >>= 1;
3501 *den >>= 1;
3502 }
3503}
3504
Zhenyu Wang2c072452009-06-05 15:38:42 +08003505static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003506ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3507 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003508{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003509 m_n->tu = 64; /* default size */
3510
Chris Wilson22ed1112010-12-04 01:01:29 +00003511 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3512 m_n->gmch_m = bits_per_pixel * pixel_clock;
3513 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003514 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3515
Chris Wilson22ed1112010-12-04 01:01:29 +00003516 m_n->link_m = pixel_clock;
3517 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003518 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3519}
3520
3521
Shaohua Li7662c8b2009-06-26 11:23:55 +08003522struct intel_watermark_params {
3523 unsigned long fifo_size;
3524 unsigned long max_wm;
3525 unsigned long default_wm;
3526 unsigned long guard_size;
3527 unsigned long cacheline_size;
3528};
3529
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003530/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003531static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003532 PINEVIEW_DISPLAY_FIFO,
3533 PINEVIEW_MAX_WM,
3534 PINEVIEW_DFT_WM,
3535 PINEVIEW_GUARD_WM,
3536 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003537};
Chris Wilsond2102462011-01-24 17:43:27 +00003538static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003539 PINEVIEW_DISPLAY_FIFO,
3540 PINEVIEW_MAX_WM,
3541 PINEVIEW_DFT_HPLLOFF_WM,
3542 PINEVIEW_GUARD_WM,
3543 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003544};
Chris Wilsond2102462011-01-24 17:43:27 +00003545static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003546 PINEVIEW_CURSOR_FIFO,
3547 PINEVIEW_CURSOR_MAX_WM,
3548 PINEVIEW_CURSOR_DFT_WM,
3549 PINEVIEW_CURSOR_GUARD_WM,
3550 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003551};
Chris Wilsond2102462011-01-24 17:43:27 +00003552static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003553 PINEVIEW_CURSOR_FIFO,
3554 PINEVIEW_CURSOR_MAX_WM,
3555 PINEVIEW_CURSOR_DFT_WM,
3556 PINEVIEW_CURSOR_GUARD_WM,
3557 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003558};
Chris Wilsond2102462011-01-24 17:43:27 +00003559static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003560 G4X_FIFO_SIZE,
3561 G4X_MAX_WM,
3562 G4X_MAX_WM,
3563 2,
3564 G4X_FIFO_LINE_SIZE,
3565};
Chris Wilsond2102462011-01-24 17:43:27 +00003566static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003567 I965_CURSOR_FIFO,
3568 I965_CURSOR_MAX_WM,
3569 I965_CURSOR_DFT_WM,
3570 2,
3571 G4X_FIFO_LINE_SIZE,
3572};
Chris Wilsond2102462011-01-24 17:43:27 +00003573static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003574 I965_CURSOR_FIFO,
3575 I965_CURSOR_MAX_WM,
3576 I965_CURSOR_DFT_WM,
3577 2,
3578 I915_FIFO_LINE_SIZE,
3579};
Chris Wilsond2102462011-01-24 17:43:27 +00003580static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003581 I945_FIFO_SIZE,
3582 I915_MAX_WM,
3583 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003584 2,
3585 I915_FIFO_LINE_SIZE
3586};
Chris Wilsond2102462011-01-24 17:43:27 +00003587static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003588 I915_FIFO_SIZE,
3589 I915_MAX_WM,
3590 1,
3591 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003592 I915_FIFO_LINE_SIZE
3593};
Chris Wilsond2102462011-01-24 17:43:27 +00003594static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003595 I855GM_FIFO_SIZE,
3596 I915_MAX_WM,
3597 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003598 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003599 I830_FIFO_LINE_SIZE
3600};
Chris Wilsond2102462011-01-24 17:43:27 +00003601static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003602 I830_FIFO_SIZE,
3603 I915_MAX_WM,
3604 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003605 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003606 I830_FIFO_LINE_SIZE
3607};
3608
Chris Wilsond2102462011-01-24 17:43:27 +00003609static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003610 ILK_DISPLAY_FIFO,
3611 ILK_DISPLAY_MAXWM,
3612 ILK_DISPLAY_DFTWM,
3613 2,
3614 ILK_FIFO_LINE_SIZE
3615};
Chris Wilsond2102462011-01-24 17:43:27 +00003616static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003617 ILK_CURSOR_FIFO,
3618 ILK_CURSOR_MAXWM,
3619 ILK_CURSOR_DFTWM,
3620 2,
3621 ILK_FIFO_LINE_SIZE
3622};
Chris Wilsond2102462011-01-24 17:43:27 +00003623static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003624 ILK_DISPLAY_SR_FIFO,
3625 ILK_DISPLAY_MAX_SRWM,
3626 ILK_DISPLAY_DFT_SRWM,
3627 2,
3628 ILK_FIFO_LINE_SIZE
3629};
Chris Wilsond2102462011-01-24 17:43:27 +00003630static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003631 ILK_CURSOR_SR_FIFO,
3632 ILK_CURSOR_MAX_SRWM,
3633 ILK_CURSOR_DFT_SRWM,
3634 2,
3635 ILK_FIFO_LINE_SIZE
3636};
3637
Chris Wilsond2102462011-01-24 17:43:27 +00003638static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003639 SNB_DISPLAY_FIFO,
3640 SNB_DISPLAY_MAXWM,
3641 SNB_DISPLAY_DFTWM,
3642 2,
3643 SNB_FIFO_LINE_SIZE
3644};
Chris Wilsond2102462011-01-24 17:43:27 +00003645static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003646 SNB_CURSOR_FIFO,
3647 SNB_CURSOR_MAXWM,
3648 SNB_CURSOR_DFTWM,
3649 2,
3650 SNB_FIFO_LINE_SIZE
3651};
Chris Wilsond2102462011-01-24 17:43:27 +00003652static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003653 SNB_DISPLAY_SR_FIFO,
3654 SNB_DISPLAY_MAX_SRWM,
3655 SNB_DISPLAY_DFT_SRWM,
3656 2,
3657 SNB_FIFO_LINE_SIZE
3658};
Chris Wilsond2102462011-01-24 17:43:27 +00003659static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003660 SNB_CURSOR_SR_FIFO,
3661 SNB_CURSOR_MAX_SRWM,
3662 SNB_CURSOR_DFT_SRWM,
3663 2,
3664 SNB_FIFO_LINE_SIZE
3665};
3666
3667
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003668/**
3669 * intel_calculate_wm - calculate watermark level
3670 * @clock_in_khz: pixel clock
3671 * @wm: chip FIFO params
3672 * @pixel_size: display pixel size
3673 * @latency_ns: memory latency for the platform
3674 *
3675 * Calculate the watermark level (the level at which the display plane will
3676 * start fetching from memory again). Each chip has a different display
3677 * FIFO size and allocation, so the caller needs to figure that out and pass
3678 * in the correct intel_watermark_params structure.
3679 *
3680 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3681 * on the pixel size. When it reaches the watermark level, it'll start
3682 * fetching FIFO line sized based chunks from memory until the FIFO fills
3683 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3684 * will occur, and a display engine hang could result.
3685 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003686static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003687 const struct intel_watermark_params *wm,
3688 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003689 int pixel_size,
3690 unsigned long latency_ns)
3691{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003692 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003693
Jesse Barnesd6604672009-09-11 12:25:56 -07003694 /*
3695 * Note: we need to make sure we don't overflow for various clock &
3696 * latency values.
3697 * clocks go from a few thousand to several hundred thousand.
3698 * latency is usually a few thousand
3699 */
3700 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3701 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003702 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003703
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003704 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003705
Chris Wilsond2102462011-01-24 17:43:27 +00003706 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003707
Joe Perchesbbb0aef2011-04-17 20:35:52 -07003708 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003709
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003710 /* Don't promote wm_size to unsigned... */
3711 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003712 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003713 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003714 wm_size = wm->default_wm;
3715 return wm_size;
3716}
3717
3718struct cxsr_latency {
3719 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003720 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003721 unsigned long fsb_freq;
3722 unsigned long mem_freq;
3723 unsigned long display_sr;
3724 unsigned long display_hpll_disable;
3725 unsigned long cursor_sr;
3726 unsigned long cursor_hpll_disable;
3727};
3728
Chris Wilson403c89f2010-08-04 15:25:31 +01003729static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003730 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3731 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3732 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3733 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3734 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003735
Li Peng95534262010-05-18 18:58:44 +08003736 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3737 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3738 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3739 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3740 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003741
Li Peng95534262010-05-18 18:58:44 +08003742 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3743 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3744 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3745 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3746 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003747
Li Peng95534262010-05-18 18:58:44 +08003748 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3749 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3750 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3751 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3752 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003753
Li Peng95534262010-05-18 18:58:44 +08003754 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3755 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3756 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3757 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3758 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003759
Li Peng95534262010-05-18 18:58:44 +08003760 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3761 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3762 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3763 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3764 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003765};
3766
Chris Wilson403c89f2010-08-04 15:25:31 +01003767static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3768 int is_ddr3,
3769 int fsb,
3770 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003771{
Chris Wilson403c89f2010-08-04 15:25:31 +01003772 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003773 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003774
3775 if (fsb == 0 || mem == 0)
3776 return NULL;
3777
3778 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3779 latency = &cxsr_latency_table[i];
3780 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003781 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303782 fsb == latency->fsb_freq && mem == latency->mem_freq)
3783 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003784 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303785
Zhao Yakui28c97732009-10-09 11:39:41 +08003786 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303787
3788 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003789}
3790
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003791static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003792{
3793 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003794
3795 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003796 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003797}
3798
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003799/*
3800 * Latency for FIFO fetches is dependent on several factors:
3801 * - memory configuration (speed, channels)
3802 * - chipset
3803 * - current MCH state
3804 * It can be fairly high in some situations, so here we assume a fairly
3805 * pessimal value. It's a tradeoff between extra memory fetches (if we
3806 * set this value too high, the FIFO will fetch frequently to stay full)
3807 * and power consumption (set it too low to save power and we might see
3808 * FIFO underruns and display "flicker").
3809 *
3810 * A value of 5us seems to be a good balance; safe for very low end
3811 * platforms but not overly aggressive on lower latency configs.
3812 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003813static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003814
Jesse Barnese70236a2009-09-21 10:42:27 -07003815static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003816{
3817 struct drm_i915_private *dev_priv = dev->dev_private;
3818 uint32_t dsparb = I915_READ(DSPARB);
3819 int size;
3820
Chris Wilson8de9b312010-07-19 19:59:52 +01003821 size = dsparb & 0x7f;
3822 if (plane)
3823 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003824
Zhao Yakui28c97732009-10-09 11:39:41 +08003825 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003826 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003827
3828 return size;
3829}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003830
Jesse Barnese70236a2009-09-21 10:42:27 -07003831static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3832{
3833 struct drm_i915_private *dev_priv = dev->dev_private;
3834 uint32_t dsparb = I915_READ(DSPARB);
3835 int size;
3836
Chris Wilson8de9b312010-07-19 19:59:52 +01003837 size = dsparb & 0x1ff;
3838 if (plane)
3839 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003840 size >>= 1; /* Convert to cachelines */
3841
Zhao Yakui28c97732009-10-09 11:39:41 +08003842 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003843 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003844
3845 return size;
3846}
3847
3848static int i845_get_fifo_size(struct drm_device *dev, int plane)
3849{
3850 struct drm_i915_private *dev_priv = dev->dev_private;
3851 uint32_t dsparb = I915_READ(DSPARB);
3852 int size;
3853
3854 size = dsparb & 0x7f;
3855 size >>= 2; /* Convert to cachelines */
3856
Zhao Yakui28c97732009-10-09 11:39:41 +08003857 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003858 plane ? "B" : "A",
3859 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003860
3861 return size;
3862}
3863
3864static int i830_get_fifo_size(struct drm_device *dev, int plane)
3865{
3866 struct drm_i915_private *dev_priv = dev->dev_private;
3867 uint32_t dsparb = I915_READ(DSPARB);
3868 int size;
3869
3870 size = dsparb & 0x7f;
3871 size >>= 1; /* Convert to cachelines */
3872
Zhao Yakui28c97732009-10-09 11:39:41 +08003873 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003874 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003875
3876 return size;
3877}
3878
Chris Wilsond2102462011-01-24 17:43:27 +00003879static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3880{
3881 struct drm_crtc *crtc, *enabled = NULL;
3882
3883 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3884 if (crtc->enabled && crtc->fb) {
3885 if (enabled)
3886 return NULL;
3887 enabled = crtc;
3888 }
3889 }
3890
3891 return enabled;
3892}
3893
3894static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003895{
3896 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003897 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003898 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003899 u32 reg;
3900 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003901
Chris Wilson403c89f2010-08-04 15:25:31 +01003902 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003903 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003904 if (!latency) {
3905 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3906 pineview_disable_cxsr(dev);
3907 return;
3908 }
3909
Chris Wilsond2102462011-01-24 17:43:27 +00003910 crtc = single_enabled_crtc(dev);
3911 if (crtc) {
3912 int clock = crtc->mode.clock;
3913 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003914
3915 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003916 wm = intel_calculate_wm(clock, &pineview_display_wm,
3917 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003918 pixel_size, latency->display_sr);
3919 reg = I915_READ(DSPFW1);
3920 reg &= ~DSPFW_SR_MASK;
3921 reg |= wm << DSPFW_SR_SHIFT;
3922 I915_WRITE(DSPFW1, reg);
3923 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3924
3925 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003926 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3927 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003928 pixel_size, latency->cursor_sr);
3929 reg = I915_READ(DSPFW3);
3930 reg &= ~DSPFW_CURSOR_SR_MASK;
3931 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3932 I915_WRITE(DSPFW3, reg);
3933
3934 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003935 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3936 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003937 pixel_size, latency->display_hpll_disable);
3938 reg = I915_READ(DSPFW3);
3939 reg &= ~DSPFW_HPLL_SR_MASK;
3940 reg |= wm & DSPFW_HPLL_SR_MASK;
3941 I915_WRITE(DSPFW3, reg);
3942
3943 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003944 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3945 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003946 pixel_size, latency->cursor_hpll_disable);
3947 reg = I915_READ(DSPFW3);
3948 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3949 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3950 I915_WRITE(DSPFW3, reg);
3951 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3952
3953 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003954 I915_WRITE(DSPFW3,
3955 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003956 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3957 } else {
3958 pineview_disable_cxsr(dev);
3959 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3960 }
3961}
3962
Chris Wilson417ae142011-01-19 15:04:42 +00003963static bool g4x_compute_wm0(struct drm_device *dev,
3964 int plane,
3965 const struct intel_watermark_params *display,
3966 int display_latency_ns,
3967 const struct intel_watermark_params *cursor,
3968 int cursor_latency_ns,
3969 int *plane_wm,
3970 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003971{
Chris Wilson417ae142011-01-19 15:04:42 +00003972 struct drm_crtc *crtc;
3973 int htotal, hdisplay, clock, pixel_size;
3974 int line_time_us, line_count;
3975 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003976
Chris Wilson417ae142011-01-19 15:04:42 +00003977 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01003978 if (crtc->fb == NULL || !crtc->enabled) {
3979 *cursor_wm = cursor->guard_size;
3980 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00003981 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01003982 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003983
Chris Wilson417ae142011-01-19 15:04:42 +00003984 htotal = crtc->mode.htotal;
3985 hdisplay = crtc->mode.hdisplay;
3986 clock = crtc->mode.clock;
3987 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003988
Chris Wilson417ae142011-01-19 15:04:42 +00003989 /* Use the small buffer method to calculate plane watermark */
3990 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3991 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3992 if (tlb_miss > 0)
3993 entries += tlb_miss;
3994 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3995 *plane_wm = entries + display->guard_size;
3996 if (*plane_wm > (int)display->max_wm)
3997 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003998
Chris Wilson417ae142011-01-19 15:04:42 +00003999 /* Use the large buffer method to calculate cursor watermark */
4000 line_time_us = ((htotal * 1000) / clock);
4001 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
4002 entries = line_count * 64 * pixel_size;
4003 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
4004 if (tlb_miss > 0)
4005 entries += tlb_miss;
4006 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4007 *cursor_wm = entries + cursor->guard_size;
4008 if (*cursor_wm > (int)cursor->max_wm)
4009 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004010
Chris Wilson417ae142011-01-19 15:04:42 +00004011 return true;
4012}
Jesse Barnes0e442c62009-10-19 10:09:33 +09004013
Chris Wilson417ae142011-01-19 15:04:42 +00004014/*
4015 * Check the wm result.
4016 *
4017 * If any calculated watermark values is larger than the maximum value that
4018 * can be programmed into the associated watermark register, that watermark
4019 * must be disabled.
4020 */
4021static bool g4x_check_srwm(struct drm_device *dev,
4022 int display_wm, int cursor_wm,
4023 const struct intel_watermark_params *display,
4024 const struct intel_watermark_params *cursor)
4025{
4026 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
4027 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09004028
Chris Wilson417ae142011-01-19 15:04:42 +00004029 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07004030 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004031 display_wm, display->max_wm);
4032 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09004033 }
4034
Chris Wilson417ae142011-01-19 15:04:42 +00004035 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef2011-04-17 20:35:52 -07004036 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00004037 cursor_wm, cursor->max_wm);
4038 return false;
4039 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004040
Chris Wilson417ae142011-01-19 15:04:42 +00004041 if (!(display_wm || cursor_wm)) {
4042 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
4043 return false;
4044 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09004045
Chris Wilson417ae142011-01-19 15:04:42 +00004046 return true;
4047}
4048
4049static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00004050 int plane,
4051 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004052 const struct intel_watermark_params *display,
4053 const struct intel_watermark_params *cursor,
4054 int *display_wm, int *cursor_wm)
4055{
Chris Wilsond2102462011-01-24 17:43:27 +00004056 struct drm_crtc *crtc;
4057 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00004058 unsigned long line_time_us;
4059 int line_count, line_size;
4060 int small, large;
4061 int entries;
4062
4063 if (!latency_ns) {
4064 *display_wm = *cursor_wm = 0;
4065 return false;
4066 }
4067
Chris Wilsond2102462011-01-24 17:43:27 +00004068 crtc = intel_get_crtc_for_plane(dev, plane);
4069 hdisplay = crtc->mode.hdisplay;
4070 htotal = crtc->mode.htotal;
4071 clock = crtc->mode.clock;
4072 pixel_size = crtc->fb->bits_per_pixel / 8;
4073
Chris Wilson417ae142011-01-19 15:04:42 +00004074 line_time_us = (htotal * 1000) / clock;
4075 line_count = (latency_ns / line_time_us + 1000) / 1000;
4076 line_size = hdisplay * pixel_size;
4077
4078 /* Use the minimum of the small and large buffer method for primary */
4079 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4080 large = line_count * line_size;
4081
4082 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4083 *display_wm = entries + display->guard_size;
4084
4085 /* calculate the self-refresh watermark for display cursor */
4086 entries = line_count * pixel_size * 64;
4087 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4088 *cursor_wm = entries + cursor->guard_size;
4089
4090 return g4x_check_srwm(dev,
4091 *display_wm, *cursor_wm,
4092 display, cursor);
4093}
4094
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00004095#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00004096
4097static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00004098{
4099 static const int sr_latency_ns = 12000;
4100 struct drm_i915_private *dev_priv = dev->dev_private;
4101 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004102 int plane_sr, cursor_sr;
4103 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00004104
4105 if (g4x_compute_wm0(dev, 0,
4106 &g4x_wm_info, latency_ns,
4107 &g4x_cursor_wm_info, latency_ns,
4108 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004109 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00004110
4111 if (g4x_compute_wm0(dev, 1,
4112 &g4x_wm_info, latency_ns,
4113 &g4x_cursor_wm_info, latency_ns,
4114 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00004115 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00004116
4117 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00004118 if (single_plane_enabled(enabled) &&
4119 g4x_compute_srwm(dev, ffs(enabled) - 1,
4120 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00004121 &g4x_wm_info,
4122 &g4x_cursor_wm_info,
4123 &plane_sr, &cursor_sr))
4124 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
4125 else
4126 I915_WRITE(FW_BLC_SELF,
4127 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
4128
Chris Wilson308977a2011-02-02 10:41:20 +00004129 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
4130 planea_wm, cursora_wm,
4131 planeb_wm, cursorb_wm,
4132 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00004133
4134 I915_WRITE(DSPFW1,
4135 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004136 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00004137 (planeb_wm << DSPFW_PLANEB_SHIFT) |
4138 planea_wm);
4139 I915_WRITE(DSPFW2,
4140 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004141 (cursora_wm << DSPFW_CURSORA_SHIFT));
4142 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00004143 I915_WRITE(DSPFW3,
4144 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09004145 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004146}
4147
Chris Wilsond2102462011-01-24 17:43:27 +00004148static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004149{
4150 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004151 struct drm_crtc *crtc;
4152 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004153 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004154
Jesse Barnes1dc75462009-10-19 10:08:17 +09004155 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004156 crtc = single_enabled_crtc(dev);
4157 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09004158 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004159 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00004160 int clock = crtc->mode.clock;
4161 int htotal = crtc->mode.htotal;
4162 int hdisplay = crtc->mode.hdisplay;
4163 int pixel_size = crtc->fb->bits_per_pixel / 8;
4164 unsigned long line_time_us;
4165 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004166
Chris Wilsond2102462011-01-24 17:43:27 +00004167 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004168
4169 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004170 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4171 pixel_size * hdisplay;
4172 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00004173 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09004174 if (srwm < 0)
4175 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08004176 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00004177 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
4178 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004179
Chris Wilsond2102462011-01-24 17:43:27 +00004180 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01004181 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00004182 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01004183 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004184 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00004185 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004186
4187 if (cursor_sr > i965_cursor_wm_info.max_wm)
4188 cursor_sr = i965_cursor_wm_info.max_wm;
4189
4190 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
4191 "cursor %d\n", srwm, cursor_sr);
4192
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004193 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004194 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05304195 } else {
4196 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004197 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07004198 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
4199 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09004200 }
4201
4202 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
4203 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004204
4205 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00004206 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
4207 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004208 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004209 /* update cursor SR watermark */
4210 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08004211}
4212
Chris Wilsond2102462011-01-24 17:43:27 +00004213static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004214{
4215 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004216 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004217 uint32_t fwater_lo;
4218 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00004219 int cwm, srwm = 1;
4220 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004221 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00004222 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004223
Chris Wilson72557b42011-01-31 10:29:55 +00004224 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004225 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004226 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00004227 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004228 else
Chris Wilsond2102462011-01-24 17:43:27 +00004229 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004230
Chris Wilsond2102462011-01-24 17:43:27 +00004231 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
4232 crtc = intel_get_crtc_for_plane(dev, 0);
4233 if (crtc->enabled && crtc->fb) {
4234 planea_wm = intel_calculate_wm(crtc->mode.clock,
4235 wm_info, fifo_size,
4236 crtc->fb->bits_per_pixel / 8,
4237 latency_ns);
4238 enabled = crtc;
4239 } else
4240 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004241
Chris Wilsond2102462011-01-24 17:43:27 +00004242 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
4243 crtc = intel_get_crtc_for_plane(dev, 1);
4244 if (crtc->enabled && crtc->fb) {
4245 planeb_wm = intel_calculate_wm(crtc->mode.clock,
4246 wm_info, fifo_size,
4247 crtc->fb->bits_per_pixel / 8,
4248 latency_ns);
4249 if (enabled == NULL)
4250 enabled = crtc;
4251 else
4252 enabled = NULL;
4253 } else
4254 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004255
Zhao Yakui28c97732009-10-09 11:39:41 +08004256 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004257
4258 /*
4259 * Overlay gets an aggressive default since video jitter is bad.
4260 */
4261 cwm = 2;
4262
Alexander Lam18b21902011-01-03 13:28:56 -05004263 /* Play safe and disable self-refresh before adjusting watermarks. */
4264 if (IS_I945G(dev) || IS_I945GM(dev))
4265 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
4266 else if (IS_I915GM(dev))
4267 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
4268
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004269 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00004270 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004271 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01004272 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00004273 int clock = enabled->mode.clock;
4274 int htotal = enabled->mode.htotal;
4275 int hdisplay = enabled->mode.hdisplay;
4276 int pixel_size = enabled->fb->bits_per_pixel / 8;
4277 unsigned long line_time_us;
4278 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004279
Chris Wilsond2102462011-01-24 17:43:27 +00004280 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004281
4282 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00004283 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
4284 pixel_size * hdisplay;
4285 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
4286 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
4287 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004288 if (srwm < 0)
4289 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08004290
4291 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05004292 I915_WRITE(FW_BLC_SELF,
4293 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
4294 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08004295 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004296 }
4297
Zhao Yakui28c97732009-10-09 11:39:41 +08004298 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004299 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004300
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004301 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
4302 fwater_hi = (cwm & 0x1f);
4303
4304 /* Set request length to 8 cachelines per fetch */
4305 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
4306 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004307
4308 I915_WRITE(FW_BLC, fwater_lo);
4309 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05004310
Chris Wilsond2102462011-01-24 17:43:27 +00004311 if (HAS_FW_BLC(dev)) {
4312 if (enabled) {
4313 if (IS_I945G(dev) || IS_I945GM(dev))
4314 I915_WRITE(FW_BLC_SELF,
4315 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4316 else if (IS_I915GM(dev))
4317 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
4318 DRM_DEBUG_KMS("memory self refresh enabled\n");
4319 } else
4320 DRM_DEBUG_KMS("memory self refresh disabled\n");
4321 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08004322}
4323
Chris Wilsond2102462011-01-24 17:43:27 +00004324static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004325{
4326 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004327 struct drm_crtc *crtc;
4328 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004329 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004330
Chris Wilsond2102462011-01-24 17:43:27 +00004331 crtc = single_enabled_crtc(dev);
4332 if (crtc == NULL)
4333 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004334
Chris Wilsond2102462011-01-24 17:43:27 +00004335 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
4336 dev_priv->display.get_fifo_size(dev, 0),
4337 crtc->fb->bits_per_pixel / 8,
4338 latency_ns);
4339 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07004340 fwater_lo |= (3<<8) | planea_wm;
4341
Zhao Yakui28c97732009-10-09 11:39:41 +08004342 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004343
4344 I915_WRITE(FW_BLC, fwater_lo);
4345}
4346
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004347#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08004348#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004349
Jesse Barnesb79d4992010-12-21 13:10:23 -08004350/*
4351 * Check the wm result.
4352 *
4353 * If any calculated watermark values is larger than the maximum value that
4354 * can be programmed into the associated watermark register, that watermark
4355 * must be disabled.
4356 */
4357static bool ironlake_check_srwm(struct drm_device *dev, int level,
4358 int fbc_wm, int display_wm, int cursor_wm,
4359 const struct intel_watermark_params *display,
4360 const struct intel_watermark_params *cursor)
4361{
4362 struct drm_i915_private *dev_priv = dev->dev_private;
4363
4364 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
4365 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
4366
4367 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4368 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4369 fbc_wm, SNB_FBC_MAX_SRWM, level);
4370
4371 /* fbc has it's own way to disable FBC WM */
4372 I915_WRITE(DISP_ARB_CTL,
4373 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4374 return false;
4375 }
4376
4377 if (display_wm > display->max_wm) {
4378 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4379 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4380 return false;
4381 }
4382
4383 if (cursor_wm > cursor->max_wm) {
4384 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4385 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4386 return false;
4387 }
4388
4389 if (!(fbc_wm || display_wm || cursor_wm)) {
4390 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4391 return false;
4392 }
4393
4394 return true;
4395}
4396
4397/*
4398 * Compute watermark values of WM[1-3],
4399 */
Chris Wilsond2102462011-01-24 17:43:27 +00004400static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4401 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004402 const struct intel_watermark_params *display,
4403 const struct intel_watermark_params *cursor,
4404 int *fbc_wm, int *display_wm, int *cursor_wm)
4405{
Chris Wilsond2102462011-01-24 17:43:27 +00004406 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004407 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004408 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004409 int line_count, line_size;
4410 int small, large;
4411 int entries;
4412
4413 if (!latency_ns) {
4414 *fbc_wm = *display_wm = *cursor_wm = 0;
4415 return false;
4416 }
4417
Chris Wilsond2102462011-01-24 17:43:27 +00004418 crtc = intel_get_crtc_for_plane(dev, plane);
4419 hdisplay = crtc->mode.hdisplay;
4420 htotal = crtc->mode.htotal;
4421 clock = crtc->mode.clock;
4422 pixel_size = crtc->fb->bits_per_pixel / 8;
4423
Jesse Barnesb79d4992010-12-21 13:10:23 -08004424 line_time_us = (htotal * 1000) / clock;
4425 line_count = (latency_ns / line_time_us + 1000) / 1000;
4426 line_size = hdisplay * pixel_size;
4427
4428 /* Use the minimum of the small and large buffer method for primary */
4429 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4430 large = line_count * line_size;
4431
4432 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4433 *display_wm = entries + display->guard_size;
4434
4435 /*
4436 * Spec says:
4437 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4438 */
4439 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4440
4441 /* calculate the self-refresh watermark for display cursor */
4442 entries = line_count * pixel_size * 64;
4443 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4444 *cursor_wm = entries + cursor->guard_size;
4445
4446 return ironlake_check_srwm(dev, level,
4447 *fbc_wm, *display_wm, *cursor_wm,
4448 display, cursor);
4449}
4450
Chris Wilsond2102462011-01-24 17:43:27 +00004451static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004452{
4453 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004454 int fbc_wm, plane_wm, cursor_wm;
4455 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004456
Chris Wilson4ed765f2010-09-11 10:46:47 +01004457 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004458 if (g4x_compute_wm0(dev, 0,
4459 &ironlake_display_wm_info,
4460 ILK_LP0_PLANE_LATENCY,
4461 &ironlake_cursor_wm_info,
4462 ILK_LP0_CURSOR_LATENCY,
4463 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004464 I915_WRITE(WM0_PIPEA_ILK,
4465 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4466 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4467 " plane %d, " "cursor: %d\n",
4468 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004469 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004470 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004471
Chris Wilson9f405102011-05-12 22:17:14 +01004472 if (g4x_compute_wm0(dev, 1,
4473 &ironlake_display_wm_info,
4474 ILK_LP0_PLANE_LATENCY,
4475 &ironlake_cursor_wm_info,
4476 ILK_LP0_CURSOR_LATENCY,
4477 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004478 I915_WRITE(WM0_PIPEB_ILK,
4479 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4480 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4481 " plane %d, cursor: %d\n",
4482 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004483 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004484 }
4485
4486 /*
4487 * Calculate and update the self-refresh watermark only when one
4488 * display plane is used.
4489 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004490 I915_WRITE(WM3_LP_ILK, 0);
4491 I915_WRITE(WM2_LP_ILK, 0);
4492 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004493
Chris Wilsond2102462011-01-24 17:43:27 +00004494 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004495 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004496 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004497
Jesse Barnesb79d4992010-12-21 13:10:23 -08004498 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004499 if (!ironlake_compute_srwm(dev, 1, enabled,
4500 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004501 &ironlake_display_srwm_info,
4502 &ironlake_cursor_srwm_info,
4503 &fbc_wm, &plane_wm, &cursor_wm))
4504 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004505
Jesse Barnesb79d4992010-12-21 13:10:23 -08004506 I915_WRITE(WM1_LP_ILK,
4507 WM1_LP_SR_EN |
4508 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4509 (fbc_wm << WM1_LP_FBC_SHIFT) |
4510 (plane_wm << WM1_LP_SR_SHIFT) |
4511 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004512
Jesse Barnesb79d4992010-12-21 13:10:23 -08004513 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004514 if (!ironlake_compute_srwm(dev, 2, enabled,
4515 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004516 &ironlake_display_srwm_info,
4517 &ironlake_cursor_srwm_info,
4518 &fbc_wm, &plane_wm, &cursor_wm))
4519 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004520
Jesse Barnesb79d4992010-12-21 13:10:23 -08004521 I915_WRITE(WM2_LP_ILK,
4522 WM2_LP_EN |
4523 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4524 (fbc_wm << WM1_LP_FBC_SHIFT) |
4525 (plane_wm << WM1_LP_SR_SHIFT) |
4526 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004527
4528 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004529 * WM3 is unsupported on ILK, probably because we don't have latency
4530 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004531 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004532}
4533
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004534void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004535{
4536 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004537 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004538 int fbc_wm, plane_wm, cursor_wm;
4539 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004540
4541 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004542 if (g4x_compute_wm0(dev, 0,
4543 &sandybridge_display_wm_info, latency,
4544 &sandybridge_cursor_wm_info, latency,
4545 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004546 I915_WRITE(WM0_PIPEA_ILK,
4547 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4548 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4549 " plane %d, " "cursor: %d\n",
4550 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004551 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004552 }
4553
Chris Wilson9f405102011-05-12 22:17:14 +01004554 if (g4x_compute_wm0(dev, 1,
4555 &sandybridge_display_wm_info, latency,
4556 &sandybridge_cursor_wm_info, latency,
4557 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004558 I915_WRITE(WM0_PIPEB_ILK,
4559 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4560 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4561 " plane %d, cursor: %d\n",
4562 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004563 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004564 }
4565
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004566 /* IVB has 3 pipes */
4567 if (IS_IVYBRIDGE(dev) &&
4568 g4x_compute_wm0(dev, 2,
4569 &sandybridge_display_wm_info, latency,
4570 &sandybridge_cursor_wm_info, latency,
4571 &plane_wm, &cursor_wm)) {
4572 I915_WRITE(WM0_PIPEC_IVB,
4573 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4574 DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
4575 " plane %d, cursor: %d\n",
4576 plane_wm, cursor_wm);
4577 enabled |= 3;
4578 }
4579
Yuanhan Liu13982612010-12-15 15:42:31 +08004580 /*
4581 * Calculate and update the self-refresh watermark only when one
4582 * display plane is used.
4583 *
4584 * SNB support 3 levels of watermark.
4585 *
4586 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4587 * and disabled in the descending order
4588 *
4589 */
4590 I915_WRITE(WM3_LP_ILK, 0);
4591 I915_WRITE(WM2_LP_ILK, 0);
4592 I915_WRITE(WM1_LP_ILK, 0);
4593
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004594 if (!single_plane_enabled(enabled) ||
4595 dev_priv->sprite_scaling_enabled)
Yuanhan Liu13982612010-12-15 15:42:31 +08004596 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004597 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004598
4599 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004600 if (!ironlake_compute_srwm(dev, 1, enabled,
4601 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004602 &sandybridge_display_srwm_info,
4603 &sandybridge_cursor_srwm_info,
4604 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004605 return;
4606
4607 I915_WRITE(WM1_LP_ILK,
4608 WM1_LP_SR_EN |
4609 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4610 (fbc_wm << WM1_LP_FBC_SHIFT) |
4611 (plane_wm << WM1_LP_SR_SHIFT) |
4612 cursor_wm);
4613
4614 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004615 if (!ironlake_compute_srwm(dev, 2, enabled,
4616 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004617 &sandybridge_display_srwm_info,
4618 &sandybridge_cursor_srwm_info,
4619 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004620 return;
4621
4622 I915_WRITE(WM2_LP_ILK,
4623 WM2_LP_EN |
4624 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4625 (fbc_wm << WM1_LP_FBC_SHIFT) |
4626 (plane_wm << WM1_LP_SR_SHIFT) |
4627 cursor_wm);
4628
4629 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004630 if (!ironlake_compute_srwm(dev, 3, enabled,
4631 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004632 &sandybridge_display_srwm_info,
4633 &sandybridge_cursor_srwm_info,
4634 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004635 return;
4636
4637 I915_WRITE(WM3_LP_ILK,
4638 WM3_LP_EN |
4639 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4640 (fbc_wm << WM1_LP_FBC_SHIFT) |
4641 (plane_wm << WM1_LP_SR_SHIFT) |
4642 cursor_wm);
4643}
4644
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004645static bool
4646sandybridge_compute_sprite_wm(struct drm_device *dev, int plane,
4647 uint32_t sprite_width, int pixel_size,
4648 const struct intel_watermark_params *display,
4649 int display_latency_ns, int *sprite_wm)
4650{
4651 struct drm_crtc *crtc;
4652 int clock;
4653 int entries, tlb_miss;
4654
4655 crtc = intel_get_crtc_for_plane(dev, plane);
4656 if (crtc->fb == NULL || !crtc->enabled) {
4657 *sprite_wm = display->guard_size;
4658 return false;
4659 }
4660
4661 clock = crtc->mode.clock;
4662
4663 /* Use the small buffer method to calculate the sprite watermark */
4664 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
4665 tlb_miss = display->fifo_size*display->cacheline_size -
4666 sprite_width * 8;
4667 if (tlb_miss > 0)
4668 entries += tlb_miss;
4669 entries = DIV_ROUND_UP(entries, display->cacheline_size);
4670 *sprite_wm = entries + display->guard_size;
4671 if (*sprite_wm > (int)display->max_wm)
4672 *sprite_wm = display->max_wm;
4673
4674 return true;
4675}
4676
4677static bool
4678sandybridge_compute_sprite_srwm(struct drm_device *dev, int plane,
4679 uint32_t sprite_width, int pixel_size,
4680 const struct intel_watermark_params *display,
4681 int latency_ns, int *sprite_wm)
4682{
4683 struct drm_crtc *crtc;
4684 unsigned long line_time_us;
4685 int clock;
4686 int line_count, line_size;
4687 int small, large;
4688 int entries;
4689
4690 if (!latency_ns) {
4691 *sprite_wm = 0;
4692 return false;
4693 }
4694
4695 crtc = intel_get_crtc_for_plane(dev, plane);
4696 clock = crtc->mode.clock;
4697
4698 line_time_us = (sprite_width * 1000) / clock;
4699 line_count = (latency_ns / line_time_us + 1000) / 1000;
4700 line_size = sprite_width * pixel_size;
4701
4702 /* Use the minimum of the small and large buffer method for primary */
4703 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4704 large = line_count * line_size;
4705
4706 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4707 *sprite_wm = entries + display->guard_size;
4708
4709 return *sprite_wm > 0x3ff ? false : true;
4710}
4711
4712static void sandybridge_update_sprite_wm(struct drm_device *dev, int pipe,
4713 uint32_t sprite_width, int pixel_size)
4714{
4715 struct drm_i915_private *dev_priv = dev->dev_private;
4716 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
4717 int sprite_wm, reg;
4718 int ret;
4719
4720 switch (pipe) {
4721 case 0:
4722 reg = WM0_PIPEA_ILK;
4723 break;
4724 case 1:
4725 reg = WM0_PIPEB_ILK;
4726 break;
4727 case 2:
4728 reg = WM0_PIPEC_IVB;
4729 break;
4730 default:
4731 return; /* bad pipe */
4732 }
4733
4734 ret = sandybridge_compute_sprite_wm(dev, pipe, sprite_width, pixel_size,
4735 &sandybridge_display_wm_info,
4736 latency, &sprite_wm);
4737 if (!ret) {
4738 DRM_DEBUG_KMS("failed to compute sprite wm for pipe %d\n",
4739 pipe);
4740 return;
4741 }
4742
4743 I915_WRITE(reg, I915_READ(reg) | (sprite_wm << WM0_PIPE_SPRITE_SHIFT));
4744 DRM_DEBUG_KMS("sprite watermarks For pipe %d - %d\n", pipe, sprite_wm);
4745
4746
4747 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
4748 pixel_size,
4749 &sandybridge_display_srwm_info,
4750 SNB_READ_WM1_LATENCY() * 500,
4751 &sprite_wm);
4752 if (!ret) {
4753 DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %d\n",
4754 pipe);
4755 return;
4756 }
4757 I915_WRITE(WM1S_LP_ILK, sprite_wm);
4758
4759 /* Only IVB has two more LP watermarks for sprite */
4760 if (!IS_IVYBRIDGE(dev))
4761 return;
4762
4763 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
4764 pixel_size,
4765 &sandybridge_display_srwm_info,
4766 SNB_READ_WM2_LATENCY() * 500,
4767 &sprite_wm);
4768 if (!ret) {
4769 DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %d\n",
4770 pipe);
4771 return;
4772 }
4773 I915_WRITE(WM2S_LP_IVB, sprite_wm);
4774
4775 ret = sandybridge_compute_sprite_srwm(dev, pipe, sprite_width,
4776 pixel_size,
4777 &sandybridge_display_srwm_info,
4778 SNB_READ_WM3_LATENCY() * 500,
4779 &sprite_wm);
4780 if (!ret) {
4781 DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %d\n",
4782 pipe);
4783 return;
4784 }
4785 I915_WRITE(WM3S_LP_IVB, sprite_wm);
4786}
4787
Shaohua Li7662c8b2009-06-26 11:23:55 +08004788/**
4789 * intel_update_watermarks - update FIFO watermark values based on current modes
4790 *
4791 * Calculate watermark values for the various WM regs based on current mode
4792 * and plane configuration.
4793 *
4794 * There are several cases to deal with here:
4795 * - normal (i.e. non-self-refresh)
4796 * - self-refresh (SR) mode
4797 * - lines are large relative to FIFO size (buffer can hold up to 2)
4798 * - lines are small relative to FIFO size (buffer can hold more than 2
4799 * lines), so need to account for TLB latency
4800 *
4801 * The normal calculation is:
4802 * watermark = dotclock * bytes per pixel * latency
4803 * where latency is platform & configuration dependent (we assume pessimal
4804 * values here).
4805 *
4806 * The SR calculation is:
4807 * watermark = (trunc(latency/line time)+1) * surface width *
4808 * bytes per pixel
4809 * where
4810 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004811 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004812 * and latency is assumed to be high, as above.
4813 *
4814 * The final value programmed to the register should always be rounded up,
4815 * and include an extra 2 entries to account for clock crossings.
4816 *
4817 * We don't use the sprite, so we can ignore that. And on Crestline we have
4818 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004819 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004820static void intel_update_watermarks(struct drm_device *dev)
4821{
Jesse Barnese70236a2009-09-21 10:42:27 -07004822 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004823
Chris Wilsond2102462011-01-24 17:43:27 +00004824 if (dev_priv->display.update_wm)
4825 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004826}
4827
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004828void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
4829 uint32_t sprite_width, int pixel_size)
4830{
4831 struct drm_i915_private *dev_priv = dev->dev_private;
4832
4833 if (dev_priv->display.update_sprite_wm)
4834 dev_priv->display.update_sprite_wm(dev, pipe, sprite_width,
4835 pixel_size);
4836}
4837
Chris Wilsona7615032011-01-12 17:04:08 +00004838static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4839{
Keith Packard72bbe582011-09-26 16:09:45 -07004840 if (i915_panel_use_ssc >= 0)
4841 return i915_panel_use_ssc != 0;
4842 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004843 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004844}
4845
Jesse Barnes5a354202011-06-24 12:19:22 -07004846/**
4847 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4848 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004849 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004850 *
4851 * A pipe may be connected to one or more outputs. Based on the depth of the
4852 * attached framebuffer, choose a good color depth to use on the pipe.
4853 *
4854 * If possible, match the pipe depth to the fb depth. In some cases, this
4855 * isn't ideal, because the connected output supports a lesser or restricted
4856 * set of depths. Resolve that here:
4857 * LVDS typically supports only 6bpc, so clamp down in that case
4858 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4859 * Displays may support a restricted set as well, check EDID and clamp as
4860 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004861 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004862 *
4863 * RETURNS:
4864 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4865 * true if they don't match).
4866 */
4867static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004868 unsigned int *pipe_bpp,
4869 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004870{
4871 struct drm_device *dev = crtc->dev;
4872 struct drm_i915_private *dev_priv = dev->dev_private;
4873 struct drm_encoder *encoder;
4874 struct drm_connector *connector;
4875 unsigned int display_bpc = UINT_MAX, bpc;
4876
4877 /* Walk the encoders & connectors on this crtc, get min bpc */
4878 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
4879 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
4880
4881 if (encoder->crtc != crtc)
4882 continue;
4883
4884 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4885 unsigned int lvds_bpc;
4886
4887 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4888 LVDS_A3_POWER_UP)
4889 lvds_bpc = 8;
4890 else
4891 lvds_bpc = 6;
4892
4893 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004894 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004895 display_bpc = lvds_bpc;
4896 }
4897 continue;
4898 }
4899
4900 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
4901 /* Use VBT settings if we have an eDP panel */
4902 unsigned int edp_bpc = dev_priv->edp.bpp / 3;
4903
4904 if (edp_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004905 DRM_DEBUG_KMS("clamping display bpc (was %d) to eDP (%d)\n", display_bpc, edp_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004906 display_bpc = edp_bpc;
4907 }
4908 continue;
4909 }
4910
4911 /* Not one of the known troublemakers, check the EDID */
4912 list_for_each_entry(connector, &dev->mode_config.connector_list,
4913 head) {
4914 if (connector->encoder != encoder)
4915 continue;
4916
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004917 /* Don't use an invalid EDID bpc value */
4918 if (connector->display_info.bpc &&
4919 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004920 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004921 display_bpc = connector->display_info.bpc;
4922 }
4923 }
4924
4925 /*
4926 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4927 * through, clamp it down. (Note: >12bpc will be caught below.)
4928 */
4929 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4930 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004931 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004932 display_bpc = 12;
4933 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004934 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004935 display_bpc = 8;
4936 }
4937 }
4938 }
4939
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004940 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4941 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4942 display_bpc = 6;
4943 }
4944
Jesse Barnes5a354202011-06-24 12:19:22 -07004945 /*
4946 * We could just drive the pipe at the highest bpc all the time and
4947 * enable dithering as needed, but that costs bandwidth. So choose
4948 * the minimum value that expresses the full color range of the fb but
4949 * also stays within the max display bpc discovered above.
4950 */
4951
4952 switch (crtc->fb->depth) {
4953 case 8:
4954 bpc = 8; /* since we go through a colormap */
4955 break;
4956 case 15:
4957 case 16:
4958 bpc = 6; /* min is 18bpp */
4959 break;
4960 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004961 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004962 break;
4963 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004964 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004965 break;
4966 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004967 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004968 break;
4969 default:
4970 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4971 bpc = min((unsigned int)8, display_bpc);
4972 break;
4973 }
4974
Keith Packard578393c2011-09-05 11:53:21 -07004975 display_bpc = min(display_bpc, bpc);
4976
Adam Jackson82820492011-10-10 16:33:34 -04004977 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4978 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004979
Keith Packard578393c2011-09-05 11:53:21 -07004980 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004981
4982 return display_bpc != bpc;
4983}
4984
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004985static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4986{
4987 struct drm_device *dev = crtc->dev;
4988 struct drm_i915_private *dev_priv = dev->dev_private;
4989 int refclk;
4990
4991 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4992 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4993 refclk = dev_priv->lvds_ssc_freq * 1000;
4994 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4995 refclk / 1000);
4996 } else if (!IS_GEN2(dev)) {
4997 refclk = 96000;
4998 } else {
4999 refclk = 48000;
5000 }
5001
5002 return refclk;
5003}
5004
5005static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
5006 intel_clock_t *clock)
5007{
5008 /* SDVO TV has fixed PLL values depend on its clock range,
5009 this mirrors vbios setting. */
5010 if (adjusted_mode->clock >= 100000
5011 && adjusted_mode->clock < 140500) {
5012 clock->p1 = 2;
5013 clock->p2 = 10;
5014 clock->n = 3;
5015 clock->m1 = 16;
5016 clock->m2 = 8;
5017 } else if (adjusted_mode->clock >= 140500
5018 && adjusted_mode->clock <= 200000) {
5019 clock->p1 = 1;
5020 clock->p2 = 10;
5021 clock->n = 6;
5022 clock->m1 = 12;
5023 clock->m2 = 8;
5024 }
5025}
5026
Eric Anholtf564048e2011-03-30 13:01:02 -07005027static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
5028 struct drm_display_mode *mode,
5029 struct drm_display_mode *adjusted_mode,
5030 int x, int y,
5031 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005032{
5033 struct drm_device *dev = crtc->dev;
5034 struct drm_i915_private *dev_priv = dev->dev_private;
5035 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5036 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005037 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005038 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005039 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01005040 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07005041 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005042 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005043 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01005044 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005045 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005046 int ret;
Eric Anholtfae14982011-03-30 13:01:09 -07005047 u32 temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08005048 u32 lvds_sync = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005049
Chris Wilson5eddb702010-09-11 13:48:45 +01005050 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5051 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08005052 continue;
5053
Chris Wilson5eddb702010-09-11 13:48:45 +01005054 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005055 case INTEL_OUTPUT_LVDS:
5056 is_lvds = true;
5057 break;
5058 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08005059 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08005060 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01005061 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08005062 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005063 break;
5064 case INTEL_OUTPUT_DVO:
5065 is_dvo = true;
5066 break;
5067 case INTEL_OUTPUT_TVOUT:
5068 is_tv = true;
5069 break;
5070 case INTEL_OUTPUT_ANALOG:
5071 is_crt = true;
5072 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005073 case INTEL_OUTPUT_DISPLAYPORT:
5074 is_dp = true;
5075 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005076 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005077
Eric Anholtc751ce42010-03-25 11:48:48 -07005078 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005079 }
5080
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005081 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08005082
Ma Lingd4906092009-03-18 20:13:27 +08005083 /*
5084 * Returns a set of divisors for the desired target clock with the given
5085 * refclk, or FALSE. The returned values represent the clock equation:
5086 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5087 */
Chris Wilson1b894b52010-12-14 20:04:54 +00005088 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08005089 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5090 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005091 if (!ok) {
5092 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07005093 return -EINVAL;
5094 }
5095
5096 /* Ensure that the cursor is valid for the new mode before changing... */
5097 intel_crtc_update_cursor(crtc, true);
5098
5099 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08005100 /*
5101 * Ensure we match the reduced clock's P to the target clock.
5102 * If the clocks don't match, we can't switch the display clock
5103 * by using the FP0/FP1. In such case we will disable the LVDS
5104 * downclock feature.
5105 */
Eric Anholtf564048e2011-03-30 13:01:02 -07005106 has_reduced_clock = limit->find_pll(limit, crtc,
5107 dev_priv->lvds_downclock,
5108 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08005109 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07005110 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07005111 }
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005112
5113 if (is_sdvo && is_tv)
5114 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07005115
Eric Anholtf564048e2011-03-30 13:01:02 -07005116 if (IS_PINEVIEW(dev)) {
5117 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
5118 if (has_reduced_clock)
5119 fp2 = (1 << reduced_clock.n) << 16 |
5120 reduced_clock.m1 << 8 | reduced_clock.m2;
5121 } else {
5122 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5123 if (has_reduced_clock)
5124 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5125 reduced_clock.m2;
5126 }
5127
Eric Anholt929c77f2011-03-30 13:01:04 -07005128 dpll = DPLL_VGA_MODE_DIS;
Eric Anholtf564048e2011-03-30 13:01:02 -07005129
5130 if (!IS_GEN2(dev)) {
5131 if (is_lvds)
5132 dpll |= DPLLB_MODE_LVDS;
5133 else
5134 dpll |= DPLLB_MODE_DAC_SERIAL;
5135 if (is_sdvo) {
5136 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5137 if (pixel_multiplier > 1) {
5138 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
5139 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtf564048e2011-03-30 13:01:02 -07005140 }
5141 dpll |= DPLL_DVO_HIGH_SPEED;
5142 }
Eric Anholt929c77f2011-03-30 13:01:04 -07005143 if (is_dp)
Eric Anholtf564048e2011-03-30 13:01:02 -07005144 dpll |= DPLL_DVO_HIGH_SPEED;
5145
5146 /* compute bitmask from p1 value */
5147 if (IS_PINEVIEW(dev))
5148 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5149 else {
5150 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholtf564048e2011-03-30 13:01:02 -07005151 if (IS_G4X(dev) && has_reduced_clock)
5152 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5153 }
5154 switch (clock.p2) {
5155 case 5:
5156 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5157 break;
5158 case 7:
5159 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5160 break;
5161 case 10:
5162 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5163 break;
5164 case 14:
5165 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5166 break;
5167 }
Eric Anholt929c77f2011-03-30 13:01:04 -07005168 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholtf564048e2011-03-30 13:01:02 -07005169 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5170 } else {
5171 if (is_lvds) {
5172 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5173 } else {
5174 if (clock.p1 == 2)
5175 dpll |= PLL_P1_DIVIDE_BY_TWO;
5176 else
5177 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5178 if (clock.p2 == 4)
5179 dpll |= PLL_P2_DIVIDE_BY_4;
5180 }
5181 }
5182
5183 if (is_sdvo && is_tv)
5184 dpll |= PLL_REF_INPUT_TVCLKINBC;
5185 else if (is_tv)
5186 /* XXX: just matching BIOS for now */
5187 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5188 dpll |= 3;
5189 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5190 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5191 else
5192 dpll |= PLL_REF_INPUT_DREFCLK;
5193
5194 /* setup pipeconf */
5195 pipeconf = I915_READ(PIPECONF(pipe));
5196
5197 /* Set up the display plane register */
5198 dspcntr = DISPPLANE_GAMMA_ENABLE;
5199
5200 /* Ironlake's plane is forced to pipe, bit 24 is to
5201 enable color space conversion */
Eric Anholt929c77f2011-03-30 13:01:04 -07005202 if (pipe == 0)
5203 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5204 else
5205 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07005206
5207 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
5208 /* Enable pixel doubling when the dot clock is > 90% of the (display)
5209 * core speed.
5210 *
5211 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
5212 * pipe == 0 check?
5213 */
5214 if (mode->clock >
5215 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
5216 pipeconf |= PIPECONF_DOUBLE_WIDE;
5217 else
5218 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
5219 }
5220
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005221 /* default to 8bpc */
5222 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
5223 if (is_dp) {
5224 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
5225 pipeconf |= PIPECONF_BPP_6 |
5226 PIPECONF_DITHER_EN |
5227 PIPECONF_DITHER_TYPE_SP;
5228 }
5229 }
5230
Eric Anholt929c77f2011-03-30 13:01:04 -07005231 dpll |= DPLL_VCO_ENABLE;
Eric Anholtf564048e2011-03-30 13:01:02 -07005232
5233 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
5234 drm_mode_debug_printmodeline(mode);
5235
Eric Anholtfae14982011-03-30 13:01:09 -07005236 I915_WRITE(FP0(pipe), fp);
5237 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Eric Anholtf564048e2011-03-30 13:01:02 -07005238
Eric Anholtfae14982011-03-30 13:01:09 -07005239 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005240 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07005241
Eric Anholtf564048e2011-03-30 13:01:02 -07005242 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5243 * This is an exception to the general rule that mode_set doesn't turn
5244 * things on.
5245 */
5246 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005247 temp = I915_READ(LVDS);
Eric Anholtf564048e2011-03-30 13:01:02 -07005248 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5249 if (pipe == 1) {
Eric Anholt929c77f2011-03-30 13:01:04 -07005250 temp |= LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07005251 } else {
Eric Anholt929c77f2011-03-30 13:01:04 -07005252 temp &= ~LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07005253 }
5254 /* set the corresponsding LVDS_BORDER bit */
5255 temp |= dev_priv->lvds_border_bits;
5256 /* Set the B0-B3 data pairs corresponding to whether we're going to
5257 * set the DPLLs for dual-channel mode or not.
5258 */
5259 if (clock.p2 == 7)
5260 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
5261 else
5262 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
5263
5264 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5265 * appropriately here, but we need to look more thoroughly into how
5266 * panels behave in the two modes.
5267 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005268 /* set the dithering flag on LVDS as needed */
5269 if (INTEL_INFO(dev)->gen >= 4) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005270 if (dev_priv->lvds_dither)
5271 temp |= LVDS_ENABLE_DITHER;
5272 else
5273 temp &= ~LVDS_ENABLE_DITHER;
5274 }
5275 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5276 lvds_sync |= LVDS_HSYNC_POLARITY;
5277 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5278 lvds_sync |= LVDS_VSYNC_POLARITY;
5279 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5280 != lvds_sync) {
5281 char flags[2] = "-+";
5282 DRM_INFO("Changing LVDS panel from "
5283 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5284 flags[!(temp & LVDS_HSYNC_POLARITY)],
5285 flags[!(temp & LVDS_VSYNC_POLARITY)],
5286 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5287 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5288 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5289 temp |= lvds_sync;
5290 }
Eric Anholtfae14982011-03-30 13:01:09 -07005291 I915_WRITE(LVDS, temp);
Eric Anholtf564048e2011-03-30 13:01:02 -07005292 }
5293
Eric Anholt929c77f2011-03-30 13:01:04 -07005294 if (is_dp) {
Eric Anholtf564048e2011-03-30 13:01:02 -07005295 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07005296 }
5297
Eric Anholtfae14982011-03-30 13:01:09 -07005298 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005299
Eric Anholtc713bb02011-03-30 13:01:05 -07005300 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005301 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07005302 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07005303
Eric Anholtc713bb02011-03-30 13:01:05 -07005304 if (INTEL_INFO(dev)->gen >= 4) {
5305 temp = 0;
5306 if (is_sdvo) {
5307 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
5308 if (temp > 1)
5309 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5310 else
5311 temp = 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07005312 }
Eric Anholtc713bb02011-03-30 13:01:05 -07005313 I915_WRITE(DPLL_MD(pipe), temp);
5314 } else {
5315 /* The pixel multiplier can only be updated once the
5316 * DPLL is enabled and the clocks are stable.
5317 *
5318 * So write it again.
5319 */
Eric Anholtfae14982011-03-30 13:01:09 -07005320 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07005321 }
5322
5323 intel_crtc->lowfreq_avail = false;
5324 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07005325 I915_WRITE(FP1(pipe), fp2);
Eric Anholtf564048e2011-03-30 13:01:02 -07005326 intel_crtc->lowfreq_avail = true;
5327 if (HAS_PIPE_CXSR(dev)) {
5328 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5329 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5330 }
5331 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07005332 I915_WRITE(FP1(pipe), fp);
Eric Anholtf564048e2011-03-30 13:01:02 -07005333 if (HAS_PIPE_CXSR(dev)) {
5334 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5335 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5336 }
5337 }
5338
5339 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5340 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5341 /* the chip adds 2 halflines automatically */
5342 adjusted_mode->crtc_vdisplay -= 1;
5343 adjusted_mode->crtc_vtotal -= 1;
5344 adjusted_mode->crtc_vblank_start -= 1;
5345 adjusted_mode->crtc_vblank_end -= 1;
5346 adjusted_mode->crtc_vsync_end -= 1;
5347 adjusted_mode->crtc_vsync_start -= 1;
5348 } else
Christian Schmidt59df7b12011-12-19 20:03:33 +01005349 pipeconf &= ~PIPECONF_INTERLACE_MASK; /* progressive */
Eric Anholtf564048e2011-03-30 13:01:02 -07005350
5351 I915_WRITE(HTOTAL(pipe),
5352 (adjusted_mode->crtc_hdisplay - 1) |
5353 ((adjusted_mode->crtc_htotal - 1) << 16));
5354 I915_WRITE(HBLANK(pipe),
5355 (adjusted_mode->crtc_hblank_start - 1) |
5356 ((adjusted_mode->crtc_hblank_end - 1) << 16));
5357 I915_WRITE(HSYNC(pipe),
5358 (adjusted_mode->crtc_hsync_start - 1) |
5359 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5360
5361 I915_WRITE(VTOTAL(pipe),
5362 (adjusted_mode->crtc_vdisplay - 1) |
5363 ((adjusted_mode->crtc_vtotal - 1) << 16));
5364 I915_WRITE(VBLANK(pipe),
5365 (adjusted_mode->crtc_vblank_start - 1) |
5366 ((adjusted_mode->crtc_vblank_end - 1) << 16));
5367 I915_WRITE(VSYNC(pipe),
5368 (adjusted_mode->crtc_vsync_start - 1) |
5369 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5370
5371 /* pipesrc and dspsize control the size that is scaled from,
5372 * which should always be the user's requested size.
5373 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005374 I915_WRITE(DSPSIZE(plane),
5375 ((mode->vdisplay - 1) << 16) |
5376 (mode->hdisplay - 1));
5377 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005378 I915_WRITE(PIPESRC(pipe),
5379 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
5380
Eric Anholtf564048e2011-03-30 13:01:02 -07005381 I915_WRITE(PIPECONF(pipe), pipeconf);
5382 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07005383 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07005384
5385 intel_wait_for_vblank(dev, pipe);
5386
Eric Anholtf564048e2011-03-30 13:01:02 -07005387 I915_WRITE(DSPCNTR(plane), dspcntr);
5388 POSTING_READ(DSPCNTR(plane));
Keith Packard284d9522011-06-06 17:12:49 -07005389 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf564048e2011-03-30 13:01:02 -07005390
5391 ret = intel_pipe_set_base(crtc, x, y, old_fb);
5392
5393 intel_update_watermarks(dev);
5394
Eric Anholtf564048e2011-03-30 13:01:02 -07005395 return ret;
5396}
5397
Keith Packard9fb526d2011-09-26 22:24:57 -07005398/*
5399 * Initialize reference clocks when the driver loads
5400 */
5401void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005402{
5403 struct drm_i915_private *dev_priv = dev->dev_private;
5404 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005405 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005406 u32 temp;
5407 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005408 bool has_cpu_edp = false;
5409 bool has_pch_edp = false;
5410 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005411 bool has_ck505 = false;
5412 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005413
5414 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005415 list_for_each_entry(encoder, &mode_config->encoder_list,
5416 base.head) {
5417 switch (encoder->type) {
5418 case INTEL_OUTPUT_LVDS:
5419 has_panel = true;
5420 has_lvds = true;
5421 break;
5422 case INTEL_OUTPUT_EDP:
5423 has_panel = true;
5424 if (intel_encoder_is_pch_edp(&encoder->base))
5425 has_pch_edp = true;
5426 else
5427 has_cpu_edp = true;
5428 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005429 }
5430 }
5431
Keith Packard99eb6a02011-09-26 14:29:12 -07005432 if (HAS_PCH_IBX(dev)) {
5433 has_ck505 = dev_priv->display_clock_mode;
5434 can_ssc = has_ck505;
5435 } else {
5436 has_ck505 = false;
5437 can_ssc = true;
5438 }
5439
5440 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
5441 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
5442 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005443
5444 /* Ironlake: try to setup display ref clock before DPLL
5445 * enabling. This is only under driver's control after
5446 * PCH B stepping, previous chipset stepping should be
5447 * ignoring this setting.
5448 */
5449 temp = I915_READ(PCH_DREF_CONTROL);
5450 /* Always enable nonspread source */
5451 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005452
Keith Packard99eb6a02011-09-26 14:29:12 -07005453 if (has_ck505)
5454 temp |= DREF_NONSPREAD_CK505_ENABLE;
5455 else
5456 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005457
Keith Packard199e5d72011-09-22 12:01:57 -07005458 if (has_panel) {
5459 temp &= ~DREF_SSC_SOURCE_MASK;
5460 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005461
Keith Packard199e5d72011-09-22 12:01:57 -07005462 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005463 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005464 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005465 temp |= DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005466 }
Keith Packard199e5d72011-09-22 12:01:57 -07005467
5468 /* Get SSC going before enabling the outputs */
5469 I915_WRITE(PCH_DREF_CONTROL, temp);
5470 POSTING_READ(PCH_DREF_CONTROL);
5471 udelay(200);
5472
Jesse Barnes13d83a62011-08-03 12:59:20 -07005473 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5474
5475 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005476 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005477 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005478 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07005479 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005480 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005481 else
5482 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005483 } else
5484 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5485
5486 I915_WRITE(PCH_DREF_CONTROL, temp);
5487 POSTING_READ(PCH_DREF_CONTROL);
5488 udelay(200);
5489 } else {
5490 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5491
5492 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5493
5494 /* Turn off CPU output */
5495 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5496
5497 I915_WRITE(PCH_DREF_CONTROL, temp);
5498 POSTING_READ(PCH_DREF_CONTROL);
5499 udelay(200);
5500
5501 /* Turn off the SSC source */
5502 temp &= ~DREF_SSC_SOURCE_MASK;
5503 temp |= DREF_SSC_SOURCE_DISABLE;
5504
5505 /* Turn off SSC1 */
5506 temp &= ~ DREF_SSC1_ENABLE;
5507
Jesse Barnes13d83a62011-08-03 12:59:20 -07005508 I915_WRITE(PCH_DREF_CONTROL, temp);
5509 POSTING_READ(PCH_DREF_CONTROL);
5510 udelay(200);
5511 }
5512}
5513
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005514static int ironlake_get_refclk(struct drm_crtc *crtc)
5515{
5516 struct drm_device *dev = crtc->dev;
5517 struct drm_i915_private *dev_priv = dev->dev_private;
5518 struct intel_encoder *encoder;
5519 struct drm_mode_config *mode_config = &dev->mode_config;
5520 struct intel_encoder *edp_encoder = NULL;
5521 int num_connectors = 0;
5522 bool is_lvds = false;
5523
5524 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5525 if (encoder->base.crtc != crtc)
5526 continue;
5527
5528 switch (encoder->type) {
5529 case INTEL_OUTPUT_LVDS:
5530 is_lvds = true;
5531 break;
5532 case INTEL_OUTPUT_EDP:
5533 edp_encoder = encoder;
5534 break;
5535 }
5536 num_connectors++;
5537 }
5538
5539 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5540 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5541 dev_priv->lvds_ssc_freq);
5542 return dev_priv->lvds_ssc_freq * 1000;
5543 }
5544
5545 return 120000;
5546}
5547
Eric Anholtf564048e2011-03-30 13:01:02 -07005548static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5549 struct drm_display_mode *mode,
5550 struct drm_display_mode *adjusted_mode,
5551 int x, int y,
5552 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005553{
5554 struct drm_device *dev = crtc->dev;
5555 struct drm_i915_private *dev_priv = dev->dev_private;
5556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5557 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005558 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08005559 int refclk, num_connectors = 0;
5560 intel_clock_t clock, reduced_clock;
5561 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07005562 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005563 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
5564 struct intel_encoder *has_edp_encoder = NULL;
5565 struct drm_mode_config *mode_config = &dev->mode_config;
5566 struct intel_encoder *encoder;
5567 const intel_limit_t *limit;
5568 int ret;
5569 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07005570 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08005571 u32 lvds_sync = 0;
Jesse Barnes5a354202011-06-24 12:19:22 -07005572 int target_clock, pixel_multiplier, lane, link_bw, factor;
5573 unsigned int pipe_bpp;
5574 bool dither;
Jesse Barnes79e53942008-11-07 14:24:08 -08005575
Jesse Barnes79e53942008-11-07 14:24:08 -08005576 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5577 if (encoder->base.crtc != crtc)
5578 continue;
5579
5580 switch (encoder->type) {
5581 case INTEL_OUTPUT_LVDS:
5582 is_lvds = true;
5583 break;
5584 case INTEL_OUTPUT_SDVO:
5585 case INTEL_OUTPUT_HDMI:
5586 is_sdvo = true;
5587 if (encoder->needs_tv_clock)
5588 is_tv = true;
5589 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005590 case INTEL_OUTPUT_TVOUT:
5591 is_tv = true;
5592 break;
5593 case INTEL_OUTPUT_ANALOG:
5594 is_crt = true;
5595 break;
5596 case INTEL_OUTPUT_DISPLAYPORT:
5597 is_dp = true;
5598 break;
5599 case INTEL_OUTPUT_EDP:
5600 has_edp_encoder = encoder;
5601 break;
5602 }
5603
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005604 num_connectors++;
5605 }
5606
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005607 refclk = ironlake_get_refclk(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005608
5609 /*
5610 * Returns a set of divisors for the desired target clock with the given
5611 * refclk, or FALSE. The returned values represent the clock equation:
5612 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5613 */
5614 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08005615 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5616 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005617 if (!ok) {
5618 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5619 return -EINVAL;
5620 }
5621
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005622 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005623 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005624
Zhao Yakuiddc90032010-01-06 22:05:56 +08005625 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08005626 /*
5627 * Ensure we match the reduced clock's P to the target clock.
5628 * If the clocks don't match, we can't switch the display clock
5629 * by using the FP0/FP1. In such case we will disable the LVDS
5630 * downclock feature.
5631 */
Zhao Yakuiddc90032010-01-06 22:05:56 +08005632 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01005633 dev_priv->lvds_downclock,
5634 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08005635 &clock,
Chris Wilson5eddb702010-09-11 13:48:45 +01005636 &reduced_clock);
Jesse Barnes652c3932009-08-17 13:31:43 -07005637 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005638 /* SDVO TV has fixed PLL values depend on its clock range,
5639 this mirrors vbios setting. */
5640 if (is_sdvo && is_tv) {
5641 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01005642 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005643 clock.p1 = 2;
5644 clock.p2 = 10;
5645 clock.n = 3;
5646 clock.m1 = 16;
5647 clock.m2 = 8;
5648 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01005649 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08005650 clock.p1 = 1;
5651 clock.p2 = 10;
5652 clock.n = 6;
5653 clock.m1 = 12;
5654 clock.m2 = 8;
5655 }
5656 }
5657
Zhenyu Wang2c072452009-06-05 15:38:42 +08005658 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07005659 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5660 lane = 0;
5661 /* CPU eDP doesn't require FDI link, so just set DP M/N
5662 according to current link config */
5663 if (has_edp_encoder &&
5664 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5665 target_clock = mode->clock;
5666 intel_edp_link_config(has_edp_encoder,
5667 &lane, &link_bw);
5668 } else {
5669 /* [e]DP over FDI requires target mode clock
5670 instead of link clock */
5671 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005672 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07005673 else
5674 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01005675
Eric Anholt8febb292011-03-30 13:01:07 -07005676 /* FDI is a binary signal running at ~2.7GHz, encoding
5677 * each output octet as 10 bits. The actual frequency
5678 * is stored as a divider into a 100MHz clock, and the
5679 * mode pixel clock is stored in units of 1KHz.
5680 * Hence the bw of each lane in terms of the mode signal
5681 * is:
5682 */
5683 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005684 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08005685
Eric Anholt8febb292011-03-30 13:01:07 -07005686 /* determine panel color depth */
5687 temp = I915_READ(PIPECONF(pipe));
5688 temp &= ~PIPE_BPC_MASK;
Adam Jackson3b5c78a2011-12-13 15:41:00 -08005689 dither = intel_choose_pipe_bpp_dither(crtc, &pipe_bpp, mode);
Jesse Barnes5a354202011-06-24 12:19:22 -07005690 switch (pipe_bpp) {
5691 case 18:
5692 temp |= PIPE_6BPC;
5693 break;
5694 case 24:
Eric Anholt8febb292011-03-30 13:01:07 -07005695 temp |= PIPE_8BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005696 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005697 case 30:
5698 temp |= PIPE_10BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005699 break;
Jesse Barnes5a354202011-06-24 12:19:22 -07005700 case 36:
5701 temp |= PIPE_12BPC;
Eric Anholt8febb292011-03-30 13:01:07 -07005702 break;
5703 default:
Jesse Barnes62ac41a2011-07-28 12:55:14 -07005704 WARN(1, "intel_choose_pipe_bpp returned invalid value %d\n",
5705 pipe_bpp);
Jesse Barnes5a354202011-06-24 12:19:22 -07005706 temp |= PIPE_8BPC;
5707 pipe_bpp = 24;
5708 break;
Eric Anholt8febb292011-03-30 13:01:07 -07005709 }
5710
Jesse Barnes5a354202011-06-24 12:19:22 -07005711 intel_crtc->bpp = pipe_bpp;
5712 I915_WRITE(PIPECONF(pipe), temp);
5713
Eric Anholt8febb292011-03-30 13:01:07 -07005714 if (!lane) {
5715 /*
5716 * Account for spread spectrum to avoid
5717 * oversubscribing the link. Max center spread
5718 * is 2.5%; use 5% for safety's sake.
5719 */
Jesse Barnes5a354202011-06-24 12:19:22 -07005720 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
Eric Anholt8febb292011-03-30 13:01:07 -07005721 lane = bps / (link_bw * 8) + 1;
5722 }
5723
5724 intel_crtc->fdi_lanes = lane;
5725
5726 if (pixel_multiplier > 1)
5727 link_bw *= pixel_multiplier;
Jesse Barnes5a354202011-06-24 12:19:22 -07005728 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5729 &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005730
Eric Anholta07d6782011-03-30 13:01:08 -07005731 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5732 if (has_reduced_clock)
5733 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5734 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005735
Chris Wilsonc1858122010-12-03 21:35:48 +00005736 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005737 factor = 21;
5738 if (is_lvds) {
5739 if ((intel_panel_use_ssc(dev_priv) &&
5740 dev_priv->lvds_ssc_freq == 100) ||
5741 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5742 factor = 25;
5743 } else if (is_sdvo && is_tv)
5744 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005745
Jesse Barnescb0e0932011-07-28 14:50:30 -07005746 if (clock.m < factor * clock.n)
Eric Anholt8febb292011-03-30 13:01:07 -07005747 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005748
Chris Wilson5eddb702010-09-11 13:48:45 +01005749 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005750
Eric Anholta07d6782011-03-30 13:01:08 -07005751 if (is_lvds)
5752 dpll |= DPLLB_MODE_LVDS;
5753 else
5754 dpll |= DPLLB_MODE_DAC_SERIAL;
5755 if (is_sdvo) {
5756 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5757 if (pixel_multiplier > 1) {
5758 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005759 }
Eric Anholta07d6782011-03-30 13:01:08 -07005760 dpll |= DPLL_DVO_HIGH_SPEED;
5761 }
5762 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
5763 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005764
Eric Anholta07d6782011-03-30 13:01:08 -07005765 /* compute bitmask from p1 value */
5766 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5767 /* also FPA1 */
5768 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5769
5770 switch (clock.p2) {
5771 case 5:
5772 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5773 break;
5774 case 7:
5775 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5776 break;
5777 case 10:
5778 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5779 break;
5780 case 14:
5781 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5782 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005783 }
5784
5785 if (is_sdvo && is_tv)
5786 dpll |= PLL_REF_INPUT_TVCLKINBC;
5787 else if (is_tv)
5788 /* XXX: just matching BIOS for now */
5789 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5790 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005791 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08005792 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5793 else
5794 dpll |= PLL_REF_INPUT_DREFCLK;
5795
5796 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01005797 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005798
5799 /* Set up the display plane register */
5800 dspcntr = DISPPLANE_GAMMA_ENABLE;
5801
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005802 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005803 drm_mode_debug_printmodeline(mode);
5804
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005805 /* PCH eDP needs FDI, but CPU eDP does not */
Jesse Barnes4b645f12011-10-12 09:51:31 -07005806 if (!intel_crtc->no_pll) {
5807 if (!has_edp_encoder ||
5808 intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5809 I915_WRITE(PCH_FP0(pipe), fp);
5810 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01005811
Jesse Barnes4b645f12011-10-12 09:51:31 -07005812 POSTING_READ(PCH_DPLL(pipe));
5813 udelay(150);
5814 }
5815 } else {
5816 if (dpll == (I915_READ(PCH_DPLL(0)) & 0x7fffffff) &&
5817 fp == I915_READ(PCH_FP0(0))) {
5818 intel_crtc->use_pll_a = true;
5819 DRM_DEBUG_KMS("using pipe a dpll\n");
5820 } else if (dpll == (I915_READ(PCH_DPLL(1)) & 0x7fffffff) &&
5821 fp == I915_READ(PCH_FP0(1))) {
5822 intel_crtc->use_pll_a = false;
5823 DRM_DEBUG_KMS("using pipe b dpll\n");
5824 } else {
5825 DRM_DEBUG_KMS("no matching PLL configuration for pipe 2\n");
5826 return -EINVAL;
5827 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005828 }
5829
5830 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5831 * This is an exception to the general rule that mode_set doesn't turn
5832 * things on.
5833 */
5834 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005835 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005836 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005837 if (HAS_PCH_CPT(dev))
5838 temp |= PORT_TRANS_SEL_CPT(pipe);
5839 else if (pipe == 1)
5840 temp |= LVDS_PIPEB_SELECT;
5841 else
5842 temp &= ~LVDS_PIPEB_SELECT;
5843
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005844 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005845 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005846 /* Set the B0-B3 data pairs corresponding to whether we're going to
5847 * set the DPLLs for dual-channel mode or not.
5848 */
5849 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005850 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005851 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005852 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005853
5854 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5855 * appropriately here, but we need to look more thoroughly into how
5856 * panels behave in the two modes.
5857 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08005858 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5859 lvds_sync |= LVDS_HSYNC_POLARITY;
5860 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5861 lvds_sync |= LVDS_VSYNC_POLARITY;
5862 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5863 != lvds_sync) {
5864 char flags[2] = "-+";
5865 DRM_INFO("Changing LVDS panel from "
5866 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5867 flags[!(temp & LVDS_HSYNC_POLARITY)],
5868 flags[!(temp & LVDS_VSYNC_POLARITY)],
5869 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5870 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5871 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5872 temp |= lvds_sync;
5873 }
Eric Anholtfae14982011-03-30 13:01:09 -07005874 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005875 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005876
Eric Anholt8febb292011-03-30 13:01:07 -07005877 pipeconf &= ~PIPECONF_DITHER_EN;
5878 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
Jesse Barnes5a354202011-06-24 12:19:22 -07005879 if ((is_lvds && dev_priv->lvds_dither) || dither) {
Eric Anholt8febb292011-03-30 13:01:07 -07005880 pipeconf |= PIPECONF_DITHER_EN;
Daniel Vetterf74974c2011-10-11 17:27:51 +02005881 pipeconf |= PIPECONF_DITHER_TYPE_SP;
Jesse Barnes434ed092010-09-07 14:48:06 -07005882 }
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005883 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005884 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005885 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005886 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005887 I915_WRITE(TRANSDATA_M1(pipe), 0);
5888 I915_WRITE(TRANSDATA_N1(pipe), 0);
5889 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5890 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005891 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005892
Jesse Barnes4b645f12011-10-12 09:51:31 -07005893 if (!intel_crtc->no_pll &&
5894 (!has_edp_encoder ||
5895 intel_encoder_is_pch_edp(&has_edp_encoder->base))) {
Eric Anholtfae14982011-03-30 13:01:09 -07005896 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005897
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005898 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005899 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005900 udelay(150);
5901
Eric Anholt8febb292011-03-30 13:01:07 -07005902 /* The pixel multiplier can only be updated once the
5903 * DPLL is enabled and the clocks are stable.
5904 *
5905 * So write it again.
5906 */
Eric Anholtfae14982011-03-30 13:01:09 -07005907 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005908 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005909
Chris Wilson5eddb702010-09-11 13:48:45 +01005910 intel_crtc->lowfreq_avail = false;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005911 if (!intel_crtc->no_pll) {
5912 if (is_lvds && has_reduced_clock && i915_powersave) {
5913 I915_WRITE(PCH_FP1(pipe), fp2);
5914 intel_crtc->lowfreq_avail = true;
5915 if (HAS_PIPE_CXSR(dev)) {
5916 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5917 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5918 }
5919 } else {
5920 I915_WRITE(PCH_FP1(pipe), fp);
5921 if (HAS_PIPE_CXSR(dev)) {
5922 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5923 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5924 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005925 }
5926 }
5927
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005928 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5929 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5930 /* the chip adds 2 halflines automatically */
5931 adjusted_mode->crtc_vdisplay -= 1;
5932 adjusted_mode->crtc_vtotal -= 1;
5933 adjusted_mode->crtc_vblank_start -= 1;
5934 adjusted_mode->crtc_vblank_end -= 1;
5935 adjusted_mode->crtc_vsync_end -= 1;
5936 adjusted_mode->crtc_vsync_start -= 1;
5937 } else
5938 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5939
Chris Wilson5eddb702010-09-11 13:48:45 +01005940 I915_WRITE(HTOTAL(pipe),
5941 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005942 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005943 I915_WRITE(HBLANK(pipe),
5944 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005945 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005946 I915_WRITE(HSYNC(pipe),
5947 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005948 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005949
5950 I915_WRITE(VTOTAL(pipe),
5951 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005952 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005953 I915_WRITE(VBLANK(pipe),
5954 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005955 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005956 I915_WRITE(VSYNC(pipe),
5957 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005958 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005959
Eric Anholt8febb292011-03-30 13:01:07 -07005960 /* pipesrc controls the size that is scaled from, which should
5961 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005962 */
Chris Wilson5eddb702010-09-11 13:48:45 +01005963 I915_WRITE(PIPESRC(pipe),
5964 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005965
Eric Anholt8febb292011-03-30 13:01:07 -07005966 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5967 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5968 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5969 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005970
Eric Anholt8febb292011-03-30 13:01:07 -07005971 if (has_edp_encoder &&
5972 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5973 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005974 }
5975
Chris Wilson5eddb702010-09-11 13:48:45 +01005976 I915_WRITE(PIPECONF(pipe), pipeconf);
5977 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005978
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005979 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005980
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005981 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005982 /* enable address swizzle for tiling buffer */
5983 temp = I915_READ(DISP_ARB_CTL);
5984 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5985 }
5986
Chris Wilson5eddb702010-09-11 13:48:45 +01005987 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005988 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005989
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005990 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005991
5992 intel_update_watermarks(dev);
5993
Chris Wilson1f803ee2009-06-06 09:45:59 +01005994 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005995}
5996
Eric Anholtf564048e2011-03-30 13:01:02 -07005997static int intel_crtc_mode_set(struct drm_crtc *crtc,
5998 struct drm_display_mode *mode,
5999 struct drm_display_mode *adjusted_mode,
6000 int x, int y,
6001 struct drm_framebuffer *old_fb)
6002{
6003 struct drm_device *dev = crtc->dev;
6004 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07006005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6006 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07006007 int ret;
6008
Eric Anholt0b701d22011-03-30 13:01:03 -07006009 drm_vblank_pre_modeset(dev, pipe);
6010
Eric Anholtf564048e2011-03-30 13:01:02 -07006011 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
6012 x, y, old_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006013 drm_vblank_post_modeset(dev, pipe);
6014
Jesse Barnesd8e70a22011-11-15 10:28:54 -08006015 if (ret)
6016 intel_crtc->dpms_mode = DRM_MODE_DPMS_OFF;
6017 else
6018 intel_crtc->dpms_mode = DRM_MODE_DPMS_ON;
Keith Packard120eced2011-07-27 01:21:40 -07006019
Jesse Barnes79e53942008-11-07 14:24:08 -08006020 return ret;
6021}
6022
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006023static bool intel_eld_uptodate(struct drm_connector *connector,
6024 int reg_eldv, uint32_t bits_eldv,
6025 int reg_elda, uint32_t bits_elda,
6026 int reg_edid)
6027{
6028 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6029 uint8_t *eld = connector->eld;
6030 uint32_t i;
6031
6032 i = I915_READ(reg_eldv);
6033 i &= bits_eldv;
6034
6035 if (!eld[0])
6036 return !i;
6037
6038 if (!i)
6039 return false;
6040
6041 i = I915_READ(reg_elda);
6042 i &= ~bits_elda;
6043 I915_WRITE(reg_elda, i);
6044
6045 for (i = 0; i < eld[2]; i++)
6046 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6047 return false;
6048
6049 return true;
6050}
6051
Wu Fengguange0dac652011-09-05 14:25:34 +08006052static void g4x_write_eld(struct drm_connector *connector,
6053 struct drm_crtc *crtc)
6054{
6055 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6056 uint8_t *eld = connector->eld;
6057 uint32_t eldv;
6058 uint32_t len;
6059 uint32_t i;
6060
6061 i = I915_READ(G4X_AUD_VID_DID);
6062
6063 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6064 eldv = G4X_ELDV_DEVCL_DEVBLC;
6065 else
6066 eldv = G4X_ELDV_DEVCTG;
6067
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006068 if (intel_eld_uptodate(connector,
6069 G4X_AUD_CNTL_ST, eldv,
6070 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6071 G4X_HDMIW_HDMIEDID))
6072 return;
6073
Wu Fengguange0dac652011-09-05 14:25:34 +08006074 i = I915_READ(G4X_AUD_CNTL_ST);
6075 i &= ~(eldv | G4X_ELD_ADDR);
6076 len = (i >> 9) & 0x1f; /* ELD buffer size */
6077 I915_WRITE(G4X_AUD_CNTL_ST, i);
6078
6079 if (!eld[0])
6080 return;
6081
6082 len = min_t(uint8_t, eld[2], len);
6083 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6084 for (i = 0; i < len; i++)
6085 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6086
6087 i = I915_READ(G4X_AUD_CNTL_ST);
6088 i |= eldv;
6089 I915_WRITE(G4X_AUD_CNTL_ST, i);
6090}
6091
6092static void ironlake_write_eld(struct drm_connector *connector,
6093 struct drm_crtc *crtc)
6094{
6095 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6096 uint8_t *eld = connector->eld;
6097 uint32_t eldv;
6098 uint32_t i;
6099 int len;
6100 int hdmiw_hdmiedid;
6101 int aud_cntl_st;
6102 int aud_cntrl_st2;
6103
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006104 if (HAS_PCH_IBX(connector->dev)) {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006105 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID_A;
6106 aud_cntl_st = IBX_AUD_CNTL_ST_A;
6107 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006108 } else {
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006109 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID_A;
6110 aud_cntl_st = CPT_AUD_CNTL_ST_A;
6111 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006112 }
6113
6114 i = to_intel_crtc(crtc)->pipe;
6115 hdmiw_hdmiedid += i * 0x100;
6116 aud_cntl_st += i * 0x100;
6117
6118 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(i));
6119
6120 i = I915_READ(aud_cntl_st);
6121 i = (i >> 29) & 0x3; /* DIP_Port_Select, 0x1 = PortB */
6122 if (!i) {
6123 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6124 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006125 eldv = IBX_ELD_VALIDB;
6126 eldv |= IBX_ELD_VALIDB << 4;
6127 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006128 } else {
6129 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006130 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006131 }
6132
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006133 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6134 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6135 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6136 }
6137
6138 if (intel_eld_uptodate(connector,
6139 aud_cntrl_st2, eldv,
6140 aud_cntl_st, IBX_ELD_ADDRESS,
6141 hdmiw_hdmiedid))
6142 return;
6143
Wu Fengguange0dac652011-09-05 14:25:34 +08006144 i = I915_READ(aud_cntrl_st2);
6145 i &= ~eldv;
6146 I915_WRITE(aud_cntrl_st2, i);
6147
6148 if (!eld[0])
6149 return;
6150
Wu Fengguange0dac652011-09-05 14:25:34 +08006151 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006152 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006153 I915_WRITE(aud_cntl_st, i);
6154
6155 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6156 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6157 for (i = 0; i < len; i++)
6158 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6159
6160 i = I915_READ(aud_cntrl_st2);
6161 i |= eldv;
6162 I915_WRITE(aud_cntrl_st2, i);
6163}
6164
6165void intel_write_eld(struct drm_encoder *encoder,
6166 struct drm_display_mode *mode)
6167{
6168 struct drm_crtc *crtc = encoder->crtc;
6169 struct drm_connector *connector;
6170 struct drm_device *dev = encoder->dev;
6171 struct drm_i915_private *dev_priv = dev->dev_private;
6172
6173 connector = drm_select_eld(encoder, mode);
6174 if (!connector)
6175 return;
6176
6177 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6178 connector->base.id,
6179 drm_get_connector_name(connector),
6180 connector->encoder->base.id,
6181 drm_get_encoder_name(connector->encoder));
6182
6183 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6184
6185 if (dev_priv->display.write_eld)
6186 dev_priv->display.write_eld(connector, crtc);
6187}
6188
Jesse Barnes79e53942008-11-07 14:24:08 -08006189/** Loads the palette/gamma unit for the CRTC with the prepared values */
6190void intel_crtc_load_lut(struct drm_crtc *crtc)
6191{
6192 struct drm_device *dev = crtc->dev;
6193 struct drm_i915_private *dev_priv = dev->dev_private;
6194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006195 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006196 int i;
6197
6198 /* The clocks have to be on to load the palette. */
6199 if (!crtc->enabled)
6200 return;
6201
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006202 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006203 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006204 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006205
Jesse Barnes79e53942008-11-07 14:24:08 -08006206 for (i = 0; i < 256; i++) {
6207 I915_WRITE(palreg + 4 * i,
6208 (intel_crtc->lut_r[i] << 16) |
6209 (intel_crtc->lut_g[i] << 8) |
6210 intel_crtc->lut_b[i]);
6211 }
6212}
6213
Chris Wilson560b85b2010-08-07 11:01:38 +01006214static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6215{
6216 struct drm_device *dev = crtc->dev;
6217 struct drm_i915_private *dev_priv = dev->dev_private;
6218 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6219 bool visible = base != 0;
6220 u32 cntl;
6221
6222 if (intel_crtc->cursor_visible == visible)
6223 return;
6224
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006225 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006226 if (visible) {
6227 /* On these chipsets we can only modify the base whilst
6228 * the cursor is disabled.
6229 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006230 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006231
6232 cntl &= ~(CURSOR_FORMAT_MASK);
6233 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6234 cntl |= CURSOR_ENABLE |
6235 CURSOR_GAMMA_ENABLE |
6236 CURSOR_FORMAT_ARGB;
6237 } else
6238 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006239 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006240
6241 intel_crtc->cursor_visible = visible;
6242}
6243
6244static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6245{
6246 struct drm_device *dev = crtc->dev;
6247 struct drm_i915_private *dev_priv = dev->dev_private;
6248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6249 int pipe = intel_crtc->pipe;
6250 bool visible = base != 0;
6251
6252 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006253 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006254 if (base) {
6255 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6256 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6257 cntl |= pipe << 28; /* Connect to correct pipe */
6258 } else {
6259 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6260 cntl |= CURSOR_MODE_DISABLE;
6261 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006262 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006263
6264 intel_crtc->cursor_visible = visible;
6265 }
6266 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006267 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006268}
6269
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006270static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6271{
6272 struct drm_device *dev = crtc->dev;
6273 struct drm_i915_private *dev_priv = dev->dev_private;
6274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6275 int pipe = intel_crtc->pipe;
6276 bool visible = base != 0;
6277
6278 if (intel_crtc->cursor_visible != visible) {
6279 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6280 if (base) {
6281 cntl &= ~CURSOR_MODE;
6282 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6283 } else {
6284 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6285 cntl |= CURSOR_MODE_DISABLE;
6286 }
6287 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6288
6289 intel_crtc->cursor_visible = visible;
6290 }
6291 /* and commit changes on next vblank */
6292 I915_WRITE(CURBASE_IVB(pipe), base);
6293}
6294
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006295/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006296static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6297 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006298{
6299 struct drm_device *dev = crtc->dev;
6300 struct drm_i915_private *dev_priv = dev->dev_private;
6301 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6302 int pipe = intel_crtc->pipe;
6303 int x = intel_crtc->cursor_x;
6304 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006305 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006306 bool visible;
6307
6308 pos = 0;
6309
Chris Wilson6b383a72010-09-13 13:54:26 +01006310 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006311 base = intel_crtc->cursor_addr;
6312 if (x > (int) crtc->fb->width)
6313 base = 0;
6314
6315 if (y > (int) crtc->fb->height)
6316 base = 0;
6317 } else
6318 base = 0;
6319
6320 if (x < 0) {
6321 if (x + intel_crtc->cursor_width < 0)
6322 base = 0;
6323
6324 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6325 x = -x;
6326 }
6327 pos |= x << CURSOR_X_SHIFT;
6328
6329 if (y < 0) {
6330 if (y + intel_crtc->cursor_height < 0)
6331 base = 0;
6332
6333 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6334 y = -y;
6335 }
6336 pos |= y << CURSOR_Y_SHIFT;
6337
6338 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006339 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006340 return;
6341
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006342 if (IS_IVYBRIDGE(dev)) {
6343 I915_WRITE(CURPOS_IVB(pipe), pos);
6344 ivb_update_cursor(crtc, base);
6345 } else {
6346 I915_WRITE(CURPOS(pipe), pos);
6347 if (IS_845G(dev) || IS_I865G(dev))
6348 i845_update_cursor(crtc, base);
6349 else
6350 i9xx_update_cursor(crtc, base);
6351 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006352
6353 if (visible)
6354 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
6355}
6356
Jesse Barnes79e53942008-11-07 14:24:08 -08006357static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006358 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006359 uint32_t handle,
6360 uint32_t width, uint32_t height)
6361{
6362 struct drm_device *dev = crtc->dev;
6363 struct drm_i915_private *dev_priv = dev->dev_private;
6364 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006365 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006366 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006367 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006368
Zhao Yakui28c97732009-10-09 11:39:41 +08006369 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08006370
6371 /* if we want to turn off the cursor ignore width and height */
6372 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006373 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006374 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006375 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006376 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006377 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006378 }
6379
6380 /* Currently we only support 64x64 cursors */
6381 if (width != 64 || height != 64) {
6382 DRM_ERROR("we currently only support 64x64 cursors\n");
6383 return -EINVAL;
6384 }
6385
Chris Wilson05394f32010-11-08 19:18:58 +00006386 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006387 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006388 return -ENOENT;
6389
Chris Wilson05394f32010-11-08 19:18:58 +00006390 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006391 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006392 ret = -ENOMEM;
6393 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006394 }
6395
Dave Airlie71acb5e2008-12-30 20:31:46 +10006396 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006397 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006398 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006399 if (obj->tiling_mode) {
6400 DRM_ERROR("cursor cannot be tiled\n");
6401 ret = -EINVAL;
6402 goto fail_locked;
6403 }
6404
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006405 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006406 if (ret) {
6407 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006408 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006409 }
6410
Chris Wilsond9e86c02010-11-10 16:40:20 +00006411 ret = i915_gem_object_put_fence(obj);
6412 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006413 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006414 goto fail_unpin;
6415 }
6416
Chris Wilson05394f32010-11-08 19:18:58 +00006417 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006418 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006419 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006420 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006421 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6422 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006423 if (ret) {
6424 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006425 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006426 }
Chris Wilson05394f32010-11-08 19:18:58 +00006427 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006428 }
6429
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006430 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006431 I915_WRITE(CURSIZE, (height << 12) | width);
6432
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006433 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006434 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006435 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006436 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006437 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6438 } else
6439 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006440 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006441 }
Jesse Barnes80824002009-09-10 15:28:06 -07006442
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006443 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006444
6445 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006446 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006447 intel_crtc->cursor_width = width;
6448 intel_crtc->cursor_height = height;
6449
Chris Wilson6b383a72010-09-13 13:54:26 +01006450 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006451
Jesse Barnes79e53942008-11-07 14:24:08 -08006452 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006453fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006454 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006455fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006456 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006457fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006458 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006459 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006460}
6461
6462static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6463{
Jesse Barnes79e53942008-11-07 14:24:08 -08006464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006465
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006466 intel_crtc->cursor_x = x;
6467 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006468
Chris Wilson6b383a72010-09-13 13:54:26 +01006469 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006470
6471 return 0;
6472}
6473
6474/** Sets the color ramps on behalf of RandR */
6475void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6476 u16 blue, int regno)
6477{
6478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6479
6480 intel_crtc->lut_r[regno] = red >> 8;
6481 intel_crtc->lut_g[regno] = green >> 8;
6482 intel_crtc->lut_b[regno] = blue >> 8;
6483}
6484
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006485void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6486 u16 *blue, int regno)
6487{
6488 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6489
6490 *red = intel_crtc->lut_r[regno] << 8;
6491 *green = intel_crtc->lut_g[regno] << 8;
6492 *blue = intel_crtc->lut_b[regno] << 8;
6493}
6494
Jesse Barnes79e53942008-11-07 14:24:08 -08006495static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006496 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006497{
James Simmons72034252010-08-03 01:33:19 +01006498 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006500
James Simmons72034252010-08-03 01:33:19 +01006501 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006502 intel_crtc->lut_r[i] = red[i] >> 8;
6503 intel_crtc->lut_g[i] = green[i] >> 8;
6504 intel_crtc->lut_b[i] = blue[i] >> 8;
6505 }
6506
6507 intel_crtc_load_lut(crtc);
6508}
6509
6510/**
6511 * Get a pipe with a simple mode set on it for doing load-based monitor
6512 * detection.
6513 *
6514 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006515 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006516 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006517 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006518 * configured for it. In the future, it could choose to temporarily disable
6519 * some outputs to free up a pipe for its use.
6520 *
6521 * \return crtc, or NULL if no pipes are available.
6522 */
6523
6524/* VESA 640x480x72Hz mode to set on the pipe */
6525static struct drm_display_mode load_detect_mode = {
6526 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6527 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6528};
6529
Chris Wilsond2dff872011-04-19 08:36:26 +01006530static struct drm_framebuffer *
6531intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006532 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006533 struct drm_i915_gem_object *obj)
6534{
6535 struct intel_framebuffer *intel_fb;
6536 int ret;
6537
6538 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6539 if (!intel_fb) {
6540 drm_gem_object_unreference_unlocked(&obj->base);
6541 return ERR_PTR(-ENOMEM);
6542 }
6543
6544 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6545 if (ret) {
6546 drm_gem_object_unreference_unlocked(&obj->base);
6547 kfree(intel_fb);
6548 return ERR_PTR(ret);
6549 }
6550
6551 return &intel_fb->base;
6552}
6553
6554static u32
6555intel_framebuffer_pitch_for_width(int width, int bpp)
6556{
6557 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6558 return ALIGN(pitch, 64);
6559}
6560
6561static u32
6562intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6563{
6564 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6565 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6566}
6567
6568static struct drm_framebuffer *
6569intel_framebuffer_create_for_mode(struct drm_device *dev,
6570 struct drm_display_mode *mode,
6571 int depth, int bpp)
6572{
6573 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006574 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01006575
6576 obj = i915_gem_alloc_object(dev,
6577 intel_framebuffer_size_for_mode(mode, bpp));
6578 if (obj == NULL)
6579 return ERR_PTR(-ENOMEM);
6580
6581 mode_cmd.width = mode->hdisplay;
6582 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006583 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6584 bpp);
6585 mode_cmd.pixel_format = 0;
Chris Wilsond2dff872011-04-19 08:36:26 +01006586
6587 return intel_framebuffer_create(dev, &mode_cmd, obj);
6588}
6589
6590static struct drm_framebuffer *
6591mode_fits_in_fbdev(struct drm_device *dev,
6592 struct drm_display_mode *mode)
6593{
6594 struct drm_i915_private *dev_priv = dev->dev_private;
6595 struct drm_i915_gem_object *obj;
6596 struct drm_framebuffer *fb;
6597
6598 if (dev_priv->fbdev == NULL)
6599 return NULL;
6600
6601 obj = dev_priv->fbdev->ifb.obj;
6602 if (obj == NULL)
6603 return NULL;
6604
6605 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006606 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6607 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006608 return NULL;
6609
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006610 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006611 return NULL;
6612
6613 return fb;
6614}
6615
Chris Wilson71731882011-04-19 23:10:58 +01006616bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
6617 struct drm_connector *connector,
6618 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006619 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006620{
6621 struct intel_crtc *intel_crtc;
6622 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006623 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006624 struct drm_crtc *crtc = NULL;
6625 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01006626 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006627 int i = -1;
6628
Chris Wilsond2dff872011-04-19 08:36:26 +01006629 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6630 connector->base.id, drm_get_connector_name(connector),
6631 encoder->base.id, drm_get_encoder_name(encoder));
6632
Jesse Barnes79e53942008-11-07 14:24:08 -08006633 /*
6634 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006635 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006636 * - if the connector already has an assigned crtc, use it (but make
6637 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006638 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006639 * - try to find the first unused crtc that can drive this connector,
6640 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006641 */
6642
6643 /* See if we already have a CRTC for this connector */
6644 if (encoder->crtc) {
6645 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006646
Jesse Barnes79e53942008-11-07 14:24:08 -08006647 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006648 old->dpms_mode = intel_crtc->dpms_mode;
6649 old->load_detect_temp = false;
6650
6651 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08006652 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01006653 struct drm_encoder_helper_funcs *encoder_funcs;
6654 struct drm_crtc_helper_funcs *crtc_funcs;
6655
Jesse Barnes79e53942008-11-07 14:24:08 -08006656 crtc_funcs = crtc->helper_private;
6657 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01006658
6659 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006660 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
6661 }
Chris Wilson8261b192011-04-19 23:18:09 +01006662
Chris Wilson71731882011-04-19 23:10:58 +01006663 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006664 }
6665
6666 /* Find an unused one (if possible) */
6667 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6668 i++;
6669 if (!(encoder->possible_crtcs & (1 << i)))
6670 continue;
6671 if (!possible_crtc->enabled) {
6672 crtc = possible_crtc;
6673 break;
6674 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006675 }
6676
6677 /*
6678 * If we didn't find an unused CRTC, don't use any.
6679 */
6680 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006681 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6682 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006683 }
6684
6685 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006686 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006687
6688 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01006689 old->dpms_mode = intel_crtc->dpms_mode;
6690 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006691 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006692
Chris Wilson64927112011-04-20 07:25:26 +01006693 if (!mode)
6694 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006695
Chris Wilsond2dff872011-04-19 08:36:26 +01006696 old_fb = crtc->fb;
6697
6698 /* We need a framebuffer large enough to accommodate all accesses
6699 * that the plane may generate whilst we perform load detection.
6700 * We can not rely on the fbcon either being present (we get called
6701 * during its initialisation to detect all boot displays, or it may
6702 * not even exist) or that it is large enough to satisfy the
6703 * requested mode.
6704 */
6705 crtc->fb = mode_fits_in_fbdev(dev, mode);
6706 if (crtc->fb == NULL) {
6707 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6708 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6709 old->release_fb = crtc->fb;
6710 } else
6711 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6712 if (IS_ERR(crtc->fb)) {
6713 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6714 crtc->fb = old_fb;
6715 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006716 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006717
6718 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006719 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006720 if (old->release_fb)
6721 old->release_fb->funcs->destroy(old->release_fb);
6722 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01006723 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006724 }
Chris Wilson71731882011-04-19 23:10:58 +01006725
Jesse Barnes79e53942008-11-07 14:24:08 -08006726 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006727 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006728
Chris Wilson71731882011-04-19 23:10:58 +01006729 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006730}
6731
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006732void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01006733 struct drm_connector *connector,
6734 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006735{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006736 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006737 struct drm_device *dev = encoder->dev;
6738 struct drm_crtc *crtc = encoder->crtc;
6739 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
6740 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
6741
Chris Wilsond2dff872011-04-19 08:36:26 +01006742 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6743 connector->base.id, drm_get_connector_name(connector),
6744 encoder->base.id, drm_get_encoder_name(encoder));
6745
Chris Wilson8261b192011-04-19 23:18:09 +01006746 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08006747 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006748 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01006749
6750 if (old->release_fb)
6751 old->release_fb->funcs->destroy(old->release_fb);
6752
Chris Wilson0622a532011-04-21 09:32:11 +01006753 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006754 }
6755
Eric Anholtc751ce42010-03-25 11:48:48 -07006756 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01006757 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
6758 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01006759 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006760 }
6761}
6762
6763/* Returns the clock of the currently programmed mode of the given pipe. */
6764static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6765{
6766 struct drm_i915_private *dev_priv = dev->dev_private;
6767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6768 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006769 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006770 u32 fp;
6771 intel_clock_t clock;
6772
6773 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006774 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006775 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006776 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006777
6778 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006779 if (IS_PINEVIEW(dev)) {
6780 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6781 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006782 } else {
6783 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6784 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6785 }
6786
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006787 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006788 if (IS_PINEVIEW(dev))
6789 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6790 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006791 else
6792 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006793 DPLL_FPA01_P1_POST_DIV_SHIFT);
6794
6795 switch (dpll & DPLL_MODE_MASK) {
6796 case DPLLB_MODE_DAC_SERIAL:
6797 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6798 5 : 10;
6799 break;
6800 case DPLLB_MODE_LVDS:
6801 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6802 7 : 14;
6803 break;
6804 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006805 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006806 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6807 return 0;
6808 }
6809
6810 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006811 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006812 } else {
6813 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6814
6815 if (is_lvds) {
6816 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6817 DPLL_FPA01_P1_POST_DIV_SHIFT);
6818 clock.p2 = 14;
6819
6820 if ((dpll & PLL_REF_INPUT_MASK) ==
6821 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6822 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006823 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006824 } else
Shaohua Li21778322009-02-23 15:19:16 +08006825 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006826 } else {
6827 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6828 clock.p1 = 2;
6829 else {
6830 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6831 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6832 }
6833 if (dpll & PLL_P2_DIVIDE_BY_4)
6834 clock.p2 = 4;
6835 else
6836 clock.p2 = 2;
6837
Shaohua Li21778322009-02-23 15:19:16 +08006838 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006839 }
6840 }
6841
6842 /* XXX: It would be nice to validate the clocks, but we can't reuse
6843 * i830PllIsValid() because it relies on the xf86_config connector
6844 * configuration being accurate, which it isn't necessarily.
6845 */
6846
6847 return clock.dot;
6848}
6849
6850/** Returns the currently programmed mode of the given pipe. */
6851struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6852 struct drm_crtc *crtc)
6853{
Jesse Barnes548f2452011-02-17 10:40:53 -08006854 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006855 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6856 int pipe = intel_crtc->pipe;
6857 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08006858 int htot = I915_READ(HTOTAL(pipe));
6859 int hsync = I915_READ(HSYNC(pipe));
6860 int vtot = I915_READ(VTOTAL(pipe));
6861 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006862
6863 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6864 if (!mode)
6865 return NULL;
6866
6867 mode->clock = intel_crtc_clock_get(dev, crtc);
6868 mode->hdisplay = (htot & 0xffff) + 1;
6869 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6870 mode->hsync_start = (hsync & 0xffff) + 1;
6871 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6872 mode->vdisplay = (vtot & 0xffff) + 1;
6873 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6874 mode->vsync_start = (vsync & 0xffff) + 1;
6875 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6876
6877 drm_mode_set_name(mode);
6878 drm_mode_set_crtcinfo(mode, 0);
6879
6880 return mode;
6881}
6882
Jesse Barnes652c3932009-08-17 13:31:43 -07006883#define GPU_IDLE_TIMEOUT 500 /* ms */
6884
6885/* When this timer fires, we've been idle for awhile */
6886static void intel_gpu_idle_timer(unsigned long arg)
6887{
6888 struct drm_device *dev = (struct drm_device *)arg;
6889 drm_i915_private_t *dev_priv = dev->dev_private;
6890
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006891 if (!list_empty(&dev_priv->mm.active_list)) {
6892 /* Still processing requests, so just re-arm the timer. */
6893 mod_timer(&dev_priv->idle_timer, jiffies +
6894 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
6895 return;
6896 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006897
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006898 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006899 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006900}
6901
Jesse Barnes652c3932009-08-17 13:31:43 -07006902#define CRTC_IDLE_TIMEOUT 1000 /* ms */
6903
6904static void intel_crtc_idle_timer(unsigned long arg)
6905{
6906 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
6907 struct drm_crtc *crtc = &intel_crtc->base;
6908 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00006909 struct intel_framebuffer *intel_fb;
6910
6911 intel_fb = to_intel_framebuffer(crtc->fb);
6912 if (intel_fb && intel_fb->obj->active) {
6913 /* The framebuffer is still being accessed by the GPU. */
6914 mod_timer(&intel_crtc->idle_timer, jiffies +
6915 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6916 return;
6917 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006918
Jesse Barnes652c3932009-08-17 13:31:43 -07006919 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07006920 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07006921}
6922
Daniel Vetter3dec0092010-08-20 21:40:52 +02006923static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006924{
6925 struct drm_device *dev = crtc->dev;
6926 drm_i915_private_t *dev_priv = dev->dev_private;
6927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6928 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006929 int dpll_reg = DPLL(pipe);
6930 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006931
Eric Anholtbad720f2009-10-22 16:11:14 -07006932 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006933 return;
6934
6935 if (!dev_priv->lvds_downclock_avail)
6936 return;
6937
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006938 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006939 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006940 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006941
6942 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006943 I915_WRITE(PP_CONTROL,
6944 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006945
6946 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6947 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006948 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006949
Jesse Barnes652c3932009-08-17 13:31:43 -07006950 dpll = I915_READ(dpll_reg);
6951 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006952 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006953
6954 /* ...and lock them again */
6955 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6956 }
6957
6958 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006959 mod_timer(&intel_crtc->idle_timer, jiffies +
6960 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006961}
6962
6963static void intel_decrease_pllclock(struct drm_crtc *crtc)
6964{
6965 struct drm_device *dev = crtc->dev;
6966 drm_i915_private_t *dev_priv = dev->dev_private;
6967 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6968 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006969 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006970 int dpll = I915_READ(dpll_reg);
6971
Eric Anholtbad720f2009-10-22 16:11:14 -07006972 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006973 return;
6974
6975 if (!dev_priv->lvds_downclock_avail)
6976 return;
6977
6978 /*
6979 * Since this is called by a timer, we should never get here in
6980 * the manual case.
6981 */
6982 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006983 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006984
6985 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07006986 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
6987 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006988
6989 dpll |= DISPLAY_RATE_SELECT_FPA1;
6990 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006991 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006992 dpll = I915_READ(dpll_reg);
6993 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006994 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006995
6996 /* ...and lock them again */
6997 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6998 }
6999
7000}
7001
7002/**
7003 * intel_idle_update - adjust clocks for idleness
7004 * @work: work struct
7005 *
7006 * Either the GPU or display (or both) went idle. Check the busy status
7007 * here and adjust the CRTC and GPU clocks as necessary.
7008 */
7009static void intel_idle_update(struct work_struct *work)
7010{
7011 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
7012 idle_work);
7013 struct drm_device *dev = dev_priv->dev;
7014 struct drm_crtc *crtc;
7015 struct intel_crtc *intel_crtc;
7016
7017 if (!i915_powersave)
7018 return;
7019
7020 mutex_lock(&dev->struct_mutex);
7021
Jesse Barnes7648fa92010-05-20 14:28:11 -07007022 i915_update_gfx_val(dev_priv);
7023
Jesse Barnes652c3932009-08-17 13:31:43 -07007024 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7025 /* Skip inactive CRTCs */
7026 if (!crtc->fb)
7027 continue;
7028
7029 intel_crtc = to_intel_crtc(crtc);
7030 if (!intel_crtc->busy)
7031 intel_decrease_pllclock(crtc);
7032 }
7033
Li Peng45ac22c2010-06-12 23:38:35 +08007034
Jesse Barnes652c3932009-08-17 13:31:43 -07007035 mutex_unlock(&dev->struct_mutex);
7036}
7037
7038/**
7039 * intel_mark_busy - mark the GPU and possibly the display busy
7040 * @dev: drm device
7041 * @obj: object we're operating on
7042 *
7043 * Callers can use this function to indicate that the GPU is busy processing
7044 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
7045 * buffer), we'll also mark the display as busy, so we know to increase its
7046 * clock frequency.
7047 */
Chris Wilson05394f32010-11-08 19:18:58 +00007048void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07007049{
7050 drm_i915_private_t *dev_priv = dev->dev_private;
7051 struct drm_crtc *crtc = NULL;
7052 struct intel_framebuffer *intel_fb;
7053 struct intel_crtc *intel_crtc;
7054
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08007055 if (!drm_core_check_feature(dev, DRIVER_MODESET))
7056 return;
7057
Alexander Lam18b21902011-01-03 13:28:56 -05007058 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00007059 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05007060 else
Chris Wilson28cf7982009-11-30 01:08:56 +00007061 mod_timer(&dev_priv->idle_timer, jiffies +
7062 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07007063
7064 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7065 if (!crtc->fb)
7066 continue;
7067
7068 intel_crtc = to_intel_crtc(crtc);
7069 intel_fb = to_intel_framebuffer(crtc->fb);
7070 if (intel_fb->obj == obj) {
7071 if (!intel_crtc->busy) {
7072 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02007073 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007074 intel_crtc->busy = true;
7075 } else {
7076 /* Busy -> busy, put off timer */
7077 mod_timer(&intel_crtc->idle_timer, jiffies +
7078 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
7079 }
7080 }
7081 }
7082}
7083
Jesse Barnes79e53942008-11-07 14:24:08 -08007084static void intel_crtc_destroy(struct drm_crtc *crtc)
7085{
7086 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007087 struct drm_device *dev = crtc->dev;
7088 struct intel_unpin_work *work;
7089 unsigned long flags;
7090
7091 spin_lock_irqsave(&dev->event_lock, flags);
7092 work = intel_crtc->unpin_work;
7093 intel_crtc->unpin_work = NULL;
7094 spin_unlock_irqrestore(&dev->event_lock, flags);
7095
7096 if (work) {
7097 cancel_work_sync(&work->work);
7098 kfree(work);
7099 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007100
7101 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007102
Jesse Barnes79e53942008-11-07 14:24:08 -08007103 kfree(intel_crtc);
7104}
7105
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007106static void intel_unpin_work_fn(struct work_struct *__work)
7107{
7108 struct intel_unpin_work *work =
7109 container_of(__work, struct intel_unpin_work, work);
7110
7111 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007112 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007113 drm_gem_object_unreference(&work->pending_flip_obj->base);
7114 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007115
Chris Wilson7782de32011-07-08 12:22:41 +01007116 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007117 mutex_unlock(&work->dev->struct_mutex);
7118 kfree(work);
7119}
7120
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007121static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007122 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007123{
7124 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7126 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00007127 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007128 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007129 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007130 unsigned long flags;
7131
7132 /* Ignore early vblank irqs */
7133 if (intel_crtc == NULL)
7134 return;
7135
Mario Kleiner49b14a52010-12-09 07:00:07 +01007136 do_gettimeofday(&tnow);
7137
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007138 spin_lock_irqsave(&dev->event_lock, flags);
7139 work = intel_crtc->unpin_work;
7140 if (work == NULL || !work->pending) {
7141 spin_unlock_irqrestore(&dev->event_lock, flags);
7142 return;
7143 }
7144
7145 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007146
7147 if (work->event) {
7148 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007149 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007150
7151 /* Called before vblank count and timestamps have
7152 * been updated for the vblank interval of flip
7153 * completion? Need to increment vblank count and
7154 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01007155 * to account for this. We assume this happened if we
7156 * get called over 0.9 frame durations after the last
7157 * timestamped vblank.
7158 *
7159 * This calculation can not be used with vrefresh rates
7160 * below 5Hz (10Hz to be on the safe side) without
7161 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007162 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01007163 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
7164 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007165 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01007166 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
7167 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007168 }
7169
Mario Kleiner49b14a52010-12-09 07:00:07 +01007170 e->event.tv_sec = tvbl.tv_sec;
7171 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007172
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007173 list_add_tail(&e->base.link,
7174 &e->base.file_priv->event_list);
7175 wake_up_interruptible(&e->base.file_priv->event_wait);
7176 }
7177
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007178 drm_vblank_put(dev, intel_crtc->pipe);
7179
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007180 spin_unlock_irqrestore(&dev->event_lock, flags);
7181
Chris Wilson05394f32010-11-08 19:18:58 +00007182 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00007183
Chris Wilsone59f2ba2010-10-07 17:28:15 +01007184 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00007185 &obj->pending_flip.counter);
7186 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01007187 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007188
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007189 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007190
7191 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007192}
7193
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007194void intel_finish_page_flip(struct drm_device *dev, int pipe)
7195{
7196 drm_i915_private_t *dev_priv = dev->dev_private;
7197 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7198
Mario Kleiner49b14a52010-12-09 07:00:07 +01007199 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007200}
7201
7202void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7203{
7204 drm_i915_private_t *dev_priv = dev->dev_private;
7205 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7206
Mario Kleiner49b14a52010-12-09 07:00:07 +01007207 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007208}
7209
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007210void intel_prepare_page_flip(struct drm_device *dev, int plane)
7211{
7212 drm_i915_private_t *dev_priv = dev->dev_private;
7213 struct intel_crtc *intel_crtc =
7214 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7215 unsigned long flags;
7216
7217 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08007218 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007219 if ((++intel_crtc->unpin_work->pending) > 1)
7220 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08007221 } else {
7222 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
7223 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007224 spin_unlock_irqrestore(&dev->event_lock, flags);
7225}
7226
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007227static int intel_gen2_queue_flip(struct drm_device *dev,
7228 struct drm_crtc *crtc,
7229 struct drm_framebuffer *fb,
7230 struct drm_i915_gem_object *obj)
7231{
7232 struct drm_i915_private *dev_priv = dev->dev_private;
7233 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7234 unsigned long offset;
7235 u32 flip_mask;
7236 int ret;
7237
7238 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7239 if (ret)
7240 goto out;
7241
7242 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007243 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007244
7245 ret = BEGIN_LP_RING(6);
7246 if (ret)
7247 goto out;
7248
7249 /* Can't queue multiple flips, so wait for the previous
7250 * one to finish before executing the next.
7251 */
7252 if (intel_crtc->plane)
7253 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7254 else
7255 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7256 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7257 OUT_RING(MI_NOOP);
7258 OUT_RING(MI_DISPLAY_FLIP |
7259 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007260 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007261 OUT_RING(obj->gtt_offset + offset);
7262 OUT_RING(MI_NOOP);
7263 ADVANCE_LP_RING();
7264out:
7265 return ret;
7266}
7267
7268static int intel_gen3_queue_flip(struct drm_device *dev,
7269 struct drm_crtc *crtc,
7270 struct drm_framebuffer *fb,
7271 struct drm_i915_gem_object *obj)
7272{
7273 struct drm_i915_private *dev_priv = dev->dev_private;
7274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7275 unsigned long offset;
7276 u32 flip_mask;
7277 int ret;
7278
7279 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7280 if (ret)
7281 goto out;
7282
7283 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007284 offset = crtc->y * fb->pitches[0] + crtc->x * fb->bits_per_pixel/8;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007285
7286 ret = BEGIN_LP_RING(6);
7287 if (ret)
7288 goto out;
7289
7290 if (intel_crtc->plane)
7291 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7292 else
7293 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
7294 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
7295 OUT_RING(MI_NOOP);
7296 OUT_RING(MI_DISPLAY_FLIP_I915 |
7297 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007298 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007299 OUT_RING(obj->gtt_offset + offset);
7300 OUT_RING(MI_NOOP);
7301
7302 ADVANCE_LP_RING();
7303out:
7304 return ret;
7305}
7306
7307static int intel_gen4_queue_flip(struct drm_device *dev,
7308 struct drm_crtc *crtc,
7309 struct drm_framebuffer *fb,
7310 struct drm_i915_gem_object *obj)
7311{
7312 struct drm_i915_private *dev_priv = dev->dev_private;
7313 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7314 uint32_t pf, pipesrc;
7315 int ret;
7316
7317 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7318 if (ret)
7319 goto out;
7320
7321 ret = BEGIN_LP_RING(4);
7322 if (ret)
7323 goto out;
7324
7325 /* i965+ uses the linear or tiled offsets from the
7326 * Display Registers (which do not change across a page-flip)
7327 * so we need only reprogram the base address.
7328 */
7329 OUT_RING(MI_DISPLAY_FLIP |
7330 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007331 OUT_RING(fb->pitches[0]);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007332 OUT_RING(obj->gtt_offset | obj->tiling_mode);
7333
7334 /* XXX Enabling the panel-fitter across page-flip is so far
7335 * untested on non-native modes, so ignore it for now.
7336 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7337 */
7338 pf = 0;
7339 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7340 OUT_RING(pf | pipesrc);
7341 ADVANCE_LP_RING();
7342out:
7343 return ret;
7344}
7345
7346static int intel_gen6_queue_flip(struct drm_device *dev,
7347 struct drm_crtc *crtc,
7348 struct drm_framebuffer *fb,
7349 struct drm_i915_gem_object *obj)
7350{
7351 struct drm_i915_private *dev_priv = dev->dev_private;
7352 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7353 uint32_t pf, pipesrc;
7354 int ret;
7355
7356 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
7357 if (ret)
7358 goto out;
7359
7360 ret = BEGIN_LP_RING(4);
7361 if (ret)
7362 goto out;
7363
7364 OUT_RING(MI_DISPLAY_FLIP |
7365 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007366 OUT_RING(fb->pitches[0] | obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007367 OUT_RING(obj->gtt_offset);
7368
7369 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7370 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
7371 OUT_RING(pf | pipesrc);
7372 ADVANCE_LP_RING();
7373out:
7374 return ret;
7375}
7376
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007377/*
7378 * On gen7 we currently use the blit ring because (in early silicon at least)
7379 * the render ring doesn't give us interrpts for page flip completion, which
7380 * means clients will hang after the first flip is queued. Fortunately the
7381 * blit ring generates interrupts properly, so use it instead.
7382 */
7383static int intel_gen7_queue_flip(struct drm_device *dev,
7384 struct drm_crtc *crtc,
7385 struct drm_framebuffer *fb,
7386 struct drm_i915_gem_object *obj)
7387{
7388 struct drm_i915_private *dev_priv = dev->dev_private;
7389 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7390 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
7391 int ret;
7392
7393 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7394 if (ret)
7395 goto out;
7396
7397 ret = intel_ring_begin(ring, 4);
7398 if (ret)
7399 goto out;
7400
7401 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007402 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007403 intel_ring_emit(ring, (obj->gtt_offset));
7404 intel_ring_emit(ring, (MI_NOOP));
7405 intel_ring_advance(ring);
7406out:
7407 return ret;
7408}
7409
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007410static int intel_default_queue_flip(struct drm_device *dev,
7411 struct drm_crtc *crtc,
7412 struct drm_framebuffer *fb,
7413 struct drm_i915_gem_object *obj)
7414{
7415 return -ENODEV;
7416}
7417
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007418static int intel_crtc_page_flip(struct drm_crtc *crtc,
7419 struct drm_framebuffer *fb,
7420 struct drm_pending_vblank_event *event)
7421{
7422 struct drm_device *dev = crtc->dev;
7423 struct drm_i915_private *dev_priv = dev->dev_private;
7424 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007425 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7427 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007428 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007429 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007430
7431 work = kzalloc(sizeof *work, GFP_KERNEL);
7432 if (work == NULL)
7433 return -ENOMEM;
7434
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007435 work->event = event;
7436 work->dev = crtc->dev;
7437 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007438 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007439 INIT_WORK(&work->work, intel_unpin_work_fn);
7440
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007441 ret = drm_vblank_get(dev, intel_crtc->pipe);
7442 if (ret)
7443 goto free_work;
7444
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007445 /* We borrow the event spin lock for protecting unpin_work */
7446 spin_lock_irqsave(&dev->event_lock, flags);
7447 if (intel_crtc->unpin_work) {
7448 spin_unlock_irqrestore(&dev->event_lock, flags);
7449 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007450 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007451
7452 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007453 return -EBUSY;
7454 }
7455 intel_crtc->unpin_work = work;
7456 spin_unlock_irqrestore(&dev->event_lock, flags);
7457
7458 intel_fb = to_intel_framebuffer(fb);
7459 obj = intel_fb->obj;
7460
Chris Wilson468f0b42010-05-27 13:18:13 +01007461 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007462
Jesse Barnes75dfca82010-02-10 15:09:44 -08007463 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007464 drm_gem_object_reference(&work->old_fb_obj->base);
7465 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007466
7467 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007468
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007469 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007470
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007471 work->enable_stall_check = true;
7472
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007473 /* Block clients from rendering to the new back buffer until
7474 * the flip occurs and the object is no longer visible.
7475 */
Chris Wilson05394f32010-11-08 19:18:58 +00007476 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007477
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007478 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7479 if (ret)
7480 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007481
Chris Wilson7782de32011-07-08 12:22:41 +01007482 intel_disable_fbc(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007483 mutex_unlock(&dev->struct_mutex);
7484
Jesse Barnese5510fa2010-07-01 16:48:37 -07007485 trace_i915_flip_request(intel_crtc->plane, obj);
7486
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007487 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007488
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007489cleanup_pending:
7490 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007491 drm_gem_object_unreference(&work->old_fb_obj->base);
7492 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007493 mutex_unlock(&dev->struct_mutex);
7494
7495 spin_lock_irqsave(&dev->event_lock, flags);
7496 intel_crtc->unpin_work = NULL;
7497 spin_unlock_irqrestore(&dev->event_lock, flags);
7498
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007499 drm_vblank_put(dev, intel_crtc->pipe);
7500free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007501 kfree(work);
7502
7503 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007504}
7505
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007506static void intel_sanitize_modesetting(struct drm_device *dev,
7507 int pipe, int plane)
7508{
7509 struct drm_i915_private *dev_priv = dev->dev_private;
7510 u32 reg, val;
7511
7512 if (HAS_PCH_SPLIT(dev))
7513 return;
7514
7515 /* Who knows what state these registers were left in by the BIOS or
7516 * grub?
7517 *
7518 * If we leave the registers in a conflicting state (e.g. with the
7519 * display plane reading from the other pipe than the one we intend
7520 * to use) then when we attempt to teardown the active mode, we will
7521 * not disable the pipes and planes in the correct order -- leaving
7522 * a plane reading from a disabled pipe and possibly leading to
7523 * undefined behaviour.
7524 */
7525
7526 reg = DSPCNTR(plane);
7527 val = I915_READ(reg);
7528
7529 if ((val & DISPLAY_PLANE_ENABLE) == 0)
7530 return;
7531 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
7532 return;
7533
7534 /* This display plane is active and attached to the other CPU pipe. */
7535 pipe = !pipe;
7536
7537 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08007538 intel_disable_plane(dev_priv, plane, pipe);
7539 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00007540}
Jesse Barnes79e53942008-11-07 14:24:08 -08007541
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007542static void intel_crtc_reset(struct drm_crtc *crtc)
7543{
7544 struct drm_device *dev = crtc->dev;
7545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7546
7547 /* Reset flags back to the 'unknown' status so that they
7548 * will be correctly set on the initial modeset.
7549 */
7550 intel_crtc->dpms_mode = -1;
7551
7552 /* We need to fix up any BIOS configuration that conflicts with
7553 * our expectations.
7554 */
7555 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
7556}
7557
7558static struct drm_crtc_helper_funcs intel_helper_funcs = {
7559 .dpms = intel_crtc_dpms,
7560 .mode_fixup = intel_crtc_mode_fixup,
7561 .mode_set = intel_crtc_mode_set,
7562 .mode_set_base = intel_pipe_set_base,
7563 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7564 .load_lut = intel_crtc_load_lut,
7565 .disable = intel_crtc_disable,
7566};
7567
7568static const struct drm_crtc_funcs intel_crtc_funcs = {
7569 .reset = intel_crtc_reset,
7570 .cursor_set = intel_crtc_cursor_set,
7571 .cursor_move = intel_crtc_cursor_move,
7572 .gamma_set = intel_crtc_gamma_set,
7573 .set_config = drm_crtc_helper_set_config,
7574 .destroy = intel_crtc_destroy,
7575 .page_flip = intel_crtc_page_flip,
7576};
7577
Hannes Ederb358d0a2008-12-18 21:18:47 +01007578static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08007579{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007580 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007581 struct intel_crtc *intel_crtc;
7582 int i;
7583
7584 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7585 if (intel_crtc == NULL)
7586 return;
7587
7588 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7589
7590 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08007591 for (i = 0; i < 256; i++) {
7592 intel_crtc->lut_r[i] = i;
7593 intel_crtc->lut_g[i] = i;
7594 intel_crtc->lut_b[i] = i;
7595 }
7596
Jesse Barnes80824002009-09-10 15:28:06 -07007597 /* Swap pipes & planes for FBC on pre-965 */
7598 intel_crtc->pipe = pipe;
7599 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01007600 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007601 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01007602 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07007603 }
7604
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007605 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
7606 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
7607 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
7608 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
7609
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00007610 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00007611 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes5a354202011-06-24 12:19:22 -07007612 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007613
7614 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07007615 if (pipe == 2 && IS_IVYBRIDGE(dev))
7616 intel_crtc->no_pll = true;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007617 intel_helper_funcs.prepare = ironlake_crtc_prepare;
7618 intel_helper_funcs.commit = ironlake_crtc_commit;
7619 } else {
7620 intel_helper_funcs.prepare = i9xx_crtc_prepare;
7621 intel_helper_funcs.commit = i9xx_crtc_commit;
7622 }
7623
Jesse Barnes79e53942008-11-07 14:24:08 -08007624 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
7625
Jesse Barnes652c3932009-08-17 13:31:43 -07007626 intel_crtc->busy = false;
7627
7628 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
7629 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007630}
7631
Carl Worth08d7b3d2009-04-29 14:43:54 -07007632int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00007633 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07007634{
7635 drm_i915_private_t *dev_priv = dev->dev_private;
7636 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02007637 struct drm_mode_object *drmmode_obj;
7638 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007639
7640 if (!dev_priv) {
7641 DRM_ERROR("called with no initialization\n");
7642 return -EINVAL;
7643 }
7644
Daniel Vetterc05422d2009-08-11 16:05:30 +02007645 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
7646 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07007647
Daniel Vetterc05422d2009-08-11 16:05:30 +02007648 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07007649 DRM_ERROR("no such CRTC id\n");
7650 return -EINVAL;
7651 }
7652
Daniel Vetterc05422d2009-08-11 16:05:30 +02007653 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
7654 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007655
Daniel Vetterc05422d2009-08-11 16:05:30 +02007656 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007657}
7658
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08007659static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007660{
Chris Wilson4ef69c72010-09-09 15:14:28 +01007661 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007662 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007663 int entry = 0;
7664
Chris Wilson4ef69c72010-09-09 15:14:28 +01007665 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7666 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08007667 index_mask |= (1 << entry);
7668 entry++;
7669 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01007670
Jesse Barnes79e53942008-11-07 14:24:08 -08007671 return index_mask;
7672}
7673
Chris Wilson4d302442010-12-14 19:21:29 +00007674static bool has_edp_a(struct drm_device *dev)
7675{
7676 struct drm_i915_private *dev_priv = dev->dev_private;
7677
7678 if (!IS_MOBILE(dev))
7679 return false;
7680
7681 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
7682 return false;
7683
7684 if (IS_GEN5(dev) &&
7685 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
7686 return false;
7687
7688 return true;
7689}
7690
Jesse Barnes79e53942008-11-07 14:24:08 -08007691static void intel_setup_outputs(struct drm_device *dev)
7692{
Eric Anholt725e30a2009-01-22 13:01:02 -08007693 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007694 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007695 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007696 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007697
Zhenyu Wang541998a2009-06-05 15:38:44 +08007698 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007699 has_lvds = intel_lvds_init(dev);
7700 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
7701 /* disable the panel fitter on everything but LVDS */
7702 I915_WRITE(PFIT_CONTROL, 0);
7703 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007704
Eric Anholtbad720f2009-10-22 16:11:14 -07007705 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007706 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007707
Chris Wilson4d302442010-12-14 19:21:29 +00007708 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08007709 intel_dp_init(dev, DP_A);
7710
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007711 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
7712 intel_dp_init(dev, PCH_DP_D);
7713 }
7714
7715 intel_crt_init(dev);
7716
7717 if (HAS_PCH_SPLIT(dev)) {
7718 int found;
7719
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007720 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08007721 /* PCH SDVOB multiplex with HDMIB */
7722 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007723 if (!found)
7724 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007725 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
7726 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007727 }
7728
7729 if (I915_READ(HDMIC) & PORT_DETECTED)
7730 intel_hdmi_init(dev, HDMIC);
7731
7732 if (I915_READ(HDMID) & PORT_DETECTED)
7733 intel_hdmi_init(dev, HDMID);
7734
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007735 if (I915_READ(PCH_DP_C) & DP_DETECTED)
7736 intel_dp_init(dev, PCH_DP_C);
7737
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007738 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007739 intel_dp_init(dev, PCH_DP_D);
7740
Zhenyu Wang103a1962009-11-27 11:44:36 +08007741 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08007742 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08007743
Eric Anholt725e30a2009-01-22 13:01:02 -08007744 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007745 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007746 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007747 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
7748 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007749 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007750 }
Ma Ling27185ae2009-08-24 13:50:23 +08007751
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007752 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
7753 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007754 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007755 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007756 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007757
7758 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007759
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007760 if (I915_READ(SDVOB) & SDVO_DETECTED) {
7761 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007762 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007763 }
Ma Ling27185ae2009-08-24 13:50:23 +08007764
7765 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
7766
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007767 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
7768 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08007769 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007770 }
7771 if (SUPPORTS_INTEGRATED_DP(dev)) {
7772 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007773 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007774 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007775 }
Ma Ling27185ae2009-08-24 13:50:23 +08007776
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007777 if (SUPPORTS_INTEGRATED_DP(dev) &&
7778 (I915_READ(DP_D) & DP_DETECTED)) {
7779 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07007780 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007781 }
Eric Anholtbad720f2009-10-22 16:11:14 -07007782 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007783 intel_dvo_init(dev);
7784
Zhenyu Wang103a1962009-11-27 11:44:36 +08007785 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007786 intel_tv_init(dev);
7787
Chris Wilson4ef69c72010-09-09 15:14:28 +01007788 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7789 encoder->base.possible_crtcs = encoder->crtc_mask;
7790 encoder->base.possible_clones =
7791 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08007792 }
Chris Wilson47356eb2011-01-11 17:06:04 +00007793
Chris Wilson2c7111d2011-03-29 10:40:27 +01007794 /* disable all the possible outputs/crtcs before entering KMS mode */
7795 drm_helper_disable_unused_functions(dev);
Keith Packard9fb526d2011-09-26 22:24:57 -07007796
7797 if (HAS_PCH_SPLIT(dev))
7798 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007799}
7800
7801static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
7802{
7803 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08007804
7805 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007806 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007807
7808 kfree(intel_fb);
7809}
7810
7811static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00007812 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007813 unsigned int *handle)
7814{
7815 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007816 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007817
Chris Wilson05394f32010-11-08 19:18:58 +00007818 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08007819}
7820
7821static const struct drm_framebuffer_funcs intel_fb_funcs = {
7822 .destroy = intel_user_framebuffer_destroy,
7823 .create_handle = intel_user_framebuffer_create_handle,
7824};
7825
Dave Airlie38651672010-03-30 05:34:13 +00007826int intel_framebuffer_init(struct drm_device *dev,
7827 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007828 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00007829 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08007830{
Jesse Barnes79e53942008-11-07 14:24:08 -08007831 int ret;
7832
Chris Wilson05394f32010-11-08 19:18:58 +00007833 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01007834 return -EINVAL;
7835
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007836 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01007837 return -EINVAL;
7838
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007839 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02007840 case DRM_FORMAT_RGB332:
7841 case DRM_FORMAT_RGB565:
7842 case DRM_FORMAT_XRGB8888:
7843 case DRM_FORMAT_ARGB8888:
7844 case DRM_FORMAT_XRGB2101010:
7845 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007846 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07007847 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02007848 case DRM_FORMAT_YUYV:
7849 case DRM_FORMAT_UYVY:
7850 case DRM_FORMAT_YVYU:
7851 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01007852 break;
7853 default:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007854 DRM_ERROR("unsupported pixel format\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01007855 return -EINVAL;
7856 }
7857
Jesse Barnes79e53942008-11-07 14:24:08 -08007858 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
7859 if (ret) {
7860 DRM_ERROR("framebuffer init failed %d\n", ret);
7861 return ret;
7862 }
7863
7864 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08007865 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007866 return 0;
7867}
7868
Jesse Barnes79e53942008-11-07 14:24:08 -08007869static struct drm_framebuffer *
7870intel_user_framebuffer_create(struct drm_device *dev,
7871 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007872 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08007873{
Chris Wilson05394f32010-11-08 19:18:58 +00007874 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007875
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007876 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
7877 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00007878 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01007879 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08007880
Chris Wilsond2dff872011-04-19 08:36:26 +01007881 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08007882}
7883
Jesse Barnes79e53942008-11-07 14:24:08 -08007884static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08007885 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00007886 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08007887};
7888
Chris Wilson05394f32010-11-08 19:18:58 +00007889static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007890intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00007891{
Chris Wilson05394f32010-11-08 19:18:58 +00007892 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007893 int ret;
7894
Ben Widawsky2c34b852011-03-19 18:14:26 -07007895 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
7896
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007897 ctx = i915_gem_alloc_object(dev, 4096);
7898 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00007899 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
7900 return NULL;
7901 }
7902
Daniel Vetter75e9e912010-11-04 17:11:09 +01007903 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007904 if (ret) {
7905 DRM_ERROR("failed to pin power context: %d\n", ret);
7906 goto err_unref;
7907 }
7908
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007909 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007910 if (ret) {
7911 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
7912 goto err_unpin;
7913 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00007914
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007915 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00007916
7917err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08007918 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007919err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00007920 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00007921 mutex_unlock(&dev->struct_mutex);
7922 return NULL;
7923}
7924
Jesse Barnes7648fa92010-05-20 14:28:11 -07007925bool ironlake_set_drps(struct drm_device *dev, u8 val)
7926{
7927 struct drm_i915_private *dev_priv = dev->dev_private;
7928 u16 rgvswctl;
7929
7930 rgvswctl = I915_READ16(MEMSWCTL);
7931 if (rgvswctl & MEMCTL_CMD_STS) {
7932 DRM_DEBUG("gpu busy, RCS change rejected\n");
7933 return false; /* still busy with another command */
7934 }
7935
7936 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
7937 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
7938 I915_WRITE16(MEMSWCTL, rgvswctl);
7939 POSTING_READ16(MEMSWCTL);
7940
7941 rgvswctl |= MEMCTL_CMD_STS;
7942 I915_WRITE16(MEMSWCTL, rgvswctl);
7943
7944 return true;
7945}
7946
Jesse Barnesf97108d2010-01-29 11:27:07 -08007947void ironlake_enable_drps(struct drm_device *dev)
7948{
7949 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007950 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007951 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007952
Jesse Barnesea056c12010-09-10 10:02:13 -07007953 /* Enable temp reporting */
7954 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
7955 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
7956
Jesse Barnesf97108d2010-01-29 11:27:07 -08007957 /* 100ms RC evaluation intervals */
7958 I915_WRITE(RCUPEI, 100000);
7959 I915_WRITE(RCDNEI, 100000);
7960
7961 /* Set max/min thresholds to 90ms and 80ms respectively */
7962 I915_WRITE(RCBMAXAVG, 90000);
7963 I915_WRITE(RCBMINAVG, 80000);
7964
7965 I915_WRITE(MEMIHYST, 1);
7966
7967 /* Set up min, max, and cur for interrupt handling */
7968 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
7969 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
7970 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
7971 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007972
Jesse Barnesf97108d2010-01-29 11:27:07 -08007973 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
7974 PXVFREQ_PX_SHIFT;
7975
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007976 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007977 dev_priv->fstart = fstart;
7978
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007979 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08007980 dev_priv->min_delay = fmin;
7981 dev_priv->cur_delay = fstart;
7982
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07007983 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
7984 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007985
Jesse Barnesf97108d2010-01-29 11:27:07 -08007986 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
7987
7988 /*
7989 * Interrupts will be enabled in ironlake_irq_postinstall
7990 */
7991
7992 I915_WRITE(VIDSTART, vstart);
7993 POSTING_READ(VIDSTART);
7994
7995 rgvmodectl |= MEMMODE_SWMODE_EN;
7996 I915_WRITE(MEMMODECTL, rgvmodectl);
7997
Chris Wilson481b6af2010-08-23 17:43:35 +01007998 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01007999 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08008000 msleep(1);
8001
Jesse Barnes7648fa92010-05-20 14:28:11 -07008002 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008003
Jesse Barnes7648fa92010-05-20 14:28:11 -07008004 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
8005 I915_READ(0x112e0);
8006 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
8007 dev_priv->last_count2 = I915_READ(0x112f4);
8008 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008009}
8010
8011void ironlake_disable_drps(struct drm_device *dev)
8012{
8013 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07008014 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008015
8016 /* Ack interrupts, disable EFC interrupt */
8017 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
8018 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
8019 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
8020 I915_WRITE(DEIIR, DE_PCU_EVENT);
8021 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
8022
8023 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07008024 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008025 msleep(1);
8026 rgvswctl |= MEMCTL_CMD_STS;
8027 I915_WRITE(MEMSWCTL, rgvswctl);
8028 msleep(1);
8029
8030}
8031
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008032void gen6_set_rps(struct drm_device *dev, u8 val)
8033{
8034 struct drm_i915_private *dev_priv = dev->dev_private;
8035 u32 swreq;
8036
8037 swreq = (val & 0x3ff) << 25;
8038 I915_WRITE(GEN6_RPNSWREQ, swreq);
8039}
8040
8041void gen6_disable_rps(struct drm_device *dev)
8042{
8043 struct drm_i915_private *dev_priv = dev->dev_private;
8044
8045 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
8046 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
8047 I915_WRITE(GEN6_PMIER, 0);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02008048 /* Complete PM interrupt masking here doesn't race with the rps work
8049 * item again unmasking PM interrupts because that is using a different
8050 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
8051 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
Ben Widawsky4912d042011-04-25 11:25:20 -07008052
8053 spin_lock_irq(&dev_priv->rps_lock);
8054 dev_priv->pm_iir = 0;
8055 spin_unlock_irq(&dev_priv->rps_lock);
8056
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008057 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
8058}
8059
Jesse Barnes7648fa92010-05-20 14:28:11 -07008060static unsigned long intel_pxfreq(u32 vidfreq)
8061{
8062 unsigned long freq;
8063 int div = (vidfreq & 0x3f0000) >> 16;
8064 int post = (vidfreq & 0x3000) >> 12;
8065 int pre = (vidfreq & 0x7);
8066
8067 if (!pre)
8068 return 0;
8069
8070 freq = ((div * 133333) / ((1<<post) * pre));
8071
8072 return freq;
8073}
8074
8075void intel_init_emon(struct drm_device *dev)
8076{
8077 struct drm_i915_private *dev_priv = dev->dev_private;
8078 u32 lcfuse;
8079 u8 pxw[16];
8080 int i;
8081
8082 /* Disable to program */
8083 I915_WRITE(ECR, 0);
8084 POSTING_READ(ECR);
8085
8086 /* Program energy weights for various events */
8087 I915_WRITE(SDEW, 0x15040d00);
8088 I915_WRITE(CSIEW0, 0x007f0000);
8089 I915_WRITE(CSIEW1, 0x1e220004);
8090 I915_WRITE(CSIEW2, 0x04000004);
8091
8092 for (i = 0; i < 5; i++)
8093 I915_WRITE(PEW + (i * 4), 0);
8094 for (i = 0; i < 3; i++)
8095 I915_WRITE(DEW + (i * 4), 0);
8096
8097 /* Program P-state weights to account for frequency power adjustment */
8098 for (i = 0; i < 16; i++) {
8099 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
8100 unsigned long freq = intel_pxfreq(pxvidfreq);
8101 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
8102 PXVFREQ_PX_SHIFT;
8103 unsigned long val;
8104
8105 val = vid * vid;
8106 val *= (freq / 1000);
8107 val *= 255;
8108 val /= (127*127*900);
8109 if (val > 0xff)
8110 DRM_ERROR("bad pxval: %ld\n", val);
8111 pxw[i] = val;
8112 }
8113 /* Render standby states get 0 weight */
8114 pxw[14] = 0;
8115 pxw[15] = 0;
8116
8117 for (i = 0; i < 4; i++) {
8118 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
8119 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
8120 I915_WRITE(PXW + (i * 4), val);
8121 }
8122
8123 /* Adjust magic regs to magic values (more experimental results) */
8124 I915_WRITE(OGW0, 0);
8125 I915_WRITE(OGW1, 0);
8126 I915_WRITE(EG0, 0x00007f00);
8127 I915_WRITE(EG1, 0x0000000e);
8128 I915_WRITE(EG2, 0x000e0000);
8129 I915_WRITE(EG3, 0x68000300);
8130 I915_WRITE(EG4, 0x42000000);
8131 I915_WRITE(EG5, 0x00140031);
8132 I915_WRITE(EG6, 0);
8133 I915_WRITE(EG7, 0);
8134
8135 for (i = 0; i < 8; i++)
8136 I915_WRITE(PXWL + (i * 4), 0);
8137
8138 /* Enable PMON + select events */
8139 I915_WRITE(ECR, 0x80000019);
8140
8141 lcfuse = I915_READ(LCFUSE02);
8142
8143 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
8144}
8145
Keith Packardc0f372b32011-11-16 22:24:52 -08008146static bool intel_enable_rc6(struct drm_device *dev)
8147{
8148 /*
8149 * Respect the kernel parameter if it is set
8150 */
8151 if (i915_enable_rc6 >= 0)
8152 return i915_enable_rc6;
8153
8154 /*
8155 * Disable RC6 on Ironlake
8156 */
8157 if (INTEL_INFO(dev)->gen == 5)
8158 return 0;
8159
8160 /*
8161 * Enable rc6 on Sandybridge if DMA remapping is disabled
8162 */
8163 if (INTEL_INFO(dev)->gen == 6) {
8164 DRM_DEBUG_DRIVER("Sandybridge: intel_iommu_enabled %s -- RC6 %sabled\n",
8165 intel_iommu_enabled ? "true" : "false",
8166 !intel_iommu_enabled ? "en" : "dis");
8167 return !intel_iommu_enabled;
8168 }
8169 DRM_DEBUG_DRIVER("RC6 enabled\n");
8170 return 1;
8171}
8172
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008173void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00008174{
Jesse Barnesa6044e22010-12-20 11:34:20 -08008175 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
8176 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07008177 u32 pcu_mbox, rc6_mask = 0;
Jesse Barnesa6044e22010-12-20 11:34:20 -08008178 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00008179 int i;
8180
8181 /* Here begins a magic sequence of register writes to enable
8182 * auto-downclocking.
8183 *
8184 * Perhaps there might be some value in exposing these to
8185 * userspace...
8186 */
8187 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01008188 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskyfcca7922011-04-25 11:23:07 -07008189 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00008190
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008191 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00008192 I915_WRITE(GEN6_RC_CONTROL, 0);
8193
8194 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
8195 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
8196 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
8197 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
8198 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
8199
8200 for (i = 0; i < I915_NUM_RINGS; i++)
8201 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
8202
8203 I915_WRITE(GEN6_RC_SLEEP, 0);
8204 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
8205 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
8206 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
8207 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
8208
Keith Packardc0f372b32011-11-16 22:24:52 -08008209 if (intel_enable_rc6(dev_priv->dev))
Jesse Barnes7df87212011-03-30 14:08:56 -07008210 rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
8211 GEN6_RC_CTL_RC6_ENABLE;
8212
Chris Wilson8fd26852010-12-08 18:40:43 +00008213 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07008214 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00008215 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00008216 GEN6_RC_CTL_HW_ENABLE);
8217
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008218 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00008219 GEN6_FREQUENCY(10) |
8220 GEN6_OFFSET(0) |
8221 GEN6_AGGRESSIVE_TURBO);
8222 I915_WRITE(GEN6_RC_VIDEO_FREQ,
8223 GEN6_FREQUENCY(12));
8224
8225 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
8226 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
8227 18 << 24 |
8228 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08008229 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
8230 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00008231 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08008232 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00008233 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
8234 I915_WRITE(GEN6_RP_CONTROL,
8235 GEN6_RP_MEDIA_TURBO |
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08008236 GEN6_RP_MEDIA_HW_MODE |
Chris Wilson8fd26852010-12-08 18:40:43 +00008237 GEN6_RP_MEDIA_IS_GFX |
8238 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08008239 GEN6_RP_UP_BUSY_AVG |
8240 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00008241
8242 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8243 500))
8244 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8245
8246 I915_WRITE(GEN6_PCODE_DATA, 0);
8247 I915_WRITE(GEN6_PCODE_MAILBOX,
8248 GEN6_PCODE_READY |
8249 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8250 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8251 500))
8252 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8253
Jesse Barnesa6044e22010-12-20 11:34:20 -08008254 min_freq = (rp_state_cap & 0xff0000) >> 16;
8255 max_freq = rp_state_cap & 0xff;
8256 cur_freq = (gt_perf_status & 0xff00) >> 8;
8257
8258 /* Check for overclock support */
8259 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8260 500))
8261 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
8262 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
8263 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
8264 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
8265 500))
8266 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
8267 if (pcu_mbox & (1<<31)) { /* OC supported */
8268 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07008269 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08008270 }
8271
8272 /* In units of 100MHz */
8273 dev_priv->max_delay = max_freq;
8274 dev_priv->min_delay = min_freq;
8275 dev_priv->cur_delay = cur_freq;
8276
Chris Wilson8fd26852010-12-08 18:40:43 +00008277 /* requires MSI enabled */
8278 I915_WRITE(GEN6_PMIER,
8279 GEN6_PM_MBOX_EVENT |
8280 GEN6_PM_THERMAL_EVENT |
8281 GEN6_PM_RP_DOWN_TIMEOUT |
8282 GEN6_PM_RP_UP_THRESHOLD |
8283 GEN6_PM_RP_DOWN_THRESHOLD |
8284 GEN6_PM_RP_UP_EI_EXPIRED |
8285 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07008286 spin_lock_irq(&dev_priv->rps_lock);
8287 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008288 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07008289 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008290 /* enable all PM interrupts */
8291 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00008292
Ben Widawskyfcca7922011-04-25 11:23:07 -07008293 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01008294 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00008295}
8296
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07008297void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
8298{
8299 int min_freq = 15;
8300 int gpu_freq, ia_freq, max_ia_freq;
8301 int scaling_factor = 180;
8302
8303 max_ia_freq = cpufreq_quick_get_max(0);
8304 /*
8305 * Default to measured freq if none found, PCU will ensure we don't go
8306 * over
8307 */
8308 if (!max_ia_freq)
8309 max_ia_freq = tsc_khz;
8310
8311 /* Convert from kHz to MHz */
8312 max_ia_freq /= 1000;
8313
8314 mutex_lock(&dev_priv->dev->struct_mutex);
8315
8316 /*
8317 * For each potential GPU frequency, load a ring frequency we'd like
8318 * to use for memory access. We do this by specifying the IA frequency
8319 * the PCU should use as a reference to determine the ring frequency.
8320 */
8321 for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
8322 gpu_freq--) {
8323 int diff = dev_priv->max_delay - gpu_freq;
8324
8325 /*
8326 * For GPU frequencies less than 750MHz, just use the lowest
8327 * ring freq.
8328 */
8329 if (gpu_freq < min_freq)
8330 ia_freq = 800;
8331 else
8332 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
8333 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
8334
8335 I915_WRITE(GEN6_PCODE_DATA,
8336 (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
8337 gpu_freq);
8338 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
8339 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
8340 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
8341 GEN6_PCODE_READY) == 0, 10)) {
8342 DRM_ERROR("pcode write of freq table timed out\n");
8343 continue;
8344 }
8345 }
8346
8347 mutex_unlock(&dev_priv->dev->struct_mutex);
8348}
8349
Jesse Barnes6067aae2011-04-28 15:04:31 -07008350static void ironlake_init_clock_gating(struct drm_device *dev)
8351{
8352 struct drm_i915_private *dev_priv = dev->dev_private;
8353 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8354
8355 /* Required for FBC */
8356 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
8357 DPFCRUNIT_CLOCK_GATE_DISABLE |
8358 DPFDUNIT_CLOCK_GATE_DISABLE;
8359 /* Required for CxSR */
8360 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
8361
8362 I915_WRITE(PCH_3DCGDIS0,
8363 MARIUNIT_CLOCK_GATE_DISABLE |
8364 SVSMUNIT_CLOCK_GATE_DISABLE);
8365 I915_WRITE(PCH_3DCGDIS1,
8366 VFMUNIT_CLOCK_GATE_DISABLE);
8367
8368 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
8369
8370 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008371 * According to the spec the following bits should be set in
8372 * order to enable memory self-refresh
8373 * The bit 22/21 of 0x42004
8374 * The bit 5 of 0x42020
8375 * The bit 15 of 0x45000
8376 */
8377 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8378 (I915_READ(ILK_DISPLAY_CHICKEN2) |
8379 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
8380 I915_WRITE(ILK_DSPCLK_GATE,
8381 (I915_READ(ILK_DSPCLK_GATE) |
8382 ILK_DPARB_CLK_GATE));
8383 I915_WRITE(DISP_ARB_CTL,
8384 (I915_READ(DISP_ARB_CTL) |
8385 DISP_FBC_WM_DIS));
8386 I915_WRITE(WM3_LP_ILK, 0);
8387 I915_WRITE(WM2_LP_ILK, 0);
8388 I915_WRITE(WM1_LP_ILK, 0);
8389
8390 /*
8391 * Based on the document from hardware guys the following bits
8392 * should be set unconditionally in order to enable FBC.
8393 * The bit 22 of 0x42000
8394 * The bit 22 of 0x42004
8395 * The bit 7,8,9 of 0x42020.
8396 */
8397 if (IS_IRONLAKE_M(dev)) {
8398 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8399 I915_READ(ILK_DISPLAY_CHICKEN1) |
8400 ILK_FBCQ_DIS);
8401 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8402 I915_READ(ILK_DISPLAY_CHICKEN2) |
8403 ILK_DPARB_GATE);
8404 I915_WRITE(ILK_DSPCLK_GATE,
8405 I915_READ(ILK_DSPCLK_GATE) |
8406 ILK_DPFC_DIS1 |
8407 ILK_DPFC_DIS2 |
8408 ILK_CLK_FBC);
8409 }
8410
8411 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8412 I915_READ(ILK_DISPLAY_CHICKEN2) |
8413 ILK_ELPIN_409_SELECT);
8414 I915_WRITE(_3D_CHICKEN2,
8415 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
8416 _3D_CHICKEN2_WM_READ_PIPELINED);
8417}
8418
8419static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008420{
8421 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008422 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008423 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
8424
8425 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07008426
Jesse Barnes6067aae2011-04-28 15:04:31 -07008427 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8428 I915_READ(ILK_DISPLAY_CHICKEN2) |
8429 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008430
Jesse Barnes6067aae2011-04-28 15:04:31 -07008431 I915_WRITE(WM3_LP_ILK, 0);
8432 I915_WRITE(WM2_LP_ILK, 0);
8433 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07008434
Eric Anholt406478d2011-11-07 16:07:04 -08008435 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
8436 * gating disable must be set. Failure to set it results in
8437 * flickering pixels due to Z write ordering failures after
8438 * some amount of runtime in the Mesa "fire" demo, and Unigine
8439 * Sanctuary and Tropics, and apparently anything else with
8440 * alpha test or pixel discard.
Eric Anholt9ca1d102011-11-07 16:07:05 -08008441 *
8442 * According to the spec, bit 11 (RCCUNIT) must also be set,
8443 * but we didn't debug actual testcases to find it out.
Eric Anholt406478d2011-11-07 16:07:04 -08008444 */
Eric Anholt9ca1d102011-11-07 16:07:05 -08008445 I915_WRITE(GEN6_UCGCTL2,
8446 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
8447 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
Eric Anholt406478d2011-11-07 16:07:04 -08008448
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008449 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07008450 * According to the spec the following bits should be
8451 * set in order to enable memory self-refresh and fbc:
8452 * The bit21 and bit22 of 0x42000
8453 * The bit21 and bit22 of 0x42004
8454 * The bit5 and bit7 of 0x42020
8455 * The bit14 of 0x70180
8456 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07008457 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07008458 I915_WRITE(ILK_DISPLAY_CHICKEN1,
8459 I915_READ(ILK_DISPLAY_CHICKEN1) |
8460 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
8461 I915_WRITE(ILK_DISPLAY_CHICKEN2,
8462 I915_READ(ILK_DISPLAY_CHICKEN2) |
8463 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
8464 I915_WRITE(ILK_DSPCLK_GATE,
8465 I915_READ(ILK_DSPCLK_GATE) |
8466 ILK_DPARB_CLK_GATE |
8467 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07008468
Keith Packardd74362c2011-07-28 14:47:14 -07008469 for_each_pipe(pipe) {
Jesse Barnes6067aae2011-04-28 15:04:31 -07008470 I915_WRITE(DSPCNTR(pipe),
8471 I915_READ(DSPCNTR(pipe)) |
8472 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008473 intel_flush_display_plane(dev_priv, pipe);
8474 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008475}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008476
Jesse Barnes28963a32011-05-11 09:42:30 -07008477static void ivybridge_init_clock_gating(struct drm_device *dev)
8478{
8479 struct drm_i915_private *dev_priv = dev->dev_private;
8480 int pipe;
8481 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07008482
Jesse Barnes28963a32011-05-11 09:42:30 -07008483 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008484
Jesse Barnes28963a32011-05-11 09:42:30 -07008485 I915_WRITE(WM3_LP_ILK, 0);
8486 I915_WRITE(WM2_LP_ILK, 0);
8487 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008488
Jesse Barnes28963a32011-05-11 09:42:30 -07008489 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07008490
Eric Anholt116ac8d2011-12-21 10:31:09 -08008491 I915_WRITE(IVB_CHICKEN3,
8492 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
8493 CHICKEN3_DGMG_DONE_FIX_DISABLE);
8494
Keith Packardd74362c2011-07-28 14:47:14 -07008495 for_each_pipe(pipe) {
Jesse Barnes28963a32011-05-11 09:42:30 -07008496 I915_WRITE(DSPCNTR(pipe),
8497 I915_READ(DSPCNTR(pipe)) |
8498 DISPPLANE_TRICKLE_FEED_DISABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07008499 intel_flush_display_plane(dev_priv, pipe);
8500 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008501}
Eric Anholt67e92af2010-11-06 14:53:33 -07008502
Jesse Barnes6067aae2011-04-28 15:04:31 -07008503static void g4x_init_clock_gating(struct drm_device *dev)
8504{
8505 struct drm_i915_private *dev_priv = dev->dev_private;
8506 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00008507
Jesse Barnes6067aae2011-04-28 15:04:31 -07008508 I915_WRITE(RENCLK_GATE_D1, 0);
8509 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
8510 GS_UNIT_CLOCK_GATE_DISABLE |
8511 CL_UNIT_CLOCK_GATE_DISABLE);
8512 I915_WRITE(RAMCLK_GATE_D, 0);
8513 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
8514 OVRUNIT_CLOCK_GATE_DISABLE |
8515 OVCUNIT_CLOCK_GATE_DISABLE;
8516 if (IS_GM45(dev))
8517 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
8518 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
8519}
Yuanhan Liu13982612010-12-15 15:42:31 +08008520
Jesse Barnes6067aae2011-04-28 15:04:31 -07008521static void crestline_init_clock_gating(struct drm_device *dev)
8522{
8523 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08008524
Jesse Barnes6067aae2011-04-28 15:04:31 -07008525 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
8526 I915_WRITE(RENCLK_GATE_D2, 0);
8527 I915_WRITE(DSPCLK_GATE_D, 0);
8528 I915_WRITE(RAMCLK_GATE_D, 0);
8529 I915_WRITE16(DEUC, 0);
8530}
Jesse Barnes652c3932009-08-17 13:31:43 -07008531
Jesse Barnes6067aae2011-04-28 15:04:31 -07008532static void broadwater_init_clock_gating(struct drm_device *dev)
8533{
8534 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008535
Jesse Barnes6067aae2011-04-28 15:04:31 -07008536 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
8537 I965_RCC_CLOCK_GATE_DISABLE |
8538 I965_RCPB_CLOCK_GATE_DISABLE |
8539 I965_ISC_CLOCK_GATE_DISABLE |
8540 I965_FBC_CLOCK_GATE_DISABLE);
8541 I915_WRITE(RENCLK_GATE_D2, 0);
8542}
Jesse Barnes652c3932009-08-17 13:31:43 -07008543
Jesse Barnes6067aae2011-04-28 15:04:31 -07008544static void gen3_init_clock_gating(struct drm_device *dev)
8545{
8546 struct drm_i915_private *dev_priv = dev->dev_private;
8547 u32 dstate = I915_READ(D_STATE);
8548
8549 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
8550 DSTATE_DOT_CLOCK_GATING;
8551 I915_WRITE(D_STATE, dstate);
8552}
8553
8554static void i85x_init_clock_gating(struct drm_device *dev)
8555{
8556 struct drm_i915_private *dev_priv = dev->dev_private;
8557
8558 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
8559}
8560
8561static void i830_init_clock_gating(struct drm_device *dev)
8562{
8563 struct drm_i915_private *dev_priv = dev->dev_private;
8564
8565 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07008566}
8567
Jesse Barnes645c62a2011-05-11 09:49:31 -07008568static void ibx_init_clock_gating(struct drm_device *dev)
8569{
8570 struct drm_i915_private *dev_priv = dev->dev_private;
8571
8572 /*
8573 * On Ibex Peak and Cougar Point, we need to disable clock
8574 * gating for the panel power sequencer or it will fail to
8575 * start up when no ports are active.
8576 */
8577 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8578}
8579
8580static void cpt_init_clock_gating(struct drm_device *dev)
8581{
8582 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008583 int pipe;
Jesse Barnes645c62a2011-05-11 09:49:31 -07008584
8585 /*
8586 * On Ibex Peak and Cougar Point, we need to disable clock
8587 * gating for the panel power sequencer or it will fail to
8588 * start up when no ports are active.
8589 */
8590 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
8591 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
8592 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes3bcf6032011-07-27 11:51:40 -07008593 /* Without this, mode sets may fail silently on FDI */
8594 for_each_pipe(pipe)
8595 I915_WRITE(TRANS_CHICKEN2(pipe), TRANS_AUTOTRAIN_GEN_STALL_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008596}
8597
Chris Wilsonac668082011-02-09 16:15:32 +00008598static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00008599{
8600 struct drm_i915_private *dev_priv = dev->dev_private;
8601
8602 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008603 i915_gem_object_unpin(dev_priv->renderctx);
8604 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008605 dev_priv->renderctx = NULL;
8606 }
8607
8608 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00008609 i915_gem_object_unpin(dev_priv->pwrctx);
8610 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00008611 dev_priv->pwrctx = NULL;
8612 }
8613}
8614
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008615static void ironlake_disable_rc6(struct drm_device *dev)
8616{
8617 struct drm_i915_private *dev_priv = dev->dev_private;
8618
Chris Wilsonac668082011-02-09 16:15:32 +00008619 if (I915_READ(PWRCTXA)) {
8620 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
8621 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
8622 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
8623 50);
8624
8625 I915_WRITE(PWRCTXA, 0);
8626 POSTING_READ(PWRCTXA);
8627
8628 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
8629 POSTING_READ(RSTDBYCTL);
8630 }
8631
Chris Wilson99507302011-02-24 09:42:52 +00008632 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00008633}
8634
8635static int ironlake_setup_rc6(struct drm_device *dev)
8636{
8637 struct drm_i915_private *dev_priv = dev->dev_private;
8638
8639 if (dev_priv->renderctx == NULL)
8640 dev_priv->renderctx = intel_alloc_context_page(dev);
8641 if (!dev_priv->renderctx)
8642 return -ENOMEM;
8643
8644 if (dev_priv->pwrctx == NULL)
8645 dev_priv->pwrctx = intel_alloc_context_page(dev);
8646 if (!dev_priv->pwrctx) {
8647 ironlake_teardown_rc6(dev);
8648 return -ENOMEM;
8649 }
8650
8651 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008652}
8653
8654void ironlake_enable_rc6(struct drm_device *dev)
8655{
8656 struct drm_i915_private *dev_priv = dev->dev_private;
8657 int ret;
8658
Chris Wilsonac668082011-02-09 16:15:32 +00008659 /* rc6 disabled by default due to repeated reports of hanging during
8660 * boot and resume.
8661 */
Keith Packardc0f372b32011-11-16 22:24:52 -08008662 if (!intel_enable_rc6(dev))
Chris Wilsonac668082011-02-09 16:15:32 +00008663 return;
8664
Ben Widawsky2c34b852011-03-19 18:14:26 -07008665 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008666 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008667 if (ret) {
8668 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00008669 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07008670 }
Chris Wilsonac668082011-02-09 16:15:32 +00008671
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008672 /*
8673 * GPU can automatically power down the render unit if given a page
8674 * to save state.
8675 */
8676 ret = BEGIN_LP_RING(6);
8677 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00008678 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008679 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008680 return;
8681 }
Chris Wilsonac668082011-02-09 16:15:32 +00008682
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008683 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
8684 OUT_RING(MI_SET_CONTEXT);
8685 OUT_RING(dev_priv->renderctx->gtt_offset |
8686 MI_MM_SPACE_GTT |
8687 MI_SAVE_EXT_STATE_EN |
8688 MI_RESTORE_EXT_STATE_EN |
8689 MI_RESTORE_INHIBIT);
8690 OUT_RING(MI_SUSPEND_FLUSH);
8691 OUT_RING(MI_NOOP);
8692 OUT_RING(MI_FLUSH);
8693 ADVANCE_LP_RING();
8694
Ben Widawsky4a246cf2011-03-19 18:14:28 -07008695 /*
8696 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
8697 * does an implicit flush, combined with MI_FLUSH above, it should be
8698 * safe to assume that renderctx is valid
8699 */
8700 ret = intel_wait_ring_idle(LP_RING(dev_priv));
8701 if (ret) {
8702 DRM_ERROR("failed to enable ironlake power power savings\n");
8703 ironlake_teardown_rc6(dev);
8704 mutex_unlock(&dev->struct_mutex);
8705 return;
8706 }
8707
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008708 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
8709 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07008710 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008711}
8712
Jesse Barnes645c62a2011-05-11 09:49:31 -07008713void intel_init_clock_gating(struct drm_device *dev)
8714{
8715 struct drm_i915_private *dev_priv = dev->dev_private;
8716
8717 dev_priv->display.init_clock_gating(dev);
8718
8719 if (dev_priv->display.init_pch_clock_gating)
8720 dev_priv->display.init_pch_clock_gating(dev);
8721}
Chris Wilsonac668082011-02-09 16:15:32 +00008722
Jesse Barnese70236a2009-09-21 10:42:27 -07008723/* Set up chip specific display functions */
8724static void intel_init_display(struct drm_device *dev)
8725{
8726 struct drm_i915_private *dev_priv = dev->dev_private;
8727
8728 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07008729 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008730 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008731 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008732 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008733 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07008734 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07008735 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008736 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008737 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008738
Adam Jacksonee5382a2010-04-23 11:17:39 -04008739 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08008740 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08008741 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
8742 dev_priv->display.enable_fbc = ironlake_enable_fbc;
8743 dev_priv->display.disable_fbc = ironlake_disable_fbc;
8744 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07008745 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
8746 dev_priv->display.enable_fbc = g4x_enable_fbc;
8747 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008748 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008749 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
8750 dev_priv->display.enable_fbc = i8xx_enable_fbc;
8751 dev_priv->display.disable_fbc = i8xx_disable_fbc;
8752 }
Jesse Barnes74dff282009-09-14 15:39:40 -07008753 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07008754 }
8755
8756 /* Returns the core display clock speed */
Akshay Joshi0206e352011-08-16 15:34:10 -04008757 if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008758 dev_priv->display.get_display_clock_speed =
8759 i945_get_display_clock_speed;
8760 else if (IS_I915G(dev))
8761 dev_priv->display.get_display_clock_speed =
8762 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008763 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008764 dev_priv->display.get_display_clock_speed =
8765 i9xx_misc_get_display_clock_speed;
8766 else if (IS_I915GM(dev))
8767 dev_priv->display.get_display_clock_speed =
8768 i915gm_get_display_clock_speed;
8769 else if (IS_I865G(dev))
8770 dev_priv->display.get_display_clock_speed =
8771 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008772 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008773 dev_priv->display.get_display_clock_speed =
8774 i855_get_display_clock_speed;
8775 else /* 852, 830 */
8776 dev_priv->display.get_display_clock_speed =
8777 i830_get_display_clock_speed;
8778
8779 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008780 if (HAS_PCH_SPLIT(dev)) {
Keith Packard8d715f02011-11-18 20:39:01 -08008781 dev_priv->display.force_wake_get = __gen6_gt_force_wake_get;
8782 dev_priv->display.force_wake_put = __gen6_gt_force_wake_put;
8783
8784 /* IVB configs may use multi-threaded forcewake */
8785 if (IS_IVYBRIDGE(dev)) {
8786 u32 ecobus;
8787
Keith Packardc7dffff2011-12-09 11:33:00 -08008788 /* A small trick here - if the bios hasn't configured MT forcewake,
8789 * and if the device is in RC6, then force_wake_mt_get will not wake
8790 * the device and the ECOBUS read will return zero. Which will be
8791 * (correctly) interpreted by the test below as MT forcewake being
8792 * disabled.
8793 */
Keith Packard8d715f02011-11-18 20:39:01 -08008794 mutex_lock(&dev->struct_mutex);
8795 __gen6_gt_force_wake_mt_get(dev_priv);
Keith Packardc7dffff2011-12-09 11:33:00 -08008796 ecobus = I915_READ_NOTRACE(ECOBUS);
Keith Packard8d715f02011-11-18 20:39:01 -08008797 __gen6_gt_force_wake_mt_put(dev_priv);
8798 mutex_unlock(&dev->struct_mutex);
8799
8800 if (ecobus & FORCEWAKE_MT_ENABLE) {
8801 DRM_DEBUG_KMS("Using MT version of forcewake\n");
8802 dev_priv->display.force_wake_get =
8803 __gen6_gt_force_wake_mt_get;
8804 dev_priv->display.force_wake_put =
8805 __gen6_gt_force_wake_mt_put;
8806 }
8807 }
8808
Jesse Barnes645c62a2011-05-11 09:49:31 -07008809 if (HAS_PCH_IBX(dev))
8810 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
8811 else if (HAS_PCH_CPT(dev))
8812 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
8813
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008814 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008815 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
8816 dev_priv->display.update_wm = ironlake_update_wm;
8817 else {
8818 DRM_DEBUG_KMS("Failed to get proper latency. "
8819 "Disable CxSR\n");
8820 dev_priv->display.update_wm = NULL;
8821 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008822 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008823 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008824 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008825 } else if (IS_GEN6(dev)) {
8826 if (SNB_READ_WM0_LATENCY()) {
8827 dev_priv->display.update_wm = sandybridge_update_wm;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008828 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
Yuanhan Liu13982612010-12-15 15:42:31 +08008829 } else {
8830 DRM_DEBUG_KMS("Failed to read display plane latency. "
8831 "Disable CxSR\n");
8832 dev_priv->display.update_wm = NULL;
8833 }
Jesse Barnes674cf962011-04-28 14:27:04 -07008834 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008835 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008836 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008837 } else if (IS_IVYBRIDGE(dev)) {
8838 /* FIXME: detect B0+ stepping and use auto training */
8839 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07008840 if (SNB_READ_WM0_LATENCY()) {
8841 dev_priv->display.update_wm = sandybridge_update_wm;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008842 dev_priv->display.update_sprite_wm = sandybridge_update_sprite_wm;
Jesse Barnesfe100d42011-04-28 14:29:45 -07008843 } else {
8844 DRM_DEBUG_KMS("Failed to read display plane latency. "
8845 "Disable CxSR\n");
8846 dev_priv->display.update_wm = NULL;
8847 }
Jesse Barnes28963a32011-05-11 09:42:30 -07008848 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Wu Fengguange0dac652011-09-05 14:25:34 +08008849 dev_priv->display.write_eld = ironlake_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008850 } else
8851 dev_priv->display.update_wm = NULL;
8852 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08008853 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08008854 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08008855 dev_priv->fsb_freq,
8856 dev_priv->mem_freq)) {
8857 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08008858 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08008859 "disabling CxSR\n",
Akshay Joshi0206e352011-08-16 15:34:10 -04008860 (dev_priv->is_ddr3 == 1) ? "3" : "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08008861 dev_priv->fsb_freq, dev_priv->mem_freq);
8862 /* Disable CxSR and never update its watermark again */
8863 pineview_disable_cxsr(dev);
8864 dev_priv->display.update_wm = NULL;
8865 } else
8866 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10008867 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008868 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008869 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008870 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008871 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
8872 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008873 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008874 if (IS_CRESTLINE(dev))
8875 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
8876 else if (IS_BROADWATER(dev))
8877 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
8878 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07008879 dev_priv->display.update_wm = i9xx_update_wm;
8880 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008881 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
8882 } else if (IS_I865G(dev)) {
8883 dev_priv->display.update_wm = i830_update_wm;
8884 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
8885 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008886 } else if (IS_I85X(dev)) {
8887 dev_priv->display.update_wm = i9xx_update_wm;
8888 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008889 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07008890 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04008891 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008892 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04008893 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008894 dev_priv->display.get_fifo_size = i845_get_fifo_size;
8895 else
8896 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07008897 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008898
8899 /* Default just returns -ENODEV to indicate unsupported */
8900 dev_priv->display.queue_flip = intel_default_queue_flip;
8901
8902 switch (INTEL_INFO(dev)->gen) {
8903 case 2:
8904 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8905 break;
8906
8907 case 3:
8908 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8909 break;
8910
8911 case 4:
8912 case 5:
8913 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8914 break;
8915
8916 case 6:
8917 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8918 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008919 case 7:
8920 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8921 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008922 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008923}
8924
Jesse Barnesb690e962010-07-19 13:53:12 -07008925/*
8926 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8927 * resume, or other times. This quirk makes sure that's the case for
8928 * affected systems.
8929 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008930static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008931{
8932 struct drm_i915_private *dev_priv = dev->dev_private;
8933
8934 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
8935 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
8936}
8937
Keith Packard435793d2011-07-12 14:56:22 -07008938/*
8939 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8940 */
8941static void quirk_ssc_force_disable(struct drm_device *dev)
8942{
8943 struct drm_i915_private *dev_priv = dev->dev_private;
8944 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
8945}
8946
Jesse Barnesb690e962010-07-19 13:53:12 -07008947struct intel_quirk {
8948 int device;
8949 int subsystem_vendor;
8950 int subsystem_device;
8951 void (*hook)(struct drm_device *dev);
8952};
8953
8954struct intel_quirk intel_quirks[] = {
8955 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
8956 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
8957 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008958 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008959
8960 /* Thinkpad R31 needs pipe A force quirk */
8961 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
8962 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8963 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8964
8965 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
8966 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
8967 /* ThinkPad X40 needs pipe A force quirk */
8968
8969 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8970 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8971
8972 /* 855 & before need to leave pipe A & dpll A up */
8973 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8974 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008975
8976 /* Lenovo U160 cannot use SSC on LVDS */
8977 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008978
8979 /* Sony Vaio Y cannot use SSC on LVDS */
8980 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Jesse Barnesb690e962010-07-19 13:53:12 -07008981};
8982
8983static void intel_init_quirks(struct drm_device *dev)
8984{
8985 struct pci_dev *d = dev->pdev;
8986 int i;
8987
8988 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8989 struct intel_quirk *q = &intel_quirks[i];
8990
8991 if (d->device == q->device &&
8992 (d->subsystem_vendor == q->subsystem_vendor ||
8993 q->subsystem_vendor == PCI_ANY_ID) &&
8994 (d->subsystem_device == q->subsystem_device ||
8995 q->subsystem_device == PCI_ANY_ID))
8996 q->hook(dev);
8997 }
8998}
8999
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009000/* Disable the VGA plane that we never use */
9001static void i915_disable_vga(struct drm_device *dev)
9002{
9003 struct drm_i915_private *dev_priv = dev->dev_private;
9004 u8 sr1;
9005 u32 vga_reg;
9006
9007 if (HAS_PCH_SPLIT(dev))
9008 vga_reg = CPU_VGACNTRL;
9009 else
9010 vga_reg = VGACNTRL;
9011
9012 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
9013 outb(1, VGA_SR_INDEX);
9014 sr1 = inb(VGA_SR_DATA);
9015 outb(sr1 | 1<<5, VGA_SR_DATA);
9016 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9017 udelay(300);
9018
9019 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9020 POSTING_READ(vga_reg);
9021}
9022
Jesse Barnes79e53942008-11-07 14:24:08 -08009023void intel_modeset_init(struct drm_device *dev)
9024{
Jesse Barnes652c3932009-08-17 13:31:43 -07009025 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08009026 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009027
9028 drm_mode_config_init(dev);
9029
9030 dev->mode_config.min_width = 0;
9031 dev->mode_config.min_height = 0;
9032
9033 dev->mode_config.funcs = (void *)&intel_mode_funcs;
9034
Jesse Barnesb690e962010-07-19 13:53:12 -07009035 intel_init_quirks(dev);
9036
Jesse Barnese70236a2009-09-21 10:42:27 -07009037 intel_init_display(dev);
9038
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009039 if (IS_GEN2(dev)) {
9040 dev->mode_config.max_width = 2048;
9041 dev->mode_config.max_height = 2048;
9042 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009043 dev->mode_config.max_width = 4096;
9044 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009045 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009046 dev->mode_config.max_width = 8192;
9047 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009048 }
Chris Wilson35c30472010-12-22 14:07:12 +00009049 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009050
Zhao Yakui28c97732009-10-09 11:39:41 +08009051 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10009052 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009053
Dave Airliea3524f12010-06-06 18:59:41 +10009054 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009055 intel_crtc_init(dev, i);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08009056 if (HAS_PCH_SPLIT(dev)) {
9057 ret = intel_plane_init(dev, i);
9058 if (ret)
9059 DRM_ERROR("plane %d init failed: %d\n",
9060 i, ret);
9061 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009062 }
9063
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009064 /* Just disable it once at startup */
9065 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009066 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009067
Jesse Barnes645c62a2011-05-11 09:49:31 -07009068 intel_init_clock_gating(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009069
Jesse Barnes7648fa92010-05-20 14:28:11 -07009070 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08009071 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07009072 intel_init_emon(dev);
9073 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08009074
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07009075 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009076 gen6_enable_rps(dev_priv);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07009077 gen6_update_ring_freq(dev_priv);
9078 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009079
Jesse Barnes652c3932009-08-17 13:31:43 -07009080 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
9081 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
9082 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009083}
9084
9085void intel_modeset_gem_init(struct drm_device *dev)
9086{
9087 if (IS_IRONLAKE_M(dev))
9088 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009089
9090 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009091}
9092
9093void intel_modeset_cleanup(struct drm_device *dev)
9094{
Jesse Barnes652c3932009-08-17 13:31:43 -07009095 struct drm_i915_private *dev_priv = dev->dev_private;
9096 struct drm_crtc *crtc;
9097 struct intel_crtc *intel_crtc;
9098
Keith Packardf87ea762010-10-03 19:36:26 -07009099 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009100 mutex_lock(&dev->struct_mutex);
9101
Jesse Barnes723bfd72010-10-07 16:01:13 -07009102 intel_unregister_dsm_handler();
9103
9104
Jesse Barnes652c3932009-08-17 13:31:43 -07009105 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9106 /* Skip inactive CRTCs */
9107 if (!crtc->fb)
9108 continue;
9109
9110 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009111 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009112 }
9113
Chris Wilson973d04f2011-07-08 12:22:37 +01009114 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009115
Jesse Barnesf97108d2010-01-29 11:27:07 -08009116 if (IS_IRONLAKE_M(dev))
9117 ironlake_disable_drps(dev);
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07009118 if (IS_GEN6(dev) || IS_GEN7(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08009119 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08009120
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009121 if (IS_IRONLAKE_M(dev))
9122 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009123
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009124 mutex_unlock(&dev->struct_mutex);
9125
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009126 /* Disable the irq before mode object teardown, for the irq might
9127 * enqueue unpin/hotplug work. */
9128 drm_irq_uninstall(dev);
9129 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetter6fdd4d92011-09-08 14:00:22 +02009130 cancel_work_sync(&dev_priv->rps_work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009131
Chris Wilson1630fe72011-07-08 12:22:42 +01009132 /* flush any delayed tasks or pending work */
9133 flush_scheduled_work();
9134
Daniel Vetter3dec0092010-08-20 21:40:52 +02009135 /* Shut off idle work before the crtcs get freed. */
9136 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9137 intel_crtc = to_intel_crtc(crtc);
9138 del_timer_sync(&intel_crtc->idle_timer);
9139 }
9140 del_timer_sync(&dev_priv->idle_timer);
9141 cancel_work_sync(&dev_priv->idle_work);
9142
Jesse Barnes79e53942008-11-07 14:24:08 -08009143 drm_mode_config_cleanup(dev);
9144}
9145
Dave Airlie28d52042009-09-21 14:33:58 +10009146/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009147 * Return which encoder is currently attached for connector.
9148 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009149struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009150{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009151 return &intel_attached_encoder(connector)->base;
9152}
Jesse Barnes79e53942008-11-07 14:24:08 -08009153
Chris Wilsondf0e9242010-09-09 16:20:55 +01009154void intel_connector_attach_encoder(struct intel_connector *connector,
9155 struct intel_encoder *encoder)
9156{
9157 connector->encoder = encoder;
9158 drm_mode_connector_attach_encoder(&connector->base,
9159 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009160}
Dave Airlie28d52042009-09-21 14:33:58 +10009161
9162/*
9163 * set vga decode state - true == enable VGA decode
9164 */
9165int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9166{
9167 struct drm_i915_private *dev_priv = dev->dev_private;
9168 u16 gmch_ctrl;
9169
9170 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9171 if (state)
9172 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9173 else
9174 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9175 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9176 return 0;
9177}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009178
9179#ifdef CONFIG_DEBUG_FS
9180#include <linux/seq_file.h>
9181
9182struct intel_display_error_state {
9183 struct intel_cursor_error_state {
9184 u32 control;
9185 u32 position;
9186 u32 base;
9187 u32 size;
9188 } cursor[2];
9189
9190 struct intel_pipe_error_state {
9191 u32 conf;
9192 u32 source;
9193
9194 u32 htotal;
9195 u32 hblank;
9196 u32 hsync;
9197 u32 vtotal;
9198 u32 vblank;
9199 u32 vsync;
9200 } pipe[2];
9201
9202 struct intel_plane_error_state {
9203 u32 control;
9204 u32 stride;
9205 u32 size;
9206 u32 pos;
9207 u32 addr;
9208 u32 surface;
9209 u32 tile_offset;
9210 } plane[2];
9211};
9212
9213struct intel_display_error_state *
9214intel_display_capture_error_state(struct drm_device *dev)
9215{
Akshay Joshi0206e352011-08-16 15:34:10 -04009216 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009217 struct intel_display_error_state *error;
9218 int i;
9219
9220 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9221 if (error == NULL)
9222 return NULL;
9223
9224 for (i = 0; i < 2; i++) {
9225 error->cursor[i].control = I915_READ(CURCNTR(i));
9226 error->cursor[i].position = I915_READ(CURPOS(i));
9227 error->cursor[i].base = I915_READ(CURBASE(i));
9228
9229 error->plane[i].control = I915_READ(DSPCNTR(i));
9230 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9231 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009232 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009233 error->plane[i].addr = I915_READ(DSPADDR(i));
9234 if (INTEL_INFO(dev)->gen >= 4) {
9235 error->plane[i].surface = I915_READ(DSPSURF(i));
9236 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9237 }
9238
9239 error->pipe[i].conf = I915_READ(PIPECONF(i));
9240 error->pipe[i].source = I915_READ(PIPESRC(i));
9241 error->pipe[i].htotal = I915_READ(HTOTAL(i));
9242 error->pipe[i].hblank = I915_READ(HBLANK(i));
9243 error->pipe[i].hsync = I915_READ(HSYNC(i));
9244 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
9245 error->pipe[i].vblank = I915_READ(VBLANK(i));
9246 error->pipe[i].vsync = I915_READ(VSYNC(i));
9247 }
9248
9249 return error;
9250}
9251
9252void
9253intel_display_print_error_state(struct seq_file *m,
9254 struct drm_device *dev,
9255 struct intel_display_error_state *error)
9256{
9257 int i;
9258
9259 for (i = 0; i < 2; i++) {
9260 seq_printf(m, "Pipe [%d]:\n", i);
9261 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9262 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9263 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9264 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9265 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9266 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9267 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9268 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9269
9270 seq_printf(m, "Plane [%d]:\n", i);
9271 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9272 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9273 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9274 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9275 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9276 if (INTEL_INFO(dev)->gen >= 4) {
9277 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9278 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9279 }
9280
9281 seq_printf(m, "Cursor [%d]:\n", i);
9282 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9283 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9284 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9285 }
9286}
9287#endif