blob: 64ad2b40179f7d820133fab7532edc1fee848acf [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080033#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drm_crtc.h>
35#include <drm/drm_edid.h>
Chris Wilsonea5b2132010-08-04 13:50:23 +010036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
39#include "intel_sdvo_regs.h"
40
Zhenyu Wang14571b42010-03-30 14:06:33 +080041#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
42#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
43#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
Chris Wilsona0b1c7a2011-09-30 22:56:41 +010044#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
Zhenyu Wang14571b42010-03-30 14:06:33 +080045
46#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040047 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080048
49#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000050#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080051#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010052#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010053#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080054
Jesse Barnes79e53942008-11-07 14:24:08 -080055
Chris Wilson2e88e402010-08-07 11:01:27 +010056static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080057 "NTSC_M" , "NTSC_J" , "NTSC_443",
58 "PAL_B" , "PAL_D" , "PAL_G" ,
59 "PAL_H" , "PAL_I" , "PAL_M" ,
60 "PAL_N" , "PAL_NC" , "PAL_60" ,
61 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
62 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
63 "SECAM_60"
64};
65
66#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
67
Chris Wilsonea5b2132010-08-04 13:50:23 +010068struct intel_sdvo {
69 struct intel_encoder base;
70
Chris Wilsonf899fc62010-07-20 15:44:45 -070071 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070072 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080073
Chris Wilsone957d772010-09-24 12:52:03 +010074 struct i2c_adapter ddc;
75
Jesse Barnese2f0ba92009-02-02 15:11:52 -080076 /* Register for the SDVO device: SDVOB or SDVOC */
Daniel Vettereef4eac2012-03-23 23:43:35 +010077 uint32_t sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnese2f0ba92009-02-02 15:11:52 -080079 /* Active outputs controlled by this SDVO output */
80 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnese2f0ba92009-02-02 15:11:52 -080082 /*
83 * Capabilities of the SDVO device returned by
Damien Lespiau19d415a2013-06-10 13:28:42 +010084 * intel_sdvo_get_capabilities()
Jesse Barnese2f0ba92009-02-02 15:11:52 -080085 */
Jesse Barnes79e53942008-11-07 14:24:08 -080086 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080087
88 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080089 int pixel_clock_min, pixel_clock_max;
90
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080091 /*
92 * For multiple function SDVO device,
93 * this is for current attached outputs.
94 */
95 uint16_t attached_output;
96
Simon Farnsworthcc68c812011-09-21 17:13:30 +010097 /*
98 * Hotplug activation bits for this device
99 */
Jani Nikula5fa7ac92012-08-29 16:43:58 +0300100 uint16_t hotplug_active;
Simon Farnsworthcc68c812011-09-21 17:13:30 +0100101
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800102 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000103 * This is used to select the color range of RBG outputs in HDMI mode.
104 * It is only valid when using TMDS encoding and 8 bit per color mode.
105 */
106 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200107 bool color_range_auto;
Chris Wilsone953fd72011-02-21 22:23:52 +0000108
109 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800110 * This is set if we're going to treat the device as TV-out.
111 *
112 * While we have these nice friendly flags for output types that ought
113 * to decide this for us, the S-Video output on our HDMI+S-Video card
114 * shows up as RGB1 (VGA).
115 */
116 bool is_tv;
117
Daniel Vettereef4eac2012-03-23 23:43:35 +0100118 /* On different gens SDVOB is at different places. */
119 bool is_sdvob;
120
Zhao Yakuice6feab2009-08-24 13:50:26 +0800121 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100122 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800123
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800124 /**
125 * This is set if we treat the device as HDMI, instead of DVI.
126 */
127 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000128 bool has_hdmi_monitor;
129 bool has_hdmi_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200130 bool rgb_quant_range_selectable;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800131
Ma Ling7086c872009-05-13 11:20:06 +0800132 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100133 * This is set if we detect output of sdvo device as LVDS and
134 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800135 */
136 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800137
138 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800139 * This is sdvo fixed pannel mode pointer
140 */
141 struct drm_display_mode *sdvo_lvds_fixed_mode;
142
Eric Anholtc751ce42010-03-25 11:48:48 -0700143 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800144 uint8_t ddc_bus;
Egbert Eiche7518232012-10-13 14:29:31 +0200145
146 /*
147 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
148 */
149 uint8_t dtd_sdvo_flags;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800150};
151
152struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100153 struct intel_connector base;
154
Zhenyu Wang14571b42010-03-30 14:06:33 +0800155 /* Mark the type of connector */
156 uint16_t output_flag;
157
Daniel Vetterc3e5f672012-02-23 17:14:47 +0100158 enum hdmi_force_audio force_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100159
Zhenyu Wang14571b42010-03-30 14:06:33 +0800160 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100161 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800162 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100163 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800164
Zhao Yakuib9219c52009-09-10 15:45:46 +0800165 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100166 struct drm_property *left;
167 struct drm_property *right;
168 struct drm_property *top;
169 struct drm_property *bottom;
170 struct drm_property *hpos;
171 struct drm_property *vpos;
172 struct drm_property *contrast;
173 struct drm_property *saturation;
174 struct drm_property *hue;
175 struct drm_property *sharpness;
176 struct drm_property *flicker_filter;
177 struct drm_property *flicker_filter_adaptive;
178 struct drm_property *flicker_filter_2d;
179 struct drm_property *tv_chroma_filter;
180 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100181 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800182
183 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100184 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800185
186 /* Add variable to record current setting for the above property */
187 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100188
Zhao Yakuib9219c52009-09-10 15:45:46 +0800189 /* this is to get the range of margin.*/
190 u32 max_hscan, max_vscan;
191 u32 max_hpos, cur_hpos;
192 u32 max_vpos, cur_vpos;
193 u32 cur_brightness, max_brightness;
194 u32 cur_contrast, max_contrast;
195 u32 cur_saturation, max_saturation;
196 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100197 u32 cur_sharpness, max_sharpness;
198 u32 cur_flicker_filter, max_flicker_filter;
199 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
200 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
201 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
202 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100203 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800204};
205
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200206static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100207{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200208 return container_of(encoder, struct intel_sdvo, base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100209}
210
Chris Wilsondf0e9242010-09-09 16:20:55 +0100211static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
212{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200213 return to_sdvo(intel_attached_encoder(connector));
Chris Wilsondf0e9242010-09-09 16:20:55 +0100214}
215
Chris Wilson615fb932010-08-04 13:50:24 +0100216static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
217{
218 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
219}
220
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800221static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100222intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100223static bool
224intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
225 struct intel_sdvo_connector *intel_sdvo_connector,
226 int type);
227static bool
228intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
229 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800230
Jesse Barnes79e53942008-11-07 14:24:08 -0800231/**
232 * Writes the SDVOB or SDVOC with the given value, but always writes both
233 * SDVOB and SDVOC to work around apparent hardware issues (according to
234 * comments in the BIOS).
235 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100236static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800237{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100238 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800239 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800240 u32 bval = val, cval = val;
241 int i;
242
Chris Wilsonea5b2132010-08-04 13:50:23 +0100243 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
244 I915_WRITE(intel_sdvo->sdvo_reg, val);
245 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800246 return;
247 }
248
Paulo Zanonie2debe92013-02-18 19:00:27 -0300249 if (intel_sdvo->sdvo_reg == GEN3_SDVOB)
250 cval = I915_READ(GEN3_SDVOC);
251 else
252 bval = I915_READ(GEN3_SDVOB);
253
Jesse Barnes79e53942008-11-07 14:24:08 -0800254 /*
255 * Write the registers twice for luck. Sometimes,
256 * writing them only once doesn't appear to 'stick'.
257 * The BIOS does this too. Yay, magic
258 */
259 for (i = 0; i < 2; i++)
260 {
Paulo Zanonie2debe92013-02-18 19:00:27 -0300261 I915_WRITE(GEN3_SDVOB, bval);
262 I915_READ(GEN3_SDVOB);
263 I915_WRITE(GEN3_SDVOC, cval);
264 I915_READ(GEN3_SDVOC);
Jesse Barnes79e53942008-11-07 14:24:08 -0800265 }
266}
267
Chris Wilson32aad862010-08-04 13:50:25 +0100268static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800269{
Jesse Barnes79e53942008-11-07 14:24:08 -0800270 struct i2c_msg msgs[] = {
271 {
Chris Wilsone957d772010-09-24 12:52:03 +0100272 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800273 .flags = 0,
274 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100275 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800276 },
277 {
Chris Wilsone957d772010-09-24 12:52:03 +0100278 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800279 .flags = I2C_M_RD,
280 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100281 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800282 }
283 };
Chris Wilson32aad862010-08-04 13:50:25 +0100284 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800285
Chris Wilsonf899fc62010-07-20 15:44:45 -0700286 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800287 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800288
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800289 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800290 return false;
291}
292
Jesse Barnes79e53942008-11-07 14:24:08 -0800293#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
294/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100295static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800296 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100297 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800298} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100342
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 /* Add the op code for SDVO enhancements */
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100388
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 /* HDMI op code */
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
408 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
409 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800410};
411
Daniel Vettereef4eac2012-03-23 23:43:35 +0100412#define SDVO_NAME(svdo) ((svdo)->is_sdvob ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800413
Chris Wilsonea5b2132010-08-04 13:50:23 +0100414static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100415 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Daniel Vetter84fcb462013-11-27 16:03:01 +0100417 int i, pos = 0;
418#define BUF_LEN 256
419 char buffer[BUF_LEN];
Jesse Barnes79e53942008-11-07 14:24:08 -0800420
Daniel Vetter84fcb462013-11-27 16:03:01 +0100421#define BUF_PRINT(args...) \
422 pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
423
424
425 for (i = 0; i < args_len; i++) {
426 BUF_PRINT("%02X ", ((u8 *)args)[i]);
427 }
428 for (; i < 8; i++) {
429 BUF_PRINT(" ");
430 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400431 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800432 if (cmd == sdvo_cmd_names[i].cmd) {
Daniel Vetter84fcb462013-11-27 16:03:01 +0100433 BUF_PRINT("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800434 break;
435 }
436 }
Daniel Vetter84fcb462013-11-27 16:03:01 +0100437 if (i == ARRAY_SIZE(sdvo_cmd_names)) {
438 BUF_PRINT("(%02X)", cmd);
439 }
440 BUG_ON(pos >= BUF_LEN - 1);
441#undef BUF_PRINT
442#undef BUF_LEN
443
444 DRM_DEBUG_KMS("%s: W: %02X %s\n", SDVO_NAME(intel_sdvo), cmd, buffer);
Jesse Barnes79e53942008-11-07 14:24:08 -0800445}
Jesse Barnes79e53942008-11-07 14:24:08 -0800446
Jesse Barnes79e53942008-11-07 14:24:08 -0800447static const char *cmd_status_names[] = {
448 "Power on",
449 "Success",
450 "Not supported",
451 "Invalid arg",
452 "Pending",
453 "Target not specified",
454 "Scaling not supported"
455};
456
Chris Wilsone957d772010-09-24 12:52:03 +0100457static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
458 const void *args, int args_len)
459{
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700460 u8 *buf, status;
461 struct i2c_msg *msgs;
462 int i, ret = true;
463
Alan Cox0274df32012-07-25 13:51:04 +0100464 /* Would be simpler to allocate both in one go ? */
Mihnea Dobrescu-Balaur5c67eeb2013-03-10 14:22:48 +0200465 buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700466 if (!buf)
467 return false;
468
469 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
Alan Cox0274df32012-07-25 13:51:04 +0100470 if (!msgs) {
471 kfree(buf);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700472 return false;
Alan Cox0274df32012-07-25 13:51:04 +0100473 }
Chris Wilsone957d772010-09-24 12:52:03 +0100474
475 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
476
477 for (i = 0; i < args_len; i++) {
478 msgs[i].addr = intel_sdvo->slave_addr;
479 msgs[i].flags = 0;
480 msgs[i].len = 2;
481 msgs[i].buf = buf + 2 *i;
482 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
483 buf[2*i + 1] = ((u8*)args)[i];
484 }
485 msgs[i].addr = intel_sdvo->slave_addr;
486 msgs[i].flags = 0;
487 msgs[i].len = 2;
488 msgs[i].buf = buf + 2*i;
489 buf[2*i + 0] = SDVO_I2C_OPCODE;
490 buf[2*i + 1] = cmd;
491
492 /* the following two are to read the response */
493 status = SDVO_I2C_CMD_STATUS;
494 msgs[i+1].addr = intel_sdvo->slave_addr;
495 msgs[i+1].flags = 0;
496 msgs[i+1].len = 1;
497 msgs[i+1].buf = &status;
498
499 msgs[i+2].addr = intel_sdvo->slave_addr;
500 msgs[i+2].flags = I2C_M_RD;
501 msgs[i+2].len = 1;
502 msgs[i+2].buf = &status;
503
504 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
505 if (ret < 0) {
506 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700507 ret = false;
508 goto out;
Chris Wilsone957d772010-09-24 12:52:03 +0100509 }
510 if (ret != i+3) {
511 /* failure in I2C transfer */
512 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700513 ret = false;
Chris Wilsone957d772010-09-24 12:52:03 +0100514 }
515
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700516out:
517 kfree(msgs);
518 kfree(buf);
519 return ret;
Chris Wilsone957d772010-09-24 12:52:03 +0100520}
521
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100522static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
523 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800524{
Chris Wilsonfc373812012-11-23 11:57:56 +0000525 u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100526 u8 status;
Daniel Vetter84fcb462013-11-27 16:03:01 +0100527 int i, pos = 0;
528#define BUF_LEN 256
529 char buffer[BUF_LEN];
Jesse Barnes79e53942008-11-07 14:24:08 -0800530
Chris Wilsond121a5d2011-01-25 15:00:01 +0000531
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100532 /*
533 * The documentation states that all commands will be
534 * processed within 15µs, and that we need only poll
535 * the status byte a maximum of 3 times in order for the
536 * command to be complete.
537 *
538 * Check 5 times in case the hardware failed to read the docs.
Chris Wilsonfc373812012-11-23 11:57:56 +0000539 *
540 * Also beware that the first response by many devices is to
541 * reply PENDING and stall for time. TVs are notorious for
542 * requiring longer than specified to complete their replies.
543 * Originally (in the DDX long ago), the delay was only ever 15ms
544 * with an additional delay of 30ms applied for TVs added later after
545 * many experiments. To accommodate both sets of delays, we do a
546 * sequence of slow checks if the device is falling behind and fails
547 * to reply within 5*15µs.
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100548 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000549 if (!intel_sdvo_read_byte(intel_sdvo,
550 SDVO_I2C_CMD_STATUS,
551 &status))
552 goto log_fail;
553
Guillaume Clement1ad87e72013-08-10 21:57:57 +0200554 while ((status == SDVO_CMD_STATUS_PENDING ||
Chris Wilson46a3f4a2013-09-24 12:55:40 +0100555 status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
Chris Wilsonfc373812012-11-23 11:57:56 +0000556 if (retry < 10)
557 msleep(15);
558 else
559 udelay(15);
560
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100561 if (!intel_sdvo_read_byte(intel_sdvo,
562 SDVO_I2C_CMD_STATUS,
563 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000564 goto log_fail;
565 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100566
Daniel Vetter84fcb462013-11-27 16:03:01 +0100567#define BUF_PRINT(args...) \
568 pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
569
Jesse Barnes79e53942008-11-07 14:24:08 -0800570 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
Daniel Vetter84fcb462013-11-27 16:03:01 +0100571 BUF_PRINT("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 else
Daniel Vetter84fcb462013-11-27 16:03:01 +0100573 BUF_PRINT("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800574
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100575 if (status != SDVO_CMD_STATUS_SUCCESS)
576 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800577
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100578 /* Read the command response */
579 for (i = 0; i < response_len; i++) {
580 if (!intel_sdvo_read_byte(intel_sdvo,
581 SDVO_I2C_RETURN_0 + i,
582 &((u8 *)response)[i]))
583 goto log_fail;
Daniel Vetter84fcb462013-11-27 16:03:01 +0100584 BUF_PRINT(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 }
Daniel Vetter84fcb462013-11-27 16:03:01 +0100586 BUG_ON(pos >= BUF_LEN - 1);
587#undef BUF_PRINT
588#undef BUF_LEN
589
590 DRM_DEBUG_KMS("%s: R: %s\n", SDVO_NAME(intel_sdvo), buffer);
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100591 return true;
592
593log_fail:
Daniel Vetter84fcb462013-11-27 16:03:01 +0100594 DRM_DEBUG_KMS("%s: R: ... failed\n", SDVO_NAME(intel_sdvo));
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100595 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800596}
597
Hannes Ederb358d0a2008-12-18 21:18:47 +0100598static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800599{
600 if (mode->clock >= 100000)
601 return 1;
602 else if (mode->clock >= 50000)
603 return 2;
604 else
605 return 4;
606}
607
Chris Wilsone957d772010-09-24 12:52:03 +0100608static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
609 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800610{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000611 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100612 return intel_sdvo_write_cmd(intel_sdvo,
613 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
614 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800615}
616
Chris Wilson32aad862010-08-04 13:50:25 +0100617static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
618{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000619 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
620 return false;
621
622 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100623}
624
625static bool
626intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
627{
628 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
629 return false;
630
631 return intel_sdvo_read_response(intel_sdvo, value, len);
632}
633
634static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800635{
636 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100637 return intel_sdvo_set_value(intel_sdvo,
638 SDVO_CMD_SET_TARGET_INPUT,
639 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800640}
641
642/**
643 * Return whether each input is trained.
644 *
645 * This function is making an assumption about the layout of the response,
646 * which should be checked against the docs.
647 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100648static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800649{
650 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800651
Chris Wilson1a3665c2011-01-25 13:59:37 +0000652 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100653 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
654 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 return false;
656
657 *input_1 = response.input0_trained;
658 *input_2 = response.input1_trained;
659 return true;
660}
661
Chris Wilsonea5b2132010-08-04 13:50:23 +0100662static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 u16 outputs)
664{
Chris Wilson32aad862010-08-04 13:50:25 +0100665 return intel_sdvo_set_value(intel_sdvo,
666 SDVO_CMD_SET_ACTIVE_OUTPUTS,
667 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800668}
669
Daniel Vetter4ac41f42012-07-02 14:54:00 +0200670static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
671 u16 *outputs)
672{
673 return intel_sdvo_get_value(intel_sdvo,
674 SDVO_CMD_GET_ACTIVE_OUTPUTS,
675 outputs, sizeof(*outputs));
676}
677
Chris Wilsonea5b2132010-08-04 13:50:23 +0100678static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800679 int mode)
680{
Chris Wilson32aad862010-08-04 13:50:25 +0100681 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800682
683 switch (mode) {
684 case DRM_MODE_DPMS_ON:
685 state = SDVO_ENCODER_STATE_ON;
686 break;
687 case DRM_MODE_DPMS_STANDBY:
688 state = SDVO_ENCODER_STATE_STANDBY;
689 break;
690 case DRM_MODE_DPMS_SUSPEND:
691 state = SDVO_ENCODER_STATE_SUSPEND;
692 break;
693 case DRM_MODE_DPMS_OFF:
694 state = SDVO_ENCODER_STATE_OFF;
695 break;
696 }
697
Chris Wilson32aad862010-08-04 13:50:25 +0100698 return intel_sdvo_set_value(intel_sdvo,
699 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800700}
701
Chris Wilsonea5b2132010-08-04 13:50:23 +0100702static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800703 int *clock_min,
704 int *clock_max)
705{
706 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800707
Chris Wilson1a3665c2011-01-25 13:59:37 +0000708 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100709 if (!intel_sdvo_get_value(intel_sdvo,
710 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
711 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 return false;
713
714 /* Convert the values from units of 10 kHz to kHz. */
715 *clock_min = clocks.min * 10;
716 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800717 return true;
718}
719
Chris Wilsonea5b2132010-08-04 13:50:23 +0100720static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 u16 outputs)
722{
Chris Wilson32aad862010-08-04 13:50:25 +0100723 return intel_sdvo_set_value(intel_sdvo,
724 SDVO_CMD_SET_TARGET_OUTPUT,
725 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800726}
727
Chris Wilsonea5b2132010-08-04 13:50:23 +0100728static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800729 struct intel_sdvo_dtd *dtd)
730{
Chris Wilson32aad862010-08-04 13:50:25 +0100731 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
732 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800733}
734
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700735static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
736 struct intel_sdvo_dtd *dtd)
737{
738 return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
739 intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
740}
741
Chris Wilsonea5b2132010-08-04 13:50:23 +0100742static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800743 struct intel_sdvo_dtd *dtd)
744{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100745 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800746 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
747}
748
Chris Wilsonea5b2132010-08-04 13:50:23 +0100749static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800750 struct intel_sdvo_dtd *dtd)
751{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100752 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800753 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
754}
755
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700756static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
757 struct intel_sdvo_dtd *dtd)
758{
759 return intel_sdvo_get_timing(intel_sdvo,
760 SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
761}
762
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800763static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100764intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800765 uint16_t clock,
766 uint16_t width,
767 uint16_t height)
768{
769 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800770
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800771 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800772 args.clock = clock;
773 args.width = width;
774 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800775 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800776
Chris Wilsonea5b2132010-08-04 13:50:23 +0100777 if (intel_sdvo->is_lvds &&
778 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
779 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800780 args.scaled = 1;
781
Chris Wilson32aad862010-08-04 13:50:25 +0100782 return intel_sdvo_set_value(intel_sdvo,
783 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
784 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800785}
786
Chris Wilsonea5b2132010-08-04 13:50:23 +0100787static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800788 struct intel_sdvo_dtd *dtd)
789{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000790 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
791 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100792 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
793 &dtd->part1, sizeof(dtd->part1)) &&
794 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
795 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800796}
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
Chris Wilsonea5b2132010-08-04 13:50:23 +0100798static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800799{
Chris Wilson32aad862010-08-04 13:50:25 +0100800 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800801}
802
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800803static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100804 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800805{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800806 uint16_t width, height;
807 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
808 uint16_t h_sync_offset, v_sync_offset;
Daniel Vetter66518192012-04-01 19:16:18 +0200809 int mode_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800810
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200811 memset(dtd, 0, sizeof(*dtd));
812
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200813 width = mode->hdisplay;
814 height = mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800815
816 /* do some mode translations */
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200817 h_blank_len = mode->htotal - mode->hdisplay;
818 h_sync_len = mode->hsync_end - mode->hsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800819
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200820 v_blank_len = mode->vtotal - mode->vdisplay;
821 v_sync_len = mode->vsync_end - mode->vsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800822
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200823 h_sync_offset = mode->hsync_start - mode->hdisplay;
824 v_sync_offset = mode->vsync_start - mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800825
Daniel Vetter66518192012-04-01 19:16:18 +0200826 mode_clock = mode->clock;
Daniel Vetter66518192012-04-01 19:16:18 +0200827 mode_clock /= 10;
828 dtd->part1.clock = mode_clock;
829
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800830 dtd->part1.h_active = width & 0xff;
831 dtd->part1.h_blank = h_blank_len & 0xff;
832 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800833 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800834 dtd->part1.v_active = height & 0xff;
835 dtd->part1.v_blank = v_blank_len & 0xff;
836 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800837 ((v_blank_len >> 8) & 0xf);
838
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800839 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800840 dtd->part2.h_sync_width = h_sync_len & 0xff;
841 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800842 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800843 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800844 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
845 ((v_sync_len & 0x30) >> 4);
846
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800847 dtd->part2.dtd_flags = 0x18;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200848 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
849 dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800850 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200851 dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800852 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200853 dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800854
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800855 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800856}
Jesse Barnes79e53942008-11-07 14:24:08 -0800857
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200858static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode,
Chris Wilson32aad862010-08-04 13:50:25 +0100859 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800860{
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200861 struct drm_display_mode mode = {};
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800862
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200863 mode.hdisplay = dtd->part1.h_active;
864 mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
865 mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off;
866 mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
867 mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width;
868 mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
869 mode.htotal = mode.hdisplay + dtd->part1.h_blank;
870 mode.htotal += (dtd->part1.h_high & 0xf) << 8;
871
872 mode.vdisplay = dtd->part1.v_active;
873 mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
874 mode.vsync_start = mode.vdisplay;
875 mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
876 mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
877 mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0;
878 mode.vsync_end = mode.vsync_start +
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800879 (dtd->part2.v_sync_off_width & 0xf);
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200880 mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
881 mode.vtotal = mode.vdisplay + dtd->part1.v_blank;
882 mode.vtotal += (dtd->part1.v_high & 0xf) << 8;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800883
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200884 mode.clock = dtd->part1.clock * 10;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800885
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200886 if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200887 mode.flags |= DRM_MODE_FLAG_INTERLACE;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200888 if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200889 mode.flags |= DRM_MODE_FLAG_PHSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200890 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200891 mode.flags |= DRM_MODE_FLAG_NHSYNC;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200892 if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200893 mode.flags |= DRM_MODE_FLAG_PVSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200894 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200895 mode.flags |= DRM_MODE_FLAG_NVSYNC;
896
897 drm_mode_set_crtcinfo(&mode, 0);
898
899 drm_mode_copy(pmode, &mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800900}
901
Chris Wilsone27d8532010-10-22 09:15:22 +0100902static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800903{
Chris Wilsone27d8532010-10-22 09:15:22 +0100904 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800905
Chris Wilson1a3665c2011-01-25 13:59:37 +0000906 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100907 return intel_sdvo_get_value(intel_sdvo,
908 SDVO_CMD_GET_SUPP_ENCODE,
909 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800910}
911
Chris Wilsonea5b2132010-08-04 13:50:23 +0100912static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700913 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800914{
Chris Wilson32aad862010-08-04 13:50:25 +0100915 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800916}
917
Chris Wilsonea5b2132010-08-04 13:50:23 +0100918static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800919 uint8_t mode)
920{
Chris Wilson32aad862010-08-04 13:50:25 +0100921 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800922}
923
924#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100925static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800926{
927 int i, j;
928 uint8_t set_buf_index[2];
929 uint8_t av_split;
930 uint8_t buf_size;
931 uint8_t buf[48];
932 uint8_t *pos;
933
Chris Wilson32aad862010-08-04 13:50:25 +0100934 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800935
936 for (i = 0; i <= av_split; i++) {
937 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700938 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800939 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700940 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
941 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800942
943 pos = buf;
944 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700945 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800946 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700947 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800948 pos += 8;
949 }
950 }
951}
952#endif
953
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200954static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
955 unsigned if_index, uint8_t tx_rate,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200956 const uint8_t *data, unsigned length)
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200957{
958 uint8_t set_buf_index[2] = { if_index, 0 };
959 uint8_t hbuf_size, tmp[8];
960 int i;
961
962 if (!intel_sdvo_set_value(intel_sdvo,
963 SDVO_CMD_SET_HBUF_INDEX,
964 set_buf_index, 2))
965 return false;
966
967 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
968 &hbuf_size, 1))
969 return false;
970
971 /* Buffer size is 0 based, hooray! */
972 hbuf_size++;
973
974 DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
975 if_index, length, hbuf_size);
976
977 for (i = 0; i < hbuf_size; i += 8) {
978 memset(tmp, 0, 8);
979 if (i < length)
980 memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
981
982 if (!intel_sdvo_set_value(intel_sdvo,
983 SDVO_CMD_SET_HBUF_DATA,
984 tmp, 8))
985 return false;
986 }
987
988 return intel_sdvo_set_value(intel_sdvo,
989 SDVO_CMD_SET_HBUF_TXRATE,
990 &tx_rate, 1);
991}
992
Ville Syrjäläabedc072013-01-17 16:31:31 +0200993static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
994 const struct drm_display_mode *adjusted_mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800995{
Damien Lespiau15dcd352013-08-06 20:32:20 +0100996 uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
997 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
999 union hdmi_infoframe frame;
1000 int ret;
1001 ssize_t len;
1002
1003 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
1004 adjusted_mode);
1005 if (ret < 0) {
1006 DRM_ERROR("couldn't fill AVI infoframe\n");
1007 return false;
1008 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001009
Ville Syrjäläabedc072013-01-17 16:31:31 +02001010 if (intel_sdvo->rgb_quant_range_selectable) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001011 if (intel_crtc->config->limited_color_range)
Damien Lespiau15dcd352013-08-06 20:32:20 +01001012 frame.avi.quantization_range =
1013 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001014 else
Damien Lespiau15dcd352013-08-06 20:32:20 +01001015 frame.avi.quantization_range =
1016 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001017 }
1018
Damien Lespiau15dcd352013-08-06 20:32:20 +01001019 len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
1020 if (len < 0)
1021 return false;
Daniel Vetter81014b92012-05-12 20:22:00 +02001022
Daniel Vetterb6e0e542012-10-21 12:52:39 +02001023 return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
1024 SDVO_HBUF_TX_VSYNC,
1025 sdvo_data, sizeof(sdvo_data));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001026}
1027
Chris Wilson32aad862010-08-04 13:50:25 +01001028static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001029{
Zhao Yakuice6feab2009-08-24 13:50:26 +08001030 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +01001031 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001032
Chris Wilson40039752010-08-04 13:50:26 +01001033 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001034 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +01001035 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001036
Chris Wilson32aad862010-08-04 13:50:25 +01001037 BUILD_BUG_ON(sizeof(format) != 6);
1038 return intel_sdvo_set_value(intel_sdvo,
1039 SDVO_CMD_SET_TV_FORMAT,
1040 &format, sizeof(format));
1041}
Zhao Yakuice6feab2009-08-24 13:50:26 +08001042
Chris Wilson32aad862010-08-04 13:50:25 +01001043static bool
1044intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001045 const struct drm_display_mode *mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001046{
1047 struct intel_sdvo_dtd output_dtd;
1048
1049 if (!intel_sdvo_set_target_output(intel_sdvo,
1050 intel_sdvo->attached_output))
1051 return false;
1052
1053 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1054 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1055 return false;
1056
1057 return true;
1058}
1059
Daniel Vetterc9a29692012-04-10 13:55:47 +02001060/* Asks the sdvo controller for the preferred input mode given the output mode.
1061 * Unfortunately we have to set up the full output mode to do that. */
Chris Wilson32aad862010-08-04 13:50:25 +01001062static bool
Daniel Vetterc9a29692012-04-10 13:55:47 +02001063intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001064 const struct drm_display_mode *mode,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001065 struct drm_display_mode *adjusted_mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001066{
Daniel Vetterc9a29692012-04-10 13:55:47 +02001067 struct intel_sdvo_dtd input_dtd;
1068
Chris Wilson32aad862010-08-04 13:50:25 +01001069 /* Reset the input timing to the screen. Assume always input 0. */
1070 if (!intel_sdvo_set_target_input(intel_sdvo))
1071 return false;
1072
1073 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1074 mode->clock / 10,
1075 mode->hdisplay,
1076 mode->vdisplay))
1077 return false;
1078
1079 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001080 &input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001081 return false;
1082
Daniel Vetterc9a29692012-04-10 13:55:47 +02001083 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
Egbert Eiche7518232012-10-13 14:29:31 +02001084 intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
Chris Wilson32aad862010-08-04 13:50:25 +01001085
Chris Wilson32aad862010-08-04 13:50:25 +01001086 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001087}
1088
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001089static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_state *pipe_config)
Daniel Vetter70484552013-04-30 14:01:41 +02001090{
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +03001091 unsigned dotclock = pipe_config->port_clock;
Daniel Vetter70484552013-04-30 14:01:41 +02001092 struct dpll *clock = &pipe_config->dpll;
1093
1094 /* SDVO TV has fixed PLL values depend on its clock range,
1095 this mirrors vbios setting. */
1096 if (dotclock >= 100000 && dotclock < 140500) {
1097 clock->p1 = 2;
1098 clock->p2 = 10;
1099 clock->n = 3;
1100 clock->m1 = 16;
1101 clock->m2 = 8;
1102 } else if (dotclock >= 140500 && dotclock <= 200000) {
1103 clock->p1 = 1;
1104 clock->p2 = 10;
1105 clock->n = 6;
1106 clock->m1 = 12;
1107 clock->m2 = 8;
1108 } else {
1109 WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
1110 }
1111
1112 pipe_config->clock_set = true;
1113}
1114
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001115static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001116 struct intel_crtc_state *pipe_config)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001117{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001118 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001119 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1120 struct drm_display_mode *mode = &pipe_config->base.mode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001121
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001122 DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
1123 pipe_config->pipe_bpp = 8*3;
1124
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001125 if (HAS_PCH_SPLIT(encoder->base.dev))
1126 pipe_config->has_pch_encoder = true;
1127
Chris Wilson32aad862010-08-04 13:50:25 +01001128 /* We need to construct preferred input timings based on our
1129 * output timings. To do that, we have to set the output
1130 * timings, even though this isn't really the right place in
1131 * the sequence to do it. Oh well.
1132 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001133 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001134 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001135 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001136
Daniel Vetterc9a29692012-04-10 13:55:47 +02001137 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1138 mode,
1139 adjusted_mode);
Daniel Vetter09ede542013-04-30 14:01:45 +02001140 pipe_config->sdvo_tv_clock = true;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001141 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001142 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001143 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001144 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001145
Daniel Vetterc9a29692012-04-10 13:55:47 +02001146 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1147 mode,
1148 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001149 }
Chris Wilson32aad862010-08-04 13:50:25 +01001150
1151 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001152 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001153 */
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001154 pipe_config->pixel_multiplier =
1155 intel_sdvo_get_pixel_multiplier(adjusted_mode);
Chris Wilson32aad862010-08-04 13:50:25 +01001156
Daniel Vetter9f040032014-04-24 23:54:50 +02001157 pipe_config->has_hdmi_sink = intel_sdvo->has_hdmi_monitor;
1158
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001159 if (intel_sdvo->color_range_auto) {
1160 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001161 /* FIXME: This bit is only valid when using TMDS encoding and 8
1162 * bit per color mode. */
Daniel Vetter9f040032014-04-24 23:54:50 +02001163 if (pipe_config->has_hdmi_sink &&
Thierry Reding18316c82012-12-20 15:41:44 +01001164 drm_match_cea_mode(adjusted_mode) > 1)
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001165 pipe_config->limited_color_range = true;
1166 } else {
Daniel Vetter9f040032014-04-24 23:54:50 +02001167 if (pipe_config->has_hdmi_sink &&
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001168 intel_sdvo->color_range == HDMI_COLOR_RANGE_16_235)
1169 pipe_config->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001170 }
1171
Daniel Vetter70484552013-04-30 14:01:41 +02001172 /* Clock computation needs to happen after pixel multiplier. */
1173 if (intel_sdvo->is_tv)
1174 i9xx_adjust_sdvo_tv_clock(pipe_config);
1175
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001176 return true;
1177}
1178
Daniel Vetter192d47a2014-04-24 23:54:45 +02001179static void intel_sdvo_pre_enable(struct intel_encoder *intel_encoder)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001180{
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001181 struct drm_device *dev = intel_encoder->base.dev;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001182 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereeb47932013-09-03 20:40:36 +02001183 struct intel_crtc *crtc = to_intel_crtc(intel_encoder->base.crtc);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001184 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001185 &crtc->config->base.adjusted_mode;
1186 struct drm_display_mode *mode = &crtc->config->base.mode;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001187 struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001188 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001189 struct intel_sdvo_in_out_map in_out;
Daniel Vetter66518192012-04-01 19:16:18 +02001190 struct intel_sdvo_dtd input_dtd, output_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001191 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001192
1193 if (!mode)
1194 return;
1195
1196 /* First, set the input mapping for the first input to our controlled
1197 * output. This is only correct if we're a single-input device, in
1198 * which case the first input is the output from the appropriate SDVO
1199 * channel on the motherboard. In a two-input device, the first input
1200 * will be SDVOB and the second SDVOC.
1201 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001202 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001203 in_out.in1 = 0;
1204
Pavel Roskinc74696b2010-09-02 14:46:34 -04001205 intel_sdvo_set_value(intel_sdvo,
1206 SDVO_CMD_SET_IN_OUT_MAP,
1207 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001208
Chris Wilson6c9547f2010-08-25 10:05:17 +01001209 /* Set the output timings to the screen */
1210 if (!intel_sdvo_set_target_output(intel_sdvo,
1211 intel_sdvo->attached_output))
1212 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001213
Daniel Vetter66518192012-04-01 19:16:18 +02001214 /* lvds has a special fixed output timing. */
1215 if (intel_sdvo->is_lvds)
1216 intel_sdvo_get_dtd_from_mode(&output_dtd,
1217 intel_sdvo->sdvo_lvds_fixed_mode);
1218 else
1219 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001220 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1221 DRM_INFO("Setting output timings on %s failed\n",
1222 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001223
1224 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001225 if (!intel_sdvo_set_target_input(intel_sdvo))
1226 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001227
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001228 if (crtc->config->has_hdmi_sink) {
Chris Wilson97aaf912011-01-04 20:10:52 +00001229 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1230 intel_sdvo_set_colorimetry(intel_sdvo,
1231 SDVO_COLORIMETRY_RGB256);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001232 intel_sdvo_set_avi_infoframe(intel_sdvo, adjusted_mode);
Chris Wilson97aaf912011-01-04 20:10:52 +00001233 } else
1234 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001235
Chris Wilson6c9547f2010-08-25 10:05:17 +01001236 if (intel_sdvo->is_tv &&
1237 !intel_sdvo_set_tv_format(intel_sdvo))
1238 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001239
Daniel Vetter66518192012-04-01 19:16:18 +02001240 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Daniel Vettereeb47932013-09-03 20:40:36 +02001241
Egbert Eiche7518232012-10-13 14:29:31 +02001242 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
1243 input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001244 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1245 DRM_INFO("Setting input timings on %s failed\n",
1246 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001247
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001248 switch (crtc->config->pixel_multiplier) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001249 default:
Daniel Vetteref1b4602013-06-01 17:17:04 +02001250 WARN(1, "unknown pixel mutlipler specified\n");
Chris Wilson32aad862010-08-04 13:50:25 +01001251 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1252 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1253 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001254 }
Chris Wilson32aad862010-08-04 13:50:25 +01001255 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1256 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001257
1258 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001259 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001260 /* The real mode polarity is set by the SDVO commands, using
1261 * struct intel_sdvo_dtd. */
1262 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001263 if (!HAS_PCH_SPLIT(dev) && crtc->config->limited_color_range)
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001264 sdvox |= HDMI_COLOR_RANGE_16_235;
Chris Wilson6714afb2010-12-17 04:10:51 +00001265 if (INTEL_INFO(dev)->gen < 5)
1266 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001267 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001268 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001269 switch (intel_sdvo->sdvo_reg) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03001270 case GEN3_SDVOB:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001271 sdvox &= SDVOB_PRESERVE_MASK;
1272 break;
Paulo Zanonie2debe92013-02-18 19:00:27 -03001273 case GEN3_SDVOC:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001274 sdvox &= SDVOC_PRESERVE_MASK;
1275 break;
1276 }
1277 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1278 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001279
1280 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
Daniel Vettereeb47932013-09-03 20:40:36 +02001281 sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001282 else
Daniel Vettereeb47932013-09-03 20:40:36 +02001283 sdvox |= SDVO_PIPE_SEL(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001284
Chris Wilsonda79de92010-11-22 11:12:46 +00001285 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001286 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001287
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001288 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001289 /* done in crtc_mode_set as the dpll_md reg must be written early */
1290 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1291 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001292 } else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001293 sdvox |= (crtc->config->pixel_multiplier - 1)
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001294 << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001295 }
1296
Chris Wilson6714afb2010-12-17 04:10:51 +00001297 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1298 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001299 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001300 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001301}
1302
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001303static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001304{
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001305 struct intel_sdvo_connector *intel_sdvo_connector =
1306 to_intel_sdvo_connector(&connector->base);
1307 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001308 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001309
1310 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1311
1312 if (active_outputs & intel_sdvo_connector->output_flag)
1313 return true;
1314 else
1315 return false;
1316}
1317
1318static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1319 enum pipe *pipe)
1320{
1321 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001322 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001323 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001324 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001325 u32 tmp;
1326
1327 tmp = I915_READ(intel_sdvo->sdvo_reg);
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001328 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001329
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001330 if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001331 return false;
1332
1333 if (HAS_PCH_CPT(dev))
1334 *pipe = PORT_TO_PIPE_CPT(tmp);
1335 else
1336 *pipe = PORT_TO_PIPE(tmp);
1337
1338 return true;
1339}
1340
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001341static void intel_sdvo_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001342 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001343{
Daniel Vetter6c49f242013-06-06 12:45:25 +02001344 struct drm_device *dev = encoder->base.dev;
1345 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001346 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001347 struct intel_sdvo_dtd dtd;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001348 int encoder_pixel_multiplier = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001349 int dotclock;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001350 u32 flags = 0, sdvox;
1351 u8 val;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001352 bool ret;
1353
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02001354 sdvox = I915_READ(intel_sdvo->sdvo_reg);
1355
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001356 ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
1357 if (!ret) {
Daniel Vetterbb760062013-06-06 14:55:52 +02001358 /* Some sdvo encoders are not spec compliant and don't
1359 * implement the mandatory get_timings function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001360 DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
Daniel Vetterbb760062013-06-06 14:55:52 +02001361 pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
1362 } else {
1363 if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
1364 flags |= DRM_MODE_FLAG_PHSYNC;
1365 else
1366 flags |= DRM_MODE_FLAG_NHSYNC;
1367
1368 if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
1369 flags |= DRM_MODE_FLAG_PVSYNC;
1370 else
1371 flags |= DRM_MODE_FLAG_NVSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001372 }
1373
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001374 pipe_config->base.adjusted_mode.flags |= flags;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001375
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001376 /*
1377 * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
1378 * the sdvo port register, on all other platforms it is part of the dpll
1379 * state. Since the general pipe state readout happens before the
1380 * encoder->get_config we so already have a valid pixel multplier on all
1381 * other platfroms.
1382 */
Daniel Vetter6c49f242013-06-06 12:45:25 +02001383 if (IS_I915G(dev) || IS_I915GM(dev)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02001384 pipe_config->pixel_multiplier =
1385 ((sdvox & SDVO_PORT_MULTIPLY_MASK)
1386 >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
1387 }
1388
Ville Syrjälä2b858862014-06-09 16:20:46 +03001389 dotclock = pipe_config->port_clock;
1390 if (pipe_config->pixel_multiplier)
1391 dotclock /= pipe_config->pixel_multiplier;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001392
1393 if (HAS_PCH_SPLIT(dev))
1394 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1395
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001396 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001397
Daniel Vetter6c49f242013-06-06 12:45:25 +02001398 /* Cross check the port pixel multiplier with the sdvo encoder state. */
Damien Lespiau53b91402013-07-12 16:24:40 +01001399 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
1400 &val, 1)) {
1401 switch (val) {
1402 case SDVO_CLOCK_RATE_MULT_1X:
1403 encoder_pixel_multiplier = 1;
1404 break;
1405 case SDVO_CLOCK_RATE_MULT_2X:
1406 encoder_pixel_multiplier = 2;
1407 break;
1408 case SDVO_CLOCK_RATE_MULT_4X:
1409 encoder_pixel_multiplier = 4;
1410 break;
1411 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02001412 }
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001413
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02001414 if (sdvox & HDMI_COLOR_RANGE_16_235)
1415 pipe_config->limited_color_range = true;
1416
Daniel Vetter9f040032014-04-24 23:54:50 +02001417 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
1418 &val, 1)) {
1419 if (val == SDVO_ENCODE_HDMI)
1420 pipe_config->has_hdmi_sink = true;
1421 }
1422
Daniel Vetter6c49f242013-06-06 12:45:25 +02001423 WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
1424 "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
1425 pipe_config->pixel_multiplier, encoder_pixel_multiplier);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001426}
1427
Daniel Vetterce22c322012-07-01 15:31:04 +02001428static void intel_disable_sdvo(struct intel_encoder *encoder)
1429{
1430 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001431 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001432 u32 temp;
1433
Daniel Vetterce22c322012-07-01 15:31:04 +02001434 intel_sdvo_set_active_outputs(intel_sdvo, 0);
1435 if (0)
1436 intel_sdvo_set_encoder_power_state(intel_sdvo,
1437 DRM_MODE_DPMS_OFF);
1438
1439 temp = I915_READ(intel_sdvo->sdvo_reg);
1440 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilson776ca7c2012-11-21 10:44:23 +00001441 /* HW workaround for IBX, we need to move the port to
1442 * transcoder A before disabling it. */
1443 if (HAS_PCH_IBX(encoder->base.dev)) {
1444 struct drm_crtc *crtc = encoder->base.crtc;
1445 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
1446
1447 if (temp & SDVO_PIPE_B_SELECT) {
1448 temp &= ~SDVO_PIPE_B_SELECT;
1449 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1450 POSTING_READ(intel_sdvo->sdvo_reg);
1451
1452 /* Again we need to write this twice. */
1453 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1454 POSTING_READ(intel_sdvo->sdvo_reg);
1455
1456 /* Transcoder selection bits only update
1457 * effectively on vblank. */
1458 if (crtc)
1459 intel_wait_for_vblank(encoder->base.dev, pipe);
1460 else
1461 msleep(50);
1462 }
1463 }
1464
Daniel Vetterce22c322012-07-01 15:31:04 +02001465 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
1466 }
1467}
1468
1469static void intel_enable_sdvo(struct intel_encoder *encoder)
1470{
1471 struct drm_device *dev = encoder->base.dev;
1472 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001473 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Daniel Vetterce22c322012-07-01 15:31:04 +02001474 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1475 u32 temp;
1476 bool input1, input2;
1477 int i;
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001478 bool success;
Daniel Vetterce22c322012-07-01 15:31:04 +02001479
1480 temp = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001481 if ((temp & SDVO_ENABLE) == 0) {
1482 /* HW workaround for IBX, we need to move the port
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001483 * to transcoder A before disabling it, so restore it here. */
1484 if (HAS_PCH_IBX(dev))
1485 temp |= SDVO_PIPE_SEL(intel_crtc->pipe);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001486
Daniel Vetterce22c322012-07-01 15:31:04 +02001487 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001488 }
Daniel Vetterce22c322012-07-01 15:31:04 +02001489 for (i = 0; i < 2; i++)
1490 intel_wait_for_vblank(dev, intel_crtc->pipe);
1491
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001492 success = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Daniel Vetterce22c322012-07-01 15:31:04 +02001493 /* Warn if the device reported failure to sync.
1494 * A lot of SDVO devices fail to notify of sync, but it's
1495 * a given it the status is a success, we succeeded.
1496 */
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001497 if (success && !input1) {
Daniel Vetterce22c322012-07-01 15:31:04 +02001498 DRM_DEBUG_KMS("First %s output reported failure to "
1499 "sync\n", SDVO_NAME(intel_sdvo));
1500 }
1501
1502 if (0)
1503 intel_sdvo_set_encoder_power_state(intel_sdvo,
1504 DRM_MODE_DPMS_ON);
1505 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1506}
1507
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001508/* Special dpms function to support cloning between dvo/sdvo/crt. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001509static void intel_sdvo_dpms(struct drm_connector *connector, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001510{
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001511 struct drm_crtc *crtc;
1512 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1513
1514 /* dvo supports only 2 dpms states. */
1515 if (mode != DRM_MODE_DPMS_ON)
1516 mode = DRM_MODE_DPMS_OFF;
1517
1518 if (mode == connector->dpms)
1519 return;
1520
1521 connector->dpms = mode;
1522
1523 /* Only need to change hw state when actually enabled */
1524 crtc = intel_sdvo->base.base.crtc;
1525 if (!crtc) {
1526 intel_sdvo->base.connectors_active = false;
1527 return;
1528 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001529
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001530 /* We set active outputs manually below in case pipe dpms doesn't change
1531 * due to cloning. */
Jesse Barnes79e53942008-11-07 14:24:08 -08001532 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001533 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001534 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001535 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001536
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001537 intel_sdvo->base.connectors_active = false;
1538
1539 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001540 } else {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001541 intel_sdvo->base.connectors_active = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001542
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001543 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001544
1545 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001546 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1547 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001548 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02001549
Daniel Vetterb9805142012-08-31 17:37:33 +02001550 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001551}
1552
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001553static enum drm_mode_status
1554intel_sdvo_mode_valid(struct drm_connector *connector,
1555 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001556{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001557 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001558
1559 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1560 return MODE_NO_DBLESCAN;
1561
Chris Wilsonea5b2132010-08-04 13:50:23 +01001562 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001563 return MODE_CLOCK_LOW;
1564
Chris Wilsonea5b2132010-08-04 13:50:23 +01001565 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001566 return MODE_CLOCK_HIGH;
1567
Chris Wilson85454232010-08-08 14:28:23 +01001568 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001569 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001570 return MODE_PANEL;
1571
Chris Wilsonea5b2132010-08-04 13:50:23 +01001572 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001573 return MODE_PANEL;
1574 }
1575
Jesse Barnes79e53942008-11-07 14:24:08 -08001576 return MODE_OK;
1577}
1578
Chris Wilsonea5b2132010-08-04 13:50:23 +01001579static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001580{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001581 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001582 if (!intel_sdvo_get_value(intel_sdvo,
1583 SDVO_CMD_GET_DEVICE_CAPS,
1584 caps, sizeof(*caps)))
1585 return false;
1586
1587 DRM_DEBUG_KMS("SDVO capabilities:\n"
1588 " vendor_id: %d\n"
1589 " device_id: %d\n"
1590 " device_rev_id: %d\n"
1591 " sdvo_version_major: %d\n"
1592 " sdvo_version_minor: %d\n"
1593 " sdvo_inputs_mask: %d\n"
1594 " smooth_scaling: %d\n"
1595 " sharp_scaling: %d\n"
1596 " up_scaling: %d\n"
1597 " down_scaling: %d\n"
1598 " stall_support: %d\n"
1599 " output_flags: %d\n",
1600 caps->vendor_id,
1601 caps->device_id,
1602 caps->device_rev_id,
1603 caps->sdvo_version_major,
1604 caps->sdvo_version_minor,
1605 caps->sdvo_inputs_mask,
1606 caps->smooth_scaling,
1607 caps->sharp_scaling,
1608 caps->up_scaling,
1609 caps->down_scaling,
1610 caps->stall_support,
1611 caps->output_flags);
1612
1613 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001614}
1615
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001616static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001617{
Daniel Vetter768b1072012-05-04 11:29:56 +02001618 struct drm_device *dev = intel_sdvo->base.base.dev;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001619 uint16_t hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001620
Ville Syrjälä1d83d952015-01-09 14:21:15 +02001621 if (!I915_HAS_HOTPLUG(dev))
1622 return 0;
1623
Daniel Vetter768b1072012-05-04 11:29:56 +02001624 /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1625 * on the line. */
1626 if (IS_I945G(dev) || IS_I945GM(dev))
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001627 return 0;
Daniel Vetter768b1072012-05-04 11:29:56 +02001628
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001629 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1630 &hotplug, sizeof(hotplug)))
1631 return 0;
1632
1633 return hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001634}
1635
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001636static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001637{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001638 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001639
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001640 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1641 &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001642}
1643
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001644static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001645intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001646{
Chris Wilsonbc652122011-01-25 13:28:29 +00001647 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001648 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001649}
1650
Chris Wilsonf899fc62010-07-20 15:44:45 -07001651static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001652intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001653{
Chris Wilsone957d772010-09-24 12:52:03 +01001654 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1655 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001656}
1657
Chris Wilsonff482d82010-09-15 10:40:38 +01001658/* Mac mini hack -- use the same DDC as the analog connector */
1659static struct edid *
1660intel_sdvo_get_analog_edid(struct drm_connector *connector)
1661{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001662 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001663
Chris Wilson0c1dab82010-11-23 22:37:01 +00001664 return drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001665 intel_gmbus_get_adapter(dev_priv,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001666 dev_priv->vbt.crt_ddc_pin));
Chris Wilsonff482d82010-09-15 10:40:38 +01001667}
1668
Ben Widawskyc43b5632012-04-16 14:07:40 -07001669static enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001670intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001671{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001672 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001673 enum drm_connector_status status;
1674 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001675
Chris Wilsone957d772010-09-24 12:52:03 +01001676 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001677
Chris Wilsonea5b2132010-08-04 13:50:23 +01001678 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001679 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001680
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001681 /*
1682 * Don't use the 1 as the argument of DDC bus switch to get
1683 * the EDID. It is used for SDVO SPD ROM.
1684 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001685 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001686 intel_sdvo->ddc_bus = ddc;
1687 edid = intel_sdvo_get_edid(connector);
1688 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001689 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001690 }
Chris Wilsone957d772010-09-24 12:52:03 +01001691 /*
1692 * If we found the EDID on the other bus,
1693 * assume that is the correct DDC bus.
1694 */
1695 if (edid == NULL)
1696 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001697 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001698
1699 /*
1700 * When there is no edid and no monitor is connected with VGA
1701 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001702 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001703 if (edid == NULL)
1704 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001705
Chris Wilson2f551c82010-09-15 10:42:50 +01001706 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001707 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001708 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001709 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1710 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001711 if (intel_sdvo->is_hdmi) {
1712 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1713 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001714 intel_sdvo->rgb_quant_range_selectable =
1715 drm_rgb_quant_range_selectable(edid);
Chris Wilsonda79de92010-11-22 11:12:46 +00001716 }
Chris Wilson139467432011-02-09 20:01:16 +00001717 } else
1718 status = connector_status_disconnected;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001719 kfree(edid);
1720 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001721
1722 if (status == connector_status_connected) {
1723 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001724 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1725 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001726 }
1727
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001728 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001729}
1730
Chris Wilson52220082011-06-20 14:45:50 +01001731static bool
1732intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1733 struct edid *edid)
1734{
1735 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1736 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1737
1738 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1739 connector_is_digital, monitor_is_digital);
1740 return connector_is_digital == monitor_is_digital;
1741}
1742
Chris Wilson7b334fc2010-09-09 23:51:02 +01001743static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001744intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001745{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001746 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001747 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001748 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001749 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001750
Chris Wilson164c8592013-07-20 20:27:08 +01001751 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001752 connector->base.id, connector->name);
Chris Wilson164c8592013-07-20 20:27:08 +01001753
Chris Wilsonfc373812012-11-23 11:57:56 +00001754 if (!intel_sdvo_get_value(intel_sdvo,
1755 SDVO_CMD_GET_ATTACHED_DISPLAYS,
1756 &response, 2))
Chris Wilson32aad862010-08-04 13:50:25 +01001757 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001758
Chris Wilsone957d772010-09-24 12:52:03 +01001759 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1760 response & 0xff, response >> 8,
1761 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001762
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001763 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001764 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001765
Chris Wilsonea5b2132010-08-04 13:50:23 +01001766 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001767
Chris Wilson97aaf912011-01-04 20:10:52 +00001768 intel_sdvo->has_hdmi_monitor = false;
1769 intel_sdvo->has_hdmi_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001770 intel_sdvo->rgb_quant_range_selectable = false;
Chris Wilson97aaf912011-01-04 20:10:52 +00001771
Chris Wilson615fb932010-08-04 13:50:24 +01001772 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001773 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001774 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001775 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001776 else {
1777 struct edid *edid;
1778
1779 /* if we have an edid check it matches the connection */
1780 edid = intel_sdvo_get_edid(connector);
1781 if (edid == NULL)
1782 edid = intel_sdvo_get_analog_edid(connector);
1783 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001784 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1785 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001786 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001787 else
1788 ret = connector_status_disconnected;
1789
Chris Wilson139467432011-02-09 20:01:16 +00001790 kfree(edid);
1791 } else
1792 ret = connector_status_connected;
1793 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001794
1795 /* May update encoder flag for like clock for SDVO TV, etc.*/
1796 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001797 intel_sdvo->is_tv = false;
1798 intel_sdvo->is_lvds = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001799
Daniel Vetter09ede542013-04-30 14:01:45 +02001800 if (response & SDVO_TV_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001801 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001802 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001803 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001804 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001805
1806 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001807}
1808
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001809static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001810{
Chris Wilsonff482d82010-09-15 10:40:38 +01001811 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001812
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001813 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001814 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001815
Jesse Barnes79e53942008-11-07 14:24:08 -08001816 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001817 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001818
Keith Packard57cdaf92009-09-04 13:07:54 +08001819 /*
1820 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1821 * link between analog and digital outputs. So, if the regular SDVO
1822 * DDC fails, check to see if the analog output is disconnected, in
1823 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001824 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001825 if (edid == NULL)
1826 edid = intel_sdvo_get_analog_edid(connector);
1827
Chris Wilsonff482d82010-09-15 10:40:38 +01001828 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001829 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1830 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001831 drm_mode_connector_update_edid_property(connector, edid);
1832 drm_add_edid_modes(connector, edid);
1833 }
Chris Wilson139467432011-02-09 20:01:16 +00001834
Chris Wilsonff482d82010-09-15 10:40:38 +01001835 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001836 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001837}
1838
1839/*
1840 * Set of SDVO TV modes.
1841 * Note! This is in reply order (see loop in get_tv_modes).
1842 * XXX: all 60Hz refresh?
1843 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001844static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001845 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1846 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001847 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001848 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1849 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001850 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001851 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1852 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001853 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001854 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1855 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001856 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001857 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1858 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001859 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001860 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1861 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001862 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001863 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1864 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001865 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001866 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1867 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001868 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001869 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1870 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001871 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001872 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1873 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001874 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001875 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1876 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001877 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001878 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1879 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001880 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001881 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1882 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001883 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001884 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1885 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001886 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001887 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1888 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001889 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001890 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1891 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001892 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001893 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1894 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001895 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001896 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1897 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001898 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001899 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1900 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001901 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1902};
1903
1904static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1905{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001906 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001907 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001908 uint32_t reply = 0, format_map = 0;
1909 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001910
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001911 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001912 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001913
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001914 /* Read the list of supported input resolutions for the selected TV
1915 * format.
1916 */
Chris Wilson40039752010-08-04 13:50:26 +01001917 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001918 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001919 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001920
Chris Wilson32aad862010-08-04 13:50:25 +01001921 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1922 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001923
Chris Wilson32aad862010-08-04 13:50:25 +01001924 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001925 if (!intel_sdvo_write_cmd(intel_sdvo,
1926 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001927 &tv_res, sizeof(tv_res)))
1928 return;
1929 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001930 return;
1931
1932 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001933 if (reply & (1 << i)) {
1934 struct drm_display_mode *nmode;
1935 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001936 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001937 if (nmode)
1938 drm_mode_probed_add(connector, nmode);
1939 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001940}
1941
Ma Ling7086c872009-05-13 11:20:06 +08001942static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1943{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001944 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001945 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001946 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001947
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001948 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001949 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001950
Ma Ling7086c872009-05-13 11:20:06 +08001951 /*
Daniel Vetterc3456fb2013-06-10 09:47:58 +02001952 * Fetch modes from VBT. For SDVO prefer the VBT mode since some
Dave Airlie4300a0f2013-06-27 20:40:44 +10001953 * SDVO->LVDS transcoders can't cope with the EDID mode.
Ma Ling7086c872009-05-13 11:20:06 +08001954 */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001955 if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001956 newmode = drm_mode_duplicate(connector->dev,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001957 dev_priv->vbt.sdvo_lvds_vbt_mode);
Ma Ling7086c872009-05-13 11:20:06 +08001958 if (newmode != NULL) {
1959 /* Guarantee the mode is preferred */
1960 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1961 DRM_MODE_TYPE_DRIVER);
1962 drm_mode_probed_add(connector, newmode);
1963 }
1964 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001965
Dave Airlie4300a0f2013-06-27 20:40:44 +10001966 /*
1967 * Attempt to get the mode list from DDC.
1968 * Assume that the preferred modes are
1969 * arranged in priority order.
1970 */
1971 intel_ddc_get_modes(connector, &intel_sdvo->ddc);
1972
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001973 list_for_each_entry(newmode, &connector->probed_modes, head) {
1974 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001975 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001976 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001977
Chris Wilson85454232010-08-08 14:28:23 +01001978 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001979 break;
1980 }
1981 }
Ma Ling7086c872009-05-13 11:20:06 +08001982}
1983
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001984static int intel_sdvo_get_modes(struct drm_connector *connector)
1985{
Chris Wilson615fb932010-08-04 13:50:24 +01001986 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001987
Chris Wilson615fb932010-08-04 13:50:24 +01001988 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001989 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001990 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001991 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001992 else
1993 intel_sdvo_get_ddc_modes(connector);
1994
Chris Wilson32aad862010-08-04 13:50:25 +01001995 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001996}
1997
1998static void intel_sdvo_destroy(struct drm_connector *connector)
1999{
Chris Wilson615fb932010-08-04 13:50:24 +01002000 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08002001
Jesse Barnes79e53942008-11-07 14:24:08 -08002002 drm_connector_cleanup(connector);
Jani Nikula4b745b12012-11-12 18:31:36 +02002003 kfree(intel_sdvo_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08002004}
2005
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002006static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
2007{
2008 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
2009 struct edid *edid;
2010 bool has_audio = false;
2011
2012 if (!intel_sdvo->is_hdmi)
2013 return false;
2014
2015 edid = intel_sdvo_get_edid(connector);
2016 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
2017 has_audio = drm_detect_monitor_audio(edid);
Jani Nikula38ab8a22012-08-15 12:32:36 +03002018 kfree(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002019
2020 return has_audio;
2021}
2022
Zhao Yakuice6feab2009-08-24 13:50:26 +08002023static int
2024intel_sdvo_set_property(struct drm_connector *connector,
2025 struct drm_property *property,
2026 uint64_t val)
2027{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002028 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01002029 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002030 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002031 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01002032 uint8_t cmd;
2033 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002034
Rob Clark662595d2012-10-11 20:36:04 -05002035 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01002036 if (ret)
2037 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002038
Chris Wilson3f43c482011-05-12 22:17:24 +01002039 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002040 int i = val;
2041 bool has_audio;
2042
2043 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002044 return 0;
2045
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002046 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002047
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002048 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002049 has_audio = intel_sdvo_detect_hdmi_audio(connector);
2050 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002051 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002052
2053 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002054 return 0;
2055
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002056 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002057 goto done;
2058 }
2059
Chris Wilsone953fd72011-02-21 22:23:52 +00002060 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002061 bool old_auto = intel_sdvo->color_range_auto;
2062 uint32_t old_range = intel_sdvo->color_range;
2063
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002064 switch (val) {
2065 case INTEL_BROADCAST_RGB_AUTO:
2066 intel_sdvo->color_range_auto = true;
2067 break;
2068 case INTEL_BROADCAST_RGB_FULL:
2069 intel_sdvo->color_range_auto = false;
2070 intel_sdvo->color_range = 0;
2071 break;
2072 case INTEL_BROADCAST_RGB_LIMITED:
2073 intel_sdvo->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002074 /* FIXME: this bit is only valid when using TMDS
2075 * encoding and 8 bit per color mode. */
2076 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002077 break;
2078 default:
2079 return -EINVAL;
2080 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002081
2082 if (old_auto == intel_sdvo->color_range_auto &&
2083 old_range == intel_sdvo->color_range)
2084 return 0;
2085
Zhao Yakuice6feab2009-08-24 13:50:26 +08002086 goto done;
2087 }
2088
Chris Wilsonc5521702010-08-04 13:50:28 +01002089#define CHECK_PROPERTY(name, NAME) \
2090 if (intel_sdvo_connector->name == property) { \
2091 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
2092 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
2093 cmd = SDVO_CMD_SET_##NAME; \
2094 intel_sdvo_connector->cur_##name = temp_value; \
2095 goto set_value; \
2096 }
2097
2098 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01002099 if (val >= TV_FORMAT_NUM)
2100 return -EINVAL;
2101
Chris Wilson40039752010-08-04 13:50:26 +01002102 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01002103 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01002104 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002105
Chris Wilson40039752010-08-04 13:50:26 +01002106 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01002107 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01002108 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002109 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01002110 if (intel_sdvo_connector->left == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002111 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002112 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002113 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002114 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002115
Chris Wilson615fb932010-08-04 13:50:24 +01002116 intel_sdvo_connector->left_margin = temp_value;
2117 intel_sdvo_connector->right_margin = temp_value;
2118 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002119 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002120 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002121 goto set_value;
2122 } else if (intel_sdvo_connector->right == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002123 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002124 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002125 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002126 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002127
Chris Wilson615fb932010-08-04 13:50:24 +01002128 intel_sdvo_connector->left_margin = temp_value;
2129 intel_sdvo_connector->right_margin = temp_value;
2130 temp_value = intel_sdvo_connector->max_hscan -
2131 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002132 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002133 goto set_value;
2134 } else if (intel_sdvo_connector->top == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002135 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002136 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002137 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002138 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002139
Chris Wilson615fb932010-08-04 13:50:24 +01002140 intel_sdvo_connector->top_margin = temp_value;
2141 intel_sdvo_connector->bottom_margin = temp_value;
2142 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002143 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002144 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002145 goto set_value;
2146 } else if (intel_sdvo_connector->bottom == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002147 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002148 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002149 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002150 return 0;
2151
Chris Wilson615fb932010-08-04 13:50:24 +01002152 intel_sdvo_connector->top_margin = temp_value;
2153 intel_sdvo_connector->bottom_margin = temp_value;
2154 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002155 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002156 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002157 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002158 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002159 CHECK_PROPERTY(hpos, HPOS)
2160 CHECK_PROPERTY(vpos, VPOS)
2161 CHECK_PROPERTY(saturation, SATURATION)
2162 CHECK_PROPERTY(contrast, CONTRAST)
2163 CHECK_PROPERTY(hue, HUE)
2164 CHECK_PROPERTY(brightness, BRIGHTNESS)
2165 CHECK_PROPERTY(sharpness, SHARPNESS)
2166 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
2167 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
2168 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
2169 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
2170 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01002171 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002172 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002173
2174 return -EINVAL; /* unknown property */
2175
2176set_value:
2177 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
2178 return -EIO;
2179
2180
2181done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002182 if (intel_sdvo->base.base.crtc)
2183 intel_crtc_restore_mode(intel_sdvo->base.base.crtc);
Chris Wilsonc5521702010-08-04 13:50:28 +01002184
Chris Wilson32aad862010-08-04 13:50:25 +01002185 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01002186#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08002187}
2188
Jesse Barnes79e53942008-11-07 14:24:08 -08002189static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02002190 .dpms = intel_sdvo_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08002191 .detect = intel_sdvo_detect,
2192 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08002193 .set_property = intel_sdvo_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08002194 .atomic_get_property = intel_connector_atomic_get_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08002195 .destroy = intel_sdvo_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08002196 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Jesse Barnes79e53942008-11-07 14:24:08 -08002197};
2198
2199static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2200 .get_modes = intel_sdvo_get_modes,
2201 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002202 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08002203};
2204
Hannes Ederb358d0a2008-12-18 21:18:47 +01002205static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08002206{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02002207 struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002208
Chris Wilsonea5b2132010-08-04 13:50:23 +01002209 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002210 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002211 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002212
Chris Wilsone957d772010-09-24 12:52:03 +01002213 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002214 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08002215}
2216
2217static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2218 .destroy = intel_sdvo_enc_destroy,
2219};
2220
Chris Wilsonb66d8422010-08-12 15:26:41 +01002221static void
2222intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2223{
2224 uint16_t mask = 0;
2225 unsigned int num_bits;
2226
2227 /* Make a mask of outputs less than or equal to our own priority in the
2228 * list.
2229 */
2230 switch (sdvo->controlled_output) {
2231 case SDVO_OUTPUT_LVDS1:
2232 mask |= SDVO_OUTPUT_LVDS1;
2233 case SDVO_OUTPUT_LVDS0:
2234 mask |= SDVO_OUTPUT_LVDS0;
2235 case SDVO_OUTPUT_TMDS1:
2236 mask |= SDVO_OUTPUT_TMDS1;
2237 case SDVO_OUTPUT_TMDS0:
2238 mask |= SDVO_OUTPUT_TMDS0;
2239 case SDVO_OUTPUT_RGB1:
2240 mask |= SDVO_OUTPUT_RGB1;
2241 case SDVO_OUTPUT_RGB0:
2242 mask |= SDVO_OUTPUT_RGB0;
2243 break;
2244 }
2245
2246 /* Count bits to find what number we are in the priority list. */
2247 mask &= sdvo->caps.output_flags;
2248 num_bits = hweight16(mask);
2249 /* If more than 3 outputs, default to DDC bus 3 for now. */
2250 if (num_bits > 3)
2251 num_bits = 3;
2252
2253 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2254 sdvo->ddc_bus = 1 << num_bits;
2255}
Jesse Barnes79e53942008-11-07 14:24:08 -08002256
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002257/**
2258 * Choose the appropriate DDC bus for control bus switch command for this
2259 * SDVO output based on the controlled output.
2260 *
2261 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2262 * outputs, then LVDS outputs.
2263 */
2264static void
Adam Jacksonb1083332010-04-23 16:07:40 -04002265intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002266 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002267{
Adam Jacksonb1083332010-04-23 16:07:40 -04002268 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002269
Daniel Vettereef4eac2012-03-23 23:43:35 +01002270 if (sdvo->is_sdvob)
Adam Jacksonb1083332010-04-23 16:07:40 -04002271 mapping = &(dev_priv->sdvo_mappings[0]);
2272 else
2273 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002274
Chris Wilsonb66d8422010-08-12 15:26:41 +01002275 if (mapping->initialized)
2276 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2277 else
2278 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002279}
2280
Chris Wilsone957d772010-09-24 12:52:03 +01002281static void
2282intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
2283 struct intel_sdvo *sdvo, u32 reg)
2284{
2285 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04002286 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01002287
Daniel Vettereef4eac2012-03-23 23:43:35 +01002288 if (sdvo->is_sdvob)
Chris Wilsone957d772010-09-24 12:52:03 +01002289 mapping = &dev_priv->sdvo_mappings[0];
2290 else
2291 mapping = &dev_priv->sdvo_mappings[1];
2292
Jani Nikula6cb16122012-10-22 16:12:17 +03002293 if (mapping->initialized && intel_gmbus_is_port_valid(mapping->i2c_pin))
Chris Wilsone957d772010-09-24 12:52:03 +01002294 pin = mapping->i2c_pin;
Jani Nikula6cb16122012-10-22 16:12:17 +03002295 else
2296 pin = GMBUS_PORT_DPB;
Chris Wilsone957d772010-09-24 12:52:03 +01002297
Jani Nikula6cb16122012-10-22 16:12:17 +03002298 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2299
2300 /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2301 * our code totally fails once we start using gmbus. Hence fall back to
2302 * bit banging for now. */
2303 intel_gmbus_force_bit(sdvo->i2c, true);
Chris Wilsone957d772010-09-24 12:52:03 +01002304}
2305
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002306/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2307static void
2308intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2309{
2310 intel_gmbus_force_bit(sdvo->i2c, false);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002311}
2312
2313static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01002314intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002315{
Chris Wilson97aaf912011-01-04 20:10:52 +00002316 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002317}
2318
yakui_zhao714605e2009-05-31 17:18:07 +08002319static u8
Daniel Vettereef4eac2012-03-23 23:43:35 +01002320intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo)
yakui_zhao714605e2009-05-31 17:18:07 +08002321{
2322 struct drm_i915_private *dev_priv = dev->dev_private;
2323 struct sdvo_device_mapping *my_mapping, *other_mapping;
2324
Daniel Vettereef4eac2012-03-23 23:43:35 +01002325 if (sdvo->is_sdvob) {
yakui_zhao714605e2009-05-31 17:18:07 +08002326 my_mapping = &dev_priv->sdvo_mappings[0];
2327 other_mapping = &dev_priv->sdvo_mappings[1];
2328 } else {
2329 my_mapping = &dev_priv->sdvo_mappings[1];
2330 other_mapping = &dev_priv->sdvo_mappings[0];
2331 }
2332
2333 /* If the BIOS described our SDVO device, take advantage of it. */
2334 if (my_mapping->slave_addr)
2335 return my_mapping->slave_addr;
2336
2337 /* If the BIOS only described a different SDVO device, use the
2338 * address that it isn't using.
2339 */
2340 if (other_mapping->slave_addr) {
2341 if (other_mapping->slave_addr == 0x70)
2342 return 0x72;
2343 else
2344 return 0x70;
2345 }
2346
2347 /* No SDVO device info is found for another DVO port,
2348 * so use mapping assumption we had before BIOS parsing.
2349 */
Daniel Vettereef4eac2012-03-23 23:43:35 +01002350 if (sdvo->is_sdvob)
yakui_zhao714605e2009-05-31 17:18:07 +08002351 return 0x70;
2352 else
2353 return 0x72;
2354}
2355
Imre Deak931c1c22014-02-11 17:12:51 +02002356static void
2357intel_sdvo_connector_unregister(struct intel_connector *intel_connector)
2358{
2359 struct drm_connector *drm_connector;
2360 struct intel_sdvo *sdvo_encoder;
2361
2362 drm_connector = &intel_connector->base;
2363 sdvo_encoder = intel_attached_sdvo(&intel_connector->base);
2364
2365 sysfs_remove_link(&drm_connector->kdev->kobj,
2366 sdvo_encoder->ddc.dev.kobj.name);
2367 intel_connector_unregister(intel_connector);
2368}
2369
Imre Deakc3934542014-02-11 17:12:50 +02002370static int
Chris Wilsondf0e9242010-09-09 16:20:55 +01002371intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2372 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002373{
Imre Deakc3934542014-02-11 17:12:50 +02002374 struct drm_connector *drm_connector;
2375 int ret;
2376
2377 drm_connector = &connector->base.base;
2378 ret = drm_connector_init(encoder->base.base.dev,
2379 drm_connector,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002380 &intel_sdvo_connector_funcs,
2381 connector->base.base.connector_type);
Imre Deakc3934542014-02-11 17:12:50 +02002382 if (ret < 0)
2383 return ret;
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002384
Imre Deakc3934542014-02-11 17:12:50 +02002385 drm_connector_helper_add(drm_connector,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002386 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002387
Peter Ross8f4839e2012-01-28 14:49:25 +01002388 connector->base.base.interlace_allowed = 1;
Chris Wilsondf0e9242010-09-09 16:20:55 +01002389 connector->base.base.doublescan_allowed = 0;
2390 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002391 connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
Imre Deak931c1c22014-02-11 17:12:51 +02002392 connector->base.unregister = intel_sdvo_connector_unregister;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002393
Chris Wilsondf0e9242010-09-09 16:20:55 +01002394 intel_connector_attach_encoder(&connector->base, &encoder->base);
Thomas Wood34ea3d32014-05-29 16:57:41 +01002395 ret = drm_connector_register(drm_connector);
Imre Deakc3934542014-02-11 17:12:50 +02002396 if (ret < 0)
2397 goto err1;
2398
Egbert Eich4d43e9b2014-04-11 19:07:44 +02002399 ret = sysfs_create_link(&drm_connector->kdev->kobj,
2400 &encoder->ddc.dev.kobj,
Imre Deak931c1c22014-02-11 17:12:51 +02002401 encoder->ddc.dev.kobj.name);
2402 if (ret < 0)
2403 goto err2;
2404
Imre Deakc3934542014-02-11 17:12:50 +02002405 return 0;
2406
Imre Deak931c1c22014-02-11 17:12:51 +02002407err2:
Thomas Wood34ea3d32014-05-29 16:57:41 +01002408 drm_connector_unregister(drm_connector);
Imre Deakc3934542014-02-11 17:12:50 +02002409err1:
2410 drm_connector_cleanup(drm_connector);
2411
2412 return ret;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002413}
2414
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002415static void
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002416intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
2417 struct intel_sdvo_connector *connector)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002418{
2419 struct drm_device *dev = connector->base.base.dev;
2420
Chris Wilson3f43c482011-05-12 22:17:24 +01002421 intel_attach_force_audio_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002422 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev)) {
Chris Wilsone953fd72011-02-21 22:23:52 +00002423 intel_attach_broadcast_rgb_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002424 intel_sdvo->color_range_auto = true;
2425 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002426}
2427
Zhenyu Wang14571b42010-03-30 14:06:33 +08002428static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002429intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002430{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002431 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002432 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002433 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002434 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002435 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002436
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002437 DRM_DEBUG_KMS("initialising DVI device %d\n", device);
2438
Daniel Vetterb14c5672013-09-19 12:18:32 +02002439 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson615fb932010-08-04 13:50:24 +01002440 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002441 return false;
2442
Zhenyu Wang14571b42010-03-30 14:06:33 +08002443 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002444 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002445 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002446 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002447 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002448 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002449 }
2450
Chris Wilson615fb932010-08-04 13:50:24 +01002451 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002452 connector = &intel_connector->base;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002453 if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2454 intel_sdvo_connector->output_flag) {
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002455 intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002456 /* Some SDVO devices have one-shot hotplug interrupts.
2457 * Ensure that they get re-enabled when an interrupt happens.
2458 */
2459 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
2460 intel_sdvo_enable_hotplug(intel_encoder);
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002461 } else {
Egbert Eich821450c2013-04-16 13:36:55 +02002462 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002463 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002464 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2465 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2466
Chris Wilsone27d8532010-10-22 09:15:22 +01002467 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002468 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002469 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002470 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002471
Imre Deakc3934542014-02-11 17:12:50 +02002472 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2473 kfree(intel_sdvo_connector);
2474 return false;
2475 }
2476
Chris Wilsonf797d222010-12-23 09:43:48 +00002477 if (intel_sdvo->is_hdmi)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002478 intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002479
2480 return true;
2481}
2482
2483static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002484intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002485{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002486 struct drm_encoder *encoder = &intel_sdvo->base.base;
2487 struct drm_connector *connector;
2488 struct intel_connector *intel_connector;
2489 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002490
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002491 DRM_DEBUG_KMS("initialising TV type %d\n", type);
2492
Daniel Vetterb14c5672013-09-19 12:18:32 +02002493 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson615fb932010-08-04 13:50:24 +01002494 if (!intel_sdvo_connector)
2495 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002496
Chris Wilson615fb932010-08-04 13:50:24 +01002497 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002498 connector = &intel_connector->base;
2499 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2500 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002501
Chris Wilson4ef69c72010-09-09 15:14:28 +01002502 intel_sdvo->controlled_output |= type;
2503 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002504
Chris Wilson4ef69c72010-09-09 15:14:28 +01002505 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002506
Imre Deakc3934542014-02-11 17:12:50 +02002507 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2508 kfree(intel_sdvo_connector);
2509 return false;
2510 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002511
Chris Wilson4ef69c72010-09-09 15:14:28 +01002512 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002513 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002514
Chris Wilson4ef69c72010-09-09 15:14:28 +01002515 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002516 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002517
Chris Wilson4ef69c72010-09-09 15:14:28 +01002518 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002519
2520err:
Thomas Wood34ea3d32014-05-29 16:57:41 +01002521 drm_connector_unregister(connector);
Chris Wilson123d5c02010-09-23 16:15:21 +01002522 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002523 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002524}
2525
2526static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002527intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002528{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002529 struct drm_encoder *encoder = &intel_sdvo->base.base;
2530 struct drm_connector *connector;
2531 struct intel_connector *intel_connector;
2532 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002533
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002534 DRM_DEBUG_KMS("initialising analog device %d\n", device);
2535
Daniel Vetterb14c5672013-09-19 12:18:32 +02002536 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson615fb932010-08-04 13:50:24 +01002537 if (!intel_sdvo_connector)
2538 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002539
Chris Wilson615fb932010-08-04 13:50:24 +01002540 intel_connector = &intel_sdvo_connector->base;
2541 connector = &intel_connector->base;
Egbert Eich821450c2013-04-16 13:36:55 +02002542 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002543 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2544 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002545
Chris Wilson4ef69c72010-09-09 15:14:28 +01002546 if (device == 0) {
2547 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2548 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2549 } else if (device == 1) {
2550 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2551 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2552 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002553
Imre Deakc3934542014-02-11 17:12:50 +02002554 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2555 kfree(intel_sdvo_connector);
2556 return false;
2557 }
2558
Chris Wilson4ef69c72010-09-09 15:14:28 +01002559 return true;
2560}
2561
2562static bool
2563intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2564{
2565 struct drm_encoder *encoder = &intel_sdvo->base.base;
2566 struct drm_connector *connector;
2567 struct intel_connector *intel_connector;
2568 struct intel_sdvo_connector *intel_sdvo_connector;
2569
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002570 DRM_DEBUG_KMS("initialising LVDS device %d\n", device);
2571
Daniel Vetterb14c5672013-09-19 12:18:32 +02002572 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002573 if (!intel_sdvo_connector)
2574 return false;
2575
2576 intel_connector = &intel_sdvo_connector->base;
2577 connector = &intel_connector->base;
2578 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2579 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2580
2581 if (device == 0) {
2582 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2583 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2584 } else if (device == 1) {
2585 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2586 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2587 }
2588
Imre Deakc3934542014-02-11 17:12:50 +02002589 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2590 kfree(intel_sdvo_connector);
2591 return false;
2592 }
2593
Chris Wilson4ef69c72010-09-09 15:14:28 +01002594 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002595 goto err;
2596
2597 return true;
2598
2599err:
Thomas Wood34ea3d32014-05-29 16:57:41 +01002600 drm_connector_unregister(connector);
Chris Wilson123d5c02010-09-23 16:15:21 +01002601 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002602 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002603}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002604
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002605static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002606intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002607{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002608 intel_sdvo->is_tv = false;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002609 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002610
Zhenyu Wang14571b42010-03-30 14:06:33 +08002611 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002612
Zhenyu Wang14571b42010-03-30 14:06:33 +08002613 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002614 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002615 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002616
Zhenyu Wang14571b42010-03-30 14:06:33 +08002617 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002618 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002619 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002620
Zhenyu Wang14571b42010-03-30 14:06:33 +08002621 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002622 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002623 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002624 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002625
Zhenyu Wang14571b42010-03-30 14:06:33 +08002626 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002627 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002628 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002629
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01002630 if (flags & SDVO_OUTPUT_YPRPB0)
2631 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2632 return false;
2633
Zhenyu Wang14571b42010-03-30 14:06:33 +08002634 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002635 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002636 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002637
Zhenyu Wang14571b42010-03-30 14:06:33 +08002638 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002639 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002640 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002641
Zhenyu Wang14571b42010-03-30 14:06:33 +08002642 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002643 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002644 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002645
Zhenyu Wang14571b42010-03-30 14:06:33 +08002646 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002647 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002648 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002649
Zhenyu Wang14571b42010-03-30 14:06:33 +08002650 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002651 unsigned char bytes[2];
2652
Chris Wilsonea5b2132010-08-04 13:50:23 +01002653 intel_sdvo->controlled_output = 0;
2654 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002655 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002656 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002657 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002658 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002659 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002660 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002661
Zhenyu Wang14571b42010-03-30 14:06:33 +08002662 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002663}
2664
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002665static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
2666{
2667 struct drm_device *dev = intel_sdvo->base.base.dev;
2668 struct drm_connector *connector, *tmp;
2669
2670 list_for_each_entry_safe(connector, tmp,
2671 &dev->mode_config.connector_list, head) {
Paulo Zanonid9255d52013-09-26 20:05:59 -03002672 if (intel_attached_encoder(connector) == &intel_sdvo->base) {
Thomas Wood34ea3d32014-05-29 16:57:41 +01002673 drm_connector_unregister(connector);
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002674 intel_sdvo_destroy(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -03002675 }
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002676 }
2677}
2678
Chris Wilson32aad862010-08-04 13:50:25 +01002679static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2680 struct intel_sdvo_connector *intel_sdvo_connector,
2681 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002682{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002683 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002684 struct intel_sdvo_tv_format format;
2685 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002686
Chris Wilson32aad862010-08-04 13:50:25 +01002687 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2688 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002689
Chris Wilson1a3665c2011-01-25 13:59:37 +00002690 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002691 if (!intel_sdvo_get_value(intel_sdvo,
2692 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2693 &format, sizeof(format)))
2694 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002695
Chris Wilson32aad862010-08-04 13:50:25 +01002696 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002697
2698 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002699 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002700
Chris Wilson615fb932010-08-04 13:50:24 +01002701 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002702 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002703 if (format_map & (1 << i))
2704 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002705
2706
Chris Wilsonc5521702010-08-04 13:50:28 +01002707 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002708 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2709 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002710 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002711 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002712
Chris Wilson615fb932010-08-04 13:50:24 +01002713 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002714 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002715 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002716 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002717
Chris Wilson40039752010-08-04 13:50:26 +01002718 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Rob Clark662595d2012-10-11 20:36:04 -05002719 drm_object_attach_property(&intel_sdvo_connector->base.base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002720 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002721 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002722
2723}
2724
Chris Wilsonc5521702010-08-04 13:50:28 +01002725#define ENHANCEMENT(name, NAME) do { \
2726 if (enhancements.name) { \
2727 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2728 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2729 return false; \
2730 intel_sdvo_connector->max_##name = data_value[0]; \
2731 intel_sdvo_connector->cur_##name = response; \
2732 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002733 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002734 if (!intel_sdvo_connector->name) return false; \
Rob Clark662595d2012-10-11 20:36:04 -05002735 drm_object_attach_property(&connector->base, \
Chris Wilsonc5521702010-08-04 13:50:28 +01002736 intel_sdvo_connector->name, \
2737 intel_sdvo_connector->cur_##name); \
2738 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2739 data_value[0], data_value[1], response); \
2740 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002741} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002742
2743static bool
2744intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2745 struct intel_sdvo_connector *intel_sdvo_connector,
2746 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002747{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002748 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002749 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002750 uint16_t response, data_value[2];
2751
Chris Wilsonc5521702010-08-04 13:50:28 +01002752 /* when horizontal overscan is supported, Add the left/right property */
2753 if (enhancements.overscan_h) {
2754 if (!intel_sdvo_get_value(intel_sdvo,
2755 SDVO_CMD_GET_MAX_OVERSCAN_H,
2756 &data_value, 4))
2757 return false;
2758
2759 if (!intel_sdvo_get_value(intel_sdvo,
2760 SDVO_CMD_GET_OVERSCAN_H,
2761 &response, 2))
2762 return false;
2763
2764 intel_sdvo_connector->max_hscan = data_value[0];
2765 intel_sdvo_connector->left_margin = data_value[0] - response;
2766 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2767 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002768 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002769 if (!intel_sdvo_connector->left)
2770 return false;
2771
Rob Clark662595d2012-10-11 20:36:04 -05002772 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002773 intel_sdvo_connector->left,
2774 intel_sdvo_connector->left_margin);
2775
2776 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002777 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002778 if (!intel_sdvo_connector->right)
2779 return false;
2780
Rob Clark662595d2012-10-11 20:36:04 -05002781 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002782 intel_sdvo_connector->right,
2783 intel_sdvo_connector->right_margin);
2784 DRM_DEBUG_KMS("h_overscan: max %d, "
2785 "default %d, current %d\n",
2786 data_value[0], data_value[1], response);
2787 }
2788
2789 if (enhancements.overscan_v) {
2790 if (!intel_sdvo_get_value(intel_sdvo,
2791 SDVO_CMD_GET_MAX_OVERSCAN_V,
2792 &data_value, 4))
2793 return false;
2794
2795 if (!intel_sdvo_get_value(intel_sdvo,
2796 SDVO_CMD_GET_OVERSCAN_V,
2797 &response, 2))
2798 return false;
2799
2800 intel_sdvo_connector->max_vscan = data_value[0];
2801 intel_sdvo_connector->top_margin = data_value[0] - response;
2802 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2803 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002804 drm_property_create_range(dev, 0,
2805 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002806 if (!intel_sdvo_connector->top)
2807 return false;
2808
Rob Clark662595d2012-10-11 20:36:04 -05002809 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002810 intel_sdvo_connector->top,
2811 intel_sdvo_connector->top_margin);
2812
2813 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002814 drm_property_create_range(dev, 0,
2815 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002816 if (!intel_sdvo_connector->bottom)
2817 return false;
2818
Rob Clark662595d2012-10-11 20:36:04 -05002819 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002820 intel_sdvo_connector->bottom,
2821 intel_sdvo_connector->bottom_margin);
2822 DRM_DEBUG_KMS("v_overscan: max %d, "
2823 "default %d, current %d\n",
2824 data_value[0], data_value[1], response);
2825 }
2826
2827 ENHANCEMENT(hpos, HPOS);
2828 ENHANCEMENT(vpos, VPOS);
2829 ENHANCEMENT(saturation, SATURATION);
2830 ENHANCEMENT(contrast, CONTRAST);
2831 ENHANCEMENT(hue, HUE);
2832 ENHANCEMENT(sharpness, SHARPNESS);
2833 ENHANCEMENT(brightness, BRIGHTNESS);
2834 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2835 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2836 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2837 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2838 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2839
Chris Wilsone0442182010-08-04 13:50:29 +01002840 if (enhancements.dot_crawl) {
2841 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2842 return false;
2843
2844 intel_sdvo_connector->max_dot_crawl = 1;
2845 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2846 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002847 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002848 if (!intel_sdvo_connector->dot_crawl)
2849 return false;
2850
Rob Clark662595d2012-10-11 20:36:04 -05002851 drm_object_attach_property(&connector->base,
Chris Wilsone0442182010-08-04 13:50:29 +01002852 intel_sdvo_connector->dot_crawl,
2853 intel_sdvo_connector->cur_dot_crawl);
2854 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2855 }
2856
Chris Wilsonc5521702010-08-04 13:50:28 +01002857 return true;
2858}
2859
2860static bool
2861intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2862 struct intel_sdvo_connector *intel_sdvo_connector,
2863 struct intel_sdvo_enhancements_reply enhancements)
2864{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002865 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002866 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2867 uint16_t response, data_value[2];
2868
2869 ENHANCEMENT(brightness, BRIGHTNESS);
2870
2871 return true;
2872}
2873#undef ENHANCEMENT
2874
2875static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2876 struct intel_sdvo_connector *intel_sdvo_connector)
2877{
2878 union {
2879 struct intel_sdvo_enhancements_reply reply;
2880 uint16_t response;
2881 } enhancements;
2882
Chris Wilson1a3665c2011-01-25 13:59:37 +00002883 BUILD_BUG_ON(sizeof(enhancements) != 2);
2884
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002885 enhancements.response = 0;
2886 intel_sdvo_get_value(intel_sdvo,
2887 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2888 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002889 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002890 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002891 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002892 }
Chris Wilson32aad862010-08-04 13:50:25 +01002893
Chris Wilsonc5521702010-08-04 13:50:28 +01002894 if (IS_TV(intel_sdvo_connector))
2895 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002896 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002897 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2898 else
2899 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002900}
Chris Wilson32aad862010-08-04 13:50:25 +01002901
Chris Wilsone957d772010-09-24 12:52:03 +01002902static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2903 struct i2c_msg *msgs,
2904 int num)
2905{
2906 struct intel_sdvo *sdvo = adapter->algo_data;
2907
2908 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2909 return -EIO;
2910
2911 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2912}
2913
2914static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2915{
2916 struct intel_sdvo *sdvo = adapter->algo_data;
2917 return sdvo->i2c->algo->functionality(sdvo->i2c);
2918}
2919
2920static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2921 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2922 .functionality = intel_sdvo_ddc_proxy_func
2923};
2924
2925static bool
2926intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2927 struct drm_device *dev)
2928{
2929 sdvo->ddc.owner = THIS_MODULE;
2930 sdvo->ddc.class = I2C_CLASS_DDC;
2931 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2932 sdvo->ddc.dev.parent = &dev->pdev->dev;
2933 sdvo->ddc.algo_data = sdvo;
2934 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2935
2936 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002937}
2938
Daniel Vettereef4eac2012-03-23 23:43:35 +01002939bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob)
Jesse Barnes79e53942008-11-07 14:24:08 -08002940{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002941 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002942 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002943 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002944 int i;
Daniel Vetterb14c5672013-09-19 12:18:32 +02002945 intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002946 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002947 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002948
Chris Wilson56184e32011-05-17 14:03:50 +01002949 intel_sdvo->sdvo_reg = sdvo_reg;
Daniel Vettereef4eac2012-03-23 23:43:35 +01002950 intel_sdvo->is_sdvob = is_sdvob;
2951 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1;
Chris Wilson56184e32011-05-17 14:03:50 +01002952 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002953 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev))
2954 goto err_i2c_bus;
Chris Wilsone957d772010-09-24 12:52:03 +01002955
Chris Wilson56184e32011-05-17 14:03:50 +01002956 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002957 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002958 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002959 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002960
Jesse Barnes79e53942008-11-07 14:24:08 -08002961 /* Read the regs to test if we can talk to the device */
2962 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002963 u8 byte;
2964
2965 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002966 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2967 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002968 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002969 }
2970 }
2971
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002972 intel_encoder->compute_config = intel_sdvo_compute_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002973 intel_encoder->disable = intel_disable_sdvo;
Daniel Vetter192d47a2014-04-24 23:54:45 +02002974 intel_encoder->pre_enable = intel_sdvo_pre_enable;
Daniel Vetterce22c322012-07-01 15:31:04 +02002975 intel_encoder->enable = intel_enable_sdvo;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002976 intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002977 intel_encoder->get_config = intel_sdvo_get_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002978
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002979 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002980 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002981 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002982
Chris Wilsonea5b2132010-08-04 13:50:23 +01002983 if (intel_sdvo_output_setup(intel_sdvo,
2984 intel_sdvo->caps.output_flags) != true) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002985 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
2986 SDVO_NAME(intel_sdvo));
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002987 /* Output_setup can leave behind connectors! */
2988 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002989 }
2990
Chris Wilson7ba220c2013-06-09 16:02:04 +01002991 /* Only enable the hotplug irq if we need it, to work around noisy
2992 * hotplug lines.
2993 */
2994 if (intel_sdvo->hotplug_active) {
2995 intel_encoder->hpd_pin =
2996 intel_sdvo->is_sdvob ? HPD_SDVO_B : HPD_SDVO_C;
2997 }
2998
Daniel Vettere506d6f2012-11-13 17:24:43 +01002999 /*
3000 * Cloning SDVO with anything is often impossible, since the SDVO
3001 * encoder can request a special input timing mode. And even if that's
3002 * not the case we have evidence that cloning a plain unscaled mode with
3003 * VGA doesn't really work. Furthermore the cloning flags are way too
3004 * simplistic anyway to express such constraints, so just give up on
3005 * cloning for SDVO encoders.
3006 */
Ville Syrjäläbc079e82014-03-03 16:15:28 +02003007 intel_sdvo->base.cloneable = 0;
Daniel Vettere506d6f2012-11-13 17:24:43 +01003008
Chris Wilsonea5b2132010-08-04 13:50:23 +01003009 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003010
Jesse Barnes79e53942008-11-07 14:24:08 -08003011 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01003012 if (!intel_sdvo_set_target_input(intel_sdvo))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003013 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003014
Chris Wilson32aad862010-08-04 13:50:25 +01003015 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
3016 &intel_sdvo->pixel_clock_min,
3017 &intel_sdvo->pixel_clock_max))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003018 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003019
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08003020 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08003021 "clock range %dMHz - %dMHz, "
3022 "input 1: %c, input 2: %c, "
3023 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01003024 SDVO_NAME(intel_sdvo),
3025 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
3026 intel_sdvo->caps.device_rev_id,
3027 intel_sdvo->pixel_clock_min / 1000,
3028 intel_sdvo->pixel_clock_max / 1000,
3029 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
3030 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08003031 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01003032 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08003033 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01003034 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08003035 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08003036 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003037
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003038err_output:
3039 intel_sdvo_output_cleanup(intel_sdvo);
3040
Chris Wilsonf899fc62010-07-20 15:44:45 -07003041err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01003042 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01003043 i2c_del_adapter(&intel_sdvo->ddc);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03003044err_i2c_bus:
3045 intel_sdvo_unselect_i2c_bus(intel_sdvo);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003046 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08003047
Eric Anholt7d573822009-01-02 13:33:00 -08003048 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08003049}