blob: e454b7c2ecd9ff35ffec5fc0dd9d3fe0ff64933b [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
Tony Lindgren2a0b9652013-10-22 06:49:48 -070042#include <linux/of_irq.h>
NeilBrown9574f362012-07-30 10:30:26 +100043#include <linux/gpio.h>
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010044#include <linux/of_gpio.h>
Tony Lindgrend9ba5732012-12-14 09:09:11 -080045#include <linux/platform_data/serial-omap.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053046
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010047#include <dt-bindings/gpio/gpio.h>
48
Russell Kingf91b55ab2012-10-06 10:50:58 +010049#define OMAP_MAX_HSUART_PORTS 6
50
Govindraj.R7c77c8d2012-04-03 19:12:34 +053051#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
52
53#define OMAP_UART_REV_42 0x0402
54#define OMAP_UART_REV_46 0x0406
55#define OMAP_UART_REV_52 0x0502
56#define OMAP_UART_REV_63 0x0603
57
Govindraj.Rf64ffda2013-07-05 18:25:59 +030058#define OMAP_UART_TX_WAKEUP_EN BIT(7)
59
60/* Feature flags */
61#define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
62
Russell Kingf91b55ab2012-10-06 10:50:58 +010063#define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
64#define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
65
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053066#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
67
Paul Walmsley0ba5f662012-01-25 19:50:36 -070068/* SCR register bitmasks */
69#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
Alexey Pelykh1776fd02013-02-04 12:19:46 -050070#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
Russell Kingf91b55ab2012-10-06 10:50:58 +010071#define OMAP_UART_SCR_TX_EMPTY (1 << 3)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070072
73/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070074#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030075#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070076
Govindraj.R7c77c8d2012-04-03 19:12:34 +053077/* MVR register bitmasks */
78#define OMAP_UART_MVR_SCHEME_SHIFT 30
79
80#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
81#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
82#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
83
84#define OMAP_UART_MVR_MAJ_MASK 0x700
85#define OMAP_UART_MVR_MAJ_SHIFT 8
86#define OMAP_UART_MVR_MIN_MASK 0x3f
87
Russell Kingf91b55ab2012-10-06 10:50:58 +010088#define OMAP_UART_DMA_CH_FREE -1
89
90#define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
91#define OMAP_MODE13X_SPEED 230400
92
93/* WER = 0x7F
94 * Enable module level wakeup in WER reg
95 */
96#define OMAP_UART_WER_MOD_WKUP 0X7F
97
98/* Enable XON/XOFF flow control on output */
Russell King3af08bd2012-10-05 13:32:08 +010099#define OMAP_UART_SW_TX 0x08
Russell Kingf91b55ab2012-10-06 10:50:58 +0100100
101/* Enable XON/XOFF flow control on input */
Russell King3af08bd2012-10-05 13:32:08 +0100102#define OMAP_UART_SW_RX 0x02
Russell Kingf91b55ab2012-10-06 10:50:58 +0100103
104#define OMAP_UART_SW_CLR 0xF0
105
106#define OMAP_UART_TCR_TRIG 0x0F
107
108struct uart_omap_dma {
109 u8 uart_dma_tx;
110 u8 uart_dma_rx;
111 int rx_dma_channel;
112 int tx_dma_channel;
113 dma_addr_t rx_buf_dma_phys;
114 dma_addr_t tx_buf_dma_phys;
115 unsigned int uart_base;
116 /*
117 * Buffer for rx dma.It is not required for tx because the buffer
118 * comes from port structure.
119 */
120 unsigned char *rx_buf;
121 unsigned int prev_rx_dma_pos;
122 int tx_buf_size;
123 int tx_dma_used;
124 int rx_dma_used;
125 spinlock_t tx_lock;
126 spinlock_t rx_lock;
127 /* timer to poll activity on rx dma */
128 struct timer_list rx_timer;
129 unsigned int rx_buf_size;
130 unsigned int rx_poll_rate;
131 unsigned int rx_timeout;
132};
133
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300134struct uart_omap_port {
135 struct uart_port port;
136 struct uart_omap_dma uart_dma;
137 struct device *dev;
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700138 int wakeirq;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300139
140 unsigned char ier;
141 unsigned char lcr;
142 unsigned char mcr;
143 unsigned char fcr;
144 unsigned char efr;
145 unsigned char dll;
146 unsigned char dlh;
147 unsigned char mdr1;
148 unsigned char scr;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300149 unsigned char wer;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300150
151 int use_dma;
152 /*
153 * Some bits in registers are cleared on a read, so they must
154 * be saved whenever the register is read but the bits will not
155 * be immediately processed.
156 */
157 unsigned int lsr_break_flag;
158 unsigned char msr_saved_flags;
159 char name[20];
160 unsigned long port_activity;
Shubhrajyoti D39aee512012-10-03 17:24:36 +0530161 int context_loss_cnt;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300162 u32 errata;
163 u8 wakeups_enabled;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300164 u32 features;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300165
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100166 struct serial_rs485 rs485;
167 int rts_gpio;
168
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300169 struct pm_qos_request pm_qos_request;
170 u32 latency;
171 u32 calc_latency;
172 struct work_struct qos_work;
Sourav Poddarddd85e22013-05-15 21:05:38 +0530173 bool is_suspending;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300174};
175
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400176#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300177
Govindraj.Rb6126332010-09-27 20:20:49 +0530178static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
179
180/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530181static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530182
183static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
184{
185 offset <<= up->port.regshift;
186 return readw(up->port.membase + offset);
187}
188
189static inline void serial_out(struct uart_omap_port *up, int offset, int value)
190{
191 offset <<= up->port.regshift;
192 writew(value, up->port.membase + offset);
193}
194
195static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
196{
197 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
198 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
199 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
200 serial_out(up, UART_FCR, 0);
201}
202
Felipe Balbie5b57c02012-08-23 13:32:42 +0300203static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
204{
Jingoo Han574de552013-07-30 17:06:57 +0900205 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300206
Felipe Balbice2f08d2012-09-07 21:10:33 +0300207 if (!pdata || !pdata->get_context_loss_count)
Tony Lindgrena630fbf2013-06-10 07:39:09 -0700208 return -EINVAL;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300209
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300210 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300211}
212
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700213static inline void serial_omap_enable_wakeirq(struct uart_omap_port *up,
214 bool enable)
215{
216 if (!up->wakeirq)
217 return;
218
219 if (enable)
220 enable_irq(up->wakeirq);
221 else
Tony Lindgrend758c9c2014-03-25 11:48:47 -0700222 disable_irq_nosync(up->wakeirq);
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700223}
224
Felipe Balbie5b57c02012-08-23 13:32:42 +0300225static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
226{
Jingoo Han574de552013-07-30 17:06:57 +0900227 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300228
Tony Lindgrend758c9c2014-03-25 11:48:47 -0700229 if (enable == up->wakeups_enabled)
230 return;
231
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700232 serial_omap_enable_wakeirq(up, enable);
Tony Lindgrend758c9c2014-03-25 11:48:47 -0700233 up->wakeups_enabled = enable;
234
Felipe Balbice2f08d2012-09-07 21:10:33 +0300235 if (!pdata || !pdata->enable_wakeup)
236 return;
237
238 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300239}
240
Govindraj.Rb6126332010-09-27 20:20:49 +0530241/*
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500242 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
243 * @port: uart port info
244 * @baud: baudrate for which mode needs to be determined
245 *
246 * Returns true if baud rate is MODE16X and false if MODE13X
247 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
248 * and Error Rates" determines modes not for all common baud rates.
249 * E.g. for 1000000 baud rate mode must be 16x, but according to that
250 * table it's determined as 13x.
251 */
252static bool
253serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
254{
255 unsigned int n13 = port->uartclk / (13 * baud);
256 unsigned int n16 = port->uartclk / (16 * baud);
Frans Klaverdc318752014-09-25 11:19:51 +0200257 int baudAbsDiff13;
258 int baudAbsDiff16;
259
260 if (n13 == 0)
261 n13 = 1;
262 if (n16 == 0)
263 n16 = 1;
264
265 baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
266 baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400267 if (baudAbsDiff13 < 0)
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500268 baudAbsDiff13 = -baudAbsDiff13;
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400269 if (baudAbsDiff16 < 0)
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500270 baudAbsDiff16 = -baudAbsDiff16;
271
Alexey Pelykh18d85192013-09-21 04:10:54 -0400272 return (baudAbsDiff13 >= baudAbsDiff16);
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500273}
274
275/*
Govindraj.Rb6126332010-09-27 20:20:49 +0530276 * serial_omap_get_divisor - calculate divisor value
277 * @port: uart port info
278 * @baud: baudrate for which divisor needs to be calculated.
Govindraj.Rb6126332010-09-27 20:20:49 +0530279 */
280static unsigned int
281serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
282{
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400283 unsigned int mode;
Govindraj.Rb6126332010-09-27 20:20:49 +0530284
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500285 if (!serial_omap_baud_is_mode16(port, baud))
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400286 mode = 13;
Govindraj.Rb6126332010-09-27 20:20:49 +0530287 else
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400288 mode = 16;
289 return port->uartclk/(mode * baud);
Govindraj.Rb6126332010-09-27 20:20:49 +0530290}
291
Govindraj.Rb6126332010-09-27 20:20:49 +0530292static void serial_omap_enable_ms(struct uart_port *port)
293{
Felipe Balbic990f352012-08-23 13:32:41 +0300294 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530295
Rajendra Nayakba774332011-12-14 17:25:43 +0530296 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530297
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300298 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530299 up->ier |= UART_IER_MSI;
300 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300301 pm_runtime_mark_last_busy(up->dev);
302 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530303}
304
305static void serial_omap_stop_tx(struct uart_port *port)
306{
Felipe Balbic990f352012-08-23 13:32:41 +0300307 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100308 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530309
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300310 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100311
Philippe Proulx018e7442013-10-23 18:49:58 -0400312 /* Handle RS-485 */
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100313 if (up->rs485.flags & SER_RS485_ENABLED) {
Philippe Proulx018e7442013-10-23 18:49:58 -0400314 if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
315 /* THR interrupt is fired when both TX FIFO and TX
316 * shift register are empty. This means there's nothing
317 * left to transmit now, so make sure the THR interrupt
318 * is fired when TX FIFO is below the trigger level,
319 * disable THR interrupts and toggle the RS-485 GPIO
320 * data direction pin if needed.
321 */
322 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
323 serial_out(up, UART_OMAP_SCR, up->scr);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100324 res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
325 if (gpio_get_value(up->rts_gpio) != res) {
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400326 if (up->rs485.delay_rts_after_send > 0)
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100327 mdelay(up->rs485.delay_rts_after_send);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100328 gpio_set_value(up->rts_gpio, res);
329 }
Philippe Proulx018e7442013-10-23 18:49:58 -0400330 } else {
331 /* We're asked to stop, but there's still stuff in the
332 * UART FIFO, so make sure the THR interrupt is fired
333 * when both TX FIFO and TX shift register are empty.
334 * The next THR interrupt (if no transmission is started
335 * in the meantime) will indicate the end of a
336 * transmission. Therefore we _don't_ disable THR
337 * interrupts in this situation.
338 */
339 up->scr |= OMAP_UART_SCR_TX_EMPTY;
340 serial_out(up, UART_OMAP_SCR, up->scr);
341 return;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100342 }
343 }
344
Govindraj.Rb6126332010-09-27 20:20:49 +0530345 if (up->ier & UART_IER_THRI) {
346 up->ier &= ~UART_IER_THRI;
347 serial_out(up, UART_IER, up->ier);
348 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530349
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100350 if ((up->rs485.flags & SER_RS485_ENABLED) &&
351 !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
Dimitris Lampridis3a138842014-03-13 15:11:47 +0200352 /*
353 * Empty the RX FIFO, we are not interested in anything
354 * received during the half-duplex transmission.
355 */
356 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_RCVR);
357 /* Re-enable RX interrupts */
Dimitris Lampridiscab53dc2014-03-13 15:11:46 +0200358 up->ier |= UART_IER_RLSI | UART_IER_RDI;
359 up->port.read_status_mask |= UART_LSR_DR;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100360 serial_out(up, UART_IER, up->ier);
361 }
362
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300363 pm_runtime_mark_last_busy(up->dev);
364 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530365}
366
367static void serial_omap_stop_rx(struct uart_port *port)
368{
Felipe Balbic990f352012-08-23 13:32:41 +0300369 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530370
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300371 pm_runtime_get_sync(up->dev);
Dimitris Lampridiscab53dc2014-03-13 15:11:46 +0200372 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
Govindraj.Rb6126332010-09-27 20:20:49 +0530373 up->port.read_status_mask &= ~UART_LSR_DR;
374 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300375 pm_runtime_mark_last_busy(up->dev);
376 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530377}
378
Felipe Balbibf63a082012-09-06 15:45:25 +0300379static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530380{
381 struct circ_buf *xmit = &up->port.state->xmit;
382 int count;
383
384 if (up->port.x_char) {
385 serial_out(up, UART_TX, up->port.x_char);
386 up->port.icount.tx++;
387 up->port.x_char = 0;
388 return;
389 }
390 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
391 serial_omap_stop_tx(&up->port);
392 return;
393 }
Greg Kroah-Hartman355fe562013-08-27 16:02:18 -0700394 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530395 do {
396 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
397 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
398 up->port.icount.tx++;
399 if (uart_circ_empty(xmit))
400 break;
401 } while (--count > 0);
402
Felipe Balbi6bf78962014-04-23 09:58:27 -0500403 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
Govindraj.Rb6126332010-09-27 20:20:49 +0530404 uart_write_wakeup(&up->port);
405
406 if (uart_circ_empty(xmit))
407 serial_omap_stop_tx(&up->port);
408}
409
410static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
411{
412 if (!(up->ier & UART_IER_THRI)) {
413 up->ier |= UART_IER_THRI;
414 serial_out(up, UART_IER, up->ier);
415 }
416}
417
418static void serial_omap_start_tx(struct uart_port *port)
419{
Felipe Balbic990f352012-08-23 13:32:41 +0300420 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100421 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530422
Felipe Balbi49457432012-09-06 15:45:21 +0300423 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100424
Philippe Proulx018e7442013-10-23 18:49:58 -0400425 /* Handle RS-485 */
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100426 if (up->rs485.flags & SER_RS485_ENABLED) {
Philippe Proulx018e7442013-10-23 18:49:58 -0400427 /* Fire THR interrupts when FIFO is below trigger level */
428 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
429 serial_out(up, UART_OMAP_SCR, up->scr);
430
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100431 /* if rts not already enabled */
432 res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
433 if (gpio_get_value(up->rts_gpio) != res) {
434 gpio_set_value(up->rts_gpio, res);
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400435 if (up->rs485.delay_rts_before_send > 0)
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100436 mdelay(up->rs485.delay_rts_before_send);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100437 }
438 }
439
440 if ((up->rs485.flags & SER_RS485_ENABLED) &&
441 !(up->rs485.flags & SER_RS485_RX_DURING_TX))
442 serial_omap_stop_rx(port);
443
Felipe Balbi49457432012-09-06 15:45:21 +0300444 serial_omap_enable_ier_thri(up);
Felipe Balbi49457432012-09-06 15:45:21 +0300445 pm_runtime_mark_last_busy(up->dev);
446 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530447}
448
Russell King3af08bd2012-10-05 13:32:08 +0100449static void serial_omap_throttle(struct uart_port *port)
450{
451 struct uart_omap_port *up = to_uart_omap_port(port);
452 unsigned long flags;
453
454 pm_runtime_get_sync(up->dev);
455 spin_lock_irqsave(&up->port.lock, flags);
456 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
457 serial_out(up, UART_IER, up->ier);
458 spin_unlock_irqrestore(&up->port.lock, flags);
459 pm_runtime_mark_last_busy(up->dev);
460 pm_runtime_put_autosuspend(up->dev);
461}
462
463static void serial_omap_unthrottle(struct uart_port *port)
464{
465 struct uart_omap_port *up = to_uart_omap_port(port);
466 unsigned long flags;
467
468 pm_runtime_get_sync(up->dev);
469 spin_lock_irqsave(&up->port.lock, flags);
470 up->ier |= UART_IER_RLSI | UART_IER_RDI;
471 serial_out(up, UART_IER, up->ier);
472 spin_unlock_irqrestore(&up->port.lock, flags);
473 pm_runtime_mark_last_busy(up->dev);
474 pm_runtime_put_autosuspend(up->dev);
475}
476
Govindraj.Rb6126332010-09-27 20:20:49 +0530477static unsigned int check_modem_status(struct uart_omap_port *up)
478{
479 unsigned int status;
480
481 status = serial_in(up, UART_MSR);
482 status |= up->msr_saved_flags;
483 up->msr_saved_flags = 0;
484 if ((status & UART_MSR_ANY_DELTA) == 0)
485 return status;
486
487 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
488 up->port.state != NULL) {
489 if (status & UART_MSR_TERI)
490 up->port.icount.rng++;
491 if (status & UART_MSR_DDSR)
492 up->port.icount.dsr++;
493 if (status & UART_MSR_DDCD)
494 uart_handle_dcd_change
495 (&up->port, status & UART_MSR_DCD);
496 if (status & UART_MSR_DCTS)
497 uart_handle_cts_change
498 (&up->port, status & UART_MSR_CTS);
499 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
500 }
501
502 return status;
503}
504
Felipe Balbi72256cb2012-09-06 15:45:24 +0300505static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
506{
507 unsigned int flag;
Shubhrajyoti D9a12fcf2012-09-21 20:07:19 +0530508 unsigned char ch = 0;
509
510 if (likely(lsr & UART_LSR_DR))
511 ch = serial_in(up, UART_RX);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300512
513 up->port.icount.rx++;
514 flag = TTY_NORMAL;
515
516 if (lsr & UART_LSR_BI) {
517 flag = TTY_BREAK;
518 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
519 up->port.icount.brk++;
520 /*
521 * We do the SysRQ and SAK checking
522 * here because otherwise the break
523 * may get masked by ignore_status_mask
524 * or read_status_mask.
525 */
526 if (uart_handle_break(&up->port))
527 return;
528
529 }
530
531 if (lsr & UART_LSR_PE) {
532 flag = TTY_PARITY;
533 up->port.icount.parity++;
534 }
535
536 if (lsr & UART_LSR_FE) {
537 flag = TTY_FRAME;
538 up->port.icount.frame++;
539 }
540
541 if (lsr & UART_LSR_OE)
542 up->port.icount.overrun++;
543
544#ifdef CONFIG_SERIAL_OMAP_CONSOLE
545 if (up->port.line == up->port.cons->index) {
546 /* Recover the break flag from console xmit */
547 lsr |= up->lsr_break_flag;
548 }
549#endif
550 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
551}
552
553static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
554{
555 unsigned char ch = 0;
556 unsigned int flag;
557
558 if (!(lsr & UART_LSR_DR))
559 return;
560
561 ch = serial_in(up, UART_RX);
562 flag = TTY_NORMAL;
563 up->port.icount.rx++;
564
565 if (uart_handle_sysrq_char(&up->port, ch))
566 return;
567
568 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
569}
570
Govindraj.Rb6126332010-09-27 20:20:49 +0530571/**
572 * serial_omap_irq() - This handles the interrupt from one port
573 * @irq: uart port irq number
574 * @dev_id: uart port info
575 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300576static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530577{
578 struct uart_omap_port *up = dev_id;
579 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300580 unsigned int type;
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700581 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300582 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530583
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300584 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300585 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300586
Felipe Balbi72256cb2012-09-06 15:45:24 +0300587 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300588 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300589 if (iir & UART_IIR_NO_INT)
590 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530591
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700592 ret = IRQ_HANDLED;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300593 lsr = serial_in(up, UART_LSR);
594
595 /* extract IRQ type from IIR register */
596 type = iir & 0x3e;
597
598 switch (type) {
599 case UART_IIR_MSI:
600 check_modem_status(up);
601 break;
602 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300603 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300604 break;
605 case UART_IIR_RX_TIMEOUT:
606 /* FALLTHROUGH */
607 case UART_IIR_RDI:
608 serial_omap_rdi(up, lsr);
609 break;
610 case UART_IIR_RLSI:
611 serial_omap_rlsi(up, lsr);
612 break;
613 case UART_IIR_CTS_RTS_DSR:
614 /* simply try again */
615 break;
616 case UART_IIR_XOFF:
617 /* FALLTHROUGH */
618 default:
619 break;
620 }
621 } while (!(iir & UART_IIR_NO_INT) && max_count--);
622
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300623 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300624
Jiri Slaby2e124b42013-01-03 15:53:06 +0100625 tty_flip_buffer_push(&up->port.state->port);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300626
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300627 pm_runtime_mark_last_busy(up->dev);
628 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530629 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300630
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700631 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530632}
633
634static unsigned int serial_omap_tx_empty(struct uart_port *port)
635{
Felipe Balbic990f352012-08-23 13:32:41 +0300636 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530637 unsigned long flags = 0;
638 unsigned int ret = 0;
639
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300640 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530641 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530642 spin_lock_irqsave(&up->port.lock, flags);
643 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
644 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300645 pm_runtime_mark_last_busy(up->dev);
646 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530647 return ret;
648}
649
650static unsigned int serial_omap_get_mctrl(struct uart_port *port)
651{
Felipe Balbic990f352012-08-23 13:32:41 +0300652 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530653 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530654 unsigned int ret = 0;
655
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300656 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530657 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300658 pm_runtime_mark_last_busy(up->dev);
659 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530660
Rajendra Nayakba774332011-12-14 17:25:43 +0530661 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530662
663 if (status & UART_MSR_DCD)
664 ret |= TIOCM_CAR;
665 if (status & UART_MSR_RI)
666 ret |= TIOCM_RNG;
667 if (status & UART_MSR_DSR)
668 ret |= TIOCM_DSR;
669 if (status & UART_MSR_CTS)
670 ret |= TIOCM_CTS;
671 return ret;
672}
673
674static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
675{
Felipe Balbic990f352012-08-23 13:32:41 +0300676 struct uart_omap_port *up = to_uart_omap_port(port);
Russell King9363f8f2012-10-05 12:23:28 +0100677 unsigned char mcr = 0, old_mcr;
Govindraj.Rb6126332010-09-27 20:20:49 +0530678
Rajendra Nayakba774332011-12-14 17:25:43 +0530679 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530680 if (mctrl & TIOCM_RTS)
681 mcr |= UART_MCR_RTS;
682 if (mctrl & TIOCM_DTR)
683 mcr |= UART_MCR_DTR;
684 if (mctrl & TIOCM_OUT1)
685 mcr |= UART_MCR_OUT1;
686 if (mctrl & TIOCM_OUT2)
687 mcr |= UART_MCR_OUT2;
688 if (mctrl & TIOCM_LOOP)
689 mcr |= UART_MCR_LOOP;
690
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300691 pm_runtime_get_sync(up->dev);
Russell King9363f8f2012-10-05 12:23:28 +0100692 old_mcr = serial_in(up, UART_MCR);
693 old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
694 UART_MCR_DTR | UART_MCR_RTS);
695 up->mcr = old_mcr | mcr;
Govindraj.Rc538d202011-11-07 18:57:03 +0530696 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300697 pm_runtime_mark_last_busy(up->dev);
698 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530699}
700
701static void serial_omap_break_ctl(struct uart_port *port, int break_state)
702{
Felipe Balbic990f352012-08-23 13:32:41 +0300703 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530704 unsigned long flags = 0;
705
Rajendra Nayakba774332011-12-14 17:25:43 +0530706 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300707 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530708 spin_lock_irqsave(&up->port.lock, flags);
709 if (break_state == -1)
710 up->lcr |= UART_LCR_SBC;
711 else
712 up->lcr &= ~UART_LCR_SBC;
713 serial_out(up, UART_LCR, up->lcr);
714 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300715 pm_runtime_mark_last_busy(up->dev);
716 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530717}
718
719static int serial_omap_startup(struct uart_port *port)
720{
Felipe Balbic990f352012-08-23 13:32:41 +0300721 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530722 unsigned long flags = 0;
723 int retval;
724
725 /*
726 * Allocate the IRQ
727 */
728 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
729 up->name, up);
730 if (retval)
731 return retval;
732
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700733 /* Optional wake-up IRQ */
734 if (up->wakeirq) {
735 retval = request_irq(up->wakeirq, serial_omap_irq,
736 up->port.irqflags, up->name, up);
737 if (retval) {
738 free_irq(up->port.irq, up);
739 return retval;
740 }
741 disable_irq(up->wakeirq);
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700742 }
743
Rajendra Nayakba774332011-12-14 17:25:43 +0530744 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530745
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300746 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530747 /*
748 * Clear the FIFO buffers and disable them.
749 * (they will be reenabled in set_termios())
750 */
751 serial_omap_clear_fifos(up);
752 /* For Hardware flow control */
753 serial_out(up, UART_MCR, UART_MCR_RTS);
754
755 /*
756 * Clear the interrupt registers.
757 */
758 (void) serial_in(up, UART_LSR);
759 if (serial_in(up, UART_LSR) & UART_LSR_DR)
760 (void) serial_in(up, UART_RX);
761 (void) serial_in(up, UART_IIR);
762 (void) serial_in(up, UART_MSR);
763
764 /*
765 * Now, initialize the UART
766 */
767 serial_out(up, UART_LCR, UART_LCR_WLEN8);
768 spin_lock_irqsave(&up->port.lock, flags);
769 /*
770 * Most PC uarts need OUT2 raised to enable interrupts.
771 */
772 up->port.mctrl |= TIOCM_OUT2;
773 serial_omap_set_mctrl(&up->port, up->port.mctrl);
774 spin_unlock_irqrestore(&up->port.lock, flags);
775
776 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530777 /*
778 * Finally, enable interrupts. Note: Modem status interrupts
779 * are set via set_termios(), which will be occurring imminently
780 * anyway, so we don't enable them here.
781 */
782 up->ier = UART_IER_RLSI | UART_IER_RDI;
783 serial_out(up, UART_IER, up->ier);
784
Jarkko Nikula78841462011-01-24 17:51:22 +0200785 /* Enable module level wake up */
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300786 up->wer = OMAP_UART_WER_MOD_WKUP;
787 if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
788 up->wer |= OMAP_UART_TX_WAKEUP_EN;
789
790 serial_out(up, UART_OMAP_WER, up->wer);
Jarkko Nikula78841462011-01-24 17:51:22 +0200791
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300792 pm_runtime_mark_last_busy(up->dev);
793 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530794 up->port_activity = jiffies;
795 return 0;
796}
797
798static void serial_omap_shutdown(struct uart_port *port)
799{
Felipe Balbic990f352012-08-23 13:32:41 +0300800 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530801 unsigned long flags = 0;
802
Rajendra Nayakba774332011-12-14 17:25:43 +0530803 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530804
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300805 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530806 /*
807 * Disable interrupts from this port
808 */
809 up->ier = 0;
810 serial_out(up, UART_IER, 0);
811
812 spin_lock_irqsave(&up->port.lock, flags);
813 up->port.mctrl &= ~TIOCM_OUT2;
814 serial_omap_set_mctrl(&up->port, up->port.mctrl);
815 spin_unlock_irqrestore(&up->port.lock, flags);
816
817 /*
818 * Disable break condition and FIFOs
819 */
820 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
821 serial_omap_clear_fifos(up);
822
823 /*
824 * Read data port to reset things, and then free the irq
825 */
826 if (serial_in(up, UART_LSR) & UART_LSR_DR)
827 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530828
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300829 pm_runtime_mark_last_busy(up->dev);
830 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530831 free_irq(up->port.irq, up);
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700832 if (up->wakeirq)
833 free_irq(up->wakeirq, up);
Govindraj.Rb6126332010-09-27 20:20:49 +0530834}
835
Govindraj.R2fd14962011-11-09 17:41:21 +0530836static void serial_omap_uart_qos_work(struct work_struct *work)
837{
838 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
839 qos_work);
840
841 pm_qos_update_request(&up->pm_qos_request, up->latency);
842}
843
Govindraj.Rb6126332010-09-27 20:20:49 +0530844static void
845serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
846 struct ktermios *old)
847{
Felipe Balbic990f352012-08-23 13:32:41 +0300848 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530849 unsigned char cval = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530850 unsigned long flags = 0;
851 unsigned int baud, quot;
852
853 switch (termios->c_cflag & CSIZE) {
854 case CS5:
855 cval = UART_LCR_WLEN5;
856 break;
857 case CS6:
858 cval = UART_LCR_WLEN6;
859 break;
860 case CS7:
861 cval = UART_LCR_WLEN7;
862 break;
863 default:
864 case CS8:
865 cval = UART_LCR_WLEN8;
866 break;
867 }
868
869 if (termios->c_cflag & CSTOPB)
870 cval |= UART_LCR_STOP;
871 if (termios->c_cflag & PARENB)
872 cval |= UART_LCR_PARITY;
873 if (!(termios->c_cflag & PARODD))
874 cval |= UART_LCR_EPAR;
Enric Balletbo i Serrafdbc7352012-12-06 09:45:04 +0100875 if (termios->c_cflag & CMSPAR)
876 cval |= UART_LCR_SPAR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530877
878 /*
879 * Ask the core to calculate the divisor for us.
880 */
881
882 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
883 quot = serial_omap_get_divisor(port, baud);
884
Govindraj.R2fd14962011-11-09 17:41:21 +0530885 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700886 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530887 up->latency = up->calc_latency;
888 schedule_work(&up->qos_work);
889
Govindraj.Rc538d202011-11-07 18:57:03 +0530890 up->dll = quot & 0xff;
891 up->dlh = quot >> 8;
892 up->mdr1 = UART_OMAP_MDR1_DISABLE;
893
Govindraj.Rb6126332010-09-27 20:20:49 +0530894 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
895 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530896
897 /*
898 * Ok, we're now changing the port state. Do it with
899 * interrupts disabled.
900 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300901 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530902 spin_lock_irqsave(&up->port.lock, flags);
903
904 /*
905 * Update the per-port timeout.
906 */
907 uart_update_timeout(port, termios->c_cflag, baud);
908
909 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
910 if (termios->c_iflag & INPCK)
911 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
912 if (termios->c_iflag & (BRKINT | PARMRK))
913 up->port.read_status_mask |= UART_LSR_BI;
914
915 /*
916 * Characters to ignore
917 */
918 up->port.ignore_status_mask = 0;
919 if (termios->c_iflag & IGNPAR)
920 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
921 if (termios->c_iflag & IGNBRK) {
922 up->port.ignore_status_mask |= UART_LSR_BI;
923 /*
924 * If we're ignoring parity and break indicators,
925 * ignore overruns too (for real raw support).
926 */
927 if (termios->c_iflag & IGNPAR)
928 up->port.ignore_status_mask |= UART_LSR_OE;
929 }
930
931 /*
932 * ignore all characters if CREAD is not set
933 */
934 if ((termios->c_cflag & CREAD) == 0)
935 up->port.ignore_status_mask |= UART_LSR_DR;
936
937 /*
938 * Modem status interrupts
939 */
940 up->ier &= ~UART_IER_MSI;
941 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
942 up->ier |= UART_IER_MSI;
943 serial_out(up, UART_IER, up->ier);
944 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530945 up->lcr = cval;
Alexey Pelykh1776fd02013-02-04 12:19:46 -0500946 up->scr = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530947
948 /* FIFOs and DMA Settings */
949
950 /* FCR can be changed only when the
951 * baud clock is not running
952 * DLL_REG and DLH_REG set to 0.
953 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800954 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530955 serial_out(up, UART_DLL, 0);
956 serial_out(up, UART_DLM, 0);
957 serial_out(up, UART_LCR, 0);
958
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800959 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530960
Russell King08bd4902012-10-05 13:54:53 +0100961 up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
Russell Kingd864c032012-10-06 00:51:17 +0100962 up->efr &= ~UART_EFR_SCD;
Govindraj.Rb6126332010-09-27 20:20:49 +0530963 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
964
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800965 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Russell King08bd4902012-10-05 13:54:53 +0100966 up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530967 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
968 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700969
Alexey Pelykh1f663962013-04-03 14:31:46 -0400970 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
971 /*
972 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
973 * sets Enables the granularity of 1 for TRIGGER RX
974 * level. Along with setting RX FIFO trigger level
975 * to 1 (as noted below, 16 characters) and TLR[3:0]
976 * to zero this will result RX FIFO threshold level
977 * to 1 character, instead of 16 as noted in comment
978 * below.
979 */
980
Felipe Balbi6721ab72012-09-06 15:45:40 +0300981 /* Set receive FIFO threshold to 16 characters and
Philippe Proulx018e7442013-10-23 18:49:58 -0400982 * transmit FIFO threshold to 32 spaces
Felipe Balbi6721ab72012-09-06 15:45:40 +0300983 */
Felipe Balbi49457432012-09-06 15:45:21 +0300984 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300985 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
986 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
987 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800988
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700989 serial_out(up, UART_FCR, up->fcr);
990 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
991
Govindraj.Rc538d202011-11-07 18:57:03 +0530992 serial_out(up, UART_OMAP_SCR, up->scr);
993
Russell King08bd4902012-10-05 13:54:53 +0100994 /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800995 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530996 serial_out(up, UART_MCR, up->mcr);
Russell King08bd4902012-10-05 13:54:53 +0100997 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
998 serial_out(up, UART_EFR, up->efr);
999 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +05301000
1001 /* Protocol, Baud Rate, and Interrupt Settings */
1002
Govindraj.R94734742011-11-07 19:00:33 +05301003 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1004 serial_omap_mdr1_errataset(up, up->mdr1);
1005 else
1006 serial_out(up, UART_OMAP_MDR1, up->mdr1);
1007
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001008 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301009 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1010
1011 serial_out(up, UART_LCR, 0);
1012 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001013 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301014
Govindraj.Rc538d202011-11-07 18:57:03 +05301015 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
1016 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +05301017
1018 serial_out(up, UART_LCR, 0);
1019 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001020 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301021
1022 serial_out(up, UART_EFR, up->efr);
1023 serial_out(up, UART_LCR, cval);
1024
Alexey Pelykh5fe21232013-01-16 05:08:06 -05001025 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rc538d202011-11-07 18:57:03 +05301026 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +05301027 else
Govindraj.Rc538d202011-11-07 18:57:03 +05301028 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
1029
Govindraj.R94734742011-11-07 19:00:33 +05301030 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1031 serial_omap_mdr1_errataset(up, up->mdr1);
1032 else
1033 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +05301034
Russell Kingc533e512012-10-06 09:34:36 +01001035 /* Configure flow control */
Russell Kingc7d059c2012-10-06 09:12:44 +01001036 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301037
Russell Kingc533e512012-10-06 09:34:36 +01001038 /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
1039 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
1040 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
Govindraj.Rb6126332010-09-27 20:20:49 +05301041
Russell Kingc533e512012-10-06 09:34:36 +01001042 /* Enable access to TCR/TLR */
Russell Kingc7d059c2012-10-06 09:12:44 +01001043 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1044 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1045 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Govindraj.Rb6126332010-09-27 20:20:49 +05301046
Russell Kingc7d059c2012-10-06 09:12:44 +01001047 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
Govindraj.Rb6126332010-09-27 20:20:49 +05301048
Russell King08bd4902012-10-05 13:54:53 +01001049 if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
Russell King08bd4902012-10-05 13:54:53 +01001050 /* Enable AUTORTS and AUTOCTS */
1051 up->efr |= UART_EFR_CTS | UART_EFR_RTS;
1052
Russell King1fe8aa82012-10-06 09:04:03 +01001053 /* Ensure MCR RTS is asserted */
1054 up->mcr |= UART_MCR_RTS;
Russell King0d5b1662012-10-05 23:48:28 +01001055 } else {
1056 /* Disable AUTORTS and AUTOCTS */
1057 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
Govindraj.Rb6126332010-09-27 20:20:49 +05301058 }
1059
Russell King01d70bb2012-10-15 16:50:59 +01001060 if (up->port.flags & UPF_SOFT_FLOW) {
Russell King01d70bb2012-10-15 16:50:59 +01001061 /* clear SW control mode bits */
1062 up->efr &= OMAP_UART_SW_CLR;
1063
1064 /*
1065 * IXON Flag:
Russell King01d70bb2012-10-15 16:50:59 +01001066 * Enable XON/XOFF flow control on input.
1067 * Receiver compares XON1, XOFF1.
1068 */
Russell King3af08bd2012-10-05 13:32:08 +01001069 if (termios->c_iflag & IXON)
Russell King01d70bb2012-10-15 16:50:59 +01001070 up->efr |= OMAP_UART_SW_RX;
1071
Russell King01d70bb2012-10-15 16:50:59 +01001072 /*
Russell King3af08bd2012-10-05 13:32:08 +01001073 * IXOFF Flag:
1074 * Enable XON/XOFF flow control on output.
1075 * Transmit XON1, XOFF1
1076 */
1077 if (termios->c_iflag & IXOFF)
1078 up->efr |= OMAP_UART_SW_TX;
1079
1080 /*
Russell King01d70bb2012-10-15 16:50:59 +01001081 * IXANY Flag:
1082 * Enable any character to restart output.
1083 * Operation resumes after receiving any
1084 * character after recognition of the XOFF character
1085 */
1086 if (termios->c_iflag & IXANY)
1087 up->mcr |= UART_MCR_XONANY;
1088 else
1089 up->mcr &= ~UART_MCR_XONANY;
Russell King01d70bb2012-10-15 16:50:59 +01001090 }
Russell Kingc7d059c2012-10-06 09:12:44 +01001091 serial_out(up, UART_MCR, up->mcr);
Russell King18f360f2012-10-06 09:08:20 +01001092 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1093 serial_out(up, UART_EFR, up->efr);
1094 serial_out(up, UART_LCR, up->lcr);
1095
Govindraj.Rb6126332010-09-27 20:20:49 +05301096 serial_omap_set_mctrl(&up->port, up->port.mctrl);
Govindraj.Rb6126332010-09-27 20:20:49 +05301097
1098 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001099 pm_runtime_mark_last_busy(up->dev);
1100 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +05301101 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301102}
1103
1104static void
1105serial_omap_pm(struct uart_port *port, unsigned int state,
1106 unsigned int oldstate)
1107{
Felipe Balbic990f352012-08-23 13:32:41 +03001108 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301109 unsigned char efr;
1110
Rajendra Nayakba774332011-12-14 17:25:43 +05301111 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301112
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001113 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001114 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301115 efr = serial_in(up, UART_EFR);
1116 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1117 serial_out(up, UART_LCR, 0);
1118
1119 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001120 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301121 serial_out(up, UART_EFR, efr);
1122 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301123
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001124 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301125 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001126 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301127 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001128 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301129 }
1130
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001131 pm_runtime_mark_last_busy(up->dev);
1132 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301133}
1134
1135static void serial_omap_release_port(struct uart_port *port)
1136{
1137 dev_dbg(port->dev, "serial_omap_release_port+\n");
1138}
1139
1140static int serial_omap_request_port(struct uart_port *port)
1141{
1142 dev_dbg(port->dev, "serial_omap_request_port+\n");
1143 return 0;
1144}
1145
1146static void serial_omap_config_port(struct uart_port *port, int flags)
1147{
Felipe Balbic990f352012-08-23 13:32:41 +03001148 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301149
1150 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +05301151 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301152 up->port.type = PORT_OMAP;
Russell King3af08bd2012-10-05 13:32:08 +01001153 up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
Govindraj.Rb6126332010-09-27 20:20:49 +05301154}
1155
1156static int
1157serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1158{
1159 /* we don't want the core code to modify any port params */
1160 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1161 return -EINVAL;
1162}
1163
1164static const char *
1165serial_omap_type(struct uart_port *port)
1166{
Felipe Balbic990f352012-08-23 13:32:41 +03001167 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301168
Rajendra Nayakba774332011-12-14 17:25:43 +05301169 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301170 return up->name;
1171}
1172
Govindraj.Rb6126332010-09-27 20:20:49 +05301173#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1174
1175static inline void wait_for_xmitr(struct uart_omap_port *up)
1176{
1177 unsigned int status, tmout = 10000;
1178
1179 /* Wait up to 10ms for the character(s) to be sent. */
1180 do {
1181 status = serial_in(up, UART_LSR);
1182
1183 if (status & UART_LSR_BI)
1184 up->lsr_break_flag = UART_LSR_BI;
1185
1186 if (--tmout == 0)
1187 break;
1188 udelay(1);
1189 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1190
1191 /* Wait up to 1s for flow control if necessary */
1192 if (up->port.flags & UPF_CONS_FLOW) {
1193 tmout = 1000000;
1194 for (tmout = 1000000; tmout; tmout--) {
1195 unsigned int msr = serial_in(up, UART_MSR);
1196
1197 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1198 if (msr & UART_MSR_CTS)
1199 break;
1200
1201 udelay(1);
1202 }
1203 }
1204}
1205
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001206#ifdef CONFIG_CONSOLE_POLL
1207
1208static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1209{
Felipe Balbic990f352012-08-23 13:32:41 +03001210 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301211
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001212 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001213 wait_for_xmitr(up);
1214 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001215 pm_runtime_mark_last_busy(up->dev);
1216 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001217}
1218
1219static int serial_omap_poll_get_char(struct uart_port *port)
1220{
Felipe Balbic990f352012-08-23 13:32:41 +03001221 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301222 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001223
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001224 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301225 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001226 if (!(status & UART_LSR_DR)) {
1227 status = NO_POLL_CHAR;
1228 goto out;
1229 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001230
Govindraj.Rfcdca752011-02-28 18:12:23 +05301231 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001232
1233out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001234 pm_runtime_mark_last_busy(up->dev);
1235 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001236
Govindraj.Rfcdca752011-02-28 18:12:23 +05301237 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001238}
1239
1240#endif /* CONFIG_CONSOLE_POLL */
1241
1242#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1243
Shubhrajyoti D40477d02012-10-03 17:24:38 +05301244static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001245
1246static struct uart_driver serial_omap_reg;
1247
Govindraj.Rb6126332010-09-27 20:20:49 +05301248static void serial_omap_console_putchar(struct uart_port *port, int ch)
1249{
Felipe Balbic990f352012-08-23 13:32:41 +03001250 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301251
1252 wait_for_xmitr(up);
1253 serial_out(up, UART_TX, ch);
1254}
1255
1256static void
1257serial_omap_console_write(struct console *co, const char *s,
1258 unsigned int count)
1259{
1260 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1261 unsigned long flags;
1262 unsigned int ier;
1263 int locked = 1;
1264
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001265 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301266
Govindraj.Rb6126332010-09-27 20:20:49 +05301267 local_irq_save(flags);
1268 if (up->port.sysrq)
1269 locked = 0;
1270 else if (oops_in_progress)
1271 locked = spin_trylock(&up->port.lock);
1272 else
1273 spin_lock(&up->port.lock);
1274
1275 /*
1276 * First save the IER then disable the interrupts
1277 */
1278 ier = serial_in(up, UART_IER);
1279 serial_out(up, UART_IER, 0);
1280
1281 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1282
1283 /*
1284 * Finally, wait for transmitter to become empty
1285 * and restore the IER
1286 */
1287 wait_for_xmitr(up);
1288 serial_out(up, UART_IER, ier);
1289 /*
1290 * The receive handling will happen properly because the
1291 * receive ready bit will still be set; it is not cleared
1292 * on read. However, modem control will not, we must
1293 * call it if we have saved something in the saved flags
1294 * while processing with interrupts off.
1295 */
1296 if (up->msr_saved_flags)
1297 check_modem_status(up);
1298
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001299 pm_runtime_mark_last_busy(up->dev);
1300 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301301 if (locked)
1302 spin_unlock(&up->port.lock);
1303 local_irq_restore(flags);
1304}
1305
1306static int __init
1307serial_omap_console_setup(struct console *co, char *options)
1308{
1309 struct uart_omap_port *up;
1310 int baud = 115200;
1311 int bits = 8;
1312 int parity = 'n';
1313 int flow = 'n';
1314
1315 if (serial_omap_console_ports[co->index] == NULL)
1316 return -ENODEV;
1317 up = serial_omap_console_ports[co->index];
1318
1319 if (options)
1320 uart_parse_options(options, &baud, &parity, &bits, &flow);
1321
1322 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1323}
1324
1325static struct console serial_omap_console = {
1326 .name = OMAP_SERIAL_NAME,
1327 .write = serial_omap_console_write,
1328 .device = uart_console_device,
1329 .setup = serial_omap_console_setup,
1330 .flags = CON_PRINTBUFFER,
1331 .index = -1,
1332 .data = &serial_omap_reg,
1333};
1334
1335static void serial_omap_add_console_port(struct uart_omap_port *up)
1336{
Rajendra Nayakba774332011-12-14 17:25:43 +05301337 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301338}
1339
1340#define OMAP_CONSOLE (&serial_omap_console)
1341
1342#else
1343
1344#define OMAP_CONSOLE NULL
1345
1346static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1347{}
1348
1349#endif
1350
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001351/* Enable or disable the rs485 support */
1352static void
1353serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
1354{
1355 struct uart_omap_port *up = to_uart_omap_port(port);
1356 unsigned long flags;
1357 unsigned int mode;
1358 int val;
1359
1360 pm_runtime_get_sync(up->dev);
1361 spin_lock_irqsave(&up->port.lock, flags);
1362
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001363 /* Disable interrupts from this port */
1364 mode = up->ier;
1365 up->ier = 0;
1366 serial_out(up, UART_IER, 0);
1367
1368 /* store new config */
1369 up->rs485 = *rs485conf;
1370
1371 /*
1372 * Just as a precaution, only allow rs485
1373 * to be enabled if the gpio pin is valid
1374 */
1375 if (gpio_is_valid(up->rts_gpio)) {
1376 /* enable / disable rts */
1377 val = (up->rs485.flags & SER_RS485_ENABLED) ?
1378 SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
1379 val = (up->rs485.flags & val) ? 1 : 0;
1380 gpio_set_value(up->rts_gpio, val);
1381 } else
1382 up->rs485.flags &= ~SER_RS485_ENABLED;
1383
1384 /* Enable interrupts */
1385 up->ier = mode;
1386 serial_out(up, UART_IER, up->ier);
1387
Philippe Proulx018e7442013-10-23 18:49:58 -04001388 /* If RS-485 is disabled, make sure the THR interrupt is fired when
1389 * TX FIFO is below the trigger level.
1390 */
1391 if (!(up->rs485.flags & SER_RS485_ENABLED) &&
1392 (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
1393 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
1394 serial_out(up, UART_OMAP_SCR, up->scr);
1395 }
1396
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001397 spin_unlock_irqrestore(&up->port.lock, flags);
1398 pm_runtime_mark_last_busy(up->dev);
1399 pm_runtime_put_autosuspend(up->dev);
1400}
1401
1402static int
1403serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
1404{
1405 struct serial_rs485 rs485conf;
1406
1407 switch (cmd) {
1408 case TIOCSRS485:
Felipe Balbid900d982014-04-23 09:58:36 -05001409 if (copy_from_user(&rs485conf, (void __user *) arg,
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001410 sizeof(rs485conf)))
1411 return -EFAULT;
1412
1413 serial_omap_config_rs485(port, &rs485conf);
1414 break;
1415
1416 case TIOCGRS485:
Felipe Balbid900d982014-04-23 09:58:36 -05001417 if (copy_to_user((void __user *) arg,
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001418 &(to_uart_omap_port(port)->rs485),
1419 sizeof(rs485conf)))
1420 return -EFAULT;
1421 break;
1422
1423 default:
1424 return -ENOIOCTLCMD;
1425 }
1426 return 0;
1427}
1428
1429
Govindraj.Rb6126332010-09-27 20:20:49 +05301430static struct uart_ops serial_omap_pops = {
1431 .tx_empty = serial_omap_tx_empty,
1432 .set_mctrl = serial_omap_set_mctrl,
1433 .get_mctrl = serial_omap_get_mctrl,
1434 .stop_tx = serial_omap_stop_tx,
1435 .start_tx = serial_omap_start_tx,
Russell King3af08bd2012-10-05 13:32:08 +01001436 .throttle = serial_omap_throttle,
1437 .unthrottle = serial_omap_unthrottle,
Govindraj.Rb6126332010-09-27 20:20:49 +05301438 .stop_rx = serial_omap_stop_rx,
1439 .enable_ms = serial_omap_enable_ms,
1440 .break_ctl = serial_omap_break_ctl,
1441 .startup = serial_omap_startup,
1442 .shutdown = serial_omap_shutdown,
1443 .set_termios = serial_omap_set_termios,
1444 .pm = serial_omap_pm,
1445 .type = serial_omap_type,
1446 .release_port = serial_omap_release_port,
1447 .request_port = serial_omap_request_port,
1448 .config_port = serial_omap_config_port,
1449 .verify_port = serial_omap_verify_port,
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001450 .ioctl = serial_omap_ioctl,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001451#ifdef CONFIG_CONSOLE_POLL
1452 .poll_put_char = serial_omap_poll_put_char,
1453 .poll_get_char = serial_omap_poll_get_char,
1454#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301455};
1456
1457static struct uart_driver serial_omap_reg = {
1458 .owner = THIS_MODULE,
1459 .driver_name = "OMAP-SERIAL",
1460 .dev_name = OMAP_SERIAL_NAME,
1461 .nr = OMAP_MAX_HSUART_PORTS,
1462 .cons = OMAP_CONSOLE,
1463};
1464
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301465#ifdef CONFIG_PM_SLEEP
Sourav Poddarddd85e22013-05-15 21:05:38 +05301466static int serial_omap_prepare(struct device *dev)
1467{
1468 struct uart_omap_port *up = dev_get_drvdata(dev);
1469
1470 up->is_suspending = true;
1471
1472 return 0;
1473}
1474
1475static void serial_omap_complete(struct device *dev)
1476{
1477 struct uart_omap_port *up = dev_get_drvdata(dev);
1478
1479 up->is_suspending = false;
1480}
1481
Govindraj.Rfcdca752011-02-28 18:12:23 +05301482static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301483{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301484 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301485
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301486 uart_suspend_port(&serial_omap_reg, &up->port);
Linus Torvalds033d9952012-10-02 09:54:49 -07001487 flush_work(&up->qos_work);
Govindraj.R2fd14962011-11-09 17:41:21 +05301488
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001489 if (device_may_wakeup(dev))
1490 serial_omap_enable_wakeup(up, true);
1491 else
1492 serial_omap_enable_wakeup(up, false);
1493
Govindraj.Rb6126332010-09-27 20:20:49 +05301494 return 0;
1495}
1496
Govindraj.Rfcdca752011-02-28 18:12:23 +05301497static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301498{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301499 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301500
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001501 if (device_may_wakeup(dev))
1502 serial_omap_enable_wakeup(up, false);
1503
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301504 uart_resume_port(&serial_omap_reg, &up->port);
1505
Govindraj.Rb6126332010-09-27 20:20:49 +05301506 return 0;
1507}
Sourav Poddarddd85e22013-05-15 21:05:38 +05301508#else
1509#define serial_omap_prepare NULL
Arnd Bergmann2cb5a2f2013-06-01 11:18:13 +02001510#define serial_omap_complete NULL
Sourav Poddarddd85e22013-05-15 21:05:38 +05301511#endif /* CONFIG_PM_SLEEP */
Govindraj.Rb6126332010-09-27 20:20:49 +05301512
Bill Pemberton9671f092012-11-19 13:21:50 -05001513static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301514{
1515 u32 mvr, scheme;
1516 u16 revision, major, minor;
1517
Ruchika Kharwar76bac192013-07-08 10:28:57 +03001518 mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301519
1520 /* Check revision register scheme */
1521 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1522
1523 switch (scheme) {
1524 case 0: /* Legacy Scheme: OMAP2/3 */
1525 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1526 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1527 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1528 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1529 break;
1530 case 1:
1531 /* New Scheme: OMAP4+ */
1532 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1533 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1534 OMAP_UART_MVR_MAJ_SHIFT;
1535 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1536 break;
1537 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001538 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301539 "Unknown %s revision, defaulting to highest\n",
1540 up->name);
1541 /* highest possible revision */
1542 major = 0xff;
1543 minor = 0xff;
1544 }
1545
1546 /* normalize revision for the driver */
1547 revision = UART_BUILD_REVISION(major, minor);
1548
1549 switch (revision) {
1550 case OMAP_UART_REV_46:
1551 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1552 UART_ERRATA_i291_DMA_FORCEIDLE);
1553 break;
1554 case OMAP_UART_REV_52:
1555 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1556 UART_ERRATA_i291_DMA_FORCEIDLE);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001557 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301558 break;
1559 case OMAP_UART_REV_63:
1560 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001561 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301562 break;
1563 default:
1564 break;
1565 }
1566}
1567
Bill Pemberton9671f092012-11-19 13:21:50 -05001568static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301569{
1570 struct omap_uart_port_info *omap_up_info;
1571
1572 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1573 if (!omap_up_info)
1574 return NULL; /* out of memory */
1575
1576 of_property_read_u32(dev->of_node, "clock-frequency",
1577 &omap_up_info->uartclk);
1578 return omap_up_info;
1579}
1580
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001581static int serial_omap_probe_rs485(struct uart_omap_port *up,
1582 struct device_node *np)
1583{
1584 struct serial_rs485 *rs485conf = &up->rs485;
1585 u32 rs485_delay[2];
1586 enum of_gpio_flags flags;
1587 int ret;
1588
1589 rs485conf->flags = 0;
1590 up->rts_gpio = -EINVAL;
1591
1592 if (!np)
1593 return 0;
1594
1595 if (of_property_read_bool(np, "rs485-rts-active-high"))
1596 rs485conf->flags |= SER_RS485_RTS_ON_SEND;
1597 else
1598 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1599
1600 /* check for tx enable gpio */
1601 up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
1602 if (gpio_is_valid(up->rts_gpio)) {
Felipe Balbi404dc572014-04-23 09:58:30 -05001603 ret = devm_gpio_request(up->dev, up->rts_gpio, "omap-serial");
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001604 if (ret < 0)
1605 return ret;
1606 ret = gpio_direction_output(up->rts_gpio,
1607 flags & SER_RS485_RTS_AFTER_SEND);
1608 if (ret < 0)
1609 return ret;
Michael Grzeschika64c1a12014-02-13 10:52:03 +01001610 } else if (up->rts_gpio == -EPROBE_DEFER) {
1611 return -EPROBE_DEFER;
1612 } else {
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001613 up->rts_gpio = -EINVAL;
Michael Grzeschika64c1a12014-02-13 10:52:03 +01001614 }
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001615
1616 if (of_property_read_u32_array(np, "rs485-rts-delay",
1617 rs485_delay, 2) == 0) {
1618 rs485conf->delay_rts_before_send = rs485_delay[0];
1619 rs485conf->delay_rts_after_send = rs485_delay[1];
1620 }
1621
1622 if (of_property_read_bool(np, "rs485-rx-during-tx"))
1623 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1624
1625 if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
1626 rs485conf->flags |= SER_RS485_ENABLED;
1627
1628 return 0;
1629}
1630
Bill Pemberton9671f092012-11-19 13:21:50 -05001631static int serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301632{
Jingoo Han574de552013-07-30 17:06:57 +09001633 struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
Felipe Balbicc516382014-04-23 09:58:31 -05001634 struct uart_omap_port *up;
1635 struct resource *mem;
Felipe Balbid044d232014-04-23 09:58:33 -05001636 void __iomem *base;
Felipe Balbicc516382014-04-23 09:58:31 -05001637 int uartirq = 0;
1638 int wakeirq = 0;
1639 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301640
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001641 /* The optional wakeirq may be specified in the board dts file */
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001642 if (pdev->dev.of_node) {
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001643 uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1644 if (!uartirq)
1645 return -EPROBE_DEFER;
1646 wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301647 omap_up_info = of_get_uart_port_info(&pdev->dev);
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001648 pdev->dev.platform_data = omap_up_info;
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001649 } else {
Felipe Balbi54af6922014-04-23 09:58:32 -05001650 uartirq = platform_get_irq(pdev, 0);
1651 if (uartirq < 0)
1652 return -EPROBE_DEFER;
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001653 }
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301654
Felipe Balbid044d232014-04-23 09:58:33 -05001655 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1656 if (!up)
1657 return -ENOMEM;
Govindraj.Rb6126332010-09-27 20:20:49 +05301658
Felipe Balbid044d232014-04-23 09:58:33 -05001659 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1660 base = devm_ioremap_resource(&pdev->dev, mem);
1661 if (IS_ERR(base))
1662 return PTR_ERR(base);
Govindraj.Rb6126332010-09-27 20:20:49 +05301663
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001664 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301665 up->port.dev = &pdev->dev;
1666 up->port.type = PORT_OMAP;
1667 up->port.iotype = UPIO_MEM;
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001668 up->port.irq = uartirq;
1669 up->wakeirq = wakeirq;
Markus Pargmannce6acca2014-01-24 18:09:41 +01001670 if (!up->wakeirq)
1671 dev_info(up->port.dev, "no wakeirq for uart%d\n",
1672 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301673
1674 up->port.regshift = 2;
1675 up->port.fifosize = 64;
1676 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301677
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301678 if (pdev->dev.of_node)
1679 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1680 else
1681 up->port.line = pdev->id;
1682
1683 if (up->port.line < 0) {
1684 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1685 up->port.line);
1686 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301687 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301688 }
1689
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001690 ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
1691 if (ret < 0)
1692 goto err_rs485;
1693
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301694 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301695 up->port.mapbase = mem->start;
Felipe Balbid044d232014-04-23 09:58:33 -05001696 up->port.membase = base;
Govindraj.Rb6126332010-09-27 20:20:49 +05301697 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301698 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301699 if (!up->port.uartclk) {
1700 up->port.uartclk = DEFAULT_CLK_SPEED;
Philippe Proulxe5f9bf72013-10-23 18:49:59 -04001701 dev_warn(&pdev->dev,
Philippe Proulx80d86112013-10-31 09:39:58 -04001702 "No clock speed specified: using default: %d\n",
Philippe Proulxe5f9bf72013-10-23 18:49:59 -04001703 DEFAULT_CLK_SPEED);
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301704 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301705
Govindraj.R2fd14962011-11-09 17:41:21 +05301706 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1707 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1708 pm_qos_add_request(&up->pm_qos_request,
1709 PM_QOS_CPU_DMA_LATENCY, up->latency);
Govindraj.R2fd14962011-11-09 17:41:21 +05301710 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1711
Felipe Balbi93220dc2012-09-06 15:45:27 +03001712 platform_set_drvdata(pdev, up);
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001713 if (omap_up_info->autosuspend_timeout == 0)
1714 omap_up_info->autosuspend_timeout = -1;
Felipe Balbi5b6acc72014-04-23 09:58:29 -05001715
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001716 device_init_wakeup(up->dev, true);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301717 pm_runtime_use_autosuspend(&pdev->dev);
1718 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301719 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301720
1721 pm_runtime_irq_safe(&pdev->dev);
Grygorii Strashko3026d142013-07-22 15:31:15 +05301722 pm_runtime_enable(&pdev->dev);
1723
Govindraj.Rfcdca752011-02-28 18:12:23 +05301724 pm_runtime_get_sync(&pdev->dev);
1725
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301726 omap_serial_fill_features_erratas(up);
1727
Rajendra Nayakba774332011-12-14 17:25:43 +05301728 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301729 serial_omap_add_console_port(up);
1730
1731 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1732 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301733 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301734
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001735 pm_runtime_mark_last_busy(up->dev);
1736 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301737 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301738
1739err_add_port:
1740 pm_runtime_put(&pdev->dev);
1741 pm_runtime_disable(&pdev->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001742err_rs485:
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301743err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301744 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1745 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301746 return ret;
1747}
1748
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001749static int serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301750{
1751 struct uart_omap_port *up = platform_get_drvdata(dev);
1752
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001753 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001754 pm_runtime_disable(up->dev);
1755 uart_remove_one_port(&serial_omap_reg, &up->port);
1756 pm_qos_remove_request(&up->pm_qos_request);
Sanjay Singh Rawat93a2e472014-03-21 13:55:10 +05301757 device_init_wakeup(&dev->dev, false);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301758
Govindraj.Rb6126332010-09-27 20:20:49 +05301759 return 0;
1760}
1761
Govindraj.R94734742011-11-07 19:00:33 +05301762/*
1763 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1764 * The access to uart register after MDR1 Access
1765 * causes UART to corrupt data.
1766 *
1767 * Need a delay =
1768 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1769 * give 10 times as much
1770 */
1771static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1772{
1773 u8 timeout = 255;
1774
1775 serial_out(up, UART_OMAP_MDR1, mdr1);
1776 udelay(2);
1777 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1778 UART_FCR_CLEAR_RCVR);
1779 /*
1780 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1781 * TX_FIFO_E bit is 1.
1782 */
1783 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1784 (UART_LSR_THRE | UART_LSR_DR))) {
1785 timeout--;
1786 if (!timeout) {
1787 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001788 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301789 serial_in(up, UART_LSR));
1790 break;
1791 }
1792 udelay(1);
1793 }
1794}
1795
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301796#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301797static void serial_omap_restore_context(struct uart_omap_port *up)
1798{
Govindraj.R94734742011-11-07 19:00:33 +05301799 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1800 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1801 else
1802 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1803
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301804 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1805 serial_out(up, UART_EFR, UART_EFR_ECB);
1806 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1807 serial_out(up, UART_IER, 0x0);
1808 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301809 serial_out(up, UART_DLL, up->dll);
1810 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301811 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1812 serial_out(up, UART_IER, up->ier);
1813 serial_out(up, UART_FCR, up->fcr);
1814 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1815 serial_out(up, UART_MCR, up->mcr);
1816 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301817 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301818 serial_out(up, UART_EFR, up->efr);
1819 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301820 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1821 serial_omap_mdr1_errataset(up, up->mdr1);
1822 else
1823 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001824 serial_out(up, UART_OMAP_WER, up->wer);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301825}
1826
Govindraj.Rfcdca752011-02-28 18:12:23 +05301827static int serial_omap_runtime_suspend(struct device *dev)
1828{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301829 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301830
Wei Yongjun7f253012013-06-05 10:04:49 +08001831 if (!up)
1832 return -EINVAL;
1833
Sourav Poddarddd85e22013-05-15 21:05:38 +05301834 /*
1835 * When using 'no_console_suspend', the console UART must not be
1836 * suspended. Since driver suspend is managed by runtime suspend,
1837 * preventing runtime suspend (by returning error) will keep device
1838 * active during suspend.
1839 */
1840 if (up->is_suspending && !console_suspend_enabled &&
1841 uart_console(&up->port))
1842 return -EBUSY;
1843
Felipe Balbie5b57c02012-08-23 13:32:42 +03001844 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301845
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001846 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301847
Govindraj.R2fd14962011-11-09 17:41:21 +05301848 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1849 schedule_work(&up->qos_work);
1850
Govindraj.Rfcdca752011-02-28 18:12:23 +05301851 return 0;
1852}
1853
1854static int serial_omap_runtime_resume(struct device *dev)
1855{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301856 struct uart_omap_port *up = dev_get_drvdata(dev);
1857
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301858 int loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301859
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001860 serial_omap_enable_wakeup(up, false);
1861
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301862 if (loss_cnt < 0) {
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001863 dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301864 loss_cnt);
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301865 serial_omap_restore_context(up);
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301866 } else if (up->context_loss_cnt != loss_cnt) {
1867 serial_omap_restore_context(up);
1868 }
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301869 up->latency = up->calc_latency;
1870 schedule_work(&up->qos_work);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301871
Govindraj.Rfcdca752011-02-28 18:12:23 +05301872 return 0;
1873}
1874#endif
1875
1876static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1877 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1878 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1879 serial_omap_runtime_resume, NULL)
Sourav Poddarddd85e22013-05-15 21:05:38 +05301880 .prepare = serial_omap_prepare,
1881 .complete = serial_omap_complete,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301882};
1883
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301884#if defined(CONFIG_OF)
1885static const struct of_device_id omap_serial_of_match[] = {
1886 { .compatible = "ti,omap2-uart" },
1887 { .compatible = "ti,omap3-uart" },
1888 { .compatible = "ti,omap4-uart" },
1889 {},
1890};
1891MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1892#endif
1893
Govindraj.Rb6126332010-09-27 20:20:49 +05301894static struct platform_driver serial_omap_driver = {
1895 .probe = serial_omap_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001896 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301897 .driver = {
1898 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301899 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301900 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301901 },
1902};
1903
1904static int __init serial_omap_init(void)
1905{
1906 int ret;
1907
1908 ret = uart_register_driver(&serial_omap_reg);
1909 if (ret != 0)
1910 return ret;
1911 ret = platform_driver_register(&serial_omap_driver);
1912 if (ret != 0)
1913 uart_unregister_driver(&serial_omap_reg);
1914 return ret;
1915}
1916
1917static void __exit serial_omap_exit(void)
1918{
1919 platform_driver_unregister(&serial_omap_driver);
1920 uart_unregister_driver(&serial_omap_reg);
1921}
1922
1923module_init(serial_omap_init);
1924module_exit(serial_omap_exit);
1925
1926MODULE_DESCRIPTION("OMAP High Speed UART driver");
1927MODULE_LICENSE("GPL");
1928MODULE_AUTHOR("Texas Instruments Inc");