blob: f7dc538679b1d357dc4570df2aeb098cc9696360 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
Daniel Mack64792852014-03-27 11:27:40 +010030#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020036#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030037#include <sound/omap-pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040038
39#include "davinci-pcm.h"
40#include "davinci-mcasp.h"
41
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030042#define MCASP_MAX_AFIFO_DEPTH 64
43
Peter Ujfalusi790bb942014-02-03 14:51:52 +020044struct davinci_mcasp_context {
45 u32 txfmtctl;
46 u32 rxfmtctl;
47 u32 txfmt;
48 u32 rxfmt;
49 u32 aclkxctl;
50 u32 aclkrctl;
51 u32 pdir;
52};
53
Peter Ujfalusi70091a32013-11-14 11:35:29 +020054struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020055 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020056 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020057 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020058 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020059 struct device *dev;
60
61 /* McASP specific data */
62 int tdm_slots;
63 u8 op_mode;
64 u8 num_serializer;
65 u8 *serial_dir;
66 u8 version;
67 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020068 int streams;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020069
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020070 int sysclk_freq;
71 bool bclk_master;
72
Peter Ujfalusi21400a72013-11-14 11:35:26 +020073 /* McASP FIFO related */
74 u8 txnumevt;
75 u8 rxnumevt;
76
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020077 bool dat_port;
78
Peter Ujfalusi21400a72013-11-14 11:35:26 +020079#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020080 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020081#endif
82};
83
Peter Ujfalusif68205a2013-11-14 11:35:36 +020084static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
85 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040086{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020087 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040088 __raw_writel(__raw_readl(reg) | val, reg);
89}
90
Peter Ujfalusif68205a2013-11-14 11:35:36 +020091static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
92 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -040093{
Peter Ujfalusif68205a2013-11-14 11:35:36 +020094 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -040095 __raw_writel((__raw_readl(reg) & ~(val)), reg);
96}
97
Peter Ujfalusif68205a2013-11-14 11:35:36 +020098static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
99 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400100{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200101 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400102 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
103}
104
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200105static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
106 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400107{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200108 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400109}
110
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200111static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400112{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200113 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400114}
115
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200116static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400117{
118 int i = 0;
119
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200120 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400121
122 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
123 /* loop count is to avoid the lock-up */
124 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200125 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400126 break;
127 }
128
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200129 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400130 printk(KERN_ERR "GBLCTL write error\n");
131}
132
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200133static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
134{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200135 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
136 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200137
138 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
139}
140
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200141static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400142{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200143 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
144 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200145
146 /*
147 * When ASYNC == 0 the transmit and receive sections operate
148 * synchronously from the transmit clock and frame sync. We need to make
149 * sure that the TX signlas are enabled when starting reception.
150 */
151 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200152 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
153 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200154 }
155
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200156 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
157 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400158
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200159 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
160 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
161 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400162
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200163 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
164 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200165
166 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200167 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400168}
169
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200170static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400171{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400172 u8 offset = 0, i;
173 u32 cnt;
174
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200175 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
176 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
177 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
178 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400179
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200180 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
181 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
182 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200183 for (i = 0; i < mcasp->num_serializer; i++) {
184 if (mcasp->serial_dir[i] == TX_MODE) {
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400185 offset = i;
186 break;
187 }
188 }
189
190 /* wait for TX ready */
191 cnt = 0;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200192 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(offset)) &
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400193 TXSTATE) && (cnt < 100000))
194 cnt++;
195
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200196 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXBUF_REG, 0);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400197}
198
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200199static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400200{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200201 u32 reg;
202
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200203 mcasp->streams++;
204
Chaithrika U S539d3d82009-09-23 10:12:08 -0400205 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200206 if (mcasp->txnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200207 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200208 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
209 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530210 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200211 mcasp_start_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400212 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200213 if (mcasp->rxnumevt) { /* enable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200214 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200215 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
216 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
Vaibhav Bedia0d624272012-08-08 20:40:31 +0530217 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200218 mcasp_start_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400219 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400220}
221
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200222static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400223{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200224 /*
225 * In synchronous mode stop the TX clocks if no other stream is
226 * running
227 */
228 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200229 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200230
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200231 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
232 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400233}
234
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200235static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400236{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200237 u32 val = 0;
238
239 /*
240 * In synchronous mode keep TX clocks running if the capture stream is
241 * still running.
242 */
243 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
244 val = TXHCLKRST | TXCLKRST | TXFSRST;
245
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200246 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
247 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400248}
249
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200250static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400251{
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200252 u32 reg;
253
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200254 mcasp->streams--;
255
Chaithrika U S539d3d82009-09-23 10:12:08 -0400256 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200257 if (mcasp->txnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200258 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200259 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530260 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200261 mcasp_stop_tx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400262 } else {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200263 if (mcasp->rxnumevt) { /* disable FIFO */
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200264 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200265 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530266 }
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200267 mcasp_stop_rx(mcasp);
Chaithrika U S539d3d82009-09-23 10:12:08 -0400268 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400269}
270
271static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
272 unsigned int fmt)
273{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200274 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200275 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300276 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300277 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300278 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400279
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200280 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200281 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300282 case SND_SOC_DAIFMT_DSP_A:
283 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
284 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300285 /* 1st data bit occur one ACLK cycle after the frame sync */
286 data_delay = 1;
287 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200288 case SND_SOC_DAIFMT_DSP_B:
289 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200290 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
291 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300292 /* No delay after FS */
293 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200294 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300295 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200296 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200297 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
298 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300299 /* 1st data bit occur one ACLK cycle after the frame sync */
300 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300301 /* FS need to be inverted */
302 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200303 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300304 case SND_SOC_DAIFMT_LEFT_J:
305 /* configure a full-word SYNC pulse (LRCLK) */
306 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
307 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
308 /* No delay after FS */
309 data_delay = 0;
310 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300311 default:
312 ret = -EINVAL;
313 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200314 }
315
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300316 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
317 FSXDLY(3));
318 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
319 FSRDLY(3));
320
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400321 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
322 case SND_SOC_DAIFMT_CBS_CFS:
323 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200324 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
325 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400326
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200327 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
328 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400329
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200330 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
331 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200332 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400333 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400334 case SND_SOC_DAIFMT_CBM_CFS:
335 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200336 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
337 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400338
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200339 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
340 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400341
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200342 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
343 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200344 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400345 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400346 case SND_SOC_DAIFMT_CBM_CFM:
347 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200348 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
349 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400350
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200351 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
352 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400353
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200354 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
355 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200356 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400357 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400358 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200359 ret = -EINVAL;
360 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400361 }
362
363 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
364 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200365 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300366 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300367 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400368 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400369 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200370 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300371 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300372 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400373 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400374 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200375 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300376 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300377 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400378 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400379 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200380 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200381 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300382 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400383 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400384 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200385 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300386 goto out;
387 }
388
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300389 if (inv_fs)
390 fs_pol_rising = !fs_pol_rising;
391
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300392 if (fs_pol_rising) {
393 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
394 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
395 } else {
396 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
397 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400398 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200399out:
400 pm_runtime_put_sync(mcasp->dev);
401 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400402}
403
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200404static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id, int div)
405{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200406 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200407
408 switch (div_id) {
409 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200410 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200411 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200412 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200413 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
414 break;
415
416 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200417 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200418 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200419 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200420 ACLKRDIV(div - 1), ACLKRDIV_MASK);
421 break;
422
Daniel Mack1b3bc062012-12-05 18:20:38 +0100423 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200424 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100425 break;
426
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200427 default:
428 return -EINVAL;
429 }
430
431 return 0;
432}
433
Daniel Mack5b66aa22012-10-04 15:08:41 +0200434static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
435 unsigned int freq, int dir)
436{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200437 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200438
439 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200440 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
441 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
442 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200443 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200444 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
445 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
446 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200447 }
448
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200449 mcasp->sysclk_freq = freq;
450
Daniel Mack5b66aa22012-10-04 15:08:41 +0200451 return 0;
452}
453
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200454static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100455 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400456{
Daniel Mackba764b32012-12-05 18:20:37 +0100457 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200458 u32 tx_rotate = (word_length / 4) & 0x7;
459 u32 rx_rotate = (32 - word_length) / 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100460 u32 mask = (1ULL << word_length) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400461
Daniel Mack1b3bc062012-12-05 18:20:38 +0100462 /*
463 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
464 * callback, take it into account here. That allows us to for example
465 * send 32 bits per channel to the codec, while only 16 of them carry
466 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200467 * The clock ratio is given for a full period of data (for I2S format
468 * both left and right channels), so it has to be divided by number of
469 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100470 */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200471 if (mcasp->bclk_lrclk_ratio)
472 word_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100473
Daniel Mackba764b32012-12-05 18:20:37 +0100474 /* mapping of the XSSZ bit-field as described in the datasheet */
475 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400476
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200477 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200478 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
479 RXSSZ(0x0F));
480 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
481 TXSSZ(0x0F));
482 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
483 TXROT(7));
484 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
485 RXROT(7));
486 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200487 }
488
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200489 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400490
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400491 return 0;
492}
493
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200494static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300495 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400496{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300497 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
498 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400499 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400500 u8 tx_ser = 0;
501 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200502 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100503 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300504 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200505 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400506 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300507 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200508 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400509
510 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200511 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400512
513 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200514 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
515 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400516 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200517 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
518 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400519 }
520
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200521 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200522 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
523 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200524 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100525 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200526 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400527 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200528 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100529 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200530 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400531 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100532 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200533 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
534 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400535 }
536 }
537
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300538 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
539 active_serializers = tx_ser;
540 numevt = mcasp->txnumevt;
541 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
542 } else {
543 active_serializers = rx_ser;
544 numevt = mcasp->rxnumevt;
545 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
546 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100547
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300548 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200549 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300550 "enabled in mcasp (%d)\n", channels,
551 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100552 return -EINVAL;
553 }
554
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300555 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300556 if (!numevt) {
557 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300558 if (active_serializers > 1) {
559 /*
560 * If more than one serializers are in use we have one
561 * DMA request to provide data for all serializers.
562 * For example if three serializers are enabled the DMA
563 * need to transfer three words per DMA request.
564 */
565 dma_params->fifo_level = active_serializers;
566 dma_data->maxburst = active_serializers;
567 } else {
568 dma_params->fifo_level = 0;
569 dma_data->maxburst = 0;
570 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300571 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300572 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400573
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300574 if (period_words % active_serializers) {
575 dev_err(mcasp->dev, "Invalid combination of period words and "
576 "active serializers: %d, %d\n", period_words,
577 active_serializers);
578 return -EINVAL;
579 }
580
581 /*
582 * Calculate the optimal AFIFO depth for platform side:
583 * The number of words for numevt need to be in steps of active
584 * serializers.
585 */
586 n = numevt % active_serializers;
587 if (n)
588 numevt += (active_serializers - n);
589 while (period_words % numevt && numevt > 0)
590 numevt -= active_serializers;
591 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300592 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400593
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300594 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
595 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100596
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300597 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300598 if (numevt == 1)
599 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300600 dma_params->fifo_level = numevt;
601 dma_data->maxburst = numevt;
602
Michal Bachraty2952b272013-02-28 16:07:08 +0100603 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400604}
605
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200606static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400607{
608 int i, active_slots;
609 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200610 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400611
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200612 if ((mcasp->tdm_slots < 2) || (mcasp->tdm_slots > 32)) {
613 dev_err(mcasp->dev, "tdm slot %d not supported\n",
614 mcasp->tdm_slots);
615 return -EINVAL;
616 }
617
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200618 active_slots = (mcasp->tdm_slots > 31) ? 32 : mcasp->tdm_slots;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400619 for (i = 0; i < active_slots; i++)
620 mask |= (1 << i);
621
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200622 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400623
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200624 if (!mcasp->dat_port)
625 busel = TXSEL;
626
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200627 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
628 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
629 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
630 FSXMOD(mcasp->tdm_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400631
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200632 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
633 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
634 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
635 FSRMOD(mcasp->tdm_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400636
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200637 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400638}
639
640/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +0100641static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
642 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400643{
Daniel Mack64792852014-03-27 11:27:40 +0100644 u32 cs_value = 0;
645 u8 *cs_bytes = (u8*) &cs_value;
646
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400647 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
648 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200649 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400650
651 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200652 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400653
654 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200655 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400656
657 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200658 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400659
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200660 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400661
662 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200663 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400664
665 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200666 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200667
Daniel Mack64792852014-03-27 11:27:40 +0100668 /* Set S/PDIF channel status bits */
669 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
670 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
671
672 switch (rate) {
673 case 22050:
674 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
675 break;
676 case 24000:
677 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
678 break;
679 case 32000:
680 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
681 break;
682 case 44100:
683 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
684 break;
685 case 48000:
686 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
687 break;
688 case 88200:
689 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
690 break;
691 case 96000:
692 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
693 break;
694 case 176400:
695 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
696 break;
697 case 192000:
698 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
699 break;
700 default:
701 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
702 return -EINVAL;
703 }
704
705 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
706 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
707
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200708 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400709}
710
711static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
712 struct snd_pcm_hw_params *params,
713 struct snd_soc_dai *cpu_dai)
714{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200715 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400716 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200717 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400718 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200719 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300720 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200721 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200722
723 /* If mcasp is BCLK master we need to set BCLK divider */
Jyri Sarha09298782014-06-13 12:50:00 +0300724 if (mcasp->bclk_master && mcasp->sysclk_freq) {
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200725 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
Jyri Sarha09298782014-06-13 12:50:00 +0300726 unsigned int div = mcasp->sysclk_freq / bclk_freq;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200727 if (mcasp->sysclk_freq % bclk_freq != 0) {
Jyri Sarha09298782014-06-13 12:50:00 +0300728 if (((mcasp->sysclk_freq / div) - bclk_freq) >
729 (bclk_freq - (mcasp->sysclk_freq / (div+1))))
730 div++;
731 dev_warn(mcasp->dev,
732 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
733 mcasp->sysclk_freq, div, bclk_freq);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200734 }
Jyri Sarha09298782014-06-13 12:50:00 +0300735 davinci_mcasp_set_clkdiv(cpu_dai, 1, div);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200736 }
737
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300738 ret = mcasp_common_hw_param(mcasp, substream->stream,
739 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200740 if (ret)
741 return ret;
742
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200743 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +0100744 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400745 else
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200746 ret = mcasp_i2s_hw_param(mcasp, substream->stream);
747
748 if (ret)
749 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400750
751 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400752 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400753 case SNDRV_PCM_FORMAT_S8:
754 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100755 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400756 break;
757
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400758 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400759 case SNDRV_PCM_FORMAT_S16_LE:
760 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100761 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400762 break;
763
Daniel Mack21eb24d2012-10-09 09:35:16 +0200764 case SNDRV_PCM_FORMAT_U24_3LE:
765 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200766 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100767 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200768 break;
769
Daniel Mack6b7fa012012-10-09 11:56:40 +0200770 case SNDRV_PCM_FORMAT_U24_LE:
771 case SNDRV_PCM_FORMAT_S24_LE:
Peter Ujfalusi182bef82014-06-26 08:09:24 +0300772 dma_params->data_type = 4;
773 word_length = 24;
774 break;
775
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400776 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400777 case SNDRV_PCM_FORMAT_S32_LE:
778 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100779 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400780 break;
781
782 default:
783 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
784 return -EINVAL;
785 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400786
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300787 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400788 dma_params->acnt = 4;
789 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400790 dma_params->acnt = dma_params->data_type;
791
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200792 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400793
794 return 0;
795}
796
797static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
798 int cmd, struct snd_soc_dai *cpu_dai)
799{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200800 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400801 int ret = 0;
802
803 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400804 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530805 case SNDRV_PCM_TRIGGER_START:
806 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200807 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400808 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400809 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530810 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400811 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200812 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400813 break;
814
815 default:
816 ret = -EINVAL;
817 }
818
819 return ret;
820}
821
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100822static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400823 .trigger = davinci_mcasp_trigger,
824 .hw_params = davinci_mcasp_hw_params,
825 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200826 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +0200827 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400828};
829
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300830static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
831{
832 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
833
834 if (mcasp->version == MCASP_VERSION_4) {
835 /* Using dmaengine PCM */
836 dai->playback_dma_data =
837 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
838 dai->capture_dma_data =
839 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
840 } else {
841 /* Using davinci-pcm */
842 dai->playback_dma_data = mcasp->dma_params;
843 dai->capture_dma_data = mcasp->dma_params;
844 }
845
846 return 0;
847}
848
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200849#ifdef CONFIG_PM_SLEEP
850static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
851{
852 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200853 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200854
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200855 context->txfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG);
856 context->rxfmtctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
857 context->txfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXFMT_REG);
858 context->rxfmt = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMT_REG);
859 context->aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
860 context->aclkrctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG);
861 context->pdir = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200862
863 return 0;
864}
865
866static int davinci_mcasp_resume(struct snd_soc_dai *dai)
867{
868 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200869 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200870
Peter Ujfalusi790bb942014-02-03 14:51:52 +0200871 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, context->txfmtctl);
872 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG, context->rxfmtctl);
873 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMT_REG, context->txfmt);
874 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXFMT_REG, context->rxfmt);
875 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, context->aclkxctl);
876 mcasp_set_reg(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, context->aclkrctl);
877 mcasp_set_reg(mcasp, DAVINCI_MCASP_PDIR_REG, context->pdir);
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200878
879 return 0;
880}
881#else
882#define davinci_mcasp_suspend NULL
883#define davinci_mcasp_resume NULL
884#endif
885
Peter Ujfalusied29cd52013-11-14 11:35:22 +0200886#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
887
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400888#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
889 SNDRV_PCM_FMTBIT_U8 | \
890 SNDRV_PCM_FMTBIT_S16_LE | \
891 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +0200892 SNDRV_PCM_FMTBIT_S24_LE | \
893 SNDRV_PCM_FMTBIT_U24_LE | \
894 SNDRV_PCM_FMTBIT_S24_3LE | \
895 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400896 SNDRV_PCM_FMTBIT_S32_LE | \
897 SNDRV_PCM_FMTBIT_U32_LE)
898
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000899static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400900 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000901 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300902 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +0200903 .suspend = davinci_mcasp_suspend,
904 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400905 .playback = {
906 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100907 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400908 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400909 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400910 },
911 .capture = {
912 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +0100913 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400914 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400915 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400916 },
917 .ops = &davinci_mcasp_dai_ops,
918
919 },
920 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +0200921 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +0300922 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400923 .playback = {
924 .channels_min = 1,
925 .channels_max = 384,
926 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400927 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400928 },
929 .ops = &davinci_mcasp_dai_ops,
930 },
931
932};
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400933
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -0700934static const struct snd_soc_component_driver davinci_mcasp_component = {
935 .name = "davinci-mcasp",
936};
937
Jyri Sarha256ba182013-10-18 18:37:42 +0300938/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200939static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300940 .tx_dma_offset = 0x400,
941 .rx_dma_offset = 0x400,
942 .asp_chan_q = EVENTQ_0,
943 .version = MCASP_VERSION_1,
944};
945
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200946static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300947 .tx_dma_offset = 0x2000,
948 .rx_dma_offset = 0x2000,
949 .asp_chan_q = EVENTQ_0,
950 .version = MCASP_VERSION_2,
951};
952
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200953static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +0300954 .tx_dma_offset = 0,
955 .rx_dma_offset = 0,
956 .asp_chan_q = EVENTQ_0,
957 .version = MCASP_VERSION_3,
958};
959
Peter Ujfalusid1debaf2014-02-03 14:51:51 +0200960static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200961 .tx_dma_offset = 0x200,
962 .rx_dma_offset = 0x284,
963 .asp_chan_q = EVENTQ_0,
964 .version = MCASP_VERSION_4,
965};
966
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530967static const struct of_device_id mcasp_dt_ids[] = {
968 {
969 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300970 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530971 },
972 {
973 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +0300974 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530975 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530976 {
Jyri Sarha3af9e032013-10-18 18:37:44 +0300977 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +0200978 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +0530979 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +0200980 {
981 .compatible = "ti,dra7-mcasp-audio",
982 .data = &dra7_mcasp_pdata,
983 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +0530984 { /* sentinel */ }
985};
986MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
987
Peter Ujfalusiae726e92013-11-14 11:35:35 +0200988static int mcasp_reparent_fck(struct platform_device *pdev)
989{
990 struct device_node *node = pdev->dev.of_node;
991 struct clk *gfclk, *parent_clk;
992 const char *parent_name;
993 int ret;
994
995 if (!node)
996 return 0;
997
998 parent_name = of_get_property(node, "fck_parent", NULL);
999 if (!parent_name)
1000 return 0;
1001
1002 gfclk = clk_get(&pdev->dev, "fck");
1003 if (IS_ERR(gfclk)) {
1004 dev_err(&pdev->dev, "failed to get fck\n");
1005 return PTR_ERR(gfclk);
1006 }
1007
1008 parent_clk = clk_get(NULL, parent_name);
1009 if (IS_ERR(parent_clk)) {
1010 dev_err(&pdev->dev, "failed to get parent clock\n");
1011 ret = PTR_ERR(parent_clk);
1012 goto err1;
1013 }
1014
1015 ret = clk_set_parent(gfclk, parent_clk);
1016 if (ret) {
1017 dev_err(&pdev->dev, "failed to reparent fck\n");
1018 goto err2;
1019 }
1020
1021err2:
1022 clk_put(parent_clk);
1023err1:
1024 clk_put(gfclk);
1025 return ret;
1026}
1027
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001028static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301029 struct platform_device *pdev)
1030{
1031 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001032 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301033 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301034 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001035 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301036
1037 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301038 u32 val;
1039 int i, ret = 0;
1040
1041 if (pdev->dev.platform_data) {
1042 pdata = pdev->dev.platform_data;
1043 return pdata;
1044 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001045 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301046 } else {
1047 /* control shouldn't reach here. something is wrong */
1048 ret = -EINVAL;
1049 goto nodata;
1050 }
1051
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301052 ret = of_property_read_u32(np, "op-mode", &val);
1053 if (ret >= 0)
1054 pdata->op_mode = val;
1055
1056 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001057 if (ret >= 0) {
1058 if (val < 2 || val > 32) {
1059 dev_err(&pdev->dev,
1060 "tdm-slots must be in rage [2-32]\n");
1061 ret = -EINVAL;
1062 goto nodata;
1063 }
1064
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301065 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001066 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301067
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301068 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1069 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301070 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001071 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1072 (sizeof(*of_serial_dir) * val),
1073 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301074 if (!of_serial_dir) {
1075 ret = -ENOMEM;
1076 goto nodata;
1077 }
1078
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001079 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301080 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1081
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001082 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301083 pdata->serial_dir = of_serial_dir;
1084 }
1085
Jyri Sarha4023fe62013-10-18 18:37:43 +03001086 ret = of_property_match_string(np, "dma-names", "tx");
1087 if (ret < 0)
1088 goto nodata;
1089
1090 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1091 &dma_spec);
1092 if (ret < 0)
1093 goto nodata;
1094
1095 pdata->tx_dma_channel = dma_spec.args[0];
1096
1097 ret = of_property_match_string(np, "dma-names", "rx");
1098 if (ret < 0)
1099 goto nodata;
1100
1101 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1102 &dma_spec);
1103 if (ret < 0)
1104 goto nodata;
1105
1106 pdata->rx_dma_channel = dma_spec.args[0];
1107
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301108 ret = of_property_read_u32(np, "tx-num-evt", &val);
1109 if (ret >= 0)
1110 pdata->txnumevt = val;
1111
1112 ret = of_property_read_u32(np, "rx-num-evt", &val);
1113 if (ret >= 0)
1114 pdata->rxnumevt = val;
1115
1116 ret = of_property_read_u32(np, "sram-size-playback", &val);
1117 if (ret >= 0)
1118 pdata->sram_size_playback = val;
1119
1120 ret = of_property_read_u32(np, "sram-size-capture", &val);
1121 if (ret >= 0)
1122 pdata->sram_size_capture = val;
1123
1124 return pdata;
1125
1126nodata:
1127 if (ret < 0) {
1128 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1129 ret);
1130 pdata = NULL;
1131 }
1132 return pdata;
1133}
1134
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001135static int davinci_mcasp_probe(struct platform_device *pdev)
1136{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001137 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001138 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001139 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001140 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001141 struct davinci_mcasp *mcasp;
Julia Lawall96d31e22011-12-29 17:51:21 +01001142 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001143
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301144 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1145 dev_err(&pdev->dev, "No platform data supplied\n");
1146 return -EINVAL;
1147 }
1148
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001149 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001150 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001151 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001152 return -ENOMEM;
1153
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301154 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1155 if (!pdata) {
1156 dev_err(&pdev->dev, "no platform data\n");
1157 return -EINVAL;
1158 }
1159
Jyri Sarha256ba182013-10-18 18:37:42 +03001160 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001161 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001162 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001163 "\"mpu\" mem resource not found, using index 0\n");
1164 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1165 if (!mem) {
1166 dev_err(&pdev->dev, "no mem resource?\n");
1167 return -ENODEV;
1168 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001169 }
1170
Julia Lawall96d31e22011-12-29 17:51:21 +01001171 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301172 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001173 if (!ioarea) {
1174 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001175 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001176 }
1177
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301178 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001179
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301180 ret = pm_runtime_get_sync(&pdev->dev);
1181 if (IS_ERR_VALUE(ret)) {
1182 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
1183 return ret;
1184 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001185
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001186 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1187 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301188 dev_err(&pdev->dev, "ioremap failed\n");
1189 ret = -ENOMEM;
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001190 goto err;
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301191 }
1192
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001193 mcasp->op_mode = pdata->op_mode;
1194 mcasp->tdm_slots = pdata->tdm_slots;
1195 mcasp->num_serializer = pdata->num_serializer;
1196 mcasp->serial_dir = pdata->serial_dir;
1197 mcasp->version = pdata->version;
1198 mcasp->txnumevt = pdata->txnumevt;
1199 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001200
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001201 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001202
Jyri Sarha256ba182013-10-18 18:37:42 +03001203 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001204 if (dat)
1205 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001206
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001207 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001208 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001209 dma_params->asp_chan_q = pdata->asp_chan_q;
1210 dma_params->ram_chan_q = pdata->ram_chan_q;
1211 dma_params->sram_pool = pdata->sram_pool;
1212 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001213 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001214 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001215 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001216 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001217
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001218 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001219 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001220
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001221 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001222 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001223 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001224 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001225 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001226
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001227 /* dmaengine filter data for DT and non-DT boot */
1228 if (pdev->dev.of_node)
1229 dma_data->filter_data = "tx";
1230 else
1231 dma_data->filter_data = &dma_params->channel;
1232
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001233 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001234 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001235 dma_params->asp_chan_q = pdata->asp_chan_q;
1236 dma_params->ram_chan_q = pdata->ram_chan_q;
1237 dma_params->sram_pool = pdata->sram_pool;
1238 dma_params->sram_size = pdata->sram_size_capture;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001239 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001240 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001241 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001242 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001243
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001244 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001245 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001246
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001247 if (mcasp->version < MCASP_VERSION_3) {
1248 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001249 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001250 mcasp->dat_port = true;
1251 } else {
1252 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1253 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001254
1255 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001256 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001257 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001258 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001259 dma_params->channel = pdata->rx_dma_channel;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001260
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001261 /* dmaengine filter data for DT and non-DT boot */
1262 if (pdev->dev.of_node)
1263 dma_data->filter_data = "rx";
1264 else
1265 dma_data->filter_data = &dma_params->channel;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001266
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001267 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001268
1269 mcasp_reparent_fck(pdev);
1270
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001271 ret = devm_snd_soc_register_component(&pdev->dev,
1272 &davinci_mcasp_component,
1273 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001274
1275 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001276 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301277
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001278 switch (mcasp->version) {
Jyri Sarha7f28f352014-06-13 12:49:59 +03001279#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
1280 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1281 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001282 case MCASP_VERSION_1:
1283 case MCASP_VERSION_2:
1284 case MCASP_VERSION_3:
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001285 ret = davinci_soc_platform_register(&pdev->dev);
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001286 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001287#endif
1288#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
1289 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1290 IS_MODULE(CONFIG_SND_OMAP_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001291 case MCASP_VERSION_4:
1292 ret = omap_pcm_platform_register(&pdev->dev);
1293 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001294#endif
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001295 default:
1296 dev_err(&pdev->dev, "Invalid McASP version: %d\n",
1297 mcasp->version);
1298 ret = -EINVAL;
1299 break;
1300 }
1301
1302 if (ret) {
1303 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001304 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301305 }
1306
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001307 return 0;
1308
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001309err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301310 pm_runtime_put_sync(&pdev->dev);
1311 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001312 return ret;
1313}
1314
1315static int davinci_mcasp_remove(struct platform_device *pdev)
1316{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301317 pm_runtime_put_sync(&pdev->dev);
1318 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001319
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001320 return 0;
1321}
1322
1323static struct platform_driver davinci_mcasp_driver = {
1324 .probe = davinci_mcasp_probe,
1325 .remove = davinci_mcasp_remove,
1326 .driver = {
1327 .name = "davinci-mcasp",
1328 .owner = THIS_MODULE,
Sachin Kamatea421eb2013-05-22 16:53:37 +05301329 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001330 },
1331};
1332
Axel Linf9b8a512011-11-25 10:09:27 +08001333module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001334
1335MODULE_AUTHOR("Steve Chen");
1336MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1337MODULE_LICENSE("GPL");