blob: 6d7a277458b5cf0f24a3e97f2b60463f75585d2e [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
Chris Wilsona0b1c7a2011-09-30 22:56:41 +010043#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
Zhenyu Wang14571b42010-03-30 14:06:33 +080044
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040046 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080047
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000049#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080050#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010051#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010052#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080053
Jesse Barnes79e53942008-11-07 14:24:08 -080054
Chris Wilson2e88e402010-08-07 11:01:27 +010055static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080056 "NTSC_M" , "NTSC_J" , "NTSC_443",
57 "PAL_B" , "PAL_D" , "PAL_G" ,
58 "PAL_H" , "PAL_I" , "PAL_M" ,
59 "PAL_N" , "PAL_NC" , "PAL_60" ,
60 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
61 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
62 "SECAM_60"
63};
64
65#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
66
Chris Wilsonea5b2132010-08-04 13:50:23 +010067struct intel_sdvo {
68 struct intel_encoder base;
69
Chris Wilsonf899fc62010-07-20 15:44:45 -070070 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070071 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080072
Chris Wilsone957d772010-09-24 12:52:03 +010073 struct i2c_adapter ddc;
74
Jesse Barnese2f0ba92009-02-02 15:11:52 -080075 /* Register for the SDVO device: SDVOB or SDVOC */
Daniel Vettereef4eac2012-03-23 23:43:35 +010076 uint32_t sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnese2f0ba92009-02-02 15:11:52 -080078 /* Active outputs controlled by this SDVO output */
79 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnese2f0ba92009-02-02 15:11:52 -080081 /*
82 * Capabilities of the SDVO device returned by
Damien Lespiau19d415a2013-06-10 13:28:42 +010083 * intel_sdvo_get_capabilities()
Jesse Barnese2f0ba92009-02-02 15:11:52 -080084 */
Jesse Barnes79e53942008-11-07 14:24:08 -080085 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080086
87 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080088 int pixel_clock_min, pixel_clock_max;
89
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080090 /*
91 * For multiple function SDVO device,
92 * this is for current attached outputs.
93 */
94 uint16_t attached_output;
95
Simon Farnsworthcc68c812011-09-21 17:13:30 +010096 /*
97 * Hotplug activation bits for this device
98 */
Jani Nikula5fa7ac92012-08-29 16:43:58 +030099 uint16_t hotplug_active;
Simon Farnsworthcc68c812011-09-21 17:13:30 +0100100
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800101 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000102 * This is used to select the color range of RBG outputs in HDMI mode.
103 * It is only valid when using TMDS encoding and 8 bit per color mode.
104 */
105 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200106 bool color_range_auto;
Chris Wilsone953fd72011-02-21 22:23:52 +0000107
108 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800109 * This is set if we're going to treat the device as TV-out.
110 *
111 * While we have these nice friendly flags for output types that ought
112 * to decide this for us, the S-Video output on our HDMI+S-Video card
113 * shows up as RGB1 (VGA).
114 */
115 bool is_tv;
116
Daniel Vettereef4eac2012-03-23 23:43:35 +0100117 /* On different gens SDVOB is at different places. */
118 bool is_sdvob;
119
Zhao Yakuice6feab2009-08-24 13:50:26 +0800120 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100121 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800122
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800123 /**
124 * This is set if we treat the device as HDMI, instead of DVI.
125 */
126 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000127 bool has_hdmi_monitor;
128 bool has_hdmi_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200129 bool rgb_quant_range_selectable;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800130
Ma Ling7086c872009-05-13 11:20:06 +0800131 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100132 * This is set if we detect output of sdvo device as LVDS and
133 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800134 */
135 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800136
137 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800138 * This is sdvo fixed pannel mode pointer
139 */
140 struct drm_display_mode *sdvo_lvds_fixed_mode;
141
Eric Anholtc751ce42010-03-25 11:48:48 -0700142 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800143 uint8_t ddc_bus;
Egbert Eiche7518232012-10-13 14:29:31 +0200144
145 /*
146 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
147 */
148 uint8_t dtd_sdvo_flags;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800149};
150
151struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100152 struct intel_connector base;
153
Zhenyu Wang14571b42010-03-30 14:06:33 +0800154 /* Mark the type of connector */
155 uint16_t output_flag;
156
Daniel Vetterc3e5f672012-02-23 17:14:47 +0100157 enum hdmi_force_audio force_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100158
Zhenyu Wang14571b42010-03-30 14:06:33 +0800159 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100160 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800161 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100162 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800163
Zhao Yakuib9219c52009-09-10 15:45:46 +0800164 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100165 struct drm_property *left;
166 struct drm_property *right;
167 struct drm_property *top;
168 struct drm_property *bottom;
169 struct drm_property *hpos;
170 struct drm_property *vpos;
171 struct drm_property *contrast;
172 struct drm_property *saturation;
173 struct drm_property *hue;
174 struct drm_property *sharpness;
175 struct drm_property *flicker_filter;
176 struct drm_property *flicker_filter_adaptive;
177 struct drm_property *flicker_filter_2d;
178 struct drm_property *tv_chroma_filter;
179 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100180 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800181
182 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100183 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800184
185 /* Add variable to record current setting for the above property */
186 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100187
Zhao Yakuib9219c52009-09-10 15:45:46 +0800188 /* this is to get the range of margin.*/
189 u32 max_hscan, max_vscan;
190 u32 max_hpos, cur_hpos;
191 u32 max_vpos, cur_vpos;
192 u32 cur_brightness, max_brightness;
193 u32 cur_contrast, max_contrast;
194 u32 cur_saturation, max_saturation;
195 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100196 u32 cur_sharpness, max_sharpness;
197 u32 cur_flicker_filter, max_flicker_filter;
198 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
199 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
200 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
201 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100202 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800203};
204
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200205static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100206{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200207 return container_of(encoder, struct intel_sdvo, base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100208}
209
Chris Wilsondf0e9242010-09-09 16:20:55 +0100210static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
211{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200212 return to_sdvo(intel_attached_encoder(connector));
Chris Wilsondf0e9242010-09-09 16:20:55 +0100213}
214
Chris Wilson615fb932010-08-04 13:50:24 +0100215static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
216{
217 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
218}
219
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800220static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100221intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100222static bool
223intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
224 struct intel_sdvo_connector *intel_sdvo_connector,
225 int type);
226static bool
227intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
228 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800229
Jesse Barnes79e53942008-11-07 14:24:08 -0800230/**
231 * Writes the SDVOB or SDVOC with the given value, but always writes both
232 * SDVOB and SDVOC to work around apparent hardware issues (according to
233 * comments in the BIOS).
234 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100235static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800236{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100237 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800238 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800239 u32 bval = val, cval = val;
240 int i;
241
Chris Wilsonea5b2132010-08-04 13:50:23 +0100242 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
243 I915_WRITE(intel_sdvo->sdvo_reg, val);
244 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800245 return;
246 }
247
Paulo Zanonie2debe92013-02-18 19:00:27 -0300248 if (intel_sdvo->sdvo_reg == GEN3_SDVOB)
249 cval = I915_READ(GEN3_SDVOC);
250 else
251 bval = I915_READ(GEN3_SDVOB);
252
Jesse Barnes79e53942008-11-07 14:24:08 -0800253 /*
254 * Write the registers twice for luck. Sometimes,
255 * writing them only once doesn't appear to 'stick'.
256 * The BIOS does this too. Yay, magic
257 */
258 for (i = 0; i < 2; i++)
259 {
Paulo Zanonie2debe92013-02-18 19:00:27 -0300260 I915_WRITE(GEN3_SDVOB, bval);
261 I915_READ(GEN3_SDVOB);
262 I915_WRITE(GEN3_SDVOC, cval);
263 I915_READ(GEN3_SDVOC);
Jesse Barnes79e53942008-11-07 14:24:08 -0800264 }
265}
266
Chris Wilson32aad862010-08-04 13:50:25 +0100267static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800268{
Jesse Barnes79e53942008-11-07 14:24:08 -0800269 struct i2c_msg msgs[] = {
270 {
Chris Wilsone957d772010-09-24 12:52:03 +0100271 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800272 .flags = 0,
273 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100274 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800275 },
276 {
Chris Wilsone957d772010-09-24 12:52:03 +0100277 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800278 .flags = I2C_M_RD,
279 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100280 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800281 }
282 };
Chris Wilson32aad862010-08-04 13:50:25 +0100283 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800284
Chris Wilsonf899fc62010-07-20 15:44:45 -0700285 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800286 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800287
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800288 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800289 return false;
290}
291
Jesse Barnes79e53942008-11-07 14:24:08 -0800292#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
293/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100294static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800295 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100296 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800297} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400298 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100341
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 /* Add the op code for SDVO enhancements */
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100387
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 /* HDMI op code */
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
408 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800409};
410
Daniel Vettereef4eac2012-03-23 23:43:35 +0100411#define SDVO_NAME(svdo) ((svdo)->is_sdvob ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800412
Chris Wilsonea5b2132010-08-04 13:50:23 +0100413static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100414 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800415{
Daniel Vetter84fcb462013-11-27 16:03:01 +0100416 int i, pos = 0;
417#define BUF_LEN 256
418 char buffer[BUF_LEN];
Jesse Barnes79e53942008-11-07 14:24:08 -0800419
Daniel Vetter84fcb462013-11-27 16:03:01 +0100420#define BUF_PRINT(args...) \
421 pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
422
423
424 for (i = 0; i < args_len; i++) {
425 BUF_PRINT("%02X ", ((u8 *)args)[i]);
426 }
427 for (; i < 8; i++) {
428 BUF_PRINT(" ");
429 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400430 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 if (cmd == sdvo_cmd_names[i].cmd) {
Daniel Vetter84fcb462013-11-27 16:03:01 +0100432 BUF_PRINT("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800433 break;
434 }
435 }
Daniel Vetter84fcb462013-11-27 16:03:01 +0100436 if (i == ARRAY_SIZE(sdvo_cmd_names)) {
437 BUF_PRINT("(%02X)", cmd);
438 }
439 BUG_ON(pos >= BUF_LEN - 1);
440#undef BUF_PRINT
441#undef BUF_LEN
442
443 DRM_DEBUG_KMS("%s: W: %02X %s\n", SDVO_NAME(intel_sdvo), cmd, buffer);
Jesse Barnes79e53942008-11-07 14:24:08 -0800444}
Jesse Barnes79e53942008-11-07 14:24:08 -0800445
Jesse Barnes79e53942008-11-07 14:24:08 -0800446static const char *cmd_status_names[] = {
447 "Power on",
448 "Success",
449 "Not supported",
450 "Invalid arg",
451 "Pending",
452 "Target not specified",
453 "Scaling not supported"
454};
455
Chris Wilsone957d772010-09-24 12:52:03 +0100456static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
457 const void *args, int args_len)
458{
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700459 u8 *buf, status;
460 struct i2c_msg *msgs;
461 int i, ret = true;
462
Alan Cox0274df32012-07-25 13:51:04 +0100463 /* Would be simpler to allocate both in one go ? */
Mihnea Dobrescu-Balaur5c67eeb2013-03-10 14:22:48 +0200464 buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700465 if (!buf)
466 return false;
467
468 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
Alan Cox0274df32012-07-25 13:51:04 +0100469 if (!msgs) {
470 kfree(buf);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700471 return false;
Alan Cox0274df32012-07-25 13:51:04 +0100472 }
Chris Wilsone957d772010-09-24 12:52:03 +0100473
474 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
475
476 for (i = 0; i < args_len; i++) {
477 msgs[i].addr = intel_sdvo->slave_addr;
478 msgs[i].flags = 0;
479 msgs[i].len = 2;
480 msgs[i].buf = buf + 2 *i;
481 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
482 buf[2*i + 1] = ((u8*)args)[i];
483 }
484 msgs[i].addr = intel_sdvo->slave_addr;
485 msgs[i].flags = 0;
486 msgs[i].len = 2;
487 msgs[i].buf = buf + 2*i;
488 buf[2*i + 0] = SDVO_I2C_OPCODE;
489 buf[2*i + 1] = cmd;
490
491 /* the following two are to read the response */
492 status = SDVO_I2C_CMD_STATUS;
493 msgs[i+1].addr = intel_sdvo->slave_addr;
494 msgs[i+1].flags = 0;
495 msgs[i+1].len = 1;
496 msgs[i+1].buf = &status;
497
498 msgs[i+2].addr = intel_sdvo->slave_addr;
499 msgs[i+2].flags = I2C_M_RD;
500 msgs[i+2].len = 1;
501 msgs[i+2].buf = &status;
502
503 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
504 if (ret < 0) {
505 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700506 ret = false;
507 goto out;
Chris Wilsone957d772010-09-24 12:52:03 +0100508 }
509 if (ret != i+3) {
510 /* failure in I2C transfer */
511 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700512 ret = false;
Chris Wilsone957d772010-09-24 12:52:03 +0100513 }
514
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700515out:
516 kfree(msgs);
517 kfree(buf);
518 return ret;
Chris Wilsone957d772010-09-24 12:52:03 +0100519}
520
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100521static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
522 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800523{
Chris Wilsonfc373812012-11-23 11:57:56 +0000524 u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100525 u8 status;
Daniel Vetter84fcb462013-11-27 16:03:01 +0100526 int i, pos = 0;
527#define BUF_LEN 256
528 char buffer[BUF_LEN];
Jesse Barnes79e53942008-11-07 14:24:08 -0800529
Chris Wilsond121a5d2011-01-25 15:00:01 +0000530
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100531 /*
532 * The documentation states that all commands will be
533 * processed within 15µs, and that we need only poll
534 * the status byte a maximum of 3 times in order for the
535 * command to be complete.
536 *
537 * Check 5 times in case the hardware failed to read the docs.
Chris Wilsonfc373812012-11-23 11:57:56 +0000538 *
539 * Also beware that the first response by many devices is to
540 * reply PENDING and stall for time. TVs are notorious for
541 * requiring longer than specified to complete their replies.
542 * Originally (in the DDX long ago), the delay was only ever 15ms
543 * with an additional delay of 30ms applied for TVs added later after
544 * many experiments. To accommodate both sets of delays, we do a
545 * sequence of slow checks if the device is falling behind and fails
546 * to reply within 5*15µs.
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100547 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000548 if (!intel_sdvo_read_byte(intel_sdvo,
549 SDVO_I2C_CMD_STATUS,
550 &status))
551 goto log_fail;
552
Guillaume Clement1ad87e72013-08-10 21:57:57 +0200553 while ((status == SDVO_CMD_STATUS_PENDING ||
Chris Wilson46a3f4a2013-09-24 12:55:40 +0100554 status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
Chris Wilsonfc373812012-11-23 11:57:56 +0000555 if (retry < 10)
556 msleep(15);
557 else
558 udelay(15);
559
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100560 if (!intel_sdvo_read_byte(intel_sdvo,
561 SDVO_I2C_CMD_STATUS,
562 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000563 goto log_fail;
564 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100565
Daniel Vetter84fcb462013-11-27 16:03:01 +0100566#define BUF_PRINT(args...) \
567 pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
568
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
Daniel Vetter84fcb462013-11-27 16:03:01 +0100570 BUF_PRINT("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 else
Daniel Vetter84fcb462013-11-27 16:03:01 +0100572 BUF_PRINT("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800573
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100574 if (status != SDVO_CMD_STATUS_SUCCESS)
575 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800576
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100577 /* Read the command response */
578 for (i = 0; i < response_len; i++) {
579 if (!intel_sdvo_read_byte(intel_sdvo,
580 SDVO_I2C_RETURN_0 + i,
581 &((u8 *)response)[i]))
582 goto log_fail;
Daniel Vetter84fcb462013-11-27 16:03:01 +0100583 BUF_PRINT(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 }
Daniel Vetter84fcb462013-11-27 16:03:01 +0100585 BUG_ON(pos >= BUF_LEN - 1);
586#undef BUF_PRINT
587#undef BUF_LEN
588
589 DRM_DEBUG_KMS("%s: R: %s\n", SDVO_NAME(intel_sdvo), buffer);
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100590 return true;
591
592log_fail:
Daniel Vetter84fcb462013-11-27 16:03:01 +0100593 DRM_DEBUG_KMS("%s: R: ... failed\n", SDVO_NAME(intel_sdvo));
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100594 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595}
596
Hannes Ederb358d0a2008-12-18 21:18:47 +0100597static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598{
599 if (mode->clock >= 100000)
600 return 1;
601 else if (mode->clock >= 50000)
602 return 2;
603 else
604 return 4;
605}
606
Chris Wilsone957d772010-09-24 12:52:03 +0100607static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
608 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800609{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000610 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100611 return intel_sdvo_write_cmd(intel_sdvo,
612 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
613 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800614}
615
Chris Wilson32aad862010-08-04 13:50:25 +0100616static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
617{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000618 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
619 return false;
620
621 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100622}
623
624static bool
625intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
626{
627 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
628 return false;
629
630 return intel_sdvo_read_response(intel_sdvo, value, len);
631}
632
633static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800634{
635 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100636 return intel_sdvo_set_value(intel_sdvo,
637 SDVO_CMD_SET_TARGET_INPUT,
638 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800639}
640
641/**
642 * Return whether each input is trained.
643 *
644 * This function is making an assumption about the layout of the response,
645 * which should be checked against the docs.
646 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100647static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648{
649 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800650
Chris Wilson1a3665c2011-01-25 13:59:37 +0000651 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100652 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
653 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 return false;
655
656 *input_1 = response.input0_trained;
657 *input_2 = response.input1_trained;
658 return true;
659}
660
Chris Wilsonea5b2132010-08-04 13:50:23 +0100661static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 u16 outputs)
663{
Chris Wilson32aad862010-08-04 13:50:25 +0100664 return intel_sdvo_set_value(intel_sdvo,
665 SDVO_CMD_SET_ACTIVE_OUTPUTS,
666 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800667}
668
Daniel Vetter4ac41f42012-07-02 14:54:00 +0200669static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
670 u16 *outputs)
671{
672 return intel_sdvo_get_value(intel_sdvo,
673 SDVO_CMD_GET_ACTIVE_OUTPUTS,
674 outputs, sizeof(*outputs));
675}
676
Chris Wilsonea5b2132010-08-04 13:50:23 +0100677static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800678 int mode)
679{
Chris Wilson32aad862010-08-04 13:50:25 +0100680 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800681
682 switch (mode) {
683 case DRM_MODE_DPMS_ON:
684 state = SDVO_ENCODER_STATE_ON;
685 break;
686 case DRM_MODE_DPMS_STANDBY:
687 state = SDVO_ENCODER_STATE_STANDBY;
688 break;
689 case DRM_MODE_DPMS_SUSPEND:
690 state = SDVO_ENCODER_STATE_SUSPEND;
691 break;
692 case DRM_MODE_DPMS_OFF:
693 state = SDVO_ENCODER_STATE_OFF;
694 break;
695 }
696
Chris Wilson32aad862010-08-04 13:50:25 +0100697 return intel_sdvo_set_value(intel_sdvo,
698 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800699}
700
Chris Wilsonea5b2132010-08-04 13:50:23 +0100701static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800702 int *clock_min,
703 int *clock_max)
704{
705 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800706
Chris Wilson1a3665c2011-01-25 13:59:37 +0000707 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100708 if (!intel_sdvo_get_value(intel_sdvo,
709 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
710 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 return false;
712
713 /* Convert the values from units of 10 kHz to kHz. */
714 *clock_min = clocks.min * 10;
715 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800716 return true;
717}
718
Chris Wilsonea5b2132010-08-04 13:50:23 +0100719static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800720 u16 outputs)
721{
Chris Wilson32aad862010-08-04 13:50:25 +0100722 return intel_sdvo_set_value(intel_sdvo,
723 SDVO_CMD_SET_TARGET_OUTPUT,
724 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800725}
726
Chris Wilsonea5b2132010-08-04 13:50:23 +0100727static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 struct intel_sdvo_dtd *dtd)
729{
Chris Wilson32aad862010-08-04 13:50:25 +0100730 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
731 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800732}
733
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700734static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
735 struct intel_sdvo_dtd *dtd)
736{
737 return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
738 intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
739}
740
Chris Wilsonea5b2132010-08-04 13:50:23 +0100741static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800742 struct intel_sdvo_dtd *dtd)
743{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100744 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
746}
747
Chris Wilsonea5b2132010-08-04 13:50:23 +0100748static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 struct intel_sdvo_dtd *dtd)
750{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100751 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800752 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
753}
754
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700755static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
756 struct intel_sdvo_dtd *dtd)
757{
758 return intel_sdvo_get_timing(intel_sdvo,
759 SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
760}
761
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800762static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100763intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800764 uint16_t clock,
765 uint16_t width,
766 uint16_t height)
767{
768 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800769
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800770 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800771 args.clock = clock;
772 args.width = width;
773 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800774 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800775
Chris Wilsonea5b2132010-08-04 13:50:23 +0100776 if (intel_sdvo->is_lvds &&
777 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
778 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800779 args.scaled = 1;
780
Chris Wilson32aad862010-08-04 13:50:25 +0100781 return intel_sdvo_set_value(intel_sdvo,
782 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
783 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800784}
785
Chris Wilsonea5b2132010-08-04 13:50:23 +0100786static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800787 struct intel_sdvo_dtd *dtd)
788{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000789 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
790 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100791 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
792 &dtd->part1, sizeof(dtd->part1)) &&
793 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
794 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800795}
Jesse Barnes79e53942008-11-07 14:24:08 -0800796
Chris Wilsonea5b2132010-08-04 13:50:23 +0100797static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800798{
Chris Wilson32aad862010-08-04 13:50:25 +0100799 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800800}
801
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800802static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100803 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800804{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800805 uint16_t width, height;
806 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
807 uint16_t h_sync_offset, v_sync_offset;
Daniel Vetter66518192012-04-01 19:16:18 +0200808 int mode_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800809
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200810 memset(dtd, 0, sizeof(*dtd));
811
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200812 width = mode->hdisplay;
813 height = mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800814
815 /* do some mode translations */
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200816 h_blank_len = mode->htotal - mode->hdisplay;
817 h_sync_len = mode->hsync_end - mode->hsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800818
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200819 v_blank_len = mode->vtotal - mode->vdisplay;
820 v_sync_len = mode->vsync_end - mode->vsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800821
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200822 h_sync_offset = mode->hsync_start - mode->hdisplay;
823 v_sync_offset = mode->vsync_start - mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800824
Daniel Vetter66518192012-04-01 19:16:18 +0200825 mode_clock = mode->clock;
Daniel Vetter66518192012-04-01 19:16:18 +0200826 mode_clock /= 10;
827 dtd->part1.clock = mode_clock;
828
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800829 dtd->part1.h_active = width & 0xff;
830 dtd->part1.h_blank = h_blank_len & 0xff;
831 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800832 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800833 dtd->part1.v_active = height & 0xff;
834 dtd->part1.v_blank = v_blank_len & 0xff;
835 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 ((v_blank_len >> 8) & 0xf);
837
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800838 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800839 dtd->part2.h_sync_width = h_sync_len & 0xff;
840 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800841 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800842 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800843 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
844 ((v_sync_len & 0x30) >> 4);
845
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800846 dtd->part2.dtd_flags = 0x18;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200847 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
848 dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800849 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200850 dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800851 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200852 dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800853
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800854 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800855}
Jesse Barnes79e53942008-11-07 14:24:08 -0800856
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200857static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode,
Chris Wilson32aad862010-08-04 13:50:25 +0100858 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800859{
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200860 struct drm_display_mode mode = {};
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800861
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200862 mode.hdisplay = dtd->part1.h_active;
863 mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
864 mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off;
865 mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
866 mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width;
867 mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
868 mode.htotal = mode.hdisplay + dtd->part1.h_blank;
869 mode.htotal += (dtd->part1.h_high & 0xf) << 8;
870
871 mode.vdisplay = dtd->part1.v_active;
872 mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
873 mode.vsync_start = mode.vdisplay;
874 mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
875 mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
876 mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0;
877 mode.vsync_end = mode.vsync_start +
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800878 (dtd->part2.v_sync_off_width & 0xf);
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200879 mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
880 mode.vtotal = mode.vdisplay + dtd->part1.v_blank;
881 mode.vtotal += (dtd->part1.v_high & 0xf) << 8;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800882
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200883 mode.clock = dtd->part1.clock * 10;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800884
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200885 if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200886 mode.flags |= DRM_MODE_FLAG_INTERLACE;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200887 if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200888 mode.flags |= DRM_MODE_FLAG_PHSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200889 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200890 mode.flags |= DRM_MODE_FLAG_NHSYNC;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200891 if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200892 mode.flags |= DRM_MODE_FLAG_PVSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200893 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200894 mode.flags |= DRM_MODE_FLAG_NVSYNC;
895
896 drm_mode_set_crtcinfo(&mode, 0);
897
898 drm_mode_copy(pmode, &mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800899}
900
Chris Wilsone27d8532010-10-22 09:15:22 +0100901static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800902{
Chris Wilsone27d8532010-10-22 09:15:22 +0100903 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800904
Chris Wilson1a3665c2011-01-25 13:59:37 +0000905 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100906 return intel_sdvo_get_value(intel_sdvo,
907 SDVO_CMD_GET_SUPP_ENCODE,
908 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800909}
910
Chris Wilsonea5b2132010-08-04 13:50:23 +0100911static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700912 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800913{
Chris Wilson32aad862010-08-04 13:50:25 +0100914 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800915}
916
Chris Wilsonea5b2132010-08-04 13:50:23 +0100917static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800918 uint8_t mode)
919{
Chris Wilson32aad862010-08-04 13:50:25 +0100920 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800921}
922
923#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100924static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800925{
926 int i, j;
927 uint8_t set_buf_index[2];
928 uint8_t av_split;
929 uint8_t buf_size;
930 uint8_t buf[48];
931 uint8_t *pos;
932
Chris Wilson32aad862010-08-04 13:50:25 +0100933 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800934
935 for (i = 0; i <= av_split; i++) {
936 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700937 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800938 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700939 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
940 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800941
942 pos = buf;
943 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700944 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800945 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700946 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800947 pos += 8;
948 }
949 }
950}
951#endif
952
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200953static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
954 unsigned if_index, uint8_t tx_rate,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200955 const uint8_t *data, unsigned length)
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200956{
957 uint8_t set_buf_index[2] = { if_index, 0 };
958 uint8_t hbuf_size, tmp[8];
959 int i;
960
961 if (!intel_sdvo_set_value(intel_sdvo,
962 SDVO_CMD_SET_HBUF_INDEX,
963 set_buf_index, 2))
964 return false;
965
966 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
967 &hbuf_size, 1))
968 return false;
969
970 /* Buffer size is 0 based, hooray! */
971 hbuf_size++;
972
973 DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
974 if_index, length, hbuf_size);
975
976 for (i = 0; i < hbuf_size; i += 8) {
977 memset(tmp, 0, 8);
978 if (i < length)
979 memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
980
981 if (!intel_sdvo_set_value(intel_sdvo,
982 SDVO_CMD_SET_HBUF_DATA,
983 tmp, 8))
984 return false;
985 }
986
987 return intel_sdvo_set_value(intel_sdvo,
988 SDVO_CMD_SET_HBUF_TXRATE,
989 &tx_rate, 1);
990}
991
Ville Syrjäläabedc072013-01-17 16:31:31 +0200992static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
993 const struct drm_display_mode *adjusted_mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800994{
Damien Lespiau15dcd352013-08-06 20:32:20 +0100995 uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
996 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
998 union hdmi_infoframe frame;
999 int ret;
1000 ssize_t len;
1001
1002 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
1003 adjusted_mode);
1004 if (ret < 0) {
1005 DRM_ERROR("couldn't fill AVI infoframe\n");
1006 return false;
1007 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001008
Ville Syrjäläabedc072013-01-17 16:31:31 +02001009 if (intel_sdvo->rgb_quant_range_selectable) {
Daniel Vetter50f3b012013-03-27 00:44:56 +01001010 if (intel_crtc->config.limited_color_range)
Damien Lespiau15dcd352013-08-06 20:32:20 +01001011 frame.avi.quantization_range =
1012 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001013 else
Damien Lespiau15dcd352013-08-06 20:32:20 +01001014 frame.avi.quantization_range =
1015 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001016 }
1017
Damien Lespiau15dcd352013-08-06 20:32:20 +01001018 len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
1019 if (len < 0)
1020 return false;
Daniel Vetter81014b92012-05-12 20:22:00 +02001021
Daniel Vetterb6e0e542012-10-21 12:52:39 +02001022 return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
1023 SDVO_HBUF_TX_VSYNC,
1024 sdvo_data, sizeof(sdvo_data));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001025}
1026
Chris Wilson32aad862010-08-04 13:50:25 +01001027static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001028{
Zhao Yakuice6feab2009-08-24 13:50:26 +08001029 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +01001030 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001031
Chris Wilson40039752010-08-04 13:50:26 +01001032 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001033 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +01001034 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001035
Chris Wilson32aad862010-08-04 13:50:25 +01001036 BUILD_BUG_ON(sizeof(format) != 6);
1037 return intel_sdvo_set_value(intel_sdvo,
1038 SDVO_CMD_SET_TV_FORMAT,
1039 &format, sizeof(format));
1040}
Zhao Yakuice6feab2009-08-24 13:50:26 +08001041
Chris Wilson32aad862010-08-04 13:50:25 +01001042static bool
1043intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001044 const struct drm_display_mode *mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001045{
1046 struct intel_sdvo_dtd output_dtd;
1047
1048 if (!intel_sdvo_set_target_output(intel_sdvo,
1049 intel_sdvo->attached_output))
1050 return false;
1051
1052 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1053 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1054 return false;
1055
1056 return true;
1057}
1058
Daniel Vetterc9a29692012-04-10 13:55:47 +02001059/* Asks the sdvo controller for the preferred input mode given the output mode.
1060 * Unfortunately we have to set up the full output mode to do that. */
Chris Wilson32aad862010-08-04 13:50:25 +01001061static bool
Daniel Vetterc9a29692012-04-10 13:55:47 +02001062intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001063 const struct drm_display_mode *mode,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001064 struct drm_display_mode *adjusted_mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001065{
Daniel Vetterc9a29692012-04-10 13:55:47 +02001066 struct intel_sdvo_dtd input_dtd;
1067
Chris Wilson32aad862010-08-04 13:50:25 +01001068 /* Reset the input timing to the screen. Assume always input 0. */
1069 if (!intel_sdvo_set_target_input(intel_sdvo))
1070 return false;
1071
1072 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1073 mode->clock / 10,
1074 mode->hdisplay,
1075 mode->vdisplay))
1076 return false;
1077
1078 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001079 &input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001080 return false;
1081
Daniel Vetterc9a29692012-04-10 13:55:47 +02001082 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
Egbert Eiche7518232012-10-13 14:29:31 +02001083 intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
Chris Wilson32aad862010-08-04 13:50:25 +01001084
Chris Wilson32aad862010-08-04 13:50:25 +01001085 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001086}
1087
Daniel Vetter70484552013-04-30 14:01:41 +02001088static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_config *pipe_config)
1089{
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +03001090 unsigned dotclock = pipe_config->port_clock;
Daniel Vetter70484552013-04-30 14:01:41 +02001091 struct dpll *clock = &pipe_config->dpll;
1092
1093 /* SDVO TV has fixed PLL values depend on its clock range,
1094 this mirrors vbios setting. */
1095 if (dotclock >= 100000 && dotclock < 140500) {
1096 clock->p1 = 2;
1097 clock->p2 = 10;
1098 clock->n = 3;
1099 clock->m1 = 16;
1100 clock->m2 = 8;
1101 } else if (dotclock >= 140500 && dotclock <= 200000) {
1102 clock->p1 = 1;
1103 clock->p2 = 10;
1104 clock->n = 6;
1105 clock->m1 = 12;
1106 clock->m2 = 8;
1107 } else {
1108 WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
1109 }
1110
1111 pipe_config->clock_set = true;
1112}
1113
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001114static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
1115 struct intel_crtc_config *pipe_config)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001116{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001117 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001118 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
1119 struct drm_display_mode *mode = &pipe_config->requested_mode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001120
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001121 DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
1122 pipe_config->pipe_bpp = 8*3;
1123
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001124 if (HAS_PCH_SPLIT(encoder->base.dev))
1125 pipe_config->has_pch_encoder = true;
1126
Chris Wilson32aad862010-08-04 13:50:25 +01001127 /* We need to construct preferred input timings based on our
1128 * output timings. To do that, we have to set the output
1129 * timings, even though this isn't really the right place in
1130 * the sequence to do it. Oh well.
1131 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001132 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001133 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001134 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001135
Daniel Vetterc9a29692012-04-10 13:55:47 +02001136 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1137 mode,
1138 adjusted_mode);
Daniel Vetter09ede542013-04-30 14:01:45 +02001139 pipe_config->sdvo_tv_clock = true;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001140 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001141 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001142 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001143 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001144
Daniel Vetterc9a29692012-04-10 13:55:47 +02001145 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1146 mode,
1147 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001148 }
Chris Wilson32aad862010-08-04 13:50:25 +01001149
1150 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001151 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001152 */
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001153 pipe_config->pixel_multiplier =
1154 intel_sdvo_get_pixel_multiplier(adjusted_mode);
Chris Wilson32aad862010-08-04 13:50:25 +01001155
Daniel Vetter9f040032014-04-24 23:54:50 +02001156 pipe_config->has_hdmi_sink = intel_sdvo->has_hdmi_monitor;
1157
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001158 if (intel_sdvo->color_range_auto) {
1159 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001160 /* FIXME: This bit is only valid when using TMDS encoding and 8
1161 * bit per color mode. */
Daniel Vetter9f040032014-04-24 23:54:50 +02001162 if (pipe_config->has_hdmi_sink &&
Thierry Reding18316c82012-12-20 15:41:44 +01001163 drm_match_cea_mode(adjusted_mode) > 1)
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001164 pipe_config->limited_color_range = true;
1165 } else {
Daniel Vetter9f040032014-04-24 23:54:50 +02001166 if (pipe_config->has_hdmi_sink &&
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001167 intel_sdvo->color_range == HDMI_COLOR_RANGE_16_235)
1168 pipe_config->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001169 }
1170
Daniel Vetter70484552013-04-30 14:01:41 +02001171 /* Clock computation needs to happen after pixel multiplier. */
1172 if (intel_sdvo->is_tv)
1173 i9xx_adjust_sdvo_tv_clock(pipe_config);
1174
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001175 return true;
1176}
1177
Daniel Vetter192d47a2014-04-24 23:54:45 +02001178static void intel_sdvo_pre_enable(struct intel_encoder *intel_encoder)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001179{
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001180 struct drm_device *dev = intel_encoder->base.dev;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001181 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereeb47932013-09-03 20:40:36 +02001182 struct intel_crtc *crtc = to_intel_crtc(intel_encoder->base.crtc);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001183 struct drm_display_mode *adjusted_mode =
Daniel Vettereeb47932013-09-03 20:40:36 +02001184 &crtc->config.adjusted_mode;
1185 struct drm_display_mode *mode = &crtc->config.requested_mode;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001186 struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001187 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001188 struct intel_sdvo_in_out_map in_out;
Daniel Vetter66518192012-04-01 19:16:18 +02001189 struct intel_sdvo_dtd input_dtd, output_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001190 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001191
1192 if (!mode)
1193 return;
1194
1195 /* First, set the input mapping for the first input to our controlled
1196 * output. This is only correct if we're a single-input device, in
1197 * which case the first input is the output from the appropriate SDVO
1198 * channel on the motherboard. In a two-input device, the first input
1199 * will be SDVOB and the second SDVOC.
1200 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001201 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001202 in_out.in1 = 0;
1203
Pavel Roskinc74696b2010-09-02 14:46:34 -04001204 intel_sdvo_set_value(intel_sdvo,
1205 SDVO_CMD_SET_IN_OUT_MAP,
1206 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001207
Chris Wilson6c9547f2010-08-25 10:05:17 +01001208 /* Set the output timings to the screen */
1209 if (!intel_sdvo_set_target_output(intel_sdvo,
1210 intel_sdvo->attached_output))
1211 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001212
Daniel Vetter66518192012-04-01 19:16:18 +02001213 /* lvds has a special fixed output timing. */
1214 if (intel_sdvo->is_lvds)
1215 intel_sdvo_get_dtd_from_mode(&output_dtd,
1216 intel_sdvo->sdvo_lvds_fixed_mode);
1217 else
1218 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001219 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1220 DRM_INFO("Setting output timings on %s failed\n",
1221 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001222
1223 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001224 if (!intel_sdvo_set_target_input(intel_sdvo))
1225 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001226
Daniel Vetter9f040032014-04-24 23:54:50 +02001227 if (crtc->config.has_hdmi_sink) {
Chris Wilson97aaf912011-01-04 20:10:52 +00001228 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1229 intel_sdvo_set_colorimetry(intel_sdvo,
1230 SDVO_COLORIMETRY_RGB256);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001231 intel_sdvo_set_avi_infoframe(intel_sdvo, adjusted_mode);
Chris Wilson97aaf912011-01-04 20:10:52 +00001232 } else
1233 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001234
Chris Wilson6c9547f2010-08-25 10:05:17 +01001235 if (intel_sdvo->is_tv &&
1236 !intel_sdvo_set_tv_format(intel_sdvo))
1237 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001238
Daniel Vetter66518192012-04-01 19:16:18 +02001239 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Daniel Vettereeb47932013-09-03 20:40:36 +02001240
Egbert Eiche7518232012-10-13 14:29:31 +02001241 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
1242 input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001243 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1244 DRM_INFO("Setting input timings on %s failed\n",
1245 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001246
Daniel Vettereeb47932013-09-03 20:40:36 +02001247 switch (crtc->config.pixel_multiplier) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001248 default:
Daniel Vetteref1b4602013-06-01 17:17:04 +02001249 WARN(1, "unknown pixel mutlipler specified\n");
Chris Wilson32aad862010-08-04 13:50:25 +01001250 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1251 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1252 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001253 }
Chris Wilson32aad862010-08-04 13:50:25 +01001254 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1255 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001256
1257 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001258 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001259 /* The real mode polarity is set by the SDVO commands, using
1260 * struct intel_sdvo_dtd. */
1261 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001262 if (!HAS_PCH_SPLIT(dev) && crtc->config.limited_color_range)
1263 sdvox |= HDMI_COLOR_RANGE_16_235;
Chris Wilson6714afb2010-12-17 04:10:51 +00001264 if (INTEL_INFO(dev)->gen < 5)
1265 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001266 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001267 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001268 switch (intel_sdvo->sdvo_reg) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03001269 case GEN3_SDVOB:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001270 sdvox &= SDVOB_PRESERVE_MASK;
1271 break;
Paulo Zanonie2debe92013-02-18 19:00:27 -03001272 case GEN3_SDVOC:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001273 sdvox &= SDVOC_PRESERVE_MASK;
1274 break;
1275 }
1276 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1277 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001278
1279 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
Daniel Vettereeb47932013-09-03 20:40:36 +02001280 sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001281 else
Daniel Vettereeb47932013-09-03 20:40:36 +02001282 sdvox |= SDVO_PIPE_SEL(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001283
Chris Wilsonda79de92010-11-22 11:12:46 +00001284 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001285 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001286
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001287 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001288 /* done in crtc_mode_set as the dpll_md reg must be written early */
1289 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1290 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001291 } else {
Daniel Vettereeb47932013-09-03 20:40:36 +02001292 sdvox |= (crtc->config.pixel_multiplier - 1)
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001293 << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001294 }
1295
Chris Wilson6714afb2010-12-17 04:10:51 +00001296 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1297 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001298 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001299 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001300}
1301
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001302static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001303{
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001304 struct intel_sdvo_connector *intel_sdvo_connector =
1305 to_intel_sdvo_connector(&connector->base);
1306 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001307 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001308
1309 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1310
1311 if (active_outputs & intel_sdvo_connector->output_flag)
1312 return true;
1313 else
1314 return false;
1315}
1316
1317static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1318 enum pipe *pipe)
1319{
1320 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001321 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001322 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001323 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001324 u32 tmp;
1325
1326 tmp = I915_READ(intel_sdvo->sdvo_reg);
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001327 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001328
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001329 if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001330 return false;
1331
1332 if (HAS_PCH_CPT(dev))
1333 *pipe = PORT_TO_PIPE_CPT(tmp);
1334 else
1335 *pipe = PORT_TO_PIPE(tmp);
1336
1337 return true;
1338}
1339
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001340static void intel_sdvo_get_config(struct intel_encoder *encoder,
1341 struct intel_crtc_config *pipe_config)
1342{
Daniel Vetter6c49f242013-06-06 12:45:25 +02001343 struct drm_device *dev = encoder->base.dev;
1344 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001345 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001346 struct intel_sdvo_dtd dtd;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001347 int encoder_pixel_multiplier = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001348 int dotclock;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001349 u32 flags = 0, sdvox;
1350 u8 val;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001351 bool ret;
1352
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02001353 sdvox = I915_READ(intel_sdvo->sdvo_reg);
1354
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001355 ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
1356 if (!ret) {
Daniel Vetterbb760062013-06-06 14:55:52 +02001357 /* Some sdvo encoders are not spec compliant and don't
1358 * implement the mandatory get_timings function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001359 DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
Daniel Vetterbb760062013-06-06 14:55:52 +02001360 pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
1361 } else {
1362 if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
1363 flags |= DRM_MODE_FLAG_PHSYNC;
1364 else
1365 flags |= DRM_MODE_FLAG_NHSYNC;
1366
1367 if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
1368 flags |= DRM_MODE_FLAG_PVSYNC;
1369 else
1370 flags |= DRM_MODE_FLAG_NVSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001371 }
1372
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001373 pipe_config->adjusted_mode.flags |= flags;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001374
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001375 /*
1376 * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
1377 * the sdvo port register, on all other platforms it is part of the dpll
1378 * state. Since the general pipe state readout happens before the
1379 * encoder->get_config we so already have a valid pixel multplier on all
1380 * other platfroms.
1381 */
Daniel Vetter6c49f242013-06-06 12:45:25 +02001382 if (IS_I915G(dev) || IS_I915GM(dev)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02001383 pipe_config->pixel_multiplier =
1384 ((sdvox & SDVO_PORT_MULTIPLY_MASK)
1385 >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
1386 }
1387
Ville Syrjälä2b858862014-06-09 16:20:46 +03001388 dotclock = pipe_config->port_clock;
1389 if (pipe_config->pixel_multiplier)
1390 dotclock /= pipe_config->pixel_multiplier;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001391
1392 if (HAS_PCH_SPLIT(dev))
1393 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1394
Damien Lespiau241bfc32013-09-25 16:45:37 +01001395 pipe_config->adjusted_mode.crtc_clock = dotclock;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001396
Daniel Vetter6c49f242013-06-06 12:45:25 +02001397 /* Cross check the port pixel multiplier with the sdvo encoder state. */
Damien Lespiau53b91402013-07-12 16:24:40 +01001398 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
1399 &val, 1)) {
1400 switch (val) {
1401 case SDVO_CLOCK_RATE_MULT_1X:
1402 encoder_pixel_multiplier = 1;
1403 break;
1404 case SDVO_CLOCK_RATE_MULT_2X:
1405 encoder_pixel_multiplier = 2;
1406 break;
1407 case SDVO_CLOCK_RATE_MULT_4X:
1408 encoder_pixel_multiplier = 4;
1409 break;
1410 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02001411 }
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001412
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02001413 if (sdvox & HDMI_COLOR_RANGE_16_235)
1414 pipe_config->limited_color_range = true;
1415
Daniel Vetter9f040032014-04-24 23:54:50 +02001416 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_ENCODE,
1417 &val, 1)) {
1418 if (val == SDVO_ENCODE_HDMI)
1419 pipe_config->has_hdmi_sink = true;
1420 }
1421
Daniel Vetter6c49f242013-06-06 12:45:25 +02001422 WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
1423 "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
1424 pipe_config->pixel_multiplier, encoder_pixel_multiplier);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001425}
1426
Daniel Vetterce22c322012-07-01 15:31:04 +02001427static void intel_disable_sdvo(struct intel_encoder *encoder)
1428{
1429 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001430 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001431 u32 temp;
1432
Daniel Vetterce22c322012-07-01 15:31:04 +02001433 intel_sdvo_set_active_outputs(intel_sdvo, 0);
1434 if (0)
1435 intel_sdvo_set_encoder_power_state(intel_sdvo,
1436 DRM_MODE_DPMS_OFF);
1437
1438 temp = I915_READ(intel_sdvo->sdvo_reg);
1439 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilson776ca7c2012-11-21 10:44:23 +00001440 /* HW workaround for IBX, we need to move the port to
1441 * transcoder A before disabling it. */
1442 if (HAS_PCH_IBX(encoder->base.dev)) {
1443 struct drm_crtc *crtc = encoder->base.crtc;
1444 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
1445
1446 if (temp & SDVO_PIPE_B_SELECT) {
1447 temp &= ~SDVO_PIPE_B_SELECT;
1448 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1449 POSTING_READ(intel_sdvo->sdvo_reg);
1450
1451 /* Again we need to write this twice. */
1452 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1453 POSTING_READ(intel_sdvo->sdvo_reg);
1454
1455 /* Transcoder selection bits only update
1456 * effectively on vblank. */
1457 if (crtc)
1458 intel_wait_for_vblank(encoder->base.dev, pipe);
1459 else
1460 msleep(50);
1461 }
1462 }
1463
Daniel Vetterce22c322012-07-01 15:31:04 +02001464 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
1465 }
1466}
1467
1468static void intel_enable_sdvo(struct intel_encoder *encoder)
1469{
1470 struct drm_device *dev = encoder->base.dev;
1471 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001472 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Daniel Vetterce22c322012-07-01 15:31:04 +02001473 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1474 u32 temp;
1475 bool input1, input2;
1476 int i;
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001477 bool success;
Daniel Vetterce22c322012-07-01 15:31:04 +02001478
1479 temp = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001480 if ((temp & SDVO_ENABLE) == 0) {
1481 /* HW workaround for IBX, we need to move the port
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001482 * to transcoder A before disabling it, so restore it here. */
1483 if (HAS_PCH_IBX(dev))
1484 temp |= SDVO_PIPE_SEL(intel_crtc->pipe);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001485
Daniel Vetterce22c322012-07-01 15:31:04 +02001486 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001487 }
Daniel Vetterce22c322012-07-01 15:31:04 +02001488 for (i = 0; i < 2; i++)
1489 intel_wait_for_vblank(dev, intel_crtc->pipe);
1490
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001491 success = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Daniel Vetterce22c322012-07-01 15:31:04 +02001492 /* Warn if the device reported failure to sync.
1493 * A lot of SDVO devices fail to notify of sync, but it's
1494 * a given it the status is a success, we succeeded.
1495 */
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001496 if (success && !input1) {
Daniel Vetterce22c322012-07-01 15:31:04 +02001497 DRM_DEBUG_KMS("First %s output reported failure to "
1498 "sync\n", SDVO_NAME(intel_sdvo));
1499 }
1500
1501 if (0)
1502 intel_sdvo_set_encoder_power_state(intel_sdvo,
1503 DRM_MODE_DPMS_ON);
1504 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1505}
1506
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001507/* Special dpms function to support cloning between dvo/sdvo/crt. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001508static void intel_sdvo_dpms(struct drm_connector *connector, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001509{
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001510 struct drm_crtc *crtc;
1511 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1512
1513 /* dvo supports only 2 dpms states. */
1514 if (mode != DRM_MODE_DPMS_ON)
1515 mode = DRM_MODE_DPMS_OFF;
1516
1517 if (mode == connector->dpms)
1518 return;
1519
1520 connector->dpms = mode;
1521
1522 /* Only need to change hw state when actually enabled */
1523 crtc = intel_sdvo->base.base.crtc;
1524 if (!crtc) {
1525 intel_sdvo->base.connectors_active = false;
1526 return;
1527 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001528
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001529 /* We set active outputs manually below in case pipe dpms doesn't change
1530 * due to cloning. */
Jesse Barnes79e53942008-11-07 14:24:08 -08001531 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001532 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001533 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001534 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001535
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001536 intel_sdvo->base.connectors_active = false;
1537
1538 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001539 } else {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001540 intel_sdvo->base.connectors_active = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001541
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001542 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001543
1544 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001545 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1546 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001547 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02001548
Daniel Vetterb9805142012-08-31 17:37:33 +02001549 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001550}
1551
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001552static enum drm_mode_status
1553intel_sdvo_mode_valid(struct drm_connector *connector,
1554 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001555{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001556 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001557
1558 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1559 return MODE_NO_DBLESCAN;
1560
Chris Wilsonea5b2132010-08-04 13:50:23 +01001561 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001562 return MODE_CLOCK_LOW;
1563
Chris Wilsonea5b2132010-08-04 13:50:23 +01001564 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001565 return MODE_CLOCK_HIGH;
1566
Chris Wilson85454232010-08-08 14:28:23 +01001567 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001568 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001569 return MODE_PANEL;
1570
Chris Wilsonea5b2132010-08-04 13:50:23 +01001571 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001572 return MODE_PANEL;
1573 }
1574
Jesse Barnes79e53942008-11-07 14:24:08 -08001575 return MODE_OK;
1576}
1577
Chris Wilsonea5b2132010-08-04 13:50:23 +01001578static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001579{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001580 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001581 if (!intel_sdvo_get_value(intel_sdvo,
1582 SDVO_CMD_GET_DEVICE_CAPS,
1583 caps, sizeof(*caps)))
1584 return false;
1585
1586 DRM_DEBUG_KMS("SDVO capabilities:\n"
1587 " vendor_id: %d\n"
1588 " device_id: %d\n"
1589 " device_rev_id: %d\n"
1590 " sdvo_version_major: %d\n"
1591 " sdvo_version_minor: %d\n"
1592 " sdvo_inputs_mask: %d\n"
1593 " smooth_scaling: %d\n"
1594 " sharp_scaling: %d\n"
1595 " up_scaling: %d\n"
1596 " down_scaling: %d\n"
1597 " stall_support: %d\n"
1598 " output_flags: %d\n",
1599 caps->vendor_id,
1600 caps->device_id,
1601 caps->device_rev_id,
1602 caps->sdvo_version_major,
1603 caps->sdvo_version_minor,
1604 caps->sdvo_inputs_mask,
1605 caps->smooth_scaling,
1606 caps->sharp_scaling,
1607 caps->up_scaling,
1608 caps->down_scaling,
1609 caps->stall_support,
1610 caps->output_flags);
1611
1612 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001613}
1614
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001615static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001616{
Daniel Vetter768b1072012-05-04 11:29:56 +02001617 struct drm_device *dev = intel_sdvo->base.base.dev;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001618 uint16_t hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001619
Daniel Vetter768b1072012-05-04 11:29:56 +02001620 /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1621 * on the line. */
1622 if (IS_I945G(dev) || IS_I945GM(dev))
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001623 return 0;
Daniel Vetter768b1072012-05-04 11:29:56 +02001624
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001625 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1626 &hotplug, sizeof(hotplug)))
1627 return 0;
1628
1629 return hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001630}
1631
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001632static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001633{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001634 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001635
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001636 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1637 &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001638}
1639
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001640static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001641intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001642{
Chris Wilsonbc652122011-01-25 13:28:29 +00001643 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001644 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001645}
1646
Chris Wilsonf899fc62010-07-20 15:44:45 -07001647static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001648intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001649{
Chris Wilsone957d772010-09-24 12:52:03 +01001650 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1651 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001652}
1653
Chris Wilsonff482d82010-09-15 10:40:38 +01001654/* Mac mini hack -- use the same DDC as the analog connector */
1655static struct edid *
1656intel_sdvo_get_analog_edid(struct drm_connector *connector)
1657{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001658 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001659
Chris Wilson0c1dab82010-11-23 22:37:01 +00001660 return drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001661 intel_gmbus_get_adapter(dev_priv,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001662 dev_priv->vbt.crt_ddc_pin));
Chris Wilsonff482d82010-09-15 10:40:38 +01001663}
1664
Ben Widawskyc43b5632012-04-16 14:07:40 -07001665static enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001666intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001667{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001668 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001669 enum drm_connector_status status;
1670 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001671
Chris Wilsone957d772010-09-24 12:52:03 +01001672 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001673
Chris Wilsonea5b2132010-08-04 13:50:23 +01001674 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001675 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001676
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001677 /*
1678 * Don't use the 1 as the argument of DDC bus switch to get
1679 * the EDID. It is used for SDVO SPD ROM.
1680 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001681 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001682 intel_sdvo->ddc_bus = ddc;
1683 edid = intel_sdvo_get_edid(connector);
1684 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001685 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001686 }
Chris Wilsone957d772010-09-24 12:52:03 +01001687 /*
1688 * If we found the EDID on the other bus,
1689 * assume that is the correct DDC bus.
1690 */
1691 if (edid == NULL)
1692 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001693 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001694
1695 /*
1696 * When there is no edid and no monitor is connected with VGA
1697 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001698 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001699 if (edid == NULL)
1700 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001701
Chris Wilson2f551c82010-09-15 10:42:50 +01001702 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001703 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001704 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001705 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1706 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001707 if (intel_sdvo->is_hdmi) {
1708 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1709 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001710 intel_sdvo->rgb_quant_range_selectable =
1711 drm_rgb_quant_range_selectable(edid);
Chris Wilsonda79de92010-11-22 11:12:46 +00001712 }
Chris Wilson139467432011-02-09 20:01:16 +00001713 } else
1714 status = connector_status_disconnected;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001715 kfree(edid);
1716 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001717
1718 if (status == connector_status_connected) {
1719 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001720 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1721 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001722 }
1723
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001724 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001725}
1726
Chris Wilson52220082011-06-20 14:45:50 +01001727static bool
1728intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1729 struct edid *edid)
1730{
1731 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1732 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1733
1734 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1735 connector_is_digital, monitor_is_digital);
1736 return connector_is_digital == monitor_is_digital;
1737}
1738
Chris Wilson7b334fc2010-09-09 23:51:02 +01001739static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001740intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001741{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001742 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001743 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001744 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001745 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001746
Chris Wilson164c8592013-07-20 20:27:08 +01001747 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001748 connector->base.id, connector->name);
Chris Wilson164c8592013-07-20 20:27:08 +01001749
Chris Wilsonfc373812012-11-23 11:57:56 +00001750 if (!intel_sdvo_get_value(intel_sdvo,
1751 SDVO_CMD_GET_ATTACHED_DISPLAYS,
1752 &response, 2))
Chris Wilson32aad862010-08-04 13:50:25 +01001753 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001754
Chris Wilsone957d772010-09-24 12:52:03 +01001755 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1756 response & 0xff, response >> 8,
1757 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001758
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001759 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001760 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001761
Chris Wilsonea5b2132010-08-04 13:50:23 +01001762 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001763
Chris Wilson97aaf912011-01-04 20:10:52 +00001764 intel_sdvo->has_hdmi_monitor = false;
1765 intel_sdvo->has_hdmi_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001766 intel_sdvo->rgb_quant_range_selectable = false;
Chris Wilson97aaf912011-01-04 20:10:52 +00001767
Chris Wilson615fb932010-08-04 13:50:24 +01001768 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001769 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001770 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001771 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001772 else {
1773 struct edid *edid;
1774
1775 /* if we have an edid check it matches the connection */
1776 edid = intel_sdvo_get_edid(connector);
1777 if (edid == NULL)
1778 edid = intel_sdvo_get_analog_edid(connector);
1779 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001780 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1781 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001782 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001783 else
1784 ret = connector_status_disconnected;
1785
Chris Wilson139467432011-02-09 20:01:16 +00001786 kfree(edid);
1787 } else
1788 ret = connector_status_connected;
1789 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001790
1791 /* May update encoder flag for like clock for SDVO TV, etc.*/
1792 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001793 intel_sdvo->is_tv = false;
1794 intel_sdvo->is_lvds = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001795
Daniel Vetter09ede542013-04-30 14:01:45 +02001796 if (response & SDVO_TV_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001797 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001798 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001799 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001800 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001801
1802 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001803}
1804
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001805static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001806{
Chris Wilsonff482d82010-09-15 10:40:38 +01001807 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001808
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001809 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001810 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001811
Jesse Barnes79e53942008-11-07 14:24:08 -08001812 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001813 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001814
Keith Packard57cdaf92009-09-04 13:07:54 +08001815 /*
1816 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1817 * link between analog and digital outputs. So, if the regular SDVO
1818 * DDC fails, check to see if the analog output is disconnected, in
1819 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001820 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001821 if (edid == NULL)
1822 edid = intel_sdvo_get_analog_edid(connector);
1823
Chris Wilsonff482d82010-09-15 10:40:38 +01001824 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001825 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1826 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001827 drm_mode_connector_update_edid_property(connector, edid);
1828 drm_add_edid_modes(connector, edid);
1829 }
Chris Wilson139467432011-02-09 20:01:16 +00001830
Chris Wilsonff482d82010-09-15 10:40:38 +01001831 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001832 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001833}
1834
1835/*
1836 * Set of SDVO TV modes.
1837 * Note! This is in reply order (see loop in get_tv_modes).
1838 * XXX: all 60Hz refresh?
1839 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001840static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001841 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1842 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001843 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001844 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1845 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001846 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001847 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1848 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001849 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001850 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1851 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001852 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001853 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1854 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001855 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001856 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1857 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001858 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001859 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1860 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001861 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001862 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1863 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001864 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001865 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1866 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001867 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001868 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1869 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001870 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001871 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1872 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001873 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001874 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1875 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001876 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001877 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1878 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001879 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001880 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1881 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001882 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001883 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1884 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001885 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001886 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1887 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001888 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001889 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1890 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001891 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001892 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1893 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001894 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001895 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1896 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001897 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1898};
1899
1900static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1901{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001902 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001903 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001904 uint32_t reply = 0, format_map = 0;
1905 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001906
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001907 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001908 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001909
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001910 /* Read the list of supported input resolutions for the selected TV
1911 * format.
1912 */
Chris Wilson40039752010-08-04 13:50:26 +01001913 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001914 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001915 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001916
Chris Wilson32aad862010-08-04 13:50:25 +01001917 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1918 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001919
Chris Wilson32aad862010-08-04 13:50:25 +01001920 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001921 if (!intel_sdvo_write_cmd(intel_sdvo,
1922 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001923 &tv_res, sizeof(tv_res)))
1924 return;
1925 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001926 return;
1927
1928 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001929 if (reply & (1 << i)) {
1930 struct drm_display_mode *nmode;
1931 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001932 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001933 if (nmode)
1934 drm_mode_probed_add(connector, nmode);
1935 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001936}
1937
Ma Ling7086c872009-05-13 11:20:06 +08001938static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1939{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001940 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001941 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001942 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001943
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001944 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001945 connector->base.id, connector->name);
Chris Wilson46a3f4a2013-09-24 12:55:40 +01001946
Ma Ling7086c872009-05-13 11:20:06 +08001947 /*
Daniel Vetterc3456fb2013-06-10 09:47:58 +02001948 * Fetch modes from VBT. For SDVO prefer the VBT mode since some
Dave Airlie4300a0f2013-06-27 20:40:44 +10001949 * SDVO->LVDS transcoders can't cope with the EDID mode.
Ma Ling7086c872009-05-13 11:20:06 +08001950 */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001951 if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001952 newmode = drm_mode_duplicate(connector->dev,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001953 dev_priv->vbt.sdvo_lvds_vbt_mode);
Ma Ling7086c872009-05-13 11:20:06 +08001954 if (newmode != NULL) {
1955 /* Guarantee the mode is preferred */
1956 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1957 DRM_MODE_TYPE_DRIVER);
1958 drm_mode_probed_add(connector, newmode);
1959 }
1960 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001961
Dave Airlie4300a0f2013-06-27 20:40:44 +10001962 /*
1963 * Attempt to get the mode list from DDC.
1964 * Assume that the preferred modes are
1965 * arranged in priority order.
1966 */
1967 intel_ddc_get_modes(connector, &intel_sdvo->ddc);
1968
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001969 list_for_each_entry(newmode, &connector->probed_modes, head) {
1970 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001971 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001972 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001973
Chris Wilson85454232010-08-08 14:28:23 +01001974 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001975 break;
1976 }
1977 }
Ma Ling7086c872009-05-13 11:20:06 +08001978}
1979
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001980static int intel_sdvo_get_modes(struct drm_connector *connector)
1981{
Chris Wilson615fb932010-08-04 13:50:24 +01001982 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001983
Chris Wilson615fb932010-08-04 13:50:24 +01001984 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001985 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001986 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001987 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001988 else
1989 intel_sdvo_get_ddc_modes(connector);
1990
Chris Wilson32aad862010-08-04 13:50:25 +01001991 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001992}
1993
1994static void intel_sdvo_destroy(struct drm_connector *connector)
1995{
Chris Wilson615fb932010-08-04 13:50:24 +01001996 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001997
Jesse Barnes79e53942008-11-07 14:24:08 -08001998 drm_connector_cleanup(connector);
Jani Nikula4b745b12012-11-12 18:31:36 +02001999 kfree(intel_sdvo_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08002000}
2001
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002002static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
2003{
2004 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
2005 struct edid *edid;
2006 bool has_audio = false;
2007
2008 if (!intel_sdvo->is_hdmi)
2009 return false;
2010
2011 edid = intel_sdvo_get_edid(connector);
2012 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
2013 has_audio = drm_detect_monitor_audio(edid);
Jani Nikula38ab8a22012-08-15 12:32:36 +03002014 kfree(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002015
2016 return has_audio;
2017}
2018
Zhao Yakuice6feab2009-08-24 13:50:26 +08002019static int
2020intel_sdvo_set_property(struct drm_connector *connector,
2021 struct drm_property *property,
2022 uint64_t val)
2023{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002024 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01002025 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002026 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002027 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01002028 uint8_t cmd;
2029 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002030
Rob Clark662595d2012-10-11 20:36:04 -05002031 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01002032 if (ret)
2033 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002034
Chris Wilson3f43c482011-05-12 22:17:24 +01002035 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002036 int i = val;
2037 bool has_audio;
2038
2039 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002040 return 0;
2041
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002042 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002043
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002044 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002045 has_audio = intel_sdvo_detect_hdmi_audio(connector);
2046 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002047 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002048
2049 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002050 return 0;
2051
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002052 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002053 goto done;
2054 }
2055
Chris Wilsone953fd72011-02-21 22:23:52 +00002056 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002057 bool old_auto = intel_sdvo->color_range_auto;
2058 uint32_t old_range = intel_sdvo->color_range;
2059
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002060 switch (val) {
2061 case INTEL_BROADCAST_RGB_AUTO:
2062 intel_sdvo->color_range_auto = true;
2063 break;
2064 case INTEL_BROADCAST_RGB_FULL:
2065 intel_sdvo->color_range_auto = false;
2066 intel_sdvo->color_range = 0;
2067 break;
2068 case INTEL_BROADCAST_RGB_LIMITED:
2069 intel_sdvo->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002070 /* FIXME: this bit is only valid when using TMDS
2071 * encoding and 8 bit per color mode. */
2072 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002073 break;
2074 default:
2075 return -EINVAL;
2076 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002077
2078 if (old_auto == intel_sdvo->color_range_auto &&
2079 old_range == intel_sdvo->color_range)
2080 return 0;
2081
Zhao Yakuice6feab2009-08-24 13:50:26 +08002082 goto done;
2083 }
2084
Chris Wilsonc5521702010-08-04 13:50:28 +01002085#define CHECK_PROPERTY(name, NAME) \
2086 if (intel_sdvo_connector->name == property) { \
2087 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
2088 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
2089 cmd = SDVO_CMD_SET_##NAME; \
2090 intel_sdvo_connector->cur_##name = temp_value; \
2091 goto set_value; \
2092 }
2093
2094 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01002095 if (val >= TV_FORMAT_NUM)
2096 return -EINVAL;
2097
Chris Wilson40039752010-08-04 13:50:26 +01002098 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01002099 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01002100 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002101
Chris Wilson40039752010-08-04 13:50:26 +01002102 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01002103 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01002104 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002105 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01002106 if (intel_sdvo_connector->left == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002107 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002108 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002109 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002110 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002111
Chris Wilson615fb932010-08-04 13:50:24 +01002112 intel_sdvo_connector->left_margin = temp_value;
2113 intel_sdvo_connector->right_margin = temp_value;
2114 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002115 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002116 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002117 goto set_value;
2118 } else if (intel_sdvo_connector->right == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002119 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002120 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002121 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002122 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002123
Chris Wilson615fb932010-08-04 13:50:24 +01002124 intel_sdvo_connector->left_margin = temp_value;
2125 intel_sdvo_connector->right_margin = temp_value;
2126 temp_value = intel_sdvo_connector->max_hscan -
2127 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002128 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002129 goto set_value;
2130 } else if (intel_sdvo_connector->top == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002131 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002132 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002133 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002134 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002135
Chris Wilson615fb932010-08-04 13:50:24 +01002136 intel_sdvo_connector->top_margin = temp_value;
2137 intel_sdvo_connector->bottom_margin = temp_value;
2138 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002139 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002140 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002141 goto set_value;
2142 } else if (intel_sdvo_connector->bottom == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002143 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002144 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002145 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002146 return 0;
2147
Chris Wilson615fb932010-08-04 13:50:24 +01002148 intel_sdvo_connector->top_margin = temp_value;
2149 intel_sdvo_connector->bottom_margin = temp_value;
2150 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002151 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002152 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002153 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002154 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002155 CHECK_PROPERTY(hpos, HPOS)
2156 CHECK_PROPERTY(vpos, VPOS)
2157 CHECK_PROPERTY(saturation, SATURATION)
2158 CHECK_PROPERTY(contrast, CONTRAST)
2159 CHECK_PROPERTY(hue, HUE)
2160 CHECK_PROPERTY(brightness, BRIGHTNESS)
2161 CHECK_PROPERTY(sharpness, SHARPNESS)
2162 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
2163 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
2164 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
2165 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
2166 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01002167 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002168 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002169
2170 return -EINVAL; /* unknown property */
2171
2172set_value:
2173 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
2174 return -EIO;
2175
2176
2177done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002178 if (intel_sdvo->base.base.crtc)
2179 intel_crtc_restore_mode(intel_sdvo->base.base.crtc);
Chris Wilsonc5521702010-08-04 13:50:28 +01002180
Chris Wilson32aad862010-08-04 13:50:25 +01002181 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01002182#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08002183}
2184
Jesse Barnes79e53942008-11-07 14:24:08 -08002185static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02002186 .dpms = intel_sdvo_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08002187 .detect = intel_sdvo_detect,
2188 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08002189 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08002190 .destroy = intel_sdvo_destroy,
2191};
2192
2193static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2194 .get_modes = intel_sdvo_get_modes,
2195 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002196 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08002197};
2198
Hannes Ederb358d0a2008-12-18 21:18:47 +01002199static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08002200{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02002201 struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002202
Chris Wilsonea5b2132010-08-04 13:50:23 +01002203 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002204 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002205 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002206
Chris Wilsone957d772010-09-24 12:52:03 +01002207 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002208 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08002209}
2210
2211static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2212 .destroy = intel_sdvo_enc_destroy,
2213};
2214
Chris Wilsonb66d8422010-08-12 15:26:41 +01002215static void
2216intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2217{
2218 uint16_t mask = 0;
2219 unsigned int num_bits;
2220
2221 /* Make a mask of outputs less than or equal to our own priority in the
2222 * list.
2223 */
2224 switch (sdvo->controlled_output) {
2225 case SDVO_OUTPUT_LVDS1:
2226 mask |= SDVO_OUTPUT_LVDS1;
2227 case SDVO_OUTPUT_LVDS0:
2228 mask |= SDVO_OUTPUT_LVDS0;
2229 case SDVO_OUTPUT_TMDS1:
2230 mask |= SDVO_OUTPUT_TMDS1;
2231 case SDVO_OUTPUT_TMDS0:
2232 mask |= SDVO_OUTPUT_TMDS0;
2233 case SDVO_OUTPUT_RGB1:
2234 mask |= SDVO_OUTPUT_RGB1;
2235 case SDVO_OUTPUT_RGB0:
2236 mask |= SDVO_OUTPUT_RGB0;
2237 break;
2238 }
2239
2240 /* Count bits to find what number we are in the priority list. */
2241 mask &= sdvo->caps.output_flags;
2242 num_bits = hweight16(mask);
2243 /* If more than 3 outputs, default to DDC bus 3 for now. */
2244 if (num_bits > 3)
2245 num_bits = 3;
2246
2247 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2248 sdvo->ddc_bus = 1 << num_bits;
2249}
Jesse Barnes79e53942008-11-07 14:24:08 -08002250
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002251/**
2252 * Choose the appropriate DDC bus for control bus switch command for this
2253 * SDVO output based on the controlled output.
2254 *
2255 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2256 * outputs, then LVDS outputs.
2257 */
2258static void
Adam Jacksonb1083332010-04-23 16:07:40 -04002259intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002260 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002261{
Adam Jacksonb1083332010-04-23 16:07:40 -04002262 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002263
Daniel Vettereef4eac2012-03-23 23:43:35 +01002264 if (sdvo->is_sdvob)
Adam Jacksonb1083332010-04-23 16:07:40 -04002265 mapping = &(dev_priv->sdvo_mappings[0]);
2266 else
2267 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002268
Chris Wilsonb66d8422010-08-12 15:26:41 +01002269 if (mapping->initialized)
2270 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2271 else
2272 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002273}
2274
Chris Wilsone957d772010-09-24 12:52:03 +01002275static void
2276intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
2277 struct intel_sdvo *sdvo, u32 reg)
2278{
2279 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04002280 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01002281
Daniel Vettereef4eac2012-03-23 23:43:35 +01002282 if (sdvo->is_sdvob)
Chris Wilsone957d772010-09-24 12:52:03 +01002283 mapping = &dev_priv->sdvo_mappings[0];
2284 else
2285 mapping = &dev_priv->sdvo_mappings[1];
2286
Jani Nikula6cb16122012-10-22 16:12:17 +03002287 if (mapping->initialized && intel_gmbus_is_port_valid(mapping->i2c_pin))
Chris Wilsone957d772010-09-24 12:52:03 +01002288 pin = mapping->i2c_pin;
Jani Nikula6cb16122012-10-22 16:12:17 +03002289 else
2290 pin = GMBUS_PORT_DPB;
Chris Wilsone957d772010-09-24 12:52:03 +01002291
Jani Nikula6cb16122012-10-22 16:12:17 +03002292 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2293
2294 /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2295 * our code totally fails once we start using gmbus. Hence fall back to
2296 * bit banging for now. */
2297 intel_gmbus_force_bit(sdvo->i2c, true);
Chris Wilsone957d772010-09-24 12:52:03 +01002298}
2299
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002300/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2301static void
2302intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2303{
2304 intel_gmbus_force_bit(sdvo->i2c, false);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002305}
2306
2307static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01002308intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002309{
Chris Wilson97aaf912011-01-04 20:10:52 +00002310 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002311}
2312
yakui_zhao714605e2009-05-31 17:18:07 +08002313static u8
Daniel Vettereef4eac2012-03-23 23:43:35 +01002314intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo)
yakui_zhao714605e2009-05-31 17:18:07 +08002315{
2316 struct drm_i915_private *dev_priv = dev->dev_private;
2317 struct sdvo_device_mapping *my_mapping, *other_mapping;
2318
Daniel Vettereef4eac2012-03-23 23:43:35 +01002319 if (sdvo->is_sdvob) {
yakui_zhao714605e2009-05-31 17:18:07 +08002320 my_mapping = &dev_priv->sdvo_mappings[0];
2321 other_mapping = &dev_priv->sdvo_mappings[1];
2322 } else {
2323 my_mapping = &dev_priv->sdvo_mappings[1];
2324 other_mapping = &dev_priv->sdvo_mappings[0];
2325 }
2326
2327 /* If the BIOS described our SDVO device, take advantage of it. */
2328 if (my_mapping->slave_addr)
2329 return my_mapping->slave_addr;
2330
2331 /* If the BIOS only described a different SDVO device, use the
2332 * address that it isn't using.
2333 */
2334 if (other_mapping->slave_addr) {
2335 if (other_mapping->slave_addr == 0x70)
2336 return 0x72;
2337 else
2338 return 0x70;
2339 }
2340
2341 /* No SDVO device info is found for another DVO port,
2342 * so use mapping assumption we had before BIOS parsing.
2343 */
Daniel Vettereef4eac2012-03-23 23:43:35 +01002344 if (sdvo->is_sdvob)
yakui_zhao714605e2009-05-31 17:18:07 +08002345 return 0x70;
2346 else
2347 return 0x72;
2348}
2349
Imre Deak931c1c22014-02-11 17:12:51 +02002350static void
2351intel_sdvo_connector_unregister(struct intel_connector *intel_connector)
2352{
2353 struct drm_connector *drm_connector;
2354 struct intel_sdvo *sdvo_encoder;
2355
2356 drm_connector = &intel_connector->base;
2357 sdvo_encoder = intel_attached_sdvo(&intel_connector->base);
2358
2359 sysfs_remove_link(&drm_connector->kdev->kobj,
2360 sdvo_encoder->ddc.dev.kobj.name);
2361 intel_connector_unregister(intel_connector);
2362}
2363
Imre Deakc3934542014-02-11 17:12:50 +02002364static int
Chris Wilsondf0e9242010-09-09 16:20:55 +01002365intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2366 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002367{
Imre Deakc3934542014-02-11 17:12:50 +02002368 struct drm_connector *drm_connector;
2369 int ret;
2370
2371 drm_connector = &connector->base.base;
2372 ret = drm_connector_init(encoder->base.base.dev,
2373 drm_connector,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002374 &intel_sdvo_connector_funcs,
2375 connector->base.base.connector_type);
Imre Deakc3934542014-02-11 17:12:50 +02002376 if (ret < 0)
2377 return ret;
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002378
Imre Deakc3934542014-02-11 17:12:50 +02002379 drm_connector_helper_add(drm_connector,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002380 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002381
Peter Ross8f4839e2012-01-28 14:49:25 +01002382 connector->base.base.interlace_allowed = 1;
Chris Wilsondf0e9242010-09-09 16:20:55 +01002383 connector->base.base.doublescan_allowed = 0;
2384 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002385 connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
Imre Deak931c1c22014-02-11 17:12:51 +02002386 connector->base.unregister = intel_sdvo_connector_unregister;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002387
Chris Wilsondf0e9242010-09-09 16:20:55 +01002388 intel_connector_attach_encoder(&connector->base, &encoder->base);
Thomas Wood34ea3d32014-05-29 16:57:41 +01002389 ret = drm_connector_register(drm_connector);
Imre Deakc3934542014-02-11 17:12:50 +02002390 if (ret < 0)
2391 goto err1;
2392
Egbert Eich4d43e9b2014-04-11 19:07:44 +02002393 ret = sysfs_create_link(&drm_connector->kdev->kobj,
2394 &encoder->ddc.dev.kobj,
Imre Deak931c1c22014-02-11 17:12:51 +02002395 encoder->ddc.dev.kobj.name);
2396 if (ret < 0)
2397 goto err2;
2398
Imre Deakc3934542014-02-11 17:12:50 +02002399 return 0;
2400
Imre Deak931c1c22014-02-11 17:12:51 +02002401err2:
Thomas Wood34ea3d32014-05-29 16:57:41 +01002402 drm_connector_unregister(drm_connector);
Imre Deakc3934542014-02-11 17:12:50 +02002403err1:
2404 drm_connector_cleanup(drm_connector);
2405
2406 return ret;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002407}
2408
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002409static void
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002410intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
2411 struct intel_sdvo_connector *connector)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002412{
2413 struct drm_device *dev = connector->base.base.dev;
2414
Chris Wilson3f43c482011-05-12 22:17:24 +01002415 intel_attach_force_audio_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002416 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev)) {
Chris Wilsone953fd72011-02-21 22:23:52 +00002417 intel_attach_broadcast_rgb_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002418 intel_sdvo->color_range_auto = true;
2419 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002420}
2421
Zhenyu Wang14571b42010-03-30 14:06:33 +08002422static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002423intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002424{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002425 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002426 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002427 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002428 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002429 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002430
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002431 DRM_DEBUG_KMS("initialising DVI device %d\n", device);
2432
Daniel Vetterb14c5672013-09-19 12:18:32 +02002433 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson615fb932010-08-04 13:50:24 +01002434 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002435 return false;
2436
Zhenyu Wang14571b42010-03-30 14:06:33 +08002437 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002438 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002439 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002440 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002441 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002442 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002443 }
2444
Chris Wilson615fb932010-08-04 13:50:24 +01002445 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002446 connector = &intel_connector->base;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002447 if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2448 intel_sdvo_connector->output_flag) {
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002449 intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002450 /* Some SDVO devices have one-shot hotplug interrupts.
2451 * Ensure that they get re-enabled when an interrupt happens.
2452 */
2453 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
2454 intel_sdvo_enable_hotplug(intel_encoder);
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002455 } else {
Egbert Eich821450c2013-04-16 13:36:55 +02002456 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002457 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002458 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2459 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2460
Chris Wilsone27d8532010-10-22 09:15:22 +01002461 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002462 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002463 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002464 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002465
Imre Deakc3934542014-02-11 17:12:50 +02002466 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2467 kfree(intel_sdvo_connector);
2468 return false;
2469 }
2470
Chris Wilsonf797d222010-12-23 09:43:48 +00002471 if (intel_sdvo->is_hdmi)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002472 intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002473
2474 return true;
2475}
2476
2477static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002478intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002479{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002480 struct drm_encoder *encoder = &intel_sdvo->base.base;
2481 struct drm_connector *connector;
2482 struct intel_connector *intel_connector;
2483 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002484
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002485 DRM_DEBUG_KMS("initialising TV type %d\n", type);
2486
Daniel Vetterb14c5672013-09-19 12:18:32 +02002487 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson615fb932010-08-04 13:50:24 +01002488 if (!intel_sdvo_connector)
2489 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002490
Chris Wilson615fb932010-08-04 13:50:24 +01002491 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002492 connector = &intel_connector->base;
2493 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2494 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002495
Chris Wilson4ef69c72010-09-09 15:14:28 +01002496 intel_sdvo->controlled_output |= type;
2497 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002498
Chris Wilson4ef69c72010-09-09 15:14:28 +01002499 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002500
Imre Deakc3934542014-02-11 17:12:50 +02002501 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2502 kfree(intel_sdvo_connector);
2503 return false;
2504 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002505
Chris Wilson4ef69c72010-09-09 15:14:28 +01002506 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002507 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002508
Chris Wilson4ef69c72010-09-09 15:14:28 +01002509 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002510 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002511
Chris Wilson4ef69c72010-09-09 15:14:28 +01002512 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002513
2514err:
Thomas Wood34ea3d32014-05-29 16:57:41 +01002515 drm_connector_unregister(connector);
Chris Wilson123d5c02010-09-23 16:15:21 +01002516 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002517 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002518}
2519
2520static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002521intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002522{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002523 struct drm_encoder *encoder = &intel_sdvo->base.base;
2524 struct drm_connector *connector;
2525 struct intel_connector *intel_connector;
2526 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002527
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002528 DRM_DEBUG_KMS("initialising analog device %d\n", device);
2529
Daniel Vetterb14c5672013-09-19 12:18:32 +02002530 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson615fb932010-08-04 13:50:24 +01002531 if (!intel_sdvo_connector)
2532 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002533
Chris Wilson615fb932010-08-04 13:50:24 +01002534 intel_connector = &intel_sdvo_connector->base;
2535 connector = &intel_connector->base;
Egbert Eich821450c2013-04-16 13:36:55 +02002536 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002537 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2538 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002539
Chris Wilson4ef69c72010-09-09 15:14:28 +01002540 if (device == 0) {
2541 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2542 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2543 } else if (device == 1) {
2544 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2545 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2546 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002547
Imre Deakc3934542014-02-11 17:12:50 +02002548 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2549 kfree(intel_sdvo_connector);
2550 return false;
2551 }
2552
Chris Wilson4ef69c72010-09-09 15:14:28 +01002553 return true;
2554}
2555
2556static bool
2557intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2558{
2559 struct drm_encoder *encoder = &intel_sdvo->base.base;
2560 struct drm_connector *connector;
2561 struct intel_connector *intel_connector;
2562 struct intel_sdvo_connector *intel_sdvo_connector;
2563
Chris Wilson46a3f4a2013-09-24 12:55:40 +01002564 DRM_DEBUG_KMS("initialising LVDS device %d\n", device);
2565
Daniel Vetterb14c5672013-09-19 12:18:32 +02002566 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002567 if (!intel_sdvo_connector)
2568 return false;
2569
2570 intel_connector = &intel_sdvo_connector->base;
2571 connector = &intel_connector->base;
2572 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2573 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2574
2575 if (device == 0) {
2576 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2577 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2578 } else if (device == 1) {
2579 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2580 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2581 }
2582
Imre Deakc3934542014-02-11 17:12:50 +02002583 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2584 kfree(intel_sdvo_connector);
2585 return false;
2586 }
2587
Chris Wilson4ef69c72010-09-09 15:14:28 +01002588 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002589 goto err;
2590
2591 return true;
2592
2593err:
Thomas Wood34ea3d32014-05-29 16:57:41 +01002594 drm_connector_unregister(connector);
Chris Wilson123d5c02010-09-23 16:15:21 +01002595 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002596 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002597}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002598
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002599static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002600intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002601{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002602 intel_sdvo->is_tv = false;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002603 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002604
Zhenyu Wang14571b42010-03-30 14:06:33 +08002605 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002606
Zhenyu Wang14571b42010-03-30 14:06:33 +08002607 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002608 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002609 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002610
Zhenyu Wang14571b42010-03-30 14:06:33 +08002611 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002612 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002613 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002614
Zhenyu Wang14571b42010-03-30 14:06:33 +08002615 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002616 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002617 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002618 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002619
Zhenyu Wang14571b42010-03-30 14:06:33 +08002620 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002621 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002622 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002623
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01002624 if (flags & SDVO_OUTPUT_YPRPB0)
2625 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2626 return false;
2627
Zhenyu Wang14571b42010-03-30 14:06:33 +08002628 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002629 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002630 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002631
Zhenyu Wang14571b42010-03-30 14:06:33 +08002632 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002633 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002634 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002635
Zhenyu Wang14571b42010-03-30 14:06:33 +08002636 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002637 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002638 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002639
Zhenyu Wang14571b42010-03-30 14:06:33 +08002640 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002641 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002642 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002643
Zhenyu Wang14571b42010-03-30 14:06:33 +08002644 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002645 unsigned char bytes[2];
2646
Chris Wilsonea5b2132010-08-04 13:50:23 +01002647 intel_sdvo->controlled_output = 0;
2648 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002649 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002650 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002651 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002652 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002653 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002654 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002655
Zhenyu Wang14571b42010-03-30 14:06:33 +08002656 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002657}
2658
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002659static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
2660{
2661 struct drm_device *dev = intel_sdvo->base.base.dev;
2662 struct drm_connector *connector, *tmp;
2663
2664 list_for_each_entry_safe(connector, tmp,
2665 &dev->mode_config.connector_list, head) {
Paulo Zanonid9255d52013-09-26 20:05:59 -03002666 if (intel_attached_encoder(connector) == &intel_sdvo->base) {
Thomas Wood34ea3d32014-05-29 16:57:41 +01002667 drm_connector_unregister(connector);
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002668 intel_sdvo_destroy(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -03002669 }
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002670 }
2671}
2672
Chris Wilson32aad862010-08-04 13:50:25 +01002673static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2674 struct intel_sdvo_connector *intel_sdvo_connector,
2675 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002676{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002677 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002678 struct intel_sdvo_tv_format format;
2679 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002680
Chris Wilson32aad862010-08-04 13:50:25 +01002681 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2682 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002683
Chris Wilson1a3665c2011-01-25 13:59:37 +00002684 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002685 if (!intel_sdvo_get_value(intel_sdvo,
2686 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2687 &format, sizeof(format)))
2688 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002689
Chris Wilson32aad862010-08-04 13:50:25 +01002690 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002691
2692 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002693 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002694
Chris Wilson615fb932010-08-04 13:50:24 +01002695 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002696 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002697 if (format_map & (1 << i))
2698 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002699
2700
Chris Wilsonc5521702010-08-04 13:50:28 +01002701 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002702 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2703 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002704 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002705 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002706
Chris Wilson615fb932010-08-04 13:50:24 +01002707 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002708 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002709 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002710 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002711
Chris Wilson40039752010-08-04 13:50:26 +01002712 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Rob Clark662595d2012-10-11 20:36:04 -05002713 drm_object_attach_property(&intel_sdvo_connector->base.base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002714 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002715 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002716
2717}
2718
Chris Wilsonc5521702010-08-04 13:50:28 +01002719#define ENHANCEMENT(name, NAME) do { \
2720 if (enhancements.name) { \
2721 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2722 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2723 return false; \
2724 intel_sdvo_connector->max_##name = data_value[0]; \
2725 intel_sdvo_connector->cur_##name = response; \
2726 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002727 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002728 if (!intel_sdvo_connector->name) return false; \
Rob Clark662595d2012-10-11 20:36:04 -05002729 drm_object_attach_property(&connector->base, \
Chris Wilsonc5521702010-08-04 13:50:28 +01002730 intel_sdvo_connector->name, \
2731 intel_sdvo_connector->cur_##name); \
2732 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2733 data_value[0], data_value[1], response); \
2734 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002735} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002736
2737static bool
2738intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2739 struct intel_sdvo_connector *intel_sdvo_connector,
2740 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002741{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002742 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002743 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002744 uint16_t response, data_value[2];
2745
Chris Wilsonc5521702010-08-04 13:50:28 +01002746 /* when horizontal overscan is supported, Add the left/right property */
2747 if (enhancements.overscan_h) {
2748 if (!intel_sdvo_get_value(intel_sdvo,
2749 SDVO_CMD_GET_MAX_OVERSCAN_H,
2750 &data_value, 4))
2751 return false;
2752
2753 if (!intel_sdvo_get_value(intel_sdvo,
2754 SDVO_CMD_GET_OVERSCAN_H,
2755 &response, 2))
2756 return false;
2757
2758 intel_sdvo_connector->max_hscan = data_value[0];
2759 intel_sdvo_connector->left_margin = data_value[0] - response;
2760 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2761 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002762 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002763 if (!intel_sdvo_connector->left)
2764 return false;
2765
Rob Clark662595d2012-10-11 20:36:04 -05002766 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002767 intel_sdvo_connector->left,
2768 intel_sdvo_connector->left_margin);
2769
2770 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002771 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002772 if (!intel_sdvo_connector->right)
2773 return false;
2774
Rob Clark662595d2012-10-11 20:36:04 -05002775 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002776 intel_sdvo_connector->right,
2777 intel_sdvo_connector->right_margin);
2778 DRM_DEBUG_KMS("h_overscan: max %d, "
2779 "default %d, current %d\n",
2780 data_value[0], data_value[1], response);
2781 }
2782
2783 if (enhancements.overscan_v) {
2784 if (!intel_sdvo_get_value(intel_sdvo,
2785 SDVO_CMD_GET_MAX_OVERSCAN_V,
2786 &data_value, 4))
2787 return false;
2788
2789 if (!intel_sdvo_get_value(intel_sdvo,
2790 SDVO_CMD_GET_OVERSCAN_V,
2791 &response, 2))
2792 return false;
2793
2794 intel_sdvo_connector->max_vscan = data_value[0];
2795 intel_sdvo_connector->top_margin = data_value[0] - response;
2796 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2797 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002798 drm_property_create_range(dev, 0,
2799 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002800 if (!intel_sdvo_connector->top)
2801 return false;
2802
Rob Clark662595d2012-10-11 20:36:04 -05002803 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002804 intel_sdvo_connector->top,
2805 intel_sdvo_connector->top_margin);
2806
2807 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002808 drm_property_create_range(dev, 0,
2809 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002810 if (!intel_sdvo_connector->bottom)
2811 return false;
2812
Rob Clark662595d2012-10-11 20:36:04 -05002813 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002814 intel_sdvo_connector->bottom,
2815 intel_sdvo_connector->bottom_margin);
2816 DRM_DEBUG_KMS("v_overscan: max %d, "
2817 "default %d, current %d\n",
2818 data_value[0], data_value[1], response);
2819 }
2820
2821 ENHANCEMENT(hpos, HPOS);
2822 ENHANCEMENT(vpos, VPOS);
2823 ENHANCEMENT(saturation, SATURATION);
2824 ENHANCEMENT(contrast, CONTRAST);
2825 ENHANCEMENT(hue, HUE);
2826 ENHANCEMENT(sharpness, SHARPNESS);
2827 ENHANCEMENT(brightness, BRIGHTNESS);
2828 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2829 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2830 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2831 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2832 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2833
Chris Wilsone0442182010-08-04 13:50:29 +01002834 if (enhancements.dot_crawl) {
2835 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2836 return false;
2837
2838 intel_sdvo_connector->max_dot_crawl = 1;
2839 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2840 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002841 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002842 if (!intel_sdvo_connector->dot_crawl)
2843 return false;
2844
Rob Clark662595d2012-10-11 20:36:04 -05002845 drm_object_attach_property(&connector->base,
Chris Wilsone0442182010-08-04 13:50:29 +01002846 intel_sdvo_connector->dot_crawl,
2847 intel_sdvo_connector->cur_dot_crawl);
2848 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2849 }
2850
Chris Wilsonc5521702010-08-04 13:50:28 +01002851 return true;
2852}
2853
2854static bool
2855intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2856 struct intel_sdvo_connector *intel_sdvo_connector,
2857 struct intel_sdvo_enhancements_reply enhancements)
2858{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002859 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002860 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2861 uint16_t response, data_value[2];
2862
2863 ENHANCEMENT(brightness, BRIGHTNESS);
2864
2865 return true;
2866}
2867#undef ENHANCEMENT
2868
2869static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2870 struct intel_sdvo_connector *intel_sdvo_connector)
2871{
2872 union {
2873 struct intel_sdvo_enhancements_reply reply;
2874 uint16_t response;
2875 } enhancements;
2876
Chris Wilson1a3665c2011-01-25 13:59:37 +00002877 BUILD_BUG_ON(sizeof(enhancements) != 2);
2878
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002879 enhancements.response = 0;
2880 intel_sdvo_get_value(intel_sdvo,
2881 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2882 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002883 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002884 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002885 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002886 }
Chris Wilson32aad862010-08-04 13:50:25 +01002887
Chris Wilsonc5521702010-08-04 13:50:28 +01002888 if (IS_TV(intel_sdvo_connector))
2889 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002890 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002891 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2892 else
2893 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002894}
Chris Wilson32aad862010-08-04 13:50:25 +01002895
Chris Wilsone957d772010-09-24 12:52:03 +01002896static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2897 struct i2c_msg *msgs,
2898 int num)
2899{
2900 struct intel_sdvo *sdvo = adapter->algo_data;
2901
2902 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2903 return -EIO;
2904
2905 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2906}
2907
2908static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2909{
2910 struct intel_sdvo *sdvo = adapter->algo_data;
2911 return sdvo->i2c->algo->functionality(sdvo->i2c);
2912}
2913
2914static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2915 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2916 .functionality = intel_sdvo_ddc_proxy_func
2917};
2918
2919static bool
2920intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2921 struct drm_device *dev)
2922{
2923 sdvo->ddc.owner = THIS_MODULE;
2924 sdvo->ddc.class = I2C_CLASS_DDC;
2925 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2926 sdvo->ddc.dev.parent = &dev->pdev->dev;
2927 sdvo->ddc.algo_data = sdvo;
2928 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2929
2930 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002931}
2932
Daniel Vettereef4eac2012-03-23 23:43:35 +01002933bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob)
Jesse Barnes79e53942008-11-07 14:24:08 -08002934{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002935 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002936 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002937 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002938 int i;
Daniel Vetterb14c5672013-09-19 12:18:32 +02002939 intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002940 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002941 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002942
Chris Wilson56184e32011-05-17 14:03:50 +01002943 intel_sdvo->sdvo_reg = sdvo_reg;
Daniel Vettereef4eac2012-03-23 23:43:35 +01002944 intel_sdvo->is_sdvob = is_sdvob;
2945 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1;
Chris Wilson56184e32011-05-17 14:03:50 +01002946 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002947 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev))
2948 goto err_i2c_bus;
Chris Wilsone957d772010-09-24 12:52:03 +01002949
Chris Wilson56184e32011-05-17 14:03:50 +01002950 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002951 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002952 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002953 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002954
Jesse Barnes79e53942008-11-07 14:24:08 -08002955 /* Read the regs to test if we can talk to the device */
2956 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002957 u8 byte;
2958
2959 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002960 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2961 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002962 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002963 }
2964 }
2965
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002966 intel_encoder->compute_config = intel_sdvo_compute_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002967 intel_encoder->disable = intel_disable_sdvo;
Daniel Vetter192d47a2014-04-24 23:54:45 +02002968 intel_encoder->pre_enable = intel_sdvo_pre_enable;
Daniel Vetterce22c322012-07-01 15:31:04 +02002969 intel_encoder->enable = intel_enable_sdvo;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002970 intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002971 intel_encoder->get_config = intel_sdvo_get_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002972
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002973 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002974 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002975 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002976
Chris Wilsonea5b2132010-08-04 13:50:23 +01002977 if (intel_sdvo_output_setup(intel_sdvo,
2978 intel_sdvo->caps.output_flags) != true) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002979 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
2980 SDVO_NAME(intel_sdvo));
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002981 /* Output_setup can leave behind connectors! */
2982 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002983 }
2984
Chris Wilson7ba220c2013-06-09 16:02:04 +01002985 /* Only enable the hotplug irq if we need it, to work around noisy
2986 * hotplug lines.
2987 */
2988 if (intel_sdvo->hotplug_active) {
2989 intel_encoder->hpd_pin =
2990 intel_sdvo->is_sdvob ? HPD_SDVO_B : HPD_SDVO_C;
2991 }
2992
Daniel Vettere506d6f2012-11-13 17:24:43 +01002993 /*
2994 * Cloning SDVO with anything is often impossible, since the SDVO
2995 * encoder can request a special input timing mode. And even if that's
2996 * not the case we have evidence that cloning a plain unscaled mode with
2997 * VGA doesn't really work. Furthermore the cloning flags are way too
2998 * simplistic anyway to express such constraints, so just give up on
2999 * cloning for SDVO encoders.
3000 */
Ville Syrjäläbc079e82014-03-03 16:15:28 +02003001 intel_sdvo->base.cloneable = 0;
Daniel Vettere506d6f2012-11-13 17:24:43 +01003002
Chris Wilsonea5b2132010-08-04 13:50:23 +01003003 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003004
Jesse Barnes79e53942008-11-07 14:24:08 -08003005 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01003006 if (!intel_sdvo_set_target_input(intel_sdvo))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003007 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003008
Chris Wilson32aad862010-08-04 13:50:25 +01003009 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
3010 &intel_sdvo->pixel_clock_min,
3011 &intel_sdvo->pixel_clock_max))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003012 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003013
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08003014 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08003015 "clock range %dMHz - %dMHz, "
3016 "input 1: %c, input 2: %c, "
3017 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01003018 SDVO_NAME(intel_sdvo),
3019 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
3020 intel_sdvo->caps.device_rev_id,
3021 intel_sdvo->pixel_clock_min / 1000,
3022 intel_sdvo->pixel_clock_max / 1000,
3023 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
3024 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08003025 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01003026 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08003027 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01003028 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08003029 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08003030 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003031
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003032err_output:
3033 intel_sdvo_output_cleanup(intel_sdvo);
3034
Chris Wilsonf899fc62010-07-20 15:44:45 -07003035err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01003036 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01003037 i2c_del_adapter(&intel_sdvo->ddc);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03003038err_i2c_bus:
3039 intel_sdvo_unselect_i2c_bus(intel_sdvo);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003040 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08003041
Eric Anholt7d573822009-01-02 13:33:00 -08003042 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08003043}