blob: 916b370be033236ee15dd014eb9bc5a7cfd427f9 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Felix Fietkau5ca06eb2014-10-25 17:19:35 +020022#include <linux/etherdevice.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023#include <asm/unaligned.h>
24
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070025#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040026#include "hw-ops.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040027#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053028#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053029#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070030#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070031
Sujithcbe61d82009-02-09 13:27:12 +053032static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070033
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040034MODULE_AUTHOR("Atheros Communications");
35MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
36MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
37MODULE_LICENSE("Dual BSD/GPL");
38
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020039static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053040{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020041 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +020042 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020043 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053044
Felix Fietkau087b6ff2011-07-09 11:12:49 +070045 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
46 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
47 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020048 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020049 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020050 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020051 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
52 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
53 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040054 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020055 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
56
Michal Nazarewiczbeae4162013-11-29 18:06:46 +010057 if (chan) {
58 if (IS_CHAN_HT40(chan))
59 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020060 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070061 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020062 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070063 clockrate /= 4;
64 }
65
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020066 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053067}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068
Sujithcbe61d82009-02-09 13:27:12 +053069static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053070{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020071 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +053072
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020073 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053074}
75
Sujith0caa7b12009-02-16 13:23:20 +053076bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070077{
78 int i;
79
Sujith0caa7b12009-02-16 13:23:20 +053080 BUG_ON(timeout < AH_TIME_QUANTUM);
81
82 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083 if ((REG_READ(ah, reg) & mask) == val)
84 return true;
85
86 udelay(AH_TIME_QUANTUM);
87 }
Sujith04bd46382008-11-28 22:18:05 +053088
Joe Perchesd2182b62011-12-15 14:55:53 -080089 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -080090 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
91 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053092
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070093 return false;
94}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040095EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070096
Felix Fietkau7c5adc82012-04-19 21:18:26 +020097void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
98 int hw_delay)
99{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200100 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200101
102 if (IS_CHAN_HALF_RATE(chan))
103 hw_delay *= 2;
104 else if (IS_CHAN_QUARTER_RATE(chan))
105 hw_delay *= 4;
106
107 udelay(hw_delay + BASE_ACTIVATE_DELAY);
108}
109
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100110void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100111 int column, unsigned int *writecnt)
112{
113 int r;
114
115 ENABLE_REGWRITE_BUFFER(ah);
116 for (r = 0; r < array->ia_rows; r++) {
117 REG_WRITE(ah, INI_RA(array, r, 0),
118 INI_RA(array, r, column));
119 DO_DELAY(*writecnt);
120 }
121 REGWRITE_BUFFER_FLUSH(ah);
122}
123
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700124u32 ath9k_hw_reverse_bits(u32 val, u32 n)
125{
126 u32 retval;
127 int i;
128
129 for (i = 0, retval = 0; i < n; i++) {
130 retval = (retval << 1) | (val & 1);
131 val >>= 1;
132 }
133 return retval;
134}
135
Sujithcbe61d82009-02-09 13:27:12 +0530136u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100137 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530138 u32 frameLen, u16 rateix,
139 bool shortPreamble)
140{
141 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530142
143 if (kbps == 0)
144 return 0;
145
Felix Fietkau545750d2009-11-23 22:21:01 +0100146 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530147 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530148 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100149 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530150 phyTime >>= 1;
151 numBits = frameLen << 3;
152 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
153 break;
Sujith46d14a52008-11-18 09:08:13 +0530154 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530155 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530156 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
157 numBits = OFDM_PLCP_BITS + (frameLen << 3);
158 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
159 txTime = OFDM_SIFS_TIME_QUARTER
160 + OFDM_PREAMBLE_TIME_QUARTER
161 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530162 } else if (ah->curchan &&
163 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530164 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
165 numBits = OFDM_PLCP_BITS + (frameLen << 3);
166 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
167 txTime = OFDM_SIFS_TIME_HALF +
168 OFDM_PREAMBLE_TIME_HALF
169 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
170 } else {
171 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
172 numBits = OFDM_PLCP_BITS + (frameLen << 3);
173 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
174 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
175 + (numSymbols * OFDM_SYMBOL_TIME);
176 }
177 break;
178 default:
Joe Perches38002762010-12-02 19:12:36 -0800179 ath_err(ath9k_hw_common(ah),
180 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530181 txTime = 0;
182 break;
183 }
184
185 return txTime;
186}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400187EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530188
Sujithcbe61d82009-02-09 13:27:12 +0530189void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530190 struct ath9k_channel *chan,
191 struct chan_centers *centers)
192{
193 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530194
195 if (!IS_CHAN_HT40(chan)) {
196 centers->ctl_center = centers->ext_center =
197 centers->synth_center = chan->channel;
198 return;
199 }
200
Felix Fietkau88969342013-10-11 23:30:53 +0200201 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530202 centers->synth_center =
203 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
204 extoff = 1;
205 } else {
206 centers->synth_center =
207 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
208 extoff = -1;
209 }
210
211 centers->ctl_center =
212 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700213 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530214 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700215 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530216}
217
218/******************/
219/* Chip Revisions */
220/******************/
221
Sujithcbe61d82009-02-09 13:27:12 +0530222static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530223{
224 u32 val;
225
Felix Fietkau09c74f72014-09-27 22:49:43 +0200226 if (ah->get_mac_revision)
227 ah->hw_version.macRev = ah->get_mac_revision();
228
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530229 switch (ah->hw_version.devid) {
230 case AR5416_AR9100_DEVID:
231 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
232 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200233 case AR9300_DEVID_AR9330:
234 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
Felix Fietkau09c74f72014-09-27 22:49:43 +0200235 if (!ah->get_mac_revision) {
Gabor Juhos37625612011-06-21 11:23:23 +0200236 val = REG_READ(ah, AR_SREV);
237 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
238 }
239 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530240 case AR9300_DEVID_AR9340:
241 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530242 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200243 case AR9300_DEVID_QCA955X:
244 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
245 return;
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530246 case AR9300_DEVID_AR953X:
247 ah->hw_version.macVersion = AR_SREV_VERSION_9531;
248 return;
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530249 case AR9300_DEVID_QCA956X:
250 ah->hw_version.macVersion = AR_SREV_VERSION_9561;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530251 }
252
Sujithf1dc5602008-10-29 10:16:30 +0530253 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
254
255 if (val == 0xFF) {
256 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530257 ah->hw_version.macVersion =
258 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
259 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530260
Sujith Manoharan77fac462012-09-11 20:09:18 +0530261 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530262 ah->is_pciexpress = true;
263 else
264 ah->is_pciexpress = (val &
265 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530266 } else {
267 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530268 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530269
Sujithd535a422009-02-09 13:27:06 +0530270 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530271
Sujithd535a422009-02-09 13:27:06 +0530272 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530273 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530274 }
275}
276
Sujithf1dc5602008-10-29 10:16:30 +0530277/************************************/
278/* HW Attach, Detach, Init Routines */
279/************************************/
280
Sujithcbe61d82009-02-09 13:27:12 +0530281static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530282{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100283 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530284 return;
285
286 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
287 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
288 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
289 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
290 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
291 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
292 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
295
296 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
297}
298
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400299/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530300static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530301{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700302 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400303 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530304 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800305 static const u32 patternData[4] = {
306 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
307 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400308 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530309
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400310 if (!AR_SREV_9300_20_OR_LATER(ah)) {
311 loop_max = 2;
312 regAddr[1] = AR_PHY_BASE + (8 << 2);
313 } else
314 loop_max = 1;
315
316 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530317 u32 addr = regAddr[i];
318 u32 wrData, rdData;
319
320 regHold[i] = REG_READ(ah, addr);
321 for (j = 0; j < 0x100; j++) {
322 wrData = (j << 16) | j;
323 REG_WRITE(ah, addr, wrData);
324 rdData = REG_READ(ah, addr);
325 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800326 ath_err(common,
327 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
328 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530329 return false;
330 }
331 }
332 for (j = 0; j < 4; j++) {
333 wrData = patternData[j];
334 REG_WRITE(ah, addr, wrData);
335 rdData = REG_READ(ah, addr);
336 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800337 ath_err(common,
338 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
339 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530340 return false;
341 }
342 }
343 REG_WRITE(ah, regAddr[i], regHold[i]);
344 }
345 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530346
Sujithf1dc5602008-10-29 10:16:30 +0530347 return true;
348}
349
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700350static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700351{
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530352 struct ath_common *common = ath9k_hw_common(ah);
353
Felix Fietkau689e7562012-04-12 22:35:56 +0200354 ah->config.dma_beacon_response_time = 1;
355 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530356 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530357 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700358
Sujith0ce024c2009-12-14 14:57:00 +0530359 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400360
Sujith Manoharana64e1a42014-01-23 08:20:30 +0530361 if (AR_SREV_9300_20_OR_LATER(ah)) {
362 ah->config.rimt_last = 500;
363 ah->config.rimt_first = 2000;
364 } else {
365 ah->config.rimt_last = 250;
366 ah->config.rimt_first = 700;
367 }
368
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400369 /*
370 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
371 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
372 * This means we use it for all AR5416 devices, and the few
373 * minor PCI AR9280 devices out there.
374 *
375 * Serialization is required because these devices do not handle
376 * well the case of two concurrent reads/writes due to the latency
377 * involved. During one read/write another read/write can be issued
378 * on another CPU while the previous read/write may still be working
379 * on our hardware, if we hit this case the hardware poops in a loop.
380 * We prevent this by serializing reads and writes.
381 *
382 * This issue is not present on PCI-Express devices or pre-AR5416
383 * devices (legacy, 802.11abg).
384 */
385 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700386 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530387
388 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
389 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
390 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
391 !ah->is_pciexpress)) {
392 ah->config.serialize_regmode = SER_REG_MODE_ON;
393 } else {
394 ah->config.serialize_regmode = SER_REG_MODE_OFF;
395 }
396 }
397
398 ath_dbg(common, RESET, "serialize_regmode is %d\n",
399 ah->config.serialize_regmode);
400
401 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
402 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
403 else
404 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700405}
406
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700407static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700408{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700409 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
410
411 regulatory->country_code = CTRY_DEFAULT;
412 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700413
Sujithd535a422009-02-09 13:27:06 +0530414 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530415 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700416
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530417 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
418 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100419 if (AR_SREV_9100(ah))
420 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530421
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530422 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530423 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200424 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100425 ah->htc_reset_init = true;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530426
Lorenzo Bianconia9abe302014-12-19 00:18:12 +0100427 /* ar9002 does not support TPC for the moment */
428 ah->tpc_enabled = !!AR_SREV_9300_20_OR_LATER(ah);
429
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530430 ah->ani_function = ATH9K_ANI_ALL;
431 if (!AR_SREV_9300_20_OR_LATER(ah))
432 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
433
434 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
435 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
436 else
437 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700438}
439
Sujithcbe61d82009-02-09 13:27:12 +0530440static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700442 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530443 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530445 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800446 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700447
Sujithf1dc5602008-10-29 10:16:30 +0530448 sum = 0;
449 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400450 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530451 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700452 common->macaddr[2 * i] = eeval >> 8;
453 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454 }
Felix Fietkau5ca06eb2014-10-25 17:19:35 +0200455 if (!is_valid_ether_addr(common->macaddr)) {
456 ath_err(common,
457 "eeprom contains invalid mac address: %pM\n",
458 common->macaddr);
459
460 random_ether_addr(common->macaddr);
461 ath_err(common,
462 "random mac address will be used: %pM\n",
463 common->macaddr);
464 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700465
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700466 return 0;
467}
468
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700469static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700470{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530471 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700472 int ecode;
473
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530474 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530475 if (!ath9k_hw_chip_test(ah))
476 return -ENODEV;
477 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700478
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400479 if (!AR_SREV_9300_20_OR_LATER(ah)) {
480 ecode = ar9002_hw_rf_claim(ah);
481 if (ecode != 0)
482 return ecode;
483 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700484
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700485 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700486 if (ecode != 0)
487 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530488
Joe Perchesd2182b62011-12-15 14:55:53 -0800489 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800490 ah->eep_ops->get_eeprom_ver(ah),
491 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530492
Sujith Manoharane3233002013-06-03 09:19:26 +0530493 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530494
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530495 /*
496 * EEPROM needs to be initialized before we do this.
497 * This is required for regulatory compliance.
498 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530499 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530500 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
501 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530502 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
503 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530504 }
505 }
506
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700507 return 0;
508}
509
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100510static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700511{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100512 if (!AR_SREV_9300_20_OR_LATER(ah))
513 return ar9002_hw_attach_ops(ah);
514
515 ar9003_hw_attach_ops(ah);
516 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700517}
518
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400519/* Called for all hardware families */
520static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700521{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700522 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700523 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700524
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530525 ath9k_hw_read_revisions(ah);
526
Sujith Manoharande825822013-12-28 09:47:11 +0530527 switch (ah->hw_version.macVersion) {
528 case AR_SREV_VERSION_5416_PCI:
529 case AR_SREV_VERSION_5416_PCIE:
530 case AR_SREV_VERSION_9160:
531 case AR_SREV_VERSION_9100:
532 case AR_SREV_VERSION_9280:
533 case AR_SREV_VERSION_9285:
534 case AR_SREV_VERSION_9287:
535 case AR_SREV_VERSION_9271:
536 case AR_SREV_VERSION_9300:
537 case AR_SREV_VERSION_9330:
538 case AR_SREV_VERSION_9485:
539 case AR_SREV_VERSION_9340:
540 case AR_SREV_VERSION_9462:
541 case AR_SREV_VERSION_9550:
542 case AR_SREV_VERSION_9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530543 case AR_SREV_VERSION_9531:
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530544 case AR_SREV_VERSION_9561:
Sujith Manoharande825822013-12-28 09:47:11 +0530545 break;
546 default:
547 ath_err(common,
548 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
549 ah->hw_version.macVersion, ah->hw_version.macRev);
550 return -EOPNOTSUPP;
551 }
552
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530553 /*
554 * Read back AR_WA into a permanent copy and set bits 14 and 17.
555 * We need to do this to avoid RMW of this register. We cannot
556 * read the reg when chip is asleep.
557 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530558 if (AR_SREV_9300_20_OR_LATER(ah)) {
559 ah->WARegVal = REG_READ(ah, AR_WA);
560 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
561 AR_WA_ASPM_TIMER_BASED_DISABLE);
562 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530563
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700564 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800565 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700566 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700567 }
568
Sujith Manoharana4a29542012-09-10 09:20:03 +0530569 if (AR_SREV_9565(ah)) {
570 ah->WARegVal |= AR_WA_BIT22;
571 REG_WRITE(ah, AR_WA, ah->WARegVal);
572 }
573
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400574 ath9k_hw_init_defaults(ah);
575 ath9k_hw_init_config(ah);
576
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100577 r = ath9k_hw_attach_ops(ah);
578 if (r)
579 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400580
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700581 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800582 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700583 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700584 }
585
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200586 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200587 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400588 ah->is_pciexpress = false;
589
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700590 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700591 ath9k_hw_init_cal_settings(ah);
592
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200593 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700594 ath9k_hw_disablepcie(ah);
595
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700596 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700597 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700598 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700599
600 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100601 r = ath9k_hw_fill_cap_info(ah);
602 if (r)
603 return r;
604
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700605 r = ath9k_hw_init_macaddr(ah);
606 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800607 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700608 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700609 }
610
Sujith Manoharan45987022013-12-24 10:44:18 +0530611 ath9k_hw_init_hang_checks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700612
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400613 common->state = ATH_HW_INITIALIZED;
614
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700615 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700616}
617
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400618int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530619{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400620 int ret;
621 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530622
Sujith Manoharan77fac462012-09-11 20:09:18 +0530623 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400624 switch (ah->hw_version.devid) {
625 case AR5416_DEVID_PCI:
626 case AR5416_DEVID_PCIE:
627 case AR5416_AR9100_DEVID:
628 case AR9160_DEVID_PCI:
629 case AR9280_DEVID_PCI:
630 case AR9280_DEVID_PCIE:
631 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400632 case AR9287_DEVID_PCI:
633 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400634 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400635 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800636 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200637 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530638 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200639 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700640 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530641 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530642 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530643 case AR9300_DEVID_AR9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530644 case AR9300_DEVID_AR953X:
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530645 case AR9300_DEVID_QCA956X:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400646 break;
647 default:
648 if (common->bus_ops->ath_bus_type == ATH_USB)
649 break;
Joe Perches38002762010-12-02 19:12:36 -0800650 ath_err(common, "Hardware device ID 0x%04x not supported\n",
651 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400652 return -EOPNOTSUPP;
653 }
Sujithf1dc5602008-10-29 10:16:30 +0530654
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400655 ret = __ath9k_hw_init(ah);
656 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800657 ath_err(common,
658 "Unable to initialize hardware; initialization status: %d\n",
659 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400660 return ret;
661 }
Sujithf1dc5602008-10-29 10:16:30 +0530662
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200663 ath_dynack_init(ah);
664
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400665 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530666}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400667EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530668
Sujithcbe61d82009-02-09 13:27:12 +0530669static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530670{
Sujith7d0d0df2010-04-16 11:53:57 +0530671 ENABLE_REGWRITE_BUFFER(ah);
672
Sujithf1dc5602008-10-29 10:16:30 +0530673 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
674 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
675
676 REG_WRITE(ah, AR_QOS_NO_ACK,
677 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
678 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
679 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
680
681 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
682 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
683 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
684 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
685 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530686
687 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530688}
689
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530690u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530691{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530692 struct ath_common *common = ath9k_hw_common(ah);
693 int i = 0;
694
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100695 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
696 udelay(100);
697 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
698
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530699 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
700
Vivek Natarajanb1415812011-01-27 14:45:07 +0530701 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530702
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530703 if (WARN_ON_ONCE(i >= 100)) {
704 ath_err(common, "PLL4 meaurement not done\n");
705 break;
706 }
707
708 i++;
709 }
710
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100711 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530712}
713EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
714
Sujithcbe61d82009-02-09 13:27:12 +0530715static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530716 struct ath9k_channel *chan)
717{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800718 u32 pll;
719
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200720 pll = ath9k_hw_compute_pll_control(ah, chan);
721
Sujith Manoharana4a29542012-09-10 09:20:03 +0530722 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530723 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
724 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
725 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
726 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
727 AR_CH0_DPLL2_KD, 0x40);
728 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
729 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530730
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530731 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
732 AR_CH0_BB_DPLL1_REFDIV, 0x5);
733 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
734 AR_CH0_BB_DPLL1_NINI, 0x58);
735 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
736 AR_CH0_BB_DPLL1_NFRAC, 0x0);
737
738 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
739 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
740 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
741 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
742 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
743 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
744
745 /* program BB PLL phase_shift to 0x6 */
746 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
747 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
748
749 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
750 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530751 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200752 } else if (AR_SREV_9330(ah)) {
753 u32 ddr_dpll2, pll_control2, kd;
754
755 if (ah->is_clk_25mhz) {
756 ddr_dpll2 = 0x18e82f01;
757 pll_control2 = 0xe04a3d;
758 kd = 0x1d;
759 } else {
760 ddr_dpll2 = 0x19e82f01;
761 pll_control2 = 0x886666;
762 kd = 0x3d;
763 }
764
765 /* program DDR PLL ki and kd value */
766 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
767
768 /* program DDR PLL phase_shift */
769 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
770 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
771
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200772 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
773 pll | AR_RTC_9300_PLL_BYPASS);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200774 udelay(1000);
775
776 /* program refdiv, nint, frac to RTC register */
777 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
778
779 /* program BB PLL kd and ki value */
780 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
781 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
782
783 /* program BB PLL phase_shift */
784 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
785 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530786 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530787 u32 regval, pll2_divint, pll2_divfrac, refdiv;
788
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200789 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
790 pll | AR_RTC_9300_SOC_PLL_BYPASS);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530791 udelay(1000);
792
793 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
794 udelay(100);
795
796 if (ah->is_clk_25mhz) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530797 if (AR_SREV_9531(ah)) {
798 pll2_divint = 0x1c;
799 pll2_divfrac = 0xa3d2;
800 refdiv = 1;
801 } else {
802 pll2_divint = 0x54;
803 pll2_divfrac = 0x1eb85;
804 refdiv = 3;
805 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530806 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200807 if (AR_SREV_9340(ah)) {
808 pll2_divint = 88;
809 pll2_divfrac = 0;
810 refdiv = 5;
811 } else {
812 pll2_divint = 0x11;
Rajkumar Manoharan76ac9ed2014-06-24 22:27:40 +0530813 pll2_divfrac =
814 AR_SREV_9531(ah) ? 0x26665 : 0x26666;
Gabor Juhosfc05a312012-07-03 19:13:31 +0200815 refdiv = 1;
816 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530817 }
818
819 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530820 if (AR_SREV_9531(ah))
821 regval |= (0x1 << 22);
822 else
823 regval |= (0x1 << 16);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530824 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
825 udelay(100);
826
827 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
828 (pll2_divint << 18) | pll2_divfrac);
829 udelay(100);
830
831 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200832 if (AR_SREV_9340(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530833 regval = (regval & 0x80071fff) |
834 (0x1 << 30) |
835 (0x1 << 13) |
836 (0x4 << 26) |
837 (0x18 << 19);
838 else if (AR_SREV_9531(ah))
839 regval = (regval & 0x01c00fff) |
840 (0x1 << 31) |
841 (0x2 << 29) |
842 (0xa << 25) |
843 (0x1 << 19) |
844 (0x6 << 12);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200845 else
Sujith Manoharan2c323052013-12-31 08:12:02 +0530846 regval = (regval & 0x80071fff) |
847 (0x3 << 30) |
848 (0x1 << 13) |
849 (0x4 << 26) |
850 (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530851 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530852
853 if (AR_SREV_9531(ah))
854 REG_WRITE(ah, AR_PHY_PLL_MODE,
855 REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
856 else
857 REG_WRITE(ah, AR_PHY_PLL_MODE,
858 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
859
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530860 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530861 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800862
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530863 if (AR_SREV_9565(ah))
864 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100865 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530866
Gabor Juhosfc05a312012-07-03 19:13:31 +0200867 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
868 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530869 udelay(1000);
870
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400871 /* Switch the core clock for ar9271 to 117Mhz */
872 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530873 udelay(500);
874 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400875 }
876
Sujithf1dc5602008-10-29 10:16:30 +0530877 udelay(RTC_PLL_SETTLE_DELAY);
878
879 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
880}
881
Sujithcbe61d82009-02-09 13:27:12 +0530882static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800883 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530884{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530885 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400886 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530887 AR_IMR_TXURN |
888 AR_IMR_RXERR |
889 AR_IMR_RXORN |
890 AR_IMR_BCNMISC;
891
Sujith Manoharanc90d4f72014-03-17 15:02:47 +0530892 if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530893 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
894
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400895 if (AR_SREV_9300_20_OR_LATER(ah)) {
896 imr_reg |= AR_IMR_RXOK_HP;
897 if (ah->config.rx_intr_mitigation)
898 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
899 else
900 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530901
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400902 } else {
903 if (ah->config.rx_intr_mitigation)
904 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
905 else
906 imr_reg |= AR_IMR_RXOK;
907 }
908
909 if (ah->config.tx_intr_mitigation)
910 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
911 else
912 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530913
Sujith7d0d0df2010-04-16 11:53:57 +0530914 ENABLE_REGWRITE_BUFFER(ah);
915
Pavel Roskin152d5302010-03-31 18:05:37 -0400916 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500917 ah->imrs2_reg |= AR_IMR_S2_GTT;
918 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530919
920 if (!AR_SREV_9100(ah)) {
921 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530922 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530923 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
924 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400925
Sujith7d0d0df2010-04-16 11:53:57 +0530926 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530927
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400928 if (AR_SREV_9300_20_OR_LATER(ah)) {
929 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
930 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
931 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
932 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
933 }
Sujithf1dc5602008-10-29 10:16:30 +0530934}
935
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700936static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
937{
938 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
939 val = min(val, (u32) 0xFFFF);
940 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
941}
942
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200943void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530944{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100945 u32 val = ath9k_hw_mac_to_clks(ah, us);
946 val = min(val, (u32) 0xFFFF);
947 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530948}
949
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200950void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530951{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100952 u32 val = ath9k_hw_mac_to_clks(ah, us);
953 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
954 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
955}
956
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200957void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Felix Fietkau0005baf2010-01-15 02:33:40 +0100958{
959 u32 val = ath9k_hw_mac_to_clks(ah, us);
960 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
961 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530962}
963
Sujithcbe61d82009-02-09 13:27:12 +0530964static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530965{
Sujithf1dc5602008-10-29 10:16:30 +0530966 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800967 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
968 tu);
Sujith2660b812009-02-09 13:27:26 +0530969 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530970 return false;
971 } else {
972 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530973 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530974 return true;
975 }
976}
977
Felix Fietkau0005baf2010-01-15 02:33:40 +0100978void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530979{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700980 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700981 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +0200982 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +0100983 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100984 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700985 int rx_lat = 0, tx_lat = 0, eifs = 0;
986 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100987
Joe Perchesd2182b62011-12-15 14:55:53 -0800988 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800989 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530990
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700991 if (!chan)
992 return;
993
Sujith2660b812009-02-09 13:27:26 +0530994 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100995 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100996
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +0530997 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
998 rx_lat = 41;
999 else
1000 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001001 tx_lat = 54;
1002
Felix Fietkaue88e4862012-04-19 21:18:22 +02001003 if (IS_CHAN_5GHZ(chan))
1004 sifstime = 16;
1005 else
1006 sifstime = 10;
1007
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001008 if (IS_CHAN_HALF_RATE(chan)) {
1009 eifs = 175;
1010 rx_lat *= 2;
1011 tx_lat *= 2;
1012 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1013 tx_lat += 11;
1014
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001015 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001016 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001017 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001018 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1019 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301020 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001021 tx_lat *= 4;
1022 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1023 tx_lat += 22;
1024
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001025 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001026 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001027 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001028 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301029 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1030 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1031 reg = AR_USEC_ASYNC_FIFO;
1032 } else {
1033 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1034 common->clockrate;
1035 reg = REG_READ(ah, AR_USEC);
1036 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001037 rx_lat = MS(reg, AR_USEC_RX_LAT);
1038 tx_lat = MS(reg, AR_USEC_TX_LAT);
1039
1040 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001041 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001042
Felix Fietkaue239d852010-01-15 02:34:58 +01001043 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001044 slottime += 3 * ah->coverage_class;
1045 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001046 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001047
1048 /*
1049 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001050 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001051 * This was initially only meant to work around an issue with delayed
1052 * BA frames in some implementations, but it has been found to fix ACK
1053 * timeout issues in other cases as well.
1054 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001055 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001056 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001057 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001058 ctstimeout += 48 - sifstime - ah->slottime;
1059 }
1060
Lorenzo Bianconi7aefa8a2014-09-16 02:13:11 +02001061 if (ah->dynack.enabled) {
1062 acktimeout = ah->dynack.ackto;
1063 ctstimeout = acktimeout;
1064 slottime = (acktimeout - 3) / 2;
1065 } else {
1066 ah->dynack.ackto = acktimeout;
1067 }
1068
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001069 ath9k_hw_set_sifs_time(ah, sifstime);
1070 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001071 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001072 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301073 if (ah->globaltxtimeout != (u32) -1)
1074 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001075
1076 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1077 REG_RMW(ah, AR_USEC,
1078 (common->clockrate - 1) |
1079 SM(rx_lat, AR_USEC_RX_LAT) |
1080 SM(tx_lat, AR_USEC_TX_LAT),
1081 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1082
Sujithf1dc5602008-10-29 10:16:30 +05301083}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001084EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301085
Sujith285f2dd2010-01-08 10:36:07 +05301086void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001087{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001088 struct ath_common *common = ath9k_hw_common(ah);
1089
Sujith736b3a22010-03-17 14:25:24 +05301090 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001091 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001092
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001093 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001094}
Sujith285f2dd2010-01-08 10:36:07 +05301095EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001096
Sujithf1dc5602008-10-29 10:16:30 +05301097/*******/
1098/* INI */
1099/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001100
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001101u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001102{
1103 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1104
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001105 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001106 ctl |= CTL_11G;
1107 else
1108 ctl |= CTL_11A;
1109
1110 return ctl;
1111}
1112
Sujithf1dc5602008-10-29 10:16:30 +05301113/****************************************/
1114/* Reset and Channel Switching Routines */
1115/****************************************/
1116
Sujithcbe61d82009-02-09 13:27:12 +05301117static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301118{
Felix Fietkau57b32222010-04-15 17:39:22 -04001119 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001120 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301121
Sujith7d0d0df2010-04-16 11:53:57 +05301122 ENABLE_REGWRITE_BUFFER(ah);
1123
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001124 /*
1125 * set AHB_MODE not to do cacheline prefetches
1126 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001127 if (!AR_SREV_9300_20_OR_LATER(ah))
1128 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301129
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001130 /*
1131 * let mac dma reads be in 128 byte chunks
1132 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001133 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301134
Sujith7d0d0df2010-04-16 11:53:57 +05301135 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301136
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001137 /*
1138 * Restore TX Trigger Level to its pre-reset value.
1139 * The initial value depends on whether aggregation is enabled, and is
1140 * adjusted whenever underruns are detected.
1141 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001142 if (!AR_SREV_9300_20_OR_LATER(ah))
1143 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301144
Sujith7d0d0df2010-04-16 11:53:57 +05301145 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301146
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001147 /*
1148 * let mac dma writes be in 128 byte chunks
1149 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001150 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301151
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001152 /*
1153 * Setup receive FIFO threshold to hold off TX activities
1154 */
Sujithf1dc5602008-10-29 10:16:30 +05301155 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1156
Felix Fietkau57b32222010-04-15 17:39:22 -04001157 if (AR_SREV_9300_20_OR_LATER(ah)) {
1158 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1159 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1160
1161 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1162 ah->caps.rx_status_len);
1163 }
1164
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001165 /*
1166 * reduce the number of usable entries in PCU TXBUF to avoid
1167 * wrap around issues.
1168 */
Sujithf1dc5602008-10-29 10:16:30 +05301169 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001170 /* For AR9285 the number of Fifos are reduced to half.
1171 * So set the usable tx buf size also to half to
1172 * avoid data/delimiter underruns
1173 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001174 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1175 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1176 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1177 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1178 } else {
1179 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301180 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001181
Felix Fietkau86c157b2013-05-23 12:20:56 +02001182 if (!AR_SREV_9271(ah))
1183 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1184
Sujith7d0d0df2010-04-16 11:53:57 +05301185 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301186
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001187 if (AR_SREV_9300_20_OR_LATER(ah))
1188 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301189}
1190
Sujithcbe61d82009-02-09 13:27:12 +05301191static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301192{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001193 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1194 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301195
Sujithf1dc5602008-10-29 10:16:30 +05301196 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001197 case NL80211_IFTYPE_ADHOC:
Felix Fietkau83322eb2014-09-27 22:49:44 +02001198 if (!AR_SREV_9340_13(ah)) {
1199 set |= AR_STA_ID1_ADHOC;
1200 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1201 break;
1202 }
1203 /* fall through */
Thomas Pedersen2664d662013-05-08 10:16:48 -07001204 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001205 case NL80211_IFTYPE_AP:
1206 set |= AR_STA_ID1_STA_AP;
1207 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001208 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001209 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301210 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301211 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001212 if (!ah->is_monitoring)
1213 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301214 break;
Sujithf1dc5602008-10-29 10:16:30 +05301215 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001216 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301217}
1218
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001219void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1220 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001221{
1222 u32 coef_exp, coef_man;
1223
1224 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1225 if ((coef_scaled >> coef_exp) & 0x1)
1226 break;
1227
1228 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1229
1230 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1231
1232 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1233 *coef_exponent = coef_exp - 16;
1234}
1235
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301236/* AR9330 WAR:
1237 * call external reset function to reset WMAC if:
1238 * - doing a cold reset
1239 * - we have pending frames in the TX queues.
1240 */
1241static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
1242{
1243 int i, npend = 0;
1244
1245 for (i = 0; i < AR_NUM_QCU; i++) {
1246 npend = ath9k_hw_numtxpending(ah, i);
1247 if (npend)
1248 break;
1249 }
1250
1251 if (ah->external_reset &&
1252 (npend || type == ATH9K_RESET_COLD)) {
1253 int reset_err = 0;
1254
1255 ath_dbg(ath9k_hw_common(ah), RESET,
1256 "reset MAC via external reset\n");
1257
1258 reset_err = ah->external_reset();
1259 if (reset_err) {
1260 ath_err(ath9k_hw_common(ah),
1261 "External reset failed, err=%d\n",
1262 reset_err);
1263 return false;
1264 }
1265
1266 REG_WRITE(ah, AR_RTC_RESET, 1);
1267 }
1268
1269 return true;
1270}
1271
Sujithcbe61d82009-02-09 13:27:12 +05301272static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301273{
1274 u32 rst_flags;
1275 u32 tmpReg;
1276
Sujith70768492009-02-16 13:23:12 +05301277 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001278 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1279 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301280 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1281 }
1282
Sujith7d0d0df2010-04-16 11:53:57 +05301283 ENABLE_REGWRITE_BUFFER(ah);
1284
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001285 if (AR_SREV_9300_20_OR_LATER(ah)) {
1286 REG_WRITE(ah, AR_WA, ah->WARegVal);
1287 udelay(10);
1288 }
1289
Sujithf1dc5602008-10-29 10:16:30 +05301290 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1291 AR_RTC_FORCE_WAKE_ON_INT);
1292
1293 if (AR_SREV_9100(ah)) {
1294 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1295 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1296 } else {
1297 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001298 if (AR_SREV_9340(ah))
1299 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1300 else
1301 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1302 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1303
1304 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001305 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301306 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001307
1308 val = AR_RC_HOSTIF;
1309 if (!AR_SREV_9300_20_OR_LATER(ah))
1310 val |= AR_RC_AHB;
1311 REG_WRITE(ah, AR_RC, val);
1312
1313 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301314 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301315
1316 rst_flags = AR_RTC_RC_MAC_WARM;
1317 if (type == ATH9K_RESET_COLD)
1318 rst_flags |= AR_RTC_RC_MAC_COLD;
1319 }
1320
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001321 if (AR_SREV_9330(ah)) {
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301322 if (!ath9k_hw_ar9330_reset_war(ah, type))
1323 return false;
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001324 }
1325
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301326 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301327 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301328
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001329 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301330
1331 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301332
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301333 if (AR_SREV_9300_20_OR_LATER(ah))
1334 udelay(50);
1335 else if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05301336 mdelay(10);
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301337 else
1338 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301339
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001340 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301341 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001342 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301343 return false;
1344 }
1345
1346 if (!AR_SREV_9100(ah))
1347 REG_WRITE(ah, AR_RC, 0);
1348
Sujithf1dc5602008-10-29 10:16:30 +05301349 if (AR_SREV_9100(ah))
1350 udelay(50);
1351
1352 return true;
1353}
1354
Sujithcbe61d82009-02-09 13:27:12 +05301355static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301356{
Sujith7d0d0df2010-04-16 11:53:57 +05301357 ENABLE_REGWRITE_BUFFER(ah);
1358
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001359 if (AR_SREV_9300_20_OR_LATER(ah)) {
1360 REG_WRITE(ah, AR_WA, ah->WARegVal);
1361 udelay(10);
1362 }
1363
Sujithf1dc5602008-10-29 10:16:30 +05301364 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1365 AR_RTC_FORCE_WAKE_ON_INT);
1366
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001367 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301368 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1369
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001370 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301371
Sujith7d0d0df2010-04-16 11:53:57 +05301372 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301373
Sujith Manoharanafe36532013-12-18 09:53:25 +05301374 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001375
1376 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301377 REG_WRITE(ah, AR_RC, 0);
1378
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001379 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301380
1381 if (!ath9k_hw_wait(ah,
1382 AR_RTC_STATUS,
1383 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301384 AR_RTC_STATUS_ON,
1385 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001386 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301387 return false;
1388 }
1389
Sujithf1dc5602008-10-29 10:16:30 +05301390 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1391}
1392
Sujithcbe61d82009-02-09 13:27:12 +05301393static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301394{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301395 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301396
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001397 if (AR_SREV_9300_20_OR_LATER(ah)) {
1398 REG_WRITE(ah, AR_WA, ah->WARegVal);
1399 udelay(10);
1400 }
1401
Sujithf1dc5602008-10-29 10:16:30 +05301402 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1403 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1404
Felix Fietkauceb26a62012-10-03 21:07:51 +02001405 if (!ah->reset_power_on)
1406 type = ATH9K_RESET_POWER_ON;
1407
Sujithf1dc5602008-10-29 10:16:30 +05301408 switch (type) {
1409 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301410 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301411 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001412 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301413 break;
Sujithf1dc5602008-10-29 10:16:30 +05301414 case ATH9K_RESET_WARM:
1415 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301416 ret = ath9k_hw_set_reset(ah, type);
1417 break;
Sujithf1dc5602008-10-29 10:16:30 +05301418 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301419 break;
Sujithf1dc5602008-10-29 10:16:30 +05301420 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301421
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301422 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301423}
1424
Sujithcbe61d82009-02-09 13:27:12 +05301425static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301426 struct ath9k_channel *chan)
1427{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001428 int reset_type = ATH9K_RESET_WARM;
1429
1430 if (AR_SREV_9280(ah)) {
1431 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1432 reset_type = ATH9K_RESET_POWER_ON;
1433 else
1434 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001435 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1436 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1437 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001438
1439 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301440 return false;
1441
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001442 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301443 return false;
1444
Sujith2660b812009-02-09 13:27:26 +05301445 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001446
1447 if (AR_SREV_9330(ah))
1448 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301449 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301450
1451 return true;
1452}
1453
Sujithcbe61d82009-02-09 13:27:12 +05301454static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001455 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301456{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001457 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301458 struct ath9k_hw_capabilities *pCap = &ah->caps;
1459 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301460 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001461 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001462 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301463
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301464 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001465 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1466 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1467 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301468 }
Sujithf1dc5602008-10-29 10:16:30 +05301469
1470 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1471 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001472 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001473 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301474 return false;
1475 }
1476 }
1477
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001478 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001479 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301480 return false;
1481 }
1482
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301483 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301484 ath9k_hw_mark_phy_inactive(ah);
1485 udelay(5);
1486
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301487 if (band_switch)
1488 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301489
1490 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1491 ath_err(common, "Failed to do fast channel change\n");
1492 return false;
1493 }
1494 }
1495
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001496 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301497
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001498 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001499 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001500 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001501 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301502 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001503 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001504 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301505
Felix Fietkau81c507a2013-10-11 23:30:55 +02001506 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001507 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301508
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301509 if (band_switch || ini_reloaded)
1510 ah->eep_ops->set_board_values(ah, chan);
1511
1512 ath9k_hw_init_bb(ah, chan);
1513 ath9k_hw_rfbus_done(ah);
1514
1515 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301516 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301517 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301518 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301519 }
1520
Sujithf1dc5602008-10-29 10:16:30 +05301521 return true;
1522}
1523
Felix Fietkau691680b2011-03-19 13:55:38 +01001524static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1525{
1526 u32 gpio_mask = ah->gpio_mask;
1527 int i;
1528
1529 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1530 if (!(gpio_mask & 1))
1531 continue;
1532
1533 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1534 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1535 }
1536}
1537
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301538void ath9k_hw_check_nav(struct ath_hw *ah)
1539{
1540 struct ath_common *common = ath9k_hw_common(ah);
1541 u32 val;
1542
1543 val = REG_READ(ah, AR_NAV);
1544 if (val != 0xdeadbeef && val > 0x7fff) {
1545 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1546 REG_WRITE(ah, AR_NAV, 0);
1547 }
1548}
1549EXPORT_SYMBOL(ath9k_hw_check_nav);
1550
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001551bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301552{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001553 int count = 50;
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001554 u32 reg, last_val;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301555
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301556 if (AR_SREV_9300(ah))
1557 return !ath9k_hw_detect_mac_hang(ah);
1558
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001559 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001560 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301561
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001562 last_val = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001563 do {
1564 reg = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001565 if (reg != last_val)
1566 return true;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001567
Felix Fietkau105ff412014-03-09 09:51:16 +01001568 udelay(1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001569 last_val = reg;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001570 if ((reg & 0x7E7FFFEF) == 0x00702400)
1571 continue;
1572
1573 switch (reg & 0x7E000B00) {
1574 case 0x1E000000:
1575 case 0x52000B00:
1576 case 0x18000B00:
1577 continue;
1578 default:
1579 return true;
1580 }
1581 } while (count-- > 0);
1582
1583 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301584}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001585EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301586
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301587static void ath9k_hw_init_mfp(struct ath_hw *ah)
1588{
1589 /* Setup MFP options for CCMP */
1590 if (AR_SREV_9280_20_OR_LATER(ah)) {
1591 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1592 * frames when constructing CCMP AAD. */
1593 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1594 0xc7ff);
Chun-Yeow Yeoh60fc4962014-11-16 03:05:41 +08001595 if (AR_SREV_9271(ah) || AR_DEVID_7010(ah))
1596 ah->sw_mgmt_crypto_tx = true;
1597 else
1598 ah->sw_mgmt_crypto_tx = false;
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001599 ah->sw_mgmt_crypto_rx = false;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301600 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1601 /* Disable hardware crypto for management frames */
1602 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1603 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1604 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1605 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001606 ah->sw_mgmt_crypto_tx = true;
1607 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301608 } else {
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001609 ah->sw_mgmt_crypto_tx = true;
1610 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301611 }
1612}
1613
1614static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1615 u32 macStaId1, u32 saveDefAntenna)
1616{
1617 struct ath_common *common = ath9k_hw_common(ah);
1618
1619 ENABLE_REGWRITE_BUFFER(ah);
1620
Felix Fietkauecbbed32013-04-16 12:51:56 +02001621 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301622 | AR_STA_ID1_RTS_USE_DEF
Felix Fietkauecbbed32013-04-16 12:51:56 +02001623 | ah->sta_id1_defaults,
1624 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301625 ath_hw_setbssidmask(common);
1626 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1627 ath9k_hw_write_associd(ah);
1628 REG_WRITE(ah, AR_ISR, ~0);
1629 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1630
1631 REGWRITE_BUFFER_FLUSH(ah);
1632
1633 ath9k_hw_set_operating_mode(ah, ah->opmode);
1634}
1635
1636static void ath9k_hw_init_queues(struct ath_hw *ah)
1637{
1638 int i;
1639
1640 ENABLE_REGWRITE_BUFFER(ah);
1641
1642 for (i = 0; i < AR_NUM_DCU; i++)
1643 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1644
1645 REGWRITE_BUFFER_FLUSH(ah);
1646
1647 ah->intr_txqs = 0;
1648 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1649 ath9k_hw_resettxqueue(ah, i);
1650}
1651
1652/*
1653 * For big endian systems turn on swapping for descriptors
1654 */
1655static void ath9k_hw_init_desc(struct ath_hw *ah)
1656{
1657 struct ath_common *common = ath9k_hw_common(ah);
1658
1659 if (AR_SREV_9100(ah)) {
1660 u32 mask;
1661 mask = REG_READ(ah, AR_CFG);
1662 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1663 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1664 mask);
1665 } else {
1666 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1667 REG_WRITE(ah, AR_CFG, mask);
1668 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1669 REG_READ(ah, AR_CFG));
1670 }
1671 } else {
1672 if (common->bus_ops->ath_bus_type == ATH_USB) {
1673 /* Configure AR9271 target WLAN */
1674 if (AR_SREV_9271(ah))
1675 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1676 else
1677 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1678 }
1679#ifdef __BIG_ENDIAN
1680 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
Sujith Manoharan2c323052013-12-31 08:12:02 +05301681 AR_SREV_9550(ah) || AR_SREV_9531(ah))
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301682 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1683 else
1684 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1685#endif
1686 }
1687}
1688
Sujith Manoharancaed6572012-03-14 14:40:46 +05301689/*
1690 * Fast channel change:
1691 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301692 */
1693static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1694{
1695 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301696 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301697 int ret;
1698
1699 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1700 goto fail;
1701
1702 if (ah->chip_fullsleep)
1703 goto fail;
1704
1705 if (!ah->curchan)
1706 goto fail;
1707
1708 if (chan->channel == ah->curchan->channel)
1709 goto fail;
1710
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001711 if ((ah->curchan->channelFlags | chan->channelFlags) &
1712 (CHANNEL_HALF | CHANNEL_QUARTER))
1713 goto fail;
1714
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301715 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001716 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301717 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001718 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001719 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001720 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301721
1722 if (!ath9k_hw_check_alive(ah))
1723 goto fail;
1724
1725 /*
1726 * For AR9462, make sure that calibration data for
1727 * re-using are present.
1728 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301729 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301730 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1731 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1732 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301733 goto fail;
1734
1735 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1736 ah->curchan->channel, chan->channel);
1737
1738 ret = ath9k_hw_channel_change(ah, chan);
1739 if (!ret)
1740 goto fail;
1741
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301742 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301743 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301744
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301745 ath9k_hw_loadnf(ah, ah->curchan);
1746 ath9k_hw_start_nfcal(ah, true);
1747
Sujith Manoharancaed6572012-03-14 14:40:46 +05301748 if (AR_SREV_9271(ah))
1749 ar9002_hw_load_ani_reg(ah, chan);
1750
1751 return 0;
1752fail:
1753 return -EINVAL;
1754}
1755
Felix Fietkau8d7e09d2014-06-11 16:18:01 +05301756u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
1757{
1758 struct timespec ts;
1759 s64 usec;
1760
1761 if (!cur) {
1762 getrawmonotonic(&ts);
1763 cur = &ts;
1764 }
1765
1766 usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
1767 usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;
1768
1769 return (u32) usec;
1770}
1771EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);
1772
Sujithcbe61d82009-02-09 13:27:12 +05301773int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301774 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001775{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001776 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001777 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001778 u32 saveDefAntenna;
1779 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301780 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001781 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301782 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301783 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301784 bool save_fullsleep = ah->chip_fullsleep;
1785
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301786 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301787 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1788 if (start_mci_reset)
1789 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301790 }
1791
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001792 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001793 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001794
Sujith Manoharancaed6572012-03-14 14:40:46 +05301795 if (ah->curchan && !ah->chip_fullsleep)
1796 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001797
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001798 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301799 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001800 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001801 /* Operating channel changed, reset channel calibration data */
1802 memset(caldata, 0, sizeof(*caldata));
1803 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001804 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301805 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001806 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001807 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001808
Sujith Manoharancaed6572012-03-14 14:40:46 +05301809 if (fastcc) {
1810 r = ath9k_hw_do_fastcc(ah, chan);
1811 if (!r)
1812 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001813 }
1814
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301815 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301816 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301817
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001818 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1819 if (saveDefAntenna == 0)
1820 saveDefAntenna = 1;
1821
1822 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1823
Felix Fietkau09d8e312013-11-18 20:14:43 +01001824 /* Save TSF before chip reset, a cold reset clears it */
1825 tsf = ath9k_hw_gettsf64(ah);
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001826 usec = ktime_to_us(ktime_get_raw());
Sujith46fe7822009-09-17 09:25:25 +05301827
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001828 saveLedState = REG_READ(ah, AR_CFG_LED) &
1829 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1830 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1831
1832 ath9k_hw_mark_phy_inactive(ah);
1833
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001834 ah->paprd_table_write_done = false;
1835
Sujith05020d22010-03-17 14:25:23 +05301836 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001837 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1838 REG_WRITE(ah,
1839 AR9271_RESET_POWER_DOWN_CONTROL,
1840 AR9271_RADIO_RF_RST);
1841 udelay(50);
1842 }
1843
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001844 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001845 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001846 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001847 }
1848
Sujith05020d22010-03-17 14:25:23 +05301849 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001850 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1851 ah->htc_reset_init = false;
1852 REG_WRITE(ah,
1853 AR9271_RESET_POWER_DOWN_CONTROL,
1854 AR9271_GATE_MAC_CTL);
1855 udelay(50);
1856 }
1857
Sujith46fe7822009-09-17 09:25:25 +05301858 /* Restore TSF */
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001859 usec = ktime_to_us(ktime_get_raw()) - usec;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001860 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301861
Felix Fietkau7a370812010-09-22 12:34:52 +02001862 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301863 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001864
Sujithe9141f72010-06-01 15:14:10 +05301865 if (!AR_SREV_9300_20_OR_LATER(ah))
1866 ar9002_hw_enable_async_fifo(ah);
1867
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001868 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001869 if (r)
1870 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001871
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001872 ath9k_hw_set_rfmode(ah, chan);
1873
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301874 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301875 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1876
Felix Fietkauf860d522010-06-30 02:07:48 +02001877 /*
1878 * Some AR91xx SoC devices frequently fail to accept TSF writes
1879 * right after the chip reset. When that happens, write a new
1880 * value after the initvals have been applied, with an offset
1881 * based on measured time difference
1882 */
1883 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1884 tsf += 1500;
1885 ath9k_hw_settsf64(ah, tsf);
1886 }
1887
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301888 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001889
Felix Fietkau81c507a2013-10-11 23:30:55 +02001890 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001891 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301892 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001893
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301894 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301895
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001896 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001897 if (r)
1898 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001899
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001900 ath9k_hw_set_clockrate(ah);
1901
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301902 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301903 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001904 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001905 ath9k_hw_init_qos(ah);
1906
Sujith2660b812009-02-09 13:27:26 +05301907 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001908 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301909
Felix Fietkau0005baf2010-01-15 02:33:40 +01001910 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001911
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001912 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1913 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1914 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1915 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1916 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1917 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1918 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301919 }
1920
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001921 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001922
1923 ath9k_hw_set_dma(ah);
1924
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301925 if (!ath9k_hw_mci_is_enabled(ah))
1926 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001927
Sujith0ce024c2009-12-14 14:57:00 +05301928 if (ah->config.rx_intr_mitigation) {
Sujith Manoharana64e1a42014-01-23 08:20:30 +05301929 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
1930 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001931 }
1932
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001933 if (ah->config.tx_intr_mitigation) {
1934 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1935 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1936 }
1937
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001938 ath9k_hw_init_bb(ah, chan);
1939
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301940 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301941 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
1942 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301943 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001944 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001945 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001946
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301947 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301948 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301949
Sujith7d0d0df2010-04-16 11:53:57 +05301950 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001951
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001952 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001953 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1954
Sujith7d0d0df2010-04-16 11:53:57 +05301955 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301956
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05301957 ath9k_hw_gen_timer_start_tsf2(ah);
1958
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301959 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001960
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301961 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301962 ath9k_hw_btcoex_enable(ah);
1963
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301964 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301965 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301966
Felix Fietkau7b89fcc2014-10-25 17:19:32 +02001967 if (AR_SREV_9300_20_OR_LATER(ah)) {
1968 ath9k_hw_loadnf(ah, chan);
1969 ath9k_hw_start_nfcal(ah, true);
1970 }
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05301971
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301972 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001973 ar9003_hw_bb_watchdog_config(ah);
Sujith Manoharana7abaf72013-12-24 10:44:21 +05301974
1975 if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301976 ar9003_hw_disable_phy_restart(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301977
Felix Fietkau691680b2011-03-19 13:55:38 +01001978 ath9k_hw_apply_gpio_override(ah);
1979
Sujith Manoharan7bdea962013-08-04 14:22:00 +05301980 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05301981 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
1982
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001983 if (ah->hw->conf.radar_enabled) {
1984 /* set HW specific DFS configuration */
Lorenzo Bianconi7a0a2602014-09-16 16:43:42 +02001985 ah->radar_conf.ext_channel = IS_CHAN_HT40(chan);
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02001986 ath9k_hw_set_radar_params(ah);
1987 }
1988
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001989 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001990}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001991EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001992
Sujithf1dc5602008-10-29 10:16:30 +05301993/******************************/
1994/* Power Management (Chipset) */
1995/******************************/
1996
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001997/*
1998 * Notify Power Mgt is disabled in self-generated frames.
1999 * If requested, force chip to sleep.
2000 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302001static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302002{
2003 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302004
Sujith Manoharana4a29542012-09-10 09:20:03 +05302005 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302006 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2007 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2008 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302009 /* xxx Required for WLAN only case ? */
2010 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2011 udelay(100);
2012 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302013
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302014 /*
2015 * Clear the RTC force wake bit to allow the
2016 * mac to go to sleep.
2017 */
2018 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302019
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302020 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302021 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302022
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302023 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2024 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2025
2026 /* Shutdown chip. Active low */
2027 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2028 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2029 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302030 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002031
2032 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002033 if (AR_SREV_9300_20_OR_LATER(ah))
2034 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002035}
2036
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002037/*
2038 * Notify Power Management is enabled in self-generating
2039 * frames. If request, set power mode of chip to
2040 * auto/normal. Duration in units of 128us (1/8 TU).
2041 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302042static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002043{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302044 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302045
Sujithf1dc5602008-10-29 10:16:30 +05302046 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002047
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302048 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2049 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2050 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2051 AR_RTC_FORCE_WAKE_ON_INT);
2052 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302053
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302054 /* When chip goes into network sleep, it could be waken
2055 * up by MCI_INT interrupt caused by BT's HW messages
2056 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2057 * rate (~100us). This will cause chip to leave and
2058 * re-enter network sleep mode frequently, which in
2059 * consequence will have WLAN MCI HW to generate lots of
2060 * SYS_WAKING and SYS_SLEEPING messages which will make
2061 * BT CPU to busy to process.
2062 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302063 if (ath9k_hw_mci_is_enabled(ah))
2064 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2065 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302066 /*
2067 * Clear the RTC force wake bit to allow the
2068 * mac to go to sleep.
2069 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302070 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302071
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302072 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302073 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302074 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002075
2076 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2077 if (AR_SREV_9300_20_OR_LATER(ah))
2078 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302079}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002080
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302081static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302082{
2083 u32 val;
2084 int i;
2085
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002086 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2087 if (AR_SREV_9300_20_OR_LATER(ah)) {
2088 REG_WRITE(ah, AR_WA, ah->WARegVal);
2089 udelay(10);
2090 }
2091
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302092 if ((REG_READ(ah, AR_RTC_STATUS) &
2093 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2094 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302095 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002096 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302097 if (!AR_SREV_9300_20_OR_LATER(ah))
2098 ath9k_hw_init_pll(ah, NULL);
2099 }
2100 if (AR_SREV_9100(ah))
2101 REG_SET_BIT(ah, AR_RTC_RESET,
2102 AR_RTC_RESET_EN);
2103
2104 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2105 AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302106 if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05302107 mdelay(10);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302108 else
2109 udelay(50);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302110
2111 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2112 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2113 if (val == AR_RTC_STATUS_ON)
2114 break;
2115 udelay(50);
2116 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2117 AR_RTC_FORCE_WAKE_EN);
2118 }
2119 if (i == 0) {
2120 ath_err(ath9k_hw_common(ah),
2121 "Failed to wakeup in %uus\n",
2122 POWER_UP_TIME / 20);
2123 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002124 }
2125
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302126 if (ath9k_hw_mci_is_enabled(ah))
2127 ar9003_mci_set_power_awake(ah);
2128
Sujithf1dc5602008-10-29 10:16:30 +05302129 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2130
2131 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002132}
2133
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002134bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302135{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002136 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302137 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302138 static const char *modes[] = {
2139 "AWAKE",
2140 "FULL-SLEEP",
2141 "NETWORK SLEEP",
2142 "UNDEFINED"
2143 };
Sujithf1dc5602008-10-29 10:16:30 +05302144
Gabor Juhoscbdec972009-07-24 17:27:22 +02002145 if (ah->power_mode == mode)
2146 return status;
2147
Joe Perchesd2182b62011-12-15 14:55:53 -08002148 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002149 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302150
2151 switch (mode) {
2152 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302153 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302154 break;
2155 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302156 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302157 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302158
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302159 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302160 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302161 break;
2162 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302163 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302164 break;
2165 default:
Joe Perches38002762010-12-02 19:12:36 -08002166 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302167 return false;
2168 }
Sujith2660b812009-02-09 13:27:26 +05302169 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302170
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002171 /*
2172 * XXX: If this warning never comes up after a while then
2173 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2174 * ath9k_hw_setpower() return type void.
2175 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302176
2177 if (!(ah->ah_flags & AH_UNPLUGGED))
2178 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002179
Sujithf1dc5602008-10-29 10:16:30 +05302180 return status;
2181}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002182EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302183
Sujithf1dc5602008-10-29 10:16:30 +05302184/*******************/
2185/* Beacon Handling */
2186/*******************/
2187
Sujithcbe61d82009-02-09 13:27:12 +05302188void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002189{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002190 int flags = 0;
2191
Sujith7d0d0df2010-04-16 11:53:57 +05302192 ENABLE_REGWRITE_BUFFER(ah);
2193
Sujith2660b812009-02-09 13:27:26 +05302194 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002195 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002196 REG_SET_BIT(ah, AR_TXCFG,
2197 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002198 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002199 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002200 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2201 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2202 TU_TO_USEC(ah->config.dma_beacon_response_time));
2203 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2204 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002205 flags |=
2206 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2207 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002208 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002209 ath_dbg(ath9k_hw_common(ah), BEACON,
2210 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002211 return;
2212 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002213 }
2214
Felix Fietkaudd347f22011-03-22 21:54:17 +01002215 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2216 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2217 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002218
Sujith7d0d0df2010-04-16 11:53:57 +05302219 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302220
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002221 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2222}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002223EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002224
Sujithcbe61d82009-02-09 13:27:12 +05302225void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302226 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002227{
2228 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302229 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002230 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002231
Sujith7d0d0df2010-04-16 11:53:57 +05302232 ENABLE_REGWRITE_BUFFER(ah);
2233
Felix Fietkau4ed15762013-12-14 18:03:44 +01002234 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2235 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2236 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002237
Sujith7d0d0df2010-04-16 11:53:57 +05302238 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302239
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002240 REG_RMW_FIELD(ah, AR_RSSI_THR,
2241 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2242
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302243 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002244
2245 if (bs->bs_sleepduration > beaconintval)
2246 beaconintval = bs->bs_sleepduration;
2247
2248 dtimperiod = bs->bs_dtimperiod;
2249 if (bs->bs_sleepduration > dtimperiod)
2250 dtimperiod = bs->bs_sleepduration;
2251
2252 if (beaconintval == dtimperiod)
2253 nextTbtt = bs->bs_nextdtim;
2254 else
2255 nextTbtt = bs->bs_nexttbtt;
2256
Joe Perchesd2182b62011-12-15 14:55:53 -08002257 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2258 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2259 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2260 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002261
Sujith7d0d0df2010-04-16 11:53:57 +05302262 ENABLE_REGWRITE_BUFFER(ah);
2263
Felix Fietkau4ed15762013-12-14 18:03:44 +01002264 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2265 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002266
2267 REG_WRITE(ah, AR_SLEEP1,
2268 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2269 | AR_SLEEP1_ASSUME_DTIM);
2270
Sujith60b67f52008-08-07 10:52:38 +05302271 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002272 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2273 else
2274 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2275
2276 REG_WRITE(ah, AR_SLEEP2,
2277 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2278
Felix Fietkau4ed15762013-12-14 18:03:44 +01002279 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2280 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002281
Sujith7d0d0df2010-04-16 11:53:57 +05302282 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302283
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002284 REG_SET_BIT(ah, AR_TIMER_MODE,
2285 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2286 AR_DTIM_TIMER_EN);
2287
Sujith4af9cf42009-02-12 10:06:47 +05302288 /* TSF Out of Range Threshold */
2289 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002290}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002291EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002292
Sujithf1dc5602008-10-29 10:16:30 +05302293/*******************/
2294/* HW Capabilities */
2295/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002296
Felix Fietkau60540692011-07-19 08:46:44 +02002297static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2298{
2299 eeprom_chainmask &= chip_chainmask;
2300 if (eeprom_chainmask)
2301 return eeprom_chainmask;
2302 else
2303 return chip_chainmask;
2304}
2305
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002306/**
2307 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2308 * @ah: the atheros hardware data structure
2309 *
2310 * We enable DFS support upstream on chipsets which have passed a series
2311 * of tests. The testing requirements are going to be documented. Desired
2312 * test requirements are documented at:
2313 *
2314 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2315 *
2316 * Once a new chipset gets properly tested an individual commit can be used
2317 * to document the testing for DFS for that chipset.
2318 */
2319static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2320{
2321
2322 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002323 /* for temporary testing DFS with 9280 */
2324 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002325 /* AR9580 will likely be our first target to get testing on */
2326 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002327 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002328 default:
2329 return false;
2330 }
2331}
2332
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002333int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002334{
Sujith2660b812009-02-09 13:27:26 +05302335 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002336 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002337 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002338
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302339 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002340 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002341
Sujithf74df6f2009-02-09 13:27:24 +05302342 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002343 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302344
Sujith2660b812009-02-09 13:27:26 +05302345 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302346 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002347 if (regulatory->current_rd == 0x64 ||
2348 regulatory->current_rd == 0x65)
2349 regulatory->current_rd += 5;
2350 else if (regulatory->current_rd == 0x41)
2351 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002352 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2353 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002354 }
Sujithdc2222a2008-08-14 13:26:55 +05302355
Sujithf74df6f2009-02-09 13:27:24 +05302356 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Felix Fietkau34689682014-10-25 17:19:34 +02002357
2358 if (eeval & AR5416_OPFLAGS_11A) {
2359 if (ah->disable_5ghz)
2360 ath_warn(common, "disabling 5GHz band\n");
2361 else
2362 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002363 }
2364
Felix Fietkau34689682014-10-25 17:19:34 +02002365 if (eeval & AR5416_OPFLAGS_11G) {
2366 if (ah->disable_2ghz)
2367 ath_warn(common, "disabling 2GHz band\n");
2368 else
2369 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
2370 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002371
Felix Fietkau34689682014-10-25 17:19:34 +02002372 if ((pCap->hw_caps & (ATH9K_HW_CAP_2GHZ | ATH9K_HW_CAP_5GHZ)) == 0) {
2373 ath_err(common, "both bands are disabled\n");
2374 return -EINVAL;
2375 }
Sujithf1dc5602008-10-29 10:16:30 +05302376
Sujith Manoharane41db612012-09-10 09:20:12 +05302377 if (AR_SREV_9485(ah) ||
2378 AR_SREV_9285(ah) ||
2379 AR_SREV_9330(ah) ||
2380 AR_SREV_9565(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302381 pCap->chip_chainmask = 1;
Felix Fietkau60540692011-07-19 08:46:44 +02002382 else if (!AR_SREV_9280_20_OR_LATER(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302383 pCap->chip_chainmask = 7;
2384 else if (!AR_SREV_9300_20_OR_LATER(ah) ||
2385 AR_SREV_9340(ah) ||
2386 AR_SREV_9462(ah) ||
2387 AR_SREV_9531(ah))
2388 pCap->chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002389 else
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302390 pCap->chip_chainmask = 7;
Felix Fietkau60540692011-07-19 08:46:44 +02002391
Sujithf74df6f2009-02-09 13:27:24 +05302392 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002393 /*
2394 * For AR9271 we will temporarilly uses the rx chainmax as read from
2395 * the EEPROM.
2396 */
Sujith8147f5d2009-02-20 15:13:23 +05302397 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002398 !(eeval & AR5416_OPFLAGS_11A) &&
2399 !(AR_SREV_9271(ah)))
2400 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302401 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002402 else if (AR_SREV_9100(ah))
2403 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302404 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002405 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302406 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302407
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302408 pCap->tx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->tx_chainmask);
2409 pCap->rx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002410 ah->txchainmask = pCap->tx_chainmask;
2411 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002412
Felix Fietkau7a370812010-09-22 12:34:52 +02002413 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302414
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002415 /* enable key search for every frame in an aggregate */
2416 if (AR_SREV_9300_20_OR_LATER(ah))
2417 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2418
Bruno Randolfce2220d2010-09-17 11:36:25 +09002419 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2420
Felix Fietkau0db156e2011-03-23 20:57:29 +01002421 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302422 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2423 else
2424 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2425
Sujith5b5fa352010-03-17 14:25:15 +05302426 if (AR_SREV_9271(ah))
2427 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302428 else if (AR_DEVID_7010(ah))
2429 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302430 else if (AR_SREV_9300_20_OR_LATER(ah))
2431 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2432 else if (AR_SREV_9287_11_OR_LATER(ah))
2433 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002434 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302435 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002436 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302437 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2438 else
2439 pCap->num_gpio_pins = AR_NUM_GPIO;
2440
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302441 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302442 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302443 else
Sujithf1dc5602008-10-29 10:16:30 +05302444 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302445
Johannes Berg74e13062013-07-03 20:55:38 +02002446#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302447 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2448 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2449 ah->rfkill_gpio =
2450 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2451 ah->rfkill_polarity =
2452 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302453
2454 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2455 }
2456#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002457 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302458 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2459 else
2460 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302461
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302462 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302463 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2464 else
2465 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2466
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002467 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002468 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302469 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002470 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2471
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002472 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2473 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2474 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002475 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002476 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002477 } else {
2478 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002479 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002480 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002481 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002482
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002483 if (AR_SREV_9300_20_OR_LATER(ah))
2484 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2485
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002486 if (AR_SREV_9300_20_OR_LATER(ah))
2487 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2488
Felix Fietkaua42acef2010-09-22 12:34:54 +02002489 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002490 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2491
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302492 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002493 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2494 ant_div_ctl1 =
2495 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302496 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002497 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302498 ath_info(common, "Enable LNA combining\n");
2499 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002500 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302501 }
2502
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302503 if (AR_SREV_9300_20_OR_LATER(ah)) {
2504 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2505 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2506 }
2507
Sujith Manoharan06236e52012-09-16 08:07:12 +05302508 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302509 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302510 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302511 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302512 ath_info(common, "Enable LNA combining\n");
2513 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302514 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002515
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002516 if (ath9k_hw_dfs_tested(ah))
2517 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2518
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002519 tx_chainmask = pCap->tx_chainmask;
2520 rx_chainmask = pCap->rx_chainmask;
2521 while (tx_chainmask || rx_chainmask) {
2522 if (tx_chainmask & BIT(0))
2523 pCap->max_txchains++;
2524 if (rx_chainmask & BIT(0))
2525 pCap->max_rxchains++;
2526
2527 tx_chainmask >>= 1;
2528 rx_chainmask >>= 1;
2529 }
2530
Sujith Manoharana4a29542012-09-10 09:20:03 +05302531 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302532 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2533 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2534
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302535 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302536 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302537 }
2538
Sujith Manoharan846e4382013-06-03 09:19:24 +05302539 if (AR_SREV_9462(ah))
2540 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302541
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302542 if (AR_SREV_9300_20_OR_LATER(ah) &&
2543 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2544 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2545
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002546 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002547}
2548
Sujithf1dc5602008-10-29 10:16:30 +05302549/****************************/
2550/* GPIO / RFKILL / Antennae */
2551/****************************/
2552
Sujithcbe61d82009-02-09 13:27:12 +05302553static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302554 u32 gpio, u32 type)
2555{
2556 int addr;
2557 u32 gpio_shift, tmp;
2558
2559 if (gpio > 11)
2560 addr = AR_GPIO_OUTPUT_MUX3;
2561 else if (gpio > 5)
2562 addr = AR_GPIO_OUTPUT_MUX2;
2563 else
2564 addr = AR_GPIO_OUTPUT_MUX1;
2565
2566 gpio_shift = (gpio % 6) * 5;
2567
2568 if (AR_SREV_9280_20_OR_LATER(ah)
2569 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2570 REG_RMW(ah, addr, (type << gpio_shift),
2571 (0x1f << gpio_shift));
2572 } else {
2573 tmp = REG_READ(ah, addr);
2574 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2575 tmp &= ~(0x1f << gpio_shift);
2576 tmp |= (type << gpio_shift);
2577 REG_WRITE(ah, addr, tmp);
2578 }
2579}
2580
Sujithcbe61d82009-02-09 13:27:12 +05302581void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302582{
2583 u32 gpio_shift;
2584
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002585 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302586
Sujith88c1f4f2010-06-30 14:46:31 +05302587 if (AR_DEVID_7010(ah)) {
2588 gpio_shift = gpio;
2589 REG_RMW(ah, AR7010_GPIO_OE,
2590 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2591 (AR7010_GPIO_OE_MASK << gpio_shift));
2592 return;
2593 }
Sujithf1dc5602008-10-29 10:16:30 +05302594
Sujith88c1f4f2010-06-30 14:46:31 +05302595 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302596 REG_RMW(ah,
2597 AR_GPIO_OE_OUT,
2598 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2599 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2600}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002601EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302602
Sujithcbe61d82009-02-09 13:27:12 +05302603u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302604{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302605#define MS_REG_READ(x, y) \
2606 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2607
Sujith2660b812009-02-09 13:27:26 +05302608 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302609 return 0xffffffff;
2610
Sujith88c1f4f2010-06-30 14:46:31 +05302611 if (AR_DEVID_7010(ah)) {
2612 u32 val;
2613 val = REG_READ(ah, AR7010_GPIO_IN);
2614 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2615 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002616 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2617 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002618 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302619 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002620 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302621 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002622 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302623 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002624 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302625 return MS_REG_READ(AR928X, gpio) != 0;
2626 else
2627 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302628}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002629EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302630
Sujithcbe61d82009-02-09 13:27:12 +05302631void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302632 u32 ah_signal_type)
2633{
2634 u32 gpio_shift;
2635
Sujith88c1f4f2010-06-30 14:46:31 +05302636 if (AR_DEVID_7010(ah)) {
2637 gpio_shift = gpio;
2638 REG_RMW(ah, AR7010_GPIO_OE,
2639 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2640 (AR7010_GPIO_OE_MASK << gpio_shift));
2641 return;
2642 }
2643
Sujithf1dc5602008-10-29 10:16:30 +05302644 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302645 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302646 REG_RMW(ah,
2647 AR_GPIO_OE_OUT,
2648 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2649 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2650}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002651EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302652
Sujithcbe61d82009-02-09 13:27:12 +05302653void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302654{
Sujith88c1f4f2010-06-30 14:46:31 +05302655 if (AR_DEVID_7010(ah)) {
2656 val = val ? 0 : 1;
2657 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2658 AR_GPIO_BIT(gpio));
2659 return;
2660 }
2661
Sujith5b5fa352010-03-17 14:25:15 +05302662 if (AR_SREV_9271(ah))
2663 val = ~val;
2664
Sujithf1dc5602008-10-29 10:16:30 +05302665 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2666 AR_GPIO_BIT(gpio));
2667}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002668EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302669
Sujithcbe61d82009-02-09 13:27:12 +05302670void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302671{
2672 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2673}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002674EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302675
Sujithf1dc5602008-10-29 10:16:30 +05302676/*********************/
2677/* General Operation */
2678/*********************/
2679
Sujithcbe61d82009-02-09 13:27:12 +05302680u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302681{
2682 u32 bits = REG_READ(ah, AR_RX_FILTER);
2683 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2684
2685 if (phybits & AR_PHY_ERR_RADAR)
2686 bits |= ATH9K_RX_FILTER_PHYRADAR;
2687 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2688 bits |= ATH9K_RX_FILTER_PHYERR;
2689
2690 return bits;
2691}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002692EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302693
Sujithcbe61d82009-02-09 13:27:12 +05302694void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302695{
2696 u32 phybits;
2697
Sujith7d0d0df2010-04-16 11:53:57 +05302698 ENABLE_REGWRITE_BUFFER(ah);
2699
Sujith Manoharana4a29542012-09-10 09:20:03 +05302700 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302701 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2702
Sujith7ea310b2009-09-03 12:08:43 +05302703 REG_WRITE(ah, AR_RX_FILTER, bits);
2704
Sujithf1dc5602008-10-29 10:16:30 +05302705 phybits = 0;
2706 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2707 phybits |= AR_PHY_ERR_RADAR;
2708 if (bits & ATH9K_RX_FILTER_PHYERR)
2709 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2710 REG_WRITE(ah, AR_PHY_ERR, phybits);
2711
2712 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002713 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302714 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002715 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302716
2717 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302718}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002719EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302720
Sujithcbe61d82009-02-09 13:27:12 +05302721bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302722{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302723 if (ath9k_hw_mci_is_enabled(ah))
2724 ar9003_mci_bt_gain_ctrl(ah);
2725
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302726 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2727 return false;
2728
2729 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002730 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302731 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302732}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002733EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302734
Sujithcbe61d82009-02-09 13:27:12 +05302735bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302736{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002737 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302738 return false;
2739
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302740 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2741 return false;
2742
2743 ath9k_hw_init_pll(ah, NULL);
2744 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302745}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002746EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302747
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002748static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302749{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002750 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002751
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002752 if (IS_CHAN_2GHZ(chan))
2753 gain_param = EEP_ANTENNA_GAIN_2G;
2754 else
2755 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302756
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002757 return ah->eep_ops->get_eeprom(ah, gain_param);
2758}
2759
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002760void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2761 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002762{
2763 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2764 struct ieee80211_channel *channel;
2765 int chan_pwr, new_pwr, max_gain;
2766 int ant_gain, ant_reduction = 0;
2767
2768 if (!chan)
2769 return;
2770
2771 channel = chan->chan;
2772 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2773 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2774 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2775
2776 ant_gain = get_antenna_gain(ah, chan);
2777 if (ant_gain > max_gain)
2778 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302779
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002780 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002781 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002782 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002783}
2784
2785void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2786{
2787 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2788 struct ath9k_channel *chan = ah->curchan;
2789 struct ieee80211_channel *channel = chan->chan;
2790
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002791 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002792 if (test)
2793 channel->max_power = MAX_RATE_POWER / 2;
2794
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002795 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002796
2797 if (test)
2798 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302799}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002800EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302801
Sujithcbe61d82009-02-09 13:27:12 +05302802void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302803{
Sujith2660b812009-02-09 13:27:26 +05302804 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302805}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002806EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302807
Sujithcbe61d82009-02-09 13:27:12 +05302808void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302809{
2810 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2811 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2812}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002813EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302814
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002815void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302816{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002817 struct ath_common *common = ath9k_hw_common(ah);
2818
2819 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2820 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2821 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302822}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002823EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302824
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002825#define ATH9K_MAX_TSF_READ 10
2826
Sujithcbe61d82009-02-09 13:27:12 +05302827u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302828{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002829 u32 tsf_lower, tsf_upper1, tsf_upper2;
2830 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302831
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002832 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2833 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2834 tsf_lower = REG_READ(ah, AR_TSF_L32);
2835 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2836 if (tsf_upper2 == tsf_upper1)
2837 break;
2838 tsf_upper1 = tsf_upper2;
2839 }
Sujithf1dc5602008-10-29 10:16:30 +05302840
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002841 WARN_ON( i == ATH9K_MAX_TSF_READ );
2842
2843 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302844}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002845EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302846
Sujithcbe61d82009-02-09 13:27:12 +05302847void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002848{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002849 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002850 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002851}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002852EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002853
Sujithcbe61d82009-02-09 13:27:12 +05302854void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302855{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002856 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2857 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002858 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002859 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002860
Sujithf1dc5602008-10-29 10:16:30 +05302861 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002862}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002863EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002864
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302865void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002866{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302867 if (set)
Sujith2660b812009-02-09 13:27:26 +05302868 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002869 else
Sujith2660b812009-02-09 13:27:26 +05302870 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002871}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002872EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002873
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002874void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002875{
Sujithf1dc5602008-10-29 10:16:30 +05302876 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002877
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002878 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302879 macmode = AR_2040_JOINED_RX_CLEAR;
2880 else
2881 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002882
Sujithf1dc5602008-10-29 10:16:30 +05302883 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002884}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302885
2886/* HW Generic timers configuration */
2887
2888static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2889{
2890 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2891 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2892 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2893 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2894 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2895 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2896 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2897 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2898 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2899 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2900 AR_NDP2_TIMER_MODE, 0x0002},
2901 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2902 AR_NDP2_TIMER_MODE, 0x0004},
2903 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2904 AR_NDP2_TIMER_MODE, 0x0008},
2905 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2906 AR_NDP2_TIMER_MODE, 0x0010},
2907 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2908 AR_NDP2_TIMER_MODE, 0x0020},
2909 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2910 AR_NDP2_TIMER_MODE, 0x0040},
2911 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2912 AR_NDP2_TIMER_MODE, 0x0080}
2913};
2914
2915/* HW generic timer primitives */
2916
Felix Fietkaudd347f22011-03-22 21:54:17 +01002917u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302918{
2919 return REG_READ(ah, AR_TSF_L32);
2920}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002921EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302922
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302923void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah)
2924{
2925 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2926
2927 if (timer_table->tsf2_enabled) {
2928 REG_SET_BIT(ah, AR_DIRECT_CONNECT, AR_DC_AP_STA_EN);
2929 REG_SET_BIT(ah, AR_RESET_TSF, AR_RESET_TSF2_ONCE);
2930 }
2931}
2932
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302933struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2934 void (*trigger)(void *),
2935 void (*overflow)(void *),
2936 void *arg,
2937 u8 timer_index)
2938{
2939 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2940 struct ath_gen_timer *timer;
2941
Felix Fietkauc67ce332013-12-14 18:03:38 +01002942 if ((timer_index < AR_FIRST_NDP_TIMER) ||
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302943 (timer_index >= ATH_MAX_GEN_TIMER))
2944 return NULL;
2945
2946 if ((timer_index > AR_FIRST_NDP_TIMER) &&
2947 !AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkauc67ce332013-12-14 18:03:38 +01002948 return NULL;
2949
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302950 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00002951 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302952 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302953
2954 /* allocate a hardware generic timer slot */
2955 timer_table->timers[timer_index] = timer;
2956 timer->index = timer_index;
2957 timer->trigger = trigger;
2958 timer->overflow = overflow;
2959 timer->arg = arg;
2960
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302961 if ((timer_index > AR_FIRST_NDP_TIMER) && !timer_table->tsf2_enabled) {
2962 timer_table->tsf2_enabled = true;
2963 ath9k_hw_gen_timer_start_tsf2(ah);
2964 }
2965
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302966 return timer;
2967}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002968EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302969
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002970void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2971 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01002972 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002973 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302974{
2975 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01002976 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302977
Felix Fietkauc67ce332013-12-14 18:03:38 +01002978 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302979
2980 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302981 * Program generic timer registers
2982 */
2983 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2984 timer_next);
2985 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2986 timer_period);
2987 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2988 gen_tmr_configuration[timer->index].mode_mask);
2989
Sujith Manoharana4a29542012-09-10 09:20:03 +05302990 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302991 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05302992 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302993 * to use. But we still follow the old rule, 0 - 7 use tsf and
2994 * 8 - 15 use tsf2.
2995 */
2996 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
2997 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
2998 (1 << timer->index));
2999 else
3000 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3001 (1 << timer->index));
3002 }
3003
Felix Fietkauc67ce332013-12-14 18:03:38 +01003004 if (timer->trigger)
3005 mask |= SM(AR_GENTMR_BIT(timer->index),
3006 AR_IMR_S5_GENTIMER_TRIG);
3007 if (timer->overflow)
3008 mask |= SM(AR_GENTMR_BIT(timer->index),
3009 AR_IMR_S5_GENTIMER_THRESH);
3010
3011 REG_SET_BIT(ah, AR_IMR_S5, mask);
3012
3013 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
3014 ah->imask |= ATH9K_INT_GENTIMER;
3015 ath9k_hw_set_interrupts(ah);
3016 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303017}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003018EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303019
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003020void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303021{
3022 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3023
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303024 /* Clear generic timer enable bits. */
3025 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3026 gen_tmr_configuration[timer->index].mode_mask);
3027
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303028 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3029 /*
3030 * Need to switch back to TSF if it was using TSF2.
3031 */
3032 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3033 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3034 (1 << timer->index));
3035 }
3036 }
3037
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303038 /* Disable both trigger and thresh interrupt masks */
3039 REG_CLR_BIT(ah, AR_IMR_S5,
3040 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3041 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3042
Felix Fietkauc67ce332013-12-14 18:03:38 +01003043 timer_table->timer_mask &= ~BIT(timer->index);
3044
3045 if (timer_table->timer_mask == 0) {
3046 ah->imask &= ~ATH9K_INT_GENTIMER;
3047 ath9k_hw_set_interrupts(ah);
3048 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303049}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003050EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303051
3052void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3053{
3054 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3055
3056 /* free the hardware generic timer slot */
3057 timer_table->timers[timer->index] = NULL;
3058 kfree(timer);
3059}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003060EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303061
3062/*
3063 * Generic Timer Interrupts handling
3064 */
3065void ath_gen_timer_isr(struct ath_hw *ah)
3066{
3067 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3068 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003069 unsigned long trigger_mask, thresh_mask;
3070 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303071
3072 /* get hardware generic timer interrupt status */
3073 trigger_mask = ah->intr_gen_timer_trigger;
3074 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003075 trigger_mask &= timer_table->timer_mask;
3076 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303077
Felix Fietkauc67ce332013-12-14 18:03:38 +01003078 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303079 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003080 if (!timer)
3081 continue;
3082 if (!timer->overflow)
3083 continue;
Felix Fietkaua6a172b2013-12-20 16:18:45 +01003084
3085 trigger_mask &= ~BIT(index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303086 timer->overflow(timer->arg);
3087 }
3088
Felix Fietkauc67ce332013-12-14 18:03:38 +01003089 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303090 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003091 if (!timer)
3092 continue;
3093 if (!timer->trigger)
3094 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303095 timer->trigger(timer->arg);
3096 }
3097}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003098EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003099
Sujith05020d22010-03-17 14:25:23 +05303100/********/
3101/* HTC */
3102/********/
3103
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003104static struct {
3105 u32 version;
3106 const char * name;
3107} ath_mac_bb_names[] = {
3108 /* Devices with external radios */
3109 { AR_SREV_VERSION_5416_PCI, "5416" },
3110 { AR_SREV_VERSION_5416_PCIE, "5418" },
3111 { AR_SREV_VERSION_9100, "9100" },
3112 { AR_SREV_VERSION_9160, "9160" },
3113 /* Single-chip solutions */
3114 { AR_SREV_VERSION_9280, "9280" },
3115 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003116 { AR_SREV_VERSION_9287, "9287" },
3117 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003118 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003119 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003120 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303121 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303122 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003123 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303124 { AR_SREV_VERSION_9565, "9565" },
Sujith Manoharanc08148b2014-03-17 15:02:46 +05303125 { AR_SREV_VERSION_9531, "9531" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003126};
3127
3128/* For devices with external radios */
3129static struct {
3130 u16 version;
3131 const char * name;
3132} ath_rf_names[] = {
3133 { 0, "5133" },
3134 { AR_RAD5133_SREV_MAJOR, "5133" },
3135 { AR_RAD5122_SREV_MAJOR, "5122" },
3136 { AR_RAD2133_SREV_MAJOR, "2133" },
3137 { AR_RAD2122_SREV_MAJOR, "2122" }
3138};
3139
3140/*
3141 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3142 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003143static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003144{
3145 int i;
3146
3147 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3148 if (ath_mac_bb_names[i].version == mac_bb_version) {
3149 return ath_mac_bb_names[i].name;
3150 }
3151 }
3152
3153 return "????";
3154}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003155
3156/*
3157 * Return the RF name. "????" is returned if the RF is unknown.
3158 * Used for devices with external radios.
3159 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003160static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003161{
3162 int i;
3163
3164 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3165 if (ath_rf_names[i].version == rf_version) {
3166 return ath_rf_names[i].name;
3167 }
3168 }
3169
3170 return "????";
3171}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003172
3173void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3174{
3175 int used;
3176
3177 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003178 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003179 used = scnprintf(hw_name, len,
3180 "Atheros AR%s Rev:%x",
3181 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3182 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003183 }
3184 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003185 used = scnprintf(hw_name, len,
3186 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3187 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3188 ah->hw_version.macRev,
3189 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3190 & AR_RADIO_SREV_MAJOR)),
3191 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003192 }
3193
3194 hw_name[used] = '\0';
3195}
3196EXPORT_SYMBOL(ath9k_hw_name);