blob: b28248770d8569be585d346872b7455364995951 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volamc7bb15a2013-03-06 20:05:05 +00002 * Copyright (C) 2005 - 2013 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000022static struct be_cmd_priv_map cmd_priv_map[] = {
23 {
24 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
25 CMD_SUBSYSTEM_ETH,
26 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
27 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
28 },
29 {
30 OPCODE_COMMON_GET_FLOW_CONTROL,
31 CMD_SUBSYSTEM_COMMON,
32 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
33 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
34 },
35 {
36 OPCODE_COMMON_SET_FLOW_CONTROL,
37 CMD_SUBSYSTEM_COMMON,
38 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
39 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
40 },
41 {
42 OPCODE_ETH_GET_PPORT_STATS,
43 CMD_SUBSYSTEM_ETH,
44 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
45 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
46 },
47 {
48 OPCODE_COMMON_GET_PHY_DETAILS,
49 CMD_SUBSYSTEM_COMMON,
50 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
51 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
52 }
53};
54
55static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
56 u8 subsystem)
57{
58 int i;
59 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
60 u32 cmd_privileges = adapter->cmd_privileges;
61
62 for (i = 0; i < num_entries; i++)
63 if (opcode == cmd_priv_map[i].opcode &&
64 subsystem == cmd_priv_map[i].subsystem)
65 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
66 return false;
67
68 return true;
69}
70
Somnath Kotur3de09452011-09-30 07:25:05 +000071static inline void *embedded_payload(struct be_mcc_wrb *wrb)
72{
73 return wrb->payload.embedded_payload;
74}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000075
Sathya Perla8788fdc2009-07-27 22:52:03 +000076static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000077{
Sathya Perla8788fdc2009-07-27 22:52:03 +000078 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000079 u32 val = 0;
80
Sathya Perla6589ade2011-11-10 19:18:00 +000081 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000082 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000083
Sathya Perla5fb379e2009-06-18 00:02:59 +000084 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
85 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000086
87 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000088 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000089}
90
91/* To check if valid bit is set, check the entire word as we don't know
92 * the endianness of the data (old entry is host endian while a new entry is
93 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000094static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000095{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000096 u32 flags;
97
Sathya Perla5fb379e2009-06-18 00:02:59 +000098 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +000099 flags = le32_to_cpu(compl->flags);
100 if (flags & CQE_FLAGS_VALID_MASK) {
101 compl->flags = flags;
102 return true;
103 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000104 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000105 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000106}
107
108/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000109static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000110{
111 compl->flags = 0;
112}
113
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000114static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
115{
116 unsigned long addr;
117
118 addr = tag1;
119 addr = ((addr << 16) << 16) | tag0;
120 return (void *)addr;
121}
122
Sathya Perla8788fdc2009-07-27 22:52:03 +0000123static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000124 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000125{
126 u16 compl_status, extd_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000127 struct be_cmd_resp_hdr *resp_hdr;
128 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000129
130 /* Just swap the status to host endian; mcc tag is opaquely copied
131 * from mcc_wrb */
132 be_dws_le_to_cpu(compl, 4);
133
134 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
135 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700136
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000137 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
138
139 if (resp_hdr) {
140 opcode = resp_hdr->opcode;
141 subsystem = resp_hdr->subsystem;
142 }
143
144 if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
145 (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
146 (subsystem == CMD_SUBSYSTEM_COMMON)) {
Sarveshwar Bandidd131e72010-05-25 16:16:32 -0700147 adapter->flash_status = compl_status;
148 complete(&adapter->flash_compl);
149 }
150
Sathya Perlab31c50a2009-09-17 10:30:13 -0700151 if (compl_status == MCC_STATUS_SUCCESS) {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000152 if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
153 (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
154 (subsystem == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000155 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000156 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700157 }
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000158 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
159 subsystem == CMD_SUBSYSTEM_COMMON) {
Somnath Kotur3de09452011-09-30 07:25:05 +0000160 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000161 (void *)resp_hdr;
Somnath Kotur3de09452011-09-30 07:25:05 +0000162 adapter->drv_stats.be_on_die_temperature =
163 resp->on_die_temperature;
164 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000165 } else {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000166 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000167 adapter->be_get_temp_freq = 0;
Somnath Kotur3de09452011-09-30 07:25:05 +0000168
Sathya Perla2b3f2912011-06-29 23:32:56 +0000169 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
170 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
171 goto done;
172
173 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000174 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000175 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000176 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000177 } else {
178 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
179 CQE_STATUS_EXTD_MASK;
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000180 dev_err(&adapter->pdev->dev,
181 "opcode %d-%d failed:status %d-%d\n",
182 opcode, subsystem, compl_status, extd_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000183 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000184 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000185done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700186 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000187}
188
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000189/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000190static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000191 struct be_async_event_link_state *evt)
192{
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000193 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000194 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000195
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000196 /* Ignore physical link event */
197 if (lancer_chip(adapter) &&
198 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
199 return;
200
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000201 /* For the initial link status do not rely on the ASYNC event as
202 * it may not be received in some cases.
203 */
204 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
205 be_link_status_update(adapter, evt->port_link_status);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000206}
207
Somnath Koturcc4ce022010-10-21 07:11:14 -0700208/* Grp5 CoS Priority evt */
209static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
210 struct be_async_event_grp5_cos_priority *evt)
211{
212 if (evt->valid) {
213 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000214 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700215 adapter->recommended_prio =
216 evt->reco_default_priority << VLAN_PRIO_SHIFT;
217 }
218}
219
Sathya Perla323ff712012-09-28 04:39:43 +0000220/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700221static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
222 struct be_async_event_grp5_qos_link_speed *evt)
223{
Sathya Perla323ff712012-09-28 04:39:43 +0000224 if (adapter->phy.link_speed >= 0 &&
225 evt->physical_port == adapter->port_num)
226 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700227}
228
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000229/*Grp5 PVID evt*/
230static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
231 struct be_async_event_grp5_pvid_state *evt)
232{
233 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700234 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000235 else
236 adapter->pvid = 0;
237}
238
Somnath Koturcc4ce022010-10-21 07:11:14 -0700239static void be_async_grp5_evt_process(struct be_adapter *adapter,
240 u32 trailer, struct be_mcc_compl *evt)
241{
242 u8 event_type = 0;
243
244 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
245 ASYNC_TRAILER_EVENT_TYPE_MASK;
246
247 switch (event_type) {
248 case ASYNC_EVENT_COS_PRIORITY:
249 be_async_grp5_cos_priority_process(adapter,
250 (struct be_async_event_grp5_cos_priority *)evt);
251 break;
252 case ASYNC_EVENT_QOS_SPEED:
253 be_async_grp5_qos_speed_process(adapter,
254 (struct be_async_event_grp5_qos_link_speed *)evt);
255 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000256 case ASYNC_EVENT_PVID_STATE:
257 be_async_grp5_pvid_state_process(adapter,
258 (struct be_async_event_grp5_pvid_state *)evt);
259 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700260 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530261 dev_warn(&adapter->pdev->dev, "Unknown grp5 event 0x%x!\n",
262 event_type);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700263 break;
264 }
265}
266
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000267static void be_async_dbg_evt_process(struct be_adapter *adapter,
268 u32 trailer, struct be_mcc_compl *cmp)
269{
270 u8 event_type = 0;
271 struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
272
273 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
274 ASYNC_TRAILER_EVENT_TYPE_MASK;
275
276 switch (event_type) {
277 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
278 if (evt->valid)
279 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
280 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
281 break;
282 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530283 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
284 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000285 break;
286 }
287}
288
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000289static inline bool is_link_state_evt(u32 trailer)
290{
Eric Dumazet807540b2010-09-23 05:40:09 +0000291 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000292 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000293 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000294}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000295
Somnath Koturcc4ce022010-10-21 07:11:14 -0700296static inline bool is_grp5_evt(u32 trailer)
297{
298 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
299 ASYNC_TRAILER_EVENT_CODE_MASK) ==
300 ASYNC_EVENT_CODE_GRP_5);
301}
302
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000303static inline bool is_dbg_evt(u32 trailer)
304{
305 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
306 ASYNC_TRAILER_EVENT_CODE_MASK) ==
307 ASYNC_EVENT_CODE_QNQ);
308}
309
Sathya Perlaefd2e402009-07-27 22:53:10 +0000310static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000311{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000312 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000313 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000314
315 if (be_mcc_compl_is_new(compl)) {
316 queue_tail_inc(mcc_cq);
317 return compl;
318 }
319 return NULL;
320}
321
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000322void be_async_mcc_enable(struct be_adapter *adapter)
323{
324 spin_lock_bh(&adapter->mcc_cq_lock);
325
326 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
327 adapter->mcc_obj.rearm_cq = true;
328
329 spin_unlock_bh(&adapter->mcc_cq_lock);
330}
331
332void be_async_mcc_disable(struct be_adapter *adapter)
333{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000334 spin_lock_bh(&adapter->mcc_cq_lock);
335
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000336 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000337 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
338
339 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000340}
341
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000342int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000343{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000344 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000345 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000346 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000347
Amerigo Wang072a9c42012-08-24 21:41:11 +0000348 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000349 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000350 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
351 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000352 if (is_link_state_evt(compl->flags))
353 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000354 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700355 else if (is_grp5_evt(compl->flags))
356 be_async_grp5_evt_process(adapter,
357 compl->flags, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000358 else if (is_dbg_evt(compl->flags))
359 be_async_dbg_evt_process(adapter,
360 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700361 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000362 status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000363 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000364 }
365 be_mcc_compl_use(compl);
366 num++;
367 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700368
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000369 if (num)
370 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
371
Amerigo Wang072a9c42012-08-24 21:41:11 +0000372 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000373 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000374}
375
Sathya Perla6ac7b682009-06-18 00:05:54 +0000376/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700377static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000378{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700379#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000380 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800381 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700382
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800383 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000384 if (be_error(adapter))
385 return -EIO;
386
Amerigo Wang072a9c42012-08-24 21:41:11 +0000387 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000388 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000389 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800390
391 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000392 break;
393 udelay(100);
394 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700395 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000396 dev_err(&adapter->pdev->dev, "FW not responding\n");
397 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000398 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700399 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800400 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000401}
402
403/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700404static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000405{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000406 int status;
407 struct be_mcc_wrb *wrb;
408 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
409 u16 index = mcc_obj->q.head;
410 struct be_cmd_resp_hdr *resp;
411
412 index_dec(&index, mcc_obj->q.len);
413 wrb = queue_index_node(&mcc_obj->q, index);
414
415 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
416
Sathya Perla8788fdc2009-07-27 22:52:03 +0000417 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000418
419 status = be_mcc_wait_compl(adapter);
420 if (status == -EIO)
421 goto out;
422
423 status = resp->status;
424out:
425 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000426}
427
Sathya Perla5f0b8492009-07-27 22:52:56 +0000428static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700429{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000430 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700431 u32 ready;
432
433 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000434 if (be_error(adapter))
435 return -EIO;
436
Sathya Perlacf588472010-02-14 21:22:01 +0000437 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000438 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000439 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000440
441 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700442 if (ready)
443 break;
444
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000445 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000446 dev_err(&adapter->pdev->dev, "FW not responding\n");
447 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000448 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700449 return -1;
450 }
451
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000452 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000453 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700454 } while (true);
455
456 return 0;
457}
458
459/*
460 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000461 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700462 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700463static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700464{
465 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700466 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000467 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
468 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700469 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000470 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700471
Sathya Perlacf588472010-02-14 21:22:01 +0000472 /* wait for ready to be set */
473 status = be_mbox_db_ready_wait(adapter, db);
474 if (status != 0)
475 return status;
476
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700477 val |= MPU_MAILBOX_DB_HI_MASK;
478 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
479 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
480 iowrite32(val, db);
481
482 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000483 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700484 if (status != 0)
485 return status;
486
487 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700488 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
489 val |= (u32)(mbox_mem->dma >> 4) << 2;
490 iowrite32(val, db);
491
Sathya Perla5f0b8492009-07-27 22:52:56 +0000492 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700493 if (status != 0)
494 return status;
495
Sathya Perla5fb379e2009-06-18 00:02:59 +0000496 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000497 if (be_mcc_compl_is_new(compl)) {
498 status = be_mcc_compl_process(adapter, &mbox->compl);
499 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000500 if (status)
501 return status;
502 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000503 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700504 return -1;
505 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000506 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700507}
508
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000509static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700510{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000511 u32 sem;
512
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000513 if (BEx_chip(adapter))
514 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700515 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000516 pci_read_config_dword(adapter->pdev,
517 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
518
519 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700520}
521
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000522int lancer_wait_ready(struct be_adapter *adapter)
523{
524#define SLIPORT_READY_TIMEOUT 30
525 u32 sliport_status;
526 int status = 0, i;
527
528 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
529 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
530 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
531 break;
532
533 msleep(1000);
534 }
535
536 if (i == SLIPORT_READY_TIMEOUT)
537 status = -1;
538
539 return status;
540}
541
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000542static bool lancer_provisioning_error(struct be_adapter *adapter)
543{
544 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
545 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
546 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
547 sliport_err1 = ioread32(adapter->db +
548 SLIPORT_ERROR1_OFFSET);
549 sliport_err2 = ioread32(adapter->db +
550 SLIPORT_ERROR2_OFFSET);
551
552 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
553 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
554 return true;
555 }
556 return false;
557}
558
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000559int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
560{
561 int status;
562 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000563 bool resource_error;
564
565 resource_error = lancer_provisioning_error(adapter);
566 if (resource_error)
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000567 return -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000568
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000569 status = lancer_wait_ready(adapter);
570 if (!status) {
571 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
572 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
573 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
574 if (err && reset_needed) {
575 iowrite32(SLI_PORT_CONTROL_IP_MASK,
576 adapter->db + SLIPORT_CONTROL_OFFSET);
577
578 /* check adapter has corrected the error */
579 status = lancer_wait_ready(adapter);
580 sliport_status = ioread32(adapter->db +
581 SLIPORT_STATUS_OFFSET);
582 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
583 SLIPORT_STATUS_RN_MASK);
584 if (status || sliport_status)
585 status = -1;
586 } else if (err || reset_needed) {
587 status = -1;
588 }
589 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000590 /* Stop error recovery if error is not recoverable.
591 * No resource error is temporary errors and will go away
592 * when PF provisions resources.
593 */
594 resource_error = lancer_provisioning_error(adapter);
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000595 if (resource_error)
596 status = -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000597
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000598 return status;
599}
600
601int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700602{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000603 u16 stage;
604 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000605 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700606
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000607 if (lancer_chip(adapter)) {
608 status = lancer_wait_ready(adapter);
609 return status;
610 }
611
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000612 do {
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000613 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000614 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000615 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000616
617 dev_info(dev, "Waiting for POST, %ds elapsed\n",
618 timeout);
619 if (msleep_interruptible(2000)) {
620 dev_err(dev, "Waiting for POST aborted\n");
621 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000622 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000623 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000624 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700625
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000626 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000627 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700628}
629
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700630
631static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
632{
633 return &wrb->payload.sgl[0];
634}
635
Sathya Perlabea50982013-08-27 16:57:33 +0530636static inline void fill_wrb_tags(struct be_mcc_wrb *wrb,
637 unsigned long addr)
638{
639 wrb->tag0 = addr & 0xFFFFFFFF;
640 wrb->tag1 = upper_32_bits(addr);
641}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700642
643/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000644/* mem will be NULL for embedded commands */
645static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
646 u8 subsystem, u8 opcode, int cmd_len,
647 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700648{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000649 struct be_sge *sge;
650
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700651 req_hdr->opcode = opcode;
652 req_hdr->subsystem = subsystem;
653 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000654 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530655 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000656 wrb->payload_length = cmd_len;
657 if (mem) {
658 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
659 MCC_WRB_SGE_CNT_SHIFT;
660 sge = nonembedded_sgl(wrb);
661 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
662 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
663 sge->len = cpu_to_le32(mem->size);
664 } else
665 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
666 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700667}
668
669static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
670 struct be_dma_mem *mem)
671{
672 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
673 u64 dma = (u64)mem->dma;
674
675 for (i = 0; i < buf_pages; i++) {
676 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
677 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
678 dma += PAGE_SIZE_4K;
679 }
680}
681
Sathya Perlab31c50a2009-09-17 10:30:13 -0700682static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700683{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700684 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
685 struct be_mcc_wrb *wrb
686 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
687 memset(wrb, 0, sizeof(*wrb));
688 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700689}
690
Sathya Perlab31c50a2009-09-17 10:30:13 -0700691static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000692{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700693 struct be_queue_info *mccq = &adapter->mcc_obj.q;
694 struct be_mcc_wrb *wrb;
695
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000696 if (!mccq->created)
697 return NULL;
698
Vasundhara Volam4d277122013-04-21 23:28:15 +0000699 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000700 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000701
Sathya Perlab31c50a2009-09-17 10:30:13 -0700702 wrb = queue_head_node(mccq);
703 queue_head_inc(mccq);
704 atomic_inc(&mccq->used);
705 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000706 return wrb;
707}
708
Sathya Perlabea50982013-08-27 16:57:33 +0530709static bool use_mcc(struct be_adapter *adapter)
710{
711 return adapter->mcc_obj.q.created;
712}
713
714/* Must be used only in process context */
715static int be_cmd_lock(struct be_adapter *adapter)
716{
717 if (use_mcc(adapter)) {
718 spin_lock_bh(&adapter->mcc_lock);
719 return 0;
720 } else {
721 return mutex_lock_interruptible(&adapter->mbox_lock);
722 }
723}
724
725/* Must be used only in process context */
726static void be_cmd_unlock(struct be_adapter *adapter)
727{
728 if (use_mcc(adapter))
729 spin_unlock_bh(&adapter->mcc_lock);
730 else
731 return mutex_unlock(&adapter->mbox_lock);
732}
733
734static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
735 struct be_mcc_wrb *wrb)
736{
737 struct be_mcc_wrb *dest_wrb;
738
739 if (use_mcc(adapter)) {
740 dest_wrb = wrb_from_mccq(adapter);
741 if (!dest_wrb)
742 return NULL;
743 } else {
744 dest_wrb = wrb_from_mbox(adapter);
745 }
746
747 memcpy(dest_wrb, wrb, sizeof(*wrb));
748 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
749 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
750
751 return dest_wrb;
752}
753
754/* Must be used only in process context */
755static int be_cmd_notify_wait(struct be_adapter *adapter,
756 struct be_mcc_wrb *wrb)
757{
758 struct be_mcc_wrb *dest_wrb;
759 int status;
760
761 status = be_cmd_lock(adapter);
762 if (status)
763 return status;
764
765 dest_wrb = be_cmd_copy(adapter, wrb);
766 if (!dest_wrb)
767 return -EBUSY;
768
769 if (use_mcc(adapter))
770 status = be_mcc_notify_wait(adapter);
771 else
772 status = be_mbox_notify_wait(adapter);
773
774 if (!status)
775 memcpy(wrb, dest_wrb, sizeof(*wrb));
776
777 be_cmd_unlock(adapter);
778 return status;
779}
780
Sathya Perla2243e2e2009-11-22 22:02:03 +0000781/* Tell fw we're about to start firing cmds by writing a
782 * special pattern across the wrb hdr; uses mbox
783 */
784int be_cmd_fw_init(struct be_adapter *adapter)
785{
786 u8 *wrb;
787 int status;
788
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000789 if (lancer_chip(adapter))
790 return 0;
791
Ivan Vecera29849612010-12-14 05:43:19 +0000792 if (mutex_lock_interruptible(&adapter->mbox_lock))
793 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000794
795 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000796 *wrb++ = 0xFF;
797 *wrb++ = 0x12;
798 *wrb++ = 0x34;
799 *wrb++ = 0xFF;
800 *wrb++ = 0xFF;
801 *wrb++ = 0x56;
802 *wrb++ = 0x78;
803 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000804
805 status = be_mbox_notify_wait(adapter);
806
Ivan Vecera29849612010-12-14 05:43:19 +0000807 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000808 return status;
809}
810
811/* Tell fw we're done with firing cmds by writing a
812 * special pattern across the wrb hdr; uses mbox
813 */
814int be_cmd_fw_clean(struct be_adapter *adapter)
815{
816 u8 *wrb;
817 int status;
818
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000819 if (lancer_chip(adapter))
820 return 0;
821
Ivan Vecera29849612010-12-14 05:43:19 +0000822 if (mutex_lock_interruptible(&adapter->mbox_lock))
823 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000824
825 wrb = (u8 *)wrb_from_mbox(adapter);
826 *wrb++ = 0xFF;
827 *wrb++ = 0xAA;
828 *wrb++ = 0xBB;
829 *wrb++ = 0xFF;
830 *wrb++ = 0xFF;
831 *wrb++ = 0xCC;
832 *wrb++ = 0xDD;
833 *wrb = 0xFF;
834
835 status = be_mbox_notify_wait(adapter);
836
Ivan Vecera29849612010-12-14 05:43:19 +0000837 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000838 return status;
839}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000840
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530841int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700842{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700843 struct be_mcc_wrb *wrb;
844 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530845 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
846 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700847
Ivan Vecera29849612010-12-14 05:43:19 +0000848 if (mutex_lock_interruptible(&adapter->mbox_lock))
849 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700850
851 wrb = wrb_from_mbox(adapter);
852 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700853
Somnath Kotur106df1e2011-10-27 07:12:13 +0000854 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
855 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700856
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530857 /* Support for EQ_CREATEv2 available only SH-R onwards */
858 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
859 ver = 2;
860
861 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700862 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
863
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700864 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
865 /* 4byte eqe*/
866 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
867 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530868 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700869 be_dws_cpu_to_le(req->context, sizeof(req->context));
870
871 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
872
Sathya Perlab31c50a2009-09-17 10:30:13 -0700873 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700874 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700875 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530876 eqo->q.id = le16_to_cpu(resp->eq_id);
877 eqo->msix_idx =
878 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
879 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700880 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700881
Ivan Vecera29849612010-12-14 05:43:19 +0000882 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700883 return status;
884}
885
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000886/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000887int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000888 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700889{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700890 struct be_mcc_wrb *wrb;
891 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700892 int status;
893
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000894 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700895
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000896 wrb = wrb_from_mccq(adapter);
897 if (!wrb) {
898 status = -EBUSY;
899 goto err;
900 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700901 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700902
Somnath Kotur106df1e2011-10-27 07:12:13 +0000903 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
904 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000905 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700906 if (permanent) {
907 req->permanent = 1;
908 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700909 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000910 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700911 req->permanent = 0;
912 }
913
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000914 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700915 if (!status) {
916 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700917 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700918 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700919
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000920err:
921 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700922 return status;
923}
924
Sathya Perlab31c50a2009-09-17 10:30:13 -0700925/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000926int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000927 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700928{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700929 struct be_mcc_wrb *wrb;
930 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700931 int status;
932
Sathya Perlab31c50a2009-09-17 10:30:13 -0700933 spin_lock_bh(&adapter->mcc_lock);
934
935 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000936 if (!wrb) {
937 status = -EBUSY;
938 goto err;
939 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700940 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700941
Somnath Kotur106df1e2011-10-27 07:12:13 +0000942 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
943 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700944
Ajit Khapardef8617e02011-02-11 13:36:37 +0000945 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700946 req->if_id = cpu_to_le32(if_id);
947 memcpy(req->mac_address, mac_addr, ETH_ALEN);
948
Sathya Perlab31c50a2009-09-17 10:30:13 -0700949 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700950 if (!status) {
951 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
952 *pmac_id = le32_to_cpu(resp->pmac_id);
953 }
954
Sathya Perla713d03942009-11-22 22:02:45 +0000955err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700956 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000957
958 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
959 status = -EPERM;
960
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700961 return status;
962}
963
Sathya Perlab31c50a2009-09-17 10:30:13 -0700964/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000965int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700966{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700967 struct be_mcc_wrb *wrb;
968 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700969 int status;
970
Sathya Perla30128032011-11-10 19:17:57 +0000971 if (pmac_id == -1)
972 return 0;
973
Sathya Perlab31c50a2009-09-17 10:30:13 -0700974 spin_lock_bh(&adapter->mcc_lock);
975
976 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000977 if (!wrb) {
978 status = -EBUSY;
979 goto err;
980 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700981 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700982
Somnath Kotur106df1e2011-10-27 07:12:13 +0000983 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
984 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700985
Ajit Khapardef8617e02011-02-11 13:36:37 +0000986 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700987 req->if_id = cpu_to_le32(if_id);
988 req->pmac_id = cpu_to_le32(pmac_id);
989
Sathya Perlab31c50a2009-09-17 10:30:13 -0700990 status = be_mcc_notify_wait(adapter);
991
Sathya Perla713d03942009-11-22 22:02:45 +0000992err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700993 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700994 return status;
995}
996
Sathya Perlab31c50a2009-09-17 10:30:13 -0700997/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000998int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
999 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001000{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001001 struct be_mcc_wrb *wrb;
1002 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001003 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001004 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001005 int status;
1006
Ivan Vecera29849612010-12-14 05:43:19 +00001007 if (mutex_lock_interruptible(&adapter->mbox_lock))
1008 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001009
1010 wrb = wrb_from_mbox(adapter);
1011 req = embedded_payload(wrb);
1012 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001013
Somnath Kotur106df1e2011-10-27 07:12:13 +00001014 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1015 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001016
1017 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001018
1019 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001020 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
1021 coalesce_wm);
1022 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
1023 ctxt, no_delay);
1024 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
1025 __ilog2_u32(cq->len/256));
1026 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001027 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1028 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001029 } else {
1030 req->hdr.version = 2;
1031 req->page_size = 1; /* 1 for 4K */
1032 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
1033 no_delay);
1034 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
1035 __ilog2_u32(cq->len/256));
1036 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
1037 AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
1038 ctxt, 1);
1039 AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
1040 ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001041 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001042
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001043 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1044
1045 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1046
Sathya Perlab31c50a2009-09-17 10:30:13 -07001047 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001048 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001049 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001050 cq->id = le16_to_cpu(resp->cq_id);
1051 cq->created = true;
1052 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001053
Ivan Vecera29849612010-12-14 05:43:19 +00001054 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001055
1056 return status;
1057}
1058
1059static u32 be_encoded_q_len(int q_len)
1060{
1061 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
1062 if (len_encoded == 16)
1063 len_encoded = 0;
1064 return len_encoded;
1065}
1066
Jingoo Han4188e7d2013-08-05 18:02:02 +09001067static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
1068 struct be_queue_info *mccq,
1069 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001070{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001071 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001072 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001073 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001074 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001075 int status;
1076
Ivan Vecera29849612010-12-14 05:43:19 +00001077 if (mutex_lock_interruptible(&adapter->mbox_lock))
1078 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001079
1080 wrb = wrb_from_mbox(adapter);
1081 req = embedded_payload(wrb);
1082 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001083
Somnath Kotur106df1e2011-10-27 07:12:13 +00001084 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1085 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001086
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001087 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001088 if (lancer_chip(adapter)) {
1089 req->hdr.version = 1;
1090 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001091
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001092 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
1093 be_encoded_q_len(mccq->len));
1094 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
1095 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
1096 ctxt, cq->id);
1097 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
1098 ctxt, 1);
1099
1100 } else {
1101 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1102 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1103 be_encoded_q_len(mccq->len));
1104 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1105 }
1106
Somnath Koturcc4ce022010-10-21 07:11:14 -07001107 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001108 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Ajit Khapardebc0c3402013-04-24 11:52:50 +00001109 req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001110 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1111
1112 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1113
Sathya Perlab31c50a2009-09-17 10:30:13 -07001114 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001115 if (!status) {
1116 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1117 mccq->id = le16_to_cpu(resp->id);
1118 mccq->created = true;
1119 }
Ivan Vecera29849612010-12-14 05:43:19 +00001120 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001121
1122 return status;
1123}
1124
Jingoo Han4188e7d2013-08-05 18:02:02 +09001125static int be_cmd_mccq_org_create(struct be_adapter *adapter,
1126 struct be_queue_info *mccq,
1127 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001128{
1129 struct be_mcc_wrb *wrb;
1130 struct be_cmd_req_mcc_create *req;
1131 struct be_dma_mem *q_mem = &mccq->dma_mem;
1132 void *ctxt;
1133 int status;
1134
1135 if (mutex_lock_interruptible(&adapter->mbox_lock))
1136 return -1;
1137
1138 wrb = wrb_from_mbox(adapter);
1139 req = embedded_payload(wrb);
1140 ctxt = &req->context;
1141
Somnath Kotur106df1e2011-10-27 07:12:13 +00001142 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1143 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001144
1145 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1146
1147 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1148 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
1149 be_encoded_q_len(mccq->len));
1150 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1151
1152 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1153
1154 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1155
1156 status = be_mbox_notify_wait(adapter);
1157 if (!status) {
1158 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
1159 mccq->id = le16_to_cpu(resp->id);
1160 mccq->created = true;
1161 }
1162
1163 mutex_unlock(&adapter->mbox_lock);
1164 return status;
1165}
1166
1167int be_cmd_mccq_create(struct be_adapter *adapter,
1168 struct be_queue_info *mccq,
1169 struct be_queue_info *cq)
1170{
1171 int status;
1172
1173 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1174 if (status && !lancer_chip(adapter)) {
1175 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1176 "or newer to avoid conflicting priorities between NIC "
1177 "and FCoE traffic");
1178 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1179 }
1180 return status;
1181}
1182
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001183int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001184{
Sathya Perla77071332013-08-27 16:57:34 +05301185 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001186 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001187 struct be_queue_info *txq = &txo->q;
1188 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001189 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001190 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001191
Sathya Perla77071332013-08-27 16:57:34 +05301192 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001193 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perla77071332013-08-27 16:57:34 +05301194 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001195
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001196 if (lancer_chip(adapter)) {
1197 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001198 } else if (BEx_chip(adapter)) {
1199 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1200 req->hdr.version = 2;
1201 } else { /* For SH */
1202 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001203 }
1204
Vasundhara Volam81b02652013-10-01 15:59:57 +05301205 if (req->hdr.version > 0)
1206 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001207 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1208 req->ulp_num = BE_ULP1_NUM;
1209 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001210 req->cq_id = cpu_to_le16(cq->id);
1211 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001212 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001213 ver = req->hdr.version;
1214
Sathya Perla77071332013-08-27 16:57:34 +05301215 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001216 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301217 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001218 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001219 if (ver == 2)
1220 txo->db_offset = le32_to_cpu(resp->db_offset);
1221 else
1222 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001223 txq->created = true;
1224 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001225
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001226 return status;
1227}
1228
Sathya Perla482c9e72011-06-29 23:33:17 +00001229/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001230int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001231 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001232 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001233{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001234 struct be_mcc_wrb *wrb;
1235 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001236 struct be_dma_mem *q_mem = &rxq->dma_mem;
1237 int status;
1238
Sathya Perla482c9e72011-06-29 23:33:17 +00001239 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001240
Sathya Perla482c9e72011-06-29 23:33:17 +00001241 wrb = wrb_from_mccq(adapter);
1242 if (!wrb) {
1243 status = -EBUSY;
1244 goto err;
1245 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001246 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001247
Somnath Kotur106df1e2011-10-27 07:12:13 +00001248 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1249 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001250
1251 req->cq_id = cpu_to_le16(cq_id);
1252 req->frag_size = fls(frag_size) - 1;
1253 req->num_pages = 2;
1254 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1255 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001256 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001257 req->rss_queue = cpu_to_le32(rss);
1258
Sathya Perla482c9e72011-06-29 23:33:17 +00001259 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001260 if (!status) {
1261 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1262 rxq->id = le16_to_cpu(resp->id);
1263 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001264 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001265 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001266
Sathya Perla482c9e72011-06-29 23:33:17 +00001267err:
1268 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001269 return status;
1270}
1271
Sathya Perlab31c50a2009-09-17 10:30:13 -07001272/* Generic destroyer function for all types of queues
1273 * Uses Mbox
1274 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001275int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001276 int queue_type)
1277{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001278 struct be_mcc_wrb *wrb;
1279 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001280 u8 subsys = 0, opcode = 0;
1281 int status;
1282
Ivan Vecera29849612010-12-14 05:43:19 +00001283 if (mutex_lock_interruptible(&adapter->mbox_lock))
1284 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001285
Sathya Perlab31c50a2009-09-17 10:30:13 -07001286 wrb = wrb_from_mbox(adapter);
1287 req = embedded_payload(wrb);
1288
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001289 switch (queue_type) {
1290 case QTYPE_EQ:
1291 subsys = CMD_SUBSYSTEM_COMMON;
1292 opcode = OPCODE_COMMON_EQ_DESTROY;
1293 break;
1294 case QTYPE_CQ:
1295 subsys = CMD_SUBSYSTEM_COMMON;
1296 opcode = OPCODE_COMMON_CQ_DESTROY;
1297 break;
1298 case QTYPE_TXQ:
1299 subsys = CMD_SUBSYSTEM_ETH;
1300 opcode = OPCODE_ETH_TX_DESTROY;
1301 break;
1302 case QTYPE_RXQ:
1303 subsys = CMD_SUBSYSTEM_ETH;
1304 opcode = OPCODE_ETH_RX_DESTROY;
1305 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001306 case QTYPE_MCCQ:
1307 subsys = CMD_SUBSYSTEM_COMMON;
1308 opcode = OPCODE_COMMON_MCC_DESTROY;
1309 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001310 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001311 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001312 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001313
Somnath Kotur106df1e2011-10-27 07:12:13 +00001314 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1315 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001316 req->id = cpu_to_le16(q->id);
1317
Sathya Perlab31c50a2009-09-17 10:30:13 -07001318 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001319 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001320
Ivan Vecera29849612010-12-14 05:43:19 +00001321 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001322 return status;
1323}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001324
Sathya Perla482c9e72011-06-29 23:33:17 +00001325/* Uses MCC */
1326int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1327{
1328 struct be_mcc_wrb *wrb;
1329 struct be_cmd_req_q_destroy *req;
1330 int status;
1331
1332 spin_lock_bh(&adapter->mcc_lock);
1333
1334 wrb = wrb_from_mccq(adapter);
1335 if (!wrb) {
1336 status = -EBUSY;
1337 goto err;
1338 }
1339 req = embedded_payload(wrb);
1340
Somnath Kotur106df1e2011-10-27 07:12:13 +00001341 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1342 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001343 req->id = cpu_to_le16(q->id);
1344
1345 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001346 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001347
1348err:
1349 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001350 return status;
1351}
1352
Sathya Perlab31c50a2009-09-17 10:30:13 -07001353/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301354 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001355 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001356int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001357 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001358{
Sathya Perlabea50982013-08-27 16:57:33 +05301359 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001360 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001361 int status;
1362
Sathya Perlabea50982013-08-27 16:57:33 +05301363 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001364 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabea50982013-08-27 16:57:33 +05301365 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001366 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001367 req->capability_flags = cpu_to_le32(cap_flags);
1368 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001369 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001370
Sathya Perlabea50982013-08-27 16:57:33 +05301371 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001372 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301373 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001374 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301375
1376 /* Hack to retrieve VF's pmac-id on BE3 */
1377 if (BE3_chip(adapter) && !be_physfn(adapter))
1378 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001379 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001380 return status;
1381}
1382
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001383/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001384int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001385{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001386 struct be_mcc_wrb *wrb;
1387 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001388 int status;
1389
Sathya Perla30128032011-11-10 19:17:57 +00001390 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001391 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001392
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001393 spin_lock_bh(&adapter->mcc_lock);
1394
1395 wrb = wrb_from_mccq(adapter);
1396 if (!wrb) {
1397 status = -EBUSY;
1398 goto err;
1399 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001400 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001401
Somnath Kotur106df1e2011-10-27 07:12:13 +00001402 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1403 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001404 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001405 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001406
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001407 status = be_mcc_notify_wait(adapter);
1408err:
1409 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001410 return status;
1411}
1412
1413/* Get stats is a non embedded command: the request is not embedded inside
1414 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001415 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001416 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001417int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001418{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001419 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001420 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001421 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001422
Sathya Perlab31c50a2009-09-17 10:30:13 -07001423 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001424
Sathya Perlab31c50a2009-09-17 10:30:13 -07001425 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001426 if (!wrb) {
1427 status = -EBUSY;
1428 goto err;
1429 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001430 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001431
Somnath Kotur106df1e2011-10-27 07:12:13 +00001432 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1433 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001434
Sathya Perlaca34fe32012-11-06 17:48:56 +00001435 /* version 1 of the cmd is not supported only by BE2 */
1436 if (!BE2_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001437 hdr->version = 1;
1438
Sathya Perlab31c50a2009-09-17 10:30:13 -07001439 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001440 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001441
Sathya Perla713d03942009-11-22 22:02:45 +00001442err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001443 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001444 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001445}
1446
Selvin Xavier005d5692011-05-16 07:36:35 +00001447/* Lancer Stats */
1448int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1449 struct be_dma_mem *nonemb_cmd)
1450{
1451
1452 struct be_mcc_wrb *wrb;
1453 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001454 int status = 0;
1455
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001456 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1457 CMD_SUBSYSTEM_ETH))
1458 return -EPERM;
1459
Selvin Xavier005d5692011-05-16 07:36:35 +00001460 spin_lock_bh(&adapter->mcc_lock);
1461
1462 wrb = wrb_from_mccq(adapter);
1463 if (!wrb) {
1464 status = -EBUSY;
1465 goto err;
1466 }
1467 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001468
Somnath Kotur106df1e2011-10-27 07:12:13 +00001469 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1470 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1471 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001472
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001473 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001474 req->cmd_params.params.reset_stats = 0;
1475
Selvin Xavier005d5692011-05-16 07:36:35 +00001476 be_mcc_notify(adapter);
1477 adapter->stats_cmd_sent = true;
1478
1479err:
1480 spin_unlock_bh(&adapter->mcc_lock);
1481 return status;
1482}
1483
Sathya Perla323ff712012-09-28 04:39:43 +00001484static int be_mac_to_link_speed(int mac_speed)
1485{
1486 switch (mac_speed) {
1487 case PHY_LINK_SPEED_ZERO:
1488 return 0;
1489 case PHY_LINK_SPEED_10MBPS:
1490 return 10;
1491 case PHY_LINK_SPEED_100MBPS:
1492 return 100;
1493 case PHY_LINK_SPEED_1GBPS:
1494 return 1000;
1495 case PHY_LINK_SPEED_10GBPS:
1496 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301497 case PHY_LINK_SPEED_20GBPS:
1498 return 20000;
1499 case PHY_LINK_SPEED_25GBPS:
1500 return 25000;
1501 case PHY_LINK_SPEED_40GBPS:
1502 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001503 }
1504 return 0;
1505}
1506
1507/* Uses synchronous mcc
1508 * Returns link_speed in Mbps
1509 */
1510int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1511 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001512{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001513 struct be_mcc_wrb *wrb;
1514 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001515 int status;
1516
Sathya Perlab31c50a2009-09-17 10:30:13 -07001517 spin_lock_bh(&adapter->mcc_lock);
1518
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001519 if (link_status)
1520 *link_status = LINK_DOWN;
1521
Sathya Perlab31c50a2009-09-17 10:30:13 -07001522 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001523 if (!wrb) {
1524 status = -EBUSY;
1525 goto err;
1526 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001527 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001528
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001529 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1530 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
1531
Sathya Perlaca34fe32012-11-06 17:48:56 +00001532 /* version 1 of the cmd is not supported only by BE2 */
1533 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001534 req->hdr.version = 1;
1535
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001536 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001537
Sathya Perlab31c50a2009-09-17 10:30:13 -07001538 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001539 if (!status) {
1540 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sathya Perla323ff712012-09-28 04:39:43 +00001541 if (link_speed) {
1542 *link_speed = resp->link_speed ?
1543 le16_to_cpu(resp->link_speed) * 10 :
1544 be_mac_to_link_speed(resp->mac_speed);
1545
1546 if (!resp->logical_link_status)
1547 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001548 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001549 if (link_status)
1550 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001551 }
1552
Sathya Perla713d03942009-11-22 22:02:45 +00001553err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001554 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001555 return status;
1556}
1557
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001558/* Uses synchronous mcc */
1559int be_cmd_get_die_temperature(struct be_adapter *adapter)
1560{
1561 struct be_mcc_wrb *wrb;
1562 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301563 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001564
1565 spin_lock_bh(&adapter->mcc_lock);
1566
1567 wrb = wrb_from_mccq(adapter);
1568 if (!wrb) {
1569 status = -EBUSY;
1570 goto err;
1571 }
1572 req = embedded_payload(wrb);
1573
Somnath Kotur106df1e2011-10-27 07:12:13 +00001574 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1575 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1576 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001577
Somnath Kotur3de09452011-09-30 07:25:05 +00001578 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001579
1580err:
1581 spin_unlock_bh(&adapter->mcc_lock);
1582 return status;
1583}
1584
Somnath Kotur311fddc2011-03-16 21:22:43 +00001585/* Uses synchronous mcc */
1586int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1587{
1588 struct be_mcc_wrb *wrb;
1589 struct be_cmd_req_get_fat *req;
1590 int status;
1591
1592 spin_lock_bh(&adapter->mcc_lock);
1593
1594 wrb = wrb_from_mccq(adapter);
1595 if (!wrb) {
1596 status = -EBUSY;
1597 goto err;
1598 }
1599 req = embedded_payload(wrb);
1600
Somnath Kotur106df1e2011-10-27 07:12:13 +00001601 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1602 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001603 req->fat_operation = cpu_to_le32(QUERY_FAT);
1604 status = be_mcc_notify_wait(adapter);
1605 if (!status) {
1606 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1607 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001608 *log_size = le32_to_cpu(resp->log_size) -
1609 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001610 }
1611err:
1612 spin_unlock_bh(&adapter->mcc_lock);
1613 return status;
1614}
1615
1616void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1617{
1618 struct be_dma_mem get_fat_cmd;
1619 struct be_mcc_wrb *wrb;
1620 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001621 u32 offset = 0, total_size, buf_size,
1622 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001623 int status;
1624
1625 if (buf_len == 0)
1626 return;
1627
1628 total_size = buf_len;
1629
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001630 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1631 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1632 get_fat_cmd.size,
1633 &get_fat_cmd.dma);
1634 if (!get_fat_cmd.va) {
1635 status = -ENOMEM;
1636 dev_err(&adapter->pdev->dev,
1637 "Memory allocation failure while retrieving FAT data\n");
1638 return;
1639 }
1640
Somnath Kotur311fddc2011-03-16 21:22:43 +00001641 spin_lock_bh(&adapter->mcc_lock);
1642
Somnath Kotur311fddc2011-03-16 21:22:43 +00001643 while (total_size) {
1644 buf_size = min(total_size, (u32)60*1024);
1645 total_size -= buf_size;
1646
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001647 wrb = wrb_from_mccq(adapter);
1648 if (!wrb) {
1649 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001650 goto err;
1651 }
1652 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001653
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001654 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001655 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1656 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1657 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001658
1659 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1660 req->read_log_offset = cpu_to_le32(log_offset);
1661 req->read_log_length = cpu_to_le32(buf_size);
1662 req->data_buffer_size = cpu_to_le32(buf_size);
1663
1664 status = be_mcc_notify_wait(adapter);
1665 if (!status) {
1666 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1667 memcpy(buf + offset,
1668 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001669 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001670 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001671 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001672 goto err;
1673 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001674 offset += buf_size;
1675 log_offset += buf_size;
1676 }
1677err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001678 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1679 get_fat_cmd.va,
1680 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001681 spin_unlock_bh(&adapter->mcc_lock);
1682}
1683
Sathya Perla04b71172011-09-27 13:30:27 -04001684/* Uses synchronous mcc */
1685int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1686 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001687{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001688 struct be_mcc_wrb *wrb;
1689 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001690 int status;
1691
Sathya Perla04b71172011-09-27 13:30:27 -04001692 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001693
Sathya Perla04b71172011-09-27 13:30:27 -04001694 wrb = wrb_from_mccq(adapter);
1695 if (!wrb) {
1696 status = -EBUSY;
1697 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001698 }
1699
Sathya Perla04b71172011-09-27 13:30:27 -04001700 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001701
Somnath Kotur106df1e2011-10-27 07:12:13 +00001702 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1703 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001704 status = be_mcc_notify_wait(adapter);
1705 if (!status) {
1706 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1707 strcpy(fw_ver, resp->firmware_version_string);
1708 if (fw_on_flash)
1709 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1710 }
1711err:
1712 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001713 return status;
1714}
1715
Sathya Perlab31c50a2009-09-17 10:30:13 -07001716/* set the EQ delay interval of an EQ to specified value
1717 * Uses async mcc
1718 */
Sathya Perla2632baf2013-10-01 16:00:00 +05301719int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1720 int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001721{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001722 struct be_mcc_wrb *wrb;
1723 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301724 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001725
Sathya Perlab31c50a2009-09-17 10:30:13 -07001726 spin_lock_bh(&adapter->mcc_lock);
1727
1728 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001729 if (!wrb) {
1730 status = -EBUSY;
1731 goto err;
1732 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001733 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001734
Somnath Kotur106df1e2011-10-27 07:12:13 +00001735 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1736 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001737
Sathya Perla2632baf2013-10-01 16:00:00 +05301738 req->num_eq = cpu_to_le32(num);
1739 for (i = 0; i < num; i++) {
1740 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1741 req->set_eqd[i].phase = 0;
1742 req->set_eqd[i].delay_multiplier =
1743 cpu_to_le32(set_eqd[i].delay_multiplier);
1744 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001745
Sathya Perlab31c50a2009-09-17 10:30:13 -07001746 be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001747err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001748 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001749 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001750}
1751
Sathya Perlab31c50a2009-09-17 10:30:13 -07001752/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001753int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001754 u32 num, bool untagged, bool promiscuous)
1755{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001756 struct be_mcc_wrb *wrb;
1757 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001758 int status;
1759
Sathya Perlab31c50a2009-09-17 10:30:13 -07001760 spin_lock_bh(&adapter->mcc_lock);
1761
1762 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001763 if (!wrb) {
1764 status = -EBUSY;
1765 goto err;
1766 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001767 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001768
Somnath Kotur106df1e2011-10-27 07:12:13 +00001769 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1770 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001771
1772 req->interface_id = if_id;
1773 req->promiscuous = promiscuous;
1774 req->untagged = untagged;
1775 req->num_vlan = num;
1776 if (!promiscuous) {
1777 memcpy(req->normal_vlan, vtag_array,
1778 req->num_vlan * sizeof(vtag_array[0]));
1779 }
1780
Sathya Perlab31c50a2009-09-17 10:30:13 -07001781 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001782
Sathya Perla713d03942009-11-22 22:02:45 +00001783err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001784 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001785 return status;
1786}
1787
Sathya Perla5b8821b2011-08-02 19:57:44 +00001788int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001789{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001790 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001791 struct be_dma_mem *mem = &adapter->rx_filter;
1792 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001793 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001794
Sathya Perla8788fdc2009-07-27 22:52:03 +00001795 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001796
Sathya Perlab31c50a2009-09-17 10:30:13 -07001797 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001798 if (!wrb) {
1799 status = -EBUSY;
1800 goto err;
1801 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001802 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001803 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1804 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1805 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001806
Sathya Perla5b8821b2011-08-02 19:57:44 +00001807 req->if_id = cpu_to_le32(adapter->if_handle);
1808 if (flags & IFF_PROMISC) {
1809 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Ajit Khapardec5dae582013-05-01 09:38:24 +00001810 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1811 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001812 if (value == ON)
1813 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Ajit Khapardec5dae582013-05-01 09:38:24 +00001814 BE_IF_FLAGS_VLAN_PROMISCUOUS |
1815 BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001816 } else if (flags & IFF_ALLMULTI) {
1817 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001818 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001819 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001820 struct netdev_hw_addr *ha;
1821 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001822
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001823 req->if_flags_mask = req->if_flags =
1824 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001825
1826 /* Reset mcast promisc mode if already set by setting mask
1827 * and not setting flags field
1828 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001829 req->if_flags_mask |=
1830 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301831 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001832 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001833 netdev_for_each_mc_addr(ha, adapter->netdev)
1834 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1835 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001836
Sathya Perla0d1d5872011-08-03 05:19:27 -07001837 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001838err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001839 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001840 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001841}
1842
Sathya Perlab31c50a2009-09-17 10:30:13 -07001843/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001844int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001845{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001846 struct be_mcc_wrb *wrb;
1847 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001848 int status;
1849
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001850 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1851 CMD_SUBSYSTEM_COMMON))
1852 return -EPERM;
1853
Sathya Perlab31c50a2009-09-17 10:30:13 -07001854 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001855
Sathya Perlab31c50a2009-09-17 10:30:13 -07001856 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001857 if (!wrb) {
1858 status = -EBUSY;
1859 goto err;
1860 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001861 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001862
Somnath Kotur106df1e2011-10-27 07:12:13 +00001863 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1864 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001865
1866 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1867 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1868
Sathya Perlab31c50a2009-09-17 10:30:13 -07001869 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001870
Sathya Perla713d03942009-11-22 22:02:45 +00001871err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001872 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001873 return status;
1874}
1875
Sathya Perlab31c50a2009-09-17 10:30:13 -07001876/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001877int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001878{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001879 struct be_mcc_wrb *wrb;
1880 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001881 int status;
1882
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001883 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
1884 CMD_SUBSYSTEM_COMMON))
1885 return -EPERM;
1886
Sathya Perlab31c50a2009-09-17 10:30:13 -07001887 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001888
Sathya Perlab31c50a2009-09-17 10:30:13 -07001889 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001890 if (!wrb) {
1891 status = -EBUSY;
1892 goto err;
1893 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001894 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001895
Somnath Kotur106df1e2011-10-27 07:12:13 +00001896 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1897 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001898
Sathya Perlab31c50a2009-09-17 10:30:13 -07001899 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001900 if (!status) {
1901 struct be_cmd_resp_get_flow_control *resp =
1902 embedded_payload(wrb);
1903 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1904 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1905 }
1906
Sathya Perla713d03942009-11-22 22:02:45 +00001907err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001908 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001909 return status;
1910}
1911
Sathya Perlab31c50a2009-09-17 10:30:13 -07001912/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001913int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001914 u32 *mode, u32 *caps, u16 *asic_rev)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001915{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001916 struct be_mcc_wrb *wrb;
1917 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001918 int status;
1919
Ivan Vecera29849612010-12-14 05:43:19 +00001920 if (mutex_lock_interruptible(&adapter->mbox_lock))
1921 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001922
Sathya Perlab31c50a2009-09-17 10:30:13 -07001923 wrb = wrb_from_mbox(adapter);
1924 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001925
Somnath Kotur106df1e2011-10-27 07:12:13 +00001926 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1927 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001928
Sathya Perlab31c50a2009-09-17 10:30:13 -07001929 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001930 if (!status) {
1931 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1932 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001933 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001934 *caps = le32_to_cpu(resp->function_caps);
Vasundhara Volam0ad31572013-04-21 23:28:16 +00001935 *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001936 }
1937
Ivan Vecera29849612010-12-14 05:43:19 +00001938 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001939 return status;
1940}
sarveshwarb14074ea2009-08-05 13:05:24 -07001941
Sathya Perlab31c50a2009-09-17 10:30:13 -07001942/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001943int be_cmd_reset_function(struct be_adapter *adapter)
1944{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001945 struct be_mcc_wrb *wrb;
1946 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001947 int status;
1948
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001949 if (lancer_chip(adapter)) {
1950 status = lancer_wait_ready(adapter);
1951 if (!status) {
1952 iowrite32(SLI_PORT_CONTROL_IP_MASK,
1953 adapter->db + SLIPORT_CONTROL_OFFSET);
1954 status = lancer_test_and_set_rdy_state(adapter);
1955 }
1956 if (status) {
1957 dev_err(&adapter->pdev->dev,
1958 "Adapter in non recoverable error\n");
1959 }
1960 return status;
1961 }
1962
Ivan Vecera29849612010-12-14 05:43:19 +00001963 if (mutex_lock_interruptible(&adapter->mbox_lock))
1964 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001965
Sathya Perlab31c50a2009-09-17 10:30:13 -07001966 wrb = wrb_from_mbox(adapter);
1967 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001968
Somnath Kotur106df1e2011-10-27 07:12:13 +00001969 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1970 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07001971
Sathya Perlab31c50a2009-09-17 10:30:13 -07001972 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001973
Ivan Vecera29849612010-12-14 05:43:19 +00001974 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001975 return status;
1976}
Ajit Khaparde84517482009-09-04 03:12:16 +00001977
Suresh Reddy594ad542013-04-25 23:03:20 +00001978int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
1979 u32 rss_hash_opts, u16 table_size)
Sathya Perla3abcded2010-10-03 22:12:27 -07001980{
1981 struct be_mcc_wrb *wrb;
1982 struct be_cmd_req_rss_config *req;
Padmanabh Ratnakar65f85842011-11-25 05:48:38 +00001983 u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
1984 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
1985 0x3ea83c02, 0x4a110304};
Sathya Perla3abcded2010-10-03 22:12:27 -07001986 int status;
1987
Ivan Vecera29849612010-12-14 05:43:19 +00001988 if (mutex_lock_interruptible(&adapter->mbox_lock))
1989 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001990
1991 wrb = wrb_from_mbox(adapter);
1992 req = embedded_payload(wrb);
1993
Somnath Kotur106df1e2011-10-27 07:12:13 +00001994 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1995 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07001996
1997 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00001998 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07001999 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002000
2001 if (lancer_chip(adapter) || skyhawk_chip(adapter))
2002 req->hdr.version = 1;
2003
Sathya Perla3abcded2010-10-03 22:12:27 -07002004 memcpy(req->cpu_table, rsstable, table_size);
2005 memcpy(req->hash, myhash, sizeof(myhash));
2006 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2007
2008 status = be_mbox_notify_wait(adapter);
2009
Ivan Vecera29849612010-12-14 05:43:19 +00002010 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002011 return status;
2012}
2013
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002014/* Uses sync mcc */
2015int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
2016 u8 bcn, u8 sts, u8 state)
2017{
2018 struct be_mcc_wrb *wrb;
2019 struct be_cmd_req_enable_disable_beacon *req;
2020 int status;
2021
2022 spin_lock_bh(&adapter->mcc_lock);
2023
2024 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002025 if (!wrb) {
2026 status = -EBUSY;
2027 goto err;
2028 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002029 req = embedded_payload(wrb);
2030
Somnath Kotur106df1e2011-10-27 07:12:13 +00002031 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2032 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002033
2034 req->port_num = port_num;
2035 req->beacon_state = state;
2036 req->beacon_duration = bcn;
2037 req->status_duration = sts;
2038
2039 status = be_mcc_notify_wait(adapter);
2040
Sathya Perla713d03942009-11-22 22:02:45 +00002041err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002042 spin_unlock_bh(&adapter->mcc_lock);
2043 return status;
2044}
2045
2046/* Uses sync mcc */
2047int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2048{
2049 struct be_mcc_wrb *wrb;
2050 struct be_cmd_req_get_beacon_state *req;
2051 int status;
2052
2053 spin_lock_bh(&adapter->mcc_lock);
2054
2055 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002056 if (!wrb) {
2057 status = -EBUSY;
2058 goto err;
2059 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002060 req = embedded_payload(wrb);
2061
Somnath Kotur106df1e2011-10-27 07:12:13 +00002062 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2063 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002064
2065 req->port_num = port_num;
2066
2067 status = be_mcc_notify_wait(adapter);
2068 if (!status) {
2069 struct be_cmd_resp_get_beacon_state *resp =
2070 embedded_payload(wrb);
2071 *state = resp->beacon_state;
2072 }
2073
Sathya Perla713d03942009-11-22 22:02:45 +00002074err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002075 spin_unlock_bh(&adapter->mcc_lock);
2076 return status;
2077}
2078
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002079int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002080 u32 data_size, u32 data_offset,
2081 const char *obj_name, u32 *data_written,
2082 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002083{
2084 struct be_mcc_wrb *wrb;
2085 struct lancer_cmd_req_write_object *req;
2086 struct lancer_cmd_resp_write_object *resp;
2087 void *ctxt = NULL;
2088 int status;
2089
2090 spin_lock_bh(&adapter->mcc_lock);
2091 adapter->flash_status = 0;
2092
2093 wrb = wrb_from_mccq(adapter);
2094 if (!wrb) {
2095 status = -EBUSY;
2096 goto err_unlock;
2097 }
2098
2099 req = embedded_payload(wrb);
2100
Somnath Kotur106df1e2011-10-27 07:12:13 +00002101 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002102 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00002103 sizeof(struct lancer_cmd_req_write_object), wrb,
2104 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002105
2106 ctxt = &req->context;
2107 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2108 write_length, ctxt, data_size);
2109
2110 if (data_size == 0)
2111 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2112 eof, ctxt, 1);
2113 else
2114 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
2115 eof, ctxt, 0);
2116
2117 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2118 req->write_offset = cpu_to_le32(data_offset);
2119 strcpy(req->object_name, obj_name);
2120 req->descriptor_count = cpu_to_le32(1);
2121 req->buf_len = cpu_to_le32(data_size);
2122 req->addr_low = cpu_to_le32((cmd->dma +
2123 sizeof(struct lancer_cmd_req_write_object))
2124 & 0xFFFFFFFF);
2125 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2126 sizeof(struct lancer_cmd_req_write_object)));
2127
2128 be_mcc_notify(adapter);
2129 spin_unlock_bh(&adapter->mcc_lock);
2130
2131 if (!wait_for_completion_timeout(&adapter->flash_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002132 msecs_to_jiffies(60000)))
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002133 status = -1;
2134 else
2135 status = adapter->flash_status;
2136
2137 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002138 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002139 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002140 *change_status = resp->change_status;
2141 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002142 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002143 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002144
2145 return status;
2146
2147err_unlock:
2148 spin_unlock_bh(&adapter->mcc_lock);
2149 return status;
2150}
2151
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002152int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
2153 u32 data_size, u32 data_offset, const char *obj_name,
2154 u32 *data_read, u32 *eof, u8 *addn_status)
2155{
2156 struct be_mcc_wrb *wrb;
2157 struct lancer_cmd_req_read_object *req;
2158 struct lancer_cmd_resp_read_object *resp;
2159 int status;
2160
2161 spin_lock_bh(&adapter->mcc_lock);
2162
2163 wrb = wrb_from_mccq(adapter);
2164 if (!wrb) {
2165 status = -EBUSY;
2166 goto err_unlock;
2167 }
2168
2169 req = embedded_payload(wrb);
2170
2171 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2172 OPCODE_COMMON_READ_OBJECT,
2173 sizeof(struct lancer_cmd_req_read_object), wrb,
2174 NULL);
2175
2176 req->desired_read_len = cpu_to_le32(data_size);
2177 req->read_offset = cpu_to_le32(data_offset);
2178 strcpy(req->object_name, obj_name);
2179 req->descriptor_count = cpu_to_le32(1);
2180 req->buf_len = cpu_to_le32(data_size);
2181 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2182 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2183
2184 status = be_mcc_notify_wait(adapter);
2185
2186 resp = embedded_payload(wrb);
2187 if (!status) {
2188 *data_read = le32_to_cpu(resp->actual_read_len);
2189 *eof = le32_to_cpu(resp->eof);
2190 } else {
2191 *addn_status = resp->additional_status;
2192 }
2193
2194err_unlock:
2195 spin_unlock_bh(&adapter->mcc_lock);
2196 return status;
2197}
2198
Ajit Khaparde84517482009-09-04 03:12:16 +00002199int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2200 u32 flash_type, u32 flash_opcode, u32 buf_size)
2201{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002202 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002203 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002204 int status;
2205
Sathya Perlab31c50a2009-09-17 10:30:13 -07002206 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002207 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002208
2209 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002210 if (!wrb) {
2211 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002212 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002213 }
2214 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002215
Somnath Kotur106df1e2011-10-27 07:12:13 +00002216 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2217 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002218
2219 req->params.op_type = cpu_to_le32(flash_type);
2220 req->params.op_code = cpu_to_le32(flash_opcode);
2221 req->params.data_buf_size = cpu_to_le32(buf_size);
2222
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002223 be_mcc_notify(adapter);
2224 spin_unlock_bh(&adapter->mcc_lock);
2225
2226 if (!wait_for_completion_timeout(&adapter->flash_compl,
Sathya Perlae2edb7d2011-08-22 19:41:54 +00002227 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002228 status = -1;
2229 else
2230 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002231
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002232 return status;
2233
2234err_unlock:
2235 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002236 return status;
2237}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002238
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002239int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2240 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002241{
2242 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002243 struct be_cmd_read_flash_crc *req;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002244 int status;
2245
2246 spin_lock_bh(&adapter->mcc_lock);
2247
2248 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002249 if (!wrb) {
2250 status = -EBUSY;
2251 goto err;
2252 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002253 req = embedded_payload(wrb);
2254
Somnath Kotur106df1e2011-10-27 07:12:13 +00002255 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002256 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2257 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002258
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +00002259 req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002260 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002261 req->params.offset = cpu_to_le32(offset);
2262 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002263
2264 status = be_mcc_notify_wait(adapter);
2265 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002266 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002267
Sathya Perla713d03942009-11-22 22:02:45 +00002268err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002269 spin_unlock_bh(&adapter->mcc_lock);
2270 return status;
2271}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002272
Dan Carpenterc196b022010-05-26 04:47:39 +00002273int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002274 struct be_dma_mem *nonemb_cmd)
2275{
2276 struct be_mcc_wrb *wrb;
2277 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002278 int status;
2279
2280 spin_lock_bh(&adapter->mcc_lock);
2281
2282 wrb = wrb_from_mccq(adapter);
2283 if (!wrb) {
2284 status = -EBUSY;
2285 goto err;
2286 }
2287 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002288
Somnath Kotur106df1e2011-10-27 07:12:13 +00002289 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2290 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
2291 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002292 memcpy(req->magic_mac, mac, ETH_ALEN);
2293
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002294 status = be_mcc_notify_wait(adapter);
2295
2296err:
2297 spin_unlock_bh(&adapter->mcc_lock);
2298 return status;
2299}
Suresh Rff33a6e2009-12-03 16:15:52 -08002300
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002301int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2302 u8 loopback_type, u8 enable)
2303{
2304 struct be_mcc_wrb *wrb;
2305 struct be_cmd_req_set_lmode *req;
2306 int status;
2307
2308 spin_lock_bh(&adapter->mcc_lock);
2309
2310 wrb = wrb_from_mccq(adapter);
2311 if (!wrb) {
2312 status = -EBUSY;
2313 goto err;
2314 }
2315
2316 req = embedded_payload(wrb);
2317
Somnath Kotur106df1e2011-10-27 07:12:13 +00002318 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2319 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2320 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002321
2322 req->src_port = port_num;
2323 req->dest_port = port_num;
2324 req->loopback_type = loopback_type;
2325 req->loopback_state = enable;
2326
2327 status = be_mcc_notify_wait(adapter);
2328err:
2329 spin_unlock_bh(&adapter->mcc_lock);
2330 return status;
2331}
2332
Suresh Rff33a6e2009-12-03 16:15:52 -08002333int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2334 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2335{
2336 struct be_mcc_wrb *wrb;
2337 struct be_cmd_req_loopback_test *req;
2338 int status;
2339
2340 spin_lock_bh(&adapter->mcc_lock);
2341
2342 wrb = wrb_from_mccq(adapter);
2343 if (!wrb) {
2344 status = -EBUSY;
2345 goto err;
2346 }
2347
2348 req = embedded_payload(wrb);
2349
Somnath Kotur106df1e2011-10-27 07:12:13 +00002350 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2351 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Sathya Perla3ffd0512010-06-01 00:19:33 -07002352 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08002353
2354 req->pattern = cpu_to_le64(pattern);
2355 req->src_port = cpu_to_le32(port_num);
2356 req->dest_port = cpu_to_le32(port_num);
2357 req->pkt_size = cpu_to_le32(pkt_size);
2358 req->num_pkts = cpu_to_le32(num_pkts);
2359 req->loopback_type = cpu_to_le32(loopback_type);
2360
2361 status = be_mcc_notify_wait(adapter);
2362 if (!status) {
2363 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
2364 status = le32_to_cpu(resp->status);
2365 }
2366
2367err:
2368 spin_unlock_bh(&adapter->mcc_lock);
2369 return status;
2370}
2371
2372int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2373 u32 byte_cnt, struct be_dma_mem *cmd)
2374{
2375 struct be_mcc_wrb *wrb;
2376 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002377 int status;
2378 int i, j = 0;
2379
2380 spin_lock_bh(&adapter->mcc_lock);
2381
2382 wrb = wrb_from_mccq(adapter);
2383 if (!wrb) {
2384 status = -EBUSY;
2385 goto err;
2386 }
2387 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002388 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2389 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002390
2391 req->pattern = cpu_to_le64(pattern);
2392 req->byte_count = cpu_to_le32(byte_cnt);
2393 for (i = 0; i < byte_cnt; i++) {
2394 req->snd_buff[i] = (u8)(pattern >> (j*8));
2395 j++;
2396 if (j > 7)
2397 j = 0;
2398 }
2399
2400 status = be_mcc_notify_wait(adapter);
2401
2402 if (!status) {
2403 struct be_cmd_resp_ddrdma_test *resp;
2404 resp = cmd->va;
2405 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2406 resp->snd_err) {
2407 status = -1;
2408 }
2409 }
2410
2411err:
2412 spin_unlock_bh(&adapter->mcc_lock);
2413 return status;
2414}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002415
Dan Carpenterc196b022010-05-26 04:47:39 +00002416int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002417 struct be_dma_mem *nonemb_cmd)
2418{
2419 struct be_mcc_wrb *wrb;
2420 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002421 int status;
2422
2423 spin_lock_bh(&adapter->mcc_lock);
2424
2425 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002426 if (!wrb) {
2427 status = -EBUSY;
2428 goto err;
2429 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002430 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002431
Somnath Kotur106df1e2011-10-27 07:12:13 +00002432 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2433 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2434 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002435
2436 status = be_mcc_notify_wait(adapter);
2437
Ajit Khapardee45ff012011-02-04 17:18:28 +00002438err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002439 spin_unlock_bh(&adapter->mcc_lock);
2440 return status;
2441}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002442
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002443int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002444{
2445 struct be_mcc_wrb *wrb;
2446 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002447 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002448 int status;
2449
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002450 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2451 CMD_SUBSYSTEM_COMMON))
2452 return -EPERM;
2453
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002454 spin_lock_bh(&adapter->mcc_lock);
2455
2456 wrb = wrb_from_mccq(adapter);
2457 if (!wrb) {
2458 status = -EBUSY;
2459 goto err;
2460 }
Sathya Perla306f1342011-08-02 19:57:45 +00002461 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2462 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2463 &cmd.dma);
2464 if (!cmd.va) {
2465 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2466 status = -ENOMEM;
2467 goto err;
2468 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002469
Sathya Perla306f1342011-08-02 19:57:45 +00002470 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002471
Somnath Kotur106df1e2011-10-27 07:12:13 +00002472 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2473 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2474 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002475
2476 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002477 if (!status) {
2478 struct be_phy_info *resp_phy_info =
2479 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002480 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2481 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002482 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002483 adapter->phy.auto_speeds_supported =
2484 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2485 adapter->phy.fixed_speeds_supported =
2486 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2487 adapter->phy.misc_params =
2488 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302489
2490 if (BE2_chip(adapter)) {
2491 adapter->phy.fixed_speeds_supported =
2492 BE_SUPPORTED_SPEED_10GBPS |
2493 BE_SUPPORTED_SPEED_1GBPS;
2494 }
Sathya Perla306f1342011-08-02 19:57:45 +00002495 }
2496 pci_free_consistent(adapter->pdev, cmd.size,
2497 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002498err:
2499 spin_unlock_bh(&adapter->mcc_lock);
2500 return status;
2501}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002502
2503int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2504{
2505 struct be_mcc_wrb *wrb;
2506 struct be_cmd_req_set_qos *req;
2507 int status;
2508
2509 spin_lock_bh(&adapter->mcc_lock);
2510
2511 wrb = wrb_from_mccq(adapter);
2512 if (!wrb) {
2513 status = -EBUSY;
2514 goto err;
2515 }
2516
2517 req = embedded_payload(wrb);
2518
Somnath Kotur106df1e2011-10-27 07:12:13 +00002519 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2520 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002521
2522 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002523 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2524 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002525
2526 status = be_mcc_notify_wait(adapter);
2527
2528err:
2529 spin_unlock_bh(&adapter->mcc_lock);
2530 return status;
2531}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002532
2533int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2534{
2535 struct be_mcc_wrb *wrb;
2536 struct be_cmd_req_cntl_attribs *req;
2537 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002538 int status;
2539 int payload_len = max(sizeof(*req), sizeof(*resp));
2540 struct mgmt_controller_attrib *attribs;
2541 struct be_dma_mem attribs_cmd;
2542
Suresh Reddyd98ef502013-04-25 00:56:55 +00002543 if (mutex_lock_interruptible(&adapter->mbox_lock))
2544 return -1;
2545
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002546 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2547 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2548 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2549 &attribs_cmd.dma);
2550 if (!attribs_cmd.va) {
2551 dev_err(&adapter->pdev->dev,
2552 "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002553 status = -ENOMEM;
2554 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002555 }
2556
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002557 wrb = wrb_from_mbox(adapter);
2558 if (!wrb) {
2559 status = -EBUSY;
2560 goto err;
2561 }
2562 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002563
Somnath Kotur106df1e2011-10-27 07:12:13 +00002564 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2565 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2566 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002567
2568 status = be_mbox_notify_wait(adapter);
2569 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002570 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002571 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2572 }
2573
2574err:
2575 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002576 if (attribs_cmd.va)
2577 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2578 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002579 return status;
2580}
Sathya Perla2e588f82011-03-11 02:49:26 +00002581
2582/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002583int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002584{
2585 struct be_mcc_wrb *wrb;
2586 struct be_cmd_req_set_func_cap *req;
2587 int status;
2588
2589 if (mutex_lock_interruptible(&adapter->mbox_lock))
2590 return -1;
2591
2592 wrb = wrb_from_mbox(adapter);
2593 if (!wrb) {
2594 status = -EBUSY;
2595 goto err;
2596 }
2597
2598 req = embedded_payload(wrb);
2599
Somnath Kotur106df1e2011-10-27 07:12:13 +00002600 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2601 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002602
2603 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2604 CAPABILITY_BE3_NATIVE_ERX_API);
2605 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2606
2607 status = be_mbox_notify_wait(adapter);
2608 if (!status) {
2609 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2610 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2611 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002612 if (!adapter->be3_native)
2613 dev_warn(&adapter->pdev->dev,
2614 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002615 }
2616err:
2617 mutex_unlock(&adapter->mbox_lock);
2618 return status;
2619}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002620
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002621/* Get privilege(s) for a function */
2622int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2623 u32 domain)
2624{
2625 struct be_mcc_wrb *wrb;
2626 struct be_cmd_req_get_fn_privileges *req;
2627 int status;
2628
2629 spin_lock_bh(&adapter->mcc_lock);
2630
2631 wrb = wrb_from_mccq(adapter);
2632 if (!wrb) {
2633 status = -EBUSY;
2634 goto err;
2635 }
2636
2637 req = embedded_payload(wrb);
2638
2639 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2640 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2641 wrb, NULL);
2642
2643 req->hdr.domain = domain;
2644
2645 status = be_mcc_notify_wait(adapter);
2646 if (!status) {
2647 struct be_cmd_resp_get_fn_privileges *resp =
2648 embedded_payload(wrb);
2649 *privilege = le32_to_cpu(resp->privilege_mask);
2650 }
2651
2652err:
2653 spin_unlock_bh(&adapter->mcc_lock);
2654 return status;
2655}
2656
Sathya Perla04a06022013-07-23 15:25:00 +05302657/* Set privilege(s) for a function */
2658int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2659 u32 domain)
2660{
2661 struct be_mcc_wrb *wrb;
2662 struct be_cmd_req_set_fn_privileges *req;
2663 int status;
2664
2665 spin_lock_bh(&adapter->mcc_lock);
2666
2667 wrb = wrb_from_mccq(adapter);
2668 if (!wrb) {
2669 status = -EBUSY;
2670 goto err;
2671 }
2672
2673 req = embedded_payload(wrb);
2674 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2675 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
2676 wrb, NULL);
2677 req->hdr.domain = domain;
2678 if (lancer_chip(adapter))
2679 req->privileges_lancer = cpu_to_le32(privileges);
2680 else
2681 req->privileges = cpu_to_le32(privileges);
2682
2683 status = be_mcc_notify_wait(adapter);
2684err:
2685 spin_unlock_bh(&adapter->mcc_lock);
2686 return status;
2687}
2688
Sathya Perla5a712c12013-07-23 15:24:59 +05302689/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
2690 * pmac_id_valid: false => pmac_id or MAC address is requested.
2691 * If pmac_id is returned, pmac_id_valid is returned as true
2692 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002693int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Sathya Perla5a712c12013-07-23 15:24:59 +05302694 bool *pmac_id_valid, u32 *pmac_id, u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002695{
2696 struct be_mcc_wrb *wrb;
2697 struct be_cmd_req_get_mac_list *req;
2698 int status;
2699 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002700 struct be_dma_mem get_mac_list_cmd;
2701 int i;
2702
2703 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2704 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2705 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2706 get_mac_list_cmd.size,
2707 &get_mac_list_cmd.dma);
2708
2709 if (!get_mac_list_cmd.va) {
2710 dev_err(&adapter->pdev->dev,
2711 "Memory allocation failure during GET_MAC_LIST\n");
2712 return -ENOMEM;
2713 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002714
2715 spin_lock_bh(&adapter->mcc_lock);
2716
2717 wrb = wrb_from_mccq(adapter);
2718 if (!wrb) {
2719 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002720 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002721 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002722
2723 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002724
2725 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00002726 OPCODE_COMMON_GET_MAC_LIST,
2727 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002728 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002729 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05302730 if (*pmac_id_valid) {
2731 req->mac_id = cpu_to_le32(*pmac_id);
2732 req->iface_id = cpu_to_le16(adapter->if_handle);
2733 req->perm_override = 0;
2734 } else {
2735 req->perm_override = 1;
2736 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002737
2738 status = be_mcc_notify_wait(adapter);
2739 if (!status) {
2740 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002741 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05302742
2743 if (*pmac_id_valid) {
2744 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
2745 ETH_ALEN);
2746 goto out;
2747 }
2748
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002749 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2750 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002751 * or one or more true or pseudo permanant mac addresses.
2752 * If an active mac_id is present, return first active mac_id
2753 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002754 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002755 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002756 struct get_list_macaddr *mac_entry;
2757 u16 mac_addr_size;
2758 u32 mac_id;
2759
2760 mac_entry = &resp->macaddr_list[i];
2761 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2762 /* mac_id is a 32 bit value and mac_addr size
2763 * is 6 bytes
2764 */
2765 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05302766 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002767 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2768 *pmac_id = le32_to_cpu(mac_id);
2769 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002770 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002771 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002772 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05302773 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002774 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2775 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002776 }
2777
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002778out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002779 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002780 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2781 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002782 return status;
2783}
2784
Sathya Perla5a712c12013-07-23 15:24:59 +05302785int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id, u8 *mac)
2786{
Sathya Perla5a712c12013-07-23 15:24:59 +05302787 bool active = true;
2788
Sathya Perla3175d8c2013-07-23 15:25:03 +05302789 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05302790 return be_cmd_mac_addr_query(adapter, mac, false,
2791 adapter->if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302792 else
2793 /* Fetch the MAC address using pmac_id */
2794 return be_cmd_get_mac_from_list(adapter, mac, &active,
2795 &curr_pmac_id, 0);
Sathya Perla5a712c12013-07-23 15:24:59 +05302796}
2797
Sathya Perla95046b92013-07-23 15:25:02 +05302798int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
2799{
2800 int status;
2801 bool pmac_valid = false;
2802
2803 memset(mac, 0, ETH_ALEN);
2804
Sathya Perla3175d8c2013-07-23 15:25:03 +05302805 if (BEx_chip(adapter)) {
2806 if (be_physfn(adapter))
2807 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
2808 0);
2809 else
2810 status = be_cmd_mac_addr_query(adapter, mac, false,
2811 adapter->if_handle, 0);
2812 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05302813 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
2814 NULL, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05302815 }
2816
Sathya Perla95046b92013-07-23 15:25:02 +05302817 return status;
2818}
2819
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002820/* Uses synchronous MCCQ */
2821int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2822 u8 mac_count, u32 domain)
2823{
2824 struct be_mcc_wrb *wrb;
2825 struct be_cmd_req_set_mac_list *req;
2826 int status;
2827 struct be_dma_mem cmd;
2828
2829 memset(&cmd, 0, sizeof(struct be_dma_mem));
2830 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2831 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2832 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00002833 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002834 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002835
2836 spin_lock_bh(&adapter->mcc_lock);
2837
2838 wrb = wrb_from_mccq(adapter);
2839 if (!wrb) {
2840 status = -EBUSY;
2841 goto err;
2842 }
2843
2844 req = cmd.va;
2845 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2846 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2847 wrb, &cmd);
2848
2849 req->hdr.domain = domain;
2850 req->mac_count = mac_count;
2851 if (mac_count)
2852 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2853
2854 status = be_mcc_notify_wait(adapter);
2855
2856err:
2857 dma_free_coherent(&adapter->pdev->dev, cmd.size,
2858 cmd.va, cmd.dma);
2859 spin_unlock_bh(&adapter->mcc_lock);
2860 return status;
2861}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002862
Sathya Perla3175d8c2013-07-23 15:25:03 +05302863/* Wrapper to delete any active MACs and provision the new mac.
2864 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
2865 * current list are active.
2866 */
2867int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
2868{
2869 bool active_mac = false;
2870 u8 old_mac[ETH_ALEN];
2871 u32 pmac_id;
2872 int status;
2873
2874 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
2875 &pmac_id, dom);
2876 if (!status && active_mac)
2877 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
2878
2879 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
2880}
2881
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002882int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002883 u32 domain, u16 intf_id, u16 hsw_mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002884{
2885 struct be_mcc_wrb *wrb;
2886 struct be_cmd_req_set_hsw_config *req;
2887 void *ctxt;
2888 int status;
2889
2890 spin_lock_bh(&adapter->mcc_lock);
2891
2892 wrb = wrb_from_mccq(adapter);
2893 if (!wrb) {
2894 status = -EBUSY;
2895 goto err;
2896 }
2897
2898 req = embedded_payload(wrb);
2899 ctxt = &req->context;
2900
2901 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2902 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2903
2904 req->hdr.domain = domain;
2905 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
2906 if (pvid) {
2907 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
2908 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
2909 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002910 if (!BEx_chip(adapter) && hsw_mode) {
2911 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
2912 ctxt, adapter->hba_port_num);
2913 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
2914 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
2915 ctxt, hsw_mode);
2916 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002917
2918 be_dws_cpu_to_le(req->context, sizeof(req->context));
2919 status = be_mcc_notify_wait(adapter);
2920
2921err:
2922 spin_unlock_bh(&adapter->mcc_lock);
2923 return status;
2924}
2925
2926/* Get Hyper switch config */
2927int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002928 u32 domain, u16 intf_id, u8 *mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002929{
2930 struct be_mcc_wrb *wrb;
2931 struct be_cmd_req_get_hsw_config *req;
2932 void *ctxt;
2933 int status;
2934 u16 vid;
2935
2936 spin_lock_bh(&adapter->mcc_lock);
2937
2938 wrb = wrb_from_mccq(adapter);
2939 if (!wrb) {
2940 status = -EBUSY;
2941 goto err;
2942 }
2943
2944 req = embedded_payload(wrb);
2945 ctxt = &req->context;
2946
2947 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2948 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2949
2950 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002951 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
2952 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002953 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002954
2955 if (!BEx_chip(adapter)) {
2956 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
2957 ctxt, adapter->hba_port_num);
2958 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
2959 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002960 be_dws_cpu_to_le(req->context, sizeof(req->context));
2961
2962 status = be_mcc_notify_wait(adapter);
2963 if (!status) {
2964 struct be_cmd_resp_get_hsw_config *resp =
2965 embedded_payload(wrb);
2966 be_dws_le_to_cpu(&resp->context,
2967 sizeof(resp->context));
2968 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
2969 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05002970 if (pvid)
2971 *pvid = le16_to_cpu(vid);
2972 if (mode)
2973 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
2974 port_fwd_type, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002975 }
2976
2977err:
2978 spin_unlock_bh(&adapter->mcc_lock);
2979 return status;
2980}
2981
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002982int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
2983{
2984 struct be_mcc_wrb *wrb;
2985 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
2986 int status;
2987 int payload_len = sizeof(*req);
2988 struct be_dma_mem cmd;
2989
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002990 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
2991 CMD_SUBSYSTEM_ETH))
2992 return -EPERM;
2993
Suresh Reddyd98ef502013-04-25 00:56:55 +00002994 if (mutex_lock_interruptible(&adapter->mbox_lock))
2995 return -1;
2996
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002997 memset(&cmd, 0, sizeof(struct be_dma_mem));
2998 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
2999 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3000 &cmd.dma);
3001 if (!cmd.va) {
3002 dev_err(&adapter->pdev->dev,
3003 "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003004 status = -ENOMEM;
3005 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003006 }
3007
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003008 wrb = wrb_from_mbox(adapter);
3009 if (!wrb) {
3010 status = -EBUSY;
3011 goto err;
3012 }
3013
3014 req = cmd.va;
3015
3016 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3017 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3018 payload_len, wrb, &cmd);
3019
3020 req->hdr.version = 1;
3021 req->query_options = BE_GET_WOL_CAP;
3022
3023 status = be_mbox_notify_wait(adapter);
3024 if (!status) {
3025 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
3026 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
3027
3028 /* the command could succeed misleadingly on old f/w
3029 * which is not aware of the V1 version. fake an error. */
3030 if (resp->hdr.response_length < payload_len) {
3031 status = -1;
3032 goto err;
3033 }
3034 adapter->wol_cap = resp->wol_settings;
3035 }
3036err:
3037 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003038 if (cmd.va)
3039 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003040 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003041
3042}
3043int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3044 struct be_dma_mem *cmd)
3045{
3046 struct be_mcc_wrb *wrb;
3047 struct be_cmd_req_get_ext_fat_caps *req;
3048 int status;
3049
3050 if (mutex_lock_interruptible(&adapter->mbox_lock))
3051 return -1;
3052
3053 wrb = wrb_from_mbox(adapter);
3054 if (!wrb) {
3055 status = -EBUSY;
3056 goto err;
3057 }
3058
3059 req = cmd->va;
3060 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3061 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3062 cmd->size, wrb, cmd);
3063 req->parameter_type = cpu_to_le32(1);
3064
3065 status = be_mbox_notify_wait(adapter);
3066err:
3067 mutex_unlock(&adapter->mbox_lock);
3068 return status;
3069}
3070
3071int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3072 struct be_dma_mem *cmd,
3073 struct be_fat_conf_params *configs)
3074{
3075 struct be_mcc_wrb *wrb;
3076 struct be_cmd_req_set_ext_fat_caps *req;
3077 int status;
3078
3079 spin_lock_bh(&adapter->mcc_lock);
3080
3081 wrb = wrb_from_mccq(adapter);
3082 if (!wrb) {
3083 status = -EBUSY;
3084 goto err;
3085 }
3086
3087 req = cmd->va;
3088 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3089 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3090 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3091 cmd->size, wrb, cmd);
3092
3093 status = be_mcc_notify_wait(adapter);
3094err:
3095 spin_unlock_bh(&adapter->mcc_lock);
3096 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003097}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003098
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003099int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
3100{
3101 struct be_mcc_wrb *wrb;
3102 struct be_cmd_req_get_port_name *req;
3103 int status;
3104
3105 if (!lancer_chip(adapter)) {
3106 *port_name = adapter->hba_port_num + '0';
3107 return 0;
3108 }
3109
3110 spin_lock_bh(&adapter->mcc_lock);
3111
3112 wrb = wrb_from_mccq(adapter);
3113 if (!wrb) {
3114 status = -EBUSY;
3115 goto err;
3116 }
3117
3118 req = embedded_payload(wrb);
3119
3120 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3121 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3122 NULL);
3123 req->hdr.version = 1;
3124
3125 status = be_mcc_notify_wait(adapter);
3126 if (!status) {
3127 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
3128 *port_name = resp->port_name[adapter->hba_port_num];
3129 } else {
3130 *port_name = adapter->hba_port_num + '0';
3131 }
3132err:
3133 spin_unlock_bh(&adapter->mcc_lock);
3134 return status;
3135}
3136
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303137static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003138{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303139 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003140 int i;
3141
3142 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303143 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
3144 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
3145 return (struct be_nic_res_desc *)hdr;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003146
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303147 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3148 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003149 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303150 return NULL;
3151}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003152
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303153static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3154 u32 desc_count)
3155{
3156 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3157 struct be_pcie_res_desc *pcie;
3158 int i;
3159
3160 for (i = 0; i < desc_count; i++) {
3161 if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3162 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3163 pcie = (struct be_pcie_res_desc *)hdr;
3164 if (pcie->pf_num == devfn)
3165 return pcie;
3166 }
3167
3168 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3169 hdr = (void *)hdr + hdr->desc_len;
3170 }
Wei Yang950e2952013-05-22 15:58:22 +00003171 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003172}
3173
Sathya Perla92bf14a2013-08-27 16:57:32 +05303174static void be_copy_nic_desc(struct be_resources *res,
3175 struct be_nic_res_desc *desc)
3176{
3177 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
3178 res->max_vlans = le16_to_cpu(desc->vlan_count);
3179 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3180 res->max_tx_qs = le16_to_cpu(desc->txq_count);
3181 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
3182 res->max_rx_qs = le16_to_cpu(desc->rq_count);
3183 res->max_evt_qs = le16_to_cpu(desc->eq_count);
3184 /* Clear flags that driver is not interested in */
3185 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
3186 BE_IF_CAP_FLAGS_WANT;
3187 /* Need 1 RXQ as the default RXQ */
3188 if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
3189 res->max_rss_qs -= 1;
3190}
3191
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003192/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303193int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003194{
3195 struct be_mcc_wrb *wrb;
3196 struct be_cmd_req_get_func_config *req;
3197 int status;
3198 struct be_dma_mem cmd;
3199
Suresh Reddyd98ef502013-04-25 00:56:55 +00003200 if (mutex_lock_interruptible(&adapter->mbox_lock))
3201 return -1;
3202
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003203 memset(&cmd, 0, sizeof(struct be_dma_mem));
3204 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
3205 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
3206 &cmd.dma);
3207 if (!cmd.va) {
3208 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003209 status = -ENOMEM;
3210 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003211 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003212
3213 wrb = wrb_from_mbox(adapter);
3214 if (!wrb) {
3215 status = -EBUSY;
3216 goto err;
3217 }
3218
3219 req = cmd.va;
3220
3221 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3222 OPCODE_COMMON_GET_FUNC_CONFIG,
3223 cmd.size, wrb, &cmd);
3224
Kalesh AP28710c52013-04-28 22:21:13 +00003225 if (skyhawk_chip(adapter))
3226 req->hdr.version = 1;
3227
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003228 status = be_mbox_notify_wait(adapter);
3229 if (!status) {
3230 struct be_cmd_resp_get_func_config *resp = cmd.va;
3231 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303232 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003233
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303234 desc = be_get_nic_desc(resp->func_param, desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003235 if (!desc) {
3236 status = -EINVAL;
3237 goto err;
3238 }
3239
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003240 adapter->pf_number = desc->pf_num;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303241 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003242 }
3243err:
3244 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003245 if (cmd.va)
3246 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003247 return status;
3248}
3249
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003250/* Uses mbox */
Jingoo Han4188e7d2013-08-05 18:02:02 +09003251static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
3252 u8 domain, struct be_dma_mem *cmd)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003253{
3254 struct be_mcc_wrb *wrb;
3255 struct be_cmd_req_get_profile_config *req;
3256 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003257
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003258 if (mutex_lock_interruptible(&adapter->mbox_lock))
3259 return -1;
3260 wrb = wrb_from_mbox(adapter);
3261
3262 req = cmd->va;
3263 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3264 OPCODE_COMMON_GET_PROFILE_CONFIG,
3265 cmd->size, wrb, cmd);
3266
3267 req->type = ACTIVE_PROFILE_TYPE;
3268 req->hdr.domain = domain;
3269 if (!lancer_chip(adapter))
3270 req->hdr.version = 1;
3271
3272 status = be_mbox_notify_wait(adapter);
3273
3274 mutex_unlock(&adapter->mbox_lock);
3275 return status;
3276}
3277
3278/* Uses sync mcc */
Jingoo Han4188e7d2013-08-05 18:02:02 +09003279static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
3280 u8 domain, struct be_dma_mem *cmd)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003281{
3282 struct be_mcc_wrb *wrb;
3283 struct be_cmd_req_get_profile_config *req;
3284 int status;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003285
3286 spin_lock_bh(&adapter->mcc_lock);
3287
3288 wrb = wrb_from_mccq(adapter);
3289 if (!wrb) {
3290 status = -EBUSY;
3291 goto err;
3292 }
3293
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003294 req = cmd->va;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003295 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3296 OPCODE_COMMON_GET_PROFILE_CONFIG,
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003297 cmd->size, wrb, cmd);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003298
3299 req->type = ACTIVE_PROFILE_TYPE;
3300 req->hdr.domain = domain;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003301 if (!lancer_chip(adapter))
3302 req->hdr.version = 1;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003303
3304 status = be_mcc_notify_wait(adapter);
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003305
3306err:
3307 spin_unlock_bh(&adapter->mcc_lock);
3308 return status;
3309}
3310
3311/* Uses sync mcc, if MCCQ is already created otherwise mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303312int be_cmd_get_profile_config(struct be_adapter *adapter,
3313 struct be_resources *res, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003314{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303315 struct be_cmd_resp_get_profile_config *resp;
3316 struct be_pcie_res_desc *pcie;
3317 struct be_nic_res_desc *nic;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003318 struct be_queue_info *mccq = &adapter->mcc_obj.q;
3319 struct be_dma_mem cmd;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303320 u32 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003321 int status;
3322
3323 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303324 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3325 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3326 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003327 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003328
3329 if (!mccq->created)
3330 status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
3331 else
3332 status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303333 if (status)
3334 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003335
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303336 resp = cmd.va;
3337 desc_count = le32_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003338
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303339 pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3340 desc_count);
3341 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05303342 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303343
3344 nic = be_get_nic_desc(resp->func_param, desc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303345 if (nic)
3346 be_copy_nic_desc(res, nic);
3347
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003348err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003349 if (cmd.va)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303350 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003351 return status;
3352}
3353
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303354/* Currently only Lancer uses this command and it supports version 0 only
3355 * Uses sync mcc
3356 */
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003357int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
3358 u8 domain)
3359{
3360 struct be_mcc_wrb *wrb;
3361 struct be_cmd_req_set_profile_config *req;
3362 int status;
3363
3364 spin_lock_bh(&adapter->mcc_lock);
3365
3366 wrb = wrb_from_mccq(adapter);
3367 if (!wrb) {
3368 status = -EBUSY;
3369 goto err;
3370 }
3371
3372 req = embedded_payload(wrb);
3373
3374 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3375 OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
3376 wrb, NULL);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003377 req->hdr.domain = domain;
3378 req->desc_count = cpu_to_le32(1);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303379 req->nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3380 req->nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003381 req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
3382 req->nic_desc.pf_num = adapter->pf_number;
3383 req->nic_desc.vf_num = domain;
3384
3385 /* Mark fields invalid */
3386 req->nic_desc.unicast_mac_count = 0xFFFF;
3387 req->nic_desc.mcc_count = 0xFFFF;
3388 req->nic_desc.vlan_count = 0xFFFF;
3389 req->nic_desc.mcast_mac_count = 0xFFFF;
3390 req->nic_desc.txq_count = 0xFFFF;
3391 req->nic_desc.rq_count = 0xFFFF;
3392 req->nic_desc.rssq_count = 0xFFFF;
3393 req->nic_desc.lro_count = 0xFFFF;
3394 req->nic_desc.cq_count = 0xFFFF;
3395 req->nic_desc.toe_conn_count = 0xFFFF;
3396 req->nic_desc.eq_count = 0xFFFF;
3397 req->nic_desc.link_param = 0xFF;
3398 req->nic_desc.bw_min = 0xFFFFFFFF;
3399 req->nic_desc.acpi_params = 0xFF;
3400 req->nic_desc.wol_param = 0x0F;
3401
3402 /* Change BW */
3403 req->nic_desc.bw_min = cpu_to_le32(bps);
3404 req->nic_desc.bw_max = cpu_to_le32(bps);
3405 status = be_mcc_notify_wait(adapter);
3406err:
3407 spin_unlock_bh(&adapter->mcc_lock);
3408 return status;
3409}
3410
Sathya Perla4c876612013-02-03 20:30:11 +00003411int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3412 int vf_num)
3413{
3414 struct be_mcc_wrb *wrb;
3415 struct be_cmd_req_get_iface_list *req;
3416 struct be_cmd_resp_get_iface_list *resp;
3417 int status;
3418
3419 spin_lock_bh(&adapter->mcc_lock);
3420
3421 wrb = wrb_from_mccq(adapter);
3422 if (!wrb) {
3423 status = -EBUSY;
3424 goto err;
3425 }
3426 req = embedded_payload(wrb);
3427
3428 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3429 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3430 wrb, NULL);
3431 req->hdr.domain = vf_num + 1;
3432
3433 status = be_mcc_notify_wait(adapter);
3434 if (!status) {
3435 resp = (struct be_cmd_resp_get_iface_list *)req;
3436 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3437 }
3438
3439err:
3440 spin_unlock_bh(&adapter->mcc_lock);
3441 return status;
3442}
3443
Somnath Kotur5c510812013-05-30 02:52:23 +00003444static int lancer_wait_idle(struct be_adapter *adapter)
3445{
3446#define SLIPORT_IDLE_TIMEOUT 30
3447 u32 reg_val;
3448 int status = 0, i;
3449
3450 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
3451 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
3452 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
3453 break;
3454
3455 ssleep(1);
3456 }
3457
3458 if (i == SLIPORT_IDLE_TIMEOUT)
3459 status = -1;
3460
3461 return status;
3462}
3463
3464int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
3465{
3466 int status = 0;
3467
3468 status = lancer_wait_idle(adapter);
3469 if (status)
3470 return status;
3471
3472 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
3473
3474 return status;
3475}
3476
3477/* Routine to check whether dump image is present or not */
3478bool dump_present(struct be_adapter *adapter)
3479{
3480 u32 sliport_status = 0;
3481
3482 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
3483 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
3484}
3485
3486int lancer_initiate_dump(struct be_adapter *adapter)
3487{
3488 int status;
3489
3490 /* give firmware reset and diagnostic dump */
3491 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
3492 PHYSDEV_CONTROL_DD_MASK);
3493 if (status < 0) {
3494 dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
3495 return status;
3496 }
3497
3498 status = lancer_wait_idle(adapter);
3499 if (status)
3500 return status;
3501
3502 if (!dump_present(adapter)) {
3503 dev_err(&adapter->pdev->dev, "Dump image not present\n");
3504 return -1;
3505 }
3506
3507 return 0;
3508}
3509
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003510/* Uses sync mcc */
3511int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
3512{
3513 struct be_mcc_wrb *wrb;
3514 struct be_cmd_enable_disable_vf *req;
3515 int status;
3516
Vasundhara Volam05998632013-10-01 15:59:59 +05303517 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00003518 return 0;
3519
3520 spin_lock_bh(&adapter->mcc_lock);
3521
3522 wrb = wrb_from_mccq(adapter);
3523 if (!wrb) {
3524 status = -EBUSY;
3525 goto err;
3526 }
3527
3528 req = embedded_payload(wrb);
3529
3530 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3531 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
3532 wrb, NULL);
3533
3534 req->hdr.domain = domain;
3535 req->enable = 1;
3536 status = be_mcc_notify_wait(adapter);
3537err:
3538 spin_unlock_bh(&adapter->mcc_lock);
3539 return status;
3540}
3541
Somnath Kotur68c45a22013-03-14 02:42:07 +00003542int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
3543{
3544 struct be_mcc_wrb *wrb;
3545 struct be_cmd_req_intr_set *req;
3546 int status;
3547
3548 if (mutex_lock_interruptible(&adapter->mbox_lock))
3549 return -1;
3550
3551 wrb = wrb_from_mbox(adapter);
3552
3553 req = embedded_payload(wrb);
3554
3555 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3556 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
3557 wrb, NULL);
3558
3559 req->intr_enabled = intr_enable;
3560
3561 status = be_mbox_notify_wait(adapter);
3562
3563 mutex_unlock(&adapter->mbox_lock);
3564 return status;
3565}
3566
Parav Pandit6a4ab662012-03-26 14:27:12 +00003567int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
3568 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
3569{
3570 struct be_adapter *adapter = netdev_priv(netdev_handle);
3571 struct be_mcc_wrb *wrb;
3572 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
3573 struct be_cmd_req_hdr *req;
3574 struct be_cmd_resp_hdr *resp;
3575 int status;
3576
3577 spin_lock_bh(&adapter->mcc_lock);
3578
3579 wrb = wrb_from_mccq(adapter);
3580 if (!wrb) {
3581 status = -EBUSY;
3582 goto err;
3583 }
3584 req = embedded_payload(wrb);
3585 resp = embedded_payload(wrb);
3586
3587 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
3588 hdr->opcode, wrb_payload_size, wrb, NULL);
3589 memcpy(req, wrb_payload, wrb_payload_size);
3590 be_dws_cpu_to_le(req, wrb_payload_size);
3591
3592 status = be_mcc_notify_wait(adapter);
3593 if (cmd_status)
3594 *cmd_status = (status & 0xffff);
3595 if (ext_status)
3596 *ext_status = 0;
3597 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
3598 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
3599err:
3600 spin_unlock_bh(&adapter->mcc_lock);
3601 return status;
3602}
3603EXPORT_SYMBOL(be_roce_mcc_cmd);