blob: 9ec2bcd9a695a0bbd3a16e6afeef9e40b4999318 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
Chris Wilsonf3cd4742009-10-13 22:20:20 +010029#include <linux/debugfs.h>
Chris Wilsone637d2c2017-03-16 13:19:57 +000030#include <linux/sort.h>
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +010031#include <linux/sched/mm.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010032#include "intel_drv.h"
Michal Wajdeczko9f436c42017-10-04 18:13:40 +000033#include "i915_guc_submission.h"
Ben Gamari20172632009-02-17 20:08:50 -050034
David Weinehall36cdd012016-08-22 13:59:31 +030035static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
36{
37 return to_i915(node->minor->dev);
38}
39
Chris Wilson418e3cd2017-02-06 21:36:08 +000040static __always_inline void seq_print_param(struct seq_file *m,
41 const char *name,
42 const char *type,
43 const void *x)
44{
45 if (!__builtin_strcmp(type, "bool"))
46 seq_printf(m, "i915.%s=%s\n", name, yesno(*(const bool *)x));
47 else if (!__builtin_strcmp(type, "int"))
48 seq_printf(m, "i915.%s=%d\n", name, *(const int *)x);
49 else if (!__builtin_strcmp(type, "unsigned int"))
50 seq_printf(m, "i915.%s=%u\n", name, *(const unsigned int *)x);
Chris Wilson1d6aa7a2017-02-21 16:26:19 +000051 else if (!__builtin_strcmp(type, "char *"))
52 seq_printf(m, "i915.%s=%s\n", name, *(const char **)x);
Chris Wilson418e3cd2017-02-06 21:36:08 +000053 else
54 BUILD_BUG();
55}
56
Chris Wilson70d39fe2010-08-25 16:03:34 +010057static int i915_capabilities(struct seq_file *m, void *data)
58{
David Weinehall36cdd012016-08-22 13:59:31 +030059 struct drm_i915_private *dev_priv = node_to_i915(m->private);
60 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010061
David Weinehall36cdd012016-08-22 13:59:31 +030062 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020063 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030064 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Chris Wilson418e3cd2017-02-06 21:36:08 +000065
Damien Lespiau79fc46d2013-04-23 16:37:17 +010066#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
Joonas Lahtinen604db652016-10-05 13:50:16 +030067 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
Damien Lespiau79fc46d2013-04-23 16:37:17 +010068#undef PRINT_FLAG
Chris Wilson70d39fe2010-08-25 16:03:34 +010069
Chris Wilson418e3cd2017-02-06 21:36:08 +000070 kernel_param_lock(THIS_MODULE);
Michal Wajdeczko7075cb852017-09-25 10:50:07 +000071#define PRINT_PARAM(T, x, ...) seq_print_param(m, #x, #T, &i915_modparams.x);
Chris Wilson418e3cd2017-02-06 21:36:08 +000072 I915_PARAMS_FOR_EACH(PRINT_PARAM);
73#undef PRINT_PARAM
74 kernel_param_unlock(THIS_MODULE);
75
Chris Wilson70d39fe2010-08-25 16:03:34 +010076 return 0;
77}
Ben Gamari433e12f2009-02-17 20:08:51 -050078
Imre Deaka7363de2016-05-12 16:18:52 +030079static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000080{
Chris Wilson573adb32016-08-04 16:32:39 +010081 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000082}
83
Imre Deaka7363de2016-05-12 16:18:52 +030084static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010085{
86 return obj->pin_display ? 'p' : ' ';
87}
88
Imre Deaka7363de2016-05-12 16:18:52 +030089static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000090{
Chris Wilson3e510a82016-08-05 10:14:23 +010091 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010093 case I915_TILING_NONE: return ' ';
94 case I915_TILING_X: return 'X';
95 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -040096 }
Chris Wilsona6172a82009-02-11 14:26:38 +000097}
98
Imre Deaka7363de2016-05-12 16:18:52 +030099static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700100{
Chris Wilson275f0392016-10-24 13:42:14 +0100101 return !list_empty(&obj->userfault_link) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100102}
103
Imre Deaka7363de2016-05-12 16:18:52 +0300104static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100105{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100106 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700107}
108
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100109static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
110{
111 u64 size = 0;
112 struct i915_vma *vma;
113
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000114 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100115 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100116 size += vma->node.size;
117 }
118
119 return size;
120}
121
Matthew Auld7393b7e2017-10-06 23:18:28 +0100122static const char *
123stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
124{
125 size_t x = 0;
126
127 switch (page_sizes) {
128 case 0:
129 return "";
130 case I915_GTT_PAGE_SIZE_4K:
131 return "4K";
132 case I915_GTT_PAGE_SIZE_64K:
133 return "64K";
134 case I915_GTT_PAGE_SIZE_2M:
135 return "2M";
136 default:
137 if (!buf)
138 return "M";
139
140 if (page_sizes & I915_GTT_PAGE_SIZE_2M)
141 x += snprintf(buf + x, len - x, "2M, ");
142 if (page_sizes & I915_GTT_PAGE_SIZE_64K)
143 x += snprintf(buf + x, len - x, "64K, ");
144 if (page_sizes & I915_GTT_PAGE_SIZE_4K)
145 x += snprintf(buf + x, len - x, "4K, ");
146 buf[x-2] = '\0';
147
148 return buf;
149 }
150}
151
Chris Wilson37811fc2010-08-25 22:45:57 +0100152static void
153describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
154{
Chris Wilsonb4716182015-04-27 13:41:17 +0100155 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000156 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700157 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100158 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800159 int pin_count = 0;
160
Chris Wilson188c1ab2016-04-03 14:14:20 +0100161 lockdep_assert_held(&obj->base.dev->struct_mutex);
162
Chris Wilsond07f0e52016-10-28 13:58:44 +0100163 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100164 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100165 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100166 get_pin_flag(obj),
167 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700168 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100169 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800170 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100171 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100172 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300173 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100174 obj->mm.dirty ? " dirty" : "",
175 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100176 if (obj->base.name)
177 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000178 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100179 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800180 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300181 }
182 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100183 if (obj->pin_display)
184 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000185 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100186 if (!drm_mm_node_allocated(&vma->node))
187 continue;
188
Matthew Auld7393b7e2017-10-06 23:18:28 +0100189 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
Chris Wilson3272db52016-08-04 16:32:32 +0100190 i915_vma_is_ggtt(vma) ? "g" : "pp",
Matthew Auld7393b7e2017-10-06 23:18:28 +0100191 vma->node.start, vma->node.size,
192 stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
Chris Wilson21976852017-01-12 11:21:08 +0000193 if (i915_vma_is_ggtt(vma)) {
194 switch (vma->ggtt_view.type) {
195 case I915_GGTT_VIEW_NORMAL:
196 seq_puts(m, ", normal");
197 break;
198
199 case I915_GGTT_VIEW_PARTIAL:
200 seq_printf(m, ", partial [%08llx+%x]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000201 vma->ggtt_view.partial.offset << PAGE_SHIFT,
202 vma->ggtt_view.partial.size << PAGE_SHIFT);
Chris Wilson21976852017-01-12 11:21:08 +0000203 break;
204
205 case I915_GGTT_VIEW_ROTATED:
206 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
Chris Wilson8bab11932017-01-14 00:28:25 +0000207 vma->ggtt_view.rotated.plane[0].width,
208 vma->ggtt_view.rotated.plane[0].height,
209 vma->ggtt_view.rotated.plane[0].stride,
210 vma->ggtt_view.rotated.plane[0].offset,
211 vma->ggtt_view.rotated.plane[1].width,
212 vma->ggtt_view.rotated.plane[1].height,
213 vma->ggtt_view.rotated.plane[1].stride,
214 vma->ggtt_view.rotated.plane[1].offset);
Chris Wilson21976852017-01-12 11:21:08 +0000215 break;
216
217 default:
218 MISSING_CASE(vma->ggtt_view.type);
219 break;
220 }
221 }
Chris Wilson49ef5292016-08-18 17:17:00 +0100222 if (vma->fence)
223 seq_printf(m, " , fence: %d%s",
224 vma->fence->id,
225 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000226 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700227 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000228 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100229 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100230
Chris Wilsond07f0e52016-10-28 13:58:44 +0100231 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100232 if (engine)
233 seq_printf(m, " (%s)", engine->name);
234
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100235 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
236 if (frontbuffer_bits)
237 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100238}
239
Chris Wilsone637d2c2017-03-16 13:19:57 +0000240static int obj_rank_by_stolen(const void *A, const void *B)
Chris Wilson6d2b88852013-08-07 18:30:54 +0100241{
Chris Wilsone637d2c2017-03-16 13:19:57 +0000242 const struct drm_i915_gem_object *a =
243 *(const struct drm_i915_gem_object **)A;
244 const struct drm_i915_gem_object *b =
245 *(const struct drm_i915_gem_object **)B;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100246
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200247 if (a->stolen->start < b->stolen->start)
248 return -1;
249 if (a->stolen->start > b->stolen->start)
250 return 1;
251 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100252}
253
254static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
255{
David Weinehall36cdd012016-08-22 13:59:31 +0300256 struct drm_i915_private *dev_priv = node_to_i915(m->private);
257 struct drm_device *dev = &dev_priv->drm;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000258 struct drm_i915_gem_object **objects;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100259 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300260 u64 total_obj_size, total_gtt_size;
Chris Wilsone637d2c2017-03-16 13:19:57 +0000261 unsigned long total, count, n;
262 int ret;
263
264 total = READ_ONCE(dev_priv->mm.object_count);
Michal Hocko20981052017-05-17 14:23:12 +0200265 objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000266 if (!objects)
267 return -ENOMEM;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100268
269 ret = mutex_lock_interruptible(&dev->struct_mutex);
270 if (ret)
Chris Wilsone637d2c2017-03-16 13:19:57 +0000271 goto out;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100272
273 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200274 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000275 if (count == total)
276 break;
277
Chris Wilson6d2b88852013-08-07 18:30:54 +0100278 if (obj->stolen == NULL)
279 continue;
280
Chris Wilsone637d2c2017-03-16 13:19:57 +0000281 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100282 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100283 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000284
Chris Wilson6d2b88852013-08-07 18:30:54 +0100285 }
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200286 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilsone637d2c2017-03-16 13:19:57 +0000287 if (count == total)
288 break;
289
Chris Wilson6d2b88852013-08-07 18:30:54 +0100290 if (obj->stolen == NULL)
291 continue;
292
Chris Wilsone637d2c2017-03-16 13:19:57 +0000293 objects[count++] = obj;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100294 total_obj_size += obj->base.size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100295 }
Chris Wilson6d2b88852013-08-07 18:30:54 +0100296
Chris Wilsone637d2c2017-03-16 13:19:57 +0000297 sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);
298
299 seq_puts(m, "Stolen:\n");
300 for (n = 0; n < count; n++) {
301 seq_puts(m, " ");
302 describe_obj(m, objects[n]);
303 seq_putc(m, '\n');
304 }
305 seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100306 count, total_obj_size, total_gtt_size);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000307
308 mutex_unlock(&dev->struct_mutex);
309out:
Michal Hocko20981052017-05-17 14:23:12 +0200310 kvfree(objects);
Chris Wilsone637d2c2017-03-16 13:19:57 +0000311 return ret;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100312}
313
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100314struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000315 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300316 unsigned long count;
317 u64 total, unbound;
318 u64 global, shared;
319 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100320};
321
322static int per_file_stats(int id, void *ptr, void *data)
323{
324 struct drm_i915_gem_object *obj = ptr;
325 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000326 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100327
Chris Wilson0caf81b2017-06-17 12:57:44 +0100328 lockdep_assert_held(&obj->base.dev->struct_mutex);
329
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100330 stats->count++;
331 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100332 if (!obj->bind_count)
333 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000334 if (obj->base.name || obj->base.dma_buf)
335 stats->shared += obj->base.size;
336
Chris Wilson894eeec2016-08-04 07:52:20 +0100337 list_for_each_entry(vma, &obj->vma_list, obj_link) {
338 if (!drm_mm_node_allocated(&vma->node))
339 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000340
Chris Wilson3272db52016-08-04 16:32:32 +0100341 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100342 stats->global += vma->node.size;
343 } else {
344 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000345
Chris Wilson2bfa9962016-08-04 07:52:25 +0100346 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000347 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000348 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100349
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100350 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100351 stats->active += vma->node.size;
352 else
353 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100354 }
355
356 return 0;
357}
358
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100359#define print_file_stats(m, name, stats) do { \
360 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300361 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100362 name, \
363 stats.count, \
364 stats.total, \
365 stats.active, \
366 stats.inactive, \
367 stats.global, \
368 stats.shared, \
369 stats.unbound); \
370} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800371
372static void print_batch_pool_stats(struct seq_file *m,
373 struct drm_i915_private *dev_priv)
374{
375 struct drm_i915_gem_object *obj;
376 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000377 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530378 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000379 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800380
381 memset(&stats, 0, sizeof(stats));
382
Akash Goel3b3f1652016-10-13 22:44:48 +0530383 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000384 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100385 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000386 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100387 batch_pool_link)
388 per_file_stats(0, obj, &stats);
389 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100390 }
Brad Volkin493018d2014-12-11 12:13:08 -0800391
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100392 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800393}
394
Chris Wilson15da9562016-05-24 14:53:43 +0100395static int per_file_ctx_stats(int id, void *ptr, void *data)
396{
397 struct i915_gem_context *ctx = ptr;
398 int n;
399
400 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
401 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100402 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100403 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100404 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100405 }
406
407 return 0;
408}
409
410static void print_context_stats(struct seq_file *m,
411 struct drm_i915_private *dev_priv)
412{
David Weinehall36cdd012016-08-22 13:59:31 +0300413 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100414 struct file_stats stats;
415 struct drm_file *file;
416
417 memset(&stats, 0, sizeof(stats));
418
David Weinehall36cdd012016-08-22 13:59:31 +0300419 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100420 if (dev_priv->kernel_context)
421 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
422
David Weinehall36cdd012016-08-22 13:59:31 +0300423 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100424 struct drm_i915_file_private *fpriv = file->driver_priv;
425 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
426 }
David Weinehall36cdd012016-08-22 13:59:31 +0300427 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100428
429 print_file_stats(m, "[k]contexts", stats);
430}
431
David Weinehall36cdd012016-08-22 13:59:31 +0300432static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100433{
David Weinehall36cdd012016-08-22 13:59:31 +0300434 struct drm_i915_private *dev_priv = node_to_i915(m->private);
435 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300436 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100437 u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
438 u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000439 struct drm_i915_gem_object *obj;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100440 unsigned int page_sizes = 0;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100441 struct drm_file *file;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100442 char buf[80];
Chris Wilson73aa8082010-09-30 11:46:12 +0100443 int ret;
444
445 ret = mutex_lock_interruptible(&dev->struct_mutex);
446 if (ret)
447 return ret;
448
Chris Wilson3ef7f222016-10-18 13:02:48 +0100449 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000450 dev_priv->mm.object_count,
451 dev_priv->mm.object_memory);
452
Chris Wilson1544c422016-08-15 13:18:16 +0100453 size = count = 0;
454 mapped_size = mapped_count = 0;
455 purgeable_size = purgeable_count = 0;
Matthew Auld7393b7e2017-10-06 23:18:28 +0100456 huge_size = huge_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200457 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100458 size += obj->base.size;
459 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200460
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100461 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200462 purgeable_size += obj->base.size;
463 ++purgeable_count;
464 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100465
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100466 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100467 mapped_count++;
468 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100469 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100470
471 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
472 huge_count++;
473 huge_size += obj->base.size;
474 page_sizes |= obj->mm.page_sizes.sg;
475 }
Chris Wilson6299f992010-11-24 12:23:44 +0000476 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100477 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
478
479 size = count = dpy_size = dpy_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200480 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100481 size += obj->base.size;
482 ++count;
483
484 if (obj->pin_display) {
485 dpy_size += obj->base.size;
486 ++dpy_count;
487 }
488
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100489 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100490 purgeable_size += obj->base.size;
491 ++purgeable_count;
492 }
493
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100494 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100495 mapped_count++;
496 mapped_size += obj->base.size;
497 }
Matthew Auld7393b7e2017-10-06 23:18:28 +0100498
499 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
500 huge_count++;
501 huge_size += obj->base.size;
502 page_sizes |= obj->mm.page_sizes.sg;
503 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100504 }
505 seq_printf(m, "%u bound objects, %llu bytes\n",
506 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300507 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200508 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100509 seq_printf(m, "%u mapped objects, %llu bytes\n",
510 mapped_count, mapped_size);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100511 seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
512 huge_count,
513 stringify_page_sizes(page_sizes, buf, sizeof(buf)),
514 huge_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100515 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
516 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000517
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300518 seq_printf(m, "%llu [%llu] gtt total\n",
Chris Wilson381b9432017-02-15 08:43:54 +0000519 ggtt->base.total, ggtt->mappable_end);
Matthew Auld7393b7e2017-10-06 23:18:28 +0100520 seq_printf(m, "Supported page sizes: %s\n",
521 stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
522 buf, sizeof(buf)));
Chris Wilson73aa8082010-09-30 11:46:12 +0100523
Damien Lespiau267f0c92013-06-24 22:59:48 +0100524 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800525 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200526 mutex_unlock(&dev->struct_mutex);
527
528 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100529 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100530 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
531 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100532 struct drm_i915_file_private *file_priv = file->driver_priv;
533 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900534 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100535
Chris Wilson0caf81b2017-06-17 12:57:44 +0100536 mutex_lock(&dev->struct_mutex);
537
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100538 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000539 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100540 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100541 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100542 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900543 /*
544 * Although we have a valid reference on file->pid, that does
545 * not guarantee that the task_struct who called get_pid() is
546 * still alive (e.g. get_pid(current) => fork() => exit()).
547 * Therefore, we need to protect this ->comm access using RCU.
548 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100549 request = list_first_entry_or_null(&file_priv->mm.request_list,
550 struct drm_i915_gem_request,
Chris Wilsonc8659ef2017-03-02 12:25:25 +0000551 client_link);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900552 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100553 task = pid_task(request && request->ctx->pid ?
554 request->ctx->pid : file->pid,
555 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800556 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900557 rcu_read_unlock();
Chris Wilson0caf81b2017-06-17 12:57:44 +0100558
Chris Wilsonc84455b2016-08-15 10:49:08 +0100559 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100560 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200561 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100562
563 return 0;
564}
565
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100566static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000567{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100568 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300569 struct drm_i915_private *dev_priv = node_to_i915(node);
570 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5f4b0912016-08-19 12:56:25 +0100571 bool show_pin_display_only = !!node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000572 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300573 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000574 int count, ret;
575
576 ret = mutex_lock_interruptible(&dev->struct_mutex);
577 if (ret)
578 return ret;
579
580 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200581 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6da84822016-08-15 10:48:44 +0100582 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100583 continue;
584
Damien Lespiau267f0c92013-06-24 22:59:48 +0100585 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000586 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100587 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000588 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100589 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000590 count++;
591 }
592
593 mutex_unlock(&dev->struct_mutex);
594
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300595 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000596 count, total_obj_size, total_gtt_size);
597
598 return 0;
599}
600
Brad Volkin493018d2014-12-11 12:13:08 -0800601static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
602{
David Weinehall36cdd012016-08-22 13:59:31 +0300603 struct drm_i915_private *dev_priv = node_to_i915(m->private);
604 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800605 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000606 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530607 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100608 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000609 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800610
611 ret = mutex_lock_interruptible(&dev->struct_mutex);
612 if (ret)
613 return ret;
614
Akash Goel3b3f1652016-10-13 22:44:48 +0530615 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000616 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100617 int count;
618
619 count = 0;
620 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000621 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100622 batch_pool_link)
623 count++;
624 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000625 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100626
627 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000628 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100629 batch_pool_link) {
630 seq_puts(m, " ");
631 describe_obj(m, obj);
632 seq_putc(m, '\n');
633 }
634
635 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100636 }
Brad Volkin493018d2014-12-11 12:13:08 -0800637 }
638
Chris Wilson8d9d5742015-04-07 16:20:38 +0100639 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800640
641 mutex_unlock(&dev->struct_mutex);
642
643 return 0;
644}
645
Chris Wilson1b365952016-10-04 21:11:31 +0100646static void print_request(struct seq_file *m,
647 struct drm_i915_gem_request *rq,
648 const char *prefix)
649{
Chris Wilson20311bd2016-11-14 20:41:03 +0000650 seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
Chris Wilson65e47602016-10-28 13:58:49 +0100651 rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
Chris Wilson20311bd2016-11-14 20:41:03 +0000652 rq->priotree.priority,
Chris Wilson1b365952016-10-04 21:11:31 +0100653 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
Chris Wilson562f5d42016-10-28 13:58:54 +0100654 rq->timeline->common->name);
Chris Wilson1b365952016-10-04 21:11:31 +0100655}
656
Ben Gamari20172632009-02-17 20:08:50 -0500657static int i915_gem_request_info(struct seq_file *m, void *data)
658{
David Weinehall36cdd012016-08-22 13:59:31 +0300659 struct drm_i915_private *dev_priv = node_to_i915(m->private);
660 struct drm_device *dev = &dev_priv->drm;
Daniel Vettereed29a52015-05-21 14:21:25 +0200661 struct drm_i915_gem_request *req;
Akash Goel3b3f1652016-10-13 22:44:48 +0530662 struct intel_engine_cs *engine;
663 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000664 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100665
666 ret = mutex_lock_interruptible(&dev->struct_mutex);
667 if (ret)
668 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500669
Chris Wilson2d1070b2015-04-01 10:36:56 +0100670 any = 0;
Akash Goel3b3f1652016-10-13 22:44:48 +0530671 for_each_engine(engine, dev_priv, id) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100672 int count;
673
674 count = 0;
Chris Wilson73cb9702016-10-28 13:58:46 +0100675 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100676 count++;
677 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100678 continue;
679
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000680 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilson73cb9702016-10-28 13:58:46 +0100681 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson1b365952016-10-04 21:11:31 +0100682 print_request(m, req, " ");
Chris Wilson2d1070b2015-04-01 10:36:56 +0100683
684 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500685 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100686 mutex_unlock(&dev->struct_mutex);
687
Chris Wilson2d1070b2015-04-01 10:36:56 +0100688 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100689 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100690
Ben Gamari20172632009-02-17 20:08:50 -0500691 return 0;
692}
693
Chris Wilsonb2223492010-10-27 15:27:33 +0100694static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000695 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100696{
Chris Wilson688e6c72016-07-01 17:23:15 +0100697 struct intel_breadcrumbs *b = &engine->breadcrumbs;
698 struct rb_node *rb;
699
Chris Wilson12471ba2016-04-09 10:57:55 +0100700 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100701 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100702
Chris Wilson61d3dc72017-03-03 19:08:24 +0000703 spin_lock_irq(&b->rb_lock);
Chris Wilson688e6c72016-07-01 17:23:15 +0100704 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +0800705 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson688e6c72016-07-01 17:23:15 +0100706
707 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
708 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
709 }
Chris Wilson61d3dc72017-03-03 19:08:24 +0000710 spin_unlock_irq(&b->rb_lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100711}
712
Ben Gamari20172632009-02-17 20:08:50 -0500713static int i915_gem_seqno_info(struct seq_file *m, void *data)
714{
David Weinehall36cdd012016-08-22 13:59:31 +0300715 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000716 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530717 enum intel_engine_id id;
Ben Gamari20172632009-02-17 20:08:50 -0500718
Akash Goel3b3f1652016-10-13 22:44:48 +0530719 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000720 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100721
Ben Gamari20172632009-02-17 20:08:50 -0500722 return 0;
723}
724
725
726static int i915_interrupt_info(struct seq_file *m, void *data)
727{
David Weinehall36cdd012016-08-22 13:59:31 +0300728 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000729 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530730 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100731 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100732
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200733 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500734
David Weinehall36cdd012016-08-22 13:59:31 +0300735 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300736 seq_printf(m, "Master Interrupt Control:\t%08x\n",
737 I915_READ(GEN8_MASTER_IRQ));
738
739 seq_printf(m, "Display IER:\t%08x\n",
740 I915_READ(VLV_IER));
741 seq_printf(m, "Display IIR:\t%08x\n",
742 I915_READ(VLV_IIR));
743 seq_printf(m, "Display IIR_RW:\t%08x\n",
744 I915_READ(VLV_IIR_RW));
745 seq_printf(m, "Display IMR:\t%08x\n",
746 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100747 for_each_pipe(dev_priv, pipe) {
748 enum intel_display_power_domain power_domain;
749
750 power_domain = POWER_DOMAIN_PIPE(pipe);
751 if (!intel_display_power_get_if_enabled(dev_priv,
752 power_domain)) {
753 seq_printf(m, "Pipe %c power disabled\n",
754 pipe_name(pipe));
755 continue;
756 }
757
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300758 seq_printf(m, "Pipe %c stat:\t%08x\n",
759 pipe_name(pipe),
760 I915_READ(PIPESTAT(pipe)));
761
Chris Wilson9c870d02016-10-24 13:42:15 +0100762 intel_display_power_put(dev_priv, power_domain);
763 }
764
765 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300766 seq_printf(m, "Port hotplug:\t%08x\n",
767 I915_READ(PORT_HOTPLUG_EN));
768 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
769 I915_READ(VLV_DPFLIPSTAT));
770 seq_printf(m, "DPINVGTT:\t%08x\n",
771 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100772 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300773
774 for (i = 0; i < 4; i++) {
775 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
776 i, I915_READ(GEN8_GT_IMR(i)));
777 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
778 i, I915_READ(GEN8_GT_IIR(i)));
779 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
780 i, I915_READ(GEN8_GT_IER(i)));
781 }
782
783 seq_printf(m, "PCU interrupt mask:\t%08x\n",
784 I915_READ(GEN8_PCU_IMR));
785 seq_printf(m, "PCU interrupt identity:\t%08x\n",
786 I915_READ(GEN8_PCU_IIR));
787 seq_printf(m, "PCU interrupt enable:\t%08x\n",
788 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300789 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700790 seq_printf(m, "Master Interrupt Control:\t%08x\n",
791 I915_READ(GEN8_MASTER_IRQ));
792
793 for (i = 0; i < 4; i++) {
794 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
795 i, I915_READ(GEN8_GT_IMR(i)));
796 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
797 i, I915_READ(GEN8_GT_IIR(i)));
798 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
799 i, I915_READ(GEN8_GT_IER(i)));
800 }
801
Damien Lespiau055e3932014-08-18 13:49:10 +0100802 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200803 enum intel_display_power_domain power_domain;
804
805 power_domain = POWER_DOMAIN_PIPE(pipe);
806 if (!intel_display_power_get_if_enabled(dev_priv,
807 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300808 seq_printf(m, "Pipe %c power disabled\n",
809 pipe_name(pipe));
810 continue;
811 }
Ben Widawskya123f152013-11-02 21:07:10 -0700812 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000813 pipe_name(pipe),
814 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700815 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000816 pipe_name(pipe),
817 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700818 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000819 pipe_name(pipe),
820 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200821
822 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700823 }
824
825 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
826 I915_READ(GEN8_DE_PORT_IMR));
827 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
828 I915_READ(GEN8_DE_PORT_IIR));
829 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
830 I915_READ(GEN8_DE_PORT_IER));
831
832 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
833 I915_READ(GEN8_DE_MISC_IMR));
834 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
835 I915_READ(GEN8_DE_MISC_IIR));
836 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
837 I915_READ(GEN8_DE_MISC_IER));
838
839 seq_printf(m, "PCU interrupt mask:\t%08x\n",
840 I915_READ(GEN8_PCU_IMR));
841 seq_printf(m, "PCU interrupt identity:\t%08x\n",
842 I915_READ(GEN8_PCU_IIR));
843 seq_printf(m, "PCU interrupt enable:\t%08x\n",
844 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300845 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700846 seq_printf(m, "Display IER:\t%08x\n",
847 I915_READ(VLV_IER));
848 seq_printf(m, "Display IIR:\t%08x\n",
849 I915_READ(VLV_IIR));
850 seq_printf(m, "Display IIR_RW:\t%08x\n",
851 I915_READ(VLV_IIR_RW));
852 seq_printf(m, "Display IMR:\t%08x\n",
853 I915_READ(VLV_IMR));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000854 for_each_pipe(dev_priv, pipe) {
855 enum intel_display_power_domain power_domain;
856
857 power_domain = POWER_DOMAIN_PIPE(pipe);
858 if (!intel_display_power_get_if_enabled(dev_priv,
859 power_domain)) {
860 seq_printf(m, "Pipe %c power disabled\n",
861 pipe_name(pipe));
862 continue;
863 }
864
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700865 seq_printf(m, "Pipe %c stat:\t%08x\n",
866 pipe_name(pipe),
867 I915_READ(PIPESTAT(pipe)));
Chris Wilson4f4631a2017-02-10 13:36:32 +0000868 intel_display_power_put(dev_priv, power_domain);
869 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700870
871 seq_printf(m, "Master IER:\t%08x\n",
872 I915_READ(VLV_MASTER_IER));
873
874 seq_printf(m, "Render IER:\t%08x\n",
875 I915_READ(GTIER));
876 seq_printf(m, "Render IIR:\t%08x\n",
877 I915_READ(GTIIR));
878 seq_printf(m, "Render IMR:\t%08x\n",
879 I915_READ(GTIMR));
880
881 seq_printf(m, "PM IER:\t\t%08x\n",
882 I915_READ(GEN6_PMIER));
883 seq_printf(m, "PM IIR:\t\t%08x\n",
884 I915_READ(GEN6_PMIIR));
885 seq_printf(m, "PM IMR:\t\t%08x\n",
886 I915_READ(GEN6_PMIMR));
887
888 seq_printf(m, "Port hotplug:\t%08x\n",
889 I915_READ(PORT_HOTPLUG_EN));
890 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
891 I915_READ(VLV_DPFLIPSTAT));
892 seq_printf(m, "DPINVGTT:\t%08x\n",
893 I915_READ(DPINVGTT));
894
David Weinehall36cdd012016-08-22 13:59:31 +0300895 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800896 seq_printf(m, "Interrupt enable: %08x\n",
897 I915_READ(IER));
898 seq_printf(m, "Interrupt identity: %08x\n",
899 I915_READ(IIR));
900 seq_printf(m, "Interrupt mask: %08x\n",
901 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100902 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800903 seq_printf(m, "Pipe %c stat: %08x\n",
904 pipe_name(pipe),
905 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800906 } else {
907 seq_printf(m, "North Display Interrupt enable: %08x\n",
908 I915_READ(DEIER));
909 seq_printf(m, "North Display Interrupt identity: %08x\n",
910 I915_READ(DEIIR));
911 seq_printf(m, "North Display Interrupt mask: %08x\n",
912 I915_READ(DEIMR));
913 seq_printf(m, "South Display Interrupt enable: %08x\n",
914 I915_READ(SDEIER));
915 seq_printf(m, "South Display Interrupt identity: %08x\n",
916 I915_READ(SDEIIR));
917 seq_printf(m, "South Display Interrupt mask: %08x\n",
918 I915_READ(SDEIMR));
919 seq_printf(m, "Graphics Interrupt enable: %08x\n",
920 I915_READ(GTIER));
921 seq_printf(m, "Graphics Interrupt identity: %08x\n",
922 I915_READ(GTIIR));
923 seq_printf(m, "Graphics Interrupt mask: %08x\n",
924 I915_READ(GTIMR));
925 }
Akash Goel3b3f1652016-10-13 22:44:48 +0530926 for_each_engine(engine, dev_priv, id) {
David Weinehall36cdd012016-08-22 13:59:31 +0300927 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100928 seq_printf(m,
929 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000930 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000931 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000932 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000933 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200934 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100935
Ben Gamari20172632009-02-17 20:08:50 -0500936 return 0;
937}
938
Chris Wilsona6172a82009-02-11 14:26:38 +0000939static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
940{
David Weinehall36cdd012016-08-22 13:59:31 +0300941 struct drm_i915_private *dev_priv = node_to_i915(m->private);
942 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100943 int i, ret;
944
945 ret = mutex_lock_interruptible(&dev->struct_mutex);
946 if (ret)
947 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000948
Chris Wilsona6172a82009-02-11 14:26:38 +0000949 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
950 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100951 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000952
Chris Wilson6c085a72012-08-20 11:40:46 +0200953 seq_printf(m, "Fence %d, pin count = %d, object = ",
954 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100955 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100956 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100957 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100958 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100959 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000960 }
961
Chris Wilson05394f32010-11-08 19:18:58 +0000962 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000963 return 0;
964}
965
Chris Wilson98a2f412016-10-12 10:05:18 +0100966#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000967static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
968 size_t count, loff_t *pos)
969{
970 struct i915_gpu_state *error = file->private_data;
971 struct drm_i915_error_state_buf str;
972 ssize_t ret;
973 loff_t tmp;
974
975 if (!error)
976 return 0;
977
978 ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
979 if (ret)
980 return ret;
981
982 ret = i915_error_state_to_str(&str, error);
983 if (ret)
984 goto out;
985
986 tmp = 0;
987 ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
988 if (ret < 0)
989 goto out;
990
991 *pos = str.start + ret;
992out:
993 i915_error_state_buf_release(&str);
994 return ret;
995}
996
997static int gpu_state_release(struct inode *inode, struct file *file)
998{
999 i915_gpu_state_put(file->private_data);
1000 return 0;
1001}
1002
1003static int i915_gpu_info_open(struct inode *inode, struct file *file)
1004{
Chris Wilson090e5fe2017-03-28 14:14:07 +01001005 struct drm_i915_private *i915 = inode->i_private;
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001006 struct i915_gpu_state *gpu;
1007
Chris Wilson090e5fe2017-03-28 14:14:07 +01001008 intel_runtime_pm_get(i915);
1009 gpu = i915_capture_gpu_state(i915);
1010 intel_runtime_pm_put(i915);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001011 if (!gpu)
1012 return -ENOMEM;
1013
1014 file->private_data = gpu;
1015 return 0;
1016}
1017
1018static const struct file_operations i915_gpu_info_fops = {
1019 .owner = THIS_MODULE,
1020 .open = i915_gpu_info_open,
1021 .read = gpu_state_read,
1022 .llseek = default_llseek,
1023 .release = gpu_state_release,
1024};
Chris Wilson98a2f412016-10-12 10:05:18 +01001025
Daniel Vetterd5442302012-04-27 15:17:40 +02001026static ssize_t
1027i915_error_state_write(struct file *filp,
1028 const char __user *ubuf,
1029 size_t cnt,
1030 loff_t *ppos)
1031{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001032 struct i915_gpu_state *error = filp->private_data;
1033
1034 if (!error)
1035 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001036
1037 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001038 i915_reset_error_state(error->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +02001039
1040 return cnt;
1041}
1042
1043static int i915_error_state_open(struct inode *inode, struct file *file)
1044{
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001045 file->private_data = i915_first_error_state(inode->i_private);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001046 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001047}
1048
Daniel Vetterd5442302012-04-27 15:17:40 +02001049static const struct file_operations i915_error_state_fops = {
1050 .owner = THIS_MODULE,
1051 .open = i915_error_state_open,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001052 .read = gpu_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001053 .write = i915_error_state_write,
1054 .llseek = default_llseek,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001055 .release = gpu_state_release,
Daniel Vetterd5442302012-04-27 15:17:40 +02001056};
Chris Wilson98a2f412016-10-12 10:05:18 +01001057#endif
1058
Kees Cook647416f2013-03-10 14:10:06 -07001059static int
Kees Cook647416f2013-03-10 14:10:06 -07001060i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001061{
David Weinehall36cdd012016-08-22 13:59:31 +03001062 struct drm_i915_private *dev_priv = data;
1063 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001064 int ret;
1065
Mika Kuoppala40633212012-12-04 15:12:00 +02001066 ret = mutex_lock_interruptible(&dev->struct_mutex);
1067 if (ret)
1068 return ret;
1069
Chris Wilson73cb9702016-10-28 13:58:46 +01001070 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001071 mutex_unlock(&dev->struct_mutex);
1072
Kees Cook647416f2013-03-10 14:10:06 -07001073 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001074}
1075
Kees Cook647416f2013-03-10 14:10:06 -07001076DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
Chris Wilson9b6586a2017-02-23 07:44:08 +00001077 NULL, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001078 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001079
Deepak Sadb4bd12014-03-31 11:30:02 +05301080static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001081{
David Weinehall36cdd012016-08-22 13:59:31 +03001082 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001083 int ret = 0;
1084
1085 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001086
David Weinehall36cdd012016-08-22 13:59:31 +03001087 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001088 u16 rgvswctl = I915_READ16(MEMSWCTL);
1089 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1090
1091 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1092 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1093 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1094 MEMSTAT_VID_SHIFT);
1095 seq_printf(m, "Current P-state: %d\n",
1096 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001097 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001098 u32 freq_sts;
1099
1100 mutex_lock(&dev_priv->rps.hw_lock);
1101 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1102 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1103 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1104
1105 seq_printf(m, "actual GPU freq: %d MHz\n",
1106 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1107
1108 seq_printf(m, "current GPU freq: %d MHz\n",
1109 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1110
1111 seq_printf(m, "max GPU freq: %d MHz\n",
1112 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1113
1114 seq_printf(m, "min GPU freq: %d MHz\n",
1115 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1116
1117 seq_printf(m, "idle GPU freq: %d MHz\n",
1118 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1119
1120 seq_printf(m,
1121 "efficient (RPe) frequency: %d MHz\n",
1122 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1123 mutex_unlock(&dev_priv->rps.hw_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001124 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001125 u32 rp_state_limits;
1126 u32 gt_perf_status;
1127 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001128 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001129 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001130 u32 rpupei, rpcurup, rpprevup;
1131 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001132 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001133 int max_freq;
1134
Bob Paauwe35040562015-06-25 14:54:07 -07001135 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001136 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001137 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1138 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1139 } else {
1140 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1141 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1142 }
1143
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001144 /* RPSTAT1 is in the GT power well */
Mika Kuoppala59bad942015-01-16 11:34:40 +02001145 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001146
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001147 reqf = I915_READ(GEN6_RPNSWREQ);
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001148 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel60260a52015-03-06 11:07:21 +05301149 reqf >>= 23;
1150 else {
1151 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001152 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301153 reqf >>= 24;
1154 else
1155 reqf >>= 25;
1156 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001157 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001158
Chris Wilson0d8f9492014-03-27 09:06:14 +00001159 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1160 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1161 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1162
Jesse Barnesccab5c82011-01-18 15:49:25 -08001163 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301164 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1165 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1166 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1167 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1168 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1169 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001170 if (INTEL_GEN(dev_priv) >= 9)
Akash Goel60260a52015-03-06 11:07:21 +05301171 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001172 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001173 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1174 else
1175 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001176 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001177
Mika Kuoppala59bad942015-01-16 11:34:40 +02001178 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001179
David Weinehall36cdd012016-08-22 13:59:31 +03001180 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001181 pm_ier = I915_READ(GEN6_PMIER);
1182 pm_imr = I915_READ(GEN6_PMIMR);
1183 pm_isr = I915_READ(GEN6_PMISR);
1184 pm_iir = I915_READ(GEN6_PMIIR);
1185 pm_mask = I915_READ(GEN6_PMINTRMSK);
1186 } else {
1187 pm_ier = I915_READ(GEN8_GT_IER(2));
1188 pm_imr = I915_READ(GEN8_GT_IMR(2));
1189 pm_isr = I915_READ(GEN8_GT_ISR(2));
1190 pm_iir = I915_READ(GEN8_GT_IIR(2));
1191 pm_mask = I915_READ(GEN6_PMINTRMSK);
1192 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001193 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001194 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301195 seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1196 dev_priv->rps.pm_intrmsk_mbz);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001197 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001198 seq_printf(m, "Render p-state ratio: %d\n",
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001199 (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001200 seq_printf(m, "Render p-state VID: %d\n",
1201 gt_perf_status & 0xff);
1202 seq_printf(m, "Render p-state limit: %d\n",
1203 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001204 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1205 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1206 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1207 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001208 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001209 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301210 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1211 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1212 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1213 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1214 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1215 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001216 seq_printf(m, "Up threshold: %d%%\n",
1217 dev_priv->rps.up_threshold);
1218
Akash Goeld6cda9c2016-04-23 00:05:46 +05301219 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1220 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1221 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1222 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1223 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1224 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001225 seq_printf(m, "Down threshold: %d%%\n",
1226 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001227
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001228 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001229 rp_state_cap >> 16) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001230 max_freq *= (IS_GEN9_BC(dev_priv) ||
1231 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001232 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001233 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001234
1235 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001236 max_freq *= (IS_GEN9_BC(dev_priv) ||
1237 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001238 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001239 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001240
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001241 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001242 rp_state_cap >> 0) & 0xff;
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001243 max_freq *= (IS_GEN9_BC(dev_priv) ||
1244 IS_CANNONLAKE(dev_priv) ? GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001245 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001246 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001247 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001248 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001249
Chris Wilsond86ed342015-04-27 13:41:19 +01001250 seq_printf(m, "Current freq: %d MHz\n",
1251 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1252 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001253 seq_printf(m, "Idle freq: %d MHz\n",
1254 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001255 seq_printf(m, "Min freq: %d MHz\n",
1256 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001257 seq_printf(m, "Boost freq: %d MHz\n",
1258 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001259 seq_printf(m, "Max freq: %d MHz\n",
1260 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1261 seq_printf(m,
1262 "efficient (RPe) frequency: %d MHz\n",
1263 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001264 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001265 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001266 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001267
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001268 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
Mika Kahola1170f282015-09-25 14:00:32 +03001269 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1270 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1271
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001272 intel_runtime_pm_put(dev_priv);
1273 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001274}
1275
Ben Widawskyd6369512016-09-20 16:54:32 +03001276static void i915_instdone_info(struct drm_i915_private *dev_priv,
1277 struct seq_file *m,
1278 struct intel_instdone *instdone)
1279{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001280 int slice;
1281 int subslice;
1282
Ben Widawskyd6369512016-09-20 16:54:32 +03001283 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1284 instdone->instdone);
1285
1286 if (INTEL_GEN(dev_priv) <= 3)
1287 return;
1288
1289 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1290 instdone->slice_common);
1291
1292 if (INTEL_GEN(dev_priv) <= 6)
1293 return;
1294
Ben Widawskyf9e61372016-09-20 16:54:33 +03001295 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1296 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1297 slice, subslice, instdone->sampler[slice][subslice]);
1298
1299 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1300 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1301 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001302}
1303
Chris Wilsonf6544492015-01-26 18:03:04 +02001304static int i915_hangcheck_info(struct seq_file *m, void *unused)
1305{
David Weinehall36cdd012016-08-22 13:59:31 +03001306 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001307 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001308 u64 acthd[I915_NUM_ENGINES];
1309 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001310 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001311 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001312
Chris Wilson8af29b02016-09-09 14:11:47 +01001313 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001314 seq_puts(m, "Wedged\n");
1315 if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
1316 seq_puts(m, "Reset in progress: struct_mutex backoff\n");
1317 if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
1318 seq_puts(m, "Reset in progress: reset handoff to waiter\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001319 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001320 seq_puts(m, "Waiter holding struct mutex\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001321 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
Chris Wilson8c185ec2017-03-16 17:13:02 +00001322 seq_puts(m, "struct_mutex blocked for reset\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001323
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001324 if (!i915_modparams.enable_hangcheck) {
Chris Wilson8c185ec2017-03-16 17:13:02 +00001325 seq_puts(m, "Hangcheck disabled\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001326 return 0;
1327 }
1328
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001329 intel_runtime_pm_get(dev_priv);
1330
Akash Goel3b3f1652016-10-13 22:44:48 +05301331 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001332 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001333 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001334 }
1335
Akash Goel3b3f1652016-10-13 22:44:48 +05301336 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001337
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001338 intel_runtime_pm_put(dev_priv);
1339
Chris Wilson8352aea2017-03-03 09:00:56 +00001340 if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
1341 seq_printf(m, "Hangcheck active, timer fires in %dms\n",
Chris Wilsonf6544492015-01-26 18:03:04 +02001342 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1343 jiffies));
Chris Wilson8352aea2017-03-03 09:00:56 +00001344 else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
1345 seq_puts(m, "Hangcheck active, work pending\n");
1346 else
1347 seq_puts(m, "Hangcheck inactive\n");
Chris Wilsonf6544492015-01-26 18:03:04 +02001348
Chris Wilsonf73b5672017-03-02 15:03:56 +00001349 seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
1350
Akash Goel3b3f1652016-10-13 22:44:48 +05301351 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001352 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1353 struct rb_node *rb;
1354
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001355 seq_printf(m, "%s:\n", engine->name);
Chris Wilsonf73b5672017-03-02 15:03:56 +00001356 seq_printf(m, "\tseqno = %x [current %x, last %x], inflight %d\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001357 engine->hangcheck.seqno, seqno[id],
Chris Wilsonf73b5672017-03-02 15:03:56 +00001358 intel_engine_last_submit(engine),
1359 engine->timeline->inflight_seqnos);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001360 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001361 yesno(intel_engine_has_waiter(engine)),
1362 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001363 &dev_priv->gpu_error.missed_irq_rings)),
1364 yesno(engine->hangcheck.stalled));
1365
Chris Wilson61d3dc72017-03-03 19:08:24 +00001366 spin_lock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001367 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
Geliang Tangf802cf72016-12-19 22:43:49 +08001368 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
Chris Wilson33f53712016-10-04 21:11:32 +01001369
1370 seq_printf(m, "\t%s [%d] waiting for %x\n",
1371 w->tsk->comm, w->tsk->pid, w->seqno);
1372 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001373 spin_unlock_irq(&b->rb_lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001374
Chris Wilsonf6544492015-01-26 18:03:04 +02001375 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001376 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001377 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001378 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1379 hangcheck_action_to_str(engine->hangcheck.action),
1380 engine->hangcheck.action,
1381 jiffies_to_msecs(jiffies -
1382 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001383
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001384 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001385 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001386
Ben Widawskyd6369512016-09-20 16:54:32 +03001387 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001388
Ben Widawskyd6369512016-09-20 16:54:32 +03001389 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001390
Ben Widawskyd6369512016-09-20 16:54:32 +03001391 i915_instdone_info(dev_priv, m,
1392 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001393 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001394 }
1395
1396 return 0;
1397}
1398
Michel Thierry061d06a2017-06-20 10:57:49 +01001399static int i915_reset_info(struct seq_file *m, void *unused)
1400{
1401 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1402 struct i915_gpu_error *error = &dev_priv->gpu_error;
1403 struct intel_engine_cs *engine;
1404 enum intel_engine_id id;
1405
1406 seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));
1407
1408 for_each_engine(engine, dev_priv, id) {
1409 seq_printf(m, "%s = %u\n", engine->name,
1410 i915_reset_engine_count(error, engine));
1411 }
1412
1413 return 0;
1414}
1415
Ben Widawsky4d855292011-12-12 19:34:16 -08001416static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001417{
David Weinehall36cdd012016-08-22 13:59:31 +03001418 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001419 u32 rgvmodectl, rstdbyctl;
1420 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001421
Ben Widawsky616fdb52011-10-05 11:44:54 -07001422 rgvmodectl = I915_READ(MEMMODECTL);
1423 rstdbyctl = I915_READ(RSTDBYCTL);
1424 crstandvid = I915_READ16(CRSTANDVID);
1425
Jani Nikula742f4912015-09-03 11:16:09 +03001426 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001427 seq_printf(m, "Boost freq: %d\n",
1428 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1429 MEMMODE_BOOST_FREQ_SHIFT);
1430 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001431 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001432 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001433 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001434 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001435 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001436 seq_printf(m, "Starting frequency: P%d\n",
1437 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001438 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001439 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001440 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1441 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1442 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1443 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001444 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001445 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001446 switch (rstdbyctl & RSX_STATUS_MASK) {
1447 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001448 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001449 break;
1450 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001451 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001452 break;
1453 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001454 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001455 break;
1456 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001457 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001458 break;
1459 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001460 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001461 break;
1462 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001463 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001464 break;
1465 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001466 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001467 break;
1468 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001469
1470 return 0;
1471}
1472
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001473static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001474{
Chris Wilson233ebf52017-03-23 10:19:44 +00001475 struct drm_i915_private *i915 = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001476 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsond2dc94b2017-03-23 10:19:41 +00001477 unsigned int tmp;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001478
Chris Wilsond7a133d2017-09-07 14:44:41 +01001479 seq_printf(m, "user.bypass_count = %u\n",
1480 i915->uncore.user_forcewake.count);
1481
Chris Wilson233ebf52017-03-23 10:19:44 +00001482 for_each_fw_domain(fw_domain, i915, tmp)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001483 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001484 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilson233ebf52017-03-23 10:19:44 +00001485 READ_ONCE(fw_domain->wake_count));
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001486
1487 return 0;
1488}
1489
Mika Kuoppala13628772017-03-15 17:43:02 +02001490static void print_rc6_res(struct seq_file *m,
1491 const char *title,
1492 const i915_reg_t reg)
1493{
1494 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1495
1496 seq_printf(m, "%s %u (%llu us)\n",
1497 title, I915_READ(reg),
1498 intel_rc6_residency_us(dev_priv, reg));
1499}
1500
Deepak S669ab5a2014-01-10 15:18:26 +05301501static int vlv_drpc_info(struct seq_file *m)
1502{
David Weinehall36cdd012016-08-22 13:59:31 +03001503 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001504 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301505
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001506 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301507 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1508 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1509
1510 seq_printf(m, "Video Turbo Mode: %s\n",
1511 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1512 seq_printf(m, "Turbo enabled: %s\n",
1513 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1514 seq_printf(m, "HW control enabled: %s\n",
1515 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1516 seq_printf(m, "SW control enabled: %s\n",
1517 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1518 GEN6_RP_MEDIA_SW_MODE));
1519 seq_printf(m, "RC6 Enabled: %s\n",
1520 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1521 GEN6_RC_CTL_EI_MODE(1))));
1522 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001523 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301524 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001525 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301526
Mika Kuoppala13628772017-03-15 17:43:02 +02001527 print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
1528 print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
Imre Deak9cc19be2014-04-14 20:24:24 +03001529
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001530 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301531}
1532
Ben Widawsky4d855292011-12-12 19:34:16 -08001533static int gen6_drpc_info(struct seq_file *m)
1534{
David Weinehall36cdd012016-08-22 13:59:31 +03001535 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001536 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301537 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001538 unsigned forcewake_count;
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001539 int count = 0;
Ben Widawsky4d855292011-12-12 19:34:16 -08001540
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001541 forcewake_count = READ_ONCE(dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001542 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001543 seq_puts(m, "RC information inaccurate because somebody "
1544 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001545 } else {
1546 /* NB: we cannot use forcewake, else we read the wrong values */
1547 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1548 udelay(10);
1549 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1550 }
1551
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001552 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001553 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001554
1555 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1556 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001557 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301558 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1559 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1560 }
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001561
Ben Widawsky44cbd332012-11-06 14:36:36 +00001562 mutex_lock(&dev_priv->rps.hw_lock);
1563 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1564 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001565
1566 seq_printf(m, "Video Turbo Mode: %s\n",
1567 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1568 seq_printf(m, "HW control enabled: %s\n",
1569 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1570 seq_printf(m, "SW control enabled: %s\n",
1571 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1572 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001573 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001574 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1575 seq_printf(m, "RC6 Enabled: %s\n",
1576 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001577 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301578 seq_printf(m, "Render Well Gating Enabled: %s\n",
1579 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1580 seq_printf(m, "Media Well Gating Enabled: %s\n",
1581 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1582 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001583 seq_printf(m, "Deep RC6 Enabled: %s\n",
1584 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1585 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1586 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001587 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001588 switch (gt_core_status & GEN6_RCn_MASK) {
1589 case GEN6_RC0:
1590 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001591 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001592 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001593 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001594 break;
1595 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001596 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001597 break;
1598 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001599 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001600 break;
1601 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001602 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001603 break;
1604 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001605 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001606 break;
1607 }
1608
1609 seq_printf(m, "Core Power Down: %s\n",
1610 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001611 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301612 seq_printf(m, "Render Power Well: %s\n",
1613 (gen9_powergate_status &
1614 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1615 seq_printf(m, "Media Power Well: %s\n",
1616 (gen9_powergate_status &
1617 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1618 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001619
1620 /* Not exactly sure what this is */
Mika Kuoppala13628772017-03-15 17:43:02 +02001621 print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
1622 GEN6_GT_GFX_RC6_LOCKED);
1623 print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
1624 print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
1625 print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
Ben Widawskycce66a22012-03-27 18:59:38 -07001626
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001627 seq_printf(m, "RC6 voltage: %dmV\n",
1628 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1629 seq_printf(m, "RC6+ voltage: %dmV\n",
1630 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1631 seq_printf(m, "RC6++ voltage: %dmV\n",
1632 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301633 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001634}
1635
1636static int i915_drpc_info(struct seq_file *m, void *unused)
1637{
David Weinehall36cdd012016-08-22 13:59:31 +03001638 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001639 int err;
1640
1641 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001642
David Weinehall36cdd012016-08-22 13:59:31 +03001643 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001644 err = vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001645 else if (INTEL_GEN(dev_priv) >= 6)
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001646 err = gen6_drpc_info(m);
Ben Widawsky4d855292011-12-12 19:34:16 -08001647 else
Chris Wilsoncf632bd2017-03-13 09:56:17 +00001648 err = ironlake_drpc_info(m);
1649
1650 intel_runtime_pm_put(dev_priv);
1651
1652 return err;
Ben Widawsky4d855292011-12-12 19:34:16 -08001653}
1654
Daniel Vetter9a851782015-06-18 10:30:22 +02001655static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1656{
David Weinehall36cdd012016-08-22 13:59:31 +03001657 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001658
1659 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1660 dev_priv->fb_tracking.busy_bits);
1661
1662 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1663 dev_priv->fb_tracking.flip_bits);
1664
1665 return 0;
1666}
1667
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001668static int i915_fbc_status(struct seq_file *m, void *unused)
1669{
David Weinehall36cdd012016-08-22 13:59:31 +03001670 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001671
David Weinehall36cdd012016-08-22 13:59:31 +03001672 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001673 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001674 return 0;
1675 }
1676
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001677 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001678 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001679
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001680 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001681 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001682 else
1683 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001684 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001685
Ville Syrjälä3fd5d1e2017-06-06 15:43:18 +03001686 if (intel_fbc_is_active(dev_priv)) {
1687 u32 mask;
1688
1689 if (INTEL_GEN(dev_priv) >= 8)
1690 mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
1691 else if (INTEL_GEN(dev_priv) >= 7)
1692 mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
1693 else if (INTEL_GEN(dev_priv) >= 5)
1694 mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
1695 else if (IS_G4X(dev_priv))
1696 mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
1697 else
1698 mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
1699 FBC_STAT_COMPRESSED);
1700
1701 seq_printf(m, "Compressing: %s\n", yesno(mask));
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001702 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001703
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001704 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001705 intel_runtime_pm_put(dev_priv);
1706
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001707 return 0;
1708}
1709
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001710static int i915_fbc_false_color_get(void *data, u64 *val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001711{
David Weinehall36cdd012016-08-22 13:59:31 +03001712 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001713
David Weinehall36cdd012016-08-22 13:59:31 +03001714 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001715 return -ENODEV;
1716
Rodrigo Vivida46f932014-08-01 02:04:45 -07001717 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001718
1719 return 0;
1720}
1721
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001722static int i915_fbc_false_color_set(void *data, u64 val)
Rodrigo Vivida46f932014-08-01 02:04:45 -07001723{
David Weinehall36cdd012016-08-22 13:59:31 +03001724 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001725 u32 reg;
1726
David Weinehall36cdd012016-08-22 13:59:31 +03001727 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001728 return -ENODEV;
1729
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001730 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001731
1732 reg = I915_READ(ILK_DPFC_CONTROL);
1733 dev_priv->fbc.false_color = val;
1734
1735 I915_WRITE(ILK_DPFC_CONTROL, val ?
1736 (reg | FBC_CTL_FALSE_COLOR) :
1737 (reg & ~FBC_CTL_FALSE_COLOR));
1738
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001739 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001740 return 0;
1741}
1742
Ville Syrjälä4127dc42017-06-06 15:44:12 +03001743DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
1744 i915_fbc_false_color_get, i915_fbc_false_color_set,
Rodrigo Vivida46f932014-08-01 02:04:45 -07001745 "%llu\n");
1746
Paulo Zanoni92d44622013-05-31 16:33:24 -03001747static int i915_ips_status(struct seq_file *m, void *unused)
1748{
David Weinehall36cdd012016-08-22 13:59:31 +03001749 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001750
David Weinehall36cdd012016-08-22 13:59:31 +03001751 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001752 seq_puts(m, "not supported\n");
1753 return 0;
1754 }
1755
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001756 intel_runtime_pm_get(dev_priv);
1757
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001758 seq_printf(m, "Enabled by kernel parameter: %s\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001759 yesno(i915_modparams.enable_ips));
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001760
David Weinehall36cdd012016-08-22 13:59:31 +03001761 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001762 seq_puts(m, "Currently: unknown\n");
1763 } else {
1764 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1765 seq_puts(m, "Currently: enabled\n");
1766 else
1767 seq_puts(m, "Currently: disabled\n");
1768 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001769
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001770 intel_runtime_pm_put(dev_priv);
1771
Paulo Zanoni92d44622013-05-31 16:33:24 -03001772 return 0;
1773}
1774
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001775static int i915_sr_status(struct seq_file *m, void *unused)
1776{
David Weinehall36cdd012016-08-22 13:59:31 +03001777 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001778 bool sr_enabled = false;
1779
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001780 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001781 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001782
Chris Wilson7342a722017-03-09 14:20:49 +00001783 if (INTEL_GEN(dev_priv) >= 9)
1784 /* no global SR status; inspect per-plane WM */;
1785 else if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001786 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001787 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001788 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001789 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001790 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001791 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001792 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001793 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001794 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001795 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001796
Chris Wilson9c870d02016-10-24 13:42:15 +01001797 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001798 intel_runtime_pm_put(dev_priv);
1799
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001800 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001801
1802 return 0;
1803}
1804
Jesse Barnes7648fa92010-05-20 14:28:11 -07001805static int i915_emon_status(struct seq_file *m, void *unused)
1806{
David Weinehall36cdd012016-08-22 13:59:31 +03001807 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1808 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001809 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001810 int ret;
1811
David Weinehall36cdd012016-08-22 13:59:31 +03001812 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001813 return -ENODEV;
1814
Chris Wilsonde227ef2010-07-03 07:58:38 +01001815 ret = mutex_lock_interruptible(&dev->struct_mutex);
1816 if (ret)
1817 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001818
1819 temp = i915_mch_val(dev_priv);
1820 chipset = i915_chipset_val(dev_priv);
1821 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001822 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001823
1824 seq_printf(m, "GMCH temp: %ld\n", temp);
1825 seq_printf(m, "Chipset power: %ld\n", chipset);
1826 seq_printf(m, "GFX power: %ld\n", gfx);
1827 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1828
1829 return 0;
1830}
1831
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001832static int i915_ring_freq_table(struct seq_file *m, void *unused)
1833{
David Weinehall36cdd012016-08-22 13:59:31 +03001834 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001835 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001836 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301837 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001838
Carlos Santa26310342016-08-17 12:30:41 -07001839 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001840 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001841 return 0;
1842 }
1843
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001844 intel_runtime_pm_get(dev_priv);
1845
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001846 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001847 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001848 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001849
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001850 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301851 /* Convert GT frequency to 50 HZ units */
1852 min_gpu_freq =
1853 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1854 max_gpu_freq =
1855 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1856 } else {
1857 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1858 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1859 }
1860
Damien Lespiau267f0c92013-06-24 22:59:48 +01001861 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001862
Akash Goelf936ec32015-06-29 14:50:22 +05301863 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001864 ia_freq = gpu_freq;
1865 sandybridge_pcode_read(dev_priv,
1866 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1867 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001868 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301869 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivi35ceabf2017-07-06 13:41:13 -07001870 (IS_GEN9_BC(dev_priv) ||
1871 IS_CANNONLAKE(dev_priv) ?
Rodrigo Vivib976dc52017-01-23 10:32:37 -08001872 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001873 ((ia_freq >> 0) & 0xff) * 100,
1874 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001875 }
1876
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001877 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001878
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001879out:
1880 intel_runtime_pm_put(dev_priv);
1881 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001882}
1883
Chris Wilson44834a62010-08-19 16:09:23 +01001884static int i915_opregion(struct seq_file *m, void *unused)
1885{
David Weinehall36cdd012016-08-22 13:59:31 +03001886 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1887 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001888 struct intel_opregion *opregion = &dev_priv->opregion;
1889 int ret;
1890
1891 ret = mutex_lock_interruptible(&dev->struct_mutex);
1892 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001893 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001894
Jani Nikula2455a8e2015-12-14 12:50:53 +02001895 if (opregion->header)
1896 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001897
1898 mutex_unlock(&dev->struct_mutex);
1899
Daniel Vetter0d38f002012-04-21 22:49:10 +02001900out:
Chris Wilson44834a62010-08-19 16:09:23 +01001901 return 0;
1902}
1903
Jani Nikulaada8f952015-12-15 13:17:12 +02001904static int i915_vbt(struct seq_file *m, void *unused)
1905{
David Weinehall36cdd012016-08-22 13:59:31 +03001906 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001907
1908 if (opregion->vbt)
1909 seq_write(m, opregion->vbt, opregion->vbt_size);
1910
1911 return 0;
1912}
1913
Chris Wilson37811fc2010-08-25 22:45:57 +01001914static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1915{
David Weinehall36cdd012016-08-22 13:59:31 +03001916 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1917 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301918 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001919 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001920 int ret;
1921
1922 ret = mutex_lock_interruptible(&dev->struct_mutex);
1923 if (ret)
1924 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001925
Daniel Vetter06957262015-08-10 13:34:08 +02001926#ifdef CONFIG_DRM_FBDEV_EMULATION
Daniel Vetter346fb4e2017-07-06 15:00:20 +02001927 if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
David Weinehall36cdd012016-08-22 13:59:31 +03001928 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001929
Chris Wilson25bcce92016-07-02 15:36:00 +01001930 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1931 fbdev_fb->base.width,
1932 fbdev_fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001933 fbdev_fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001934 fbdev_fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001935 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001936 drm_framebuffer_read_refcount(&fbdev_fb->base));
1937 describe_obj(m, fbdev_fb->obj);
1938 seq_putc(m, '\n');
1939 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001940#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001941
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001942 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001943 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301944 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1945 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001946 continue;
1947
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001948 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001949 fb->base.width,
1950 fb->base.height,
Ville Syrjäläb00c6002016-12-14 23:31:35 +02001951 fb->base.format->depth,
Ville Syrjälä272725c2016-12-14 23:32:20 +02001952 fb->base.format->cpp[0] * 8,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001953 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001954 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001955 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001956 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001957 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001958 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001959 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001960
1961 return 0;
1962}
1963
Chris Wilson7e37f882016-08-02 22:50:21 +01001964static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001965{
Chris Wilsonfe085f12017-03-21 10:25:52 +00001966 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u)",
1967 ring->space, ring->head, ring->tail);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001968}
1969
Ben Widawskye76d3632011-03-19 18:14:29 -07001970static int i915_context_status(struct seq_file *m, void *unused)
1971{
David Weinehall36cdd012016-08-22 13:59:31 +03001972 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1973 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001974 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001975 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301976 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001977 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001978
Daniel Vetterf3d28872014-05-29 23:23:08 +02001979 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001980 if (ret)
1981 return ret;
1982
Chris Wilson829a0af2017-06-20 12:05:45 +01001983 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001984 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001985 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001986 struct task_struct *task;
1987
Chris Wilsonc84455b2016-08-15 10:49:08 +01001988 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001989 if (task) {
1990 seq_printf(m, "(%s [%d]) ",
1991 task->comm, task->pid);
1992 put_task_struct(task);
1993 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001994 } else if (IS_ERR(ctx->file_priv)) {
1995 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001996 } else {
1997 seq_puts(m, "(kernel) ");
1998 }
1999
Chris Wilsonbca44d82016-05-24 14:53:41 +01002000 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
2001 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07002002
Akash Goel3b3f1652016-10-13 22:44:48 +05302003 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01002004 struct intel_context *ce = &ctx->engine[engine->id];
2005
2006 seq_printf(m, "%s: ", engine->name);
2007 seq_putc(m, ce->initialised ? 'I' : 'i');
2008 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002009 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002010 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01002011 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002012 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002013 }
2014
Ben Widawskya33afea2013-09-17 21:12:45 -07002015 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08002016 }
2017
Daniel Vetterf3d28872014-05-29 23:23:08 +02002018 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07002019
2020 return 0;
2021}
2022
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002023static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01002024 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002025 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002026{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002027 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002028 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002029 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002030
Chris Wilson7069b142016-04-28 09:56:52 +01002031 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2032
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002033 if (!vma) {
2034 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002035 return;
2036 }
2037
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002038 if (vma->flags & I915_VMA_GLOBAL_BIND)
2039 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002040 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002041
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002042 if (i915_gem_object_pin_pages(vma->obj)) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002043 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002044 return;
2045 }
2046
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002047 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
2048 if (page) {
2049 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002050
2051 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002052 seq_printf(m,
2053 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2054 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002055 reg_state[j], reg_state[j + 1],
2056 reg_state[j + 2], reg_state[j + 3]);
2057 }
2058 kunmap_atomic(reg_state);
2059 }
2060
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002061 i915_gem_object_unpin_pages(vma->obj);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002062 seq_putc(m, '\n');
2063}
2064
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002065static int i915_dump_lrc(struct seq_file *m, void *unused)
2066{
David Weinehall36cdd012016-08-22 13:59:31 +03002067 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2068 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002069 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002070 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302071 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002072 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002073
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002074 if (!i915_modparams.enable_execlists) {
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002075 seq_printf(m, "Logical Ring Contexts are disabled\n");
2076 return 0;
2077 }
2078
2079 ret = mutex_lock_interruptible(&dev->struct_mutex);
2080 if (ret)
2081 return ret;
2082
Chris Wilson829a0af2017-06-20 12:05:45 +01002083 list_for_each_entry(ctx, &dev_priv->contexts.list, link)
Akash Goel3b3f1652016-10-13 22:44:48 +05302084 for_each_engine(engine, dev_priv, id)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002085 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002086
2087 mutex_unlock(&dev->struct_mutex);
2088
2089 return 0;
2090}
2091
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002092static const char *swizzle_string(unsigned swizzle)
2093{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002094 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002095 case I915_BIT_6_SWIZZLE_NONE:
2096 return "none";
2097 case I915_BIT_6_SWIZZLE_9:
2098 return "bit9";
2099 case I915_BIT_6_SWIZZLE_9_10:
2100 return "bit9/bit10";
2101 case I915_BIT_6_SWIZZLE_9_11:
2102 return "bit9/bit11";
2103 case I915_BIT_6_SWIZZLE_9_10_11:
2104 return "bit9/bit10/bit11";
2105 case I915_BIT_6_SWIZZLE_9_17:
2106 return "bit9/bit17";
2107 case I915_BIT_6_SWIZZLE_9_10_17:
2108 return "bit9/bit10/bit17";
2109 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002110 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002111 }
2112
2113 return "bug";
2114}
2115
2116static int i915_swizzle_info(struct seq_file *m, void *data)
2117{
David Weinehall36cdd012016-08-22 13:59:31 +03002118 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002119
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002120 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002121
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002122 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2123 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2124 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2125 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2126
David Weinehall36cdd012016-08-22 13:59:31 +03002127 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002128 seq_printf(m, "DDC = 0x%08x\n",
2129 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002130 seq_printf(m, "DDC2 = 0x%08x\n",
2131 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002132 seq_printf(m, "C0DRB3 = 0x%04x\n",
2133 I915_READ16(C0DRB3));
2134 seq_printf(m, "C1DRB3 = 0x%04x\n",
2135 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002136 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002137 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2138 I915_READ(MAD_DIMM_C0));
2139 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2140 I915_READ(MAD_DIMM_C1));
2141 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2142 I915_READ(MAD_DIMM_C2));
2143 seq_printf(m, "TILECTL = 0x%08x\n",
2144 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002145 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002146 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2147 I915_READ(GAMTARBMODE));
2148 else
2149 seq_printf(m, "ARB_MODE = 0x%08x\n",
2150 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002151 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2152 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002153 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002154
2155 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2156 seq_puts(m, "L-shaped memory detected\n");
2157
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002158 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002159
2160 return 0;
2161}
2162
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002163static int per_file_ctx(int id, void *ptr, void *data)
2164{
Chris Wilsone2efd132016-05-24 14:53:34 +01002165 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002166 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002167 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2168
2169 if (!ppgtt) {
2170 seq_printf(m, " no ppgtt for context %d\n",
2171 ctx->user_handle);
2172 return 0;
2173 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002174
Oscar Mateof83d6512014-05-22 14:13:38 +01002175 if (i915_gem_context_is_default(ctx))
2176 seq_puts(m, " default context:\n");
2177 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002178 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002179 ppgtt->debug_dump(ppgtt, m);
2180
2181 return 0;
2182}
2183
David Weinehall36cdd012016-08-22 13:59:31 +03002184static void gen8_ppgtt_info(struct seq_file *m,
2185 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002186{
Ben Widawsky77df6772013-11-02 21:07:30 -07002187 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302188 struct intel_engine_cs *engine;
2189 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002190 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002191
Ben Widawsky77df6772013-11-02 21:07:30 -07002192 if (!ppgtt)
2193 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002194
Akash Goel3b3f1652016-10-13 22:44:48 +05302195 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002196 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002197 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002198 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002199 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002200 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002201 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002202 }
2203 }
2204}
2205
David Weinehall36cdd012016-08-22 13:59:31 +03002206static void gen6_ppgtt_info(struct seq_file *m,
2207 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002208{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002209 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302210 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002211
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002212 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002213 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2214
Akash Goel3b3f1652016-10-13 22:44:48 +05302215 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002216 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002217 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002218 seq_printf(m, "GFX_MODE: 0x%08x\n",
2219 I915_READ(RING_MODE_GEN7(engine)));
2220 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2221 I915_READ(RING_PP_DIR_BASE(engine)));
2222 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2223 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2224 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2225 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002226 }
2227 if (dev_priv->mm.aliasing_ppgtt) {
2228 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2229
Damien Lespiau267f0c92013-06-24 22:59:48 +01002230 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002231 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002232
Ben Widawsky87d60b62013-12-06 14:11:29 -08002233 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002234 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002235
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002236 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002237}
2238
2239static int i915_ppgtt_info(struct seq_file *m, void *data)
2240{
David Weinehall36cdd012016-08-22 13:59:31 +03002241 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2242 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002243 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002244 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002245
Chris Wilson637ee292016-08-22 14:28:20 +01002246 mutex_lock(&dev->filelist_mutex);
2247 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002248 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002249 goto out_unlock;
2250
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002251 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002252
David Weinehall36cdd012016-08-22 13:59:31 +03002253 if (INTEL_GEN(dev_priv) >= 8)
2254 gen8_ppgtt_info(m, dev_priv);
2255 else if (INTEL_GEN(dev_priv) >= 6)
2256 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002257
Michel Thierryea91e402015-07-29 17:23:57 +01002258 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2259 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002260 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002261
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002262 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002263 if (!task) {
2264 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002265 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002266 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002267 seq_printf(m, "\nproc: %s\n", task->comm);
2268 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002269 idr_for_each(&file_priv->context_idr, per_file_ctx,
2270 (void *)(unsigned long)m);
2271 }
2272
Chris Wilson637ee292016-08-22 14:28:20 +01002273out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002274 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002275 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002276out_unlock:
2277 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002278 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002279}
2280
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002281static int count_irq_waiters(struct drm_i915_private *i915)
2282{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002283 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302284 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002285 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002286
Akash Goel3b3f1652016-10-13 22:44:48 +05302287 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002288 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002289
2290 return count;
2291}
2292
Chris Wilson7466c292016-08-15 09:49:33 +01002293static const char *rps_power_to_str(unsigned int power)
2294{
2295 static const char * const strings[] = {
2296 [LOW_POWER] = "low power",
2297 [BETWEEN] = "mixed",
2298 [HIGH_POWER] = "high power",
2299 };
2300
2301 if (power >= ARRAY_SIZE(strings) || !strings[power])
2302 return "unknown";
2303
2304 return strings[power];
2305}
2306
Chris Wilson1854d5c2015-04-07 16:20:32 +01002307static int i915_rps_boost_info(struct seq_file *m, void *data)
2308{
David Weinehall36cdd012016-08-22 13:59:31 +03002309 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2310 struct drm_device *dev = &dev_priv->drm;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002311 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002312
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002313 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002314 seq_printf(m, "GPU busy? %s [%d requests]\n",
2315 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002316 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002317 seq_printf(m, "Boosts outstanding? %d\n",
2318 atomic_read(&dev_priv->rps.num_waiters));
Chris Wilson7466c292016-08-15 09:49:33 +01002319 seq_printf(m, "Frequency requested %d\n",
2320 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2321 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002322 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2323 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2324 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2325 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002326 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2327 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2328 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2329 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002330
2331 mutex_lock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002332 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2333 struct drm_i915_file_private *file_priv = file->driver_priv;
2334 struct task_struct *task;
2335
2336 rcu_read_lock();
2337 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002338 seq_printf(m, "%s [%d]: %d boosts\n",
Chris Wilson1854d5c2015-04-07 16:20:32 +01002339 task ? task->comm : "<unknown>",
2340 task ? task->pid : -1,
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002341 atomic_read(&file_priv->rps.boosts));
Chris Wilson1854d5c2015-04-07 16:20:32 +01002342 rcu_read_unlock();
2343 }
Chris Wilson7b92c1b2017-06-28 13:35:48 +01002344 seq_printf(m, "Kernel (anonymous) boosts: %d\n",
2345 atomic_read(&dev_priv->rps.boosts));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002346 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002347
Chris Wilson7466c292016-08-15 09:49:33 +01002348 if (INTEL_GEN(dev_priv) >= 6 &&
2349 dev_priv->rps.enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002350 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002351 u32 rpup, rpupei;
2352 u32 rpdown, rpdownei;
2353
2354 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2355 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2356 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2357 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2358 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2359 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2360
2361 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2362 rps_power_to_str(dev_priv->rps.power));
2363 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002364 rpup && rpupei ? 100 * rpup / rpupei : 0,
Chris Wilson7466c292016-08-15 09:49:33 +01002365 dev_priv->rps.up_threshold);
2366 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
Chris Wilson23f4a282017-02-18 11:27:08 +00002367 rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
Chris Wilson7466c292016-08-15 09:49:33 +01002368 dev_priv->rps.down_threshold);
2369 } else {
2370 seq_puts(m, "\nRPS Autotuning inactive\n");
2371 }
2372
Chris Wilson8d3afd72015-05-21 21:01:47 +01002373 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002374}
2375
Ben Widawsky63573eb2013-07-04 11:02:07 -07002376static int i915_llc(struct seq_file *m, void *data)
2377{
David Weinehall36cdd012016-08-22 13:59:31 +03002378 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002379 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002380
David Weinehall36cdd012016-08-22 13:59:31 +03002381 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002382 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2383 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002384
2385 return 0;
2386}
2387
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002388static int i915_huc_load_status_info(struct seq_file *m, void *data)
2389{
2390 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2391 struct intel_uc_fw *huc_fw = &dev_priv->huc.fw;
2392
2393 if (!HAS_HUC_UCODE(dev_priv))
2394 return 0;
2395
2396 seq_puts(m, "HuC firmware status:\n");
2397 seq_printf(m, "\tpath: %s\n", huc_fw->path);
2398 seq_printf(m, "\tfetch: %s\n",
2399 intel_uc_fw_status_repr(huc_fw->fetch_status));
2400 seq_printf(m, "\tload: %s\n",
2401 intel_uc_fw_status_repr(huc_fw->load_status));
2402 seq_printf(m, "\tversion wanted: %d.%d\n",
2403 huc_fw->major_ver_wanted, huc_fw->minor_ver_wanted);
2404 seq_printf(m, "\tversion found: %d.%d\n",
2405 huc_fw->major_ver_found, huc_fw->minor_ver_found);
2406 seq_printf(m, "\theader: offset is %d; size = %d\n",
2407 huc_fw->header_offset, huc_fw->header_size);
2408 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2409 huc_fw->ucode_offset, huc_fw->ucode_size);
2410 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2411 huc_fw->rsa_offset, huc_fw->rsa_size);
2412
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302413 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002414 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302415 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08002416
2417 return 0;
2418}
2419
Alex Daifdf5d352015-08-12 15:43:37 +01002420static int i915_guc_load_status_info(struct seq_file *m, void *data)
2421{
David Weinehall36cdd012016-08-22 13:59:31 +03002422 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002423 struct intel_uc_fw *guc_fw = &dev_priv->guc.fw;
Alex Daifdf5d352015-08-12 15:43:37 +01002424 u32 tmp, i;
2425
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002426 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002427 return 0;
2428
2429 seq_printf(m, "GuC firmware status:\n");
2430 seq_printf(m, "\tpath: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002431 guc_fw->path);
Alex Daifdf5d352015-08-12 15:43:37 +01002432 seq_printf(m, "\tfetch: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002433 intel_uc_fw_status_repr(guc_fw->fetch_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002434 seq_printf(m, "\tload: %s\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002435 intel_uc_fw_status_repr(guc_fw->load_status));
Alex Daifdf5d352015-08-12 15:43:37 +01002436 seq_printf(m, "\tversion wanted: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002437 guc_fw->major_ver_wanted, guc_fw->minor_ver_wanted);
Alex Daifdf5d352015-08-12 15:43:37 +01002438 seq_printf(m, "\tversion found: %d.%d\n",
Anusha Srivatsadb0a0912017-01-13 17:17:04 -08002439 guc_fw->major_ver_found, guc_fw->minor_ver_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002440 seq_printf(m, "\theader: offset is %d; size = %d\n",
2441 guc_fw->header_offset, guc_fw->header_size);
2442 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2443 guc_fw->ucode_offset, guc_fw->ucode_size);
2444 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2445 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002446
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302447 intel_runtime_pm_get(dev_priv);
2448
Alex Daifdf5d352015-08-12 15:43:37 +01002449 tmp = I915_READ(GUC_STATUS);
2450
2451 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2452 seq_printf(m, "\tBootrom status = 0x%x\n",
2453 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2454 seq_printf(m, "\tuKernel status = 0x%x\n",
2455 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2456 seq_printf(m, "\tMIA Core status = 0x%x\n",
2457 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2458 seq_puts(m, "\nScratch registers:\n");
2459 for (i = 0; i < 16; i++)
2460 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2461
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +05302462 intel_runtime_pm_put(dev_priv);
2463
Alex Daifdf5d352015-08-12 15:43:37 +01002464 return 0;
2465}
2466
Akash Goel5aa1ee42016-10-12 21:54:36 +05302467static void i915_guc_log_info(struct seq_file *m,
2468 struct drm_i915_private *dev_priv)
2469{
2470 struct intel_guc *guc = &dev_priv->guc;
2471
2472 seq_puts(m, "\nGuC logging stats:\n");
2473
2474 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2475 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2476 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2477
2478 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2479 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2480 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2481
2482 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2483 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2484 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2485
2486 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2487 guc->log.flush_interrupt_count);
2488
2489 seq_printf(m, "\tCapture miss count: %u\n",
2490 guc->log.capture_miss_count);
2491}
2492
Dave Gordon8b417c22015-08-12 15:43:44 +01002493static void i915_guc_client_info(struct seq_file *m,
2494 struct drm_i915_private *dev_priv,
2495 struct i915_guc_client *client)
2496{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002497 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002498 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002499 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002500
Oscar Mateob09935a2017-03-22 10:39:53 -07002501 seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
2502 client->priority, client->stage_id, client->proc_desc_offset);
Michał Winiarski59db36c2017-09-14 12:51:23 +02002503 seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
2504 client->doorbell_id, client->doorbell_offset);
Dave Gordon8b417c22015-08-12 15:43:44 +01002505
Akash Goel3b3f1652016-10-13 22:44:48 +05302506 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002507 u64 submissions = client->submissions[id];
2508 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002509 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002510 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002511 }
2512 seq_printf(m, "\tTotal: %llu\n", tot);
2513}
2514
Oscar Mateoa8b93702017-05-10 15:04:51 +00002515static bool check_guc_submission(struct seq_file *m)
Dave Gordon8b417c22015-08-12 15:43:44 +01002516{
David Weinehall36cdd012016-08-22 13:59:31 +03002517 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002518 const struct intel_guc *guc = &dev_priv->guc;
Dave Gordon8b417c22015-08-12 15:43:44 +01002519
Chris Wilson334636c2016-11-29 12:10:20 +00002520 if (!guc->execbuf_client) {
2521 seq_printf(m, "GuC submission %s\n",
2522 HAS_GUC_SCHED(dev_priv) ?
2523 "disabled" :
2524 "not supported");
Oscar Mateoa8b93702017-05-10 15:04:51 +00002525 return false;
Chris Wilson334636c2016-11-29 12:10:20 +00002526 }
Dave Gordon8b417c22015-08-12 15:43:44 +01002527
Oscar Mateoa8b93702017-05-10 15:04:51 +00002528 return true;
2529}
2530
Dave Gordon8b417c22015-08-12 15:43:44 +01002531static int i915_guc_info(struct seq_file *m, void *data)
2532{
2533 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2534 const struct intel_guc *guc = &dev_priv->guc;
Dave Gordon8b417c22015-08-12 15:43:44 +01002535
Oscar Mateoa8b93702017-05-10 15:04:51 +00002536 if (!check_guc_submission(m))
Dave Gordon8b417c22015-08-12 15:43:44 +01002537 return 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002538
Dave Gordon9636f6d2016-06-13 17:57:28 +01002539 seq_printf(m, "Doorbell map:\n");
Joonas Lahtinenabddffd2017-03-22 10:39:44 -07002540 seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
Chris Wilson334636c2016-11-29 12:10:20 +00002541 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002542
Chris Wilson334636c2016-11-29 12:10:20 +00002543 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2544 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002545
Akash Goel5aa1ee42016-10-12 21:54:36 +05302546 i915_guc_log_info(m, dev_priv);
2547
Dave Gordon8b417c22015-08-12 15:43:44 +01002548 /* Add more as required ... */
2549
2550 return 0;
2551}
2552
Oscar Mateoa8b93702017-05-10 15:04:51 +00002553static int i915_guc_stage_pool(struct seq_file *m, void *data)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002554{
David Weinehall36cdd012016-08-22 13:59:31 +03002555 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Oscar Mateoa8b93702017-05-10 15:04:51 +00002556 const struct intel_guc *guc = &dev_priv->guc;
2557 struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2558 struct i915_guc_client *client = guc->execbuf_client;
2559 unsigned int tmp;
2560 int index;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002561
Oscar Mateoa8b93702017-05-10 15:04:51 +00002562 if (!check_guc_submission(m))
Alex Dai4c7e77f2015-08-12 15:43:40 +01002563 return 0;
2564
Oscar Mateoa8b93702017-05-10 15:04:51 +00002565 for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
2566 struct intel_engine_cs *engine;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002567
Oscar Mateoa8b93702017-05-10 15:04:51 +00002568 if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
2569 continue;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002570
Oscar Mateoa8b93702017-05-10 15:04:51 +00002571 seq_printf(m, "GuC stage descriptor %u:\n", index);
2572 seq_printf(m, "\tIndex: %u\n", desc->stage_id);
2573 seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
2574 seq_printf(m, "\tPriority: %d\n", desc->priority);
2575 seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
2576 seq_printf(m, "\tEngines used: 0x%x\n",
2577 desc->engines_used);
2578 seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
2579 desc->db_trigger_phy,
2580 desc->db_trigger_cpu,
2581 desc->db_trigger_uk);
2582 seq_printf(m, "\tProcess descriptor: 0x%x\n",
2583 desc->process_desc);
Colin Ian King9a094852017-05-16 10:22:35 +01002584 seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
Oscar Mateoa8b93702017-05-10 15:04:51 +00002585 desc->wq_addr, desc->wq_size);
2586 seq_putc(m, '\n');
2587
2588 for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
2589 u32 guc_engine_id = engine->guc_id;
2590 struct guc_execlist_context *lrc =
2591 &desc->lrc[guc_engine_id];
2592
2593 seq_printf(m, "\t%s LRC:\n", engine->name);
2594 seq_printf(m, "\t\tContext desc: 0x%x\n",
2595 lrc->context_desc);
2596 seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
2597 seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
2598 seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
2599 seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
2600 seq_putc(m, '\n');
2601 }
Alex Dai4c7e77f2015-08-12 15:43:40 +01002602 }
2603
Oscar Mateoa8b93702017-05-10 15:04:51 +00002604 return 0;
2605}
2606
Alex Dai4c7e77f2015-08-12 15:43:40 +01002607static int i915_guc_log_dump(struct seq_file *m, void *data)
2608{
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002609 struct drm_info_node *node = m->private;
2610 struct drm_i915_private *dev_priv = node_to_i915(node);
2611 bool dump_load_err = !!node->info_ent->data;
2612 struct drm_i915_gem_object *obj = NULL;
2613 u32 *log;
2614 int i = 0;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002615
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002616 if (dump_load_err)
2617 obj = dev_priv->guc.load_err_log;
2618 else if (dev_priv->guc.log.vma)
2619 obj = dev_priv->guc.log.vma->obj;
2620
2621 if (!obj)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002622 return 0;
2623
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002624 log = i915_gem_object_pin_map(obj, I915_MAP_WC);
2625 if (IS_ERR(log)) {
2626 DRM_DEBUG("Failed to pin object\n");
2627 seq_puts(m, "(log data unaccessible)\n");
2628 return PTR_ERR(log);
Alex Dai4c7e77f2015-08-12 15:43:40 +01002629 }
2630
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002631 for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
2632 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2633 *(log + i), *(log + i + 1),
2634 *(log + i + 2), *(log + i + 3));
2635
Alex Dai4c7e77f2015-08-12 15:43:40 +01002636 seq_putc(m, '\n');
2637
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07002638 i915_gem_object_unpin_map(obj);
2639
Alex Dai4c7e77f2015-08-12 15:43:40 +01002640 return 0;
2641}
2642
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302643static int i915_guc_log_control_get(void *data, u64 *val)
2644{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002645 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302646
2647 if (!dev_priv->guc.log.vma)
2648 return -EINVAL;
2649
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002650 *val = i915_modparams.guc_log_level;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302651
2652 return 0;
2653}
2654
2655static int i915_guc_log_control_set(void *data, u64 val)
2656{
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002657 struct drm_i915_private *dev_priv = data;
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302658 int ret;
2659
2660 if (!dev_priv->guc.log.vma)
2661 return -EINVAL;
2662
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002663 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302664 if (ret)
2665 return ret;
2666
2667 intel_runtime_pm_get(dev_priv);
2668 ret = i915_guc_log_control(dev_priv, val);
2669 intel_runtime_pm_put(dev_priv);
2670
Chris Wilsonbcc36d82017-04-07 20:42:20 +01002671 mutex_unlock(&dev_priv->drm.struct_mutex);
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302672 return ret;
2673}
2674
2675DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2676 i915_guc_log_control_get, i915_guc_log_control_set,
2677 "%lld\n");
2678
Chris Wilsonb86bef202017-01-16 13:06:21 +00002679static const char *psr2_live_status(u32 val)
2680{
2681 static const char * const live_status[] = {
2682 "IDLE",
2683 "CAPTURE",
2684 "CAPTURE_FS",
2685 "SLEEP",
2686 "BUFON_FW",
2687 "ML_UP",
2688 "SU_STANDBY",
2689 "FAST_SLEEP",
2690 "DEEP_SLEEP",
2691 "BUF_ON",
2692 "TG_ON"
2693 };
2694
2695 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2696 if (val < ARRAY_SIZE(live_status))
2697 return live_status[val];
2698
2699 return "unknown";
2700}
2701
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002702static int i915_edp_psr_status(struct seq_file *m, void *data)
2703{
David Weinehall36cdd012016-08-22 13:59:31 +03002704 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002705 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002706 u32 stat[3];
2707 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002708 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002709
David Weinehall36cdd012016-08-22 13:59:31 +03002710 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002711 seq_puts(m, "PSR not supported\n");
2712 return 0;
2713 }
2714
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002715 intel_runtime_pm_get(dev_priv);
2716
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002717 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002718 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2719 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002720 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002721 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002722 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2723 dev_priv->psr.busy_frontbuffer_bits);
2724 seq_printf(m, "Re-enable work scheduled: %s\n",
2725 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002726
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302727 if (HAS_DDI(dev_priv)) {
2728 if (dev_priv->psr.psr2_support)
2729 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2730 else
2731 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2732 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002733 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002734 enum transcoder cpu_transcoder =
2735 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2736 enum intel_display_power_domain power_domain;
2737
2738 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2739 if (!intel_display_power_get_if_enabled(dev_priv,
2740 power_domain))
2741 continue;
2742
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002743 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2744 VLV_EDP_PSR_CURR_STATE_MASK;
2745 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2746 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2747 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002748
2749 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002750 }
2751 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002752
2753 seq_printf(m, "Main link in standby mode: %s\n",
2754 yesno(dev_priv->psr.link_standby));
2755
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002756 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002757
David Weinehall36cdd012016-08-22 13:59:31 +03002758 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002759 for_each_pipe(dev_priv, pipe) {
2760 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2761 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2762 seq_printf(m, " pipe %c", pipe_name(pipe));
2763 }
2764 seq_puts(m, "\n");
2765
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002766 /*
2767 * VLV/CHV PSR has no kind of performance counter
2768 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2769 */
David Weinehall36cdd012016-08-22 13:59:31 +03002770 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002771 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002772 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002773
2774 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2775 }
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302776 if (dev_priv->psr.psr2_support) {
Chris Wilsonb86bef202017-01-16 13:06:21 +00002777 u32 psr2 = I915_READ(EDP_PSR2_STATUS_CTL);
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302778
Chris Wilsonb86bef202017-01-16 13:06:21 +00002779 seq_printf(m, "EDP_PSR2_STATUS_CTL: %x [%s]\n",
2780 psr2, psr2_live_status(psr2));
Nagaraju, Vathsala6ba1f9e2017-01-06 22:02:32 +05302781 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002782 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002783
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002784 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002785 return 0;
2786}
2787
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002788static int i915_sink_crc(struct seq_file *m, void *data)
2789{
David Weinehall36cdd012016-08-22 13:59:31 +03002790 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2791 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002792 struct intel_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002793 struct drm_connector_list_iter conn_iter;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002794 struct intel_dp *intel_dp = NULL;
2795 int ret;
2796 u8 crc[6];
2797
2798 drm_modeset_lock_all(dev);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002799 drm_connector_list_iter_begin(dev, &conn_iter);
2800 for_each_intel_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002801 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002802
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002803 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002804 continue;
2805
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002806 crtc = connector->base.state->crtc;
2807 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002808 continue;
2809
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002810 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002811 continue;
2812
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002813 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002814
2815 ret = intel_dp_sink_crc(intel_dp, crc);
2816 if (ret)
2817 goto out;
2818
2819 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2820 crc[0], crc[1], crc[2],
2821 crc[3], crc[4], crc[5]);
2822 goto out;
2823 }
2824 ret = -ENODEV;
2825out:
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01002826 drm_connector_list_iter_end(&conn_iter);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002827 drm_modeset_unlock_all(dev);
2828 return ret;
2829}
2830
Jesse Barnesec013e72013-08-20 10:29:23 +01002831static int i915_energy_uJ(struct seq_file *m, void *data)
2832{
David Weinehall36cdd012016-08-22 13:59:31 +03002833 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002834 unsigned long long power;
Jesse Barnesec013e72013-08-20 10:29:23 +01002835 u32 units;
2836
David Weinehall36cdd012016-08-22 13:59:31 +03002837 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002838 return -ENODEV;
2839
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002840 intel_runtime_pm_get(dev_priv);
2841
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002842 if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
2843 intel_runtime_pm_put(dev_priv);
2844 return -ENODEV;
2845 }
2846
2847 units = (power & 0x1f00) >> 8;
Jesse Barnesec013e72013-08-20 10:29:23 +01002848 power = I915_READ(MCH_SECP_NRG_STTS);
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002849 power = (1000000 * power) >> units; /* convert to uJ */
Jesse Barnesec013e72013-08-20 10:29:23 +01002850
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002851 intel_runtime_pm_put(dev_priv);
2852
Gabriel Krisman Bertazid38014e2017-07-26 02:30:16 -03002853 seq_printf(m, "%llu", power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002854
2855 return 0;
2856}
2857
Damien Lespiau6455c872015-06-04 18:23:57 +01002858static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002859{
David Weinehall36cdd012016-08-22 13:59:31 +03002860 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002861 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002862
Chris Wilsona156e642016-04-03 14:14:21 +01002863 if (!HAS_RUNTIME_PM(dev_priv))
2864 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002865
Chris Wilson67d97da2016-07-04 08:08:31 +01002866 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002867 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002868 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002869#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002870 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002871 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002872#else
2873 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2874#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002875 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002876 pci_power_name(pdev->current_state),
2877 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002878
Jesse Barnesec013e72013-08-20 10:29:23 +01002879 return 0;
2880}
2881
Imre Deak1da51582013-11-25 17:15:35 +02002882static int i915_power_domain_info(struct seq_file *m, void *unused)
2883{
David Weinehall36cdd012016-08-22 13:59:31 +03002884 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002885 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2886 int i;
2887
2888 mutex_lock(&power_domains->lock);
2889
2890 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2891 for (i = 0; i < power_domains->power_well_count; i++) {
2892 struct i915_power_well *power_well;
2893 enum intel_display_power_domain power_domain;
2894
2895 power_well = &power_domains->power_wells[i];
2896 seq_printf(m, "%-25s %d\n", power_well->name,
2897 power_well->count);
2898
Joonas Lahtinen8385c2e2017-02-08 15:12:10 +02002899 for_each_power_domain(power_domain, power_well->domains)
Imre Deak1da51582013-11-25 17:15:35 +02002900 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002901 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002902 power_domains->domain_use_count[power_domain]);
Imre Deak1da51582013-11-25 17:15:35 +02002903 }
2904
2905 mutex_unlock(&power_domains->lock);
2906
2907 return 0;
2908}
2909
Damien Lespiaub7cec662015-10-27 14:47:01 +02002910static int i915_dmc_info(struct seq_file *m, void *unused)
2911{
David Weinehall36cdd012016-08-22 13:59:31 +03002912 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002913 struct intel_csr *csr;
2914
David Weinehall36cdd012016-08-22 13:59:31 +03002915 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002916 seq_puts(m, "not supported\n");
2917 return 0;
2918 }
2919
2920 csr = &dev_priv->csr;
2921
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002922 intel_runtime_pm_get(dev_priv);
2923
Damien Lespiaub7cec662015-10-27 14:47:01 +02002924 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2925 seq_printf(m, "path: %s\n", csr->fw_path);
2926
2927 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002928 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002929
2930 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2931 CSR_VERSION_MINOR(csr->version));
2932
Mika Kuoppala48de5682017-05-09 13:05:22 +03002933 if (IS_KABYLAKE(dev_priv) ||
2934 (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
Damien Lespiau83372062015-10-30 17:53:32 +02002935 seq_printf(m, "DC3 -> DC5 count: %d\n",
2936 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2937 seq_printf(m, "DC5 -> DC6 count: %d\n",
2938 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002939 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002940 seq_printf(m, "DC3 -> DC5 count: %d\n",
2941 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002942 }
2943
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002944out:
2945 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2946 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2947 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2948
Damien Lespiau83372062015-10-30 17:53:32 +02002949 intel_runtime_pm_put(dev_priv);
2950
Damien Lespiaub7cec662015-10-27 14:47:01 +02002951 return 0;
2952}
2953
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002954static void intel_seq_print_mode(struct seq_file *m, int tabs,
2955 struct drm_display_mode *mode)
2956{
2957 int i;
2958
2959 for (i = 0; i < tabs; i++)
2960 seq_putc(m, '\t');
2961
2962 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2963 mode->base.id, mode->name,
2964 mode->vrefresh, mode->clock,
2965 mode->hdisplay, mode->hsync_start,
2966 mode->hsync_end, mode->htotal,
2967 mode->vdisplay, mode->vsync_start,
2968 mode->vsync_end, mode->vtotal,
2969 mode->type, mode->flags);
2970}
2971
2972static void intel_encoder_info(struct seq_file *m,
2973 struct intel_crtc *intel_crtc,
2974 struct intel_encoder *intel_encoder)
2975{
David Weinehall36cdd012016-08-22 13:59:31 +03002976 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2977 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002978 struct drm_crtc *crtc = &intel_crtc->base;
2979 struct intel_connector *intel_connector;
2980 struct drm_encoder *encoder;
2981
2982 encoder = &intel_encoder->base;
2983 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002984 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002985 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2986 struct drm_connector *connector = &intel_connector->base;
2987 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2988 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002989 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002990 drm_get_connector_status_name(connector->status));
2991 if (connector->status == connector_status_connected) {
2992 struct drm_display_mode *mode = &crtc->mode;
2993 seq_printf(m, ", mode:\n");
2994 intel_seq_print_mode(m, 2, mode);
2995 } else {
2996 seq_putc(m, '\n');
2997 }
2998 }
2999}
3000
3001static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3002{
David Weinehall36cdd012016-08-22 13:59:31 +03003003 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3004 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003005 struct drm_crtc *crtc = &intel_crtc->base;
3006 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02003007 struct drm_plane_state *plane_state = crtc->primary->state;
3008 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003009
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02003010 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07003011 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02003012 fb->base.id, plane_state->src_x >> 16,
3013 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07003014 else
3015 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003016 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3017 intel_encoder_info(m, intel_crtc, intel_encoder);
3018}
3019
3020static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
3021{
3022 struct drm_display_mode *mode = panel->fixed_mode;
3023
3024 seq_printf(m, "\tfixed mode:\n");
3025 intel_seq_print_mode(m, 2, mode);
3026}
3027
3028static void intel_dp_info(struct seq_file *m,
3029 struct intel_connector *intel_connector)
3030{
3031 struct intel_encoder *intel_encoder = intel_connector->encoder;
3032 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3033
3034 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03003035 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003036 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003037 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03003038
3039 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
3040 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003041}
3042
Libin Yang9a148a92016-11-28 20:07:05 +08003043static void intel_dp_mst_info(struct seq_file *m,
3044 struct intel_connector *intel_connector)
3045{
3046 struct intel_encoder *intel_encoder = intel_connector->encoder;
3047 struct intel_dp_mst_encoder *intel_mst =
3048 enc_to_mst(&intel_encoder->base);
3049 struct intel_digital_port *intel_dig_port = intel_mst->primary;
3050 struct intel_dp *intel_dp = &intel_dig_port->dp;
3051 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
3052 intel_connector->port);
3053
3054 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
3055}
3056
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003057static void intel_hdmi_info(struct seq_file *m,
3058 struct intel_connector *intel_connector)
3059{
3060 struct intel_encoder *intel_encoder = intel_connector->encoder;
3061 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
3062
Jani Nikula742f4912015-09-03 11:16:09 +03003063 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003064}
3065
3066static void intel_lvds_info(struct seq_file *m,
3067 struct intel_connector *intel_connector)
3068{
3069 intel_panel_info(m, &intel_connector->panel);
3070}
3071
3072static void intel_connector_info(struct seq_file *m,
3073 struct drm_connector *connector)
3074{
3075 struct intel_connector *intel_connector = to_intel_connector(connector);
3076 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08003077 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003078
3079 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003080 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003081 drm_get_connector_status_name(connector->status));
3082 if (connector->status == connector_status_connected) {
3083 seq_printf(m, "\tname: %s\n", connector->display_info.name);
3084 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
3085 connector->display_info.width_mm,
3086 connector->display_info.height_mm);
3087 seq_printf(m, "\tsubpixel order: %s\n",
3088 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3089 seq_printf(m, "\tCEA rev: %d\n",
3090 connector->display_info.cea_rev);
3091 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003092
Maarten Lankhorst77d1f612017-06-26 10:33:49 +02003093 if (!intel_encoder)
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003094 return;
3095
3096 switch (connector->connector_type) {
3097 case DRM_MODE_CONNECTOR_DisplayPort:
3098 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08003099 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
3100 intel_dp_mst_info(m, intel_connector);
3101 else
3102 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003103 break;
3104 case DRM_MODE_CONNECTOR_LVDS:
3105 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10003106 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003107 break;
3108 case DRM_MODE_CONNECTOR_HDMIA:
3109 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3110 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3111 intel_hdmi_info(m, intel_connector);
3112 break;
3113 default:
3114 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10003115 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003116
Jesse Barnesf103fc72014-02-20 12:39:57 -08003117 seq_printf(m, "\tmodes:\n");
3118 list_for_each_entry(mode, &connector->modes, head)
3119 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003120}
3121
Robert Fekete3abc4e02015-10-27 16:58:32 +01003122static const char *plane_type(enum drm_plane_type type)
3123{
3124 switch (type) {
3125 case DRM_PLANE_TYPE_OVERLAY:
3126 return "OVL";
3127 case DRM_PLANE_TYPE_PRIMARY:
3128 return "PRI";
3129 case DRM_PLANE_TYPE_CURSOR:
3130 return "CUR";
3131 /*
3132 * Deliberately omitting default: to generate compiler warnings
3133 * when a new drm_plane_type gets added.
3134 */
3135 }
3136
3137 return "unknown";
3138}
3139
3140static const char *plane_rotation(unsigned int rotation)
3141{
3142 static char buf[48];
3143 /*
Robert Fossc2c446a2017-05-19 16:50:17 -04003144 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
Robert Fekete3abc4e02015-10-27 16:58:32 +01003145 * will print them all to visualize if the values are misused
3146 */
3147 snprintf(buf, sizeof(buf),
3148 "%s%s%s%s%s%s(0x%08x)",
Robert Fossc2c446a2017-05-19 16:50:17 -04003149 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
3150 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
3151 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
3152 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
3153 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
3154 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003155 rotation);
3156
3157 return buf;
3158}
3159
3160static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3161{
David Weinehall36cdd012016-08-22 13:59:31 +03003162 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3163 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003164 struct intel_plane *intel_plane;
3165
3166 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3167 struct drm_plane_state *state;
3168 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003169 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003170
3171 if (!plane->state) {
3172 seq_puts(m, "plane->state is NULL!\n");
3173 continue;
3174 }
3175
3176 state = plane->state;
3177
Eric Engestrom90844f02016-08-15 01:02:38 +01003178 if (state->fb) {
Ville Syrjälä438b74a2016-12-14 23:32:55 +02003179 drm_get_format_name(state->fb->format->format,
3180 &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003181 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003182 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003183 }
3184
Robert Fekete3abc4e02015-10-27 16:58:32 +01003185 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3186 plane->base.id,
3187 plane_type(intel_plane->base.type),
3188 state->crtc_x, state->crtc_y,
3189 state->crtc_w, state->crtc_h,
3190 (state->src_x >> 16),
3191 ((state->src_x & 0xffff) * 15625) >> 10,
3192 (state->src_y >> 16),
3193 ((state->src_y & 0xffff) * 15625) >> 10,
3194 (state->src_w >> 16),
3195 ((state->src_w & 0xffff) * 15625) >> 10,
3196 (state->src_h >> 16),
3197 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003198 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003199 plane_rotation(state->rotation));
3200 }
3201}
3202
3203static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3204{
3205 struct intel_crtc_state *pipe_config;
3206 int num_scalers = intel_crtc->num_scalers;
3207 int i;
3208
3209 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3210
3211 /* Not all platformas have a scaler */
3212 if (num_scalers) {
3213 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3214 num_scalers,
3215 pipe_config->scaler_state.scaler_users,
3216 pipe_config->scaler_state.scaler_id);
3217
A.Sunil Kamath58415912016-11-20 23:20:26 +05303218 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003219 struct intel_scaler *sc =
3220 &pipe_config->scaler_state.scalers[i];
3221
3222 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3223 i, yesno(sc->in_use), sc->mode);
3224 }
3225 seq_puts(m, "\n");
3226 } else {
3227 seq_puts(m, "\tNo scalers available on this platform\n");
3228 }
3229}
3230
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003231static int i915_display_info(struct seq_file *m, void *unused)
3232{
David Weinehall36cdd012016-08-22 13:59:31 +03003233 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3234 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003235 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003236 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003237 struct drm_connector_list_iter conn_iter;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003238
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003239 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003240 seq_printf(m, "CRTC info\n");
3241 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003242 for_each_intel_crtc(dev, crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003243 struct intel_crtc_state *pipe_config;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003244
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003245 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003246 pipe_config = to_intel_crtc_state(crtc->base.state);
3247
Robert Fekete3abc4e02015-10-27 16:58:32 +01003248 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003249 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003250 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003251 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3252 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3253
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003254 if (pipe_config->base.active) {
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003255 struct intel_plane *cursor =
3256 to_intel_plane(crtc->base.cursor);
3257
Chris Wilson065f2ec2014-03-12 09:13:13 +00003258 intel_crtc_info(m, crtc);
3259
Ville Syrjäläcd5dcbf2017-03-27 21:55:35 +03003260 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
3261 yesno(cursor->base.state->visible),
3262 cursor->base.state->crtc_x,
3263 cursor->base.state->crtc_y,
3264 cursor->base.state->crtc_w,
3265 cursor->base.state->crtc_h,
3266 cursor->cursor.base);
Robert Fekete3abc4e02015-10-27 16:58:32 +01003267 intel_scaler_info(m, crtc);
3268 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003269 }
Daniel Vettercace8412014-05-22 17:56:31 +02003270
3271 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3272 yesno(!crtc->cpu_fifo_underrun_disabled),
3273 yesno(!crtc->pch_fifo_underrun_disabled));
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003274 drm_modeset_unlock(&crtc->base.mutex);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003275 }
3276
3277 seq_printf(m, "\n");
3278 seq_printf(m, "Connector info\n");
3279 seq_printf(m, "--------------\n");
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003280 mutex_lock(&dev->mode_config.mutex);
3281 drm_connector_list_iter_begin(dev, &conn_iter);
3282 drm_for_each_connector_iter(connector, &conn_iter)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003283 intel_connector_info(m, connector);
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003284 drm_connector_list_iter_end(&conn_iter);
3285 mutex_unlock(&dev->mode_config.mutex);
3286
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003287 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003288
3289 return 0;
3290}
3291
Chris Wilson1b365952016-10-04 21:11:31 +01003292static int i915_engine_info(struct seq_file *m, void *unused)
3293{
3294 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3295 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303296 enum intel_engine_id id;
Chris Wilsonf636edb2017-10-09 12:02:57 +01003297 struct drm_printer p;
Chris Wilson1b365952016-10-04 21:11:31 +01003298
Chris Wilson9c870d02016-10-24 13:42:15 +01003299 intel_runtime_pm_get(dev_priv);
3300
Chris Wilsonf73b5672017-03-02 15:03:56 +00003301 seq_printf(m, "GT awake? %s\n",
3302 yesno(dev_priv->gt.awake));
3303 seq_printf(m, "Global active requests: %d\n",
3304 dev_priv->gt.active_requests);
3305
Chris Wilsonf636edb2017-10-09 12:02:57 +01003306 p = drm_seq_file_printer(m);
3307 for_each_engine(engine, dev_priv, id)
3308 intel_engine_dump(engine, &p);
Chris Wilson1b365952016-10-04 21:11:31 +01003309
Chris Wilson9c870d02016-10-24 13:42:15 +01003310 intel_runtime_pm_put(dev_priv);
3311
Chris Wilson1b365952016-10-04 21:11:31 +01003312 return 0;
3313}
3314
Ben Widawskye04934c2014-06-30 09:53:42 -07003315static int i915_semaphore_status(struct seq_file *m, void *unused)
3316{
David Weinehall36cdd012016-08-22 13:59:31 +03003317 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3318 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003319 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003320 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003321 enum intel_engine_id id;
3322 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003323
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003324 if (!i915_modparams.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003325 seq_puts(m, "Semaphores are disabled\n");
3326 return 0;
3327 }
3328
3329 ret = mutex_lock_interruptible(&dev->struct_mutex);
3330 if (ret)
3331 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003332 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003333
David Weinehall36cdd012016-08-22 13:59:31 +03003334 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003335 struct page *page;
3336 uint64_t *seqno;
3337
Chris Wilson51d545d2016-08-15 10:49:02 +01003338 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003339
3340 seqno = (uint64_t *)kmap_atomic(page);
Akash Goel3b3f1652016-10-13 22:44:48 +05303341 for_each_engine(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003342 uint64_t offset;
3343
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003344 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003345
3346 seq_puts(m, " Last signal:");
3347 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003348 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003349 seq_printf(m, "0x%08llx (0x%02llx) ",
3350 seqno[offset], offset * 8);
3351 }
3352 seq_putc(m, '\n');
3353
3354 seq_puts(m, " Last wait: ");
3355 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003356 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003357 seq_printf(m, "0x%08llx (0x%02llx) ",
3358 seqno[offset], offset * 8);
3359 }
3360 seq_putc(m, '\n');
3361
3362 }
3363 kunmap_atomic(seqno);
3364 } else {
3365 seq_puts(m, " Last signal:");
Akash Goel3b3f1652016-10-13 22:44:48 +05303366 for_each_engine(engine, dev_priv, id)
Ben Widawskye04934c2014-06-30 09:53:42 -07003367 for (j = 0; j < num_rings; j++)
3368 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003369 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003370 seq_putc(m, '\n');
3371 }
3372
Paulo Zanoni03872062014-07-09 14:31:57 -03003373 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003374 mutex_unlock(&dev->struct_mutex);
3375 return 0;
3376}
3377
Daniel Vetter728e29d2014-06-25 22:01:53 +03003378static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3379{
David Weinehall36cdd012016-08-22 13:59:31 +03003380 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3381 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003382 int i;
3383
3384 drm_modeset_lock_all(dev);
3385 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3386 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3387
3388 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003389 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003390 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003391 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003392 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003393 seq_printf(m, " dpll_md: 0x%08x\n",
Ander Conselvan de Oliveira2c42e532016-12-29 17:22:09 +02003394 pll->state.hw_state.dpll_md);
3395 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3396 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3397 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003398 }
3399 drm_modeset_unlock_all(dev);
3400
3401 return 0;
3402}
3403
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003404static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003405{
3406 int i;
3407 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003408 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003409 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3410 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003411 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003412 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003413
Arun Siluvery888b5992014-08-26 14:44:51 +01003414 ret = mutex_lock_interruptible(&dev->struct_mutex);
3415 if (ret)
3416 return ret;
3417
3418 intel_runtime_pm_get(dev_priv);
3419
Arun Siluvery33136b02016-01-21 21:43:47 +00003420 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303421 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003422 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003423 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003424 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003425 i915_reg_t addr;
3426 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003427 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003428
Arun Siluvery33136b02016-01-21 21:43:47 +00003429 addr = workarounds->reg[i].addr;
3430 mask = workarounds->reg[i].mask;
3431 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003432 read = I915_READ(addr);
3433 ok = (value & mask) == (read & mask);
3434 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003435 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003436 }
3437
3438 intel_runtime_pm_put(dev_priv);
3439 mutex_unlock(&dev->struct_mutex);
3440
3441 return 0;
3442}
3443
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05303444static int i915_ipc_status_show(struct seq_file *m, void *data)
3445{
3446 struct drm_i915_private *dev_priv = m->private;
3447
3448 seq_printf(m, "Isochronous Priority Control: %s\n",
3449 yesno(dev_priv->ipc_enabled));
3450 return 0;
3451}
3452
3453static int i915_ipc_status_open(struct inode *inode, struct file *file)
3454{
3455 struct drm_i915_private *dev_priv = inode->i_private;
3456
3457 if (!HAS_IPC(dev_priv))
3458 return -ENODEV;
3459
3460 return single_open(file, i915_ipc_status_show, dev_priv);
3461}
3462
3463static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
3464 size_t len, loff_t *offp)
3465{
3466 struct seq_file *m = file->private_data;
3467 struct drm_i915_private *dev_priv = m->private;
3468 int ret;
3469 bool enable;
3470
3471 ret = kstrtobool_from_user(ubuf, len, &enable);
3472 if (ret < 0)
3473 return ret;
3474
3475 intel_runtime_pm_get(dev_priv);
3476 if (!dev_priv->ipc_enabled && enable)
3477 DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
3478 dev_priv->wm.distrust_bios_wm = true;
3479 dev_priv->ipc_enabled = enable;
3480 intel_enable_ipc(dev_priv);
3481 intel_runtime_pm_put(dev_priv);
3482
3483 return len;
3484}
3485
3486static const struct file_operations i915_ipc_status_fops = {
3487 .owner = THIS_MODULE,
3488 .open = i915_ipc_status_open,
3489 .read = seq_read,
3490 .llseek = seq_lseek,
3491 .release = single_release,
3492 .write = i915_ipc_status_write
3493};
3494
Damien Lespiauc5511e42014-11-04 17:06:51 +00003495static int i915_ddb_info(struct seq_file *m, void *unused)
3496{
David Weinehall36cdd012016-08-22 13:59:31 +03003497 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3498 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003499 struct skl_ddb_allocation *ddb;
3500 struct skl_ddb_entry *entry;
3501 enum pipe pipe;
3502 int plane;
3503
David Weinehall36cdd012016-08-22 13:59:31 +03003504 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003505 return 0;
3506
Damien Lespiauc5511e42014-11-04 17:06:51 +00003507 drm_modeset_lock_all(dev);
3508
3509 ddb = &dev_priv->wm.skl_hw.ddb;
3510
3511 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3512
3513 for_each_pipe(dev_priv, pipe) {
3514 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3515
Matt Roper8b364b42016-10-26 15:51:28 -07003516 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003517 entry = &ddb->plane[pipe][plane];
3518 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3519 entry->start, entry->end,
3520 skl_ddb_entry_size(entry));
3521 }
3522
Matt Roper4969d332015-09-24 15:53:10 -07003523 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003524 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3525 entry->end, skl_ddb_entry_size(entry));
3526 }
3527
3528 drm_modeset_unlock_all(dev);
3529
3530 return 0;
3531}
3532
Vandana Kannana54746e2015-03-03 20:53:10 +05303533static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003534 struct drm_device *dev,
3535 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303536{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003537 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303538 struct i915_drrs *drrs = &dev_priv->drrs;
3539 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003540 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003541 struct drm_connector_list_iter conn_iter;
Vandana Kannana54746e2015-03-03 20:53:10 +05303542
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003543 drm_connector_list_iter_begin(dev, &conn_iter);
3544 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003545 if (connector->state->crtc != &intel_crtc->base)
3546 continue;
3547
3548 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303549 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003550 drm_connector_list_iter_end(&conn_iter);
Vandana Kannana54746e2015-03-03 20:53:10 +05303551
3552 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3553 seq_puts(m, "\tVBT: DRRS_type: Static");
3554 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3555 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3556 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3557 seq_puts(m, "\tVBT: DRRS_type: None");
3558 else
3559 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3560
3561 seq_puts(m, "\n\n");
3562
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003563 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303564 struct intel_panel *panel;
3565
3566 mutex_lock(&drrs->mutex);
3567 /* DRRS Supported */
3568 seq_puts(m, "\tDRRS Supported: Yes\n");
3569
3570 /* disable_drrs() will make drrs->dp NULL */
3571 if (!drrs->dp) {
3572 seq_puts(m, "Idleness DRRS: Disabled");
3573 mutex_unlock(&drrs->mutex);
3574 return;
3575 }
3576
3577 panel = &drrs->dp->attached_connector->panel;
3578 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3579 drrs->busy_frontbuffer_bits);
3580
3581 seq_puts(m, "\n\t\t");
3582 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3583 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3584 vrefresh = panel->fixed_mode->vrefresh;
3585 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3586 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3587 vrefresh = panel->downclock_mode->vrefresh;
3588 } else {
3589 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3590 drrs->refresh_rate_type);
3591 mutex_unlock(&drrs->mutex);
3592 return;
3593 }
3594 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3595
3596 seq_puts(m, "\n\t\t");
3597 mutex_unlock(&drrs->mutex);
3598 } else {
3599 /* DRRS not supported. Print the VBT parameter*/
3600 seq_puts(m, "\tDRRS Supported : No");
3601 }
3602 seq_puts(m, "\n");
3603}
3604
3605static int i915_drrs_status(struct seq_file *m, void *unused)
3606{
David Weinehall36cdd012016-08-22 13:59:31 +03003607 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3608 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303609 struct intel_crtc *intel_crtc;
3610 int active_crtc_cnt = 0;
3611
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003612 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303613 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003614 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303615 active_crtc_cnt++;
3616 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3617
3618 drrs_status_per_crtc(m, dev, intel_crtc);
3619 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303620 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003621 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303622
3623 if (!active_crtc_cnt)
3624 seq_puts(m, "No active crtc found\n");
3625
3626 return 0;
3627}
3628
Dave Airlie11bed952014-05-12 15:22:27 +10003629static int i915_dp_mst_info(struct seq_file *m, void *unused)
3630{
David Weinehall36cdd012016-08-22 13:59:31 +03003631 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3632 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003633 struct intel_encoder *intel_encoder;
3634 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003635 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003636 struct drm_connector_list_iter conn_iter;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003637
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003638 drm_connector_list_iter_begin(dev, &conn_iter);
3639 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003640 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003641 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003642
3643 intel_encoder = intel_attached_encoder(connector);
3644 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3645 continue;
3646
3647 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003648 if (!intel_dig_port->dp.can_mst)
3649 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003650
Jim Bride40ae80c2016-04-14 10:18:37 -07003651 seq_printf(m, "MST Source Port %c\n",
3652 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003653 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3654 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003655 drm_connector_list_iter_end(&conn_iter);
3656
Dave Airlie11bed952014-05-12 15:22:27 +10003657 return 0;
3658}
3659
Todd Previteeb3394fa2015-04-18 00:04:19 -07003660static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03003661 const char __user *ubuf,
3662 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003663{
3664 char *input_buffer;
3665 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003666 struct drm_device *dev;
3667 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003668 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003669 struct intel_dp *intel_dp;
3670 int val = 0;
3671
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05303672 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003673
Todd Previteeb3394fa2015-04-18 00:04:19 -07003674 if (len == 0)
3675 return 0;
3676
Geliang Tang261aeba2017-05-06 23:40:17 +08003677 input_buffer = memdup_user_nul(ubuf, len);
3678 if (IS_ERR(input_buffer))
3679 return PTR_ERR(input_buffer);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003680
Todd Previteeb3394fa2015-04-18 00:04:19 -07003681 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3682
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003683 drm_connector_list_iter_begin(dev, &conn_iter);
3684 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003685 struct intel_encoder *encoder;
3686
Todd Previteeb3394fa2015-04-18 00:04:19 -07003687 if (connector->connector_type !=
3688 DRM_MODE_CONNECTOR_DisplayPort)
3689 continue;
3690
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003691 encoder = to_intel_encoder(connector->encoder);
3692 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3693 continue;
3694
3695 if (encoder && connector->status == connector_status_connected) {
3696 intel_dp = enc_to_intel_dp(&encoder->base);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003697 status = kstrtoint(input_buffer, 10, &val);
3698 if (status < 0)
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003699 break;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003700 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3701 /* To prevent erroneous activation of the compliance
3702 * testing code, only accept an actual value of 1 here
3703 */
3704 if (val == 1)
Manasi Navarec1617ab2016-12-09 16:22:50 -08003705 intel_dp->compliance.test_active = 1;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003706 else
Manasi Navarec1617ab2016-12-09 16:22:50 -08003707 intel_dp->compliance.test_active = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003708 }
3709 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003710 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003711 kfree(input_buffer);
3712 if (status < 0)
3713 return status;
3714
3715 *offp += len;
3716 return len;
3717}
3718
3719static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3720{
3721 struct drm_device *dev = m->private;
3722 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003723 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003724 struct intel_dp *intel_dp;
3725
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003726 drm_connector_list_iter_begin(dev, &conn_iter);
3727 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003728 struct intel_encoder *encoder;
3729
Todd Previteeb3394fa2015-04-18 00:04:19 -07003730 if (connector->connector_type !=
3731 DRM_MODE_CONNECTOR_DisplayPort)
3732 continue;
3733
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003734 encoder = to_intel_encoder(connector->encoder);
3735 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3736 continue;
3737
3738 if (encoder && connector->status == connector_status_connected) {
3739 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003740 if (intel_dp->compliance.test_active)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003741 seq_puts(m, "1");
3742 else
3743 seq_puts(m, "0");
3744 } else
3745 seq_puts(m, "0");
3746 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003747 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003748
3749 return 0;
3750}
3751
3752static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003753 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003754{
David Weinehall36cdd012016-08-22 13:59:31 +03003755 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003756
David Weinehall36cdd012016-08-22 13:59:31 +03003757 return single_open(file, i915_displayport_test_active_show,
3758 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003759}
3760
3761static const struct file_operations i915_displayport_test_active_fops = {
3762 .owner = THIS_MODULE,
3763 .open = i915_displayport_test_active_open,
3764 .read = seq_read,
3765 .llseek = seq_lseek,
3766 .release = single_release,
3767 .write = i915_displayport_test_active_write
3768};
3769
3770static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3771{
3772 struct drm_device *dev = m->private;
3773 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003774 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003775 struct intel_dp *intel_dp;
3776
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003777 drm_connector_list_iter_begin(dev, &conn_iter);
3778 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003779 struct intel_encoder *encoder;
3780
Todd Previteeb3394fa2015-04-18 00:04:19 -07003781 if (connector->connector_type !=
3782 DRM_MODE_CONNECTOR_DisplayPort)
3783 continue;
3784
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003785 encoder = to_intel_encoder(connector->encoder);
3786 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3787 continue;
3788
3789 if (encoder && connector->status == connector_status_connected) {
3790 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navareb48a5ba2017-01-20 19:09:28 -08003791 if (intel_dp->compliance.test_type ==
3792 DP_TEST_LINK_EDID_READ)
3793 seq_printf(m, "%lx",
3794 intel_dp->compliance.test_data.edid);
Manasi Navare611032b2017-01-24 08:21:49 -08003795 else if (intel_dp->compliance.test_type ==
3796 DP_TEST_LINK_VIDEO_PATTERN) {
3797 seq_printf(m, "hdisplay: %d\n",
3798 intel_dp->compliance.test_data.hdisplay);
3799 seq_printf(m, "vdisplay: %d\n",
3800 intel_dp->compliance.test_data.vdisplay);
3801 seq_printf(m, "bpc: %u\n",
3802 intel_dp->compliance.test_data.bpc);
3803 }
Todd Previteeb3394fa2015-04-18 00:04:19 -07003804 } else
3805 seq_puts(m, "0");
3806 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003807 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003808
3809 return 0;
3810}
3811static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03003812 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07003813{
David Weinehall36cdd012016-08-22 13:59:31 +03003814 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003815
David Weinehall36cdd012016-08-22 13:59:31 +03003816 return single_open(file, i915_displayport_test_data_show,
3817 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003818}
3819
3820static const struct file_operations i915_displayport_test_data_fops = {
3821 .owner = THIS_MODULE,
3822 .open = i915_displayport_test_data_open,
3823 .read = seq_read,
3824 .llseek = seq_lseek,
3825 .release = single_release
3826};
3827
3828static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3829{
3830 struct drm_device *dev = m->private;
3831 struct drm_connector *connector;
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003832 struct drm_connector_list_iter conn_iter;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003833 struct intel_dp *intel_dp;
3834
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003835 drm_connector_list_iter_begin(dev, &conn_iter);
3836 drm_for_each_connector_iter(connector, &conn_iter) {
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003837 struct intel_encoder *encoder;
3838
Todd Previteeb3394fa2015-04-18 00:04:19 -07003839 if (connector->connector_type !=
3840 DRM_MODE_CONNECTOR_DisplayPort)
3841 continue;
3842
Maarten Lankhorsta874b6a2017-06-26 10:18:35 +02003843 encoder = to_intel_encoder(connector->encoder);
3844 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3845 continue;
3846
3847 if (encoder && connector->status == connector_status_connected) {
3848 intel_dp = enc_to_intel_dp(&encoder->base);
Manasi Navarec1617ab2016-12-09 16:22:50 -08003849 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003850 } else
3851 seq_puts(m, "0");
3852 }
Daniel Vetter3f6a5e12017-03-01 10:52:21 +01003853 drm_connector_list_iter_end(&conn_iter);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003854
3855 return 0;
3856}
3857
3858static int i915_displayport_test_type_open(struct inode *inode,
3859 struct file *file)
3860{
David Weinehall36cdd012016-08-22 13:59:31 +03003861 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07003862
David Weinehall36cdd012016-08-22 13:59:31 +03003863 return single_open(file, i915_displayport_test_type_show,
3864 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07003865}
3866
3867static const struct file_operations i915_displayport_test_type_fops = {
3868 .owner = THIS_MODULE,
3869 .open = i915_displayport_test_type_open,
3870 .read = seq_read,
3871 .llseek = seq_lseek,
3872 .release = single_release
3873};
3874
Damien Lespiau97e94b22014-11-04 17:06:50 +00003875static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003876{
David Weinehall36cdd012016-08-22 13:59:31 +03003877 struct drm_i915_private *dev_priv = m->private;
3878 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003879 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003880 int num_levels;
3881
David Weinehall36cdd012016-08-22 13:59:31 +03003882 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003883 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03003884 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03003885 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003886 else if (IS_G4X(dev_priv))
3887 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03003888 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003889 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003890
3891 drm_modeset_lock_all(dev);
3892
3893 for (level = 0; level < num_levels; level++) {
3894 unsigned int latency = wm[level];
3895
Damien Lespiau97e94b22014-11-04 17:06:50 +00003896 /*
3897 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03003898 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00003899 */
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003900 if (INTEL_GEN(dev_priv) >= 9 ||
3901 IS_VALLEYVIEW(dev_priv) ||
3902 IS_CHERRYVIEW(dev_priv) ||
3903 IS_G4X(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00003904 latency *= 10;
3905 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02003906 latency *= 5;
3907
3908 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00003909 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003910 }
3911
3912 drm_modeset_unlock_all(dev);
3913}
3914
3915static int pri_wm_latency_show(struct seq_file *m, void *data)
3916{
David Weinehall36cdd012016-08-22 13:59:31 +03003917 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003918 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003919
David Weinehall36cdd012016-08-22 13:59:31 +03003920 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003921 latencies = dev_priv->wm.skl_latency;
3922 else
David Weinehall36cdd012016-08-22 13:59:31 +03003923 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003924
3925 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003926
3927 return 0;
3928}
3929
3930static int spr_wm_latency_show(struct seq_file *m, void *data)
3931{
David Weinehall36cdd012016-08-22 13:59:31 +03003932 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003933 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003934
David Weinehall36cdd012016-08-22 13:59:31 +03003935 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003936 latencies = dev_priv->wm.skl_latency;
3937 else
David Weinehall36cdd012016-08-22 13:59:31 +03003938 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003939
3940 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003941
3942 return 0;
3943}
3944
3945static int cur_wm_latency_show(struct seq_file *m, void *data)
3946{
David Weinehall36cdd012016-08-22 13:59:31 +03003947 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003948 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003949
David Weinehall36cdd012016-08-22 13:59:31 +03003950 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00003951 latencies = dev_priv->wm.skl_latency;
3952 else
David Weinehall36cdd012016-08-22 13:59:31 +03003953 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003954
3955 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003956
3957 return 0;
3958}
3959
3960static int pri_wm_latency_open(struct inode *inode, struct file *file)
3961{
David Weinehall36cdd012016-08-22 13:59:31 +03003962 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003963
Ville Syrjälä04548cb2017-04-21 21:14:29 +03003964 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003965 return -ENODEV;
3966
David Weinehall36cdd012016-08-22 13:59:31 +03003967 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003968}
3969
3970static int spr_wm_latency_open(struct inode *inode, struct file *file)
3971{
David Weinehall36cdd012016-08-22 13:59:31 +03003972 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003973
David Weinehall36cdd012016-08-22 13:59:31 +03003974 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003975 return -ENODEV;
3976
David Weinehall36cdd012016-08-22 13:59:31 +03003977 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003978}
3979
3980static int cur_wm_latency_open(struct inode *inode, struct file *file)
3981{
David Weinehall36cdd012016-08-22 13:59:31 +03003982 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003983
David Weinehall36cdd012016-08-22 13:59:31 +03003984 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003985 return -ENODEV;
3986
David Weinehall36cdd012016-08-22 13:59:31 +03003987 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02003988}
3989
3990static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00003991 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02003992{
3993 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003994 struct drm_i915_private *dev_priv = m->private;
3995 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00003996 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03003997 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003998 int level;
3999 int ret;
4000 char tmp[32];
4001
David Weinehall36cdd012016-08-22 13:59:31 +03004002 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004003 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004004 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004005 num_levels = 1;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03004006 else if (IS_G4X(dev_priv))
4007 num_levels = 3;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004008 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004009 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004010
Ville Syrjälä369a1342014-01-22 14:36:08 +02004011 if (len >= sizeof(tmp))
4012 return -EINVAL;
4013
4014 if (copy_from_user(tmp, ubuf, len))
4015 return -EFAULT;
4016
4017 tmp[len] = '\0';
4018
Damien Lespiau97e94b22014-11-04 17:06:50 +00004019 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4020 &new[0], &new[1], &new[2], &new[3],
4021 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004022 if (ret != num_levels)
4023 return -EINVAL;
4024
4025 drm_modeset_lock_all(dev);
4026
4027 for (level = 0; level < num_levels; level++)
4028 wm[level] = new[level];
4029
4030 drm_modeset_unlock_all(dev);
4031
4032 return len;
4033}
4034
4035
4036static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4037 size_t len, loff_t *offp)
4038{
4039 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004040 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004041 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004042
David Weinehall36cdd012016-08-22 13:59:31 +03004043 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004044 latencies = dev_priv->wm.skl_latency;
4045 else
David Weinehall36cdd012016-08-22 13:59:31 +03004046 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004047
4048 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004049}
4050
4051static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4052 size_t len, loff_t *offp)
4053{
4054 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004055 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004056 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004057
David Weinehall36cdd012016-08-22 13:59:31 +03004058 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004059 latencies = dev_priv->wm.skl_latency;
4060 else
David Weinehall36cdd012016-08-22 13:59:31 +03004061 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004062
4063 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004064}
4065
4066static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4067 size_t len, loff_t *offp)
4068{
4069 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004070 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004071 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004072
David Weinehall36cdd012016-08-22 13:59:31 +03004073 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004074 latencies = dev_priv->wm.skl_latency;
4075 else
David Weinehall36cdd012016-08-22 13:59:31 +03004076 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004077
4078 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004079}
4080
4081static const struct file_operations i915_pri_wm_latency_fops = {
4082 .owner = THIS_MODULE,
4083 .open = pri_wm_latency_open,
4084 .read = seq_read,
4085 .llseek = seq_lseek,
4086 .release = single_release,
4087 .write = pri_wm_latency_write
4088};
4089
4090static const struct file_operations i915_spr_wm_latency_fops = {
4091 .owner = THIS_MODULE,
4092 .open = spr_wm_latency_open,
4093 .read = seq_read,
4094 .llseek = seq_lseek,
4095 .release = single_release,
4096 .write = spr_wm_latency_write
4097};
4098
4099static const struct file_operations i915_cur_wm_latency_fops = {
4100 .owner = THIS_MODULE,
4101 .open = cur_wm_latency_open,
4102 .read = seq_read,
4103 .llseek = seq_lseek,
4104 .release = single_release,
4105 .write = cur_wm_latency_write
4106};
4107
Kees Cook647416f2013-03-10 14:10:06 -07004108static int
4109i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004110{
David Weinehall36cdd012016-08-22 13:59:31 +03004111 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004112
Chris Wilsond98c52c2016-04-13 17:35:05 +01004113 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004114
Kees Cook647416f2013-03-10 14:10:06 -07004115 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004116}
4117
Kees Cook647416f2013-03-10 14:10:06 -07004118static int
4119i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004120{
Chris Wilson598b6b52017-03-25 13:47:35 +00004121 struct drm_i915_private *i915 = data;
4122 struct intel_engine_cs *engine;
4123 unsigned int tmp;
Imre Deakd46c0512014-04-14 20:24:27 +03004124
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004125 /*
4126 * There is no safeguard against this debugfs entry colliding
4127 * with the hangcheck calling same i915_handle_error() in
4128 * parallel, causing an explosion. For now we assume that the
4129 * test harness is responsible enough not to inject gpu hangs
4130 * while it is writing to 'i915_wedged'
4131 */
4132
Chris Wilson598b6b52017-03-25 13:47:35 +00004133 if (i915_reset_backoff(&i915->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004134 return -EAGAIN;
4135
Chris Wilson598b6b52017-03-25 13:47:35 +00004136 for_each_engine_masked(engine, i915, val, tmp) {
4137 engine->hangcheck.seqno = intel_engine_get_seqno(engine);
4138 engine->hangcheck.stalled = true;
4139 }
Imre Deakd46c0512014-04-14 20:24:27 +03004140
Chris Wilson598b6b52017-03-25 13:47:35 +00004141 i915_handle_error(i915, val, "Manually setting wedged to %llu", val);
4142
4143 wait_on_bit(&i915->gpu_error.flags,
Chris Wilsond3df42b2017-03-16 17:13:05 +00004144 I915_RESET_HANDOFF,
4145 TASK_UNINTERRUPTIBLE);
4146
Kees Cook647416f2013-03-10 14:10:06 -07004147 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004148}
4149
Kees Cook647416f2013-03-10 14:10:06 -07004150DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4151 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004152 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004153
Kees Cook647416f2013-03-10 14:10:06 -07004154static int
Chris Wilson64486ae2017-03-07 15:59:08 +00004155fault_irq_set(struct drm_i915_private *i915,
4156 unsigned long *irq,
4157 unsigned long val)
4158{
4159 int err;
4160
4161 err = mutex_lock_interruptible(&i915->drm.struct_mutex);
4162 if (err)
4163 return err;
4164
4165 err = i915_gem_wait_for_idle(i915,
4166 I915_WAIT_LOCKED |
4167 I915_WAIT_INTERRUPTIBLE);
4168 if (err)
4169 goto err_unlock;
4170
Chris Wilson64486ae2017-03-07 15:59:08 +00004171 *irq = val;
4172 mutex_unlock(&i915->drm.struct_mutex);
4173
4174 /* Flush idle worker to disarm irq */
Chris Wilson7c262402017-10-06 11:40:38 +01004175 drain_delayed_work(&i915->gt.idle_work);
Chris Wilson64486ae2017-03-07 15:59:08 +00004176
4177 return 0;
4178
4179err_unlock:
4180 mutex_unlock(&i915->drm.struct_mutex);
4181 return err;
4182}
4183
4184static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004185i915_ring_missed_irq_get(void *data, u64 *val)
4186{
David Weinehall36cdd012016-08-22 13:59:31 +03004187 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004188
4189 *val = dev_priv->gpu_error.missed_irq_rings;
4190 return 0;
4191}
4192
4193static int
4194i915_ring_missed_irq_set(void *data, u64 val)
4195{
Chris Wilson64486ae2017-03-07 15:59:08 +00004196 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004197
Chris Wilson64486ae2017-03-07 15:59:08 +00004198 return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004199}
4200
4201DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4202 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4203 "0x%08llx\n");
4204
4205static int
4206i915_ring_test_irq_get(void *data, u64 *val)
4207{
David Weinehall36cdd012016-08-22 13:59:31 +03004208 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004209
4210 *val = dev_priv->gpu_error.test_irq_rings;
4211
4212 return 0;
4213}
4214
4215static int
4216i915_ring_test_irq_set(void *data, u64 val)
4217{
Chris Wilson64486ae2017-03-07 15:59:08 +00004218 struct drm_i915_private *i915 = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004219
Chris Wilson64486ae2017-03-07 15:59:08 +00004220 val &= INTEL_INFO(i915)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004221 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004222
Chris Wilson64486ae2017-03-07 15:59:08 +00004223 return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004224}
4225
4226DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4227 i915_ring_test_irq_get, i915_ring_test_irq_set,
4228 "0x%08llx\n");
4229
Chris Wilsondd624af2013-01-15 12:39:35 +00004230#define DROP_UNBOUND 0x1
4231#define DROP_BOUND 0x2
4232#define DROP_RETIRE 0x4
4233#define DROP_ACTIVE 0x8
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004234#define DROP_FREED 0x10
Chris Wilson8eadc192017-03-08 14:46:22 +00004235#define DROP_SHRINK_ALL 0x20
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004236#define DROP_ALL (DROP_UNBOUND | \
4237 DROP_BOUND | \
4238 DROP_RETIRE | \
4239 DROP_ACTIVE | \
Chris Wilson8eadc192017-03-08 14:46:22 +00004240 DROP_FREED | \
4241 DROP_SHRINK_ALL)
Kees Cook647416f2013-03-10 14:10:06 -07004242static int
4243i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004244{
Kees Cook647416f2013-03-10 14:10:06 -07004245 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004246
Kees Cook647416f2013-03-10 14:10:06 -07004247 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004248}
4249
Kees Cook647416f2013-03-10 14:10:06 -07004250static int
4251i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004252{
David Weinehall36cdd012016-08-22 13:59:31 +03004253 struct drm_i915_private *dev_priv = data;
4254 struct drm_device *dev = &dev_priv->drm;
Chris Wilson00c26cf2017-05-24 17:26:53 +01004255 int ret = 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004256
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004257 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004258
4259 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4260 * on ioctls on -EAGAIN. */
Chris Wilson00c26cf2017-05-24 17:26:53 +01004261 if (val & (DROP_ACTIVE | DROP_RETIRE)) {
4262 ret = mutex_lock_interruptible(&dev->struct_mutex);
Chris Wilsondd624af2013-01-15 12:39:35 +00004263 if (ret)
Chris Wilson00c26cf2017-05-24 17:26:53 +01004264 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004265
Chris Wilson00c26cf2017-05-24 17:26:53 +01004266 if (val & DROP_ACTIVE)
4267 ret = i915_gem_wait_for_idle(dev_priv,
4268 I915_WAIT_INTERRUPTIBLE |
4269 I915_WAIT_LOCKED);
4270
4271 if (val & DROP_RETIRE)
4272 i915_gem_retire_requests(dev_priv);
4273
4274 mutex_unlock(&dev->struct_mutex);
4275 }
Chris Wilsondd624af2013-01-15 12:39:35 +00004276
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004277 fs_reclaim_acquire(GFP_KERNEL);
Chris Wilson21ab4e72014-09-09 11:16:08 +01004278 if (val & DROP_BOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004279 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004280
Chris Wilson21ab4e72014-09-09 11:16:08 +01004281 if (val & DROP_UNBOUND)
Chris Wilson912d5722017-09-06 16:19:30 -07004282 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004283
Chris Wilson8eadc192017-03-08 14:46:22 +00004284 if (val & DROP_SHRINK_ALL)
4285 i915_gem_shrink_all(dev_priv);
Peter Zijlstrad92a8cf2017-03-03 10:13:38 +01004286 fs_reclaim_release(GFP_KERNEL);
Chris Wilson8eadc192017-03-08 14:46:22 +00004287
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004288 if (val & DROP_FREED) {
4289 synchronize_rcu();
Chris Wilsonbdeb9782016-12-23 14:57:56 +00004290 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004291 }
4292
Kees Cook647416f2013-03-10 14:10:06 -07004293 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004294}
4295
Kees Cook647416f2013-03-10 14:10:06 -07004296DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4297 i915_drop_caches_get, i915_drop_caches_set,
4298 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004299
Kees Cook647416f2013-03-10 14:10:06 -07004300static int
4301i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004302{
David Weinehall36cdd012016-08-22 13:59:31 +03004303 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004304
David Weinehall36cdd012016-08-22 13:59:31 +03004305 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004306 return -ENODEV;
4307
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004308 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004309 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004310}
4311
Kees Cook647416f2013-03-10 14:10:06 -07004312static int
4313i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004314{
David Weinehall36cdd012016-08-22 13:59:31 +03004315 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304316 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004317 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004318
David Weinehall36cdd012016-08-22 13:59:31 +03004319 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004320 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004321
Kees Cook647416f2013-03-10 14:10:06 -07004322 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004323
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004324 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004325 if (ret)
4326 return ret;
4327
Jesse Barnes358733e2011-07-27 11:53:01 -07004328 /*
4329 * Turbo will still be enabled, but won't go above the set value.
4330 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304331 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004332
Akash Goelbc4d91f2015-02-26 16:09:47 +05304333 hw_max = dev_priv->rps.max_freq;
4334 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004335
Ben Widawskyb39fb292014-03-19 18:31:11 -07004336 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004337 mutex_unlock(&dev_priv->rps.hw_lock);
4338 return -EINVAL;
4339 }
4340
Ben Widawskyb39fb292014-03-19 18:31:11 -07004341 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004342
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004343 if (intel_set_rps(dev_priv, val))
4344 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004345
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004346 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004347
Kees Cook647416f2013-03-10 14:10:06 -07004348 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004349}
4350
Kees Cook647416f2013-03-10 14:10:06 -07004351DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4352 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004353 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004354
Kees Cook647416f2013-03-10 14:10:06 -07004355static int
4356i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004357{
David Weinehall36cdd012016-08-22 13:59:31 +03004358 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004359
Chris Wilson62e1baa2016-07-13 09:10:36 +01004360 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004361 return -ENODEV;
4362
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004363 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004364 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004365}
4366
Kees Cook647416f2013-03-10 14:10:06 -07004367static int
4368i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004369{
David Weinehall36cdd012016-08-22 13:59:31 +03004370 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304371 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004372 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004373
Chris Wilson62e1baa2016-07-13 09:10:36 +01004374 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004375 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004376
Kees Cook647416f2013-03-10 14:10:06 -07004377 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004378
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004379 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004380 if (ret)
4381 return ret;
4382
Jesse Barnes1523c312012-05-25 12:34:54 -07004383 /*
4384 * Turbo will still be enabled, but won't go below the set value.
4385 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304386 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004387
Akash Goelbc4d91f2015-02-26 16:09:47 +05304388 hw_max = dev_priv->rps.max_freq;
4389 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004390
David Weinehall36cdd012016-08-22 13:59:31 +03004391 if (val < hw_min ||
4392 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004393 mutex_unlock(&dev_priv->rps.hw_lock);
4394 return -EINVAL;
4395 }
4396
Ben Widawskyb39fb292014-03-19 18:31:11 -07004397 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004398
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004399 if (intel_set_rps(dev_priv, val))
4400 DRM_DEBUG_DRIVER("failed to update RPS to new softlimit\n");
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004401
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004402 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004403
Kees Cook647416f2013-03-10 14:10:06 -07004404 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004405}
4406
Kees Cook647416f2013-03-10 14:10:06 -07004407DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4408 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004409 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004410
Kees Cook647416f2013-03-10 14:10:06 -07004411static int
4412i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004413{
David Weinehall36cdd012016-08-22 13:59:31 +03004414 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004415 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004416
David Weinehall36cdd012016-08-22 13:59:31 +03004417 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004418 return -ENODEV;
4419
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004420 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004421
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004422 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004423
4424 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004425
Kees Cook647416f2013-03-10 14:10:06 -07004426 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004427
Kees Cook647416f2013-03-10 14:10:06 -07004428 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004429}
4430
Kees Cook647416f2013-03-10 14:10:06 -07004431static int
4432i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004433{
David Weinehall36cdd012016-08-22 13:59:31 +03004434 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004435 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004436
David Weinehall36cdd012016-08-22 13:59:31 +03004437 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004438 return -ENODEV;
4439
Kees Cook647416f2013-03-10 14:10:06 -07004440 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004441 return -EINVAL;
4442
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004443 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004444 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004445
4446 /* Update the cache sharing policy here as well */
4447 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4448 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4449 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4450 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4451
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004452 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004453 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004454}
4455
Kees Cook647416f2013-03-10 14:10:06 -07004456DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4457 i915_cache_sharing_get, i915_cache_sharing_set,
4458 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004459
David Weinehall36cdd012016-08-22 13:59:31 +03004460static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004461 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004462{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03004463 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07004464 int ss;
4465 u32 sig1[ss_max], sig2[ss_max];
4466
4467 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4468 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4469 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4470 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4471
4472 for (ss = 0; ss < ss_max; ss++) {
4473 unsigned int eu_cnt;
4474
4475 if (sig1[ss] & CHV_SS_PG_ENABLE)
4476 /* skip disabled subslice */
4477 continue;
4478
Imre Deakf08a0c92016-08-31 19:13:04 +03004479 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03004480 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07004481 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4482 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4483 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4484 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03004485 sseu->eu_total += eu_cnt;
4486 sseu->eu_per_subslice = max_t(unsigned int,
4487 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004488 }
Jeff McGee5d395252015-04-03 18:13:17 -07004489}
4490
David Weinehall36cdd012016-08-22 13:59:31 +03004491static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004492 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07004493{
Jeff McGee1c046bc2015-04-03 18:13:18 -07004494 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07004495 int s, ss;
4496 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
4497
Jeff McGee1c046bc2015-04-03 18:13:18 -07004498 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004499 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07004500 s_max = 1;
4501 ss_max = 3;
4502 }
4503
4504 for (s = 0; s < s_max; s++) {
4505 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4506 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4507 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4508 }
4509
Jeff McGee5d395252015-04-03 18:13:17 -07004510 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4511 GEN9_PGCTL_SSA_EU19_ACK |
4512 GEN9_PGCTL_SSA_EU210_ACK |
4513 GEN9_PGCTL_SSA_EU311_ACK;
4514 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4515 GEN9_PGCTL_SSB_EU19_ACK |
4516 GEN9_PGCTL_SSB_EU210_ACK |
4517 GEN9_PGCTL_SSB_EU311_ACK;
4518
4519 for (s = 0; s < s_max; s++) {
4520 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4521 /* skip disabled slice */
4522 continue;
4523
Imre Deakf08a0c92016-08-31 19:13:04 +03004524 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07004525
Rodrigo Vivi7ea1adf2017-08-09 13:07:02 -07004526 if (IS_GEN9_BC(dev_priv) || IS_CANNONLAKE(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03004527 sseu->subslice_mask =
4528 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004529
Jeff McGee5d395252015-04-03 18:13:17 -07004530 for (ss = 0; ss < ss_max; ss++) {
4531 unsigned int eu_cnt;
4532
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004533 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03004534 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4535 /* skip disabled subslice */
4536 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07004537
Imre Deak57ec1712016-08-31 19:13:05 +03004538 sseu->subslice_mask |= BIT(ss);
4539 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07004540
Jeff McGee5d395252015-04-03 18:13:17 -07004541 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4542 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03004543 sseu->eu_total += eu_cnt;
4544 sseu->eu_per_subslice = max_t(unsigned int,
4545 sseu->eu_per_subslice,
4546 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07004547 }
4548 }
4549}
4550
David Weinehall36cdd012016-08-22 13:59:31 +03004551static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03004552 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004553{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004554 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03004555 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004556
Imre Deakf08a0c92016-08-31 19:13:04 +03004557 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004558
Imre Deakf08a0c92016-08-31 19:13:04 +03004559 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03004560 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03004561 sseu->eu_per_subslice =
4562 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03004563 sseu->eu_total = sseu->eu_per_subslice *
4564 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004565
4566 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03004567 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03004568 u8 subslice_7eu =
4569 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004570
Imre Deak915490d2016-08-31 19:13:01 +03004571 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02004572 }
4573 }
4574}
4575
Imre Deak615d8902016-08-31 19:13:03 +03004576static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4577 const struct sseu_dev_info *sseu)
4578{
4579 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4580 const char *type = is_available_info ? "Available" : "Enabled";
4581
Imre Deakc67ba532016-08-31 19:13:06 +03004582 seq_printf(m, " %s Slice Mask: %04x\n", type,
4583 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004584 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03004585 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004586 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004587 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03004588 seq_printf(m, " %s Subslice Mask: %04x\n", type,
4589 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03004590 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03004591 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03004592 seq_printf(m, " %s EU Total: %u\n", type,
4593 sseu->eu_total);
4594 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4595 sseu->eu_per_subslice);
4596
4597 if (!is_available_info)
4598 return;
4599
4600 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4601 if (HAS_POOLED_EU(dev_priv))
4602 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4603
4604 seq_printf(m, " Has Slice Power Gating: %s\n",
4605 yesno(sseu->has_slice_pg));
4606 seq_printf(m, " Has Subslice Power Gating: %s\n",
4607 yesno(sseu->has_subslice_pg));
4608 seq_printf(m, " Has EU Power Gating: %s\n",
4609 yesno(sseu->has_eu_pg));
4610}
4611
Jeff McGee38732182015-02-13 10:27:54 -06004612static int i915_sseu_status(struct seq_file *m, void *unused)
4613{
David Weinehall36cdd012016-08-22 13:59:31 +03004614 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03004615 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06004616
David Weinehall36cdd012016-08-22 13:59:31 +03004617 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06004618 return -ENODEV;
4619
4620 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03004621 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06004622
Jeff McGee7f992ab2015-02-13 10:27:55 -06004623 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03004624 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03004625
4626 intel_runtime_pm_get(dev_priv);
4627
David Weinehall36cdd012016-08-22 13:59:31 +03004628 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004629 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004630 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03004631 broadwell_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03004632 } else if (INTEL_GEN(dev_priv) >= 9) {
Imre Deak915490d2016-08-31 19:13:01 +03004633 gen9_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004634 }
David Weinehall238010e2016-08-01 17:33:27 +03004635
4636 intel_runtime_pm_put(dev_priv);
4637
Imre Deak615d8902016-08-31 19:13:03 +03004638 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06004639
Jeff McGee38732182015-02-13 10:27:54 -06004640 return 0;
4641}
4642
Ben Widawsky6d794d42011-04-25 11:25:56 -07004643static int i915_forcewake_open(struct inode *inode, struct file *file)
4644{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004645 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004646
Chris Wilsond7a133d2017-09-07 14:44:41 +01004647 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004648 return 0;
4649
Chris Wilsond7a133d2017-09-07 14:44:41 +01004650 intel_runtime_pm_get(i915);
4651 intel_uncore_forcewake_user_get(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004652
4653 return 0;
4654}
4655
Ben Widawskyc43b5632012-04-16 14:07:40 -07004656static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004657{
Chris Wilsond7a133d2017-09-07 14:44:41 +01004658 struct drm_i915_private *i915 = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004659
Chris Wilsond7a133d2017-09-07 14:44:41 +01004660 if (INTEL_GEN(i915) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004661 return 0;
4662
Chris Wilsond7a133d2017-09-07 14:44:41 +01004663 intel_uncore_forcewake_user_put(i915);
4664 intel_runtime_pm_put(i915);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004665
4666 return 0;
4667}
4668
4669static const struct file_operations i915_forcewake_fops = {
4670 .owner = THIS_MODULE,
4671 .open = i915_forcewake_open,
4672 .release = i915_forcewake_release,
4673};
4674
Lyude317eaa92017-02-03 21:18:25 -05004675static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
4676{
4677 struct drm_i915_private *dev_priv = m->private;
4678 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4679
4680 seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
4681 seq_printf(m, "Detected: %s\n",
4682 yesno(delayed_work_pending(&hotplug->reenable_work)));
4683
4684 return 0;
4685}
4686
4687static ssize_t i915_hpd_storm_ctl_write(struct file *file,
4688 const char __user *ubuf, size_t len,
4689 loff_t *offp)
4690{
4691 struct seq_file *m = file->private_data;
4692 struct drm_i915_private *dev_priv = m->private;
4693 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4694 unsigned int new_threshold;
4695 int i;
4696 char *newline;
4697 char tmp[16];
4698
4699 if (len >= sizeof(tmp))
4700 return -EINVAL;
4701
4702 if (copy_from_user(tmp, ubuf, len))
4703 return -EFAULT;
4704
4705 tmp[len] = '\0';
4706
4707 /* Strip newline, if any */
4708 newline = strchr(tmp, '\n');
4709 if (newline)
4710 *newline = '\0';
4711
4712 if (strcmp(tmp, "reset") == 0)
4713 new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4714 else if (kstrtouint(tmp, 10, &new_threshold) != 0)
4715 return -EINVAL;
4716
4717 if (new_threshold > 0)
4718 DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
4719 new_threshold);
4720 else
4721 DRM_DEBUG_KMS("Disabling HPD storm detection\n");
4722
4723 spin_lock_irq(&dev_priv->irq_lock);
4724 hotplug->hpd_storm_threshold = new_threshold;
4725 /* Reset the HPD storm stats so we don't accidentally trigger a storm */
4726 for_each_hpd_pin(i)
4727 hotplug->stats[i].count = 0;
4728 spin_unlock_irq(&dev_priv->irq_lock);
4729
4730 /* Re-enable hpd immediately if we were in an irq storm */
4731 flush_delayed_work(&dev_priv->hotplug.reenable_work);
4732
4733 return len;
4734}
4735
4736static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
4737{
4738 return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
4739}
4740
4741static const struct file_operations i915_hpd_storm_ctl_fops = {
4742 .owner = THIS_MODULE,
4743 .open = i915_hpd_storm_ctl_open,
4744 .read = seq_read,
4745 .llseek = seq_lseek,
4746 .release = single_release,
4747 .write = i915_hpd_storm_ctl_write
4748};
4749
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004750static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004751 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004752 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004753 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01004754 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b88852013-08-07 18:30:54 +01004755 {"i915_gem_stolen", i915_gem_stolen_list_info },
Ben Gamari20172632009-02-17 20:08:50 -05004756 {"i915_gem_request", i915_gem_request_info, 0},
4757 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004758 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004759 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08004760 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01004761 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01004762 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01004763 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Daniele Ceraolo Spurioac58d2a2017-05-22 10:50:28 -07004764 {"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
Oscar Mateoa8b93702017-05-10 15:04:51 +00004765 {"i915_guc_stage_pool", i915_guc_stage_pool, 0},
Anusha Srivatsa0509ead2017-01-18 08:05:56 -08004766 {"i915_huc_load_status", i915_huc_load_status_info, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05304767 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02004768 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Michel Thierry061d06a2017-06-20 10:57:49 +01004769 {"i915_reset_info", i915_reset_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004770 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004771 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004772 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02004773 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004774 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004775 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004776 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004777 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02004778 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004779 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004780 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01004781 {"i915_dump_lrc", i915_dump_lrc, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02004782 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004783 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004784 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004785 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004786 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004787 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004788 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01004789 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004790 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02004791 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004792 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01004793 {"i915_engine_info", i915_engine_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07004794 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004795 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10004796 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004797 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00004798 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06004799 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05304800 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01004801 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004802};
Ben Gamari27c202a2009-07-01 22:26:52 -04004803#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004804
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004805static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004806 const char *name;
4807 const struct file_operations *fops;
4808} i915_debugfs_files[] = {
4809 {"i915_wedged", &i915_wedged_fops},
4810 {"i915_max_freq", &i915_max_freq_fops},
4811 {"i915_min_freq", &i915_min_freq_fops},
4812 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004813 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4814 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004815 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004816#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02004817 {"i915_error_state", &i915_error_state_fops},
Chris Wilson5a4c6f12017-02-14 16:46:11 +00004818 {"i915_gpu_info", &i915_gpu_info_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01004819#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02004820 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004821 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004822 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4823 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4824 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Ville Syrjälä4127dc42017-06-06 15:44:12 +03004825 {"i915_fbc_false_color", &i915_fbc_false_color_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07004826 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4827 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05304828 {"i915_dp_test_active", &i915_displayport_test_active_fops},
Lyude317eaa92017-02-03 21:18:25 -05004829 {"i915_guc_log_control", &i915_guc_log_control_fops},
Kumar, Maheshd2d4f392017-08-17 19:15:29 +05304830 {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4831 {"i915_ipc_status", &i915_ipc_status_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02004832};
4833
Chris Wilson1dac8912016-06-24 14:00:17 +01004834int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05004835{
Chris Wilson91c8a322016-07-05 10:40:23 +01004836 struct drm_minor *minor = dev_priv->drm.primary;
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004837 struct dentry *ent;
Daniel Vetter34b96742013-07-04 20:49:44 +02004838 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004839
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004840 ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
4841 minor->debugfs_root, to_i915(minor->dev),
4842 &i915_forcewake_fops);
4843 if (!ent)
4844 return -ENOMEM;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004845
Tomeu Vizoso731035f2016-12-12 13:29:48 +01004846 ret = intel_pipe_crc_create(minor);
4847 if (ret)
4848 return ret;
Damien Lespiau07144422013-10-15 18:55:40 +01004849
Daniel Vetter34b96742013-07-04 20:49:44 +02004850 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004851 ent = debugfs_create_file(i915_debugfs_files[i].name,
4852 S_IRUGO | S_IWUSR,
4853 minor->debugfs_root,
4854 to_i915(minor->dev),
Daniel Vetter34b96742013-07-04 20:49:44 +02004855 i915_debugfs_files[i].fops);
Noralf Trønnesb05eeb02017-01-26 23:56:21 +01004856 if (!ent)
4857 return -ENOMEM;
Daniel Vetter34b96742013-07-04 20:49:44 +02004858 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004859
Ben Gamari27c202a2009-07-01 22:26:52 -04004860 return drm_debugfs_create_files(i915_debugfs_list,
4861 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004862 minor->debugfs_root, minor);
4863}
4864
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004865struct dpcd_block {
4866 /* DPCD dump start address. */
4867 unsigned int offset;
4868 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4869 unsigned int end;
4870 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4871 size_t size;
4872 /* Only valid for eDP. */
4873 bool edp;
4874};
4875
4876static const struct dpcd_block i915_dpcd_debug[] = {
4877 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4878 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4879 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4880 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4881 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4882 { .offset = DP_SET_POWER },
4883 { .offset = DP_EDP_DPCD_REV },
4884 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4885 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4886 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4887};
4888
4889static int i915_dpcd_show(struct seq_file *m, void *data)
4890{
4891 struct drm_connector *connector = m->private;
4892 struct intel_dp *intel_dp =
4893 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4894 uint8_t buf[16];
4895 ssize_t err;
4896 int i;
4897
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03004898 if (connector->status != connector_status_connected)
4899 return -ENODEV;
4900
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004901 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4902 const struct dpcd_block *b = &i915_dpcd_debug[i];
4903 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4904
4905 if (b->edp &&
4906 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4907 continue;
4908
4909 /* low tech for now */
4910 if (WARN_ON(size > sizeof(buf)))
4911 continue;
4912
4913 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4914 if (err <= 0) {
4915 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
4916 size, b->offset, err);
4917 continue;
4918 }
4919
4920 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08004921 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004922
4923 return 0;
4924}
4925
4926static int i915_dpcd_open(struct inode *inode, struct file *file)
4927{
4928 return single_open(file, i915_dpcd_show, inode->i_private);
4929}
4930
4931static const struct file_operations i915_dpcd_fops = {
4932 .owner = THIS_MODULE,
4933 .open = i915_dpcd_open,
4934 .read = seq_read,
4935 .llseek = seq_lseek,
4936 .release = single_release,
4937};
4938
David Weinehallecbd6782016-08-23 12:23:56 +03004939static int i915_panel_show(struct seq_file *m, void *data)
4940{
4941 struct drm_connector *connector = m->private;
4942 struct intel_dp *intel_dp =
4943 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4944
4945 if (connector->status != connector_status_connected)
4946 return -ENODEV;
4947
4948 seq_printf(m, "Panel power up delay: %d\n",
4949 intel_dp->panel_power_up_delay);
4950 seq_printf(m, "Panel power down delay: %d\n",
4951 intel_dp->panel_power_down_delay);
4952 seq_printf(m, "Backlight on delay: %d\n",
4953 intel_dp->backlight_on_delay);
4954 seq_printf(m, "Backlight off delay: %d\n",
4955 intel_dp->backlight_off_delay);
4956
4957 return 0;
4958}
4959
4960static int i915_panel_open(struct inode *inode, struct file *file)
4961{
4962 return single_open(file, i915_panel_show, inode->i_private);
4963}
4964
4965static const struct file_operations i915_panel_fops = {
4966 .owner = THIS_MODULE,
4967 .open = i915_panel_open,
4968 .read = seq_read,
4969 .llseek = seq_lseek,
4970 .release = single_release,
4971};
4972
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004973/**
4974 * i915_debugfs_connector_add - add i915 specific connector debugfs files
4975 * @connector: pointer to a registered drm_connector
4976 *
4977 * Cleanup will be done by drm_connector_unregister() through a call to
4978 * drm_debugfs_connector_remove().
4979 *
4980 * Returns 0 on success, negative error codes on error.
4981 */
4982int i915_debugfs_connector_add(struct drm_connector *connector)
4983{
4984 struct dentry *root = connector->debugfs_entry;
4985
4986 /* The connector must have been registered beforehands. */
4987 if (!root)
4988 return -ENODEV;
4989
4990 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4991 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03004992 debugfs_create_file("i915_dpcd", S_IRUGO, root,
4993 connector, &i915_dpcd_fops);
4994
4995 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4996 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
4997 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03004998
4999 return 0;
5000}