blob: 6018518c1b25595c5b3f6f2851b16a0f4b50236d [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030036#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030037#include <linux/pm_runtime.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030038#include <linux/sizes.h>
Tomi Valkeinen0006fd62014-09-05 19:15:03 +000039#include <linux/mfd/syscon.h>
40#include <linux/regmap.h>
41#include <linux/of.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030042#include <linux/component.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020045
46#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053047#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053048#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020049
50/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000051#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030053enum omap_burst_size {
54 BURST_SIZE_X2 = 0,
55 BURST_SIZE_X4 = 1,
56 BURST_SIZE_X8 = 2,
57};
58
Tomi Valkeinen80c39712009-11-12 11:41:42 +020059#define REG_GET(idx, start, end) \
60 FLD_GET(dispc_read_reg(idx), start, end)
61
62#define REG_FLD_MOD(idx, val, start, end) \
63 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
64
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053065struct dispc_features {
66 u8 sw_start;
67 u8 fp_start;
68 u8 bp_start;
69 u16 sw_max;
70 u16 vp_max;
71 u16 hp_max;
Archit Taneja33b89922012-11-14 13:50:15 +053072 u8 mgr_width_start;
73 u8 mgr_height_start;
74 u16 mgr_width_max;
75 u16 mgr_height_max;
Archit Tanejaca5ca692013-03-26 19:15:22 +053076 unsigned long max_lcd_pclk;
77 unsigned long max_tv_pclk;
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +030078 int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +053079 const struct omap_video_timings *mgr_timings,
80 u16 width, u16 height, u16 out_width, u16 out_height,
81 enum omap_color_mode color_mode, bool *five_taps,
82 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +053083 u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
Tomi Valkeinen8702ee52012-10-19 15:36:11 +030084 unsigned long (*calc_core_clk) (unsigned long pclk,
Archit Taneja8ba85302012-09-26 17:00:37 +053085 u16 width, u16 height, u16 out_width, u16 out_height,
86 bool mem_to_mem);
Tomi Valkeinen42a69612012-08-22 16:56:57 +030087 u8 num_fifos;
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030088
89 /* swap GFX & WB fifos */
90 bool gfx_fifo_workaround:1;
Tomi Valkeinencffa9472012-11-08 10:01:33 +020091
92 /* no DISPC_IRQ_FRAMEDONETV on this SoC */
93 bool no_framedone_tv:1;
Archit Tanejad0df9a22013-03-26 19:15:25 +053094
95 /* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
96 bool mstandby_workaround:1;
Archit Taneja8bc65552013-12-17 16:40:21 +053097
98 bool set_max_preload:1;
Tomi Valkeinenf2aee312015-04-10 12:48:34 +030099
100 /* PIXEL_INC is not added to the last pixel of a line */
101 bool last_pixel_inc_missing:1;
Tomi Valkeinene5f80912015-10-21 13:08:59 +0300102
103 /* POL_FREQ has ALIGN bit */
104 bool supports_sync_align:1;
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200105
106 bool has_writeback:1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530107};
108
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300109#define DISPC_MAX_NR_FIFOS 5
110
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200111static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000112 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200113 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300114
archit tanejaaffe3602011-02-23 08:41:03 +0000115 int irq;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300116 irq_handler_t user_handler;
117 void *user_data;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200118
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200119 unsigned long core_clk_rate;
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300120 unsigned long tv_pclk_rate;
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +0200121
Tomi Valkeinen42a69612012-08-22 16:56:57 +0300122 u32 fifo_size[DISPC_MAX_NR_FIFOS];
123 /* maps which plane is using a fifo. fifo-id -> plane-id */
124 int fifo_assignment[DISPC_MAX_NR_FIFOS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200125
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300126 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200127 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200128
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +0530129 const struct dispc_features *feat;
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300130
131 bool is_enabled;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +0000132
133 struct regmap *syscon_pol;
134 u32 syscon_pol_offset;
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200135
136 /* DISPC_CONTROL & DISPC_CONFIG lock*/
137 spinlock_t control_lock;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200138} dispc;
139
Amber Jain0d66cbb2011-05-19 19:47:54 +0530140enum omap_color_component {
141 /* used for all color formats for OMAP3 and earlier
142 * and for RGB and Y color component on OMAP4
143 */
144 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
145 /* used for UV component for
146 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
147 * color formats on OMAP4
148 */
149 DISPC_COLOR_COMPONENT_UV = 1 << 1,
150};
151
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530152enum mgr_reg_fields {
153 DISPC_MGR_FLD_ENABLE,
154 DISPC_MGR_FLD_STNTFT,
155 DISPC_MGR_FLD_GO,
156 DISPC_MGR_FLD_TFTDATALINES,
157 DISPC_MGR_FLD_STALLMODE,
158 DISPC_MGR_FLD_TCKENABLE,
159 DISPC_MGR_FLD_TCKSELECTION,
160 DISPC_MGR_FLD_CPR,
161 DISPC_MGR_FLD_FIFOHANDCHECK,
162 /* used to maintain a count of the above fields */
163 DISPC_MGR_FLD_NUM,
164};
165
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300166struct dispc_reg_field {
167 u16 reg;
168 u8 high;
169 u8 low;
170};
171
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530172static const struct {
173 const char *name;
174 u32 vsync_irq;
175 u32 framedone_irq;
176 u32 sync_lost_irq;
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300177 struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530178} mgr_desc[] = {
179 [OMAP_DSS_CHANNEL_LCD] = {
180 .name = "LCD",
181 .vsync_irq = DISPC_IRQ_VSYNC,
182 .framedone_irq = DISPC_IRQ_FRAMEDONE,
183 .sync_lost_irq = DISPC_IRQ_SYNC_LOST,
184 .reg_desc = {
185 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 0, 0 },
186 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL, 3, 3 },
187 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 5, 5 },
188 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL, 9, 8 },
189 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL, 11, 11 },
190 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 10, 10 },
191 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 11, 11 },
192 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG, 15, 15 },
193 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
194 },
195 },
196 [OMAP_DSS_CHANNEL_DIGIT] = {
197 .name = "DIGIT",
198 .vsync_irq = DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200199 .framedone_irq = DISPC_IRQ_FRAMEDONETV,
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530200 .sync_lost_irq = DISPC_IRQ_SYNC_LOST_DIGIT,
201 .reg_desc = {
202 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL, 1, 1 },
203 [DISPC_MGR_FLD_STNTFT] = { },
204 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL, 6, 6 },
205 [DISPC_MGR_FLD_TFTDATALINES] = { },
206 [DISPC_MGR_FLD_STALLMODE] = { },
207 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG, 12, 12 },
208 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG, 13, 13 },
209 [DISPC_MGR_FLD_CPR] = { },
210 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG, 16, 16 },
211 },
212 },
213 [OMAP_DSS_CHANNEL_LCD2] = {
214 .name = "LCD2",
215 .vsync_irq = DISPC_IRQ_VSYNC2,
216 .framedone_irq = DISPC_IRQ_FRAMEDONE2,
217 .sync_lost_irq = DISPC_IRQ_SYNC_LOST2,
218 .reg_desc = {
219 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL2, 0, 0 },
220 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL2, 3, 3 },
221 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL2, 5, 5 },
222 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL2, 9, 8 },
223 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL2, 11, 11 },
224 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG2, 10, 10 },
225 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG2, 11, 11 },
226 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG2, 15, 15 },
227 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG2, 16, 16 },
228 },
229 },
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530230 [OMAP_DSS_CHANNEL_LCD3] = {
231 .name = "LCD3",
232 .vsync_irq = DISPC_IRQ_VSYNC3,
233 .framedone_irq = DISPC_IRQ_FRAMEDONE3,
234 .sync_lost_irq = DISPC_IRQ_SYNC_LOST3,
235 .reg_desc = {
236 [DISPC_MGR_FLD_ENABLE] = { DISPC_CONTROL3, 0, 0 },
237 [DISPC_MGR_FLD_STNTFT] = { DISPC_CONTROL3, 3, 3 },
238 [DISPC_MGR_FLD_GO] = { DISPC_CONTROL3, 5, 5 },
239 [DISPC_MGR_FLD_TFTDATALINES] = { DISPC_CONTROL3, 9, 8 },
240 [DISPC_MGR_FLD_STALLMODE] = { DISPC_CONTROL3, 11, 11 },
241 [DISPC_MGR_FLD_TCKENABLE] = { DISPC_CONFIG3, 10, 10 },
242 [DISPC_MGR_FLD_TCKSELECTION] = { DISPC_CONFIG3, 11, 11 },
243 [DISPC_MGR_FLD_CPR] = { DISPC_CONFIG3, 15, 15 },
244 [DISPC_MGR_FLD_FIFOHANDCHECK] = { DISPC_CONFIG3, 16, 16 },
245 },
246 },
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530247};
248
Archit Taneja6e5264b2012-09-11 12:04:47 +0530249struct color_conv_coef {
250 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
251 int full_range;
252};
253
Archit Taneja3e8a6ff2012-09-26 16:58:52 +0530254static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
255static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200256
Archit Taneja55978cc2011-05-06 11:45:51 +0530257static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200258{
Archit Taneja55978cc2011-05-06 11:45:51 +0530259 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200260}
261
Archit Taneja55978cc2011-05-06 11:45:51 +0530262static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200263{
Archit Taneja55978cc2011-05-06 11:45:51 +0530264 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200265}
266
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530267static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
268{
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300269 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530270 return REG_GET(rfld.reg, rfld.high, rfld.low);
271}
272
273static void mgr_fld_write(enum omap_channel channel,
274 enum mgr_reg_fields regfld, int val) {
Jyri Sarha5c348ba2014-04-11 16:25:06 +0300275 const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200276 const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
277 unsigned long flags;
278
279 if (need_lock)
280 spin_lock_irqsave(&dispc.control_lock, flags);
281
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530282 REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
Tomi Valkeinend49cd152014-11-10 12:23:00 +0200283
284 if (need_lock)
285 spin_unlock_irqrestore(&dispc.control_lock, flags);
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530286}
287
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200288#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530289 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200290#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530291 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200292
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300293static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200294{
Archit Tanejac6104b82011-08-05 19:06:02 +0530295 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200296
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300297 DSSDBG("dispc_save_context\n");
298
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200299 SR(IRQENABLE);
300 SR(CONTROL);
301 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200302 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530303 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
304 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300305 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000306 if (dss_has_feature(FEAT_MGR_LCD2)) {
307 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000308 SR(CONFIG2);
309 }
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530310 if (dss_has_feature(FEAT_MGR_LCD3)) {
311 SR(CONTROL3);
312 SR(CONFIG3);
313 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200314
Archit Tanejac6104b82011-08-05 19:06:02 +0530315 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
316 SR(DEFAULT_COLOR(i));
317 SR(TRANS_COLOR(i));
318 SR(SIZE_MGR(i));
319 if (i == OMAP_DSS_CHANNEL_DIGIT)
320 continue;
321 SR(TIMING_H(i));
322 SR(TIMING_V(i));
323 SR(POL_FREQ(i));
324 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200325
Archit Tanejac6104b82011-08-05 19:06:02 +0530326 SR(DATA_CYCLE1(i));
327 SR(DATA_CYCLE2(i));
328 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200329
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300330 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530331 SR(CPR_COEF_R(i));
332 SR(CPR_COEF_G(i));
333 SR(CPR_COEF_B(i));
334 }
335 }
336
337 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
338 SR(OVL_BA0(i));
339 SR(OVL_BA1(i));
340 SR(OVL_POSITION(i));
341 SR(OVL_SIZE(i));
342 SR(OVL_ATTRIBUTES(i));
343 SR(OVL_FIFO_THRESHOLD(i));
344 SR(OVL_ROW_INC(i));
345 SR(OVL_PIXEL_INC(i));
346 if (dss_has_feature(FEAT_PRELOAD))
347 SR(OVL_PRELOAD(i));
348 if (i == OMAP_DSS_GFX) {
349 SR(OVL_WINDOW_SKIP(i));
350 SR(OVL_TABLE_BA(i));
351 continue;
352 }
353 SR(OVL_FIR(i));
354 SR(OVL_PICTURE_SIZE(i));
355 SR(OVL_ACCU0(i));
356 SR(OVL_ACCU1(i));
357
358 for (j = 0; j < 8; j++)
359 SR(OVL_FIR_COEF_H(i, j));
360
361 for (j = 0; j < 8; j++)
362 SR(OVL_FIR_COEF_HV(i, j));
363
364 for (j = 0; j < 5; j++)
365 SR(OVL_CONV_COEF(i, j));
366
367 if (dss_has_feature(FEAT_FIR_COEF_V)) {
368 for (j = 0; j < 8; j++)
369 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300370 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000371
Archit Tanejac6104b82011-08-05 19:06:02 +0530372 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
373 SR(OVL_BA0_UV(i));
374 SR(OVL_BA1_UV(i));
375 SR(OVL_FIR2(i));
376 SR(OVL_ACCU2_0(i));
377 SR(OVL_ACCU2_1(i));
378
379 for (j = 0; j < 8; j++)
380 SR(OVL_FIR_COEF_H2(i, j));
381
382 for (j = 0; j < 8; j++)
383 SR(OVL_FIR_COEF_HV2(i, j));
384
385 for (j = 0; j < 8; j++)
386 SR(OVL_FIR_COEF_V2(i, j));
387 }
388 if (dss_has_feature(FEAT_ATTR2))
389 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000390 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200391
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600392 if (dss_has_feature(FEAT_CORE_CLK_DIV))
393 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300394
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300395 dispc.ctx_valid = true;
396
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200397 DSSDBG("context saved\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200398}
399
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300400static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200401{
Tomi Valkeinen9229b512014-02-14 09:37:09 +0200402 int i, j;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300403
404 DSSDBG("dispc_restore_context\n");
405
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300406 if (!dispc.ctx_valid)
407 return;
408
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200409 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200410 /*RR(CONTROL);*/
411 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200412 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530413 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
414 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300415 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530416 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000417 RR(CONFIG2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530418 if (dss_has_feature(FEAT_MGR_LCD3))
419 RR(CONFIG3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200420
Archit Tanejac6104b82011-08-05 19:06:02 +0530421 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
422 RR(DEFAULT_COLOR(i));
423 RR(TRANS_COLOR(i));
424 RR(SIZE_MGR(i));
425 if (i == OMAP_DSS_CHANNEL_DIGIT)
426 continue;
427 RR(TIMING_H(i));
428 RR(TIMING_V(i));
429 RR(POL_FREQ(i));
430 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530431
Archit Tanejac6104b82011-08-05 19:06:02 +0530432 RR(DATA_CYCLE1(i));
433 RR(DATA_CYCLE2(i));
434 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000435
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300436 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530437 RR(CPR_COEF_R(i));
438 RR(CPR_COEF_G(i));
439 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300440 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000441 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200442
Archit Tanejac6104b82011-08-05 19:06:02 +0530443 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
444 RR(OVL_BA0(i));
445 RR(OVL_BA1(i));
446 RR(OVL_POSITION(i));
447 RR(OVL_SIZE(i));
448 RR(OVL_ATTRIBUTES(i));
449 RR(OVL_FIFO_THRESHOLD(i));
450 RR(OVL_ROW_INC(i));
451 RR(OVL_PIXEL_INC(i));
452 if (dss_has_feature(FEAT_PRELOAD))
453 RR(OVL_PRELOAD(i));
454 if (i == OMAP_DSS_GFX) {
455 RR(OVL_WINDOW_SKIP(i));
456 RR(OVL_TABLE_BA(i));
457 continue;
458 }
459 RR(OVL_FIR(i));
460 RR(OVL_PICTURE_SIZE(i));
461 RR(OVL_ACCU0(i));
462 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200463
Archit Tanejac6104b82011-08-05 19:06:02 +0530464 for (j = 0; j < 8; j++)
465 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200466
Archit Tanejac6104b82011-08-05 19:06:02 +0530467 for (j = 0; j < 8; j++)
468 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200469
Archit Tanejac6104b82011-08-05 19:06:02 +0530470 for (j = 0; j < 5; j++)
471 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200472
Archit Tanejac6104b82011-08-05 19:06:02 +0530473 if (dss_has_feature(FEAT_FIR_COEF_V)) {
474 for (j = 0; j < 8; j++)
475 RR(OVL_FIR_COEF_V(i, j));
476 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200477
Archit Tanejac6104b82011-08-05 19:06:02 +0530478 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
479 RR(OVL_BA0_UV(i));
480 RR(OVL_BA1_UV(i));
481 RR(OVL_FIR2(i));
482 RR(OVL_ACCU2_0(i));
483 RR(OVL_ACCU2_1(i));
484
485 for (j = 0; j < 8; j++)
486 RR(OVL_FIR_COEF_H2(i, j));
487
488 for (j = 0; j < 8; j++)
489 RR(OVL_FIR_COEF_HV2(i, j));
490
491 for (j = 0; j < 8; j++)
492 RR(OVL_FIR_COEF_V2(i, j));
493 }
494 if (dss_has_feature(FEAT_ATTR2))
495 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300496 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200497
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600498 if (dss_has_feature(FEAT_CORE_CLK_DIV))
499 RR(DIVISOR);
500
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200501 /* enable last, because LCD & DIGIT enable are here */
502 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000503 if (dss_has_feature(FEAT_MGR_LCD2))
504 RR(CONTROL2);
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530505 if (dss_has_feature(FEAT_MGR_LCD3))
506 RR(CONTROL3);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200507 /* clear spurious SYNC_LOST_DIGIT interrupts */
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +0300508 dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200509
510 /*
511 * enable last so IRQs won't trigger before
512 * the context is fully restored
513 */
514 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300515
516 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200517}
518
519#undef SR
520#undef RR
521
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300522int dispc_runtime_get(void)
523{
524 int r;
525
526 DSSDBG("dispc_runtime_get\n");
527
528 r = pm_runtime_get_sync(&dispc.pdev->dev);
529 WARN_ON(r < 0);
530 return r < 0 ? r : 0;
531}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200532EXPORT_SYMBOL(dispc_runtime_get);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300533
534void dispc_runtime_put(void)
535{
536 int r;
537
538 DSSDBG("dispc_runtime_put\n");
539
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200540 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300541 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300542}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200543EXPORT_SYMBOL(dispc_runtime_put);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300544
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200545u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
546{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530547 return mgr_desc[channel].vsync_irq;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200548}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200549EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200550
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200551u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
552{
Tomi Valkeinencffa9472012-11-08 10:01:33 +0200553 if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
554 return 0;
555
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530556 return mgr_desc[channel].framedone_irq;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200557}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200558EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200559
Tomi Valkeinencb699202012-10-17 10:38:52 +0300560u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
561{
562 return mgr_desc[channel].sync_lost_irq;
563}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200564EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
Tomi Valkeinencb699202012-10-17 10:38:52 +0300565
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530566u32 dispc_wb_get_framedone_irq(void)
567{
568 return DISPC_IRQ_FRAMEDONEWB;
569}
570
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300571bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530573 return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200574}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200575EXPORT_SYMBOL(dispc_mgr_go_busy);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200576
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300577void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200578{
Tomi Valkeinen3c91ee82012-10-19 15:06:07 +0300579 WARN_ON(dispc_mgr_is_enabled(channel) == false);
580 WARN_ON(dispc_mgr_go_busy(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200581
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530582 DSSDBG("GO %s\n", mgr_desc[channel].name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200583
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530584 mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200585}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200586EXPORT_SYMBOL(dispc_mgr_go);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200587
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530588bool dispc_wb_go_busy(void)
589{
590 return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
591}
592
593void dispc_wb_go(void)
594{
595 enum omap_plane plane = OMAP_DSS_WB;
596 bool enable, go;
597
598 enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;
599
600 if (!enable)
601 return;
602
603 go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
604 if (go) {
605 DSSERR("GO bit not down for WB\n");
606 return;
607 }
608
609 REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
610}
611
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300612static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200613{
Archit Taneja9b372c22011-05-06 11:45:49 +0530614 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200615}
616
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300617static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200618{
Archit Taneja9b372c22011-05-06 11:45:49 +0530619 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200620}
621
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300622static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200623{
Archit Taneja9b372c22011-05-06 11:45:49 +0530624 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200625}
626
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300627static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530628{
629 BUG_ON(plane == OMAP_DSS_GFX);
630
631 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
632}
633
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300634static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
635 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530636{
637 BUG_ON(plane == OMAP_DSS_GFX);
638
639 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
640}
641
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300642static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530643{
644 BUG_ON(plane == OMAP_DSS_GFX);
645
646 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
647}
648
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530649static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
650 int fir_vinc, int five_taps,
651 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200652{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530653 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200654 int i;
655
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530656 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
657 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200658
659 for (i = 0; i < 8; i++) {
660 u32 h, hv;
661
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530662 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
663 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
664 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
665 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
666 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
667 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
668 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
669 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200670
Amber Jain0d66cbb2011-05-19 19:47:54 +0530671 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300672 dispc_ovl_write_firh_reg(plane, i, h);
673 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530674 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300675 dispc_ovl_write_firh2_reg(plane, i, h);
676 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530677 }
678
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200679 }
680
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200681 if (five_taps) {
682 for (i = 0; i < 8; i++) {
683 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530684 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
685 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530686 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300687 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530688 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300689 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200690 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200691 }
692}
693
Archit Taneja6e5264b2012-09-11 12:04:47 +0530694
695static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
696 const struct color_conv_coef *ct)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200697{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
699
Archit Taneja6e5264b2012-09-11 12:04:47 +0530700 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
701 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy, ct->rcb));
702 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
703 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
704 dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200705
Archit Taneja6e5264b2012-09-11 12:04:47 +0530706 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200707
708#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200709}
710
Archit Taneja6e5264b2012-09-11 12:04:47 +0530711static void dispc_setup_color_conv_coef(void)
712{
713 int i;
714 int num_ovl = dss_feat_get_num_ovls();
Archit Taneja6e5264b2012-09-11 12:04:47 +0530715 const struct color_conv_coef ctbl_bt601_5_ovl = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200716 /* YUV -> RGB */
Archit Taneja6e5264b2012-09-11 12:04:47 +0530717 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
718 };
719 const struct color_conv_coef ctbl_bt601_5_wb = {
Tomi Valkeinen7d18bbe2015-11-04 17:10:52 +0200720 /* RGB -> YUV */
721 66, 129, 25, 112, -94, -18, -38, -74, 112, 0,
Archit Taneja6e5264b2012-09-11 12:04:47 +0530722 };
723
724 for (i = 1; i < num_ovl; i++)
725 dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);
726
Tomi Valkeinen20efbc32015-11-04 17:10:44 +0200727 if (dispc.feat->has_writeback)
728 dispc_ovl_write_color_conv_coef(OMAP_DSS_WB, &ctbl_bt601_5_wb);
Archit Taneja6e5264b2012-09-11 12:04:47 +0530729}
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300731static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200732{
Archit Taneja9b372c22011-05-06 11:45:49 +0530733 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200734}
735
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300736static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200737{
Archit Taneja9b372c22011-05-06 11:45:49 +0530738 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200739}
740
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300741static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530742{
743 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
744}
745
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300746static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530747{
748 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
749}
750
Archit Tanejad79db852012-09-22 12:30:17 +0530751static void dispc_ovl_set_pos(enum omap_plane plane,
752 enum omap_overlay_caps caps, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200753{
Archit Tanejad79db852012-09-22 12:30:17 +0530754 u32 val;
755
756 if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
757 return;
758
759 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530760
761 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200762}
763
Archit Taneja78b687f2012-09-21 14:51:49 +0530764static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
765 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200766{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200767 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530768
Archit Taneja36d87d92012-07-28 22:59:03 +0530769 if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
Archit Taneja9b372c22011-05-06 11:45:49 +0530770 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
771 else
772 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200773}
774
Archit Taneja78b687f2012-09-21 14:51:49 +0530775static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
776 int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200777{
778 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200779
780 BUG_ON(plane == OMAP_DSS_GFX);
781
782 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530783
Archit Taneja36d87d92012-07-28 22:59:03 +0530784 if (plane == OMAP_DSS_WB)
785 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
786 else
787 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200788}
789
Archit Taneja5b54ed32012-09-26 16:55:27 +0530790static void dispc_ovl_set_zorder(enum omap_plane plane,
791 enum omap_overlay_caps caps, u8 zorder)
Archit Taneja54128702011-09-08 11:29:17 +0530792{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530793 if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
Archit Taneja54128702011-09-08 11:29:17 +0530794 return;
795
796 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
797}
798
799static void dispc_ovl_enable_zorder_planes(void)
800{
801 int i;
802
803 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
804 return;
805
806 for (i = 0; i < dss_feat_get_num_ovls(); i++)
807 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
808}
809
Archit Taneja5b54ed32012-09-26 16:55:27 +0530810static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
811 enum omap_overlay_caps caps, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100812{
Archit Taneja5b54ed32012-09-26 16:55:27 +0530813 if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100814 return;
815
Archit Taneja9b372c22011-05-06 11:45:49 +0530816 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100817}
818
Archit Taneja5b54ed32012-09-26 16:55:27 +0530819static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
820 enum omap_overlay_caps caps, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200821{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530822 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300823 int shift;
824
Archit Taneja5b54ed32012-09-26 16:55:27 +0530825 if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100826 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530827
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300828 shift = shifts[plane];
829 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200830}
831
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300832static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200833{
Archit Taneja9b372c22011-05-06 11:45:49 +0530834 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200835}
836
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300837static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200838{
Archit Taneja9b372c22011-05-06 11:45:49 +0530839 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200840}
841
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300842static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200843 enum omap_color_mode color_mode)
844{
845 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530846 if (plane != OMAP_DSS_GFX) {
847 switch (color_mode) {
848 case OMAP_DSS_COLOR_NV12:
849 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530850 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530851 m = 0x1; break;
852 case OMAP_DSS_COLOR_RGBA16:
853 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530854 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530855 m = 0x4; break;
856 case OMAP_DSS_COLOR_ARGB16:
857 m = 0x5; break;
858 case OMAP_DSS_COLOR_RGB16:
859 m = 0x6; break;
860 case OMAP_DSS_COLOR_ARGB16_1555:
861 m = 0x7; break;
862 case OMAP_DSS_COLOR_RGB24U:
863 m = 0x8; break;
864 case OMAP_DSS_COLOR_RGB24P:
865 m = 0x9; break;
866 case OMAP_DSS_COLOR_YUV2:
867 m = 0xa; break;
868 case OMAP_DSS_COLOR_UYVY:
869 m = 0xb; break;
870 case OMAP_DSS_COLOR_ARGB32:
871 m = 0xc; break;
872 case OMAP_DSS_COLOR_RGBA32:
873 m = 0xd; break;
874 case OMAP_DSS_COLOR_RGBX32:
875 m = 0xe; break;
876 case OMAP_DSS_COLOR_XRGB16_1555:
877 m = 0xf; break;
878 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300879 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530880 }
881 } else {
882 switch (color_mode) {
883 case OMAP_DSS_COLOR_CLUT1:
884 m = 0x0; break;
885 case OMAP_DSS_COLOR_CLUT2:
886 m = 0x1; break;
887 case OMAP_DSS_COLOR_CLUT4:
888 m = 0x2; break;
889 case OMAP_DSS_COLOR_CLUT8:
890 m = 0x3; break;
891 case OMAP_DSS_COLOR_RGB12U:
892 m = 0x4; break;
893 case OMAP_DSS_COLOR_ARGB16:
894 m = 0x5; break;
895 case OMAP_DSS_COLOR_RGB16:
896 m = 0x6; break;
897 case OMAP_DSS_COLOR_ARGB16_1555:
898 m = 0x7; break;
899 case OMAP_DSS_COLOR_RGB24U:
900 m = 0x8; break;
901 case OMAP_DSS_COLOR_RGB24P:
902 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530903 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530904 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530905 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530906 m = 0xb; break;
907 case OMAP_DSS_COLOR_ARGB32:
908 m = 0xc; break;
909 case OMAP_DSS_COLOR_RGBA32:
910 m = 0xd; break;
911 case OMAP_DSS_COLOR_RGBX32:
912 m = 0xe; break;
913 case OMAP_DSS_COLOR_XRGB16_1555:
914 m = 0xf; break;
915 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300916 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530917 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200918 }
919
Archit Taneja9b372c22011-05-06 11:45:49 +0530920 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200921}
922
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530923static void dispc_ovl_configure_burst_type(enum omap_plane plane,
924 enum omap_dss_rotation_type rotation_type)
925{
926 if (dss_has_feature(FEAT_BURST_2D) == 0)
927 return;
928
929 if (rotation_type == OMAP_DSS_ROT_TILER)
930 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
931 else
932 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
933}
934
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300935void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200936{
937 int shift;
938 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000939 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200940
941 switch (plane) {
942 case OMAP_DSS_GFX:
943 shift = 8;
944 break;
945 case OMAP_DSS_VIDEO1:
946 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530947 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200948 shift = 16;
949 break;
950 default:
951 BUG();
952 return;
953 }
954
Archit Taneja9b372c22011-05-06 11:45:49 +0530955 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000956 if (dss_has_feature(FEAT_MGR_LCD2)) {
957 switch (channel) {
958 case OMAP_DSS_CHANNEL_LCD:
959 chan = 0;
960 chan2 = 0;
961 break;
962 case OMAP_DSS_CHANNEL_DIGIT:
963 chan = 1;
964 chan2 = 0;
965 break;
966 case OMAP_DSS_CHANNEL_LCD2:
967 chan = 0;
968 chan2 = 1;
969 break;
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530970 case OMAP_DSS_CHANNEL_LCD3:
971 if (dss_has_feature(FEAT_MGR_LCD3)) {
972 chan = 0;
973 chan2 = 2;
974 } else {
975 BUG();
976 return;
977 }
978 break;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +0200979 case OMAP_DSS_CHANNEL_WB:
980 chan = 0;
981 chan2 = 3;
982 break;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000983 default:
984 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300985 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000986 }
987
988 val = FLD_MOD(val, chan, shift, shift);
989 val = FLD_MOD(val, chan2, 31, 30);
990 } else {
991 val = FLD_MOD(val, channel, shift, shift);
992 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530993 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200994}
Tomi Valkeinen348be692012-11-07 18:17:35 +0200995EXPORT_SYMBOL(dispc_ovl_set_channel_out);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200996
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200997static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
998{
999 int shift;
1000 u32 val;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001001
1002 switch (plane) {
1003 case OMAP_DSS_GFX:
1004 shift = 8;
1005 break;
1006 case OMAP_DSS_VIDEO1:
1007 case OMAP_DSS_VIDEO2:
1008 case OMAP_DSS_VIDEO3:
1009 shift = 16;
1010 break;
1011 default:
1012 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001013 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001014 }
1015
1016 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
1017
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001018 if (FLD_GET(val, shift, shift) == 1)
1019 return OMAP_DSS_CHANNEL_DIGIT;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001020
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001021 if (!dss_has_feature(FEAT_MGR_LCD2))
1022 return OMAP_DSS_CHANNEL_LCD;
1023
1024 switch (FLD_GET(val, 31, 30)) {
1025 case 0:
1026 default:
1027 return OMAP_DSS_CHANNEL_LCD;
1028 case 1:
1029 return OMAP_DSS_CHANNEL_LCD2;
1030 case 2:
1031 return OMAP_DSS_CHANNEL_LCD3;
Tomi Valkeinenc2665c42015-11-04 17:10:47 +02001032 case 3:
1033 return OMAP_DSS_CHANNEL_WB;
Tomi Valkeinend7df5ad2015-11-04 17:10:46 +02001034 }
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001035}
1036
Archit Tanejad9ac7732012-09-22 12:38:19 +05301037void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
1038{
1039 enum omap_plane plane = OMAP_DSS_WB;
1040
1041 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
1042}
1043
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001044static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001045 enum omap_burst_size burst_size)
1046{
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301047 static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001048 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001049
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001050 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001051 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001052}
1053
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001054static void dispc_configure_burst_sizes(void)
1055{
1056 int i;
1057 const int burst_size = BURST_SIZE_X8;
1058
1059 /* Configure burst size always to maximum size */
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001060 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001061 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5b354af2015-11-04 17:10:48 +02001062 if (dispc.feat->has_writeback)
1063 dispc_ovl_set_burst_size(OMAP_DSS_WB, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001064}
1065
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001066static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001067{
1068 unsigned unit = dss_feat_get_burst_size_unit();
1069 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
1070 return unit * 8;
1071}
1072
Mythri P Kd3862612011-03-11 18:02:49 +05301073void dispc_enable_gamma_table(bool enable)
1074{
1075 /*
1076 * This is partially implemented to support only disabling of
1077 * the gamma table.
1078 */
1079 if (enable) {
1080 DSSWARN("Gamma table enabling for TV not yet supported");
1081 return;
1082 }
1083
1084 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
1085}
1086
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001087static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001088{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301089 if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001090 return;
1091
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05301092 mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001093}
1094
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001095static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02001096 const struct omap_dss_cpr_coefs *coefs)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001097{
1098 u32 coef_r, coef_g, coef_b;
1099
Archit Tanejadd88b7a2012-06-29 14:41:30 +05301100 if (!dss_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001101 return;
1102
1103 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1104 FLD_VAL(coefs->rb, 9, 0);
1105 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1106 FLD_VAL(coefs->gb, 9, 0);
1107 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1108 FLD_VAL(coefs->bb, 9, 0);
1109
1110 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1111 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1112 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1113}
1114
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001115static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001116{
1117 u32 val;
1118
1119 BUG_ON(plane == OMAP_DSS_GFX);
1120
Archit Taneja9b372c22011-05-06 11:45:49 +05301121 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001122 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301123 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001124}
1125
Archit Tanejad79db852012-09-22 12:30:17 +05301126static void dispc_ovl_enable_replication(enum omap_plane plane,
1127 enum omap_overlay_caps caps, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001128{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301129 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001130 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001131
Archit Tanejad79db852012-09-22 12:30:17 +05301132 if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
1133 return;
1134
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001135 shift = shifts[plane];
1136 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001137}
1138
Archit Taneja8f366162012-04-16 12:53:44 +05301139static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +05301140 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001141{
1142 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +05301143
Archit Taneja33b89922012-11-14 13:50:15 +05301144 val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
1145 FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);
1146
Archit Taneja702d1442011-05-06 11:45:50 +05301147 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001148}
1149
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001150static void dispc_init_fifos(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001151{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001152 u32 size;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001153 int fifo;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301154 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001155 u32 unit;
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001156 int i;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001157
1158 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001159
Archit Tanejaa0acb552010-09-15 19:20:00 +05301160 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001161
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001162 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1163 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001164 size *= unit;
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001165 dispc.fifo_size[fifo] = size;
1166
1167 /*
1168 * By default fifos are mapped directly to overlays, fifo 0 to
1169 * ovl 0, fifo 1 to ovl 1, etc.
1170 */
1171 dispc.fifo_assignment[fifo] = fifo;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001172 }
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03001173
1174 /*
1175 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
1176 * causes problems with certain use cases, like using the tiler in 2D
1177 * mode. The below hack swaps the fifos of GFX and WB planes, thus
1178 * giving GFX plane a larger fifo. WB but should work fine with a
1179 * smaller fifo.
1180 */
1181 if (dispc.feat->gfx_fifo_workaround) {
1182 u32 v;
1183
1184 v = dispc_read_reg(DISPC_GLOBAL_BUFFER);
1185
1186 v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
1187 v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
1188 v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
1189 v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */
1190
1191 dispc_write_reg(DISPC_GLOBAL_BUFFER, v);
1192
1193 dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
1194 dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
1195 }
Tomi Valkeinen47fc4692014-09-29 20:46:17 +00001196
1197 /*
1198 * Setup default fifo thresholds.
1199 */
1200 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1201 u32 low, high;
1202 const bool use_fifomerge = false;
1203 const bool manual_update = false;
1204
1205 dispc_ovl_compute_fifo_thresholds(i, &low, &high,
1206 use_fifomerge, manual_update);
1207
1208 dispc_ovl_set_fifo_threshold(i, low, high);
1209 }
Tomi Valkeinen65e116e2015-11-04 17:10:49 +02001210
1211 if (dispc.feat->has_writeback) {
1212 u32 low, high;
1213 const bool use_fifomerge = false;
1214 const bool manual_update = false;
1215
1216 dispc_ovl_compute_fifo_thresholds(OMAP_DSS_WB, &low, &high,
1217 use_fifomerge, manual_update);
1218
1219 dispc_ovl_set_fifo_threshold(OMAP_DSS_WB, low, high);
1220 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001221}
1222
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001223static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001224{
Tomi Valkeinen42a69612012-08-22 16:56:57 +03001225 int fifo;
1226 u32 size = 0;
1227
1228 for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
1229 if (dispc.fifo_assignment[fifo] == plane)
1230 size += dispc.fifo_size[fifo];
1231 }
1232
1233 return size;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001234}
1235
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001236void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001237{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301238 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001239 u32 unit;
1240
1241 unit = dss_feat_get_buffer_size_unit();
1242
1243 WARN_ON(low % unit != 0);
1244 WARN_ON(high % unit != 0);
1245
1246 low /= unit;
1247 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301248
Archit Taneja9b372c22011-05-06 11:45:49 +05301249 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1250 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1251
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001252 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001253 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301254 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001255 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301256 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001257 hi_start, hi_end) * unit,
1258 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001259
Archit Taneja9b372c22011-05-06 11:45:49 +05301260 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301261 FLD_VAL(high, hi_start, hi_end) |
1262 FLD_VAL(low, lo_start, lo_end));
Archit Taneja8bc65552013-12-17 16:40:21 +05301263
1264 /*
1265 * configure the preload to the pipeline's high threhold, if HT it's too
1266 * large for the preload field, set the threshold to the maximum value
1267 * that can be held by the preload register
1268 */
1269 if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
1270 plane != OMAP_DSS_WB)
1271 dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001272}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001273EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001274
1275void dispc_enable_fifomerge(bool enable)
1276{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001277 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1278 WARN_ON(enable);
1279 return;
1280 }
1281
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001282 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1283 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001284}
1285
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001286void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001287 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1288 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001289{
1290 /*
1291 * All sizes are in bytes. Both the buffer and burst are made of
1292 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1293 */
1294
1295 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001296 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1297 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001298
1299 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001300 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001301
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001302 if (use_fifomerge) {
1303 total_fifo_size = 0;
Tomi Valkeinen392faa02012-10-15 15:37:22 +03001304 for (i = 0; i < dss_feat_get_num_ovls(); ++i)
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001305 total_fifo_size += dispc_ovl_get_fifo_size(i);
1306 } else {
1307 total_fifo_size = ovl_fifo_size;
1308 }
1309
1310 /*
1311 * We use the same low threshold for both fifomerge and non-fifomerge
1312 * cases, but for fifomerge we calculate the high threshold using the
1313 * combined fifo size
1314 */
1315
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001316 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001317 *fifo_low = ovl_fifo_size - burst_size * 2;
1318 *fifo_high = total_fifo_size - burst_size;
Archit Taneja8bbe09e2012-09-10 17:31:39 +05301319 } else if (plane == OMAP_DSS_WB) {
1320 /*
1321 * Most optimal configuration for writeback is to push out data
1322 * to the interconnect the moment writeback pushes enough pixels
1323 * in the FIFO to form a burst
1324 */
1325 *fifo_low = 0;
1326 *fifo_high = burst_size;
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001327 } else {
1328 *fifo_low = ovl_fifo_size - burst_size;
1329 *fifo_high = total_fifo_size - buf_unit;
1330 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001331}
Tomi Valkeinen8ee5c842013-11-08 10:07:20 +02001332EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001333
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001334static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
1335{
1336 int bit;
1337
1338 if (plane == OMAP_DSS_GFX)
1339 bit = 14;
1340 else
1341 bit = 23;
1342
1343 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
1344}
1345
1346static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
1347 int low, int high)
1348{
1349 dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
1350 FLD_VAL(high, 31, 16) | FLD_VAL(low, 15, 0));
1351}
1352
1353static void dispc_init_mflag(void)
1354{
1355 int i;
1356
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001357 /*
1358 * HACK: NV12 color format and MFLAG seem to have problems working
1359 * together: using two displays, and having an NV12 overlay on one of
1360 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
1361 * Changing MFLAG thresholds and PRELOAD to certain values seem to
1362 * remove the errors, but there doesn't seem to be a clear logic on
1363 * which values work and which not.
1364 *
1365 * As a work-around, set force MFLAG to always on.
1366 */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001367 dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
Tomi Valkeinenfe59e5c2014-11-19 12:50:16 +02001368 (1 << 0) | /* MFLAG_CTRL = force always on */
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001369 (0 << 2)); /* MFLAG_START = disable */
1370
1371 for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
1372 u32 size = dispc_ovl_get_fifo_size(i);
1373 u32 unit = dss_feat_get_buffer_size_unit();
1374 u32 low, high;
1375
1376 dispc_ovl_set_mflag(i, true);
1377
1378 /*
1379 * Simulation team suggests below thesholds:
1380 * HT = fifosize * 5 / 8;
1381 * LT = fifosize * 4 / 8;
1382 */
1383
1384 low = size * 4 / 8 / unit;
1385 high = size * 5 / 8 / unit;
1386
1387 dispc_ovl_set_mflag_threshold(i, low, high);
1388 }
Tomi Valkeinenecb0b362015-11-04 17:10:50 +02001389
1390 if (dispc.feat->has_writeback) {
1391 u32 size = dispc_ovl_get_fifo_size(OMAP_DSS_WB);
1392 u32 unit = dss_feat_get_buffer_size_unit();
1393 u32 low, high;
1394
1395 dispc_ovl_set_mflag(OMAP_DSS_WB, true);
1396
1397 /*
1398 * Simulation team suggests below thesholds:
1399 * HT = fifosize * 5 / 8;
1400 * LT = fifosize * 4 / 8;
1401 */
1402
1403 low = size * 4 / 8 / unit;
1404 high = size * 5 / 8 / unit;
1405
1406 dispc_ovl_set_mflag_threshold(OMAP_DSS_WB, low, high);
1407 }
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00001408}
1409
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001410static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301411 int hinc, int vinc,
1412 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001413{
1414 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001415
Amber Jain0d66cbb2011-05-19 19:47:54 +05301416 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1417 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301418
Amber Jain0d66cbb2011-05-19 19:47:54 +05301419 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1420 &hinc_start, &hinc_end);
1421 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1422 &vinc_start, &vinc_end);
1423 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1424 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301425
Amber Jain0d66cbb2011-05-19 19:47:54 +05301426 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1427 } else {
1428 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1429 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1430 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001431}
1432
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001433static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001434{
1435 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301436 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001437
Archit Taneja87a74842011-03-02 11:19:50 +05301438 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1439 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1440
1441 val = FLD_VAL(vaccu, vert_start, vert_end) |
1442 FLD_VAL(haccu, hor_start, hor_end);
1443
Archit Taneja9b372c22011-05-06 11:45:49 +05301444 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001445}
1446
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001447static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001448{
1449 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301450 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001451
Archit Taneja87a74842011-03-02 11:19:50 +05301452 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1453 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1454
1455 val = FLD_VAL(vaccu, vert_start, vert_end) |
1456 FLD_VAL(haccu, hor_start, hor_end);
1457
Archit Taneja9b372c22011-05-06 11:45:49 +05301458 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001459}
1460
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001461static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1462 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301463{
1464 u32 val;
1465
1466 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1467 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1468}
1469
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001470static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1471 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301472{
1473 u32 val;
1474
1475 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1476 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1477}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001478
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001479static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001480 u16 orig_width, u16 orig_height,
1481 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301482 bool five_taps, u8 rotation,
1483 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001484{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301485 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001486
Amber Jained14a3c2011-05-19 19:47:51 +05301487 fir_hinc = 1024 * orig_width / out_width;
1488 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001489
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301490 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1491 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001492 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301493}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001494
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301495static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1496 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1497 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1498{
1499 int h_accu2_0, h_accu2_1;
1500 int v_accu2_0, v_accu2_1;
1501 int chroma_hinc, chroma_vinc;
1502 int idx;
1503
1504 struct accu {
1505 s8 h0_m, h0_n;
1506 s8 h1_m, h1_n;
1507 s8 v0_m, v0_n;
1508 s8 v1_m, v1_n;
1509 };
1510
1511 const struct accu *accu_table;
1512 const struct accu *accu_val;
1513
1514 static const struct accu accu_nv12[4] = {
1515 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1516 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1517 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1518 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1519 };
1520
1521 static const struct accu accu_nv12_ilace[4] = {
1522 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1523 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1524 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1525 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1526 };
1527
1528 static const struct accu accu_yuv[4] = {
1529 { 0, 1, 0, 1, 0, 1, 0, 1 },
1530 { 0, 1, 0, 1, 0, 1, 0, 1 },
1531 { -1, 1, 0, 1, 0, 1, 0, 1 },
1532 { 0, 1, 0, 1, -1, 1, 0, 1 },
1533 };
1534
1535 switch (rotation) {
1536 case OMAP_DSS_ROT_0:
1537 idx = 0;
1538 break;
1539 case OMAP_DSS_ROT_90:
1540 idx = 1;
1541 break;
1542 case OMAP_DSS_ROT_180:
1543 idx = 2;
1544 break;
1545 case OMAP_DSS_ROT_270:
1546 idx = 3;
1547 break;
1548 default:
1549 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001550 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301551 }
1552
1553 switch (color_mode) {
1554 case OMAP_DSS_COLOR_NV12:
1555 if (ilace)
1556 accu_table = accu_nv12_ilace;
1557 else
1558 accu_table = accu_nv12;
1559 break;
1560 case OMAP_DSS_COLOR_YUV2:
1561 case OMAP_DSS_COLOR_UYVY:
1562 accu_table = accu_yuv;
1563 break;
1564 default:
1565 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001566 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301567 }
1568
1569 accu_val = &accu_table[idx];
1570
1571 chroma_hinc = 1024 * orig_width / out_width;
1572 chroma_vinc = 1024 * orig_height / out_height;
1573
1574 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1575 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1576 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1577 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1578
1579 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1580 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1581}
1582
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001583static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301584 u16 orig_width, u16 orig_height,
1585 u16 out_width, u16 out_height,
1586 bool ilace, bool five_taps,
1587 bool fieldmode, enum omap_color_mode color_mode,
1588 u8 rotation)
1589{
1590 int accu0 = 0;
1591 int accu1 = 0;
1592 u32 l;
1593
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001594 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301595 out_width, out_height, five_taps,
1596 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301597 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001598
Archit Taneja87a74842011-03-02 11:19:50 +05301599 /* RESIZEENABLE and VERTICALTAPS */
1600 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301601 l |= (orig_width != out_width) ? (1 << 5) : 0;
1602 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001603 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301604
1605 /* VRESIZECONF and HRESIZECONF */
1606 if (dss_has_feature(FEAT_RESIZECONF)) {
1607 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301608 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1609 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301610 }
1611
1612 /* LINEBUFFERSPLIT */
1613 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1614 l &= ~(0x1 << 22);
1615 l |= five_taps ? (1 << 22) : 0;
1616 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001617
Archit Taneja9b372c22011-05-06 11:45:49 +05301618 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001619
1620 /*
1621 * field 0 = even field = bottom field
1622 * field 1 = odd field = top field
1623 */
1624 if (ilace && !fieldmode) {
1625 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301626 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001627 if (accu0 >= 1024/2) {
1628 accu1 = 1024/2;
1629 accu0 -= accu1;
1630 }
1631 }
1632
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001633 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1634 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001635}
1636
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001637static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301638 u16 orig_width, u16 orig_height,
1639 u16 out_width, u16 out_height,
1640 bool ilace, bool five_taps,
1641 bool fieldmode, enum omap_color_mode color_mode,
1642 u8 rotation)
1643{
1644 int scale_x = out_width != orig_width;
1645 int scale_y = out_height != orig_height;
Archit Tanejaf92afae2012-08-24 11:11:14 +05301646 bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301647
1648 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1649 return;
1650 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1651 color_mode != OMAP_DSS_COLOR_UYVY &&
1652 color_mode != OMAP_DSS_COLOR_NV12)) {
1653 /* reset chroma resampling for RGB formats */
Archit Taneja2a5561b2012-07-16 16:37:45 +05301654 if (plane != OMAP_DSS_WB)
1655 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301656 return;
1657 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001658
1659 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1660 out_height, ilace, color_mode, rotation);
1661
Amber Jain0d66cbb2011-05-19 19:47:54 +05301662 switch (color_mode) {
1663 case OMAP_DSS_COLOR_NV12:
Archit Taneja20fbb502012-08-22 17:04:48 +05301664 if (chroma_upscale) {
1665 /* UV is subsampled by 2 horizontally and vertically */
1666 orig_height >>= 1;
1667 orig_width >>= 1;
1668 } else {
1669 /* UV is downsampled by 2 horizontally and vertically */
1670 orig_height <<= 1;
1671 orig_width <<= 1;
1672 }
1673
Amber Jain0d66cbb2011-05-19 19:47:54 +05301674 break;
1675 case OMAP_DSS_COLOR_YUV2:
1676 case OMAP_DSS_COLOR_UYVY:
Archit Taneja20fbb502012-08-22 17:04:48 +05301677 /* For YUV422 with 90/270 rotation, we don't upsample chroma */
Amber Jain0d66cbb2011-05-19 19:47:54 +05301678 if (rotation == OMAP_DSS_ROT_0 ||
Archit Taneja20fbb502012-08-22 17:04:48 +05301679 rotation == OMAP_DSS_ROT_180) {
1680 if (chroma_upscale)
1681 /* UV is subsampled by 2 horizontally */
1682 orig_width >>= 1;
1683 else
1684 /* UV is downsampled by 2 horizontally */
1685 orig_width <<= 1;
1686 }
1687
Amber Jain0d66cbb2011-05-19 19:47:54 +05301688 /* must use FIR for YUV422 if rotated */
1689 if (rotation != OMAP_DSS_ROT_0)
1690 scale_x = scale_y = true;
Archit Taneja20fbb502012-08-22 17:04:48 +05301691
Amber Jain0d66cbb2011-05-19 19:47:54 +05301692 break;
1693 default:
1694 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001695 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301696 }
1697
1698 if (out_width != orig_width)
1699 scale_x = true;
1700 if (out_height != orig_height)
1701 scale_y = true;
1702
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001703 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301704 out_width, out_height, five_taps,
1705 rotation, DISPC_COLOR_COMPONENT_UV);
1706
Archit Taneja2a5561b2012-07-16 16:37:45 +05301707 if (plane != OMAP_DSS_WB)
1708 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1709 (scale_x || scale_y) ? 1 : 0, 8, 8);
1710
Amber Jain0d66cbb2011-05-19 19:47:54 +05301711 /* set H scaling */
1712 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1713 /* set V scaling */
1714 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301715}
1716
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001717static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301718 u16 orig_width, u16 orig_height,
1719 u16 out_width, u16 out_height,
1720 bool ilace, bool five_taps,
1721 bool fieldmode, enum omap_color_mode color_mode,
1722 u8 rotation)
1723{
1724 BUG_ON(plane == OMAP_DSS_GFX);
1725
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001726 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301727 orig_width, orig_height,
1728 out_width, out_height,
1729 ilace, five_taps,
1730 fieldmode, color_mode,
1731 rotation);
1732
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001733 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301734 orig_width, orig_height,
1735 out_width, out_height,
1736 ilace, five_taps,
1737 fieldmode, color_mode,
1738 rotation);
1739}
1740
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001741static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Archit Tanejac35eeb22013-03-26 19:15:24 +05301742 enum omap_dss_rotation_type rotation_type,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001743 bool mirroring, enum omap_color_mode color_mode)
1744{
Archit Taneja87a74842011-03-02 11:19:50 +05301745 bool row_repeat = false;
1746 int vidrot = 0;
1747
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001748 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1749 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001750
1751 if (mirroring) {
1752 switch (rotation) {
1753 case OMAP_DSS_ROT_0:
1754 vidrot = 2;
1755 break;
1756 case OMAP_DSS_ROT_90:
1757 vidrot = 1;
1758 break;
1759 case OMAP_DSS_ROT_180:
1760 vidrot = 0;
1761 break;
1762 case OMAP_DSS_ROT_270:
1763 vidrot = 3;
1764 break;
1765 }
1766 } else {
1767 switch (rotation) {
1768 case OMAP_DSS_ROT_0:
1769 vidrot = 0;
1770 break;
1771 case OMAP_DSS_ROT_90:
1772 vidrot = 1;
1773 break;
1774 case OMAP_DSS_ROT_180:
1775 vidrot = 2;
1776 break;
1777 case OMAP_DSS_ROT_270:
1778 vidrot = 3;
1779 break;
1780 }
1781 }
1782
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001783 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301784 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001785 else
Archit Taneja87a74842011-03-02 11:19:50 +05301786 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001787 }
Archit Taneja87a74842011-03-02 11:19:50 +05301788
Tomi Valkeinen3397cc62015-04-09 13:51:30 +03001789 /*
1790 * OMAP4/5 Errata i631:
1791 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
1792 * rows beyond the framebuffer, which may cause OCP error.
1793 */
1794 if (color_mode == OMAP_DSS_COLOR_NV12 &&
1795 rotation_type != OMAP_DSS_ROT_TILER)
1796 vidrot = 1;
1797
Archit Taneja9b372c22011-05-06 11:45:49 +05301798 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301799 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301800 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1801 row_repeat ? 1 : 0, 18, 18);
Archit Tanejac35eeb22013-03-26 19:15:24 +05301802
1803 if (color_mode == OMAP_DSS_COLOR_NV12) {
1804 bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
1805 (rotation == OMAP_DSS_ROT_0 ||
1806 rotation == OMAP_DSS_ROT_180);
1807 /* DOUBLESTRIDE */
1808 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
1809 }
1810
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001811}
1812
1813static int color_mode_to_bpp(enum omap_color_mode color_mode)
1814{
1815 switch (color_mode) {
1816 case OMAP_DSS_COLOR_CLUT1:
1817 return 1;
1818 case OMAP_DSS_COLOR_CLUT2:
1819 return 2;
1820 case OMAP_DSS_COLOR_CLUT4:
1821 return 4;
1822 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301823 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001824 return 8;
1825 case OMAP_DSS_COLOR_RGB12U:
1826 case OMAP_DSS_COLOR_RGB16:
1827 case OMAP_DSS_COLOR_ARGB16:
1828 case OMAP_DSS_COLOR_YUV2:
1829 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301830 case OMAP_DSS_COLOR_RGBA16:
1831 case OMAP_DSS_COLOR_RGBX16:
1832 case OMAP_DSS_COLOR_ARGB16_1555:
1833 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001834 return 16;
1835 case OMAP_DSS_COLOR_RGB24P:
1836 return 24;
1837 case OMAP_DSS_COLOR_RGB24U:
1838 case OMAP_DSS_COLOR_ARGB32:
1839 case OMAP_DSS_COLOR_RGBA32:
1840 case OMAP_DSS_COLOR_RGBX32:
1841 return 32;
1842 default:
1843 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001844 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001845 }
1846}
1847
1848static s32 pixinc(int pixels, u8 ps)
1849{
1850 if (pixels == 1)
1851 return 1;
1852 else if (pixels > 1)
1853 return 1 + (pixels - 1) * ps;
1854 else if (pixels < 0)
1855 return 1 - (-pixels + 1) * ps;
1856 else
1857 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001858 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001859}
1860
1861static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1862 u16 screen_width,
1863 u16 width, u16 height,
1864 enum omap_color_mode color_mode, bool fieldmode,
1865 unsigned int field_offset,
1866 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301867 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001868{
1869 u8 ps;
1870
1871 /* FIXME CLUT formats */
1872 switch (color_mode) {
1873 case OMAP_DSS_COLOR_CLUT1:
1874 case OMAP_DSS_COLOR_CLUT2:
1875 case OMAP_DSS_COLOR_CLUT4:
1876 case OMAP_DSS_COLOR_CLUT8:
1877 BUG();
1878 return;
1879 case OMAP_DSS_COLOR_YUV2:
1880 case OMAP_DSS_COLOR_UYVY:
1881 ps = 4;
1882 break;
1883 default:
1884 ps = color_mode_to_bpp(color_mode) / 8;
1885 break;
1886 }
1887
1888 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1889 width, height);
1890
1891 /*
1892 * field 0 = even field = bottom field
1893 * field 1 = odd field = top field
1894 */
1895 switch (rotation + mirror * 4) {
1896 case OMAP_DSS_ROT_0:
1897 case OMAP_DSS_ROT_180:
1898 /*
1899 * If the pixel format is YUV or UYVY divide the width
1900 * of the image by 2 for 0 and 180 degree rotation.
1901 */
1902 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1903 color_mode == OMAP_DSS_COLOR_UYVY)
1904 width = width >> 1;
1905 case OMAP_DSS_ROT_90:
1906 case OMAP_DSS_ROT_270:
1907 *offset1 = 0;
1908 if (field_offset)
1909 *offset0 = field_offset * screen_width * ps;
1910 else
1911 *offset0 = 0;
1912
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301913 *row_inc = pixinc(1 +
1914 (y_predecim * screen_width - x_predecim * width) +
1915 (fieldmode ? screen_width : 0), ps);
1916 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001917 break;
1918
1919 case OMAP_DSS_ROT_0 + 4:
1920 case OMAP_DSS_ROT_180 + 4:
1921 /* If the pixel format is YUV or UYVY divide the width
1922 * of the image by 2 for 0 degree and 180 degree
1923 */
1924 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1925 color_mode == OMAP_DSS_COLOR_UYVY)
1926 width = width >> 1;
1927 case OMAP_DSS_ROT_90 + 4:
1928 case OMAP_DSS_ROT_270 + 4:
1929 *offset1 = 0;
1930 if (field_offset)
1931 *offset0 = field_offset * screen_width * ps;
1932 else
1933 *offset0 = 0;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301934 *row_inc = pixinc(1 -
1935 (y_predecim * screen_width + x_predecim * width) -
1936 (fieldmode ? screen_width : 0), ps);
1937 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001938 break;
1939
1940 default:
1941 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001942 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001943 }
1944}
1945
1946static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1947 u16 screen_width,
1948 u16 width, u16 height,
1949 enum omap_color_mode color_mode, bool fieldmode,
1950 unsigned int field_offset,
1951 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301952 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001953{
1954 u8 ps;
1955 u16 fbw, fbh;
1956
1957 /* FIXME CLUT formats */
1958 switch (color_mode) {
1959 case OMAP_DSS_COLOR_CLUT1:
1960 case OMAP_DSS_COLOR_CLUT2:
1961 case OMAP_DSS_COLOR_CLUT4:
1962 case OMAP_DSS_COLOR_CLUT8:
1963 BUG();
1964 return;
1965 default:
1966 ps = color_mode_to_bpp(color_mode) / 8;
1967 break;
1968 }
1969
1970 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1971 width, height);
1972
1973 /* width & height are overlay sizes, convert to fb sizes */
1974
1975 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1976 fbw = width;
1977 fbh = height;
1978 } else {
1979 fbw = height;
1980 fbh = width;
1981 }
1982
1983 /*
1984 * field 0 = even field = bottom field
1985 * field 1 = odd field = top field
1986 */
1987 switch (rotation + mirror * 4) {
1988 case OMAP_DSS_ROT_0:
1989 *offset1 = 0;
1990 if (field_offset)
1991 *offset0 = *offset1 + field_offset * screen_width * ps;
1992 else
1993 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05301994 *row_inc = pixinc(1 +
1995 (y_predecim * screen_width - fbw * x_predecim) +
1996 (fieldmode ? screen_width : 0), ps);
1997 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1998 color_mode == OMAP_DSS_COLOR_UYVY)
1999 *pix_inc = pixinc(x_predecim, 2 * ps);
2000 else
2001 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002002 break;
2003 case OMAP_DSS_ROT_90:
2004 *offset1 = screen_width * (fbh - 1) * ps;
2005 if (field_offset)
2006 *offset0 = *offset1 + field_offset * ps;
2007 else
2008 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302009 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
2010 y_predecim + (fieldmode ? 1 : 0), ps);
2011 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002012 break;
2013 case OMAP_DSS_ROT_180:
2014 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2015 if (field_offset)
2016 *offset0 = *offset1 - field_offset * screen_width * ps;
2017 else
2018 *offset0 = *offset1;
2019 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302020 (y_predecim * screen_width - fbw * x_predecim) -
2021 (fieldmode ? screen_width : 0), ps);
2022 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2023 color_mode == OMAP_DSS_COLOR_UYVY)
2024 *pix_inc = pixinc(-x_predecim, 2 * ps);
2025 else
2026 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002027 break;
2028 case OMAP_DSS_ROT_270:
2029 *offset1 = (fbw - 1) * ps;
2030 if (field_offset)
2031 *offset0 = *offset1 - field_offset * ps;
2032 else
2033 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302034 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
2035 y_predecim - (fieldmode ? 1 : 0), ps);
2036 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002037 break;
2038
2039 /* mirroring */
2040 case OMAP_DSS_ROT_0 + 4:
2041 *offset1 = (fbw - 1) * ps;
2042 if (field_offset)
2043 *offset0 = *offset1 + field_offset * screen_width * ps;
2044 else
2045 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302046 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002047 (fieldmode ? screen_width : 0),
2048 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302049 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2050 color_mode == OMAP_DSS_COLOR_UYVY)
2051 *pix_inc = pixinc(-x_predecim, 2 * ps);
2052 else
2053 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002054 break;
2055
2056 case OMAP_DSS_ROT_90 + 4:
2057 *offset1 = 0;
2058 if (field_offset)
2059 *offset0 = *offset1 + field_offset * ps;
2060 else
2061 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302062 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
2063 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002064 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302065 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002066 break;
2067
2068 case OMAP_DSS_ROT_180 + 4:
2069 *offset1 = screen_width * (fbh - 1) * ps;
2070 if (field_offset)
2071 *offset0 = *offset1 - field_offset * screen_width * ps;
2072 else
2073 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302074 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002075 (fieldmode ? screen_width : 0),
2076 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302077 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2078 color_mode == OMAP_DSS_COLOR_UYVY)
2079 *pix_inc = pixinc(x_predecim, 2 * ps);
2080 else
2081 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002082 break;
2083
2084 case OMAP_DSS_ROT_270 + 4:
2085 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
2086 if (field_offset)
2087 *offset0 = *offset1 - field_offset * ps;
2088 else
2089 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302090 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
2091 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002092 ps);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302093 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002094 break;
2095
2096 default:
2097 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002098 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002099 }
2100}
2101
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302102static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
2103 enum omap_color_mode color_mode, bool fieldmode,
2104 unsigned int field_offset, unsigned *offset0, unsigned *offset1,
2105 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
2106{
2107 u8 ps;
2108
2109 switch (color_mode) {
2110 case OMAP_DSS_COLOR_CLUT1:
2111 case OMAP_DSS_COLOR_CLUT2:
2112 case OMAP_DSS_COLOR_CLUT4:
2113 case OMAP_DSS_COLOR_CLUT8:
2114 BUG();
2115 return;
2116 default:
2117 ps = color_mode_to_bpp(color_mode) / 8;
2118 break;
2119 }
2120
2121 DSSDBG("scrw %d, width %d\n", screen_width, width);
2122
2123 /*
2124 * field 0 = even field = bottom field
2125 * field 1 = odd field = top field
2126 */
2127 *offset1 = 0;
2128 if (field_offset)
2129 *offset0 = *offset1 + field_offset * screen_width * ps;
2130 else
2131 *offset0 = *offset1;
2132 *row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
2133 (fieldmode ? screen_width : 0), ps);
2134 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2135 color_mode == OMAP_DSS_COLOR_UYVY)
2136 *pix_inc = pixinc(x_predecim, 2 * ps);
2137 else
2138 *pix_inc = pixinc(x_predecim, ps);
2139}
2140
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302141/*
2142 * This function is used to avoid synclosts in OMAP3, because of some
2143 * undocumented horizontal position and timing related limitations.
2144 */
Tomi Valkeinen465ec132012-10-19 15:40:24 +03002145static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302146 const struct omap_video_timings *t, u16 pos_x,
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002147 u16 width, u16 height, u16 out_width, u16 out_height,
2148 bool five_taps)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302149{
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002150 const int ds = DIV_ROUND_UP(height, out_height);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302151 unsigned long nonactive;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302152 static const u8 limits[3] = { 8, 10, 20 };
2153 u64 val, blank;
2154 int i;
2155
Archit Taneja81ab95b2012-05-08 15:53:20 +05302156 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302157
2158 i = 0;
2159 if (out_height < height)
2160 i++;
2161 if (out_width < width)
2162 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05302163 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302164 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
2165 if (blank <= limits[i])
2166 return -EINVAL;
2167
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002168 /* FIXME add checks for 3-tap filter once the limitations are known */
2169 if (!five_taps)
2170 return 0;
2171
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302172 /*
2173 * Pixel data should be prepared before visible display point starts.
2174 * So, atleast DS-2 lines must have already been fetched by DISPC
2175 * during nonactive - pos_x period.
2176 */
2177 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
2178 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002179 val, max(0, ds - 2) * width);
2180 if (val < max(0, ds - 2) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302181 return -EINVAL;
2182
2183 /*
2184 * All lines need to be refilled during the nonactive period of which
2185 * only one line can be loaded during the active period. So, atleast
2186 * DS - 1 lines should be loaded during nonactive period.
2187 */
2188 val = div_u64((u64)nonactive * lclk, pclk);
2189 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
Tomi Valkeinen230edc02012-11-05 14:40:19 +02002190 val, max(0, ds - 1) * width);
2191 if (val < max(0, ds - 1) * width)
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05302192 return -EINVAL;
2193
2194 return 0;
2195}
2196
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002197static unsigned long calc_core_clk_five_taps(unsigned long pclk,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302198 const struct omap_video_timings *mgr_timings, u16 width,
2199 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002200 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002201{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302202 u32 core_clk = 0;
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302203 u64 tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002204
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302205 if (height <= out_height && width <= out_width)
2206 return (unsigned long) pclk;
2207
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002208 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05302209 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002210
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002211 tmp = (u64)pclk * height * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002212 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302213 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002214
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02002215 if (height > 2 * out_height) {
2216 if (ppl == out_width)
2217 return 0;
2218
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002219 tmp = (u64)pclk * (height - 2 * out_height) * out_width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002220 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302221 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002222 }
2223 }
2224
2225 if (width > out_width) {
Tomi Valkeinenc5829352015-04-10 12:48:36 +03002226 tmp = (u64)pclk * width;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002227 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302228 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002229
2230 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302231 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002232 }
2233
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302234 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002235}
2236
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002237static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302238 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302239{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302240 if (height > out_height && width > out_width)
2241 return pclk * 4;
2242 else
2243 return pclk * 2;
2244}
2245
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002246static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302247 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002248{
2249 unsigned int hf, vf;
2250
2251 /*
2252 * FIXME how to determine the 'A' factor
2253 * for the no downscaling case ?
2254 */
2255
2256 if (width > 3 * out_width)
2257 hf = 4;
2258 else if (width > 2 * out_width)
2259 hf = 3;
2260 else if (width > out_width)
2261 hf = 2;
2262 else
2263 hf = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002264 if (height > out_height)
2265 vf = 2;
2266 else
2267 vf = 1;
2268
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302269 return pclk * vf * hf;
2270}
2271
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002272static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302273 u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302274{
Archit Taneja8ba85302012-09-26 17:00:37 +05302275 /*
2276 * If the overlay/writeback is in mem to mem mode, there are no
2277 * downscaling limitations with respect to pixel clock, return 1 as
2278 * required core clock to represent that we have sufficient enough
2279 * core clock to do maximum downscaling
2280 */
2281 if (mem_to_mem)
2282 return 1;
2283
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302284 if (width > out_width)
2285 return DIV_ROUND_UP(pclk, out_width) * width;
2286 else
2287 return pclk;
2288}
2289
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002290static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302291 const struct omap_video_timings *mgr_timings,
2292 u16 width, u16 height, u16 out_width, u16 out_height,
2293 enum omap_color_mode color_mode, bool *five_taps,
2294 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302295 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302296{
2297 int error;
2298 u16 in_width, in_height;
2299 int min_factor = min(*decim_x, *decim_y);
2300 const int maxsinglelinewidth =
2301 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302302
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302303 *five_taps = false;
2304
2305 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002306 in_height = height / *decim_y;
2307 in_width = width / *decim_x;
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002308 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302309 in_height, out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302310 error = (in_width > maxsinglelinewidth || !*core_clk ||
2311 *core_clk > dispc_core_clk_rate());
2312 if (error) {
2313 if (*decim_x == *decim_y) {
2314 *decim_x = min_factor;
2315 ++*decim_y;
2316 } else {
2317 swap(*decim_x, *decim_y);
2318 if (*decim_x < *decim_y)
2319 ++*decim_x;
2320 }
2321 }
2322 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2323
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002324 if (error) {
2325 DSSERR("failed to find scaling settings\n");
2326 return -EINVAL;
2327 }
2328
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302329 if (in_width > maxsinglelinewidth) {
2330 DSSERR("Cannot scale max input width exceeded");
2331 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302332 }
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302333 return 0;
2334}
2335
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002336static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302337 const struct omap_video_timings *mgr_timings,
2338 u16 width, u16 height, u16 out_width, u16 out_height,
2339 enum omap_color_mode color_mode, bool *five_taps,
2340 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302341 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302342{
2343 int error;
2344 u16 in_width, in_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302345 const int maxsinglelinewidth =
2346 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2347
2348 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002349 in_height = height / *decim_y;
2350 in_width = width / *decim_x;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002351 *five_taps = in_height > out_height;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302352
2353 if (in_width > maxsinglelinewidth)
2354 if (in_height > out_height &&
2355 in_height < out_height * 2)
2356 *five_taps = false;
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002357again:
2358 if (*five_taps)
2359 *core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2360 in_width, in_height, out_width,
2361 out_height, color_mode);
2362 else
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002363 *core_clk = dispc.feat->calc_core_clk(pclk, in_width,
Archit Taneja8ba85302012-09-26 17:00:37 +05302364 in_height, out_width, out_height,
2365 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302366
Ivaylo Dimitrove49986342014-01-13 18:33:02 +02002367 error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2368 pos_x, in_width, in_height, out_width,
2369 out_height, *five_taps);
2370 if (error && *five_taps) {
2371 *five_taps = false;
2372 goto again;
2373 }
2374
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302375 error = (error || in_width > maxsinglelinewidth * 2 ||
2376 (in_width > maxsinglelinewidth && *five_taps) ||
2377 !*core_clk || *core_clk > dispc_core_clk_rate());
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002378
2379 if (!error) {
2380 /* verify that we're inside the limits of scaler */
2381 if (in_width / 4 > out_width)
2382 error = 1;
2383
2384 if (*five_taps) {
2385 if (in_height / 4 > out_height)
2386 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302387 } else {
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002388 if (in_height / 2 > out_height)
2389 error = 1;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302390 }
2391 }
Tomi Valkeinenab6b2582015-03-17 15:31:10 +02002392
Tomi Valkeinen7059e3d2015-04-10 12:48:38 +03002393 if (error)
2394 ++*decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302395 } while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);
2396
Tomi Valkeinen3ce17b42015-04-10 12:48:37 +03002397 if (error) {
2398 DSSERR("failed to find scaling settings\n");
2399 return -EINVAL;
2400 }
2401
Tomi Valkeinenf5a73482015-03-17 15:31:09 +02002402 if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, in_width,
2403 in_height, out_width, out_height, *five_taps)) {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302404 DSSERR("horizontal timing too tight\n");
2405 return -EINVAL;
2406 }
2407
2408 if (in_width > (maxsinglelinewidth * 2)) {
2409 DSSERR("Cannot setup scaling");
2410 DSSERR("width exceeds maximum width possible");
2411 return -EINVAL;
2412 }
2413
2414 if (in_width > maxsinglelinewidth && *five_taps) {
2415 DSSERR("cannot setup scaling with five taps");
2416 return -EINVAL;
2417 }
2418 return 0;
2419}
2420
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002421static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302422 const struct omap_video_timings *mgr_timings,
2423 u16 width, u16 height, u16 out_width, u16 out_height,
2424 enum omap_color_mode color_mode, bool *five_taps,
2425 int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
Archit Taneja8ba85302012-09-26 17:00:37 +05302426 u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302427{
2428 u16 in_width, in_width_max;
2429 int decim_x_min = *decim_x;
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002430 u16 in_height = height / *decim_y;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302431 const int maxsinglelinewidth =
2432 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Archit Taneja8ba85302012-09-26 17:00:37 +05302433 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302434
Archit Taneja5d501082012-11-07 11:45:02 +05302435 if (mem_to_mem) {
2436 in_width_max = out_width * maxdownscale;
2437 } else {
Archit Taneja8ba85302012-09-26 17:00:37 +05302438 in_width_max = dispc_core_clk_rate() /
2439 DIV_ROUND_UP(pclk, out_width);
Archit Taneja5d501082012-11-07 11:45:02 +05302440 }
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302441
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302442 *decim_x = DIV_ROUND_UP(width, in_width_max);
2443
2444 *decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
2445 if (*decim_x > *x_predecim)
2446 return -EINVAL;
2447
2448 do {
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002449 in_width = width / *decim_x;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302450 } while (*decim_x <= *x_predecim &&
2451 in_width > maxsinglelinewidth && ++*decim_x);
2452
2453 if (in_width > maxsinglelinewidth) {
2454 DSSERR("Cannot scale width exceeds max line width");
2455 return -EINVAL;
2456 }
2457
Tomi Valkeinen8702ee52012-10-19 15:36:11 +03002458 *core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
Archit Taneja8ba85302012-09-26 17:00:37 +05302459 out_width, out_height, mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302460 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002461}
2462
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002463#define DIV_FRAC(dividend, divisor) \
2464 ((dividend) * 100 / (divisor) - ((dividend) / (divisor) * 100))
2465
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002466static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302467 enum omap_overlay_caps caps,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302468 const struct omap_video_timings *mgr_timings,
2469 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302470 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatrad557a9c2012-09-24 12:08:27 +05302471 int *x_predecim, int *y_predecim, u16 pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302472 enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302473{
Archit Taneja0373cac2011-09-08 13:25:17 +05302474 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302475 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302476 unsigned long core_clk = 0;
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302477 int decim_x, decim_y, ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302478
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002479 if (width == out_width && height == out_height)
2480 return 0;
2481
Tomi Valkeinenfd2eac52015-11-04 17:10:51 +02002482 if (!mem_to_mem && (pclk == 0 || mgr_timings->pixelclock == 0)) {
Tomi Valkeinen4e1d3ca2014-10-03 15:14:09 +00002483 DSSERR("cannot calculate scaling settings: pclk is zero\n");
2484 return -EINVAL;
2485 }
2486
Archit Taneja5b54ed32012-09-26 16:55:27 +05302487 if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02002488 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302489
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002490 if (mem_to_mem) {
Archit Taneja1c031442012-11-07 11:45:03 +05302491 *x_predecim = *y_predecim = 1;
2492 } else {
2493 *x_predecim = max_decim_limit;
2494 *y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
2495 dss_has_feature(FEAT_BURST_2D)) ?
2496 2 : max_decim_limit;
2497 }
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302498
2499 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
2500 color_mode == OMAP_DSS_COLOR_CLUT2 ||
2501 color_mode == OMAP_DSS_COLOR_CLUT4 ||
2502 color_mode == OMAP_DSS_COLOR_CLUT8) {
2503 *x_predecim = 1;
2504 *y_predecim = 1;
2505 *five_taps = false;
2506 return 0;
2507 }
2508
2509 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
2510 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
2511
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302512 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302513 return -EINVAL;
2514
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302515 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302516 return -EINVAL;
2517
Tomi Valkeinen0c6921d2012-10-19 15:43:29 +03002518 ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302519 out_width, out_height, color_mode, five_taps,
Archit Taneja8ba85302012-09-26 17:00:37 +05302520 x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
2521 mem_to_mem);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05302522 if (ret)
2523 return ret;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302524
Tomi Valkeinene4c5ae72015-04-10 12:48:39 +03002525 DSSDBG("%dx%d -> %dx%d (%d.%02d x %d.%02d), decim %dx%d %dx%d (%d.%02d x %d.%02d), taps %d, req clk %lu, cur clk %lu\n",
2526 width, height,
2527 out_width, out_height,
2528 out_width / width, DIV_FRAC(out_width, width),
2529 out_height / height, DIV_FRAC(out_height, height),
2530
2531 decim_x, decim_y,
2532 width / decim_x, height / decim_y,
2533 out_width / (width / decim_x), DIV_FRAC(out_width, width / decim_x),
2534 out_height / (height / decim_y), DIV_FRAC(out_height, height / decim_y),
2535
2536 *five_taps ? 5 : 3,
2537 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302538
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302539 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302540 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302541 "required core clk rate = %lu Hz, "
2542 "current core clk rate = %lu Hz\n",
2543 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302544 return -EINVAL;
2545 }
2546
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302547 *x_predecim = decim_x;
2548 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302549 return 0;
2550}
2551
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002552int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
2553 const struct omap_overlay_info *oi,
2554 const struct omap_video_timings *timings,
2555 int *x_predecim, int *y_predecim)
2556{
2557 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2558 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002559 bool fieldmode = false;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002560 u16 in_height = oi->height;
2561 u16 in_width = oi->width;
2562 bool ilace = timings->interlace;
2563 u16 out_width, out_height;
2564 int pos_x = oi->pos_x;
2565 unsigned long pclk = dispc_mgr_pclk_rate(channel);
2566 unsigned long lclk = dispc_mgr_lclk_rate(channel);
2567
2568 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2569 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2570
2571 if (ilace && oi->height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002572 fieldmode = true;
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002573
2574 if (ilace) {
2575 if (fieldmode)
2576 in_height /= 2;
2577 out_height /= 2;
2578
2579 DSSDBG("adjusting for ilace: height %d, out_height %d\n",
2580 in_height, out_height);
2581 }
2582
2583 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2584 return -EINVAL;
2585
2586 return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
2587 in_height, out_width, out_height, oi->color_mode,
2588 &five_taps, x_predecim, y_predecim, pos_x,
2589 oi->rotation_type, false);
2590}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002591EXPORT_SYMBOL(dispc_ovl_check);
Tomi Valkeinenf9b719b2012-10-19 15:57:11 +03002592
Archit Taneja84a880f2012-09-26 16:57:37 +05302593static int dispc_ovl_setup_common(enum omap_plane plane,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302594 enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
2595 u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
2596 u16 out_width, u16 out_height, enum omap_color_mode color_mode,
2597 u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
2598 u8 global_alpha, enum omap_dss_rotation_type rotation_type,
Archit Taneja8ba85302012-09-26 17:00:37 +05302599 bool replication, const struct omap_video_timings *mgr_timings,
2600 bool mem_to_mem)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002601{
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302602 bool five_taps = true;
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002603 bool fieldmode = false;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302604 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002605 unsigned offset0, offset1;
2606 s32 row_inc;
2607 s32 pix_inc;
Archit Taneja6be0d732012-11-07 11:45:04 +05302608 u16 frame_width, frame_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002609 unsigned int field_offset = 0;
Archit Taneja84a880f2012-09-26 16:57:37 +05302610 u16 in_height = height;
2611 u16 in_width = width;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302612 int x_predecim = 1, y_predecim = 1;
Archit Taneja8050cbe2012-06-06 16:25:52 +05302613 bool ilace = mgr_timings->interlace;
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002614 unsigned long pclk = dispc_plane_pclk_rate(plane);
2615 unsigned long lclk = dispc_plane_lclk_rate(plane);
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002616
Tomi Valkeinene5666582014-11-28 14:34:15 +02002617 if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002618 return -EINVAL;
2619
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002620 switch (color_mode) {
2621 case OMAP_DSS_COLOR_YUV2:
2622 case OMAP_DSS_COLOR_UYVY:
2623 case OMAP_DSS_COLOR_NV12:
2624 if (in_width & 1) {
2625 DSSERR("input width %d is not even for YUV format\n",
2626 in_width);
2627 return -EINVAL;
2628 }
2629 break;
2630
2631 default:
2632 break;
2633 }
2634
Archit Taneja84a880f2012-09-26 16:57:37 +05302635 out_width = out_width == 0 ? width : out_width;
2636 out_height = out_height == 0 ? height : out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002637
Archit Taneja84a880f2012-09-26 16:57:37 +05302638 if (ilace && height == out_height)
Peter Senna Tschudin62a83182013-09-22 20:44:11 +02002639 fieldmode = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002640
2641 if (ilace) {
2642 if (fieldmode)
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302643 in_height /= 2;
Archit Taneja8eeb7012012-08-22 12:33:49 +05302644 pos_y /= 2;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302645 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002646
2647 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
Archit Taneja84a880f2012-09-26 16:57:37 +05302648 "out_height %d\n", in_height, pos_y,
2649 out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002650 }
2651
Archit Taneja84a880f2012-09-26 16:57:37 +05302652 if (!dss_feat_color_mode_supported(plane, color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302653 return -EINVAL;
2654
Tomi Valkeinen74e16452012-10-19 15:46:30 +03002655 r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302656 in_height, out_width, out_height, color_mode,
2657 &five_taps, &x_predecim, &y_predecim, pos_x,
Archit Taneja8ba85302012-09-26 17:00:37 +05302658 rotation_type, mem_to_mem);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302659 if (r)
2660 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002661
Tomi Valkeineneec77da2014-01-27 11:29:53 +02002662 in_width = in_width / x_predecim;
2663 in_height = in_height / y_predecim;
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302664
Tomi Valkeinenc4661b32015-02-27 13:07:58 +02002665 if (x_predecim > 1 || y_predecim > 1)
2666 DSSDBG("predecimation %d x %x, new input size %d x %d\n",
2667 x_predecim, y_predecim, in_width, in_height);
2668
2669 switch (color_mode) {
2670 case OMAP_DSS_COLOR_YUV2:
2671 case OMAP_DSS_COLOR_UYVY:
2672 case OMAP_DSS_COLOR_NV12:
2673 if (in_width & 1) {
2674 DSSDBG("predecimated input width is not even for YUV format\n");
2675 DSSDBG("adjusting input width %d -> %d\n",
2676 in_width, in_width & ~1);
2677
2678 in_width &= ~1;
2679 }
2680 break;
2681
2682 default:
2683 break;
2684 }
2685
Archit Taneja84a880f2012-09-26 16:57:37 +05302686 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
2687 color_mode == OMAP_DSS_COLOR_UYVY ||
2688 color_mode == OMAP_DSS_COLOR_NV12)
Archit Taneja79ad75f2011-09-08 13:15:11 +05302689 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002690
2691 if (ilace && !fieldmode) {
2692 /*
2693 * when downscaling the bottom field may have to start several
2694 * source lines below the top field. Unfortunately ACCUI
2695 * registers will only hold the fractional part of the offset
2696 * so the integer part must be added to the base address of the
2697 * bottom field.
2698 */
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302699 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002700 field_offset = 0;
2701 else
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302702 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002703 }
2704
2705 /* Fields are independent but interleaved in memory. */
2706 if (fieldmode)
2707 field_offset = 1;
2708
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002709 offset0 = 0;
2710 offset1 = 0;
2711 row_inc = 0;
2712 pix_inc = 0;
2713
Archit Taneja6be0d732012-11-07 11:45:04 +05302714 if (plane == OMAP_DSS_WB) {
2715 frame_width = out_width;
2716 frame_height = out_height;
2717 } else {
2718 frame_width = in_width;
2719 frame_height = height;
2720 }
2721
Archit Taneja84a880f2012-09-26 16:57:37 +05302722 if (rotation_type == OMAP_DSS_ROT_TILER)
Archit Taneja6be0d732012-11-07 11:45:04 +05302723 calc_tiler_rotation_offset(screen_width, frame_width,
Archit Taneja84a880f2012-09-26 16:57:37 +05302724 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302725 &offset0, &offset1, &row_inc, &pix_inc,
2726 x_predecim, y_predecim);
Archit Taneja84a880f2012-09-26 16:57:37 +05302727 else if (rotation_type == OMAP_DSS_ROT_DMA)
Archit Taneja6be0d732012-11-07 11:45:04 +05302728 calc_dma_rotation_offset(rotation, mirror, screen_width,
2729 frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302730 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302731 &offset0, &offset1, &row_inc, &pix_inc,
2732 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002733 else
Archit Taneja84a880f2012-09-26 16:57:37 +05302734 calc_vrfb_rotation_offset(rotation, mirror,
Archit Taneja6be0d732012-11-07 11:45:04 +05302735 screen_width, frame_width, frame_height,
Archit Taneja84a880f2012-09-26 16:57:37 +05302736 color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302737 &offset0, &offset1, &row_inc, &pix_inc,
2738 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002739
2740 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2741 offset0, offset1, row_inc, pix_inc);
2742
Archit Taneja84a880f2012-09-26 16:57:37 +05302743 dispc_ovl_set_color_mode(plane, color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002744
Archit Taneja84a880f2012-09-26 16:57:37 +05302745 dispc_ovl_configure_burst_type(plane, rotation_type);
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +05302746
Archit Taneja84a880f2012-09-26 16:57:37 +05302747 dispc_ovl_set_ba0(plane, paddr + offset0);
2748 dispc_ovl_set_ba1(plane, paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002749
Archit Taneja84a880f2012-09-26 16:57:37 +05302750 if (OMAP_DSS_COLOR_NV12 == color_mode) {
2751 dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
2752 dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302753 }
2754
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03002755 if (dispc.feat->last_pixel_inc_missing)
2756 row_inc += pix_inc - 1;
2757
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002758 dispc_ovl_set_row_inc(plane, row_inc);
2759 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002760
Archit Taneja84a880f2012-09-26 16:57:37 +05302761 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302762 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002763
Archit Taneja84a880f2012-09-26 16:57:37 +05302764 dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002765
Archit Taneja78b687f2012-09-21 14:51:49 +05302766 dispc_ovl_set_input_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002767
Archit Taneja5b54ed32012-09-26 16:55:27 +05302768 if (caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b552012-04-02 20:43:16 +05302769 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2770 out_height, ilace, five_taps, fieldmode,
Archit Taneja84a880f2012-09-26 16:57:37 +05302771 color_mode, rotation);
Archit Taneja78b687f2012-09-21 14:51:49 +05302772 dispc_ovl_set_output_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002773 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002774 }
2775
Archit Tanejac35eeb22013-03-26 19:15:24 +05302776 dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
2777 color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002778
Archit Taneja84a880f2012-09-26 16:57:37 +05302779 dispc_ovl_set_zorder(plane, caps, zorder);
2780 dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
2781 dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002782
Archit Tanejad79db852012-09-22 12:30:17 +05302783 dispc_ovl_enable_replication(plane, caps, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302784
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002785 return 0;
2786}
2787
Archit Taneja84a880f2012-09-26 16:57:37 +05302788int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
Archit Taneja8ba85302012-09-26 17:00:37 +05302789 bool replication, const struct omap_video_timings *mgr_timings,
2790 bool mem_to_mem)
Archit Taneja84a880f2012-09-26 16:57:37 +05302791{
2792 int r;
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002793 enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
Archit Taneja84a880f2012-09-26 16:57:37 +05302794 enum omap_channel channel;
2795
2796 channel = dispc_ovl_get_channel_out(plane);
2797
Arnd Bergmann24f13a62014-04-24 13:28:18 +01002798 DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
2799 " %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
2800 plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
Archit Taneja84a880f2012-09-26 16:57:37 +05302801 oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
2802 oi->color_mode, oi->rotation, oi->mirror, channel, replication);
2803
Tomi Valkeinen16bf20c2012-10-15 15:33:22 +03002804 r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05302805 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2806 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2807 oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
Archit Taneja8ba85302012-09-26 17:00:37 +05302808 oi->rotation_type, replication, mgr_timings, mem_to_mem);
Archit Taneja84a880f2012-09-26 16:57:37 +05302809
2810 return r;
2811}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002812EXPORT_SYMBOL(dispc_ovl_setup);
Archit Taneja84a880f2012-09-26 16:57:37 +05302813
Archit Taneja749feff2012-08-31 12:32:52 +05302814int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302815 bool mem_to_mem, const struct omap_video_timings *mgr_timings)
Archit Taneja749feff2012-08-31 12:32:52 +05302816{
2817 int r;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302818 u32 l;
Archit Taneja749feff2012-08-31 12:32:52 +05302819 enum omap_plane plane = OMAP_DSS_WB;
2820 const int pos_x = 0, pos_y = 0;
2821 const u8 zorder = 0, global_alpha = 0;
2822 const bool replication = false;
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302823 bool truncation;
Archit Taneja749feff2012-08-31 12:32:52 +05302824 int in_width = mgr_timings->x_res;
2825 int in_height = mgr_timings->y_res;
2826 enum omap_overlay_caps caps =
2827 OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;
2828
2829 DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
2830 "rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
2831 in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
2832 wi->mirror);
2833
2834 r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
2835 wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
2836 wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
2837 wi->pre_mult_alpha, global_alpha, wi->rotation_type,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302838 replication, mgr_timings, mem_to_mem);
2839
2840 switch (wi->color_mode) {
2841 case OMAP_DSS_COLOR_RGB16:
2842 case OMAP_DSS_COLOR_RGB24P:
2843 case OMAP_DSS_COLOR_ARGB16:
2844 case OMAP_DSS_COLOR_RGBA16:
2845 case OMAP_DSS_COLOR_RGB12U:
2846 case OMAP_DSS_COLOR_ARGB16_1555:
2847 case OMAP_DSS_COLOR_XRGB16_1555:
2848 case OMAP_DSS_COLOR_RGBX16:
2849 truncation = true;
2850 break;
2851 default:
2852 truncation = false;
2853 break;
2854 }
2855
2856 /* setup extra DISPC_WB_ATTRIBUTES */
2857 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
2858 l = FLD_MOD(l, truncation, 10, 10); /* TRUNCATIONENABLE */
2859 l = FLD_MOD(l, mem_to_mem, 19, 19); /* WRITEBACKMODE */
Tomi Valkeinen4c055ce2015-11-04 17:10:53 +02002860 if (mem_to_mem)
2861 l = FLD_MOD(l, 1, 26, 24); /* CAPTUREMODE */
Archit Taneja9e4a0fc2012-08-24 16:59:26 +05302862 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Archit Taneja749feff2012-08-31 12:32:52 +05302863
2864 return r;
2865}
2866
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002867int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002868{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002869 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2870
Archit Taneja9b372c22011-05-06 11:45:49 +05302871 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002872
2873 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002874}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002875EXPORT_SYMBOL(dispc_ovl_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002876
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002877bool dispc_ovl_enabled(enum omap_plane plane)
2878{
2879 return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
2880}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002881EXPORT_SYMBOL(dispc_ovl_enabled);
Tomi Valkeinen04bd8ac2012-10-10 14:13:15 +03002882
Tomi Valkeinenf1a813d2012-10-19 14:16:06 +03002883void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002884{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302885 mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
2886 /* flush posted write */
2887 mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002888}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002889EXPORT_SYMBOL(dispc_mgr_enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002890
Tomi Valkeinen65398512012-10-10 11:44:17 +03002891bool dispc_mgr_is_enabled(enum omap_channel channel)
2892{
2893 return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2894}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002895EXPORT_SYMBOL(dispc_mgr_is_enabled);
Tomi Valkeinen65398512012-10-10 11:44:17 +03002896
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302897void dispc_wb_enable(bool enable)
2898{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002899 dispc_ovl_enable(OMAP_DSS_WB, enable);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302900}
2901
2902bool dispc_wb_is_enabled(void)
2903{
Tomi Valkeinen916188a2012-10-10 14:13:26 +03002904 return dispc_ovl_enabled(OMAP_DSS_WB);
Archit Taneja0b23e5b2012-09-22 12:39:33 +05302905}
2906
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002907static void dispc_lcd_enable_signal_polarity(bool act_high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002908{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002909 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2910 return;
2911
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002912 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002913}
2914
2915void dispc_lcd_enable_signal(bool enable)
2916{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002917 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2918 return;
2919
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002920 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002921}
2922
2923void dispc_pck_free_enable(bool enable)
2924{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002925 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2926 return;
2927
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002928 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002929}
2930
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002931static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002932{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302933 mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002934}
2935
2936
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002937static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002938{
Archit Tanejad21f43b2012-06-21 09:45:11 +05302939 mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002940}
2941
2942void dispc_set_loadmode(enum omap_dss_load_mode mode)
2943{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002944 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002945}
2946
2947
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002948static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002949{
Sumit Semwal8613b002010-12-02 11:27:09 +00002950 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002951}
2952
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002953static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002954 enum omap_dss_trans_key_type type,
2955 u32 trans_key)
2956{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302957 mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002958
Sumit Semwal8613b002010-12-02 11:27:09 +00002959 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002960}
2961
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002962static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002963{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05302964 mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002965}
Archit Taneja11354dd2011-09-26 11:47:29 +05302966
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002967static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2968 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002969{
Archit Taneja11354dd2011-09-26 11:47:29 +05302970 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002971 return;
2972
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002973 if (ch == OMAP_DSS_CHANNEL_LCD)
2974 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002975 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002976 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002977}
Archit Taneja11354dd2011-09-26 11:47:29 +05302978
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002979void dispc_mgr_setup(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02002980 const struct omap_overlay_manager_info *info)
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002981{
2982 dispc_mgr_set_default_color(channel, info->default_color);
2983 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2984 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2985 dispc_mgr_enable_alpha_fixed_zorder(channel,
2986 info->partial_alpha_enabled);
2987 if (dss_has_feature(FEAT_CPR)) {
2988 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2989 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2990 }
2991}
Tomi Valkeinen348be692012-11-07 18:17:35 +02002992EXPORT_SYMBOL(dispc_mgr_setup);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002993
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03002994static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002995{
2996 int code;
2997
2998 switch (data_lines) {
2999 case 12:
3000 code = 0;
3001 break;
3002 case 16:
3003 code = 1;
3004 break;
3005 case 18:
3006 code = 2;
3007 break;
3008 case 24:
3009 code = 3;
3010 break;
3011 default:
3012 BUG();
3013 return;
3014 }
3015
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303016 mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003017}
3018
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003019static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003020{
3021 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05303022 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003023
3024 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05303025 case DSS_IO_PAD_MODE_RESET:
3026 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003027 gpout1 = 0;
3028 break;
Archit Taneja569969d2011-08-22 17:41:57 +05303029 case DSS_IO_PAD_MODE_RFBI:
3030 gpout0 = 1;
3031 gpout1 = 0;
3032 break;
3033 case DSS_IO_PAD_MODE_BYPASS:
3034 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003035 gpout1 = 1;
3036 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003037 default:
3038 BUG();
3039 return;
3040 }
3041
Archit Taneja569969d2011-08-22 17:41:57 +05303042 l = dispc_read_reg(DISPC_CONTROL);
3043 l = FLD_MOD(l, gpout0, 15, 15);
3044 l = FLD_MOD(l, gpout1, 16, 16);
3045 dispc_write_reg(DISPC_CONTROL, l);
3046}
3047
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003048static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
Archit Taneja569969d2011-08-22 17:41:57 +05303049{
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05303050 mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003051}
3052
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003053void dispc_mgr_set_lcd_config(enum omap_channel channel,
3054 const struct dss_lcd_mgr_config *config)
3055{
3056 dispc_mgr_set_io_pad_mode(config->io_pad_mode);
3057
3058 dispc_mgr_enable_stallmode(channel, config->stallmode);
3059 dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);
3060
3061 dispc_mgr_set_clock_div(channel, &config->clock_info);
3062
3063 dispc_mgr_set_tft_data_lines(channel, config->video_port_width);
3064
3065 dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);
3066
3067 dispc_mgr_set_lcd_type_tft(channel);
3068}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003069EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
Tomi Valkeinenfb2cec12012-09-12 13:30:39 +03003070
Archit Taneja8f366162012-04-16 12:53:44 +05303071static bool _dispc_mgr_size_ok(u16 width, u16 height)
3072{
Archit Taneja33b89922012-11-14 13:50:15 +05303073 return width <= dispc.feat->mgr_width_max &&
3074 height <= dispc.feat->mgr_height_max;
Archit Taneja8f366162012-04-16 12:53:44 +05303075}
3076
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003077static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
3078 int vsw, int vfp, int vbp)
3079{
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303080 if (hsw < 1 || hsw > dispc.feat->sw_max ||
3081 hfp < 1 || hfp > dispc.feat->hp_max ||
3082 hbp < 1 || hbp > dispc.feat->hp_max ||
3083 vsw < 1 || vsw > dispc.feat->sw_max ||
3084 vfp < 0 || vfp > dispc.feat->vp_max ||
3085 vbp < 0 || vbp > dispc.feat->vp_max)
3086 return false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003087 return true;
3088}
3089
Archit Tanejaca5ca692013-03-26 19:15:22 +05303090static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
3091 unsigned long pclk)
3092{
3093 if (dss_mgr_is_lcd(channel))
3094 return pclk <= dispc.feat->max_lcd_pclk ? true : false;
3095 else
3096 return pclk <= dispc.feat->max_tv_pclk ? true : false;
3097}
3098
Archit Taneja8f366162012-04-16 12:53:44 +05303099bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05303100 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003101{
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003102 if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
3103 return false;
Archit Taneja8f366162012-04-16 12:53:44 +05303104
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003105 if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
3106 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303107
3108 if (dss_mgr_is_lcd(channel)) {
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003109 /* TODO: OMAP4+ supports interlace for LCD outputs */
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003110 if (timings->interlace)
3111 return false;
Tomi Valkeinenbeb83842014-06-05 11:35:10 +03003112
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003113 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303114 timings->hbp, timings->vsw, timings->vfp,
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003115 timings->vbp))
3116 return false;
Archit Tanejaca5ca692013-03-26 19:15:22 +05303117 }
Archit Taneja8f366162012-04-16 12:53:44 +05303118
Tomi Valkeineneadd33b2014-06-05 11:36:08 +03003119 return true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003120}
3121
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003122static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303123 int hfp, int hbp, int vsw, int vfp, int vbp,
3124 enum omap_dss_signal_level vsync_level,
3125 enum omap_dss_signal_level hsync_level,
3126 enum omap_dss_signal_edge data_pclk_edge,
3127 enum omap_dss_signal_level de_level,
3128 enum omap_dss_signal_edge sync_pclk_edge)
3129
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003130{
Archit Taneja655e2942012-06-21 10:37:43 +05303131 u32 timing_h, timing_v, l;
Tomi Valkeinened351882014-10-02 17:58:49 +00003132 bool onoff, rf, ipc, vs, hs, de;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003133
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303134 timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
3135 FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
3136 FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
3137 timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
3138 FLD_VAL(vfp, dispc.feat->fp_start, 8) |
3139 FLD_VAL(vbp, dispc.feat->bp_start, 20);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003140
Sumit Semwal64ba4f72010-12-02 11:27:10 +00003141 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
3142 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Archit Taneja655e2942012-06-21 10:37:43 +05303143
Tomi Valkeinened351882014-10-02 17:58:49 +00003144 switch (vsync_level) {
3145 case OMAPDSS_SIG_ACTIVE_LOW:
3146 vs = true;
3147 break;
3148 case OMAPDSS_SIG_ACTIVE_HIGH:
3149 vs = false;
3150 break;
3151 default:
3152 BUG();
3153 }
3154
3155 switch (hsync_level) {
3156 case OMAPDSS_SIG_ACTIVE_LOW:
3157 hs = true;
3158 break;
3159 case OMAPDSS_SIG_ACTIVE_HIGH:
3160 hs = false;
3161 break;
3162 default:
3163 BUG();
3164 }
3165
3166 switch (de_level) {
3167 case OMAPDSS_SIG_ACTIVE_LOW:
3168 de = true;
3169 break;
3170 case OMAPDSS_SIG_ACTIVE_HIGH:
3171 de = false;
3172 break;
3173 default:
3174 BUG();
3175 }
3176
Archit Taneja655e2942012-06-21 10:37:43 +05303177 switch (data_pclk_edge) {
3178 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
3179 ipc = false;
3180 break;
3181 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
3182 ipc = true;
3183 break;
Archit Taneja655e2942012-06-21 10:37:43 +05303184 default:
3185 BUG();
3186 }
3187
Tomi Valkeinen7a163602014-10-02 17:58:48 +00003188 /* always use the 'rf' setting */
3189 onoff = true;
3190
Archit Taneja655e2942012-06-21 10:37:43 +05303191 switch (sync_pclk_edge) {
Archit Taneja655e2942012-06-21 10:37:43 +05303192 case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303193 rf = false;
3194 break;
3195 case OMAPDSS_DRIVE_SIG_RISING_EDGE:
Archit Taneja655e2942012-06-21 10:37:43 +05303196 rf = true;
3197 break;
3198 default:
3199 BUG();
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07003200 }
Archit Taneja655e2942012-06-21 10:37:43 +05303201
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003202 l = FLD_VAL(onoff, 17, 17) |
3203 FLD_VAL(rf, 16, 16) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003204 FLD_VAL(de, 15, 15) |
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003205 FLD_VAL(ipc, 14, 14) |
Tomi Valkeinened351882014-10-02 17:58:49 +00003206 FLD_VAL(hs, 13, 13) |
3207 FLD_VAL(vs, 12, 12);
Tomi Valkeinend80e02e2014-04-25 11:46:16 +03003208
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003209 /* always set ALIGN bit when available */
3210 if (dispc.feat->supports_sync_align)
3211 l |= (1 << 18);
3212
Archit Taneja655e2942012-06-21 10:37:43 +05303213 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00003214
3215 if (dispc.syscon_pol) {
3216 const int shifts[] = {
3217 [OMAP_DSS_CHANNEL_LCD] = 0,
3218 [OMAP_DSS_CHANNEL_LCD2] = 1,
3219 [OMAP_DSS_CHANNEL_LCD3] = 2,
3220 };
3221
3222 u32 mask, val;
3223
3224 mask = (1 << 0) | (1 << 3) | (1 << 6);
3225 val = (rf << 0) | (ipc << 3) | (onoff << 6);
3226
3227 mask <<= 16 + shifts[channel];
3228 val <<= 16 + shifts[channel];
3229
3230 regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
3231 mask, val);
3232 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003233}
3234
3235/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05303236void dispc_mgr_set_timings(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003237 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003238{
3239 unsigned xtot, ytot;
3240 unsigned long ht, vt;
Archit Taneja2aefad42012-05-18 14:36:54 +05303241 struct omap_video_timings t = *timings;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003242
Archit Taneja2aefad42012-05-18 14:36:54 +05303243 DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05303244
Archit Taneja2aefad42012-05-18 14:36:54 +05303245 if (!dispc_mgr_timings_ok(channel, &t)) {
Archit Taneja8f366162012-04-16 12:53:44 +05303246 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003247 return;
3248 }
Archit Tanejac51d9212012-04-16 12:53:43 +05303249
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303250 if (dss_mgr_is_lcd(channel)) {
Archit Taneja2aefad42012-05-18 14:36:54 +05303251 _dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
Archit Taneja655e2942012-06-21 10:37:43 +05303252 t.vfp, t.vbp, t.vsync_level, t.hsync_level,
3253 t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
Archit Tanejac51d9212012-04-16 12:53:43 +05303254
Archit Taneja2aefad42012-05-18 14:36:54 +05303255 xtot = t.x_res + t.hfp + t.hsw + t.hbp;
3256 ytot = t.y_res + t.vfp + t.vsw + t.vbp;
Archit Tanejac51d9212012-04-16 12:53:43 +05303257
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003258 ht = timings->pixelclock / xtot;
3259 vt = timings->pixelclock / xtot / ytot;
Archit Tanejac51d9212012-04-16 12:53:43 +05303260
Tomi Valkeinend8d789412013-04-10 14:12:14 +03003261 DSSDBG("pck %u\n", timings->pixelclock);
Archit Tanejac51d9212012-04-16 12:53:43 +05303262 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Archit Taneja2aefad42012-05-18 14:36:54 +05303263 t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
Archit Taneja655e2942012-06-21 10:37:43 +05303264 DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
3265 t.vsync_level, t.hsync_level, t.data_pclk_edge,
3266 t.de_level, t.sync_pclk_edge);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003267
Archit Tanejac51d9212012-04-16 12:53:43 +05303268 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Taneja2aefad42012-05-18 14:36:54 +05303269 } else {
Archit Taneja23c8f882012-06-28 11:15:51 +05303270 if (t.interlace == true)
Archit Taneja2aefad42012-05-18 14:36:54 +05303271 t.y_res /= 2;
Archit Tanejac51d9212012-04-16 12:53:43 +05303272 }
Archit Taneja8f366162012-04-16 12:53:44 +05303273
Archit Taneja2aefad42012-05-18 14:36:54 +05303274 dispc_mgr_set_size(channel, t.x_res, t.y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003275}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003276EXPORT_SYMBOL(dispc_mgr_set_timings);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003277
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003278static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003279 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003280{
3281 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003282 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003283
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003284 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003285 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003286
3287 if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
3288 channel == OMAP_DSS_CHANNEL_LCD)
3289 dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003290}
3291
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003292static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00003293 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003294{
3295 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003296 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003297 *lck_div = FLD_GET(l, 23, 16);
3298 *pck_div = FLD_GET(l, 7, 0);
3299}
3300
3301unsigned long dispc_fclk_rate(void)
3302{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003303 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003304 unsigned long r = 0;
3305
Taneja, Archit66534e82011-03-08 05:50:34 -06003306 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05303307 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003308 r = dss_get_dispc_clk_rate();
Taneja, Archit66534e82011-03-08 05:50:34 -06003309 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05303310 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003311 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003312 if (!pll)
3313 pll = dss_pll_find("video0");
3314
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003315 r = pll->cinfo.clkout[0];
Taneja, Archit66534e82011-03-08 05:50:34 -06003316 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05303317 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003318 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003319 if (!pll)
3320 pll = dss_pll_find("video1");
3321
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003322 r = pll->cinfo.clkout[0];
Archit Taneja5a8b5722011-05-12 17:26:29 +05303323 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06003324 default:
3325 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003326 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06003327 }
3328
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003329 return r;
3330}
3331
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003332unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003333{
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003334 struct dss_pll *pll;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003335 int lcd;
3336 unsigned long r;
3337 u32 l;
3338
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003339 if (dss_mgr_is_lcd(channel)) {
3340 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003341
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003342 lcd = FLD_GET(l, 23, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003343
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003344 switch (dss_get_lcd_clk_source(channel)) {
3345 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen5aaee692012-12-12 10:37:03 +02003346 r = dss_get_dispc_clk_rate();
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003347 break;
3348 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003349 pll = dss_pll_find("dsi0");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003350 if (!pll)
3351 pll = dss_pll_find("video0");
3352
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003353 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003354 break;
3355 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003356 pll = dss_pll_find("dsi1");
Tomi Valkeinen93550922014-12-31 11:25:48 +02003357 if (!pll)
3358 pll = dss_pll_find("video1");
3359
Tomi Valkeinen2daea7a2014-10-22 14:49:14 +03003360 r = pll->cinfo.clkout[0];
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003361 break;
3362 default:
3363 BUG();
3364 return 0;
3365 }
3366
3367 return r / lcd;
3368 } else {
3369 return dispc_fclk_rate();
Taneja, Architea751592011-03-08 05:50:35 -06003370 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003371}
3372
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003373unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003374{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003375 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003376
Archit Tanejadd88b7a2012-06-29 14:41:30 +05303377 if (dss_mgr_is_lcd(channel)) {
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303378 int pcd;
3379 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003380
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303381 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003382
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303383 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003384
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303385 r = dispc_mgr_lclk_rate(channel);
3386
3387 return r / pcd;
3388 } else {
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003389 return dispc.tv_pclk_rate;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05303390 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003391}
3392
Tomi Valkeinen5391e872013-05-16 10:44:13 +03003393void dispc_set_tv_pclk(unsigned long pclk)
3394{
3395 dispc.tv_pclk_rate = pclk;
3396}
3397
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303398unsigned long dispc_core_clk_rate(void)
3399{
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003400 return dispc.core_clk_rate;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05303401}
3402
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303403static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
3404{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003405 enum omap_channel channel;
3406
3407 if (plane == OMAP_DSS_WB)
3408 return 0;
3409
3410 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303411
3412 return dispc_mgr_pclk_rate(channel);
3413}
3414
3415static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
3416{
Tomi Valkeinen251886d2012-11-15 13:20:02 +02003417 enum omap_channel channel;
3418
3419 if (plane == OMAP_DSS_WB)
3420 return 0;
3421
3422 channel = dispc_ovl_get_channel_out(plane);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303423
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003424 return dispc_mgr_lclk_rate(channel);
Archit Taneja3e8a6ff2012-09-26 16:58:52 +05303425}
Tomi Valkeinenc31cba82012-10-23 11:50:10 +03003426
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303427static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003428{
3429 int lcd, pcd;
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303430 enum omap_dss_clk_source lcd_clk_src;
3431
3432 seq_printf(s, "- %s -\n", mgr_desc[channel].name);
3433
3434 lcd_clk_src = dss_get_lcd_clk_source(channel);
3435
3436 seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
3437 dss_get_generic_clk_source_name(lcd_clk_src),
3438 dss_feat_get_clk_source_name(lcd_clk_src));
3439
3440 dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);
3441
3442 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3443 dispc_mgr_lclk_rate(channel), lcd);
3444 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
3445 dispc_mgr_pclk_rate(channel), pcd);
3446}
3447
3448void dispc_dump_clocks(struct seq_file *s)
3449{
3450 int lcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003451 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05303452 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003453
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003454 if (dispc_runtime_get())
3455 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003456
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003457 seq_printf(s, "- DISPC -\n");
3458
Archit Taneja067a57e2011-03-02 11:57:25 +05303459 seq_printf(s, "dispc fclk source = %s (%s)\n",
3460 dss_get_generic_clk_source_name(dispc_clk_src),
3461 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003462
3463 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00003464
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003465 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3466 seq_printf(s, "- DISPC-CORE-CLK -\n");
3467 l = dispc_read_reg(DISPC_DIVISOR);
3468 lcd = FLD_GET(l, 23, 16);
3469
3470 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
3471 (dispc_fclk_rate()/lcd), lcd);
3472 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003473
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303474 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
Taneja, Architea751592011-03-08 05:50:35 -06003475
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303476 if (dss_has_feature(FEAT_MGR_LCD2))
3477 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
3478 if (dss_has_feature(FEAT_MGR_LCD3))
3479 dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003480
3481 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003482}
3483
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003484static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003485{
Archit Taneja4dd2da12011-08-05 19:06:01 +05303486 int i, j;
3487 const char *mgr_names[] = {
3488 [OMAP_DSS_CHANNEL_LCD] = "LCD",
3489 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
3490 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303491 [OMAP_DSS_CHANNEL_LCD3] = "LCD3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303492 };
3493 const char *ovl_names[] = {
3494 [OMAP_DSS_GFX] = "GFX",
3495 [OMAP_DSS_VIDEO1] = "VID1",
3496 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05303497 [OMAP_DSS_VIDEO3] = "VID3",
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003498 [OMAP_DSS_WB] = "WB",
Archit Taneja4dd2da12011-08-05 19:06:01 +05303499 };
3500 const char **p_names;
3501
Archit Taneja9b372c22011-05-06 11:45:49 +05303502#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003503
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003504 if (dispc_runtime_get())
3505 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003506
Archit Taneja5010be82011-08-05 19:06:00 +05303507 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003508 DUMPREG(DISPC_REVISION);
3509 DUMPREG(DISPC_SYSCONFIG);
3510 DUMPREG(DISPC_SYSSTATUS);
3511 DUMPREG(DISPC_IRQSTATUS);
3512 DUMPREG(DISPC_IRQENABLE);
3513 DUMPREG(DISPC_CONTROL);
3514 DUMPREG(DISPC_CONFIG);
3515 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003516 DUMPREG(DISPC_LINE_STATUS);
3517 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05303518 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
3519 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003520 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003521 if (dss_has_feature(FEAT_MGR_LCD2)) {
3522 DUMPREG(DISPC_CONTROL2);
3523 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003524 }
Chandrabhanu Mahapatra6f1891f2012-06-21 11:23:56 +05303525 if (dss_has_feature(FEAT_MGR_LCD3)) {
3526 DUMPREG(DISPC_CONTROL3);
3527 DUMPREG(DISPC_CONFIG3);
3528 }
Tomi Valkeinen29fceee2013-11-14 11:38:25 +02003529 if (dss_has_feature(FEAT_MFLAG))
3530 DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003531
Archit Taneja5010be82011-08-05 19:06:00 +05303532#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003533
Archit Taneja5010be82011-08-05 19:06:00 +05303534#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05303535#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003536 (int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303537 dispc_read_reg(DISPC_REG(i, r)))
3538
Archit Taneja4dd2da12011-08-05 19:06:01 +05303539 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05303540
Archit Taneja4dd2da12011-08-05 19:06:01 +05303541 /* DISPC channel specific registers */
3542 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
3543 DUMPREG(i, DISPC_DEFAULT_COLOR);
3544 DUMPREG(i, DISPC_TRANS_COLOR);
3545 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003546
Archit Taneja4dd2da12011-08-05 19:06:01 +05303547 if (i == OMAP_DSS_CHANNEL_DIGIT)
3548 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05303549
Archit Taneja4dd2da12011-08-05 19:06:01 +05303550 DUMPREG(i, DISPC_TIMING_H);
3551 DUMPREG(i, DISPC_TIMING_V);
3552 DUMPREG(i, DISPC_POL_FREQ);
3553 DUMPREG(i, DISPC_DIVISORo);
Archit Taneja5010be82011-08-05 19:06:00 +05303554
Archit Taneja4dd2da12011-08-05 19:06:01 +05303555 DUMPREG(i, DISPC_DATA_CYCLE1);
3556 DUMPREG(i, DISPC_DATA_CYCLE2);
3557 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003558
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003559 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05303560 DUMPREG(i, DISPC_CPR_COEF_R);
3561 DUMPREG(i, DISPC_CPR_COEF_G);
3562 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003563 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00003564 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003565
Archit Taneja4dd2da12011-08-05 19:06:01 +05303566 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003567
Archit Taneja4dd2da12011-08-05 19:06:01 +05303568 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
3569 DUMPREG(i, DISPC_OVL_BA0);
3570 DUMPREG(i, DISPC_OVL_BA1);
3571 DUMPREG(i, DISPC_OVL_POSITION);
3572 DUMPREG(i, DISPC_OVL_SIZE);
3573 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3574 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3575 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3576 DUMPREG(i, DISPC_OVL_ROW_INC);
3577 DUMPREG(i, DISPC_OVL_PIXEL_INC);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003578
Archit Taneja4dd2da12011-08-05 19:06:01 +05303579 if (dss_has_feature(FEAT_PRELOAD))
3580 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinenaba837a2014-09-29 20:46:16 +00003581 if (dss_has_feature(FEAT_MFLAG))
3582 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003583
Archit Taneja4dd2da12011-08-05 19:06:01 +05303584 if (i == OMAP_DSS_GFX) {
3585 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
3586 DUMPREG(i, DISPC_OVL_TABLE_BA);
3587 continue;
3588 }
3589
3590 DUMPREG(i, DISPC_OVL_FIR);
3591 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3592 DUMPREG(i, DISPC_OVL_ACCU0);
3593 DUMPREG(i, DISPC_OVL_ACCU1);
3594 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3595 DUMPREG(i, DISPC_OVL_BA0_UV);
3596 DUMPREG(i, DISPC_OVL_BA1_UV);
3597 DUMPREG(i, DISPC_OVL_FIR2);
3598 DUMPREG(i, DISPC_OVL_ACCU2_0);
3599 DUMPREG(i, DISPC_OVL_ACCU2_1);
3600 }
3601 if (dss_has_feature(FEAT_ATTR2))
3602 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
Archit Taneja5010be82011-08-05 19:06:00 +05303603 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003604
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003605 if (dispc.feat->has_writeback) {
Tomi Valkeinen06c525f2015-11-04 17:10:42 +02003606 i = OMAP_DSS_WB;
3607 DUMPREG(i, DISPC_OVL_BA0);
3608 DUMPREG(i, DISPC_OVL_BA1);
3609 DUMPREG(i, DISPC_OVL_SIZE);
3610 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
3611 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
3612 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
3613 DUMPREG(i, DISPC_OVL_ROW_INC);
3614 DUMPREG(i, DISPC_OVL_PIXEL_INC);
3615
3616 if (dss_has_feature(FEAT_MFLAG))
3617 DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3618
3619 DUMPREG(i, DISPC_OVL_FIR);
3620 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
3621 DUMPREG(i, DISPC_OVL_ACCU0);
3622 DUMPREG(i, DISPC_OVL_ACCU1);
3623 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3624 DUMPREG(i, DISPC_OVL_BA0_UV);
3625 DUMPREG(i, DISPC_OVL_BA1_UV);
3626 DUMPREG(i, DISPC_OVL_FIR2);
3627 DUMPREG(i, DISPC_OVL_ACCU2_0);
3628 DUMPREG(i, DISPC_OVL_ACCU2_1);
3629 }
3630 if (dss_has_feature(FEAT_ATTR2))
3631 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3632 }
3633
Archit Taneja5010be82011-08-05 19:06:00 +05303634#undef DISPC_REG
3635#undef DUMPREG
3636
3637#define DISPC_REG(plane, name, i) name(plane, i)
3638#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05303639 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
Tomi Valkeinen311d5ce2012-09-28 13:58:14 +03003640 (int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05303641 dispc_read_reg(DISPC_REG(plane, name, i)))
3642
Archit Taneja4dd2da12011-08-05 19:06:01 +05303643 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303644
Archit Taneja4dd2da12011-08-05 19:06:01 +05303645 /* start from OMAP_DSS_VIDEO1 */
3646 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3647 for (j = 0; j < 8; j++)
3648 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303649
Archit Taneja4dd2da12011-08-05 19:06:01 +05303650 for (j = 0; j < 8; j++)
3651 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303652
Archit Taneja4dd2da12011-08-05 19:06:01 +05303653 for (j = 0; j < 5; j++)
3654 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003655
Archit Taneja4dd2da12011-08-05 19:06:01 +05303656 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3657 for (j = 0; j < 8; j++)
3658 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3659 }
Amber Jainab5ca072011-05-19 19:47:53 +05303660
Archit Taneja4dd2da12011-08-05 19:06:01 +05303661 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3662 for (j = 0; j < 8; j++)
3663 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303664
Archit Taneja4dd2da12011-08-05 19:06:01 +05303665 for (j = 0; j < 8; j++)
3666 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303667
Archit Taneja4dd2da12011-08-05 19:06:01 +05303668 for (j = 0; j < 8; j++)
3669 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3670 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003671 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003672
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003673 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303674
3675#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003676#undef DUMPREG
3677}
3678
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003679/* calculate clock rates using dividers in cinfo */
3680int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3681 struct dispc_clock_info *cinfo)
3682{
3683 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3684 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003685 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003686 return -EINVAL;
3687
3688 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3689 cinfo->pck = cinfo->lck / cinfo->pck_div;
3690
3691 return 0;
3692}
3693
Tomi Valkeinen7c284e62013-03-05 16:32:08 +02003694bool dispc_div_calc(unsigned long dispc,
3695 unsigned long pck_min, unsigned long pck_max,
3696 dispc_div_calc_func func, void *data)
3697{
3698 int lckd, lckd_start, lckd_stop;
3699 int pckd, pckd_start, pckd_stop;
3700 unsigned long pck, lck;
3701 unsigned long lck_max;
3702 unsigned long pckd_hw_min, pckd_hw_max;
3703 unsigned min_fck_per_pck;
3704 unsigned long fck;
3705
3706#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
3707 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
3708#else
3709 min_fck_per_pck = 0;
3710#endif
3711
3712 pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3713 pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3714
3715 lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
3716
3717 pck_min = pck_min ? pck_min : 1;
3718 pck_max = pck_max ? pck_max : ULONG_MAX;
3719
3720 lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
3721 lckd_stop = min(dispc / pck_min, 255ul);
3722
3723 for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
3724 lck = dispc / lckd;
3725
3726 pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
3727 pckd_stop = min(lck / pck_min, pckd_hw_max);
3728
3729 for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
3730 pck = lck / pckd;
3731
3732 /*
3733 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
3734 * clock, which means we're configuring DISPC fclk here
3735 * also. Thus we need to use the calculated lck. For
3736 * OMAP4+ the DISPC fclk is a separate clock.
3737 */
3738 if (dss_has_feature(FEAT_CORE_CLK_DIV))
3739 fck = dispc_core_clk_rate();
3740 else
3741 fck = lck;
3742
3743 if (fck < pck * min_fck_per_pck)
3744 continue;
3745
3746 if (func(lckd, pckd, lck, pck, data))
3747 return true;
3748 }
3749 }
3750
3751 return false;
3752}
3753
Archit Tanejaf0d08f82012-06-29 14:00:54 +05303754void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +02003755 const struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003756{
3757 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3758 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3759
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003760 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003761}
3762
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003763int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003764 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003765{
3766 unsigned long fck;
3767
3768 fck = dispc_fclk_rate();
3769
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003770 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3771 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003772
3773 cinfo->lck = fck / cinfo->lck_div;
3774 cinfo->pck = cinfo->lck / cinfo->pck_div;
3775
3776 return 0;
3777}
3778
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003779u32 dispc_read_irqstatus(void)
3780{
3781 return dispc_read_reg(DISPC_IRQSTATUS);
3782}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003783EXPORT_SYMBOL(dispc_read_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003784
3785void dispc_clear_irqstatus(u32 mask)
3786{
3787 dispc_write_reg(DISPC_IRQSTATUS, mask);
3788}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003789EXPORT_SYMBOL(dispc_clear_irqstatus);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003790
3791u32 dispc_read_irqenable(void)
3792{
3793 return dispc_read_reg(DISPC_IRQENABLE);
3794}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003795EXPORT_SYMBOL(dispc_read_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003796
3797void dispc_write_irqenable(u32 mask)
3798{
3799 u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3800
3801 /* clear the irqstatus for newly enabled irqs */
3802 dispc_clear_irqstatus((mask ^ old_mask) & mask);
3803
3804 dispc_write_reg(DISPC_IRQENABLE, mask);
3805}
Tomi Valkeinen348be692012-11-07 18:17:35 +02003806EXPORT_SYMBOL(dispc_write_irqenable);
Tomi Valkeinen4e0397c2012-10-10 15:13:14 +03003807
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003808void dispc_enable_sidle(void)
3809{
3810 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3811}
3812
3813void dispc_disable_sidle(void)
3814{
3815 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3816}
3817
3818static void _omap_dispc_initial_config(void)
3819{
3820 u32 l;
3821
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003822 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3823 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3824 l = dispc_read_reg(DISPC_DIVISOR);
3825 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3826 l = FLD_MOD(l, 1, 0, 0);
3827 l = FLD_MOD(l, 1, 23, 16);
3828 dispc_write_reg(DISPC_DIVISOR, l);
Tomi Valkeinen7b3926b2013-03-06 15:54:11 +02003829
3830 dispc.core_clk_rate = dispc_fclk_rate();
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003831 }
3832
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003833 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003834 if (dss_has_feature(FEAT_FUNCGATED))
3835 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003836
Archit Taneja6e5264b2012-09-11 12:04:47 +05303837 dispc_setup_color_conv_coef();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003838
3839 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3840
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003841 dispc_init_fifos();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003842
3843 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303844
3845 dispc_ovl_enable_zorder_planes();
Archit Tanejad0df9a22013-03-26 19:15:25 +05303846
3847 if (dispc.feat->mstandby_workaround)
3848 REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
Tomi Valkeinenc64aa3a2014-09-29 20:46:18 +00003849
3850 if (dss_has_feature(FEAT_MFLAG))
3851 dispc_init_mflag();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003852}
3853
Tomi Valkeinenede92692015-06-04 14:12:16 +03003854static const struct dispc_features omap24xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303855 .sw_start = 5,
3856 .fp_start = 15,
3857 .bp_start = 27,
3858 .sw_max = 64,
3859 .vp_max = 255,
3860 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303861 .mgr_width_start = 10,
3862 .mgr_height_start = 26,
3863 .mgr_width_max = 2048,
3864 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303865 .max_lcd_pclk = 66500000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303866 .calc_scaling = dispc_ovl_calc_scaling_24xx,
3867 .calc_core_clk = calc_core_clk_24xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003868 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003869 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303870 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003871 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303872};
3873
Tomi Valkeinenede92692015-06-04 14:12:16 +03003874static const struct dispc_features omap34xx_rev1_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303875 .sw_start = 5,
3876 .fp_start = 15,
3877 .bp_start = 27,
3878 .sw_max = 64,
3879 .vp_max = 255,
3880 .hp_max = 256,
Archit Taneja33b89922012-11-14 13:50:15 +05303881 .mgr_width_start = 10,
3882 .mgr_height_start = 26,
3883 .mgr_width_max = 2048,
3884 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303885 .max_lcd_pclk = 173000000,
3886 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303887 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3888 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003889 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003890 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303891 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003892 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303893};
3894
Tomi Valkeinenede92692015-06-04 14:12:16 +03003895static const struct dispc_features omap34xx_rev3_0_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303896 .sw_start = 7,
3897 .fp_start = 19,
3898 .bp_start = 31,
3899 .sw_max = 256,
3900 .vp_max = 4095,
3901 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303902 .mgr_width_start = 10,
3903 .mgr_height_start = 26,
3904 .mgr_width_max = 2048,
3905 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303906 .max_lcd_pclk = 173000000,
3907 .max_tv_pclk = 59000000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303908 .calc_scaling = dispc_ovl_calc_scaling_34xx,
3909 .calc_core_clk = calc_core_clk_34xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003910 .num_fifos = 3,
Tomi Valkeinencffa9472012-11-08 10:01:33 +02003911 .no_framedone_tv = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303912 .set_max_preload = false,
Tomi Valkeinenf2aee312015-04-10 12:48:34 +03003913 .last_pixel_inc_missing = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303914};
3915
Tomi Valkeinenede92692015-06-04 14:12:16 +03003916static const struct dispc_features omap44xx_dispc_feats = {
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303917 .sw_start = 7,
3918 .fp_start = 19,
3919 .bp_start = 31,
3920 .sw_max = 256,
3921 .vp_max = 4095,
3922 .hp_max = 4096,
Archit Taneja33b89922012-11-14 13:50:15 +05303923 .mgr_width_start = 10,
3924 .mgr_height_start = 26,
3925 .mgr_width_max = 2048,
3926 .mgr_height_max = 2048,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303927 .max_lcd_pclk = 170000000,
3928 .max_tv_pclk = 185625000,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303929 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3930 .calc_core_clk = calc_core_clk_44xx,
Tomi Valkeinen42a69612012-08-22 16:56:57 +03003931 .num_fifos = 5,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +03003932 .gfx_fifo_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303933 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003934 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003935 .has_writeback = true,
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303936};
3937
Tomi Valkeinenede92692015-06-04 14:12:16 +03003938static const struct dispc_features omap54xx_dispc_feats = {
Archit Taneja264236f2012-11-14 13:50:16 +05303939 .sw_start = 7,
3940 .fp_start = 19,
3941 .bp_start = 31,
3942 .sw_max = 256,
3943 .vp_max = 4095,
3944 .hp_max = 4096,
3945 .mgr_width_start = 11,
3946 .mgr_height_start = 27,
3947 .mgr_width_max = 4096,
3948 .mgr_height_max = 4096,
Archit Tanejaca5ca692013-03-26 19:15:22 +05303949 .max_lcd_pclk = 170000000,
3950 .max_tv_pclk = 186000000,
Archit Taneja264236f2012-11-14 13:50:16 +05303951 .calc_scaling = dispc_ovl_calc_scaling_44xx,
3952 .calc_core_clk = calc_core_clk_44xx,
3953 .num_fifos = 5,
3954 .gfx_fifo_workaround = true,
Archit Tanejad0df9a22013-03-26 19:15:25 +05303955 .mstandby_workaround = true,
Archit Taneja8bc65552013-12-17 16:40:21 +05303956 .set_max_preload = true,
Tomi Valkeinene5f80912015-10-21 13:08:59 +03003957 .supports_sync_align = true,
Tomi Valkeinen20efbc32015-11-04 17:10:44 +02003958 .has_writeback = true,
Archit Taneja264236f2012-11-14 13:50:16 +05303959};
3960
Tomi Valkeinenede92692015-06-04 14:12:16 +03003961static int dispc_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303962{
3963 const struct dispc_features *src;
3964 struct dispc_features *dst;
3965
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003966 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303967 if (!dst) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003968 dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303969 return -ENOMEM;
3970 }
3971
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +03003972 switch (omapdss_get_version()) {
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003973 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303974 src = &omap24xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003975 break;
3976
3977 case OMAPDSS_VER_OMAP34xx_ES1:
3978 src = &omap34xx_rev1_0_dispc_feats;
3979 break;
3980
3981 case OMAPDSS_VER_OMAP34xx_ES3:
3982 case OMAPDSS_VER_OMAP3630:
3983 case OMAPDSS_VER_AM35xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05303984 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003985 src = &omap34xx_rev3_0_dispc_feats;
3986 break;
3987
3988 case OMAPDSS_VER_OMAP4430_ES1:
3989 case OMAPDSS_VER_OMAP4430_ES2:
3990 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05303991 src = &omap44xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003992 break;
3993
3994 case OMAPDSS_VER_OMAP5:
Tomi Valkeinen93550922014-12-31 11:25:48 +02003995 case OMAPDSS_VER_DRA7xx:
Archit Taneja264236f2012-11-14 13:50:16 +05303996 src = &omap54xx_dispc_feats;
Tomi Valkeinen84b476232012-09-28 12:54:03 +03003997 break;
3998
3999 default:
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304000 return -ENODEV;
4001 }
4002
4003 memcpy(dst, src, sizeof(*dst));
4004 dispc.feat = dst;
4005
4006 return 0;
4007}
4008
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004009static irqreturn_t dispc_irq_handler(int irq, void *arg)
4010{
4011 if (!dispc.is_enabled)
4012 return IRQ_NONE;
4013
4014 return dispc.user_handler(irq, dispc.user_data);
4015}
4016
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004017int dispc_request_irq(irq_handler_t handler, void *dev_id)
4018{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004019 int r;
4020
4021 if (dispc.user_handler != NULL)
4022 return -EBUSY;
4023
4024 dispc.user_handler = handler;
4025 dispc.user_data = dev_id;
4026
4027 /* ensure the dispc_irq_handler sees the values above */
4028 smp_wmb();
4029
4030 r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
4031 IRQF_SHARED, "OMAP DISPC", &dispc);
4032 if (r) {
4033 dispc.user_handler = NULL;
4034 dispc.user_data = NULL;
4035 }
4036
4037 return r;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004038}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004039EXPORT_SYMBOL(dispc_request_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004040
4041void dispc_free_irq(void *dev_id)
4042{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004043 devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);
4044
4045 dispc.user_handler = NULL;
4046 dispc.user_data = NULL;
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004047}
Tomi Valkeinen348be692012-11-07 18:17:35 +02004048EXPORT_SYMBOL(dispc_free_irq);
Tomi Valkeinen96e2e632012-10-10 15:55:19 +03004049
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004050/* DISPC HW IP initialisation */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004051static int dispc_bind(struct device *dev, struct device *master, void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004052{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004053 struct platform_device *pdev = to_platform_device(dev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004054 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00004055 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004056 struct resource *dispc_mem;
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004057 struct device_node *np = pdev->dev.of_node;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004058
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004059 dispc.pdev = pdev;
4060
Tomi Valkeinend49cd152014-11-10 12:23:00 +02004061 spin_lock_init(&dispc.control_lock);
4062
Tomi Valkeinen84b476232012-09-28 12:54:03 +03004063 r = dispc_init_features(dispc.pdev);
Chandrabhanu Mahapatradcbe7652012-07-03 12:26:51 +05304064 if (r)
4065 return r;
4066
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004067 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
4068 if (!dispc_mem) {
4069 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004070 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004071 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004072
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004073 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
4074 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004075 if (!dispc.base) {
4076 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004077 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00004078 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004079
archit tanejaaffe3602011-02-23 08:41:03 +00004080 dispc.irq = platform_get_irq(dispc.pdev, 0);
4081 if (dispc.irq < 0) {
4082 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004083 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00004084 }
4085
Tomi Valkeinen0006fd62014-09-05 19:15:03 +00004086 if (np && of_property_read_bool(np, "syscon-pol")) {
4087 dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
4088 if (IS_ERR(dispc.syscon_pol)) {
4089 dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
4090 return PTR_ERR(dispc.syscon_pol);
4091 }
4092
4093 if (of_property_read_u32_index(np, "syscon-pol", 1,
4094 &dispc.syscon_pol_offset)) {
4095 dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
4096 return -EINVAL;
4097 }
4098 }
4099
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004100 pm_runtime_enable(&pdev->dev);
4101
4102 r = dispc_runtime_get();
4103 if (r)
4104 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004105
4106 _omap_dispc_initial_config();
4107
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004108 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00004109 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004110 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4111
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004112 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004113
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004114 dss_init_overlay_managers();
4115
Tomi Valkeinene40402c2012-03-02 18:01:07 +02004116 dss_debugfs_create_file("dispc", dispc_dump_regs);
4117
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004118 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004119
4120err_runtime_get:
4121 pm_runtime_disable(&pdev->dev);
archit tanejaaffe3602011-02-23 08:41:03 +00004122 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004123}
4124
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004125static void dispc_unbind(struct device *dev, struct device *master,
4126 void *data)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004127{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004128 pm_runtime_disable(dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004129
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004130 dss_uninit_overlay_managers();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004131}
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +03004132
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004133static const struct component_ops dispc_component_ops = {
4134 .bind = dispc_bind,
4135 .unbind = dispc_unbind,
4136};
4137
4138static int dispc_probe(struct platform_device *pdev)
4139{
4140 return component_add(&pdev->dev, &dispc_component_ops);
4141}
4142
4143static int dispc_remove(struct platform_device *pdev)
4144{
4145 component_del(&pdev->dev, &dispc_component_ops);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004146 return 0;
4147}
4148
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004149static int dispc_runtime_suspend(struct device *dev)
4150{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004151 dispc.is_enabled = false;
4152 /* ensure the dispc_irq_handler sees the is_enabled value */
4153 smp_wmb();
4154 /* wait for current handler to finish before turning the DISPC off */
4155 synchronize_irq(dispc.irq);
4156
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004157 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004158
4159 return 0;
4160}
4161
4162static int dispc_runtime_resume(struct device *dev)
4163{
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004164 /*
4165 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
4166 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
4167 * _omap_dispc_initial_config(). We can thus use it to detect if
4168 * we have lost register context.
4169 */
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004170 if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
4171 _omap_dispc_initial_config();
Tomi Valkeinen9229b512014-02-14 09:37:09 +02004172
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004173 dispc_restore_context();
4174 }
Tomi Valkeinenbe07dcd72013-11-21 16:01:40 +02004175
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03004176 dispc.is_enabled = true;
4177 /* ensure the dispc_irq_handler sees the is_enabled value */
4178 smp_wmb();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004179
4180 return 0;
4181}
4182
4183static const struct dev_pm_ops dispc_pm_ops = {
4184 .runtime_suspend = dispc_runtime_suspend,
4185 .runtime_resume = dispc_runtime_resume,
4186};
4187
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004188static const struct of_device_id dispc_of_match[] = {
4189 { .compatible = "ti,omap2-dispc", },
4190 { .compatible = "ti,omap3-dispc", },
4191 { .compatible = "ti,omap4-dispc", },
Tomi Valkeinen2e7e6b62014-04-16 13:16:43 +03004192 { .compatible = "ti,omap5-dispc", },
Tomi Valkeinen93550922014-12-31 11:25:48 +02004193 { .compatible = "ti,dra7-dispc", },
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004194 {},
4195};
4196
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004197static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004198 .probe = dispc_probe,
4199 .remove = dispc_remove,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004200 .driver = {
4201 .name = "omapdss_dispc",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004202 .pm = &dispc_pm_ops,
Tomi Valkeinend7977f82013-12-17 11:54:02 +02004203 .of_match_table = dispc_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03004204 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004205 },
4206};
4207
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004208int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004209{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03004210 return platform_driver_register(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004211}
4212
Tomi Valkeinenede92692015-06-04 14:12:16 +03004213void dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004214{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02004215 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00004216}